blob: e2a6fd7bcfea637cf5598e89aacf03fa75db079f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Cheng342e3162011-08-30 01:34:54 +000073def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
74 [SDTCisSameAs<0, 2>,
75 SDTCisSameAs<0, 3>,
76 SDTCisInt<0>, SDTCisVT<1, i32>]>;
77
78// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
79def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
80 [SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>,
82 SDTCisInt<0>,
83 SDTCisVT<1, i32>,
84 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085// Node definitions.
86def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000088def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000089def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000093def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000094 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000095
96def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000098 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000099def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000101 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000103 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000104 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Chris Lattner48be23c2008-01-15 22:02:54 +0000106def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000107 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000108
109def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000110 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000111
112def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000113 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
116 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000117def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
118 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000119
Evan Cheng218977b2010-07-13 19:27:42 +0000120def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
121 [SDNPHasChain]>;
122
Evan Chenga8e29892007-01-19 07:51:42 +0000123def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000125
David Goodwinc0309b42009-06-29 15:33:01 +0000126def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000128
Evan Chenga8e29892007-01-19 07:51:42 +0000129def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
130
Chris Lattner036609b2010-12-23 18:28:41 +0000131def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
132def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
133def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000134
Evan Cheng342e3162011-08-30 01:34:54 +0000135def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
136 [SDNPCommutative]>;
137def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
138def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
139def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
140
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000141def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000142def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
143 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000144def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000145 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
146def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
147 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
148
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000149
Evan Cheng11db0682010-08-11 06:22:01 +0000150def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
151 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000152def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000153 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000154def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000156
Evan Chengf609bb82010-01-19 00:44:15 +0000157def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
158
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000159def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000160 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000161
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000162
163def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
164
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000165//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000166// ARM Instruction Predicate Definitions.
167//
Evan Chengebdeeab2011-07-08 01:53:10 +0000168def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
169 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
171def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
173 AssemblerPredicate<"HasV5TEOps">;
174def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
175 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000176def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000177def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
178 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000180def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
181 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000182def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000183def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
184 AssemblerPredicate<"FeatureVFP2">;
185def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
186 AssemblerPredicate<"FeatureVFP3">;
187def HasNEON : Predicate<"Subtarget->hasNEON()">,
188 AssemblerPredicate<"FeatureNEON">;
189def HasFP16 : Predicate<"Subtarget->hasFP16()">,
190 AssemblerPredicate<"FeatureFP16">;
191def HasDivide : Predicate<"Subtarget->hasDivide()">,
192 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000193def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000194 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000195def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000196 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000197def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000198 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000199def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000200 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000201def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000202def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb : Predicate<"Subtarget->isThumb()">,
204 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000205def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000206def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
207 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
208def IsARM : Predicate<"!Subtarget->isThumb()">,
209 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000210def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
211def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Nick Lewycky1fac6b52011-09-05 21:51:43 +0000212def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">,
213 AssemblerPredicate<"ModeNaCl">;
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000215// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def UseMovt : Predicate<"Subtarget->useMovt()">;
217def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000218def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000219
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000220//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000221// ARM Flag Definitions.
222
223class RegConstraint<string C> {
224 string Constraints = C;
225}
226
227//===----------------------------------------------------------------------===//
228// ARM specific transformation functions and pattern fragments.
229//
230
Evan Chenga8e29892007-01-19 07:51:42 +0000231// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
232// so_imm_neg def below.
233def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000235}]>;
236
237// so_imm_not_XFORM - Return a so_imm value packed into the format described for
238// so_imm_not def below.
239def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000241}]>;
242
Evan Chenga8e29892007-01-19 07:51:42 +0000243/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000244def imm1_15 : ImmLeaf<i32, [{
245 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
248/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000249def imm16_31 : ImmLeaf<i32, [{
250 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000251}]>;
252
Jim Grosbach64171712010-02-16 21:07:46 +0000253def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000254 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000255 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000256 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Evan Chenga2515702007-03-19 07:09:02 +0000258def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000259 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000260 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000261 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000262
263// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
264def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000265 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000266}]>;
267
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000268/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000269def hi16 : SDNodeXForm<imm, [{
270 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
271}]>;
272
273def lo16AllZero : PatLeaf<(i32 imm), [{
274 // Returns true if all low 16-bits are 0.
275 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000276}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000277
Jim Grosbach619e0d62011-07-13 19:24:09 +0000278/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000279def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000280def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000281 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000282}]> {
283 let ParserMatchClass = Imm0_65535AsmOperand;
284}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000285
Evan Cheng342e3162011-08-30 01:34:54 +0000286class BinOpWithFlagFrag<dag res> :
287 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000288class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
289class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000290
Evan Chengc4af4632010-11-17 20:13:28 +0000291// An 'and' node with a single use.
292def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
293 return N->hasOneUse();
294}]>;
295
296// An 'xor' node with a single use.
297def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
298 return N->hasOneUse();
299}]>;
300
Evan Cheng48575f62010-12-05 22:04:16 +0000301// An 'fmul' node with a single use.
302def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
303 return N->hasOneUse();
304}]>;
305
306// An 'fadd' node which checks for single non-hazardous use.
307def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
308 return hasNoVMLxHazardUse(N);
309}]>;
310
311// An 'fsub' node which checks for single non-hazardous use.
312def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
313 return hasNoVMLxHazardUse(N);
314}]>;
315
Evan Chenga8e29892007-01-19 07:51:42 +0000316//===----------------------------------------------------------------------===//
317// Operand Definitions.
318//
319
320// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000322def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000323 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000325 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000326}
Evan Chenga8e29892007-01-19 07:51:42 +0000327
Jason W Kim685c3502011-02-04 19:47:15 +0000328// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000329def uncondbrtarget : Operand<OtherVT> {
330 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000331 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000332}
333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// Branch target for ARM. Handles conditional/unconditional
335def br_target : Operand<OtherVT> {
336 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000338}
339
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000340// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000341// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000342def bltarget : Operand<i32> {
343 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000344 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346}
347
Jason W Kim685c3502011-02-04 19:47:15 +0000348// Call target for ARM. Handles conditional/unconditional
349// FIXME: rename bl_target to t2_bltarget?
350def bl_target : Operand<i32> {
351 // Encoded the same as branch targets.
352 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000353 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000354}
355
Owen Andersonf1eab592011-08-26 23:32:08 +0000356def blx_target : Operand<i32> {
357 // Encoded the same as branch targets.
358 let EncoderMethod = "getARMBLXTargetOpValue";
359 let OperandType = "OPERAND_PCREL";
360}
Jason W Kim685c3502011-02-04 19:47:15 +0000361
Evan Chenga8e29892007-01-19 07:51:42 +0000362// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000363def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000364def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000365 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000366 let ParserMatchClass = RegListAsmOperand;
367 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000368 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000369}
370
Jim Grosbach1610a702011-07-25 20:06:30 +0000371def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000372def dpr_reglist : Operand<i32> {
373 let EncoderMethod = "getRegisterListOpValue";
374 let ParserMatchClass = DPRRegListAsmOperand;
375 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000376 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000377}
378
Jim Grosbach1610a702011-07-25 20:06:30 +0000379def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000380def spr_reglist : Operand<i32> {
381 let EncoderMethod = "getRegisterListOpValue";
382 let ParserMatchClass = SPRRegListAsmOperand;
383 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000385}
386
Evan Chenga8e29892007-01-19 07:51:42 +0000387// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
388def cpinst_operand : Operand<i32> {
389 let PrintMethod = "printCPInstOperand";
390}
391
Evan Chenga8e29892007-01-19 07:51:42 +0000392// Local PC labels.
393def pclabel : Operand<i32> {
394 let PrintMethod = "printPCLabel";
395}
396
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000397// ADR instruction labels.
398def adrlabel : Operand<i32> {
399 let EncoderMethod = "getAdrLabelOpValue";
400}
401
Owen Anderson498ec202010-10-27 22:49:00 +0000402def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000403 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000404 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000405}
406
Jim Grosbachb35ad412010-10-13 19:56:10 +0000407// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000408def rot_imm_XFORM: SDNodeXForm<imm, [{
409 switch (N->getZExtValue()){
410 default: assert(0);
411 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
412 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
413 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
414 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
415 }
416}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000417def RotImmAsmOperand : AsmOperandClass {
418 let Name = "RotImm";
419 let ParserMethod = "parseRotImm";
420}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000421def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
422 int32_t v = N->getZExtValue();
423 return v == 8 || v == 16 || v == 24; }],
424 rot_imm_XFORM> {
425 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000426 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000427}
428
Bob Wilson22f5dc72010-08-16 18:27:34 +0000429// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430// (asr or lsl). The 6-bit immediate encodes as:
431// {5} 0 ==> lsl
432// 1 asr
433// {4-0} imm5 shift amount.
434// asr #32 encoded as imm5 == 0.
435def ShifterImmAsmOperand : AsmOperandClass {
436 let Name = "ShifterImm";
437 let ParserMethod = "parseShifterImm";
438}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000439def shift_imm : Operand<i32> {
440 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000441 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000442}
443
Owen Anderson92a20222011-07-21 18:54:16 +0000444// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_reg : Operand<i32>, // reg reg imm
447 ComplexPattern<i32, 3, "SelectRegShifterOperand",
448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegRegOpValue";
450 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000452 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000453 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
Owen Anderson92a20222011-07-21 18:54:16 +0000455
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000456def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000457def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000458 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000459 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000460 let EncoderMethod = "getSORegImmOpValue";
461 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000463 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000464 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000465}
466
467// FIXME: Does this need to be distinct from so_reg?
468def shift_so_reg_reg : Operand<i32>, // reg reg imm
469 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
470 [shl,srl,sra,rotr]> {
471 let EncoderMethod = "getSORegRegOpValue";
472 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000473 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000474 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000475}
476
Jim Grosbache8606dc2011-07-13 17:50:29 +0000477// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000478def shift_so_reg_imm : Operand<i32>, // reg reg imm
479 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000480 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000481 let EncoderMethod = "getSORegImmOpValue";
482 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000483 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000484 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000485}
Evan Chenga8e29892007-01-19 07:51:42 +0000486
Owen Anderson152d4a42011-07-21 23:38:37 +0000487
Evan Chenga8e29892007-01-19 07:51:42 +0000488// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000489// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000490def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000491def so_imm : Operand<i32>, ImmLeaf<i32, [{
492 return ARM_AM::getSOImmVal(Imm) != -1;
493 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000494 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000495 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000496 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000497}
498
Evan Chengc70d1842007-03-20 08:11:30 +0000499// Break so_imm's up into two pieces. This handles immediates with up to 16
500// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
501// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000502def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000503 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000504}]>;
505
506/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
507///
508def arm_i32imm : PatLeaf<(imm), [{
509 if (Subtarget->hasV6T2Ops())
510 return true;
511 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
512}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000513
Jim Grosbachb2756af2011-08-01 21:55:12 +0000514/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000515def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
516def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
517 return Imm >= 0 && Imm < 8;
518}]> {
519 let ParserMatchClass = Imm0_7AsmOperand;
520}
521
Jim Grosbachb2756af2011-08-01 21:55:12 +0000522/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000523def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
524def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
525 return Imm >= 0 && Imm < 16;
526}]> {
527 let ParserMatchClass = Imm0_15AsmOperand;
528}
529
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000530/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000531def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000532def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
533 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000534}]> {
535 let ParserMatchClass = Imm0_31AsmOperand;
536}
Evan Chenga8e29892007-01-19 07:51:42 +0000537
Jim Grosbach02c84602011-08-01 22:02:20 +0000538/// imm0_255 predicate - Immediate in the range [0,255].
539def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
540def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
541 let ParserMatchClass = Imm0_255AsmOperand;
542}
543
Jim Grosbachffa32252011-07-19 19:13:28 +0000544// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
545// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000546//
Jim Grosbachffa32252011-07-19 19:13:28 +0000547// FIXME: This really needs a Thumb version separate from the ARM version.
548// While the range is the same, and can thus use the same match class,
549// the encoding is different so it should have a different encoder method.
550def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
551def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000552 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000553 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000554}
555
Jim Grosbached838482011-07-26 16:24:27 +0000556/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
557def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
558def imm24b : Operand<i32>, ImmLeaf<i32, [{
559 return Imm >= 0 && Imm <= 0xffffff;
560}]> {
561 let ParserMatchClass = Imm24bitAsmOperand;
562}
563
564
Evan Chenga9688c42010-12-11 04:11:38 +0000565/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
566/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567def BitfieldAsmOperand : AsmOperandClass {
568 let Name = "Bitfield";
569 let ParserMethod = "parseBitfield";
570}
Evan Chenga9688c42010-12-11 04:11:38 +0000571def bf_inv_mask_imm : Operand<i32>,
572 PatLeaf<(imm), [{
573 return ARM::isBitFieldInvertedMask(N->getZExtValue());
574}] > {
575 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
576 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000577 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000578 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000579}
580
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000581def imm1_32_XFORM: SDNodeXForm<imm, [{
582 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
583}]>;
584def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000585def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
586 uint64_t Imm = N->getZExtValue();
587 return Imm > 0 && Imm <= 32;
588 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000589 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000590 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000591 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000592}
593
Jim Grosbachf4943352011-07-25 23:09:14 +0000594def imm1_16_XFORM: SDNodeXForm<imm, [{
595 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
596}]>;
597def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
598def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
599 imm1_16_XFORM> {
600 let PrintMethod = "printImmPlusOneOperand";
601 let ParserMatchClass = Imm1_16AsmOperand;
602}
603
Evan Chenga8e29892007-01-19 07:51:42 +0000604// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000605// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000606//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000607def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000608def addrmode_imm12 : Operand<i32>,
609 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000610 // 12-bit immediate operand. Note that instructions using this encode
611 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
612 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000613
Chris Lattner2ac19022010-11-15 05:19:05 +0000614 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000615 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000616 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000617 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000618 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000619}
Jim Grosbach3e556122010-10-26 22:37:02 +0000620// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000621//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000622def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000623def ldst_so_reg : Operand<i32>,
624 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000625 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000626 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000627 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000628 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000629 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000630 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000631}
632
Jim Grosbach7ce05792011-08-03 23:50:40 +0000633// postidx_imm8 := +/- [0,255]
634//
635// 9 bit value:
636// {8} 1 is imm8 is non-negative. 0 otherwise.
637// {7-0} [0,255] imm8 value.
638def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
639def postidx_imm8 : Operand<i32> {
640 let PrintMethod = "printPostIdxImm8Operand";
641 let ParserMatchClass = PostIdxImm8AsmOperand;
642 let MIOperandInfo = (ops i32imm);
643}
644
Owen Anderson154c41d2011-08-04 18:24:14 +0000645// postidx_imm8s4 := +/- [0,1020]
646//
647// 9 bit value:
648// {8} 1 is imm8 is non-negative. 0 otherwise.
649// {7-0} [0,255] imm8 value, scaled by 4.
650def postidx_imm8s4 : Operand<i32> {
651 let PrintMethod = "printPostIdxImm8s4Operand";
652 let MIOperandInfo = (ops i32imm);
653}
654
655
Jim Grosbach7ce05792011-08-03 23:50:40 +0000656// postidx_reg := +/- reg
657//
658def PostIdxRegAsmOperand : AsmOperandClass {
659 let Name = "PostIdxReg";
660 let ParserMethod = "parsePostIdxReg";
661}
662def postidx_reg : Operand<i32> {
663 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000664 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000665 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000666 let ParserMatchClass = PostIdxRegAsmOperand;
667 let MIOperandInfo = (ops GPR, i32imm);
668}
669
670
Jim Grosbach3e556122010-10-26 22:37:02 +0000671// addrmode2 := reg +/- imm12
672// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000673//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000674// FIXME: addrmode2 should be refactored the rest of the way to always
675// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
676def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000677def addrmode2 : Operand<i32>,
678 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000679 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000680 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000681 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000682 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
683}
684
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000685def PostIdxRegShiftedAsmOperand : AsmOperandClass {
686 let Name = "PostIdxRegShifted";
687 let ParserMethod = "parsePostIdxReg";
688}
Owen Anderson793e7962011-07-26 20:54:26 +0000689def am2offset_reg : Operand<i32>,
690 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000691 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000692 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000693 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000694 // When using this for assembly, it's always as a post-index offset.
695 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000696 let MIOperandInfo = (ops GPR, i32imm);
697}
698
Jim Grosbach039c2e12011-08-04 23:01:30 +0000699// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
700// the GPR is purely vestigal at this point.
701def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000702def am2offset_imm : Operand<i32>,
703 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
704 [], [SDNPWantRoot]> {
705 let EncoderMethod = "getAddrMode2OffsetOpValue";
706 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000707 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000708 let MIOperandInfo = (ops GPR, i32imm);
709}
710
711
Evan Chenga8e29892007-01-19 07:51:42 +0000712// addrmode3 := reg +/- reg
713// addrmode3 := reg +/- imm8
714//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000715// FIXME: split into imm vs. reg versions.
716def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000717def addrmode3 : Operand<i32>,
718 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000719 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000720 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000721 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000722 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
723}
724
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000725// FIXME: split into imm vs. reg versions.
726// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000727def AM3OffsetAsmOperand : AsmOperandClass {
728 let Name = "AM3Offset";
729 let ParserMethod = "parseAM3Offset";
730}
Evan Chenga8e29892007-01-19 07:51:42 +0000731def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000732 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
733 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000734 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000735 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000736 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000737 let MIOperandInfo = (ops GPR, i32imm);
738}
739
Jim Grosbache6913602010-11-03 01:01:43 +0000740// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000741//
Jim Grosbache6913602010-11-03 01:01:43 +0000742def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000743 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000744 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000745}
746
747// addrmode5 := reg +/- imm8*4
748//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000749def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000750def addrmode5 : Operand<i32>,
751 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
752 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000753 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000754 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000755 let ParserMatchClass = AddrMode5AsmOperand;
756 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000757}
758
Bob Wilsond3a07652011-02-07 17:43:09 +0000759// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000760//
761def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000762 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000763 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000764 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000765 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000766 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000767}
768
Bob Wilsonda525062011-02-25 06:42:42 +0000769def am6offset : Operand<i32>,
770 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
771 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000772 let PrintMethod = "printAddrMode6OffsetOperand";
773 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000774 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000775 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000776}
777
Mon P Wang183c6272011-05-09 17:47:27 +0000778// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
779// (single element from one lane) for size 32.
780def addrmode6oneL32 : Operand<i32>,
781 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
782 let PrintMethod = "printAddrMode6Operand";
783 let MIOperandInfo = (ops GPR:$addr, i32imm);
784 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
785}
786
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000787// Special version of addrmode6 to handle alignment encoding for VLD-dup
788// instructions, specifically VLD4-dup.
789def addrmode6dup : Operand<i32>,
790 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
791 let PrintMethod = "printAddrMode6Operand";
792 let MIOperandInfo = (ops GPR:$addr, i32imm);
793 let EncoderMethod = "getAddrMode6DupAddressOpValue";
794}
795
Evan Chenga8e29892007-01-19 07:51:42 +0000796// addrmodepc := pc + reg
797//
798def addrmodepc : Operand<i32>,
799 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
800 let PrintMethod = "printAddrModePCOperand";
801 let MIOperandInfo = (ops GPR, i32imm);
802}
803
Jim Grosbache39389a2011-08-02 18:07:32 +0000804// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000805//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000806def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000807def addr_offset_none : Operand<i32>,
808 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000809 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000810 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000811 let ParserMatchClass = MemNoOffsetAsmOperand;
812 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000813}
814
Bob Wilson4f38b382009-08-21 21:58:55 +0000815def nohash_imm : Operand<i32> {
816 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000817}
818
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000819def CoprocNumAsmOperand : AsmOperandClass {
820 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000821 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000822}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000823def p_imm : Operand<i32> {
824 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000825 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000826 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000827}
828
Jim Grosbach1610a702011-07-25 20:06:30 +0000829def CoprocRegAsmOperand : AsmOperandClass {
830 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000831 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000832}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000833def c_imm : Operand<i32> {
834 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000835 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000836}
837
Evan Chenga8e29892007-01-19 07:51:42 +0000838//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000839
Evan Cheng37f25d92008-08-28 23:39:26 +0000840include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000841
842//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000843// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000844//
845
Evan Cheng3924f782008-08-29 07:36:24 +0000846/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000847/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000848multiclass AsI1_bin_irs<bits<4> opcod, string opc,
849 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000850 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000851 // The register-immediate version is re-materializable. This is useful
852 // in particular for taking the address of a local.
853 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000854 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
855 iii, opc, "\t$Rd, $Rn, $imm",
856 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
857 bits<4> Rd;
858 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000859 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000860 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000861 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000862 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000863 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000864 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000865 }
Jim Grosbach62547262010-10-11 18:51:51 +0000866 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
867 iir, opc, "\t$Rd, $Rn, $Rm",
868 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000869 bits<4> Rd;
870 bits<4> Rn;
871 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000873 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000874 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000875 let Inst{15-12} = Rd;
876 let Inst{11-4} = 0b00000000;
877 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000878 }
Owen Anderson92a20222011-07-21 18:54:16 +0000879
880 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000881 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000882 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000883 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000884 bits<4> Rd;
885 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000886 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000887 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000888 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000889 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000890 let Inst{11-5} = shift{11-5};
891 let Inst{4} = 0;
892 let Inst{3-0} = shift{3-0};
893 }
894
895 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000896 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000897 iis, opc, "\t$Rd, $Rn, $shift",
898 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
899 bits<4> Rd;
900 bits<4> Rn;
901 bits<12> shift;
902 let Inst{25} = 0;
903 let Inst{19-16} = Rn;
904 let Inst{15-12} = Rd;
905 let Inst{11-8} = shift{11-8};
906 let Inst{7} = 0;
907 let Inst{6-5} = shift{6-5};
908 let Inst{4} = 1;
909 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000910 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000911
912 // Assembly aliases for optional destination operand when it's the same
913 // as the source operand.
914 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
915 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
916 so_imm:$imm, pred:$p,
917 cc_out:$s)>,
918 Requires<[IsARM]>;
919 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
920 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
921 GPR:$Rm, pred:$p,
922 cc_out:$s)>,
923 Requires<[IsARM]>;
924 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000925 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
926 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000927 cc_out:$s)>,
928 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000929 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
930 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
931 so_reg_reg:$shift, pred:$p,
932 cc_out:$s)>,
933 Requires<[IsARM]>;
934
Evan Chenga8e29892007-01-19 07:51:42 +0000935}
936
Evan Cheng342e3162011-08-30 01:34:54 +0000937/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
938/// reversed. The 'rr' form is only defined for the disassembler; for codegen
939/// it is equivalent to the AsI1_bin_irs counterpart.
940multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
941 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
942 PatFrag opnode, string baseOpc, bit Commutable = 0> {
943 // The register-immediate version is re-materializable. This is useful
944 // in particular for taking the address of a local.
945 let isReMaterializable = 1 in {
946 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
947 iii, opc, "\t$Rd, $Rn, $imm",
948 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
949 bits<4> Rd;
950 bits<4> Rn;
951 bits<12> imm;
952 let Inst{25} = 1;
953 let Inst{19-16} = Rn;
954 let Inst{15-12} = Rd;
955 let Inst{11-0} = imm;
956 }
957 }
958 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
959 iir, opc, "\t$Rd, $Rn, $Rm",
960 [/* pattern left blank */]> {
961 bits<4> Rd;
962 bits<4> Rn;
963 bits<4> Rm;
964 let Inst{11-4} = 0b00000000;
965 let Inst{25} = 0;
966 let Inst{3-0} = Rm;
967 let Inst{15-12} = Rd;
968 let Inst{19-16} = Rn;
969 }
970
971 def rsi : AsI1<opcod, (outs GPR:$Rd),
972 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
973 iis, opc, "\t$Rd, $Rn, $shift",
974 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
975 bits<4> Rd;
976 bits<4> Rn;
977 bits<12> shift;
978 let Inst{25} = 0;
979 let Inst{19-16} = Rn;
980 let Inst{15-12} = Rd;
981 let Inst{11-5} = shift{11-5};
982 let Inst{4} = 0;
983 let Inst{3-0} = shift{3-0};
984 }
985
986 def rsr : AsI1<opcod, (outs GPR:$Rd),
987 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
988 iis, opc, "\t$Rd, $Rn, $shift",
989 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
990 bits<4> Rd;
991 bits<4> Rn;
992 bits<12> shift;
993 let Inst{25} = 0;
994 let Inst{19-16} = Rn;
995 let Inst{15-12} = Rd;
996 let Inst{11-8} = shift{11-8};
997 let Inst{7} = 0;
998 let Inst{6-5} = shift{6-5};
999 let Inst{4} = 1;
1000 let Inst{3-0} = shift{3-0};
1001 }
1002
1003 // Assembly aliases for optional destination operand when it's the same
1004 // as the source operand.
1005 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1006 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1007 so_imm:$imm, pred:$p,
1008 cc_out:$s)>,
1009 Requires<[IsARM]>;
1010 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1011 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1012 GPR:$Rm, pred:$p,
1013 cc_out:$s)>,
1014 Requires<[IsARM]>;
1015 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1016 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1017 so_reg_imm:$shift, pred:$p,
1018 cc_out:$s)>,
1019 Requires<[IsARM]>;
1020 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1021 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1022 so_reg_reg:$shift, pred:$p,
1023 cc_out:$s)>,
1024 Requires<[IsARM]>;
1025
1026}
1027
Evan Cheng4a517082011-09-06 18:52:20 +00001028/// AsI1_rbin_s_is - Same as AsI1_rbin_s_is except it sets 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001029///
1030/// These opcodes will be converted to the real non-S opcodes by
1031/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1032let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001033multiclass AsI1_rbin_s_is<bits<4> opcod, string opc,
1034 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1035 PatFrag opnode, bit Commutable = 0> {
1036 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1037 iii, opc, "\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001038 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001039
1040 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1041 iir, opc, "\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001042 [/* pattern left blank */]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001043
1044 def rsi : AsI1<opcod, (outs GPR:$Rd),
1045 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1046 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001047 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn))]>;
Evan Cheng342e3162011-08-30 01:34:54 +00001048
1049 def rsr : AsI1<opcod, (outs GPR:$Rd),
1050 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1051 iis, opc, "\t$Rd, $Rn, $shift",
1052 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1053 bits<4> Rd;
1054 bits<4> Rn;
1055 bits<12> shift;
1056 let Inst{25} = 0;
1057 let Inst{19-16} = Rn;
1058 let Inst{15-12} = Rd;
1059 let Inst{11-8} = shift{11-8};
1060 let Inst{7} = 0;
1061 let Inst{6-5} = shift{6-5};
1062 let Inst{4} = 1;
1063 let Inst{3-0} = shift{3-0};
1064 }
1065}
1066}
1067
Evan Cheng4a517082011-09-06 18:52:20 +00001068/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001069///
1070/// These opcodes will be converted to the real non-S opcodes by
1071/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
1072let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng4a517082011-09-06 18:52:20 +00001073multiclass AsI1_bin_s_irs<bits<4> opcod, string opc,
Evan Cheng7e1bf302010-09-29 00:27:46 +00001074 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1075 PatFrag opnode, bit Commutable = 0> {
Evan Cheng4a517082011-09-06 18:52:20 +00001076 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001077 iii, opc, "\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001078 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Evan Cheng4a517082011-09-06 18:52:20 +00001079 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001080 iir, opc, "\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +00001081 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]>;
Evan Cheng4a517082011-09-06 18:52:20 +00001082 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001083 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001084 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001085 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001086
Evan Cheng4a517082011-09-06 18:52:20 +00001087 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +00001088 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00001089 iis, opc, "\t$Rd, $Rn, $shift",
Andrew Trick3be654f2011-09-21 02:20:46 +00001090 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001091}
Evan Chengc85e8322007-07-05 07:13:32 +00001092}
1093
1094/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001095/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001096/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001097let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001098multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1099 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1100 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001101 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1102 opc, "\t$Rn, $imm",
1103 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001104 bits<4> Rn;
1105 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001106 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001107 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001108 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001109 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001110 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001111 }
1112 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1113 opc, "\t$Rn, $Rm",
1114 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001115 bits<4> Rn;
1116 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001117 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001118 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001119 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001120 let Inst{19-16} = Rn;
1121 let Inst{15-12} = 0b0000;
1122 let Inst{11-4} = 0b00000000;
1123 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001124 }
Owen Anderson92a20222011-07-21 18:54:16 +00001125 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001126 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001127 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001128 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001129 bits<4> Rn;
1130 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001131 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001132 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001133 let Inst{19-16} = Rn;
1134 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001135 let Inst{11-5} = shift{11-5};
1136 let Inst{4} = 0;
1137 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001138 }
Owen Anderson92a20222011-07-21 18:54:16 +00001139 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001140 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001141 opc, "\t$Rn, $shift",
1142 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1143 bits<4> Rn;
1144 bits<12> shift;
1145 let Inst{25} = 0;
1146 let Inst{20} = 1;
1147 let Inst{19-16} = Rn;
1148 let Inst{15-12} = 0b0000;
1149 let Inst{11-8} = shift{11-8};
1150 let Inst{7} = 0;
1151 let Inst{6-5} = shift{6-5};
1152 let Inst{4} = 1;
1153 let Inst{3-0} = shift{3-0};
1154 }
1155
Evan Cheng071a2792007-09-11 19:55:27 +00001156}
Evan Chenga8e29892007-01-19 07:51:42 +00001157}
1158
Evan Cheng576a3962010-09-25 00:49:35 +00001159/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001160/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001161/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001162class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001163 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001164 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001165 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001166 Requires<[IsARM, HasV6]> {
1167 bits<4> Rd;
1168 bits<4> Rm;
1169 bits<2> rot;
1170 let Inst{19-16} = 0b1111;
1171 let Inst{15-12} = Rd;
1172 let Inst{11-10} = rot;
1173 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001174}
1175
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001176class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001177 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001178 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1179 Requires<[IsARM, HasV6]> {
1180 bits<2> rot;
1181 let Inst{19-16} = 0b1111;
1182 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001183}
1184
Evan Cheng576a3962010-09-25 00:49:35 +00001185/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001186/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001187class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001188 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001189 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001190 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1191 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001192 Requires<[IsARM, HasV6]> {
1193 bits<4> Rd;
1194 bits<4> Rm;
1195 bits<4> Rn;
1196 bits<2> rot;
1197 let Inst{19-16} = Rn;
1198 let Inst{15-12} = Rd;
1199 let Inst{11-10} = rot;
1200 let Inst{9-4} = 0b000111;
1201 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001202}
1203
Jim Grosbach70327412011-07-27 17:48:13 +00001204class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001205 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001206 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1207 Requires<[IsARM, HasV6]> {
1208 bits<4> Rn;
1209 bits<2> rot;
1210 let Inst{19-16} = Rn;
1211 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001212}
1213
Evan Cheng62674222009-06-25 23:34:10 +00001214/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001215multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001216 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001217 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001218 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1219 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001220 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001221 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001222 bits<4> Rd;
1223 bits<4> Rn;
1224 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001225 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001226 let Inst{15-12} = Rd;
1227 let Inst{19-16} = Rn;
1228 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001229 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001230 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1231 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001232 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001233 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001234 bits<4> Rd;
1235 bits<4> Rn;
1236 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001237 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001238 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001239 let isCommutable = Commutable;
1240 let Inst{3-0} = Rm;
1241 let Inst{15-12} = Rd;
1242 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001243 }
Owen Anderson92a20222011-07-21 18:54:16 +00001244 def rsi : AsI1<opcod, (outs GPR:$Rd),
1245 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001246 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001247 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001248 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001249 bits<4> Rd;
1250 bits<4> Rn;
1251 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001252 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001253 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001254 let Inst{15-12} = Rd;
1255 let Inst{11-5} = shift{11-5};
1256 let Inst{4} = 0;
1257 let Inst{3-0} = shift{3-0};
1258 }
1259 def rsr : AsI1<opcod, (outs GPR:$Rd),
1260 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001261 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001262 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001263 Requires<[IsARM]> {
1264 bits<4> Rd;
1265 bits<4> Rn;
1266 bits<12> shift;
1267 let Inst{25} = 0;
1268 let Inst{19-16} = Rn;
1269 let Inst{15-12} = Rd;
1270 let Inst{11-8} = shift{11-8};
1271 let Inst{7} = 0;
1272 let Inst{6-5} = shift{6-5};
1273 let Inst{4} = 1;
1274 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001275 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001276 }
Evan Cheng342e3162011-08-30 01:34:54 +00001277
Jim Grosbach37ee4642011-07-13 17:57:17 +00001278 // Assembly aliases for optional destination operand when it's the same
1279 // as the source operand.
1280 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1281 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1282 so_imm:$imm, pred:$p,
1283 cc_out:$s)>,
1284 Requires<[IsARM]>;
1285 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1286 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1287 GPR:$Rm, pred:$p,
1288 cc_out:$s)>,
1289 Requires<[IsARM]>;
1290 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001291 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1292 so_reg_imm:$shift, pred:$p,
1293 cc_out:$s)>,
1294 Requires<[IsARM]>;
1295 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1296 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1297 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001298 cc_out:$s)>,
1299 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001300}
1301
Evan Cheng342e3162011-08-30 01:34:54 +00001302/// AI1_rsc_irs - Define instructions and patterns for rsc
1303multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1304 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001305 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001306 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1307 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1308 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1309 Requires<[IsARM]> {
1310 bits<4> Rd;
1311 bits<4> Rn;
1312 bits<12> imm;
1313 let Inst{25} = 1;
1314 let Inst{15-12} = Rd;
1315 let Inst{19-16} = Rn;
1316 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001317 }
Evan Cheng342e3162011-08-30 01:34:54 +00001318 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1319 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1320 [/* pattern left blank */]> {
1321 bits<4> Rd;
1322 bits<4> Rn;
1323 bits<4> Rm;
1324 let Inst{11-4} = 0b00000000;
1325 let Inst{25} = 0;
1326 let Inst{3-0} = Rm;
1327 let Inst{15-12} = Rd;
1328 let Inst{19-16} = Rn;
1329 }
1330 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1331 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1332 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1333 Requires<[IsARM]> {
1334 bits<4> Rd;
1335 bits<4> Rn;
1336 bits<12> shift;
1337 let Inst{25} = 0;
1338 let Inst{19-16} = Rn;
1339 let Inst{15-12} = Rd;
1340 let Inst{11-5} = shift{11-5};
1341 let Inst{4} = 0;
1342 let Inst{3-0} = shift{3-0};
1343 }
1344 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1345 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1346 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1347 Requires<[IsARM]> {
1348 bits<4> Rd;
1349 bits<4> Rn;
1350 bits<12> shift;
1351 let Inst{25} = 0;
1352 let Inst{19-16} = Rn;
1353 let Inst{15-12} = Rd;
1354 let Inst{11-8} = shift{11-8};
1355 let Inst{7} = 0;
1356 let Inst{6-5} = shift{6-5};
1357 let Inst{4} = 1;
1358 let Inst{3-0} = shift{3-0};
1359 }
1360 }
1361
1362 // Assembly aliases for optional destination operand when it's the same
1363 // as the source operand.
1364 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1365 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1366 so_imm:$imm, pred:$p,
1367 cc_out:$s)>,
1368 Requires<[IsARM]>;
1369 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1370 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1371 GPR:$Rm, pred:$p,
1372 cc_out:$s)>,
1373 Requires<[IsARM]>;
1374 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1375 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1376 so_reg_imm:$shift, pred:$p,
1377 cc_out:$s)>,
1378 Requires<[IsARM]>;
1379 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1380 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1381 so_reg_reg:$shift, pred:$p,
1382 cc_out:$s)>,
1383 Requires<[IsARM]>;
Evan Chengc85e8322007-07-05 07:13:32 +00001384}
1385
Jim Grosbach3e556122010-10-26 22:37:02 +00001386let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001387multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001388 InstrItinClass iir, PatFrag opnode> {
1389 // Note: We use the complex addrmode_imm12 rather than just an input
1390 // GPR and a constrained immediate so that we can use this to match
1391 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001392 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001393 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1394 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001395 bits<4> Rt;
1396 bits<17> addr;
1397 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1398 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001399 let Inst{15-12} = Rt;
1400 let Inst{11-0} = addr{11-0}; // imm12
1401 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001402 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001403 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1404 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001405 bits<4> Rt;
1406 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001407 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001408 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1409 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001410 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001411 let Inst{11-0} = shift{11-0};
1412 }
1413}
1414}
1415
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001416let canFoldAsLoad = 1, isReMaterializable = 1 in {
1417multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1418 InstrItinClass iir, PatFrag opnode> {
1419 // Note: We use the complex addrmode_imm12 rather than just an input
1420 // GPR and a constrained immediate so that we can use this to match
1421 // frame index references and avoid matching constant pool references.
1422 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1423 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1424 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1425 bits<4> Rt;
1426 bits<17> addr;
1427 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1428 let Inst{19-16} = addr{16-13}; // Rn
1429 let Inst{15-12} = Rt;
1430 let Inst{11-0} = addr{11-0}; // imm12
1431 }
1432 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1433 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1434 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1435 bits<4> Rt;
1436 bits<17> shift;
1437 let shift{4} = 0; // Inst{4} = 0
1438 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1439 let Inst{19-16} = shift{16-13}; // Rn
1440 let Inst{15-12} = Rt;
1441 let Inst{11-0} = shift{11-0};
1442 }
1443}
1444}
1445
1446
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001447multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001448 InstrItinClass iir, PatFrag opnode> {
1449 // Note: We use the complex addrmode_imm12 rather than just an input
1450 // GPR and a constrained immediate so that we can use this to match
1451 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001452 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001453 (ins GPR:$Rt, addrmode_imm12:$addr),
1454 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1455 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1456 bits<4> Rt;
1457 bits<17> addr;
1458 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1459 let Inst{19-16} = addr{16-13}; // Rn
1460 let Inst{15-12} = Rt;
1461 let Inst{11-0} = addr{11-0}; // imm12
1462 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001463 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001464 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1465 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1466 bits<4> Rt;
1467 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001468 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001469 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1470 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001471 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001472 let Inst{11-0} = shift{11-0};
1473 }
1474}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001475
1476multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1477 InstrItinClass iir, PatFrag opnode> {
1478 // Note: We use the complex addrmode_imm12 rather than just an input
1479 // GPR and a constrained immediate so that we can use this to match
1480 // frame index references and avoid matching constant pool references.
1481 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1482 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1483 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1484 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1485 bits<4> Rt;
1486 bits<17> addr;
1487 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1488 let Inst{19-16} = addr{16-13}; // Rn
1489 let Inst{15-12} = Rt;
1490 let Inst{11-0} = addr{11-0}; // imm12
1491 }
1492 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1493 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1494 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1495 bits<4> Rt;
1496 bits<17> shift;
1497 let shift{4} = 0; // Inst{4} = 0
1498 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1499 let Inst{19-16} = shift{16-13}; // Rn
1500 let Inst{15-12} = Rt;
1501 let Inst{11-0} = shift{11-0};
1502 }
1503}
1504
1505
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001506//===----------------------------------------------------------------------===//
1507// Instructions
1508//===----------------------------------------------------------------------===//
1509
Evan Chenga8e29892007-01-19 07:51:42 +00001510//===----------------------------------------------------------------------===//
1511// Miscellaneous Instructions.
1512//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001513
Evan Chenga8e29892007-01-19 07:51:42 +00001514/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1515/// the function. The first operand is the ID# for this instruction, the second
1516/// is the index into the MachineConstantPool that this is, the third is the
1517/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001518let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001519def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001520PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001521 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001522
Jim Grosbach4642ad32010-02-22 23:10:38 +00001523// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1524// from removing one half of the matched pairs. That breaks PEI, which assumes
1525// these will always be in pairs, and asserts if it finds otherwise. Better way?
1526let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001527def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001528PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001529 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001530
Jim Grosbach64171712010-02-16 21:07:46 +00001531def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001532PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001533 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001534}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001535
Eli Friedman2bdffe42011-08-31 00:31:29 +00001536// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
1537// (These psuedos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001538let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001539def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1540 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1541 NoItinerary, []>;
1542def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1543 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1544 NoItinerary, []>;
1545def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1546 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1547 NoItinerary, []>;
1548def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1549 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1550 NoItinerary, []>;
1551def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1552 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1553 NoItinerary, []>;
1554def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1555 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1556 NoItinerary, []>;
1557def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1558 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1559 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001560def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1561 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1562 GPR:$set1, GPR:$set2),
1563 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001564}
1565
Jim Grosbachd30970f2011-08-11 22:30:30 +00001566def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001567 Requires<[IsARM, HasV6T2]> {
1568 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001569 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001570 let Inst{7-0} = 0b00000000;
1571}
1572
Jim Grosbachd30970f2011-08-11 22:30:30 +00001573def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001574 Requires<[IsARM, HasV6T2]> {
1575 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001576 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001577 let Inst{7-0} = 0b00000001;
1578}
1579
Jim Grosbachd30970f2011-08-11 22:30:30 +00001580def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001581 Requires<[IsARM, HasV6T2]> {
1582 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001583 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001584 let Inst{7-0} = 0b00000010;
1585}
1586
Jim Grosbachd30970f2011-08-11 22:30:30 +00001587def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001588 Requires<[IsARM, HasV6T2]> {
1589 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001590 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001591 let Inst{7-0} = 0b00000011;
1592}
1593
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001594def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1595 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001596 bits<4> Rd;
1597 bits<4> Rn;
1598 bits<4> Rm;
1599 let Inst{3-0} = Rm;
1600 let Inst{15-12} = Rd;
1601 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001602 let Inst{27-20} = 0b01101000;
1603 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001604 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001605}
1606
Johnny Chenf4d81052010-02-12 22:53:19 +00001607def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001608 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001609 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001610 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001611 let Inst{7-0} = 0b00000100;
1612}
1613
Johnny Chenc6f7b272010-02-11 18:12:29 +00001614// The i32imm operand $val can be used by a debugger to store more information
1615// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001616def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1617 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001618 bits<16> val;
1619 let Inst{3-0} = val{3-0};
1620 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001621 let Inst{27-20} = 0b00010010;
1622 let Inst{7-4} = 0b0111;
1623}
1624
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001625// Change Processor State
1626// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001627class CPS<dag iops, string asm_ops>
1628 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001629 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001630 bits<2> imod;
1631 bits<3> iflags;
1632 bits<5> mode;
1633 bit M;
1634
Johnny Chenb98e1602010-02-12 18:55:33 +00001635 let Inst{31-28} = 0b1111;
1636 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001637 let Inst{19-18} = imod;
1638 let Inst{17} = M; // Enabled if mode is set;
1639 let Inst{16} = 0;
1640 let Inst{8-6} = iflags;
1641 let Inst{5} = 0;
1642 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001643}
1644
Owen Anderson35008c22011-08-09 23:05:39 +00001645let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001646let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001647 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001648 "$imod\t$iflags, $mode">;
1649let mode = 0, M = 0 in
1650 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1651
1652let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001653 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001654}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001655
Johnny Chenb92a23f2010-02-21 04:42:01 +00001656// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001657multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001658
Evan Chengdfed19f2010-11-03 06:34:55 +00001659 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001660 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001661 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001662 bits<4> Rt;
1663 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001664 let Inst{31-26} = 0b111101;
1665 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001666 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001667 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001668 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001669 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001670 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001671 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001672 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001673 }
1674
Evan Chengdfed19f2010-11-03 06:34:55 +00001675 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001676 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001677 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001678 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001679 let Inst{31-26} = 0b111101;
1680 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001681 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001682 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001683 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001684 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001685 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001686 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001687 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001688 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001689 }
1690}
1691
Evan Cheng416941d2010-11-04 05:19:35 +00001692defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1693defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1694defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001695
Jim Grosbach53a89d62011-07-22 17:46:13 +00001696def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001697 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001698 bits<1> end;
1699 let Inst{31-10} = 0b1111000100000001000000;
1700 let Inst{9} = end;
1701 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001702}
1703
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001704def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1705 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001706 bits<4> opt;
1707 let Inst{27-4} = 0b001100100000111100001111;
1708 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001709}
1710
Johnny Chenba6e0332010-02-11 17:14:31 +00001711// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001712let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001713def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001714 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001715 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001716 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001717}
1718
Evan Cheng12c3a532008-11-06 17:48:05 +00001719// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001720let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001721def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001722 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001723 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001724
Evan Cheng325474e2008-01-07 23:56:57 +00001725let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001726def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001727 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001728 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001729
Jim Grosbach53694262010-11-18 01:15:56 +00001730def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001731 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001732 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001733
Jim Grosbach53694262010-11-18 01:15:56 +00001734def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001735 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001736 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001737
Jim Grosbach53694262010-11-18 01:15:56 +00001738def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001739 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001740 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001741
Jim Grosbach53694262010-11-18 01:15:56 +00001742def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001743 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001744 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001745}
Chris Lattner13c63102008-01-06 05:55:01 +00001746let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001747def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001748 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001749
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001750def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001751 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001752 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001753
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001754def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001755 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001756}
Evan Cheng12c3a532008-11-06 17:48:05 +00001757} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001758
Evan Chenge07715c2009-06-23 05:25:29 +00001759
1760// LEApcrel - Load a pc-relative address into a register without offending the
1761// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001762let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001763// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001764// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1765// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001766def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001767 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001768 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001769 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001770 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001771 let Inst{24} = 0;
1772 let Inst{23-22} = label{13-12};
1773 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001774 let Inst{20} = 0;
1775 let Inst{19-16} = 0b1111;
1776 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001777 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001778}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001779def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001780 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001781
1782def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1783 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001784 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001785
Evan Chenga8e29892007-01-19 07:51:42 +00001786//===----------------------------------------------------------------------===//
1787// Control Flow Instructions.
1788//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001789
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001790let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1791 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001792 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001793 "bx", "\tlr", [(ARMretflag)]>,
1794 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001795 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001796 }
1797
1798 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001799 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001800 "mov", "\tpc, lr", [(ARMretflag)]>,
1801 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001802 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001803 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001804}
Rafael Espindola27185192006-09-29 21:20:16 +00001805
Bob Wilson04ea6e52009-10-28 00:37:03 +00001806// Indirect branches
1807let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001808 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001809 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001810 [(brind GPR:$dst)]>,
1811 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001812 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001813 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001814 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001815 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001816
Jim Grosbachd447ac62011-07-13 20:21:31 +00001817 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1818 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001819 Requires<[IsARM, HasV4T]> {
1820 bits<4> dst;
1821 let Inst{27-4} = 0b000100101111111111110001;
1822 let Inst{3-0} = dst;
1823 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001824}
1825
Evan Cheng1e0eab12010-11-29 22:43:27 +00001826// All calls clobber the non-callee saved registers. SP is marked as
1827// a use to prevent stack-pointer assignments that appear immediately
1828// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001829let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001830 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001831 // FIXME: Do we really need a non-predicated version? If so, it should
1832 // at least be a pseudo instruction expanding to the predicated version
1833 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001834 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001835 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001836 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001837 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001838 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001839 Requires<[IsARM, IsNotDarwin]> {
1840 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001841 bits<24> func;
1842 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001843 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001844 }
Evan Cheng277f0742007-06-19 21:05:09 +00001845
Jason W Kim685c3502011-02-04 19:47:15 +00001846 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001847 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001848 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001849 Requires<[IsARM, IsNotDarwin]> {
1850 bits<24> func;
1851 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001852 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001853 }
Evan Cheng277f0742007-06-19 21:05:09 +00001854
Evan Chenga8e29892007-01-19 07:51:42 +00001855 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001856 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001857 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001858 [(ARMcall GPR:$func)]>,
1859 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001860 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001861 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001862 let Inst{3-0} = func;
1863 }
1864
1865 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1866 IIC_Br, "blx", "\t$func",
1867 [(ARMcall_pred GPR:$func)]>,
1868 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1869 bits<4> func;
1870 let Inst{27-4} = 0b000100101111111111110011;
1871 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001872 }
1873
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001874 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001875 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001876 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001877 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001878 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001879
1880 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001881 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001882 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001883 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001884}
1885
David Goodwin1a8f36e2009-08-12 18:31:53 +00001886let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001887 // On Darwin R9 is call-clobbered.
1888 // R7 is marked as a use to prevent frame-pointer assignments from being
1889 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001890 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001891 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001892 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001893 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001894 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1895 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001896
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001897 def BLr9_pred : ARMPseudoExpand<(outs),
1898 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001899 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001900 [(ARMcall_pred tglobaladdr:$func)],
1901 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001902 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001903
1904 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001905 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001906 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001907 [(ARMcall GPR:$func)],
1908 (BLX GPR:$func)>,
1909 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001910
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001911 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001912 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001913 [(ARMcall_pred GPR:$func)],
1914 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001915 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001916
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001917 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001918 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001919 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001920 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001921 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001922
1923 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001924 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001925 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001926 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001927}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001928
David Goodwin1a8f36e2009-08-12 18:31:53 +00001929let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001930 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1931 // a two-value operand where a dag node expects two operands. :(
1932 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1933 IIC_Br, "b", "\t$target",
1934 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1935 bits<24> target;
1936 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001937 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001938 }
1939
Evan Chengaeafca02007-05-16 07:45:54 +00001940 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001941 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001942 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001943 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1944 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001945 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001946 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001947 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001948
Jim Grosbach2dc77682010-11-29 18:37:44 +00001949 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1950 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001951 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001952 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001953 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001954 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1955 // into i12 and rs suffixed versions.
1956 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001957 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001958 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001959 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001960 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001961 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001962 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001963 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001964 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001965 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001966 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001967 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001968
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001969}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001970
Jim Grosbachcf121c32011-07-28 21:57:55 +00001971// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001972def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001973 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001974 Requires<[IsARM, HasV5T]> {
1975 let Inst{31-25} = 0b1111101;
1976 bits<25> target;
1977 let Inst{23-0} = target{24-1};
1978 let Inst{24} = target{0};
1979}
1980
Jim Grosbach898e7e22011-07-13 20:25:01 +00001981// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001982def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001983 [/* pattern left blank */]> {
1984 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001985 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001986 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001987 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001988 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001989}
1990
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001991// Tail calls.
1992
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001993let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1994 // Darwin versions.
1995 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1996 Uses = [SP] in {
1997 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1998 IIC_Br, []>, Requires<[IsDarwin]>;
1999
2000 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2001 IIC_Br, []>, Requires<[IsDarwin]>;
2002
Jim Grosbach245f5e82011-07-08 18:50:22 +00002003 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002004 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002005 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2006 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002007
Jim Grosbach245f5e82011-07-08 18:50:22 +00002008 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002009 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002010 (BX GPR:$dst)>,
2011 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002012
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002013 }
2014
2015 // Non-Darwin versions (the difference is R9).
2016 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
2017 Uses = [SP] in {
2018 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
2019 IIC_Br, []>, Requires<[IsNotDarwin]>;
2020
2021 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
2022 IIC_Br, []>, Requires<[IsNotDarwin]>;
2023
Jim Grosbach245f5e82011-07-08 18:50:22 +00002024 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002025 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002026 (Bcc br_target:$dst, (ops 14, zero_reg))>,
2027 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002028
Jim Grosbach245f5e82011-07-08 18:50:22 +00002029 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002030 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00002031 (BX GPR:$dst)>,
2032 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00002033 }
2034}
2035
Jim Grosbachd30970f2011-08-11 22:30:30 +00002036// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00002037def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
2038 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002039 bits<4> opt;
2040 let Inst{23-4} = 0b01100000000000000111;
2041 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00002042}
2043
Jim Grosbached838482011-07-26 16:24:27 +00002044// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00002045let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00002046def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00002047 bits<24> svc;
2048 let Inst{23-0} = svc;
2049}
Johnny Chen85d5a892010-02-10 18:02:25 +00002050}
2051
Jim Grosbach5a287482011-07-29 17:51:39 +00002052// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00002053class SRSI<bit wb, string asm>
2054 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
2055 NoItinerary, asm, "", []> {
2056 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002057 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002058 let Inst{27-25} = 0b100;
2059 let Inst{22} = 1;
2060 let Inst{21} = wb;
2061 let Inst{20} = 0;
2062 let Inst{19-16} = 0b1101; // SP
2063 let Inst{15-5} = 0b00000101000;
2064 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002065}
2066
Jim Grosbache1cf5902011-07-29 20:26:09 +00002067def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2068 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002069}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002070def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2071 let Inst{24-23} = 0;
2072}
2073def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2074 let Inst{24-23} = 0b10;
2075}
2076def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2077 let Inst{24-23} = 0b10;
2078}
2079def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2080 let Inst{24-23} = 0b01;
2081}
2082def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2083 let Inst{24-23} = 0b01;
2084}
2085def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2086 let Inst{24-23} = 0b11;
2087}
2088def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2089 let Inst{24-23} = 0b11;
2090}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002091
Jim Grosbach5a287482011-07-29 17:51:39 +00002092// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002093class RFEI<bit wb, string asm>
2094 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2095 NoItinerary, asm, "", []> {
2096 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002097 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002098 let Inst{27-25} = 0b100;
2099 let Inst{22} = 0;
2100 let Inst{21} = wb;
2101 let Inst{20} = 1;
2102 let Inst{19-16} = Rn;
2103 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002104}
2105
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002106def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2107 let Inst{24-23} = 0;
2108}
2109def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2110 let Inst{24-23} = 0;
2111}
2112def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2113 let Inst{24-23} = 0b10;
2114}
2115def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2116 let Inst{24-23} = 0b10;
2117}
2118def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2119 let Inst{24-23} = 0b01;
2120}
2121def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2122 let Inst{24-23} = 0b01;
2123}
2124def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2125 let Inst{24-23} = 0b11;
2126}
2127def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2128 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002129}
2130
Evan Chenga8e29892007-01-19 07:51:42 +00002131//===----------------------------------------------------------------------===//
2132// Load / store Instructions.
2133//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002134
Evan Chenga8e29892007-01-19 07:51:42 +00002135// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002136
2137
Evan Cheng7e2fe912010-10-28 06:47:08 +00002138defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002139 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002140defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002141 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002142defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002143 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002144defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002145 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002146
Evan Chengfa775d02007-03-19 07:20:03 +00002147// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002148let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002149 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002150def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002151 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2152 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002153 bits<4> Rt;
2154 bits<17> addr;
2155 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2156 let Inst{19-16} = 0b1111;
2157 let Inst{15-12} = Rt;
2158 let Inst{11-0} = addr{11-0}; // imm12
2159}
Evan Chengfa775d02007-03-19 07:20:03 +00002160
Evan Chenga8e29892007-01-19 07:51:42 +00002161// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002162def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002163 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2164 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002165
Evan Chenga8e29892007-01-19 07:51:42 +00002166// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002167def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002168 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2169 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002170
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002171def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002172 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2173 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002174
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002175let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002176// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002177def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2178 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002179 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002180 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002181}
Rafael Espindolac391d162006-10-23 20:34:27 +00002182
Evan Chenga8e29892007-01-19 07:51:42 +00002183// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002184multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002185 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2186 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002187 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002188 bits<17> addr;
2189 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002190 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002191 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002192 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002193 let DecoderMethod = "DecodeLDRPreImm";
2194 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2195 }
2196
2197 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
2198 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, itin,
2199 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2200 bits<17> addr;
2201 let Inst{25} = 1;
2202 let Inst{23} = addr{12};
2203 let Inst{19-16} = addr{16-13};
2204 let Inst{11-0} = addr{11-0};
2205 let Inst{4} = 0;
2206 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002207 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002208 }
Owen Anderson793e7962011-07-26 20:54:26 +00002209
2210 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002211 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002212 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002213 opc, "\t$Rt, $addr, $offset",
2214 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002215 // {12} isAdd
2216 // {11-0} imm12/Rm
2217 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002218 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002219 let Inst{25} = 1;
2220 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002221 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002222 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002223
2224 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002225 }
2226
2227 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002228 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002229 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002230 opc, "\t$Rt, $addr, $offset",
2231 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002232 // {12} isAdd
2233 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002234 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002235 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002236 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002237 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002238 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002239 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002240
2241 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002242 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002243
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002244}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002245
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002246let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002247defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2248defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002249}
Rafael Espindola450856d2006-12-12 00:37:38 +00002250
Jim Grosbach45251b32011-08-11 20:41:13 +00002251multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2252 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002253 (ins addrmode3:$addr), IndexModePre,
2254 LdMiscFrm, itin,
2255 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2256 bits<14> addr;
2257 let Inst{23} = addr{8}; // U bit
2258 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2259 let Inst{19-16} = addr{12-9}; // Rn
2260 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2261 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002262 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002263 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002264 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002265 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002266 (ins addr_offset_none:$addr, am3offset:$offset),
2267 IndexModePost, LdMiscFrm, itin,
2268 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2269 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002270 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002271 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002272 let Inst{23} = offset{8}; // U bit
2273 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002274 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002275 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2276 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002277 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002278 }
2279}
Rafael Espindola4e307642006-09-08 16:59:47 +00002280
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002281let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002282defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2283defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2284defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002285let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002286def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002287 (ins addrmode3:$addr), IndexModePre,
2288 LdMiscFrm, IIC_iLoad_d_ru,
2289 "ldrd", "\t$Rt, $Rt2, $addr!",
2290 "$addr.base = $Rn_wb", []> {
2291 bits<14> addr;
2292 let Inst{23} = addr{8}; // U bit
2293 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2294 let Inst{19-16} = addr{12-9}; // Rn
2295 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2296 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002297 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002298 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002299}
Jim Grosbach45251b32011-08-11 20:41:13 +00002300def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002301 (ins addr_offset_none:$addr, am3offset:$offset),
2302 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2303 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2304 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002305 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002306 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002307 let Inst{23} = offset{8}; // U bit
2308 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002309 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002310 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2311 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002312 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002313}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002314} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002315} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002316
Jim Grosbach89958d52011-08-11 21:41:59 +00002317// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002318let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002319def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2320 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2321 IndexModePost, LdFrm, IIC_iLoad_ru,
2322 "ldrt", "\t$Rt, $addr, $offset",
2323 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002324 // {12} isAdd
2325 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002326 bits<14> offset;
2327 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002328 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002329 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002330 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002331 let Inst{19-16} = addr;
2332 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002333 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002334 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002335 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2336}
Jim Grosbach59999262011-08-10 23:43:54 +00002337
2338def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2339 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002340 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002341 "ldrt", "\t$Rt, $addr, $offset",
2342 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002343 // {12} isAdd
2344 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002345 bits<14> offset;
2346 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002347 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002348 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002349 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002350 let Inst{19-16} = addr;
2351 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002352 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002353}
Jim Grosbach3148a652011-08-08 23:28:47 +00002354
2355def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2356 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2357 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2358 "ldrbt", "\t$Rt, $addr, $offset",
2359 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002360 // {12} isAdd
2361 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002362 bits<14> offset;
2363 bits<4> addr;
2364 let Inst{25} = 1;
2365 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002366 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002367 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002368 let Inst{11-5} = offset{11-5};
2369 let Inst{4} = 0;
2370 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002371 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002372}
2373
2374def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2375 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2376 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2377 "ldrbt", "\t$Rt, $addr, $offset",
2378 "$addr.base = $Rn_wb", []> {
2379 // {12} isAdd
2380 // {11-0} imm12/Rm
2381 bits<14> offset;
2382 bits<4> addr;
2383 let Inst{25} = 0;
2384 let Inst{23} = offset{12};
2385 let Inst{21} = 1; // overwrite
2386 let Inst{19-16} = addr;
2387 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002388 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002389}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002390
2391multiclass AI3ldrT<bits<4> op, string opc> {
2392 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2393 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2394 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2395 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2396 bits<9> offset;
2397 let Inst{23} = offset{8};
2398 let Inst{22} = 1;
2399 let Inst{11-8} = offset{7-4};
2400 let Inst{3-0} = offset{3-0};
2401 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2402 }
2403 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2404 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2405 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2406 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2407 bits<5> Rm;
2408 let Inst{23} = Rm{4};
2409 let Inst{22} = 0;
2410 let Inst{11-8} = 0;
2411 let Inst{3-0} = Rm{3-0};
2412 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2413 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002414}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002415
2416defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2417defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2418defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002419}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002420
Evan Chenga8e29892007-01-19 07:51:42 +00002421// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002422
2423// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002424def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002425 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2426 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002427
Evan Chenga8e29892007-01-19 07:51:42 +00002428// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002429let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2430def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002431 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002432 "strd", "\t$Rt, $src2, $addr", []>,
2433 Requires<[IsARM, HasV5TE]> {
2434 let Inst{21} = 0;
2435}
Evan Chenga8e29892007-01-19 07:51:42 +00002436
2437// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002438multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2439 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2440 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2441 StFrm, itin,
2442 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2443 bits<17> addr;
2444 let Inst{25} = 0;
2445 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2446 let Inst{19-16} = addr{16-13}; // Rn
2447 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002448 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002449 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002450 }
Evan Chenga8e29892007-01-19 07:51:42 +00002451
Jim Grosbach19dec202011-08-05 20:35:44 +00002452 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002453 (ins GPR:$Rt, ldst_so_reg:$addr),
2454 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002455 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2456 bits<17> addr;
2457 let Inst{25} = 1;
2458 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2459 let Inst{19-16} = addr{16-13}; // Rn
2460 let Inst{11-0} = addr{11-0};
2461 let Inst{4} = 0; // Inst{4} = 0
2462 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002463 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002464 }
2465 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2466 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2467 IndexModePost, StFrm, itin,
2468 opc, "\t$Rt, $addr, $offset",
2469 "$addr.base = $Rn_wb", []> {
2470 // {12} isAdd
2471 // {11-0} imm12/Rm
2472 bits<14> offset;
2473 bits<4> addr;
2474 let Inst{25} = 1;
2475 let Inst{23} = offset{12};
2476 let Inst{19-16} = addr;
2477 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002478
2479 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002480 }
Owen Anderson793e7962011-07-26 20:54:26 +00002481
Jim Grosbach19dec202011-08-05 20:35:44 +00002482 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2483 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2484 IndexModePost, StFrm, itin,
2485 opc, "\t$Rt, $addr, $offset",
2486 "$addr.base = $Rn_wb", []> {
2487 // {12} isAdd
2488 // {11-0} imm12/Rm
2489 bits<14> offset;
2490 bits<4> addr;
2491 let Inst{25} = 0;
2492 let Inst{23} = offset{12};
2493 let Inst{19-16} = addr;
2494 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002495
2496 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002497 }
2498}
Owen Anderson793e7962011-07-26 20:54:26 +00002499
Jim Grosbach19dec202011-08-05 20:35:44 +00002500let mayStore = 1, neverHasSideEffects = 1 in {
2501defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2502defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2503}
Evan Chenga8e29892007-01-19 07:51:42 +00002504
Jim Grosbach19dec202011-08-05 20:35:44 +00002505def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2506 am2offset_reg:$offset),
2507 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2508 am2offset_reg:$offset)>;
2509def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2510 am2offset_imm:$offset),
2511 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2512 am2offset_imm:$offset)>;
2513def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2514 am2offset_reg:$offset),
2515 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2516 am2offset_reg:$offset)>;
2517def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2518 am2offset_imm:$offset),
2519 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2520 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002521
Jim Grosbach19dec202011-08-05 20:35:44 +00002522// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2523// put the patterns on the instruction definitions directly as ISel wants
2524// the address base and offset to be separate operands, not a single
2525// complex operand like we represent the instructions themselves. The
2526// pseudos map between the two.
2527let usesCustomInserter = 1,
2528 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2529def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2530 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2531 4, IIC_iStore_ru,
2532 [(set GPR:$Rn_wb,
2533 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2534def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2535 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2536 4, IIC_iStore_ru,
2537 [(set GPR:$Rn_wb,
2538 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2539def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2540 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2541 4, IIC_iStore_ru,
2542 [(set GPR:$Rn_wb,
2543 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2544def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2545 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2546 4, IIC_iStore_ru,
2547 [(set GPR:$Rn_wb,
2548 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002549def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2550 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2551 4, IIC_iStore_ru,
2552 [(set GPR:$Rn_wb,
2553 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002554}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002555
Evan Chenga8e29892007-01-19 07:51:42 +00002556
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002557
2558def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2559 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2560 StMiscFrm, IIC_iStore_bh_ru,
2561 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2562 bits<14> addr;
2563 let Inst{23} = addr{8}; // U bit
2564 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2565 let Inst{19-16} = addr{12-9}; // Rn
2566 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2567 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2568 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002569 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002570}
2571
2572def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2573 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2574 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2575 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2576 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2577 addr_offset_none:$addr,
2578 am3offset:$offset))]> {
2579 bits<10> offset;
2580 bits<4> addr;
2581 let Inst{23} = offset{8}; // U bit
2582 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2583 let Inst{19-16} = addr;
2584 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2585 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002586 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002587}
Evan Chenga8e29892007-01-19 07:51:42 +00002588
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002589let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002590def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002591 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2592 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2593 "strd", "\t$Rt, $Rt2, $addr!",
2594 "$addr.base = $Rn_wb", []> {
2595 bits<14> addr;
2596 let Inst{23} = addr{8}; // U bit
2597 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2598 let Inst{19-16} = addr{12-9}; // Rn
2599 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2600 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002601 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002602 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002603}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002604
Jim Grosbach45251b32011-08-11 20:41:13 +00002605def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002606 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2607 am3offset:$offset),
2608 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2609 "strd", "\t$Rt, $Rt2, $addr, $offset",
2610 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002611 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002612 bits<4> addr;
2613 let Inst{23} = offset{8}; // U bit
2614 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2615 let Inst{19-16} = addr;
2616 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2617 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002618 let DecoderMethod = "DecodeAddrMode3Instruction";
2619}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002620} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002621
Jim Grosbach7ce05792011-08-03 23:50:40 +00002622// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002623
Jim Grosbach10348e72011-08-11 20:04:56 +00002624def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2625 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2626 IndexModePost, StFrm, IIC_iStore_bh_ru,
2627 "strbt", "\t$Rt, $addr, $offset",
2628 "$addr.base = $Rn_wb", []> {
2629 // {12} isAdd
2630 // {11-0} imm12/Rm
2631 bits<14> offset;
2632 bits<4> addr;
2633 let Inst{25} = 1;
2634 let Inst{23} = offset{12};
2635 let Inst{21} = 1; // overwrite
2636 let Inst{19-16} = addr;
2637 let Inst{11-5} = offset{11-5};
2638 let Inst{4} = 0;
2639 let Inst{3-0} = offset{3-0};
2640 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2641}
2642
2643def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2644 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2645 IndexModePost, StFrm, IIC_iStore_bh_ru,
2646 "strbt", "\t$Rt, $addr, $offset",
2647 "$addr.base = $Rn_wb", []> {
2648 // {12} isAdd
2649 // {11-0} imm12/Rm
2650 bits<14> offset;
2651 bits<4> addr;
2652 let Inst{25} = 0;
2653 let Inst{23} = offset{12};
2654 let Inst{21} = 1; // overwrite
2655 let Inst{19-16} = addr;
2656 let Inst{11-0} = offset{11-0};
2657 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2658}
2659
Jim Grosbach342ebd52011-08-11 22:18:00 +00002660let mayStore = 1, neverHasSideEffects = 1 in {
2661def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2662 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2663 IndexModePost, StFrm, IIC_iStore_ru,
2664 "strt", "\t$Rt, $addr, $offset",
2665 "$addr.base = $Rn_wb", []> {
2666 // {12} isAdd
2667 // {11-0} imm12/Rm
2668 bits<14> offset;
2669 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002670 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002671 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002672 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002673 let Inst{19-16} = addr;
2674 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002675 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002676 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002677 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002678}
2679
Jim Grosbach342ebd52011-08-11 22:18:00 +00002680def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2681 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2682 IndexModePost, StFrm, IIC_iStore_ru,
2683 "strt", "\t$Rt, $addr, $offset",
2684 "$addr.base = $Rn_wb", []> {
2685 // {12} isAdd
2686 // {11-0} imm12/Rm
2687 bits<14> offset;
2688 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002689 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002690 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002691 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002692 let Inst{19-16} = addr;
2693 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002694 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002695}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002696}
2697
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002698
Jim Grosbach7ce05792011-08-03 23:50:40 +00002699multiclass AI3strT<bits<4> op, string opc> {
2700 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2701 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2702 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2703 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2704 bits<9> offset;
2705 let Inst{23} = offset{8};
2706 let Inst{22} = 1;
2707 let Inst{11-8} = offset{7-4};
2708 let Inst{3-0} = offset{3-0};
2709 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2710 }
2711 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2712 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2713 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2714 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2715 bits<5> Rm;
2716 let Inst{23} = Rm{4};
2717 let Inst{22} = 0;
2718 let Inst{11-8} = 0;
2719 let Inst{3-0} = Rm{3-0};
2720 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2721 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002722}
2723
Jim Grosbach7ce05792011-08-03 23:50:40 +00002724
2725defm STRHT : AI3strT<0b1011, "strht">;
2726
2727
Evan Chenga8e29892007-01-19 07:51:42 +00002728//===----------------------------------------------------------------------===//
2729// Load / store multiple Instructions.
2730//
2731
Bill Wendling6c470b82010-11-13 09:09:38 +00002732multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2733 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002734 // IA is the default, so no need for an explicit suffix on the
2735 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002736 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002737 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2738 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002739 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002740 let Inst{24-23} = 0b01; // Increment After
2741 let Inst{21} = 0; // No writeback
2742 let Inst{20} = L_bit;
2743 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002744 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002745 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2746 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002747 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002748 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002749 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002750 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002751
2752 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002753 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002754 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002755 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2756 IndexModeNone, f, itin,
2757 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2758 let Inst{24-23} = 0b00; // Decrement After
2759 let Inst{21} = 0; // No writeback
2760 let Inst{20} = L_bit;
2761 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002762 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002763 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2764 IndexModeUpd, f, itin_upd,
2765 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2766 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002767 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002768 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002769
2770 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002771 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002772 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002773 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2774 IndexModeNone, f, itin,
2775 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2776 let Inst{24-23} = 0b10; // Decrement Before
2777 let Inst{21} = 0; // No writeback
2778 let Inst{20} = L_bit;
2779 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002780 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002781 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2782 IndexModeUpd, f, itin_upd,
2783 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2784 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002785 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002786 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002787
2788 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002789 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002790 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002791 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2792 IndexModeNone, f, itin,
2793 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2794 let Inst{24-23} = 0b11; // Increment Before
2795 let Inst{21} = 0; // No writeback
2796 let Inst{20} = L_bit;
2797 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002798 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002799 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2800 IndexModeUpd, f, itin_upd,
2801 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2802 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002803 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002804 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002805
2806 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002807 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002808}
Bill Wendling6c470b82010-11-13 09:09:38 +00002809
Bill Wendlingc93989a2010-11-13 11:20:05 +00002810let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002811
2812let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2813defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2814
2815let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2816defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2817
2818} // neverHasSideEffects
2819
Bill Wendling73fe34a2010-11-16 01:16:36 +00002820// FIXME: remove when we have a way to marking a MI with these properties.
2821// FIXME: Should pc be an implicit operand like PICADD, etc?
2822let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2823 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002824def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2825 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002826 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002827 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002828 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002829
Evan Chenga8e29892007-01-19 07:51:42 +00002830//===----------------------------------------------------------------------===//
2831// Move Instructions.
2832//
2833
Evan Chengcd799b92009-06-12 20:46:18 +00002834let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002835def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2836 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2837 bits<4> Rd;
2838 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002839
Johnny Chen103bf952011-04-01 23:30:25 +00002840 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002841 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002842 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002843 let Inst{3-0} = Rm;
2844 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002845}
2846
Dale Johannesen38d5f042010-06-15 22:24:08 +00002847// A version for the smaller set of tail call registers.
2848let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002849def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002850 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2851 bits<4> Rd;
2852 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002853
Dale Johannesen38d5f042010-06-15 22:24:08 +00002854 let Inst{11-4} = 0b00000000;
2855 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002856 let Inst{3-0} = Rm;
2857 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002858}
2859
Owen Andersonde317f42011-08-09 23:33:27 +00002860def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002861 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002862 "mov", "\t$Rd, $src",
2863 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002864 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002865 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002866 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002867 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002868 let Inst{11-8} = src{11-8};
2869 let Inst{7} = 0;
2870 let Inst{6-5} = src{6-5};
2871 let Inst{4} = 1;
2872 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002873 let Inst{25} = 0;
2874}
Evan Chenga2515702007-03-19 07:09:02 +00002875
Owen Anderson152d4a42011-07-21 23:38:37 +00002876def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2877 DPSoRegImmFrm, IIC_iMOVsr,
2878 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2879 UnaryDP {
2880 bits<4> Rd;
2881 bits<12> src;
2882 let Inst{15-12} = Rd;
2883 let Inst{19-16} = 0b0000;
2884 let Inst{11-5} = src{11-5};
2885 let Inst{4} = 0;
2886 let Inst{3-0} = src{3-0};
2887 let Inst{25} = 0;
2888}
2889
Evan Chengc4af4632010-11-17 20:13:28 +00002890let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002891def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2892 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002893 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002894 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002895 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002896 let Inst{15-12} = Rd;
2897 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002898 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002899}
2900
Evan Chengc4af4632010-11-17 20:13:28 +00002901let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002902def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002903 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002904 "movw", "\t$Rd, $imm",
2905 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002906 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002907 bits<4> Rd;
2908 bits<16> imm;
2909 let Inst{15-12} = Rd;
2910 let Inst{11-0} = imm{11-0};
2911 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002912 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002913 let Inst{25} = 1;
2914}
2915
Jim Grosbachffa32252011-07-19 19:13:28 +00002916def : InstAlias<"mov${p} $Rd, $imm",
2917 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2918 Requires<[IsARM]>;
2919
Evan Cheng53519f02011-01-21 18:55:51 +00002920def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2921 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002922
2923let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002924def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2925 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002926 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002927 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002928 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002929 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002930 lo16AllZero:$imm))]>, UnaryDP,
2931 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002932 bits<4> Rd;
2933 bits<16> imm;
2934 let Inst{15-12} = Rd;
2935 let Inst{11-0} = imm{11-0};
2936 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002937 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002938 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002939}
Evan Cheng13ab0202007-07-10 18:08:01 +00002940
Evan Cheng53519f02011-01-21 18:55:51 +00002941def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2942 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002943
2944} // Constraints
2945
Evan Cheng20956592009-10-21 08:15:52 +00002946def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2947 Requires<[IsARM, HasV6T2]>;
2948
David Goodwinca01a8d2009-09-01 18:32:09 +00002949let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002950def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002951 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2952 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002953
2954// These aren't really mov instructions, but we have to define them this way
2955// due to flag operands.
2956
Evan Cheng071a2792007-09-11 19:55:27 +00002957let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002958def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002959 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2960 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002961def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002962 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2963 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002964}
Evan Chenga8e29892007-01-19 07:51:42 +00002965
Evan Chenga8e29892007-01-19 07:51:42 +00002966//===----------------------------------------------------------------------===//
2967// Extend Instructions.
2968//
2969
2970// Sign extenders
2971
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002972def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002973 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002974def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002975 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002976
Jim Grosbach70327412011-07-27 17:48:13 +00002977def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002978 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002979def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002980 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002981
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002982def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002983
Jim Grosbach70327412011-07-27 17:48:13 +00002984def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002985
2986// Zero extenders
2987
2988let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002989def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002990 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002991def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002992 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002993def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002994 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002995
Jim Grosbach542f6422010-07-28 23:25:44 +00002996// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2997// The transformation should probably be done as a combiner action
2998// instead so we can include a check for masking back in the upper
2999// eight bits of the source into the lower eight bits of the result.
3000//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00003001// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003002def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003003 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003004
Jim Grosbach70327412011-07-27 17:48:13 +00003005def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00003006 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00003007def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00003008 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00003009}
3010
Evan Chenga8e29892007-01-19 07:51:42 +00003011// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00003012def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00003013
Evan Chenga8e29892007-01-19 07:51:42 +00003014
Owen Anderson33e57512011-08-10 00:03:03 +00003015def SBFX : I<(outs GPRnopc:$Rd),
3016 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003017 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003018 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003019 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003020 bits<4> Rd;
3021 bits<4> Rn;
3022 bits<5> lsb;
3023 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003024 let Inst{27-21} = 0b0111101;
3025 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003026 let Inst{20-16} = width;
3027 let Inst{15-12} = Rd;
3028 let Inst{11-7} = lsb;
3029 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003030}
3031
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003032def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003033 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003034 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003035 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003036 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003037 bits<4> Rd;
3038 bits<4> Rn;
3039 bits<5> lsb;
3040 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003041 let Inst{27-21} = 0b0111111;
3042 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003043 let Inst{20-16} = width;
3044 let Inst{15-12} = Rd;
3045 let Inst{11-7} = lsb;
3046 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003047}
3048
Evan Chenga8e29892007-01-19 07:51:42 +00003049//===----------------------------------------------------------------------===//
3050// Arithmetic Instructions.
3051//
3052
Jim Grosbach26421962008-10-14 20:36:24 +00003053defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003054 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003055 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003056defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003057 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003058 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003059
Evan Chengc85e8322007-07-05 07:13:32 +00003060// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003061//
3062// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
3063// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
3064// AdjustInstrPostInstrSelection where we determine whether or not to
3065// set the "s" bit based on CPSR liveness.
3066//
3067// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
3068// support for an optional CPSR definition that corresponds to the DAG
3069// node's second value. We can then eliminate the implicit def of CPSR.
Evan Cheng4a517082011-09-06 18:52:20 +00003070defm ADDS : AsI1_bin_s_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003071 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003072 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Evan Cheng4a517082011-09-06 18:52:20 +00003073defm SUBS : AsI1_bin_s_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003074 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng342e3162011-08-30 01:34:54 +00003075 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003076
Evan Cheng62674222009-06-25 23:34:10 +00003077defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003078 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003079 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003080defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003081 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003082 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003083
Evan Cheng342e3162011-08-30 01:34:54 +00003084defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3085 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3086 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003087
3088// FIXME: Eliminate them if we can write def : Pat patterns which defines
3089// CPSR and the implicit def of CPSR is not needed.
Evan Cheng342e3162011-08-30 01:34:54 +00003090defm RSBS : AsI1_rbin_s_is<0b0011, "rsb",
3091 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3092 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003093
Evan Cheng342e3162011-08-30 01:34:54 +00003094defm RSC : AI1_rsc_irs<0b0111, "rsc",
3095 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3096 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003097
Evan Chenga8e29892007-01-19 07:51:42 +00003098// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003099// The assume-no-carry-in form uses the negation of the input since add/sub
3100// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3101// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3102// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003103def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3104 (SUBri GPR:$src, so_imm_neg:$imm)>;
3105def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3106 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3107
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003108// The with-carry-in form matches bitwise not instead of the negation.
3109// Effectively, the inverse interpretation of the carry flag already accounts
3110// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003111def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3112 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003113
3114// Note: These are implemented in C++ code, because they have to generate
3115// ADD/SUBrs instructions, which use a complex pattern that a xform function
3116// cannot produce.
3117// (mul X, 2^n+1) -> (add (X << n), X)
3118// (mul X, 2^n-1) -> (rsb X, (X << n))
3119
Jim Grosbach7931df32011-07-22 18:06:01 +00003120// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003121// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003122class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003123 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003124 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3125 string asm = "\t$Rd, $Rn, $Rm">
3126 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003127 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003128 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003129 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003130 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003131 let Inst{11-4} = op11_4;
3132 let Inst{19-16} = Rn;
3133 let Inst{15-12} = Rd;
3134 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003135}
3136
Jim Grosbach7931df32011-07-22 18:06:01 +00003137// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003138
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003139def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003140 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3141 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003142def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003143 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3144 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3145def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3146 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003147 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003148def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3149 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003150 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003151
3152def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3153def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3154def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3155def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3156def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3157def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3158def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3159def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3160def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3161def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3162def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3163def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003164
Jim Grosbach7931df32011-07-22 18:06:01 +00003165// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003166
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003167def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3168def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3169def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3170def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3171def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3172def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3173def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3174def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3175def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3176def USAX : AAI<0b01100101, 0b11110101, "usax">;
3177def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3178def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003179
Jim Grosbach7931df32011-07-22 18:06:01 +00003180// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003181
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003182def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3183def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3184def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3185def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3186def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3187def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3188def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3189def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3190def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3191def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3192def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3193def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003194
Jim Grosbachd30970f2011-08-11 22:30:30 +00003195// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003196
Jim Grosbach70987fb2010-10-18 23:35:38 +00003197def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003198 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003199 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003200 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003201 bits<4> Rd;
3202 bits<4> Rn;
3203 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003204 let Inst{27-20} = 0b01111000;
3205 let Inst{15-12} = 0b1111;
3206 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003207 let Inst{19-16} = Rd;
3208 let Inst{11-8} = Rm;
3209 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003210}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003211def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003212 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003213 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003214 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003215 bits<4> Rd;
3216 bits<4> Rn;
3217 bits<4> Rm;
3218 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003219 let Inst{27-20} = 0b01111000;
3220 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003221 let Inst{19-16} = Rd;
3222 let Inst{15-12} = Ra;
3223 let Inst{11-8} = Rm;
3224 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003225}
3226
Jim Grosbachd30970f2011-08-11 22:30:30 +00003227// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003228
Owen Anderson33e57512011-08-10 00:03:03 +00003229def SSAT : AI<(outs GPRnopc:$Rd),
3230 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003231 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003232 bits<4> Rd;
3233 bits<5> sat_imm;
3234 bits<4> Rn;
3235 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003236 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003237 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003238 let Inst{20-16} = sat_imm;
3239 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003240 let Inst{11-7} = sh{4-0};
3241 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003242 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003243}
3244
Owen Anderson33e57512011-08-10 00:03:03 +00003245def SSAT16 : AI<(outs GPRnopc:$Rd),
3246 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003247 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003248 bits<4> Rd;
3249 bits<4> sat_imm;
3250 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003251 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003252 let Inst{11-4} = 0b11110011;
3253 let Inst{15-12} = Rd;
3254 let Inst{19-16} = sat_imm;
3255 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003256}
3257
Owen Anderson33e57512011-08-10 00:03:03 +00003258def USAT : AI<(outs GPRnopc:$Rd),
3259 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003260 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003261 bits<4> Rd;
3262 bits<5> sat_imm;
3263 bits<4> Rn;
3264 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003265 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003266 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003267 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003268 let Inst{11-7} = sh{4-0};
3269 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003270 let Inst{20-16} = sat_imm;
3271 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003272}
3273
Owen Anderson33e57512011-08-10 00:03:03 +00003274def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003275 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003276 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003277 bits<4> Rd;
3278 bits<4> sat_imm;
3279 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003280 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003281 let Inst{11-4} = 0b11110011;
3282 let Inst{15-12} = Rd;
3283 let Inst{19-16} = sat_imm;
3284 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003285}
Evan Chenga8e29892007-01-19 07:51:42 +00003286
Owen Anderson33e57512011-08-10 00:03:03 +00003287def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3288 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3289def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3290 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003291
Evan Chenga8e29892007-01-19 07:51:42 +00003292//===----------------------------------------------------------------------===//
3293// Bitwise Instructions.
3294//
3295
Jim Grosbach26421962008-10-14 20:36:24 +00003296defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003297 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003298 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003299defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003300 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003301 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003302defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003303 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003304 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003305defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003306 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003307 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003308
Jim Grosbachc29769b2011-07-28 19:46:12 +00003309// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3310// like in the actual instruction encoding. The complexity of mapping the mask
3311// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3312// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003313def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003314 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003315 "bfc", "\t$Rd, $imm", "$src = $Rd",
3316 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003317 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003318 bits<4> Rd;
3319 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003320 let Inst{27-21} = 0b0111110;
3321 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003322 let Inst{15-12} = Rd;
3323 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003324 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003325}
3326
Johnny Chenb2503c02010-02-17 06:31:48 +00003327// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003328def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3329 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3330 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3331 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3332 bf_inv_mask_imm:$imm))]>,
3333 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003334 bits<4> Rd;
3335 bits<4> Rn;
3336 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003337 let Inst{27-21} = 0b0111110;
3338 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003339 let Inst{15-12} = Rd;
3340 let Inst{11-7} = imm{4-0}; // lsb
3341 let Inst{20-16} = imm{9-5}; // width
3342 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003343}
3344
Jim Grosbach36860462010-10-21 22:19:32 +00003345def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3346 "mvn", "\t$Rd, $Rm",
3347 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3348 bits<4> Rd;
3349 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003350 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003351 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003352 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003353 let Inst{15-12} = Rd;
3354 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003355}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003356def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3357 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003358 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003359 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003360 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003361 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003362 let Inst{19-16} = 0b0000;
3363 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003364 let Inst{11-5} = shift{11-5};
3365 let Inst{4} = 0;
3366 let Inst{3-0} = shift{3-0};
3367}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003368def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3369 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003370 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3371 bits<4> Rd;
3372 bits<12> shift;
3373 let Inst{25} = 0;
3374 let Inst{19-16} = 0b0000;
3375 let Inst{15-12} = Rd;
3376 let Inst{11-8} = shift{11-8};
3377 let Inst{7} = 0;
3378 let Inst{6-5} = shift{6-5};
3379 let Inst{4} = 1;
3380 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003381}
Evan Chengc4af4632010-11-17 20:13:28 +00003382let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003383def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3384 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3385 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3386 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003387 bits<12> imm;
3388 let Inst{25} = 1;
3389 let Inst{19-16} = 0b0000;
3390 let Inst{15-12} = Rd;
3391 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003392}
Evan Chenga8e29892007-01-19 07:51:42 +00003393
3394def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3395 (BICri GPR:$src, so_imm_not:$imm)>;
3396
3397//===----------------------------------------------------------------------===//
3398// Multiply Instructions.
3399//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003400class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3401 string opc, string asm, list<dag> pattern>
3402 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3403 bits<4> Rd;
3404 bits<4> Rm;
3405 bits<4> Rn;
3406 let Inst{19-16} = Rd;
3407 let Inst{11-8} = Rm;
3408 let Inst{3-0} = Rn;
3409}
3410class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3411 string opc, string asm, list<dag> pattern>
3412 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3413 bits<4> RdLo;
3414 bits<4> RdHi;
3415 bits<4> Rm;
3416 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003417 let Inst{19-16} = RdHi;
3418 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003419 let Inst{11-8} = Rm;
3420 let Inst{3-0} = Rn;
3421}
Evan Chenga8e29892007-01-19 07:51:42 +00003422
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003423// FIXME: The v5 pseudos are only necessary for the additional Constraint
3424// property. Remove them when it's possible to add those properties
3425// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003426let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003427def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3428 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003429 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003430 Requires<[IsARM, HasV6]> {
3431 let Inst{15-12} = 0b0000;
3432}
Evan Chenga8e29892007-01-19 07:51:42 +00003433
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003434let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003435def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3436 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003437 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003438 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3439 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003440 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003441}
3442
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003443def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3444 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003445 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3446 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003447 bits<4> Ra;
3448 let Inst{15-12} = Ra;
3449}
Evan Chenga8e29892007-01-19 07:51:42 +00003450
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003451let Constraints = "@earlyclobber $Rd" in
3452def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3453 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003454 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003455 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3456 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3457 Requires<[IsARM, NoV6]>;
3458
Jim Grosbach65711012010-11-19 22:22:37 +00003459def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3460 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3461 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003462 Requires<[IsARM, HasV6T2]> {
3463 bits<4> Rd;
3464 bits<4> Rm;
3465 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003466 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003467 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003468 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003469 let Inst{11-8} = Rm;
3470 let Inst{3-0} = Rn;
3471}
Evan Chengedcbada2009-07-06 22:05:45 +00003472
Evan Chenga8e29892007-01-19 07:51:42 +00003473// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003474let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003475let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003476def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003477 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003478 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3479 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003480
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003481def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003482 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003483 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3484 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003485
3486let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3487def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3488 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003489 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003490 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3491 Requires<[IsARM, NoV6]>;
3492
3493def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3494 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003495 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003496 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3497 Requires<[IsARM, NoV6]>;
3498}
Evan Cheng8de898a2009-06-26 00:19:44 +00003499}
Evan Chenga8e29892007-01-19 07:51:42 +00003500
3501// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003502def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3503 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003504 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3505 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003506def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3507 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003508 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3509 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003510
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003511def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3512 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3513 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3514 Requires<[IsARM, HasV6]> {
3515 bits<4> RdLo;
3516 bits<4> RdHi;
3517 bits<4> Rm;
3518 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003519 let Inst{19-16} = RdHi;
3520 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003521 let Inst{11-8} = Rm;
3522 let Inst{3-0} = Rn;
3523}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003524
3525let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3526def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3527 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003528 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003529 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3530 Requires<[IsARM, NoV6]>;
3531def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3532 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003533 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003534 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3535 Requires<[IsARM, NoV6]>;
3536def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3537 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003538 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003539 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3540 Requires<[IsARM, NoV6]>;
3541}
3542
Evan Chengcd799b92009-06-12 20:46:18 +00003543} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003544
3545// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003546def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3547 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3548 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003549 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003550 let Inst{15-12} = 0b1111;
3551}
Evan Cheng13ab0202007-07-10 18:08:01 +00003552
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003553def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003554 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003555 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003556 let Inst{15-12} = 0b1111;
3557}
3558
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003559def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3560 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3561 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3562 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3563 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003564
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003565def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3566 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003567 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003568 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003569
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003570def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3571 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3572 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3573 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3574 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003575
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003576def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3577 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003578 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003579 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003580
Raul Herbster37fb5b12007-08-30 23:25:47 +00003581multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003582 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3583 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3584 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3585 (sext_inreg GPR:$Rm, i16)))]>,
3586 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003587
Jim Grosbach3870b752010-10-22 18:35:16 +00003588 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3589 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3590 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3591 (sra GPR:$Rm, (i32 16))))]>,
3592 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003593
Jim Grosbach3870b752010-10-22 18:35:16 +00003594 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3595 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3596 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3597 (sext_inreg GPR:$Rm, i16)))]>,
3598 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003599
Jim Grosbach3870b752010-10-22 18:35:16 +00003600 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3601 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3602 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3603 (sra GPR:$Rm, (i32 16))))]>,
3604 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003605
Jim Grosbach3870b752010-10-22 18:35:16 +00003606 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3607 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3608 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3609 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3610 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003611
Jim Grosbach3870b752010-10-22 18:35:16 +00003612 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3613 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3614 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3615 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3616 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003617}
3618
Raul Herbster37fb5b12007-08-30 23:25:47 +00003619
3620multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003621 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003622 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3623 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003624 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003625 [(set GPRnopc:$Rd, (add GPR:$Ra,
3626 (opnode (sext_inreg GPRnopc:$Rn, i16),
3627 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003628 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003629
Owen Anderson33e57512011-08-10 00:03:03 +00003630 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3631 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003632 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003633 [(set GPRnopc:$Rd,
3634 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3635 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003636 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003637
Owen Anderson33e57512011-08-10 00:03:03 +00003638 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3639 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003640 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003641 [(set GPRnopc:$Rd,
3642 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3643 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003644 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003645
Owen Anderson33e57512011-08-10 00:03:03 +00003646 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3647 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003648 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003649 [(set GPRnopc:$Rd,
3650 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3651 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003652 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003653
Owen Anderson33e57512011-08-10 00:03:03 +00003654 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3655 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003656 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003657 [(set GPRnopc:$Rd,
3658 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3659 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003660 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003661
Owen Anderson33e57512011-08-10 00:03:03 +00003662 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3663 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003664 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003665 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003666 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3667 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003668 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003669 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003670}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003671
Raul Herbster37fb5b12007-08-30 23:25:47 +00003672defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3673defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003674
Jim Grosbachd30970f2011-08-11 22:30:30 +00003675// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003676def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3677 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003678 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003679 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003680
Owen Anderson33e57512011-08-10 00:03:03 +00003681def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3682 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003683 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003684 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003685
Owen Anderson33e57512011-08-10 00:03:03 +00003686def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3687 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003688 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003689 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003690
Owen Anderson33e57512011-08-10 00:03:03 +00003691def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3692 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003693 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003694 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003695
Jim Grosbachd30970f2011-08-11 22:30:30 +00003696// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003697class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3698 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003699 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003700 bits<4> Rn;
3701 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003702 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003703 let Inst{22} = long;
3704 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003705 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003706 let Inst{7} = 0;
3707 let Inst{6} = sub;
3708 let Inst{5} = swap;
3709 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003710 let Inst{3-0} = Rn;
3711}
3712class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3713 InstrItinClass itin, string opc, string asm>
3714 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3715 bits<4> Rd;
3716 let Inst{15-12} = 0b1111;
3717 let Inst{19-16} = Rd;
3718}
3719class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3720 InstrItinClass itin, string opc, string asm>
3721 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3722 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003723 bits<4> Rd;
3724 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003725 let Inst{15-12} = Ra;
3726}
3727class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3728 InstrItinClass itin, string opc, string asm>
3729 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3730 bits<4> RdLo;
3731 bits<4> RdHi;
3732 let Inst{19-16} = RdHi;
3733 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003734}
3735
3736multiclass AI_smld<bit sub, string opc> {
3737
Owen Anderson33e57512011-08-10 00:03:03 +00003738 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3739 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003740 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003741
Owen Anderson33e57512011-08-10 00:03:03 +00003742 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3743 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003744 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003745
Owen Anderson33e57512011-08-10 00:03:03 +00003746 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3747 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003748 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003749
Owen Anderson33e57512011-08-10 00:03:03 +00003750 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3751 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003752 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003753
3754}
3755
3756defm SMLA : AI_smld<0, "smla">;
3757defm SMLS : AI_smld<1, "smls">;
3758
Johnny Chen2ec5e492010-02-22 21:50:40 +00003759multiclass AI_sdml<bit sub, string opc> {
3760
Jim Grosbache15defc2011-08-10 23:23:47 +00003761 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3762 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3763 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3764 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003765}
3766
3767defm SMUA : AI_sdml<0, "smua">;
3768defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003769
Evan Chenga8e29892007-01-19 07:51:42 +00003770//===----------------------------------------------------------------------===//
3771// Misc. Arithmetic Instructions.
3772//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003773
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003774def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3775 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3776 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003777
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003778def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3779 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3780 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3781 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003782
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003783def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3784 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3785 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003786
Evan Cheng9568e5c2011-06-21 06:01:08 +00003787let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003788def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3789 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003790 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003791 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003792
Evan Cheng9568e5c2011-06-21 06:01:08 +00003793let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003794def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3795 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003796 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003797 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003798
Evan Chengf60ceac2011-06-15 17:17:48 +00003799def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3800 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3801 (REVSH GPR:$Rm)>;
3802
Jim Grosbache1d58a62011-09-14 22:52:14 +00003803def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3804 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003805 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003806 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3807 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3808 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003809 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003810
Evan Chenga8e29892007-01-19 07:51:42 +00003811// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003812def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3813 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3814def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3815 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003816
Bob Wilsondc66eda2010-08-16 22:26:55 +00003817// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3818// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003819def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3820 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003821 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003822 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3823 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3824 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003825 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003826
Evan Chenga8e29892007-01-19 07:51:42 +00003827// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3828// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003829def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3830 (srl GPRnopc:$src2, imm16_31:$sh)),
3831 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3832def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3833 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3834 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003835
Evan Chenga8e29892007-01-19 07:51:42 +00003836//===----------------------------------------------------------------------===//
3837// Comparison Instructions...
3838//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003839
Jim Grosbach26421962008-10-14 20:36:24 +00003840defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003841 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003842 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003843
Jim Grosbach97a884d2010-12-07 20:41:06 +00003844// ARMcmpZ can re-use the above instruction definitions.
3845def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3846 (CMPri GPR:$src, so_imm:$imm)>;
3847def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3848 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003849def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3850 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3851def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3852 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003853
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003854// FIXME: We have to be careful when using the CMN instruction and comparison
3855// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003856// results:
3857//
3858// rsbs r1, r1, 0
3859// cmp r0, r1
3860// mov r0, #0
3861// it ls
3862// mov r0, #1
3863//
3864// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003865//
Bill Wendling6165e872010-08-26 18:33:51 +00003866// cmn r0, r1
3867// mov r0, #0
3868// it ls
3869// mov r0, #1
3870//
3871// However, the CMN gives the *opposite* result when r1 is 0. This is because
3872// the carry flag is set in the CMP case but not in the CMN case. In short, the
3873// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3874// value of r0 and the carry bit (because the "carry bit" parameter to
3875// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3876// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3877// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3878// parameter to AddWithCarry is defined as 0).
3879//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003880// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003881//
3882// x = 0
3883// ~x = 0xFFFF FFFF
3884// ~x + 1 = 0x1 0000 0000
3885// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3886//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003887// Therefore, we should disable CMN when comparing against zero, until we can
3888// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3889// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003890//
3891// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3892//
3893// This is related to <rdar://problem/7569620>.
3894//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003895//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3896// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003897
Evan Chenga8e29892007-01-19 07:51:42 +00003898// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003899defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003900 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003901 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003902defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003903 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003904 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003905
David Goodwinc0309b42009-06-29 15:33:01 +00003906defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003907 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003908 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003909
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003910//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3911// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003912
David Goodwinc0309b42009-06-29 15:33:01 +00003913def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003914 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003915
Evan Cheng218977b2010-07-13 19:27:42 +00003916// Pseudo i64 compares for some floating point compares.
3917let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3918 Defs = [CPSR] in {
3919def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003920 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003921 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003922 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3923
3924def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003925 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003926 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3927} // usesCustomInserter
3928
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003929
Evan Chenga8e29892007-01-19 07:51:42 +00003930// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003931// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003932// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003933let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003934def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003935 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003936 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3937 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003938def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3939 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003940 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003941 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3942 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003943 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003944def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3945 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3946 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003947 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3948 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003949 RegConstraint<"$false = $Rd">;
3950
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003951
Evan Chengc4af4632010-11-17 20:13:28 +00003952let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003953def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003954 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003955 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003956 []>,
3957 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003958
Evan Chengc4af4632010-11-17 20:13:28 +00003959let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003960def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3961 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003962 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003963 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003964 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003965
Evan Cheng63f35442010-11-13 02:25:14 +00003966// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003967let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003968def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3969 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003970 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003971
Evan Chengc4af4632010-11-17 20:13:28 +00003972let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003973def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3974 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003975 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003976 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003977 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003978} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003979
Jim Grosbach3728e962009-12-10 00:11:09 +00003980//===----------------------------------------------------------------------===//
3981// Atomic operations intrinsics
3982//
3983
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003984def MemBarrierOptOperand : AsmOperandClass {
3985 let Name = "MemBarrierOpt";
3986 let ParserMethod = "parseMemBarrierOptOperand";
3987}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003988def memb_opt : Operand<i32> {
3989 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003990 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00003991 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003992}
Jim Grosbach3728e962009-12-10 00:11:09 +00003993
Bob Wilsonf74a4292010-10-30 00:54:37 +00003994// memory barriers protect the atomic sequences
3995let hasSideEffects = 1 in {
3996def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3997 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3998 Requires<[IsARM, HasDB]> {
3999 bits<4> opt;
4000 let Inst{31-4} = 0xf57ff05;
4001 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004002}
Jim Grosbach3728e962009-12-10 00:11:09 +00004003}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004004
Bob Wilsonf74a4292010-10-30 00:54:37 +00004005def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004006 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004007 Requires<[IsARM, HasDB]> {
4008 bits<4> opt;
4009 let Inst{31-4} = 0xf57ff04;
4010 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004011}
4012
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004013// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004014def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4015 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004016 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004017 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004018 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004019 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004020}
4021
Jim Grosbach66869102009-12-11 18:52:41 +00004022let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004023 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004024 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004025 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004026 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4027 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004028 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004029 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4030 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004031 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004032 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4033 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004034 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004035 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4036 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004037 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004038 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4039 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004040 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004041 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004042 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4043 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4044 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4045 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4046 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4047 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4048 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4049 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4050 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4051 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4052 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4053 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004054 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004055 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004056 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4057 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004058 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004059 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4060 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004061 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004062 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4063 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004064 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004065 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4066 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004067 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004068 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4069 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004070 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004071 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004072 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4073 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4074 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4075 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4076 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4077 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4078 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4079 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4080 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4081 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4082 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4083 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004084 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004085 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004086 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4087 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004088 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004089 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4090 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004091 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004092 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4093 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004094 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004095 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4096 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004097 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004098 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4099 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004100 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004101 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004102 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4103 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4104 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4105 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4106 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4107 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4108 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4109 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4110 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4111 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4112 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4113 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004114
4115 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004116 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004117 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4118 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004119 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004120 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4121 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004122 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004123 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4124
Jim Grosbache801dc42009-12-12 01:40:06 +00004125 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004127 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4128 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004130 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4131 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004133 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4134}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004135}
4136
4137let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004138def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4139 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004140 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004141def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4142 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004143def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4144 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004145let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004146def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004147 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004148 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004149}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004150}
4151
Jim Grosbach86875a22010-10-29 19:58:57 +00004152let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004153def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004154 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004155def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004156 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004157def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004158 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004159}
4160
4161let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004162def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004163 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004164 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004165 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004166}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004167
Jim Grosbachd30970f2011-08-11 22:30:30 +00004168def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004169 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004170 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004171}
4172
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004173// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004174let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004175def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4176 "swp", []>;
4177def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4178 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004179}
4180
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004181//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004182// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004183//
4184
Jim Grosbach83ab0702011-07-13 22:01:08 +00004185def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4186 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004187 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004188 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4189 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004190 bits<4> opc1;
4191 bits<4> CRn;
4192 bits<4> CRd;
4193 bits<4> cop;
4194 bits<3> opc2;
4195 bits<4> CRm;
4196
4197 let Inst{3-0} = CRm;
4198 let Inst{4} = 0;
4199 let Inst{7-5} = opc2;
4200 let Inst{11-8} = cop;
4201 let Inst{15-12} = CRd;
4202 let Inst{19-16} = CRn;
4203 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004204}
4205
Jim Grosbach83ab0702011-07-13 22:01:08 +00004206def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4207 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004208 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004209 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4210 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004211 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004212 bits<4> opc1;
4213 bits<4> CRn;
4214 bits<4> CRd;
4215 bits<4> cop;
4216 bits<3> opc2;
4217 bits<4> CRm;
4218
4219 let Inst{3-0} = CRm;
4220 let Inst{4} = 0;
4221 let Inst{7-5} = opc2;
4222 let Inst{11-8} = cop;
4223 let Inst{15-12} = CRd;
4224 let Inst{19-16} = CRn;
4225 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004226}
4227
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004228class ACI<dag oops, dag iops, string opc, string asm,
4229 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004230 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004231 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004232 let Inst{27-25} = 0b110;
4233}
4234
Johnny Chen670a4562011-04-04 23:39:08 +00004235multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00004236 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004237 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4238 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004239 let Inst{31-28} = op31_28;
4240 let Inst{24} = 1; // P = 1
4241 let Inst{21} = 0; // W = 0
4242 let Inst{22} = 0; // D = 0
4243 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004244 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004245 }
4246
4247 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004248 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4249 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004250 let Inst{31-28} = op31_28;
4251 let Inst{24} = 1; // P = 1
4252 let Inst{21} = 1; // W = 1
4253 let Inst{22} = 0; // D = 0
4254 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004255 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004256 }
4257
4258 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004259 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4260 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004261 let Inst{31-28} = op31_28;
4262 let Inst{24} = 0; // P = 0
4263 let Inst{21} = 1; // W = 1
4264 let Inst{22} = 0; // D = 0
4265 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004266 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004267 }
4268
4269 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004270 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4271 ops),
4272 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004273 let Inst{31-28} = op31_28;
4274 let Inst{24} = 0; // P = 0
4275 let Inst{23} = 1; // U = 1
4276 let Inst{21} = 0; // W = 0
4277 let Inst{22} = 0; // D = 0
4278 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004279 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004280 }
4281
4282 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004283 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4284 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004285 let Inst{31-28} = op31_28;
4286 let Inst{24} = 1; // P = 1
4287 let Inst{21} = 0; // W = 0
4288 let Inst{22} = 1; // D = 1
4289 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004290 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004291 }
4292
4293 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004294 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4295 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4296 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004297 let Inst{31-28} = op31_28;
4298 let Inst{24} = 1; // P = 1
4299 let Inst{21} = 1; // W = 1
4300 let Inst{22} = 1; // D = 1
4301 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004302 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004303 }
4304
4305 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004306 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004307 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004308 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004309 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004310 let Inst{31-28} = op31_28;
4311 let Inst{24} = 0; // P = 0
4312 let Inst{21} = 1; // W = 1
4313 let Inst{22} = 1; // D = 1
4314 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004315 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004316 }
4317
4318 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004319 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4320 ops),
4321 !strconcat(!strconcat(opc, "l"), cond),
4322 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004323 let Inst{31-28} = op31_28;
4324 let Inst{24} = 0; // P = 0
4325 let Inst{23} = 1; // U = 1
4326 let Inst{21} = 0; // W = 0
4327 let Inst{22} = 1; // D = 1
4328 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004329 let DecoderMethod = "DecodeCopMemInstruction";
4330 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004331}
4332
Johnny Chen670a4562011-04-04 23:39:08 +00004333defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4334defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4335defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4336defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004337
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004338//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004339// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004340//
4341
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004342class MovRCopro<string opc, bit direction, dag oops, dag iops,
4343 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004344 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004345 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004346 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004347 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004348
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004349 bits<4> Rt;
4350 bits<4> cop;
4351 bits<3> opc1;
4352 bits<3> opc2;
4353 bits<4> CRm;
4354 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004355
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004356 let Inst{15-12} = Rt;
4357 let Inst{11-8} = cop;
4358 let Inst{23-21} = opc1;
4359 let Inst{7-5} = opc2;
4360 let Inst{3-0} = CRm;
4361 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004362}
4363
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004364def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004365 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004366 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4367 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004368 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4369 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004370def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004371 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004372 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4373 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004374
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004375def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4376 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4377
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004378class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4379 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004380 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004381 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004382 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004383 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004384 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004385
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004386 bits<4> Rt;
4387 bits<4> cop;
4388 bits<3> opc1;
4389 bits<3> opc2;
4390 bits<4> CRm;
4391 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004392
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004393 let Inst{15-12} = Rt;
4394 let Inst{11-8} = cop;
4395 let Inst{23-21} = opc1;
4396 let Inst{7-5} = opc2;
4397 let Inst{3-0} = CRm;
4398 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004399}
4400
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004401def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004402 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004403 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4404 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004405 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4406 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004407def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004408 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004409 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4410 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004411
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004412def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4413 imm:$CRm, imm:$opc2),
4414 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4415
Jim Grosbachd30970f2011-08-11 22:30:30 +00004416class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004417 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004418 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004419 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004420 let Inst{23-21} = 0b010;
4421 let Inst{20} = direction;
4422
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004423 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004424 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004425 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004426 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004427 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004428
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004429 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004430 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004431 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004432 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004433 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004434}
4435
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004436def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4437 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4438 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004439def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4440
Jim Grosbachd30970f2011-08-11 22:30:30 +00004441class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004442 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004443 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4444 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004445 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004446 let Inst{23-21} = 0b010;
4447 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004448
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004449 bits<4> Rt;
4450 bits<4> Rt2;
4451 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004452 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004453 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004454
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004455 let Inst{15-12} = Rt;
4456 let Inst{19-16} = Rt2;
4457 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004458 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004459 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004460}
4461
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004462def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4463 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4464 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004465def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004466
Johnny Chenb98e1602010-02-12 18:55:33 +00004467//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004468// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004469//
4470
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004471// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004472def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4473 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004474 bits<4> Rd;
4475 let Inst{23-16} = 0b00001111;
4476 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004477 let Inst{7-4} = 0b0000;
4478}
4479
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004480def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4481
4482def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4483 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004484 bits<4> Rd;
4485 let Inst{23-16} = 0b01001111;
4486 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004487 let Inst{7-4} = 0b0000;
4488}
4489
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004490// Move from ARM core register to Special Register
4491//
4492// No need to have both system and application versions, the encodings are the
4493// same and the assembly parser has no way to distinguish between them. The mask
4494// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4495// the mask with the fields to be accessed in the special register.
4496def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004497 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004498 bits<5> mask;
4499 bits<4> Rn;
4500
4501 let Inst{23} = 0;
4502 let Inst{22} = mask{4}; // R bit
4503 let Inst{21-20} = 0b10;
4504 let Inst{19-16} = mask{3-0};
4505 let Inst{15-12} = 0b1111;
4506 let Inst{11-4} = 0b00000000;
4507 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004508}
4509
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004510def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004511 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004512 bits<5> mask;
4513 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004514
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004515 let Inst{23} = 0;
4516 let Inst{22} = mask{4}; // R bit
4517 let Inst{21-20} = 0b10;
4518 let Inst{19-16} = mask{3-0};
4519 let Inst{15-12} = 0b1111;
4520 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004521}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004522
4523//===----------------------------------------------------------------------===//
4524// TLS Instructions
4525//
4526
4527// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004528// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004529// complete with fixup for the aeabi_read_tp function.
4530let isCall = 1,
4531 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4532 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4533 [(set R0, ARMthread_pointer)]>;
4534}
4535
4536//===----------------------------------------------------------------------===//
4537// SJLJ Exception handling intrinsics
4538// eh_sjlj_setjmp() is an instruction sequence to store the return
4539// address and save #0 in R0 for the non-longjmp case.
4540// Since by its nature we may be coming from some other function to get
4541// here, and we're using the stack frame for the containing function to
4542// save/restore registers, we can't keep anything live in regs across
4543// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004544// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004545// except for our own input by listing the relevant registers in Defs. By
4546// doing so, we also cause the prologue/epilogue code to actively preserve
4547// all of the callee-saved resgisters, which is exactly what we want.
4548// A constant value is passed in $val, and we use the location as a scratch.
4549//
4550// These are pseudo-instructions and are lowered to individual MC-insts, so
4551// no encoding information is necessary.
4552let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004553 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004554 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004555 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4556 NoItinerary,
4557 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4558 Requires<[IsARM, HasVFP2]>;
4559}
4560
4561let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004562 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004563 hasSideEffects = 1, isBarrier = 1 in {
4564 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4565 NoItinerary,
4566 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4567 Requires<[IsARM, NoVFP]>;
4568}
4569
4570// FIXME: Non-Darwin version(s)
4571let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4572 Defs = [ R7, LR, SP ] in {
4573def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4574 NoItinerary,
4575 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4576 Requires<[IsARM, IsDarwin]>;
4577}
4578
4579// eh.sjlj.dispatchsetup pseudo-instruction.
4580// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4581// handled when the pseudo is expanded (which happens before any passes
4582// that need the instruction size).
4583let isBarrier = 1, hasSideEffects = 1 in
4584def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004585 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4586 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004587 Requires<[IsDarwin]>;
4588
4589//===----------------------------------------------------------------------===//
4590// Non-Instruction Patterns
4591//
4592
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004593// ARMv4 indirect branch using (MOVr PC, dst)
4594let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4595 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004596 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004597 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4598 Requires<[IsARM, NoV4T]>;
4599
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004600// Large immediate handling.
4601
4602// 32-bit immediate using two piece so_imms or movw + movt.
4603// This is a single pseudo instruction, the benefit is that it can be remat'd
4604// as a single unit instead of having to handle reg inputs.
4605// FIXME: Remove this when we can do generalized remat.
4606let isReMaterializable = 1, isMoveImm = 1 in
4607def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4608 [(set GPR:$dst, (arm_i32imm:$src))]>,
4609 Requires<[IsARM]>;
4610
4611// Pseudo instruction that combines movw + movt + add pc (if PIC).
4612// It also makes it possible to rematerialize the instructions.
4613// FIXME: Remove this when we can do generalized remat and when machine licm
4614// can properly the instructions.
4615let isReMaterializable = 1 in {
4616def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4617 IIC_iMOVix2addpc,
4618 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4619 Requires<[IsARM, UseMovt]>;
4620
4621def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4622 IIC_iMOVix2,
4623 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4624 Requires<[IsARM, UseMovt]>;
4625
4626let AddedComplexity = 10 in
4627def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4628 IIC_iMOVix2ld,
4629 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4630 Requires<[IsARM, UseMovt]>;
4631} // isReMaterializable
4632
4633// ConstantPool, GlobalAddress, and JumpTable
4634def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4635 Requires<[IsARM, DontUseMovt]>;
4636def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4637def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4638 Requires<[IsARM, UseMovt]>;
4639def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4640 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4641
4642// TODO: add,sub,and, 3-instr forms?
4643
4644// Tail calls
4645def : ARMPat<(ARMtcret tcGPR:$dst),
4646 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4647
4648def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4649 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4650
4651def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4652 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4653
4654def : ARMPat<(ARMtcret tcGPR:$dst),
4655 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4656
4657def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4658 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4659
4660def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4661 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4662
4663// Direct calls
4664def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4665 Requires<[IsARM, IsNotDarwin]>;
4666def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4667 Requires<[IsARM, IsDarwin]>;
4668
4669// zextload i1 -> zextload i8
4670def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4671def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4672
4673// extload -> zextload
4674def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4675def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4676def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4677def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4678
4679def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4680
4681def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4682def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4683
4684// smul* and smla*
4685def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4686 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4687 (SMULBB GPR:$a, GPR:$b)>;
4688def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4689 (SMULBB GPR:$a, GPR:$b)>;
4690def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4691 (sra GPR:$b, (i32 16))),
4692 (SMULBT GPR:$a, GPR:$b)>;
4693def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4694 (SMULBT GPR:$a, GPR:$b)>;
4695def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4696 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4697 (SMULTB GPR:$a, GPR:$b)>;
4698def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4699 (SMULTB GPR:$a, GPR:$b)>;
4700def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4701 (i32 16)),
4702 (SMULWB GPR:$a, GPR:$b)>;
4703def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4704 (SMULWB GPR:$a, GPR:$b)>;
4705
4706def : ARMV5TEPat<(add GPR:$acc,
4707 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4708 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4709 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4710def : ARMV5TEPat<(add GPR:$acc,
4711 (mul sext_16_node:$a, sext_16_node:$b)),
4712 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4713def : ARMV5TEPat<(add GPR:$acc,
4714 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4715 (sra GPR:$b, (i32 16)))),
4716 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4717def : ARMV5TEPat<(add GPR:$acc,
4718 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4719 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4720def : ARMV5TEPat<(add GPR:$acc,
4721 (mul (sra GPR:$a, (i32 16)),
4722 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4723 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4724def : ARMV5TEPat<(add GPR:$acc,
4725 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4726 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4727def : ARMV5TEPat<(add GPR:$acc,
4728 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4729 (i32 16))),
4730 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4731def : ARMV5TEPat<(add GPR:$acc,
4732 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4733 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4734
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004735
4736// Pre-v7 uses MCR for synchronization barriers.
4737def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4738 Requires<[IsARM, HasV6]>;
4739
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004740// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004741let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004742def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4743def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004744def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004745def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4746 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4747def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4748 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4749}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004750
4751def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4752def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004753
Owen Anderson33e57512011-08-10 00:03:03 +00004754def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4755 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4756def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4757 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004758
Eli Friedman069e2ed2011-08-26 02:59:24 +00004759// Atomic load/store patterns
4760def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4761 (LDRBrs ldst_so_reg:$src)>;
4762def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4763 (LDRBi12 addrmode_imm12:$src)>;
4764def : ARMPat<(atomic_load_16 addrmode3:$src),
4765 (LDRH addrmode3:$src)>;
4766def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4767 (LDRrs ldst_so_reg:$src)>;
4768def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4769 (LDRi12 addrmode_imm12:$src)>;
4770def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4771 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4772def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4773 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4774def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4775 (STRH GPR:$val, addrmode3:$ptr)>;
4776def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4777 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4778def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4779 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4780
4781
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004782//===----------------------------------------------------------------------===//
4783// Thumb Support
4784//
4785
4786include "ARMInstrThumb.td"
4787
4788//===----------------------------------------------------------------------===//
4789// Thumb2 Support
4790//
4791
4792include "ARMInstrThumb2.td"
4793
4794//===----------------------------------------------------------------------===//
4795// Floating Point Support
4796//
4797
4798include "ARMInstrVFP.td"
4799
4800//===----------------------------------------------------------------------===//
4801// Advanced SIMD (NEON) Support
4802//
4803
4804include "ARMInstrNEON.td"
4805
Jim Grosbachc83d5042011-07-14 19:47:47 +00004806//===----------------------------------------------------------------------===//
4807// Assembler aliases
4808//
4809
4810// Memory barriers
4811def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4812def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4813def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4814
4815// System instructions
4816def : MnemonicAlias<"swi", "svc">;
4817
4818// Load / Store Multiple
4819def : MnemonicAlias<"ldmfd", "ldm">;
4820def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004821def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004822def : MnemonicAlias<"stmfd", "stmdb">;
4823def : MnemonicAlias<"stmia", "stm">;
4824def : MnemonicAlias<"stmea", "stm">;
4825
Jim Grosbachf6c05252011-07-21 17:23:04 +00004826// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4827// shift amount is zero (i.e., unspecified).
4828def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004829 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004830 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004831def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004832 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004833 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004834
4835// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004836def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4837def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004838
Jim Grosbachaddec772011-07-27 22:34:17 +00004839// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004840def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004841 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004842def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004843 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004844
4845
4846// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004847def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004848 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004849def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004850 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004851def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004852 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004853def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004854 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004855def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004856 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004857def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004858 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004859
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004860def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004861 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004862def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004863 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004864def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004865 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004866def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004867 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004868def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004869 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004870def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004871 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004872
4873
4874// RFE aliases
4875def : MnemonicAlias<"rfefa", "rfeda">;
4876def : MnemonicAlias<"rfeea", "rfedb">;
4877def : MnemonicAlias<"rfefd", "rfeia">;
4878def : MnemonicAlias<"rfeed", "rfeib">;
4879def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004880
4881// SRS aliases
4882def : MnemonicAlias<"srsfa", "srsda">;
4883def : MnemonicAlias<"srsea", "srsdb">;
4884def : MnemonicAlias<"srsfd", "srsia">;
4885def : MnemonicAlias<"srsed", "srsib">;
4886def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004887
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004888// QSAX == QSUBADDX
4889def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004890// SASX == SADDSUBX
4891def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004892// SHASX == SHADDSUBX
4893def : MnemonicAlias<"shaddsubx", "shasx">;
4894// SHSAX == SHSUBADDX
4895def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004896// SSAX == SSUBADDX
4897def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004898// UASX == UADDSUBX
4899def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004900// UHASX == UHADDSUBX
4901def : MnemonicAlias<"uhaddsubx", "uhasx">;
4902// UHSAX == UHSUBADDX
4903def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00004904// UQASX == UQADDSUBX
4905def : MnemonicAlias<"uqaddsubx", "uqasx">;
4906// UQSAX == UQSUBADDX
4907def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00004908// USAX == USUBADDX
4909def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004910
Jim Grosbach7ce05792011-08-03 23:50:40 +00004911// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4912// Note that the write-back output register is a dummy operand for MC (it's
4913// only meaningful for codegen), so we just pass zero here.
4914// FIXME: tblgen not cooperating with argument conversions.
4915//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4916// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4917//def : InstAlias<"ldrht${p} $Rt, $addr",
4918// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4919//def : InstAlias<"ldrsht${p} $Rt, $addr",
4920// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;