blob: 4b0815678e51f9429cb656ebb19d752ca302343a [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Anton Korobeynikov52237112009-06-17 18:13:58 +000031// Shifted operands. No register controlled shifts for Thumb2.
32// Note: We do not support rrx shifted operands yet.
33def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000036 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000037 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000038 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000039 let ParserMatchClass = ShiftedImmAsmOperand;
40 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
44def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000046}]>;
47
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
49def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000050 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000051}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000052
Evan Chengf49810c2009-06-23 17:48:47 +000053// t2_so_imm - Match a 32-bit immediate operand, which is an
54// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000055// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000056def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000057def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
58 return ARM_AM::getT2SOImmVal(Imm) != -1;
59 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000060 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000061 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000062 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000063}
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Jim Grosbach64171712010-02-16 21:07:46 +000065// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000066// of a t2_so_imm.
67def t2_so_imm_not : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
70}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
72// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
73def t2_so_imm_neg : Operand<i32>,
74 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000075 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000076}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000077
78/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000079def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000080 ImmLeaf<i32, [{
81 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000082}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000083
Jim Grosbach64171712010-02-16 21:07:46 +000084def imm0_4095_neg : PatLeaf<(i32 imm), [{
85 return (uint32_t)(-N->getZExtValue()) < 4096;
86}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000087
Evan Chengfa2ea1a2009-08-04 01:41:15 +000088def imm0_255_neg : PatLeaf<(i32 imm), [{
89 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000090}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000091
Jim Grosbach502e0aa2010-07-14 17:45:16 +000092def imm0_255_not : PatLeaf<(i32 imm), [{
93 return (uint32_t)(~N->getZExtValue()) < 255;
94}], imm_comp_XFORM>;
95
Andrew Trickd49ffe82011-04-29 14:18:15 +000096def lo5AllOne : PatLeaf<(i32 imm), [{
97 // Returns true if all low 5-bits are 1.
98 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
99}]>;
100
Evan Cheng055b0312009-06-29 07:51:04 +0000101// Define Thumb2 specific addressing modes.
102
103// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000104def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000105def t2addrmode_imm12 : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000107 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000108 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000110 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000111 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
112}
113
Owen Andersonc9bd4962011-03-18 17:42:55 +0000114// t2ldrlabel := imm12
115def t2ldrlabel : Operand<i32> {
116 let EncoderMethod = "getAddrModeImm12OpValue";
117}
118
119
Owen Andersona838a252010-12-14 00:36:49 +0000120// ADR instruction labels.
121def t2adrlabel : Operand<i32> {
122 let EncoderMethod = "getT2AdrLabelOpValue";
123}
124
125
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000126// t2addrmode_posimm8 := reg + imm8
127def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
128def t2addrmode_posimm8 : Operand<i32> {
129 let PrintMethod = "printT2AddrModeImm8Operand";
130 let EncoderMethod = "getT2AddrModeImm8OpValue";
131 let DecoderMethod = "DecodeT2AddrModeImm8";
132 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
133 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
134}
135
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000136// t2addrmode_negimm8 := reg - imm8
137def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
138def t2addrmode_negimm8 : Operand<i32>,
139 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
140 let PrintMethod = "printT2AddrModeImm8Operand";
141 let EncoderMethod = "getT2AddrModeImm8OpValue";
142 let DecoderMethod = "DecodeT2AddrModeImm8";
143 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
144 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
145}
146
Johnny Chen0635fc52010-03-04 17:40:44 +0000147// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000148def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000149def t2addrmode_imm8 : Operand<i32>,
150 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
151 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000154 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000155 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
156}
157
Evan Cheng6d94f112009-07-03 00:06:39 +0000158def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000159 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
160 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000161 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000162 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000163 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000164}
165
Evan Cheng5c874172009-07-09 22:21:59 +0000166// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000167def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000168def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000169 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000170 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000171 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000172 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000173 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
174}
175
Jim Grosbacha77295d2011-09-08 22:07:06 +0000176def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000177def t2am_imm8s4_offset : Operand<i32> {
178 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000179 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000180 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000181}
182
Jim Grosbachb6aed502011-09-09 18:37:27 +0000183// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
184def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
185 let Name = "MemImm0_1020s4Offset";
186}
187def t2addrmode_imm0_1020s4 : Operand<i32> {
188 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
189 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
190 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
191 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
192 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
193}
194
Evan Chengcba962d2009-07-09 20:40:44 +0000195// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000196def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000197def t2addrmode_so_reg : Operand<i32>,
198 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
199 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000200 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000201 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000202 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000203 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000204}
205
Jim Grosbach7f739be2011-09-19 22:21:13 +0000206// Addresses for the TBB/TBH instructions.
207def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
208def addrmode_tbb : Operand<i32> {
209 let PrintMethod = "printAddrModeTBB";
210 let ParserMatchClass = addrmode_tbb_asmoperand;
211 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
212}
213def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
214def addrmode_tbh : Operand<i32> {
215 let PrintMethod = "printAddrModeTBH";
216 let ParserMatchClass = addrmode_tbh_asmoperand;
217 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
218}
219
Anton Korobeynikov52237112009-06-17 18:13:58 +0000220//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000221// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000222//
223
Owen Andersona99e7782010-11-15 18:45:17 +0000224
225class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000226 string opc, string asm, list<dag> pattern>
227 : T2I<oops, iops, itin, opc, asm, pattern> {
228 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000229 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000230
Jim Grosbach86386922010-12-08 22:10:43 +0000231 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000232 let Inst{26} = imm{11};
233 let Inst{14-12} = imm{10-8};
234 let Inst{7-0} = imm{7-0};
235}
236
Owen Andersonbb6315d2010-11-15 19:58:36 +0000237
Owen Andersona99e7782010-11-15 18:45:17 +0000238class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
239 string opc, string asm, list<dag> pattern>
240 : T2sI<oops, iops, itin, opc, asm, pattern> {
241 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000242 bits<4> Rn;
243 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000244
Jim Grosbach86386922010-12-08 22:10:43 +0000245 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000246 let Inst{26} = imm{11};
247 let Inst{14-12} = imm{10-8};
248 let Inst{7-0} = imm{7-0};
249}
250
Owen Andersonbb6315d2010-11-15 19:58:36 +0000251class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
252 string opc, string asm, list<dag> pattern>
253 : T2I<oops, iops, itin, opc, asm, pattern> {
254 bits<4> Rn;
255 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000256
Jim Grosbach86386922010-12-08 22:10:43 +0000257 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000258 let Inst{26} = imm{11};
259 let Inst{14-12} = imm{10-8};
260 let Inst{7-0} = imm{7-0};
261}
262
263
Owen Andersona99e7782010-11-15 18:45:17 +0000264class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
265 string opc, string asm, list<dag> pattern>
266 : T2I<oops, iops, itin, opc, asm, pattern> {
267 bits<4> Rd;
268 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000269
Jim Grosbach86386922010-12-08 22:10:43 +0000270 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000271 let Inst{3-0} = ShiftedRm{3-0};
272 let Inst{5-4} = ShiftedRm{6-5};
273 let Inst{14-12} = ShiftedRm{11-9};
274 let Inst{7-6} = ShiftedRm{8-7};
275}
276
277class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
278 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000279 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000280 bits<4> Rd;
281 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000282
Jim Grosbach86386922010-12-08 22:10:43 +0000283 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000284 let Inst{3-0} = ShiftedRm{3-0};
285 let Inst{5-4} = ShiftedRm{6-5};
286 let Inst{14-12} = ShiftedRm{11-9};
287 let Inst{7-6} = ShiftedRm{8-7};
288}
289
Owen Andersonbb6315d2010-11-15 19:58:36 +0000290class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
291 string opc, string asm, list<dag> pattern>
292 : T2I<oops, iops, itin, opc, asm, pattern> {
293 bits<4> Rn;
294 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000295
Jim Grosbach86386922010-12-08 22:10:43 +0000296 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000297 let Inst{3-0} = ShiftedRm{3-0};
298 let Inst{5-4} = ShiftedRm{6-5};
299 let Inst{14-12} = ShiftedRm{11-9};
300 let Inst{7-6} = ShiftedRm{8-7};
301}
302
Owen Andersona99e7782010-11-15 18:45:17 +0000303class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
304 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000305 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000306 bits<4> Rd;
307 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000308
Jim Grosbach86386922010-12-08 22:10:43 +0000309 let Inst{11-8} = Rd;
310 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000311}
312
313class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
314 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000315 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000316 bits<4> Rd;
317 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000318
Jim Grosbach86386922010-12-08 22:10:43 +0000319 let Inst{11-8} = Rd;
320 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000321}
322
Owen Andersonbb6315d2010-11-15 19:58:36 +0000323class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
324 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000325 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000326 bits<4> Rn;
327 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000328
Jim Grosbach86386922010-12-08 22:10:43 +0000329 let Inst{19-16} = Rn;
330 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000331}
332
Owen Andersona99e7782010-11-15 18:45:17 +0000333
334class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
335 string opc, string asm, list<dag> pattern>
336 : T2I<oops, iops, itin, opc, asm, pattern> {
337 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000338 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000339 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000340
Jim Grosbach86386922010-12-08 22:10:43 +0000341 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000342 let Inst{19-16} = Rn;
343 let Inst{26} = imm{11};
344 let Inst{14-12} = imm{10-8};
345 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000346}
347
Owen Anderson83da6cd2010-11-14 05:37:38 +0000348class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000349 string opc, string asm, list<dag> pattern>
350 : T2sI<oops, iops, itin, opc, asm, pattern> {
351 bits<4> Rd;
352 bits<4> Rn;
353 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000354
Jim Grosbach86386922010-12-08 22:10:43 +0000355 let Inst{11-8} = Rd;
356 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000357 let Inst{26} = imm{11};
358 let Inst{14-12} = imm{10-8};
359 let Inst{7-0} = imm{7-0};
360}
361
Owen Andersonbb6315d2010-11-15 19:58:36 +0000362class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
363 string opc, string asm, list<dag> pattern>
364 : T2I<oops, iops, itin, opc, asm, pattern> {
365 bits<4> Rd;
366 bits<4> Rm;
367 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000368
Jim Grosbach86386922010-12-08 22:10:43 +0000369 let Inst{11-8} = Rd;
370 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000371 let Inst{14-12} = imm{4-2};
372 let Inst{7-6} = imm{1-0};
373}
374
375class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
376 string opc, string asm, list<dag> pattern>
377 : T2sI<oops, iops, itin, opc, asm, pattern> {
378 bits<4> Rd;
379 bits<4> Rm;
380 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000381
Jim Grosbach86386922010-12-08 22:10:43 +0000382 let Inst{11-8} = Rd;
383 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000384 let Inst{14-12} = imm{4-2};
385 let Inst{7-6} = imm{1-0};
386}
387
Owen Anderson5de6d842010-11-12 21:12:40 +0000388class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
389 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000390 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000391 bits<4> Rd;
392 bits<4> Rn;
393 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Jim Grosbach86386922010-12-08 22:10:43 +0000395 let Inst{11-8} = Rd;
396 let Inst{19-16} = Rn;
397 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000398}
399
400class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000402 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000403 bits<4> Rd;
404 bits<4> Rn;
405 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000406
Jim Grosbach86386922010-12-08 22:10:43 +0000407 let Inst{11-8} = Rd;
408 let Inst{19-16} = Rn;
409 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000410}
411
412class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
413 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000414 : T2I<oops, iops, itin, opc, asm, pattern> {
415 bits<4> Rd;
416 bits<4> Rn;
417 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000418
Jim Grosbach86386922010-12-08 22:10:43 +0000419 let Inst{11-8} = Rd;
420 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000421 let Inst{3-0} = ShiftedRm{3-0};
422 let Inst{5-4} = ShiftedRm{6-5};
423 let Inst{14-12} = ShiftedRm{11-9};
424 let Inst{7-6} = ShiftedRm{8-7};
425}
426
427class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
428 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000429 : T2sI<oops, iops, itin, opc, asm, pattern> {
430 bits<4> Rd;
431 bits<4> Rn;
432 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000433
Jim Grosbach86386922010-12-08 22:10:43 +0000434 let Inst{11-8} = Rd;
435 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000436 let Inst{3-0} = ShiftedRm{3-0};
437 let Inst{5-4} = ShiftedRm{6-5};
438 let Inst{14-12} = ShiftedRm{11-9};
439 let Inst{7-6} = ShiftedRm{8-7};
440}
441
Owen Anderson35141a92010-11-18 01:08:42 +0000442class T2FourReg<dag oops, dag iops, InstrItinClass itin,
443 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000444 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000445 bits<4> Rd;
446 bits<4> Rn;
447 bits<4> Rm;
448 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000449
Jim Grosbach86386922010-12-08 22:10:43 +0000450 let Inst{19-16} = Rn;
451 let Inst{15-12} = Ra;
452 let Inst{11-8} = Rd;
453 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000454}
455
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000456class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
457 dag oops, dag iops, InstrItinClass itin,
458 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000459 : T2I<oops, iops, itin, opc, asm, pattern> {
460 bits<4> RdLo;
461 bits<4> RdHi;
462 bits<4> Rn;
463 bits<4> Rm;
464
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000465 let Inst{31-23} = 0b111110111;
466 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000467 let Inst{19-16} = Rn;
468 let Inst{15-12} = RdLo;
469 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000470 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000471 let Inst{3-0} = Rm;
472}
473
Owen Anderson35141a92010-11-18 01:08:42 +0000474
Evan Chenga67efd12009-06-23 19:39:13 +0000475/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000476/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000477/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000478multiclass T2I_bin_irs<bits<4> opcod, string opc,
479 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000480 PatFrag opnode, string baseOpc, bit Commutable = 0,
481 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000482 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000483 def ri : T2sTwoRegImm<
484 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
485 opc, "\t$Rd, $Rn, $imm",
486 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000487 let Inst{31-27} = 0b11110;
488 let Inst{25} = 0;
489 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000490 let Inst{15} = 0;
491 }
Evan Chenga67efd12009-06-23 19:39:13 +0000492 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000493 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
494 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
495 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000496 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000497 let Inst{31-27} = 0b11101;
498 let Inst{26-25} = 0b01;
499 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000500 let Inst{14-12} = 0b000; // imm3
501 let Inst{7-6} = 0b00; // imm2
502 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000503 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000504 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000505 def rs : T2sTwoRegShiftedReg<
506 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
507 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
508 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000509 let Inst{31-27} = 0b11101;
510 let Inst{26-25} = 0b01;
511 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000512 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000513 // Assembly aliases for optional destination operand when it's the same
514 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000515 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000516 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
517 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000518 cc_out:$s)>;
519 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000520 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
521 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000522 cc_out:$s)>;
523 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000524 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
525 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000526 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000527}
528
David Goodwin1f096272009-07-27 23:34:12 +0000529/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000530// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000531multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
532 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000533 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000534 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
535 // Assembler aliases w/o the ".w" suffix.
536 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
537 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
538 rGPR:$Rm, pred:$p,
539 cc_out:$s)>;
540 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
541 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
542 t2_so_reg:$shift, pred:$p,
543 cc_out:$s)>;
544
545 // and with the optional destination operand, too.
546 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
547 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
548 rGPR:$Rm, pred:$p,
549 cc_out:$s)>;
550 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
551 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
552 t2_so_reg:$shift, pred:$p,
553 cc_out:$s)>;
554}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000555
Evan Cheng1e249e32009-06-25 20:59:23 +0000556/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000557/// reversed. The 'rr' form is only defined for the disassembler; for codegen
558/// it is equivalent to the T2I_bin_irs counterpart.
559multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000560 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000561 def ri : T2sTwoRegImm<
562 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
563 opc, ".w\t$Rd, $Rn, $imm",
564 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000565 let Inst{31-27} = 0b11110;
566 let Inst{25} = 0;
567 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000568 let Inst{15} = 0;
569 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000570 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000571 def rr : T2sThreeReg<
572 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
573 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000574 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000575 let Inst{31-27} = 0b11101;
576 let Inst{26-25} = 0b01;
577 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000578 let Inst{14-12} = 0b000; // imm3
579 let Inst{7-6} = 0b00; // imm2
580 let Inst{5-4} = 0b00; // type
581 }
Evan Chengf49810c2009-06-23 17:48:47 +0000582 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000583 def rs : T2sTwoRegShiftedReg<
584 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
585 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
586 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000587 let Inst{31-27} = 0b11101;
588 let Inst{26-25} = 0b01;
589 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000590 }
Evan Chengf49810c2009-06-23 17:48:47 +0000591}
592
Evan Chenga67efd12009-06-23 19:39:13 +0000593/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000594/// instruction modifies the CPSR register.
Andrew Trick3be654f2011-09-21 02:20:46 +0000595///
596/// These opcodes will be converted to the real non-S opcodes by
597/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
598let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000599multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
600 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
601 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000602 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000603 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000604 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
Evan Cheng4a517082011-09-06 18:52:20 +0000605 opc, ".w\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000606 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000607 // register
Evan Cheng4a517082011-09-06 18:52:20 +0000608 def rr : T2sThreeReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000609 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
Evan Cheng4a517082011-09-06 18:52:20 +0000610 opc, ".w\t$Rd, $Rn, $Rm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000611 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000612 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000613 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000614 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
Evan Cheng4a517082011-09-06 18:52:20 +0000615 opc, ".w\t$Rd, $Rn, $ShiftedRm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000616 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000617}
618}
619
Evan Chenga67efd12009-06-23 19:39:13 +0000620/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
621/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000622multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
623 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000624 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000625 // The register-immediate version is re-materializable. This is useful
626 // in particular for taking the address of a local.
627 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000628 def ri : T2sTwoRegImm<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000629 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000630 opc, ".w\t$Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000631 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000632 let Inst{31-27} = 0b11110;
633 let Inst{25} = 0;
634 let Inst{24} = 1;
635 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000636 let Inst{15} = 0;
637 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000638 }
Evan Chengf49810c2009-06-23 17:48:47 +0000639 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000640 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000641 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
642 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
643 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000644 bits<4> Rd;
645 bits<4> Rn;
646 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000647 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000648 let Inst{26} = imm{11};
649 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000650 let Inst{23-21} = op23_21;
651 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000652 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000653 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000654 let Inst{14-12} = imm{10-8};
655 let Inst{11-8} = Rd;
656 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000657 }
Evan Chenga67efd12009-06-23 19:39:13 +0000658 // register
Jim Grosbachf0851e52011-09-02 18:14:46 +0000659 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000660 opc, ".w\t$Rd, $Rn, $Rm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000661 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000662 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000663 let Inst{31-27} = 0b11101;
664 let Inst{26-25} = 0b01;
665 let Inst{24} = 1;
666 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000667 let Inst{14-12} = 0b000; // imm3
668 let Inst{7-6} = 0b00; // imm2
669 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000670 }
Evan Chengf49810c2009-06-23 17:48:47 +0000671 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000672 def rs : T2sTwoRegShiftedReg<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000673 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000674 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000675 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000676 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000677 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000678 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000679 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000680 }
Evan Chengf49810c2009-06-23 17:48:47 +0000681}
682
Jim Grosbach6935efc2009-11-24 00:20:27 +0000683/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000684/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000685/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000686let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000687multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
688 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000689 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000690 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000691 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000692 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000693 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000694 let Inst{31-27} = 0b11110;
695 let Inst{25} = 0;
696 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000697 let Inst{15} = 0;
698 }
Evan Chenga67efd12009-06-23 19:39:13 +0000699 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000700 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000701 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000702 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000703 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000704 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000705 let Inst{31-27} = 0b11101;
706 let Inst{26-25} = 0b01;
707 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000708 let Inst{14-12} = 0b000; // imm3
709 let Inst{7-6} = 0b00; // imm2
710 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000711 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000712 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000713 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000714 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000715 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000716 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000717 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000718 let Inst{31-27} = 0b11101;
719 let Inst{26-25} = 0b01;
720 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000721 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000722}
Andrew Trick1c3af772011-04-23 03:55:32 +0000723}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000724
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000725/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
726/// version is not needed since this is only for codegen.
Andrew Trick3be654f2011-09-21 02:20:46 +0000727///
728/// These opcodes will be converted to the real non-S opcodes by
729/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
730let hasPostISelHook = 1, isCodeGenOnly = 1, isPseudo = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000731multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000732 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000733 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000734 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
Evan Cheng4a517082011-09-06 18:52:20 +0000735 opc, ".w\t$Rd, $Rn, $imm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000736 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000737 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000738 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000739 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Evan Cheng4a517082011-09-06 18:52:20 +0000740 IIC_iALUsi, opc, "\t$Rd, $Rn, $ShiftedRm",
Andrew Trick3be654f2011-09-21 02:20:46 +0000741 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000742}
743}
744
Evan Chenga67efd12009-06-23 19:39:13 +0000745/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
746// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000747multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
748 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000749 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000750 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000751 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000752 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000753 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000754 let Inst{31-27} = 0b11101;
755 let Inst{26-21} = 0b010010;
756 let Inst{19-16} = 0b1111; // Rn
757 let Inst{5-4} = opcod;
758 }
Evan Chenga67efd12009-06-23 19:39:13 +0000759 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000760 def rr : T2sThreeReg<
761 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
762 opc, ".w\t$Rd, $Rn, $Rm",
763 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000764 let Inst{31-27} = 0b11111;
765 let Inst{26-23} = 0b0100;
766 let Inst{22-21} = opcod;
767 let Inst{15-12} = 0b1111;
768 let Inst{7-4} = 0b0000;
769 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000770
771 // Optional destination register
772 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
773 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
774 ty:$imm, pred:$p,
775 cc_out:$s)>;
776 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
777 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
778 rGPR:$Rm, pred:$p,
779 cc_out:$s)>;
780
781 // Assembler aliases w/o the ".w" suffix.
782 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
783 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
784 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000785 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000786 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
787 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
788 rGPR:$Rm, pred:$p,
789 cc_out:$s)>;
790
791 // and with the optional destination operand, too.
792 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
793 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
794 ty:$imm, pred:$p,
795 cc_out:$s)>;
796 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
797 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
798 rGPR:$Rm, pred:$p,
799 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000800}
Evan Chengf49810c2009-06-23 17:48:47 +0000801
Johnny Chend68e1192009-12-15 17:24:14 +0000802/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000803/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000804/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000805multiclass T2I_cmp_irs<bits<4> opcod, string opc,
806 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000807 PatFrag opnode, string baseOpc> {
808let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000809 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000810 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000811 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000812 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000813 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000814 let Inst{31-27} = 0b11110;
815 let Inst{25} = 0;
816 let Inst{24-21} = opcod;
817 let Inst{20} = 1; // The S bit.
818 let Inst{15} = 0;
819 let Inst{11-8} = 0b1111; // Rd
820 }
Evan Chenga67efd12009-06-23 19:39:13 +0000821 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000822 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000823 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000824 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000825 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000826 let Inst{31-27} = 0b11101;
827 let Inst{26-25} = 0b01;
828 let Inst{24-21} = opcod;
829 let Inst{20} = 1; // The S bit.
830 let Inst{14-12} = 0b000; // imm3
831 let Inst{11-8} = 0b1111; // Rd
832 let Inst{7-6} = 0b00; // imm2
833 let Inst{5-4} = 0b00; // type
834 }
Evan Chengf49810c2009-06-23 17:48:47 +0000835 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000836 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000837 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000838 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000839 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000840 let Inst{31-27} = 0b11101;
841 let Inst{26-25} = 0b01;
842 let Inst{24-21} = opcod;
843 let Inst{20} = 1; // The S bit.
844 let Inst{11-8} = 0b1111; // Rd
845 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000846}
Jim Grosbachef88a922011-09-06 21:44:58 +0000847
848 // Assembler aliases w/o the ".w" suffix.
849 // No alias here for 'rr' version as not all instantiations of this
850 // multiclass want one (CMP in particular, does not).
851 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
852 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
853 t2_so_imm:$imm, pred:$p)>;
854 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
855 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
856 t2_so_reg:$shift,
857 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000858}
859
Evan Chengf3c21b82009-06-30 02:15:48 +0000860/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000861multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000862 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
863 PatFrag opnode> {
864 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000865 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000866 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000867 bits<4> Rt;
868 bits<17> addr;
869 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000870 let Inst{24} = signed;
871 let Inst{23} = 1;
872 let Inst{22-21} = opcod;
873 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000874 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000875 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000876 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000877 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000878 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000879 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000880 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
881 bits<4> Rt;
882 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000883 let Inst{31-27} = 0b11111;
884 let Inst{26-25} = 0b00;
885 let Inst{24} = signed;
886 let Inst{23} = 0;
887 let Inst{22-21} = opcod;
888 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000889 let Inst{19-16} = addr{12-9}; // Rn
890 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000891 let Inst{11} = 1;
892 // Offset: index==TRUE, wback==FALSE
893 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000894 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000895 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000896 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000897 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000898 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000899 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000900 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000901 let Inst{31-27} = 0b11111;
902 let Inst{26-25} = 0b00;
903 let Inst{24} = signed;
904 let Inst{23} = 0;
905 let Inst{22-21} = opcod;
906 let Inst{20} = 1; // load
907 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000908
Owen Anderson75579f72010-11-29 22:44:32 +0000909 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000910 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000911
Owen Anderson75579f72010-11-29 22:44:32 +0000912 bits<10> addr;
913 let Inst{19-16} = addr{9-6}; // Rn
914 let Inst{3-0} = addr{5-2}; // Rm
915 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000916
917 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000918 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000919
Owen Anderson971b83b2011-02-08 22:39:40 +0000920 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000921 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000922 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000923 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000924 let isReMaterializable = 1;
925 let Inst{31-27} = 0b11111;
926 let Inst{26-25} = 0b00;
927 let Inst{24} = signed;
928 let Inst{23} = ?; // add = (U == '1')
929 let Inst{22-21} = opcod;
930 let Inst{20} = 1; // load
931 let Inst{19-16} = 0b1111; // Rn
932 bits<4> Rt;
933 bits<12> addr;
934 let Inst{15-12} = Rt{3-0};
935 let Inst{11-0} = addr{11-0};
936 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000937}
938
David Goodwin73b8f162009-06-30 22:11:34 +0000939/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000940multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000941 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
942 PatFrag opnode> {
943 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000944 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000945 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000946 let Inst{31-27} = 0b11111;
947 let Inst{26-23} = 0b0001;
948 let Inst{22-21} = opcod;
949 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000950
Owen Anderson75579f72010-11-29 22:44:32 +0000951 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000952 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000953
Owen Anderson80dd3e02010-11-30 22:45:47 +0000954 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000955 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000956 let Inst{19-16} = addr{16-13}; // Rn
957 let Inst{23} = addr{12}; // U
958 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000959 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000960 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000961 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000962 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000963 let Inst{31-27} = 0b11111;
964 let Inst{26-23} = 0b0000;
965 let Inst{22-21} = opcod;
966 let Inst{20} = 0; // !load
967 let Inst{11} = 1;
968 // Offset: index==TRUE, wback==FALSE
969 let Inst{10} = 1; // The P bit.
970 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000971
Owen Anderson75579f72010-11-29 22:44:32 +0000972 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000973 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000974
Owen Anderson75579f72010-11-29 22:44:32 +0000975 bits<13> addr;
976 let Inst{19-16} = addr{12-9}; // Rn
977 let Inst{9} = addr{8}; // U
978 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000979 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000980 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000981 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000982 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000983 let Inst{31-27} = 0b11111;
984 let Inst{26-23} = 0b0000;
985 let Inst{22-21} = opcod;
986 let Inst{20} = 0; // !load
987 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000988
Owen Anderson75579f72010-11-29 22:44:32 +0000989 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000990 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000991
Owen Anderson75579f72010-11-29 22:44:32 +0000992 bits<10> addr;
993 let Inst{19-16} = addr{9-6}; // Rn
994 let Inst{3-0} = addr{5-2}; // Rm
995 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000996 }
David Goodwin73b8f162009-06-30 22:11:34 +0000997}
998
Evan Cheng0e55fd62010-09-30 01:08:25 +0000999/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001000/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001001class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1002 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1003 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001004 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1005 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001006 let Inst{31-27} = 0b11111;
1007 let Inst{26-23} = 0b0100;
1008 let Inst{22-20} = opcod;
1009 let Inst{19-16} = 0b1111; // Rn
1010 let Inst{15-12} = 0b1111;
1011 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001012
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001013 bits<2> rot;
1014 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001015}
1016
Eli Friedman761fa7a2010-06-24 18:20:04 +00001017// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001018class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001019 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1020 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1021 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001022 Requires<[HasT2ExtractPack, IsThumb2]> {
1023 bits<2> rot;
1024 let Inst{31-27} = 0b11111;
1025 let Inst{26-23} = 0b0100;
1026 let Inst{22-20} = opcod;
1027 let Inst{19-16} = 0b1111; // Rn
1028 let Inst{15-12} = 0b1111;
1029 let Inst{7} = 1;
1030 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001031}
1032
Eli Friedman761fa7a2010-06-24 18:20:04 +00001033// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1034// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001035class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1036 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1037 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001038 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001039 bits<2> rot;
1040 let Inst{31-27} = 0b11111;
1041 let Inst{26-23} = 0b0100;
1042 let Inst{22-20} = opcod;
1043 let Inst{19-16} = 0b1111; // Rn
1044 let Inst{15-12} = 0b1111;
1045 let Inst{7} = 1;
1046 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001047}
1048
Evan Cheng0e55fd62010-09-30 01:08:25 +00001049/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001050/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001051class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1052 : T2ThreeReg<(outs rGPR:$Rd),
1053 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1054 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1055 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1056 Requires<[HasT2ExtractPack, IsThumb2]> {
1057 bits<2> rot;
1058 let Inst{31-27} = 0b11111;
1059 let Inst{26-23} = 0b0100;
1060 let Inst{22-20} = opcod;
1061 let Inst{15-12} = 0b1111;
1062 let Inst{7} = 1;
1063 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001064}
1065
Jim Grosbach70327412011-07-27 17:48:13 +00001066class T2I_exta_rrot_np<bits<3> opcod, string opc>
1067 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1068 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1069 bits<2> rot;
1070 let Inst{31-27} = 0b11111;
1071 let Inst{26-23} = 0b0100;
1072 let Inst{22-20} = opcod;
1073 let Inst{15-12} = 0b1111;
1074 let Inst{7} = 1;
1075 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001076}
1077
Anton Korobeynikov52237112009-06-17 18:13:58 +00001078//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001079// Instructions
1080//===----------------------------------------------------------------------===//
1081
1082//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001083// Miscellaneous Instructions.
1084//
1085
Owen Andersonda663f72010-11-15 21:30:39 +00001086class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1087 string asm, list<dag> pattern>
1088 : T2XI<oops, iops, itin, asm, pattern> {
1089 bits<4> Rd;
1090 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001091
Jim Grosbach86386922010-12-08 22:10:43 +00001092 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001093 let Inst{26} = label{11};
1094 let Inst{14-12} = label{10-8};
1095 let Inst{7-0} = label{7-0};
1096}
1097
Evan Chenga09b9ca2009-06-24 23:47:58 +00001098// LEApcrel - Load a pc-relative address into a register without offending the
1099// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001100def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1101 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001102 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001103 let Inst{31-27} = 0b11110;
1104 let Inst{25-24} = 0b10;
1105 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1106 let Inst{22} = 0;
1107 let Inst{20} = 0;
1108 let Inst{19-16} = 0b1111; // Rn
1109 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001110
Owen Andersona838a252010-12-14 00:36:49 +00001111 bits<4> Rd;
1112 bits<13> addr;
1113 let Inst{11-8} = Rd;
1114 let Inst{23} = addr{12};
1115 let Inst{21} = addr{12};
1116 let Inst{26} = addr{11};
1117 let Inst{14-12} = addr{10-8};
1118 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001119
1120 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001121}
Owen Andersona838a252010-12-14 00:36:49 +00001122
1123let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001124def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001125 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001126def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1127 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001128 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001129 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001130
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001131
Evan Chenga09b9ca2009-06-24 23:47:58 +00001132//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001133// Load / store Instructions.
1134//
1135
Evan Cheng055b0312009-06-29 07:51:04 +00001136// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001137let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001138defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001139 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001140
Evan Chengf3c21b82009-06-30 02:15:48 +00001141// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001142defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001143 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001144defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001145 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001146
Evan Chengf3c21b82009-06-30 02:15:48 +00001147// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001148defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001149 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001150defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001151 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001152
Owen Anderson9d63d902010-12-01 19:18:46 +00001153let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001154// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001155def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001156 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001157 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001158} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001159
1160// zextload i1 -> zextload i8
1161def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1162 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001163def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1164 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001165def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1166 (t2LDRBs t2addrmode_so_reg:$addr)>;
1167def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1168 (t2LDRBpci tconstpool:$addr)>;
1169
1170// extload -> zextload
1171// FIXME: Reduce the number of patterns by legalizing extload to zextload
1172// earlier?
1173def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1174 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001175def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1176 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001177def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1178 (t2LDRBs t2addrmode_so_reg:$addr)>;
1179def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1180 (t2LDRBpci tconstpool:$addr)>;
1181
1182def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1183 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001184def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1185 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001186def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1187 (t2LDRBs t2addrmode_so_reg:$addr)>;
1188def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1189 (t2LDRBpci tconstpool:$addr)>;
1190
1191def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1192 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001193def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1194 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001195def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1196 (t2LDRHs t2addrmode_so_reg:$addr)>;
1197def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1198 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001199
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001200// FIXME: The destination register of the loads and stores can't be PC, but
1201// can be SP. We need another regclass (similar to rGPR) to represent
1202// that. Not a pressing issue since these are selected manually,
1203// not via pattern.
1204
Evan Chenge88d5ce2009-07-02 07:28:31 +00001205// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001206
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001207let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001208def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001209 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001210 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001211 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1212 []> {
1213 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1214}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001215
Jim Grosbacheeec0252011-09-08 00:39:19 +00001216def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001217 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1218 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
1219 "ldr", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001220
Jim Grosbacheeec0252011-09-08 00:39:19 +00001221def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001222 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001223 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001224 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1225 []> {
1226 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1227}
1228def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001229 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1230 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1231 "ldrb", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001232
Jim Grosbacheeec0252011-09-08 00:39:19 +00001233def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001234 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001235 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001236 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1237 []> {
1238 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1239}
1240def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001241 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1242 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1243 "ldrh", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001244
Jim Grosbacheeec0252011-09-08 00:39:19 +00001245def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001246 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001247 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001248 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1249 []> {
1250 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1251}
1252def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001253 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1254 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1255 "ldrsb", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001256
Jim Grosbacheeec0252011-09-08 00:39:19 +00001257def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001258 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001259 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001260 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1261 []> {
1262 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1263}
1264def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001265 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1266 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1267 "ldrsh", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001268} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001269
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001270// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001271// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001272class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001273 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001274 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001275 bits<4> Rt;
1276 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001277 let Inst{31-27} = 0b11111;
1278 let Inst{26-25} = 0b00;
1279 let Inst{24} = signed;
1280 let Inst{23} = 0;
1281 let Inst{22-21} = type;
1282 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001283 let Inst{19-16} = addr{12-9};
1284 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001285 let Inst{11} = 1;
1286 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001287 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001288}
1289
Evan Cheng0e55fd62010-09-30 01:08:25 +00001290def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1291def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1292def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1293def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1294def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001295
David Goodwin73b8f162009-06-30 22:11:34 +00001296// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001297defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001298 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001299defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001300 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001301defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001302 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001303
David Goodwin6647cea2009-06-30 22:50:01 +00001304// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001305let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001306def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001307 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001308 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001309
Evan Cheng6d94f112009-07-03 00:06:39 +00001310// Indexed stores
Jim Grosbacheeec0252011-09-08 00:39:19 +00001311def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001312 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001313 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001314 "str", "\t$Rt, $addr!",
1315 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1316 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1317}
1318def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1319 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1320 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1321 "strh", "\t$Rt, $addr!",
1322 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1323 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1324}
1325
1326def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1327 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1328 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1329 "strb", "\t$Rt, $addr!",
1330 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1331 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1332}
Evan Cheng6d94f112009-07-03 00:06:39 +00001333
Jim Grosbacheeec0252011-09-08 00:39:19 +00001334def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001335 (ins rGPR:$Rt, addr_offset_none:$Rn,
1336 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001338 "str", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001339 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1340 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001341 (post_store rGPR:$Rt, addr_offset_none:$Rn,
1342 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001343
Jim Grosbacheeec0252011-09-08 00:39:19 +00001344def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001345 (ins rGPR:$Rt, addr_offset_none:$Rn,
1346 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001348 "strh", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001349 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1350 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001351 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1352 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001353
Jim Grosbacheeec0252011-09-08 00:39:19 +00001354def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001355 (ins rGPR:$Rt, addr_offset_none:$Rn,
1356 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001357 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001358 "strb", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001359 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1360 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001361 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1362 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001363
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001364// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1365// put the patterns on the instruction definitions directly as ISel wants
1366// the address base and offset to be separate operands, not a single
1367// complex operand like we represent the instructions themselves. The
1368// pseudos map between the two.
1369let usesCustomInserter = 1,
1370 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1371def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1372 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1373 4, IIC_iStore_ru,
1374 [(set GPRnopc:$Rn_wb,
1375 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1376def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1377 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1378 4, IIC_iStore_ru,
1379 [(set GPRnopc:$Rn_wb,
1380 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1381def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1382 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1383 4, IIC_iStore_ru,
1384 [(set GPRnopc:$Rn_wb,
1385 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1386}
1387
1388
Johnny Chene54a3ef2010-03-03 18:45:36 +00001389// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1390// only.
1391// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001392class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001393 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001394 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001395 let Inst{31-27} = 0b11111;
1396 let Inst{26-25} = 0b00;
1397 let Inst{24} = 0; // not signed
1398 let Inst{23} = 0;
1399 let Inst{22-21} = type;
1400 let Inst{20} = 0; // store
1401 let Inst{11} = 1;
1402 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001403
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001404 bits<4> Rt;
1405 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001406 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001407 let Inst{19-16} = addr{12-9};
1408 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001409}
1410
Evan Cheng0e55fd62010-09-30 01:08:25 +00001411def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1412def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1413def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001414
Johnny Chenae1757b2010-03-11 01:13:36 +00001415// ldrd / strd pre / post variants
1416// For disassembly only.
1417
Jim Grosbacha77295d2011-09-08 22:07:06 +00001418def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1419 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1420 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1421 let AsmMatchConverter = "cvtT2LdrdPre";
1422 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1423}
Johnny Chenae1757b2010-03-11 01:13:36 +00001424
Jim Grosbacha77295d2011-09-08 22:07:06 +00001425def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1426 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001427 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001428 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001429
Jim Grosbacha77295d2011-09-08 22:07:06 +00001430def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1431 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1432 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1433 "$addr.base = $wb", []> {
1434 let AsmMatchConverter = "cvtT2StrdPre";
1435 let DecoderMethod = "DecodeT2STRDPreInstruction";
1436}
Johnny Chenae1757b2010-03-11 01:13:36 +00001437
Jim Grosbacha77295d2011-09-08 22:07:06 +00001438def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1439 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1440 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001441 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001442 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001443
Johnny Chen0635fc52010-03-04 17:40:44 +00001444// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1445// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001446// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1447// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001448multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001449
Evan Chengdfed19f2010-11-03 06:34:55 +00001450 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001451 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001452 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001453 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001454 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001455 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001456 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001457 let Inst{20} = 1;
1458 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001459
Owen Anderson80dd3e02010-11-30 22:45:47 +00001460 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001461 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001462 let Inst{19-16} = addr{16-13}; // Rn
1463 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001464 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001465 }
1466
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001467 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001468 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001469 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001470 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001471 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001472 let Inst{23} = 0; // U = 0
1473 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001474 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001475 let Inst{20} = 1;
1476 let Inst{15-12} = 0b1111;
1477 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001478
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001479 bits<13> addr;
1480 let Inst{19-16} = addr{12-9}; // Rn
1481 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001482 }
1483
Evan Chengdfed19f2010-11-03 06:34:55 +00001484 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001485 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001486 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001487 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001488 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001489 let Inst{23} = 0; // add = TRUE for T1
1490 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001491 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001492 let Inst{20} = 1;
1493 let Inst{15-12} = 0b1111;
1494 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001495
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001496 bits<10> addr;
1497 let Inst{19-16} = addr{9-6}; // Rn
1498 let Inst{3-0} = addr{5-2}; // Rm
1499 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001500
1501 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001502 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001503}
1504
Evan Cheng416941d2010-11-04 05:19:35 +00001505defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1506defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1507defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001508
Evan Cheng2889cce2009-07-03 00:18:36 +00001509//===----------------------------------------------------------------------===//
1510// Load / store multiple Instructions.
1511//
1512
Owen Andersoncd00dc62011-09-12 21:28:46 +00001513multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001514 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001515 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001516 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001517 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001518 bits<4> Rn;
1519 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001520
Bill Wendling6c470b82010-11-13 09:09:38 +00001521 let Inst{31-27} = 0b11101;
1522 let Inst{26-25} = 0b00;
1523 let Inst{24-23} = 0b01; // Increment After
1524 let Inst{22} = 0;
1525 let Inst{21} = 0; // No writeback
1526 let Inst{20} = L_bit;
1527 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001528 let Inst{15} = 0;
1529 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001530 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001531 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001532 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001533 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001534 bits<4> Rn;
1535 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001536
Bill Wendling6c470b82010-11-13 09:09:38 +00001537 let Inst{31-27} = 0b11101;
1538 let Inst{26-25} = 0b00;
1539 let Inst{24-23} = 0b01; // Increment After
1540 let Inst{22} = 0;
1541 let Inst{21} = 1; // Writeback
1542 let Inst{20} = L_bit;
1543 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001544 let Inst{15} = 0;
1545 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001546 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001547 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001548 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001549 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001550 bits<4> Rn;
1551 bits<16> regs;
1552
1553 let Inst{31-27} = 0b11101;
1554 let Inst{26-25} = 0b00;
1555 let Inst{24-23} = 0b10; // Decrement Before
1556 let Inst{22} = 0;
1557 let Inst{21} = 0; // No writeback
1558 let Inst{20} = L_bit;
1559 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001560 let Inst{15} = 0;
1561 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001562 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001563 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001564 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001565 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001566 bits<4> Rn;
1567 bits<16> regs;
1568
1569 let Inst{31-27} = 0b11101;
1570 let Inst{26-25} = 0b00;
1571 let Inst{24-23} = 0b10; // Decrement Before
1572 let Inst{22} = 0;
1573 let Inst{21} = 1; // Writeback
1574 let Inst{20} = L_bit;
1575 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001576 let Inst{15} = 0;
1577 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001578 }
1579}
1580
Bill Wendlingc93989a2010-11-13 11:20:05 +00001581let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001582
1583let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001584defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1585
1586multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1587 InstrItinClass itin_upd, bit L_bit> {
1588 def IA :
1589 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1590 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1591 bits<4> Rn;
1592 bits<16> regs;
1593
1594 let Inst{31-27} = 0b11101;
1595 let Inst{26-25} = 0b00;
1596 let Inst{24-23} = 0b01; // Increment After
1597 let Inst{22} = 0;
1598 let Inst{21} = 0; // No writeback
1599 let Inst{20} = L_bit;
1600 let Inst{19-16} = Rn;
1601 let Inst{15} = 0;
1602 let Inst{14} = regs{14};
1603 let Inst{13} = 0;
1604 let Inst{12-0} = regs{12-0};
1605 }
1606 def IA_UPD :
1607 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1608 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1609 bits<4> Rn;
1610 bits<16> regs;
1611
1612 let Inst{31-27} = 0b11101;
1613 let Inst{26-25} = 0b00;
1614 let Inst{24-23} = 0b01; // Increment After
1615 let Inst{22} = 0;
1616 let Inst{21} = 1; // Writeback
1617 let Inst{20} = L_bit;
1618 let Inst{19-16} = Rn;
1619 let Inst{15} = 0;
1620 let Inst{14} = regs{14};
1621 let Inst{13} = 0;
1622 let Inst{12-0} = regs{12-0};
1623 }
1624 def DB :
1625 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1626 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1627 bits<4> Rn;
1628 bits<16> regs;
1629
1630 let Inst{31-27} = 0b11101;
1631 let Inst{26-25} = 0b00;
1632 let Inst{24-23} = 0b10; // Decrement Before
1633 let Inst{22} = 0;
1634 let Inst{21} = 0; // No writeback
1635 let Inst{20} = L_bit;
1636 let Inst{19-16} = Rn;
1637 let Inst{15} = 0;
1638 let Inst{14} = regs{14};
1639 let Inst{13} = 0;
1640 let Inst{12-0} = regs{12-0};
1641 }
1642 def DB_UPD :
1643 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1644 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1645 bits<4> Rn;
1646 bits<16> regs;
1647
1648 let Inst{31-27} = 0b11101;
1649 let Inst{26-25} = 0b00;
1650 let Inst{24-23} = 0b10; // Decrement Before
1651 let Inst{22} = 0;
1652 let Inst{21} = 1; // Writeback
1653 let Inst{20} = L_bit;
1654 let Inst{19-16} = Rn;
1655 let Inst{15} = 0;
1656 let Inst{14} = regs{14};
1657 let Inst{13} = 0;
1658 let Inst{12-0} = regs{12-0};
1659 }
1660}
1661
Bill Wendlingddc918b2010-11-13 10:57:02 +00001662
1663let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001664defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001665
1666} // neverHasSideEffects
1667
Bob Wilson815baeb2010-03-13 01:08:20 +00001668
Evan Cheng9cb9e672009-06-27 02:26:13 +00001669//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001670// Move Instructions.
1671//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001672
Evan Chengf49810c2009-06-23 17:48:47 +00001673let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001674def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001675 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001676 let Inst{31-27} = 0b11101;
1677 let Inst{26-25} = 0b01;
1678 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001679 let Inst{19-16} = 0b1111; // Rn
1680 let Inst{14-12} = 0b000;
1681 let Inst{7-4} = 0b0000;
1682}
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001683def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1684 pred:$p, CPSR)>;
1685def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1686 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001687
Evan Cheng5adb66a2009-09-28 09:14:39 +00001688// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001689let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1690 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001691def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1692 "mov", ".w\t$Rd, $imm",
1693 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001694 let Inst{31-27} = 0b11110;
1695 let Inst{25} = 0;
1696 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001697 let Inst{19-16} = 0b1111; // Rn
1698 let Inst{15} = 0;
1699}
David Goodwin83b35932009-06-26 16:10:07 +00001700
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001701// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1702// Use aliases to get that to play nice here.
1703def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1704 pred:$p, CPSR)>;
1705def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1706 pred:$p, CPSR)>;
1707
1708def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1709 pred:$p, zero_reg)>;
1710def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1711 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001712
Evan Chengc4af4632010-11-17 20:13:28 +00001713let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001714def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001715 "movw", "\t$Rd, $imm",
1716 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001717 let Inst{31-27} = 0b11110;
1718 let Inst{25} = 1;
1719 let Inst{24-21} = 0b0010;
1720 let Inst{20} = 0; // The S bit.
1721 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001722
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001723 bits<4> Rd;
1724 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001725
Jim Grosbach86386922010-12-08 22:10:43 +00001726 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001727 let Inst{19-16} = imm{15-12};
1728 let Inst{26} = imm{11};
1729 let Inst{14-12} = imm{10-8};
1730 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001731}
Evan Chengf49810c2009-06-23 17:48:47 +00001732
Evan Cheng53519f02011-01-21 18:55:51 +00001733def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001734 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1735
1736let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001737def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001738 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001739 "movt", "\t$Rd, $imm",
1740 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001741 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001742 let Inst{31-27} = 0b11110;
1743 let Inst{25} = 1;
1744 let Inst{24-21} = 0b0110;
1745 let Inst{20} = 0; // The S bit.
1746 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001747
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001748 bits<4> Rd;
1749 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001750
Jim Grosbach86386922010-12-08 22:10:43 +00001751 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001752 let Inst{19-16} = imm{15-12};
1753 let Inst{26} = imm{11};
1754 let Inst{14-12} = imm{10-8};
1755 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001756}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001757
Evan Cheng53519f02011-01-21 18:55:51 +00001758def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001759 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1760} // Constraints
1761
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001762def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001763
Anton Korobeynikov52237112009-06-17 18:13:58 +00001764//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001765// Extend Instructions.
1766//
1767
1768// Sign extenders
1769
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001770def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001771 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001772def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001773 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001774def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001775
Jim Grosbach70327412011-07-27 17:48:13 +00001776def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001777 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001778def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001779 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001780def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001781
Evan Chengd27c9fc2009-07-03 01:43:10 +00001782// Zero extenders
1783
1784let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001785def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001786 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001787def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001788 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001789def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001790 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001791
Jim Grosbach79464942010-07-28 23:17:45 +00001792// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1793// The transformation should probably be done as a combiner action
1794// instead so we can include a check for masking back in the upper
1795// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001796//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001797// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001798// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001799def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001800 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001801 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001802
Jim Grosbach70327412011-07-27 17:48:13 +00001803def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001804 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001805def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001806 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001807def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001808}
1809
1810//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001811// Arithmetic Instructions.
1812//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001813
Johnny Chend68e1192009-12-15 17:24:14 +00001814defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1815 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1816defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1817 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001818
Evan Chengf49810c2009-06-23 17:48:47 +00001819// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Andrew Trick3be654f2011-09-21 02:20:46 +00001820//
1821// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
1822// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
1823// AdjustInstrPostInstrSelection where we determine whether or not to
1824// set the "s" bit based on CPSR liveness.
1825//
1826// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
1827// support for an optional CPSR definition that corresponds to the DAG
1828// node's second value. We can then eliminate the implicit def of CPSR.
Johnny Chend68e1192009-12-15 17:24:14 +00001829defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001830 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001831 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001832defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001833 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001834 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001835
Andrew Trick83a80312011-09-20 18:22:31 +00001836let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001837defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001838 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001839defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001840 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Andrew Trick83a80312011-09-20 18:22:31 +00001841}
Evan Chengf49810c2009-06-23 17:48:47 +00001842
David Goodwin752aa7d2009-07-27 16:39:05 +00001843// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001844defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001845 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001846
1847// FIXME: Eliminate them if we can write def : Pat patterns which defines
1848// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001849defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001850 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001851
1852// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001853// The assume-no-carry-in form uses the negation of the input since add/sub
1854// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1855// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1856// details.
1857// The AddedComplexity preferences the first variant over the others since
1858// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001859let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001860def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1861 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1862def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1863 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1864def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1865 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1866let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001867def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001868 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001869def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001870 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001871// The with-carry-in form matches bitwise not instead of the negation.
1872// Effectively, the inverse interpretation of the carry flag already accounts
1873// for part of the negation.
1874let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001875def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001876 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001877def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001878 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001879
Johnny Chen93042d12010-03-02 18:14:57 +00001880// Select Bytes -- for disassembly only
1881
Owen Andersonc7373f82010-11-30 20:00:01 +00001882def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001883 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1884 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001885 let Inst{31-27} = 0b11111;
1886 let Inst{26-24} = 0b010;
1887 let Inst{23} = 0b1;
1888 let Inst{22-20} = 0b010;
1889 let Inst{15-12} = 0b1111;
1890 let Inst{7} = 0b1;
1891 let Inst{6-4} = 0b000;
1892}
1893
Johnny Chenadc77332010-02-26 22:04:29 +00001894// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1895// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001896class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001897 list<dag> pat = [/* For disassembly only; pattern left blank */],
1898 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1899 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001900 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1901 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001902 let Inst{31-27} = 0b11111;
1903 let Inst{26-23} = 0b0101;
1904 let Inst{22-20} = op22_20;
1905 let Inst{15-12} = 0b1111;
1906 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001907
Owen Anderson46c478e2010-11-17 19:57:38 +00001908 bits<4> Rd;
1909 bits<4> Rn;
1910 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001911
Jim Grosbach86386922010-12-08 22:10:43 +00001912 let Inst{11-8} = Rd;
1913 let Inst{19-16} = Rn;
1914 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001915}
1916
1917// Saturating add/subtract -- for disassembly only
1918
Nate Begeman692433b2010-07-29 17:56:55 +00001919def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001920 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1921 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001922def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1923def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1924def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001925def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1926 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1927def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1928 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001929def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001930def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001931 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1932 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001933def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1934def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1935def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1936def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1937def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1938def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1939def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1940def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1941
1942// Signed/Unsigned add/subtract -- for disassembly only
1943
1944def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1945def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1946def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1947def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1948def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1949def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1950def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1951def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1952def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1953def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1954def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1955def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1956
1957// Signed/Unsigned halving add/subtract -- for disassembly only
1958
1959def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1960def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1961def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1962def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1963def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1964def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1965def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1966def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1967def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1968def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1969def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1970def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1971
Owen Anderson821752e2010-11-18 20:32:18 +00001972// Helper class for disassembly only
1973// A6.3.16 & A6.3.17
1974// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1975class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1976 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1977 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1978 let Inst{31-27} = 0b11111;
1979 let Inst{26-24} = 0b011;
1980 let Inst{23} = long;
1981 let Inst{22-20} = op22_20;
1982 let Inst{7-4} = op7_4;
1983}
1984
1985class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1986 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1987 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1988 let Inst{31-27} = 0b11111;
1989 let Inst{26-24} = 0b011;
1990 let Inst{23} = long;
1991 let Inst{22-20} = op22_20;
1992 let Inst{7-4} = op7_4;
1993}
1994
Jim Grosbach8c989842011-09-20 00:26:34 +00001995// Unsigned Sum of Absolute Differences [and Accumulate].
Owen Anderson821752e2010-11-18 20:32:18 +00001996def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1997 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001998 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
1999 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002000 let Inst{15-12} = 0b1111;
2001}
Owen Anderson821752e2010-11-18 20:32:18 +00002002def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002003 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002004 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2005 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002006
Jim Grosbach8c989842011-09-20 00:26:34 +00002007// Signed/Unsigned saturate.
Owen Anderson46c478e2010-11-17 19:57:38 +00002008class T2SatI<dag oops, dag iops, InstrItinClass itin,
2009 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002010 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002011 bits<4> Rd;
2012 bits<4> Rn;
2013 bits<5> sat_imm;
2014 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002015
Jim Grosbach86386922010-12-08 22:10:43 +00002016 let Inst{11-8} = Rd;
2017 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002018 let Inst{4-0} = sat_imm;
2019 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002020 let Inst{14-12} = sh{4-2};
2021 let Inst{7-6} = sh{1-0};
2022}
2023
Owen Andersonc7373f82010-11-30 20:00:01 +00002024def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002025 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002026 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002027 let Inst{31-27} = 0b11110;
2028 let Inst{25-22} = 0b1100;
2029 let Inst{20} = 0;
2030 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002031 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002032}
2033
Owen Andersonc7373f82010-11-30 20:00:01 +00002034def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002035 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002036 "ssat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002037 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002038 let Inst{31-27} = 0b11110;
2039 let Inst{25-22} = 0b1100;
2040 let Inst{20} = 0;
2041 let Inst{15} = 0;
2042 let Inst{21} = 1; // sh = '1'
2043 let Inst{14-12} = 0b000; // imm3 = '000'
2044 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002045 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002046}
2047
Owen Andersonc7373f82010-11-30 20:00:01 +00002048def t2USAT: T2SatI<
Jim Grosbachb105b992011-09-16 18:32:30 +00002049 (outs rGPR:$Rd), (ins imm0_31:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002050 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002051 let Inst{31-27} = 0b11110;
2052 let Inst{25-22} = 0b1110;
2053 let Inst{20} = 0;
2054 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002055}
2056
Jim Grosbachb105b992011-09-16 18:32:30 +00002057def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002058 NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002059 "usat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002060 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002061 let Inst{31-27} = 0b11110;
2062 let Inst{25-22} = 0b1110;
2063 let Inst{20} = 0;
2064 let Inst{15} = 0;
2065 let Inst{21} = 1; // sh = '1'
2066 let Inst{14-12} = 0b000; // imm3 = '000'
2067 let Inst{7-6} = 0b00; // imm2 = '00'
2068}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002069
Bob Wilson38aa2872010-08-13 21:48:10 +00002070def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2071def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002072
Evan Chengf49810c2009-06-23 17:48:47 +00002073//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002074// Shift and rotate Instructions.
2075//
2076
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002077defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2078 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002079defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002080 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002081defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002082 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2083defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2084 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002085
Andrew Trickd49ffe82011-04-29 14:18:15 +00002086// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2087def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2088 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2089
David Goodwinca01a8d2009-09-01 18:32:09 +00002090let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002091def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2092 "rrx", "\t$Rd, $Rm",
2093 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002094 let Inst{31-27} = 0b11101;
2095 let Inst{26-25} = 0b01;
2096 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002097 let Inst{19-16} = 0b1111; // Rn
2098 let Inst{14-12} = 0b000;
2099 let Inst{7-4} = 0b0011;
2100}
David Goodwinca01a8d2009-09-01 18:32:09 +00002101}
Evan Chenga67efd12009-06-23 19:39:13 +00002102
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002103let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002104def t2MOVsrl_flag : T2TwoRegShiftImm<
2105 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2106 "lsrs", ".w\t$Rd, $Rm, #1",
2107 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002108 let Inst{31-27} = 0b11101;
2109 let Inst{26-25} = 0b01;
2110 let Inst{24-21} = 0b0010;
2111 let Inst{20} = 1; // The S bit.
2112 let Inst{19-16} = 0b1111; // Rn
2113 let Inst{5-4} = 0b01; // Shift type.
2114 // Shift amount = Inst{14-12:7-6} = 1.
2115 let Inst{14-12} = 0b000;
2116 let Inst{7-6} = 0b01;
2117}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002118def t2MOVsra_flag : T2TwoRegShiftImm<
2119 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2120 "asrs", ".w\t$Rd, $Rm, #1",
2121 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002122 let Inst{31-27} = 0b11101;
2123 let Inst{26-25} = 0b01;
2124 let Inst{24-21} = 0b0010;
2125 let Inst{20} = 1; // The S bit.
2126 let Inst{19-16} = 0b1111; // Rn
2127 let Inst{5-4} = 0b10; // Shift type.
2128 // Shift amount = Inst{14-12:7-6} = 1.
2129 let Inst{14-12} = 0b000;
2130 let Inst{7-6} = 0b01;
2131}
David Goodwin3583df72009-07-28 17:06:49 +00002132}
2133
Evan Chenga67efd12009-06-23 19:39:13 +00002134//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002135// Bitwise Instructions.
2136//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002137
Johnny Chend68e1192009-12-15 17:24:14 +00002138defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002139 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002140 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002141defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002142 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002143 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002144defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002145 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002146 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002147
Johnny Chend68e1192009-12-15 17:24:14 +00002148defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002149 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002150 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2151 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002152
Owen Anderson2f7aed32010-11-17 22:16:31 +00002153class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2154 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002155 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002156 bits<4> Rd;
2157 bits<5> msb;
2158 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002159
Jim Grosbach86386922010-12-08 22:10:43 +00002160 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002161 let Inst{4-0} = msb{4-0};
2162 let Inst{14-12} = lsb{4-2};
2163 let Inst{7-6} = lsb{1-0};
2164}
2165
2166class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2167 string opc, string asm, list<dag> pattern>
2168 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2169 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002170
Jim Grosbach86386922010-12-08 22:10:43 +00002171 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002172}
2173
2174let Constraints = "$src = $Rd" in
2175def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2176 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2177 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002178 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002179 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002180 let Inst{25} = 1;
2181 let Inst{24-20} = 0b10110;
2182 let Inst{19-16} = 0b1111; // Rn
2183 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002184 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002185
Owen Anderson2f7aed32010-11-17 22:16:31 +00002186 bits<10> imm;
2187 let msb{4-0} = imm{9-5};
2188 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002189}
Evan Chengf49810c2009-06-23 17:48:47 +00002190
Owen Anderson2f7aed32010-11-17 22:16:31 +00002191def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002192 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002193 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002194 let Inst{31-27} = 0b11110;
2195 let Inst{25} = 1;
2196 let Inst{24-20} = 0b10100;
2197 let Inst{15} = 0;
2198}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002199
Owen Anderson2f7aed32010-11-17 22:16:31 +00002200def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002201 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002202 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002203 let Inst{31-27} = 0b11110;
2204 let Inst{25} = 1;
2205 let Inst{24-20} = 0b11100;
2206 let Inst{15} = 0;
2207}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002208
Johnny Chen9474d552010-02-02 19:31:58 +00002209// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002210let Constraints = "$src = $Rd" in {
2211 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2212 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2213 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2214 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2215 bf_inv_mask_imm:$imm))]> {
2216 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002217 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002218 let Inst{25} = 1;
2219 let Inst{24-20} = 0b10110;
2220 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002221 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002222
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002223 bits<10> imm;
2224 let msb{4-0} = imm{9-5};
2225 let lsb{4-0} = imm{4-0};
2226 }
Johnny Chen9474d552010-02-02 19:31:58 +00002227}
Evan Chengf49810c2009-06-23 17:48:47 +00002228
Evan Cheng7e1bf302010-09-29 00:27:46 +00002229defm t2ORN : T2I_bin_irs<0b0011, "orn",
2230 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002231 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2232 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002233
Jim Grosbachd32872f2011-09-14 21:24:41 +00002234/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2235/// unary operation that produces a value. These are predicable and can be
2236/// changed to modify CPSR.
2237multiclass T2I_un_irs<bits<4> opcod, string opc,
2238 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2239 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2240 // shifted imm
2241 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2242 opc, "\t$Rd, $imm",
2243 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2244 let isAsCheapAsAMove = Cheap;
2245 let isReMaterializable = ReMat;
2246 let Inst{31-27} = 0b11110;
2247 let Inst{25} = 0;
2248 let Inst{24-21} = opcod;
2249 let Inst{19-16} = 0b1111; // Rn
2250 let Inst{15} = 0;
2251 }
2252 // register
2253 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2254 opc, ".w\t$Rd, $Rm",
2255 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2256 let Inst{31-27} = 0b11101;
2257 let Inst{26-25} = 0b01;
2258 let Inst{24-21} = opcod;
2259 let Inst{19-16} = 0b1111; // Rn
2260 let Inst{14-12} = 0b000; // imm3
2261 let Inst{7-6} = 0b00; // imm2
2262 let Inst{5-4} = 0b00; // type
2263 }
2264 // shifted register
2265 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2266 opc, ".w\t$Rd, $ShiftedRm",
2267 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2268 let Inst{31-27} = 0b11101;
2269 let Inst{26-25} = 0b01;
2270 let Inst{24-21} = opcod;
2271 let Inst{19-16} = 0b1111; // Rn
2272 }
2273}
2274
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002275// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2276let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002277defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002278 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002279 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002280
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002281let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002282def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2283 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002284
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002285// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002286def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2287 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002288 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002289
2290def : T2Pat<(t2_so_imm_not:$src),
2291 (t2MVNi t2_so_imm_not:$src)>;
2292
Evan Chengf49810c2009-06-23 17:48:47 +00002293//===----------------------------------------------------------------------===//
2294// Multiply Instructions.
2295//
Evan Cheng8de898a2009-06-26 00:19:44 +00002296let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002297def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2298 "mul", "\t$Rd, $Rn, $Rm",
2299 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002300 let Inst{31-27} = 0b11111;
2301 let Inst{26-23} = 0b0110;
2302 let Inst{22-20} = 0b000;
2303 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2304 let Inst{7-4} = 0b0000; // Multiply
2305}
Evan Chengf49810c2009-06-23 17:48:47 +00002306
Owen Anderson35141a92010-11-18 01:08:42 +00002307def t2MLA: T2FourReg<
2308 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2309 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2310 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002311 let Inst{31-27} = 0b11111;
2312 let Inst{26-23} = 0b0110;
2313 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002314 let Inst{7-4} = 0b0000; // Multiply
2315}
Evan Chengf49810c2009-06-23 17:48:47 +00002316
Owen Anderson35141a92010-11-18 01:08:42 +00002317def t2MLS: T2FourReg<
2318 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2319 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2320 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002321 let Inst{31-27} = 0b11111;
2322 let Inst{26-23} = 0b0110;
2323 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002324 let Inst{7-4} = 0b0001; // Multiply and Subtract
2325}
Evan Chengf49810c2009-06-23 17:48:47 +00002326
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002327// Extra precision multiplies with low / high results
2328let neverHasSideEffects = 1 in {
2329let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002330def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002331 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002332 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002333 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002334
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002335def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002336 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002337 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002338 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002339} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002340
2341// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002342def t2SMLAL : T2MulLong<0b100, 0b0000,
2343 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002344 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002345 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002346
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002347def t2UMLAL : T2MulLong<0b110, 0b0000,
2348 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002349 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002350 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002351
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002352def t2UMAAL : T2MulLong<0b110, 0b0110,
2353 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002354 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002355 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2356 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002357} // neverHasSideEffects
2358
Johnny Chen93042d12010-03-02 18:14:57 +00002359// Rounding variants of the below included for disassembly only
2360
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002361// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002362def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2363 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002364 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2365 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002366 let Inst{31-27} = 0b11111;
2367 let Inst{26-23} = 0b0110;
2368 let Inst{22-20} = 0b101;
2369 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2370 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2371}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002372
Owen Anderson821752e2010-11-18 20:32:18 +00002373def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002374 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2375 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002376 let Inst{31-27} = 0b11111;
2377 let Inst{26-23} = 0b0110;
2378 let Inst{22-20} = 0b101;
2379 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2380 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2381}
2382
Owen Anderson821752e2010-11-18 20:32:18 +00002383def t2SMMLA : T2FourReg<
2384 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2385 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002386 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2387 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002388 let Inst{31-27} = 0b11111;
2389 let Inst{26-23} = 0b0110;
2390 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002391 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2392}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002393
Owen Anderson821752e2010-11-18 20:32:18 +00002394def t2SMMLAR: T2FourReg<
2395 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002396 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2397 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002398 let Inst{31-27} = 0b11111;
2399 let Inst{26-23} = 0b0110;
2400 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002401 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2402}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002403
Owen Anderson821752e2010-11-18 20:32:18 +00002404def t2SMMLS: T2FourReg<
2405 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2406 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002407 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2408 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002409 let Inst{31-27} = 0b11111;
2410 let Inst{26-23} = 0b0110;
2411 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002412 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2413}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002414
Owen Anderson821752e2010-11-18 20:32:18 +00002415def t2SMMLSR:T2FourReg<
2416 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002417 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2418 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002419 let Inst{31-27} = 0b11111;
2420 let Inst{26-23} = 0b0110;
2421 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002422 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2423}
2424
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002425multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002426 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2427 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2428 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002429 (sext_inreg rGPR:$Rm, i16)))]>,
2430 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002431 let Inst{31-27} = 0b11111;
2432 let Inst{26-23} = 0b0110;
2433 let Inst{22-20} = 0b001;
2434 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2435 let Inst{7-6} = 0b00;
2436 let Inst{5-4} = 0b00;
2437 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002438
Owen Anderson821752e2010-11-18 20:32:18 +00002439 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2440 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2441 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002442 (sra rGPR:$Rm, (i32 16))))]>,
2443 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002444 let Inst{31-27} = 0b11111;
2445 let Inst{26-23} = 0b0110;
2446 let Inst{22-20} = 0b001;
2447 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2448 let Inst{7-6} = 0b00;
2449 let Inst{5-4} = 0b01;
2450 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002451
Owen Anderson821752e2010-11-18 20:32:18 +00002452 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2453 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2454 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002455 (sext_inreg rGPR:$Rm, i16)))]>,
2456 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002457 let Inst{31-27} = 0b11111;
2458 let Inst{26-23} = 0b0110;
2459 let Inst{22-20} = 0b001;
2460 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2461 let Inst{7-6} = 0b00;
2462 let Inst{5-4} = 0b10;
2463 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002464
Owen Anderson821752e2010-11-18 20:32:18 +00002465 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2466 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2467 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002468 (sra rGPR:$Rm, (i32 16))))]>,
2469 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002470 let Inst{31-27} = 0b11111;
2471 let Inst{26-23} = 0b0110;
2472 let Inst{22-20} = 0b001;
2473 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2474 let Inst{7-6} = 0b00;
2475 let Inst{5-4} = 0b11;
2476 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002477
Owen Anderson821752e2010-11-18 20:32:18 +00002478 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2479 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2480 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002481 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2482 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002483 let Inst{31-27} = 0b11111;
2484 let Inst{26-23} = 0b0110;
2485 let Inst{22-20} = 0b011;
2486 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2487 let Inst{7-6} = 0b00;
2488 let Inst{5-4} = 0b00;
2489 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002490
Owen Anderson821752e2010-11-18 20:32:18 +00002491 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2492 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2493 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002494 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2495 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002496 let Inst{31-27} = 0b11111;
2497 let Inst{26-23} = 0b0110;
2498 let Inst{22-20} = 0b011;
2499 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2500 let Inst{7-6} = 0b00;
2501 let Inst{5-4} = 0b01;
2502 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002503}
2504
2505
2506multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002507 def BB : T2FourReg<
2508 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2509 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2510 [(set rGPR:$Rd, (add rGPR:$Ra,
2511 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002512 (sext_inreg rGPR:$Rm, i16))))]>,
2513 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002514 let Inst{31-27} = 0b11111;
2515 let Inst{26-23} = 0b0110;
2516 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002517 let Inst{7-6} = 0b00;
2518 let Inst{5-4} = 0b00;
2519 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002520
Owen Anderson821752e2010-11-18 20:32:18 +00002521 def BT : T2FourReg<
2522 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2523 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2524 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002525 (sra rGPR:$Rm, (i32 16)))))]>,
2526 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002527 let Inst{31-27} = 0b11111;
2528 let Inst{26-23} = 0b0110;
2529 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002530 let Inst{7-6} = 0b00;
2531 let Inst{5-4} = 0b01;
2532 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002533
Owen Anderson821752e2010-11-18 20:32:18 +00002534 def TB : T2FourReg<
2535 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2536 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2537 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002538 (sext_inreg rGPR:$Rm, i16))))]>,
2539 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002540 let Inst{31-27} = 0b11111;
2541 let Inst{26-23} = 0b0110;
2542 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002543 let Inst{7-6} = 0b00;
2544 let Inst{5-4} = 0b10;
2545 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002546
Owen Anderson821752e2010-11-18 20:32:18 +00002547 def TT : T2FourReg<
2548 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2549 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2550 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002551 (sra rGPR:$Rm, (i32 16)))))]>,
2552 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002553 let Inst{31-27} = 0b11111;
2554 let Inst{26-23} = 0b0110;
2555 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002556 let Inst{7-6} = 0b00;
2557 let Inst{5-4} = 0b11;
2558 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002559
Owen Anderson821752e2010-11-18 20:32:18 +00002560 def WB : T2FourReg<
2561 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2562 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2563 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002564 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2565 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002566 let Inst{31-27} = 0b11111;
2567 let Inst{26-23} = 0b0110;
2568 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002569 let Inst{7-6} = 0b00;
2570 let Inst{5-4} = 0b00;
2571 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002572
Owen Anderson821752e2010-11-18 20:32:18 +00002573 def WT : T2FourReg<
2574 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2575 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2576 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002577 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2578 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002579 let Inst{31-27} = 0b11111;
2580 let Inst{26-23} = 0b0110;
2581 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002582 let Inst{7-6} = 0b00;
2583 let Inst{5-4} = 0b01;
2584 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002585}
2586
2587defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2588defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2589
Jim Grosbacheeca7582011-09-15 23:45:50 +00002590// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002591def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2592 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002593 [/* For disassembly only; pattern left blank */]>,
2594 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002595def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2596 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002597 [/* For disassembly only; pattern left blank */]>,
2598 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002599def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2600 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002601 [/* For disassembly only; pattern left blank */]>,
2602 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002603def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2604 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002605 [/* For disassembly only; pattern left blank */]>,
2606 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002607
Johnny Chenadc77332010-02-26 22:04:29 +00002608// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002609def t2SMUAD: T2ThreeReg_mac<
2610 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002611 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2612 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002613 let Inst{15-12} = 0b1111;
2614}
Owen Anderson821752e2010-11-18 20:32:18 +00002615def t2SMUADX:T2ThreeReg_mac<
2616 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002617 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2618 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002619 let Inst{15-12} = 0b1111;
2620}
Owen Anderson821752e2010-11-18 20:32:18 +00002621def t2SMUSD: T2ThreeReg_mac<
2622 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002623 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2624 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002625 let Inst{15-12} = 0b1111;
2626}
Owen Anderson821752e2010-11-18 20:32:18 +00002627def t2SMUSDX:T2ThreeReg_mac<
2628 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002629 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2630 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002631 let Inst{15-12} = 0b1111;
2632}
Owen Andersonc6788c82011-08-22 23:31:45 +00002633def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002634 0, 0b010, 0b0000, (outs rGPR:$Rd),
2635 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002636 "\t$Rd, $Rn, $Rm, $Ra", []>,
2637 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002638def t2SMLADX : T2FourReg_mac<
2639 0, 0b010, 0b0001, (outs rGPR:$Rd),
2640 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002641 "\t$Rd, $Rn, $Rm, $Ra", []>,
2642 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002643def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2644 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002645 "\t$Rd, $Rn, $Rm, $Ra", []>,
2646 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002647def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2648 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002649 "\t$Rd, $Rn, $Rm, $Ra", []>,
2650 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002651def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002652 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2653 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002654 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002655def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002656 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2657 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002658 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002659def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002660 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2661 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002662 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002663def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2664 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002665 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002666 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002667
2668//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002669// Division Instructions.
2670// Signed and unsigned division on v7-M
2671//
2672def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2673 "sdiv", "\t$Rd, $Rn, $Rm",
2674 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2675 Requires<[HasDivide, IsThumb2]> {
2676 let Inst{31-27} = 0b11111;
2677 let Inst{26-21} = 0b011100;
2678 let Inst{20} = 0b1;
2679 let Inst{15-12} = 0b1111;
2680 let Inst{7-4} = 0b1111;
2681}
2682
2683def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2684 "udiv", "\t$Rd, $Rn, $Rm",
2685 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2686 Requires<[HasDivide, IsThumb2]> {
2687 let Inst{31-27} = 0b11111;
2688 let Inst{26-21} = 0b011101;
2689 let Inst{20} = 0b1;
2690 let Inst{15-12} = 0b1111;
2691 let Inst{7-4} = 0b1111;
2692}
2693
2694//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002695// Misc. Arithmetic Instructions.
2696//
2697
Jim Grosbach80dc1162010-02-16 21:23:02 +00002698class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2699 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002700 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002701 let Inst{31-27} = 0b11111;
2702 let Inst{26-22} = 0b01010;
2703 let Inst{21-20} = op1;
2704 let Inst{15-12} = 0b1111;
2705 let Inst{7-6} = 0b10;
2706 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002707 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002708}
Evan Chengf49810c2009-06-23 17:48:47 +00002709
Owen Anderson612fb5b2010-11-18 21:15:19 +00002710def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2711 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002712
Owen Anderson612fb5b2010-11-18 21:15:19 +00002713def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2714 "rbit", "\t$Rd, $Rm",
2715 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002716
Owen Anderson612fb5b2010-11-18 21:15:19 +00002717def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2718 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002719
Owen Anderson612fb5b2010-11-18 21:15:19 +00002720def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2721 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002722 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002723
Owen Anderson612fb5b2010-11-18 21:15:19 +00002724def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2725 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002726 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002727
Evan Chengf60ceac2011-06-15 17:17:48 +00002728def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002729 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002730 (t2REVSH rGPR:$Rm)>;
2731
Owen Anderson612fb5b2010-11-18 21:15:19 +00002732def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002733 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2734 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002735 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002736 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002737 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002738 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002739 let Inst{31-27} = 0b11101;
2740 let Inst{26-25} = 0b01;
2741 let Inst{24-20} = 0b01100;
2742 let Inst{5} = 0; // BT form
2743 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002744
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002745 bits<5> sh;
2746 let Inst{14-12} = sh{4-2};
2747 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002748}
Evan Cheng40289b02009-07-07 05:35:52 +00002749
2750// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002751def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2752 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002753 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002754def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002755 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002756 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002757
Bob Wilsondc66eda2010-08-16 22:26:55 +00002758// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2759// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002760def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002761 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2762 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002763 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002764 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002765 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002766 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002767 let Inst{31-27} = 0b11101;
2768 let Inst{26-25} = 0b01;
2769 let Inst{24-20} = 0b01100;
2770 let Inst{5} = 1; // TB form
2771 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002772
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002773 bits<5> sh;
2774 let Inst{14-12} = sh{4-2};
2775 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002776}
Evan Cheng40289b02009-07-07 05:35:52 +00002777
2778// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2779// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002780def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002781 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002782 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002783def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002784 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002785 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002786 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002787
2788//===----------------------------------------------------------------------===//
2789// Comparison Instructions...
2790//
Johnny Chend68e1192009-12-15 17:24:14 +00002791defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002792 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002793 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002794
Jim Grosbachef88a922011-09-06 21:44:58 +00002795def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2796 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2797def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2798 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2799def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2800 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002801
Dan Gohman4b7dff92010-08-26 15:50:25 +00002802//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2803// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002804//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2805// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002806defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002807 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002808 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2809 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002810
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002811//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2812// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002813
Jim Grosbachef88a922011-09-06 21:44:58 +00002814def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2815 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002816
Johnny Chend68e1192009-12-15 17:24:14 +00002817defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002818 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002819 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2820 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002821defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002822 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002823 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2824 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002825
Evan Chenge253c952009-07-07 20:39:03 +00002826// Conditional moves
2827// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002828// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002829let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002830def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2831 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002832 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002833 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002834 RegConstraint<"$false = $Rd">;
2835
2836let isMoveImm = 1 in
2837def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2838 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002839 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002840[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2841 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002842
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002843// FIXME: Pseudo-ize these. For now, just mark codegen only.
2844let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002845let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002846def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002847 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002848 "movw", "\t$Rd, $imm", []>,
2849 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002850 let Inst{31-27} = 0b11110;
2851 let Inst{25} = 1;
2852 let Inst{24-21} = 0b0010;
2853 let Inst{20} = 0; // The S bit.
2854 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002855
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002856 bits<4> Rd;
2857 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002858
Jim Grosbach86386922010-12-08 22:10:43 +00002859 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002860 let Inst{19-16} = imm{15-12};
2861 let Inst{26} = imm{11};
2862 let Inst{14-12} = imm{10-8};
2863 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002864}
2865
Evan Chengc4af4632010-11-17 20:13:28 +00002866let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002867def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2868 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002869 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002870
Evan Chengc4af4632010-11-17 20:13:28 +00002871let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002872def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2873 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2874[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002875 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002876 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002877 let Inst{31-27} = 0b11110;
2878 let Inst{25} = 0;
2879 let Inst{24-21} = 0b0011;
2880 let Inst{20} = 0; // The S bit.
2881 let Inst{19-16} = 0b1111; // Rn
2882 let Inst{15} = 0;
2883}
2884
Johnny Chend68e1192009-12-15 17:24:14 +00002885class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2886 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002887 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002888 let Inst{31-27} = 0b11101;
2889 let Inst{26-25} = 0b01;
2890 let Inst{24-21} = 0b0010;
2891 let Inst{20} = 0; // The S bit.
2892 let Inst{19-16} = 0b1111; // Rn
2893 let Inst{5-4} = opcod; // Shift type.
2894}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002895def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2896 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2897 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2898 RegConstraint<"$false = $Rd">;
2899def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2900 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2901 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2902 RegConstraint<"$false = $Rd">;
2903def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2904 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2905 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2906 RegConstraint<"$false = $Rd">;
2907def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2908 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2909 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2910 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002911} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002912} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002913
David Goodwin5e47a9a2009-06-30 18:04:13 +00002914//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002915// Atomic operations intrinsics
2916//
2917
2918// memory barriers protect the atomic sequences
2919let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002920def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2921 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2922 Requires<[IsThumb, HasDB]> {
2923 bits<4> opt;
2924 let Inst{31-4} = 0xf3bf8f5;
2925 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002926}
2927}
2928
Bob Wilsonf74a4292010-10-30 00:54:37 +00002929def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00002930 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00002931 Requires<[IsThumb, HasDB]> {
2932 bits<4> opt;
2933 let Inst{31-4} = 0xf3bf8f4;
2934 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002935}
2936
Jim Grosbachaa833e52011-09-06 22:53:27 +00002937def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2938 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00002939 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00002940 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00002941 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00002942 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002943}
2944
Owen Anderson16884412011-07-13 23:22:26 +00002945class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002946 InstrItinClass itin, string opc, string asm, string cstr,
2947 list<dag> pattern, bits<4> rt2 = 0b1111>
2948 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2949 let Inst{31-27} = 0b11101;
2950 let Inst{26-20} = 0b0001101;
2951 let Inst{11-8} = rt2;
2952 let Inst{7-6} = 0b01;
2953 let Inst{5-4} = opcod;
2954 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002955
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002956 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002957 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002958 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002959 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002960}
Owen Anderson16884412011-07-13 23:22:26 +00002961class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002962 InstrItinClass itin, string opc, string asm, string cstr,
2963 list<dag> pattern, bits<4> rt2 = 0b1111>
2964 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2965 let Inst{31-27} = 0b11101;
2966 let Inst{26-20} = 0b0001100;
2967 let Inst{11-8} = rt2;
2968 let Inst{7-6} = 0b01;
2969 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002970
Owen Anderson91a7c592010-11-19 00:28:38 +00002971 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002972 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002973 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002974 let Inst{3-0} = Rd;
2975 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002976 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002977}
2978
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002979let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00002980def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002981 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002982 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002983def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002984 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002985 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002986def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002987 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002988 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00002989 bits<4> Rt;
2990 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00002991 let Inst{31-27} = 0b11101;
2992 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002993 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00002994 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002995 let Inst{11-8} = 0b1111;
2996 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002997}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002998let hasExtraDefRegAllocReq = 1 in
2999def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003000 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003001 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003002 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003003 [], {?, ?, ?, ?}> {
3004 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003005 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003006}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003007}
3008
Owen Anderson91a7c592010-11-19 00:28:38 +00003009let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003010def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003011 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003012 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003013 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3014def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003015 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003016 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003017 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003018def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3019 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003020 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003021 "strex", "\t$Rd, $Rt, $addr", "",
3022 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003023 bits<4> Rd;
3024 bits<4> Rt;
3025 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003026 let Inst{31-27} = 0b11101;
3027 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003028 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003029 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003030 let Inst{11-8} = Rd;
3031 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003032}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003033}
3034
3035let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00003036def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003037 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003038 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003039 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003040 {?, ?, ?, ?}> {
3041 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003042 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003043}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003044
Jim Grosbachad2dad92011-09-06 20:27:04 +00003045def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003046 Requires<[IsThumb2, HasV7]> {
3047 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003048 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003049 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003050 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003051 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003052 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003053 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003054}
3055
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003056//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003057// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003058// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003059// address and save #0 in R0 for the non-longjmp case.
3060// Since by its nature we may be coming from some other function to get
3061// here, and we're using the stack frame for the containing function to
3062// save/restore registers, we can't keep anything live in regs across
3063// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003064// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003065// except for our own input by listing the relevant registers in Defs. By
3066// doing so, we also cause the prologue/epilogue code to actively preserve
3067// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003068// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003069let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003070 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003071 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
3072 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003073 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003074 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003075 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003076 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003077}
3078
Bob Wilsonec80e262010-04-09 20:41:18 +00003079let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003080 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00003081 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003082 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003083 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003084 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003085 Requires<[IsThumb2, NoVFP]>;
3086}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003087
3088
3089//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003090// Control-Flow Instructions
3091//
3092
Evan Chengc50a1cb2009-07-09 22:58:39 +00003093// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003094// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003095let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003096 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003097def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003098 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003099 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003100 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003101 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003102
David Goodwin5e47a9a2009-06-30 18:04:13 +00003103let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3104let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003105def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3106 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003107 [(br bb:$target)]> {
3108 let Inst{31-27} = 0b11110;
3109 let Inst{15-14} = 0b10;
3110 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003111
3112 bits<20> target;
3113 let Inst{26} = target{19};
3114 let Inst{11} = target{18};
3115 let Inst{13} = target{17};
3116 let Inst{21-16} = target{16-11};
3117 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003118}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003119
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003120let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003121def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003122 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003123 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003124 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003125
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003126// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003127def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003128 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003129
Jim Grosbachd4811102010-12-15 19:03:16 +00003130def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003131 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003132
Jim Grosbach7f739be2011-09-19 22:21:13 +00003133def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3134 "tbb", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003135 bits<4> Rn;
3136 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003137 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003138 let Inst{19-16} = Rn;
3139 let Inst{15-5} = 0b11110000000;
3140 let Inst{4} = 0; // B form
3141 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003142
3143 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chend68e1192009-12-15 17:24:14 +00003144}
Evan Cheng5657c012009-07-29 02:18:14 +00003145
Jim Grosbach7f739be2011-09-19 22:21:13 +00003146def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3147 "tbh", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003148 bits<4> Rn;
3149 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003150 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003151 let Inst{19-16} = Rn;
3152 let Inst{15-5} = 0b11110000000;
3153 let Inst{4} = 1; // H form
3154 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003155
3156 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chen93042d12010-03-02 18:14:57 +00003157}
Evan Cheng5657c012009-07-29 02:18:14 +00003158} // isNotDuplicable, isIndirectBranch
3159
David Goodwinc9a59b52009-06-30 19:50:22 +00003160} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003161
3162// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003163// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003164let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003165def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003166 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003167 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3168 let Inst{31-27} = 0b11110;
3169 let Inst{15-14} = 0b10;
3170 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003171
Owen Andersonfb20d892010-12-09 00:27:41 +00003172 bits<4> p;
3173 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003174
Owen Andersonfb20d892010-12-09 00:27:41 +00003175 bits<21> target;
3176 let Inst{26} = target{20};
3177 let Inst{11} = target{19};
3178 let Inst{13} = target{18};
3179 let Inst{21-16} = target{17-12};
3180 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003181
3182 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003183}
Evan Chengf49810c2009-06-23 17:48:47 +00003184
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003185// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3186// it goes here.
3187let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3188 // Darwin version.
3189 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3190 Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003191 def tTAILJMPd: tPseudoExpand<(outs),
3192 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003193 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003194 (t2B uncondbrtarget:$dst, pred:$p)>,
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003195 Requires<[IsThumb2, IsDarwin]>;
3196}
Evan Cheng06e16582009-07-10 01:54:42 +00003197
3198// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003199let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003200def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003201 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003202 "it$mask\t$cc", "", []> {
3203 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003204 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003205 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003206
3207 bits<4> cc;
3208 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003209 let Inst{7-4} = cc;
3210 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003211
3212 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003213}
Evan Cheng06e16582009-07-10 01:54:42 +00003214
Johnny Chence6275f2010-02-25 19:05:29 +00003215// Branch and Exchange Jazelle -- for disassembly only
3216// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003217def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3218 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003219 let Inst{31-27} = 0b11110;
3220 let Inst{26} = 0;
3221 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003222 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003223 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003224}
3225
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003226// Compare and branch on zero / non-zero
3227let isBranch = 1, isTerminator = 1 in {
3228 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3229 "cbz\t$Rn, $target", []>,
3230 T1Misc<{0,0,?,1,?,?,?}>,
3231 Requires<[IsThumb2]> {
3232 // A8.6.27
3233 bits<6> target;
3234 bits<3> Rn;
3235 let Inst{9} = target{5};
3236 let Inst{7-3} = target{4-0};
3237 let Inst{2-0} = Rn;
3238 }
3239
3240 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3241 "cbnz\t$Rn, $target", []>,
3242 T1Misc<{1,0,?,1,?,?,?}>,
3243 Requires<[IsThumb2]> {
3244 // A8.6.27
3245 bits<6> target;
3246 bits<3> Rn;
3247 let Inst{9} = target{5};
3248 let Inst{7-3} = target{4-0};
3249 let Inst{2-0} = Rn;
3250 }
3251}
3252
3253
Jim Grosbach32f36892011-09-19 23:38:34 +00003254// Change Processor State is a system instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003255// FIXME: Since the asm parser has currently no clean way to handle optional
3256// operands, create 3 versions of the same instruction. Once there's a clean
3257// framework to represent optional operands, change this behavior.
3258class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
Jim Grosbach32f36892011-09-19 23:38:34 +00003259 !strconcat("cps", asm_op), []> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003260 bits<2> imod;
3261 bits<3> iflags;
3262 bits<5> mode;
3263 bit M;
3264
Johnny Chen93042d12010-03-02 18:14:57 +00003265 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003266 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003267 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003268 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003269 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003270 let Inst{12} = 0;
3271 let Inst{10-9} = imod;
3272 let Inst{8} = M;
3273 let Inst{7-5} = iflags;
3274 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003275 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003276}
3277
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003278let M = 1 in
3279 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3280 "$imod.w\t$iflags, $mode">;
3281let mode = 0, M = 0 in
3282 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3283 "$imod.w\t$iflags">;
3284let imod = 0, iflags = 0, M = 1 in
Jim Grosbach0efe2132011-09-19 23:58:31 +00003285 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003286
Johnny Chen0f7866e2010-03-03 02:09:43 +00003287// A6.3.4 Branches and miscellaneous control
3288// Table A6-14 Change Processor State, and hint instructions
Johnny Chen0f7866e2010-03-03 02:09:43 +00003289class T2I_hint<bits<8> op7_0, string opc, string asm>
Jim Grosbach32f36892011-09-19 23:38:34 +00003290 : T2I<(outs), (ins), NoItinerary, opc, asm, []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003291 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003292 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003293 let Inst{15-14} = 0b10;
3294 let Inst{12} = 0;
3295 let Inst{10-8} = 0b000;
3296 let Inst{7-0} = op7_0;
3297}
3298
3299def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3300def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3301def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3302def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3303def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3304
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003305def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003306 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003307 let Inst{31-20} = 0b111100111010;
3308 let Inst{19-16} = 0b1111;
3309 let Inst{15-8} = 0b10000000;
3310 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003311 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003312}
3313
Jim Grosbach32f36892011-09-19 23:38:34 +00003314// Secure Monitor Call is a system instruction.
Johnny Chen6341c5a2010-02-25 20:25:24 +00003315// Option = Inst{19-16}
Jim Grosbach32f36892011-09-19 23:38:34 +00003316def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", []> {
Johnny Chen6341c5a2010-02-25 20:25:24 +00003317 let Inst{31-27} = 0b11110;
3318 let Inst{26-20} = 0b1111111;
3319 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003320
Owen Andersond18a9c92010-11-29 19:22:08 +00003321 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003322 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003323}
3324
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003325class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3326 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003327 : T2I<oops, iops, itin, opc, asm, pattern> {
3328 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003329 let Inst{31-25} = 0b1110100;
3330 let Inst{24-23} = Op;
3331 let Inst{22} = 0;
3332 let Inst{21} = W;
3333 let Inst{20-16} = 0b01101;
3334 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003335 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003336}
3337
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003338// Store Return State is a system instruction.
3339def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3340 "srsdb", "\tsp!, $mode", []>;
3341def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3342 "srsdb","\tsp, $mode", []>;
3343def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3344 "srsia","\tsp!, $mode", []>;
3345def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3346 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003347
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003348// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003349class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003350 string opc, string asm, list<dag> pattern>
3351 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003352 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003353
Owen Andersond18a9c92010-11-29 19:22:08 +00003354 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003355 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003356 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003357}
3358
Owen Anderson5404c2b2010-11-29 20:38:48 +00003359def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003360 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003361 [/* For disassembly only; pattern left blank */]>;
3362def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003363 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003364 [/* For disassembly only; pattern left blank */]>;
3365def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003366 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003367 [/* For disassembly only; pattern left blank */]>;
3368def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003369 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003370 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003371
Evan Chengf49810c2009-06-23 17:48:47 +00003372//===----------------------------------------------------------------------===//
3373// Non-Instruction Patterns
3374//
3375
Evan Cheng5adb66a2009-09-28 09:14:39 +00003376// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003377// This is a single pseudo instruction to make it re-materializable.
3378// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003379let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003380def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003381 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003382 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003383
Evan Cheng53519f02011-01-21 18:55:51 +00003384// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003385// It also makes it possible to rematerialize the instructions.
3386// FIXME: Remove this when we can do generalized remat and when machine licm
3387// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003388let isReMaterializable = 1 in {
3389def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3390 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003391 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3392 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003393
Evan Cheng53519f02011-01-21 18:55:51 +00003394def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3395 IIC_iMOVix2,
3396 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3397 Requires<[IsThumb2, UseMovt]>;
3398}
3399
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003400// ConstantPool, GlobalAddress, and JumpTable
3401def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3402 Requires<[IsThumb2, DontUseMovt]>;
3403def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3404def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3405 Requires<[IsThumb2, UseMovt]>;
3406
3407def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3408 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3409
Evan Chengb9803a82009-11-06 23:52:48 +00003410// Pseudo instruction that combines ldr from constpool and add pc. This should
3411// be expanded into two instructions late to allow if-conversion and
3412// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003413let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003414def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003415 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003416 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003417 imm:$cp))]>,
3418 Requires<[IsThumb2]>;
Owen Anderson8a83f712011-09-07 21:10:42 +00003419//===----------------------------------------------------------------------===//
3420// Coprocessor load/store -- for disassembly only
3421//
3422class T2CI<dag oops, dag iops, string opc, string asm>
3423 : T2I<oops, iops, NoItinerary, opc, asm, []> {
3424 let Inst{27-25} = 0b110;
3425}
3426
3427multiclass T2LdStCop<bits<4> op31_28, bit load, string opc> {
3428 def _OFFSET : T2CI<(outs),
3429 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3430 opc, "\tp$cop, cr$CRd, $addr"> {
3431 let Inst{31-28} = op31_28;
3432 let Inst{24} = 1; // P = 1
3433 let Inst{21} = 0; // W = 0
3434 let Inst{22} = 0; // D = 0
3435 let Inst{20} = load;
3436 let DecoderMethod = "DecodeCopMemInstruction";
3437 }
3438
3439 def _PRE : T2CI<(outs),
3440 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3441 opc, "\tp$cop, cr$CRd, $addr!"> {
3442 let Inst{31-28} = op31_28;
3443 let Inst{24} = 1; // P = 1
3444 let Inst{21} = 1; // W = 1
3445 let Inst{22} = 0; // D = 0
3446 let Inst{20} = load;
3447 let DecoderMethod = "DecodeCopMemInstruction";
3448 }
3449
3450 def _POST : T2CI<(outs),
3451 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3452 opc, "\tp$cop, cr$CRd, $addr"> {
3453 let Inst{31-28} = op31_28;
3454 let Inst{24} = 0; // P = 0
3455 let Inst{21} = 1; // W = 1
3456 let Inst{22} = 0; // D = 0
3457 let Inst{20} = load;
3458 let DecoderMethod = "DecodeCopMemInstruction";
3459 }
3460
3461 def _OPTION : T2CI<(outs),
3462 (ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3463 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3464 let Inst{31-28} = op31_28;
3465 let Inst{24} = 0; // P = 0
3466 let Inst{23} = 1; // U = 1
3467 let Inst{21} = 0; // W = 0
3468 let Inst{22} = 0; // D = 0
3469 let Inst{20} = load;
3470 let DecoderMethod = "DecodeCopMemInstruction";
3471 }
3472
3473 def L_OFFSET : T2CI<(outs),
3474 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3475 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
3476 let Inst{31-28} = op31_28;
3477 let Inst{24} = 1; // P = 1
3478 let Inst{21} = 0; // W = 0
3479 let Inst{22} = 1; // D = 1
3480 let Inst{20} = load;
3481 let DecoderMethod = "DecodeCopMemInstruction";
3482 }
3483
3484 def L_PRE : T2CI<(outs),
3485 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3486 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
3487 let Inst{31-28} = op31_28;
3488 let Inst{24} = 1; // P = 1
3489 let Inst{21} = 1; // W = 1
3490 let Inst{22} = 1; // D = 1
3491 let Inst{20} = load;
3492 let DecoderMethod = "DecodeCopMemInstruction";
3493 }
3494
3495 def L_POST : T2CI<(outs),
3496 (ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
3497 postidx_imm8s4:$offset),
3498 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr, $offset"> {
3499 let Inst{31-28} = op31_28;
3500 let Inst{24} = 0; // P = 0
3501 let Inst{21} = 1; // W = 1
3502 let Inst{22} = 1; // D = 1
3503 let Inst{20} = load;
3504 let DecoderMethod = "DecodeCopMemInstruction";
3505 }
3506
3507 def L_OPTION : T2CI<(outs),
3508 (ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3509 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3510 let Inst{31-28} = op31_28;
3511 let Inst{24} = 0; // P = 0
3512 let Inst{23} = 1; // U = 1
3513 let Inst{21} = 0; // W = 0
3514 let Inst{22} = 1; // D = 1
3515 let Inst{20} = load;
3516 let DecoderMethod = "DecodeCopMemInstruction";
3517 }
3518}
3519
3520defm t2LDC : T2LdStCop<0b1111, 1, "ldc">;
3521defm t2STC : T2LdStCop<0b1111, 0, "stc">;
3522
Johnny Chen23336552010-02-25 18:46:43 +00003523
3524//===----------------------------------------------------------------------===//
3525// Move between special register and ARM core register -- for disassembly only
3526//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003527// Move to ARM core register from Special Register
3528def t2MRS : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003529 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003530 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003531 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003532 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003533}
3534
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003535def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS GPR:$Rd, pred:$p)>;
3536
3537def t2MRSsys:T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []> {
3538 bits<4> Rd;
3539 let Inst{31-12} = 0b11110011111111111000;
3540 let Inst{11-8} = Rd;
3541 let Inst{7-0} = 0b0000;
3542}
Johnny Chen23336552010-02-25 18:46:43 +00003543
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003544// Move from ARM core register to Special Register
3545//
3546// No need to have both system and application versions, the encodings are the
3547// same and the assembly parser has no way to distinguish between them. The mask
3548// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3549// the mask with the fields to be accessed in the special register.
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003550def t2MSR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3551 NoItinerary, "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003552 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003553 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003554 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003555 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003556 let Inst{19-16} = Rn;
3557 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003558 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003559 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003560}
3561
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003562//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003563// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003564//
3565
Jim Grosbache35c5e02011-07-13 21:35:10 +00003566class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3567 list<dag> pattern>
3568 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003569 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003570 pattern> {
3571 let Inst{27-24} = 0b1110;
3572 let Inst{20} = direction;
3573 let Inst{4} = 1;
3574
3575 bits<4> Rt;
3576 bits<4> cop;
3577 bits<3> opc1;
3578 bits<3> opc2;
3579 bits<4> CRm;
3580 bits<4> CRn;
3581
3582 let Inst{15-12} = Rt;
3583 let Inst{11-8} = cop;
3584 let Inst{23-21} = opc1;
3585 let Inst{7-5} = opc2;
3586 let Inst{3-0} = CRm;
3587 let Inst{19-16} = CRn;
3588}
3589
Jim Grosbache35c5e02011-07-13 21:35:10 +00003590class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3591 list<dag> pattern = []>
3592 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003593 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003594 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3595 let Inst{27-24} = 0b1100;
3596 let Inst{23-21} = 0b010;
3597 let Inst{20} = direction;
3598
3599 bits<4> Rt;
3600 bits<4> Rt2;
3601 bits<4> cop;
3602 bits<4> opc1;
3603 bits<4> CRm;
3604
3605 let Inst{15-12} = Rt;
3606 let Inst{19-16} = Rt2;
3607 let Inst{11-8} = cop;
3608 let Inst{7-4} = opc1;
3609 let Inst{3-0} = CRm;
3610}
3611
3612/* from ARM core register to coprocessor */
3613def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003614 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003615 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3616 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003617 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3618 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003619def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003620 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3621 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003622 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3623 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003624
3625/* from coprocessor to ARM core register */
3626def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003627 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3628 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003629
3630def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003631 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3632 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003633
Jim Grosbache35c5e02011-07-13 21:35:10 +00003634def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3635 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3636
3637def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003638 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3639
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003640
Jim Grosbache35c5e02011-07-13 21:35:10 +00003641/* from ARM core register to coprocessor */
3642def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3643 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3644 imm:$CRm)]>;
3645def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003646 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3647 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003648/* from coprocessor to ARM core register */
3649def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3650
3651def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003652
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003653//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003654// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003655//
3656
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003657def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003658 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003659 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3660 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3661 imm:$CRm, imm:$opc2)]> {
3662 let Inst{27-24} = 0b1110;
3663
3664 bits<4> opc1;
3665 bits<4> CRn;
3666 bits<4> CRd;
3667 bits<4> cop;
3668 bits<3> opc2;
3669 bits<4> CRm;
3670
3671 let Inst{3-0} = CRm;
3672 let Inst{4} = 0;
3673 let Inst{7-5} = opc2;
3674 let Inst{11-8} = cop;
3675 let Inst{15-12} = CRd;
3676 let Inst{19-16} = CRn;
3677 let Inst{23-20} = opc1;
3678}
3679
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003680def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003681 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003682 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003683 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3684 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003685 let Inst{27-24} = 0b1110;
3686
3687 bits<4> opc1;
3688 bits<4> CRn;
3689 bits<4> CRd;
3690 bits<4> cop;
3691 bits<3> opc2;
3692 bits<4> CRm;
3693
3694 let Inst{3-0} = CRm;
3695 let Inst{4} = 0;
3696 let Inst{7-5} = opc2;
3697 let Inst{11-8} = cop;
3698 let Inst{15-12} = CRd;
3699 let Inst{19-16} = CRn;
3700 let Inst{23-20} = opc1;
3701}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003702
3703
3704
3705//===----------------------------------------------------------------------===//
3706// Non-Instruction Patterns
3707//
3708
3709// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003710let AddedComplexity = 16 in {
3711def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003712 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003713def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003714 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003715def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3716 Requires<[HasT2ExtractPack, IsThumb2]>;
3717def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3718 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3719 Requires<[HasT2ExtractPack, IsThumb2]>;
3720def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3721 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3722 Requires<[HasT2ExtractPack, IsThumb2]>;
3723}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003724
Jim Grosbach70327412011-07-27 17:48:13 +00003725def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003726 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003727def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003728 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003729def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3730 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3731 Requires<[HasT2ExtractPack, IsThumb2]>;
3732def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3733 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3734 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003735
3736// Atomic load/store patterns
3737def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3738 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003739def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3740 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003741def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3742 (t2LDRBs t2addrmode_so_reg:$addr)>;
3743def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3744 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003745def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3746 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003747def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3748 (t2LDRHs t2addrmode_so_reg:$addr)>;
3749def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3750 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003751def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3752 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003753def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3754 (t2LDRs t2addrmode_so_reg:$addr)>;
3755def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3756 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003757def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3758 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003759def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3760 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3761def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3762 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003763def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3764 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003765def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3766 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3767def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3768 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003769def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3770 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003771def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3772 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003773
3774
3775//===----------------------------------------------------------------------===//
3776// Assembler aliases
3777//
3778
3779// Aliases for ADC without the ".w" optional width specifier.
3780def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3781 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3782def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3783 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3784 pred:$p, cc_out:$s)>;
3785
3786// Aliases for SBC without the ".w" optional width specifier.
3787def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3788 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3789def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3790 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3791 pred:$p, cc_out:$s)>;
3792
Jim Grosbachf0851e52011-09-02 18:14:46 +00003793// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003794def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003795 (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003796def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003797 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3798def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
3799 (t2ADDrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3800def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
3801 (t2ADDrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3802 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003803
Jim Grosbachf67e8552011-09-16 22:58:42 +00003804// Aliases for SUB without the ".w" optional width specifier.
3805def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
3806 (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3807def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
3808 (t2SUBri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3809def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
3810 (t2SUBrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3811def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
3812 (t2SUBrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3813 pred:$p, cc_out:$s)>;
3814
Jim Grosbachef88a922011-09-06 21:44:58 +00003815// Alias for compares without the ".w" optional width specifier.
3816def : t2InstAlias<"cmn${p} $Rn, $Rm",
3817 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3818def : t2InstAlias<"teq${p} $Rn, $Rm",
3819 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3820def : t2InstAlias<"tst${p} $Rn, $Rm",
3821 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3822
Jim Grosbach06c1a512011-09-06 22:14:58 +00003823// Memory barriers
3824def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
3825def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003826def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003827
Jim Grosbach0811fe12011-09-09 19:42:40 +00003828// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
3829// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00003830def : t2InstAlias<"ldr${p} $Rt, $addr",
3831 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3832def : t2InstAlias<"ldrb${p} $Rt, $addr",
3833 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3834def : t2InstAlias<"ldrh${p} $Rt, $addr",
3835 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003836def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3837 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3838def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3839 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3840
Jim Grosbachab899c12011-09-07 23:10:15 +00003841def : t2InstAlias<"ldr${p} $Rt, $addr",
3842 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3843def : t2InstAlias<"ldrb${p} $Rt, $addr",
3844 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3845def : t2InstAlias<"ldrh${p} $Rt, $addr",
3846 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003847def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3848 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3849def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3850 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00003851
3852// Alias for MVN without the ".w" optional width specifier.
3853def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
3854 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
3855def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
3856 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00003857
3858// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
3859// shift amount is zero (i.e., unspecified).
3860def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
3861 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3862 Requires<[HasT2ExtractPack, IsThumb2]>;
3863def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
3864 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3865 Requires<[HasT2ExtractPack, IsThumb2]>;
3866
Jim Grosbach57b21e42011-09-15 15:55:04 +00003867// PUSH/POP aliases for STM/LDM
3868def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3869def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3870def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3871def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3872
Jim Grosbach689b86e2011-09-15 19:46:13 +00003873// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00003874def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00003875def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
3876def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00003877
3878
3879// Alias for RSB without the ".w" optional width specifier, and with optional
3880// implied destination register.
3881def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
3882 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3883def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
3884 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3885def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
3886 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3887def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
3888 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
3889 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00003890
3891// SSAT/USAT optional shift operand.
3892def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
3893 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
3894def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
3895 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
3896
Jim Grosbach8213c962011-09-16 20:50:13 +00003897// STM w/o the .w suffix.
3898def : t2InstAlias<"stm${p} $Rn, $regs",
3899 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00003900
3901// Alias for STR, STRB, and STRH without the ".w" optional
3902// width specifier.
3903def : t2InstAlias<"str${p} $Rt, $addr",
3904 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3905def : t2InstAlias<"strb${p} $Rt, $addr",
3906 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3907def : t2InstAlias<"strh${p} $Rt, $addr",
3908 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3909
3910def : t2InstAlias<"str${p} $Rt, $addr",
3911 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3912def : t2InstAlias<"strb${p} $Rt, $addr",
3913 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3914def : t2InstAlias<"strh${p} $Rt, $addr",
3915 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00003916
3917// Extend instruction optional rotate operand.
3918def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
3919 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3920def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
3921 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3922def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
3923 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach326efe52011-09-19 20:29:33 +00003924def : t2InstAlias<"sxtb${p} $Rd, $Rm",
3925 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3926def : t2InstAlias<"sxtb16${p} $Rd, $Rm",
3927 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3928def : t2InstAlias<"sxth${p} $Rd, $Rm",
3929 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3930
Jim Grosbach50f1c372011-09-20 00:46:54 +00003931def : t2InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
3932 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3933def : t2InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
3934 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3935def : t2InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
3936 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3937def : t2InstAlias<"uxtb${p} $Rd, $Rm",
3938 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3939def : t2InstAlias<"uxtb16${p} $Rd, $Rm",
3940 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3941def : t2InstAlias<"uxth${p} $Rd, $Rm",
3942 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
3943
Jim Grosbach326efe52011-09-19 20:29:33 +00003944// Extend instruction w/o the ".w" optional width specifier.
Jim Grosbach50f1c372011-09-20 00:46:54 +00003945def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
3946 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
3947def : t2InstAlias<"uxtb16${p} $Rd, $Rm$rot",
3948 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
3949def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
3950 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
3951
Jim Grosbach326efe52011-09-19 20:29:33 +00003952def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
3953 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
3954def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot",
3955 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
3956def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
3957 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;