blob: 3b50d2d691d7e53c56b777c6069a9b746d3c3ebe [file] [log] [blame]
Anton Korobeynikov4403b932009-07-16 13:27:25 +00001//===- SystemZInstrInfo.h - SystemZ Instruction Information -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the SystemZ implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_TARGET_SYSTEMZINSTRINFO_H
15#define LLVM_TARGET_SYSTEMZINSTRINFO_H
16
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +000017#include "SystemZ.h"
Anton Korobeynikov4403b932009-07-16 13:27:25 +000018#include "SystemZRegisterInfo.h"
Anton Korobeynikovef5deca2009-07-16 13:51:12 +000019#include "llvm/ADT/IndexedMap.h"
20#include "llvm/Target/TargetInstrInfo.h"
Anton Korobeynikov4403b932009-07-16 13:27:25 +000021
22namespace llvm {
23
24class SystemZTargetMachine;
25
Anton Korobeynikov6fe326c2009-07-16 14:16:05 +000026/// SystemZII - This namespace holds all of the target specific flags that
27/// instruction info tracks.
28///
29namespace SystemZII {
30 enum {
31 //===------------------------------------------------------------------===//
32 // SystemZ Specific MachineOperand flags.
33
34 MO_NO_FLAG = 0,
35
36 /// MO_GOTENT - On a symbol operand this indicates that the immediate is
37 /// the offset to the location of the symbol name from the base of the GOT.
38 ///
39 /// SYMBOL_LABEL @GOTENT
40 MO_GOTENT = 1,
41
42 /// MO_PLT - On a symbol operand this indicates that the immediate is
43 /// offset to the PLT entry of symbol name from the current code location.
44 ///
45 /// SYMBOL_LABEL @PLT
46 MO_PLT = 2
47 };
48}
49
Anton Korobeynikov4403b932009-07-16 13:27:25 +000050class SystemZInstrInfo : public TargetInstrInfoImpl {
51 const SystemZRegisterInfo RI;
52 SystemZTargetMachine &TM;
Anton Korobeynikovef5deca2009-07-16 13:51:12 +000053 IndexedMap<unsigned> RegSpillOffsets;
Anton Korobeynikov4403b932009-07-16 13:27:25 +000054public:
55 explicit SystemZInstrInfo(SystemZTargetMachine &TM);
56
57 /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As
58 /// such, whenever a client has an instance of instruction info, it should
59 /// always be able to get register info as well (through this method).
60 ///
Anton Korobeynikov656ac6f2009-07-16 13:51:53 +000061 virtual const SystemZRegisterInfo &getRegisterInfo() const { return RI; }
Anton Korobeynikov4403b932009-07-16 13:27:25 +000062
63 bool copyRegToReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
64 unsigned DestReg, unsigned SrcReg,
65 const TargetRegisterClass *DestRC,
Dan Gohman34dcc6f2010-05-06 20:33:48 +000066 const TargetRegisterClass *SrcRC,
67 DebugLoc DL) const;
Anton Korobeynikov4403b932009-07-16 13:27:25 +000068
69 bool isMoveInstr(const MachineInstr& MI,
70 unsigned &SrcReg, unsigned &DstReg,
71 unsigned &SrcSubIdx, unsigned &DstSubIdx) const;
Anton Korobeynikov27bf6772009-07-16 14:32:41 +000072 unsigned isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const;
73 unsigned isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const;
Anton Korobeynikov4403b932009-07-16 13:27:25 +000074
75 virtual void storeRegToStackSlot(MachineBasicBlock &MBB,
76 MachineBasicBlock::iterator MI,
77 unsigned SrcReg, bool isKill,
78 int FrameIndex,
Evan Cheng746ad692010-05-06 19:06:44 +000079 const TargetRegisterClass *RC,
80 const TargetRegisterInfo *TRI) const;
Anton Korobeynikov4403b932009-07-16 13:27:25 +000081 virtual void loadRegFromStackSlot(MachineBasicBlock &MBB,
82 MachineBasicBlock::iterator MI,
83 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +000084 const TargetRegisterClass *RC,
85 const TargetRegisterInfo *TRI) const;
Anton Korobeynikov4403b932009-07-16 13:27:25 +000086
87 virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB,
88 MachineBasicBlock::iterator MI,
Evan Cheng2457f2c2010-05-22 01:47:14 +000089 const std::vector<CalleeSavedInfo> &CSI,
90 const TargetRegisterInfo *TRI) const;
Anton Korobeynikov4403b932009-07-16 13:27:25 +000091 virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
92 MachineBasicBlock::iterator MI,
Evan Cheng2457f2c2010-05-22 01:47:14 +000093 const std::vector<CalleeSavedInfo> &CSI,
94 const TargetRegisterInfo *TRI) const;
Anton Korobeynikov4403b932009-07-16 13:27:25 +000095
Anton Korobeynikovae46db82009-07-16 14:32:19 +000096 bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const;
Anton Korobeynikovae46db82009-07-16 14:32:19 +000097 virtual bool isUnpredicatedTerminator(const MachineInstr *MI) const;
98 virtual bool AnalyzeBranch(MachineBasicBlock &MBB,
99 MachineBasicBlock *&TBB,
100 MachineBasicBlock *&FBB,
101 SmallVectorImpl<MachineOperand> &Cond,
102 bool AllowModify) const;
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000103 virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
104 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +0000105 const SmallVectorImpl<MachineOperand> &Cond,
106 DebugLoc DL) const;
Anton Korobeynikovae46db82009-07-16 14:32:19 +0000107 virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const;
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000108
Anton Korobeynikovae46db82009-07-16 14:32:19 +0000109 SystemZCC::CondCodes getOppositeCondition(SystemZCC::CondCodes CC) const;
110 SystemZCC::CondCodes getCondFromBranchOpc(unsigned Opc) const;
Anton Korobeynikov7d1e39b2009-07-16 13:52:51 +0000111 const TargetInstrDesc& getBrCond(SystemZCC::CondCodes CC) const;
Anton Korobeynikov5a11e022009-07-16 14:09:56 +0000112 const TargetInstrDesc& getLongDispOpc(unsigned Opc) const;
Anton Korobeynikov9de28482009-07-16 14:33:52 +0000113
114 const TargetInstrDesc& getMemoryInstr(unsigned Opc, int64_t Offset = 0) const {
115 if (Offset < 0 || Offset >= 4096)
116 return getLongDispOpc(Opc);
117 else
118 return get(Opc);
119 }
Anton Korobeynikov4403b932009-07-16 13:27:25 +0000120};
121
122}
123
124#endif