blob: 32bbfbf63979d5e3a933045b1ae2c3e68a9aee84 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
27def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
28
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000029def SDT_PPCvperm : SDTypeProfile<1, 3, [
30 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
31]>;
32
Chris Lattner51269842006-03-01 05:50:56 +000033//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000034// PowerPC specific DAG Nodes.
35//
36
37def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
38def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
39def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000040def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000041
Chris Lattner9c73f092005-10-25 20:55:47 +000042def PPCfsel : SDNode<"PPCISD::FSEL",
43 // Type constraint for fsel.
44 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
45 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000046
Nate Begeman993aeb22005-12-13 22:55:22 +000047def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
48def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
49def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
50def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000051
Chris Lattnerb2177b92006-03-19 06:55:52 +000052def PPClve_x : SDNode<"PPCISD::LVE_X", SDTLoad, [SDNPHasChain]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000053def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000054
Chris Lattner4172b102005-12-06 02:10:38 +000055// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
56// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000057def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
58def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
59def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
60
Chris Lattner937a79d2005-12-04 19:01:59 +000061// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000062def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
63def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
64
Evan Cheng6da8d992006-01-09 18:28:21 +000065def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
66 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000067
Chris Lattner47f01f12005-09-08 19:50:41 +000068//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000069// PowerPC specific transformation functions and pattern fragments.
70//
Nate Begeman8d948322005-10-19 01:12:32 +000071
Nate Begeman2d5aff72005-10-19 18:42:01 +000072def SHL32 : SDNodeXForm<imm, [{
73 // Transformation function: 31 - imm
74 return getI32Imm(31 - N->getValue());
75}]>;
76
77def SHL64 : SDNodeXForm<imm, [{
78 // Transformation function: 63 - imm
79 return getI32Imm(63 - N->getValue());
80}]>;
81
82def SRL32 : SDNodeXForm<imm, [{
83 // Transformation function: 32 - imm
84 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
85}]>;
86
87def SRL64 : SDNodeXForm<imm, [{
88 // Transformation function: 64 - imm
89 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
90}]>;
91
Chris Lattner2eb25172005-09-09 00:39:56 +000092def LO16 : SDNodeXForm<imm, [{
93 // Transformation function: get the low 16 bits.
94 return getI32Imm((unsigned short)N->getValue());
95}]>;
96
97def HI16 : SDNodeXForm<imm, [{
98 // Transformation function: shift the immediate value down into the low bits.
99 return getI32Imm((unsigned)N->getValue() >> 16);
100}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000101
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000102def HA16 : SDNodeXForm<imm, [{
103 // Transformation function: shift the immediate value down into the low bits.
104 signed int Val = N->getValue();
105 return getI32Imm((Val - (signed short)Val) >> 16);
106}]>;
107
108
Chris Lattner3e63ead2005-09-08 17:33:10 +0000109def immSExt16 : PatLeaf<(imm), [{
110 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
111 // field. Used by instructions like 'addi'.
112 return (int)N->getValue() == (short)N->getValue();
113}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000114def immZExt16 : PatLeaf<(imm), [{
115 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
116 // field. Used by instructions like 'ori'.
117 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000118}], LO16>;
119
Chris Lattner3e63ead2005-09-08 17:33:10 +0000120def imm16Shifted : PatLeaf<(imm), [{
121 // imm16Shifted predicate - True if only bits in the top 16-bits of the
122 // immediate are set. Used by instructions like 'addis'.
123 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000124}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000125
126
Chris Lattner47f01f12005-09-08 19:50:41 +0000127//===----------------------------------------------------------------------===//
128// PowerPC Flag Definitions.
129
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000130class isPPC64 { bit PPC64 = 1; }
131class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000132class isDOT {
133 list<Register> Defs = [CR0];
134 bit RC = 1;
135}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000136
Chris Lattner47f01f12005-09-08 19:50:41 +0000137
138
139//===----------------------------------------------------------------------===//
140// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000141
Chris Lattner4345a4a2005-09-14 20:53:05 +0000142def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000143 let PrintMethod = "printU5ImmOperand";
144}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000145def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000146 let PrintMethod = "printU6ImmOperand";
147}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000148def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000149 let PrintMethod = "printS16ImmOperand";
150}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000151def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000152 let PrintMethod = "printU16ImmOperand";
153}
Chris Lattner841d12d2005-10-18 16:51:22 +0000154def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
155 let PrintMethod = "printS16X4ImmOperand";
156}
Chris Lattner1e484782005-12-04 18:42:54 +0000157def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000158 let PrintMethod = "printBranchOperand";
159}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000160def calltarget : Operand<i32> {
161 let PrintMethod = "printCallOperand";
162}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000163def aaddr : Operand<i32> {
164 let PrintMethod = "printAbsAddrOperand";
165}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000166def piclabel: Operand<i32> {
167 let PrintMethod = "printPICLabel";
168}
Nate Begemaned428532004-09-04 05:00:00 +0000169def symbolHi: Operand<i32> {
170 let PrintMethod = "printSymbolHi";
171}
172def symbolLo: Operand<i32> {
173 let PrintMethod = "printSymbolLo";
174}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000175def crbitm: Operand<i8> {
176 let PrintMethod = "printcrbitm";
177}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000178// Address operands
179def memri : Operand<i32> {
180 let PrintMethod = "printMemRegImm";
181 let NumMIOperands = 2;
182 let MIOperandInfo = (ops i32imm, GPRC);
183}
184def memrr : Operand<i32> {
185 let PrintMethod = "printMemRegReg";
186 let NumMIOperands = 2;
187 let MIOperandInfo = (ops GPRC, GPRC);
188}
189
Chris Lattnera613d262006-01-12 02:05:36 +0000190// Define PowerPC specific addressing mode.
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000191def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
192def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
193def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000194
Evan Cheng8c75ef92005-12-14 22:07:12 +0000195//===----------------------------------------------------------------------===//
196// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000197def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000198
Chris Lattner47f01f12005-09-08 19:50:41 +0000199//===----------------------------------------------------------------------===//
200// PowerPC Instruction Definitions.
201
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000202// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000203
Chris Lattner88d211f2006-03-12 09:13:49 +0000204let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000205def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
206 "; ADJCALLSTACKDOWN",
207 [(callseq_start imm:$amt)]>;
208def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
209 "; ADJCALLSTACKUP",
210 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000211
212def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
213 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000214}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000215def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
216 [(set GPRC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000217def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000218 [(set F8RC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000219def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000220 [(set F4RC:$rD, (undef))]>;
Chris Lattner528180e2006-03-19 06:10:09 +0000221def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
222 [(set VRRC:$rD, (v4f32 (undef)))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000223
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000224// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
225// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000226let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
227 PPC970_Single = 1 in {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000228 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000229 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000230 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000231 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000232 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000233 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000234}
235
Chris Lattner88d211f2006-03-12 09:13:49 +0000236let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000237 let isReturn = 1 in
238 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000239 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000240}
241
Chris Lattner7a823bd2005-02-15 20:26:49 +0000242let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000243 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
244 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000245
Chris Lattner88d211f2006-03-12 09:13:49 +0000246let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
247 noResults = 1, PPC970_Unit = 7 in {
Nate Begeman81e80972006-03-17 01:40:33 +0000248 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$true),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000249 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000250 def B : IForm<18, 0, 0, (ops target:$dst),
251 "b $dst", BrB,
252 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000253
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000254 // FIXME: 4*CR# needs to be added to the BI field!
255 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000256 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000257 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000258 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000259 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000260 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000261 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000262 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000263 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000264 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000265 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000266 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000267 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000268 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
269 "bun $crS, $block", BrB>;
270 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
271 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000272}
273
Chris Lattner88d211f2006-03-12 09:13:49 +0000274let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000275 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000276 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
277 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000278 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000279 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000280 CR0,CR1,CR5,CR6,CR7] in {
281 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000282 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
283 "bl $func", BrB, []>;
284 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
285 "bla $func", BrB, []>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000286 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
287 []>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000288}
289
Nate Begeman07aada82004-08-30 02:28:06 +0000290// D-Form instructions. Most instructions that perform an operation on a
291// register and an immediate are of this type.
292//
Chris Lattner88d211f2006-03-12 09:13:49 +0000293let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000294def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
295 "lbz $rD, $src", LdStGeneral,
296 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
297def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
298 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000299 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
300 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000301def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
302 "lhz $rD, $src", LdStGeneral,
303 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000304def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
305 "lwz $rD, $src", LdStGeneral,
306 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000307def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000308 "lwzu $rD, $disp($rA)", LdStGeneral,
309 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000310}
Chris Lattner88d211f2006-03-12 09:13:49 +0000311let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000312def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000313 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000314 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000315def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000316 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000317 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
318 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000319def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000320 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000321 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000322def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000323 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000324 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000325def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000326 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000327 [(set GPRC:$rD, (add GPRC:$rA,
328 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000329def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000330 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000331 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000332def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000333 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000334 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000335def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000336 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000337 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000338def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000339 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000340 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000341}
342let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000343def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
344 "stb $rS, $src", LdStGeneral,
345 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
346def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
347 "sth $rS, $src", LdStGeneral,
348 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
349def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
350 "stw $rS, $src", LdStGeneral,
351 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000352def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000353 "stwu $rS, $disp($rA)", LdStGeneral,
354 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000355}
Chris Lattner88d211f2006-03-12 09:13:49 +0000356let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000357def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000358 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000359 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
360 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000361def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000362 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000363 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
364 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000365def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000366 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000367 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000368def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000369 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000370 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000371def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000372 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000373 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000374def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000375 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000376 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000377def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
378 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000379def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000380 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000381def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000382 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000383def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000384 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000385def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000386 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000387def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000388 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000389def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000390 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000391}
392let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000393def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
394 "lfs $rD, $src", LdStLFDU,
395 [(set F4RC:$rD, (load iaddr:$src))]>;
396def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
397 "lfd $rD, $src", LdStLFD,
398 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000399}
Chris Lattner88d211f2006-03-12 09:13:49 +0000400let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000401def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
402 "stfs $rS, $dst", LdStUX,
403 [(store F4RC:$rS, iaddr:$dst)]>;
404def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
405 "stfd $rS, $dst", LdStUX,
406 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000407}
Nate Begemaned428532004-09-04 05:00:00 +0000408
409// DS-Form instructions. Load/Store instructions available in PPC-64
410//
Chris Lattner88d211f2006-03-12 09:13:49 +0000411let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000412def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000413 "lwa $rT, $DS($rA)", LdStLWA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000414 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner841d12d2005-10-18 16:51:22 +0000415def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000416 "ld $rT, $DS($rA)", LdStLD,
417 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000418}
Chris Lattner88d211f2006-03-12 09:13:49 +0000419let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000420def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000421 "std $rT, $DS($rA)", LdStSTD,
422 []>, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000423def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000424 "stdu $rT, $DS($rA)", LdStSTD,
425 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000426}
Nate Begemanc3306122004-08-21 05:56:39 +0000427
Nate Begeman07aada82004-08-30 02:28:06 +0000428// X-Form instructions. Most instructions that perform an operation on a
429// register and another register are of this type.
430//
Chris Lattner88d211f2006-03-12 09:13:49 +0000431let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000432def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
433 "lbzx $rD, $src", LdStGeneral,
434 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
435def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
436 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000437 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
438 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000439def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
440 "lhzx $rD, $src", LdStGeneral,
441 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
442def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
443 "lwax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000444 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64,
445 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000446def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
447 "lwzx $rD, $src", LdStGeneral,
448 [(set GPRC:$rD, (load xaddr:$src))]>;
449def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
450 "ldx $rD, $src", LdStLD,
451 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000452def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
453 "lvebx $vD, $src", LdStGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000454 []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000455def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
456 "lvehx $vD, $src", LdStGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000457 []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000458def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
459 "lvewx $vD, $src", LdStGeneral,
460 [(set VRRC:$vD, (v4f32 (PPClve_x xoaddr:$src)))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000461def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
462 "lvx $vD, $src", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000463 [(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000464}
Nate Begeman09761222005-12-09 23:54:18 +0000465def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
466 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000467 []>, PPC970_Unit_LSU;
Nate Begeman09761222005-12-09 23:54:18 +0000468def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
469 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000470 []>, PPC970_Unit_LSU;
471let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000472def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000473 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000474 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000475def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000476 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000477 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000478def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000479 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000480 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000481def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000482 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000483 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000484def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000485 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000486 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000487def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000488 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000489 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000490def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000491 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000492 []>;
493def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000494 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000495 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000496def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000497 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000498 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000499def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000500 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000501 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000502def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000503 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000504 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
505def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000506 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000507 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000508def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000509 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000510 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000511def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000512 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000513 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000514def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000515 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000516 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000517def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000518 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000519 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000520def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000521 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000522 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000523def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000524 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000525 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000526def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000527 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000528 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000529}
530let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000531def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
532 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000533 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
534 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000535def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
536 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000537 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
538 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000539def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
540 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000541 [(store GPRC:$rS, xaddr:$dst)]>,
542 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000543def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000544 "stwux $rS, $rA, $rB", LdStGeneral,
545 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000546def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000547 "stdx $rS, $rA, $rB", LdStSTD,
Chris Lattnerfd977342006-03-13 05:15:10 +0000548 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000549def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000550 "stdux $rS, $rA, $rB", LdStSTD,
551 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000552def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000553 "stvebx $rS, $rA, $rB", LdStGeneral,
554 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000555def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000556 "stvehx $rS, $rA, $rB", LdStGeneral,
557 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000558def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000559 "stvewx $rS, $rA, $rB", LdStGeneral,
560 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000561def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
562 "stvx $rS, $dst", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000563 [(store (v4f32 VRRC:$rS), xoaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000564}
Chris Lattner88d211f2006-03-12 09:13:49 +0000565let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000566def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000567 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000568 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000569def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000570 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000571 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000572def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000573 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000574 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000575def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000576 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000577 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000578def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
579 "extsw $rA, $rS", IntGeneral,
580 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000581def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000582 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000583def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000584 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000585def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000586 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000587def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000588 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000589def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000590 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000591def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000592 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000593}
594let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000595//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000596// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000597def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000598 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000599def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000600 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000601}
602let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000603def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
604 "lfsx $frD, $src", LdStLFDU,
605 [(set F4RC:$frD, (load xaddr:$src))]>;
606def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
607 "lfdx $frD, $src", LdStLFDU,
608 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000609}
Chris Lattner88d211f2006-03-12 09:13:49 +0000610let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000611def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000612 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000613 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000614def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000615 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000616 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000617def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000618 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000619 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000620def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000621 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000622 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000623def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000624 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000625 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
626def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000627 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000628 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000629}
Chris Lattner919c0322005-10-01 01:35:02 +0000630
631/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000632///
633/// Note that these are defined as pseudo-ops on the PPC970 because they are
634/// often coallesced away and we don't want the dispatch group builder to think
635/// that they will fill slots (which could cause the load of a LSU reject to
636/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000637def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000638 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000639 []>, // (set F4RC:$frD, F4RC:$frB)
640 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000641def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000642 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000643 []>, // (set F8RC:$frD, F8RC:$frB)
644 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000645def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000646 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000647 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
648 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000649
Chris Lattner88d211f2006-03-12 09:13:49 +0000650let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000651// These are artificially split into two different forms, for 4/8 byte FP.
652def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000653 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000654 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
655def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000656 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000657 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
658def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000659 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000660 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
661def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000662 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000663 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
664def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000665 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000666 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
667def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000668 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000669 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000670}
Chris Lattner919c0322005-10-01 01:35:02 +0000671
Chris Lattner88d211f2006-03-12 09:13:49 +0000672let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000673def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000674 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000675 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000676def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
677 "stfsx $frS, $dst", LdStUX,
678 [(store F4RC:$frS, xaddr:$dst)]>;
679def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
680 "stfdx $frS, $dst", LdStUX,
681 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000682}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000683
Nate Begeman07aada82004-08-30 02:28:06 +0000684// XL-Form instructions. condition register logical ops.
685//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000686def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000687 "mcrf $BF, $BFA", BrMCR>,
688 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000689
Chris Lattner88d211f2006-03-12 09:13:49 +0000690// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000691//
Chris Lattner88d211f2006-03-12 09:13:49 +0000692def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
693 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000694def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
695 PPC970_DGroup_First, PPC970_Unit_FXU;
696
697def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
698 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner88d211f2006-03-12 09:13:49 +0000699def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
700 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000701
702// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
703// a GPR on the PPC970. As such, copies in and out have the same performance
704// characteristics as an OR instruction.
705def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
706 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000707 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000708def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
709 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000710 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000711
Chris Lattner88d211f2006-03-12 09:13:49 +0000712def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
713 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000714def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000715 "mtcrf $FXM, $rS", BrMCRX>,
716 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000717def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000718 "mfcr $rT, $FXM", SprMFCR>,
719 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000720
Nate Begeman07aada82004-08-30 02:28:06 +0000721// XS-Form instructions. Just 'sradi'
722//
Chris Lattner88d211f2006-03-12 09:13:49 +0000723let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000724def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000725 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000726
727// XO-Form instructions. Arithmetic instructions that can set overflow bit
728//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000729def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000730 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000731 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000732def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000733 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000734 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000735def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000736 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000737 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
738 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000739def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000740 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000741 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000742def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000743 "divd $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000744 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000745 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000746def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000747 "divdu $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000748 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000749 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000750def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000751 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000752 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000753 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000754def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000755 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000756 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000757 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000758def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
759 "mulhd $rT, $rA, $rB", IntMulHW,
760 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
761def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
762 "mulhdu $rT, $rA, $rB", IntMulHWU,
763 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000764def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000765 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000766 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000767def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000768 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000769 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000770def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000771 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000772 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000773def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000774 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000775 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000776def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000777 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000778 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000779def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000780 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000781 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
782 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000783def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000784 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000785 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000786def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000787 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000788 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000789def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000790 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000791 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000792def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000793 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000794 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000795def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
796 "subfme $rT, $rA", IntGeneral,
797 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000798def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000799 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000800 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000801}
Nate Begeman07aada82004-08-30 02:28:06 +0000802
803// A-Form instructions. Most of the instructions executed in the FPU are of
804// this type.
805//
Chris Lattner88d211f2006-03-12 09:13:49 +0000806let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000807def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000808 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000809 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000810 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000811 F8RC:$FRB))]>,
812 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000813def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000814 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000815 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000816 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000817 F4RC:$FRB))]>,
818 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000819def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000820 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000821 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000822 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000823 F8RC:$FRB))]>,
824 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000825def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000826 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000827 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000828 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000829 F4RC:$FRB))]>,
830 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000831def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000832 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000833 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000834 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000835 F8RC:$FRB)))]>,
836 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000837def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000838 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000839 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000840 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000841 F4RC:$FRB)))]>,
842 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000843def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000844 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000845 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000846 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000847 F8RC:$FRB)))]>,
848 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000849def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000850 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000851 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000852 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000853 F4RC:$FRB)))]>,
854 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000855// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
856// having 4 of these, force the comparison to always be an 8-byte double (code
857// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000858// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000859def FSELD : AForm_1<63, 23,
860 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000861 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000862 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000863def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000864 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000865 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000866 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000867def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000868 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000869 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000870 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000871def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000872 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000873 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000874 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000875def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000876 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000877 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000878 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000879def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000880 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000881 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000882 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000883def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000884 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000885 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000886 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000887def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000888 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000889 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000890 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000891def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000892 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000893 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000894 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000895def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000896 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000897 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000898 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000899}
Nate Begeman07aada82004-08-30 02:28:06 +0000900
Chris Lattner88d211f2006-03-12 09:13:49 +0000901let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000902// M-Form instructions. rotate and mask instructions.
903//
Chris Lattner043870d2005-09-09 18:17:41 +0000904let isTwoAddress = 1, isCommutable = 1 in {
905// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000906def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000907 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000908 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000909 []>, PPC970_DGroup_Cracked;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000910def RLDIMI : MDForm_1<30, 3,
911 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000912 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000913 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000914}
Chris Lattner14522e32005-04-19 05:21:30 +0000915def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000916 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000917 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000918 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000919def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000920 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000921 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000922 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000923def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000924 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000925 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000926 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000927
928// MD-Form instructions. 64 bit rotate instructions.
929//
Chris Lattner14522e32005-04-19 05:21:30 +0000930def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000931 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000932 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000933 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000934def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000935 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000936 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000937 []>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000938}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000939
Chris Lattner88d211f2006-03-12 09:13:49 +0000940let PPC970_Unit = 5 in { // VALU Operations.
Nate Begemane4f17a52005-11-23 05:29:52 +0000941// VA-Form instructions. 3-input AltiVec ops.
Nate Begeman9b14f662005-11-29 08:04:45 +0000942def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
943 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
944 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000945 VRRC:$vB))]>,
946 Requires<[FPContractions]>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000947def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000948 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
949 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA,
950 VRRC:$vC),
951 VRRC:$vB)))]>,
952 Requires<[FPContractions]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000953
Chris Lattnerabdff1e2006-03-20 01:00:56 +0000954def VPERM : VAForm_1<43, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB, VRRC:$vC),
Chris Lattner556aae02006-03-20 04:47:33 +0000955 "vperm $vD, $vA, $vC, $vB", VecPerm,
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000956 [(set VRRC:$vD,
957 (PPCvperm (v4f32 VRRC:$vA), VRRC:$vB, VRRC:$vC))]>;
Chris Lattnerabdff1e2006-03-20 01:00:56 +0000958
959
Nate Begemane4f17a52005-11-23 05:29:52 +0000960// VX-Form instructions. AltiVec arithmetic ops.
961def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
962 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begeman9b14f662005-11-29 08:04:45 +0000963 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begemanb73628b2005-12-30 00:12:56 +0000964def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
965 "vadduwm $vD, $vA, $vB", VecGeneral,
966 [(set VRRC:$vD, (add VRRC:$vA, VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000967def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
968 "vcfsx $vD, $vB, $UIMM", VecFP,
969 []>;
970def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
971 "vcfux $vD, $vB, $UIMM", VecFP,
972 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000973def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
974 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000975 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000976def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
977 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +0000978 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +0000979def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
980 "vexptefp $vD, $vB", VecFP,
981 []>;
982def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
983 "vlogefp $vD, $vB", VecFP,
984 []>;
985def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
986 "vmaxfp $vD, $vA, $vB", VecFP,
987 []>;
988def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
989 "vminfp $vD, $vA, $vB", VecFP,
990 []>;
991def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
992 "vrefp $vD, $vB", VecFP,
993 []>;
994def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
995 "vrfim $vD, $vB", VecFP,
996 []>;
997def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
998 "vrfin $vD, $vB", VecFP,
999 []>;
1000def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
1001 "vrfip $vD, $vB", VecFP,
1002 []>;
1003def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
1004 "vrfiz $vD, $vB", VecFP,
1005 []>;
1006def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
1007 "vrsqrtefp $vD, $vB", VecFP,
1008 []>;
1009def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1010 "vsubfp $vD, $vA, $vB", VecFP,
1011 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner335fd3c2006-03-16 20:03:58 +00001012def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1013 "vor $vD, $vA, $vB", VecFP,
1014 []>;
Nate Begeman3fb68772005-12-14 00:34:09 +00001015def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1016 "vxor $vD, $vA, $vB", VecFP,
1017 []>;
Chris Lattner556aae02006-03-20 04:47:33 +00001018
Chris Lattner08e25de2006-03-20 05:05:55 +00001019def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
Chris Lattner556aae02006-03-20 04:47:33 +00001020 "vspltb $vD, $vB, $UIMM", VecPerm,
1021 []>;
Chris Lattner08e25de2006-03-20 05:05:55 +00001022def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
Chris Lattner556aae02006-03-20 04:47:33 +00001023 "vsplth $vD, $vB, $UIMM", VecPerm,
1024 []>;
Chris Lattner08e25de2006-03-20 05:05:55 +00001025def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
Chris Lattner556aae02006-03-20 04:47:33 +00001026 "vspltw $vD, $vB, $UIMM", VecPerm,
1027 []>;
Nate Begeman3fb68772005-12-14 00:34:09 +00001028
1029// VX-Form Pseudo Instructions
1030
1031def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
1032 "vxor $vD, $vD, $vD", VecFP,
1033 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001034}
Nate Begemane4f17a52005-11-23 05:29:52 +00001035
Chris Lattner2eb25172005-09-09 00:39:56 +00001036//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001037// DWARF Pseudo Instructions
1038//
1039
Jim Laskeyabf6d172006-01-05 01:25:28 +00001040def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
1041 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001042 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001043 (i32 imm:$file))]>;
1044
1045def DWARF_LABEL : Pseudo<(ops i32imm:$id),
1046 "\nLdebug_loc$id:",
1047 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001048
1049//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001050// PowerPC Instruction Patterns
1051//
1052
Chris Lattner30e21a42005-09-26 22:20:16 +00001053// Arbitrary immediate support. Implement in terms of LIS/ORI.
1054def : Pat<(i32 imm:$imm),
1055 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001056
1057// Implement the 'not' operation with the NOR instruction.
1058def NOT : Pat<(not GPRC:$in),
1059 (NOR GPRC:$in, GPRC:$in)>;
1060
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001061// ADD an arbitrary immediate.
1062def : Pat<(add GPRC:$in, imm:$imm),
1063 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1064// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001065def : Pat<(or GPRC:$in, imm:$imm),
1066 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001067// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001068def : Pat<(xor GPRC:$in, imm:$imm),
1069 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001070// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001071def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001072 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001073
Chris Lattnere5cf1222006-01-09 23:20:37 +00001074// Return void support.
1075def : Pat<(ret), (BLR)>;
1076
1077// 64-bit support
Nate Begemanf492f992005-12-16 09:19:13 +00001078def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +00001079 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001080def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001081 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001082def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001083 (OR8To4 G8RC:$in, G8RC:$in)>;
1084
Nate Begeman2d5aff72005-10-19 18:42:01 +00001085// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +00001086def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001087 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001088def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001089 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
1090// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001091def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001092 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001093def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001094 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1095
Nate Begeman35ef9132006-01-11 21:21:00 +00001096// ROTL
1097def : Pat<(rotl GPRC:$in, GPRC:$sh),
1098 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1099def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1100 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1101
Chris Lattner860e8862005-11-17 07:30:41 +00001102// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001103def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1104def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1105def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1106def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001107def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1108 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001109def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1110 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001111
Nate Begeman3fb68772005-12-14 00:34:09 +00001112def : Pat<(fmul VRRC:$vA, VRRC:$vB),
1113 (VMADDFP VRRC:$vA, (V_SET0), VRRC:$vB)>;
1114
Nate Begemana07da922005-12-14 22:54:33 +00001115// Fused negative multiply subtract, alternate pattern
1116def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1117 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1118 Requires<[FPContractions]>;
1119def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1120 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1121 Requires<[FPContractions]>;
1122
Nate Begeman993aeb22005-12-13 22:55:22 +00001123// Fused multiply add and multiply sub for packed float. These are represented
1124// separately from the real instructions above, for operations that must have
1125// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
1126def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1127 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1128def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1129 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1130
Chris Lattner4172b102005-12-06 02:10:38 +00001131// Standard shifts. These are represented separately from the real shifts above
1132// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1133// amounts.
1134def : Pat<(sra GPRC:$rS, GPRC:$rB),
1135 (SRAW GPRC:$rS, GPRC:$rB)>;
1136def : Pat<(srl GPRC:$rS, GPRC:$rB),
1137 (SRW GPRC:$rS, GPRC:$rB)>;
1138def : Pat<(shl GPRC:$rS, GPRC:$rB),
1139 (SLW GPRC:$rS, GPRC:$rB)>;
1140
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001141def : Pat<(i32 (zextload iaddr:$src, i1)),
1142 (LBZ iaddr:$src)>;
1143def : Pat<(i32 (zextload xaddr:$src, i1)),
1144 (LBZX xaddr:$src)>;
1145def : Pat<(i32 (extload iaddr:$src, i1)),
1146 (LBZ iaddr:$src)>;
1147def : Pat<(i32 (extload xaddr:$src, i1)),
1148 (LBZX xaddr:$src)>;
1149def : Pat<(i32 (extload iaddr:$src, i8)),
1150 (LBZ iaddr:$src)>;
1151def : Pat<(i32 (extload xaddr:$src, i8)),
1152 (LBZX xaddr:$src)>;
1153def : Pat<(i32 (extload iaddr:$src, i16)),
1154 (LHZ iaddr:$src)>;
1155def : Pat<(i32 (extload xaddr:$src, i16)),
1156 (LHZX xaddr:$src)>;
1157def : Pat<(f64 (extload iaddr:$src, f32)),
1158 (FMRSD (LFS iaddr:$src))>;
1159def : Pat<(f64 (extload xaddr:$src, f32)),
1160 (FMRSD (LFSX xaddr:$src))>;
1161
Nate Begemanb73628b2005-12-30 00:12:56 +00001162def : Pat<(v4i32 (load xoaddr:$src)),
1163 (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001164def : Pat<(v16i8 (load xoaddr:$src)),
1165 (v16i8 (LVX xoaddr:$src))>;
1166
1167
1168def : Pat<(PPCvperm (v4i32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
1169 (v4i32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
1170
Nate Begemanb73628b2005-12-30 00:12:56 +00001171def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
1172 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb2177b92006-03-19 06:55:52 +00001173def : Pat<(v4i32 (PPClve_x xoaddr:$src)),
1174 (v4i32 (LVEWX xoaddr:$src))>;
Nate Begemanb73628b2005-12-30 00:12:56 +00001175
Chris Lattner528180e2006-03-19 06:10:09 +00001176def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
1177
Chris Lattner335fd3c2006-03-16 20:03:58 +00001178
Chris Lattnerea874f32005-09-24 00:41:58 +00001179// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +00001180/*
Chris Lattnerc36d0652005-09-14 18:18:39 +00001181def : Pattern<(xor GPRC:$in, imm:$imm),
1182 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
1183 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +00001184*/
Chris Lattnerc36d0652005-09-14 18:18:39 +00001185