blob: 9b2670cfcac7df186c3abf8713f52cbef3d806bc [file] [log] [blame]
Misha Brukman5dfe3a92004-06-21 16:55:25 +00001//===-- PowerPCTargetMachine.cpp - Define TargetMachine for PowerPC -------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00009//
Misha Brukman5dfe3a92004-06-21 16:55:25 +000010//
11//===----------------------------------------------------------------------===//
12
Misha Brukman5dfe3a92004-06-21 16:55:25 +000013#include "PowerPC.h"
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000014#include "PowerPCTargetMachine.h"
Nate Begemanca068e82004-08-14 22:16:36 +000015#include "PowerPCFrameInfo.h"
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000016#include "PPC32TargetMachine.h"
17#include "PPC64TargetMachine.h"
18#include "PPC32JITInfo.h"
19#include "PPC64JITInfo.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000020#include "llvm/Module.h"
21#include "llvm/PassManager.h"
Nate Begeman3d72d142005-08-04 20:49:48 +000022#include "llvm/Analysis/Verifier.h"
Misha Brukman8c9f5202004-06-21 18:30:31 +000023#include "llvm/CodeGen/IntrinsicLowering.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000024#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/Passes.h"
Chris Lattner68905bb2004-07-11 04:17:58 +000026#include "llvm/Target/TargetOptions.h"
Chris Lattnerd36c9702004-07-11 02:48:49 +000027#include "llvm/Target/TargetMachineRegistry.h"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000028#include "llvm/Transforms/Scalar.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000029#include "llvm/Support/CommandLine.h"
Chris Lattnerd36c9702004-07-11 02:48:49 +000030#include <iostream>
Misha Brukman5dfe3a92004-06-21 16:55:25 +000031using namespace llvm;
32
Chris Lattner3c304a32005-08-05 22:05:03 +000033static cl::opt<bool> EnablePPCLSR("enable-lsr-for-ppc", cl::Hidden,
34 cl::desc("Enable LSR for PPC (beta)"));
Misha Brukman1d3527e2004-08-11 23:47:08 +000035
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000036namespace {
Misha Brukman66aa3e02004-08-17 05:06:47 +000037 const std::string PPC32ID = "PowerPC/32bit";
38 const std::string PPC64ID = "PowerPC/64bit";
Misha Brukmanb5f662f2005-04-21 23:30:14 +000039
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000040 // Register the targets
Misha Brukmanb5f662f2005-04-21 23:30:14 +000041 RegisterTarget<PPC32TargetMachine>
Chris Lattnercbb98122004-10-10 16:26:13 +000042 X("ppc32", " PowerPC 32-bit");
Chris Lattnerf9088882004-08-20 18:09:18 +000043
44#if 0
Misha Brukmanb5f662f2005-04-21 23:30:14 +000045 RegisterTarget<PPC64TargetMachine>
Misha Brukman983e92d2004-08-19 21:36:14 +000046 Y("ppc64", " PowerPC 64-bit (unimplemented)");
Chris Lattnerf9088882004-08-20 18:09:18 +000047#endif
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000048}
49
Misha Brukman01458812004-08-11 00:11:25 +000050PowerPCTargetMachine::PowerPCTargetMachine(const std::string &name,
51 IntrinsicLowering *IL,
Nate Begeman8c00f8c2005-08-04 07:12:09 +000052 const Module &M,
Misha Brukman01458812004-08-11 00:11:25 +000053 const TargetData &TD,
Chris Lattnere4fce6f2004-11-23 05:56:40 +000054 const PowerPCFrameInfo &TFI)
Nate Begeman3d72d142005-08-04 20:49:48 +000055: TargetMachine(name, IL, TD), FrameInfo(TFI), Subtarget(M) {
56 if (TargetDefault == PPCTarget) {
Chris Lattner3c304a32005-08-05 22:05:03 +000057 if (Subtarget.isAIX()) PPCTarget = TargetAIX;
58 if (Subtarget.isDarwin()) PPCTarget = TargetDarwin;
Nate Begeman3d72d142005-08-04 20:49:48 +000059 }
60}
Chris Lattnerd36c9702004-07-11 02:48:49 +000061
Chris Lattnere4fce6f2004-11-23 05:56:40 +000062unsigned PPC32TargetMachine::getJITMatchQuality() {
Misha Brukman01eca8d2004-07-12 23:36:12 +000063#if defined(__POWERPC__) || defined (__ppc__) || defined(_POWER)
64 return 10;
65#else
66 return 0;
67#endif
68}
Misha Brukman01eca8d2004-07-12 23:36:12 +000069
Chris Lattner0431c962005-06-25 02:48:37 +000070/// addPassesToEmitFile - Add passes to the specified pass manager to implement
71/// a static compiler for this target.
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000072///
Chris Lattner0431c962005-06-25 02:48:37 +000073bool PowerPCTargetMachine::addPassesToEmitFile(PassManager &PM,
74 std::ostream &Out,
75 CodeGenFileType FileType) {
76 if (FileType != TargetMachine::AssemblyFile) return true;
77
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000078 bool LP64 = (0 != dynamic_cast<PPC64TargetMachine *>(this));
Chris Lattner0c749062005-03-02 06:19:22 +000079
Chris Lattner4318a3d2005-03-02 21:56:00 +000080 if (EnablePPCLSR) {
Chris Lattner0c749062005-03-02 06:19:22 +000081 PM.add(createLoopStrengthReducePass());
Nate Begeman3d72d142005-08-04 20:49:48 +000082 PM.add(createVerifierPass());
Chris Lattner4318a3d2005-03-02 21:56:00 +000083 PM.add(createCFGSimplificationPass());
84 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +000085
Nate Begeman7a4fe9b2004-08-11 07:40:04 +000086 // FIXME: Implement efficient support for garbage collection intrinsics.
87 PM.add(createLowerGCPass());
88
89 // FIXME: Implement the invoke/unwind instructions!
90 PM.add(createLowerInvokePass());
91
92 // FIXME: Implement the switch instruction in the instruction selector!
93 PM.add(createLowerSwitchPass());
94
95 PM.add(createLowerConstantExpressionsPass());
96
97 // Make sure that no unreachable blocks are instruction selected.
98 PM.add(createUnreachableBlockEliminationPass());
99
Nate Begemanf8b02942005-04-15 22:12:16 +0000100 // Default to pattern ISel
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000101 if (LP64)
Nate Begemand3e6b942005-04-05 08:51:15 +0000102 PM.add(createPPC64ISelPattern(*this));
Nate Begemanf8b02942005-04-15 22:12:16 +0000103 else if (PatternISelTriState == 0)
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000104 PM.add(createPPC32ISelSimple(*this));
Nate Begemanf8b02942005-04-15 22:12:16 +0000105 else
106 PM.add(createPPC32ISelPattern(*this));
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000107
108 if (PrintMachineCode)
109 PM.add(createMachineFunctionPrinterPass(&std::cerr));
110
111 PM.add(createRegisterAllocator());
112
113 if (PrintMachineCode)
114 PM.add(createMachineFunctionPrinterPass(&std::cerr));
115
Nate Begemanca068e82004-08-14 22:16:36 +0000116 PM.add(createPrologEpilogCodeInserter());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000117
Nate Begemanca068e82004-08-14 22:16:36 +0000118 // Must run branch selection immediately preceding the asm printer
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000119 PM.add(createPPCBranchSelectionPass());
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000120
Nate Begeman3d72d142005-08-04 20:49:48 +0000121 // Decide which asm printer to use. If the user has not specified one on
122 // the command line, choose whichever one matches the default (current host).
123 switch (PPCTarget) {
Nate Begeman3d72d142005-08-04 20:49:48 +0000124 case TargetAIX:
Nate Begemaned428532004-09-04 05:00:00 +0000125 PM.add(createAIXAsmPrinter(Out, *this));
Nate Begeman3d72d142005-08-04 20:49:48 +0000126 break;
Chris Lattner4e624ec2005-08-05 16:17:22 +0000127 case TargetDefault:
Nate Begeman3d72d142005-08-04 20:49:48 +0000128 case TargetDarwin:
Nate Begemaned428532004-09-04 05:00:00 +0000129 PM.add(createDarwinAsmPrinter(Out, *this));
Nate Begeman3d72d142005-08-04 20:49:48 +0000130 break;
131 }
Misha Brukmanb5f662f2005-04-21 23:30:14 +0000132
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000133 PM.add(createMachineCodeDeleter());
134 return false;
135}
136
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000137void PowerPCJITInfo::addPassesToJITCompile(FunctionPassManager &PM) {
Nate Begeman2497e632005-07-21 20:44:43 +0000138 // The JIT does not support or need PIC.
139 PICEnabled = false;
Nate Begemanf8b02942005-04-15 22:12:16 +0000140
Nate Begeman2497e632005-07-21 20:44:43 +0000141 bool LP64 = (0 != dynamic_cast<PPC64TargetMachine *>(&TM));
Jeff Cohen00b168892005-07-27 06:12:32 +0000142
Chris Lattner4318a3d2005-03-02 21:56:00 +0000143 if (EnablePPCLSR) {
Chris Lattner0c749062005-03-02 06:19:22 +0000144 PM.add(createLoopStrengthReducePass());
Chris Lattner4318a3d2005-03-02 21:56:00 +0000145 PM.add(createCFGSimplificationPass());
146 }
Chris Lattner0c749062005-03-02 06:19:22 +0000147
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000148 // FIXME: Implement efficient support for garbage collection intrinsics.
149 PM.add(createLowerGCPass());
150
151 // FIXME: Implement the invoke/unwind instructions!
152 PM.add(createLowerInvokePass());
153
154 // FIXME: Implement the switch instruction in the instruction selector!
155 PM.add(createLowerSwitchPass());
156
157 PM.add(createLowerConstantExpressionsPass());
158
159 // Make sure that no unreachable blocks are instruction selected.
160 PM.add(createUnreachableBlockEliminationPass());
161
Nate Begemanf8b02942005-04-15 22:12:16 +0000162 // Default to pattern ISel
163 if (LP64)
164 PM.add(createPPC64ISelPattern(TM));
165 else if (PatternISelTriState == 0)
166 PM.add(createPPC32ISelSimple(TM));
167 else
168 PM.add(createPPC32ISelPattern(TM));
169
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000170 PM.add(createRegisterAllocator());
171 PM.add(createPrologEpilogCodeInserter());
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000172
173 // Must run branch selection immediately preceding the asm printer
174 PM.add(createPPCBranchSelectionPass());
175
176 if (PrintMachineCode)
177 PM.add(createMachineFunctionPrinterPass(&std::cerr));
Misha Brukman01458812004-08-11 00:11:25 +0000178}
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000179
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000180/// PowerPCTargetMachine ctor - Create an ILP32 architecture model
181///
Misha Brukman66aa3e02004-08-17 05:06:47 +0000182PPC32TargetMachine::PPC32TargetMachine(const Module &M, IntrinsicLowering *IL)
Nate Begeman8c00f8c2005-08-04 07:12:09 +0000183 : PowerPCTargetMachine(PPC32ID, IL, M,
Nate Begeman2497e632005-07-21 20:44:43 +0000184 TargetData(PPC32ID,false,4,4,4,4,4,4,2,1,1),
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000185 PowerPCFrameInfo(*this, false)), JITInfo(*this) {}
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000186
187/// PPC64TargetMachine ctor - Create a LP64 architecture model
188///
189PPC64TargetMachine::PPC64TargetMachine(const Module &M, IntrinsicLowering *IL)
Nate Begeman8c00f8c2005-08-04 07:12:09 +0000190 : PowerPCTargetMachine(PPC64ID, IL, M,
Chris Lattner2130c082005-07-21 19:17:18 +0000191 TargetData(PPC64ID,false,8,4,4,4,4,4,2,1,1),
Chris Lattnere4fce6f2004-11-23 05:56:40 +0000192 PowerPCFrameInfo(*this, true)) {}
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000193
194unsigned PPC32TargetMachine::getModuleMatchQuality(const Module &M) {
Chris Lattner3ea78c42004-12-12 17:40:28 +0000195 // We strongly match "powerpc-*".
196 std::string TT = M.getTargetTriple();
197 if (TT.size() >= 8 && std::string(TT.begin(), TT.begin()+8) == "powerpc-")
198 return 20;
199
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000200 if (M.getEndianness() == Module::BigEndian &&
201 M.getPointerSize() == Module::Pointer32)
Chris Lattner3ea78c42004-12-12 17:40:28 +0000202 return 10; // Weak match
Nate Begeman7a4fe9b2004-08-11 07:40:04 +0000203 else if (M.getEndianness() != Module::AnyEndianness ||
204 M.getPointerSize() != Module::AnyPointerSize)
205 return 0; // Match for some other target
206
207 return getJITMatchQuality()/2;
208}
209
210unsigned PPC64TargetMachine::getModuleMatchQuality(const Module &M) {
211 if (M.getEndianness() == Module::BigEndian &&
212 M.getPointerSize() == Module::Pointer64)
213 return 10; // Direct match
214 else if (M.getEndianness() != Module::AnyEndianness ||
215 M.getPointerSize() != Module::AnyPointerSize)
216 return 0; // Match for some other target
217
218 return getJITMatchQuality()/2;
219}