Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrVFP.td - VFP support for ARM -------------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Jim Grosbach | e5d20f9 | 2008-09-11 21:41:29 +0000 | [diff] [blame] | 10 | // This file describes the ARM VFP instruction set. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | def SDT_FTOI : |
| 15 | SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>; |
| 16 | def SDT_ITOF : |
| 17 | SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>; |
| 18 | def SDT_CMPFP0 : |
| 19 | SDTypeProfile<0, 1, [SDTCisFP<0>]>; |
| 20 | def SDT_FMDRR : |
| 21 | SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>, |
| 22 | SDTCisSameAs<1, 2>]>; |
| 23 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 24 | def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>; |
| 25 | def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>; |
| 26 | def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>; |
| 27 | def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>; |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 28 | def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 29 | def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>; |
| 30 | def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>; |
| 31 | def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | |
| 33 | //===----------------------------------------------------------------------===// |
| 34 | // Load / store Instructions. |
| 35 | // |
| 36 | |
Chris Lattner | 834f1ce | 2008-01-06 23:38:27 +0000 | [diff] [blame] | 37 | let isSimpleLoad = 1 in { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 38 | def FLDD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 39 | "fldd", " $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 40 | [(set DPR:$dst, (load addrmode5:$addr))]>; |
| 41 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 42 | def FLDS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 43 | "flds", " $dst, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 44 | [(set SPR:$dst, (load addrmode5:$addr))]>; |
Chris Lattner | 834f1ce | 2008-01-06 23:38:27 +0000 | [diff] [blame] | 45 | } // isSimpleLoad |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 47 | def FSTD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 48 | "fstd", " $src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 49 | [(store DPR:$src, addrmode5:$addr)]>; |
| 50 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 51 | def FSTS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 52 | "fsts", " $src, $addr", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 53 | [(store SPR:$src, addrmode5:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 54 | |
| 55 | //===----------------------------------------------------------------------===// |
| 56 | // Load / store multiple Instructions. |
| 57 | // |
| 58 | |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 59 | let mayLoad = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 60 | def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1, |
| 61 | variable_ops), |
Evan Cheng | c6f2f6f | 2007-05-29 23:34:19 +0000 | [diff] [blame] | 62 | "fldm${addr:submode}d${p} ${addr:base}, $dst1", |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 63 | []> { |
| 64 | let Inst{20} = 1; |
| 65 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 66 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 67 | def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1, |
| 68 | variable_ops), |
Evan Cheng | c6f2f6f | 2007-05-29 23:34:19 +0000 | [diff] [blame] | 69 | "fldm${addr:submode}s${p} ${addr:base}, $dst1", |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 70 | []> { |
| 71 | let Inst{20} = 1; |
| 72 | } |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 73 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 74 | |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 75 | let mayStore = 1 in { |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 76 | def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1, |
| 77 | variable_ops), |
Evan Cheng | c6f2f6f | 2007-05-29 23:34:19 +0000 | [diff] [blame] | 78 | "fstm${addr:submode}d${p} ${addr:base}, $src1", |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 79 | []> { |
| 80 | let Inst{20} = 0; |
| 81 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 82 | |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 83 | def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1, |
| 84 | variable_ops), |
Evan Cheng | c6f2f6f | 2007-05-29 23:34:19 +0000 | [diff] [blame] | 85 | "fstm${addr:submode}s${p} ${addr:base}, $src1", |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 86 | []> { |
| 87 | let Inst{20} = 0; |
| 88 | } |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 89 | } // mayStore |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | |
| 91 | // FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores |
| 92 | |
| 93 | //===----------------------------------------------------------------------===// |
| 94 | // FP Binary Operations. |
| 95 | // |
| 96 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 97 | def FADDD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 98 | "faddd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 99 | [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>; |
| 100 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 101 | def FADDS : ASbI<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 102 | "fadds", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 103 | [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>; |
| 104 | |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame^] | 105 | // These are encoded as unary instructions. |
| 106 | def FCMPED : ADuI<0b11101011, 0b0100, 0b1100, (outs), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 107 | "fcmped", " $a, $b", |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame^] | 108 | [(arm_cmpfp DPR:$a, DPR:$b)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 109 | |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame^] | 110 | def FCMPES : ASuI<0b11101011, 0b0100, 0b1100, (outs), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 111 | "fcmpes", " $a, $b", |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame^] | 112 | [(arm_cmpfp SPR:$a, SPR:$b)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 113 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 114 | def FDIVD : ADbI<0b11101000, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 115 | "fdivd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 116 | [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>; |
| 117 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 118 | def FDIVS : ASbI<0b11101000, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 119 | "fdivs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 120 | [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>; |
| 121 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 122 | def FMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 123 | "fmuld", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 124 | [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>; |
| 125 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 126 | def FMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 127 | "fmuls", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 128 | [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>; |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 129 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 130 | def FNMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 131 | "fnmuld", " $dst, $a, $b", |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 132 | [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]> { |
| 133 | let Inst{6} = 1; |
| 134 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 135 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 136 | def FNMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 137 | "fnmuls", " $dst, $a, $b", |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 138 | [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]> { |
| 139 | let Inst{6} = 1; |
| 140 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 141 | |
Chris Lattner | 7293912 | 2007-05-03 00:32:00 +0000 | [diff] [blame] | 142 | // Match reassociated forms only if not sign dependent rounding. |
| 143 | def : Pat<(fmul (fneg DPR:$a), DPR:$b), |
| 144 | (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
| 145 | def : Pat<(fmul (fneg SPR:$a), SPR:$b), |
| 146 | (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>; |
| 147 | |
| 148 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 149 | def FSUBD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 150 | "fsubd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 151 | [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]>; |
| 152 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 153 | def FSUBS : ASbI<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 154 | "fsubs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 155 | [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>; |
| 156 | |
| 157 | //===----------------------------------------------------------------------===// |
| 158 | // FP Unary Operations. |
| 159 | // |
| 160 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 161 | def FABSD : ADuI<0b11101011, 0b0000, 0b1100, (outs DPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 162 | "fabsd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 163 | [(set DPR:$dst, (fabs DPR:$a))]>; |
| 164 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 165 | def FABSS : ASuI<0b11101011, 0b0000, 0b1100, (outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 166 | "fabss", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 167 | [(set SPR:$dst, (fabs SPR:$a))]>; |
| 168 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 169 | def FCMPEZD : ADuI<0b11101011, 0b0101, 0b1100, (outs), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 170 | "fcmpezd", " $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 171 | [(arm_cmpfp0 DPR:$a)]>; |
| 172 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 173 | def FCMPEZS : ASuI<0b11101011, 0b0101, 0b1100, (outs), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 174 | "fcmpezs", " $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 175 | [(arm_cmpfp0 SPR:$a)]>; |
| 176 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 177 | def FCVTDS : ASuI<0b11101011, 0b0111, 0b1100, (outs DPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 178 | "fcvtds", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 179 | [(set DPR:$dst, (fextend SPR:$a))]>; |
| 180 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 181 | // Special case encoding: bits 11-8 is 0b1011. |
| 182 | def FCVTSD : AI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm, |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 183 | "fcvtsd", " $dst, $a", |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 184 | [(set SPR:$dst, (fround DPR:$a))]> { |
| 185 | let Inst{27-23} = 0b11101; |
| 186 | let Inst{21-16} = 0b110111; |
| 187 | let Inst{11-8} = 0b1011; |
| 188 | let Inst{7-4} = 0b1100; |
| 189 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 190 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 191 | def FCPYD : ADuI<0b11101011, 0b0000, 0b0100, (outs DPR:$dst), (ins DPR:$a), |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 192 | "fcpyd", " $dst, $a", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 193 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 194 | def FCPYS : ASuI<0b11101011, 0b0000, 0b0100, (outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 195 | "fcpys", " $dst, $a", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 196 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 197 | def FNEGD : ADuI<0b11101011, 0b0001, 0b0100, (outs DPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 198 | "fnegd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 199 | [(set DPR:$dst, (fneg DPR:$a))]>; |
| 200 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 201 | def FNEGS : ASuI<0b11101011, 0b0001, 0b0100, (outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 202 | "fnegs", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 203 | [(set SPR:$dst, (fneg SPR:$a))]>; |
| 204 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 205 | def FSQRTD : ADuI<0b11101011, 0b0001, 0b1100, (outs DPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 206 | "fsqrtd", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 207 | [(set DPR:$dst, (fsqrt DPR:$a))]>; |
| 208 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 209 | def FSQRTS : ASuI<0b11101011, 0b0001, 0b1100, (outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 210 | "fsqrts", " $dst, $a", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 211 | [(set SPR:$dst, (fsqrt SPR:$a))]>; |
| 212 | |
| 213 | //===----------------------------------------------------------------------===// |
| 214 | // FP <-> GPR Copies. Int <-> FP Conversions. |
| 215 | // |
| 216 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 217 | def FMRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 218 | "fmrs", " $dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 219 | [(set GPR:$dst, (bitconvert SPR:$src))]>; |
| 220 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 221 | def FMSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 222 | "fmsr", " $dst, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 223 | [(set SPR:$dst, (bitconvert GPR:$src))]>; |
| 224 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 225 | def FMRRD : AVConv3I<0b11000101, 0b1011, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 226 | (outs GPR:$dst1, GPR:$dst2), (ins DPR:$src), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 227 | "fmrrd", " $dst1, $dst2, $src", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 228 | [/* FIXME: Can't write pattern for multiple result instr*/]>; |
| 229 | |
| 230 | // FMDHR: GPR -> SPR |
| 231 | // FMDLR: GPR -> SPR |
| 232 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 233 | def FMDRR : AVConv5I<0b11000100, 0b1011, (outs DPR:$dst), (ins GPR:$src1, GPR:$src2), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 234 | "fmdrr", " $dst, $src1, $src2", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 235 | [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>; |
| 236 | |
| 237 | // FMRDH: SPR -> GPR |
| 238 | // FMRDL: SPR -> GPR |
| 239 | // FMRRS: SPR -> GPR |
| 240 | // FMRX : SPR system reg -> GPR |
| 241 | |
| 242 | // FMSRR: GPR -> SPR |
| 243 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 244 | // FMXR: GPR -> VFP Sstem reg |
| 245 | |
| 246 | |
| 247 | // Int to FP: |
| 248 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 249 | def FSITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 250 | "fsitod", " $dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 251 | [(set DPR:$dst, (arm_sitof SPR:$a))]> { |
| 252 | let Inst{7} = 1; // Z bit |
| 253 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 254 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 255 | def FSITOS : AVConv1I<0b11101011, 0b1000, 0b1010, (outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 256 | "fsitos", " $dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 257 | [(set SPR:$dst, (arm_sitof SPR:$a))]> { |
| 258 | let Inst{7} = 1; // Z bit |
| 259 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 260 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 261 | def FUITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 262 | "fuitod", " $dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 263 | [(set DPR:$dst, (arm_uitof SPR:$a))]> { |
| 264 | let Inst{7} = 0; // Z bit |
| 265 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 266 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 267 | def FUITOS : AVConv1I<0b11101011, 0b1000, 0b1010, (outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 268 | "fuitos", " $dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 269 | [(set SPR:$dst, (arm_uitof SPR:$a))]> { |
| 270 | let Inst{7} = 1; // Z bit |
| 271 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 272 | |
| 273 | // FP to Int: |
| 274 | // Always set Z bit in the instruction, i.e. "round towards zero" variants. |
| 275 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 276 | def FTOSIZD : AVConv1I<0b11101011, 0b1101, 0b1011, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 277 | (outs SPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 278 | "ftosizd", " $dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 279 | [(set SPR:$dst, (arm_ftosi DPR:$a))]> { |
| 280 | let Inst{7} = 1; // Z bit |
| 281 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 282 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 283 | def FTOSIZS : AVConv1I<0b11101011, 0b1101, 0b1010, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 284 | (outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 285 | "ftosizs", " $dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 286 | [(set SPR:$dst, (arm_ftosi SPR:$a))]> { |
| 287 | let Inst{7} = 1; // Z bit |
| 288 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 289 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 290 | def FTOUIZD : AVConv1I<0b11101011, 0b1100, 0b1011, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 291 | (outs SPR:$dst), (ins DPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 292 | "ftouizd", " $dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 293 | [(set SPR:$dst, (arm_ftoui DPR:$a))]> { |
| 294 | let Inst{7} = 1; // Z bit |
| 295 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 296 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 297 | def FTOUIZS : AVConv1I<0b11101011, 0b1100, 0b1010, |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 298 | (outs SPR:$dst), (ins SPR:$a), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 299 | "ftouizs", " $dst, $a", |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 300 | [(set SPR:$dst, (arm_ftoui SPR:$a))]> { |
| 301 | let Inst{7} = 1; // Z bit |
| 302 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 303 | |
| 304 | //===----------------------------------------------------------------------===// |
| 305 | // FP FMA Operations. |
| 306 | // |
| 307 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 308 | def FMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 309 | "fmacd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 310 | [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>, |
| 311 | RegConstraint<"$dstin = $dst">; |
| 312 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 313 | def FMACS : ASbI<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 314 | "fmacs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 315 | [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>, |
| 316 | RegConstraint<"$dstin = $dst">; |
| 317 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 318 | def FMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 319 | "fmscd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 320 | [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>, |
| 321 | RegConstraint<"$dstin = $dst">; |
| 322 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 323 | def FMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 324 | "fmscs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 325 | [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>, |
| 326 | RegConstraint<"$dstin = $dst">; |
| 327 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 328 | def FNMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 329 | "fnmacd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 330 | [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>, |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 331 | RegConstraint<"$dstin = $dst"> { |
| 332 | let Inst{6} = 1; |
| 333 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 334 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 335 | def FNMACS : ASbI<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 336 | "fnmacs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 337 | [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>, |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 338 | RegConstraint<"$dstin = $dst"> { |
| 339 | let Inst{6} = 1; |
| 340 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 341 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 342 | def FNMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 343 | "fnmscd", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 344 | [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>, |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 345 | RegConstraint<"$dstin = $dst"> { |
| 346 | let Inst{6} = 1; |
| 347 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 348 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 349 | def FNMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 350 | "fnmscs", " $dst, $a, $b", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 351 | [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>, |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 352 | RegConstraint<"$dstin = $dst"> { |
| 353 | let Inst{6} = 1; |
| 354 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 355 | |
| 356 | //===----------------------------------------------------------------------===// |
| 357 | // FP Conditional moves. |
| 358 | // |
| 359 | |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 360 | def FCPYDcc : ADuI<0b11101011, 0b0000, 0b0100, |
| 361 | (outs DPR:$dst), (ins DPR:$false, DPR:$true), |
Evan Cheng | 9ad6f03 | 2007-07-06 23:34:09 +0000 | [diff] [blame] | 362 | "fcpyd", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 363 | [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>, |
| 364 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 365 | |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 366 | def FCPYScc : ASuI<0b11101011, 0b0000, 0b0100, |
| 367 | (outs SPR:$dst), (ins SPR:$false, SPR:$true), |
Evan Cheng | 9ad6f03 | 2007-07-06 23:34:09 +0000 | [diff] [blame] | 368 | "fcpys", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 369 | [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>, |
| 370 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 371 | |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 372 | def FNEGDcc : ADuI<0b11101011, 0b0001, 0b0100, |
| 373 | (outs DPR:$dst), (ins DPR:$false, DPR:$true), |
Evan Cheng | 9ad6f03 | 2007-07-06 23:34:09 +0000 | [diff] [blame] | 374 | "fnegd", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 375 | [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>, |
| 376 | RegConstraint<"$false = $dst">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 377 | |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 378 | def FNEGScc : ASuI<0b11101011, 0b0001, 0b0100, |
| 379 | (outs SPR:$dst), (ins SPR:$false, SPR:$true), |
Evan Cheng | 9ad6f03 | 2007-07-06 23:34:09 +0000 | [diff] [blame] | 380 | "fnegs", " $dst, $true", |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 381 | [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>, |
| 382 | RegConstraint<"$false = $dst">; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 383 | |
| 384 | |
| 385 | //===----------------------------------------------------------------------===// |
| 386 | // Misc. |
| 387 | // |
| 388 | |
| 389 | let Defs = [CPSR] in |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 390 | def FMSTAT : AI<(outs), (ins), VFPMiscFrm, "fmstat", "", [(arm_fmstat)]> { |
| 391 | let Inst{27-20} = 0b11101111; |
| 392 | let Inst{19-16} = 0b0001; |
| 393 | let Inst{15-12} = 0b1111; |
| 394 | let Inst{11-8} = 0b1010; |
| 395 | let Inst{7} = 0; |
| 396 | let Inst{4} = 1; |
| 397 | } |