blob: 16518f5ce48cecebb49c2f4667ed6165171b8d54 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
20def SDT_FMDRR :
21SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Evan Cheng96581d32008-11-11 02:11:05 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner48be23c2008-01-15 22:02:54 +000028def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Cheng96581d32008-11-11 02:11:05 +000029def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
31def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000032
33//===----------------------------------------------------------------------===//
34// Load / store Instructions.
35//
36
Chris Lattner834f1ce2008-01-06 23:38:27 +000037let isSimpleLoad = 1 in {
Evan Chengcd8e66a2008-11-11 21:48:44 +000038def FLDD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000039 "fldd", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000040 [(set DPR:$dst, (load addrmode5:$addr))]>;
41
Evan Chengcd8e66a2008-11-11 21:48:44 +000042def FLDS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000043 "flds", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000044 [(set SPR:$dst, (load addrmode5:$addr))]>;
Chris Lattner834f1ce2008-01-06 23:38:27 +000045} // isSimpleLoad
Evan Chenga8e29892007-01-19 07:51:42 +000046
Evan Chengcd8e66a2008-11-11 21:48:44 +000047def FSTD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000048 "fstd", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000049 [(store DPR:$src, addrmode5:$addr)]>;
50
Evan Chengcd8e66a2008-11-11 21:48:44 +000051def FSTS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +000052 "fsts", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +000053 [(store SPR:$src, addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000054
55//===----------------------------------------------------------------------===//
56// Load / store multiple Instructions.
57//
58
Chris Lattner9b37aaf2008-01-10 05:12:37 +000059let mayLoad = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +000060def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
61 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +000062 "fldm${addr:submode}d${p} ${addr:base}, $dst1",
Evan Chengcd8e66a2008-11-11 21:48:44 +000063 []> {
64 let Inst{20} = 1;
65}
Evan Chenga8e29892007-01-19 07:51:42 +000066
Evan Cheng64d80e32007-07-19 01:14:50 +000067def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
68 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +000069 "fldm${addr:submode}s${p} ${addr:base}, $dst1",
Evan Chengcd8e66a2008-11-11 21:48:44 +000070 []> {
71 let Inst{20} = 1;
72}
Chris Lattner9b37aaf2008-01-10 05:12:37 +000073}
Evan Chenga8e29892007-01-19 07:51:42 +000074
Chris Lattner2e48a702008-01-06 08:36:04 +000075let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +000076def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
77 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +000078 "fstm${addr:submode}d${p} ${addr:base}, $src1",
Evan Chengcd8e66a2008-11-11 21:48:44 +000079 []> {
80 let Inst{20} = 0;
81}
Evan Chenga8e29892007-01-19 07:51:42 +000082
Evan Cheng64d80e32007-07-19 01:14:50 +000083def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
84 variable_ops),
Evan Chengc6f2f6f2007-05-29 23:34:19 +000085 "fstm${addr:submode}s${p} ${addr:base}, $src1",
Evan Chengcd8e66a2008-11-11 21:48:44 +000086 []> {
87 let Inst{20} = 0;
88}
Chris Lattner2e48a702008-01-06 08:36:04 +000089} // mayStore
Evan Chenga8e29892007-01-19 07:51:42 +000090
91// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
92
93//===----------------------------------------------------------------------===//
94// FP Binary Operations.
95//
96
Evan Cheng96581d32008-11-11 02:11:05 +000097def FADDD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +000098 "faddd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +000099 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
100
Evan Cheng96581d32008-11-11 02:11:05 +0000101def FADDS : ASbI<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000102 "fadds", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000103 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
104
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000105// These are encoded as unary instructions.
106def FCMPED : ADuI<0b11101011, 0b0100, 0b1100, (outs), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000107 "fcmped", " $a, $b",
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000108 [(arm_cmpfp DPR:$a, DPR:$b)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000110def FCMPES : ASuI<0b11101011, 0b0100, 0b1100, (outs), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000111 "fcmpes", " $a, $b",
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000112 [(arm_cmpfp SPR:$a, SPR:$b)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
Evan Cheng96581d32008-11-11 02:11:05 +0000114def FDIVD : ADbI<0b11101000, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000115 "fdivd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000116 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
117
Evan Cheng96581d32008-11-11 02:11:05 +0000118def FDIVS : ASbI<0b11101000, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000119 "fdivs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000120 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
121
Evan Cheng96581d32008-11-11 02:11:05 +0000122def FMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000123 "fmuld", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000124 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
125
Evan Cheng96581d32008-11-11 02:11:05 +0000126def FMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000127 "fmuls", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000128 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
Chris Lattner72939122007-05-03 00:32:00 +0000129
Evan Cheng96581d32008-11-11 02:11:05 +0000130def FNMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000131 "fnmuld", " $dst, $a, $b",
Evan Cheng96581d32008-11-11 02:11:05 +0000132 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]> {
133 let Inst{6} = 1;
134}
Evan Chenga8e29892007-01-19 07:51:42 +0000135
Evan Cheng96581d32008-11-11 02:11:05 +0000136def FNMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000137 "fnmuls", " $dst, $a, $b",
Evan Cheng96581d32008-11-11 02:11:05 +0000138 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]> {
139 let Inst{6} = 1;
140}
Evan Chenga8e29892007-01-19 07:51:42 +0000141
Chris Lattner72939122007-05-03 00:32:00 +0000142// Match reassociated forms only if not sign dependent rounding.
143def : Pat<(fmul (fneg DPR:$a), DPR:$b),
144 (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
145def : Pat<(fmul (fneg SPR:$a), SPR:$b),
146 (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
147
148
Evan Cheng96581d32008-11-11 02:11:05 +0000149def FSUBD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000150 "fsubd", " $dst, $a, $b",
Evan Cheng3c902e82008-11-13 07:59:48 +0000151 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]> {
152 let Inst{6} = 1;
153}
Evan Chenga8e29892007-01-19 07:51:42 +0000154
Evan Cheng96581d32008-11-11 02:11:05 +0000155def FSUBS : ASbI<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000156 "fsubs", " $dst, $a, $b",
Evan Cheng3c902e82008-11-13 07:59:48 +0000157 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]> {
158 let Inst{6} = 1;
159}
Evan Chenga8e29892007-01-19 07:51:42 +0000160
161//===----------------------------------------------------------------------===//
162// FP Unary Operations.
163//
164
Evan Cheng96581d32008-11-11 02:11:05 +0000165def FABSD : ADuI<0b11101011, 0b0000, 0b1100, (outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000166 "fabsd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000167 [(set DPR:$dst, (fabs DPR:$a))]>;
168
Evan Cheng96581d32008-11-11 02:11:05 +0000169def FABSS : ASuI<0b11101011, 0b0000, 0b1100, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000170 "fabss", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000171 [(set SPR:$dst, (fabs SPR:$a))]>;
172
Evan Cheng96581d32008-11-11 02:11:05 +0000173def FCMPEZD : ADuI<0b11101011, 0b0101, 0b1100, (outs), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000174 "fcmpezd", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000175 [(arm_cmpfp0 DPR:$a)]>;
176
Evan Cheng96581d32008-11-11 02:11:05 +0000177def FCMPEZS : ASuI<0b11101011, 0b0101, 0b1100, (outs), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000178 "fcmpezs", " $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000179 [(arm_cmpfp0 SPR:$a)]>;
180
Evan Cheng96581d32008-11-11 02:11:05 +0000181def FCVTDS : ASuI<0b11101011, 0b0111, 0b1100, (outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000182 "fcvtds", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000183 [(set DPR:$dst, (fextend SPR:$a))]>;
184
Evan Cheng96581d32008-11-11 02:11:05 +0000185// Special case encoding: bits 11-8 is 0b1011.
186def FCVTSD : AI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000187 "fcvtsd", " $dst, $a",
Evan Cheng96581d32008-11-11 02:11:05 +0000188 [(set SPR:$dst, (fround DPR:$a))]> {
189 let Inst{27-23} = 0b11101;
190 let Inst{21-16} = 0b110111;
191 let Inst{11-8} = 0b1011;
192 let Inst{7-4} = 0b1100;
193}
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Cheng96581d32008-11-11 02:11:05 +0000195def FCPYD : ADuI<0b11101011, 0b0000, 0b0100, (outs DPR:$dst), (ins DPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000196 "fcpyd", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000197
Evan Cheng96581d32008-11-11 02:11:05 +0000198def FCPYS : ASuI<0b11101011, 0b0000, 0b0100, (outs SPR:$dst), (ins SPR:$a),
Evan Chengc85e8322007-07-05 07:13:32 +0000199 "fcpys", " $dst, $a", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000200
Evan Cheng96581d32008-11-11 02:11:05 +0000201def FNEGD : ADuI<0b11101011, 0b0001, 0b0100, (outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000202 "fnegd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000203 [(set DPR:$dst, (fneg DPR:$a))]>;
204
Evan Cheng96581d32008-11-11 02:11:05 +0000205def FNEGS : ASuI<0b11101011, 0b0001, 0b0100, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000206 "fnegs", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000207 [(set SPR:$dst, (fneg SPR:$a))]>;
208
Evan Cheng96581d32008-11-11 02:11:05 +0000209def FSQRTD : ADuI<0b11101011, 0b0001, 0b1100, (outs DPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000210 "fsqrtd", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000211 [(set DPR:$dst, (fsqrt DPR:$a))]>;
212
Evan Cheng96581d32008-11-11 02:11:05 +0000213def FSQRTS : ASuI<0b11101011, 0b0001, 0b1100, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000214 "fsqrts", " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000215 [(set SPR:$dst, (fsqrt SPR:$a))]>;
216
217//===----------------------------------------------------------------------===//
218// FP <-> GPR Copies. Int <-> FP Conversions.
219//
220
Evan Cheng80a11982008-11-12 06:41:41 +0000221def FMRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000222 "fmrs", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000223 [(set GPR:$dst, (bitconvert SPR:$src))]>;
224
Evan Cheng80a11982008-11-12 06:41:41 +0000225def FMSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000226 "fmsr", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000227 [(set SPR:$dst, (bitconvert GPR:$src))]>;
228
Evan Cheng80a11982008-11-12 06:41:41 +0000229def FMRRD : AVConv3I<0b11000101, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000230 (outs GPR:$dst1, GPR:$dst2), (ins DPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000231 "fmrrd", " $dst1, $dst2, $src",
Evan Chenga8e29892007-01-19 07:51:42 +0000232 [/* FIXME: Can't write pattern for multiple result instr*/]>;
233
234// FMDHR: GPR -> SPR
235// FMDLR: GPR -> SPR
236
Evan Cheng80a11982008-11-12 06:41:41 +0000237def FMDRR : AVConv5I<0b11000100, 0b1011, (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Evan Cheng44bec522007-05-15 01:29:07 +0000238 "fmdrr", " $dst, $src1, $src2",
Evan Chenga8e29892007-01-19 07:51:42 +0000239 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>;
240
241// FMRDH: SPR -> GPR
242// FMRDL: SPR -> GPR
243// FMRRS: SPR -> GPR
244// FMRX : SPR system reg -> GPR
245
246// FMSRR: GPR -> SPR
247
Evan Chenga8e29892007-01-19 07:51:42 +0000248// FMXR: GPR -> VFP Sstem reg
249
250
251// Int to FP:
252
Evan Cheng80a11982008-11-12 06:41:41 +0000253def FSITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000254 "fsitod", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000255 [(set DPR:$dst, (arm_sitof SPR:$a))]> {
256 let Inst{7} = 1; // Z bit
257}
Evan Chenga8e29892007-01-19 07:51:42 +0000258
Evan Cheng80a11982008-11-12 06:41:41 +0000259def FSITOS : AVConv1I<0b11101011, 0b1000, 0b1010, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000260 "fsitos", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000261 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
262 let Inst{7} = 1; // Z bit
263}
Evan Chenga8e29892007-01-19 07:51:42 +0000264
Evan Cheng80a11982008-11-12 06:41:41 +0000265def FUITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000266 "fuitod", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000267 [(set DPR:$dst, (arm_uitof SPR:$a))]> {
268 let Inst{7} = 0; // Z bit
269}
Evan Chenga8e29892007-01-19 07:51:42 +0000270
Evan Cheng80a11982008-11-12 06:41:41 +0000271def FUITOS : AVConv1I<0b11101011, 0b1000, 0b1010, (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000272 "fuitos", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000273 [(set SPR:$dst, (arm_uitof SPR:$a))]> {
274 let Inst{7} = 1; // Z bit
275}
Evan Chenga8e29892007-01-19 07:51:42 +0000276
277// FP to Int:
278// Always set Z bit in the instruction, i.e. "round towards zero" variants.
279
Evan Cheng80a11982008-11-12 06:41:41 +0000280def FTOSIZD : AVConv1I<0b11101011, 0b1101, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000281 (outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000282 "ftosizd", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000283 [(set SPR:$dst, (arm_ftosi DPR:$a))]> {
284 let Inst{7} = 1; // Z bit
285}
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Evan Cheng80a11982008-11-12 06:41:41 +0000287def FTOSIZS : AVConv1I<0b11101011, 0b1101, 0b1010,
Evan Cheng78be83d2008-11-11 19:40:26 +0000288 (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000289 "ftosizs", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000290 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
291 let Inst{7} = 1; // Z bit
292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Evan Cheng80a11982008-11-12 06:41:41 +0000294def FTOUIZD : AVConv1I<0b11101011, 0b1100, 0b1011,
Evan Cheng78be83d2008-11-11 19:40:26 +0000295 (outs SPR:$dst), (ins DPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000296 "ftouizd", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000297 [(set SPR:$dst, (arm_ftoui DPR:$a))]> {
298 let Inst{7} = 1; // Z bit
299}
Evan Chenga8e29892007-01-19 07:51:42 +0000300
Evan Cheng80a11982008-11-12 06:41:41 +0000301def FTOUIZS : AVConv1I<0b11101011, 0b1100, 0b1010,
Evan Cheng78be83d2008-11-11 19:40:26 +0000302 (outs SPR:$dst), (ins SPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000303 "ftouizs", " $dst, $a",
Evan Cheng78be83d2008-11-11 19:40:26 +0000304 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
305 let Inst{7} = 1; // Z bit
306}
Evan Chenga8e29892007-01-19 07:51:42 +0000307
308//===----------------------------------------------------------------------===//
309// FP FMA Operations.
310//
311
Evan Cheng96581d32008-11-11 02:11:05 +0000312def FMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000313 "fmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000314 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
315 RegConstraint<"$dstin = $dst">;
316
Evan Cheng96581d32008-11-11 02:11:05 +0000317def FMACS : ASbI<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000318 "fmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000319 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
320 RegConstraint<"$dstin = $dst">;
321
Evan Cheng96581d32008-11-11 02:11:05 +0000322def FMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000323 "fmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000324 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
325 RegConstraint<"$dstin = $dst">;
326
Evan Cheng96581d32008-11-11 02:11:05 +0000327def FMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000328 "fmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000329 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
330 RegConstraint<"$dstin = $dst">;
331
Evan Cheng96581d32008-11-11 02:11:05 +0000332def FNMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000333 "fnmacd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000334 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Evan Cheng96581d32008-11-11 02:11:05 +0000335 RegConstraint<"$dstin = $dst"> {
336 let Inst{6} = 1;
337}
Evan Chenga8e29892007-01-19 07:51:42 +0000338
Evan Cheng96581d32008-11-11 02:11:05 +0000339def FNMACS : ASbI<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000340 "fnmacs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000341 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Evan Cheng96581d32008-11-11 02:11:05 +0000342 RegConstraint<"$dstin = $dst"> {
343 let Inst{6} = 1;
344}
Evan Chenga8e29892007-01-19 07:51:42 +0000345
Evan Cheng96581d32008-11-11 02:11:05 +0000346def FNMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000347 "fnmscd", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000348 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Evan Cheng96581d32008-11-11 02:11:05 +0000349 RegConstraint<"$dstin = $dst"> {
350 let Inst{6} = 1;
351}
Evan Chenga8e29892007-01-19 07:51:42 +0000352
Evan Cheng96581d32008-11-11 02:11:05 +0000353def FNMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000354 "fnmscs", " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000355 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Evan Cheng96581d32008-11-11 02:11:05 +0000356 RegConstraint<"$dstin = $dst"> {
357 let Inst{6} = 1;
358}
Evan Chenga8e29892007-01-19 07:51:42 +0000359
360//===----------------------------------------------------------------------===//
361// FP Conditional moves.
362//
363
Evan Cheng78be83d2008-11-11 19:40:26 +0000364def FCPYDcc : ADuI<0b11101011, 0b0000, 0b0100,
365 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000366 "fcpyd", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000367 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
368 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
Evan Cheng78be83d2008-11-11 19:40:26 +0000370def FCPYScc : ASuI<0b11101011, 0b0000, 0b0100,
371 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000372 "fcpys", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000373 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
374 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000375
Evan Cheng78be83d2008-11-11 19:40:26 +0000376def FNEGDcc : ADuI<0b11101011, 0b0001, 0b0100,
377 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000378 "fnegd", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000379 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
380 RegConstraint<"$false = $dst">;
Evan Chenga8e29892007-01-19 07:51:42 +0000381
Evan Cheng78be83d2008-11-11 19:40:26 +0000382def FNEGScc : ASuI<0b11101011, 0b0001, 0b0100,
383 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Evan Cheng9ad6f032007-07-06 23:34:09 +0000384 "fnegs", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +0000385 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
386 RegConstraint<"$false = $dst">;
Evan Cheng78be83d2008-11-11 19:40:26 +0000387
388
389//===----------------------------------------------------------------------===//
390// Misc.
391//
392
393let Defs = [CPSR] in
Evan Chengcd8e66a2008-11-11 21:48:44 +0000394def FMSTAT : AI<(outs), (ins), VFPMiscFrm, "fmstat", "", [(arm_fmstat)]> {
395 let Inst{27-20} = 0b11101111;
396 let Inst{19-16} = 0b0001;
397 let Inst{15-12} = 0b1111;
398 let Inst{11-8} = 0b1010;
399 let Inst{7} = 0;
400 let Inst{4} = 1;
401}