blob: cab07da288c704bce6b33b339aacd3b60aead9e5 [file] [log] [blame]
Tom Stellardf98f2ce2012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarde7397ee2013-06-03 17:40:11 +000017#include "AMDGPU.h"
Christian Konig90c64cb2013-03-07 09:03:52 +000018#include "AMDGPURegisterInfo.h"
Christian Konig90c64cb2013-03-07 09:03:52 +000019#include "AMDGPUSubtarget.h"
Benjamin Kramer5c352902013-05-23 17:10:37 +000020#include "AMDILIntrinsicInfo.h"
Tom Stellardf502c292013-07-23 01:48:05 +000021#include "R600MachineFunctionInfo.h"
Tom Stellarde7397ee2013-06-03 17:40:11 +000022#include "SIMachineFunctionInfo.h"
Christian Konig90c64cb2013-03-07 09:03:52 +000023#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellardf98f2ce2012-12-11 21:25:42 +000024#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
26#include "llvm/CodeGen/SelectionDAG.h"
27#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellarde3d4cbc2013-06-28 15:47:08 +000028#include "llvm/IR/DataLayout.h"
Tom Stellardf98f2ce2012-12-11 21:25:42 +000029
30using namespace llvm;
31
Christian Konig90c64cb2013-03-07 09:03:52 +000032#include "AMDGPUGenCallingConv.inc"
33
Tom Stellardf98f2ce2012-12-11 21:25:42 +000034AMDGPUTargetLowering::AMDGPUTargetLowering(TargetMachine &TM) :
35 TargetLowering(TM, new TargetLoweringObjectFileELF()) {
36
37 // Initialize target lowering borrowed from AMDIL
38 InitAMDILLowering();
39
40 // We need to custom lower some of the intrinsics
41 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
42
43 // Library functions. These default to Expand, but we have instructions
44 // for them.
45 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
46 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
47 setOperationAction(ISD::FPOW, MVT::f32, Legal);
48 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
49 setOperationAction(ISD::FABS, MVT::f32, Legal);
50 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
51 setOperationAction(ISD::FRINT, MVT::f32, Legal);
52
Tom Stellardba534c22013-05-20 15:02:19 +000053 // The hardware supports ROTR, but not ROTL
54 setOperationAction(ISD::ROTL, MVT::i32, Expand);
55
Tom Stellardf98f2ce2012-12-11 21:25:42 +000056 // Lower floating point store/load to integer store/load to reduce the number
57 // of patterns in tablegen.
58 setOperationAction(ISD::STORE, MVT::f32, Promote);
59 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
60
Tom Stellardfc047272013-07-18 21:43:42 +000061 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
62 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
63
Tom Stellardf98f2ce2012-12-11 21:25:42 +000064 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
65 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
66
Tom Stellard68e13282013-07-12 18:14:56 +000067 setOperationAction(ISD::STORE, MVT::f64, Promote);
68 AddPromotedToType(ISD::STORE, MVT::f64, MVT::i64);
69
Tom Stellard4c52d452013-08-16 01:12:11 +000070 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Custom);
71 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Custom);
72 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Custom);
73 // XXX: This can be change to Custom, once ExpandVectorStores can
74 // handle 64-bit stores.
75 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
76
Tom Stellardf98f2ce2012-12-11 21:25:42 +000077 setOperationAction(ISD::LOAD, MVT::f32, Promote);
78 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
79
Tom Stellardac85f3f2013-07-18 21:43:48 +000080 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
81 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
82
Tom Stellardf98f2ce2012-12-11 21:25:42 +000083 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
84 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
85
Tom Stellard68e13282013-07-12 18:14:56 +000086 setOperationAction(ISD::LOAD, MVT::f64, Promote);
87 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::i64);
88
Tom Stellarda41520c2013-08-14 23:25:00 +000089 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
90 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
91 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
92 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
Tom Stellard692ee102013-08-01 15:23:42 +000093
Tom Stellard30d84d82013-08-16 01:12:16 +000094 setLoadExtAction(ISD::EXTLOAD, MVT::v2i8, Expand);
95 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i8, Expand);
96 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i8, Expand);
97 setLoadExtAction(ISD::EXTLOAD, MVT::v4i8, Expand);
98 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i8, Expand);
99 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i8, Expand);
100 setLoadExtAction(ISD::EXTLOAD, MVT::v2i16, Expand);
101 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i16, Expand);
102 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i16, Expand);
103 setLoadExtAction(ISD::EXTLOAD, MVT::v4i16, Expand);
104 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i16, Expand);
105 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i16, Expand);
106
Tom Stellardd7a472c2013-07-23 01:47:46 +0000107 setOperationAction(ISD::FNEG, MVT::v2f32, Expand);
108 setOperationAction(ISD::FNEG, MVT::v4f32, Expand);
109
Christian Konig45b14e32013-03-27 09:12:51 +0000110 setOperationAction(ISD::MUL, MVT::i64, Expand);
111
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000112 setOperationAction(ISD::UDIV, MVT::i32, Expand);
113 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
114 setOperationAction(ISD::UREM, MVT::i32, Expand);
Tom Stellardf5660aa2013-07-18 21:43:35 +0000115 setOperationAction(ISD::VSELECT, MVT::v2f32, Expand);
116 setOperationAction(ISD::VSELECT, MVT::v4f32, Expand);
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000117
Tom Stellard0991c312013-08-16 23:51:24 +0000118 static const int IntTypes[] = {
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000119 (int)MVT::v2i32,
120 (int)MVT::v4i32
121 };
Tom Stellard0991c312013-08-16 23:51:24 +0000122 const size_t NumIntTypes = array_lengthof(IntTypes);
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000123
Tom Stellard0991c312013-08-16 23:51:24 +0000124 for (unsigned int x = 0; x < NumIntTypes; ++x) {
125 MVT::SimpleValueType VT = (MVT::SimpleValueType)IntTypes[x];
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000126 //Expand the following operations for the current type by default
127 setOperationAction(ISD::ADD, VT, Expand);
128 setOperationAction(ISD::AND, VT, Expand);
Tom Stellarde3d60ac2013-07-30 14:31:03 +0000129 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
130 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000131 setOperationAction(ISD::MUL, VT, Expand);
132 setOperationAction(ISD::OR, VT, Expand);
133 setOperationAction(ISD::SHL, VT, Expand);
Tom Stellarde3d60ac2013-07-30 14:31:03 +0000134 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000135 setOperationAction(ISD::SRL, VT, Expand);
136 setOperationAction(ISD::SRA, VT, Expand);
137 setOperationAction(ISD::SUB, VT, Expand);
138 setOperationAction(ISD::UDIV, VT, Expand);
Tom Stellarde3d60ac2013-07-30 14:31:03 +0000139 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000140 setOperationAction(ISD::UREM, VT, Expand);
Tom Stellardf5660aa2013-07-18 21:43:35 +0000141 setOperationAction(ISD::VSELECT, VT, Expand);
Aaron Watryf97c7fe2013-06-25 13:55:57 +0000142 setOperationAction(ISD::XOR, VT, Expand);
143 }
Tom Stellard0991c312013-08-16 23:51:24 +0000144
145 static const int FloatTypes[] = {
146 (int)MVT::v2f32,
147 (int)MVT::v4f32
148 };
149 const size_t NumFloatTypes = array_lengthof(FloatTypes);
150
151 for (unsigned int x = 0; x < NumFloatTypes; ++x) {
152 MVT::SimpleValueType VT = (MVT::SimpleValueType)FloatTypes[x];
153 setOperationAction(ISD::FADD, VT, Expand);
154 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellard84c0bd92013-08-16 23:51:29 +0000155 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellard0991c312013-08-16 23:51:24 +0000156 setOperationAction(ISD::FMUL, VT, Expand);
157 setOperationAction(ISD::FSUB, VT, Expand);
158 }
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000159}
160
Tom Stellard2b272a12013-08-05 22:22:07 +0000161//===----------------------------------------------------------------------===//
162// Target Information
163//===----------------------------------------------------------------------===//
164
165MVT AMDGPUTargetLowering::getVectorIdxTy() const {
166 return MVT::i32;
167}
168
169
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000170//===---------------------------------------------------------------------===//
Tom Stellard1f67c632013-07-23 23:55:03 +0000171// Target Properties
172//===---------------------------------------------------------------------===//
173
174bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
175 assert(VT.isFloatingPoint());
176 return VT == MVT::f32;
177}
178
179bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
180 assert(VT.isFloatingPoint());
181 return VT == MVT::f32;
182}
183
184//===---------------------------------------------------------------------===//
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000185// TargetLowering Callbacks
186//===---------------------------------------------------------------------===//
187
Christian Konig90c64cb2013-03-07 09:03:52 +0000188void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
189 const SmallVectorImpl<ISD::InputArg> &Ins) const {
190
191 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000192}
193
194SDValue AMDGPUTargetLowering::LowerReturn(
195 SDValue Chain,
196 CallingConv::ID CallConv,
197 bool isVarArg,
198 const SmallVectorImpl<ISD::OutputArg> &Outs,
199 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000200 SDLoc DL, SelectionDAG &DAG) const {
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000201 return DAG.getNode(AMDGPUISD::RET_FLAG, DL, MVT::Other, Chain);
202}
203
204//===---------------------------------------------------------------------===//
205// Target specific lowering
206//===---------------------------------------------------------------------===//
207
208SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
209 const {
210 switch (Op.getOpcode()) {
211 default:
212 Op.getNode()->dump();
213 assert(0 && "Custom lowering code for this"
214 "instruction is not implemented yet!");
215 break;
216 // AMDIL DAG lowering
217 case ISD::SDIV: return LowerSDIV(Op, DAG);
218 case ISD::SREM: return LowerSREM(Op, DAG);
219 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
220 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
221 // AMDGPU DAG lowering
Tom Stellarda41520c2013-08-14 23:25:00 +0000222 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
223 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000224 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Tom Stellard4c52d452013-08-16 01:12:11 +0000225 case ISD::STORE: return LowerVectorStore(Op, DAG);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000226 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
227 }
228 return Op;
229}
230
Tom Stellarde3d4cbc2013-06-28 15:47:08 +0000231SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
232 SDValue Op,
233 SelectionDAG &DAG) const {
234
235 const DataLayout *TD = getTargetMachine().getDataLayout();
236 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
237 // XXX: What does the value of G->getOffset() mean?
238 assert(G->getOffset() == 0 &&
239 "Do not know what to do with an non-zero offset");
240
241 unsigned Offset = MFI->LDSSize;
242 const GlobalValue *GV = G->getGlobal();
243 uint64_t Size = TD->getTypeAllocSize(GV->getType()->getElementType());
244
245 // XXX: Account for alignment?
246 MFI->LDSSize += Size;
247
Michel Danzera3e39dc2013-07-10 16:37:07 +0000248 return DAG.getConstant(Offset, TD->getPointerSize() == 8 ? MVT::i64 : MVT::i32);
Tom Stellarde3d4cbc2013-06-28 15:47:08 +0000249}
250
Tom Stellarda41520c2013-08-14 23:25:00 +0000251void AMDGPUTargetLowering::ExtractVectorElements(SDValue Op, SelectionDAG &DAG,
252 SmallVectorImpl<SDValue> &Args,
253 unsigned Start,
254 unsigned Count) const {
255 EVT VT = Op.getValueType();
256 for (unsigned i = Start, e = Start + Count; i != e; ++i) {
257 Args.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SDLoc(Op),
258 VT.getVectorElementType(),
259 Op, DAG.getConstant(i, MVT::i32)));
260 }
261}
262
263SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
264 SelectionDAG &DAG) const {
265 SmallVector<SDValue, 8> Args;
266 SDValue A = Op.getOperand(0);
267 SDValue B = Op.getOperand(1);
268
269 ExtractVectorElements(A, DAG, Args, 0,
270 A.getValueType().getVectorNumElements());
271 ExtractVectorElements(B, DAG, Args, 0,
272 B.getValueType().getVectorNumElements());
273
274 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(),
275 &Args[0], Args.size());
276}
277
278SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
279 SelectionDAG &DAG) const {
280
281 SmallVector<SDValue, 8> Args;
282 EVT VT = Op.getValueType();
283 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
284 ExtractVectorElements(Op.getOperand(0), DAG, Args, Start,
285 VT.getVectorNumElements());
286
287 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(),
288 &Args[0], Args.size());
289}
290
291
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000292SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
293 SelectionDAG &DAG) const {
294 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +0000295 SDLoc DL(Op);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000296 EVT VT = Op.getValueType();
297
298 switch (IntrinsicID) {
299 default: return Op;
300 case AMDGPUIntrinsic::AMDIL_abs:
301 return LowerIntrinsicIABS(Op, DAG);
302 case AMDGPUIntrinsic::AMDIL_exp:
303 return DAG.getNode(ISD::FEXP2, DL, VT, Op.getOperand(1));
304 case AMDGPUIntrinsic::AMDGPU_lrp:
305 return LowerIntrinsicLRP(Op, DAG);
306 case AMDGPUIntrinsic::AMDIL_fraction:
307 return DAG.getNode(AMDGPUISD::FRACT, DL, VT, Op.getOperand(1));
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000308 case AMDGPUIntrinsic::AMDIL_max:
309 return DAG.getNode(AMDGPUISD::FMAX, DL, VT, Op.getOperand(1),
310 Op.getOperand(2));
311 case AMDGPUIntrinsic::AMDGPU_imax:
312 return DAG.getNode(AMDGPUISD::SMAX, DL, VT, Op.getOperand(1),
313 Op.getOperand(2));
314 case AMDGPUIntrinsic::AMDGPU_umax:
315 return DAG.getNode(AMDGPUISD::UMAX, DL, VT, Op.getOperand(1),
316 Op.getOperand(2));
317 case AMDGPUIntrinsic::AMDIL_min:
318 return DAG.getNode(AMDGPUISD::FMIN, DL, VT, Op.getOperand(1),
319 Op.getOperand(2));
320 case AMDGPUIntrinsic::AMDGPU_imin:
321 return DAG.getNode(AMDGPUISD::SMIN, DL, VT, Op.getOperand(1),
322 Op.getOperand(2));
323 case AMDGPUIntrinsic::AMDGPU_umin:
324 return DAG.getNode(AMDGPUISD::UMIN, DL, VT, Op.getOperand(1),
325 Op.getOperand(2));
326 case AMDGPUIntrinsic::AMDIL_round_nearest:
327 return DAG.getNode(ISD::FRINT, DL, VT, Op.getOperand(1));
328 }
329}
330
331///IABS(a) = SMAX(sub(0, a), a)
332SDValue AMDGPUTargetLowering::LowerIntrinsicIABS(SDValue Op,
333 SelectionDAG &DAG) const {
334
Andrew Trickac6d9be2013-05-25 02:42:55 +0000335 SDLoc DL(Op);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000336 EVT VT = Op.getValueType();
337 SDValue Neg = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT),
338 Op.getOperand(1));
339
340 return DAG.getNode(AMDGPUISD::SMAX, DL, VT, Neg, Op.getOperand(1));
341}
342
343/// Linear Interpolation
344/// LRP(a, b, c) = muladd(a, b, (1 - a) * c)
345SDValue AMDGPUTargetLowering::LowerIntrinsicLRP(SDValue Op,
346 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000347 SDLoc DL(Op);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000348 EVT VT = Op.getValueType();
349 SDValue OneSubA = DAG.getNode(ISD::FSUB, DL, VT,
350 DAG.getConstantFP(1.0f, MVT::f32),
351 Op.getOperand(1));
352 SDValue OneSubAC = DAG.getNode(ISD::FMUL, DL, VT, OneSubA,
353 Op.getOperand(3));
Vincent Lejeunee3111962013-02-18 14:11:28 +0000354 return DAG.getNode(ISD::FADD, DL, VT,
355 DAG.getNode(ISD::FMUL, DL, VT, Op.getOperand(1), Op.getOperand(2)),
356 OneSubAC);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000357}
358
359/// \brief Generate Min/Max node
360SDValue AMDGPUTargetLowering::LowerMinMax(SDValue Op,
361 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000362 SDLoc DL(Op);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000363 EVT VT = Op.getValueType();
364
365 SDValue LHS = Op.getOperand(0);
366 SDValue RHS = Op.getOperand(1);
367 SDValue True = Op.getOperand(2);
368 SDValue False = Op.getOperand(3);
369 SDValue CC = Op.getOperand(4);
370
371 if (VT != MVT::f32 ||
372 !((LHS == True && RHS == False) || (LHS == False && RHS == True))) {
373 return SDValue();
374 }
375
376 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
377 switch (CCOpcode) {
378 case ISD::SETOEQ:
379 case ISD::SETONE:
380 case ISD::SETUNE:
381 case ISD::SETNE:
382 case ISD::SETUEQ:
383 case ISD::SETEQ:
384 case ISD::SETFALSE:
385 case ISD::SETFALSE2:
386 case ISD::SETTRUE:
387 case ISD::SETTRUE2:
388 case ISD::SETUO:
389 case ISD::SETO:
390 assert(0 && "Operation should already be optimised !");
391 case ISD::SETULE:
392 case ISD::SETULT:
393 case ISD::SETOLE:
394 case ISD::SETOLT:
395 case ISD::SETLE:
396 case ISD::SETLT: {
397 if (LHS == True)
398 return DAG.getNode(AMDGPUISD::FMIN, DL, VT, LHS, RHS);
399 else
400 return DAG.getNode(AMDGPUISD::FMAX, DL, VT, LHS, RHS);
401 }
402 case ISD::SETGT:
403 case ISD::SETGE:
404 case ISD::SETUGE:
405 case ISD::SETOGE:
406 case ISD::SETUGT:
407 case ISD::SETOGT: {
408 if (LHS == True)
409 return DAG.getNode(AMDGPUISD::FMAX, DL, VT, LHS, RHS);
410 else
411 return DAG.getNode(AMDGPUISD::FMIN, DL, VT, LHS, RHS);
412 }
413 case ISD::SETCC_INVALID:
414 assert(0 && "Invalid setcc condcode !");
415 }
416 return Op;
417}
418
419
420
421SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
422 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000423 SDLoc DL(Op);
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000424 EVT VT = Op.getValueType();
425
426 SDValue Num = Op.getOperand(0);
427 SDValue Den = Op.getOperand(1);
428
429 SmallVector<SDValue, 8> Results;
430
431 // RCP = URECIP(Den) = 2^32 / Den + e
432 // e is rounding error.
433 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
434
435 // RCP_LO = umulo(RCP, Den) */
436 SDValue RCP_LO = DAG.getNode(ISD::UMULO, DL, VT, RCP, Den);
437
438 // RCP_HI = mulhu (RCP, Den) */
439 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
440
441 // NEG_RCP_LO = -RCP_LO
442 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT),
443 RCP_LO);
444
445 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
446 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, VT),
447 NEG_RCP_LO, RCP_LO,
448 ISD::SETEQ);
449 // Calculate the rounding error from the URECIP instruction
450 // E = mulhu(ABS_RCP_LO, RCP)
451 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
452
453 // RCP_A_E = RCP + E
454 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
455
456 // RCP_S_E = RCP - E
457 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
458
459 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
460 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, VT),
461 RCP_A_E, RCP_S_E,
462 ISD::SETEQ);
463 // Quotient = mulhu(Tmp0, Num)
464 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
465
466 // Num_S_Remainder = Quotient * Den
467 SDValue Num_S_Remainder = DAG.getNode(ISD::UMULO, DL, VT, Quotient, Den);
468
469 // Remainder = Num - Num_S_Remainder
470 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
471
472 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
473 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
474 DAG.getConstant(-1, VT),
475 DAG.getConstant(0, VT),
476 ISD::SETGE);
477 // Remainder_GE_Zero = (Remainder >= 0 ? -1 : 0)
478 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Remainder,
479 DAG.getConstant(0, VT),
480 DAG.getConstant(-1, VT),
481 DAG.getConstant(0, VT),
482 ISD::SETGE);
483 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
484 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
485 Remainder_GE_Zero);
486
487 // Calculate Division result:
488
489 // Quotient_A_One = Quotient + 1
490 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
491 DAG.getConstant(1, VT));
492
493 // Quotient_S_One = Quotient - 1
494 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
495 DAG.getConstant(1, VT));
496
497 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
498 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
499 Quotient, Quotient_A_One, ISD::SETEQ);
500
501 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
502 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, VT),
503 Quotient_S_One, Div, ISD::SETEQ);
504
505 // Calculate Rem result:
506
507 // Remainder_S_Den = Remainder - Den
508 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
509
510 // Remainder_A_Den = Remainder + Den
511 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
512
513 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
514 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
515 Remainder, Remainder_S_Den, ISD::SETEQ);
516
517 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
518 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, VT),
519 Remainder_A_Den, Rem, ISD::SETEQ);
520 SDValue Ops[2];
521 Ops[0] = Div;
522 Ops[1] = Rem;
523 return DAG.getMergeValues(Ops, 2, DL);
524}
525
Tom Stellard4c52d452013-08-16 01:12:11 +0000526SDValue AMDGPUTargetLowering::LowerVectorStore(const SDValue &Op,
527 SelectionDAG &DAG) const {
528 StoreSDNode *Store = dyn_cast<StoreSDNode>(Op);
529 EVT MemVT = Store->getMemoryVT();
530 unsigned MemBits = MemVT.getSizeInBits();
531
532 // Byte stores are really expensive, so if possible, try to pack
533 // 32-bit vector truncatating store into an i32 store.
534 // XXX: We could also handle optimize other vector bitwidths
535 if (!MemVT.isVector() || MemBits > 32) {
536 return SDValue();
537 }
538
539 SDLoc DL(Op);
540 const SDValue &Value = Store->getValue();
541 EVT VT = Value.getValueType();
542 const SDValue &Ptr = Store->getBasePtr();
543 EVT MemEltVT = MemVT.getVectorElementType();
544 unsigned MemEltBits = MemEltVT.getSizeInBits();
545 unsigned MemNumElements = MemVT.getVectorNumElements();
546 EVT PackedVT = EVT::getIntegerVT(*DAG.getContext(), MemVT.getSizeInBits());
547 SDValue Mask;
548 switch(MemEltBits) {
549 case 8:
550 Mask = DAG.getConstant(0xFF, PackedVT);
551 break;
552 case 16:
553 Mask = DAG.getConstant(0xFFFF, PackedVT);
554 break;
555 default:
556 llvm_unreachable("Cannot lower this vector store");
557 }
558 SDValue PackedValue;
559 for (unsigned i = 0; i < MemNumElements; ++i) {
560 EVT ElemVT = VT.getVectorElementType();
561 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ElemVT, Value,
562 DAG.getConstant(i, MVT::i32));
563 Elt = DAG.getZExtOrTrunc(Elt, DL, PackedVT);
564 Elt = DAG.getNode(ISD::AND, DL, PackedVT, Elt, Mask);
565 SDValue Shift = DAG.getConstant(MemEltBits * i, PackedVT);
566 Elt = DAG.getNode(ISD::SHL, DL, PackedVT, Elt, Shift);
567 if (i == 0) {
568 PackedValue = Elt;
569 } else {
570 PackedValue = DAG.getNode(ISD::OR, DL, PackedVT, PackedValue, Elt);
571 }
572 }
573 return DAG.getStore(Store->getChain(), DL, PackedValue, Ptr,
574 MachinePointerInfo(Store->getMemOperand()->getValue()),
575 Store->isVolatile(), Store->isNonTemporal(),
576 Store->getAlignment());
577}
578
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000579//===----------------------------------------------------------------------===//
580// Helper functions
581//===----------------------------------------------------------------------===//
582
583bool AMDGPUTargetLowering::isHWTrueValue(SDValue Op) const {
584 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
585 return CFP->isExactlyValue(1.0);
586 }
587 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
588 return C->isAllOnesValue();
589 }
590 return false;
591}
592
593bool AMDGPUTargetLowering::isHWFalseValue(SDValue Op) const {
594 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
595 return CFP->getValueAPF().isZero();
596 }
597 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
598 return C->isNullValue();
599 }
600 return false;
601}
602
603SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
604 const TargetRegisterClass *RC,
605 unsigned Reg, EVT VT) const {
606 MachineFunction &MF = DAG.getMachineFunction();
607 MachineRegisterInfo &MRI = MF.getRegInfo();
608 unsigned VirtualRegister;
609 if (!MRI.isLiveIn(Reg)) {
610 VirtualRegister = MRI.createVirtualRegister(RC);
611 MRI.addLiveIn(Reg, VirtualRegister);
612 } else {
613 VirtualRegister = MRI.getLiveInVirtReg(Reg);
614 }
615 return DAG.getRegister(VirtualRegister, VT);
616}
617
618#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
619
620const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
621 switch (Opcode) {
622 default: return 0;
623 // AMDIL DAG nodes
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000624 NODE_NAME_CASE(CALL);
625 NODE_NAME_CASE(UMUL);
626 NODE_NAME_CASE(DIV_INF);
627 NODE_NAME_CASE(RET_FLAG);
628 NODE_NAME_CASE(BRANCH_COND);
629
630 // AMDGPU DAG nodes
631 NODE_NAME_CASE(DWORDADDR)
632 NODE_NAME_CASE(FRACT)
633 NODE_NAME_CASE(FMAX)
634 NODE_NAME_CASE(SMAX)
635 NODE_NAME_CASE(UMAX)
636 NODE_NAME_CASE(FMIN)
637 NODE_NAME_CASE(SMIN)
638 NODE_NAME_CASE(UMIN)
639 NODE_NAME_CASE(URECIP)
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000640 NODE_NAME_CASE(EXPORT)
Tom Stellardc7e18882013-01-23 02:09:03 +0000641 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardc0b0c672013-02-06 17:32:29 +0000642 NODE_NAME_CASE(REGISTER_LOAD)
643 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard68db37b2013-08-14 23:24:45 +0000644 NODE_NAME_CASE(LOAD_CONSTANT)
645 NODE_NAME_CASE(LOAD_INPUT)
646 NODE_NAME_CASE(SAMPLE)
647 NODE_NAME_CASE(SAMPLEB)
648 NODE_NAME_CASE(SAMPLED)
649 NODE_NAME_CASE(SAMPLEL)
Tom Stellardec484272013-08-16 01:12:06 +0000650 NODE_NAME_CASE(STORE_MSKOR)
Tom Stellardf98f2ce2012-12-11 21:25:42 +0000651 }
652}