blob: 5a10b728d4f5fb50b1692e097e949498f9c1f39b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Dale Johannesen51e28e62010-06-03 21:09:53 +000015#define DEBUG_TYPE "arm-isel"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
18#include "ARMConstantPoolValue.h"
19#include "ARMISelLowering.h"
20#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000021#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000022#include "ARMRegisterInfo.h"
23#include "ARMSubtarget.h"
24#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000025#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000026#include "llvm/CallingConv.h"
27#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000028#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000029#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000030#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000031#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000032#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000033#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineBasicBlock.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunction.h"
37#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000039#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000041#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000042#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043#include "llvm/ADT/VectorExtras.h"
Dale Johannesen51e28e62010-06-03 21:09:53 +000044#include "llvm/ADT/Statistic.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000045#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000046#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000047#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000048#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000049#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000050using namespace llvm;
51
Dale Johannesen51e28e62010-06-03 21:09:53 +000052STATISTIC(NumTailCalls, "Number of tail calls");
53
Bob Wilson703af3a2010-08-13 22:43:33 +000054// This option should go away when tail calls fully work.
55static cl::opt<bool>
56EnableARMTailCalls("arm-tail-calls", cl::Hidden,
57 cl::desc("Generate tail calls (TEMPORARY OPTION)."),
58 cl::init(false));
59
Dale Johannesenf630c712010-07-29 20:10:08 +000060// This option should go away when Machine LICM is smart enough to hoist a
61// reg-to-reg VDUP.
62static cl::opt<bool>
63EnableARMVDUPsplat("arm-vdup-splat", cl::Hidden,
64 cl::desc("Generate VDUP for integer constant splats (TEMPORARY OPTION)."),
65 cl::init(false));
66
Jim Grosbache7b52522010-04-14 22:28:31 +000067static cl::opt<bool>
68EnableARMLongCalls("arm-long-calls", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000069 cl::desc("Generate calls via indirect call instructions"),
Jim Grosbache7b52522010-04-14 22:28:31 +000070 cl::init(false));
71
Evan Cheng46df4eb2010-06-16 07:35:02 +000072static cl::opt<bool>
73ARMInterworking("arm-interworking", cl::Hidden,
74 cl::desc("Enable / disable ARM interworking (for debugging only)"),
75 cl::init(true));
76
Evan Chengf6799392010-06-26 01:52:05 +000077static cl::opt<bool>
78EnableARMCodePlacement("arm-code-placement", cl::Hidden,
Evan Cheng515fe3a2010-07-08 02:08:50 +000079 cl::desc("Enable code placement pass for ARM"),
Evan Chengf6799392010-06-26 01:52:05 +000080 cl::init(false));
81
Owen Andersone50ed302009-08-10 22:56:29 +000082static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000083 CCValAssign::LocInfo &LocInfo,
84 ISD::ArgFlagsTy &ArgFlags,
85 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000086static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000087 CCValAssign::LocInfo &LocInfo,
88 ISD::ArgFlagsTy &ArgFlags,
89 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000090static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000091 CCValAssign::LocInfo &LocInfo,
92 ISD::ArgFlagsTy &ArgFlags,
93 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000094static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000095 CCValAssign::LocInfo &LocInfo,
96 ISD::ArgFlagsTy &ArgFlags,
97 CCState &State);
98
Owen Andersone50ed302009-08-10 22:56:29 +000099void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
100 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000103 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
104 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000105
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000107 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000108 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000109 }
110
Owen Andersone50ed302009-08-10 22:56:29 +0000111 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +0000113 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +0000116 if (ElemTy != MVT::i32) {
117 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
118 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
119 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
121 }
Owen Anderson70671842009-08-10 20:18:46 +0000122 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
123 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Bob Wilson07f6e802010-06-16 21:34:01 +0000124 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000125 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000126 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
127 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000128 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000129 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
130 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
131 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000132 setLoadExtAction(ISD::SEXTLOAD, VT.getSimpleVT(), Expand);
133 setLoadExtAction(ISD::ZEXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000134 }
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000135 setLoadExtAction(ISD::EXTLOAD, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000136
137 // Promote all bit-wise operations.
138 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000139 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000140 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
141 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000142 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000143 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000144 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000145 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000146 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000147 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000148 }
Bob Wilson16330762009-09-16 00:17:28 +0000149
150 // Neon does not support vector divide/remainder operations.
151 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
152 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
153 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
154 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
155 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
156 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000157}
158
Owen Andersone50ed302009-08-10 22:56:29 +0000159void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000160 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000162}
163
Owen Andersone50ed302009-08-10 22:56:29 +0000164void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000165 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000167}
168
Chris Lattnerf0144122009-07-28 03:13:23 +0000169static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
170 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000171 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000172
Chris Lattner80ec2792009-08-02 00:34:36 +0000173 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000174}
175
Evan Chenga8e29892007-01-19 07:51:42 +0000176ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000177 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000178 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng31446872010-07-23 22:39:59 +0000179 RegInfo = TM.getRegisterInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000180
Evan Chengb1df8f22007-04-27 08:15:43 +0000181 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000182 // Uses VFP for Thumb libfuncs if available.
183 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
184 // Single-precision floating-point arithmetic.
185 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
186 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
187 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
188 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000189
Evan Chengb1df8f22007-04-27 08:15:43 +0000190 // Double-precision floating-point arithmetic.
191 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
192 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
193 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
194 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000195
Evan Chengb1df8f22007-04-27 08:15:43 +0000196 // Single-precision comparisons.
197 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
198 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
199 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
200 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
201 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
202 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
203 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
204 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000205
Evan Chengb1df8f22007-04-27 08:15:43 +0000206 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
207 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
208 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
209 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
210 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
211 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
212 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
213 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000214
Evan Chengb1df8f22007-04-27 08:15:43 +0000215 // Double-precision comparisons.
216 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
217 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
218 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
219 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
220 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
221 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
222 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
223 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000224
Evan Chengb1df8f22007-04-27 08:15:43 +0000225 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
226 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
227 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
228 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
229 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
230 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
231 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
232 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000233
Evan Chengb1df8f22007-04-27 08:15:43 +0000234 // Floating-point to integer conversions.
235 // i64 conversions are done via library routines even when generating VFP
236 // instructions, so use the same ones.
237 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
238 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
239 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
240 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000241
Evan Chengb1df8f22007-04-27 08:15:43 +0000242 // Conversions between floating types.
243 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
244 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
245
246 // Integer to floating-point conversions.
247 // i64 conversions are done via library routines even when generating VFP
248 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000249 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
250 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000251 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
252 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
253 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
254 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
255 }
Evan Chenga8e29892007-01-19 07:51:42 +0000256 }
257
Bob Wilson2f954612009-05-22 17:38:41 +0000258 // These libcalls are not available in 32-bit.
259 setLibcallName(RTLIB::SHL_I128, 0);
260 setLibcallName(RTLIB::SRL_I128, 0);
261 setLibcallName(RTLIB::SRA_I128, 0);
262
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000263 // Libcalls should use the AAPCS base standard ABI, even if hard float
264 // is in effect, as per the ARM RTABI specification, section 4.1.2.
265 if (Subtarget->isAAPCS_ABI()) {
266 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
267 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
268 CallingConv::ARM_AAPCS);
269 }
270 }
271
David Goodwinf1daf7d2009-07-08 23:10:31 +0000272 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000274 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000276 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000278 if (!Subtarget->isFPOnlySP())
279 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000282 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000283
284 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 addDRTypeForNEON(MVT::v2f32);
286 addDRTypeForNEON(MVT::v8i8);
287 addDRTypeForNEON(MVT::v4i16);
288 addDRTypeForNEON(MVT::v2i32);
289 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000290
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 addQRTypeForNEON(MVT::v4f32);
292 addQRTypeForNEON(MVT::v2f64);
293 addQRTypeForNEON(MVT::v16i8);
294 addQRTypeForNEON(MVT::v8i16);
295 addQRTypeForNEON(MVT::v4i32);
296 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000297
Bob Wilson74dc72e2009-09-15 23:55:57 +0000298 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
299 // neither Neon nor VFP support any arithmetic operations on it.
300 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
301 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
302 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
303 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
304 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
305 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
306 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
307 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
308 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
309 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
310 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
311 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
312 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
313 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
314 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
315 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
316 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
317 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
318 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
319 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
320 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
321 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
322 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
323 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
324
Bob Wilsonb31a11b2010-08-20 04:54:02 +0000325 setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
326
Bob Wilson642b3292009-09-16 00:32:15 +0000327 // Neon does not support some operations on v1i64 and v2i64 types.
328 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
329 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
330 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
331 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
332
Bob Wilson5bafff32009-06-22 23:27:02 +0000333 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
334 setTargetDAGCombine(ISD::SHL);
335 setTargetDAGCombine(ISD::SRL);
336 setTargetDAGCombine(ISD::SRA);
337 setTargetDAGCombine(ISD::SIGN_EXTEND);
338 setTargetDAGCombine(ISD::ZERO_EXTEND);
339 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000340 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000341 }
342
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000343 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000344
345 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000347
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000348 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000350
Evan Chenga8e29892007-01-19 07:51:42 +0000351 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000352 if (!Subtarget->isThumb1Only()) {
353 for (unsigned im = (unsigned)ISD::PRE_INC;
354 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setIndexedLoadAction(im, MVT::i1, Legal);
356 setIndexedLoadAction(im, MVT::i8, Legal);
357 setIndexedLoadAction(im, MVT::i16, Legal);
358 setIndexedLoadAction(im, MVT::i32, Legal);
359 setIndexedStoreAction(im, MVT::i1, Legal);
360 setIndexedStoreAction(im, MVT::i8, Legal);
361 setIndexedStoreAction(im, MVT::i16, Legal);
362 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000363 }
Evan Chenga8e29892007-01-19 07:51:42 +0000364 }
365
366 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000367 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::MUL, MVT::i64, Expand);
369 setOperationAction(ISD::MULHU, MVT::i32, Expand);
370 setOperationAction(ISD::MULHS, MVT::i32, Expand);
371 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
372 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000373 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::MUL, MVT::i64, Expand);
375 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000376 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000378 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000379 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000380 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000381 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::SRL, MVT::i64, Custom);
383 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000384
385 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000387 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000389 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000391
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000392 // Only ARMv6 has BSWAP.
393 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000395
Evan Chenga8e29892007-01-19 07:51:42 +0000396 // These are expanded into libcalls.
Jim Grosbach29402132010-05-05 23:44:43 +0000397 if (!Subtarget->hasDivide()) {
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000398 // v7M has a hardware divider
399 setOperationAction(ISD::SDIV, MVT::i32, Expand);
400 setOperationAction(ISD::UDIV, MVT::i32, Expand);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::SREM, MVT::i32, Expand);
403 setOperationAction(ISD::UREM, MVT::i32, Expand);
404 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
405 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
408 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
409 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
410 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000411 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000412
Evan Chengfb3611d2010-05-11 07:26:32 +0000413 setOperationAction(ISD::TRAP, MVT::Other, Legal);
414
Evan Chenga8e29892007-01-19 07:51:42 +0000415 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VASTART, MVT::Other, Custom);
417 setOperationAction(ISD::VAARG, MVT::Other, Expand);
418 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
419 setOperationAction(ISD::VAEND, MVT::Other, Expand);
420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000422 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
423 // FIXME: Shouldn't need this, since no register is used, but the legalizer
424 // doesn't yet know how to not do that for SjLj.
425 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000426 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Evan Cheng11db0682010-08-11 06:22:01 +0000427 // ARMv6 Thumb1 (except for CPUs that support dmb / dsb) and earlier use
428 // the default expansion.
429 if (Subtarget->hasDataBarrier() ||
430 (Subtarget->hasV6Ops() && !Subtarget->isThumb1Only())) {
Jim Grosbach68741be2010-06-18 22:35:32 +0000431 // membarrier needs custom lowering; the rest are legal and handled
432 // normally.
433 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
434 } else {
435 // Set them all for expansion, which will force libcalls.
436 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
437 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Expand);
438 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Expand);
439 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000440 setOperationAction(ISD::ATOMIC_SWAP, MVT::i8, Expand);
441 setOperationAction(ISD::ATOMIC_SWAP, MVT::i16, Expand);
442 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000443 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i8, Expand);
444 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i16, Expand);
445 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand);
446 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Expand);
447 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Expand);
448 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand);
449 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i8, Expand);
450 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i16, Expand);
451 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand);
452 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i8, Expand);
453 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i16, Expand);
454 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand);
455 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i8, Expand);
456 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i16, Expand);
457 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand);
458 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i8, Expand);
459 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i16, Expand);
460 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand);
Jim Grosbach5def57a2010-06-23 16:08:49 +0000461 // Since the libcalls include locking, fold in the fences
462 setShouldFoldAtomicFences(true);
Jim Grosbach68741be2010-06-18 22:35:32 +0000463 }
464 // 64-bit versions are always libcalls (for now)
465 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Expand);
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000466 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
Jim Grosbach68741be2010-06-18 22:35:32 +0000467 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Expand);
468 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Expand);
469 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Expand);
470 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Expand);
471 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Expand);
472 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000473
Eli Friedmana2c6f452010-06-26 04:36:50 +0000474 // Requires SXTB/SXTH, available on v6 and up in both ARM and Thumb modes.
475 if (!Subtarget->hasV6Ops()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
477 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000478 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000480
Nate Begemand1fb5832010-08-03 21:31:55 +0000481 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000482 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
483 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Nate Begemand1fb5832010-08-03 21:31:55 +0000485 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
486 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000487
488 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Jim Grosbache97f9682010-07-07 00:07:57 +0000490 if (Subtarget->isTargetDarwin()) {
491 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
492 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
493 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000494
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::SETCC, MVT::i32, Expand);
496 setOperationAction(ISD::SETCC, MVT::f32, Expand);
497 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Bill Wendlingde2b1512010-08-11 08:43:16 +0000498 setOperationAction(ISD::SELECT, MVT::i32, Custom);
499 setOperationAction(ISD::SELECT, MVT::f32, Custom);
500 setOperationAction(ISD::SELECT, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
502 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
503 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000504
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
506 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
507 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
508 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
509 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000510
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000511 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::FSIN, MVT::f64, Expand);
513 setOperationAction(ISD::FSIN, MVT::f32, Expand);
514 setOperationAction(ISD::FCOS, MVT::f32, Expand);
515 setOperationAction(ISD::FCOS, MVT::f64, Expand);
516 setOperationAction(ISD::FREM, MVT::f64, Expand);
517 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000518 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
520 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000521 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000522 setOperationAction(ISD::FPOW, MVT::f64, Expand);
523 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000524
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000525 // Various VFP goodness
526 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000527 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
528 if (Subtarget->hasVFP2()) {
529 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
530 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
531 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
532 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
533 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000534 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000535 if (!Subtarget->hasFP16()) {
536 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
537 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000538 }
Evan Cheng110cf482008-04-01 01:50:16 +0000539 }
Evan Chenga8e29892007-01-19 07:51:42 +0000540
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000541 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000542 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000543 setTargetDAGCombine(ISD::ADD);
544 setTargetDAGCombine(ISD::SUB);
Anton Korobeynikova9790d72010-05-15 18:16:59 +0000545 setTargetDAGCombine(ISD::MUL);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000546
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000547 if (Subtarget->hasV6T2Ops())
548 setTargetDAGCombine(ISD::OR);
549
Evan Chenga8e29892007-01-19 07:51:42 +0000550 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Cheng1cc39842010-05-20 23:26:43 +0000551
Evan Chengf7d87ee2010-05-21 00:43:17 +0000552 if (UseSoftFloat || Subtarget->isThumb1Only() || !Subtarget->hasVFP2())
553 setSchedulingPreference(Sched::RegPressure);
554 else
555 setSchedulingPreference(Sched::Hybrid);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000556
557 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chengf6799392010-06-26 01:52:05 +0000558
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000559 // On ARM arguments smaller than 4 bytes are extended, so all arguments
560 // are at least 4 bytes aligned.
561 setMinStackArgumentAlignment(4);
562
Evan Chengf6799392010-06-26 01:52:05 +0000563 if (EnableARMCodePlacement)
564 benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000565}
566
Evan Cheng4f6b4672010-07-21 06:09:07 +0000567std::pair<const TargetRegisterClass*, uint8_t>
568ARMTargetLowering::findRepresentativeClass(EVT VT) const{
569 const TargetRegisterClass *RRC = 0;
570 uint8_t Cost = 1;
571 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengd70f57b2010-07-19 22:15:08 +0000572 default:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000573 return TargetLowering::findRepresentativeClass(VT);
Evan Cheng4a863e22010-07-21 23:53:58 +0000574 // Use DPR as representative register class for all floating point
575 // and vector types. Since there are 32 SPR registers and 32 DPR registers so
576 // the cost is 1 for both f32 and f64.
577 case MVT::f32: case MVT::f64: case MVT::v8i8: case MVT::v4i16:
Evan Cheng4f6b4672010-07-21 06:09:07 +0000578 case MVT::v2i32: case MVT::v1i64: case MVT::v2f32:
Evan Cheng4a863e22010-07-21 23:53:58 +0000579 RRC = ARM::DPRRegisterClass;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000580 break;
581 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
582 case MVT::v4f32: case MVT::v2f64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000583 RRC = ARM::DPRRegisterClass;
584 Cost = 2;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000585 break;
586 case MVT::v4i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000587 RRC = ARM::DPRRegisterClass;
588 Cost = 4;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000589 break;
590 case MVT::v8i64:
Evan Cheng4a863e22010-07-21 23:53:58 +0000591 RRC = ARM::DPRRegisterClass;
592 Cost = 8;
Evan Cheng4f6b4672010-07-21 06:09:07 +0000593 break;
Evan Chengd70f57b2010-07-19 22:15:08 +0000594 }
Evan Cheng4f6b4672010-07-21 06:09:07 +0000595 return std::make_pair(RRC, Cost);
Evan Chengd70f57b2010-07-19 22:15:08 +0000596}
597
Evan Chenga8e29892007-01-19 07:51:42 +0000598const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
599 switch (Opcode) {
600 default: return 0;
601 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000602 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
603 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000604 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000605 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
606 case ARMISD::tCALL: return "ARMISD::tCALL";
607 case ARMISD::BRCOND: return "ARMISD::BRCOND";
608 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000609 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000610 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
611 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
612 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000613 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000614 case ARMISD::CMPFP: return "ARMISD::CMPFP";
615 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
Evan Cheng218977b2010-07-13 19:27:42 +0000616 case ARMISD::BCC_i64: return "ARMISD::BCC_i64";
Evan Chenga8e29892007-01-19 07:51:42 +0000617 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
618 case ARMISD::CMOV: return "ARMISD::CMOV";
619 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000620
Jim Grosbach3482c802010-01-18 19:58:49 +0000621 case ARMISD::RBIT: return "ARMISD::RBIT";
622
Bob Wilson76a312b2010-03-19 22:51:32 +0000623 case ARMISD::FTOSI: return "ARMISD::FTOSI";
624 case ARMISD::FTOUI: return "ARMISD::FTOUI";
625 case ARMISD::SITOF: return "ARMISD::SITOF";
626 case ARMISD::UITOF: return "ARMISD::UITOF";
627
Evan Chenga8e29892007-01-19 07:51:42 +0000628 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
629 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
630 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000631
Jim Grosbache5165492009-11-09 00:11:35 +0000632 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
633 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000634
Evan Chengc5942082009-10-28 06:55:03 +0000635 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
636 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
637
Dale Johannesen51e28e62010-06-03 21:09:53 +0000638 case ARMISD::TC_RETURN: return "ARMISD::TC_RETURN";
639
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000640 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000641
Evan Cheng86198642009-08-07 00:34:42 +0000642 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
643
Jim Grosbach3728e962009-12-10 00:11:09 +0000644 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
645 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
646
Bob Wilson5bafff32009-06-22 23:27:02 +0000647 case ARMISD::VCEQ: return "ARMISD::VCEQ";
648 case ARMISD::VCGE: return "ARMISD::VCGE";
649 case ARMISD::VCGEU: return "ARMISD::VCGEU";
650 case ARMISD::VCGT: return "ARMISD::VCGT";
651 case ARMISD::VCGTU: return "ARMISD::VCGTU";
652 case ARMISD::VTST: return "ARMISD::VTST";
653
654 case ARMISD::VSHL: return "ARMISD::VSHL";
655 case ARMISD::VSHRs: return "ARMISD::VSHRs";
656 case ARMISD::VSHRu: return "ARMISD::VSHRu";
657 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
658 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
659 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
660 case ARMISD::VSHRN: return "ARMISD::VSHRN";
661 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
662 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
663 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
664 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
665 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
666 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
667 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
668 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
669 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
670 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
671 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
672 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
673 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
674 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsoncba270d2010-07-13 21:16:48 +0000675 case ARMISD::VMOVIMM: return "ARMISD::VMOVIMM";
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000676 case ARMISD::VMVNIMM: return "ARMISD::VMVNIMM";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000677 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000678 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000679 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000680 case ARMISD::VREV64: return "ARMISD::VREV64";
681 case ARMISD::VREV32: return "ARMISD::VREV32";
682 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000683 case ARMISD::VZIP: return "ARMISD::VZIP";
684 case ARMISD::VUZP: return "ARMISD::VUZP";
685 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000686 case ARMISD::BUILD_VECTOR: return "ARMISD::BUILD_VECTOR";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000687 case ARMISD::FMAX: return "ARMISD::FMAX";
688 case ARMISD::FMIN: return "ARMISD::FMIN";
Jim Grosbachdd7d28a2010-07-17 01:50:57 +0000689 case ARMISD::BFI: return "ARMISD::BFI";
Evan Chenga8e29892007-01-19 07:51:42 +0000690 }
691}
692
Evan Cheng06b666c2010-05-15 02:18:07 +0000693/// getRegClassFor - Return the register class that should be used for the
694/// specified value type.
695TargetRegisterClass *ARMTargetLowering::getRegClassFor(EVT VT) const {
696 // Map v4i64 to QQ registers but do not make the type legal. Similarly map
697 // v8i64 to QQQQ registers. v4i64 and v8i64 are only used for REG_SEQUENCE to
698 // load / store 4 to 8 consecutive D registers.
Evan Cheng4782b1e2010-05-15 02:20:21 +0000699 if (Subtarget->hasNEON()) {
700 if (VT == MVT::v4i64)
701 return ARM::QQPRRegisterClass;
702 else if (VT == MVT::v8i64)
703 return ARM::QQQQPRRegisterClass;
704 }
Evan Cheng06b666c2010-05-15 02:18:07 +0000705 return TargetLowering::getRegClassFor(VT);
706}
707
Eric Christopherab695882010-07-21 22:26:11 +0000708// Create a fast isel object.
709FastISel *
710ARMTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
711 return ARM::createFastISel(funcInfo);
712}
713
Bill Wendlingb4202b82009-07-01 18:50:55 +0000714/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000715unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Bob Wilsonb5b50572010-07-01 22:26:26 +0000716 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
Bill Wendling20c568f2009-06-30 22:38:32 +0000717}
718
Anton Korobeynikovcec36f42010-07-24 21:52:08 +0000719/// getMaximalGlobalOffset - Returns the maximal possible offset which can
720/// be used for loads / stores from the global.
721unsigned ARMTargetLowering::getMaximalGlobalOffset() const {
722 return (Subtarget->isThumb1Only() ? 127 : 4095);
723}
724
Evan Cheng1cc39842010-05-20 23:26:43 +0000725Sched::Preference ARMTargetLowering::getSchedulingPreference(SDNode *N) const {
Evan Chengc10f5432010-05-28 23:25:23 +0000726 unsigned NumVals = N->getNumValues();
727 if (!NumVals)
728 return Sched::RegPressure;
729
730 for (unsigned i = 0; i != NumVals; ++i) {
Evan Cheng1cc39842010-05-20 23:26:43 +0000731 EVT VT = N->getValueType(i);
732 if (VT.isFloatingPoint() || VT.isVector())
733 return Sched::Latency;
734 }
Evan Chengc10f5432010-05-28 23:25:23 +0000735
736 if (!N->isMachineOpcode())
737 return Sched::RegPressure;
738
739 // Load are scheduled for latency even if there instruction itinerary
740 // is not available.
741 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
742 const TargetInstrDesc &TID = TII->get(N->getMachineOpcode());
743 if (TID.mayLoad())
744 return Sched::Latency;
745
746 const InstrItineraryData &Itins = getTargetMachine().getInstrItineraryData();
747 if (!Itins.isEmpty() && Itins.getStageLatency(TID.getSchedClass()) > 2)
748 return Sched::Latency;
Evan Cheng1cc39842010-05-20 23:26:43 +0000749 return Sched::RegPressure;
750}
751
Evan Cheng31446872010-07-23 22:39:59 +0000752unsigned
753ARMTargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
754 MachineFunction &MF) const {
Evan Cheng31446872010-07-23 22:39:59 +0000755 switch (RC->getID()) {
756 default:
757 return 0;
758 case ARM::tGPRRegClassID:
Evan Chengac096802010-08-10 19:30:19 +0000759 return RegInfo->hasFP(MF) ? 4 : 5;
760 case ARM::GPRRegClassID: {
761 unsigned FP = RegInfo->hasFP(MF) ? 1 : 0;
762 return 10 - FP - (Subtarget->isR9Reserved() ? 1 : 0);
763 }
Evan Cheng31446872010-07-23 22:39:59 +0000764 case ARM::SPRRegClassID: // Currently not used as 'rep' register class.
765 case ARM::DPRRegClassID:
766 return 32 - 10;
767 }
768}
769
Evan Chenga8e29892007-01-19 07:51:42 +0000770//===----------------------------------------------------------------------===//
771// Lowering Code
772//===----------------------------------------------------------------------===//
773
Evan Chenga8e29892007-01-19 07:51:42 +0000774/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
775static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
776 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000777 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000778 case ISD::SETNE: return ARMCC::NE;
779 case ISD::SETEQ: return ARMCC::EQ;
780 case ISD::SETGT: return ARMCC::GT;
781 case ISD::SETGE: return ARMCC::GE;
782 case ISD::SETLT: return ARMCC::LT;
783 case ISD::SETLE: return ARMCC::LE;
784 case ISD::SETUGT: return ARMCC::HI;
785 case ISD::SETUGE: return ARMCC::HS;
786 case ISD::SETULT: return ARMCC::LO;
787 case ISD::SETULE: return ARMCC::LS;
788 }
789}
790
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000791/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
792static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000793 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000794 CondCode2 = ARMCC::AL;
795 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000796 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000797 case ISD::SETEQ:
798 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
799 case ISD::SETGT:
800 case ISD::SETOGT: CondCode = ARMCC::GT; break;
801 case ISD::SETGE:
802 case ISD::SETOGE: CondCode = ARMCC::GE; break;
803 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000804 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000805 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
806 case ISD::SETO: CondCode = ARMCC::VC; break;
807 case ISD::SETUO: CondCode = ARMCC::VS; break;
808 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
809 case ISD::SETUGT: CondCode = ARMCC::HI; break;
810 case ISD::SETUGE: CondCode = ARMCC::PL; break;
811 case ISD::SETLT:
812 case ISD::SETULT: CondCode = ARMCC::LT; break;
813 case ISD::SETLE:
814 case ISD::SETULE: CondCode = ARMCC::LE; break;
815 case ISD::SETNE:
816 case ISD::SETUNE: CondCode = ARMCC::NE; break;
817 }
Evan Chenga8e29892007-01-19 07:51:42 +0000818}
819
Bob Wilson1f595bb2009-04-17 19:07:39 +0000820//===----------------------------------------------------------------------===//
821// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000822//===----------------------------------------------------------------------===//
823
824#include "ARMGenCallingConv.inc"
825
826// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000827static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000828 CCValAssign::LocInfo &LocInfo,
829 CCState &State, bool CanFail) {
830 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
831
832 // Try to get the first register.
833 if (unsigned Reg = State.AllocateReg(RegList, 4))
834 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
835 else {
836 // For the 2nd half of a v2f64, do not fail.
837 if (CanFail)
838 return false;
839
840 // Put the whole thing on the stack.
841 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
842 State.AllocateStack(8, 4),
843 LocVT, LocInfo));
844 return true;
845 }
846
847 // Try to get the second register.
848 if (unsigned Reg = State.AllocateReg(RegList, 4))
849 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
850 else
851 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
852 State.AllocateStack(4, 4),
853 LocVT, LocInfo));
854 return true;
855}
856
Owen Andersone50ed302009-08-10 22:56:29 +0000857static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000858 CCValAssign::LocInfo &LocInfo,
859 ISD::ArgFlagsTy &ArgFlags,
860 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000861 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
862 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000864 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
865 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000866 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000867}
868
869// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000870static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000871 CCValAssign::LocInfo &LocInfo,
872 CCState &State, bool CanFail) {
873 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
874 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
Rafael Espindolabc565012010-07-21 11:38:30 +0000875 static const unsigned ShadowRegList[] = { ARM::R0, ARM::R1 };
Bob Wilson5bafff32009-06-22 23:27:02 +0000876
Rafael Espindolabc565012010-07-21 11:38:30 +0000877 unsigned Reg = State.AllocateReg(HiRegList, ShadowRegList, 2);
Bob Wilson5bafff32009-06-22 23:27:02 +0000878 if (Reg == 0) {
879 // For the 2nd half of a v2f64, do not just fail.
880 if (CanFail)
881 return false;
882
883 // Put the whole thing on the stack.
884 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
885 State.AllocateStack(8, 8),
886 LocVT, LocInfo));
887 return true;
888 }
889
890 unsigned i;
891 for (i = 0; i < 2; ++i)
892 if (HiRegList[i] == Reg)
893 break;
894
Rafael Espindolabc565012010-07-21 11:38:30 +0000895 unsigned T = State.AllocateReg(LoRegList[i]);
Chandler Carruth30d35b82010-07-22 08:02:25 +0000896 (void)T;
Rafael Espindolabc565012010-07-21 11:38:30 +0000897 assert(T == LoRegList[i] && "Could not allocate register");
898
Bob Wilson5bafff32009-06-22 23:27:02 +0000899 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
900 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
901 LocVT, LocInfo));
902 return true;
903}
904
Owen Andersone50ed302009-08-10 22:56:29 +0000905static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000906 CCValAssign::LocInfo &LocInfo,
907 ISD::ArgFlagsTy &ArgFlags,
908 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000909 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
910 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000912 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
913 return false;
914 return true; // we handled it
915}
916
Owen Andersone50ed302009-08-10 22:56:29 +0000917static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000918 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000919 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
920 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
921
Bob Wilsone65586b2009-04-17 20:40:45 +0000922 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
923 if (Reg == 0)
924 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000925
Bob Wilsone65586b2009-04-17 20:40:45 +0000926 unsigned i;
927 for (i = 0; i < 2; ++i)
928 if (HiRegList[i] == Reg)
929 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000930
Bob Wilson5bafff32009-06-22 23:27:02 +0000931 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000932 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000933 LocVT, LocInfo));
934 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000935}
936
Owen Andersone50ed302009-08-10 22:56:29 +0000937static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000938 CCValAssign::LocInfo &LocInfo,
939 ISD::ArgFlagsTy &ArgFlags,
940 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000941 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
942 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000944 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000945 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000946}
947
Owen Andersone50ed302009-08-10 22:56:29 +0000948static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000949 CCValAssign::LocInfo &LocInfo,
950 ISD::ArgFlagsTy &ArgFlags,
951 CCState &State) {
952 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
953 State);
954}
955
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000956/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
957/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000958CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000959 bool Return,
960 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000961 switch (CC) {
962 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000963 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000964 case CallingConv::C:
965 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000966 // Use target triple & subtarget features to do actual dispatch.
967 if (Subtarget->isAAPCS_ABI()) {
968 if (Subtarget->hasVFP2() &&
969 FloatABIType == FloatABI::Hard && !isVarArg)
970 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
971 else
972 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
973 } else
974 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000975 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000976 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000977 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000978 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000979 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000980 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000981 }
982}
983
Dan Gohman98ca4f22009-08-05 01:29:28 +0000984/// LowerCallResult - Lower the result values of a call into the
985/// appropriate copies out of appropriate physical registers.
986SDValue
987ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000988 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000989 const SmallVectorImpl<ISD::InputArg> &Ins,
990 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000991 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000992
Bob Wilson1f595bb2009-04-17 19:07:39 +0000993 // Assign locations to each value returned by this call.
994 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000995 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000996 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000997 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000998 CCAssignFnForNode(CallConv, /* Return*/ true,
999 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001000
1001 // Copy all of the result registers out of their specified physreg.
1002 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1003 CCValAssign VA = RVLocs[i];
1004
Bob Wilson80915242009-04-25 00:33:20 +00001005 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001006 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001007 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +00001008 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +00001009 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001010 Chain = Lo.getValue(1);
1011 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001012 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001014 InFlag);
1015 Chain = Hi.getValue(1);
1016 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001017 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +00001018
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 if (VA.getLocVT() == MVT::v2f64) {
1020 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1021 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1022 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001023
1024 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001026 Chain = Lo.getValue(1);
1027 InFlag = Lo.getValue(2);
1028 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +00001029 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +00001030 Chain = Hi.getValue(1);
1031 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +00001032 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
1034 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001035 }
Bob Wilson1f595bb2009-04-17 19:07:39 +00001036 } else {
Bob Wilson80915242009-04-25 00:33:20 +00001037 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1038 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001039 Chain = Val.getValue(1);
1040 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001041 }
Bob Wilson80915242009-04-25 00:33:20 +00001042
1043 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001044 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +00001045 case CCValAssign::Full: break;
1046 case CCValAssign::BCvt:
1047 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
1048 break;
1049 }
1050
Dan Gohman98ca4f22009-08-05 01:29:28 +00001051 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001052 }
1053
Dan Gohman98ca4f22009-08-05 01:29:28 +00001054 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001055}
1056
1057/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1058/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +00001059/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +00001060/// a byval function parameter.
1061/// Sometimes what we are copying is the end of a larger object, the part that
1062/// does not fit in registers.
1063static SDValue
1064CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
1065 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1066 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001067 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001068 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001069 /*isVolatile=*/false, /*AlwaysInline=*/false,
1070 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001071}
1072
Bob Wilsondee46d72009-04-17 20:35:10 +00001073/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001074SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001075ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
1076 SDValue StackPtr, SDValue Arg,
1077 DebugLoc dl, SelectionDAG &DAG,
1078 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001079 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001080 unsigned LocMemOffset = VA.getLocMemOffset();
1081 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
1082 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
1083 if (Flags.isByVal()) {
1084 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
1085 }
1086 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +00001087 PseudoSourceValue::getStack(), LocMemOffset,
1088 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001089}
1090
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +00001092 SDValue Chain, SDValue &Arg,
1093 RegsToPassVector &RegsToPass,
1094 CCValAssign &VA, CCValAssign &NextVA,
1095 SDValue &StackPtr,
1096 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +00001097 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001098
Jim Grosbache5165492009-11-09 00:11:35 +00001099 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001100 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +00001101 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
1102
1103 if (NextVA.isRegLoc())
1104 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
1105 else {
1106 assert(NextVA.isMemLoc());
1107 if (StackPtr.getNode() == 0)
1108 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
1109
Dan Gohman98ca4f22009-08-05 01:29:28 +00001110 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
1111 dl, DAG, NextVA,
1112 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001113 }
1114}
1115
Dan Gohman98ca4f22009-08-05 01:29:28 +00001116/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +00001117/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
1118/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001120ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001121 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001122 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001124 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125 const SmallVectorImpl<ISD::InputArg> &Ins,
1126 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001127 SmallVectorImpl<SDValue> &InVals) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001128 MachineFunction &MF = DAG.getMachineFunction();
1129 bool IsStructRet = (Outs.empty()) ? false : Outs[0].Flags.isSRet();
1130 bool IsSibCall = false;
Bob Wilson703af3a2010-08-13 22:43:33 +00001131 // Temporarily disable tail calls so things don't break.
1132 if (!EnableARMTailCalls)
1133 isTailCall = false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001134 if (isTailCall) {
1135 // Check if it's really possible to do a tail call.
1136 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1137 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001138 Outs, OutVals, Ins, DAG);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001139 // We don't support GuaranteedTailCallOpt for ARM, only automatically
1140 // detected sibcalls.
1141 if (isTailCall) {
1142 ++NumTailCalls;
1143 IsSibCall = true;
1144 }
1145 }
Evan Chenga8e29892007-01-19 07:51:42 +00001146
Bob Wilson1f595bb2009-04-17 19:07:39 +00001147 // Analyze operands of the call, assigning locations to each operand.
1148 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001149 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1150 *DAG.getContext());
1151 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001152 CCAssignFnForNode(CallConv, /* Return*/ false,
1153 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +00001154
Bob Wilson1f595bb2009-04-17 19:07:39 +00001155 // Get a count of how many bytes are to be pushed on the stack.
1156 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001157
Dale Johannesen51e28e62010-06-03 21:09:53 +00001158 // For tail calls, memory operands are available in our caller's stack.
1159 if (IsSibCall)
1160 NumBytes = 0;
1161
Evan Chenga8e29892007-01-19 07:51:42 +00001162 // Adjust the stack pointer for the new arguments...
1163 // These operations are automatically eliminated by the prolog/epilog pass
Dale Johannesen51e28e62010-06-03 21:09:53 +00001164 if (!IsSibCall)
1165 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +00001166
Jim Grosbachf9a4b762010-02-24 01:43:03 +00001167 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001168
Bob Wilson5bafff32009-06-22 23:27:02 +00001169 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001170 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +00001171
Bob Wilson1f595bb2009-04-17 19:07:39 +00001172 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +00001173 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001174 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1175 i != e;
1176 ++i, ++realArgIdx) {
1177 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00001178 SDValue Arg = OutVals[realArgIdx];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001179 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +00001180
Bob Wilson1f595bb2009-04-17 19:07:39 +00001181 // Promote the value if needed.
1182 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001183 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001184 case CCValAssign::Full: break;
1185 case CCValAssign::SExt:
1186 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
1187 break;
1188 case CCValAssign::ZExt:
1189 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
1190 break;
1191 case CCValAssign::AExt:
1192 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1193 break;
1194 case CCValAssign::BCvt:
1195 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1196 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001197 }
1198
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001199 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +00001200 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001201 if (VA.getLocVT() == MVT::v2f64) {
1202 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1203 DAG.getConstant(0, MVT::i32));
1204 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1205 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001206
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001208 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1209
1210 VA = ArgLocs[++i]; // skip ahead to next loc
1211 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001212 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +00001213 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
1214 } else {
1215 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001216
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1218 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001219 }
1220 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001221 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001222 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001223 }
1224 } else if (VA.isRegLoc()) {
1225 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001226 } else if (!IsSibCall) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001227 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001228
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1230 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001231 }
Evan Chenga8e29892007-01-19 07:51:42 +00001232 }
1233
1234 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001236 &MemOpChains[0], MemOpChains.size());
1237
1238 // Build a sequence of copy-to-reg nodes chained together with token chain
1239 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001240 SDValue InFlag;
Dale Johannesen6470a112010-06-15 22:08:33 +00001241 // Tail call byval lowering might overwrite argument registers so in case of
1242 // tail call optimization the copies to registers are lowered later.
1243 if (!isTailCall)
1244 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1245 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1246 RegsToPass[i].second, InFlag);
1247 InFlag = Chain.getValue(1);
1248 }
Evan Chenga8e29892007-01-19 07:51:42 +00001249
Dale Johannesen51e28e62010-06-03 21:09:53 +00001250 // For tail calls lower the arguments to the 'real' stack slot.
1251 if (isTailCall) {
1252 // Force all the incoming stack arguments to be loaded from the stack
1253 // before any new outgoing arguments are stored to the stack, because the
1254 // outgoing stack slots may alias the incoming argument stack slots, and
1255 // the alias isn't otherwise explicit. This is slightly more conservative
1256 // than necessary, because it means that each store effectively depends
1257 // on every argument instead of just those arguments it would clobber.
1258
1259 // Do not flag preceeding copytoreg stuff together with the following stuff.
1260 InFlag = SDValue();
1261 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1262 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1263 RegsToPass[i].second, InFlag);
1264 InFlag = Chain.getValue(1);
1265 }
1266 InFlag =SDValue();
1267 }
1268
Bill Wendling056292f2008-09-16 21:48:12 +00001269 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1270 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1271 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001272 bool isDirect = false;
1273 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001274 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001275 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001276
1277 if (EnableARMLongCalls) {
1278 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1279 && "long-calls with non-static relocation model!");
1280 // Handle a global address or an external symbol. If it's not one of
1281 // those, the target's already in a register, so we don't need to do
1282 // anything extra.
1283 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001284 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001285 // Create a constant pool entry for the callee address
1286 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1287 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1288 ARMPCLabelIndex,
1289 ARMCP::CPValue, 0);
1290 // Get the address of the callee into a register
1291 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1292 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1293 Callee = DAG.getLoad(getPointerTy(), dl,
1294 DAG.getEntryNode(), CPAddr,
1295 PseudoSourceValue::getConstantPool(), 0,
1296 false, false, 0);
1297 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1298 const char *Sym = S->getSymbol();
1299
1300 // Create a constant pool entry for the callee address
1301 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1302 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1303 Sym, ARMPCLabelIndex, 0);
1304 // Get the address of the callee into a register
1305 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1306 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1307 Callee = DAG.getLoad(getPointerTy(), dl,
1308 DAG.getEntryNode(), CPAddr,
1309 PseudoSourceValue::getConstantPool(), 0,
1310 false, false, 0);
1311 }
1312 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001313 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001314 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001315 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001316 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001317 getTargetMachine().getRelocationModel() != Reloc::Static;
1318 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001319 // ARM call to a local ARM function is predicable.
Evan Cheng46df4eb2010-06-16 07:35:02 +00001320 isLocalARMFunc = !Subtarget->isThumb() && (!isExt || !ARMInterworking);
Evan Chengc60e76d2007-01-30 20:37:08 +00001321 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001322 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001323 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001324 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001325 ARMPCLabelIndex,
1326 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001327 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001329 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001330 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001331 PseudoSourceValue::getConstantPool(), 0,
1332 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001333 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001334 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001335 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001336 } else
Devang Patel0d881da2010-07-06 22:08:15 +00001337 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001338 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001339 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001340 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001341 getTargetMachine().getRelocationModel() != Reloc::Static;
1342 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001343 // tBX takes a register source operand.
1344 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001345 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001346 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001347 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001348 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001349 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001351 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001352 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001353 PseudoSourceValue::getConstantPool(), 0,
1354 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001355 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001356 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001357 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001358 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001359 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001360 }
1361
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001362 // FIXME: handle tail calls differently.
1363 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001364 if (Subtarget->isThumb()) {
1365 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001366 CallOpc = ARMISD::CALL_NOLINK;
1367 else
1368 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1369 } else {
1370 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001371 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1372 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001373 }
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001374
Dan Gohman475871a2008-07-27 21:46:04 +00001375 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001376 Ops.push_back(Chain);
1377 Ops.push_back(Callee);
1378
1379 // Add argument registers to the end of the list so that they are known live
1380 // into the call.
1381 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1382 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1383 RegsToPass[i].second.getValueType()));
1384
Gabor Greifba36cb52008-08-28 21:40:38 +00001385 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001386 Ops.push_back(InFlag);
Dale Johannesen51e28e62010-06-03 21:09:53 +00001387
1388 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesencf296fa2010-06-05 00:51:39 +00001389 if (isTailCall)
Dale Johannesen51e28e62010-06-03 21:09:53 +00001390 return DAG.getNode(ARMISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Dale Johannesen51e28e62010-06-03 21:09:53 +00001391
Duncan Sands4bdcb612008-07-02 17:40:58 +00001392 // Returns a chain and a flag for retval copy to use.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001393 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001394 InFlag = Chain.getValue(1);
1395
Chris Lattnere563bbc2008-10-11 22:08:30 +00001396 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1397 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001398 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001399 InFlag = Chain.getValue(1);
1400
Bob Wilson1f595bb2009-04-17 19:07:39 +00001401 // Handle result values, copying them out of physregs into vregs that we
1402 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001403 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1404 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001405}
1406
Dale Johannesen51e28e62010-06-03 21:09:53 +00001407/// MatchingStackOffset - Return true if the given stack call argument is
1408/// already available in the same position (relatively) of the caller's
1409/// incoming argument stack.
1410static
1411bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
1412 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
1413 const ARMInstrInfo *TII) {
1414 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
1415 int FI = INT_MAX;
1416 if (Arg.getOpcode() == ISD::CopyFromReg) {
1417 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
1418 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
1419 return false;
1420 MachineInstr *Def = MRI->getVRegDef(VR);
1421 if (!Def)
1422 return false;
1423 if (!Flags.isByVal()) {
1424 if (!TII->isLoadFromStackSlot(Def, FI))
1425 return false;
1426 } else {
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001427 return false;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001428 }
1429 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
1430 if (Flags.isByVal())
1431 // ByVal argument is passed in as a pointer but it's now being
1432 // dereferenced. e.g.
1433 // define @foo(%struct.X* %A) {
1434 // tail call @bar(%struct.X* byval %A)
1435 // }
1436 return false;
1437 SDValue Ptr = Ld->getBasePtr();
1438 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
1439 if (!FINode)
1440 return false;
1441 FI = FINode->getIndex();
1442 } else
1443 return false;
1444
1445 assert(FI != INT_MAX);
1446 if (!MFI->isFixedObjectIndex(FI))
1447 return false;
1448 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
1449}
1450
1451/// IsEligibleForTailCallOptimization - Check whether the call is eligible
1452/// for tail call optimization. Targets which want to do tail call
1453/// optimization should implement this function.
1454bool
1455ARMTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1456 CallingConv::ID CalleeCC,
1457 bool isVarArg,
1458 bool isCalleeStructRet,
1459 bool isCallerStructRet,
1460 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001461 const SmallVectorImpl<SDValue> &OutVals,
Dale Johannesen51e28e62010-06-03 21:09:53 +00001462 const SmallVectorImpl<ISD::InputArg> &Ins,
1463 SelectionDAG& DAG) const {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001464 const Function *CallerF = DAG.getMachineFunction().getFunction();
1465 CallingConv::ID CallerCC = CallerF->getCallingConv();
1466 bool CCMatch = CallerCC == CalleeCC;
1467
1468 // Look for obvious safe cases to perform tail call optimization that do not
1469 // require ABI changes. This is what gcc calls sibcall.
1470
Jim Grosbach7616b642010-06-16 23:45:49 +00001471 // Do not sibcall optimize vararg calls unless the call site is not passing
1472 // any arguments.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001473 if (isVarArg && !Outs.empty())
1474 return false;
1475
1476 // Also avoid sibcall optimization if either caller or callee uses struct
1477 // return semantics.
1478 if (isCalleeStructRet || isCallerStructRet)
1479 return false;
1480
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001481 // FIXME: Completely disable sibcall for Thumb1 since Thumb1RegisterInfo::
Evan Cheng0110ac62010-06-19 01:01:32 +00001482 // emitEpilogue is not ready for them.
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001483 // Doing this is tricky, since the LDM/POP instruction on Thumb doesn't take
1484 // LR. This means if we need to reload LR, it takes an extra instructions,
1485 // which outweighs the value of the tail call; but here we don't know yet
1486 // whether LR is going to be used. Probably the right approach is to
1487 // generate the tail call here and turn it back into CALL/RET in
1488 // emitEpilogue if LR is used.
Evan Cheng0110ac62010-06-19 01:01:32 +00001489 if (Subtarget->isThumb1Only())
1490 return false;
1491
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001492 // For the moment, we can only do this to functions defined in this
1493 // compilation, or to indirect calls. A Thumb B to an ARM function,
1494 // or vice versa, is not easily fixed up in the linker unlike BL.
1495 // (We could do this by loading the address of the callee into a register;
1496 // that is an extra instruction over the direct call and burns a register
1497 // as well, so is not likely to be a win.)
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001498
1499 // It might be safe to remove this restriction on non-Darwin.
1500
1501 // Thumb1 PIC calls to external symbols use BX, so they can be tail calls,
1502 // but we need to make sure there are enough registers; the only valid
1503 // registers are the 4 used for parameters. We don't currently do this
1504 // case.
Evan Cheng0110ac62010-06-19 01:01:32 +00001505 if (isa<ExternalSymbolSDNode>(Callee))
1506 return false;
1507
1508 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dale Johannesene39fdbe2010-06-23 18:52:34 +00001509 const GlobalValue *GV = G->getGlobal();
1510 if (GV->isDeclaration() || GV->isWeakForLinker())
Evan Cheng0110ac62010-06-19 01:01:32 +00001511 return false;
Dale Johannesendf50d7e2010-06-18 18:13:11 +00001512 }
1513
Dale Johannesen51e28e62010-06-03 21:09:53 +00001514 // If the calling conventions do not match, then we'd better make sure the
1515 // results are returned in the same way as what the caller expects.
1516 if (!CCMatch) {
1517 SmallVector<CCValAssign, 16> RVLocs1;
1518 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
1519 RVLocs1, *DAG.getContext());
1520 CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC, true, isVarArg));
1521
1522 SmallVector<CCValAssign, 16> RVLocs2;
1523 CCState CCInfo2(CallerCC, false, getTargetMachine(),
1524 RVLocs2, *DAG.getContext());
1525 CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC, true, isVarArg));
1526
1527 if (RVLocs1.size() != RVLocs2.size())
1528 return false;
1529 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1530 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1531 return false;
1532 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1533 return false;
1534 if (RVLocs1[i].isRegLoc()) {
1535 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1536 return false;
1537 } else {
1538 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1539 return false;
1540 }
1541 }
1542 }
1543
1544 // If the callee takes no arguments then go on to check the results of the
1545 // call.
1546 if (!Outs.empty()) {
1547 // Check if stack adjustment is needed. For now, do not do this if any
1548 // argument is passed on the stack.
1549 SmallVector<CCValAssign, 16> ArgLocs;
1550 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
1551 ArgLocs, *DAG.getContext());
1552 CCInfo.AnalyzeCallOperands(Outs,
1553 CCAssignFnForNode(CalleeCC, false, isVarArg));
1554 if (CCInfo.getNextStackOffset()) {
1555 MachineFunction &MF = DAG.getMachineFunction();
1556
1557 // Check if the arguments are already laid out in the right way as
1558 // the caller's fixed stack objects.
1559 MachineFrameInfo *MFI = MF.getFrameInfo();
1560 const MachineRegisterInfo *MRI = &MF.getRegInfo();
1561 const ARMInstrInfo *TII =
1562 ((ARMTargetMachine&)getTargetMachine()).getInstrInfo();
Dale Johannesencf296fa2010-06-05 00:51:39 +00001563 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
1564 i != e;
1565 ++i, ++realArgIdx) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001566 CCValAssign &VA = ArgLocs[i];
1567 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001568 SDValue Arg = OutVals[realArgIdx];
Dale Johannesencf296fa2010-06-05 00:51:39 +00001569 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001570 if (VA.getLocInfo() == CCValAssign::Indirect)
1571 return false;
Dale Johannesencf296fa2010-06-05 00:51:39 +00001572 if (VA.needsCustom()) {
1573 // f64 and vector types are split into multiple registers or
1574 // register/stack-slot combinations. The types will not match
1575 // the registers; give up on memory f64 refs until we figure
1576 // out what to do about this.
1577 if (!VA.isRegLoc())
1578 return false;
1579 if (!ArgLocs[++i].isRegLoc())
1580 return false;
1581 if (RegVT == MVT::v2f64) {
1582 if (!ArgLocs[++i].isRegLoc())
1583 return false;
1584 if (!ArgLocs[++i].isRegLoc())
1585 return false;
1586 }
1587 } else if (!VA.isRegLoc()) {
Dale Johannesen51e28e62010-06-03 21:09:53 +00001588 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
1589 MFI, MRI, TII))
1590 return false;
1591 }
1592 }
1593 }
1594 }
1595
1596 return true;
1597}
1598
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599SDValue
1600ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001601 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001602 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001603 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001604 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001605
Bob Wilsondee46d72009-04-17 20:35:10 +00001606 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001607 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001608
Bob Wilsondee46d72009-04-17 20:35:10 +00001609 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001610 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1611 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001612
Dan Gohman98ca4f22009-08-05 01:29:28 +00001613 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001614 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1615 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001616
1617 // If this is the first return lowered for this function, add
1618 // the regs to the liveout set for the function.
1619 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1620 for (unsigned i = 0; i != RVLocs.size(); ++i)
1621 if (RVLocs[i].isRegLoc())
1622 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001623 }
1624
Bob Wilson1f595bb2009-04-17 19:07:39 +00001625 SDValue Flag;
1626
1627 // Copy the result values into the output registers.
1628 for (unsigned i = 0, realRVLocIdx = 0;
1629 i != RVLocs.size();
1630 ++i, ++realRVLocIdx) {
1631 CCValAssign &VA = RVLocs[i];
1632 assert(VA.isRegLoc() && "Can only return in registers!");
1633
Dan Gohmanc9403652010-07-07 15:54:55 +00001634 SDValue Arg = OutVals[realRVLocIdx];
Bob Wilson1f595bb2009-04-17 19:07:39 +00001635
1636 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001637 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001638 case CCValAssign::Full: break;
1639 case CCValAssign::BCvt:
1640 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1641 break;
1642 }
1643
Bob Wilson1f595bb2009-04-17 19:07:39 +00001644 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001645 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001646 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1648 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001649 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001651
1652 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1653 Flag = Chain.getValue(1);
1654 VA = RVLocs[++i]; // skip ahead to next loc
1655 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1656 HalfGPRs.getValue(1), Flag);
1657 Flag = Chain.getValue(1);
1658 VA = RVLocs[++i]; // skip ahead to next loc
1659
1660 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001661 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1662 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001663 }
1664 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1665 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001666 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001668 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001669 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001670 VA = RVLocs[++i]; // skip ahead to next loc
1671 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1672 Flag);
1673 } else
1674 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1675
Bob Wilsondee46d72009-04-17 20:35:10 +00001676 // Guarantee that all emitted copies are
1677 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001678 Flag = Chain.getValue(1);
1679 }
1680
1681 SDValue result;
1682 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001684 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001686
1687 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001688}
1689
Bob Wilsonb62d2572009-11-03 00:02:05 +00001690// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1691// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1692// one of the above mentioned nodes. It has to be wrapped because otherwise
1693// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1694// be used to form addressing mode. These wrapped nodes will be selected
1695// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001696static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001697 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001698 // FIXME there is no actual debug info here
1699 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001700 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001701 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001702 if (CP->isMachineConstantPoolEntry())
1703 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1704 CP->getAlignment());
1705 else
1706 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1707 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001708 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001709}
1710
Jim Grosbache1102ca2010-07-19 17:20:38 +00001711unsigned ARMTargetLowering::getJumpTableEncoding() const {
1712 return MachineJumpTableInfo::EK_Inline;
1713}
1714
Dan Gohmand858e902010-04-17 15:26:15 +00001715SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1716 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001717 MachineFunction &MF = DAG.getMachineFunction();
1718 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1719 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001720 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001721 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001722 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001723 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1724 SDValue CPAddr;
1725 if (RelocM == Reloc::Static) {
1726 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1727 } else {
1728 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001729 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001730 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1731 ARMCP::CPBlockAddress,
1732 PCAdj);
1733 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1734 }
1735 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1736 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001737 PseudoSourceValue::getConstantPool(), 0,
1738 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001739 if (RelocM == Reloc::Static)
1740 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001741 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001742 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001743}
1744
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001745// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001746SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001747ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001748 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001749 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001750 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001751 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001752 MachineFunction &MF = DAG.getMachineFunction();
1753 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1754 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001755 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001756 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001757 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001758 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001760 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001761 PseudoSourceValue::getConstantPool(), 0,
1762 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001763 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001764
Evan Chenge7e0d622009-11-06 22:24:13 +00001765 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001766 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001767
1768 // call __tls_get_addr.
1769 ArgListTy Args;
1770 ArgListEntry Entry;
1771 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001772 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001773 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001774 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001775 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001776 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1777 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001778 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001779 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001780 return CallResult.first;
1781}
1782
1783// Lower ISD::GlobalTLSAddress using the "initial exec" or
1784// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001785SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001786ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001787 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001788 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001789 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001790 SDValue Offset;
1791 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001792 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001793 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001794 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001795
Chris Lattner4fb63d02009-07-15 04:12:33 +00001796 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001797 MachineFunction &MF = DAG.getMachineFunction();
1798 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1799 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1800 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001801 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1802 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001803 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001804 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001805 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001807 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001808 PseudoSourceValue::getConstantPool(), 0,
1809 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001810 Chain = Offset.getValue(1);
1811
Evan Chenge7e0d622009-11-06 22:24:13 +00001812 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001813 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001814
Evan Cheng9eda6892009-10-31 03:39:36 +00001815 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001816 PseudoSourceValue::getConstantPool(), 0,
1817 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001818 } else {
1819 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001820 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001821 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001823 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001824 PseudoSourceValue::getConstantPool(), 0,
1825 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001826 }
1827
1828 // The address of the thread local variable is the add of the thread
1829 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001830 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001831}
1832
Dan Gohman475871a2008-07-27 21:46:04 +00001833SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001834ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001835 // TODO: implement the "local dynamic" model
1836 assert(Subtarget->isTargetELF() &&
1837 "TLS not implemented for non-ELF targets");
1838 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1839 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1840 // otherwise use the "Local Exec" TLS Model
1841 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1842 return LowerToTLSGeneralDynamicModel(GA, DAG);
1843 else
1844 return LowerToTLSExecModels(GA, DAG);
1845}
1846
Dan Gohman475871a2008-07-27 21:46:04 +00001847SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001848 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001849 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001850 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001851 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001852 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1853 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001854 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001855 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001856 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001857 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001859 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001860 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001861 PseudoSourceValue::getConstantPool(), 0,
1862 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001863 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001864 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001865 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001866 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001867 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001868 PseudoSourceValue::getGOT(), 0,
1869 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001870 return Result;
1871 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001872 // If we have T2 ops, we can materialize the address directly via movt/movw
1873 // pair. This is always cheaper.
1874 if (Subtarget->useMovt()) {
1875 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
Devang Patel0d881da2010-07-06 22:08:15 +00001876 DAG.getTargetGlobalAddress(GV, dl, PtrVT));
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001877 } else {
1878 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1879 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1880 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001881 PseudoSourceValue::getConstantPool(), 0,
1882 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001883 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001884 }
1885}
1886
Dan Gohman475871a2008-07-27 21:46:04 +00001887SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001888 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001889 MachineFunction &MF = DAG.getMachineFunction();
1890 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1891 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001892 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001893 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001894 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001895 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001896 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001897 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001898 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001899 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001900 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001901 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1902 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001903 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001904 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001905 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001907
Evan Cheng9eda6892009-10-31 03:39:36 +00001908 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001909 PseudoSourceValue::getConstantPool(), 0,
1910 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001911 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001912
1913 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001914 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001915 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001916 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001917
Evan Cheng63476a82009-09-03 07:04:02 +00001918 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001919 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001920 PseudoSourceValue::getGOT(), 0,
1921 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001922
1923 return Result;
1924}
1925
Dan Gohman475871a2008-07-27 21:46:04 +00001926SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001927 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001928 assert(Subtarget->isTargetELF() &&
1929 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001930 MachineFunction &MF = DAG.getMachineFunction();
1931 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1932 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001933 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001934 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001935 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001936 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1937 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001938 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001939 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001941 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001942 PseudoSourceValue::getConstantPool(), 0,
1943 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001944 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001945 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001946}
1947
Jim Grosbach0e0da732009-05-12 23:59:14 +00001948SDValue
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001949ARMTargetLowering::LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const {
1950 DebugLoc dl = Op.getDebugLoc();
Jim Grosbach0798edd2010-05-27 23:49:24 +00001951 SDValue Val = DAG.getConstant(0, MVT::i32);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00001952 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(0),
1953 Op.getOperand(1), Val);
1954}
1955
1956SDValue
Jim Grosbach5eb19512010-05-22 01:06:18 +00001957ARMTargetLowering::LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const {
1958 DebugLoc dl = Op.getDebugLoc();
1959 return DAG.getNode(ARMISD::EH_SJLJ_LONGJMP, dl, MVT::Other, Op.getOperand(0),
1960 Op.getOperand(1), DAG.getConstant(0, MVT::i32));
1961}
1962
1963SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001964ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00001965 const ARMSubtarget *Subtarget) const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001966 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001967 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001968 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001969 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001970 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001971 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001972 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1973 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001974 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001975 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001976 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1977 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001978 EVT PtrVT = getPointerTy();
1979 DebugLoc dl = Op.getDebugLoc();
1980 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1981 SDValue CPAddr;
1982 unsigned PCAdj = (RelocM != Reloc::PIC_)
1983 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001984 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001985 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1986 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001987 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001989 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001990 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001991 PseudoSourceValue::getConstantPool(), 0,
1992 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001993
1994 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001995 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001996 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1997 }
1998 return Result;
1999 }
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002000 }
2001}
2002
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002003static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
Jim Grosbach7616b642010-06-16 23:45:49 +00002004 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00002005 DebugLoc dl = Op.getDebugLoc();
2006 SDValue Op5 = Op.getOperand(5);
Jim Grosbach3728e962009-12-10 00:11:09 +00002007 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
Evan Cheng11db0682010-08-11 06:22:01 +00002008 // Some subtargets which have dmb and dsb instructions can handle barriers
2009 // directly. Some ARMv6 cpus can support them with the help of mcr
2010 // instruction. Thumb1 and pre-v6 ARM mode use a libcall instead and should
Jim Grosbachc73993b2010-06-17 01:37:00 +00002011 // never get here.
2012 unsigned Opc = isDeviceBarrier ? ARMISD::SYNCBARRIER : ARMISD::MEMBARRIER;
Evan Cheng11db0682010-08-11 06:22:01 +00002013 if (Subtarget->hasDataBarrier())
Jim Grosbachc73993b2010-06-17 01:37:00 +00002014 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0));
Evan Cheng11db0682010-08-11 06:22:01 +00002015 else {
2016 assert(Subtarget->hasV6Ops() && !Subtarget->isThumb1Only() &&
2017 "Unexpected ISD::MEMBARRIER encountered. Should be libcall!");
Jim Grosbachc73993b2010-06-17 01:37:00 +00002018 return DAG.getNode(Opc, dl, MVT::Other, Op.getOperand(0),
2019 DAG.getConstant(0, MVT::i32));
Evan Cheng11db0682010-08-11 06:22:01 +00002020 }
Jim Grosbach3728e962009-12-10 00:11:09 +00002021}
2022
Dan Gohman1e93df62010-04-17 14:41:14 +00002023static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
2024 MachineFunction &MF = DAG.getMachineFunction();
2025 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
2026
Evan Chenga8e29892007-01-19 07:51:42 +00002027 // vastart just stores the address of the VarArgsFrameIndex slot into the
2028 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002029 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002030 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00002031 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00002032 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00002033 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
2034 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002035}
2036
Dan Gohman475871a2008-07-27 21:46:04 +00002037SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00002038ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
2039 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002040 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00002041 MachineFunction &MF = DAG.getMachineFunction();
2042 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2043
2044 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002045 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00002046 RC = ARM::tGPRRegisterClass;
2047 else
2048 RC = ARM::GPRRegisterClass;
2049
2050 // Transform the arguments stored in physical registers into virtual ones.
Evan Cheng2457f2c2010-05-22 01:47:14 +00002051 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002053
2054 SDValue ArgValue2;
2055 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002056 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Chenged2ae132010-07-03 00:40:23 +00002057 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true);
Bob Wilson5bafff32009-06-22 23:27:02 +00002058
2059 // Create load node to retrieve arguments from the stack.
2060 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002061 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002062 PseudoSourceValue::getFixedStack(FI), 0,
2063 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002064 } else {
2065 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002066 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002067 }
2068
Jim Grosbache5165492009-11-09 00:11:35 +00002069 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00002070}
2071
2072SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002073ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002074 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002075 const SmallVectorImpl<ISD::InputArg>
2076 &Ins,
2077 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002078 SmallVectorImpl<SDValue> &InVals)
2079 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002080
Bob Wilson1f595bb2009-04-17 19:07:39 +00002081 MachineFunction &MF = DAG.getMachineFunction();
2082 MachineFrameInfo *MFI = MF.getFrameInfo();
2083
Bob Wilson1f595bb2009-04-17 19:07:39 +00002084 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
2085
2086 // Assign locations to all of the incoming arguments.
2087 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002088 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
2089 *DAG.getContext());
2090 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002091 CCAssignFnForNode(CallConv, /* Return*/ false,
2092 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002093
2094 SmallVector<SDValue, 16> ArgValues;
2095
2096 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2097 CCValAssign &VA = ArgLocs[i];
2098
Bob Wilsondee46d72009-04-17 20:35:10 +00002099 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002100 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002101 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00002102
Bob Wilson5bafff32009-06-22 23:27:02 +00002103 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00002104 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002105 // f64 and vector types are split up into multiple registers or
2106 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002108 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00002110 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00002111 SDValue ArgValue2;
2112 if (VA.isMemLoc()) {
Evan Chenged2ae132010-07-03 00:40:23 +00002113 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(), true);
Bob Wilson6a234f02010-04-13 22:03:22 +00002114 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2115 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
2116 PseudoSourceValue::getFixedStack(FI), 0,
2117 false, false, 0);
2118 } else {
2119 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
2120 Chain, DAG, dl);
2121 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
2123 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002124 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00002126 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
2127 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002129
Bob Wilson5bafff32009-06-22 23:27:02 +00002130 } else {
2131 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002132
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00002134 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00002136 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002137 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00002138 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002140 RC = (AFI->isThumb1OnlyFunction() ?
2141 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00002142 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00002143 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00002144
2145 // Transform the arguments in physical registers into virtual ones.
2146 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002148 }
2149
2150 // If this is an 8 or 16-bit value, it is really passed promoted
2151 // to 32 bits. Insert an assert[sz]ext to capture this, then
2152 // truncate to the right size.
2153 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002154 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002155 case CCValAssign::Full: break;
2156 case CCValAssign::BCvt:
2157 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
2158 break;
2159 case CCValAssign::SExt:
2160 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
2161 DAG.getValueType(VA.getValVT()));
2162 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2163 break;
2164 case CCValAssign::ZExt:
2165 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
2166 DAG.getValueType(VA.getValVT()));
2167 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
2168 break;
2169 }
2170
Dan Gohman98ca4f22009-08-05 01:29:28 +00002171 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002172
2173 } else { // VA.isRegLoc()
2174
2175 // sanity check
2176 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00002177 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00002178
2179 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002180 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(), true);
Bob Wilson1f595bb2009-04-17 19:07:39 +00002181
Bob Wilsondee46d72009-04-17 20:35:10 +00002182 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00002183 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00002184 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00002185 PseudoSourceValue::getFixedStack(FI), 0,
2186 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002187 }
2188 }
2189
2190 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00002191 if (isVarArg) {
2192 static const unsigned GPRArgRegs[] = {
2193 ARM::R0, ARM::R1, ARM::R2, ARM::R3
2194 };
2195
Bob Wilsondee46d72009-04-17 20:35:10 +00002196 unsigned NumGPRs = CCInfo.getFirstUnallocated
2197 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00002198
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00002199 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
2200 unsigned VARegSize = (4 - NumGPRs) * 4;
2201 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00002202 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00002203 if (VARegSaveSize) {
2204 // If this function is vararg, store any remaining integer argument regs
2205 // to their spots on the stack so that they may be loaded by deferencing
2206 // the result of va_next.
2207 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00002208 AFI->setVarArgsFrameIndex(
2209 MFI->CreateFixedObject(VARegSaveSize,
2210 ArgOffset + VARegSaveSize - VARegSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002211 true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002212 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
2213 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00002214
Dan Gohman475871a2008-07-27 21:46:04 +00002215 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00002216 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00002217 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00002218 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00002219 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002220 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00002221 RC = ARM::GPRRegisterClass;
2222
Bob Wilson998e1252009-04-20 18:36:57 +00002223 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00002224 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00002225 SDValue Store =
2226 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Jim Grosbach18f30e62010-06-02 21:53:11 +00002227 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()),
2228 0, false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00002229 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002230 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00002231 DAG.getConstant(4, getPointerTy()));
2232 }
2233 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002234 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002235 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00002236 } else
2237 // This will point to the next argument passed via stack.
Evan Chenged2ae132010-07-03 00:40:23 +00002238 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset, true));
Evan Chenga8e29892007-01-19 07:51:42 +00002239 }
2240
Dan Gohman98ca4f22009-08-05 01:29:28 +00002241 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00002242}
2243
2244/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002245static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00002246 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002247 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00002248 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00002249 // Maybe this has already been legalized into the constant pool?
2250 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00002251 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002252 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00002253 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00002254 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00002255 }
2256 }
2257 return false;
2258}
2259
Evan Chenga8e29892007-01-19 07:51:42 +00002260/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
2261/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00002262SDValue
2263ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Evan Cheng218977b2010-07-13 19:27:42 +00002264 SDValue &ARMcc, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002265 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00002266 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002267 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00002268 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00002269 // Constant does not fit, try adjusting it by one?
2270 switch (CC) {
2271 default: break;
2272 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00002273 case ISD::SETGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002274 if (C != 0x80000000 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002275 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002277 }
2278 break;
2279 case ISD::SETULT:
2280 case ISD::SETUGE:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002281 if (C != 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002282 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002284 }
2285 break;
2286 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00002287 case ISD::SETGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002288 if (C != 0x7fffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002289 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002290 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00002291 }
2292 break;
2293 case ISD::SETULE:
2294 case ISD::SETUGT:
Daniel Dunbar3cc32832010-08-25 16:58:05 +00002295 if (C != 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00002296 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00002297 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002298 }
2299 break;
2300 }
2301 }
2302 }
2303
2304 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002305 ARMISD::NodeType CompareType;
2306 switch (CondCode) {
2307 default:
2308 CompareType = ARMISD::CMP;
2309 break;
2310 case ARMCC::EQ:
2311 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00002312 // Uses only Z Flag
2313 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002314 break;
2315 }
Evan Cheng218977b2010-07-13 19:27:42 +00002316 ARMcc = DAG.getConstant(CondCode, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002317 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002318}
2319
2320/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Evan Cheng515fe3a2010-07-08 02:08:50 +00002321SDValue
Evan Cheng218977b2010-07-13 19:27:42 +00002322ARMTargetLowering::getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Evan Cheng515fe3a2010-07-08 02:08:50 +00002323 DebugLoc dl) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00002325 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00002327 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
2329 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002330}
2331
Bill Wendlingde2b1512010-08-11 08:43:16 +00002332SDValue ARMTargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2333 SDValue Cond = Op.getOperand(0);
2334 SDValue SelectTrue = Op.getOperand(1);
2335 SDValue SelectFalse = Op.getOperand(2);
2336 DebugLoc dl = Op.getDebugLoc();
2337
2338 // Convert:
2339 //
2340 // (select (cmov 1, 0, cond), t, f) -> (cmov t, f, cond)
2341 // (select (cmov 0, 1, cond), t, f) -> (cmov f, t, cond)
2342 //
2343 if (Cond.getOpcode() == ARMISD::CMOV && Cond.hasOneUse()) {
2344 const ConstantSDNode *CMOVTrue =
2345 dyn_cast<ConstantSDNode>(Cond.getOperand(0));
2346 const ConstantSDNode *CMOVFalse =
2347 dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2348
2349 if (CMOVTrue && CMOVFalse) {
2350 unsigned CMOVTrueVal = CMOVTrue->getZExtValue();
2351 unsigned CMOVFalseVal = CMOVFalse->getZExtValue();
2352
2353 SDValue True;
2354 SDValue False;
2355 if (CMOVTrueVal == 1 && CMOVFalseVal == 0) {
2356 True = SelectTrue;
2357 False = SelectFalse;
2358 } else if (CMOVTrueVal == 0 && CMOVFalseVal == 1) {
2359 True = SelectFalse;
2360 False = SelectTrue;
2361 }
2362
2363 if (True.getNode() && False.getNode()) {
2364 EVT VT = Cond.getValueType();
2365 SDValue ARMcc = Cond.getOperand(2);
2366 SDValue CCR = Cond.getOperand(3);
2367 SDValue Cmp = Cond.getOperand(4);
2368 return DAG.getNode(ARMISD::CMOV, dl, VT, True, False, ARMcc, CCR, Cmp);
2369 }
2370 }
2371 }
2372
2373 return DAG.getSelectCC(dl, Cond,
2374 DAG.getConstant(0, Cond.getValueType()),
2375 SelectTrue, SelectFalse, ISD::SETNE);
2376}
2377
Dan Gohmand858e902010-04-17 15:26:15 +00002378SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002379 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue LHS = Op.getOperand(0);
2381 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00002382 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00002383 SDValue TrueVal = Op.getOperand(2);
2384 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002385 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002386
Owen Anderson825b72b2009-08-11 20:47:22 +00002387 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002388 SDValue ARMcc;
Owen Anderson825b72b2009-08-11 20:47:22 +00002389 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002390 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2391 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002392 }
2393
2394 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002395 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00002396
Evan Cheng218977b2010-07-13 19:27:42 +00002397 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2398 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002400 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng218977b2010-07-13 19:27:42 +00002401 ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002402 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002403 SDValue ARMcc2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00002404 // FIXME: Needs another CMP because flag can have but one use.
Evan Cheng218977b2010-07-13 19:27:42 +00002405 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002406 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Evan Cheng218977b2010-07-13 19:27:42 +00002407 Result, TrueVal, ARMcc2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00002408 }
2409 return Result;
2410}
2411
Evan Cheng218977b2010-07-13 19:27:42 +00002412/// canChangeToInt - Given the fp compare operand, return true if it is suitable
2413/// to morph to an integer compare sequence.
2414static bool canChangeToInt(SDValue Op, bool &SeenZero,
2415 const ARMSubtarget *Subtarget) {
2416 SDNode *N = Op.getNode();
2417 if (!N->hasOneUse())
2418 // Otherwise it requires moving the value from fp to integer registers.
2419 return false;
2420 if (!N->getNumValues())
2421 return false;
2422 EVT VT = Op.getValueType();
2423 if (VT != MVT::f32 && !Subtarget->isFPBrccSlow())
2424 // f32 case is generally profitable. f64 case only makes sense when vcmpe +
2425 // vmrs are very slow, e.g. cortex-a8.
2426 return false;
2427
2428 if (isFloatingPointZero(Op)) {
2429 SeenZero = true;
2430 return true;
2431 }
2432 return ISD::isNormalLoad(N);
2433}
2434
2435static SDValue bitcastf32Toi32(SDValue Op, SelectionDAG &DAG) {
2436 if (isFloatingPointZero(Op))
2437 return DAG.getConstant(0, MVT::i32);
2438
2439 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op))
2440 return DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2441 Ld->getChain(), Ld->getBasePtr(),
2442 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2443 Ld->isVolatile(), Ld->isNonTemporal(),
2444 Ld->getAlignment());
2445
2446 llvm_unreachable("Unknown VFP cmp argument!");
2447}
2448
2449static void expandf64Toi32(SDValue Op, SelectionDAG &DAG,
2450 SDValue &RetVal1, SDValue &RetVal2) {
2451 if (isFloatingPointZero(Op)) {
2452 RetVal1 = DAG.getConstant(0, MVT::i32);
2453 RetVal2 = DAG.getConstant(0, MVT::i32);
2454 return;
2455 }
2456
2457 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Op)) {
2458 SDValue Ptr = Ld->getBasePtr();
2459 RetVal1 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2460 Ld->getChain(), Ptr,
2461 Ld->getSrcValue(), Ld->getSrcValueOffset(),
2462 Ld->isVolatile(), Ld->isNonTemporal(),
2463 Ld->getAlignment());
2464
2465 EVT PtrType = Ptr.getValueType();
2466 unsigned NewAlign = MinAlign(Ld->getAlignment(), 4);
2467 SDValue NewPtr = DAG.getNode(ISD::ADD, Op.getDebugLoc(),
2468 PtrType, Ptr, DAG.getConstant(4, PtrType));
2469 RetVal2 = DAG.getLoad(MVT::i32, Op.getDebugLoc(),
2470 Ld->getChain(), NewPtr,
2471 Ld->getSrcValue(), Ld->getSrcValueOffset() + 4,
2472 Ld->isVolatile(), Ld->isNonTemporal(),
2473 NewAlign);
2474 return;
2475 }
2476
2477 llvm_unreachable("Unknown VFP cmp argument!");
2478}
2479
2480/// OptimizeVFPBrcond - With -enable-unsafe-fp-math, it's legal to optimize some
2481/// f32 and even f64 comparisons to integer ones.
2482SDValue
2483ARMTargetLowering::OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const {
2484 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00002485 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Evan Cheng218977b2010-07-13 19:27:42 +00002486 SDValue LHS = Op.getOperand(2);
2487 SDValue RHS = Op.getOperand(3);
2488 SDValue Dest = Op.getOperand(4);
2489 DebugLoc dl = Op.getDebugLoc();
2490
2491 bool SeenZero = false;
2492 if (canChangeToInt(LHS, SeenZero, Subtarget) &&
2493 canChangeToInt(RHS, SeenZero, Subtarget) &&
Evan Cheng60108e92010-07-15 22:07:12 +00002494 // If one of the operand is zero, it's safe to ignore the NaN case since
2495 // we only care about equality comparisons.
2496 (SeenZero || (DAG.isKnownNeverNaN(LHS) && DAG.isKnownNeverNaN(RHS)))) {
Evan Cheng218977b2010-07-13 19:27:42 +00002497 // If unsafe fp math optimization is enabled and there are no othter uses of
2498 // the CMP operands, and the condition code is EQ oe NE, we can optimize it
2499 // to an integer comparison.
2500 if (CC == ISD::SETOEQ)
2501 CC = ISD::SETEQ;
2502 else if (CC == ISD::SETUNE)
2503 CC = ISD::SETNE;
2504
2505 SDValue ARMcc;
2506 if (LHS.getValueType() == MVT::f32) {
2507 LHS = bitcastf32Toi32(LHS, DAG);
2508 RHS = bitcastf32Toi32(RHS, DAG);
2509 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
2510 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2511 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
2512 Chain, Dest, ARMcc, CCR, Cmp);
2513 }
2514
2515 SDValue LHS1, LHS2;
2516 SDValue RHS1, RHS2;
2517 expandf64Toi32(LHS, DAG, LHS1, LHS2);
2518 expandf64Toi32(RHS, DAG, RHS1, RHS2);
2519 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
2520 ARMcc = DAG.getConstant(CondCode, MVT::i32);
2521 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
2522 SDValue Ops[] = { Chain, ARMcc, LHS1, LHS2, RHS1, RHS2, Dest };
2523 return DAG.getNode(ARMISD::BCC_i64, dl, VTList, Ops, 7);
2524 }
2525
2526 return SDValue();
2527}
2528
2529SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
2530 SDValue Chain = Op.getOperand(0);
2531 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
2532 SDValue LHS = Op.getOperand(2);
2533 SDValue RHS = Op.getOperand(3);
2534 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002535 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002536
Owen Anderson825b72b2009-08-11 20:47:22 +00002537 if (LHS.getValueType() == MVT::i32) {
Evan Cheng218977b2010-07-13 19:27:42 +00002538 SDValue ARMcc;
2539 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMcc, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Owen Anderson825b72b2009-08-11 20:47:22 +00002541 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Evan Cheng218977b2010-07-13 19:27:42 +00002542 Chain, Dest, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002543 }
2544
Owen Anderson825b72b2009-08-11 20:47:22 +00002545 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Cheng218977b2010-07-13 19:27:42 +00002546
2547 if (UnsafeFPMath &&
2548 (CC == ISD::SETEQ || CC == ISD::SETOEQ ||
2549 CC == ISD::SETNE || CC == ISD::SETUNE)) {
2550 SDValue Result = OptimizeVFPBrcond(Op, DAG);
2551 if (Result.getNode())
2552 return Result;
2553 }
2554
Evan Chenga8e29892007-01-19 07:51:42 +00002555 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00002556 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002557
Evan Cheng218977b2010-07-13 19:27:42 +00002558 SDValue ARMcc = DAG.getConstant(CondCode, MVT::i32);
2559 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002560 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2561 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng218977b2010-07-13 19:27:42 +00002562 SDValue Ops[] = { Chain, Dest, ARMcc, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002563 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002564 if (CondCode2 != ARMCC::AL) {
Evan Cheng218977b2010-07-13 19:27:42 +00002565 ARMcc = DAG.getConstant(CondCode2, MVT::i32);
2566 SDValue Ops[] = { Res, Dest, ARMcc, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002567 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002568 }
2569 return Res;
2570}
2571
Dan Gohmand858e902010-04-17 15:26:15 +00002572SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002573 SDValue Chain = Op.getOperand(0);
2574 SDValue Table = Op.getOperand(1);
2575 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002576 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002577
Owen Andersone50ed302009-08-10 22:56:29 +00002578 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002579 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2580 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002581 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002582 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002583 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002584 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2585 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002586 if (Subtarget->isThumb2()) {
2587 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2588 // which does another jump to the destination. This also makes it easier
2589 // to translate it to TBB / TBH later.
2590 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002591 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002592 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002593 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002594 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002595 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002596 PseudoSourceValue::getJumpTable(), 0,
2597 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002598 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002599 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002600 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002601 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002602 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002603 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002604 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002605 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002606 }
Evan Chenga8e29892007-01-19 07:51:42 +00002607}
2608
Bob Wilson76a312b2010-03-19 22:51:32 +00002609static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2610 DebugLoc dl = Op.getDebugLoc();
2611 unsigned Opc;
2612
2613 switch (Op.getOpcode()) {
2614 default:
2615 assert(0 && "Invalid opcode!");
2616 case ISD::FP_TO_SINT:
2617 Opc = ARMISD::FTOSI;
2618 break;
2619 case ISD::FP_TO_UINT:
2620 Opc = ARMISD::FTOUI;
2621 break;
2622 }
2623 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2624 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2625}
2626
2627static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2628 EVT VT = Op.getValueType();
2629 DebugLoc dl = Op.getDebugLoc();
2630 unsigned Opc;
2631
2632 switch (Op.getOpcode()) {
2633 default:
2634 assert(0 && "Invalid opcode!");
2635 case ISD::SINT_TO_FP:
2636 Opc = ARMISD::SITOF;
2637 break;
2638 case ISD::UINT_TO_FP:
2639 Opc = ARMISD::UITOF;
2640 break;
2641 }
2642
2643 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2644 return DAG.getNode(Opc, dl, VT, Op);
2645}
2646
Evan Cheng515fe3a2010-07-08 02:08:50 +00002647SDValue ARMTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002648 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002649 SDValue Tmp0 = Op.getOperand(0);
2650 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002651 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002652 EVT VT = Op.getValueType();
2653 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002654 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
Evan Cheng218977b2010-07-13 19:27:42 +00002655 SDValue ARMcc = DAG.getConstant(ARMCC::LT, MVT::i32);
Evan Cheng515fe3a2010-07-08 02:08:50 +00002656 SDValue FP0 = DAG.getConstantFP(0.0, SrcVT);
Evan Cheng218977b2010-07-13 19:27:42 +00002657 SDValue Cmp = getVFPCmp(Tmp1, FP0, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002658 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng218977b2010-07-13 19:27:42 +00002659 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMcc, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002660}
2661
Evan Cheng2457f2c2010-05-22 01:47:14 +00002662SDValue ARMTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2663 MachineFunction &MF = DAG.getMachineFunction();
2664 MachineFrameInfo *MFI = MF.getFrameInfo();
2665 MFI->setReturnAddressIsTaken(true);
2666
2667 EVT VT = Op.getValueType();
2668 DebugLoc dl = Op.getDebugLoc();
2669 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2670 if (Depth) {
2671 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2672 SDValue Offset = DAG.getConstant(4, MVT::i32);
2673 return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2674 DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2675 NULL, 0, false, false, 0);
2676 }
2677
2678 // Return LR, which contains the return address. Mark it an implicit live-in.
Jim Grosbachc2723a52010-07-23 23:50:35 +00002679 unsigned Reg = MF.addLiveIn(ARM::LR, getRegClassFor(MVT::i32));
Evan Cheng2457f2c2010-05-22 01:47:14 +00002680 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT);
2681}
2682
Dan Gohmand858e902010-04-17 15:26:15 +00002683SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002684 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2685 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00002686
Owen Andersone50ed302009-08-10 22:56:29 +00002687 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002688 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2689 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002690 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002691 ? ARM::R7 : ARM::R11;
2692 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2693 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002694 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2695 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002696 return FrameAddr;
2697}
2698
Bob Wilson9f3f0612010-04-17 05:30:19 +00002699/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2700/// expand a bit convert where either the source or destination type is i64 to
2701/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2702/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2703/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002704static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002705 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2706 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002707 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002708
Bob Wilson9f3f0612010-04-17 05:30:19 +00002709 // This function is only supposed to be called for i64 types, either as the
2710 // source or destination of the bit convert.
2711 EVT SrcVT = Op.getValueType();
2712 EVT DstVT = N->getValueType(0);
2713 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2714 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002715
Bob Wilson9f3f0612010-04-17 05:30:19 +00002716 // Turn i64->f64 into VMOVDRR.
2717 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002718 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2719 DAG.getConstant(0, MVT::i32));
2720 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2721 DAG.getConstant(1, MVT::i32));
Bob Wilson1114f562010-06-11 22:45:25 +00002722 return DAG.getNode(ISD::BIT_CONVERT, dl, DstVT,
2723 DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi));
Evan Chengc7c77292008-11-04 19:57:48 +00002724 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002725
Jim Grosbache5165492009-11-09 00:11:35 +00002726 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002727 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2728 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2729 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2730 // Merge the pieces into a single i64 value.
2731 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2732 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002733
Bob Wilson9f3f0612010-04-17 05:30:19 +00002734 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002735}
2736
Bob Wilson5bafff32009-06-22 23:27:02 +00002737/// getZeroVector - Returns a vector of specified type with all zero elements.
Bob Wilsoncba270d2010-07-13 21:16:48 +00002738/// Zero vectors are used to represent vector negation and in those cases
2739/// will be implemented with the NEON VNEG instruction. However, VNEG does
2740/// not support i64 elements, so sometimes the zero vectors will need to be
2741/// explicitly constructed. Regardless, use a canonical VMOV to create the
2742/// zero vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002743static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002744 assert(VT.isVector() && "Expected a vector type");
Bob Wilsoncba270d2010-07-13 21:16:48 +00002745 // The canonical modified immediate encoding of a zero vector is....0!
2746 SDValue EncodedVal = DAG.getTargetConstant(0, MVT::i32);
2747 EVT VmovVT = VT.is128BitVector() ? MVT::v4i32 : MVT::v2i32;
2748 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, EncodedVal);
2749 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
Bob Wilson5bafff32009-06-22 23:27:02 +00002750}
2751
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002752/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2753/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002754SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2755 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002756 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2757 EVT VT = Op.getValueType();
2758 unsigned VTBits = VT.getSizeInBits();
2759 DebugLoc dl = Op.getDebugLoc();
2760 SDValue ShOpLo = Op.getOperand(0);
2761 SDValue ShOpHi = Op.getOperand(1);
2762 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002763 SDValue ARMcc;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002764 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002765
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002766 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2767
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002768 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2769 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2770 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2771 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2772 DAG.getConstant(VTBits, MVT::i32));
2773 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2774 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002775 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002776
2777 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2778 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002779 ARMcc, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002780 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002781 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMcc,
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002782 CCR, Cmp);
2783
2784 SDValue Ops[2] = { Lo, Hi };
2785 return DAG.getMergeValues(Ops, 2, dl);
2786}
2787
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002788/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2789/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002790SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2791 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002792 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2793 EVT VT = Op.getValueType();
2794 unsigned VTBits = VT.getSizeInBits();
2795 DebugLoc dl = Op.getDebugLoc();
2796 SDValue ShOpLo = Op.getOperand(0);
2797 SDValue ShOpHi = Op.getOperand(1);
2798 SDValue ShAmt = Op.getOperand(2);
Evan Cheng218977b2010-07-13 19:27:42 +00002799 SDValue ARMcc;
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002800
2801 assert(Op.getOpcode() == ISD::SHL_PARTS);
2802 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2803 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2804 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2805 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2806 DAG.getConstant(VTBits, MVT::i32));
2807 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2808 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2809
2810 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2811 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2812 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng218977b2010-07-13 19:27:42 +00002813 ARMcc, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002814 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Evan Cheng218977b2010-07-13 19:27:42 +00002815 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMcc,
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002816 CCR, Cmp);
2817
2818 SDValue Ops[2] = { Lo, Hi };
2819 return DAG.getMergeValues(Ops, 2, dl);
2820}
2821
Nate Begemand1fb5832010-08-03 21:31:55 +00002822SDValue ARMTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
2823 SelectionDAG &DAG) const {
2824 // The rounding mode is in bits 23:22 of the FPSCR.
2825 // The ARM rounding mode value to FLT_ROUNDS mapping is 0->1, 1->2, 2->3, 3->0
2826 // The formula we use to implement this is (((FPSCR + 1 << 22) >> 22) & 3)
2827 // so that the shift + and get folded into a bitfield extract.
2828 DebugLoc dl = Op.getDebugLoc();
2829 SDValue FPSCR = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::i32,
2830 DAG.getConstant(Intrinsic::arm_get_fpscr,
2831 MVT::i32));
2832 SDValue FltRounds = DAG.getNode(ISD::ADD, dl, MVT::i32, FPSCR,
2833 DAG.getConstant(1U << 22, MVT::i32));
2834 SDValue RMODE = DAG.getNode(ISD::SRL, dl, MVT::i32, FltRounds,
2835 DAG.getConstant(22, MVT::i32));
2836 return DAG.getNode(ISD::AND, dl, MVT::i32, RMODE,
2837 DAG.getConstant(3, MVT::i32));
2838}
2839
Jim Grosbach3482c802010-01-18 19:58:49 +00002840static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2841 const ARMSubtarget *ST) {
2842 EVT VT = N->getValueType(0);
2843 DebugLoc dl = N->getDebugLoc();
2844
2845 if (!ST->hasV6T2Ops())
2846 return SDValue();
2847
2848 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2849 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2850}
2851
Bob Wilson5bafff32009-06-22 23:27:02 +00002852static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2853 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002854 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002855 DebugLoc dl = N->getDebugLoc();
2856
2857 // Lower vector shifts on NEON to use VSHL.
2858 if (VT.isVector()) {
2859 assert(ST->hasNEON() && "unexpected vector shift");
2860
2861 // Left shifts translate directly to the vshiftu intrinsic.
2862 if (N->getOpcode() == ISD::SHL)
2863 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002864 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002865 N->getOperand(0), N->getOperand(1));
2866
2867 assert((N->getOpcode() == ISD::SRA ||
2868 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2869
2870 // NEON uses the same intrinsics for both left and right shifts. For
2871 // right shifts, the shift amounts are negative, so negate the vector of
2872 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002873 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002874 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2875 getZeroVector(ShiftVT, DAG, dl),
2876 N->getOperand(1));
2877 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2878 Intrinsic::arm_neon_vshifts :
2879 Intrinsic::arm_neon_vshiftu);
2880 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002881 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 N->getOperand(0), NegatedCount);
2883 }
2884
Eli Friedmance392eb2009-08-22 03:13:10 +00002885 // We can get here for a node like i32 = ISD::SHL i32, i64
2886 if (VT != MVT::i64)
2887 return SDValue();
2888
2889 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002890 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002891
Chris Lattner27a6c732007-11-24 07:07:01 +00002892 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2893 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002894 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002895 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002896
Chris Lattner27a6c732007-11-24 07:07:01 +00002897 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002898 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002899
Chris Lattner27a6c732007-11-24 07:07:01 +00002900 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002901 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002902 DAG.getConstant(0, MVT::i32));
Owen Anderson825b72b2009-08-11 20:47:22 +00002903 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
Bob Wilsonab3912e2010-05-25 03:36:52 +00002904 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002905
Chris Lattner27a6c732007-11-24 07:07:01 +00002906 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2907 // captures the result into a carry flag.
2908 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002909 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002910
Chris Lattner27a6c732007-11-24 07:07:01 +00002911 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002912 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002913
Chris Lattner27a6c732007-11-24 07:07:01 +00002914 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002915 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002916}
2917
Bob Wilson5bafff32009-06-22 23:27:02 +00002918static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2919 SDValue TmpOp0, TmpOp1;
2920 bool Invert = false;
2921 bool Swap = false;
2922 unsigned Opc = 0;
2923
2924 SDValue Op0 = Op.getOperand(0);
2925 SDValue Op1 = Op.getOperand(1);
2926 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002927 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002928 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2929 DebugLoc dl = Op.getDebugLoc();
2930
2931 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2932 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002933 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002934 case ISD::SETUNE:
2935 case ISD::SETNE: Invert = true; // Fallthrough
2936 case ISD::SETOEQ:
2937 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2938 case ISD::SETOLT:
2939 case ISD::SETLT: Swap = true; // Fallthrough
2940 case ISD::SETOGT:
2941 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2942 case ISD::SETOLE:
2943 case ISD::SETLE: Swap = true; // Fallthrough
2944 case ISD::SETOGE:
2945 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2946 case ISD::SETUGE: Swap = true; // Fallthrough
2947 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2948 case ISD::SETUGT: Swap = true; // Fallthrough
2949 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2950 case ISD::SETUEQ: Invert = true; // Fallthrough
2951 case ISD::SETONE:
2952 // Expand this to (OLT | OGT).
2953 TmpOp0 = Op0;
2954 TmpOp1 = Op1;
2955 Opc = ISD::OR;
2956 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2957 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2958 break;
2959 case ISD::SETUO: Invert = true; // Fallthrough
2960 case ISD::SETO:
2961 // Expand this to (OLT | OGE).
2962 TmpOp0 = Op0;
2963 TmpOp1 = Op1;
2964 Opc = ISD::OR;
2965 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2966 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2967 break;
2968 }
2969 } else {
2970 // Integer comparisons.
2971 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002972 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002973 case ISD::SETNE: Invert = true;
2974 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2975 case ISD::SETLT: Swap = true;
2976 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2977 case ISD::SETLE: Swap = true;
2978 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2979 case ISD::SETULT: Swap = true;
2980 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2981 case ISD::SETULE: Swap = true;
2982 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2983 }
2984
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002985 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002986 if (Opc == ARMISD::VCEQ) {
2987
2988 SDValue AndOp;
2989 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2990 AndOp = Op0;
2991 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2992 AndOp = Op1;
2993
2994 // Ignore bitconvert.
2995 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2996 AndOp = AndOp.getOperand(0);
2997
2998 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2999 Opc = ARMISD::VTST;
3000 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
3001 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
3002 Invert = !Invert;
3003 }
3004 }
3005 }
3006
3007 if (Swap)
3008 std::swap(Op0, Op1);
3009
3010 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
3011
3012 if (Invert)
3013 Result = DAG.getNOT(dl, Result, VT);
3014
3015 return Result;
3016}
3017
Bob Wilsond3c42842010-06-14 22:19:57 +00003018/// isNEONModifiedImm - Check if the specified splat value corresponds to a
3019/// valid vector constant for a NEON instruction with a "modified immediate"
Bob Wilsoncba270d2010-07-13 21:16:48 +00003020/// operand (e.g., VMOV). If so, return the encoded value.
Bob Wilsond3c42842010-06-14 22:19:57 +00003021static SDValue isNEONModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
3022 unsigned SplatBitSize, SelectionDAG &DAG,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003023 EVT &VT, bool is128Bits, bool isVMOV) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00003024 unsigned OpCmode, Imm;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003025
Bob Wilson827b2102010-06-15 19:05:35 +00003026 // SplatBitSize is set to the smallest size that splats the vector, so a
3027 // zero vector will always have SplatBitSize == 8. However, NEON modified
3028 // immediate instructions others than VMOV do not support the 8-bit encoding
3029 // of a zero vector, and the default encoding of zero is supposed to be the
3030 // 32-bit version.
3031 if (SplatBits == 0)
3032 SplatBitSize = 32;
3033
Bob Wilson5bafff32009-06-22 23:27:02 +00003034 switch (SplatBitSize) {
3035 case 8:
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003036 if (!isVMOV)
3037 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003038 // Any 1-byte value is OK. Op=0, Cmode=1110.
Bob Wilson5bafff32009-06-22 23:27:02 +00003039 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Bob Wilson6dce00c2010-07-13 04:44:34 +00003040 OpCmode = 0xe;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003041 Imm = SplatBits;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003042 VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003043 break;
Bob Wilson5bafff32009-06-22 23:27:02 +00003044
3045 case 16:
3046 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003047 VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003048 if ((SplatBits & ~0xff) == 0) {
3049 // Value = 0x00nn: Op=x, Cmode=100x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003050 OpCmode = 0x8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003051 Imm = SplatBits;
3052 break;
3053 }
3054 if ((SplatBits & ~0xff00) == 0) {
3055 // Value = 0xnn00: Op=x, Cmode=101x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003056 OpCmode = 0xa;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003057 Imm = SplatBits >> 8;
3058 break;
3059 }
3060 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003061
3062 case 32:
3063 // NEON's 32-bit VMOV supports splat values where:
3064 // * only one byte is nonzero, or
3065 // * the least significant byte is 0xff and the second byte is nonzero, or
3066 // * the least significant 2 bytes are 0xff and the third is nonzero.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003067 VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003068 if ((SplatBits & ~0xff) == 0) {
3069 // Value = 0x000000nn: Op=x, Cmode=000x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003070 OpCmode = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003071 Imm = SplatBits;
3072 break;
3073 }
3074 if ((SplatBits & ~0xff00) == 0) {
3075 // Value = 0x0000nn00: Op=x, Cmode=001x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003076 OpCmode = 0x2;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003077 Imm = SplatBits >> 8;
3078 break;
3079 }
3080 if ((SplatBits & ~0xff0000) == 0) {
3081 // Value = 0x00nn0000: Op=x, Cmode=010x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003082 OpCmode = 0x4;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003083 Imm = SplatBits >> 16;
3084 break;
3085 }
3086 if ((SplatBits & ~0xff000000) == 0) {
3087 // Value = 0xnn000000: Op=x, Cmode=011x.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003088 OpCmode = 0x6;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003089 Imm = SplatBits >> 24;
3090 break;
3091 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003092
3093 if ((SplatBits & ~0xffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003094 ((SplatBits | SplatUndef) & 0xff) == 0xff) {
3095 // Value = 0x0000nnff: Op=x, Cmode=1100.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003096 OpCmode = 0xc;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003097 Imm = SplatBits >> 8;
3098 SplatBits |= 0xff;
3099 break;
3100 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003101
3102 if ((SplatBits & ~0xffffff) == 0 &&
Bob Wilson1a913ed2010-06-11 21:34:50 +00003103 ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3104 // Value = 0x00nnffff: Op=x, Cmode=1101.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003105 OpCmode = 0xd;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003106 Imm = SplatBits >> 16;
3107 SplatBits |= 0xffff;
3108 break;
3109 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003110
3111 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
3112 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
3113 // VMOV.I32. A (very) minor optimization would be to replicate the value
3114 // and fall through here to test for a valid 64-bit splat. But, then the
3115 // caller would also need to check and handle the change in size.
Bob Wilson1a913ed2010-06-11 21:34:50 +00003116 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003117
3118 case 64: {
Bob Wilson827b2102010-06-15 19:05:35 +00003119 if (!isVMOV)
3120 return SDValue();
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003121 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
Bob Wilson5bafff32009-06-22 23:27:02 +00003122 uint64_t BitMask = 0xff;
3123 uint64_t Val = 0;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003124 unsigned ImmMask = 1;
3125 Imm = 0;
Bob Wilson5bafff32009-06-22 23:27:02 +00003126 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00003127 if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003128 Val |= BitMask;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003129 Imm |= ImmMask;
3130 } else if ((SplatBits & BitMask) != 0) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003131 return SDValue();
Bob Wilson1a913ed2010-06-11 21:34:50 +00003132 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003133 BitMask <<= 8;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003134 ImmMask <<= 1;
Bob Wilson5bafff32009-06-22 23:27:02 +00003135 }
Bob Wilson1a913ed2010-06-11 21:34:50 +00003136 // Op=1, Cmode=1110.
Bob Wilson6dce00c2010-07-13 04:44:34 +00003137 OpCmode = 0x1e;
Bob Wilson1a913ed2010-06-11 21:34:50 +00003138 SplatBits = Val;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003139 VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
Bob Wilson5bafff32009-06-22 23:27:02 +00003140 break;
3141 }
3142
Bob Wilson1a913ed2010-06-11 21:34:50 +00003143 default:
Bob Wilsondc076da2010-06-19 05:32:09 +00003144 llvm_unreachable("unexpected size for isNEONModifiedImm");
Bob Wilson1a913ed2010-06-11 21:34:50 +00003145 return SDValue();
3146 }
3147
Bob Wilsoncba270d2010-07-13 21:16:48 +00003148 unsigned EncodedVal = ARM_AM::createNEONModImm(OpCmode, Imm);
3149 return DAG.getTargetConstant(EncodedVal, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00003150}
3151
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003152static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
3153 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003154 unsigned NumElts = VT.getVectorNumElements();
3155 ReverseVEXT = false;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003156
3157 // Assume that the first shuffle index is not UNDEF. Fail if it is.
3158 if (M[0] < 0)
3159 return false;
3160
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003161 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003162
3163 // If this is a VEXT shuffle, the immediate value is the index of the first
3164 // element. The other shuffle indices must be the successive elements after
3165 // the first one.
3166 unsigned ExpectedElt = Imm;
3167 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003168 // Increment the expected index. If it wraps around, it may still be
3169 // a VEXT but the source vectors must be swapped.
3170 ExpectedElt += 1;
3171 if (ExpectedElt == NumElts * 2) {
3172 ExpectedElt = 0;
3173 ReverseVEXT = true;
3174 }
3175
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003176 if (M[i] < 0) continue; // ignore UNDEF indices
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003177 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003178 return false;
3179 }
3180
3181 // Adjust the index value if the source operands will be swapped.
3182 if (ReverseVEXT)
3183 Imm -= NumElts;
3184
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003185 return true;
3186}
3187
Bob Wilson8bb9e482009-07-26 00:39:34 +00003188/// isVREVMask - Check if a vector shuffle corresponds to a VREV
3189/// instruction with the specified blocksize. (The order of the elements
3190/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003191static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
3192 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00003193 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
3194 "Only possible block sizes for VREV are: 16, 32, 64");
3195
Bob Wilson8bb9e482009-07-26 00:39:34 +00003196 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00003197 if (EltSz == 64)
3198 return false;
3199
3200 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003201 unsigned BlockElts = M[0] + 1;
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003202 // If the first shuffle index is UNDEF, be optimistic.
3203 if (M[0] < 0)
3204 BlockElts = BlockSize / EltSz;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003205
3206 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
3207 return false;
3208
3209 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003210 if (M[i] < 0) continue; // ignore UNDEF indices
3211 if ((unsigned) M[i] != (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
Bob Wilson8bb9e482009-07-26 00:39:34 +00003212 return false;
3213 }
3214
3215 return true;
3216}
3217
Bob Wilsonc692cb72009-08-21 20:54:19 +00003218static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
3219 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003220 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3221 if (EltSz == 64)
3222 return false;
3223
Bob Wilsonc692cb72009-08-21 20:54:19 +00003224 unsigned NumElts = VT.getVectorNumElements();
3225 WhichResult = (M[0] == 0 ? 0 : 1);
3226 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003227 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3228 (M[i+1] >= 0 && (unsigned) M[i+1] != i + NumElts + WhichResult))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003229 return false;
3230 }
3231 return true;
3232}
3233
Bob Wilson324f4f12009-12-03 06:40:55 +00003234/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
3235/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3236/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
3237static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3238 unsigned &WhichResult) {
3239 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3240 if (EltSz == 64)
3241 return false;
3242
3243 unsigned NumElts = VT.getVectorNumElements();
3244 WhichResult = (M[0] == 0 ? 0 : 1);
3245 for (unsigned i = 0; i < NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003246 if ((M[i] >= 0 && (unsigned) M[i] != i + WhichResult) ||
3247 (M[i+1] >= 0 && (unsigned) M[i+1] != i + WhichResult))
Bob Wilson324f4f12009-12-03 06:40:55 +00003248 return false;
3249 }
3250 return true;
3251}
3252
Bob Wilsonc692cb72009-08-21 20:54:19 +00003253static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
3254 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003255 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3256 if (EltSz == 64)
3257 return false;
3258
Bob Wilsonc692cb72009-08-21 20:54:19 +00003259 unsigned NumElts = VT.getVectorNumElements();
3260 WhichResult = (M[0] == 0 ? 0 : 1);
3261 for (unsigned i = 0; i != NumElts; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003262 if (M[i] < 0) continue; // ignore UNDEF indices
Bob Wilsonc692cb72009-08-21 20:54:19 +00003263 if ((unsigned) M[i] != 2 * i + WhichResult)
3264 return false;
3265 }
3266
3267 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003268 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003269 return false;
3270
3271 return true;
3272}
3273
Bob Wilson324f4f12009-12-03 06:40:55 +00003274/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
3275/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3276/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
3277static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3278 unsigned &WhichResult) {
3279 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3280 if (EltSz == 64)
3281 return false;
3282
3283 unsigned Half = VT.getVectorNumElements() / 2;
3284 WhichResult = (M[0] == 0 ? 0 : 1);
3285 for (unsigned j = 0; j != 2; ++j) {
3286 unsigned Idx = WhichResult;
3287 for (unsigned i = 0; i != Half; ++i) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003288 int MIdx = M[i + j * Half];
3289 if (MIdx >= 0 && (unsigned) MIdx != Idx)
Bob Wilson324f4f12009-12-03 06:40:55 +00003290 return false;
3291 Idx += 2;
3292 }
3293 }
3294
3295 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3296 if (VT.is64BitVector() && EltSz == 32)
3297 return false;
3298
3299 return true;
3300}
3301
Bob Wilsonc692cb72009-08-21 20:54:19 +00003302static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
3303 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00003304 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3305 if (EltSz == 64)
3306 return false;
3307
Bob Wilsonc692cb72009-08-21 20:54:19 +00003308 unsigned NumElts = VT.getVectorNumElements();
3309 WhichResult = (M[0] == 0 ? 0 : 1);
3310 unsigned Idx = WhichResult * NumElts / 2;
3311 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003312 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3313 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx + NumElts))
Bob Wilsonc692cb72009-08-21 20:54:19 +00003314 return false;
3315 Idx += 1;
3316 }
3317
3318 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00003319 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003320 return false;
3321
3322 return true;
3323}
3324
Bob Wilson324f4f12009-12-03 06:40:55 +00003325/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
3326/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
3327/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
3328static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
3329 unsigned &WhichResult) {
3330 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
3331 if (EltSz == 64)
3332 return false;
3333
3334 unsigned NumElts = VT.getVectorNumElements();
3335 WhichResult = (M[0] == 0 ? 0 : 1);
3336 unsigned Idx = WhichResult * NumElts / 2;
3337 for (unsigned i = 0; i != NumElts; i += 2) {
Bob Wilson7aaf5bf2010-08-17 05:54:34 +00003338 if ((M[i] >= 0 && (unsigned) M[i] != Idx) ||
3339 (M[i+1] >= 0 && (unsigned) M[i+1] != Idx))
Bob Wilson324f4f12009-12-03 06:40:55 +00003340 return false;
3341 Idx += 1;
3342 }
3343
3344 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
3345 if (VT.is64BitVector() && EltSz == 32)
3346 return false;
3347
3348 return true;
3349}
3350
Dale Johannesenf630c712010-07-29 20:10:08 +00003351// If N is an integer constant that can be moved into a register in one
3352// instruction, return an SDValue of such a constant (will become a MOV
3353// instruction). Otherwise return null.
3354static SDValue IsSingleInstrConstant(SDValue N, SelectionDAG &DAG,
3355 const ARMSubtarget *ST, DebugLoc dl) {
3356 uint64_t Val;
3357 if (!isa<ConstantSDNode>(N))
3358 return SDValue();
3359 Val = cast<ConstantSDNode>(N)->getZExtValue();
3360
3361 if (ST->isThumb1Only()) {
3362 if (Val <= 255 || ~Val <= 255)
3363 return DAG.getConstant(Val, MVT::i32);
3364 } else {
3365 if (ARM_AM::getSOImmVal(Val) != -1 || ARM_AM::getSOImmVal(~Val) != -1)
3366 return DAG.getConstant(Val, MVT::i32);
3367 }
3368 return SDValue();
3369}
3370
Bob Wilson5bafff32009-06-22 23:27:02 +00003371// If this is a case we can't handle, return null and let the default
3372// expansion code take care of it.
Dale Johannesenf630c712010-07-29 20:10:08 +00003373static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3374 const ARMSubtarget *ST) {
Bob Wilsond06791f2009-08-13 01:57:47 +00003375 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00003376 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003377 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003378
3379 APInt SplatBits, SplatUndef;
3380 unsigned SplatBitSize;
3381 bool HasAnyUndefs;
3382 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003383 if (SplatBitSize <= 64) {
Bob Wilsond3c42842010-06-14 22:19:57 +00003384 // Check if an immediate VMOV works.
Bob Wilsoncba270d2010-07-13 21:16:48 +00003385 EVT VmovVT;
Bob Wilsond3c42842010-06-14 22:19:57 +00003386 SDValue Val = isNEONModifiedImm(SplatBits.getZExtValue(),
Bob Wilsoncba270d2010-07-13 21:16:48 +00003387 SplatUndef.getZExtValue(), SplatBitSize,
3388 DAG, VmovVT, VT.is128BitVector(), true);
3389 if (Val.getNode()) {
3390 SDValue Vmov = DAG.getNode(ARMISD::VMOVIMM, dl, VmovVT, Val);
3391 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3392 }
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003393
3394 // Try an immediate VMVN.
3395 uint64_t NegatedImm = (SplatBits.getZExtValue() ^
3396 ((1LL << SplatBitSize) - 1));
3397 Val = isNEONModifiedImm(NegatedImm,
3398 SplatUndef.getZExtValue(), SplatBitSize,
3399 DAG, VmovVT, VT.is128BitVector(), false);
3400 if (Val.getNode()) {
3401 SDValue Vmov = DAG.getNode(ARMISD::VMVNIMM, dl, VmovVT, Val);
3402 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vmov);
3403 }
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00003404 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00003405 }
3406
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003407 // Scan through the operands to see if only one value is used.
3408 unsigned NumElts = VT.getVectorNumElements();
3409 bool isOnlyLowElement = true;
3410 bool usesOnlyOneValue = true;
3411 bool isConstant = true;
3412 SDValue Value;
3413 for (unsigned i = 0; i < NumElts; ++i) {
3414 SDValue V = Op.getOperand(i);
3415 if (V.getOpcode() == ISD::UNDEF)
3416 continue;
3417 if (i > 0)
3418 isOnlyLowElement = false;
3419 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
3420 isConstant = false;
3421
3422 if (!Value.getNode())
3423 Value = V;
3424 else if (V != Value)
3425 usesOnlyOneValue = false;
3426 }
3427
3428 if (!Value.getNode())
3429 return DAG.getUNDEF(VT);
3430
3431 if (isOnlyLowElement)
3432 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value);
3433
Dale Johannesenf630c712010-07-29 20:10:08 +00003434 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3435
3436 if (EnableARMVDUPsplat) {
3437 // Use VDUP for non-constant splats. For f32 constant splats, reduce to
3438 // i32 and try again.
3439 if (usesOnlyOneValue && EltSize <= 32) {
3440 if (!isConstant)
3441 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3442 if (VT.getVectorElementType().isFloatingPoint()) {
3443 SmallVector<SDValue, 8> Ops;
3444 for (unsigned i = 0; i < NumElts; ++i)
3445 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
3446 Op.getOperand(i)));
3447 SDValue Val = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &Ops[0],
3448 NumElts);
3449 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3450 LowerBUILD_VECTOR(Val, DAG, ST));
3451 }
3452 SDValue Val = IsSingleInstrConstant(Value, DAG, ST, dl);
3453 if (Val.getNode())
3454 return DAG.getNode(ARMISD::VDUP, dl, VT, Val);
3455 }
3456 }
3457
3458 // If all elements are constants and the case above didn't get hit, fall back
3459 // to the default expansion, which will generate a load from the constant
3460 // pool.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003461 if (isConstant)
3462 return SDValue();
3463
Dale Johannesenf630c712010-07-29 20:10:08 +00003464 if (!EnableARMVDUPsplat) {
3465 // Use VDUP for non-constant splats.
3466 if (usesOnlyOneValue && EltSize <= 32)
3467 return DAG.getNode(ARMISD::VDUP, dl, VT, Value);
3468 }
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003469
3470 // Vectors with 32- or 64-bit elements can be built by directly assigning
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003471 // the subregisters. Lower it to an ARMISD::BUILD_VECTOR so the operands
3472 // will be legalized.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003473 if (EltSize >= 32) {
3474 // Do the expansion with floating-point types, since that is what the VFP
3475 // registers are defined to use, and since i64 is not legal.
3476 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3477 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003478 SmallVector<SDValue, 8> Ops;
3479 for (unsigned i = 0; i < NumElts; ++i)
3480 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, dl, EltVT, Op.getOperand(i)));
3481 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003482 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003483 }
3484
3485 return SDValue();
3486}
3487
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003488/// isShuffleMaskLegal - Targets can use this to indicate that they only
3489/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
3490/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
3491/// are assumed to be legal.
3492bool
3493ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
3494 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003495 if (VT.getVectorNumElements() == 4 &&
3496 (VT.is128BitVector() || VT.is64BitVector())) {
3497 unsigned PFIndexes[4];
3498 for (unsigned i = 0; i != 4; ++i) {
3499 if (M[i] < 0)
3500 PFIndexes[i] = 8;
3501 else
3502 PFIndexes[i] = M[i];
3503 }
3504
3505 // Compute the index in the perfect shuffle table.
3506 unsigned PFTableIndex =
3507 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3508 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3509 unsigned Cost = (PFEntry >> 30);
3510
3511 if (Cost <= 4)
3512 return true;
3513 }
3514
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003515 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00003516 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003517
Bob Wilson53dd2452010-06-07 23:53:38 +00003518 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3519 return (EltSize >= 32 ||
3520 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003521 isVREVMask(M, VT, 64) ||
3522 isVREVMask(M, VT, 32) ||
3523 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00003524 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
3525 isVTRNMask(M, VT, WhichResult) ||
3526 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00003527 isVZIPMask(M, VT, WhichResult) ||
3528 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
3529 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
3530 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003531}
3532
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003533/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3534/// the specified operations to build the shuffle.
3535static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3536 SDValue RHS, SelectionDAG &DAG,
3537 DebugLoc dl) {
3538 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3539 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3540 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3541
3542 enum {
3543 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3544 OP_VREV,
3545 OP_VDUP0,
3546 OP_VDUP1,
3547 OP_VDUP2,
3548 OP_VDUP3,
3549 OP_VEXT1,
3550 OP_VEXT2,
3551 OP_VEXT3,
3552 OP_VUZPL, // VUZP, left result
3553 OP_VUZPR, // VUZP, right result
3554 OP_VZIPL, // VZIP, left result
3555 OP_VZIPR, // VZIP, right result
3556 OP_VTRNL, // VTRN, left result
3557 OP_VTRNR // VTRN, right result
3558 };
3559
3560 if (OpNum == OP_COPY) {
3561 if (LHSID == (1*9+2)*9+3) return LHS;
3562 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3563 return RHS;
3564 }
3565
3566 SDValue OpLHS, OpRHS;
3567 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3568 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
3569 EVT VT = OpLHS.getValueType();
3570
3571 switch (OpNum) {
3572 default: llvm_unreachable("Unknown shuffle opcode!");
3573 case OP_VREV:
3574 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
3575 case OP_VDUP0:
3576 case OP_VDUP1:
3577 case OP_VDUP2:
3578 case OP_VDUP3:
3579 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003580 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003581 case OP_VEXT1:
3582 case OP_VEXT2:
3583 case OP_VEXT3:
3584 return DAG.getNode(ARMISD::VEXT, dl, VT,
3585 OpLHS, OpRHS,
3586 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3587 case OP_VUZPL:
3588 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003589 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003590 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3591 case OP_VZIPL:
3592 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003593 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003594 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3595 case OP_VTRNL:
3596 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003597 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3598 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003599 }
3600}
3601
Bob Wilson5bafff32009-06-22 23:27:02 +00003602static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003603 SDValue V1 = Op.getOperand(0);
3604 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003605 DebugLoc dl = Op.getDebugLoc();
3606 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003607 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003608 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003609
Bob Wilson28865062009-08-13 02:13:04 +00003610 // Convert shuffles that are directly supported on NEON to target-specific
3611 // DAG nodes, instead of keeping them as shuffles and matching them again
3612 // during code selection. This is more efficient and avoids the possibility
3613 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003614 // FIXME: floating-point vectors should be canonicalized to integer vectors
3615 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003616 SVN->getMask(ShuffleMask);
3617
Bob Wilson53dd2452010-06-07 23:53:38 +00003618 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3619 if (EltSize <= 32) {
3620 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
3621 int Lane = SVN->getSplatIndex();
3622 // If this is undef splat, generate it via "just" vdup, if possible.
3623 if (Lane == -1) Lane = 0;
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003624
Bob Wilson53dd2452010-06-07 23:53:38 +00003625 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3626 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
3627 }
3628 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
3629 DAG.getConstant(Lane, MVT::i32));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003630 }
Bob Wilson53dd2452010-06-07 23:53:38 +00003631
3632 bool ReverseVEXT;
3633 unsigned Imm;
3634 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
3635 if (ReverseVEXT)
3636 std::swap(V1, V2);
3637 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
3638 DAG.getConstant(Imm, MVT::i32));
3639 }
3640
3641 if (isVREVMask(ShuffleMask, VT, 64))
3642 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
3643 if (isVREVMask(ShuffleMask, VT, 32))
3644 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
3645 if (isVREVMask(ShuffleMask, VT, 16))
3646 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3647
3648 // Check for Neon shuffles that modify both input vectors in place.
3649 // If both results are used, i.e., if there are two shuffles with the same
3650 // source operands and with masks corresponding to both results of one of
3651 // these operations, DAG memoization will ensure that a single node is
3652 // used for both shuffles.
3653 unsigned WhichResult;
3654 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3655 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3656 V1, V2).getValue(WhichResult);
3657 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3658 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3659 V1, V2).getValue(WhichResult);
3660 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3661 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3662 V1, V2).getValue(WhichResult);
3663
3664 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3665 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3666 V1, V1).getValue(WhichResult);
3667 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3668 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3669 V1, V1).getValue(WhichResult);
3670 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3671 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3672 V1, V1).getValue(WhichResult);
Bob Wilson0ce37102009-08-14 05:08:32 +00003673 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003674
Bob Wilsonc692cb72009-08-21 20:54:19 +00003675 // If the shuffle is not directly supported and it has 4 elements, use
3676 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003677 unsigned NumElts = VT.getVectorNumElements();
3678 if (NumElts == 4) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003679 unsigned PFIndexes[4];
3680 for (unsigned i = 0; i != 4; ++i) {
3681 if (ShuffleMask[i] < 0)
3682 PFIndexes[i] = 8;
3683 else
3684 PFIndexes[i] = ShuffleMask[i];
3685 }
3686
3687 // Compute the index in the perfect shuffle table.
3688 unsigned PFTableIndex =
3689 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003690 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3691 unsigned Cost = (PFEntry >> 30);
3692
3693 if (Cost <= 4)
3694 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3695 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003696
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003697 // Implement shuffles with 32- or 64-bit elements as ARMISD::BUILD_VECTORs.
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003698 if (EltSize >= 32) {
3699 // Do the expansion with floating-point types, since that is what the VFP
3700 // registers are defined to use, and since i64 is not legal.
3701 EVT EltVT = EVT::getFloatingPointVT(EltSize);
3702 EVT VecVT = EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts);
3703 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V1);
3704 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, VecVT, V2);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003705 SmallVector<SDValue, 8> Ops;
Bob Wilsonbe751cf2010-05-22 00:23:12 +00003706 for (unsigned i = 0; i < NumElts; ++i) {
Bob Wilson63b88452010-05-20 18:39:53 +00003707 if (ShuffleMask[i] < 0)
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003708 Ops.push_back(DAG.getUNDEF(EltVT));
3709 else
3710 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
3711 ShuffleMask[i] < (int)NumElts ? V1 : V2,
3712 DAG.getConstant(ShuffleMask[i] & (NumElts-1),
3713 MVT::i32)));
Bob Wilson63b88452010-05-20 18:39:53 +00003714 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00003715 SDValue Val = DAG.getNode(ARMISD::BUILD_VECTOR, dl, VecVT, &Ops[0],NumElts);
Bob Wilson63b88452010-05-20 18:39:53 +00003716 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Val);
3717 }
3718
Bob Wilson22cac0d2009-08-14 05:16:33 +00003719 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003720}
3721
Bob Wilson5bafff32009-06-22 23:27:02 +00003722static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003723 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003724 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003725 SDValue Vec = Op.getOperand(0);
3726 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003727 assert(VT == MVT::i32 &&
3728 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3729 "unexpected type for custom-lowering vector extract");
3730 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003731}
3732
Bob Wilsona6d65862009-08-03 20:36:38 +00003733static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3734 // The only time a CONCAT_VECTORS operation can have legal types is when
3735 // two 64-bit vectors are concatenated to a 128-bit vector.
3736 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3737 "unexpected CONCAT_VECTORS");
3738 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003740 SDValue Op0 = Op.getOperand(0);
3741 SDValue Op1 = Op.getOperand(1);
3742 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3744 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003745 DAG.getIntPtrConstant(0));
3746 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3748 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003749 DAG.getIntPtrConstant(1));
3750 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003751}
3752
Dan Gohmand858e902010-04-17 15:26:15 +00003753SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003754 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003755 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003756 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003757 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003758 case ISD::GlobalAddress:
3759 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3760 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003761 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendlingde2b1512010-08-11 08:43:16 +00003762 case ISD::SELECT: return LowerSELECT(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003763 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3764 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003765 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003766 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003767 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003768 case ISD::SINT_TO_FP:
3769 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3770 case ISD::FP_TO_SINT:
3771 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003772 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng2457f2c2010-05-22 01:47:14 +00003773 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Jim Grosbach0e0da732009-05-12 23:59:14 +00003774 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003775 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00003776 case ISD::EH_SJLJ_SETJMP: return LowerEH_SJLJ_SETJMP(Op, DAG);
Jim Grosbach5eb19512010-05-22 01:06:18 +00003777 case ISD::EH_SJLJ_LONGJMP: return LowerEH_SJLJ_LONGJMP(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003778 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3779 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003780 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003781 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003782 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003783 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003784 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003785 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003786 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003787 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003788 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Dale Johannesenf630c712010-07-29 20:10:08 +00003789 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003790 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003791 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003792 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003793 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003794 }
Dan Gohman475871a2008-07-27 21:46:04 +00003795 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003796}
3797
Duncan Sands1607f052008-12-01 11:39:25 +00003798/// ReplaceNodeResults - Replace the results of node with an illegal result
3799/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003800void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3801 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003802 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003803 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003804 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003805 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003806 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003807 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003808 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003809 Res = ExpandBIT_CONVERT(N, DAG);
3810 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003811 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003812 case ISD::SRA:
3813 Res = LowerShift(N, DAG, Subtarget);
3814 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003815 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003816 if (Res.getNode())
3817 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003818}
Chris Lattner27a6c732007-11-24 07:07:01 +00003819
Evan Chenga8e29892007-01-19 07:51:42 +00003820//===----------------------------------------------------------------------===//
3821// ARM Scheduler Hooks
3822//===----------------------------------------------------------------------===//
3823
3824MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003825ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3826 MachineBasicBlock *BB,
3827 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003828 unsigned dest = MI->getOperand(0).getReg();
3829 unsigned ptr = MI->getOperand(1).getReg();
3830 unsigned oldval = MI->getOperand(2).getReg();
3831 unsigned newval = MI->getOperand(3).getReg();
3832 unsigned scratch = BB->getParent()->getRegInfo()
3833 .createVirtualRegister(ARM::GPRRegisterClass);
3834 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3835 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003836 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003837
3838 unsigned ldrOpc, strOpc;
3839 switch (Size) {
3840 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003841 case 1:
3842 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3843 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3844 break;
3845 case 2:
3846 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3847 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3848 break;
3849 case 4:
3850 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3851 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3852 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003853 }
3854
3855 MachineFunction *MF = BB->getParent();
3856 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3857 MachineFunction::iterator It = BB;
3858 ++It; // insert the new blocks after the current block
3859
3860 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3861 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3862 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3863 MF->insert(It, loop1MBB);
3864 MF->insert(It, loop2MBB);
3865 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003866
3867 // Transfer the remainder of BB and its successor edges to exitMBB.
3868 exitMBB->splice(exitMBB->begin(), BB,
3869 llvm::next(MachineBasicBlock::iterator(MI)),
3870 BB->end());
3871 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003872
3873 // thisMBB:
3874 // ...
3875 // fallthrough --> loop1MBB
3876 BB->addSuccessor(loop1MBB);
3877
3878 // loop1MBB:
3879 // ldrex dest, [ptr]
3880 // cmp dest, oldval
3881 // bne exitMBB
3882 BB = loop1MBB;
3883 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003884 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003885 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003886 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3887 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003888 BB->addSuccessor(loop2MBB);
3889 BB->addSuccessor(exitMBB);
3890
3891 // loop2MBB:
3892 // strex scratch, newval, [ptr]
3893 // cmp scratch, #0
3894 // bne loop1MBB
3895 BB = loop2MBB;
3896 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3897 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003898 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003899 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003900 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3901 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003902 BB->addSuccessor(loop1MBB);
3903 BB->addSuccessor(exitMBB);
3904
3905 // exitMBB:
3906 // ...
3907 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003908
Dan Gohman14152b42010-07-06 20:24:04 +00003909 MI->eraseFromParent(); // The instruction is gone now.
Jim Grosbach5efaed32010-01-15 00:18:34 +00003910
Jim Grosbach5278eb82009-12-11 01:42:04 +00003911 return BB;
3912}
3913
3914MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003915ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3916 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003917 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3918 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3919
3920 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003921 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003922 MachineFunction::iterator It = BB;
3923 ++It;
3924
3925 unsigned dest = MI->getOperand(0).getReg();
3926 unsigned ptr = MI->getOperand(1).getReg();
3927 unsigned incr = MI->getOperand(2).getReg();
3928 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003929
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003930 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003931 unsigned ldrOpc, strOpc;
3932 switch (Size) {
3933 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003934 case 1:
3935 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003936 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003937 break;
3938 case 2:
3939 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3940 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3941 break;
3942 case 4:
3943 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3944 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3945 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003946 }
3947
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003948 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3949 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3950 MF->insert(It, loopMBB);
3951 MF->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00003952
3953 // Transfer the remainder of BB and its successor edges to exitMBB.
3954 exitMBB->splice(exitMBB->begin(), BB,
3955 llvm::next(MachineBasicBlock::iterator(MI)),
3956 BB->end());
3957 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003958
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003959 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003960 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3961 unsigned scratch2 = (!BinOpcode) ? incr :
3962 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3963
3964 // thisMBB:
3965 // ...
3966 // fallthrough --> loopMBB
3967 BB->addSuccessor(loopMBB);
3968
3969 // loopMBB:
3970 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003971 // <binop> scratch2, dest, incr
3972 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003973 // cmp scratch, #0
3974 // bne- loopMBB
3975 // fallthrough --> exitMBB
3976 BB = loopMBB;
3977 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003978 if (BinOpcode) {
3979 // operand order needs to go the other way for NAND
3980 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3981 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3982 addReg(incr).addReg(dest)).addReg(0);
3983 else
3984 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3985 addReg(dest).addReg(incr)).addReg(0);
3986 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003987
3988 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3989 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003990 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003991 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003992 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3993 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003994
3995 BB->addSuccessor(loopMBB);
3996 BB->addSuccessor(exitMBB);
3997
3998 // exitMBB:
3999 // ...
4000 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00004001
Dan Gohman14152b42010-07-06 20:24:04 +00004002 MI->eraseFromParent(); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00004003
Jim Grosbachc3c23542009-12-14 04:22:04 +00004004 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00004005}
4006
Evan Cheng218977b2010-07-13 19:27:42 +00004007static
4008MachineBasicBlock *OtherSucc(MachineBasicBlock *MBB, MachineBasicBlock *Succ) {
4009 for (MachineBasicBlock::succ_iterator I = MBB->succ_begin(),
4010 E = MBB->succ_end(); I != E; ++I)
4011 if (*I != Succ)
4012 return *I;
4013 llvm_unreachable("Expecting a BB with two successors!");
4014}
4015
Jim Grosbache801dc42009-12-12 01:40:06 +00004016MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004017ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004018 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004019 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00004020 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004021 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00004022 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00004023 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00004024 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00004025 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00004026
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004027 case ARM::ATOMIC_LOAD_ADD_I8:
4028 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4029 case ARM::ATOMIC_LOAD_ADD_I16:
4030 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
4031 case ARM::ATOMIC_LOAD_ADD_I32:
4032 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004033
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004034 case ARM::ATOMIC_LOAD_AND_I8:
4035 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4036 case ARM::ATOMIC_LOAD_AND_I16:
4037 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
4038 case ARM::ATOMIC_LOAD_AND_I32:
4039 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004040
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004041 case ARM::ATOMIC_LOAD_OR_I8:
4042 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4043 case ARM::ATOMIC_LOAD_OR_I16:
4044 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
4045 case ARM::ATOMIC_LOAD_OR_I32:
4046 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004047
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004048 case ARM::ATOMIC_LOAD_XOR_I8:
4049 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4050 case ARM::ATOMIC_LOAD_XOR_I16:
4051 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
4052 case ARM::ATOMIC_LOAD_XOR_I32:
4053 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004054
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004055 case ARM::ATOMIC_LOAD_NAND_I8:
4056 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4057 case ARM::ATOMIC_LOAD_NAND_I16:
4058 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
4059 case ARM::ATOMIC_LOAD_NAND_I32:
4060 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004061
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004062 case ARM::ATOMIC_LOAD_SUB_I8:
4063 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4064 case ARM::ATOMIC_LOAD_SUB_I16:
4065 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
4066 case ARM::ATOMIC_LOAD_SUB_I32:
4067 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00004068
Jim Grosbacha36c8f22009-12-14 20:14:59 +00004069 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
4070 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
4071 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00004072
4073 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
4074 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
4075 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00004076
Evan Cheng007ea272009-08-12 05:17:19 +00004077 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00004078 // To "insert" a SELECT_CC instruction, we actually have to insert the
4079 // diamond control-flow pattern. The incoming instruction knows the
4080 // destination vreg to set, the condition code register to branch on, the
4081 // true/false values to select between, and a branch opcode to use.
4082 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004083 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00004084 ++It;
4085
4086 // thisMBB:
4087 // ...
4088 // TrueVal = ...
4089 // cmpTY ccX, r1, r2
4090 // bCC copy1MBB
4091 // fallthrough --> copy0MBB
4092 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004093 MachineFunction *F = BB->getParent();
4094 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4095 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohman258c58c2010-07-06 15:49:48 +00004096 F->insert(It, copy0MBB);
4097 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004098
4099 // Transfer the remainder of BB and its successor edges to sinkMBB.
4100 sinkMBB->splice(sinkMBB->begin(), BB,
4101 llvm::next(MachineBasicBlock::iterator(MI)),
4102 BB->end());
4103 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4104
Dan Gohman258c58c2010-07-06 15:49:48 +00004105 BB->addSuccessor(copy0MBB);
4106 BB->addSuccessor(sinkMBB);
Dan Gohmanb81c7712010-07-06 15:18:19 +00004107
Dan Gohman14152b42010-07-06 20:24:04 +00004108 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
4109 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
4110
Evan Chenga8e29892007-01-19 07:51:42 +00004111 // copy0MBB:
4112 // %FalseValue = ...
4113 // # fallthrough to sinkMBB
4114 BB = copy0MBB;
4115
4116 // Update machine-CFG edges
4117 BB->addSuccessor(sinkMBB);
4118
4119 // sinkMBB:
4120 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4121 // ...
4122 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004123 BuildMI(*BB, BB->begin(), dl,
4124 TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00004125 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4126 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4127
Dan Gohman14152b42010-07-06 20:24:04 +00004128 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00004129 return BB;
4130 }
Evan Cheng86198642009-08-07 00:34:42 +00004131
Evan Cheng218977b2010-07-13 19:27:42 +00004132 case ARM::BCCi64:
4133 case ARM::BCCZi64: {
4134 // Compare both parts that make up the double comparison separately for
4135 // equality.
4136 bool RHSisZero = MI->getOpcode() == ARM::BCCZi64;
4137
4138 unsigned LHS1 = MI->getOperand(1).getReg();
4139 unsigned LHS2 = MI->getOperand(2).getReg();
4140 if (RHSisZero) {
4141 AddDefaultPred(BuildMI(BB, dl,
4142 TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4143 .addReg(LHS1).addImm(0));
4144 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
4145 .addReg(LHS2).addImm(0)
4146 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4147 } else {
4148 unsigned RHS1 = MI->getOperand(3).getReg();
4149 unsigned RHS2 = MI->getOperand(4).getReg();
4150 AddDefaultPred(BuildMI(BB, dl,
4151 TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4152 .addReg(LHS1).addReg(RHS1));
4153 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
4154 .addReg(LHS2).addReg(RHS2)
4155 .addImm(ARMCC::EQ).addReg(ARM::CPSR);
4156 }
4157
4158 MachineBasicBlock *destMBB = MI->getOperand(RHSisZero ? 3 : 5).getMBB();
4159 MachineBasicBlock *exitMBB = OtherSucc(BB, destMBB);
4160 if (MI->getOperand(0).getImm() == ARMCC::NE)
4161 std::swap(destMBB, exitMBB);
4162
4163 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
4164 .addMBB(destMBB).addImm(ARMCC::EQ).addReg(ARM::CPSR);
4165 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2B : ARM::B))
4166 .addMBB(exitMBB);
4167
4168 MI->eraseFromParent(); // The pseudo instruction is gone now.
4169 return BB;
4170 }
Evan Chenga8e29892007-01-19 07:51:42 +00004171 }
4172}
4173
4174//===----------------------------------------------------------------------===//
4175// ARM Optimization Hooks
4176//===----------------------------------------------------------------------===//
4177
Chris Lattnerd1980a52009-03-12 06:52:53 +00004178static
4179SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
4180 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00004181 SelectionDAG &DAG = DCI.DAG;
4182 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004183 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00004184 unsigned Opc = N->getOpcode();
4185 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
4186 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
4187 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
4188 ISD::CondCode CC = ISD::SETCC_INVALID;
4189
4190 if (isSlctCC) {
4191 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
4192 } else {
4193 SDValue CCOp = Slct.getOperand(0);
4194 if (CCOp.getOpcode() == ISD::SETCC)
4195 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
4196 }
4197
4198 bool DoXform = false;
4199 bool InvCC = false;
4200 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
4201 "Bad input!");
4202
4203 if (LHS.getOpcode() == ISD::Constant &&
4204 cast<ConstantSDNode>(LHS)->isNullValue()) {
4205 DoXform = true;
4206 } else if (CC != ISD::SETCC_INVALID &&
4207 RHS.getOpcode() == ISD::Constant &&
4208 cast<ConstantSDNode>(RHS)->isNullValue()) {
4209 std::swap(LHS, RHS);
4210 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00004211 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00004212 Op0.getOperand(0).getValueType();
4213 bool isInt = OpVT.isInteger();
4214 CC = ISD::getSetCCInverse(CC, isInt);
4215
4216 if (!TLI.isCondCodeLegal(CC, OpVT))
4217 return SDValue(); // Inverse operator isn't legal.
4218
4219 DoXform = true;
4220 InvCC = true;
4221 }
4222
4223 if (DoXform) {
4224 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
4225 if (isSlctCC)
4226 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
4227 Slct.getOperand(0), Slct.getOperand(1), CC);
4228 SDValue CCOp = Slct.getOperand(0);
4229 if (InvCC)
4230 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
4231 CCOp.getOperand(0), CCOp.getOperand(1), CC);
4232 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
4233 CCOp, OtherOp, Result);
4234 }
4235 return SDValue();
4236}
4237
Bob Wilson3d5792a2010-07-29 20:34:14 +00004238/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
4239/// operands N0 and N1. This is a helper for PerformADDCombine that is
4240/// called with the default operands, and if that fails, with commuted
4241/// operands.
4242static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
4243 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson67b453b2010-08-04 00:12:08 +00004244 SelectionDAG &DAG = DCI.DAG;
4245
Chris Lattnerd1980a52009-03-12 06:52:53 +00004246 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
4247 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
4248 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
4249 if (Result.getNode()) return Result;
4250 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004251
Bob Wilson67b453b2010-08-04 00:12:08 +00004252 // fold (add (arm_neon_vabd a, b) c) -> (arm_neon_vaba c, a, b)
4253 EVT VT = N->getValueType(0);
4254 if (N0.getOpcode() == ISD::INTRINSIC_WO_CHAIN && VT.isInteger()) {
4255 unsigned IntNo = cast<ConstantSDNode>(N0.getOperand(0))->getZExtValue();
4256 if (IntNo == Intrinsic::arm_neon_vabds)
4257 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(), VT,
4258 DAG.getConstant(Intrinsic::arm_neon_vabas, MVT::i32),
4259 N1, N0.getOperand(1), N0.getOperand(2));
4260 if (IntNo == Intrinsic::arm_neon_vabdu)
4261 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, N->getDebugLoc(), VT,
4262 DAG.getConstant(Intrinsic::arm_neon_vabau, MVT::i32),
4263 N1, N0.getOperand(1), N0.getOperand(2));
4264 }
4265
Chris Lattnerd1980a52009-03-12 06:52:53 +00004266 return SDValue();
4267}
4268
Bob Wilson3d5792a2010-07-29 20:34:14 +00004269/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
4270///
4271static SDValue PerformADDCombine(SDNode *N,
4272 TargetLowering::DAGCombinerInfo &DCI) {
4273 SDValue N0 = N->getOperand(0);
4274 SDValue N1 = N->getOperand(1);
4275
4276 // First try with the default operand order.
4277 SDValue Result = PerformADDCombineWithOperands(N, N0, N1, DCI);
4278 if (Result.getNode())
4279 return Result;
4280
4281 // If that didn't work, try again with the operands commuted.
4282 return PerformADDCombineWithOperands(N, N1, N0, DCI);
4283}
4284
Chris Lattnerd1980a52009-03-12 06:52:53 +00004285/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
Bob Wilson3d5792a2010-07-29 20:34:14 +00004286///
Chris Lattnerd1980a52009-03-12 06:52:53 +00004287static SDValue PerformSUBCombine(SDNode *N,
4288 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson3d5792a2010-07-29 20:34:14 +00004289 SDValue N0 = N->getOperand(0);
4290 SDValue N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00004291
Chris Lattnerd1980a52009-03-12 06:52:53 +00004292 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
4293 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
4294 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
4295 if (Result.getNode()) return Result;
4296 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00004297
Chris Lattnerd1980a52009-03-12 06:52:53 +00004298 return SDValue();
4299}
4300
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004301static SDValue PerformMULCombine(SDNode *N,
4302 TargetLowering::DAGCombinerInfo &DCI,
4303 const ARMSubtarget *Subtarget) {
4304 SelectionDAG &DAG = DCI.DAG;
4305
4306 if (Subtarget->isThumb1Only())
4307 return SDValue();
4308
4309 if (DAG.getMachineFunction().
4310 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
4311 return SDValue();
4312
4313 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
4314 return SDValue();
4315
4316 EVT VT = N->getValueType(0);
4317 if (VT != MVT::i32)
4318 return SDValue();
4319
4320 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
4321 if (!C)
4322 return SDValue();
4323
4324 uint64_t MulAmt = C->getZExtValue();
4325 unsigned ShiftAmt = CountTrailingZeros_64(MulAmt);
4326 ShiftAmt = ShiftAmt & (32 - 1);
4327 SDValue V = N->getOperand(0);
4328 DebugLoc DL = N->getDebugLoc();
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004329
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004330 SDValue Res;
4331 MulAmt >>= ShiftAmt;
4332 if (isPowerOf2_32(MulAmt - 1)) {
4333 // (mul x, 2^N + 1) => (add (shl x, N), x)
4334 Res = DAG.getNode(ISD::ADD, DL, VT,
4335 V, DAG.getNode(ISD::SHL, DL, VT,
4336 V, DAG.getConstant(Log2_32(MulAmt-1),
4337 MVT::i32)));
4338 } else if (isPowerOf2_32(MulAmt + 1)) {
4339 // (mul x, 2^N - 1) => (sub (shl x, N), x)
4340 Res = DAG.getNode(ISD::SUB, DL, VT,
4341 DAG.getNode(ISD::SHL, DL, VT,
4342 V, DAG.getConstant(Log2_32(MulAmt+1),
4343 MVT::i32)),
4344 V);
4345 } else
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004346 return SDValue();
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004347
4348 if (ShiftAmt != 0)
4349 Res = DAG.getNode(ISD::SHL, DL, VT, Res,
4350 DAG.getConstant(ShiftAmt, MVT::i32));
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004351
4352 // Do not add new nodes to DAG combiner worklist.
Anton Korobeynikov4878b842010-05-16 08:54:20 +00004353 DCI.CombineTo(N, Res, false);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004354 return SDValue();
4355}
4356
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004357/// PerformORCombine - Target-specific dag combine xforms for ISD::OR
4358static SDValue PerformORCombine(SDNode *N,
4359 TargetLowering::DAGCombinerInfo &DCI,
4360 const ARMSubtarget *Subtarget) {
Jim Grosbach54238562010-07-17 03:30:54 +00004361 // Try to use the ARM/Thumb2 BFI (bitfield insert) instruction when
4362 // reasonable.
4363
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004364 // BFI is only available on V6T2+
4365 if (Subtarget->isThumb1Only() || !Subtarget->hasV6T2Ops())
4366 return SDValue();
4367
4368 SelectionDAG &DAG = DCI.DAG;
4369 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Jim Grosbach54238562010-07-17 03:30:54 +00004370 DebugLoc DL = N->getDebugLoc();
4371 // 1) or (and A, mask), val => ARMbfi A, val, mask
4372 // iff (val & mask) == val
4373 //
4374 // 2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4375 // 2a) iff isBitFieldInvertedMask(mask) && isBitFieldInvertedMask(~mask2)
4376 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4377 // 2b) iff isBitFieldInvertedMask(~mask) && isBitFieldInvertedMask(mask2)
4378 // && CountPopulation_32(mask) == CountPopulation_32(~mask2)
4379 // (i.e., copy a bitfield value into another bitfield of the same width)
4380 if (N0.getOpcode() != ISD::AND)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004381 return SDValue();
4382
4383 EVT VT = N->getValueType(0);
4384 if (VT != MVT::i32)
4385 return SDValue();
4386
Jim Grosbach54238562010-07-17 03:30:54 +00004387
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004388 // The value and the mask need to be constants so we can verify this is
4389 // actually a bitfield set. If the mask is 0xffff, we can do better
4390 // via a movt instruction, so don't use BFI in that case.
4391 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
4392 if (!C)
4393 return SDValue();
4394 unsigned Mask = C->getZExtValue();
4395 if (Mask == 0xffff)
4396 return SDValue();
Jim Grosbach54238562010-07-17 03:30:54 +00004397 SDValue Res;
4398 // Case (1): or (and A, mask), val => ARMbfi A, val, mask
4399 if ((C = dyn_cast<ConstantSDNode>(N1))) {
4400 unsigned Val = C->getZExtValue();
4401 if (!ARM::isBitFieldInvertedMask(Mask) || (Val & ~Mask) != Val)
4402 return SDValue();
4403 Val >>= CountTrailingZeros_32(~Mask);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004404
Jim Grosbach54238562010-07-17 03:30:54 +00004405 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0),
4406 DAG.getConstant(Val, MVT::i32),
4407 DAG.getConstant(Mask, MVT::i32));
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004408
Jim Grosbach54238562010-07-17 03:30:54 +00004409 // Do not add new nodes to DAG combiner worklist.
4410 DCI.CombineTo(N, Res, false);
4411 } else if (N1.getOpcode() == ISD::AND) {
4412 // case (2) or (and A, mask), (and B, mask2) => ARMbfi A, (lsr B, amt), mask
4413 C = dyn_cast<ConstantSDNode>(N1.getOperand(1));
4414 if (!C)
4415 return SDValue();
4416 unsigned Mask2 = C->getZExtValue();
4417
4418 if (ARM::isBitFieldInvertedMask(Mask) &&
4419 ARM::isBitFieldInvertedMask(~Mask2) &&
4420 (CountPopulation_32(Mask) == CountPopulation_32(~Mask2))) {
4421 // The pack halfword instruction works better for masks that fit it,
4422 // so use that when it's available.
4423 if (Subtarget->hasT2ExtractPack() &&
4424 (Mask == 0xffff || Mask == 0xffff0000))
4425 return SDValue();
4426 // 2a
4427 unsigned lsb = CountTrailingZeros_32(Mask2);
4428 Res = DAG.getNode(ISD::SRL, DL, VT, N1.getOperand(0),
4429 DAG.getConstant(lsb, MVT::i32));
4430 Res = DAG.getNode(ARMISD::BFI, DL, VT, N0.getOperand(0), Res,
4431 DAG.getConstant(Mask, MVT::i32));
4432 // Do not add new nodes to DAG combiner worklist.
4433 DCI.CombineTo(N, Res, false);
4434 } else if (ARM::isBitFieldInvertedMask(~Mask) &&
4435 ARM::isBitFieldInvertedMask(Mask2) &&
4436 (CountPopulation_32(~Mask) == CountPopulation_32(Mask2))) {
4437 // The pack halfword instruction works better for masks that fit it,
4438 // so use that when it's available.
4439 if (Subtarget->hasT2ExtractPack() &&
4440 (Mask2 == 0xffff || Mask2 == 0xffff0000))
4441 return SDValue();
4442 // 2b
4443 unsigned lsb = CountTrailingZeros_32(Mask);
4444 Res = DAG.getNode(ISD::SRL, DL, VT, N0.getOperand(0),
4445 DAG.getConstant(lsb, MVT::i32));
4446 Res = DAG.getNode(ARMISD::BFI, DL, VT, N1.getOperand(0), Res,
4447 DAG.getConstant(Mask2, MVT::i32));
4448 // Do not add new nodes to DAG combiner worklist.
4449 DCI.CombineTo(N, Res, false);
4450 }
4451 }
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004452
4453 return SDValue();
4454}
4455
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00004456/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
4457/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00004458static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004459 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004460 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00004461 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00004462 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004463 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00004464 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004465}
4466
Bob Wilson9e82bf12010-07-14 01:22:12 +00004467/// PerformVDUPLANECombine - Target-specific dag combine xforms for
4468/// ARMISD::VDUPLANE.
4469static SDValue PerformVDUPLANECombine(SDNode *N,
4470 TargetLowering::DAGCombinerInfo &DCI) {
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004471 // If the source is already a VMOVIMM or VMVNIMM splat, the VDUPLANE is
4472 // redundant.
Bob Wilson9e82bf12010-07-14 01:22:12 +00004473 SDValue Op = N->getOperand(0);
4474 EVT VT = N->getValueType(0);
4475
4476 // Ignore bit_converts.
4477 while (Op.getOpcode() == ISD::BIT_CONVERT)
4478 Op = Op.getOperand(0);
Bob Wilson7e3f0d22010-07-14 06:31:50 +00004479 if (Op.getOpcode() != ARMISD::VMOVIMM && Op.getOpcode() != ARMISD::VMVNIMM)
Bob Wilson9e82bf12010-07-14 01:22:12 +00004480 return SDValue();
4481
4482 // Make sure the VMOV element size is not bigger than the VDUPLANE elements.
4483 unsigned EltSize = Op.getValueType().getVectorElementType().getSizeInBits();
4484 // The canonical VMOV for a zero vector uses a 32-bit element size.
4485 unsigned Imm = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
4486 unsigned EltBits;
4487 if (ARM_AM::decodeNEONModImm(Imm, EltBits) == 0)
4488 EltSize = 8;
4489 if (EltSize > VT.getVectorElementType().getSizeInBits())
4490 return SDValue();
4491
4492 SDValue Res = DCI.DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
4493 return DCI.CombineTo(N, Res, false);
4494}
4495
Bob Wilson5bafff32009-06-22 23:27:02 +00004496/// getVShiftImm - Check if this is a valid build_vector for the immediate
4497/// operand of a vector shift operation, where all the elements of the
4498/// build_vector must have the same constant integer value.
4499static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
4500 // Ignore bit_converts.
4501 while (Op.getOpcode() == ISD::BIT_CONVERT)
4502 Op = Op.getOperand(0);
4503 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4504 APInt SplatBits, SplatUndef;
4505 unsigned SplatBitSize;
4506 bool HasAnyUndefs;
4507 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
4508 HasAnyUndefs, ElementBits) ||
4509 SplatBitSize > ElementBits)
4510 return false;
4511 Cnt = SplatBits.getSExtValue();
4512 return true;
4513}
4514
4515/// isVShiftLImm - Check if this is a valid build_vector for the immediate
4516/// operand of a vector shift left operation. That value must be in the range:
4517/// 0 <= Value < ElementBits for a left shift; or
4518/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004519static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00004520 assert(VT.isVector() && "vector shift count is not a vector type");
4521 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4522 if (! getVShiftImm(Op, ElementBits, Cnt))
4523 return false;
4524 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
4525}
4526
4527/// isVShiftRImm - Check if this is a valid build_vector for the immediate
4528/// operand of a vector shift right operation. For a shift opcode, the value
4529/// is positive, but for an intrinsic the value count must be negative. The
4530/// absolute value must be in the range:
4531/// 1 <= |Value| <= ElementBits for a right shift; or
4532/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00004533static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00004534 int64_t &Cnt) {
4535 assert(VT.isVector() && "vector shift count is not a vector type");
4536 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
4537 if (! getVShiftImm(Op, ElementBits, Cnt))
4538 return false;
4539 if (isIntrinsic)
4540 Cnt = -Cnt;
4541 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
4542}
4543
4544/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
4545static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
4546 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
4547 switch (IntNo) {
4548 default:
4549 // Don't do anything for most intrinsics.
4550 break;
4551
4552 // Vector shifts: check for immediate versions and lower them.
4553 // Note: This is done during DAG combining instead of DAG legalizing because
4554 // the build_vectors for 64-bit vector element shift counts are generally
4555 // not legal, and it is hard to see their values after they get legalized to
4556 // loads from a constant pool.
4557 case Intrinsic::arm_neon_vshifts:
4558 case Intrinsic::arm_neon_vshiftu:
4559 case Intrinsic::arm_neon_vshiftls:
4560 case Intrinsic::arm_neon_vshiftlu:
4561 case Intrinsic::arm_neon_vshiftn:
4562 case Intrinsic::arm_neon_vrshifts:
4563 case Intrinsic::arm_neon_vrshiftu:
4564 case Intrinsic::arm_neon_vrshiftn:
4565 case Intrinsic::arm_neon_vqshifts:
4566 case Intrinsic::arm_neon_vqshiftu:
4567 case Intrinsic::arm_neon_vqshiftsu:
4568 case Intrinsic::arm_neon_vqshiftns:
4569 case Intrinsic::arm_neon_vqshiftnu:
4570 case Intrinsic::arm_neon_vqshiftnsu:
4571 case Intrinsic::arm_neon_vqrshiftns:
4572 case Intrinsic::arm_neon_vqrshiftnu:
4573 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00004574 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004575 int64_t Cnt;
4576 unsigned VShiftOpc = 0;
4577
4578 switch (IntNo) {
4579 case Intrinsic::arm_neon_vshifts:
4580 case Intrinsic::arm_neon_vshiftu:
4581 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
4582 VShiftOpc = ARMISD::VSHL;
4583 break;
4584 }
4585 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
4586 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
4587 ARMISD::VSHRs : ARMISD::VSHRu);
4588 break;
4589 }
4590 return SDValue();
4591
4592 case Intrinsic::arm_neon_vshiftls:
4593 case Intrinsic::arm_neon_vshiftlu:
4594 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
4595 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004596 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004597
4598 case Intrinsic::arm_neon_vrshifts:
4599 case Intrinsic::arm_neon_vrshiftu:
4600 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
4601 break;
4602 return SDValue();
4603
4604 case Intrinsic::arm_neon_vqshifts:
4605 case Intrinsic::arm_neon_vqshiftu:
4606 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4607 break;
4608 return SDValue();
4609
4610 case Intrinsic::arm_neon_vqshiftsu:
4611 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
4612 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00004613 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004614
4615 case Intrinsic::arm_neon_vshiftn:
4616 case Intrinsic::arm_neon_vrshiftn:
4617 case Intrinsic::arm_neon_vqshiftns:
4618 case Intrinsic::arm_neon_vqshiftnu:
4619 case Intrinsic::arm_neon_vqshiftnsu:
4620 case Intrinsic::arm_neon_vqrshiftns:
4621 case Intrinsic::arm_neon_vqrshiftnu:
4622 case Intrinsic::arm_neon_vqrshiftnsu:
4623 // Narrowing shifts require an immediate right shift.
4624 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
4625 break;
Jim Grosbach18f30e62010-06-02 21:53:11 +00004626 llvm_unreachable("invalid shift count for narrowing vector shift "
4627 "intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004628
4629 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00004630 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00004631 }
4632
4633 switch (IntNo) {
4634 case Intrinsic::arm_neon_vshifts:
4635 case Intrinsic::arm_neon_vshiftu:
4636 // Opcode already set above.
4637 break;
4638 case Intrinsic::arm_neon_vshiftls:
4639 case Intrinsic::arm_neon_vshiftlu:
4640 if (Cnt == VT.getVectorElementType().getSizeInBits())
4641 VShiftOpc = ARMISD::VSHLLi;
4642 else
4643 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
4644 ARMISD::VSHLLs : ARMISD::VSHLLu);
4645 break;
4646 case Intrinsic::arm_neon_vshiftn:
4647 VShiftOpc = ARMISD::VSHRN; break;
4648 case Intrinsic::arm_neon_vrshifts:
4649 VShiftOpc = ARMISD::VRSHRs; break;
4650 case Intrinsic::arm_neon_vrshiftu:
4651 VShiftOpc = ARMISD::VRSHRu; break;
4652 case Intrinsic::arm_neon_vrshiftn:
4653 VShiftOpc = ARMISD::VRSHRN; break;
4654 case Intrinsic::arm_neon_vqshifts:
4655 VShiftOpc = ARMISD::VQSHLs; break;
4656 case Intrinsic::arm_neon_vqshiftu:
4657 VShiftOpc = ARMISD::VQSHLu; break;
4658 case Intrinsic::arm_neon_vqshiftsu:
4659 VShiftOpc = ARMISD::VQSHLsu; break;
4660 case Intrinsic::arm_neon_vqshiftns:
4661 VShiftOpc = ARMISD::VQSHRNs; break;
4662 case Intrinsic::arm_neon_vqshiftnu:
4663 VShiftOpc = ARMISD::VQSHRNu; break;
4664 case Intrinsic::arm_neon_vqshiftnsu:
4665 VShiftOpc = ARMISD::VQSHRNsu; break;
4666 case Intrinsic::arm_neon_vqrshiftns:
4667 VShiftOpc = ARMISD::VQRSHRNs; break;
4668 case Intrinsic::arm_neon_vqrshiftnu:
4669 VShiftOpc = ARMISD::VQRSHRNu; break;
4670 case Intrinsic::arm_neon_vqrshiftnsu:
4671 VShiftOpc = ARMISD::VQRSHRNsu; break;
4672 }
4673
4674 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004675 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004676 }
4677
4678 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00004679 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004680 int64_t Cnt;
4681 unsigned VShiftOpc = 0;
4682
4683 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
4684 VShiftOpc = ARMISD::VSLI;
4685 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
4686 VShiftOpc = ARMISD::VSRI;
4687 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004688 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00004689 }
4690
4691 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
4692 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004694 }
4695
4696 case Intrinsic::arm_neon_vqrshifts:
4697 case Intrinsic::arm_neon_vqrshiftu:
4698 // No immediate versions of these to check for.
4699 break;
4700 }
4701
4702 return SDValue();
4703}
4704
4705/// PerformShiftCombine - Checks for immediate versions of vector shifts and
4706/// lowers them. As with the vector shift intrinsics, this is done during DAG
4707/// combining instead of DAG legalizing because the build_vectors for 64-bit
4708/// vector element shift counts are generally not legal, and it is hard to see
4709/// their values after they get legalized to loads from a constant pool.
4710static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
4711 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00004712 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00004713
4714 // Nothing to be done for scalar shifts.
4715 if (! VT.isVector())
4716 return SDValue();
4717
4718 assert(ST->hasNEON() && "unexpected vector shift");
4719 int64_t Cnt;
4720
4721 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004722 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004723
4724 case ISD::SHL:
4725 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
4726 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004728 break;
4729
4730 case ISD::SRA:
4731 case ISD::SRL:
4732 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
4733 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
4734 ARMISD::VSHRs : ARMISD::VSHRu);
4735 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00004737 }
4738 }
4739 return SDValue();
4740}
4741
4742/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
4743/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
4744static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
4745 const ARMSubtarget *ST) {
4746 SDValue N0 = N->getOperand(0);
4747
4748 // Check for sign- and zero-extensions of vector extract operations of 8-
4749 // and 16-bit vector elements. NEON supports these directly. They are
4750 // handled during DAG combining because type legalization will promote them
4751 // to 32-bit types and it is messy to recognize the operations after that.
4752 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
4753 SDValue Vec = N0.getOperand(0);
4754 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004755 EVT VT = N->getValueType(0);
4756 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00004757 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
4758
Owen Anderson825b72b2009-08-11 20:47:22 +00004759 if (VT == MVT::i32 &&
4760 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00004761 TLI.isTypeLegal(Vec.getValueType())) {
4762
4763 unsigned Opc = 0;
4764 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004765 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00004766 case ISD::SIGN_EXTEND:
4767 Opc = ARMISD::VGETLANEs;
4768 break;
4769 case ISD::ZERO_EXTEND:
4770 case ISD::ANY_EXTEND:
4771 Opc = ARMISD::VGETLANEu;
4772 break;
4773 }
4774 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
4775 }
4776 }
4777
4778 return SDValue();
4779}
4780
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004781/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
4782/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
4783static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
4784 const ARMSubtarget *ST) {
4785 // If the target supports NEON, try to use vmax/vmin instructions for f32
Evan Cheng60108e92010-07-15 22:07:12 +00004786 // selects like "x < y ? x : y". Unless the NoNaNsFPMath option is set,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004787 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
4788 // a NaN; only do the transformation when it matches that behavior.
4789
4790 // For now only do this when using NEON for FP operations; if using VFP, it
4791 // is not obvious that the benefit outweighs the cost of switching to the
4792 // NEON pipeline.
4793 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
4794 N->getValueType(0) != MVT::f32)
4795 return SDValue();
4796
4797 SDValue CondLHS = N->getOperand(0);
4798 SDValue CondRHS = N->getOperand(1);
4799 SDValue LHS = N->getOperand(2);
4800 SDValue RHS = N->getOperand(3);
4801 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
4802
4803 unsigned Opcode = 0;
4804 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00004805 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004806 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00004807 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004808 IsReversed = true ; // x CC y ? y : x
4809 } else {
4810 return SDValue();
4811 }
4812
Bob Wilsone742bb52010-02-24 22:15:53 +00004813 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004814 switch (CC) {
4815 default: break;
4816 case ISD::SETOLT:
4817 case ISD::SETOLE:
4818 case ISD::SETLT:
4819 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004820 case ISD::SETULT:
4821 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004822 // If LHS is NaN, an ordered comparison will be false and the result will
4823 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4824 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4825 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4826 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4827 break;
4828 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4829 // will return -0, so vmin can only be used for unsafe math or if one of
4830 // the operands is known to be nonzero.
4831 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4832 !UnsafeFPMath &&
4833 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4834 break;
4835 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004836 break;
4837
4838 case ISD::SETOGT:
4839 case ISD::SETOGE:
4840 case ISD::SETGT:
4841 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004842 case ISD::SETUGT:
4843 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004844 // If LHS is NaN, an ordered comparison will be false and the result will
4845 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4846 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4847 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4848 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4849 break;
4850 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4851 // will return +0, so vmax can only be used for unsafe math or if one of
4852 // the operands is known to be nonzero.
4853 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4854 !UnsafeFPMath &&
4855 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4856 break;
4857 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004858 break;
4859 }
4860
4861 if (!Opcode)
4862 return SDValue();
4863 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4864}
4865
Dan Gohman475871a2008-07-27 21:46:04 +00004866SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004867 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004868 switch (N->getOpcode()) {
4869 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004870 case ISD::ADD: return PerformADDCombine(N, DCI);
4871 case ISD::SUB: return PerformSUBCombine(N, DCI);
Anton Korobeynikova9790d72010-05-15 18:16:59 +00004872 case ISD::MUL: return PerformMULCombine(N, DCI, Subtarget);
Jim Grosbach469bbdb2010-07-16 23:05:05 +00004873 case ISD::OR: return PerformORCombine(N, DCI, Subtarget);
Jim Grosbache5165492009-11-09 00:11:35 +00004874 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9e82bf12010-07-14 01:22:12 +00004875 case ARMISD::VDUPLANE: return PerformVDUPLANECombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004876 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004877 case ISD::SHL:
4878 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004879 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004880 case ISD::SIGN_EXTEND:
4881 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004882 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4883 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004884 }
Dan Gohman475871a2008-07-27 21:46:04 +00004885 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004886}
4887
Bill Wendlingaf566342009-08-15 21:21:19 +00004888bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4889 if (!Subtarget->hasV6Ops())
4890 // Pre-v6 does not support unaligned mem access.
4891 return false;
Bob Wilson86fe66d2010-06-25 04:12:31 +00004892
4893 // v6+ may or may not support unaligned mem access depending on the system
4894 // configuration.
4895 // FIXME: This is pretty conservative. Should we provide cmdline option to
4896 // control the behaviour?
4897 if (!Subtarget->isTargetDarwin())
4898 return false;
Bill Wendlingaf566342009-08-15 21:21:19 +00004899
4900 switch (VT.getSimpleVT().SimpleTy) {
4901 default:
4902 return false;
4903 case MVT::i8:
4904 case MVT::i16:
4905 case MVT::i32:
4906 return true;
4907 // FIXME: VLD1 etc with standard alignment is legal.
4908 }
4909}
4910
Evan Chenge6c835f2009-08-14 20:09:37 +00004911static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4912 if (V < 0)
4913 return false;
4914
4915 unsigned Scale = 1;
4916 switch (VT.getSimpleVT().SimpleTy) {
4917 default: return false;
4918 case MVT::i1:
4919 case MVT::i8:
4920 // Scale == 1;
4921 break;
4922 case MVT::i16:
4923 // Scale == 2;
4924 Scale = 2;
4925 break;
4926 case MVT::i32:
4927 // Scale == 4;
4928 Scale = 4;
4929 break;
4930 }
4931
4932 if ((V & (Scale - 1)) != 0)
4933 return false;
4934 V /= Scale;
4935 return V == (V & ((1LL << 5) - 1));
4936}
4937
4938static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4939 const ARMSubtarget *Subtarget) {
4940 bool isNeg = false;
4941 if (V < 0) {
4942 isNeg = true;
4943 V = - V;
4944 }
4945
4946 switch (VT.getSimpleVT().SimpleTy) {
4947 default: return false;
4948 case MVT::i1:
4949 case MVT::i8:
4950 case MVT::i16:
4951 case MVT::i32:
4952 // + imm12 or - imm8
4953 if (isNeg)
4954 return V == (V & ((1LL << 8) - 1));
4955 return V == (V & ((1LL << 12) - 1));
4956 case MVT::f32:
4957 case MVT::f64:
4958 // Same as ARM mode. FIXME: NEON?
4959 if (!Subtarget->hasVFP2())
4960 return false;
4961 if ((V & 3) != 0)
4962 return false;
4963 V >>= 2;
4964 return V == (V & ((1LL << 8) - 1));
4965 }
4966}
4967
Evan Chengb01fad62007-03-12 23:30:29 +00004968/// isLegalAddressImmediate - Return true if the integer value can be used
4969/// as the offset of the target addressing mode for load / store of the
4970/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004971static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004972 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004973 if (V == 0)
4974 return true;
4975
Evan Cheng65011532009-03-09 19:15:00 +00004976 if (!VT.isSimple())
4977 return false;
4978
Evan Chenge6c835f2009-08-14 20:09:37 +00004979 if (Subtarget->isThumb1Only())
4980 return isLegalT1AddressImmediate(V, VT);
4981 else if (Subtarget->isThumb2())
4982 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004983
Evan Chenge6c835f2009-08-14 20:09:37 +00004984 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004985 if (V < 0)
4986 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004987 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004988 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004989 case MVT::i1:
4990 case MVT::i8:
4991 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004992 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004993 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004994 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004995 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004996 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004997 case MVT::f32:
4998 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004999 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00005000 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00005001 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00005002 return false;
5003 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00005004 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00005005 }
Evan Chenga8e29892007-01-19 07:51:42 +00005006}
5007
Evan Chenge6c835f2009-08-14 20:09:37 +00005008bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
5009 EVT VT) const {
5010 int Scale = AM.Scale;
5011 if (Scale < 0)
5012 return false;
5013
5014 switch (VT.getSimpleVT().SimpleTy) {
5015 default: return false;
5016 case MVT::i1:
5017 case MVT::i8:
5018 case MVT::i16:
5019 case MVT::i32:
5020 if (Scale == 1)
5021 return true;
5022 // r + r << imm
5023 Scale = Scale & ~1;
5024 return Scale == 2 || Scale == 4 || Scale == 8;
5025 case MVT::i64:
5026 // r + r
5027 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
5028 return true;
5029 return false;
5030 case MVT::isVoid:
5031 // Note, we allow "void" uses (basically, uses that aren't loads or
5032 // stores), because arm allows folding a scale into many arithmetic
5033 // operations. This should be made more precise and revisited later.
5034
5035 // Allow r << imm, but the imm has to be a multiple of two.
5036 if (Scale & 1) return false;
5037 return isPowerOf2_32(Scale);
5038 }
5039}
5040
Chris Lattner37caf8c2007-04-09 23:33:39 +00005041/// isLegalAddressingMode - Return true if the addressing mode represented
5042/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005043bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00005044 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005045 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00005046 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00005047 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005048
Chris Lattner37caf8c2007-04-09 23:33:39 +00005049 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005050 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005051 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005052
Chris Lattner37caf8c2007-04-09 23:33:39 +00005053 switch (AM.Scale) {
5054 case 0: // no scale reg, must be "r+i" or "r", or "i".
5055 break;
5056 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00005057 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00005058 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005059 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00005060 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00005061 // ARM doesn't support any R+R*scale+imm addr modes.
5062 if (AM.BaseOffs)
5063 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005064
Bob Wilson2c7dab12009-04-08 17:55:28 +00005065 if (!VT.isSimple())
5066 return false;
5067
Evan Chenge6c835f2009-08-14 20:09:37 +00005068 if (Subtarget->isThumb2())
5069 return isLegalT2ScaledAddressingMode(AM, VT);
5070
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005071 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00005072 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00005073 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00005074 case MVT::i1:
5075 case MVT::i8:
5076 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005077 if (Scale < 0) Scale = -Scale;
5078 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005079 return true;
5080 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00005081 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005082 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00005083 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005084 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00005085 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00005086 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00005087 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00005088
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00005090 // Note, we allow "void" uses (basically, uses that aren't loads or
5091 // stores), because arm allows folding a scale into many arithmetic
5092 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00005093
Chris Lattner37caf8c2007-04-09 23:33:39 +00005094 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00005095 if (Scale & 1) return false;
5096 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00005097 }
5098 break;
Evan Chengb01fad62007-03-12 23:30:29 +00005099 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00005100 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00005101}
5102
Evan Cheng77e47512009-11-11 19:05:52 +00005103/// isLegalICmpImmediate - Return true if the specified immediate is legal
5104/// icmp immediate, that is the target has icmp instructions which can compare
5105/// a register against the immediate without having to materialize the
5106/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00005107bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00005108 if (!Subtarget->isThumb())
5109 return ARM_AM::getSOImmVal(Imm) != -1;
5110 if (Subtarget->isThumb2())
5111 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00005112 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00005113}
5114
Owen Andersone50ed302009-08-10 22:56:29 +00005115static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005116 bool isSEXTLoad, SDValue &Base,
5117 SDValue &Offset, bool &isInc,
5118 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00005119 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5120 return false;
5121
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00005123 // AddressingMode 3
5124 Base = Ptr->getOperand(0);
5125 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005126 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005127 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005128 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005129 isInc = false;
5130 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5131 return true;
5132 }
5133 }
5134 isInc = (Ptr->getOpcode() == ISD::ADD);
5135 Offset = Ptr->getOperand(1);
5136 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00005138 // AddressingMode 2
5139 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005140 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00005141 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005142 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00005143 isInc = false;
5144 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5145 Base = Ptr->getOperand(0);
5146 return true;
5147 }
5148 }
5149
5150 if (Ptr->getOpcode() == ISD::ADD) {
5151 isInc = true;
5152 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
5153 if (ShOpcVal != ARM_AM::no_shift) {
5154 Base = Ptr->getOperand(1);
5155 Offset = Ptr->getOperand(0);
5156 } else {
5157 Base = Ptr->getOperand(0);
5158 Offset = Ptr->getOperand(1);
5159 }
5160 return true;
5161 }
5162
5163 isInc = (Ptr->getOpcode() == ISD::ADD);
5164 Base = Ptr->getOperand(0);
5165 Offset = Ptr->getOperand(1);
5166 return true;
5167 }
5168
Jim Grosbache5165492009-11-09 00:11:35 +00005169 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00005170 return false;
5171}
5172
Owen Andersone50ed302009-08-10 22:56:29 +00005173static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00005174 bool isSEXTLoad, SDValue &Base,
5175 SDValue &Offset, bool &isInc,
5176 SelectionDAG &DAG) {
5177 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
5178 return false;
5179
5180 Base = Ptr->getOperand(0);
5181 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
5182 int RHSC = (int)RHS->getZExtValue();
5183 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
5184 assert(Ptr->getOpcode() == ISD::ADD);
5185 isInc = false;
5186 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
5187 return true;
5188 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
5189 isInc = Ptr->getOpcode() == ISD::ADD;
5190 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
5191 return true;
5192 }
5193 }
5194
5195 return false;
5196}
5197
Evan Chenga8e29892007-01-19 07:51:42 +00005198/// getPreIndexedAddressParts - returns true by value, base pointer and
5199/// offset pointer and addressing mode by reference if the node's address
5200/// can be legally represented as pre-indexed load / store address.
5201bool
Dan Gohman475871a2008-07-27 21:46:04 +00005202ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
5203 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005204 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005205 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005206 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005207 return false;
5208
Owen Andersone50ed302009-08-10 22:56:29 +00005209 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005210 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005211 bool isSEXTLoad = false;
5212 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
5213 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005214 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005215 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5216 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
5217 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005218 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00005219 } else
5220 return false;
5221
5222 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005223 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005224 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005225 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
5226 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005227 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005228 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00005229 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00005230 if (!isLegal)
5231 return false;
5232
5233 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
5234 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005235}
5236
5237/// getPostIndexedAddressParts - returns true by value, base pointer and
5238/// offset pointer and addressing mode by reference if this node can be
5239/// combined with a load / store to form a post-indexed load / store.
5240bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00005241 SDValue &Base,
5242 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00005243 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00005244 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00005245 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00005246 return false;
5247
Owen Andersone50ed302009-08-10 22:56:29 +00005248 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00005249 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00005250 bool isSEXTLoad = false;
5251 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005252 VT = LD->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005253 Ptr = LD->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005254 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
5255 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00005256 VT = ST->getMemoryVT();
Evan Cheng28dad2a2010-05-18 21:31:17 +00005257 Ptr = ST->getBasePtr();
Evan Chenga8e29892007-01-19 07:51:42 +00005258 } else
5259 return false;
5260
5261 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00005262 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00005263 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00005264 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Cheng28dad2a2010-05-18 21:31:17 +00005265 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00005266 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00005267 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
5268 isInc, DAG);
5269 if (!isLegal)
5270 return false;
5271
Evan Cheng28dad2a2010-05-18 21:31:17 +00005272 if (Ptr != Base) {
5273 // Swap base ptr and offset to catch more post-index load / store when
5274 // it's legal. In Thumb2 mode, offset must be an immediate.
5275 if (Ptr == Offset && Op->getOpcode() == ISD::ADD &&
5276 !Subtarget->isThumb2())
5277 std::swap(Base, Offset);
5278
5279 // Post-indexed load / store update the base pointer.
5280 if (Ptr != Base)
5281 return false;
5282 }
5283
Evan Chenge88d5ce2009-07-02 07:28:31 +00005284 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
5285 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00005286}
5287
Dan Gohman475871a2008-07-27 21:46:04 +00005288void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005289 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00005290 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005291 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005292 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00005293 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005294 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005295 switch (Op.getOpcode()) {
5296 default: break;
5297 case ARMISD::CMOV: {
5298 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00005299 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005300 if (KnownZero == 0 && KnownOne == 0) return;
5301
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005302 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00005303 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
5304 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00005305 KnownZero &= KnownZeroRHS;
5306 KnownOne &= KnownOneRHS;
5307 return;
5308 }
5309 }
5310}
5311
5312//===----------------------------------------------------------------------===//
5313// ARM Inline Assembly Support
5314//===----------------------------------------------------------------------===//
5315
5316/// getConstraintType - Given a constraint letter, return the type of
5317/// constraint it is for this target.
5318ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005319ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
5320 if (Constraint.size() == 1) {
5321 switch (Constraint[0]) {
5322 default: break;
5323 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005324 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00005325 }
Evan Chenga8e29892007-01-19 07:51:42 +00005326 }
Chris Lattner4234f572007-03-25 02:14:49 +00005327 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00005328}
5329
Bob Wilson2dc4f542009-03-20 22:42:55 +00005330std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00005331ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005332 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005333 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005334 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00005335 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005336 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00005337 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005338 return std::make_pair(0U, ARM::tGPRRegisterClass);
5339 else
5340 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005341 case 'r':
5342 return std::make_pair(0U, ARM::GPRRegisterClass);
5343 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005344 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005345 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00005346 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005347 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00005348 if (VT.getSizeInBits() == 128)
5349 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005350 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005351 }
5352 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005353 if (StringRef("{cc}").equals_lower(Constraint))
Jakob Stoklund Olesen0d8ba332010-06-18 16:49:33 +00005354 return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
Bob Wilson33cc5cb2010-03-15 23:09:18 +00005355
Evan Chenga8e29892007-01-19 07:51:42 +00005356 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
5357}
5358
5359std::vector<unsigned> ARMTargetLowering::
5360getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005361 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00005362 if (Constraint.size() != 1)
5363 return std::vector<unsigned>();
5364
5365 switch (Constraint[0]) { // GCC ARM Constraint Letters
5366 default: break;
5367 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00005368 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5369 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5370 0);
Evan Chenga8e29892007-01-19 07:51:42 +00005371 case 'r':
5372 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
5373 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
5374 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
5375 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005376 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00005377 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005378 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
5379 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
5380 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
5381 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
5382 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
5383 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
5384 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
5385 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00005386 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005387 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
5388 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
5389 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
5390 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00005391 if (VT.getSizeInBits() == 128)
5392 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
5393 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00005394 break;
Evan Chenga8e29892007-01-19 07:51:42 +00005395 }
5396
5397 return std::vector<unsigned>();
5398}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005399
5400/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5401/// vector. If it is invalid, don't add anything to Ops.
5402void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
5403 char Constraint,
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005404 std::vector<SDValue>&Ops,
5405 SelectionDAG &DAG) const {
5406 SDValue Result(0, 0);
5407
5408 switch (Constraint) {
5409 default: break;
5410 case 'I': case 'J': case 'K': case 'L':
5411 case 'M': case 'N': case 'O':
5412 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
5413 if (!C)
5414 return;
5415
5416 int64_t CVal64 = C->getSExtValue();
5417 int CVal = (int) CVal64;
5418 // None of these constraints allow values larger than 32 bits. Check
5419 // that the value fits in an int.
5420 if (CVal != CVal64)
5421 return;
5422
5423 switch (Constraint) {
5424 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005425 if (Subtarget->isThumb1Only()) {
5426 // This must be a constant between 0 and 255, for ADD
5427 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005428 if (CVal >= 0 && CVal <= 255)
5429 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005430 } else if (Subtarget->isThumb2()) {
5431 // A constant that can be used as an immediate value in a
5432 // data-processing instruction.
5433 if (ARM_AM::getT2SOImmVal(CVal) != -1)
5434 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005435 } else {
5436 // A constant that can be used as an immediate value in a
5437 // data-processing instruction.
5438 if (ARM_AM::getSOImmVal(CVal) != -1)
5439 break;
5440 }
5441 return;
5442
5443 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005444 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005445 // This must be a constant between -255 and -1, for negated ADD
5446 // immediates. This can be used in GCC with an "n" modifier that
5447 // prints the negated value, for use with SUB instructions. It is
5448 // not useful otherwise but is implemented for compatibility.
5449 if (CVal >= -255 && CVal <= -1)
5450 break;
5451 } else {
5452 // This must be a constant between -4095 and 4095. It is not clear
5453 // what this constraint is intended for. Implemented for
5454 // compatibility with GCC.
5455 if (CVal >= -4095 && CVal <= 4095)
5456 break;
5457 }
5458 return;
5459
5460 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005461 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005462 // A 32-bit value where only one byte has a nonzero value. Exclude
5463 // zero to match GCC. This constraint is used by GCC internally for
5464 // constants that can be loaded with a move/shift combination.
5465 // It is not useful otherwise but is implemented for compatibility.
5466 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
5467 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005468 } else if (Subtarget->isThumb2()) {
5469 // A constant whose bitwise inverse can be used as an immediate
5470 // value in a data-processing instruction. This can be used in GCC
5471 // with a "B" modifier that prints the inverted value, for use with
5472 // BIC and MVN instructions. It is not useful otherwise but is
5473 // implemented for compatibility.
5474 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
5475 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005476 } else {
5477 // A constant whose bitwise inverse can be used as an immediate
5478 // value in a data-processing instruction. This can be used in GCC
5479 // with a "B" modifier that prints the inverted value, for use with
5480 // BIC and MVN instructions. It is not useful otherwise but is
5481 // implemented for compatibility.
5482 if (ARM_AM::getSOImmVal(~CVal) != -1)
5483 break;
5484 }
5485 return;
5486
5487 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005488 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005489 // This must be a constant between -7 and 7,
5490 // for 3-operand ADD/SUB immediate instructions.
5491 if (CVal >= -7 && CVal < 7)
5492 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00005493 } else if (Subtarget->isThumb2()) {
5494 // A constant whose negation can be used as an immediate value in a
5495 // data-processing instruction. This can be used in GCC with an "n"
5496 // modifier that prints the negated value, for use with SUB
5497 // instructions. It is not useful otherwise but is implemented for
5498 // compatibility.
5499 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
5500 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005501 } else {
5502 // A constant whose negation can be used as an immediate value in a
5503 // data-processing instruction. This can be used in GCC with an "n"
5504 // modifier that prints the negated value, for use with SUB
5505 // instructions. It is not useful otherwise but is implemented for
5506 // compatibility.
5507 if (ARM_AM::getSOImmVal(-CVal) != -1)
5508 break;
5509 }
5510 return;
5511
5512 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005513 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005514 // This must be a multiple of 4 between 0 and 1020, for
5515 // ADD sp + immediate.
5516 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
5517 break;
5518 } else {
5519 // A power of two or a constant between 0 and 32. This is used in
5520 // GCC for the shift amount on shifted register operands, but it is
5521 // useful in general for any shift amounts.
5522 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
5523 break;
5524 }
5525 return;
5526
5527 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005528 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005529 // This must be a constant between 0 and 31, for shift amounts.
5530 if (CVal >= 0 && CVal <= 31)
5531 break;
5532 }
5533 return;
5534
5535 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00005536 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005537 // This must be a multiple of 4 between -508 and 508, for
5538 // ADD/SUB sp = sp + immediate.
5539 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
5540 break;
5541 }
5542 return;
5543 }
5544 Result = DAG.getTargetConstant(CVal, Op.getValueType());
5545 break;
5546 }
5547
5548 if (Result.getNode()) {
5549 Ops.push_back(Result);
5550 return;
5551 }
Dale Johannesen1784d162010-06-25 21:55:36 +00005552 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Bob Wilsonbf6396b2009-04-01 17:58:54 +00005553}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00005554
5555bool
5556ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5557 // The ARM target isn't yet aware of offsets.
5558 return false;
5559}
Evan Cheng39382422009-10-28 01:44:26 +00005560
5561int ARM::getVFPf32Imm(const APFloat &FPImm) {
5562 APInt Imm = FPImm.bitcastToAPInt();
5563 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
5564 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
5565 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
5566
5567 // We can handle 4 bits of mantissa.
5568 // mantissa = (16+UInt(e:f:g:h))/16.
5569 if (Mantissa & 0x7ffff)
5570 return -1;
5571 Mantissa >>= 19;
5572 if ((Mantissa & 0xf) != Mantissa)
5573 return -1;
5574
5575 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5576 if (Exp < -3 || Exp > 4)
5577 return -1;
5578 Exp = ((Exp+3) & 0x7) ^ 4;
5579
5580 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5581}
5582
5583int ARM::getVFPf64Imm(const APFloat &FPImm) {
5584 APInt Imm = FPImm.bitcastToAPInt();
5585 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
5586 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
5587 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
5588
5589 // We can handle 4 bits of mantissa.
5590 // mantissa = (16+UInt(e:f:g:h))/16.
5591 if (Mantissa & 0xffffffffffffLL)
5592 return -1;
5593 Mantissa >>= 48;
5594 if ((Mantissa & 0xf) != Mantissa)
5595 return -1;
5596
5597 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
5598 if (Exp < -3 || Exp > 4)
5599 return -1;
5600 Exp = ((Exp+3) & 0x7) ^ 4;
5601
5602 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
5603}
5604
Jim Grosbach469bbdb2010-07-16 23:05:05 +00005605bool ARM::isBitFieldInvertedMask(unsigned v) {
5606 if (v == 0xffffffff)
5607 return 0;
5608 // there can be 1's on either or both "outsides", all the "inside"
5609 // bits must be 0's
5610 unsigned int lsb = 0, msb = 31;
5611 while (v & (1 << msb)) --msb;
5612 while (v & (1 << lsb)) ++lsb;
5613 for (unsigned int i = lsb; i <= msb; ++i) {
5614 if (v & (1 << i))
5615 return 0;
5616 }
5617 return 1;
5618}
5619
Evan Cheng39382422009-10-28 01:44:26 +00005620/// isFPImmLegal - Returns true if the target can instruction select the
5621/// specified FP immediate natively. If false, the legalizer will
5622/// materialize the FP immediate as a load from a constant pool.
5623bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
5624 if (!Subtarget->hasVFP3())
5625 return false;
5626 if (VT == MVT::f32)
5627 return ARM::getVFPf32Imm(Imm) != -1;
5628 if (VT == MVT::f64)
5629 return ARM::getVFPf64Imm(Imm) != -1;
5630 return false;
5631}