blob: 1d9ae207b21155450effe28d278f506511becf64 [file] [log] [blame]
Misha Brukman91b5ca82004-07-26 18:45:48 +00001//===-- X86FloatingPoint.cpp - Floating point Reg -> Stack converter ------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnera960d952003-01-13 01:01:59 +00009//
10// This file defines the pass which converts floating point instructions from
Chris Lattner847df252004-01-30 22:25:18 +000011// virtual registers into register stack instructions. This pass uses live
12// variable information to indicate where the FPn registers are used and their
13// lifetimes.
14//
15// This pass is hampered by the lack of decent CFG manipulation routines for
16// machine code. In particular, this wants to be able to split critical edges
17// as necessary, traverse the machine basic block CFG in depth-first order, and
18// allow there to be multiple machine basic blocks for each LLVM basicblock
19// (needed for critical edge splitting).
20//
21// In particular, this pass currently barfs on critical edges. Because of this,
22// it requires the instruction selector to insert FP_REG_KILL instructions on
23// the exits of any basic block that has critical edges going from it, or which
24// branch to a critical basic block.
25//
26// FIXME: this is not implemented yet. The stackifier pass only works on local
27// basic blocks.
Chris Lattnera960d952003-01-13 01:01:59 +000028//
29//===----------------------------------------------------------------------===//
30
Chris Lattner95b2c7d2006-12-19 22:59:26 +000031#define DEBUG_TYPE "x86-codegen"
Chris Lattnera960d952003-01-13 01:01:59 +000032#include "X86.h"
33#include "X86InstrInfo.h"
34#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos359b65f2003-12-13 05:36:22 +000037#include "llvm/CodeGen/Passes.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000038#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnera960d952003-01-13 01:01:59 +000039#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000040#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000041#include "llvm/Support/Compiler.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/DepthFirstIterator.h"
Evan Chengddd2a452006-11-15 20:56:39 +000043#include "llvm/ADT/SmallVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000044#include "llvm/ADT/Statistic.h"
45#include "llvm/ADT/STLExtras.h"
Chris Lattnera960d952003-01-13 01:01:59 +000046#include <algorithm>
Chris Lattner847df252004-01-30 22:25:18 +000047#include <set>
Chris Lattnerf2e49d42003-12-20 09:58:55 +000048using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000049
Chris Lattner95b2c7d2006-12-19 22:59:26 +000050STATISTIC(NumFXCH, "Number of fxch instructions inserted");
51STATISTIC(NumFP , "Number of floating point instructions");
Chris Lattnera960d952003-01-13 01:01:59 +000052
Chris Lattner95b2c7d2006-12-19 22:59:26 +000053namespace {
Chris Lattner2c79de82006-06-28 23:27:49 +000054 struct VISIBILITY_HIDDEN FPS : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000055 static char ID;
Devang Patel794fd752007-05-01 21:15:47 +000056 FPS() : MachineFunctionPass((intptr_t)&ID) {}
57
Chris Lattnera960d952003-01-13 01:01:59 +000058 virtual bool runOnMachineFunction(MachineFunction &MF);
59
60 virtual const char *getPassName() const { return "X86 FP Stackifier"; }
61
Chris Lattnera960d952003-01-13 01:01:59 +000062 private:
Evan Cheng32644ac2006-12-01 10:11:51 +000063 const TargetInstrInfo *TII; // Machine instruction info.
Evan Cheng32644ac2006-12-01 10:11:51 +000064 MachineBasicBlock *MBB; // Current basic block
65 unsigned Stack[8]; // FP<n> Registers in each stack slot...
66 unsigned RegMap[8]; // Track which stack slot contains each register
67 unsigned StackTop; // The current top of the FP stack.
Chris Lattnera960d952003-01-13 01:01:59 +000068
69 void dumpStack() const {
Bill Wendlingf5da1332006-12-07 22:21:48 +000070 cerr << "Stack contents:";
Chris Lattnera960d952003-01-13 01:01:59 +000071 for (unsigned i = 0; i != StackTop; ++i) {
Bill Wendlingf5da1332006-12-07 22:21:48 +000072 cerr << " FP" << Stack[i];
Misha Brukman0e0a7a452005-04-21 23:38:14 +000073 assert(RegMap[Stack[i]] == i && "Stack[] doesn't match RegMap[]!");
Chris Lattnera960d952003-01-13 01:01:59 +000074 }
Bill Wendlingf5da1332006-12-07 22:21:48 +000075 cerr << "\n";
Chris Lattnera960d952003-01-13 01:01:59 +000076 }
77 private:
78 // getSlot - Return the stack slot number a particular register number is
79 // in...
80 unsigned getSlot(unsigned RegNo) const {
81 assert(RegNo < 8 && "Regno out of range!");
82 return RegMap[RegNo];
83 }
84
85 // getStackEntry - Return the X86::FP<n> register in register ST(i)
86 unsigned getStackEntry(unsigned STi) const {
87 assert(STi < StackTop && "Access past stack top!");
88 return Stack[StackTop-1-STi];
89 }
90
91 // getSTReg - Return the X86::ST(i) register which contains the specified
92 // FP<RegNo> register
93 unsigned getSTReg(unsigned RegNo) const {
Brian Gaeked0fde302003-11-11 22:41:34 +000094 return StackTop - 1 - getSlot(RegNo) + llvm::X86::ST0;
Chris Lattnera960d952003-01-13 01:01:59 +000095 }
96
Chris Lattner4a06f352004-02-02 19:23:15 +000097 // pushReg - Push the specified FP<n> register onto the stack
Chris Lattnera960d952003-01-13 01:01:59 +000098 void pushReg(unsigned Reg) {
99 assert(Reg < 8 && "Register number out of range!");
100 assert(StackTop < 8 && "Stack overflow!");
101 Stack[StackTop] = Reg;
102 RegMap[Reg] = StackTop++;
103 }
104
105 bool isAtTop(unsigned RegNo) const { return getSlot(RegNo) == StackTop-1; }
106 void moveToTop(unsigned RegNo, MachineBasicBlock::iterator &I) {
107 if (!isAtTop(RegNo)) {
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000108 unsigned STReg = getSTReg(RegNo);
109 unsigned RegOnTop = getStackEntry(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000110
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000111 // Swap the slots the regs are in
112 std::swap(RegMap[RegNo], RegMap[RegOnTop]);
Chris Lattnera960d952003-01-13 01:01:59 +0000113
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000114 // Swap stack slot contents
115 assert(RegMap[RegOnTop] < StackTop);
116 std::swap(Stack[RegMap[RegOnTop]], Stack[StackTop-1]);
Chris Lattnera960d952003-01-13 01:01:59 +0000117
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000118 // Emit an fxch to update the runtime processors version of the state
Dale Johannesene377d4d2007-07-04 21:07:47 +0000119 BuildMI(*MBB, I, TII->get(X86::XCH_F)).addReg(STReg);
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000120 NumFXCH++;
Chris Lattnera960d952003-01-13 01:01:59 +0000121 }
122 }
123
Chris Lattner0526f012004-04-01 04:06:09 +0000124 void duplicateToTop(unsigned RegNo, unsigned AsReg, MachineInstr *I) {
Chris Lattnera960d952003-01-13 01:01:59 +0000125 unsigned STReg = getSTReg(RegNo);
126 pushReg(AsReg); // New register on top of stack
127
Dale Johannesene377d4d2007-07-04 21:07:47 +0000128 BuildMI(*MBB, I, TII->get(X86::LD_Frr)).addReg(STReg);
Chris Lattnera960d952003-01-13 01:01:59 +0000129 }
130
131 // popStackAfter - Pop the current value off of the top of the FP stack
132 // after the specified instruction.
133 void popStackAfter(MachineBasicBlock::iterator &I);
134
Chris Lattner0526f012004-04-01 04:06:09 +0000135 // freeStackSlotAfter - Free the specified register from the register stack,
136 // so that it is no longer in a register. If the register is currently at
137 // the top of the stack, we just pop the current instruction, otherwise we
138 // store the current top-of-stack into the specified slot, then pop the top
139 // of stack.
140 void freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned Reg);
141
Chris Lattnera960d952003-01-13 01:01:59 +0000142 bool processBasicBlock(MachineFunction &MF, MachineBasicBlock &MBB);
143
144 void handleZeroArgFP(MachineBasicBlock::iterator &I);
145 void handleOneArgFP(MachineBasicBlock::iterator &I);
Chris Lattner4a06f352004-02-02 19:23:15 +0000146 void handleOneArgFPRW(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000147 void handleTwoArgFP(MachineBasicBlock::iterator &I);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000148 void handleCompareFP(MachineBasicBlock::iterator &I);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000149 void handleCondMovFP(MachineBasicBlock::iterator &I);
Chris Lattnera960d952003-01-13 01:01:59 +0000150 void handleSpecialFP(MachineBasicBlock::iterator &I);
151 };
Devang Patel19974732007-05-03 01:11:54 +0000152 char FPS::ID = 0;
Chris Lattnera960d952003-01-13 01:01:59 +0000153}
154
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000155FunctionPass *llvm::createX86FloatingPointStackifierPass() { return new FPS(); }
Chris Lattnera960d952003-01-13 01:01:59 +0000156
Chris Lattner3cc83842008-01-14 06:41:29 +0000157/// KillsRegister - Return true if the specified instruction kills (is the last
158/// use of) the specified register. Note that this routine does not check for
159/// kills of subregisters.
160static bool KillsRegister(MachineInstr *MI, unsigned Reg) {
161 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
162 MachineOperand &MO = MI->getOperand(i);
163 if (MO.isRegister() && MO.isKill() && MO.getReg() == Reg)
164 return true;
165 }
166 return false;
167}
168
169/// getFPReg - Return the X86::FPx register number for the specified operand.
170/// For example, this returns 3 for X86::FP3.
171static unsigned getFPReg(const MachineOperand &MO) {
172 assert(MO.isRegister() && "Expected an FP register!");
173 unsigned Reg = MO.getReg();
174 assert(Reg >= X86::FP0 && Reg <= X86::FP6 && "Expected FP register!");
175 return Reg - X86::FP0;
176}
177
178
Chris Lattnera960d952003-01-13 01:01:59 +0000179/// runOnMachineFunction - Loop over all of the basic blocks, transforming FP
180/// register references into FP stack references.
181///
182bool FPS::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner42e25b32005-01-23 23:13:59 +0000183 // We only need to run this pass if there are any FP registers used in this
184 // function. If it is all integer, there is nothing for us to do!
Chris Lattner42e25b32005-01-23 23:13:59 +0000185 bool FPIsUsed = false;
186
187 assert(X86::FP6 == X86::FP0+6 && "Register enums aren't sorted right!");
188 for (unsigned i = 0; i <= 6; ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +0000189 if (MF.getRegInfo().isPhysRegUsed(X86::FP0+i)) {
Chris Lattner42e25b32005-01-23 23:13:59 +0000190 FPIsUsed = true;
191 break;
192 }
193
194 // Early exit.
195 if (!FPIsUsed) return false;
196
Evan Cheng32644ac2006-12-01 10:11:51 +0000197 TII = MF.getTarget().getInstrInfo();
Chris Lattnera960d952003-01-13 01:01:59 +0000198 StackTop = 0;
199
Chris Lattner847df252004-01-30 22:25:18 +0000200 // Process the function in depth first order so that we process at least one
201 // of the predecessors for every reachable block in the function.
Chris Lattner22686842004-05-01 21:27:53 +0000202 std::set<MachineBasicBlock*> Processed;
203 MachineBasicBlock *Entry = MF.begin();
Chris Lattner847df252004-01-30 22:25:18 +0000204
205 bool Changed = false;
Chris Lattner22686842004-05-01 21:27:53 +0000206 for (df_ext_iterator<MachineBasicBlock*, std::set<MachineBasicBlock*> >
Chris Lattner847df252004-01-30 22:25:18 +0000207 I = df_ext_begin(Entry, Processed), E = df_ext_end(Entry, Processed);
208 I != E; ++I)
Chris Lattner22686842004-05-01 21:27:53 +0000209 Changed |= processBasicBlock(MF, **I);
Chris Lattner847df252004-01-30 22:25:18 +0000210
Chris Lattnera960d952003-01-13 01:01:59 +0000211 return Changed;
212}
213
214/// processBasicBlock - Loop over all of the instructions in the basic block,
215/// transforming FP instructions into their stack form.
216///
217bool FPS::processBasicBlock(MachineFunction &MF, MachineBasicBlock &BB) {
Chris Lattnera960d952003-01-13 01:01:59 +0000218 bool Changed = false;
219 MBB = &BB;
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000220
Chris Lattnera960d952003-01-13 01:01:59 +0000221 for (MachineBasicBlock::iterator I = BB.begin(); I != BB.end(); ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000222 MachineInstr *MI = I;
Chris Lattner749c6f62008-01-07 07:27:27 +0000223 unsigned Flags = MI->getDesc().TSFlags;
Chris Lattner847df252004-01-30 22:25:18 +0000224 if ((Flags & X86II::FPTypeMask) == X86II::NotFP)
225 continue; // Efficiently ignore non-fp insts!
Chris Lattnera960d952003-01-13 01:01:59 +0000226
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000227 MachineInstr *PrevMI = 0;
Alkis Evlogimenosf81af212004-02-14 01:18:34 +0000228 if (I != BB.begin())
229 PrevMI = prior(I);
Chris Lattnera960d952003-01-13 01:01:59 +0000230
231 ++NumFP; // Keep track of # of pseudo instrs
Chris Lattnerc5f8e4f2006-12-08 05:41:26 +0000232 DOUT << "\nFPInst:\t" << *MI;
Chris Lattnera960d952003-01-13 01:01:59 +0000233
234 // Get dead variables list now because the MI pointer may be deleted as part
235 // of processing!
Evan Chengddd2a452006-11-15 20:56:39 +0000236 SmallVector<unsigned, 8> DeadRegs;
237 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
238 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000239 if (MO.isRegister() && MO.isDead())
Evan Chengddd2a452006-11-15 20:56:39 +0000240 DeadRegs.push_back(MO.getReg());
241 }
Chris Lattnera960d952003-01-13 01:01:59 +0000242
243 switch (Flags & X86II::FPTypeMask) {
Chris Lattner4a06f352004-02-02 19:23:15 +0000244 case X86II::ZeroArgFP: handleZeroArgFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000245 case X86II::OneArgFP: handleOneArgFP(I); break; // fstp ST(0)
Chris Lattner4a06f352004-02-02 19:23:15 +0000246 case X86II::OneArgFPRW: handleOneArgFPRW(I); break; // ST(0) = fsqrt(ST(0))
Evan Cheng5cd3e9f2006-11-11 10:21:44 +0000247 case X86II::TwoArgFP: handleTwoArgFP(I); break;
Chris Lattnerab8decc2004-06-11 04:41:24 +0000248 case X86II::CompareFP: handleCompareFP(I); break;
Chris Lattnerc1bab322004-03-31 22:02:36 +0000249 case X86II::CondMovFP: handleCondMovFP(I); break;
Chris Lattner4a06f352004-02-02 19:23:15 +0000250 case X86II::SpecialFP: handleSpecialFP(I); break;
Chris Lattnera960d952003-01-13 01:01:59 +0000251 default: assert(0 && "Unknown FP Type!");
252 }
253
254 // Check to see if any of the values defined by this instruction are dead
255 // after definition. If so, pop them.
Evan Chengddd2a452006-11-15 20:56:39 +0000256 for (unsigned i = 0, e = DeadRegs.size(); i != e; ++i) {
257 unsigned Reg = DeadRegs[i];
Chris Lattnera960d952003-01-13 01:01:59 +0000258 if (Reg >= X86::FP0 && Reg <= X86::FP6) {
Bill Wendlingf5da1332006-12-07 22:21:48 +0000259 DOUT << "Register FP#" << Reg-X86::FP0 << " is dead!\n";
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000260 freeStackSlotAfter(I, Reg-X86::FP0);
Chris Lattnera960d952003-01-13 01:01:59 +0000261 }
262 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000263
Chris Lattnera960d952003-01-13 01:01:59 +0000264 // Print out all of the instructions expanded to if -debug
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000265 DEBUG(
266 MachineBasicBlock::iterator PrevI(PrevMI);
267 if (I == PrevI) {
Bill Wendlingf5da1332006-12-07 22:21:48 +0000268 cerr << "Just deleted pseudo instruction\n";
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000269 } else {
270 MachineBasicBlock::iterator Start = I;
271 // Rewind to first instruction newly inserted.
272 while (Start != BB.begin() && prior(Start) != PrevI) --Start;
Bill Wendlingf5da1332006-12-07 22:21:48 +0000273 cerr << "Inserted instructions:\n\t";
274 Start->print(*cerr.stream(), &MF.getTarget());
Duncan Sands49c23932007-09-11 12:30:25 +0000275 while (++Start != next(I)) {}
Alkis Evlogimenosb929bca2004-02-15 00:46:41 +0000276 }
277 dumpStack();
278 );
Chris Lattnera960d952003-01-13 01:01:59 +0000279
280 Changed = true;
281 }
282
283 assert(StackTop == 0 && "Stack not empty at end of basic block?");
284 return Changed;
285}
286
287//===----------------------------------------------------------------------===//
288// Efficient Lookup Table Support
289//===----------------------------------------------------------------------===//
290
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000291namespace {
292 struct TableEntry {
293 unsigned from;
294 unsigned to;
295 bool operator<(const TableEntry &TE) const { return from < TE.from; }
Jeff Cohen9471c8a2006-01-26 20:41:32 +0000296 friend bool operator<(const TableEntry &TE, unsigned V) {
297 return TE.from < V;
298 }
299 friend bool operator<(unsigned V, const TableEntry &TE) {
300 return V < TE.from;
301 }
Chris Lattnerf2e49d42003-12-20 09:58:55 +0000302 };
303}
Chris Lattnera960d952003-01-13 01:01:59 +0000304
305static bool TableIsSorted(const TableEntry *Table, unsigned NumEntries) {
306 for (unsigned i = 0; i != NumEntries-1; ++i)
307 if (!(Table[i] < Table[i+1])) return false;
308 return true;
309}
310
311static int Lookup(const TableEntry *Table, unsigned N, unsigned Opcode) {
312 const TableEntry *I = std::lower_bound(Table, Table+N, Opcode);
313 if (I != Table+N && I->from == Opcode)
314 return I->to;
315 return -1;
316}
317
Chris Lattnera960d952003-01-13 01:01:59 +0000318#ifdef NDEBUG
319#define ASSERT_SORTED(TABLE)
320#else
321#define ASSERT_SORTED(TABLE) \
322 { static bool TABLE##Checked = false; \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000323 if (!TABLE##Checked) { \
Owen Anderson718cb662007-09-07 04:06:50 +0000324 assert(TableIsSorted(TABLE, array_lengthof(TABLE)) && \
Chris Lattnera960d952003-01-13 01:01:59 +0000325 "All lookup tables must be sorted for efficient access!"); \
Jim Laskeyc06fe8a2006-07-19 19:33:08 +0000326 TABLE##Checked = true; \
327 } \
Chris Lattnera960d952003-01-13 01:01:59 +0000328 }
329#endif
330
Chris Lattner58fe4592005-12-21 07:47:04 +0000331//===----------------------------------------------------------------------===//
332// Register File -> Register Stack Mapping Methods
333//===----------------------------------------------------------------------===//
334
335// OpcodeTable - Sorted map of register instructions to their stack version.
336// The first element is an register file pseudo instruction, the second is the
337// concrete X86 instruction which uses the register stack.
338//
339static const TableEntry OpcodeTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000340 { X86::ABS_Fp32 , X86::ABS_F },
341 { X86::ABS_Fp64 , X86::ABS_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000342 { X86::ABS_Fp80 , X86::ABS_F },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000343 { X86::ADD_Fp32m , X86::ADD_F32m },
344 { X86::ADD_Fp64m , X86::ADD_F64m },
345 { X86::ADD_Fp64m32 , X86::ADD_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000346 { X86::ADD_Fp80m32 , X86::ADD_F32m },
347 { X86::ADD_Fp80m64 , X86::ADD_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000348 { X86::ADD_FpI16m32 , X86::ADD_FI16m },
349 { X86::ADD_FpI16m64 , X86::ADD_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000350 { X86::ADD_FpI16m80 , X86::ADD_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000351 { X86::ADD_FpI32m32 , X86::ADD_FI32m },
352 { X86::ADD_FpI32m64 , X86::ADD_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000353 { X86::ADD_FpI32m80 , X86::ADD_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000354 { X86::CHS_Fp32 , X86::CHS_F },
355 { X86::CHS_Fp64 , X86::CHS_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000356 { X86::CHS_Fp80 , X86::CHS_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000357 { X86::CMOVBE_Fp32 , X86::CMOVBE_F },
358 { X86::CMOVBE_Fp64 , X86::CMOVBE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000359 { X86::CMOVBE_Fp80 , X86::CMOVBE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000360 { X86::CMOVB_Fp32 , X86::CMOVB_F },
361 { X86::CMOVB_Fp64 , X86::CMOVB_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000362 { X86::CMOVB_Fp80 , X86::CMOVB_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000363 { X86::CMOVE_Fp32 , X86::CMOVE_F },
364 { X86::CMOVE_Fp64 , X86::CMOVE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000365 { X86::CMOVE_Fp80 , X86::CMOVE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000366 { X86::CMOVNBE_Fp32 , X86::CMOVNBE_F },
367 { X86::CMOVNBE_Fp64 , X86::CMOVNBE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000368 { X86::CMOVNBE_Fp80 , X86::CMOVNBE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000369 { X86::CMOVNB_Fp32 , X86::CMOVNB_F },
370 { X86::CMOVNB_Fp64 , X86::CMOVNB_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000371 { X86::CMOVNB_Fp80 , X86::CMOVNB_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000372 { X86::CMOVNE_Fp32 , X86::CMOVNE_F },
373 { X86::CMOVNE_Fp64 , X86::CMOVNE_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000374 { X86::CMOVNE_Fp80 , X86::CMOVNE_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000375 { X86::CMOVNP_Fp32 , X86::CMOVNP_F },
376 { X86::CMOVNP_Fp64 , X86::CMOVNP_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000377 { X86::CMOVNP_Fp80 , X86::CMOVNP_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000378 { X86::CMOVP_Fp32 , X86::CMOVP_F },
379 { X86::CMOVP_Fp64 , X86::CMOVP_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000380 { X86::CMOVP_Fp80 , X86::CMOVP_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000381 { X86::COS_Fp32 , X86::COS_F },
382 { X86::COS_Fp64 , X86::COS_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000383 { X86::COS_Fp80 , X86::COS_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000384 { X86::DIVR_Fp32m , X86::DIVR_F32m },
385 { X86::DIVR_Fp64m , X86::DIVR_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000386 { X86::DIVR_Fp64m32 , X86::DIVR_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000387 { X86::DIVR_Fp80m32 , X86::DIVR_F32m },
388 { X86::DIVR_Fp80m64 , X86::DIVR_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000389 { X86::DIVR_FpI16m32, X86::DIVR_FI16m},
390 { X86::DIVR_FpI16m64, X86::DIVR_FI16m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000391 { X86::DIVR_FpI16m80, X86::DIVR_FI16m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000392 { X86::DIVR_FpI32m32, X86::DIVR_FI32m},
393 { X86::DIVR_FpI32m64, X86::DIVR_FI32m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000394 { X86::DIVR_FpI32m80, X86::DIVR_FI32m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000395 { X86::DIV_Fp32m , X86::DIV_F32m },
396 { X86::DIV_Fp64m , X86::DIV_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000397 { X86::DIV_Fp64m32 , X86::DIV_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000398 { X86::DIV_Fp80m32 , X86::DIV_F32m },
399 { X86::DIV_Fp80m64 , X86::DIV_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000400 { X86::DIV_FpI16m32 , X86::DIV_FI16m },
401 { X86::DIV_FpI16m64 , X86::DIV_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000402 { X86::DIV_FpI16m80 , X86::DIV_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000403 { X86::DIV_FpI32m32 , X86::DIV_FI32m },
404 { X86::DIV_FpI32m64 , X86::DIV_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000405 { X86::DIV_FpI32m80 , X86::DIV_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000406 { X86::ILD_Fp16m32 , X86::ILD_F16m },
407 { X86::ILD_Fp16m64 , X86::ILD_F16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000408 { X86::ILD_Fp16m80 , X86::ILD_F16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000409 { X86::ILD_Fp32m32 , X86::ILD_F32m },
410 { X86::ILD_Fp32m64 , X86::ILD_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000411 { X86::ILD_Fp32m80 , X86::ILD_F32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000412 { X86::ILD_Fp64m32 , X86::ILD_F64m },
413 { X86::ILD_Fp64m64 , X86::ILD_F64m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000414 { X86::ILD_Fp64m80 , X86::ILD_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000415 { X86::ISTT_Fp16m32 , X86::ISTT_FP16m},
416 { X86::ISTT_Fp16m64 , X86::ISTT_FP16m},
Dale Johannesena996d522007-08-07 01:17:37 +0000417 { X86::ISTT_Fp16m80 , X86::ISTT_FP16m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000418 { X86::ISTT_Fp32m32 , X86::ISTT_FP32m},
419 { X86::ISTT_Fp32m64 , X86::ISTT_FP32m},
Dale Johannesena996d522007-08-07 01:17:37 +0000420 { X86::ISTT_Fp32m80 , X86::ISTT_FP32m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000421 { X86::ISTT_Fp64m32 , X86::ISTT_FP64m},
422 { X86::ISTT_Fp64m64 , X86::ISTT_FP64m},
Dale Johannesena996d522007-08-07 01:17:37 +0000423 { X86::ISTT_Fp64m80 , X86::ISTT_FP64m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000424 { X86::IST_Fp16m32 , X86::IST_F16m },
425 { X86::IST_Fp16m64 , X86::IST_F16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000426 { X86::IST_Fp16m80 , X86::IST_F16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000427 { X86::IST_Fp32m32 , X86::IST_F32m },
428 { X86::IST_Fp32m64 , X86::IST_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000429 { X86::IST_Fp32m80 , X86::IST_F32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000430 { X86::IST_Fp64m32 , X86::IST_FP64m },
431 { X86::IST_Fp64m64 , X86::IST_FP64m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000432 { X86::IST_Fp64m80 , X86::IST_FP64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000433 { X86::LD_Fp032 , X86::LD_F0 },
434 { X86::LD_Fp064 , X86::LD_F0 },
Dale Johannesen59a58732007-08-05 18:49:15 +0000435 { X86::LD_Fp080 , X86::LD_F0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000436 { X86::LD_Fp132 , X86::LD_F1 },
437 { X86::LD_Fp164 , X86::LD_F1 },
Dale Johannesen59a58732007-08-05 18:49:15 +0000438 { X86::LD_Fp180 , X86::LD_F1 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000439 { X86::LD_Fp32m , X86::LD_F32m },
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000440 { X86::LD_Fp32m64 , X86::LD_F32m },
441 { X86::LD_Fp32m80 , X86::LD_F32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000442 { X86::LD_Fp64m , X86::LD_F64m },
Dale Johannesencdbe4d32007-08-07 20:29:26 +0000443 { X86::LD_Fp64m80 , X86::LD_F64m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000444 { X86::LD_Fp80m , X86::LD_F80m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000445 { X86::MUL_Fp32m , X86::MUL_F32m },
446 { X86::MUL_Fp64m , X86::MUL_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000447 { X86::MUL_Fp64m32 , X86::MUL_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000448 { X86::MUL_Fp80m32 , X86::MUL_F32m },
449 { X86::MUL_Fp80m64 , X86::MUL_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000450 { X86::MUL_FpI16m32 , X86::MUL_FI16m },
451 { X86::MUL_FpI16m64 , X86::MUL_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000452 { X86::MUL_FpI16m80 , X86::MUL_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000453 { X86::MUL_FpI32m32 , X86::MUL_FI32m },
454 { X86::MUL_FpI32m64 , X86::MUL_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000455 { X86::MUL_FpI32m80 , X86::MUL_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000456 { X86::SIN_Fp32 , X86::SIN_F },
457 { X86::SIN_Fp64 , X86::SIN_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000458 { X86::SIN_Fp80 , X86::SIN_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000459 { X86::SQRT_Fp32 , X86::SQRT_F },
460 { X86::SQRT_Fp64 , X86::SQRT_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000461 { X86::SQRT_Fp80 , X86::SQRT_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000462 { X86::ST_Fp32m , X86::ST_F32m },
463 { X86::ST_Fp64m , X86::ST_F64m },
464 { X86::ST_Fp64m32 , X86::ST_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000465 { X86::ST_Fp80m32 , X86::ST_F32m },
466 { X86::ST_Fp80m64 , X86::ST_F64m },
467 { X86::ST_FpP80m , X86::ST_FP80m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000468 { X86::SUBR_Fp32m , X86::SUBR_F32m },
469 { X86::SUBR_Fp64m , X86::SUBR_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000470 { X86::SUBR_Fp64m32 , X86::SUBR_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000471 { X86::SUBR_Fp80m32 , X86::SUBR_F32m },
472 { X86::SUBR_Fp80m64 , X86::SUBR_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000473 { X86::SUBR_FpI16m32, X86::SUBR_FI16m},
474 { X86::SUBR_FpI16m64, X86::SUBR_FI16m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000475 { X86::SUBR_FpI16m80, X86::SUBR_FI16m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000476 { X86::SUBR_FpI32m32, X86::SUBR_FI32m},
477 { X86::SUBR_FpI32m64, X86::SUBR_FI32m},
Dale Johannesen59a58732007-08-05 18:49:15 +0000478 { X86::SUBR_FpI32m80, X86::SUBR_FI32m},
Dale Johannesene377d4d2007-07-04 21:07:47 +0000479 { X86::SUB_Fp32m , X86::SUB_F32m },
480 { X86::SUB_Fp64m , X86::SUB_F64m },
Dale Johannesenafdc7fd2007-07-10 21:53:30 +0000481 { X86::SUB_Fp64m32 , X86::SUB_F32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000482 { X86::SUB_Fp80m32 , X86::SUB_F32m },
483 { X86::SUB_Fp80m64 , X86::SUB_F64m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000484 { X86::SUB_FpI16m32 , X86::SUB_FI16m },
485 { X86::SUB_FpI16m64 , X86::SUB_FI16m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000486 { X86::SUB_FpI16m80 , X86::SUB_FI16m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000487 { X86::SUB_FpI32m32 , X86::SUB_FI32m },
488 { X86::SUB_FpI32m64 , X86::SUB_FI32m },
Dale Johannesen59a58732007-08-05 18:49:15 +0000489 { X86::SUB_FpI32m80 , X86::SUB_FI32m },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000490 { X86::TST_Fp32 , X86::TST_F },
491 { X86::TST_Fp64 , X86::TST_F },
Dale Johannesen59a58732007-08-05 18:49:15 +0000492 { X86::TST_Fp80 , X86::TST_F },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000493 { X86::UCOM_FpIr32 , X86::UCOM_FIr },
494 { X86::UCOM_FpIr64 , X86::UCOM_FIr },
Dale Johannesen59a58732007-08-05 18:49:15 +0000495 { X86::UCOM_FpIr80 , X86::UCOM_FIr },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000496 { X86::UCOM_Fpr32 , X86::UCOM_Fr },
497 { X86::UCOM_Fpr64 , X86::UCOM_Fr },
Dale Johannesen59a58732007-08-05 18:49:15 +0000498 { X86::UCOM_Fpr80 , X86::UCOM_Fr },
Chris Lattner58fe4592005-12-21 07:47:04 +0000499};
500
501static unsigned getConcreteOpcode(unsigned Opcode) {
502 ASSERT_SORTED(OpcodeTable);
Owen Anderson718cb662007-09-07 04:06:50 +0000503 int Opc = Lookup(OpcodeTable, array_lengthof(OpcodeTable), Opcode);
Chris Lattner58fe4592005-12-21 07:47:04 +0000504 assert(Opc != -1 && "FP Stack instruction not in OpcodeTable!");
505 return Opc;
506}
Chris Lattnera960d952003-01-13 01:01:59 +0000507
508//===----------------------------------------------------------------------===//
509// Helper Methods
510//===----------------------------------------------------------------------===//
511
512// PopTable - Sorted map of instructions to their popping version. The first
513// element is an instruction, the second is the version which pops.
514//
515static const TableEntry PopTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000516 { X86::ADD_FrST0 , X86::ADD_FPrST0 },
Chris Lattner113455b2003-08-03 21:56:36 +0000517
Dale Johannesene377d4d2007-07-04 21:07:47 +0000518 { X86::DIVR_FrST0, X86::DIVR_FPrST0 },
519 { X86::DIV_FrST0 , X86::DIV_FPrST0 },
Chris Lattner113455b2003-08-03 21:56:36 +0000520
Dale Johannesene377d4d2007-07-04 21:07:47 +0000521 { X86::IST_F16m , X86::IST_FP16m },
522 { X86::IST_F32m , X86::IST_FP32m },
Chris Lattnera960d952003-01-13 01:01:59 +0000523
Dale Johannesene377d4d2007-07-04 21:07:47 +0000524 { X86::MUL_FrST0 , X86::MUL_FPrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000525
Dale Johannesene377d4d2007-07-04 21:07:47 +0000526 { X86::ST_F32m , X86::ST_FP32m },
527 { X86::ST_F64m , X86::ST_FP64m },
528 { X86::ST_Frr , X86::ST_FPrr },
Chris Lattner113455b2003-08-03 21:56:36 +0000529
Dale Johannesene377d4d2007-07-04 21:07:47 +0000530 { X86::SUBR_FrST0, X86::SUBR_FPrST0 },
531 { X86::SUB_FrST0 , X86::SUB_FPrST0 },
Chris Lattner113455b2003-08-03 21:56:36 +0000532
Dale Johannesene377d4d2007-07-04 21:07:47 +0000533 { X86::UCOM_FIr , X86::UCOM_FIPr },
Chris Lattnerc040bca2004-04-12 01:39:15 +0000534
Dale Johannesene377d4d2007-07-04 21:07:47 +0000535 { X86::UCOM_FPr , X86::UCOM_FPPr },
536 { X86::UCOM_Fr , X86::UCOM_FPr },
Chris Lattnera960d952003-01-13 01:01:59 +0000537};
538
539/// popStackAfter - Pop the current value off of the top of the FP stack after
540/// the specified instruction. This attempts to be sneaky and combine the pop
541/// into the instruction itself if possible. The iterator is left pointing to
542/// the last instruction, be it a new pop instruction inserted, or the old
543/// instruction if it was modified in place.
544///
545void FPS::popStackAfter(MachineBasicBlock::iterator &I) {
546 ASSERT_SORTED(PopTable);
547 assert(StackTop > 0 && "Cannot pop empty stack!");
548 RegMap[Stack[--StackTop]] = ~0; // Update state
549
550 // Check to see if there is a popping version of this instruction...
Owen Anderson718cb662007-09-07 04:06:50 +0000551 int Opcode = Lookup(PopTable, array_lengthof(PopTable), I->getOpcode());
Chris Lattnera960d952003-01-13 01:01:59 +0000552 if (Opcode != -1) {
Chris Lattner5080f4d2008-01-11 18:10:50 +0000553 I->setDesc(TII->get(Opcode));
Dale Johannesene377d4d2007-07-04 21:07:47 +0000554 if (Opcode == X86::UCOM_FPPr)
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000555 I->RemoveOperand(0);
Chris Lattnera960d952003-01-13 01:01:59 +0000556 } else { // Insert an explicit pop
Dale Johannesene377d4d2007-07-04 21:07:47 +0000557 I = BuildMI(*MBB, ++I, TII->get(X86::ST_FPrr)).addReg(X86::ST0);
Chris Lattnera960d952003-01-13 01:01:59 +0000558 }
559}
560
Chris Lattner0526f012004-04-01 04:06:09 +0000561/// freeStackSlotAfter - Free the specified register from the register stack, so
562/// that it is no longer in a register. If the register is currently at the top
563/// of the stack, we just pop the current instruction, otherwise we store the
564/// current top-of-stack into the specified slot, then pop the top of stack.
565void FPS::freeStackSlotAfter(MachineBasicBlock::iterator &I, unsigned FPRegNo) {
566 if (getStackEntry(0) == FPRegNo) { // already at the top of stack? easy.
567 popStackAfter(I);
568 return;
569 }
570
571 // Otherwise, store the top of stack into the dead slot, killing the operand
572 // without having to add in an explicit xchg then pop.
573 //
574 unsigned STReg = getSTReg(FPRegNo);
575 unsigned OldSlot = getSlot(FPRegNo);
576 unsigned TopReg = Stack[StackTop-1];
577 Stack[OldSlot] = TopReg;
578 RegMap[TopReg] = OldSlot;
579 RegMap[FPRegNo] = ~0;
580 Stack[--StackTop] = ~0;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000581 I = BuildMI(*MBB, ++I, TII->get(X86::ST_FPrr)).addReg(STReg);
Chris Lattner0526f012004-04-01 04:06:09 +0000582}
583
584
Chris Lattnera960d952003-01-13 01:01:59 +0000585//===----------------------------------------------------------------------===//
586// Instruction transformation implementation
587//===----------------------------------------------------------------------===//
588
589/// handleZeroArgFP - ST(0) = fld0 ST(0) = flds <mem>
Chris Lattner4a06f352004-02-02 19:23:15 +0000590///
Chris Lattnera960d952003-01-13 01:01:59 +0000591void FPS::handleZeroArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000592 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000593 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000594
Chris Lattner58fe4592005-12-21 07:47:04 +0000595 // Change from the pseudo instruction to the concrete instruction.
596 MI->RemoveOperand(0); // Remove the explicit ST(0) operand
Chris Lattner5080f4d2008-01-11 18:10:50 +0000597 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner58fe4592005-12-21 07:47:04 +0000598
599 // Result gets pushed on the stack.
Chris Lattnera960d952003-01-13 01:01:59 +0000600 pushReg(DestReg);
601}
602
Chris Lattner4a06f352004-02-02 19:23:15 +0000603/// handleOneArgFP - fst <mem>, ST(0)
604///
Chris Lattnera960d952003-01-13 01:01:59 +0000605void FPS::handleOneArgFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000606 MachineInstr *MI = I;
Chris Lattner749c6f62008-01-07 07:27:27 +0000607 unsigned NumOps = MI->getDesc().getNumOperands();
Evan Cheng171d09e2006-11-10 01:28:43 +0000608 assert((NumOps == 5 || NumOps == 1) &&
Chris Lattnerb97046a2004-02-03 07:27:34 +0000609 "Can only handle fst* & ftst instructions!");
Chris Lattnera960d952003-01-13 01:01:59 +0000610
Chris Lattner4a06f352004-02-02 19:23:15 +0000611 // Is this the last use of the source register?
Evan Cheng171d09e2006-11-10 01:28:43 +0000612 unsigned Reg = getFPReg(MI->getOperand(NumOps-1));
Chris Lattner3cc83842008-01-14 06:41:29 +0000613 bool KillsSrc = KillsRegister(MI, X86::FP0+Reg);
Chris Lattnera960d952003-01-13 01:01:59 +0000614
Evan Cheng2b152712006-02-18 02:36:28 +0000615 // FISTP64m is strange because there isn't a non-popping versions.
Chris Lattnera960d952003-01-13 01:01:59 +0000616 // If we have one _and_ we don't want to pop the operand, duplicate the value
617 // on the stack instead of moving it. This ensure that popping the value is
618 // always ok.
Dale Johannesenca8035e2007-09-17 20:15:38 +0000619 // Ditto FISTTP16m, FISTTP32m, FISTTP64m, ST_FpP80m.
Chris Lattnera960d952003-01-13 01:01:59 +0000620 //
Evan Cheng2b152712006-02-18 02:36:28 +0000621 if (!KillsSrc &&
Dale Johannesene377d4d2007-07-04 21:07:47 +0000622 (MI->getOpcode() == X86::IST_Fp64m32 ||
623 MI->getOpcode() == X86::ISTT_Fp16m32 ||
624 MI->getOpcode() == X86::ISTT_Fp32m32 ||
625 MI->getOpcode() == X86::ISTT_Fp64m32 ||
626 MI->getOpcode() == X86::IST_Fp64m64 ||
627 MI->getOpcode() == X86::ISTT_Fp16m64 ||
628 MI->getOpcode() == X86::ISTT_Fp32m64 ||
Dale Johannesen59a58732007-08-05 18:49:15 +0000629 MI->getOpcode() == X86::ISTT_Fp64m64 ||
Dale Johannesen41de4362007-09-20 01:27:54 +0000630 MI->getOpcode() == X86::IST_Fp64m80 ||
Dale Johannesena996d522007-08-07 01:17:37 +0000631 MI->getOpcode() == X86::ISTT_Fp16m80 ||
632 MI->getOpcode() == X86::ISTT_Fp32m80 ||
633 MI->getOpcode() == X86::ISTT_Fp64m80 ||
Dale Johannesen59a58732007-08-05 18:49:15 +0000634 MI->getOpcode() == X86::ST_FpP80m)) {
Chris Lattnera960d952003-01-13 01:01:59 +0000635 duplicateToTop(Reg, 7 /*temp register*/, I);
636 } else {
637 moveToTop(Reg, I); // Move to the top of the stack...
638 }
Chris Lattner58fe4592005-12-21 07:47:04 +0000639
640 // Convert from the pseudo instruction to the concrete instruction.
Evan Cheng171d09e2006-11-10 01:28:43 +0000641 MI->RemoveOperand(NumOps-1); // Remove explicit ST(0) operand
Chris Lattner5080f4d2008-01-11 18:10:50 +0000642 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000643
Dale Johannesene377d4d2007-07-04 21:07:47 +0000644 if (MI->getOpcode() == X86::IST_FP64m ||
645 MI->getOpcode() == X86::ISTT_FP16m ||
646 MI->getOpcode() == X86::ISTT_FP32m ||
Dale Johannesen88835732007-08-06 19:50:32 +0000647 MI->getOpcode() == X86::ISTT_FP64m ||
648 MI->getOpcode() == X86::ST_FP80m) {
Chris Lattnera960d952003-01-13 01:01:59 +0000649 assert(StackTop > 0 && "Stack empty??");
650 --StackTop;
651 } else if (KillsSrc) { // Last use of operand?
652 popStackAfter(I);
653 }
654}
655
Chris Lattner4a06f352004-02-02 19:23:15 +0000656
Chris Lattner4cf15e72004-04-11 20:21:06 +0000657/// handleOneArgFPRW: Handle instructions that read from the top of stack and
658/// replace the value with a newly computed value. These instructions may have
659/// non-fp operands after their FP operands.
660///
661/// Examples:
662/// R1 = fchs R2
663/// R1 = fadd R2, [mem]
Chris Lattner4a06f352004-02-02 19:23:15 +0000664///
665void FPS::handleOneArgFPRW(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000666 MachineInstr *MI = I;
Chris Lattner749c6f62008-01-07 07:27:27 +0000667 unsigned NumOps = MI->getDesc().getNumOperands();
Evan Cheng171d09e2006-11-10 01:28:43 +0000668 assert(NumOps >= 2 && "FPRW instructions must have 2 ops!!");
Chris Lattner4a06f352004-02-02 19:23:15 +0000669
670 // Is this the last use of the source register?
671 unsigned Reg = getFPReg(MI->getOperand(1));
Chris Lattner3cc83842008-01-14 06:41:29 +0000672 bool KillsSrc = KillsRegister(MI, X86::FP0+Reg);
Chris Lattner4a06f352004-02-02 19:23:15 +0000673
674 if (KillsSrc) {
675 // If this is the last use of the source register, just make sure it's on
676 // the top of the stack.
677 moveToTop(Reg, I);
678 assert(StackTop > 0 && "Stack cannot be empty!");
679 --StackTop;
680 pushReg(getFPReg(MI->getOperand(0)));
681 } else {
682 // If this is not the last use of the source register, _copy_ it to the top
683 // of the stack.
684 duplicateToTop(Reg, getFPReg(MI->getOperand(0)), I);
685 }
686
Chris Lattner58fe4592005-12-21 07:47:04 +0000687 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner4a06f352004-02-02 19:23:15 +0000688 MI->RemoveOperand(1); // Drop the source operand.
689 MI->RemoveOperand(0); // Drop the destination operand.
Chris Lattner5080f4d2008-01-11 18:10:50 +0000690 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner4a06f352004-02-02 19:23:15 +0000691}
692
693
Chris Lattnera960d952003-01-13 01:01:59 +0000694//===----------------------------------------------------------------------===//
695// Define tables of various ways to map pseudo instructions
696//
697
698// ForwardST0Table - Map: A = B op C into: ST(0) = ST(0) op ST(i)
699static const TableEntry ForwardST0Table[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000700 { X86::ADD_Fp32 , X86::ADD_FST0r },
701 { X86::ADD_Fp64 , X86::ADD_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +0000702 { X86::ADD_Fp80 , X86::ADD_FST0r },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000703 { X86::DIV_Fp32 , X86::DIV_FST0r },
704 { X86::DIV_Fp64 , X86::DIV_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +0000705 { X86::DIV_Fp80 , X86::DIV_FST0r },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000706 { X86::MUL_Fp32 , X86::MUL_FST0r },
707 { X86::MUL_Fp64 , X86::MUL_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +0000708 { X86::MUL_Fp80 , X86::MUL_FST0r },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000709 { X86::SUB_Fp32 , X86::SUB_FST0r },
710 { X86::SUB_Fp64 , X86::SUB_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +0000711 { X86::SUB_Fp80 , X86::SUB_FST0r },
Chris Lattnera960d952003-01-13 01:01:59 +0000712};
713
714// ReverseST0Table - Map: A = B op C into: ST(0) = ST(i) op ST(0)
715static const TableEntry ReverseST0Table[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000716 { X86::ADD_Fp32 , X86::ADD_FST0r }, // commutative
717 { X86::ADD_Fp64 , X86::ADD_FST0r }, // commutative
Dale Johannesen6a308112007-08-06 21:31:06 +0000718 { X86::ADD_Fp80 , X86::ADD_FST0r }, // commutative
Dale Johannesene377d4d2007-07-04 21:07:47 +0000719 { X86::DIV_Fp32 , X86::DIVR_FST0r },
720 { X86::DIV_Fp64 , X86::DIVR_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +0000721 { X86::DIV_Fp80 , X86::DIVR_FST0r },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000722 { X86::MUL_Fp32 , X86::MUL_FST0r }, // commutative
723 { X86::MUL_Fp64 , X86::MUL_FST0r }, // commutative
Dale Johannesen6a308112007-08-06 21:31:06 +0000724 { X86::MUL_Fp80 , X86::MUL_FST0r }, // commutative
Dale Johannesene377d4d2007-07-04 21:07:47 +0000725 { X86::SUB_Fp32 , X86::SUBR_FST0r },
726 { X86::SUB_Fp64 , X86::SUBR_FST0r },
Dale Johannesen6a308112007-08-06 21:31:06 +0000727 { X86::SUB_Fp80 , X86::SUBR_FST0r },
Chris Lattnera960d952003-01-13 01:01:59 +0000728};
729
730// ForwardSTiTable - Map: A = B op C into: ST(i) = ST(0) op ST(i)
731static const TableEntry ForwardSTiTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000732 { X86::ADD_Fp32 , X86::ADD_FrST0 }, // commutative
733 { X86::ADD_Fp64 , X86::ADD_FrST0 }, // commutative
Dale Johannesen6a308112007-08-06 21:31:06 +0000734 { X86::ADD_Fp80 , X86::ADD_FrST0 }, // commutative
Dale Johannesene377d4d2007-07-04 21:07:47 +0000735 { X86::DIV_Fp32 , X86::DIVR_FrST0 },
736 { X86::DIV_Fp64 , X86::DIVR_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +0000737 { X86::DIV_Fp80 , X86::DIVR_FrST0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000738 { X86::MUL_Fp32 , X86::MUL_FrST0 }, // commutative
739 { X86::MUL_Fp64 , X86::MUL_FrST0 }, // commutative
Dale Johannesen6a308112007-08-06 21:31:06 +0000740 { X86::MUL_Fp80 , X86::MUL_FrST0 }, // commutative
Dale Johannesene377d4d2007-07-04 21:07:47 +0000741 { X86::SUB_Fp32 , X86::SUBR_FrST0 },
742 { X86::SUB_Fp64 , X86::SUBR_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +0000743 { X86::SUB_Fp80 , X86::SUBR_FrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000744};
745
746// ReverseSTiTable - Map: A = B op C into: ST(i) = ST(i) op ST(0)
747static const TableEntry ReverseSTiTable[] = {
Dale Johannesene377d4d2007-07-04 21:07:47 +0000748 { X86::ADD_Fp32 , X86::ADD_FrST0 },
749 { X86::ADD_Fp64 , X86::ADD_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +0000750 { X86::ADD_Fp80 , X86::ADD_FrST0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000751 { X86::DIV_Fp32 , X86::DIV_FrST0 },
752 { X86::DIV_Fp64 , X86::DIV_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +0000753 { X86::DIV_Fp80 , X86::DIV_FrST0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000754 { X86::MUL_Fp32 , X86::MUL_FrST0 },
755 { X86::MUL_Fp64 , X86::MUL_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +0000756 { X86::MUL_Fp80 , X86::MUL_FrST0 },
Dale Johannesene377d4d2007-07-04 21:07:47 +0000757 { X86::SUB_Fp32 , X86::SUB_FrST0 },
758 { X86::SUB_Fp64 , X86::SUB_FrST0 },
Dale Johannesen6a308112007-08-06 21:31:06 +0000759 { X86::SUB_Fp80 , X86::SUB_FrST0 },
Chris Lattnera960d952003-01-13 01:01:59 +0000760};
761
762
763/// handleTwoArgFP - Handle instructions like FADD and friends which are virtual
764/// instructions which need to be simplified and possibly transformed.
765///
766/// Result: ST(0) = fsub ST(0), ST(i)
767/// ST(i) = fsub ST(0), ST(i)
768/// ST(0) = fsubr ST(0), ST(i)
769/// ST(i) = fsubr ST(0), ST(i)
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000770///
Chris Lattnera960d952003-01-13 01:01:59 +0000771void FPS::handleTwoArgFP(MachineBasicBlock::iterator &I) {
772 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
773 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000774 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000775
Chris Lattner749c6f62008-01-07 07:27:27 +0000776 unsigned NumOperands = MI->getDesc().getNumOperands();
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000777 assert(NumOperands == 3 && "Illegal TwoArgFP instruction!");
Chris Lattnera960d952003-01-13 01:01:59 +0000778 unsigned Dest = getFPReg(MI->getOperand(0));
779 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
780 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Chris Lattner3cc83842008-01-14 06:41:29 +0000781 bool KillsOp0 = KillsRegister(MI, X86::FP0+Op0);
782 bool KillsOp1 = KillsRegister(MI, X86::FP0+Op1);
Chris Lattnera960d952003-01-13 01:01:59 +0000783
Chris Lattnera960d952003-01-13 01:01:59 +0000784 unsigned TOS = getStackEntry(0);
785
786 // One of our operands must be on the top of the stack. If neither is yet, we
787 // need to move one.
788 if (Op0 != TOS && Op1 != TOS) { // No operand at TOS?
789 // We can choose to move either operand to the top of the stack. If one of
790 // the operands is killed by this instruction, we want that one so that we
791 // can update right on top of the old version.
792 if (KillsOp0) {
793 moveToTop(Op0, I); // Move dead operand to TOS.
794 TOS = Op0;
795 } else if (KillsOp1) {
796 moveToTop(Op1, I);
797 TOS = Op1;
798 } else {
799 // All of the operands are live after this instruction executes, so we
800 // cannot update on top of any operand. Because of this, we must
801 // duplicate one of the stack elements to the top. It doesn't matter
802 // which one we pick.
803 //
804 duplicateToTop(Op0, Dest, I);
805 Op0 = TOS = Dest;
806 KillsOp0 = true;
807 }
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000808 } else if (!KillsOp0 && !KillsOp1) {
Chris Lattnera960d952003-01-13 01:01:59 +0000809 // If we DO have one of our operands at the top of the stack, but we don't
810 // have a dead operand, we must duplicate one of the operands to a new slot
811 // on the stack.
812 duplicateToTop(Op0, Dest, I);
813 Op0 = TOS = Dest;
814 KillsOp0 = true;
815 }
816
817 // Now we know that one of our operands is on the top of the stack, and at
818 // least one of our operands is killed by this instruction.
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000819 assert((TOS == Op0 || TOS == Op1) && (KillsOp0 || KillsOp1) &&
820 "Stack conditions not set up right!");
Chris Lattnera960d952003-01-13 01:01:59 +0000821
822 // We decide which form to use based on what is on the top of the stack, and
823 // which operand is killed by this instruction.
824 const TableEntry *InstTable;
825 bool isForward = TOS == Op0;
826 bool updateST0 = (TOS == Op0 && !KillsOp1) || (TOS == Op1 && !KillsOp0);
827 if (updateST0) {
828 if (isForward)
829 InstTable = ForwardST0Table;
830 else
831 InstTable = ReverseST0Table;
832 } else {
833 if (isForward)
834 InstTable = ForwardSTiTable;
835 else
836 InstTable = ReverseSTiTable;
837 }
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000838
Owen Anderson718cb662007-09-07 04:06:50 +0000839 int Opcode = Lookup(InstTable, array_lengthof(ForwardST0Table),
840 MI->getOpcode());
Chris Lattnera960d952003-01-13 01:01:59 +0000841 assert(Opcode != -1 && "Unknown TwoArgFP pseudo instruction!");
842
843 // NotTOS - The register which is not on the top of stack...
844 unsigned NotTOS = (TOS == Op0) ? Op1 : Op0;
845
846 // Replace the old instruction with a new instruction
Chris Lattnerc1bab322004-03-31 22:02:36 +0000847 MBB->remove(I++);
Evan Cheng12a44782006-11-30 07:12:03 +0000848 I = BuildMI(*MBB, I, TII->get(Opcode)).addReg(getSTReg(NotTOS));
Chris Lattnera960d952003-01-13 01:01:59 +0000849
850 // If both operands are killed, pop one off of the stack in addition to
851 // overwriting the other one.
852 if (KillsOp0 && KillsOp1 && Op0 != Op1) {
853 assert(!updateST0 && "Should have updated other operand!");
854 popStackAfter(I); // Pop the top of stack
855 }
856
Chris Lattnera960d952003-01-13 01:01:59 +0000857 // Update stack information so that we know the destination register is now on
858 // the stack.
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000859 unsigned UpdatedSlot = getSlot(updateST0 ? TOS : NotTOS);
860 assert(UpdatedSlot < StackTop && Dest < 7);
861 Stack[UpdatedSlot] = Dest;
862 RegMap[Dest] = UpdatedSlot;
863 delete MI; // Remove the old instruction
864}
865
Chris Lattner0ca2c8e2004-06-11 04:49:02 +0000866/// handleCompareFP - Handle FUCOM and FUCOMI instructions, which have two FP
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000867/// register arguments and no explicit destinations.
Misha Brukman0e0a7a452005-04-21 23:38:14 +0000868///
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000869void FPS::handleCompareFP(MachineBasicBlock::iterator &I) {
870 ASSERT_SORTED(ForwardST0Table); ASSERT_SORTED(ReverseST0Table);
871 ASSERT_SORTED(ForwardSTiTable); ASSERT_SORTED(ReverseSTiTable);
872 MachineInstr *MI = I;
873
Chris Lattner749c6f62008-01-07 07:27:27 +0000874 unsigned NumOperands = MI->getDesc().getNumOperands();
Chris Lattner0ca2c8e2004-06-11 04:49:02 +0000875 assert(NumOperands == 2 && "Illegal FUCOM* instruction!");
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000876 unsigned Op0 = getFPReg(MI->getOperand(NumOperands-2));
877 unsigned Op1 = getFPReg(MI->getOperand(NumOperands-1));
Chris Lattner3cc83842008-01-14 06:41:29 +0000878 bool KillsOp0 = KillsRegister(MI, X86::FP0+Op0);
879 bool KillsOp1 = KillsRegister(MI, X86::FP0+Op1);
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000880
881 // Make sure the first operand is on the top of stack, the other one can be
882 // anywhere.
883 moveToTop(Op0, I);
884
Chris Lattner58fe4592005-12-21 07:47:04 +0000885 // Change from the pseudo instruction to the concrete instruction.
Chris Lattner57790422004-06-11 05:22:44 +0000886 MI->getOperand(0).setReg(getSTReg(Op1));
887 MI->RemoveOperand(1);
Chris Lattner5080f4d2008-01-11 18:10:50 +0000888 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner57790422004-06-11 05:22:44 +0000889
Chris Lattnerd62d5d72004-06-11 04:25:06 +0000890 // If any of the operands are killed by this instruction, free them.
891 if (KillsOp0) freeStackSlotAfter(I, Op0);
892 if (KillsOp1 && Op0 != Op1) freeStackSlotAfter(I, Op1);
Chris Lattnera960d952003-01-13 01:01:59 +0000893}
894
Chris Lattnerc1bab322004-03-31 22:02:36 +0000895/// handleCondMovFP - Handle two address conditional move instructions. These
896/// instructions move a st(i) register to st(0) iff a condition is true. These
897/// instructions require that the first operand is at the top of the stack, but
898/// otherwise don't modify the stack at all.
899void FPS::handleCondMovFP(MachineBasicBlock::iterator &I) {
900 MachineInstr *MI = I;
901
902 unsigned Op0 = getFPReg(MI->getOperand(0));
Chris Lattner6cdb1ea2006-09-05 20:27:32 +0000903 unsigned Op1 = getFPReg(MI->getOperand(2));
Chris Lattner3cc83842008-01-14 06:41:29 +0000904 bool KillsOp1 = KillsRegister(MI, X86::FP0+Op1);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000905
906 // The first operand *must* be on the top of the stack.
907 moveToTop(Op0, I);
908
909 // Change the second operand to the stack register that the operand is in.
Chris Lattner58fe4592005-12-21 07:47:04 +0000910 // Change from the pseudo instruction to the concrete instruction.
Chris Lattnerc1bab322004-03-31 22:02:36 +0000911 MI->RemoveOperand(0);
Chris Lattner6cdb1ea2006-09-05 20:27:32 +0000912 MI->RemoveOperand(1);
Chris Lattnerc1bab322004-03-31 22:02:36 +0000913 MI->getOperand(0).setReg(getSTReg(Op1));
Chris Lattner5080f4d2008-01-11 18:10:50 +0000914 MI->setDesc(TII->get(getConcreteOpcode(MI->getOpcode())));
Chris Lattner58fe4592005-12-21 07:47:04 +0000915
Chris Lattnerc1bab322004-03-31 22:02:36 +0000916 // If we kill the second operand, make sure to pop it from the stack.
Evan Chengddd2a452006-11-15 20:56:39 +0000917 if (Op0 != Op1 && KillsOp1) {
Chris Lattner76eb08b2005-08-23 22:49:55 +0000918 // Get this value off of the register stack.
919 freeStackSlotAfter(I, Op1);
920 }
Chris Lattnerc1bab322004-03-31 22:02:36 +0000921}
922
Chris Lattnera960d952003-01-13 01:01:59 +0000923
924/// handleSpecialFP - Handle special instructions which behave unlike other
Misha Brukmancf00c4a2003-10-10 17:57:28 +0000925/// floating point instructions. This is primarily intended for use by pseudo
Chris Lattnera960d952003-01-13 01:01:59 +0000926/// instructions.
927///
928void FPS::handleSpecialFP(MachineBasicBlock::iterator &I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000929 MachineInstr *MI = I;
Chris Lattnera960d952003-01-13 01:01:59 +0000930 switch (MI->getOpcode()) {
931 default: assert(0 && "Unknown SpecialFP instruction!");
Dale Johannesen849f2142007-07-03 00:53:03 +0000932 case X86::FpGETRESULT32: // Appears immediately after a call returning FP type!
933 case X86::FpGETRESULT64: // Appears immediately after a call returning FP type!
Dale Johannesen6a308112007-08-06 21:31:06 +0000934 case X86::FpGETRESULT80:
Chris Lattnera960d952003-01-13 01:01:59 +0000935 assert(StackTop == 0 && "Stack should be empty after a call!");
936 pushReg(getFPReg(MI->getOperand(0)));
937 break;
Dale Johannesen849f2142007-07-03 00:53:03 +0000938 case X86::FpSETRESULT32:
939 case X86::FpSETRESULT64:
Dale Johannesen6a308112007-08-06 21:31:06 +0000940 case X86::FpSETRESULT80:
Chris Lattnera960d952003-01-13 01:01:59 +0000941 assert(StackTop == 1 && "Stack should have one element on it to return!");
942 --StackTop; // "Forget" we have something on the top of stack!
943 break;
Dale Johannesene377d4d2007-07-04 21:07:47 +0000944 case X86::MOV_Fp3232:
945 case X86::MOV_Fp3264:
946 case X86::MOV_Fp6432:
Dale Johannesen59a58732007-08-05 18:49:15 +0000947 case X86::MOV_Fp6464:
948 case X86::MOV_Fp3280:
949 case X86::MOV_Fp6480:
950 case X86::MOV_Fp8032:
951 case X86::MOV_Fp8064:
952 case X86::MOV_Fp8080: {
Chris Lattnera960d952003-01-13 01:01:59 +0000953 unsigned SrcReg = getFPReg(MI->getOperand(1));
954 unsigned DestReg = getFPReg(MI->getOperand(0));
Chris Lattnera960d952003-01-13 01:01:59 +0000955
Chris Lattner3cc83842008-01-14 06:41:29 +0000956 if (KillsRegister(MI, X86::FP0+SrcReg)) {
Chris Lattnera960d952003-01-13 01:01:59 +0000957 // If the input operand is killed, we can just change the owner of the
958 // incoming stack slot into the result.
959 unsigned Slot = getSlot(SrcReg);
960 assert(Slot < 7 && DestReg < 7 && "FpMOV operands invalid!");
961 Stack[Slot] = DestReg;
962 RegMap[DestReg] = Slot;
963
964 } else {
965 // For FMOV we just duplicate the specified value to a new stack slot.
966 // This could be made better, but would require substantial changes.
967 duplicateToTop(SrcReg, DestReg, I);
968 }
969 break;
970 }
971 }
972
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000973 I = MBB->erase(I); // Remove the pseudo instruction
974 --I;
Chris Lattnera960d952003-01-13 01:01:59 +0000975}