blob: 055540b6188f8c5def10c77f74108df3aa527941 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===- MipsInstrFPU.td - Mips FPU Instruction Information --*- tablegen -*-===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00009//
Eric Christopher49ac3d72011-05-09 18:16:46 +000010// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000011//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000015// Floating Point Instructions
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000016// ------------------------
17// * 64bit fp:
18// - 32 64-bit registers (default mode)
19// - 16 even 32-bit registers (32-bit compatible mode) for
20// single and double access.
21// * 32bit fp:
22// - 16 even 32-bit registers - single and double (aliased)
23// - 32 32-bit registers (within single-only mode)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000024//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000025
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +000026// Floating Point Compare and Branch
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000027def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>,
28 SDTCisVT<1, OtherVT>]>;
29def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000030 SDTCisVT<2, i32>]>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000031def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
32 SDTCisSameAs<1, 2>]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000033def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
34 SDTCisVT<1, i32>,
35 SDTCisSameAs<1, 2>]>;
36def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
37 SDTCisVT<1, f64>,
Akira Hatanaka40eda462011-09-22 23:31:54 +000038 SDTCisVT<2, i32>]>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000039
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000040def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
41def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
42def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000043def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +000044 [SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka99a2e982011-04-15 19:52:08 +000045def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
46def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
47 SDT_MipsExtractElementF64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000048
49// Operand for printing out a condition code.
50let PrintMethod = "printFCCOperand" in
51 def condcode : Operand<i32>;
52
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000053//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000054// Feature predicates.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000055//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000056
Akira Hatanakaaa757902011-09-28 18:11:19 +000057def IsFP64bit : Predicate<"Subtarget.isFP64bit()">;
58def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000059def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">;
60def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">;
61
Akira Hatanakae4ea2412012-02-25 00:21:52 +000062// FP immediate patterns.
63def fpimm0 : PatLeaf<(fpimm), [{
64 return N->isExactlyValue(+0.0);
65}]>;
66
67def fpimm0neg : PatLeaf<(fpimm), [{
68 return N->isExactlyValue(-0.0);
69}]>;
70
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000071//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000072// Instruction Class Templates
73//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000074// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000075//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000076// S32 - single precision in 16 32bit even fp registers
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000077// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000078// S64 - single precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000079// D32 - double precision in 16 32bit even fp registers
80// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081//
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +000082// Only S32 and D32 are supported right now.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000083//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000084
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000085// FP load.
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +000086class FPLoad<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000087 FMem<op, (outs RC:$ft), (ins MemOpnd:$addr),
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +000088 !strconcat(opstr, "\t$ft, $addr"), [(set RC:$ft, (load addr:$addr))],
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000089 IILoad>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000090
91// FP store.
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +000092class FPStore<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +000093 FMem<op, (outs), (ins RC:$ft, MemOpnd:$addr),
94 !strconcat(opstr, "\t$ft, $addr"), [(store RC:$ft, addr:$addr)],
95 IIStore>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +000096
Akira Hatanakaa8de1c12011-10-08 03:19:38 +000097// Instructions that convert an FP value to 32-bit fixed point.
98multiclass FFR1_W_M<bits<6> funct, string opstr> {
99 def _S : FFR1<funct, 16, opstr, "w.s", FGR32, FGR32>;
100 def _D32 : FFR1<funct, 17, opstr, "w.d", FGR32, AFGR64>,
101 Requires<[NotFP64bit]>;
102 def _D64 : FFR1<funct, 17, opstr, "w.d", FGR32, FGR64>,
103 Requires<[IsFP64bit]>;
104}
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000105
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000106// Instructions that convert an FP value to 64-bit fixed point.
107let Predicates = [IsFP64bit] in
108multiclass FFR1_L_M<bits<6> funct, string opstr> {
109 def _S : FFR1<funct, 16, opstr, "l.s", FGR64, FGR32>;
110 def _D64 : FFR1<funct, 17, opstr, "l.d", FGR64, FGR64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000111}
112
Akira Hatanakabfca0792011-10-08 03:29:22 +0000113// FP-to-FP conversion instructions.
114multiclass FFR1P_M<bits<6> funct, string opstr, SDNode OpNode> {
115 def _S : FFR1P<funct, 16, opstr, "s", FGR32, FGR32, OpNode>;
116 def _D32 : FFR1P<funct, 17, opstr, "d", AFGR64, AFGR64, OpNode>,
117 Requires<[NotFP64bit]>;
118 def _D64 : FFR1P<funct, 17, opstr, "d", FGR64, FGR64, OpNode>,
119 Requires<[IsFP64bit]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000120}
121
Akira Hatanakac9289f62011-10-08 03:38:41 +0000122multiclass FFR2P_M<bits<6> funct, string opstr, SDNode OpNode, bit isComm = 0> {
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000123 let isCommutable = isComm in {
Akira Hatanakac9289f62011-10-08 03:38:41 +0000124 def _S : FFR2P<funct, 16, opstr, "s", FGR32, OpNode>;
125 def _D32 : FFR2P<funct, 17, opstr, "d", AFGR64, OpNode>,
126 Requires<[NotFP64bit]>;
127 def _D64 : FFR2P<funct, 17, opstr, "d", FGR64, OpNode>,
128 Requires<[IsFP64bit]>;
Jakob Stoklund Olesen5cd4ee72011-09-28 23:59:28 +0000129 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000130}
131
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000132// FP madd/msub/nmadd/nmsub instruction classes.
133class FMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr,
134 SDNode OpNode, RegisterClass RC> :
135 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
136 !strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"),
137 [(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))]>;
138
139class FNMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr,
140 SDNode OpNode, RegisterClass RC> :
141 FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
142 !strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"),
143 [(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))]>;
144
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000145//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000146// Floating Point Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000147//===----------------------------------------------------------------------===//
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000148defm ROUND_W : FFR1_W_M<0xc, "round">;
149defm ROUND_L : FFR1_L_M<0x8, "round">;
150defm TRUNC_W : FFR1_W_M<0xd, "trunc">;
151defm TRUNC_L : FFR1_L_M<0x9, "trunc">;
152defm CEIL_W : FFR1_W_M<0xe, "ceil">;
153defm CEIL_L : FFR1_L_M<0xa, "ceil">;
154defm FLOOR_W : FFR1_W_M<0xf, "floor">;
155defm FLOOR_L : FFR1_L_M<0xb, "floor">;
156defm CVT_W : FFR1_W_M<0x24, "cvt">;
157defm CVT_L : FFR1_L_M<0x25, "cvt">;
158
159def CVT_S_W : FFR1<0x20, 20, "cvt", "s.w", FGR32, FGR32>;
160
161let Predicates = [NotFP64bit] in {
162 def CVT_S_D32 : FFR1<0x20, 17, "cvt", "s.d", FGR32, AFGR64>;
163 def CVT_D32_W : FFR1<0x21, 20, "cvt", "d.w", AFGR64, FGR32>;
164 def CVT_D32_S : FFR1<0x21, 16, "cvt", "d.s", AFGR64, FGR32>;
165}
166
167let Predicates = [IsFP64bit] in {
168 def CVT_S_D64 : FFR1<0x20, 17, "cvt", "s.d", FGR32, FGR64>;
169 def CVT_S_L : FFR1<0x20, 21, "cvt", "s.l", FGR32, FGR64>;
170 def CVT_D64_W : FFR1<0x21, 20, "cvt", "d.w", FGR64, FGR32>;
171 def CVT_D64_S : FFR1<0x21, 16, "cvt", "d.s", FGR64, FGR32>;
172 def CVT_D64_L : FFR1<0x21, 21, "cvt", "d.l", FGR64, FGR64>;
173}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000174
Akira Hatanakabfca0792011-10-08 03:29:22 +0000175defm FABS : FFR1P_M<0x5, "abs", fabs>;
176defm FNEG : FFR1P_M<0x7, "neg", fneg>;
177defm FSQRT : FFR1P_M<0x4, "sqrt", fsqrt>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000178
179// The odd-numbered registers are only referenced when doing loads,
180// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000181// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000182// regardless of register aliasing.
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000183
184class FFRGPR<bits<5> _fmt, dag outs, dag ins, string asmstr, list<dag> pattern>:
185 FFR<0x11, 0x0, _fmt, outs, ins, asmstr, pattern> {
186 bits<5> rt;
187 let ft = rt;
188 let fd = 0;
189}
190
191/// Move Control Registers From/To CPU Registers
192def CFC1 : FFRGPR<0x2, (outs CPURegs:$rt), (ins CCR:$fs),
Akira Hatanakaffe9a712011-06-07 18:16:51 +0000193 "cfc1\t$rt, $fs", []>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000194
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000195def CTC1 : FFRGPR<0x6, (outs CCR:$fs), (ins CPURegs:$rt),
196 "ctc1\t$rt, $fs", []>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000197
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000198def MFC1 : FFRGPR<0x00, (outs CPURegs:$rt), (ins FGR32:$fs),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000199 "mfc1\t$rt, $fs",
200 [(set CPURegs:$rt, (bitconvert FGR32:$fs))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000201
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000202def MTC1 : FFRGPR<0x04, (outs FGR32:$fs), (ins CPURegs:$rt),
Akira Hatanaka8eea4612011-09-27 22:01:01 +0000203 "mtc1\t$rt, $fs",
204 [(set FGR32:$fs, (bitconvert CPURegs:$rt))]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000205
Akira Hatanakae7126eb2011-11-07 21:32:58 +0000206def DMFC1 : FFRGPR<0x01, (outs CPU64Regs:$rt), (ins FGR64:$fs),
207 "dmfc1\t$rt, $fs",
208 [(set CPU64Regs:$rt, (bitconvert FGR64:$fs))]>;
209
210def DMTC1 : FFRGPR<0x05, (outs FGR64:$fs), (ins CPU64Regs:$rt),
211 "dmtc1\t$rt, $fs",
212 [(set FGR64:$fs, (bitconvert CPU64Regs:$rt))]>;
213
Akira Hatanaka4391bb72011-10-08 03:50:18 +0000214def FMOV_S : FFR1<0x6, 16, "mov", "s", FGR32, FGR32>;
215def FMOV_D32 : FFR1<0x6, 17, "mov", "d", AFGR64, AFGR64>,
216 Requires<[NotFP64bit]>;
217def FMOV_D64 : FFR1<0x6, 17, "mov", "d", FGR64, FGR64>,
218 Requires<[IsFP64bit]>;
Bruno Cardoso Lopes5e194602010-01-30 18:29:19 +0000219
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000220/// Floating Point Memory Instructions
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000221let Predicates = [IsN64] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000222 def LWC1_P8 : FPLoad<0x31, "lwc1", FGR32, mem64>;
223 def SWC1_P8 : FPStore<0x39, "swc1", FGR32, mem64>;
224 def LDC164_P8 : FPLoad<0x35, "ldc1", FGR64, mem64>;
225 def SDC164_P8 : FPStore<0x3d, "sdc1", FGR64, mem64>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000226}
227
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000228let Predicates = [NotN64] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000229 def LWC1 : FPLoad<0x31, "lwc1", FGR32, mem>;
230 def SWC1 : FPStore<0x39, "swc1", FGR32, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000231}
232
233let Predicates = [NotN64, HasMips64] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000234 def LDC164 : FPLoad<0x35, "ldc1", FGR64, mem>;
235 def SDC164 : FPStore<0x3d, "sdc1", FGR64, mem>;
Akira Hatanakab90113a2012-02-27 19:09:08 +0000236}
237
238let Predicates = [NotN64, NotMips64] in {
Akira Hatanaka3d14b9e2012-02-27 19:17:53 +0000239 def LDC1 : FPLoad<0x35, "ldc1", AFGR64, mem>;
240 def SDC1 : FPStore<0x3d, "sdc1", AFGR64, mem>;
Akira Hatanaka1acb7df2011-10-11 01:12:52 +0000241}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000242
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000243/// Floating-point Aritmetic
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000244defm FADD : FFR2P_M<0x00, "add", fadd, 1>;
Akira Hatanakac9289f62011-10-08 03:38:41 +0000245defm FDIV : FFR2P_M<0x03, "div", fdiv>;
246defm FMUL : FFR2P_M<0x02, "mul", fmul, 1>;
247defm FSUB : FFR2P_M<0x01, "sub", fsub>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000248
Akira Hatanakae4ea2412012-02-25 00:21:52 +0000249let Predicates = [HasMips32r2] in {
250 def MADD_S : FMADDSUB<0x4, 0, "madd", "s", fadd, FGR32>;
251 def MSUB_S : FMADDSUB<0x5, 0, "msub", "s", fsub, FGR32>;
252}
253
254let Predicates = [HasMips32r2, NoNaNsFPMath] in {
255 def NMADD_S : FNMADDSUB<0x6, 0, "nmadd", "s", fadd, FGR32>;
256 def NMSUB_S : FNMADDSUB<0x7, 0, "nmsub", "s", fsub, FGR32>;
257}
258
259let Predicates = [HasMips32r2, NotFP64bit] in {
260 def MADD_D32 : FMADDSUB<0x4, 1, "madd", "d", fadd, AFGR64>;
261 def MSUB_D32 : FMADDSUB<0x5, 1, "msub", "d", fsub, AFGR64>;
262}
263
264let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath] in {
265 def NMADD_D32 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, AFGR64>;
266 def NMSUB_D32 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, AFGR64>;
267}
268
269let Predicates = [HasMips32r2, IsFP64bit] in {
270 def MADD_D64 : FMADDSUB<0x4, 1, "madd", "d", fadd, FGR64>;
271 def MSUB_D64 : FMADDSUB<0x5, 1, "msub", "d", fsub, FGR64>;
272}
273
274let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath] in {
275 def NMADD_D64 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, FGR64>;
276 def NMSUB_D64 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, FGR64>;
277}
278
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000279//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000280// Floating Point Branch Codes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000281//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000282// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000283// They must be kept in synch.
284def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
285def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000286
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000287/// Floating Point Branch of False/True (Likely)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000288let isBranch=1, isTerminator=1, hasDelaySlot=1, base=0x8, Uses=[FCR31] in
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000289 class FBRANCH<bits<1> nd, bits<1> tf, PatLeaf op, string asmstr> :
290 FFI<0x11, (outs), (ins brtarget:$dst), !strconcat(asmstr, "\t$dst"),
291 [(MipsFPBrcond op, bb:$dst)]> {
292 let Inst{20-18} = 0;
293 let Inst{17} = nd;
294 let Inst{16} = tf;
295}
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000296
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000297def BC1F : FBRANCH<0, 0, MIPS_BRANCH_F, "bc1f">;
298def BC1T : FBRANCH<0, 1, MIPS_BRANCH_T, "bc1t">;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000299
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000300//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000301// Floating Point Flag Conditions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000302//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000303// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000304// They must be kept in synch.
305def MIPS_FCOND_F : PatLeaf<(i32 0)>;
306def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000307def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000308def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
309def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
310def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
311def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
312def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
313def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
314def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
315def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
316def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
317def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
318def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
319def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
320def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
321
Akira Hatanakac3706192011-11-07 21:37:33 +0000322class FCMP<bits<5> fmt, RegisterClass RC, string typestr> :
323 FCC<fmt, (outs), (ins RC:$fs, RC:$ft, condcode:$cc),
324 !strconcat("c.$cc.", typestr, "\t$fs, $ft"),
325 [(MipsFPCmp RC:$fs, RC:$ft, imm:$cc)]>;
326
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000327/// Floating Point Compare
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000328let Defs=[FCR31] in {
Akira Hatanakac3706192011-11-07 21:37:33 +0000329 def FCMP_S32 : FCMP<0x10, FGR32, "s">;
330 def FCMP_D32 : FCMP<0x11, AFGR64, "d">, Requires<[NotFP64bit]>;
331 def FCMP_D64 : FCMP<0x11, FGR64, "d">, Requires<[IsFP64bit]>;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000332}
333
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000334//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000335// Floating Point Pseudo-Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000336//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000337def MOVCCRToCCR : MipsPseudo<(outs CCR:$dst), (ins CCR:$src),
338 "# MOVCCRToCCR", []>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000339
Akira Hatanaka99a2e982011-04-15 19:52:08 +0000340// This pseudo instr gets expanded into 2 mtc1 instrs after register
341// allocation.
342def BuildPairF64 :
343 MipsPseudo<(outs AFGR64:$dst),
344 (ins CPURegs:$lo, CPURegs:$hi), "",
345 [(set AFGR64:$dst, (MipsBuildPairF64 CPURegs:$lo, CPURegs:$hi))]>;
346
347// This pseudo instr gets expanded into 2 mfc1 instrs after register
348// allocation.
349// if n is 0, lower part of src is extracted.
350// if n is 1, higher part of src is extracted.
351def ExtractElementF64 :
352 MipsPseudo<(outs CPURegs:$dst),
353 (ins AFGR64:$src, i32imm:$n), "",
354 [(set CPURegs:$dst,
355 (MipsExtractElementF64 AFGR64:$src, imm:$n))]>;
356
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000357//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +0000358// Floating Point Patterns
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000359//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000360def : Pat<(f32 fpimm0), (MTC1 ZERO)>;
Akira Hatanakabfca0792011-10-08 03:29:22 +0000361def : Pat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000362
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000363def : Pat<(f32 (sint_to_fp CPURegs:$src)), (CVT_S_W (MTC1 CPURegs:$src))>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000364def : Pat<(i32 (fp_to_sint FGR32:$src)), (MFC1 (TRUNC_W_S FGR32:$src))>;
Bruno Cardoso Lopes7030ae72008-07-30 19:00:31 +0000365
Akira Hatanakaaa757902011-09-28 18:11:19 +0000366let Predicates = [NotFP64bit] in {
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000367 def : Pat<(f64 (sint_to_fp CPURegs:$src)), (CVT_D32_W (MTC1 CPURegs:$src))>;
368 def : Pat<(i32 (fp_to_sint AFGR64:$src)), (MFC1 (TRUNC_W_D32 AFGR64:$src))>;
Akira Hatanakaa8de1c12011-10-08 03:19:38 +0000369 def : Pat<(f32 (fround AFGR64:$src)), (CVT_S_D32 AFGR64:$src)>;
370 def : Pat<(f64 (fextend FGR32:$src)), (CVT_D32_S FGR32:$src)>;
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000371}
372
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000373let Predicates = [IsFP64bit] in {
374 def : Pat<(f64 fpimm0), (DMTC1 ZERO_64)>;
375 def : Pat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>;
376
377 def : Pat<(f64 (sint_to_fp CPURegs:$src)), (CVT_D64_W (MTC1 CPURegs:$src))>;
378 def : Pat<(f32 (sint_to_fp CPU64Regs:$src)),
379 (CVT_S_L (DMTC1 CPU64Regs:$src))>;
380 def : Pat<(f64 (sint_to_fp CPU64Regs:$src)),
381 (CVT_D64_L (DMTC1 CPU64Regs:$src))>;
382
383 def : Pat<(i32 (fp_to_sint FGR64:$src)), (MFC1 (TRUNC_W_D64 FGR64:$src))>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000384 def : Pat<(i64 (fp_to_sint FGR32:$src)), (DMFC1 (TRUNC_L_S FGR32:$src))>;
Akira Hatanaka4cae74b2011-11-07 21:38:58 +0000385 def : Pat<(i64 (fp_to_sint FGR64:$src)), (DMFC1 (TRUNC_L_D64 FGR64:$src))>;
386
387 def : Pat<(f32 (fround FGR64:$src)), (CVT_S_D64 FGR64:$src)>;
388 def : Pat<(f64 (fextend FGR32:$src)), (CVT_D64_S FGR32:$src)>;
Akira Hatanakae3186772012-02-16 17:48:20 +0000389}