Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 1 | //===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the ARM-specific support for the FastISel class. Some |
| 11 | // of the target-specific code is generated by tablegen in the file |
| 12 | // ARMGenFastISel.inc, which is #included here. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | #include "ARM.h" |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 17 | #include "ARMBaseInstrInfo.h" |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 18 | #include "ARMCallingConv.h" |
Eric Christopher | c9932f6 | 2010-10-01 23:24:42 +0000 | [diff] [blame] | 19 | #include "ARMConstantPoolValue.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 20 | #include "ARMSubtarget.h" |
| 21 | #include "ARMTargetMachine.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 22 | #include "MCTargetDesc/ARMAddressingModes.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 23 | #include "llvm/CallingConv.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/Analysis.h" |
| 25 | #include "llvm/CodeGen/FastISel.h" |
| 26 | #include "llvm/CodeGen/FunctionLoweringInfo.h" |
| 27 | #include "llvm/CodeGen/MachineConstantPool.h" |
| 28 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 29 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 30 | #include "llvm/CodeGen/MachineMemOperand.h" |
| 31 | #include "llvm/CodeGen/MachineModuleInfo.h" |
| 32 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 33 | #include "llvm/DataLayout.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 34 | #include "llvm/DerivedTypes.h" |
| 35 | #include "llvm/GlobalVariable.h" |
| 36 | #include "llvm/Instructions.h" |
| 37 | #include "llvm/IntrinsicInst.h" |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 38 | #include "llvm/Module.h" |
Jay Foad | 562b84b | 2011-04-11 09:35:34 +0000 | [diff] [blame] | 39 | #include "llvm/Operator.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 40 | #include "llvm/Support/CallSite.h" |
Eric Christopher | 038fea5 | 2010-08-17 00:46:57 +0000 | [diff] [blame] | 41 | #include "llvm/Support/CommandLine.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 42 | #include "llvm/Support/ErrorHandling.h" |
| 43 | #include "llvm/Support/GetElementPtrTypeIterator.h" |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 44 | #include "llvm/Target/TargetInstrInfo.h" |
| 45 | #include "llvm/Target/TargetLowering.h" |
| 46 | #include "llvm/Target/TargetMachine.h" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 47 | #include "llvm/Target/TargetOptions.h" |
| 48 | using namespace llvm; |
| 49 | |
Eric Christopher | 836c624 | 2010-12-15 23:47:29 +0000 | [diff] [blame] | 50 | extern cl::opt<bool> EnableARMLongCalls; |
| 51 | |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 52 | namespace { |
Eric Christopher | 827656d | 2010-11-20 22:38:27 +0000 | [diff] [blame] | 53 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 54 | // All possible address modes, plus some. |
| 55 | typedef struct Address { |
| 56 | enum { |
| 57 | RegBase, |
| 58 | FrameIndexBase |
| 59 | } BaseType; |
Eric Christopher | 827656d | 2010-11-20 22:38:27 +0000 | [diff] [blame] | 60 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 61 | union { |
| 62 | unsigned Reg; |
| 63 | int FI; |
| 64 | } Base; |
Eric Christopher | 827656d | 2010-11-20 22:38:27 +0000 | [diff] [blame] | 65 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 66 | int Offset; |
Eric Christopher | 827656d | 2010-11-20 22:38:27 +0000 | [diff] [blame] | 67 | |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 68 | // Innocuous defaults for our address. |
| 69 | Address() |
Jim Grosbach | 0c72076 | 2011-05-16 22:24:07 +0000 | [diff] [blame] | 70 | : BaseType(RegBase), Offset(0) { |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 71 | Base.Reg = 0; |
| 72 | } |
| 73 | } Address; |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 74 | |
| 75 | class ARMFastISel : public FastISel { |
| 76 | |
| 77 | /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can |
| 78 | /// make the right decision when generating code for different targets. |
| 79 | const ARMSubtarget *Subtarget; |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 80 | const TargetMachine &TM; |
| 81 | const TargetInstrInfo &TII; |
| 82 | const TargetLowering &TLI; |
Eric Christopher | c9932f6 | 2010-10-01 23:24:42 +0000 | [diff] [blame] | 83 | ARMFunctionInfo *AFI; |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 84 | |
Eric Christopher | 8cf6c60 | 2010-09-29 22:24:45 +0000 | [diff] [blame] | 85 | // Convenience variables to avoid some queries. |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 86 | bool isThumb2; |
Eric Christopher | 8cf6c60 | 2010-09-29 22:24:45 +0000 | [diff] [blame] | 87 | LLVMContext *Context; |
Eric Christopher | eaa204b | 2010-09-02 01:39:14 +0000 | [diff] [blame] | 88 | |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 89 | public: |
Bob Wilson | d49edb7 | 2012-08-03 04:06:28 +0000 | [diff] [blame] | 90 | explicit ARMFastISel(FunctionLoweringInfo &funcInfo, |
| 91 | const TargetLibraryInfo *libInfo) |
| 92 | : FastISel(funcInfo, libInfo), |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 93 | TM(funcInfo.MF->getTarget()), |
| 94 | TII(*TM.getInstrInfo()), |
| 95 | TLI(*TM.getTargetLowering()) { |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 96 | Subtarget = &TM.getSubtarget<ARMSubtarget>(); |
Eric Christopher | 7fe55b7 | 2010-08-23 22:32:45 +0000 | [diff] [blame] | 97 | AFI = funcInfo.MF->getInfo<ARMFunctionInfo>(); |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 98 | isThumb2 = AFI->isThumbFunction(); |
Eric Christopher | 8cf6c60 | 2010-09-29 22:24:45 +0000 | [diff] [blame] | 99 | Context = &funcInfo.Fn->getContext(); |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 100 | } |
| 101 | |
Eric Christopher | cb59229 | 2010-08-20 00:20:31 +0000 | [diff] [blame] | 102 | // Code from FastISel.cpp. |
Craig Topper | 35fc62b | 2012-08-18 21:38:45 +0000 | [diff] [blame] | 103 | private: |
| 104 | unsigned FastEmitInst_(unsigned MachineInstOpcode, |
| 105 | const TargetRegisterClass *RC); |
| 106 | unsigned FastEmitInst_r(unsigned MachineInstOpcode, |
| 107 | const TargetRegisterClass *RC, |
| 108 | unsigned Op0, bool Op0IsKill); |
| 109 | unsigned FastEmitInst_rr(unsigned MachineInstOpcode, |
| 110 | const TargetRegisterClass *RC, |
| 111 | unsigned Op0, bool Op0IsKill, |
| 112 | unsigned Op1, bool Op1IsKill); |
| 113 | unsigned FastEmitInst_rrr(unsigned MachineInstOpcode, |
| 114 | const TargetRegisterClass *RC, |
| 115 | unsigned Op0, bool Op0IsKill, |
| 116 | unsigned Op1, bool Op1IsKill, |
| 117 | unsigned Op2, bool Op2IsKill); |
| 118 | unsigned FastEmitInst_ri(unsigned MachineInstOpcode, |
| 119 | const TargetRegisterClass *RC, |
| 120 | unsigned Op0, bool Op0IsKill, |
| 121 | uint64_t Imm); |
| 122 | unsigned FastEmitInst_rf(unsigned MachineInstOpcode, |
| 123 | const TargetRegisterClass *RC, |
| 124 | unsigned Op0, bool Op0IsKill, |
| 125 | const ConstantFP *FPImm); |
| 126 | unsigned FastEmitInst_rri(unsigned MachineInstOpcode, |
| 127 | const TargetRegisterClass *RC, |
| 128 | unsigned Op0, bool Op0IsKill, |
| 129 | unsigned Op1, bool Op1IsKill, |
| 130 | uint64_t Imm); |
| 131 | unsigned FastEmitInst_i(unsigned MachineInstOpcode, |
| 132 | const TargetRegisterClass *RC, |
| 133 | uint64_t Imm); |
| 134 | unsigned FastEmitInst_ii(unsigned MachineInstOpcode, |
| 135 | const TargetRegisterClass *RC, |
| 136 | uint64_t Imm1, uint64_t Imm2); |
Eric Christopher | af3dce5 | 2011-03-12 01:09:29 +0000 | [diff] [blame] | 137 | |
Craig Topper | 35fc62b | 2012-08-18 21:38:45 +0000 | [diff] [blame] | 138 | unsigned FastEmitInst_extractsubreg(MVT RetVT, |
| 139 | unsigned Op0, bool Op0IsKill, |
| 140 | uint32_t Idx); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 141 | |
Eric Christopher | cb59229 | 2010-08-20 00:20:31 +0000 | [diff] [blame] | 142 | // Backend specific FastISel code. |
Craig Topper | 35fc62b | 2012-08-18 21:38:45 +0000 | [diff] [blame] | 143 | private: |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 144 | virtual bool TargetSelectInstruction(const Instruction *I); |
Eric Christopher | 1b61ef4 | 2010-09-02 01:48:11 +0000 | [diff] [blame] | 145 | virtual unsigned TargetMaterializeConstant(const Constant *C); |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 146 | virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI); |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 147 | virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo, |
| 148 | const LoadInst *LI); |
Craig Topper | 35fc62b | 2012-08-18 21:38:45 +0000 | [diff] [blame] | 149 | private: |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 150 | #include "ARMGenFastISel.inc" |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 151 | |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 152 | // Instruction selection routines. |
Eric Christopher | 44bff90 | 2010-09-10 23:10:30 +0000 | [diff] [blame] | 153 | private: |
Eric Christopher | 1778772 | 2010-10-21 21:47:51 +0000 | [diff] [blame] | 154 | bool SelectLoad(const Instruction *I); |
| 155 | bool SelectStore(const Instruction *I); |
| 156 | bool SelectBranch(const Instruction *I); |
Chad Rosier | 60c8fa6 | 2012-02-07 23:56:08 +0000 | [diff] [blame] | 157 | bool SelectIndirectBr(const Instruction *I); |
Eric Christopher | 1778772 | 2010-10-21 21:47:51 +0000 | [diff] [blame] | 158 | bool SelectCmp(const Instruction *I); |
| 159 | bool SelectFPExt(const Instruction *I); |
| 160 | bool SelectFPTrunc(const Instruction *I); |
Chad Rosier | 3901c3e | 2012-02-06 23:50:07 +0000 | [diff] [blame] | 161 | bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode); |
| 162 | bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode); |
Chad Rosier | ae46a33 | 2012-02-03 21:14:11 +0000 | [diff] [blame] | 163 | bool SelectIToFP(const Instruction *I, bool isSigned); |
| 164 | bool SelectFPToI(const Instruction *I, bool isSigned); |
Chad Rosier | 7ccb30b | 2012-02-03 21:07:27 +0000 | [diff] [blame] | 165 | bool SelectDiv(const Instruction *I, bool isSigned); |
Chad Rosier | 769422f | 2012-02-03 21:23:45 +0000 | [diff] [blame] | 166 | bool SelectRem(const Instruction *I, bool isSigned); |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 167 | bool SelectCall(const Instruction *I, const char *IntrMemName); |
| 168 | bool SelectIntrinsicCall(const IntrinsicInst &I); |
Eric Christopher | 1778772 | 2010-10-21 21:47:51 +0000 | [diff] [blame] | 169 | bool SelectSelect(const Instruction *I); |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 170 | bool SelectRet(const Instruction *I); |
Chad Rosier | 0d7b231 | 2011-11-02 00:18:48 +0000 | [diff] [blame] | 171 | bool SelectTrunc(const Instruction *I); |
| 172 | bool SelectIntExt(const Instruction *I); |
Jush Lu | 2946549 | 2012-08-03 02:37:48 +0000 | [diff] [blame] | 173 | bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy); |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 174 | |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 175 | // Utility routines. |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 176 | private: |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 177 | bool isTypeLegal(Type *Ty, MVT &VT); |
| 178 | bool isLoadTypeLegal(Type *Ty, MVT &VT); |
Chad Rosier | e07cd5e | 2011-11-02 18:08:25 +0000 | [diff] [blame] | 179 | bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value, |
| 180 | bool isZExt); |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 181 | bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr, |
Chad Rosier | 404ed3c | 2011-12-14 17:26:05 +0000 | [diff] [blame] | 182 | unsigned Alignment = 0, bool isZExt = true, |
| 183 | bool allocReg = true); |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 184 | bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr, |
Bob Wilson | 6ce2dea | 2011-12-04 00:52:23 +0000 | [diff] [blame] | 185 | unsigned Alignment = 0); |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 186 | bool ARMComputeAddress(const Value *Obj, Address &Addr); |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 187 | void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3); |
Chad Rosier | 2c42b8c | 2011-11-14 23:04:09 +0000 | [diff] [blame] | 188 | bool ARMIsMemCpySmall(uint64_t Len); |
Chad Rosier | c9758b1 | 2012-12-06 01:34:31 +0000 | [diff] [blame] | 189 | bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len, |
| 190 | unsigned Alignment); |
Patrik Hagglund | 3d170e6 | 2012-12-17 14:30:06 +0000 | [diff] [blame^] | 191 | unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt); |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 192 | unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT); |
| 193 | unsigned ARMMaterializeInt(const Constant *C, MVT VT); |
| 194 | unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT); |
| 195 | unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg); |
| 196 | unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg); |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 197 | unsigned ARMSelectCallOp(bool UseReg); |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 198 | unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 199 | |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 200 | // Call handling routines. |
| 201 | private: |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 202 | CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, |
| 203 | bool Return, |
| 204 | bool isVarArg); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 205 | bool ProcessCallArgs(SmallVectorImpl<Value*> &Args, |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 206 | SmallVectorImpl<unsigned> &ArgRegs, |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 207 | SmallVectorImpl<MVT> &ArgVTs, |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 208 | SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags, |
| 209 | SmallVectorImpl<unsigned> &RegArgs, |
| 210 | CallingConv::ID CC, |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 211 | unsigned &NumBytes, |
| 212 | bool isVarArg); |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 213 | unsigned getLibcallReg(const Twine &Name); |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 214 | bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs, |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 215 | const Instruction *I, CallingConv::ID CC, |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 216 | unsigned &NumBytes, bool isVarArg); |
Eric Christopher | 7ed8ec9 | 2010-09-28 01:21:42 +0000 | [diff] [blame] | 217 | bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call); |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 218 | |
| 219 | // OptionalDef handling routines. |
| 220 | private: |
Eric Christopher | af3dce5 | 2011-03-12 01:09:29 +0000 | [diff] [blame] | 221 | bool isARMNEONPred(const MachineInstr *MI); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 222 | bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR); |
| 223 | const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB); |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 224 | void AddLoadStoreOperands(EVT VT, Address &Addr, |
Cameron Zwarich | c152aa6 | 2011-05-28 20:34:49 +0000 | [diff] [blame] | 225 | const MachineInstrBuilder &MIB, |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 226 | unsigned Flags, bool useAM3); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 227 | }; |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 228 | |
| 229 | } // end anonymous namespace |
| 230 | |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 231 | #include "ARMGenCallingConv.inc" |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 232 | |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 233 | // DefinesOptionalPredicate - This is different from DefinesPredicate in that |
| 234 | // we don't care about implicit defs here, just places we'll need to add a |
| 235 | // default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR. |
| 236 | bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) { |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 237 | if (!MI->hasOptionalDef()) |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 238 | return false; |
| 239 | |
| 240 | // Look to see if our OptionalDef is defining CPSR or CCR. |
| 241 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 242 | const MachineOperand &MO = MI->getOperand(i); |
Eric Christopher | f762fbe | 2010-08-20 00:36:24 +0000 | [diff] [blame] | 243 | if (!MO.isReg() || !MO.isDef()) continue; |
| 244 | if (MO.getReg() == ARM::CPSR) |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 245 | *CPSR = true; |
| 246 | } |
| 247 | return true; |
| 248 | } |
| 249 | |
Eric Christopher | af3dce5 | 2011-03-12 01:09:29 +0000 | [diff] [blame] | 250 | bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 251 | const MCInstrDesc &MCID = MI->getDesc(); |
Eric Christopher | 299bbb2 | 2011-04-29 00:03:10 +0000 | [diff] [blame] | 252 | |
Eric Christopher | af3dce5 | 2011-03-12 01:09:29 +0000 | [diff] [blame] | 253 | // If we're a thumb2 or not NEON function we were handled via isPredicable. |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 254 | if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON || |
Eric Christopher | af3dce5 | 2011-03-12 01:09:29 +0000 | [diff] [blame] | 255 | AFI->isThumb2Function()) |
| 256 | return false; |
Eric Christopher | 299bbb2 | 2011-04-29 00:03:10 +0000 | [diff] [blame] | 257 | |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 258 | for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) |
| 259 | if (MCID.OpInfo[i].isPredicate()) |
Eric Christopher | af3dce5 | 2011-03-12 01:09:29 +0000 | [diff] [blame] | 260 | return true; |
Eric Christopher | 299bbb2 | 2011-04-29 00:03:10 +0000 | [diff] [blame] | 261 | |
Eric Christopher | af3dce5 | 2011-03-12 01:09:29 +0000 | [diff] [blame] | 262 | return false; |
| 263 | } |
| 264 | |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 265 | // If the machine is predicable go ahead and add the predicate operands, if |
| 266 | // it needs default CC operands add those. |
Eric Christopher | aaa8df4 | 2010-11-02 01:21:28 +0000 | [diff] [blame] | 267 | // TODO: If we want to support thumb1 then we'll need to deal with optional |
| 268 | // CPSR defs that need to be added before the remaining operands. See s_cc_out |
| 269 | // for descriptions why. |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 270 | const MachineInstrBuilder & |
| 271 | ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) { |
| 272 | MachineInstr *MI = &*MIB; |
| 273 | |
Eric Christopher | af3dce5 | 2011-03-12 01:09:29 +0000 | [diff] [blame] | 274 | // Do we use a predicate? or... |
| 275 | // Are we NEON in ARM mode and have a predicate operand? If so, I know |
| 276 | // we're not predicable but add it anyways. |
| 277 | if (TII.isPredicable(MI) || isARMNEONPred(MI)) |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 278 | AddDefaultPred(MIB); |
Eric Christopher | 299bbb2 | 2011-04-29 00:03:10 +0000 | [diff] [blame] | 279 | |
Sylvestre Ledru | 94c2271 | 2012-09-27 10:14:43 +0000 | [diff] [blame] | 280 | // Do we optionally set a predicate? Preds is size > 0 iff the predicate |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 281 | // defines CPSR. All other OptionalDefines in ARM are the CCR register. |
Eric Christopher | 979e0a1 | 2010-08-19 15:35:27 +0000 | [diff] [blame] | 282 | bool CPSR = false; |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 283 | if (DefinesOptionalPredicate(MI, &CPSR)) { |
| 284 | if (CPSR) |
| 285 | AddDefaultT1CC(MIB); |
| 286 | else |
| 287 | AddDefaultCC(MIB); |
| 288 | } |
| 289 | return MIB; |
| 290 | } |
| 291 | |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 292 | unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode, |
| 293 | const TargetRegisterClass* RC) { |
| 294 | unsigned ResultReg = createResultReg(RC); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 295 | const MCInstrDesc &II = TII.get(MachineInstOpcode); |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 296 | |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 297 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)); |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 298 | return ResultReg; |
| 299 | } |
| 300 | |
| 301 | unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode, |
| 302 | const TargetRegisterClass *RC, |
| 303 | unsigned Op0, bool Op0IsKill) { |
| 304 | unsigned ResultReg = createResultReg(RC); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 305 | const MCInstrDesc &II = TII.get(MachineInstOpcode); |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 306 | |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 307 | if (II.getNumDefs() >= 1) { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 308 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 309 | .addReg(Op0, Op0IsKill * RegState::Kill)); |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 310 | } else { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 311 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 312 | .addReg(Op0, Op0IsKill * RegState::Kill)); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 313 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 314 | TII.get(TargetOpcode::COPY), ResultReg) |
| 315 | .addReg(II.ImplicitDefs[0])); |
| 316 | } |
| 317 | return ResultReg; |
| 318 | } |
| 319 | |
| 320 | unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode, |
| 321 | const TargetRegisterClass *RC, |
| 322 | unsigned Op0, bool Op0IsKill, |
| 323 | unsigned Op1, bool Op1IsKill) { |
| 324 | unsigned ResultReg = createResultReg(RC); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 325 | const MCInstrDesc &II = TII.get(MachineInstOpcode); |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 326 | |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 327 | if (II.getNumDefs() >= 1) { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 328 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 329 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 330 | .addReg(Op1, Op1IsKill * RegState::Kill)); |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 331 | } else { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 332 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 333 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 334 | .addReg(Op1, Op1IsKill * RegState::Kill)); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 335 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 336 | TII.get(TargetOpcode::COPY), ResultReg) |
| 337 | .addReg(II.ImplicitDefs[0])); |
| 338 | } |
| 339 | return ResultReg; |
| 340 | } |
| 341 | |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 342 | unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode, |
| 343 | const TargetRegisterClass *RC, |
| 344 | unsigned Op0, bool Op0IsKill, |
| 345 | unsigned Op1, bool Op1IsKill, |
| 346 | unsigned Op2, bool Op2IsKill) { |
| 347 | unsigned ResultReg = createResultReg(RC); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 348 | const MCInstrDesc &II = TII.get(MachineInstOpcode); |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 349 | |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 350 | if (II.getNumDefs() >= 1) { |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 351 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
| 352 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 353 | .addReg(Op1, Op1IsKill * RegState::Kill) |
| 354 | .addReg(Op2, Op2IsKill * RegState::Kill)); |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 355 | } else { |
Cameron Zwarich | c0e6d78 | 2011-03-30 23:01:21 +0000 | [diff] [blame] | 356 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
| 357 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 358 | .addReg(Op1, Op1IsKill * RegState::Kill) |
| 359 | .addReg(Op2, Op2IsKill * RegState::Kill)); |
| 360 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 361 | TII.get(TargetOpcode::COPY), ResultReg) |
| 362 | .addReg(II.ImplicitDefs[0])); |
| 363 | } |
| 364 | return ResultReg; |
| 365 | } |
| 366 | |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 367 | unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode, |
| 368 | const TargetRegisterClass *RC, |
| 369 | unsigned Op0, bool Op0IsKill, |
| 370 | uint64_t Imm) { |
| 371 | unsigned ResultReg = createResultReg(RC); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 372 | const MCInstrDesc &II = TII.get(MachineInstOpcode); |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 373 | |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 374 | if (II.getNumDefs() >= 1) { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 375 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 376 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 377 | .addImm(Imm)); |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 378 | } else { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 379 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 380 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 381 | .addImm(Imm)); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 382 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 383 | TII.get(TargetOpcode::COPY), ResultReg) |
| 384 | .addReg(II.ImplicitDefs[0])); |
| 385 | } |
| 386 | return ResultReg; |
| 387 | } |
| 388 | |
| 389 | unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode, |
| 390 | const TargetRegisterClass *RC, |
| 391 | unsigned Op0, bool Op0IsKill, |
| 392 | const ConstantFP *FPImm) { |
| 393 | unsigned ResultReg = createResultReg(RC); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 394 | const MCInstrDesc &II = TII.get(MachineInstOpcode); |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 395 | |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 396 | if (II.getNumDefs() >= 1) { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 397 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 398 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 399 | .addFPImm(FPImm)); |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 400 | } else { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 401 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 402 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 403 | .addFPImm(FPImm)); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 404 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 405 | TII.get(TargetOpcode::COPY), ResultReg) |
| 406 | .addReg(II.ImplicitDefs[0])); |
| 407 | } |
| 408 | return ResultReg; |
| 409 | } |
| 410 | |
| 411 | unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode, |
| 412 | const TargetRegisterClass *RC, |
| 413 | unsigned Op0, bool Op0IsKill, |
| 414 | unsigned Op1, bool Op1IsKill, |
| 415 | uint64_t Imm) { |
| 416 | unsigned ResultReg = createResultReg(RC); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 417 | const MCInstrDesc &II = TII.get(MachineInstOpcode); |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 418 | |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 419 | if (II.getNumDefs() >= 1) { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 420 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 421 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 422 | .addReg(Op1, Op1IsKill * RegState::Kill) |
| 423 | .addImm(Imm)); |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 424 | } else { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 425 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 426 | .addReg(Op0, Op0IsKill * RegState::Kill) |
| 427 | .addReg(Op1, Op1IsKill * RegState::Kill) |
| 428 | .addImm(Imm)); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 429 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 430 | TII.get(TargetOpcode::COPY), ResultReg) |
| 431 | .addReg(II.ImplicitDefs[0])); |
| 432 | } |
| 433 | return ResultReg; |
| 434 | } |
| 435 | |
| 436 | unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode, |
| 437 | const TargetRegisterClass *RC, |
| 438 | uint64_t Imm) { |
| 439 | unsigned ResultReg = createResultReg(RC); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 440 | const MCInstrDesc &II = TII.get(MachineInstOpcode); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 441 | |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 442 | if (II.getNumDefs() >= 1) { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 443 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 444 | .addImm(Imm)); |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 445 | } else { |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 446 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 447 | .addImm(Imm)); |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 448 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 449 | TII.get(TargetOpcode::COPY), ResultReg) |
| 450 | .addReg(II.ImplicitDefs[0])); |
| 451 | } |
| 452 | return ResultReg; |
| 453 | } |
| 454 | |
Eric Christopher | d94bc54 | 2011-04-29 22:07:50 +0000 | [diff] [blame] | 455 | unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode, |
| 456 | const TargetRegisterClass *RC, |
| 457 | uint64_t Imm1, uint64_t Imm2) { |
| 458 | unsigned ResultReg = createResultReg(RC); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 459 | const MCInstrDesc &II = TII.get(MachineInstOpcode); |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 460 | |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 461 | if (II.getNumDefs() >= 1) { |
Eric Christopher | d94bc54 | 2011-04-29 22:07:50 +0000 | [diff] [blame] | 462 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg) |
| 463 | .addImm(Imm1).addImm(Imm2)); |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 464 | } else { |
Eric Christopher | d94bc54 | 2011-04-29 22:07:50 +0000 | [diff] [blame] | 465 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II) |
| 466 | .addImm(Imm1).addImm(Imm2)); |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 467 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | d94bc54 | 2011-04-29 22:07:50 +0000 | [diff] [blame] | 468 | TII.get(TargetOpcode::COPY), |
| 469 | ResultReg) |
| 470 | .addReg(II.ImplicitDefs[0])); |
| 471 | } |
| 472 | return ResultReg; |
| 473 | } |
| 474 | |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 475 | unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT, |
| 476 | unsigned Op0, bool Op0IsKill, |
| 477 | uint32_t Idx) { |
| 478 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT)); |
| 479 | assert(TargetRegisterInfo::isVirtualRegister(Op0) && |
| 480 | "Cannot yet extract from physregs"); |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 481 | |
Eric Christopher | 456144e | 2010-08-19 00:37:05 +0000 | [diff] [blame] | 482 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
Chad Rosier | 40d552e | 2012-02-15 17:36:21 +0000 | [diff] [blame] | 483 | DL, TII.get(TargetOpcode::COPY), ResultReg) |
| 484 | .addReg(Op0, getKillRegState(Op0IsKill), Idx)); |
Eric Christopher | 0fe7d54 | 2010-08-17 01:25:29 +0000 | [diff] [blame] | 485 | return ResultReg; |
| 486 | } |
| 487 | |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 488 | // TODO: Don't worry about 64-bit now, but when this is fixed remove the |
| 489 | // checks from the various callers. |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 490 | unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) { |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 491 | if (VT == MVT::f64) return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 492 | |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 493 | unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT)); |
| 494 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Jim Grosbach | e751c00 | 2012-03-01 22:47:09 +0000 | [diff] [blame] | 495 | TII.get(ARM::VMOVSR), MoveReg) |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 496 | .addReg(SrcReg)); |
| 497 | return MoveReg; |
| 498 | } |
| 499 | |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 500 | unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) { |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 501 | if (VT == MVT::i64) return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 502 | |
Eric Christopher | aa3ace1 | 2010-09-09 20:49:25 +0000 | [diff] [blame] | 503 | unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT)); |
| 504 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Jim Grosbach | e751c00 | 2012-03-01 22:47:09 +0000 | [diff] [blame] | 505 | TII.get(ARM::VMOVRS), MoveReg) |
Eric Christopher | aa3ace1 | 2010-09-09 20:49:25 +0000 | [diff] [blame] | 506 | .addReg(SrcReg)); |
| 507 | return MoveReg; |
| 508 | } |
| 509 | |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 510 | // For double width floating point we need to materialize two constants |
| 511 | // (the high and the low) into integer registers then use a move to get |
| 512 | // the combined constant into an FP reg. |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 513 | unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) { |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 514 | const APFloat Val = CFP->getValueAPF(); |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 515 | bool is64bit = VT == MVT::f64; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 516 | |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 517 | // This checks to see if we can use VFP3 instructions to materialize |
| 518 | // a constant, otherwise we have to go through the constant pool. |
| 519 | if (TLI.isFPImmLegal(Val, VT)) { |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 520 | int Imm; |
| 521 | unsigned Opc; |
| 522 | if (is64bit) { |
| 523 | Imm = ARM_AM::getFP64Imm(Val); |
| 524 | Opc = ARM::FCONSTD; |
| 525 | } else { |
| 526 | Imm = ARM_AM::getFP32Imm(Val); |
| 527 | Opc = ARM::FCONSTS; |
| 528 | } |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 529 | unsigned DestReg = createResultReg(TLI.getRegClassFor(VT)); |
| 530 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), |
| 531 | DestReg) |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 532 | .addImm(Imm)); |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 533 | return DestReg; |
| 534 | } |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 535 | |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 536 | // Require VFP2 for loading fp constants. |
Eric Christopher | 238bb16 | 2010-09-09 23:50:00 +0000 | [diff] [blame] | 537 | if (!Subtarget->hasVFP2()) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 538 | |
Eric Christopher | 238bb16 | 2010-09-09 23:50:00 +0000 | [diff] [blame] | 539 | // MachineConstantPool wants an explicit alignment. |
| 540 | unsigned Align = TD.getPrefTypeAlignment(CFP->getType()); |
| 541 | if (Align == 0) { |
| 542 | // TODO: Figure out if this is correct. |
| 543 | Align = TD.getTypeAllocSize(CFP->getType()); |
| 544 | } |
| 545 | unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align); |
| 546 | unsigned DestReg = createResultReg(TLI.getRegClassFor(VT)); |
| 547 | unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 548 | |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 549 | // The extra reg is for addrmode5. |
Eric Christopher | f5732c4 | 2010-09-28 00:35:09 +0000 | [diff] [blame] | 550 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), |
| 551 | DestReg) |
| 552 | .addConstantPoolIndex(Idx) |
Eric Christopher | 238bb16 | 2010-09-09 23:50:00 +0000 | [diff] [blame] | 553 | .addReg(0)); |
| 554 | return DestReg; |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 555 | } |
| 556 | |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 557 | unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) { |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 558 | |
Chad Rosier | 44e8957 | 2011-11-04 22:29:00 +0000 | [diff] [blame] | 559 | if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1) |
| 560 | return false; |
Eric Christopher | e5b13cf | 2010-11-03 20:21:17 +0000 | [diff] [blame] | 561 | |
| 562 | // If we can do this in a single instruction without a constant pool entry |
| 563 | // do so now. |
| 564 | const ConstantInt *CI = cast<ConstantInt>(C); |
Chad Rosier | a4e0727 | 2011-11-04 23:09:49 +0000 | [diff] [blame] | 565 | if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) { |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 566 | unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16; |
Chad Rosier | fc17ddd | 2012-11-27 01:06:49 +0000 | [diff] [blame] | 567 | const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass : |
| 568 | &ARM::GPRRegClass; |
| 569 | unsigned ImmReg = createResultReg(RC); |
Eric Christopher | e5b13cf | 2010-11-03 20:21:17 +0000 | [diff] [blame] | 570 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Chad Rosier | 44e8957 | 2011-11-04 22:29:00 +0000 | [diff] [blame] | 571 | TII.get(Opc), ImmReg) |
Chad Rosier | 42536af | 2011-11-05 20:16:15 +0000 | [diff] [blame] | 572 | .addImm(CI->getZExtValue())); |
Chad Rosier | 44e8957 | 2011-11-04 22:29:00 +0000 | [diff] [blame] | 573 | return ImmReg; |
Eric Christopher | e5b13cf | 2010-11-03 20:21:17 +0000 | [diff] [blame] | 574 | } |
| 575 | |
Chad Rosier | 4e89d97 | 2011-11-11 00:36:21 +0000 | [diff] [blame] | 576 | // Use MVN to emit negative constants. |
| 577 | if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) { |
| 578 | unsigned Imm = (unsigned)~(CI->getSExtValue()); |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 579 | bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) : |
Chad Rosier | 4e89d97 | 2011-11-11 00:36:21 +0000 | [diff] [blame] | 580 | (ARM_AM::getSOImmVal(Imm) != -1); |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 581 | if (UseImm) { |
Chad Rosier | 4e89d97 | 2011-11-11 00:36:21 +0000 | [diff] [blame] | 582 | unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi; |
| 583 | unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32)); |
| 584 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 585 | TII.get(Opc), ImmReg) |
| 586 | .addImm(Imm)); |
| 587 | return ImmReg; |
| 588 | } |
| 589 | } |
| 590 | |
| 591 | // Load from constant pool. For now 32-bit only. |
Chad Rosier | 44e8957 | 2011-11-04 22:29:00 +0000 | [diff] [blame] | 592 | if (VT != MVT::i32) |
| 593 | return false; |
| 594 | |
| 595 | unsigned DestReg = createResultReg(TLI.getRegClassFor(VT)); |
| 596 | |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 597 | // MachineConstantPool wants an explicit alignment. |
| 598 | unsigned Align = TD.getPrefTypeAlignment(C->getType()); |
| 599 | if (Align == 0) { |
| 600 | // TODO: Figure out if this is correct. |
| 601 | Align = TD.getTypeAllocSize(C->getType()); |
| 602 | } |
| 603 | unsigned Idx = MCP.getConstantPoolIndex(C, Align); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 604 | |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 605 | if (isThumb2) |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 606 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | fd60980 | 2010-09-28 21:55:34 +0000 | [diff] [blame] | 607 | TII.get(ARM::t2LDRpci), DestReg) |
| 608 | .addConstantPoolIndex(Idx)); |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 609 | else |
Eric Christopher | d0c82a6 | 2010-11-12 09:48:30 +0000 | [diff] [blame] | 610 | // The extra immediate is for addrmode2. |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 611 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | fd60980 | 2010-09-28 21:55:34 +0000 | [diff] [blame] | 612 | TII.get(ARM::LDRcp), DestReg) |
| 613 | .addConstantPoolIndex(Idx) |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 614 | .addImm(0)); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 615 | |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 616 | return DestReg; |
Eric Christopher | 1b61ef4 | 2010-09-02 01:48:11 +0000 | [diff] [blame] | 617 | } |
| 618 | |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 619 | unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) { |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 620 | // For now 32-bit only. |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 621 | if (VT != MVT::i32) return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 622 | |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 623 | Reloc::Model RelocM = TM.getRelocationModel(); |
Jush Lu | c4dc249 | 2012-08-29 02:41:21 +0000 | [diff] [blame] | 624 | bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM); |
Chad Rosier | 6aa6e5a | 2012-11-07 00:13:01 +0000 | [diff] [blame] | 625 | const TargetRegisterClass *RC = isThumb2 ? |
| 626 | (const TargetRegisterClass*)&ARM::rGPRRegClass : |
| 627 | (const TargetRegisterClass*)&ARM::GPRRegClass; |
| 628 | unsigned DestReg = createResultReg(RC); |
Jakob Stoklund Olesen | 45ca7c6 | 2012-01-07 01:47:05 +0000 | [diff] [blame] | 629 | |
| 630 | // Use movw+movt when possible, it avoids constant pool entries. |
Jakob Stoklund Olesen | 8f37a24 | 2012-01-07 20:49:15 +0000 | [diff] [blame] | 631 | // Darwin targets don't support movt with Reloc::Static, see |
| 632 | // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support |
| 633 | // static movt relocations. |
| 634 | if (Subtarget->useMovt() && |
| 635 | Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) { |
Jakob Stoklund Olesen | 45ca7c6 | 2012-01-07 01:47:05 +0000 | [diff] [blame] | 636 | unsigned Opc; |
| 637 | switch (RelocM) { |
| 638 | case Reloc::PIC_: |
| 639 | Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel; |
| 640 | break; |
| 641 | case Reloc::DynamicNoPIC: |
| 642 | Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn; |
| 643 | break; |
| 644 | default: |
| 645 | Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm; |
| 646 | break; |
| 647 | } |
| 648 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), |
| 649 | DestReg).addGlobalAddress(GV)); |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 650 | } else { |
Jakob Stoklund Olesen | 45ca7c6 | 2012-01-07 01:47:05 +0000 | [diff] [blame] | 651 | // MachineConstantPool wants an explicit alignment. |
| 652 | unsigned Align = TD.getPrefTypeAlignment(GV->getType()); |
| 653 | if (Align == 0) { |
| 654 | // TODO: Figure out if this is correct. |
| 655 | Align = TD.getTypeAllocSize(GV->getType()); |
| 656 | } |
| 657 | |
Jush Lu | 8f50647 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 658 | if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_) |
| 659 | return ARMLowerPICELF(GV, Align, VT); |
| 660 | |
Jakob Stoklund Olesen | 45ca7c6 | 2012-01-07 01:47:05 +0000 | [diff] [blame] | 661 | // Grab index. |
| 662 | unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : |
| 663 | (Subtarget->isThumb() ? 4 : 8); |
| 664 | unsigned Id = AFI->createPICLabelUId(); |
| 665 | ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id, |
| 666 | ARMCP::CPValue, |
| 667 | PCAdj); |
| 668 | unsigned Idx = MCP.getConstantPoolIndex(CPV, Align); |
| 669 | |
| 670 | // Load value. |
| 671 | MachineInstrBuilder MIB; |
| 672 | if (isThumb2) { |
| 673 | unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic; |
| 674 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg) |
| 675 | .addConstantPoolIndex(Idx); |
| 676 | if (RelocM == Reloc::PIC_) |
| 677 | MIB.addImm(Id); |
Jush Lu | c4dc249 | 2012-08-29 02:41:21 +0000 | [diff] [blame] | 678 | AddOptionalDefs(MIB); |
Jakob Stoklund Olesen | 45ca7c6 | 2012-01-07 01:47:05 +0000 | [diff] [blame] | 679 | } else { |
| 680 | // The extra immediate is for addrmode2. |
| 681 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp), |
| 682 | DestReg) |
| 683 | .addConstantPoolIndex(Idx) |
| 684 | .addImm(0); |
Jush Lu | c4dc249 | 2012-08-29 02:41:21 +0000 | [diff] [blame] | 685 | AddOptionalDefs(MIB); |
| 686 | |
| 687 | if (RelocM == Reloc::PIC_) { |
| 688 | unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD; |
| 689 | unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT)); |
| 690 | |
| 691 | MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
| 692 | DL, TII.get(Opc), NewDestReg) |
| 693 | .addReg(DestReg) |
| 694 | .addImm(Id); |
| 695 | AddOptionalDefs(MIB); |
| 696 | return NewDestReg; |
| 697 | } |
Jakob Stoklund Olesen | 45ca7c6 | 2012-01-07 01:47:05 +0000 | [diff] [blame] | 698 | } |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 699 | } |
Eli Friedman | d6412c9 | 2011-06-03 01:13:19 +0000 | [diff] [blame] | 700 | |
Jush Lu | c4dc249 | 2012-08-29 02:41:21 +0000 | [diff] [blame] | 701 | if (IsIndirect) { |
Jakob Stoklund Olesen | 45ca7c6 | 2012-01-07 01:47:05 +0000 | [diff] [blame] | 702 | MachineInstrBuilder MIB; |
Eli Friedman | d6412c9 | 2011-06-03 01:13:19 +0000 | [diff] [blame] | 703 | unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT)); |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 704 | if (isThumb2) |
Jim Grosbach | b04546f | 2011-09-13 20:30:37 +0000 | [diff] [blame] | 705 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 706 | TII.get(ARM::t2LDRi12), NewDestReg) |
Eli Friedman | d6412c9 | 2011-06-03 01:13:19 +0000 | [diff] [blame] | 707 | .addReg(DestReg) |
| 708 | .addImm(0); |
| 709 | else |
| 710 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12), |
| 711 | NewDestReg) |
| 712 | .addReg(DestReg) |
| 713 | .addImm(0); |
| 714 | DestReg = NewDestReg; |
| 715 | AddOptionalDefs(MIB); |
| 716 | } |
| 717 | |
Eric Christopher | 890dbbe | 2010-10-02 00:32:44 +0000 | [diff] [blame] | 718 | return DestReg; |
Eric Christopher | c9932f6 | 2010-10-01 23:24:42 +0000 | [diff] [blame] | 719 | } |
| 720 | |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 721 | unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) { |
Patrik Hagglund | 3d170e6 | 2012-12-17 14:30:06 +0000 | [diff] [blame^] | 722 | EVT CEVT = TLI.getValueType(C->getType(), true); |
| 723 | |
| 724 | // Only handle simple types. |
| 725 | if (!CEVT.isSimple()) return 0; |
| 726 | MVT VT = CEVT.getSimpleVT(); |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 727 | |
| 728 | if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C)) |
| 729 | return ARMMaterializeFP(CFP, VT); |
Eric Christopher | c9932f6 | 2010-10-01 23:24:42 +0000 | [diff] [blame] | 730 | else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C)) |
| 731 | return ARMMaterializeGV(GV, VT); |
| 732 | else if (isa<ConstantInt>(C)) |
| 733 | return ARMMaterializeInt(C, VT); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 734 | |
Eric Christopher | c9932f6 | 2010-10-01 23:24:42 +0000 | [diff] [blame] | 735 | return 0; |
Eric Christopher | 9ed58df | 2010-09-09 00:19:41 +0000 | [diff] [blame] | 736 | } |
| 737 | |
Chad Rosier | 944d82b | 2011-11-17 21:46:13 +0000 | [diff] [blame] | 738 | // TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF); |
| 739 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 740 | unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) { |
| 741 | // Don't handle dynamic allocas. |
| 742 | if (!FuncInfo.StaticAllocaMap.count(AI)) return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 743 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 744 | MVT VT; |
Chad Rosier | f4bd21c | 2012-05-11 16:41:38 +0000 | [diff] [blame] | 745 | if (!isLoadTypeLegal(AI->getType(), VT)) return 0; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 746 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 747 | DenseMap<const AllocaInst*, int>::iterator SI = |
| 748 | FuncInfo.StaticAllocaMap.find(AI); |
| 749 | |
| 750 | // This will get lowered later into the correct offsets and registers |
| 751 | // via rewriteXFrameIndex. |
| 752 | if (SI != FuncInfo.StaticAllocaMap.end()) { |
Craig Topper | 44d2382 | 2012-02-22 05:59:10 +0000 | [diff] [blame] | 753 | const TargetRegisterClass* RC = TLI.getRegClassFor(VT); |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 754 | unsigned ResultReg = createResultReg(RC); |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 755 | unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri; |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 756 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 757 | TII.get(Opc), ResultReg) |
| 758 | .addFrameIndex(SI->second) |
| 759 | .addImm(0)); |
| 760 | return ResultReg; |
| 761 | } |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 762 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 763 | return 0; |
| 764 | } |
| 765 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 766 | bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 767 | EVT evt = TLI.getValueType(Ty, true); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 768 | |
Eric Christopher | b1cc848 | 2010-08-25 07:23:49 +0000 | [diff] [blame] | 769 | // Only handle simple types. |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 770 | if (evt == MVT::Other || !evt.isSimple()) return false; |
| 771 | VT = evt.getSimpleVT(); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 772 | |
Eric Christopher | dc90804 | 2010-08-31 01:28:42 +0000 | [diff] [blame] | 773 | // Handle all legal types, i.e. a register that will directly hold this |
| 774 | // value. |
| 775 | return TLI.isTypeLegal(VT); |
Eric Christopher | b1cc848 | 2010-08-25 07:23:49 +0000 | [diff] [blame] | 776 | } |
| 777 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 778 | bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) { |
Eric Christopher | 4e68c7c | 2010-09-01 18:01:32 +0000 | [diff] [blame] | 779 | if (isTypeLegal(Ty, VT)) return true; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 780 | |
Eric Christopher | 4e68c7c | 2010-09-01 18:01:32 +0000 | [diff] [blame] | 781 | // If this is a type than can be sign or zero-extended to a basic operation |
| 782 | // go ahead and accept it now. |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 783 | if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16) |
Eric Christopher | 4e68c7c | 2010-09-01 18:01:32 +0000 | [diff] [blame] | 784 | return true; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 785 | |
Eric Christopher | 4e68c7c | 2010-09-01 18:01:32 +0000 | [diff] [blame] | 786 | return false; |
| 787 | } |
| 788 | |
Eric Christopher | 88de86b | 2010-11-19 22:36:41 +0000 | [diff] [blame] | 789 | // Computes the address to get to an object. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 790 | bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) { |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 791 | // Some boilerplate from the X86 FastISel. |
| 792 | const User *U = NULL; |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 793 | unsigned Opcode = Instruction::UserOp1; |
Eric Christopher | cb0b04b | 2010-08-24 00:07:24 +0000 | [diff] [blame] | 794 | if (const Instruction *I = dyn_cast<Instruction>(Obj)) { |
Eric Christopher | 2d630d7 | 2010-11-19 22:37:58 +0000 | [diff] [blame] | 795 | // Don't walk into other basic blocks unless the object is an alloca from |
| 796 | // another block, otherwise it may not have a virtual register assigned. |
Eric Christopher | 76dda7e | 2010-11-15 21:11:06 +0000 | [diff] [blame] | 797 | if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) || |
| 798 | FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) { |
| 799 | Opcode = I->getOpcode(); |
| 800 | U = I; |
| 801 | } |
Eric Christopher | cb0b04b | 2010-08-24 00:07:24 +0000 | [diff] [blame] | 802 | } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) { |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 803 | Opcode = C->getOpcode(); |
| 804 | U = C; |
| 805 | } |
| 806 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 807 | if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType())) |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 808 | if (Ty->getAddressSpace() > 255) |
| 809 | // Fast instruction selection doesn't support the special |
| 810 | // address spaces. |
| 811 | return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 812 | |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 813 | switch (Opcode) { |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 814 | default: |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 815 | break; |
Eric Christopher | 5532433 | 2010-10-12 00:43:21 +0000 | [diff] [blame] | 816 | case Instruction::BitCast: { |
| 817 | // Look through bitcasts. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 818 | return ARMComputeAddress(U->getOperand(0), Addr); |
Eric Christopher | 5532433 | 2010-10-12 00:43:21 +0000 | [diff] [blame] | 819 | } |
| 820 | case Instruction::IntToPtr: { |
| 821 | // Look past no-op inttoptrs. |
| 822 | if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy()) |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 823 | return ARMComputeAddress(U->getOperand(0), Addr); |
Eric Christopher | 5532433 | 2010-10-12 00:43:21 +0000 | [diff] [blame] | 824 | break; |
| 825 | } |
| 826 | case Instruction::PtrToInt: { |
| 827 | // Look past no-op ptrtoints. |
| 828 | if (TLI.getValueType(U->getType()) == TLI.getPointerTy()) |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 829 | return ARMComputeAddress(U->getOperand(0), Addr); |
Eric Christopher | 5532433 | 2010-10-12 00:43:21 +0000 | [diff] [blame] | 830 | break; |
| 831 | } |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 832 | case Instruction::GetElementPtr: { |
Eric Christopher | b371658 | 2010-11-19 22:39:56 +0000 | [diff] [blame] | 833 | Address SavedAddr = Addr; |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 834 | int TmpOffset = Addr.Offset; |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 835 | |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 836 | // Iterate through the GEP folding the constants into offsets where |
| 837 | // we can. |
| 838 | gep_type_iterator GTI = gep_type_begin(U); |
| 839 | for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end(); |
| 840 | i != e; ++i, ++GTI) { |
| 841 | const Value *Op = *i; |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 842 | if (StructType *STy = dyn_cast<StructType>(*GTI)) { |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 843 | const StructLayout *SL = TD.getStructLayout(STy); |
| 844 | unsigned Idx = cast<ConstantInt>(Op)->getZExtValue(); |
| 845 | TmpOffset += SL->getElementOffset(Idx); |
| 846 | } else { |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 847 | uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType()); |
Eric Christopher | 7244d7c | 2011-03-22 19:39:17 +0000 | [diff] [blame] | 848 | for (;;) { |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 849 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) { |
| 850 | // Constant-offset addressing. |
| 851 | TmpOffset += CI->getSExtValue() * S; |
Eric Christopher | 7244d7c | 2011-03-22 19:39:17 +0000 | [diff] [blame] | 852 | break; |
| 853 | } |
| 854 | if (isa<AddOperator>(Op) && |
| 855 | (!isa<Instruction>(Op) || |
| 856 | FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()] |
| 857 | == FuncInfo.MBB) && |
| 858 | isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) { |
Eric Christopher | 299bbb2 | 2011-04-29 00:03:10 +0000 | [diff] [blame] | 859 | // An add (in the same block) with a constant operand. Fold the |
Eric Christopher | 7244d7c | 2011-03-22 19:39:17 +0000 | [diff] [blame] | 860 | // constant. |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 861 | ConstantInt *CI = |
Eric Christopher | 7244d7c | 2011-03-22 19:39:17 +0000 | [diff] [blame] | 862 | cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1)); |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 863 | TmpOffset += CI->getSExtValue() * S; |
Eric Christopher | 7244d7c | 2011-03-22 19:39:17 +0000 | [diff] [blame] | 864 | // Iterate on the other operand. |
| 865 | Op = cast<AddOperator>(Op)->getOperand(0); |
| 866 | continue; |
Eric Christopher | 299bbb2 | 2011-04-29 00:03:10 +0000 | [diff] [blame] | 867 | } |
Eric Christopher | 7244d7c | 2011-03-22 19:39:17 +0000 | [diff] [blame] | 868 | // Unsupported |
| 869 | goto unsupported_gep; |
| 870 | } |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 871 | } |
| 872 | } |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 873 | |
| 874 | // Try to grab the base operand now. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 875 | Addr.Offset = TmpOffset; |
| 876 | if (ARMComputeAddress(U->getOperand(0), Addr)) return true; |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 877 | |
| 878 | // We failed, restore everything and try the other options. |
Eric Christopher | b371658 | 2010-11-19 22:39:56 +0000 | [diff] [blame] | 879 | Addr = SavedAddr; |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 880 | |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 881 | unsupported_gep: |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 882 | break; |
| 883 | } |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 884 | case Instruction::Alloca: { |
Eric Christopher | 1541877 | 2010-10-12 05:39:06 +0000 | [diff] [blame] | 885 | const AllocaInst *AI = cast<AllocaInst>(Obj); |
Eric Christopher | 827656d | 2010-11-20 22:38:27 +0000 | [diff] [blame] | 886 | DenseMap<const AllocaInst*, int>::iterator SI = |
| 887 | FuncInfo.StaticAllocaMap.find(AI); |
| 888 | if (SI != FuncInfo.StaticAllocaMap.end()) { |
| 889 | Addr.BaseType = Address::FrameIndexBase; |
| 890 | Addr.Base.FI = SI->second; |
| 891 | return true; |
| 892 | } |
| 893 | break; |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 894 | } |
| 895 | } |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 896 | |
Eric Christopher | cb0b04b | 2010-08-24 00:07:24 +0000 | [diff] [blame] | 897 | // Try to get this in a register if nothing else has worked. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 898 | if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj); |
| 899 | return Addr.Base.Reg != 0; |
Eric Christopher | eae8439 | 2010-10-14 09:29:41 +0000 | [diff] [blame] | 900 | } |
| 901 | |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 902 | void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) { |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 903 | |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 904 | assert(VT.isSimple() && "Non-simple types are invalid here!"); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 905 | |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 906 | bool needsLowering = false; |
| 907 | switch (VT.getSimpleVT().SimpleTy) { |
Craig Topper | bc21981 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 908 | default: llvm_unreachable("Unhandled load/store type!"); |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 909 | case MVT::i1: |
| 910 | case MVT::i8: |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 911 | case MVT::i16: |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 912 | case MVT::i32: |
Chad Rosier | 57b2997 | 2011-11-14 20:22:27 +0000 | [diff] [blame] | 913 | if (!useAM3) { |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 914 | // Integer loads/stores handle 12-bit offsets. |
| 915 | needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset); |
Chad Rosier | 57b2997 | 2011-11-14 20:22:27 +0000 | [diff] [blame] | 916 | // Handle negative offsets. |
Chad Rosier | e489af8 | 2011-11-14 22:34:48 +0000 | [diff] [blame] | 917 | if (needsLowering && isThumb2) |
| 918 | needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 && |
| 919 | Addr.Offset > -256); |
Chad Rosier | 57b2997 | 2011-11-14 20:22:27 +0000 | [diff] [blame] | 920 | } else { |
Chad Rosier | 5be833d | 2011-11-13 04:25:02 +0000 | [diff] [blame] | 921 | // ARM halfword load/stores and signed byte loads use +/-imm8 offsets. |
Chad Rosier | dc9205d | 2011-11-14 04:09:28 +0000 | [diff] [blame] | 922 | needsLowering = (Addr.Offset > 255 || Addr.Offset < -255); |
Chad Rosier | 57b2997 | 2011-11-14 20:22:27 +0000 | [diff] [blame] | 923 | } |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 924 | break; |
| 925 | case MVT::f32: |
| 926 | case MVT::f64: |
| 927 | // Floating point operands handle 8-bit offsets. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 928 | needsLowering = ((Addr.Offset & 0xff) != Addr.Offset); |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 929 | break; |
| 930 | } |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 931 | |
Eric Christopher | 827656d | 2010-11-20 22:38:27 +0000 | [diff] [blame] | 932 | // If this is a stack pointer and the offset needs to be simplified then |
| 933 | // put the alloca address into a register, set the base type back to |
| 934 | // register and continue. This should almost never happen. |
| 935 | if (needsLowering && Addr.BaseType == Address::FrameIndexBase) { |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 936 | const TargetRegisterClass *RC = isThumb2 ? |
| 937 | (const TargetRegisterClass*)&ARM::tGPRRegClass : |
| 938 | (const TargetRegisterClass*)&ARM::GPRRegClass; |
Eric Christopher | 827656d | 2010-11-20 22:38:27 +0000 | [diff] [blame] | 939 | unsigned ResultReg = createResultReg(RC); |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 940 | unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri; |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 941 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | 827656d | 2010-11-20 22:38:27 +0000 | [diff] [blame] | 942 | TII.get(Opc), ResultReg) |
| 943 | .addFrameIndex(Addr.Base.FI) |
| 944 | .addImm(0)); |
| 945 | Addr.Base.Reg = ResultReg; |
| 946 | Addr.BaseType = Address::RegBase; |
| 947 | } |
| 948 | |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 949 | // Since the offset is too large for the load/store instruction |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 950 | // get the reg+offset into a register. |
Eric Christopher | 212ae93 | 2010-10-21 19:40:30 +0000 | [diff] [blame] | 951 | if (needsLowering) { |
Eli Friedman | 9ebf57a | 2011-04-29 21:22:56 +0000 | [diff] [blame] | 952 | Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg, |
| 953 | /*Op0IsKill*/false, Addr.Offset, MVT::i32); |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 954 | Addr.Offset = 0; |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 955 | } |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 956 | } |
| 957 | |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 958 | void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr, |
Cameron Zwarich | c152aa6 | 2011-05-28 20:34:49 +0000 | [diff] [blame] | 959 | const MachineInstrBuilder &MIB, |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 960 | unsigned Flags, bool useAM3) { |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 961 | // addrmode5 output depends on the selection dag addressing dividing the |
| 962 | // offset by 4 that it then later multiplies. Do this here as well. |
| 963 | if (VT.getSimpleVT().SimpleTy == MVT::f32 || |
| 964 | VT.getSimpleVT().SimpleTy == MVT::f64) |
| 965 | Addr.Offset /= 4; |
Eric Christopher | 299bbb2 | 2011-04-29 00:03:10 +0000 | [diff] [blame] | 966 | |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 967 | // Frame base works a bit differently. Handle it separately. |
| 968 | if (Addr.BaseType == Address::FrameIndexBase) { |
| 969 | int FI = Addr.Base.FI; |
| 970 | int Offset = Addr.Offset; |
| 971 | MachineMemOperand *MMO = |
| 972 | FuncInfo.MF->getMachineMemOperand( |
| 973 | MachinePointerInfo::getFixedStack(FI, Offset), |
Cameron Zwarich | c152aa6 | 2011-05-28 20:34:49 +0000 | [diff] [blame] | 974 | Flags, |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 975 | MFI.getObjectSize(FI), |
| 976 | MFI.getObjectAlignment(FI)); |
| 977 | // Now add the rest of the operands. |
| 978 | MIB.addFrameIndex(FI); |
| 979 | |
Bob Wilson | 6ce2dea | 2011-12-04 00:52:23 +0000 | [diff] [blame] | 980 | // ARM halfword load/stores and signed byte loads need an additional |
| 981 | // operand. |
Chad Rosier | dc9205d | 2011-11-14 04:09:28 +0000 | [diff] [blame] | 982 | if (useAM3) { |
| 983 | signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset; |
| 984 | MIB.addReg(0); |
| 985 | MIB.addImm(Imm); |
| 986 | } else { |
| 987 | MIB.addImm(Addr.Offset); |
| 988 | } |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 989 | MIB.addMemOperand(MMO); |
| 990 | } else { |
| 991 | // Now add the rest of the operands. |
| 992 | MIB.addReg(Addr.Base.Reg); |
Eric Christopher | 299bbb2 | 2011-04-29 00:03:10 +0000 | [diff] [blame] | 993 | |
Bob Wilson | 6ce2dea | 2011-12-04 00:52:23 +0000 | [diff] [blame] | 994 | // ARM halfword load/stores and signed byte loads need an additional |
| 995 | // operand. |
Chad Rosier | dc9205d | 2011-11-14 04:09:28 +0000 | [diff] [blame] | 996 | if (useAM3) { |
| 997 | signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset; |
| 998 | MIB.addReg(0); |
| 999 | MIB.addImm(Imm); |
| 1000 | } else { |
| 1001 | MIB.addImm(Addr.Offset); |
| 1002 | } |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1003 | } |
| 1004 | AddOptionalDefs(MIB); |
| 1005 | } |
| 1006 | |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 1007 | bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr, |
Chad Rosier | 8a9bce9 | 2011-12-13 19:22:14 +0000 | [diff] [blame] | 1008 | unsigned Alignment, bool isZExt, bool allocReg) { |
Eric Christopher | dc90804 | 2010-08-31 01:28:42 +0000 | [diff] [blame] | 1009 | unsigned Opc; |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 1010 | bool useAM3 = false; |
Chad Rosier | 8a9bce9 | 2011-12-13 19:22:14 +0000 | [diff] [blame] | 1011 | bool needVMOV = false; |
Craig Topper | 44d2382 | 2012-02-22 05:59:10 +0000 | [diff] [blame] | 1012 | const TargetRegisterClass *RC; |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 1013 | switch (VT.SimpleTy) { |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1014 | // This is mostly going to be Neon/vector support. |
| 1015 | default: return false; |
Chad Rosier | 646abbf | 2011-11-11 02:38:59 +0000 | [diff] [blame] | 1016 | case MVT::i1: |
Eric Christopher | 4e68c7c | 2010-09-01 18:01:32 +0000 | [diff] [blame] | 1017 | case MVT::i8: |
Chad Rosier | 57b2997 | 2011-11-14 20:22:27 +0000 | [diff] [blame] | 1018 | if (isThumb2) { |
| 1019 | if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops()) |
| 1020 | Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8; |
| 1021 | else |
| 1022 | Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12; |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 1023 | } else { |
Chad Rosier | 57b2997 | 2011-11-14 20:22:27 +0000 | [diff] [blame] | 1024 | if (isZExt) { |
| 1025 | Opc = ARM::LDRBi12; |
| 1026 | } else { |
| 1027 | Opc = ARM::LDRSB; |
| 1028 | useAM3 = true; |
| 1029 | } |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 1030 | } |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1031 | RC = &ARM::GPRRegClass; |
Eric Christopher | 4e68c7c | 2010-09-01 18:01:32 +0000 | [diff] [blame] | 1032 | break; |
Chad Rosier | 7346347 | 2011-11-09 21:30:12 +0000 | [diff] [blame] | 1033 | case MVT::i16: |
Chad Rosier | b3235b1 | 2012-11-09 18:25:27 +0000 | [diff] [blame] | 1034 | if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem()) |
Chad Rosier | d70c98e | 2012-09-21 00:41:42 +0000 | [diff] [blame] | 1035 | return false; |
| 1036 | |
Chad Rosier | 57b2997 | 2011-11-14 20:22:27 +0000 | [diff] [blame] | 1037 | if (isThumb2) { |
| 1038 | if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops()) |
| 1039 | Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8; |
| 1040 | else |
| 1041 | Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12; |
| 1042 | } else { |
| 1043 | Opc = isZExt ? ARM::LDRH : ARM::LDRSH; |
| 1044 | useAM3 = true; |
| 1045 | } |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1046 | RC = &ARM::GPRRegClass; |
Chad Rosier | 7346347 | 2011-11-09 21:30:12 +0000 | [diff] [blame] | 1047 | break; |
Eric Christopher | dc90804 | 2010-08-31 01:28:42 +0000 | [diff] [blame] | 1048 | case MVT::i32: |
Chad Rosier | b3235b1 | 2012-11-09 18:25:27 +0000 | [diff] [blame] | 1049 | if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem()) |
Chad Rosier | e5e674b | 2012-09-21 16:58:35 +0000 | [diff] [blame] | 1050 | return false; |
| 1051 | |
Chad Rosier | 57b2997 | 2011-11-14 20:22:27 +0000 | [diff] [blame] | 1052 | if (isThumb2) { |
| 1053 | if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops()) |
| 1054 | Opc = ARM::t2LDRi8; |
| 1055 | else |
| 1056 | Opc = ARM::t2LDRi12; |
| 1057 | } else { |
| 1058 | Opc = ARM::LDRi12; |
| 1059 | } |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1060 | RC = &ARM::GPRRegClass; |
Eric Christopher | dc90804 | 2010-08-31 01:28:42 +0000 | [diff] [blame] | 1061 | break; |
Eric Christopher | 6dab137 | 2010-09-18 01:59:37 +0000 | [diff] [blame] | 1062 | case MVT::f32: |
Chad Rosier | 6762f8f | 2011-12-14 17:55:03 +0000 | [diff] [blame] | 1063 | if (!Subtarget->hasVFP2()) return false; |
Chad Rosier | 8a9bce9 | 2011-12-13 19:22:14 +0000 | [diff] [blame] | 1064 | // Unaligned loads need special handling. Floats require word-alignment. |
| 1065 | if (Alignment && Alignment < 4) { |
| 1066 | needVMOV = true; |
| 1067 | VT = MVT::i32; |
| 1068 | Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12; |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1069 | RC = &ARM::GPRRegClass; |
Chad Rosier | 8a9bce9 | 2011-12-13 19:22:14 +0000 | [diff] [blame] | 1070 | } else { |
| 1071 | Opc = ARM::VLDRS; |
| 1072 | RC = TLI.getRegClassFor(VT); |
| 1073 | } |
Eric Christopher | 6dab137 | 2010-09-18 01:59:37 +0000 | [diff] [blame] | 1074 | break; |
| 1075 | case MVT::f64: |
Chad Rosier | 6762f8f | 2011-12-14 17:55:03 +0000 | [diff] [blame] | 1076 | if (!Subtarget->hasVFP2()) return false; |
Chad Rosier | 404ed3c | 2011-12-14 17:26:05 +0000 | [diff] [blame] | 1077 | // FIXME: Unaligned loads need special handling. Doublewords require |
| 1078 | // word-alignment. |
| 1079 | if (Alignment && Alignment < 4) |
Chad Rosier | 8a9bce9 | 2011-12-13 19:22:14 +0000 | [diff] [blame] | 1080 | return false; |
Chad Rosier | 404ed3c | 2011-12-14 17:26:05 +0000 | [diff] [blame] | 1081 | |
Eric Christopher | 6dab137 | 2010-09-18 01:59:37 +0000 | [diff] [blame] | 1082 | Opc = ARM::VLDRD; |
Eric Christopher | ee56ea6 | 2010-10-07 05:50:44 +0000 | [diff] [blame] | 1083 | RC = TLI.getRegClassFor(VT); |
Eric Christopher | 6dab137 | 2010-09-18 01:59:37 +0000 | [diff] [blame] | 1084 | break; |
Eric Christopher | b1cc848 | 2010-08-25 07:23:49 +0000 | [diff] [blame] | 1085 | } |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1086 | // Simplify this down to something we can handle. |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 1087 | ARMSimplifyAddress(Addr, VT, useAM3); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 1088 | |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1089 | // Create the base instruction, then add the operands. |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 1090 | if (allocReg) |
| 1091 | ResultReg = createResultReg(RC); |
| 1092 | assert (ResultReg > 255 && "Expected an allocated virtual register."); |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1093 | MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1094 | TII.get(Opc), ResultReg); |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 1095 | AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3); |
Chad Rosier | 8a9bce9 | 2011-12-13 19:22:14 +0000 | [diff] [blame] | 1096 | |
| 1097 | // If we had an unaligned load of a float we've converted it to an regular |
| 1098 | // load. Now we must move from the GRP to the FP register. |
| 1099 | if (needVMOV) { |
| 1100 | unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32)); |
| 1101 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1102 | TII.get(ARM::VMOVSR), MoveReg) |
| 1103 | .addReg(ResultReg)); |
| 1104 | ResultReg = MoveReg; |
| 1105 | } |
Eric Christopher | dc90804 | 2010-08-31 01:28:42 +0000 | [diff] [blame] | 1106 | return true; |
Eric Christopher | b1cc848 | 2010-08-25 07:23:49 +0000 | [diff] [blame] | 1107 | } |
| 1108 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1109 | bool ARMFastISel::SelectLoad(const Instruction *I) { |
Eli Friedman | 4136d23 | 2011-09-02 22:33:24 +0000 | [diff] [blame] | 1110 | // Atomic loads need special handling. |
| 1111 | if (cast<LoadInst>(I)->isAtomic()) |
| 1112 | return false; |
| 1113 | |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 1114 | // Verify we have a legal type before going any further. |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1115 | MVT VT; |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 1116 | if (!isLoadTypeLegal(I->getType(), VT)) |
| 1117 | return false; |
| 1118 | |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1119 | // See if we can handle this address. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 1120 | Address Addr; |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1121 | if (!ARMComputeAddress(I->getOperand(0), Addr)) return false; |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 1122 | |
| 1123 | unsigned ResultReg; |
Chad Rosier | 8a9bce9 | 2011-12-13 19:22:14 +0000 | [diff] [blame] | 1124 | if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment())) |
| 1125 | return false; |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 1126 | UpdateValueMap(I, ResultReg); |
| 1127 | return true; |
| 1128 | } |
| 1129 | |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 1130 | bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr, |
Bob Wilson | 6ce2dea | 2011-12-04 00:52:23 +0000 | [diff] [blame] | 1131 | unsigned Alignment) { |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 1132 | unsigned StrOpc; |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 1133 | bool useAM3 = false; |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 1134 | switch (VT.SimpleTy) { |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1135 | // This is mostly going to be Neon/vector support. |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 1136 | default: return false; |
Eric Christopher | 4c91412 | 2010-11-02 23:59:09 +0000 | [diff] [blame] | 1137 | case MVT::i1: { |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1138 | unsigned Res = createResultReg(isThumb2 ? |
| 1139 | (const TargetRegisterClass*)&ARM::tGPRRegClass : |
| 1140 | (const TargetRegisterClass*)&ARM::GPRRegClass); |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 1141 | unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri; |
Eric Christopher | 4c91412 | 2010-11-02 23:59:09 +0000 | [diff] [blame] | 1142 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1143 | TII.get(Opc), Res) |
| 1144 | .addReg(SrcReg).addImm(1)); |
| 1145 | SrcReg = Res; |
| 1146 | } // Fallthrough here. |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 1147 | case MVT::i8: |
Chad Rosier | 57b2997 | 2011-11-14 20:22:27 +0000 | [diff] [blame] | 1148 | if (isThumb2) { |
| 1149 | if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops()) |
| 1150 | StrOpc = ARM::t2STRBi8; |
| 1151 | else |
| 1152 | StrOpc = ARM::t2STRBi12; |
| 1153 | } else { |
| 1154 | StrOpc = ARM::STRBi12; |
| 1155 | } |
Eric Christopher | 1541877 | 2010-10-12 05:39:06 +0000 | [diff] [blame] | 1156 | break; |
| 1157 | case MVT::i16: |
Chad Rosier | b3235b1 | 2012-11-09 18:25:27 +0000 | [diff] [blame] | 1158 | if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem()) |
Chad Rosier | d70c98e | 2012-09-21 00:41:42 +0000 | [diff] [blame] | 1159 | return false; |
| 1160 | |
Chad Rosier | 57b2997 | 2011-11-14 20:22:27 +0000 | [diff] [blame] | 1161 | if (isThumb2) { |
| 1162 | if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops()) |
| 1163 | StrOpc = ARM::t2STRHi8; |
| 1164 | else |
| 1165 | StrOpc = ARM::t2STRHi12; |
| 1166 | } else { |
| 1167 | StrOpc = ARM::STRH; |
| 1168 | useAM3 = true; |
| 1169 | } |
Eric Christopher | 1541877 | 2010-10-12 05:39:06 +0000 | [diff] [blame] | 1170 | break; |
Eric Christopher | 47650ec | 2010-10-16 01:10:35 +0000 | [diff] [blame] | 1171 | case MVT::i32: |
Chad Rosier | b3235b1 | 2012-11-09 18:25:27 +0000 | [diff] [blame] | 1172 | if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem()) |
Chad Rosier | e5e674b | 2012-09-21 16:58:35 +0000 | [diff] [blame] | 1173 | return false; |
| 1174 | |
Chad Rosier | 57b2997 | 2011-11-14 20:22:27 +0000 | [diff] [blame] | 1175 | if (isThumb2) { |
| 1176 | if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops()) |
| 1177 | StrOpc = ARM::t2STRi8; |
| 1178 | else |
| 1179 | StrOpc = ARM::t2STRi12; |
| 1180 | } else { |
| 1181 | StrOpc = ARM::STRi12; |
| 1182 | } |
Eric Christopher | 47650ec | 2010-10-16 01:10:35 +0000 | [diff] [blame] | 1183 | break; |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 1184 | case MVT::f32: |
| 1185 | if (!Subtarget->hasVFP2()) return false; |
Chad Rosier | ed42c5f | 2011-12-06 01:44:17 +0000 | [diff] [blame] | 1186 | // Unaligned stores need special handling. Floats require word-alignment. |
Chad Rosier | 9eff1e3 | 2011-12-03 02:21:57 +0000 | [diff] [blame] | 1187 | if (Alignment && Alignment < 4) { |
| 1188 | unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32)); |
| 1189 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1190 | TII.get(ARM::VMOVRS), MoveReg) |
| 1191 | .addReg(SrcReg)); |
| 1192 | SrcReg = MoveReg; |
| 1193 | VT = MVT::i32; |
| 1194 | StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12; |
Chad Rosier | 64ac91b | 2011-12-14 17:32:02 +0000 | [diff] [blame] | 1195 | } else { |
| 1196 | StrOpc = ARM::VSTRS; |
Chad Rosier | 9eff1e3 | 2011-12-03 02:21:57 +0000 | [diff] [blame] | 1197 | } |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 1198 | break; |
| 1199 | case MVT::f64: |
| 1200 | if (!Subtarget->hasVFP2()) return false; |
Chad Rosier | ed42c5f | 2011-12-06 01:44:17 +0000 | [diff] [blame] | 1201 | // FIXME: Unaligned stores need special handling. Doublewords require |
| 1202 | // word-alignment. |
Chad Rosier | 404ed3c | 2011-12-14 17:26:05 +0000 | [diff] [blame] | 1203 | if (Alignment && Alignment < 4) |
Chad Rosier | 9eff1e3 | 2011-12-03 02:21:57 +0000 | [diff] [blame] | 1204 | return false; |
Chad Rosier | 404ed3c | 2011-12-14 17:26:05 +0000 | [diff] [blame] | 1205 | |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 1206 | StrOpc = ARM::VSTRD; |
| 1207 | break; |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 1208 | } |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1209 | // Simplify this down to something we can handle. |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 1210 | ARMSimplifyAddress(Addr, VT, useAM3); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 1211 | |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1212 | // Create the base instruction, then add the operands. |
| 1213 | MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1214 | TII.get(StrOpc)) |
Chad Rosier | 3bdb3c9 | 2011-11-17 01:16:53 +0000 | [diff] [blame] | 1215 | .addReg(SrcReg); |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 1216 | AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3); |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 1217 | return true; |
| 1218 | } |
| 1219 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1220 | bool ARMFastISel::SelectStore(const Instruction *I) { |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 1221 | Value *Op0 = I->getOperand(0); |
| 1222 | unsigned SrcReg = 0; |
| 1223 | |
Eli Friedman | 4136d23 | 2011-09-02 22:33:24 +0000 | [diff] [blame] | 1224 | // Atomic stores need special handling. |
| 1225 | if (cast<StoreInst>(I)->isAtomic()) |
| 1226 | return false; |
| 1227 | |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1228 | // Verify we have a legal type before going any further. |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1229 | MVT VT; |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 1230 | if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT)) |
Eric Christopher | 543cf05 | 2010-09-01 22:16:27 +0000 | [diff] [blame] | 1231 | return false; |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 1232 | |
Eric Christopher | 1b61ef4 | 2010-09-02 01:48:11 +0000 | [diff] [blame] | 1233 | // Get the value to be stored into a register. |
| 1234 | SrcReg = getRegForValue(Op0); |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1235 | if (SrcReg == 0) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1236 | |
Eric Christopher | 564857f | 2010-12-01 01:40:24 +0000 | [diff] [blame] | 1237 | // See if we can handle this address. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 1238 | Address Addr; |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 1239 | if (!ARMComputeAddress(I->getOperand(1), Addr)) |
Eric Christopher | 318b6ee | 2010-09-02 00:53:56 +0000 | [diff] [blame] | 1240 | return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1241 | |
Chad Rosier | 9eff1e3 | 2011-12-03 02:21:57 +0000 | [diff] [blame] | 1242 | if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment())) |
| 1243 | return false; |
Eric Christopher | a5b1e68 | 2010-09-17 22:28:18 +0000 | [diff] [blame] | 1244 | return true; |
| 1245 | } |
| 1246 | |
| 1247 | static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) { |
| 1248 | switch (Pred) { |
| 1249 | // Needs two compares... |
| 1250 | case CmpInst::FCMP_ONE: |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1251 | case CmpInst::FCMP_UEQ: |
Eric Christopher | a5b1e68 | 2010-09-17 22:28:18 +0000 | [diff] [blame] | 1252 | default: |
Eric Christopher | 4053e63 | 2010-11-02 01:24:49 +0000 | [diff] [blame] | 1253 | // AL is our "false" for now. The other two need more compares. |
Eric Christopher | a5b1e68 | 2010-09-17 22:28:18 +0000 | [diff] [blame] | 1254 | return ARMCC::AL; |
| 1255 | case CmpInst::ICMP_EQ: |
| 1256 | case CmpInst::FCMP_OEQ: |
| 1257 | return ARMCC::EQ; |
| 1258 | case CmpInst::ICMP_SGT: |
| 1259 | case CmpInst::FCMP_OGT: |
| 1260 | return ARMCC::GT; |
| 1261 | case CmpInst::ICMP_SGE: |
| 1262 | case CmpInst::FCMP_OGE: |
| 1263 | return ARMCC::GE; |
| 1264 | case CmpInst::ICMP_UGT: |
| 1265 | case CmpInst::FCMP_UGT: |
| 1266 | return ARMCC::HI; |
| 1267 | case CmpInst::FCMP_OLT: |
| 1268 | return ARMCC::MI; |
| 1269 | case CmpInst::ICMP_ULE: |
| 1270 | case CmpInst::FCMP_OLE: |
| 1271 | return ARMCC::LS; |
| 1272 | case CmpInst::FCMP_ORD: |
| 1273 | return ARMCC::VC; |
| 1274 | case CmpInst::FCMP_UNO: |
| 1275 | return ARMCC::VS; |
| 1276 | case CmpInst::FCMP_UGE: |
| 1277 | return ARMCC::PL; |
| 1278 | case CmpInst::ICMP_SLT: |
| 1279 | case CmpInst::FCMP_ULT: |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1280 | return ARMCC::LT; |
Eric Christopher | a5b1e68 | 2010-09-17 22:28:18 +0000 | [diff] [blame] | 1281 | case CmpInst::ICMP_SLE: |
| 1282 | case CmpInst::FCMP_ULE: |
| 1283 | return ARMCC::LE; |
| 1284 | case CmpInst::FCMP_UNE: |
| 1285 | case CmpInst::ICMP_NE: |
| 1286 | return ARMCC::NE; |
| 1287 | case CmpInst::ICMP_UGE: |
| 1288 | return ARMCC::HS; |
| 1289 | case CmpInst::ICMP_ULT: |
| 1290 | return ARMCC::LO; |
| 1291 | } |
Eric Christopher | 543cf05 | 2010-09-01 22:16:27 +0000 | [diff] [blame] | 1292 | } |
| 1293 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1294 | bool ARMFastISel::SelectBranch(const Instruction *I) { |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 1295 | const BranchInst *BI = cast<BranchInst>(I); |
| 1296 | MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)]; |
| 1297 | MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)]; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1298 | |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 1299 | // Simple branch support. |
Jim Grosbach | 16cb376 | 2010-11-09 19:22:26 +0000 | [diff] [blame] | 1300 | |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 1301 | // If we can, avoid recomputing the compare - redoing it could lead to wonky |
| 1302 | // behavior. |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 1303 | if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) { |
Chad Rosier | 75698f3 | 2011-10-26 23:17:28 +0000 | [diff] [blame] | 1304 | if (CI->hasOneUse() && (CI->getParent() == I->getParent())) { |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 1305 | |
| 1306 | // Get the compare predicate. |
Eric Christopher | 632ae89 | 2011-04-29 21:56:31 +0000 | [diff] [blame] | 1307 | // Try to take advantage of fallthrough opportunities. |
| 1308 | CmpInst::Predicate Predicate = CI->getPredicate(); |
| 1309 | if (FuncInfo.MBB->isLayoutSuccessor(TBB)) { |
| 1310 | std::swap(TBB, FBB); |
| 1311 | Predicate = CmpInst::getInversePredicate(Predicate); |
| 1312 | } |
| 1313 | |
| 1314 | ARMCC::CondCodes ARMPred = getComparePred(Predicate); |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 1315 | |
| 1316 | // We may not handle every CC for now. |
| 1317 | if (ARMPred == ARMCC::AL) return false; |
| 1318 | |
Chad Rosier | 75698f3 | 2011-10-26 23:17:28 +0000 | [diff] [blame] | 1319 | // Emit the compare. |
Chad Rosier | e07cd5e | 2011-11-02 18:08:25 +0000 | [diff] [blame] | 1320 | if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned())) |
Chad Rosier | 75698f3 | 2011-10-26 23:17:28 +0000 | [diff] [blame] | 1321 | return false; |
Jim Grosbach | 16cb376 | 2010-11-09 19:22:26 +0000 | [diff] [blame] | 1322 | |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 1323 | unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc; |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 1324 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc)) |
| 1325 | .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR); |
| 1326 | FastEmitBranch(FBB, DL); |
| 1327 | FuncInfo.MBB->addSuccessor(TBB); |
| 1328 | return true; |
| 1329 | } |
Eric Christopher | bcf26ae | 2011-04-29 20:02:39 +0000 | [diff] [blame] | 1330 | } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) { |
| 1331 | MVT SourceVT; |
| 1332 | if (TI->hasOneUse() && TI->getParent() == I->getParent() && |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 1333 | (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) { |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 1334 | unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri; |
Eric Christopher | bcf26ae | 2011-04-29 20:02:39 +0000 | [diff] [blame] | 1335 | unsigned OpReg = getRegForValue(TI->getOperand(0)); |
| 1336 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1337 | TII.get(TstOpc)) |
| 1338 | .addReg(OpReg).addImm(1)); |
| 1339 | |
| 1340 | unsigned CCMode = ARMCC::NE; |
| 1341 | if (FuncInfo.MBB->isLayoutSuccessor(TBB)) { |
| 1342 | std::swap(TBB, FBB); |
| 1343 | CCMode = ARMCC::EQ; |
| 1344 | } |
| 1345 | |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 1346 | unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc; |
Eric Christopher | bcf26ae | 2011-04-29 20:02:39 +0000 | [diff] [blame] | 1347 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc)) |
| 1348 | .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR); |
| 1349 | |
| 1350 | FastEmitBranch(FBB, DL); |
| 1351 | FuncInfo.MBB->addSuccessor(TBB); |
| 1352 | return true; |
| 1353 | } |
Chad Rosier | 6d64b3a | 2011-10-27 00:21:16 +0000 | [diff] [blame] | 1354 | } else if (const ConstantInt *CI = |
| 1355 | dyn_cast<ConstantInt>(BI->getCondition())) { |
| 1356 | uint64_t Imm = CI->getZExtValue(); |
| 1357 | MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB; |
| 1358 | FastEmitBranch(Target, DL); |
| 1359 | return true; |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 1360 | } |
Jim Grosbach | 16cb376 | 2010-11-09 19:22:26 +0000 | [diff] [blame] | 1361 | |
Eric Christopher | 0e6233b | 2010-10-29 21:08:19 +0000 | [diff] [blame] | 1362 | unsigned CmpReg = getRegForValue(BI->getCondition()); |
| 1363 | if (CmpReg == 0) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1364 | |
Stuart Hastings | c5eecbc | 2011-04-16 03:31:26 +0000 | [diff] [blame] | 1365 | // We've been divorced from our compare! Our block was split, and |
| 1366 | // now our compare lives in a predecessor block. We musn't |
| 1367 | // re-compare here, as the children of the compare aren't guaranteed |
| 1368 | // live across the block boundary (we *could* check for this). |
| 1369 | // Regardless, the compare has been done in the predecessor block, |
| 1370 | // and it left a value for us in a virtual register. Ergo, we test |
| 1371 | // the one-bit value left in the virtual register. |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 1372 | unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri; |
Stuart Hastings | c5eecbc | 2011-04-16 03:31:26 +0000 | [diff] [blame] | 1373 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc)) |
| 1374 | .addReg(CmpReg).addImm(1)); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1375 | |
Eric Christopher | 7a20a37 | 2011-04-28 16:52:09 +0000 | [diff] [blame] | 1376 | unsigned CCMode = ARMCC::NE; |
| 1377 | if (FuncInfo.MBB->isLayoutSuccessor(TBB)) { |
| 1378 | std::swap(TBB, FBB); |
| 1379 | CCMode = ARMCC::EQ; |
| 1380 | } |
| 1381 | |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 1382 | unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc; |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 1383 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc)) |
Eric Christopher | 7a20a37 | 2011-04-28 16:52:09 +0000 | [diff] [blame] | 1384 | .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR); |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 1385 | FastEmitBranch(FBB, DL); |
| 1386 | FuncInfo.MBB->addSuccessor(TBB); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1387 | return true; |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 1388 | } |
| 1389 | |
Chad Rosier | 60c8fa6 | 2012-02-07 23:56:08 +0000 | [diff] [blame] | 1390 | bool ARMFastISel::SelectIndirectBr(const Instruction *I) { |
| 1391 | unsigned AddrReg = getRegForValue(I->getOperand(0)); |
| 1392 | if (AddrReg == 0) return false; |
| 1393 | |
| 1394 | unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX; |
| 1395 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc)) |
| 1396 | .addReg(AddrReg)); |
Bill Wendling | 8f47fc8 | 2012-10-22 23:30:04 +0000 | [diff] [blame] | 1397 | |
| 1398 | const IndirectBrInst *IB = cast<IndirectBrInst>(I); |
| 1399 | for (unsigned i = 0, e = IB->getNumSuccessors(); i != e; ++i) |
| 1400 | FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[IB->getSuccessor(i)]); |
| 1401 | |
Jush Lu | efc967e | 2012-06-14 06:08:19 +0000 | [diff] [blame] | 1402 | return true; |
Chad Rosier | 60c8fa6 | 2012-02-07 23:56:08 +0000 | [diff] [blame] | 1403 | } |
| 1404 | |
Chad Rosier | e07cd5e | 2011-11-02 18:08:25 +0000 | [diff] [blame] | 1405 | bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value, |
| 1406 | bool isZExt) { |
Chad Rosier | ade6200 | 2011-10-26 23:25:44 +0000 | [diff] [blame] | 1407 | Type *Ty = Src1Value->getType(); |
Patrik Hagglund | 3d170e6 | 2012-12-17 14:30:06 +0000 | [diff] [blame^] | 1408 | EVT SrcEVT = TLI.getValueType(Ty, true); |
| 1409 | if (!SrcEVT.isSimple()) return false; |
| 1410 | MVT SrcVT = SrcEVT.getSimpleVT(); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1411 | |
Chad Rosier | ade6200 | 2011-10-26 23:25:44 +0000 | [diff] [blame] | 1412 | bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy()); |
| 1413 | if (isFloat && !Subtarget->hasVFP2()) |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1414 | return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1415 | |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1416 | // Check to see if the 2nd operand is a constant that we can encode directly |
| 1417 | // in the compare. |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 1418 | int Imm = 0; |
| 1419 | bool UseImm = false; |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1420 | bool isNegativeImm = false; |
Chad Rosier | f56c60b | 2011-11-16 00:32:20 +0000 | [diff] [blame] | 1421 | // FIXME: At -O0 we don't have anything that canonicalizes operand order. |
| 1422 | // Thus, Src1Value may be a ConstantInt, but we're missing it. |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1423 | if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) { |
| 1424 | if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 || |
| 1425 | SrcVT == MVT::i1) { |
| 1426 | const APInt &CIVal = ConstInt->getValue(); |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 1427 | Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue(); |
Chad Rosier | 0ac754f | 2012-03-15 22:54:20 +0000 | [diff] [blame] | 1428 | // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather |
| 1429 | // then a cmn, because there is no way to represent 2147483648 as a |
| 1430 | // signed 32-bit int. |
| 1431 | if (Imm < 0 && Imm != (int)0x80000000) { |
| 1432 | isNegativeImm = true; |
| 1433 | Imm = -Imm; |
Chad Rosier | 6cba97c | 2011-11-10 01:30:39 +0000 | [diff] [blame] | 1434 | } |
Chad Rosier | 0ac754f | 2012-03-15 22:54:20 +0000 | [diff] [blame] | 1435 | UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) : |
| 1436 | (ARM_AM::getSOImmVal(Imm) != -1); |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1437 | } |
| 1438 | } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) { |
| 1439 | if (SrcVT == MVT::f32 || SrcVT == MVT::f64) |
| 1440 | if (ConstFP->isZero() && !ConstFP->isNegative()) |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 1441 | UseImm = true; |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1442 | } |
| 1443 | |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1444 | unsigned CmpOpc; |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1445 | bool isICmp = true; |
Chad Rosier | e07cd5e | 2011-11-02 18:08:25 +0000 | [diff] [blame] | 1446 | bool needsExt = false; |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 1447 | switch (SrcVT.SimpleTy) { |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1448 | default: return false; |
| 1449 | // TODO: Verify compares. |
| 1450 | case MVT::f32: |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1451 | isICmp = false; |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 1452 | CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES; |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1453 | break; |
| 1454 | case MVT::f64: |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1455 | isICmp = false; |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 1456 | CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED; |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1457 | break; |
Chad Rosier | e07cd5e | 2011-11-02 18:08:25 +0000 | [diff] [blame] | 1458 | case MVT::i1: |
| 1459 | case MVT::i8: |
| 1460 | case MVT::i16: |
| 1461 | needsExt = true; |
| 1462 | // Intentional fall-through. |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1463 | case MVT::i32: |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1464 | if (isThumb2) { |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 1465 | if (!UseImm) |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1466 | CmpOpc = ARM::t2CMPrr; |
| 1467 | else |
Bill Wendling | ad5c880 | 2012-06-11 08:07:26 +0000 | [diff] [blame] | 1468 | CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri; |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1469 | } else { |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 1470 | if (!UseImm) |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1471 | CmpOpc = ARM::CMPrr; |
| 1472 | else |
Bill Wendling | ad5c880 | 2012-06-11 08:07:26 +0000 | [diff] [blame] | 1473 | CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri; |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1474 | } |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1475 | break; |
| 1476 | } |
| 1477 | |
Chad Rosier | e07cd5e | 2011-11-02 18:08:25 +0000 | [diff] [blame] | 1478 | unsigned SrcReg1 = getRegForValue(Src1Value); |
| 1479 | if (SrcReg1 == 0) return false; |
Chad Rosier | 530f7ce | 2011-10-26 22:47:55 +0000 | [diff] [blame] | 1480 | |
Duncan Sands | 4c0c545 | 2011-11-28 10:31:27 +0000 | [diff] [blame] | 1481 | unsigned SrcReg2 = 0; |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 1482 | if (!UseImm) { |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1483 | SrcReg2 = getRegForValue(Src2Value); |
| 1484 | if (SrcReg2 == 0) return false; |
| 1485 | } |
Chad Rosier | e07cd5e | 2011-11-02 18:08:25 +0000 | [diff] [blame] | 1486 | |
| 1487 | // We have i1, i8, or i16, we need to either zero extend or sign extend. |
| 1488 | if (needsExt) { |
Chad Rosier | a69feb0 | 2012-02-16 22:45:33 +0000 | [diff] [blame] | 1489 | SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt); |
| 1490 | if (SrcReg1 == 0) return false; |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 1491 | if (!UseImm) { |
Chad Rosier | a69feb0 | 2012-02-16 22:45:33 +0000 | [diff] [blame] | 1492 | SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt); |
| 1493 | if (SrcReg2 == 0) return false; |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1494 | } |
Chad Rosier | e07cd5e | 2011-11-02 18:08:25 +0000 | [diff] [blame] | 1495 | } |
Chad Rosier | 530f7ce | 2011-10-26 22:47:55 +0000 | [diff] [blame] | 1496 | |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 1497 | if (!UseImm) { |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1498 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1499 | TII.get(CmpOpc)) |
| 1500 | .addReg(SrcReg1).addReg(SrcReg2)); |
| 1501 | } else { |
| 1502 | MachineInstrBuilder MIB; |
| 1503 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc)) |
| 1504 | .addReg(SrcReg1); |
| 1505 | |
| 1506 | // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0. |
| 1507 | if (isICmp) |
Chad Rosier | 1c47de8 | 2011-11-11 06:27:41 +0000 | [diff] [blame] | 1508 | MIB.addImm(Imm); |
Chad Rosier | 2f2fe41 | 2011-11-09 03:22:02 +0000 | [diff] [blame] | 1509 | AddOptionalDefs(MIB); |
| 1510 | } |
Chad Rosier | ade6200 | 2011-10-26 23:25:44 +0000 | [diff] [blame] | 1511 | |
| 1512 | // For floating point we need to move the result to a comparison register |
| 1513 | // that we can then use for branches. |
| 1514 | if (Ty->isFloatTy() || Ty->isDoubleTy()) |
| 1515 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1516 | TII.get(ARM::FMSTAT))); |
Chad Rosier | 530f7ce | 2011-10-26 22:47:55 +0000 | [diff] [blame] | 1517 | return true; |
| 1518 | } |
| 1519 | |
| 1520 | bool ARMFastISel::SelectCmp(const Instruction *I) { |
| 1521 | const CmpInst *CI = cast<CmpInst>(I); |
| 1522 | |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1523 | // Get the compare predicate. |
| 1524 | ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate()); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1525 | |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1526 | // We may not handle every CC for now. |
| 1527 | if (ARMPred == ARMCC::AL) return false; |
| 1528 | |
Chad Rosier | 530f7ce | 2011-10-26 22:47:55 +0000 | [diff] [blame] | 1529 | // Emit the compare. |
Chad Rosier | e07cd5e | 2011-11-02 18:08:25 +0000 | [diff] [blame] | 1530 | if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned())) |
Chad Rosier | 530f7ce | 2011-10-26 22:47:55 +0000 | [diff] [blame] | 1531 | return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1532 | |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1533 | // Now set a register based on the comparison. Explicitly set the predicates |
| 1534 | // here. |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 1535 | unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi; |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1536 | const TargetRegisterClass *RC = isThumb2 ? |
| 1537 | (const TargetRegisterClass*)&ARM::rGPRRegClass : |
| 1538 | (const TargetRegisterClass*)&ARM::GPRRegClass; |
Eric Christopher | 5d18d92 | 2010-10-07 05:39:19 +0000 | [diff] [blame] | 1539 | unsigned DestReg = createResultReg(RC); |
Chad Rosier | ade6200 | 2011-10-26 23:25:44 +0000 | [diff] [blame] | 1540 | Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0); |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1541 | unsigned ZeroReg = TargetMaterializeConstant(Zero); |
Chad Rosier | 44c98b7 | 2012-03-07 20:59:26 +0000 | [diff] [blame] | 1542 | // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR. |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1543 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg) |
| 1544 | .addReg(ZeroReg).addImm(1) |
Chad Rosier | 44c98b7 | 2012-03-07 20:59:26 +0000 | [diff] [blame] | 1545 | .addImm(ARMPred).addReg(ARM::CPSR); |
Eric Christopher | 229207a | 2010-09-29 01:14:47 +0000 | [diff] [blame] | 1546 | |
Eric Christopher | a5b1e68 | 2010-09-17 22:28:18 +0000 | [diff] [blame] | 1547 | UpdateValueMap(I, DestReg); |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 1548 | return true; |
| 1549 | } |
| 1550 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1551 | bool ARMFastISel::SelectFPExt(const Instruction *I) { |
Eric Christopher | 4620360 | 2010-09-09 00:26:48 +0000 | [diff] [blame] | 1552 | // Make sure we have VFP and that we're extending float to double. |
| 1553 | if (!Subtarget->hasVFP2()) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1554 | |
Eric Christopher | 4620360 | 2010-09-09 00:26:48 +0000 | [diff] [blame] | 1555 | Value *V = I->getOperand(0); |
| 1556 | if (!I->getType()->isDoubleTy() || |
| 1557 | !V->getType()->isFloatTy()) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1558 | |
Eric Christopher | 4620360 | 2010-09-09 00:26:48 +0000 | [diff] [blame] | 1559 | unsigned Op = getRegForValue(V); |
| 1560 | if (Op == 0) return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1561 | |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1562 | unsigned Result = createResultReg(&ARM::DPRRegClass); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1563 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | ef2fdd2 | 2010-09-09 20:36:19 +0000 | [diff] [blame] | 1564 | TII.get(ARM::VCVTDS), Result) |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1565 | .addReg(Op)); |
| 1566 | UpdateValueMap(I, Result); |
| 1567 | return true; |
| 1568 | } |
| 1569 | |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 1570 | bool ARMFastISel::SelectFPTrunc(const Instruction *I) { |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1571 | // Make sure we have VFP and that we're truncating double to float. |
| 1572 | if (!Subtarget->hasVFP2()) return false; |
| 1573 | |
| 1574 | Value *V = I->getOperand(0); |
Eric Christopher | 022b7fb | 2010-10-05 23:13:24 +0000 | [diff] [blame] | 1575 | if (!(I->getType()->isFloatTy() && |
| 1576 | V->getType()->isDoubleTy())) return false; |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1577 | |
| 1578 | unsigned Op = getRegForValue(V); |
| 1579 | if (Op == 0) return false; |
| 1580 | |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1581 | unsigned Result = createResultReg(&ARM::SPRRegClass); |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1582 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
Eric Christopher | ef2fdd2 | 2010-09-09 20:36:19 +0000 | [diff] [blame] | 1583 | TII.get(ARM::VCVTSD), Result) |
Eric Christopher | 4620360 | 2010-09-09 00:26:48 +0000 | [diff] [blame] | 1584 | .addReg(Op)); |
| 1585 | UpdateValueMap(I, Result); |
| 1586 | return true; |
| 1587 | } |
| 1588 | |
Chad Rosier | ae46a33 | 2012-02-03 21:14:11 +0000 | [diff] [blame] | 1589 | bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) { |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1590 | // Make sure we have VFP. |
| 1591 | if (!Subtarget->hasVFP2()) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1592 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1593 | MVT DstVT; |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1594 | Type *Ty = I->getType(); |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1595 | if (!isTypeLegal(Ty, DstVT)) |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1596 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1597 | |
Chad Rosier | 463fe24 | 2011-11-03 02:04:59 +0000 | [diff] [blame] | 1598 | Value *Src = I->getOperand(0); |
Patrik Hagglund | 3d170e6 | 2012-12-17 14:30:06 +0000 | [diff] [blame^] | 1599 | EVT SrcEVT = TLI.getValueType(Src->getType(), true); |
| 1600 | if (!SrcEVT.isSimple()) |
| 1601 | return false; |
| 1602 | MVT SrcVT = SrcEVT.getSimpleVT(); |
Chad Rosier | 463fe24 | 2011-11-03 02:04:59 +0000 | [diff] [blame] | 1603 | if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8) |
Eli Friedman | 783c664 | 2011-05-25 19:09:45 +0000 | [diff] [blame] | 1604 | return false; |
| 1605 | |
Chad Rosier | 463fe24 | 2011-11-03 02:04:59 +0000 | [diff] [blame] | 1606 | unsigned SrcReg = getRegForValue(Src); |
| 1607 | if (SrcReg == 0) return false; |
| 1608 | |
| 1609 | // Handle sign-extension. |
| 1610 | if (SrcVT == MVT::i16 || SrcVT == MVT::i8) { |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 1611 | MVT DestVT = MVT::i32; |
Chad Rosier | a69feb0 | 2012-02-16 22:45:33 +0000 | [diff] [blame] | 1612 | SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, |
Chad Rosier | ae46a33 | 2012-02-03 21:14:11 +0000 | [diff] [blame] | 1613 | /*isZExt*/!isSigned); |
Chad Rosier | a69feb0 | 2012-02-16 22:45:33 +0000 | [diff] [blame] | 1614 | if (SrcReg == 0) return false; |
Chad Rosier | 463fe24 | 2011-11-03 02:04:59 +0000 | [diff] [blame] | 1615 | } |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1616 | |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 1617 | // The conversion routine works on fp-reg to fp-reg and the operand above |
| 1618 | // was an integer, move it to the fp registers if possible. |
Chad Rosier | 463fe24 | 2011-11-03 02:04:59 +0000 | [diff] [blame] | 1619 | unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg); |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1620 | if (FP == 0) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1621 | |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1622 | unsigned Opc; |
Chad Rosier | ae46a33 | 2012-02-03 21:14:11 +0000 | [diff] [blame] | 1623 | if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS; |
| 1624 | else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD; |
Chad Rosier | dd1e751 | 2011-08-31 23:49:05 +0000 | [diff] [blame] | 1625 | else return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1626 | |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1627 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT)); |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1628 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), |
| 1629 | ResultReg) |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1630 | .addReg(FP)); |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1631 | UpdateValueMap(I, ResultReg); |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1632 | return true; |
| 1633 | } |
| 1634 | |
Chad Rosier | ae46a33 | 2012-02-03 21:14:11 +0000 | [diff] [blame] | 1635 | bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) { |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1636 | // Make sure we have VFP. |
| 1637 | if (!Subtarget->hasVFP2()) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1638 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1639 | MVT DstVT; |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1640 | Type *RetTy = I->getType(); |
Eric Christopher | 920a208 | 2010-09-10 00:35:09 +0000 | [diff] [blame] | 1641 | if (!isTypeLegal(RetTy, DstVT)) |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1642 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1643 | |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1644 | unsigned Op = getRegForValue(I->getOperand(0)); |
| 1645 | if (Op == 0) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1646 | |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1647 | unsigned Opc; |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1648 | Type *OpTy = I->getOperand(0)->getType(); |
Chad Rosier | ae46a33 | 2012-02-03 21:14:11 +0000 | [diff] [blame] | 1649 | if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS; |
| 1650 | else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD; |
Chad Rosier | dd1e751 | 2011-08-31 23:49:05 +0000 | [diff] [blame] | 1651 | else return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1652 | |
Chad Rosier | ee8901c | 2012-02-03 20:27:51 +0000 | [diff] [blame] | 1653 | // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg. |
Eric Christopher | 022b7fb | 2010-10-05 23:13:24 +0000 | [diff] [blame] | 1654 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32)); |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1655 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), |
| 1656 | ResultReg) |
| 1657 | .addReg(Op)); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1658 | |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1659 | // This result needs to be in an integer register, but the conversion only |
| 1660 | // takes place in fp-regs. |
Eric Christopher | db12b2b | 2010-09-10 00:34:35 +0000 | [diff] [blame] | 1661 | unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg); |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1662 | if (IntReg == 0) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1663 | |
Eric Christopher | 9ee4ce2 | 2010-09-09 21:44:45 +0000 | [diff] [blame] | 1664 | UpdateValueMap(I, IntReg); |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 1665 | return true; |
| 1666 | } |
| 1667 | |
Eric Christopher | 3bbd396 | 2010-10-11 08:27:59 +0000 | [diff] [blame] | 1668 | bool ARMFastISel::SelectSelect(const Instruction *I) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1669 | MVT VT; |
| 1670 | if (!isTypeLegal(I->getType(), VT)) |
Eric Christopher | 3bbd396 | 2010-10-11 08:27:59 +0000 | [diff] [blame] | 1671 | return false; |
| 1672 | |
| 1673 | // Things need to be register sized for register moves. |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1674 | if (VT != MVT::i32) return false; |
Eric Christopher | 3bbd396 | 2010-10-11 08:27:59 +0000 | [diff] [blame] | 1675 | |
| 1676 | unsigned CondReg = getRegForValue(I->getOperand(0)); |
| 1677 | if (CondReg == 0) return false; |
| 1678 | unsigned Op1Reg = getRegForValue(I->getOperand(1)); |
| 1679 | if (Op1Reg == 0) return false; |
Eric Christopher | 3bbd396 | 2010-10-11 08:27:59 +0000 | [diff] [blame] | 1680 | |
Chad Rosier | a07d3fc | 2011-11-11 06:20:39 +0000 | [diff] [blame] | 1681 | // Check to see if we can use an immediate in the conditional move. |
| 1682 | int Imm = 0; |
| 1683 | bool UseImm = false; |
| 1684 | bool isNegativeImm = false; |
| 1685 | if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) { |
| 1686 | assert (VT == MVT::i32 && "Expecting an i32."); |
| 1687 | Imm = (int)ConstInt->getValue().getZExtValue(); |
| 1688 | if (Imm < 0) { |
| 1689 | isNegativeImm = true; |
| 1690 | Imm = ~Imm; |
| 1691 | } |
| 1692 | UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) : |
| 1693 | (ARM_AM::getSOImmVal(Imm) != -1); |
| 1694 | } |
| 1695 | |
Duncan Sands | 4c0c545 | 2011-11-28 10:31:27 +0000 | [diff] [blame] | 1696 | unsigned Op2Reg = 0; |
Chad Rosier | a07d3fc | 2011-11-11 06:20:39 +0000 | [diff] [blame] | 1697 | if (!UseImm) { |
| 1698 | Op2Reg = getRegForValue(I->getOperand(2)); |
| 1699 | if (Op2Reg == 0) return false; |
| 1700 | } |
| 1701 | |
| 1702 | unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri; |
Eric Christopher | 3bbd396 | 2010-10-11 08:27:59 +0000 | [diff] [blame] | 1703 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc)) |
Chad Rosier | a07d3fc | 2011-11-11 06:20:39 +0000 | [diff] [blame] | 1704 | .addReg(CondReg).addImm(0)); |
| 1705 | |
| 1706 | unsigned MovCCOpc; |
Chad Rosier | ac3158b | 2012-11-27 21:46:46 +0000 | [diff] [blame] | 1707 | const TargetRegisterClass *RC; |
Chad Rosier | a07d3fc | 2011-11-11 06:20:39 +0000 | [diff] [blame] | 1708 | if (!UseImm) { |
Chad Rosier | ac3158b | 2012-11-27 21:46:46 +0000 | [diff] [blame] | 1709 | RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass; |
Chad Rosier | a07d3fc | 2011-11-11 06:20:39 +0000 | [diff] [blame] | 1710 | MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr; |
| 1711 | } else { |
Chad Rosier | ac3158b | 2012-11-27 21:46:46 +0000 | [diff] [blame] | 1712 | RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass; |
| 1713 | if (!isNegativeImm) |
Chad Rosier | a07d3fc | 2011-11-11 06:20:39 +0000 | [diff] [blame] | 1714 | MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi; |
Chad Rosier | ac3158b | 2012-11-27 21:46:46 +0000 | [diff] [blame] | 1715 | else |
Chad Rosier | a07d3fc | 2011-11-11 06:20:39 +0000 | [diff] [blame] | 1716 | MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi; |
Chad Rosier | a07d3fc | 2011-11-11 06:20:39 +0000 | [diff] [blame] | 1717 | } |
Eric Christopher | 3bbd396 | 2010-10-11 08:27:59 +0000 | [diff] [blame] | 1718 | unsigned ResultReg = createResultReg(RC); |
Chad Rosier | a07d3fc | 2011-11-11 06:20:39 +0000 | [diff] [blame] | 1719 | if (!UseImm) |
| 1720 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg) |
| 1721 | .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR); |
| 1722 | else |
| 1723 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg) |
| 1724 | .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR); |
Eric Christopher | 3bbd396 | 2010-10-11 08:27:59 +0000 | [diff] [blame] | 1725 | UpdateValueMap(I, ResultReg); |
| 1726 | return true; |
| 1727 | } |
| 1728 | |
Chad Rosier | 7ccb30b | 2012-02-03 21:07:27 +0000 | [diff] [blame] | 1729 | bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1730 | MVT VT; |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1731 | Type *Ty = I->getType(); |
Eric Christopher | 0863785 | 2010-09-30 22:34:19 +0000 | [diff] [blame] | 1732 | if (!isTypeLegal(Ty, VT)) |
| 1733 | return false; |
| 1734 | |
| 1735 | // If we have integer div support we should have selected this automagically. |
| 1736 | // In case we have a real miss go ahead and return false and we'll pick |
| 1737 | // it up later. |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1738 | if (Subtarget->hasDivide()) return false; |
| 1739 | |
Eric Christopher | 0863785 | 2010-09-30 22:34:19 +0000 | [diff] [blame] | 1740 | // Otherwise emit a libcall. |
| 1741 | RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL; |
Eric Christopher | 7bdc4de | 2010-10-11 08:31:54 +0000 | [diff] [blame] | 1742 | if (VT == MVT::i8) |
Chad Rosier | 7ccb30b | 2012-02-03 21:07:27 +0000 | [diff] [blame] | 1743 | LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8; |
Eric Christopher | 7bdc4de | 2010-10-11 08:31:54 +0000 | [diff] [blame] | 1744 | else if (VT == MVT::i16) |
Chad Rosier | 7ccb30b | 2012-02-03 21:07:27 +0000 | [diff] [blame] | 1745 | LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16; |
Eric Christopher | 0863785 | 2010-09-30 22:34:19 +0000 | [diff] [blame] | 1746 | else if (VT == MVT::i32) |
Chad Rosier | 7ccb30b | 2012-02-03 21:07:27 +0000 | [diff] [blame] | 1747 | LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32; |
Eric Christopher | 0863785 | 2010-09-30 22:34:19 +0000 | [diff] [blame] | 1748 | else if (VT == MVT::i64) |
Chad Rosier | 7ccb30b | 2012-02-03 21:07:27 +0000 | [diff] [blame] | 1749 | LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64; |
Eric Christopher | 0863785 | 2010-09-30 22:34:19 +0000 | [diff] [blame] | 1750 | else if (VT == MVT::i128) |
Chad Rosier | 7ccb30b | 2012-02-03 21:07:27 +0000 | [diff] [blame] | 1751 | LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128; |
Eric Christopher | 0863785 | 2010-09-30 22:34:19 +0000 | [diff] [blame] | 1752 | assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!"); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 1753 | |
Eric Christopher | 0863785 | 2010-09-30 22:34:19 +0000 | [diff] [blame] | 1754 | return ARMEmitLibcall(I, LC); |
| 1755 | } |
| 1756 | |
Chad Rosier | 769422f | 2012-02-03 21:23:45 +0000 | [diff] [blame] | 1757 | bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) { |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1758 | MVT VT; |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1759 | Type *Ty = I->getType(); |
Eric Christopher | 6a880d6 | 2010-10-11 08:37:26 +0000 | [diff] [blame] | 1760 | if (!isTypeLegal(Ty, VT)) |
| 1761 | return false; |
| 1762 | |
| 1763 | RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL; |
| 1764 | if (VT == MVT::i8) |
Chad Rosier | 769422f | 2012-02-03 21:23:45 +0000 | [diff] [blame] | 1765 | LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8; |
Eric Christopher | 6a880d6 | 2010-10-11 08:37:26 +0000 | [diff] [blame] | 1766 | else if (VT == MVT::i16) |
Chad Rosier | 769422f | 2012-02-03 21:23:45 +0000 | [diff] [blame] | 1767 | LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16; |
Eric Christopher | 6a880d6 | 2010-10-11 08:37:26 +0000 | [diff] [blame] | 1768 | else if (VT == MVT::i32) |
Chad Rosier | 769422f | 2012-02-03 21:23:45 +0000 | [diff] [blame] | 1769 | LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32; |
Eric Christopher | 6a880d6 | 2010-10-11 08:37:26 +0000 | [diff] [blame] | 1770 | else if (VT == MVT::i64) |
Chad Rosier | 769422f | 2012-02-03 21:23:45 +0000 | [diff] [blame] | 1771 | LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64; |
Eric Christopher | 6a880d6 | 2010-10-11 08:37:26 +0000 | [diff] [blame] | 1772 | else if (VT == MVT::i128) |
Chad Rosier | 769422f | 2012-02-03 21:23:45 +0000 | [diff] [blame] | 1773 | LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128; |
Eric Christopher | a1640d9 | 2010-10-11 08:40:05 +0000 | [diff] [blame] | 1774 | assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!"); |
Eric Christopher | 2896df8 | 2010-10-15 18:02:07 +0000 | [diff] [blame] | 1775 | |
Eric Christopher | 6a880d6 | 2010-10-11 08:37:26 +0000 | [diff] [blame] | 1776 | return ARMEmitLibcall(I, LC); |
| 1777 | } |
| 1778 | |
Chad Rosier | 3901c3e | 2012-02-06 23:50:07 +0000 | [diff] [blame] | 1779 | bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) { |
Chad Rosier | 3901c3e | 2012-02-06 23:50:07 +0000 | [diff] [blame] | 1780 | EVT DestVT = TLI.getValueType(I->getType(), true); |
| 1781 | |
| 1782 | // We can get here in the case when we have a binary operation on a non-legal |
| 1783 | // type and the target independent selector doesn't know how to handle it. |
| 1784 | if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1) |
| 1785 | return false; |
Jush Lu | efc967e | 2012-06-14 06:08:19 +0000 | [diff] [blame] | 1786 | |
Chad Rosier | 6fde875 | 2012-02-08 02:29:21 +0000 | [diff] [blame] | 1787 | unsigned Opc; |
| 1788 | switch (ISDOpcode) { |
| 1789 | default: return false; |
| 1790 | case ISD::ADD: |
| 1791 | Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr; |
| 1792 | break; |
| 1793 | case ISD::OR: |
| 1794 | Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr; |
| 1795 | break; |
Chad Rosier | 743e199 | 2012-02-08 02:45:44 +0000 | [diff] [blame] | 1796 | case ISD::SUB: |
| 1797 | Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr; |
| 1798 | break; |
Chad Rosier | 6fde875 | 2012-02-08 02:29:21 +0000 | [diff] [blame] | 1799 | } |
| 1800 | |
Chad Rosier | 3901c3e | 2012-02-06 23:50:07 +0000 | [diff] [blame] | 1801 | unsigned SrcReg1 = getRegForValue(I->getOperand(0)); |
| 1802 | if (SrcReg1 == 0) return false; |
| 1803 | |
| 1804 | // TODO: Often the 2nd operand is an immediate, which can be encoded directly |
| 1805 | // in the instruction, rather then materializing the value in a register. |
| 1806 | unsigned SrcReg2 = getRegForValue(I->getOperand(1)); |
| 1807 | if (SrcReg2 == 0) return false; |
| 1808 | |
Chad Rosier | 3901c3e | 2012-02-06 23:50:07 +0000 | [diff] [blame] | 1809 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32)); |
| 1810 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1811 | TII.get(Opc), ResultReg) |
| 1812 | .addReg(SrcReg1).addReg(SrcReg2)); |
| 1813 | UpdateValueMap(I, ResultReg); |
| 1814 | return true; |
| 1815 | } |
| 1816 | |
| 1817 | bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) { |
Patrik Hagglund | 3d170e6 | 2012-12-17 14:30:06 +0000 | [diff] [blame^] | 1818 | EVT VT = TLI.getValueType(I->getType(), true); |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1819 | |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1820 | // We can get here in the case when we want to use NEON for our fp |
| 1821 | // operations, but can't figure out how to. Just use the vfp instructions |
| 1822 | // if we have them. |
| 1823 | // FIXME: It'd be nice to use NEON instructions. |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 1824 | Type *Ty = I->getType(); |
Eric Christopher | bd6bf08 | 2010-09-09 01:02:03 +0000 | [diff] [blame] | 1825 | bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy()); |
| 1826 | if (isFloat && !Subtarget->hasVFP2()) |
| 1827 | return false; |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 1828 | |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1829 | unsigned Opc; |
Duncan Sands | cdfad36 | 2010-11-03 12:17:33 +0000 | [diff] [blame] | 1830 | bool is64bit = VT == MVT::f64 || VT == MVT::i64; |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1831 | switch (ISDOpcode) { |
| 1832 | default: return false; |
| 1833 | case ISD::FADD: |
Eric Christopher | bd6bf08 | 2010-09-09 01:02:03 +0000 | [diff] [blame] | 1834 | Opc = is64bit ? ARM::VADDD : ARM::VADDS; |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1835 | break; |
| 1836 | case ISD::FSUB: |
Eric Christopher | bd6bf08 | 2010-09-09 01:02:03 +0000 | [diff] [blame] | 1837 | Opc = is64bit ? ARM::VSUBD : ARM::VSUBS; |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1838 | break; |
| 1839 | case ISD::FMUL: |
Eric Christopher | bd6bf08 | 2010-09-09 01:02:03 +0000 | [diff] [blame] | 1840 | Opc = is64bit ? ARM::VMULD : ARM::VMULS; |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1841 | break; |
| 1842 | } |
Chad Rosier | 508a1f4 | 2011-11-16 18:39:44 +0000 | [diff] [blame] | 1843 | unsigned Op1 = getRegForValue(I->getOperand(0)); |
| 1844 | if (Op1 == 0) return false; |
| 1845 | |
| 1846 | unsigned Op2 = getRegForValue(I->getOperand(1)); |
| 1847 | if (Op2 == 0) return false; |
| 1848 | |
Patrik Hagglund | 3d170e6 | 2012-12-17 14:30:06 +0000 | [diff] [blame^] | 1849 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.getSimpleVT())); |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1850 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1851 | TII.get(Opc), ResultReg) |
| 1852 | .addReg(Op1).addReg(Op2)); |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 1853 | UpdateValueMap(I, ResultReg); |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 1854 | return true; |
| 1855 | } |
| 1856 | |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 1857 | // Call Handling Code |
| 1858 | |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 1859 | // This is largely taken directly from CCAssignFnForNode |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 1860 | // TODO: We may not support all of this. |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 1861 | CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC, |
| 1862 | bool Return, |
| 1863 | bool isVarArg) { |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 1864 | switch (CC) { |
| 1865 | default: |
| 1866 | llvm_unreachable("Unsupported calling convention"); |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 1867 | case CallingConv::Fast: |
Jush Lu | 2ff4e9d | 2012-08-16 05:15:53 +0000 | [diff] [blame] | 1868 | if (Subtarget->hasVFP2() && !isVarArg) { |
| 1869 | if (!Subtarget->isAAPCS_ABI()) |
| 1870 | return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS); |
| 1871 | // For AAPCS ABI targets, just use VFP variant of the calling convention. |
| 1872 | return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP); |
| 1873 | } |
Evan Cheng | 1f8b40d | 2010-10-22 18:57:05 +0000 | [diff] [blame] | 1874 | // Fallthrough |
| 1875 | case CallingConv::C: |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 1876 | // Use target triple & subtarget features to do actual dispatch. |
| 1877 | if (Subtarget->isAAPCS_ABI()) { |
| 1878 | if (Subtarget->hasVFP2() && |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 1879 | TM.Options.FloatABIType == FloatABI::Hard && !isVarArg) |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 1880 | return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP); |
| 1881 | else |
| 1882 | return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS); |
| 1883 | } else |
| 1884 | return (Return ? RetCC_ARM_APCS: CC_ARM_APCS); |
| 1885 | case CallingConv::ARM_AAPCS_VFP: |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 1886 | if (!isVarArg) |
| 1887 | return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP); |
| 1888 | // Fall through to soft float variant, variadic functions don't |
| 1889 | // use hard floating point ABI. |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 1890 | case CallingConv::ARM_AAPCS: |
| 1891 | return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS); |
| 1892 | case CallingConv::ARM_APCS: |
| 1893 | return (Return ? RetCC_ARM_APCS: CC_ARM_APCS); |
Eric Christopher | e94ac88 | 2012-08-03 00:05:53 +0000 | [diff] [blame] | 1894 | case CallingConv::GHC: |
| 1895 | if (Return) |
| 1896 | llvm_unreachable("Can't return in GHC call convention"); |
| 1897 | else |
| 1898 | return CC_ARM_APCS_GHC; |
Eric Christopher | d10cd7b | 2010-09-10 23:18:12 +0000 | [diff] [blame] | 1899 | } |
| 1900 | } |
| 1901 | |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1902 | bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args, |
| 1903 | SmallVectorImpl<unsigned> &ArgRegs, |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1904 | SmallVectorImpl<MVT> &ArgVTs, |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1905 | SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags, |
| 1906 | SmallVectorImpl<unsigned> &RegArgs, |
| 1907 | CallingConv::ID CC, |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 1908 | unsigned &NumBytes, |
| 1909 | bool isVarArg) { |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1910 | SmallVector<CCValAssign, 16> ArgLocs; |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 1911 | CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context); |
| 1912 | CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, |
| 1913 | CCAssignFnForCall(CC, false, isVarArg)); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1914 | |
Bill Wendling | 5aeff31 | 2012-03-16 23:11:07 +0000 | [diff] [blame] | 1915 | // Check that we can handle all of the arguments. If we can't, then bail out |
| 1916 | // now before we add code to the MBB. |
| 1917 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1918 | CCValAssign &VA = ArgLocs[i]; |
| 1919 | MVT ArgVT = ArgVTs[VA.getValNo()]; |
| 1920 | |
| 1921 | // We don't handle NEON/vector parameters yet. |
| 1922 | if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64) |
| 1923 | return false; |
| 1924 | |
| 1925 | // Now copy/store arg to correct locations. |
| 1926 | if (VA.isRegLoc() && !VA.needsCustom()) { |
| 1927 | continue; |
| 1928 | } else if (VA.needsCustom()) { |
| 1929 | // TODO: We need custom lowering for vector (v2f64) args. |
| 1930 | if (VA.getLocVT() != MVT::f64 || |
| 1931 | // TODO: Only handle register args for now. |
| 1932 | !VA.isRegLoc() || !ArgLocs[++i].isRegLoc()) |
| 1933 | return false; |
| 1934 | } else { |
| 1935 | switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) { |
| 1936 | default: |
| 1937 | return false; |
| 1938 | case MVT::i1: |
| 1939 | case MVT::i8: |
| 1940 | case MVT::i16: |
| 1941 | case MVT::i32: |
| 1942 | break; |
| 1943 | case MVT::f32: |
| 1944 | if (!Subtarget->hasVFP2()) |
| 1945 | return false; |
| 1946 | break; |
| 1947 | case MVT::f64: |
| 1948 | if (!Subtarget->hasVFP2()) |
| 1949 | return false; |
| 1950 | break; |
| 1951 | } |
| 1952 | } |
| 1953 | } |
| 1954 | |
| 1955 | // At the point, we are able to handle the call's arguments in fast isel. |
| 1956 | |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1957 | // Get a count of how many bytes are to be pushed on the stack. |
| 1958 | NumBytes = CCInfo.getNextStackOffset(); |
| 1959 | |
| 1960 | // Issue CALLSEQ_START |
Evan Cheng | d5b03f2 | 2011-06-28 21:14:33 +0000 | [diff] [blame] | 1961 | unsigned AdjStackDown = TII.getCallFrameSetupOpcode(); |
Eric Christopher | fb0b892 | 2010-10-11 21:20:02 +0000 | [diff] [blame] | 1962 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 1963 | TII.get(AdjStackDown)) |
| 1964 | .addImm(NumBytes)); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1965 | |
| 1966 | // Process the args. |
| 1967 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
| 1968 | CCValAssign &VA = ArgLocs[i]; |
| 1969 | unsigned Arg = ArgRegs[VA.getValNo()]; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1970 | MVT ArgVT = ArgVTs[VA.getValNo()]; |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1971 | |
Bill Wendling | 5aeff31 | 2012-03-16 23:11:07 +0000 | [diff] [blame] | 1972 | assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) && |
| 1973 | "We don't handle NEON/vector parameters yet."); |
Eric Christopher | a4633f5 | 2010-10-23 09:37:17 +0000 | [diff] [blame] | 1974 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 1975 | // Handle arg promotion, etc. |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 1976 | switch (VA.getLocInfo()) { |
| 1977 | case CCValAssign::Full: break; |
Eric Christopher | fa87d66 | 2010-10-18 02:17:53 +0000 | [diff] [blame] | 1978 | case CCValAssign::SExt: { |
Chad Rosier | b74c865 | 2011-12-02 20:25:18 +0000 | [diff] [blame] | 1979 | MVT DestVT = VA.getLocVT(); |
Chad Rosier | 5793a65 | 2012-02-14 22:29:48 +0000 | [diff] [blame] | 1980 | Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false); |
| 1981 | assert (Arg != 0 && "Failed to emit a sext"); |
Chad Rosier | b74c865 | 2011-12-02 20:25:18 +0000 | [diff] [blame] | 1982 | ArgVT = DestVT; |
Eric Christopher | fa87d66 | 2010-10-18 02:17:53 +0000 | [diff] [blame] | 1983 | break; |
| 1984 | } |
Chad Rosier | 42536af | 2011-11-05 20:16:15 +0000 | [diff] [blame] | 1985 | case CCValAssign::AExt: |
| 1986 | // Intentional fall-through. Handle AExt and ZExt. |
Eric Christopher | fa87d66 | 2010-10-18 02:17:53 +0000 | [diff] [blame] | 1987 | case CCValAssign::ZExt: { |
Chad Rosier | b74c865 | 2011-12-02 20:25:18 +0000 | [diff] [blame] | 1988 | MVT DestVT = VA.getLocVT(); |
Chad Rosier | 5793a65 | 2012-02-14 22:29:48 +0000 | [diff] [blame] | 1989 | Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true); |
| 1990 | assert (Arg != 0 && "Failed to emit a sext"); |
Chad Rosier | b74c865 | 2011-12-02 20:25:18 +0000 | [diff] [blame] | 1991 | ArgVT = DestVT; |
Eric Christopher | fa87d66 | 2010-10-18 02:17:53 +0000 | [diff] [blame] | 1992 | break; |
| 1993 | } |
| 1994 | case CCValAssign::BCvt: { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1995 | unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg, |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 1996 | /*TODO: Kill=*/false); |
Eric Christopher | fa87d66 | 2010-10-18 02:17:53 +0000 | [diff] [blame] | 1997 | assert(BC != 0 && "Failed to emit a bitcast!"); |
| 1998 | Arg = BC; |
| 1999 | ArgVT = VA.getLocVT(); |
| 2000 | break; |
| 2001 | } |
| 2002 | default: llvm_unreachable("Unknown arg promotion!"); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2003 | } |
| 2004 | |
| 2005 | // Now copy/store arg to correct locations. |
Eric Christopher | fb0b892 | 2010-10-11 21:20:02 +0000 | [diff] [blame] | 2006 | if (VA.isRegLoc() && !VA.needsCustom()) { |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2007 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2008 | VA.getLocReg()) |
Chad Rosier | 42536af | 2011-11-05 20:16:15 +0000 | [diff] [blame] | 2009 | .addReg(Arg); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2010 | RegArgs.push_back(VA.getLocReg()); |
Eric Christopher | 2d8f6fe | 2010-10-21 00:01:47 +0000 | [diff] [blame] | 2011 | } else if (VA.needsCustom()) { |
| 2012 | // TODO: We need custom lowering for vector (v2f64) args. |
Bill Wendling | 5aeff31 | 2012-03-16 23:11:07 +0000 | [diff] [blame] | 2013 | assert(VA.getLocVT() == MVT::f64 && |
| 2014 | "Custom lowering for v2f64 args not available"); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 2015 | |
Eric Christopher | 2d8f6fe | 2010-10-21 00:01:47 +0000 | [diff] [blame] | 2016 | CCValAssign &NextVA = ArgLocs[++i]; |
| 2017 | |
Bill Wendling | 5aeff31 | 2012-03-16 23:11:07 +0000 | [diff] [blame] | 2018 | assert(VA.isRegLoc() && NextVA.isRegLoc() && |
| 2019 | "We only handle register args!"); |
Eric Christopher | 2d8f6fe | 2010-10-21 00:01:47 +0000 | [diff] [blame] | 2020 | |
| 2021 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2022 | TII.get(ARM::VMOVRRD), VA.getLocReg()) |
| 2023 | .addReg(NextVA.getLocReg(), RegState::Define) |
| 2024 | .addReg(Arg)); |
| 2025 | RegArgs.push_back(VA.getLocReg()); |
| 2026 | RegArgs.push_back(NextVA.getLocReg()); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2027 | } else { |
Eric Christopher | 5b92480 | 2010-10-21 20:09:54 +0000 | [diff] [blame] | 2028 | assert(VA.isMemLoc()); |
| 2029 | // Need to store on the stack. |
Eric Christopher | 0d58122 | 2010-11-19 22:30:02 +0000 | [diff] [blame] | 2030 | Address Addr; |
| 2031 | Addr.BaseType = Address::RegBase; |
| 2032 | Addr.Base.Reg = ARM::SP; |
| 2033 | Addr.Offset = VA.getLocMemOffset(); |
Eric Christopher | 5b92480 | 2010-10-21 20:09:54 +0000 | [diff] [blame] | 2034 | |
Bill Wendling | 5aeff31 | 2012-03-16 23:11:07 +0000 | [diff] [blame] | 2035 | bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet; |
| 2036 | assert(EmitRet && "Could not emit a store for argument!"); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2037 | } |
| 2038 | } |
Bill Wendling | 5aeff31 | 2012-03-16 23:11:07 +0000 | [diff] [blame] | 2039 | |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2040 | return true; |
| 2041 | } |
| 2042 | |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2043 | bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs, |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2044 | const Instruction *I, CallingConv::ID CC, |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 2045 | unsigned &NumBytes, bool isVarArg) { |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2046 | // Issue CALLSEQ_END |
Evan Cheng | d5b03f2 | 2011-06-28 21:14:33 +0000 | [diff] [blame] | 2047 | unsigned AdjStackUp = TII.getCallFrameDestroyOpcode(); |
Eric Christopher | fb0b892 | 2010-10-11 21:20:02 +0000 | [diff] [blame] | 2048 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2049 | TII.get(AdjStackUp)) |
| 2050 | .addImm(NumBytes).addImm(0)); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2051 | |
| 2052 | // Now the return value. |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2053 | if (RetVT != MVT::isVoid) { |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2054 | SmallVector<CCValAssign, 16> RVLocs; |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 2055 | CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context); |
| 2056 | CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg)); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2057 | |
| 2058 | // Copy all of the result registers out of their specified physreg. |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2059 | if (RVLocs.size() == 2 && RetVT == MVT::f64) { |
Eric Christopher | 14df882 | 2010-10-01 00:00:11 +0000 | [diff] [blame] | 2060 | // For this move we copy into two registers and then move into the |
| 2061 | // double fp reg we want. |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 2062 | MVT DestVT = RVLocs[0].getValVT(); |
Craig Topper | 44d2382 | 2012-02-22 05:59:10 +0000 | [diff] [blame] | 2063 | const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT); |
Eric Christopher | 14df882 | 2010-10-01 00:00:11 +0000 | [diff] [blame] | 2064 | unsigned ResultReg = createResultReg(DstRC); |
| 2065 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2066 | TII.get(ARM::VMOVDRR), ResultReg) |
Eric Christopher | 3659ac2 | 2010-10-20 08:02:24 +0000 | [diff] [blame] | 2067 | .addReg(RVLocs[0].getLocReg()) |
| 2068 | .addReg(RVLocs[1].getLocReg())); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2069 | |
Eric Christopher | 3659ac2 | 2010-10-20 08:02:24 +0000 | [diff] [blame] | 2070 | UsedRegs.push_back(RVLocs[0].getLocReg()); |
| 2071 | UsedRegs.push_back(RVLocs[1].getLocReg()); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 2072 | |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2073 | // Finally update the result. |
Eric Christopher | 14df882 | 2010-10-01 00:00:11 +0000 | [diff] [blame] | 2074 | UpdateValueMap(I, ResultReg); |
Chad Rosier | 2a2e9d5 | 2012-05-11 18:51:55 +0000 | [diff] [blame] | 2075 | } else { |
| 2076 | assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!"); |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 2077 | MVT CopyVT = RVLocs[0].getValVT(); |
Chad Rosier | 0eff39f | 2011-11-08 00:03:32 +0000 | [diff] [blame] | 2078 | |
| 2079 | // Special handling for extended integers. |
| 2080 | if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16) |
| 2081 | CopyVT = MVT::i32; |
| 2082 | |
Craig Topper | 44d2382 | 2012-02-22 05:59:10 +0000 | [diff] [blame] | 2083 | const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2084 | |
Eric Christopher | 14df882 | 2010-10-01 00:00:11 +0000 | [diff] [blame] | 2085 | unsigned ResultReg = createResultReg(DstRC); |
| 2086 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 2087 | ResultReg).addReg(RVLocs[0].getLocReg()); |
| 2088 | UsedRegs.push_back(RVLocs[0].getLocReg()); |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2089 | |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2090 | // Finally update the result. |
Eric Christopher | 14df882 | 2010-10-01 00:00:11 +0000 | [diff] [blame] | 2091 | UpdateValueMap(I, ResultReg); |
| 2092 | } |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2093 | } |
| 2094 | |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2095 | return true; |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2096 | } |
| 2097 | |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 2098 | bool ARMFastISel::SelectRet(const Instruction *I) { |
| 2099 | const ReturnInst *Ret = cast<ReturnInst>(I); |
| 2100 | const Function &F = *I->getParent()->getParent(); |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 2101 | |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 2102 | if (!FuncInfo.CanLowerReturn) |
| 2103 | return false; |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 2104 | |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 2105 | CallingConv::ID CC = F.getCallingConv(); |
| 2106 | if (Ret->getNumOperands() > 0) { |
| 2107 | SmallVector<ISD::OutputArg, 4> Outs; |
| 2108 | GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(), |
| 2109 | Outs, TLI); |
| 2110 | |
| 2111 | // Analyze operands of the call, assigning locations to each operand. |
| 2112 | SmallVector<CCValAssign, 16> ValLocs; |
Jim Grosbach | b04546f | 2011-09-13 20:30:37 +0000 | [diff] [blame] | 2113 | CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext()); |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 2114 | CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */, |
| 2115 | F.isVarArg())); |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 2116 | |
| 2117 | const Value *RV = Ret->getOperand(0); |
| 2118 | unsigned Reg = getRegForValue(RV); |
| 2119 | if (Reg == 0) |
| 2120 | return false; |
| 2121 | |
| 2122 | // Only handle a single return value for now. |
| 2123 | if (ValLocs.size() != 1) |
| 2124 | return false; |
| 2125 | |
| 2126 | CCValAssign &VA = ValLocs[0]; |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 2127 | |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 2128 | // Don't bother handling odd stuff for now. |
| 2129 | if (VA.getLocInfo() != CCValAssign::Full) |
| 2130 | return false; |
| 2131 | // Only handle register returns for now. |
| 2132 | if (!VA.isRegLoc()) |
| 2133 | return false; |
Chad Rosier | f470cbb | 2011-11-04 00:50:21 +0000 | [diff] [blame] | 2134 | |
| 2135 | unsigned SrcReg = Reg + VA.getValNo(); |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 2136 | MVT RVVT = TLI.getSimpleValueType(RV->getType()); |
| 2137 | MVT DestVT = VA.getValVT(); |
Chad Rosier | f470cbb | 2011-11-04 00:50:21 +0000 | [diff] [blame] | 2138 | // Special handling for extended integers. |
| 2139 | if (RVVT != DestVT) { |
| 2140 | if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16) |
| 2141 | return false; |
| 2142 | |
Chad Rosier | f470cbb | 2011-11-04 00:50:21 +0000 | [diff] [blame] | 2143 | assert(DestVT == MVT::i32 && "ARM should always ext to i32"); |
| 2144 | |
Chad Rosier | b8703fe | 2012-02-17 01:21:28 +0000 | [diff] [blame] | 2145 | // Perform extension if flagged as either zext or sext. Otherwise, do |
| 2146 | // nothing. |
| 2147 | if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) { |
| 2148 | SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt()); |
| 2149 | if (SrcReg == 0) return false; |
| 2150 | } |
Chad Rosier | f470cbb | 2011-11-04 00:50:21 +0000 | [diff] [blame] | 2151 | } |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 2152 | |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 2153 | // Make the copy. |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 2154 | unsigned DstReg = VA.getLocReg(); |
| 2155 | const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg); |
| 2156 | // Avoid a cross-class copy. This is very unlikely. |
| 2157 | if (!SrcRC->contains(DstReg)) |
| 2158 | return false; |
| 2159 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY), |
| 2160 | DstReg).addReg(SrcReg); |
| 2161 | |
| 2162 | // Mark the register as live out of the function. |
| 2163 | MRI.addLiveOut(VA.getLocReg()); |
| 2164 | } |
Jim Grosbach | 6b15639 | 2010-10-27 21:39:08 +0000 | [diff] [blame] | 2165 | |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 2166 | unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET; |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 2167 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2168 | TII.get(RetOpc))); |
| 2169 | return true; |
| 2170 | } |
| 2171 | |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 2172 | unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) { |
| 2173 | if (UseReg) |
| 2174 | return isThumb2 ? ARM::tBLXr : ARM::BLX; |
| 2175 | else |
| 2176 | return isThumb2 ? ARM::tBL : ARM::BL; |
| 2177 | } |
| 2178 | |
| 2179 | unsigned ARMFastISel::getLibcallReg(const Twine &Name) { |
| 2180 | GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false, |
| 2181 | GlobalValue::ExternalLinkage, 0, Name); |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 2182 | return ARMMaterializeGV(GV, TLI.getSimpleValueType(GV->getType())); |
Eric Christopher | 872f4a2 | 2011-02-22 01:37:10 +0000 | [diff] [blame] | 2183 | } |
| 2184 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2185 | // A quick function that will emit a call for a named libcall in F with the |
| 2186 | // vector of passed arguments for the Instruction in I. We can assume that we |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2187 | // can emit a call for any libcall we can produce. This is an abridged version |
| 2188 | // of the full call infrastructure since we won't need to worry about things |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2189 | // like computed function pointers or strange arguments at call sites. |
| 2190 | // TODO: Try to unify this and the normal call bits for ARM, then try to unify |
| 2191 | // with X86. |
Eric Christopher | 7ed8ec9 | 2010-09-28 01:21:42 +0000 | [diff] [blame] | 2192 | bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) { |
| 2193 | CallingConv::ID CC = TLI.getLibcallCallingConv(Call); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2194 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2195 | // Handle *simple* calls for now. |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 2196 | Type *RetTy = I->getType(); |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2197 | MVT RetVT; |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2198 | if (RetTy->isVoidTy()) |
| 2199 | RetVT = MVT::isVoid; |
| 2200 | else if (!isTypeLegal(RetTy, RetVT)) |
| 2201 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2202 | |
Chad Rosier | 2a2e9d5 | 2012-05-11 18:51:55 +0000 | [diff] [blame] | 2203 | // Can't handle non-double multi-reg retvals. |
Jush Lu | efc967e | 2012-06-14 06:08:19 +0000 | [diff] [blame] | 2204 | if (RetVT != MVT::isVoid && RetVT != MVT::i32) { |
Chad Rosier | 2a2e9d5 | 2012-05-11 18:51:55 +0000 | [diff] [blame] | 2205 | SmallVector<CCValAssign, 16> RVLocs; |
| 2206 | CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context); |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 2207 | CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false)); |
Chad Rosier | 2a2e9d5 | 2012-05-11 18:51:55 +0000 | [diff] [blame] | 2208 | if (RVLocs.size() >= 2 && RetVT != MVT::f64) |
| 2209 | return false; |
| 2210 | } |
| 2211 | |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2212 | // Set up the argument vectors. |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2213 | SmallVector<Value*, 8> Args; |
| 2214 | SmallVector<unsigned, 8> ArgRegs; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2215 | SmallVector<MVT, 8> ArgVTs; |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2216 | SmallVector<ISD::ArgFlagsTy, 8> ArgFlags; |
| 2217 | Args.reserve(I->getNumOperands()); |
| 2218 | ArgRegs.reserve(I->getNumOperands()); |
| 2219 | ArgVTs.reserve(I->getNumOperands()); |
| 2220 | ArgFlags.reserve(I->getNumOperands()); |
Eric Christopher | 7ed8ec9 | 2010-09-28 01:21:42 +0000 | [diff] [blame] | 2221 | for (unsigned i = 0; i < I->getNumOperands(); ++i) { |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2222 | Value *Op = I->getOperand(i); |
| 2223 | unsigned Arg = getRegForValue(Op); |
| 2224 | if (Arg == 0) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2225 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 2226 | Type *ArgTy = Op->getType(); |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2227 | MVT ArgVT; |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2228 | if (!isTypeLegal(ArgTy, ArgVT)) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2229 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2230 | ISD::ArgFlagsTy Flags; |
| 2231 | unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy); |
| 2232 | Flags.setOrigAlign(OriginalAlignment); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2233 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2234 | Args.push_back(Op); |
| 2235 | ArgRegs.push_back(Arg); |
| 2236 | ArgVTs.push_back(ArgVT); |
| 2237 | ArgFlags.push_back(Flags); |
| 2238 | } |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2239 | |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2240 | // Handle the arguments now that we've gotten them. |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2241 | SmallVector<unsigned, 4> RegArgs; |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2242 | unsigned NumBytes; |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 2243 | if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, |
| 2244 | RegArgs, CC, NumBytes, false)) |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2245 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2246 | |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 2247 | unsigned CalleeReg = 0; |
| 2248 | if (EnableARMLongCalls) { |
| 2249 | CalleeReg = getLibcallReg(TLI.getLibcallName(Call)); |
| 2250 | if (CalleeReg == 0) return false; |
| 2251 | } |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2252 | |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 2253 | // Issue the call. |
| 2254 | unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls); |
| 2255 | MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
| 2256 | DL, TII.get(CallOpc)); |
Jakob Stoklund Olesen | 0745b64 | 2012-08-24 20:52:46 +0000 | [diff] [blame] | 2257 | // BL / BLX don't take a predicate, but tBL / tBLX do. |
| 2258 | if (isThumb2) |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 2259 | AddDefaultPred(MIB); |
Jakob Stoklund Olesen | 0745b64 | 2012-08-24 20:52:46 +0000 | [diff] [blame] | 2260 | if (EnableARMLongCalls) |
| 2261 | MIB.addReg(CalleeReg); |
| 2262 | else |
| 2263 | MIB.addExternalSymbol(TLI.getLibcallName(Call)); |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 2264 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2265 | // Add implicit physical register uses to the call. |
| 2266 | for (unsigned i = 0, e = RegArgs.size(); i != e; ++i) |
Jakob Stoklund Olesen | 0745b64 | 2012-08-24 20:52:46 +0000 | [diff] [blame] | 2267 | MIB.addReg(RegArgs[i], RegState::Implicit); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2268 | |
Jakob Stoklund Olesen | c54f634 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 2269 | // Add a register mask with the call-preserved registers. |
| 2270 | // Proper defs for return values will be added by setPhysRegsDeadExcept(). |
| 2271 | MIB.addRegMask(TRI.getCallPreservedMask(CC)); |
| 2272 | |
Eric Christopher | a9a7a1a | 2010-09-29 23:11:09 +0000 | [diff] [blame] | 2273 | // Finish off the call including any return values. |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2274 | SmallVector<unsigned, 4> UsedRegs; |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 2275 | if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2276 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2277 | // Set all unused physreg defs as dead. |
| 2278 | static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2279 | |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2280 | return true; |
| 2281 | } |
| 2282 | |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2283 | bool ARMFastISel::SelectCall(const Instruction *I, |
| 2284 | const char *IntrMemName = 0) { |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2285 | const CallInst *CI = cast<CallInst>(I); |
| 2286 | const Value *Callee = CI->getCalledValue(); |
| 2287 | |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2288 | // Can't handle inline asm. |
| 2289 | if (isa<InlineAsm>(Callee)) return false; |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2290 | |
Chad Rosier | 425e951 | 2012-12-11 00:18:02 +0000 | [diff] [blame] | 2291 | // Allow SelectionDAG isel to handle tail calls. |
| 2292 | if (CI->isTailCall()) return false; |
| 2293 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2294 | // Check the calling convention. |
| 2295 | ImmutableCallSite CS(CI); |
| 2296 | CallingConv::ID CC = CS.getCallingConv(); |
Eric Christopher | 4cf34c6 | 2010-10-18 06:49:12 +0000 | [diff] [blame] | 2297 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2298 | // TODO: Avoid some calling conventions? |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2299 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 2300 | PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType()); |
| 2301 | FunctionType *FTy = cast<FunctionType>(PT->getElementType()); |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 2302 | bool isVarArg = FTy->isVarArg(); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2303 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2304 | // Handle *simple* calls for now. |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 2305 | Type *RetTy = I->getType(); |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2306 | MVT RetVT; |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2307 | if (RetTy->isVoidTy()) |
| 2308 | RetVT = MVT::isVoid; |
Chad Rosier | 0eff39f | 2011-11-08 00:03:32 +0000 | [diff] [blame] | 2309 | else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 && |
| 2310 | RetVT != MVT::i8 && RetVT != MVT::i1) |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2311 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2312 | |
Chad Rosier | 2a2e9d5 | 2012-05-11 18:51:55 +0000 | [diff] [blame] | 2313 | // Can't handle non-double multi-reg retvals. |
| 2314 | if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 && |
| 2315 | RetVT != MVT::i16 && RetVT != MVT::i32) { |
| 2316 | SmallVector<CCValAssign, 16> RVLocs; |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 2317 | CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context); |
| 2318 | CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg)); |
Chad Rosier | 2a2e9d5 | 2012-05-11 18:51:55 +0000 | [diff] [blame] | 2319 | if (RVLocs.size() >= 2 && RetVT != MVT::f64) |
| 2320 | return false; |
| 2321 | } |
| 2322 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2323 | // Set up the argument vectors. |
| 2324 | SmallVector<Value*, 8> Args; |
| 2325 | SmallVector<unsigned, 8> ArgRegs; |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2326 | SmallVector<MVT, 8> ArgVTs; |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2327 | SmallVector<ISD::ArgFlagsTy, 8> ArgFlags; |
Chad Rosier | 92fd017 | 2012-02-15 00:23:55 +0000 | [diff] [blame] | 2328 | unsigned arg_size = CS.arg_size(); |
| 2329 | Args.reserve(arg_size); |
| 2330 | ArgRegs.reserve(arg_size); |
| 2331 | ArgVTs.reserve(arg_size); |
| 2332 | ArgFlags.reserve(arg_size); |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2333 | for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end(); |
| 2334 | i != e; ++i) { |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2335 | // If we're lowering a memory intrinsic instead of a regular call, skip the |
| 2336 | // last two arguments, which shouldn't be passed to the underlying function. |
| 2337 | if (IntrMemName && e-i <= 2) |
| 2338 | break; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2339 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2340 | ISD::ArgFlagsTy Flags; |
| 2341 | unsigned AttrInd = i - CS.arg_begin() + 1; |
Bill Wendling | 3e2d76c | 2012-10-09 21:38:14 +0000 | [diff] [blame] | 2342 | if (CS.paramHasAttr(AttrInd, Attributes::SExt)) |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2343 | Flags.setSExt(); |
Bill Wendling | 3e2d76c | 2012-10-09 21:38:14 +0000 | [diff] [blame] | 2344 | if (CS.paramHasAttr(AttrInd, Attributes::ZExt)) |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2345 | Flags.setZExt(); |
| 2346 | |
Chad Rosier | 8e4a2e4 | 2011-11-04 00:58:10 +0000 | [diff] [blame] | 2347 | // FIXME: Only handle *easy* calls for now. |
Bill Wendling | 3e2d76c | 2012-10-09 21:38:14 +0000 | [diff] [blame] | 2348 | if (CS.paramHasAttr(AttrInd, Attributes::InReg) || |
| 2349 | CS.paramHasAttr(AttrInd, Attributes::StructRet) || |
| 2350 | CS.paramHasAttr(AttrInd, Attributes::Nest) || |
| 2351 | CS.paramHasAttr(AttrInd, Attributes::ByVal)) |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2352 | return false; |
| 2353 | |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 2354 | Type *ArgTy = (*i)->getType(); |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 2355 | MVT ArgVT; |
Chad Rosier | 42536af | 2011-11-05 20:16:15 +0000 | [diff] [blame] | 2356 | if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 && |
| 2357 | ArgVT != MVT::i1) |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2358 | return false; |
Chad Rosier | 424fe0e | 2011-11-18 01:17:34 +0000 | [diff] [blame] | 2359 | |
| 2360 | unsigned Arg = getRegForValue(*i); |
| 2361 | if (Arg == 0) |
| 2362 | return false; |
| 2363 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2364 | unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy); |
| 2365 | Flags.setOrigAlign(OriginalAlignment); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2366 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2367 | Args.push_back(*i); |
| 2368 | ArgRegs.push_back(Arg); |
| 2369 | ArgVTs.push_back(ArgVT); |
| 2370 | ArgFlags.push_back(Flags); |
| 2371 | } |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2372 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2373 | // Handle the arguments now that we've gotten them. |
| 2374 | SmallVector<unsigned, 4> RegArgs; |
| 2375 | unsigned NumBytes; |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 2376 | if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags, |
| 2377 | RegArgs, CC, NumBytes, isVarArg)) |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2378 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2379 | |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 2380 | bool UseReg = false; |
Chad Rosier | 1c8fccb | 2012-05-23 18:38:57 +0000 | [diff] [blame] | 2381 | const GlobalValue *GV = dyn_cast<GlobalValue>(Callee); |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 2382 | if (!GV || EnableARMLongCalls) UseReg = true; |
Chad Rosier | 1c8fccb | 2012-05-23 18:38:57 +0000 | [diff] [blame] | 2383 | |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 2384 | unsigned CalleeReg = 0; |
| 2385 | if (UseReg) { |
| 2386 | if (IntrMemName) |
| 2387 | CalleeReg = getLibcallReg(IntrMemName); |
| 2388 | else |
| 2389 | CalleeReg = getRegForValue(Callee); |
| 2390 | |
Chad Rosier | 1c8fccb | 2012-05-23 18:38:57 +0000 | [diff] [blame] | 2391 | if (CalleeReg == 0) return false; |
| 2392 | } |
| 2393 | |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 2394 | // Issue the call. |
| 2395 | unsigned CallOpc = ARMSelectCallOp(UseReg); |
| 2396 | MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
| 2397 | DL, TII.get(CallOpc)); |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 2398 | |
Jakob Stoklund Olesen | 0745b64 | 2012-08-24 20:52:46 +0000 | [diff] [blame] | 2399 | // ARM calls don't take a predicate, but tBL / tBLX do. |
| 2400 | if(isThumb2) |
Chad Rosier | 49d6fc0 | 2012-06-12 19:25:13 +0000 | [diff] [blame] | 2401 | AddDefaultPred(MIB); |
Jakob Stoklund Olesen | 0745b64 | 2012-08-24 20:52:46 +0000 | [diff] [blame] | 2402 | if (UseReg) |
| 2403 | MIB.addReg(CalleeReg); |
| 2404 | else if (!IntrMemName) |
| 2405 | MIB.addGlobalAddress(GV, 0, 0); |
| 2406 | else |
| 2407 | MIB.addExternalSymbol(IntrMemName, 0); |
Jush Lu | efc967e | 2012-06-14 06:08:19 +0000 | [diff] [blame] | 2408 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2409 | // Add implicit physical register uses to the call. |
| 2410 | for (unsigned i = 0, e = RegArgs.size(); i != e; ++i) |
Jakob Stoklund Olesen | 0745b64 | 2012-08-24 20:52:46 +0000 | [diff] [blame] | 2411 | MIB.addReg(RegArgs[i], RegState::Implicit); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2412 | |
Jakob Stoklund Olesen | c54f634 | 2012-02-24 01:19:29 +0000 | [diff] [blame] | 2413 | // Add a register mask with the call-preserved registers. |
| 2414 | // Proper defs for return values will be added by setPhysRegsDeadExcept(). |
| 2415 | MIB.addRegMask(TRI.getCallPreservedMask(CC)); |
| 2416 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2417 | // Finish off the call including any return values. |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2418 | SmallVector<unsigned, 4> UsedRegs; |
Jush Lu | ee64983 | 2012-07-19 09:49:00 +0000 | [diff] [blame] | 2419 | if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg)) |
| 2420 | return false; |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2421 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2422 | // Set all unused physreg defs as dead. |
| 2423 | static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI); |
Eric Christopher | dccd2c3 | 2010-10-11 08:38:55 +0000 | [diff] [blame] | 2424 | |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2425 | return true; |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2426 | } |
| 2427 | |
Chad Rosier | 2c42b8c | 2011-11-14 23:04:09 +0000 | [diff] [blame] | 2428 | bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) { |
Chad Rosier | 909cb4f | 2011-11-14 22:46:17 +0000 | [diff] [blame] | 2429 | return Len <= 16; |
| 2430 | } |
| 2431 | |
Jim Grosbach | d4f020a | 2012-04-06 23:43:50 +0000 | [diff] [blame] | 2432 | bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src, |
Chad Rosier | c9758b1 | 2012-12-06 01:34:31 +0000 | [diff] [blame] | 2433 | uint64_t Len, unsigned Alignment) { |
Chad Rosier | 909cb4f | 2011-11-14 22:46:17 +0000 | [diff] [blame] | 2434 | // Make sure we don't bloat code by inlining very large memcpy's. |
Chad Rosier | 2c42b8c | 2011-11-14 23:04:09 +0000 | [diff] [blame] | 2435 | if (!ARMIsMemCpySmall(Len)) |
Chad Rosier | 909cb4f | 2011-11-14 22:46:17 +0000 | [diff] [blame] | 2436 | return false; |
| 2437 | |
Chad Rosier | 909cb4f | 2011-11-14 22:46:17 +0000 | [diff] [blame] | 2438 | while (Len) { |
| 2439 | MVT VT; |
Chad Rosier | c9758b1 | 2012-12-06 01:34:31 +0000 | [diff] [blame] | 2440 | if (!Alignment || Alignment >= 4) { |
| 2441 | if (Len >= 4) |
| 2442 | VT = MVT::i32; |
| 2443 | else if (Len >= 2) |
| 2444 | VT = MVT::i16; |
| 2445 | else { |
| 2446 | assert (Len == 1 && "Expected a length of 1!"); |
| 2447 | VT = MVT::i8; |
| 2448 | } |
| 2449 | } else { |
| 2450 | // Bound based on alignment. |
| 2451 | if (Len >= 2 && Alignment == 2) |
| 2452 | VT = MVT::i16; |
| 2453 | else { |
| 2454 | assert (Alignment == 1 && "Expected an alignment of 1!"); |
| 2455 | VT = MVT::i8; |
| 2456 | } |
Chad Rosier | 909cb4f | 2011-11-14 22:46:17 +0000 | [diff] [blame] | 2457 | } |
| 2458 | |
| 2459 | bool RV; |
| 2460 | unsigned ResultReg; |
| 2461 | RV = ARMEmitLoad(VT, ResultReg, Src); |
Eric Christopher | fae699a | 2012-01-11 20:55:27 +0000 | [diff] [blame] | 2462 | assert (RV == true && "Should be able to handle this load."); |
Chad Rosier | 909cb4f | 2011-11-14 22:46:17 +0000 | [diff] [blame] | 2463 | RV = ARMEmitStore(VT, ResultReg, Dest); |
Eric Christopher | fae699a | 2012-01-11 20:55:27 +0000 | [diff] [blame] | 2464 | assert (RV == true && "Should be able to handle this store."); |
Duncan Sands | 5b8a1db | 2012-02-05 14:20:11 +0000 | [diff] [blame] | 2465 | (void)RV; |
Chad Rosier | 909cb4f | 2011-11-14 22:46:17 +0000 | [diff] [blame] | 2466 | |
| 2467 | unsigned Size = VT.getSizeInBits()/8; |
| 2468 | Len -= Size; |
| 2469 | Dest.Offset += Size; |
| 2470 | Src.Offset += Size; |
| 2471 | } |
| 2472 | |
| 2473 | return true; |
| 2474 | } |
| 2475 | |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2476 | bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) { |
| 2477 | // FIXME: Handle more intrinsics. |
| 2478 | switch (I.getIntrinsicID()) { |
| 2479 | default: return false; |
Chad Rosier | ada759d | 2012-05-30 17:23:22 +0000 | [diff] [blame] | 2480 | case Intrinsic::frameaddress: { |
| 2481 | MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo(); |
| 2482 | MFI->setFrameAddressIsTaken(true); |
| 2483 | |
| 2484 | unsigned LdrOpc; |
| 2485 | const TargetRegisterClass *RC; |
| 2486 | if (isThumb2) { |
| 2487 | LdrOpc = ARM::t2LDRi12; |
| 2488 | RC = (const TargetRegisterClass*)&ARM::tGPRRegClass; |
| 2489 | } else { |
| 2490 | LdrOpc = ARM::LDRi12; |
| 2491 | RC = (const TargetRegisterClass*)&ARM::GPRRegClass; |
| 2492 | } |
| 2493 | |
| 2494 | const ARMBaseRegisterInfo *RegInfo = |
| 2495 | static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo()); |
| 2496 | unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF)); |
| 2497 | unsigned SrcReg = FramePtr; |
| 2498 | |
| 2499 | // Recursively load frame address |
| 2500 | // ldr r0 [fp] |
| 2501 | // ldr r0 [r0] |
| 2502 | // ldr r0 [r0] |
| 2503 | // ... |
| 2504 | unsigned DestReg; |
| 2505 | unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue(); |
| 2506 | while (Depth--) { |
| 2507 | DestReg = createResultReg(RC); |
| 2508 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2509 | TII.get(LdrOpc), DestReg) |
| 2510 | .addReg(SrcReg).addImm(0)); |
| 2511 | SrcReg = DestReg; |
| 2512 | } |
Chad Rosier | bbff4ee | 2012-06-01 21:12:31 +0000 | [diff] [blame] | 2513 | UpdateValueMap(&I, SrcReg); |
Chad Rosier | ada759d | 2012-05-30 17:23:22 +0000 | [diff] [blame] | 2514 | return true; |
| 2515 | } |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2516 | case Intrinsic::memcpy: |
| 2517 | case Intrinsic::memmove: { |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2518 | const MemTransferInst &MTI = cast<MemTransferInst>(I); |
| 2519 | // Don't handle volatile. |
| 2520 | if (MTI.isVolatile()) |
| 2521 | return false; |
Chad Rosier | 909cb4f | 2011-11-14 22:46:17 +0000 | [diff] [blame] | 2522 | |
| 2523 | // Disable inlining for memmove before calls to ComputeAddress. Otherwise, |
| 2524 | // we would emit dead code because we don't currently handle memmoves. |
| 2525 | bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy); |
| 2526 | if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) { |
Chad Rosier | 2c42b8c | 2011-11-14 23:04:09 +0000 | [diff] [blame] | 2527 | // Small memcpy's are common enough that we want to do them without a call |
| 2528 | // if possible. |
Chad Rosier | 909cb4f | 2011-11-14 22:46:17 +0000 | [diff] [blame] | 2529 | uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue(); |
Chad Rosier | 2c42b8c | 2011-11-14 23:04:09 +0000 | [diff] [blame] | 2530 | if (ARMIsMemCpySmall(Len)) { |
Chad Rosier | 909cb4f | 2011-11-14 22:46:17 +0000 | [diff] [blame] | 2531 | Address Dest, Src; |
| 2532 | if (!ARMComputeAddress(MTI.getRawDest(), Dest) || |
| 2533 | !ARMComputeAddress(MTI.getRawSource(), Src)) |
| 2534 | return false; |
Chad Rosier | c9758b1 | 2012-12-06 01:34:31 +0000 | [diff] [blame] | 2535 | unsigned Alignment = MTI.getAlignment(); |
| 2536 | if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment)) |
Chad Rosier | 909cb4f | 2011-11-14 22:46:17 +0000 | [diff] [blame] | 2537 | return true; |
| 2538 | } |
| 2539 | } |
Jush Lu | efc967e | 2012-06-14 06:08:19 +0000 | [diff] [blame] | 2540 | |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2541 | if (!MTI.getLength()->getType()->isIntegerTy(32)) |
| 2542 | return false; |
Jush Lu | efc967e | 2012-06-14 06:08:19 +0000 | [diff] [blame] | 2543 | |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2544 | if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255) |
| 2545 | return false; |
| 2546 | |
| 2547 | const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove"; |
| 2548 | return SelectCall(&I, IntrMemName); |
| 2549 | } |
| 2550 | case Intrinsic::memset: { |
| 2551 | const MemSetInst &MSI = cast<MemSetInst>(I); |
| 2552 | // Don't handle volatile. |
| 2553 | if (MSI.isVolatile()) |
| 2554 | return false; |
Jush Lu | efc967e | 2012-06-14 06:08:19 +0000 | [diff] [blame] | 2555 | |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2556 | if (!MSI.getLength()->getType()->isIntegerTy(32)) |
| 2557 | return false; |
Jush Lu | efc967e | 2012-06-14 06:08:19 +0000 | [diff] [blame] | 2558 | |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2559 | if (MSI.getDestAddressSpace() > 255) |
| 2560 | return false; |
Jush Lu | efc967e | 2012-06-14 06:08:19 +0000 | [diff] [blame] | 2561 | |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2562 | return SelectCall(&I, "memset"); |
| 2563 | } |
Chad Rosier | 226ddf5 | 2012-05-11 21:33:49 +0000 | [diff] [blame] | 2564 | case Intrinsic::trap: { |
| 2565 | BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP)); |
| 2566 | return true; |
| 2567 | } |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2568 | } |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2569 | } |
| 2570 | |
Chad Rosier | 0d7b231 | 2011-11-02 00:18:48 +0000 | [diff] [blame] | 2571 | bool ARMFastISel::SelectTrunc(const Instruction *I) { |
Jush Lu | efc967e | 2012-06-14 06:08:19 +0000 | [diff] [blame] | 2572 | // The high bits for a type smaller than the register size are assumed to be |
Chad Rosier | 0d7b231 | 2011-11-02 00:18:48 +0000 | [diff] [blame] | 2573 | // undefined. |
| 2574 | Value *Op = I->getOperand(0); |
| 2575 | |
| 2576 | EVT SrcVT, DestVT; |
| 2577 | SrcVT = TLI.getValueType(Op->getType(), true); |
| 2578 | DestVT = TLI.getValueType(I->getType(), true); |
| 2579 | |
| 2580 | if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8) |
| 2581 | return false; |
| 2582 | if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1) |
| 2583 | return false; |
| 2584 | |
| 2585 | unsigned SrcReg = getRegForValue(Op); |
| 2586 | if (!SrcReg) return false; |
| 2587 | |
| 2588 | // Because the high bits are undefined, a truncate doesn't generate |
| 2589 | // any code. |
| 2590 | UpdateValueMap(I, SrcReg); |
| 2591 | return true; |
| 2592 | } |
| 2593 | |
Patrik Hagglund | 3d170e6 | 2012-12-17 14:30:06 +0000 | [diff] [blame^] | 2594 | unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, EVT DestVT, |
Chad Rosier | 8763302 | 2011-11-02 17:20:24 +0000 | [diff] [blame] | 2595 | bool isZExt) { |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2596 | if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8) |
Chad Rosier | 8763302 | 2011-11-02 17:20:24 +0000 | [diff] [blame] | 2597 | return 0; |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2598 | |
| 2599 | unsigned Opc; |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2600 | bool isBoolZext = false; |
Chad Rosier | fc17ddd | 2012-11-27 01:06:49 +0000 | [diff] [blame] | 2601 | const TargetRegisterClass *RC = TLI.getRegClassFor(MVT::i32); |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 2602 | switch (SrcVT.SimpleTy) { |
Chad Rosier | 8763302 | 2011-11-02 17:20:24 +0000 | [diff] [blame] | 2603 | default: return 0; |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2604 | case MVT::i16: |
Chad Rosier | 8763302 | 2011-11-02 17:20:24 +0000 | [diff] [blame] | 2605 | if (!Subtarget->hasV6Ops()) return 0; |
Chad Rosier | 6e99a8c | 2012-11-27 22:29:43 +0000 | [diff] [blame] | 2606 | RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass; |
| 2607 | if (isZExt) |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 2608 | Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH; |
Chad Rosier | 6e99a8c | 2012-11-27 22:29:43 +0000 | [diff] [blame] | 2609 | else |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 2610 | Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH; |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2611 | break; |
| 2612 | case MVT::i8: |
Chad Rosier | 8763302 | 2011-11-02 17:20:24 +0000 | [diff] [blame] | 2613 | if (!Subtarget->hasV6Ops()) return 0; |
Chad Rosier | 6e99a8c | 2012-11-27 22:29:43 +0000 | [diff] [blame] | 2614 | RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass; |
| 2615 | if (isZExt) |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 2616 | Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB; |
Chad Rosier | 6e99a8c | 2012-11-27 22:29:43 +0000 | [diff] [blame] | 2617 | else |
Chad Rosier | 66dc8ca | 2011-11-08 21:12:00 +0000 | [diff] [blame] | 2618 | Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB; |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2619 | break; |
| 2620 | case MVT::i1: |
Chad Rosier | 8763302 | 2011-11-02 17:20:24 +0000 | [diff] [blame] | 2621 | if (isZExt) { |
Chad Rosier | fc17ddd | 2012-11-27 01:06:49 +0000 | [diff] [blame] | 2622 | RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass; |
Chad Rosier | 6e99a8c | 2012-11-27 22:29:43 +0000 | [diff] [blame] | 2623 | Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri; |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2624 | isBoolZext = true; |
| 2625 | break; |
| 2626 | } |
Chad Rosier | 8763302 | 2011-11-02 17:20:24 +0000 | [diff] [blame] | 2627 | return 0; |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2628 | } |
| 2629 | |
Chad Rosier | fc17ddd | 2012-11-27 01:06:49 +0000 | [diff] [blame] | 2630 | unsigned ResultReg = createResultReg(RC); |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2631 | MachineInstrBuilder MIB; |
Chad Rosier | 8763302 | 2011-11-02 17:20:24 +0000 | [diff] [blame] | 2632 | MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg) |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2633 | .addReg(SrcReg); |
| 2634 | if (isBoolZext) |
| 2635 | MIB.addImm(1); |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2636 | else |
| 2637 | MIB.addImm(0); |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2638 | AddOptionalDefs(MIB); |
Chad Rosier | 8763302 | 2011-11-02 17:20:24 +0000 | [diff] [blame] | 2639 | return ResultReg; |
| 2640 | } |
| 2641 | |
| 2642 | bool ARMFastISel::SelectIntExt(const Instruction *I) { |
| 2643 | // On ARM, in general, integer casts don't involve legal types; this code |
| 2644 | // handles promotable integers. |
Chad Rosier | 8763302 | 2011-11-02 17:20:24 +0000 | [diff] [blame] | 2645 | Type *DestTy = I->getType(); |
| 2646 | Value *Src = I->getOperand(0); |
| 2647 | Type *SrcTy = Src->getType(); |
| 2648 | |
Chad Rosier | 8763302 | 2011-11-02 17:20:24 +0000 | [diff] [blame] | 2649 | bool isZExt = isa<ZExtInst>(I); |
| 2650 | unsigned SrcReg = getRegForValue(Src); |
| 2651 | if (!SrcReg) return false; |
| 2652 | |
Patrik Hagglund | 3d170e6 | 2012-12-17 14:30:06 +0000 | [diff] [blame^] | 2653 | MVT SrcVT = TLI.getSimpleValueType(SrcTy, true); |
| 2654 | EVT DestVT = TLI.getValueType(DestTy, true); |
| 2655 | |
Chad Rosier | 8763302 | 2011-11-02 17:20:24 +0000 | [diff] [blame] | 2656 | unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt); |
| 2657 | if (ResultReg == 0) return false; |
| 2658 | UpdateValueMap(I, ResultReg); |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2659 | return true; |
| 2660 | } |
| 2661 | |
Jush Lu | 2946549 | 2012-08-03 02:37:48 +0000 | [diff] [blame] | 2662 | bool ARMFastISel::SelectShift(const Instruction *I, |
| 2663 | ARM_AM::ShiftOpc ShiftTy) { |
| 2664 | // We handle thumb2 mode by target independent selector |
| 2665 | // or SelectionDAG ISel. |
| 2666 | if (isThumb2) |
| 2667 | return false; |
| 2668 | |
| 2669 | // Only handle i32 now. |
| 2670 | EVT DestVT = TLI.getValueType(I->getType(), true); |
| 2671 | if (DestVT != MVT::i32) |
| 2672 | return false; |
| 2673 | |
| 2674 | unsigned Opc = ARM::MOVsr; |
| 2675 | unsigned ShiftImm; |
| 2676 | Value *Src2Value = I->getOperand(1); |
| 2677 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) { |
| 2678 | ShiftImm = CI->getZExtValue(); |
| 2679 | |
| 2680 | // Fall back to selection DAG isel if the shift amount |
| 2681 | // is zero or greater than the width of the value type. |
| 2682 | if (ShiftImm == 0 || ShiftImm >=32) |
| 2683 | return false; |
| 2684 | |
| 2685 | Opc = ARM::MOVsi; |
| 2686 | } |
| 2687 | |
| 2688 | Value *Src1Value = I->getOperand(0); |
| 2689 | unsigned Reg1 = getRegForValue(Src1Value); |
| 2690 | if (Reg1 == 0) return false; |
| 2691 | |
Nadav Rotem | e757640 | 2012-09-06 11:13:55 +0000 | [diff] [blame] | 2692 | unsigned Reg2 = 0; |
Jush Lu | 2946549 | 2012-08-03 02:37:48 +0000 | [diff] [blame] | 2693 | if (Opc == ARM::MOVsr) { |
| 2694 | Reg2 = getRegForValue(Src2Value); |
| 2695 | if (Reg2 == 0) return false; |
| 2696 | } |
| 2697 | |
| 2698 | unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32)); |
| 2699 | if(ResultReg == 0) return false; |
| 2700 | |
| 2701 | MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2702 | TII.get(Opc), ResultReg) |
| 2703 | .addReg(Reg1); |
| 2704 | |
| 2705 | if (Opc == ARM::MOVsi) |
| 2706 | MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm)); |
| 2707 | else if (Opc == ARM::MOVsr) { |
| 2708 | MIB.addReg(Reg2); |
| 2709 | MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0)); |
| 2710 | } |
| 2711 | |
| 2712 | AddOptionalDefs(MIB); |
| 2713 | UpdateValueMap(I, ResultReg); |
| 2714 | return true; |
| 2715 | } |
| 2716 | |
Eric Christopher | 56d2b72 | 2010-09-02 23:43:26 +0000 | [diff] [blame] | 2717 | // TODO: SoftFP support. |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 2718 | bool ARMFastISel::TargetSelectInstruction(const Instruction *I) { |
Eric Christopher | ac1a19e | 2010-09-09 01:06:51 +0000 | [diff] [blame] | 2719 | |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 2720 | switch (I->getOpcode()) { |
Eric Christopher | 8300712 | 2010-08-23 21:44:12 +0000 | [diff] [blame] | 2721 | case Instruction::Load: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 2722 | return SelectLoad(I); |
Eric Christopher | 543cf05 | 2010-09-01 22:16:27 +0000 | [diff] [blame] | 2723 | case Instruction::Store: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 2724 | return SelectStore(I); |
Eric Christopher | e573410 | 2010-09-03 00:35:47 +0000 | [diff] [blame] | 2725 | case Instruction::Br: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 2726 | return SelectBranch(I); |
Chad Rosier | 60c8fa6 | 2012-02-07 23:56:08 +0000 | [diff] [blame] | 2727 | case Instruction::IndirectBr: |
| 2728 | return SelectIndirectBr(I); |
Eric Christopher | d43393a | 2010-09-08 23:13:45 +0000 | [diff] [blame] | 2729 | case Instruction::ICmp: |
| 2730 | case Instruction::FCmp: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 2731 | return SelectCmp(I); |
Eric Christopher | 4620360 | 2010-09-09 00:26:48 +0000 | [diff] [blame] | 2732 | case Instruction::FPExt: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 2733 | return SelectFPExt(I); |
Eric Christopher | ce07b54 | 2010-09-09 20:26:31 +0000 | [diff] [blame] | 2734 | case Instruction::FPTrunc: |
Eric Christopher | 43b62be | 2010-09-27 06:02:23 +0000 | [diff] [blame] | 2735 | return SelectFPTrunc(I); |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 2736 | case Instruction::SIToFP: |
Chad Rosier | ae46a33 | 2012-02-03 21:14:11 +0000 | [diff] [blame] | 2737 | return SelectIToFP(I, /*isSigned*/ true); |
Chad Rosier | 36b7beb | 2012-02-03 19:42:52 +0000 | [diff] [blame] | 2738 | case Instruction::UIToFP: |
Chad Rosier | ae46a33 | 2012-02-03 21:14:11 +0000 | [diff] [blame] | 2739 | return SelectIToFP(I, /*isSigned*/ false); |
Eric Christopher | 9a04049 | 2010-09-09 18:54:59 +0000 | [diff] [blame] | 2740 | case Instruction::FPToSI: |
Chad Rosier | ae46a33 | 2012-02-03 21:14:11 +0000 | [diff] [blame] | 2741 | return SelectFPToI(I, /*isSigned*/ true); |
Chad Rosier | ee8901c | 2012-02-03 20:27:51 +0000 | [diff] [blame] | 2742 | case Instruction::FPToUI: |
Chad Rosier | ae46a33 | 2012-02-03 21:14:11 +0000 | [diff] [blame] | 2743 | return SelectFPToI(I, /*isSigned*/ false); |
Chad Rosier | 3901c3e | 2012-02-06 23:50:07 +0000 | [diff] [blame] | 2744 | case Instruction::Add: |
| 2745 | return SelectBinaryIntOp(I, ISD::ADD); |
Chad Rosier | 6fde875 | 2012-02-08 02:29:21 +0000 | [diff] [blame] | 2746 | case Instruction::Or: |
| 2747 | return SelectBinaryIntOp(I, ISD::OR); |
Chad Rosier | 743e199 | 2012-02-08 02:45:44 +0000 | [diff] [blame] | 2748 | case Instruction::Sub: |
| 2749 | return SelectBinaryIntOp(I, ISD::SUB); |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 2750 | case Instruction::FAdd: |
Chad Rosier | 3901c3e | 2012-02-06 23:50:07 +0000 | [diff] [blame] | 2751 | return SelectBinaryFPOp(I, ISD::FADD); |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 2752 | case Instruction::FSub: |
Chad Rosier | 3901c3e | 2012-02-06 23:50:07 +0000 | [diff] [blame] | 2753 | return SelectBinaryFPOp(I, ISD::FSUB); |
Eric Christopher | bc39b82 | 2010-09-09 00:53:57 +0000 | [diff] [blame] | 2754 | case Instruction::FMul: |
Chad Rosier | 3901c3e | 2012-02-06 23:50:07 +0000 | [diff] [blame] | 2755 | return SelectBinaryFPOp(I, ISD::FMUL); |
Eric Christopher | bb3e5da | 2010-09-14 23:03:37 +0000 | [diff] [blame] | 2756 | case Instruction::SDiv: |
Chad Rosier | 7ccb30b | 2012-02-03 21:07:27 +0000 | [diff] [blame] | 2757 | return SelectDiv(I, /*isSigned*/ true); |
| 2758 | case Instruction::UDiv: |
| 2759 | return SelectDiv(I, /*isSigned*/ false); |
Eric Christopher | 6a880d6 | 2010-10-11 08:37:26 +0000 | [diff] [blame] | 2760 | case Instruction::SRem: |
Chad Rosier | 769422f | 2012-02-03 21:23:45 +0000 | [diff] [blame] | 2761 | return SelectRem(I, /*isSigned*/ true); |
| 2762 | case Instruction::URem: |
| 2763 | return SelectRem(I, /*isSigned*/ false); |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2764 | case Instruction::Call: |
Chad Rosier | 11add26 | 2011-11-11 23:31:03 +0000 | [diff] [blame] | 2765 | if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I)) |
| 2766 | return SelectIntrinsicCall(*II); |
Eric Christopher | f9764fa | 2010-09-30 20:49:44 +0000 | [diff] [blame] | 2767 | return SelectCall(I); |
Eric Christopher | 3bbd396 | 2010-10-11 08:27:59 +0000 | [diff] [blame] | 2768 | case Instruction::Select: |
| 2769 | return SelectSelect(I); |
Eric Christopher | 4f512ef | 2010-10-22 01:28:00 +0000 | [diff] [blame] | 2770 | case Instruction::Ret: |
| 2771 | return SelectRet(I); |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2772 | case Instruction::Trunc: |
Chad Rosier | 0d7b231 | 2011-11-02 00:18:48 +0000 | [diff] [blame] | 2773 | return SelectTrunc(I); |
Eli Friedman | 76927d73 | 2011-05-25 23:49:02 +0000 | [diff] [blame] | 2774 | case Instruction::ZExt: |
| 2775 | case Instruction::SExt: |
Chad Rosier | 0d7b231 | 2011-11-02 00:18:48 +0000 | [diff] [blame] | 2776 | return SelectIntExt(I); |
Jush Lu | 2946549 | 2012-08-03 02:37:48 +0000 | [diff] [blame] | 2777 | case Instruction::Shl: |
| 2778 | return SelectShift(I, ARM_AM::lsl); |
| 2779 | case Instruction::LShr: |
| 2780 | return SelectShift(I, ARM_AM::lsr); |
| 2781 | case Instruction::AShr: |
| 2782 | return SelectShift(I, ARM_AM::asr); |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 2783 | default: break; |
| 2784 | } |
| 2785 | return false; |
| 2786 | } |
| 2787 | |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 2788 | /// TryToFoldLoad - The specified machine instr operand is a vreg, and that |
| 2789 | /// vreg is being provided by the specified load instruction. If possible, |
| 2790 | /// try to fold the load as an operand to the instruction, returning true if |
| 2791 | /// successful. |
| 2792 | bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo, |
| 2793 | const LoadInst *LI) { |
| 2794 | // Verify we have a legal type before going any further. |
| 2795 | MVT VT; |
| 2796 | if (!isLoadTypeLegal(LI->getType(), VT)) |
| 2797 | return false; |
| 2798 | |
| 2799 | // Combine load followed by zero- or sign-extend. |
| 2800 | // ldrb r1, [r0] ldrb r1, [r0] |
| 2801 | // uxtb r2, r1 => |
| 2802 | // mov r3, r2 mov r3, r1 |
| 2803 | bool isZExt = true; |
| 2804 | switch(MI->getOpcode()) { |
| 2805 | default: return false; |
| 2806 | case ARM::SXTH: |
| 2807 | case ARM::t2SXTH: |
| 2808 | isZExt = false; |
| 2809 | case ARM::UXTH: |
| 2810 | case ARM::t2UXTH: |
| 2811 | if (VT != MVT::i16) |
| 2812 | return false; |
| 2813 | break; |
| 2814 | case ARM::SXTB: |
| 2815 | case ARM::t2SXTB: |
| 2816 | isZExt = false; |
| 2817 | case ARM::UXTB: |
| 2818 | case ARM::t2UXTB: |
| 2819 | if (VT != MVT::i8) |
| 2820 | return false; |
| 2821 | break; |
| 2822 | } |
| 2823 | // See if we can handle this address. |
| 2824 | Address Addr; |
| 2825 | if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false; |
Jush Lu | efc967e | 2012-06-14 06:08:19 +0000 | [diff] [blame] | 2826 | |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 2827 | unsigned ResultReg = MI->getOperand(0).getReg(); |
Chad Rosier | 8a9bce9 | 2011-12-13 19:22:14 +0000 | [diff] [blame] | 2828 | if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false)) |
Chad Rosier | b29b950 | 2011-11-13 02:23:59 +0000 | [diff] [blame] | 2829 | return false; |
| 2830 | MI->eraseFromParent(); |
| 2831 | return true; |
| 2832 | } |
| 2833 | |
Jush Lu | 8f50647 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 2834 | unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV, |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 2835 | unsigned Align, MVT VT) { |
Jush Lu | 8f50647 | 2012-09-27 05:21:41 +0000 | [diff] [blame] | 2836 | bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility(); |
| 2837 | ARMConstantPoolConstant *CPV = |
| 2838 | ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT); |
| 2839 | unsigned Idx = MCP.getConstantPoolIndex(CPV, Align); |
| 2840 | |
| 2841 | unsigned Opc; |
| 2842 | unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT)); |
| 2843 | // Load value. |
| 2844 | if (isThumb2) { |
| 2845 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, |
| 2846 | TII.get(ARM::t2LDRpci), DestReg1) |
| 2847 | .addConstantPoolIndex(Idx)); |
| 2848 | Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs; |
| 2849 | } else { |
| 2850 | // The extra immediate is for addrmode2. |
| 2851 | AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
| 2852 | DL, TII.get(ARM::LDRcp), DestReg1) |
| 2853 | .addConstantPoolIndex(Idx).addImm(0)); |
| 2854 | Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs; |
| 2855 | } |
| 2856 | |
| 2857 | unsigned GlobalBaseReg = AFI->getGlobalBaseReg(); |
| 2858 | if (GlobalBaseReg == 0) { |
| 2859 | GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT)); |
| 2860 | AFI->setGlobalBaseReg(GlobalBaseReg); |
| 2861 | } |
| 2862 | |
| 2863 | unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT)); |
| 2864 | MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, |
| 2865 | DL, TII.get(Opc), DestReg2) |
| 2866 | .addReg(DestReg1) |
| 2867 | .addReg(GlobalBaseReg); |
| 2868 | if (!UseGOTOFF) |
| 2869 | MIB.addImm(0); |
| 2870 | AddOptionalDefs(MIB); |
| 2871 | |
| 2872 | return DestReg2; |
| 2873 | } |
| 2874 | |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 2875 | namespace llvm { |
Bob Wilson | d49edb7 | 2012-08-03 04:06:28 +0000 | [diff] [blame] | 2876 | FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo, |
| 2877 | const TargetLibraryInfo *libInfo) { |
Evan Cheng | afff941 | 2011-12-20 18:26:50 +0000 | [diff] [blame] | 2878 | // Completely untested on non-iOS. |
Eric Christopher | feadddd | 2010-10-11 20:05:22 +0000 | [diff] [blame] | 2879 | const TargetMachine &TM = funcInfo.MF->getTarget(); |
Jim Grosbach | 16cb376 | 2010-11-09 19:22:26 +0000 | [diff] [blame] | 2880 | |
Eric Christopher | aaa8df4 | 2010-11-02 01:21:28 +0000 | [diff] [blame] | 2881 | // Darwin and thumb1 only for now. |
Eric Christopher | feadddd | 2010-10-11 20:05:22 +0000 | [diff] [blame] | 2882 | const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>(); |
Chad Rosier | 2b3b335 | 2012-05-11 19:40:25 +0000 | [diff] [blame] | 2883 | if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only()) |
Bob Wilson | d49edb7 | 2012-08-03 04:06:28 +0000 | [diff] [blame] | 2884 | return new ARMFastISel(funcInfo, libInfo); |
Evan Cheng | 0944795 | 2010-07-26 18:32:55 +0000 | [diff] [blame] | 2885 | return 0; |
Eric Christopher | ab69588 | 2010-07-21 22:26:11 +0000 | [diff] [blame] | 2886 | } |
| 2887 | } |