blob: 18690dbfcd0035917d0e180c2622b3d5ae4b9a44 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000019#include "ARMConstantPoolValue.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/MachineConstantPool.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/MachineModuleInfo.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
33#include "llvm/DataLayout.h"
Eric Christopherab695882010-07-21 22:26:11 +000034#include "llvm/DerivedTypes.h"
35#include "llvm/GlobalVariable.h"
36#include "llvm/Instructions.h"
37#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000038#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000039#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000040#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
91 const TargetLibraryInfo *libInfo)
92 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000093 TM(funcInfo.MF->getTarget()),
94 TII(*TM.getInstrInfo()),
95 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000096 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000097 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000098 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000099 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000100 }
101
Eric Christophercb592292010-08-20 00:20:31 +0000102 // Code from FastISel.cpp.
Craig Topper35fc62b2012-08-18 21:38:45 +0000103 private:
104 unsigned FastEmitInst_(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC);
106 unsigned FastEmitInst_r(unsigned MachineInstOpcode,
107 const TargetRegisterClass *RC,
108 unsigned Op0, bool Op0IsKill);
109 unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC,
111 unsigned Op0, bool Op0IsKill,
112 unsigned Op1, bool Op1IsKill);
113 unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill,
117 unsigned Op2, bool Op2IsKill);
118 unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 uint64_t Imm);
122 unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 const ConstantFP *FPImm);
126 unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 unsigned Op1, bool Op1IsKill,
130 uint64_t Imm);
131 unsigned FastEmitInst_i(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 uint64_t Imm);
134 unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
135 const TargetRegisterClass *RC,
136 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000137
Craig Topper35fc62b2012-08-18 21:38:45 +0000138 unsigned FastEmitInst_extractsubreg(MVT RetVT,
139 unsigned Op0, bool Op0IsKill,
140 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000141
Eric Christophercb592292010-08-20 00:20:31 +0000142 // Backend specific FastISel code.
Craig Topper35fc62b2012-08-18 21:38:45 +0000143 private:
Eric Christopherab695882010-07-21 22:26:11 +0000144 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000145 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000146 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000147 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
148 const LoadInst *LI);
Craig Topper35fc62b2012-08-18 21:38:45 +0000149 private:
Eric Christopherab695882010-07-21 22:26:11 +0000150 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000151
Eric Christopher83007122010-08-23 21:44:12 +0000152 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000153 private:
Eric Christopher17787722010-10-21 21:47:51 +0000154 bool SelectLoad(const Instruction *I);
155 bool SelectStore(const Instruction *I);
156 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000157 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000158 bool SelectCmp(const Instruction *I);
159 bool SelectFPExt(const Instruction *I);
160 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000161 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
162 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000163 bool SelectIToFP(const Instruction *I, bool isSigned);
164 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000165 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000166 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000167 bool SelectCall(const Instruction *I, const char *IntrMemName);
168 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000169 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000170 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000171 bool SelectTrunc(const Instruction *I);
172 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000173 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000174
Eric Christopher83007122010-08-23 21:44:12 +0000175 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000176 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000177 bool isTypeLegal(Type *Ty, MVT &VT);
178 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000179 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
180 bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000181 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier404ed3c2011-12-14 17:26:05 +0000182 unsigned Alignment = 0, bool isZExt = true,
183 bool allocReg = true);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000184 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000185 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000186 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000187 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000188 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosierc9758b12012-12-06 01:34:31 +0000189 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
190 unsigned Alignment);
Patrik Hagglund3d170e62012-12-17 14:30:06 +0000191 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000192 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
193 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
194 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
195 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
196 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000197 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000198 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000199
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000200 // Call handling routines.
201 private:
Jush Luee649832012-07-19 09:49:00 +0000202 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
203 bool Return,
204 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000205 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000206 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000207 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000208 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
209 SmallVectorImpl<unsigned> &RegArgs,
210 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000211 unsigned &NumBytes,
212 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000213 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000214 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000215 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000216 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000217 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000218
219 // OptionalDef handling routines.
220 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000221 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000222 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
223 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000224 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000225 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000226 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000227};
Eric Christopherab695882010-07-21 22:26:11 +0000228
229} // end anonymous namespace
230
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000231#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000232
Eric Christopher456144e2010-08-19 00:37:05 +0000233// DefinesOptionalPredicate - This is different from DefinesPredicate in that
234// we don't care about implicit defs here, just places we'll need to add a
235// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
236bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000237 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000238 return false;
239
240 // Look to see if our OptionalDef is defining CPSR or CCR.
241 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
242 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000243 if (!MO.isReg() || !MO.isDef()) continue;
244 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000245 *CPSR = true;
246 }
247 return true;
248}
249
Eric Christopheraf3dce52011-03-12 01:09:29 +0000250bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000251 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000252
Eric Christopheraf3dce52011-03-12 01:09:29 +0000253 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000254 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000255 AFI->isThumb2Function())
256 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000257
Evan Chenge837dea2011-06-28 19:10:37 +0000258 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
259 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000260 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000261
Eric Christopheraf3dce52011-03-12 01:09:29 +0000262 return false;
263}
264
Eric Christopher456144e2010-08-19 00:37:05 +0000265// If the machine is predicable go ahead and add the predicate operands, if
266// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000267// TODO: If we want to support thumb1 then we'll need to deal with optional
268// CPSR defs that need to be added before the remaining operands. See s_cc_out
269// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000270const MachineInstrBuilder &
271ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
272 MachineInstr *MI = &*MIB;
273
Eric Christopheraf3dce52011-03-12 01:09:29 +0000274 // Do we use a predicate? or...
275 // Are we NEON in ARM mode and have a predicate operand? If so, I know
276 // we're not predicable but add it anyways.
277 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000278 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000279
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000280 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher456144e2010-08-19 00:37:05 +0000281 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000282 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000283 if (DefinesOptionalPredicate(MI, &CPSR)) {
284 if (CPSR)
285 AddDefaultT1CC(MIB);
286 else
287 AddDefaultCC(MIB);
288 }
289 return MIB;
290}
291
Eric Christopher0fe7d542010-08-17 01:25:29 +0000292unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
293 const TargetRegisterClass* RC) {
294 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000295 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000296
Eric Christopher456144e2010-08-19 00:37:05 +0000297 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000298 return ResultReg;
299}
300
301unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
302 const TargetRegisterClass *RC,
303 unsigned Op0, bool Op0IsKill) {
304 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000305 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000306
Chad Rosier40d552e2012-02-15 17:36:21 +0000307 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000308 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000309 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000310 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000311 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000312 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000313 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000314 TII.get(TargetOpcode::COPY), ResultReg)
315 .addReg(II.ImplicitDefs[0]));
316 }
317 return ResultReg;
318}
319
320unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
321 const TargetRegisterClass *RC,
322 unsigned Op0, bool Op0IsKill,
323 unsigned Op1, bool Op1IsKill) {
324 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000325 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000326
Chad Rosier40d552e2012-02-15 17:36:21 +0000327 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000328 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000329 .addReg(Op0, Op0IsKill * RegState::Kill)
330 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000331 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000332 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000333 .addReg(Op0, Op0IsKill * RegState::Kill)
334 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000335 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000336 TII.get(TargetOpcode::COPY), ResultReg)
337 .addReg(II.ImplicitDefs[0]));
338 }
339 return ResultReg;
340}
341
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000342unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
343 const TargetRegisterClass *RC,
344 unsigned Op0, bool Op0IsKill,
345 unsigned Op1, bool Op1IsKill,
346 unsigned Op2, bool Op2IsKill) {
347 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000348 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000349
Chad Rosier40d552e2012-02-15 17:36:21 +0000350 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000351 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
352 .addReg(Op0, Op0IsKill * RegState::Kill)
353 .addReg(Op1, Op1IsKill * RegState::Kill)
354 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000355 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000356 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
357 .addReg(Op0, Op0IsKill * RegState::Kill)
358 .addReg(Op1, Op1IsKill * RegState::Kill)
359 .addReg(Op2, Op2IsKill * RegState::Kill));
360 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
361 TII.get(TargetOpcode::COPY), ResultReg)
362 .addReg(II.ImplicitDefs[0]));
363 }
364 return ResultReg;
365}
366
Eric Christopher0fe7d542010-08-17 01:25:29 +0000367unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
368 const TargetRegisterClass *RC,
369 unsigned Op0, bool Op0IsKill,
370 uint64_t Imm) {
371 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000372 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000373
Chad Rosier40d552e2012-02-15 17:36:21 +0000374 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000375 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000376 .addReg(Op0, Op0IsKill * RegState::Kill)
377 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000378 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000379 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000380 .addReg(Op0, Op0IsKill * RegState::Kill)
381 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000382 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000383 TII.get(TargetOpcode::COPY), ResultReg)
384 .addReg(II.ImplicitDefs[0]));
385 }
386 return ResultReg;
387}
388
389unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
390 const TargetRegisterClass *RC,
391 unsigned Op0, bool Op0IsKill,
392 const ConstantFP *FPImm) {
393 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000394 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000395
Chad Rosier40d552e2012-02-15 17:36:21 +0000396 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000397 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000398 .addReg(Op0, Op0IsKill * RegState::Kill)
399 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000400 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000401 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000402 .addReg(Op0, Op0IsKill * RegState::Kill)
403 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000404 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000405 TII.get(TargetOpcode::COPY), ResultReg)
406 .addReg(II.ImplicitDefs[0]));
407 }
408 return ResultReg;
409}
410
411unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
412 const TargetRegisterClass *RC,
413 unsigned Op0, bool Op0IsKill,
414 unsigned Op1, bool Op1IsKill,
415 uint64_t Imm) {
416 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000417 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000418
Chad Rosier40d552e2012-02-15 17:36:21 +0000419 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000420 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000421 .addReg(Op0, Op0IsKill * RegState::Kill)
422 .addReg(Op1, Op1IsKill * RegState::Kill)
423 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000424 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000425 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000426 .addReg(Op0, Op0IsKill * RegState::Kill)
427 .addReg(Op1, Op1IsKill * RegState::Kill)
428 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000429 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000430 TII.get(TargetOpcode::COPY), ResultReg)
431 .addReg(II.ImplicitDefs[0]));
432 }
433 return ResultReg;
434}
435
436unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
437 const TargetRegisterClass *RC,
438 uint64_t Imm) {
439 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000440 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000441
Chad Rosier40d552e2012-02-15 17:36:21 +0000442 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000443 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000444 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000445 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000446 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000447 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000448 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000449 TII.get(TargetOpcode::COPY), ResultReg)
450 .addReg(II.ImplicitDefs[0]));
451 }
452 return ResultReg;
453}
454
Eric Christopherd94bc542011-04-29 22:07:50 +0000455unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
456 const TargetRegisterClass *RC,
457 uint64_t Imm1, uint64_t Imm2) {
458 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000459 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000460
Chad Rosier40d552e2012-02-15 17:36:21 +0000461 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000462 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
463 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000464 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000465 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
466 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000467 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000468 TII.get(TargetOpcode::COPY),
469 ResultReg)
470 .addReg(II.ImplicitDefs[0]));
471 }
472 return ResultReg;
473}
474
Eric Christopher0fe7d542010-08-17 01:25:29 +0000475unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
476 unsigned Op0, bool Op0IsKill,
477 uint32_t Idx) {
478 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
479 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
480 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000481
Eric Christopher456144e2010-08-19 00:37:05 +0000482 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000483 DL, TII.get(TargetOpcode::COPY), ResultReg)
484 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000485 return ResultReg;
486}
487
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000488// TODO: Don't worry about 64-bit now, but when this is fixed remove the
489// checks from the various callers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000490unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000491 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000492
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000493 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
494 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000495 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000496 .addReg(SrcReg));
497 return MoveReg;
498}
499
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000500unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000501 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000502
Eric Christopheraa3ace12010-09-09 20:49:25 +0000503 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
504 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000505 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000506 .addReg(SrcReg));
507 return MoveReg;
508}
509
Eric Christopher9ed58df2010-09-09 00:19:41 +0000510// For double width floating point we need to materialize two constants
511// (the high and the low) into integer registers then use a move to get
512// the combined constant into an FP reg.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000513unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher9ed58df2010-09-09 00:19:41 +0000514 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000515 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000516
Eric Christopher9ed58df2010-09-09 00:19:41 +0000517 // This checks to see if we can use VFP3 instructions to materialize
518 // a constant, otherwise we have to go through the constant pool.
519 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000520 int Imm;
521 unsigned Opc;
522 if (is64bit) {
523 Imm = ARM_AM::getFP64Imm(Val);
524 Opc = ARM::FCONSTD;
525 } else {
526 Imm = ARM_AM::getFP32Imm(Val);
527 Opc = ARM::FCONSTS;
528 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000529 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
530 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
531 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000532 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000533 return DestReg;
534 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000535
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000536 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000537 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000538
Eric Christopher238bb162010-09-09 23:50:00 +0000539 // MachineConstantPool wants an explicit alignment.
540 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
541 if (Align == 0) {
542 // TODO: Figure out if this is correct.
543 Align = TD.getTypeAllocSize(CFP->getType());
544 }
545 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
546 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
547 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000548
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000549 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000550 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
551 DestReg)
552 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000553 .addReg(0));
554 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000555}
556
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000557unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000558
Chad Rosier44e89572011-11-04 22:29:00 +0000559 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
560 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000561
562 // If we can do this in a single instruction without a constant pool entry
563 // do so now.
564 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000565 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000566 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosierfc17ddd2012-11-27 01:06:49 +0000567 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
568 &ARM::GPRRegClass;
569 unsigned ImmReg = createResultReg(RC);
Eric Christophere5b13cf2010-11-03 20:21:17 +0000570 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000571 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000572 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000573 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000574 }
575
Chad Rosier4e89d972011-11-11 00:36:21 +0000576 // Use MVN to emit negative constants.
577 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
578 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000579 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000580 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000581 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000582 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
583 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
584 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
585 TII.get(Opc), ImmReg)
586 .addImm(Imm));
587 return ImmReg;
588 }
589 }
590
591 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000592 if (VT != MVT::i32)
593 return false;
594
595 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
596
Eric Christopher56d2b722010-09-02 23:43:26 +0000597 // MachineConstantPool wants an explicit alignment.
598 unsigned Align = TD.getPrefTypeAlignment(C->getType());
599 if (Align == 0) {
600 // TODO: Figure out if this is correct.
601 Align = TD.getTypeAllocSize(C->getType());
602 }
603 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000604
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000605 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000606 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000607 TII.get(ARM::t2LDRpci), DestReg)
608 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000609 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000610 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000611 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000612 TII.get(ARM::LDRcp), DestReg)
613 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000614 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000615
Eric Christopher56d2b722010-09-02 23:43:26 +0000616 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000617}
618
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000619unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000621 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000622
Eric Christopher890dbbe2010-10-02 00:32:44 +0000623 Reloc::Model RelocM = TM.getRelocationModel();
Jush Luc4dc2492012-08-29 02:41:21 +0000624 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Chad Rosier6aa6e5a2012-11-07 00:13:01 +0000625 const TargetRegisterClass *RC = isThumb2 ?
626 (const TargetRegisterClass*)&ARM::rGPRRegClass :
627 (const TargetRegisterClass*)&ARM::GPRRegClass;
628 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000629
630 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000631 // Darwin targets don't support movt with Reloc::Static, see
632 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
633 // static movt relocations.
634 if (Subtarget->useMovt() &&
635 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000636 unsigned Opc;
637 switch (RelocM) {
638 case Reloc::PIC_:
639 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
640 break;
641 case Reloc::DynamicNoPIC:
642 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
643 break;
644 default:
645 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
646 break;
647 }
648 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
649 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000650 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000651 // MachineConstantPool wants an explicit alignment.
652 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
653 if (Align == 0) {
654 // TODO: Figure out if this is correct.
655 Align = TD.getTypeAllocSize(GV->getType());
656 }
657
Jush Lu8f506472012-09-27 05:21:41 +0000658 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
659 return ARMLowerPICELF(GV, Align, VT);
660
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000661 // Grab index.
662 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
663 (Subtarget->isThumb() ? 4 : 8);
664 unsigned Id = AFI->createPICLabelUId();
665 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
666 ARMCP::CPValue,
667 PCAdj);
668 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
669
670 // Load value.
671 MachineInstrBuilder MIB;
672 if (isThumb2) {
673 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
674 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
675 .addConstantPoolIndex(Idx);
676 if (RelocM == Reloc::PIC_)
677 MIB.addImm(Id);
Jush Luc4dc2492012-08-29 02:41:21 +0000678 AddOptionalDefs(MIB);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000679 } else {
680 // The extra immediate is for addrmode2.
681 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
682 DestReg)
683 .addConstantPoolIndex(Idx)
684 .addImm(0);
Jush Luc4dc2492012-08-29 02:41:21 +0000685 AddOptionalDefs(MIB);
686
687 if (RelocM == Reloc::PIC_) {
688 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
689 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
690
691 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
692 DL, TII.get(Opc), NewDestReg)
693 .addReg(DestReg)
694 .addImm(Id);
695 AddOptionalDefs(MIB);
696 return NewDestReg;
697 }
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000698 }
Eric Christopher890dbbe2010-10-02 00:32:44 +0000699 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000700
Jush Luc4dc2492012-08-29 02:41:21 +0000701 if (IsIndirect) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000702 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000703 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000704 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000705 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
706 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000707 .addReg(DestReg)
708 .addImm(0);
709 else
710 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
711 NewDestReg)
712 .addReg(DestReg)
713 .addImm(0);
714 DestReg = NewDestReg;
715 AddOptionalDefs(MIB);
716 }
717
Eric Christopher890dbbe2010-10-02 00:32:44 +0000718 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000719}
720
Eric Christopher9ed58df2010-09-09 00:19:41 +0000721unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
Patrik Hagglund3d170e62012-12-17 14:30:06 +0000722 EVT CEVT = TLI.getValueType(C->getType(), true);
723
724 // Only handle simple types.
725 if (!CEVT.isSimple()) return 0;
726 MVT VT = CEVT.getSimpleVT();
Eric Christopher9ed58df2010-09-09 00:19:41 +0000727
728 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
729 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000730 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
731 return ARMMaterializeGV(GV, VT);
732 else if (isa<ConstantInt>(C))
733 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000734
Eric Christopherc9932f62010-10-01 23:24:42 +0000735 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000736}
737
Chad Rosier944d82b2011-11-17 21:46:13 +0000738// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
739
Eric Christopherf9764fa2010-09-30 20:49:44 +0000740unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
741 // Don't handle dynamic allocas.
742 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000743
Duncan Sands1440e8b2010-11-03 11:35:31 +0000744 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000745 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000746
Eric Christopherf9764fa2010-09-30 20:49:44 +0000747 DenseMap<const AllocaInst*, int>::iterator SI =
748 FuncInfo.StaticAllocaMap.find(AI);
749
750 // This will get lowered later into the correct offsets and registers
751 // via rewriteXFrameIndex.
752 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000753 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000754 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000755 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000756 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000757 TII.get(Opc), ResultReg)
758 .addFrameIndex(SI->second)
759 .addImm(0));
760 return ResultReg;
761 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000762
Eric Christopherf9764fa2010-09-30 20:49:44 +0000763 return 0;
764}
765
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000766bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000767 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000768
Eric Christopherb1cc8482010-08-25 07:23:49 +0000769 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000770 if (evt == MVT::Other || !evt.isSimple()) return false;
771 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000772
Eric Christopherdc908042010-08-31 01:28:42 +0000773 // Handle all legal types, i.e. a register that will directly hold this
774 // value.
775 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000776}
777
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000778bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000779 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000780
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000781 // If this is a type than can be sign or zero-extended to a basic operation
782 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000783 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000784 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000785
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000786 return false;
787}
788
Eric Christopher88de86b2010-11-19 22:36:41 +0000789// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000790bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000791 // Some boilerplate from the X86 FastISel.
792 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000793 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000794 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000795 // Don't walk into other basic blocks unless the object is an alloca from
796 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000797 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
798 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
799 Opcode = I->getOpcode();
800 U = I;
801 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000802 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000803 Opcode = C->getOpcode();
804 U = C;
805 }
806
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000807 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000808 if (Ty->getAddressSpace() > 255)
809 // Fast instruction selection doesn't support the special
810 // address spaces.
811 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000812
Eric Christopher83007122010-08-23 21:44:12 +0000813 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000814 default:
Eric Christopher83007122010-08-23 21:44:12 +0000815 break;
Eric Christopher55324332010-10-12 00:43:21 +0000816 case Instruction::BitCast: {
817 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000818 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000819 }
820 case Instruction::IntToPtr: {
821 // Look past no-op inttoptrs.
822 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000823 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000824 break;
825 }
826 case Instruction::PtrToInt: {
827 // Look past no-op ptrtoints.
828 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000829 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000830 break;
831 }
Eric Christophereae84392010-10-14 09:29:41 +0000832 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000833 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000834 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000835
Eric Christophereae84392010-10-14 09:29:41 +0000836 // Iterate through the GEP folding the constants into offsets where
837 // we can.
838 gep_type_iterator GTI = gep_type_begin(U);
839 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
840 i != e; ++i, ++GTI) {
841 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000842 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000843 const StructLayout *SL = TD.getStructLayout(STy);
844 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
845 TmpOffset += SL->getElementOffset(Idx);
846 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000847 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000848 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000849 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
850 // Constant-offset addressing.
851 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000852 break;
853 }
854 if (isa<AddOperator>(Op) &&
855 (!isa<Instruction>(Op) ||
856 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
857 == FuncInfo.MBB) &&
858 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000859 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000860 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000861 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000862 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000863 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000864 // Iterate on the other operand.
865 Op = cast<AddOperator>(Op)->getOperand(0);
866 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000867 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000868 // Unsupported
869 goto unsupported_gep;
870 }
Eric Christophereae84392010-10-14 09:29:41 +0000871 }
872 }
Eric Christopher2896df82010-10-15 18:02:07 +0000873
874 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000875 Addr.Offset = TmpOffset;
876 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000877
878 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000879 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000880
Eric Christophereae84392010-10-14 09:29:41 +0000881 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000882 break;
883 }
Eric Christopher83007122010-08-23 21:44:12 +0000884 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000885 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000886 DenseMap<const AllocaInst*, int>::iterator SI =
887 FuncInfo.StaticAllocaMap.find(AI);
888 if (SI != FuncInfo.StaticAllocaMap.end()) {
889 Addr.BaseType = Address::FrameIndexBase;
890 Addr.Base.FI = SI->second;
891 return true;
892 }
893 break;
Eric Christopher83007122010-08-23 21:44:12 +0000894 }
895 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000896
Eric Christophercb0b04b2010-08-24 00:07:24 +0000897 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000898 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
899 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000900}
901
Chad Rosierb29b9502011-11-13 02:23:59 +0000902void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000903
Eric Christopher212ae932010-10-21 19:40:30 +0000904 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000905
Eric Christopher212ae932010-10-21 19:40:30 +0000906 bool needsLowering = false;
907 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000908 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000909 case MVT::i1:
910 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000911 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000912 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000913 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000914 // Integer loads/stores handle 12-bit offsets.
915 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000916 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000917 if (needsLowering && isThumb2)
918 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
919 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000920 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000921 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000922 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000923 }
Eric Christopher212ae932010-10-21 19:40:30 +0000924 break;
925 case MVT::f32:
926 case MVT::f64:
927 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000928 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000929 break;
930 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000931
Eric Christopher827656d2010-11-20 22:38:27 +0000932 // If this is a stack pointer and the offset needs to be simplified then
933 // put the alloca address into a register, set the base type back to
934 // register and continue. This should almost never happen.
935 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000936 const TargetRegisterClass *RC = isThumb2 ?
937 (const TargetRegisterClass*)&ARM::tGPRRegClass :
938 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000939 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000940 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000941 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000942 TII.get(Opc), ResultReg)
943 .addFrameIndex(Addr.Base.FI)
944 .addImm(0));
945 Addr.Base.Reg = ResultReg;
946 Addr.BaseType = Address::RegBase;
947 }
948
Eric Christopher212ae932010-10-21 19:40:30 +0000949 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000950 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000951 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000952 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
953 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000954 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000955 }
Eric Christopher83007122010-08-23 21:44:12 +0000956}
957
Eric Christopher564857f2010-12-01 01:40:24 +0000958void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000959 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000960 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000961 // addrmode5 output depends on the selection dag addressing dividing the
962 // offset by 4 that it then later multiplies. Do this here as well.
963 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
964 VT.getSimpleVT().SimpleTy == MVT::f64)
965 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000966
Eric Christopher564857f2010-12-01 01:40:24 +0000967 // Frame base works a bit differently. Handle it separately.
968 if (Addr.BaseType == Address::FrameIndexBase) {
969 int FI = Addr.Base.FI;
970 int Offset = Addr.Offset;
971 MachineMemOperand *MMO =
972 FuncInfo.MF->getMachineMemOperand(
973 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000974 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000975 MFI.getObjectSize(FI),
976 MFI.getObjectAlignment(FI));
977 // Now add the rest of the operands.
978 MIB.addFrameIndex(FI);
979
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000980 // ARM halfword load/stores and signed byte loads need an additional
981 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000982 if (useAM3) {
983 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
984 MIB.addReg(0);
985 MIB.addImm(Imm);
986 } else {
987 MIB.addImm(Addr.Offset);
988 }
Eric Christopher564857f2010-12-01 01:40:24 +0000989 MIB.addMemOperand(MMO);
990 } else {
991 // Now add the rest of the operands.
992 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000993
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000994 // ARM halfword load/stores and signed byte loads need an additional
995 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000996 if (useAM3) {
997 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
998 MIB.addReg(0);
999 MIB.addImm(Imm);
1000 } else {
1001 MIB.addImm(Addr.Offset);
1002 }
Eric Christopher564857f2010-12-01 01:40:24 +00001003 }
1004 AddOptionalDefs(MIB);
1005}
1006
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001007bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +00001008 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherdc908042010-08-31 01:28:42 +00001009 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001010 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001011 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +00001012 const TargetRegisterClass *RC;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001013 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001014 // This is mostly going to be Neon/vector support.
1015 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +00001016 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001017 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001018 if (isThumb2) {
1019 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1020 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1021 else
1022 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001023 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001024 if (isZExt) {
1025 Opc = ARM::LDRBi12;
1026 } else {
1027 Opc = ARM::LDRSB;
1028 useAM3 = true;
1029 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001030 }
Craig Topper420761a2012-04-20 07:30:17 +00001031 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001032 break;
Chad Rosier73463472011-11-09 21:30:12 +00001033 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001034 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001035 return false;
1036
Chad Rosier57b29972011-11-14 20:22:27 +00001037 if (isThumb2) {
1038 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1039 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1040 else
1041 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1042 } else {
1043 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1044 useAM3 = true;
1045 }
Craig Topper420761a2012-04-20 07:30:17 +00001046 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001047 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001048 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001049 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001050 return false;
1051
Chad Rosier57b29972011-11-14 20:22:27 +00001052 if (isThumb2) {
1053 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1054 Opc = ARM::t2LDRi8;
1055 else
1056 Opc = ARM::t2LDRi12;
1057 } else {
1058 Opc = ARM::LDRi12;
1059 }
Craig Topper420761a2012-04-20 07:30:17 +00001060 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001061 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001062 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001063 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001064 // Unaligned loads need special handling. Floats require word-alignment.
1065 if (Alignment && Alignment < 4) {
1066 needVMOV = true;
1067 VT = MVT::i32;
1068 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001069 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001070 } else {
1071 Opc = ARM::VLDRS;
1072 RC = TLI.getRegClassFor(VT);
1073 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001074 break;
1075 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001076 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001077 // FIXME: Unaligned loads need special handling. Doublewords require
1078 // word-alignment.
1079 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001080 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001081
Eric Christopher6dab1372010-09-18 01:59:37 +00001082 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001083 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001084 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001085 }
Eric Christopher564857f2010-12-01 01:40:24 +00001086 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001087 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001088
Eric Christopher564857f2010-12-01 01:40:24 +00001089 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001090 if (allocReg)
1091 ResultReg = createResultReg(RC);
1092 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001093 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1094 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001095 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001096
1097 // If we had an unaligned load of a float we've converted it to an regular
1098 // load. Now we must move from the GRP to the FP register.
1099 if (needVMOV) {
1100 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1101 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1102 TII.get(ARM::VMOVSR), MoveReg)
1103 .addReg(ResultReg));
1104 ResultReg = MoveReg;
1105 }
Eric Christopherdc908042010-08-31 01:28:42 +00001106 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001107}
1108
Eric Christopher43b62be2010-09-27 06:02:23 +00001109bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001110 // Atomic loads need special handling.
1111 if (cast<LoadInst>(I)->isAtomic())
1112 return false;
1113
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001114 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001115 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001116 if (!isLoadTypeLegal(I->getType(), VT))
1117 return false;
1118
Eric Christopher564857f2010-12-01 01:40:24 +00001119 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001120 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001121 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001122
1123 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001124 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1125 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001126 UpdateValueMap(I, ResultReg);
1127 return true;
1128}
1129
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001130bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001131 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001132 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001133 bool useAM3 = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001134 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001135 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001136 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001137 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001138 unsigned Res = createResultReg(isThumb2 ?
1139 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1140 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001141 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001142 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1143 TII.get(Opc), Res)
1144 .addReg(SrcReg).addImm(1));
1145 SrcReg = Res;
1146 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001147 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001148 if (isThumb2) {
1149 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1150 StrOpc = ARM::t2STRBi8;
1151 else
1152 StrOpc = ARM::t2STRBi12;
1153 } else {
1154 StrOpc = ARM::STRBi12;
1155 }
Eric Christopher15418772010-10-12 05:39:06 +00001156 break;
1157 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001158 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001159 return false;
1160
Chad Rosier57b29972011-11-14 20:22:27 +00001161 if (isThumb2) {
1162 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1163 StrOpc = ARM::t2STRHi8;
1164 else
1165 StrOpc = ARM::t2STRHi12;
1166 } else {
1167 StrOpc = ARM::STRH;
1168 useAM3 = true;
1169 }
Eric Christopher15418772010-10-12 05:39:06 +00001170 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001171 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001172 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001173 return false;
1174
Chad Rosier57b29972011-11-14 20:22:27 +00001175 if (isThumb2) {
1176 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1177 StrOpc = ARM::t2STRi8;
1178 else
1179 StrOpc = ARM::t2STRi12;
1180 } else {
1181 StrOpc = ARM::STRi12;
1182 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001183 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001184 case MVT::f32:
1185 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001186 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001187 if (Alignment && Alignment < 4) {
1188 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1189 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1190 TII.get(ARM::VMOVRS), MoveReg)
1191 .addReg(SrcReg));
1192 SrcReg = MoveReg;
1193 VT = MVT::i32;
1194 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001195 } else {
1196 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001197 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001198 break;
1199 case MVT::f64:
1200 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001201 // FIXME: Unaligned stores need special handling. Doublewords require
1202 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001203 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001204 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001205
Eric Christopher56d2b722010-09-02 23:43:26 +00001206 StrOpc = ARM::VSTRD;
1207 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001208 }
Eric Christopher564857f2010-12-01 01:40:24 +00001209 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001210 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001211
Eric Christopher564857f2010-12-01 01:40:24 +00001212 // Create the base instruction, then add the operands.
1213 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1214 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001215 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001216 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001217 return true;
1218}
1219
Eric Christopher43b62be2010-09-27 06:02:23 +00001220bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001221 Value *Op0 = I->getOperand(0);
1222 unsigned SrcReg = 0;
1223
Eli Friedman4136d232011-09-02 22:33:24 +00001224 // Atomic stores need special handling.
1225 if (cast<StoreInst>(I)->isAtomic())
1226 return false;
1227
Eric Christopher564857f2010-12-01 01:40:24 +00001228 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001229 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001230 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001231 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001232
Eric Christopher1b61ef42010-09-02 01:48:11 +00001233 // Get the value to be stored into a register.
1234 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001235 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001236
Eric Christopher564857f2010-12-01 01:40:24 +00001237 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001238 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001239 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001240 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001241
Chad Rosier9eff1e32011-12-03 02:21:57 +00001242 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1243 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001244 return true;
1245}
1246
1247static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1248 switch (Pred) {
1249 // Needs two compares...
1250 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001251 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001252 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001253 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001254 return ARMCC::AL;
1255 case CmpInst::ICMP_EQ:
1256 case CmpInst::FCMP_OEQ:
1257 return ARMCC::EQ;
1258 case CmpInst::ICMP_SGT:
1259 case CmpInst::FCMP_OGT:
1260 return ARMCC::GT;
1261 case CmpInst::ICMP_SGE:
1262 case CmpInst::FCMP_OGE:
1263 return ARMCC::GE;
1264 case CmpInst::ICMP_UGT:
1265 case CmpInst::FCMP_UGT:
1266 return ARMCC::HI;
1267 case CmpInst::FCMP_OLT:
1268 return ARMCC::MI;
1269 case CmpInst::ICMP_ULE:
1270 case CmpInst::FCMP_OLE:
1271 return ARMCC::LS;
1272 case CmpInst::FCMP_ORD:
1273 return ARMCC::VC;
1274 case CmpInst::FCMP_UNO:
1275 return ARMCC::VS;
1276 case CmpInst::FCMP_UGE:
1277 return ARMCC::PL;
1278 case CmpInst::ICMP_SLT:
1279 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001280 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001281 case CmpInst::ICMP_SLE:
1282 case CmpInst::FCMP_ULE:
1283 return ARMCC::LE;
1284 case CmpInst::FCMP_UNE:
1285 case CmpInst::ICMP_NE:
1286 return ARMCC::NE;
1287 case CmpInst::ICMP_UGE:
1288 return ARMCC::HS;
1289 case CmpInst::ICMP_ULT:
1290 return ARMCC::LO;
1291 }
Eric Christopher543cf052010-09-01 22:16:27 +00001292}
1293
Eric Christopher43b62be2010-09-27 06:02:23 +00001294bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001295 const BranchInst *BI = cast<BranchInst>(I);
1296 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1297 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001298
Eric Christophere5734102010-09-03 00:35:47 +00001299 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001300
Eric Christopher0e6233b2010-10-29 21:08:19 +00001301 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1302 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001303 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001304 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001305
1306 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001307 // Try to take advantage of fallthrough opportunities.
1308 CmpInst::Predicate Predicate = CI->getPredicate();
1309 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1310 std::swap(TBB, FBB);
1311 Predicate = CmpInst::getInversePredicate(Predicate);
1312 }
1313
1314 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001315
1316 // We may not handle every CC for now.
1317 if (ARMPred == ARMCC::AL) return false;
1318
Chad Rosier75698f32011-10-26 23:17:28 +00001319 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001320 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001321 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001322
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001323 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001324 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1325 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1326 FastEmitBranch(FBB, DL);
1327 FuncInfo.MBB->addSuccessor(TBB);
1328 return true;
1329 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001330 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1331 MVT SourceVT;
1332 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001333 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001334 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001335 unsigned OpReg = getRegForValue(TI->getOperand(0));
1336 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1337 TII.get(TstOpc))
1338 .addReg(OpReg).addImm(1));
1339
1340 unsigned CCMode = ARMCC::NE;
1341 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1342 std::swap(TBB, FBB);
1343 CCMode = ARMCC::EQ;
1344 }
1345
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001346 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001347 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1348 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1349
1350 FastEmitBranch(FBB, DL);
1351 FuncInfo.MBB->addSuccessor(TBB);
1352 return true;
1353 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001354 } else if (const ConstantInt *CI =
1355 dyn_cast<ConstantInt>(BI->getCondition())) {
1356 uint64_t Imm = CI->getZExtValue();
1357 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1358 FastEmitBranch(Target, DL);
1359 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001360 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001361
Eric Christopher0e6233b2010-10-29 21:08:19 +00001362 unsigned CmpReg = getRegForValue(BI->getCondition());
1363 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001364
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001365 // We've been divorced from our compare! Our block was split, and
1366 // now our compare lives in a predecessor block. We musn't
1367 // re-compare here, as the children of the compare aren't guaranteed
1368 // live across the block boundary (we *could* check for this).
1369 // Regardless, the compare has been done in the predecessor block,
1370 // and it left a value for us in a virtual register. Ergo, we test
1371 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001372 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001373 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1374 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001375
Eric Christopher7a20a372011-04-28 16:52:09 +00001376 unsigned CCMode = ARMCC::NE;
1377 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1378 std::swap(TBB, FBB);
1379 CCMode = ARMCC::EQ;
1380 }
1381
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001382 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001383 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001384 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001385 FastEmitBranch(FBB, DL);
1386 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001387 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001388}
1389
Chad Rosier60c8fa62012-02-07 23:56:08 +00001390bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1391 unsigned AddrReg = getRegForValue(I->getOperand(0));
1392 if (AddrReg == 0) return false;
1393
1394 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1395 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1396 .addReg(AddrReg));
Bill Wendling8f47fc82012-10-22 23:30:04 +00001397
1398 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
1399 for (unsigned i = 0, e = IB->getNumSuccessors(); i != e; ++i)
1400 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[IB->getSuccessor(i)]);
1401
Jush Luefc967e2012-06-14 06:08:19 +00001402 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001403}
1404
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001405bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1406 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001407 Type *Ty = Src1Value->getType();
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001408 EVT SrcEVT = TLI.getValueType(Ty, true);
1409 if (!SrcEVT.isSimple()) return false;
1410 MVT SrcVT = SrcEVT.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +00001411
Chad Rosierade62002011-10-26 23:25:44 +00001412 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1413 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001414 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001415
Chad Rosier2f2fe412011-11-09 03:22:02 +00001416 // Check to see if the 2nd operand is a constant that we can encode directly
1417 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001418 int Imm = 0;
1419 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001420 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001421 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1422 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001423 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1424 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1425 SrcVT == MVT::i1) {
1426 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001427 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001428 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1429 // then a cmn, because there is no way to represent 2147483648 as a
1430 // signed 32-bit int.
1431 if (Imm < 0 && Imm != (int)0x80000000) {
1432 isNegativeImm = true;
1433 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001434 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001435 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1436 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001437 }
1438 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1439 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1440 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001441 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001442 }
1443
Eric Christopherd43393a2010-09-08 23:13:45 +00001444 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001445 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001446 bool needsExt = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001447 switch (SrcVT.SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001448 default: return false;
1449 // TODO: Verify compares.
1450 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001451 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001452 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001453 break;
1454 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001455 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001456 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001457 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001458 case MVT::i1:
1459 case MVT::i8:
1460 case MVT::i16:
1461 needsExt = true;
1462 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001463 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001464 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001465 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001466 CmpOpc = ARM::t2CMPrr;
1467 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001468 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001469 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001470 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001471 CmpOpc = ARM::CMPrr;
1472 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001473 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001474 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001475 break;
1476 }
1477
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001478 unsigned SrcReg1 = getRegForValue(Src1Value);
1479 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001480
Duncan Sands4c0c5452011-11-28 10:31:27 +00001481 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001482 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001483 SrcReg2 = getRegForValue(Src2Value);
1484 if (SrcReg2 == 0) return false;
1485 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001486
1487 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1488 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001489 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1490 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001491 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001492 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1493 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001494 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001495 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001496
Chad Rosier1c47de82011-11-11 06:27:41 +00001497 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001498 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1499 TII.get(CmpOpc))
1500 .addReg(SrcReg1).addReg(SrcReg2));
1501 } else {
1502 MachineInstrBuilder MIB;
1503 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1504 .addReg(SrcReg1);
1505
1506 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1507 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001508 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001509 AddOptionalDefs(MIB);
1510 }
Chad Rosierade62002011-10-26 23:25:44 +00001511
1512 // For floating point we need to move the result to a comparison register
1513 // that we can then use for branches.
1514 if (Ty->isFloatTy() || Ty->isDoubleTy())
1515 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1516 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001517 return true;
1518}
1519
1520bool ARMFastISel::SelectCmp(const Instruction *I) {
1521 const CmpInst *CI = cast<CmpInst>(I);
1522
Eric Christopher229207a2010-09-29 01:14:47 +00001523 // Get the compare predicate.
1524 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001525
Eric Christopher229207a2010-09-29 01:14:47 +00001526 // We may not handle every CC for now.
1527 if (ARMPred == ARMCC::AL) return false;
1528
Chad Rosier530f7ce2011-10-26 22:47:55 +00001529 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001530 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001531 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001532
Eric Christopher229207a2010-09-29 01:14:47 +00001533 // Now set a register based on the comparison. Explicitly set the predicates
1534 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001535 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001536 const TargetRegisterClass *RC = isThumb2 ?
1537 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1538 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001539 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001540 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001541 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001542 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001543 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1544 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001545 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001546
Eric Christophera5b1e682010-09-17 22:28:18 +00001547 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001548 return true;
1549}
1550
Eric Christopher43b62be2010-09-27 06:02:23 +00001551bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001552 // Make sure we have VFP and that we're extending float to double.
1553 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001554
Eric Christopher46203602010-09-09 00:26:48 +00001555 Value *V = I->getOperand(0);
1556 if (!I->getType()->isDoubleTy() ||
1557 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001558
Eric Christopher46203602010-09-09 00:26:48 +00001559 unsigned Op = getRegForValue(V);
1560 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001561
Craig Topper420761a2012-04-20 07:30:17 +00001562 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001563 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001564 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001565 .addReg(Op));
1566 UpdateValueMap(I, Result);
1567 return true;
1568}
1569
Eric Christopher43b62be2010-09-27 06:02:23 +00001570bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001571 // Make sure we have VFP and that we're truncating double to float.
1572 if (!Subtarget->hasVFP2()) return false;
1573
1574 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001575 if (!(I->getType()->isFloatTy() &&
1576 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001577
1578 unsigned Op = getRegForValue(V);
1579 if (Op == 0) return false;
1580
Craig Topper420761a2012-04-20 07:30:17 +00001581 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001582 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001583 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001584 .addReg(Op));
1585 UpdateValueMap(I, Result);
1586 return true;
1587}
1588
Chad Rosierae46a332012-02-03 21:14:11 +00001589bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001590 // Make sure we have VFP.
1591 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001592
Duncan Sands1440e8b2010-11-03 11:35:31 +00001593 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001594 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001595 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001596 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001597
Chad Rosier463fe242011-11-03 02:04:59 +00001598 Value *Src = I->getOperand(0);
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001599 EVT SrcEVT = TLI.getValueType(Src->getType(), true);
1600 if (!SrcEVT.isSimple())
1601 return false;
1602 MVT SrcVT = SrcEVT.getSimpleVT();
Chad Rosier463fe242011-11-03 02:04:59 +00001603 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001604 return false;
1605
Chad Rosier463fe242011-11-03 02:04:59 +00001606 unsigned SrcReg = getRegForValue(Src);
1607 if (SrcReg == 0) return false;
1608
1609 // Handle sign-extension.
1610 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001611 MVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001612 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001613 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001614 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001615 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001616
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001617 // The conversion routine works on fp-reg to fp-reg and the operand above
1618 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001619 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001620 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001621
Eric Christopher9a040492010-09-09 18:54:59 +00001622 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001623 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1624 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001625 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001626
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001627 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001628 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1629 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001630 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001631 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001632 return true;
1633}
1634
Chad Rosierae46a332012-02-03 21:14:11 +00001635bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001636 // Make sure we have VFP.
1637 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001638
Duncan Sands1440e8b2010-11-03 11:35:31 +00001639 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001640 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001641 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001642 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001643
Eric Christopher9a040492010-09-09 18:54:59 +00001644 unsigned Op = getRegForValue(I->getOperand(0));
1645 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001646
Eric Christopher9a040492010-09-09 18:54:59 +00001647 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001648 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001649 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1650 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001651 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001652
Chad Rosieree8901c2012-02-03 20:27:51 +00001653 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001654 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001655 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1656 ResultReg)
1657 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001658
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001659 // This result needs to be in an integer register, but the conversion only
1660 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001661 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001662 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001663
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001664 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001665 return true;
1666}
1667
Eric Christopher3bbd3962010-10-11 08:27:59 +00001668bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001669 MVT VT;
1670 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001671 return false;
1672
1673 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001674 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001675
1676 unsigned CondReg = getRegForValue(I->getOperand(0));
1677 if (CondReg == 0) return false;
1678 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1679 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001680
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001681 // Check to see if we can use an immediate in the conditional move.
1682 int Imm = 0;
1683 bool UseImm = false;
1684 bool isNegativeImm = false;
1685 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1686 assert (VT == MVT::i32 && "Expecting an i32.");
1687 Imm = (int)ConstInt->getValue().getZExtValue();
1688 if (Imm < 0) {
1689 isNegativeImm = true;
1690 Imm = ~Imm;
1691 }
1692 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1693 (ARM_AM::getSOImmVal(Imm) != -1);
1694 }
1695
Duncan Sands4c0c5452011-11-28 10:31:27 +00001696 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001697 if (!UseImm) {
1698 Op2Reg = getRegForValue(I->getOperand(2));
1699 if (Op2Reg == 0) return false;
1700 }
1701
1702 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001703 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001704 .addReg(CondReg).addImm(0));
1705
1706 unsigned MovCCOpc;
Chad Rosierac3158b2012-11-27 21:46:46 +00001707 const TargetRegisterClass *RC;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001708 if (!UseImm) {
Chad Rosierac3158b2012-11-27 21:46:46 +00001709 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001710 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1711 } else {
Chad Rosierac3158b2012-11-27 21:46:46 +00001712 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1713 if (!isNegativeImm)
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001714 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosierac3158b2012-11-27 21:46:46 +00001715 else
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001716 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001717 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001718 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001719 if (!UseImm)
1720 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1721 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1722 else
1723 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1724 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001725 UpdateValueMap(I, ResultReg);
1726 return true;
1727}
1728
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001729bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001730 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001731 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001732 if (!isTypeLegal(Ty, VT))
1733 return false;
1734
1735 // If we have integer div support we should have selected this automagically.
1736 // In case we have a real miss go ahead and return false and we'll pick
1737 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001738 if (Subtarget->hasDivide()) return false;
1739
Eric Christopher08637852010-09-30 22:34:19 +00001740 // Otherwise emit a libcall.
1741 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001742 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001743 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001744 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001745 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001746 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001747 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001748 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001749 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001750 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001751 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001752 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001753
Eric Christopher08637852010-09-30 22:34:19 +00001754 return ARMEmitLibcall(I, LC);
1755}
1756
Chad Rosier769422f2012-02-03 21:23:45 +00001757bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001758 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001759 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001760 if (!isTypeLegal(Ty, VT))
1761 return false;
1762
1763 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1764 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001765 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001766 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001767 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001768 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001769 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001770 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001771 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001772 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001773 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001774 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001775
Eric Christopher6a880d62010-10-11 08:37:26 +00001776 return ARMEmitLibcall(I, LC);
1777}
1778
Chad Rosier3901c3e2012-02-06 23:50:07 +00001779bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001780 EVT DestVT = TLI.getValueType(I->getType(), true);
1781
1782 // We can get here in the case when we have a binary operation on a non-legal
1783 // type and the target independent selector doesn't know how to handle it.
1784 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1785 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001786
Chad Rosier6fde8752012-02-08 02:29:21 +00001787 unsigned Opc;
1788 switch (ISDOpcode) {
1789 default: return false;
1790 case ISD::ADD:
1791 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1792 break;
1793 case ISD::OR:
1794 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1795 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001796 case ISD::SUB:
1797 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1798 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001799 }
1800
Chad Rosier3901c3e2012-02-06 23:50:07 +00001801 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1802 if (SrcReg1 == 0) return false;
1803
1804 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1805 // in the instruction, rather then materializing the value in a register.
1806 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1807 if (SrcReg2 == 0) return false;
1808
Chad Rosier3901c3e2012-02-06 23:50:07 +00001809 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1810 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1811 TII.get(Opc), ResultReg)
1812 .addReg(SrcReg1).addReg(SrcReg2));
1813 UpdateValueMap(I, ResultReg);
1814 return true;
1815}
1816
1817bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001818 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001819
Eric Christopherbc39b822010-09-09 00:53:57 +00001820 // We can get here in the case when we want to use NEON for our fp
1821 // operations, but can't figure out how to. Just use the vfp instructions
1822 // if we have them.
1823 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001824 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001825 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1826 if (isFloat && !Subtarget->hasVFP2())
1827 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001828
Eric Christopherbc39b822010-09-09 00:53:57 +00001829 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001830 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001831 switch (ISDOpcode) {
1832 default: return false;
1833 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001834 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001835 break;
1836 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001837 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001838 break;
1839 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001840 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001841 break;
1842 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001843 unsigned Op1 = getRegForValue(I->getOperand(0));
1844 if (Op1 == 0) return false;
1845
1846 unsigned Op2 = getRegForValue(I->getOperand(1));
1847 if (Op2 == 0) return false;
1848
Patrik Hagglund3d170e62012-12-17 14:30:06 +00001849 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT.getSimpleVT()));
Eric Christopherbc39b822010-09-09 00:53:57 +00001850 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1851 TII.get(Opc), ResultReg)
1852 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001853 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001854 return true;
1855}
1856
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001857// Call Handling Code
1858
Jush Luee649832012-07-19 09:49:00 +00001859// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001860// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001861CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1862 bool Return,
1863 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001864 switch (CC) {
1865 default:
1866 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001867 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001868 if (Subtarget->hasVFP2() && !isVarArg) {
1869 if (!Subtarget->isAAPCS_ABI())
1870 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1871 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1872 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1873 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001874 // Fallthrough
1875 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001876 // Use target triple & subtarget features to do actual dispatch.
1877 if (Subtarget->isAAPCS_ABI()) {
1878 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001879 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001880 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1881 else
1882 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1883 } else
1884 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1885 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001886 if (!isVarArg)
1887 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1888 // Fall through to soft float variant, variadic functions don't
1889 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001890 case CallingConv::ARM_AAPCS:
1891 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1892 case CallingConv::ARM_APCS:
1893 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001894 case CallingConv::GHC:
1895 if (Return)
1896 llvm_unreachable("Can't return in GHC call convention");
1897 else
1898 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001899 }
1900}
1901
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001902bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1903 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001904 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001905 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1906 SmallVectorImpl<unsigned> &RegArgs,
1907 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001908 unsigned &NumBytes,
1909 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001910 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001911 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1912 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1913 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001914
Bill Wendling5aeff312012-03-16 23:11:07 +00001915 // Check that we can handle all of the arguments. If we can't, then bail out
1916 // now before we add code to the MBB.
1917 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1918 CCValAssign &VA = ArgLocs[i];
1919 MVT ArgVT = ArgVTs[VA.getValNo()];
1920
1921 // We don't handle NEON/vector parameters yet.
1922 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1923 return false;
1924
1925 // Now copy/store arg to correct locations.
1926 if (VA.isRegLoc() && !VA.needsCustom()) {
1927 continue;
1928 } else if (VA.needsCustom()) {
1929 // TODO: We need custom lowering for vector (v2f64) args.
1930 if (VA.getLocVT() != MVT::f64 ||
1931 // TODO: Only handle register args for now.
1932 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1933 return false;
1934 } else {
1935 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1936 default:
1937 return false;
1938 case MVT::i1:
1939 case MVT::i8:
1940 case MVT::i16:
1941 case MVT::i32:
1942 break;
1943 case MVT::f32:
1944 if (!Subtarget->hasVFP2())
1945 return false;
1946 break;
1947 case MVT::f64:
1948 if (!Subtarget->hasVFP2())
1949 return false;
1950 break;
1951 }
1952 }
1953 }
1954
1955 // At the point, we are able to handle the call's arguments in fast isel.
1956
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001957 // Get a count of how many bytes are to be pushed on the stack.
1958 NumBytes = CCInfo.getNextStackOffset();
1959
1960 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001961 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001962 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1963 TII.get(AdjStackDown))
1964 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001965
1966 // Process the args.
1967 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1968 CCValAssign &VA = ArgLocs[i];
1969 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001970 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001971
Bill Wendling5aeff312012-03-16 23:11:07 +00001972 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1973 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001974
Eric Christopherf9764fa2010-09-30 20:49:44 +00001975 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001976 switch (VA.getLocInfo()) {
1977 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001978 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001979 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001980 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1981 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001982 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001983 break;
1984 }
Chad Rosier42536af2011-11-05 20:16:15 +00001985 case CCValAssign::AExt:
1986 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001987 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001988 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001989 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1990 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001991 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001992 break;
1993 }
1994 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001995 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001996 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001997 assert(BC != 0 && "Failed to emit a bitcast!");
1998 Arg = BC;
1999 ArgVT = VA.getLocVT();
2000 break;
2001 }
2002 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002003 }
2004
2005 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00002006 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002007 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00002008 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00002009 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002010 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002011 } else if (VA.needsCustom()) {
2012 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00002013 assert(VA.getLocVT() == MVT::f64 &&
2014 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00002015
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002016 CCValAssign &NextVA = ArgLocs[++i];
2017
Bill Wendling5aeff312012-03-16 23:11:07 +00002018 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2019 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002020
2021 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2022 TII.get(ARM::VMOVRRD), VA.getLocReg())
2023 .addReg(NextVA.getLocReg(), RegState::Define)
2024 .addReg(Arg));
2025 RegArgs.push_back(VA.getLocReg());
2026 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002027 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00002028 assert(VA.isMemLoc());
2029 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00002030 Address Addr;
2031 Addr.BaseType = Address::RegBase;
2032 Addr.Base.Reg = ARM::SP;
2033 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00002034
Bill Wendling5aeff312012-03-16 23:11:07 +00002035 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2036 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002037 }
2038 }
Bill Wendling5aeff312012-03-16 23:11:07 +00002039
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002040 return true;
2041}
2042
Duncan Sands1440e8b2010-11-03 11:35:31 +00002043bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002044 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002045 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002046 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002047 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002048 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2049 TII.get(AdjStackUp))
2050 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002051
2052 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002053 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002054 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002055 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2056 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002057
2058 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002059 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002060 // For this move we copy into two registers and then move into the
2061 // double fp reg we want.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002062 MVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002063 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002064 unsigned ResultReg = createResultReg(DstRC);
2065 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2066 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002067 .addReg(RVLocs[0].getLocReg())
2068 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002069
Eric Christopher3659ac22010-10-20 08:02:24 +00002070 UsedRegs.push_back(RVLocs[0].getLocReg());
2071 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002072
Eric Christopherdccd2c32010-10-11 08:38:55 +00002073 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002074 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002075 } else {
2076 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002077 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002078
2079 // Special handling for extended integers.
2080 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2081 CopyVT = MVT::i32;
2082
Craig Topper44d23822012-02-22 05:59:10 +00002083 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002084
Eric Christopher14df8822010-10-01 00:00:11 +00002085 unsigned ResultReg = createResultReg(DstRC);
2086 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2087 ResultReg).addReg(RVLocs[0].getLocReg());
2088 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002089
Eric Christopherdccd2c32010-10-11 08:38:55 +00002090 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002091 UpdateValueMap(I, ResultReg);
2092 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002093 }
2094
Eric Christopherdccd2c32010-10-11 08:38:55 +00002095 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002096}
2097
Eric Christopher4f512ef2010-10-22 01:28:00 +00002098bool ARMFastISel::SelectRet(const Instruction *I) {
2099 const ReturnInst *Ret = cast<ReturnInst>(I);
2100 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002101
Eric Christopher4f512ef2010-10-22 01:28:00 +00002102 if (!FuncInfo.CanLowerReturn)
2103 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002104
Eric Christopher4f512ef2010-10-22 01:28:00 +00002105 CallingConv::ID CC = F.getCallingConv();
2106 if (Ret->getNumOperands() > 0) {
2107 SmallVector<ISD::OutputArg, 4> Outs;
2108 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2109 Outs, TLI);
2110
2111 // Analyze operands of the call, assigning locations to each operand.
2112 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002113 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002114 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2115 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002116
2117 const Value *RV = Ret->getOperand(0);
2118 unsigned Reg = getRegForValue(RV);
2119 if (Reg == 0)
2120 return false;
2121
2122 // Only handle a single return value for now.
2123 if (ValLocs.size() != 1)
2124 return false;
2125
2126 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002127
Eric Christopher4f512ef2010-10-22 01:28:00 +00002128 // Don't bother handling odd stuff for now.
2129 if (VA.getLocInfo() != CCValAssign::Full)
2130 return false;
2131 // Only handle register returns for now.
2132 if (!VA.isRegLoc())
2133 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002134
2135 unsigned SrcReg = Reg + VA.getValNo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002136 MVT RVVT = TLI.getSimpleValueType(RV->getType());
2137 MVT DestVT = VA.getValVT();
Chad Rosierf470cbb2011-11-04 00:50:21 +00002138 // Special handling for extended integers.
2139 if (RVVT != DestVT) {
2140 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2141 return false;
2142
Chad Rosierf470cbb2011-11-04 00:50:21 +00002143 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2144
Chad Rosierb8703fe2012-02-17 01:21:28 +00002145 // Perform extension if flagged as either zext or sext. Otherwise, do
2146 // nothing.
2147 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2148 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2149 if (SrcReg == 0) return false;
2150 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002151 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002152
Eric Christopher4f512ef2010-10-22 01:28:00 +00002153 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002154 unsigned DstReg = VA.getLocReg();
2155 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2156 // Avoid a cross-class copy. This is very unlikely.
2157 if (!SrcRC->contains(DstReg))
2158 return false;
2159 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2160 DstReg).addReg(SrcReg);
2161
2162 // Mark the register as live out of the function.
2163 MRI.addLiveOut(VA.getLocReg());
2164 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002165
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002166 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002167 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2168 TII.get(RetOpc)));
2169 return true;
2170}
2171
Chad Rosier49d6fc02012-06-12 19:25:13 +00002172unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2173 if (UseReg)
2174 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2175 else
2176 return isThumb2 ? ARM::tBL : ARM::BL;
2177}
2178
2179unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2180 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2181 GlobalValue::ExternalLinkage, 0, Name);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002182 return ARMMaterializeGV(GV, TLI.getSimpleValueType(GV->getType()));
Eric Christopher872f4a22011-02-22 01:37:10 +00002183}
2184
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002185// A quick function that will emit a call for a named libcall in F with the
2186// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002187// can emit a call for any libcall we can produce. This is an abridged version
2188// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002189// like computed function pointers or strange arguments at call sites.
2190// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2191// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002192bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2193 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002194
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002195 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002196 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002197 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002198 if (RetTy->isVoidTy())
2199 RetVT = MVT::isVoid;
2200 else if (!isTypeLegal(RetTy, RetVT))
2201 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002202
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002203 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002204 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002205 SmallVector<CCValAssign, 16> RVLocs;
2206 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002207 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002208 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2209 return false;
2210 }
2211
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002212 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002213 SmallVector<Value*, 8> Args;
2214 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002215 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002216 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2217 Args.reserve(I->getNumOperands());
2218 ArgRegs.reserve(I->getNumOperands());
2219 ArgVTs.reserve(I->getNumOperands());
2220 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002221 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002222 Value *Op = I->getOperand(i);
2223 unsigned Arg = getRegForValue(Op);
2224 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002225
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002226 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002227 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002228 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002229
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002230 ISD::ArgFlagsTy Flags;
2231 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2232 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002233
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002234 Args.push_back(Op);
2235 ArgRegs.push_back(Arg);
2236 ArgVTs.push_back(ArgVT);
2237 ArgFlags.push_back(Flags);
2238 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002239
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002240 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002241 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002242 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002243 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2244 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002245 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002246
Chad Rosier49d6fc02012-06-12 19:25:13 +00002247 unsigned CalleeReg = 0;
2248 if (EnableARMLongCalls) {
2249 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2250 if (CalleeReg == 0) return false;
2251 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002252
Chad Rosier49d6fc02012-06-12 19:25:13 +00002253 // Issue the call.
2254 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2255 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2256 DL, TII.get(CallOpc));
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002257 // BL / BLX don't take a predicate, but tBL / tBLX do.
2258 if (isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002259 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002260 if (EnableARMLongCalls)
2261 MIB.addReg(CalleeReg);
2262 else
2263 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002264
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002265 // Add implicit physical register uses to the call.
2266 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002267 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002268
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002269 // Add a register mask with the call-preserved registers.
2270 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2271 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2272
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002273 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002274 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002275 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002276
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002277 // Set all unused physreg defs as dead.
2278 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002279
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002280 return true;
2281}
2282
Chad Rosier11add262011-11-11 23:31:03 +00002283bool ARMFastISel::SelectCall(const Instruction *I,
2284 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002285 const CallInst *CI = cast<CallInst>(I);
2286 const Value *Callee = CI->getCalledValue();
2287
Chad Rosier11add262011-11-11 23:31:03 +00002288 // Can't handle inline asm.
2289 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002290
Chad Rosier425e9512012-12-11 00:18:02 +00002291 // Allow SelectionDAG isel to handle tail calls.
2292 if (CI->isTailCall()) return false;
2293
Eric Christopherf9764fa2010-09-30 20:49:44 +00002294 // Check the calling convention.
2295 ImmutableCallSite CS(CI);
2296 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002297
Eric Christopherf9764fa2010-09-30 20:49:44 +00002298 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002299
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002300 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2301 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002302 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002303
Eric Christopherf9764fa2010-09-30 20:49:44 +00002304 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002305 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002306 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002307 if (RetTy->isVoidTy())
2308 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002309 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2310 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002311 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002312
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002313 // Can't handle non-double multi-reg retvals.
2314 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2315 RetVT != MVT::i16 && RetVT != MVT::i32) {
2316 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002317 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2318 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002319 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2320 return false;
2321 }
2322
Eric Christopherf9764fa2010-09-30 20:49:44 +00002323 // Set up the argument vectors.
2324 SmallVector<Value*, 8> Args;
2325 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002326 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002327 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002328 unsigned arg_size = CS.arg_size();
2329 Args.reserve(arg_size);
2330 ArgRegs.reserve(arg_size);
2331 ArgVTs.reserve(arg_size);
2332 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002333 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2334 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002335 // If we're lowering a memory intrinsic instead of a regular call, skip the
2336 // last two arguments, which shouldn't be passed to the underlying function.
2337 if (IntrMemName && e-i <= 2)
2338 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002339
Eric Christopherf9764fa2010-09-30 20:49:44 +00002340 ISD::ArgFlagsTy Flags;
2341 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling3e2d76c2012-10-09 21:38:14 +00002342 if (CS.paramHasAttr(AttrInd, Attributes::SExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002343 Flags.setSExt();
Bill Wendling3e2d76c2012-10-09 21:38:14 +00002344 if (CS.paramHasAttr(AttrInd, Attributes::ZExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002345 Flags.setZExt();
2346
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002347 // FIXME: Only handle *easy* calls for now.
Bill Wendling3e2d76c2012-10-09 21:38:14 +00002348 if (CS.paramHasAttr(AttrInd, Attributes::InReg) ||
2349 CS.paramHasAttr(AttrInd, Attributes::StructRet) ||
2350 CS.paramHasAttr(AttrInd, Attributes::Nest) ||
2351 CS.paramHasAttr(AttrInd, Attributes::ByVal))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002352 return false;
2353
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002354 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002355 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002356 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2357 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002358 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002359
2360 unsigned Arg = getRegForValue(*i);
2361 if (Arg == 0)
2362 return false;
2363
Eric Christopherf9764fa2010-09-30 20:49:44 +00002364 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2365 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002366
Eric Christopherf9764fa2010-09-30 20:49:44 +00002367 Args.push_back(*i);
2368 ArgRegs.push_back(Arg);
2369 ArgVTs.push_back(ArgVT);
2370 ArgFlags.push_back(Flags);
2371 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002372
Eric Christopherf9764fa2010-09-30 20:49:44 +00002373 // Handle the arguments now that we've gotten them.
2374 SmallVector<unsigned, 4> RegArgs;
2375 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002376 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2377 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002378 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002379
Chad Rosier49d6fc02012-06-12 19:25:13 +00002380 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002381 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002382 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002383
Chad Rosier49d6fc02012-06-12 19:25:13 +00002384 unsigned CalleeReg = 0;
2385 if (UseReg) {
2386 if (IntrMemName)
2387 CalleeReg = getLibcallReg(IntrMemName);
2388 else
2389 CalleeReg = getRegForValue(Callee);
2390
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002391 if (CalleeReg == 0) return false;
2392 }
2393
Chad Rosier49d6fc02012-06-12 19:25:13 +00002394 // Issue the call.
2395 unsigned CallOpc = ARMSelectCallOp(UseReg);
2396 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2397 DL, TII.get(CallOpc));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002398
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002399 // ARM calls don't take a predicate, but tBL / tBLX do.
2400 if(isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002401 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002402 if (UseReg)
2403 MIB.addReg(CalleeReg);
2404 else if (!IntrMemName)
2405 MIB.addGlobalAddress(GV, 0, 0);
2406 else
2407 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002408
Eric Christopherf9764fa2010-09-30 20:49:44 +00002409 // Add implicit physical register uses to the call.
2410 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002411 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002412
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002413 // Add a register mask with the call-preserved registers.
2414 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2415 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2416
Eric Christopherf9764fa2010-09-30 20:49:44 +00002417 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002418 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002419 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2420 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002421
Eric Christopherf9764fa2010-09-30 20:49:44 +00002422 // Set all unused physreg defs as dead.
2423 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002424
Eric Christopherf9764fa2010-09-30 20:49:44 +00002425 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002426}
2427
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002428bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002429 return Len <= 16;
2430}
2431
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002432bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosierc9758b12012-12-06 01:34:31 +00002433 uint64_t Len, unsigned Alignment) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002434 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002435 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002436 return false;
2437
Chad Rosier909cb4f2011-11-14 22:46:17 +00002438 while (Len) {
2439 MVT VT;
Chad Rosierc9758b12012-12-06 01:34:31 +00002440 if (!Alignment || Alignment >= 4) {
2441 if (Len >= 4)
2442 VT = MVT::i32;
2443 else if (Len >= 2)
2444 VT = MVT::i16;
2445 else {
2446 assert (Len == 1 && "Expected a length of 1!");
2447 VT = MVT::i8;
2448 }
2449 } else {
2450 // Bound based on alignment.
2451 if (Len >= 2 && Alignment == 2)
2452 VT = MVT::i16;
2453 else {
2454 assert (Alignment == 1 && "Expected an alignment of 1!");
2455 VT = MVT::i8;
2456 }
Chad Rosier909cb4f2011-11-14 22:46:17 +00002457 }
2458
2459 bool RV;
2460 unsigned ResultReg;
2461 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002462 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002463 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002464 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002465 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002466
2467 unsigned Size = VT.getSizeInBits()/8;
2468 Len -= Size;
2469 Dest.Offset += Size;
2470 Src.Offset += Size;
2471 }
2472
2473 return true;
2474}
2475
Chad Rosier11add262011-11-11 23:31:03 +00002476bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2477 // FIXME: Handle more intrinsics.
2478 switch (I.getIntrinsicID()) {
2479 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002480 case Intrinsic::frameaddress: {
2481 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2482 MFI->setFrameAddressIsTaken(true);
2483
2484 unsigned LdrOpc;
2485 const TargetRegisterClass *RC;
2486 if (isThumb2) {
2487 LdrOpc = ARM::t2LDRi12;
2488 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2489 } else {
2490 LdrOpc = ARM::LDRi12;
2491 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2492 }
2493
2494 const ARMBaseRegisterInfo *RegInfo =
2495 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2496 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2497 unsigned SrcReg = FramePtr;
2498
2499 // Recursively load frame address
2500 // ldr r0 [fp]
2501 // ldr r0 [r0]
2502 // ldr r0 [r0]
2503 // ...
2504 unsigned DestReg;
2505 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2506 while (Depth--) {
2507 DestReg = createResultReg(RC);
2508 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2509 TII.get(LdrOpc), DestReg)
2510 .addReg(SrcReg).addImm(0));
2511 SrcReg = DestReg;
2512 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002513 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002514 return true;
2515 }
Chad Rosier11add262011-11-11 23:31:03 +00002516 case Intrinsic::memcpy:
2517 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002518 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2519 // Don't handle volatile.
2520 if (MTI.isVolatile())
2521 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002522
2523 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2524 // we would emit dead code because we don't currently handle memmoves.
2525 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2526 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002527 // Small memcpy's are common enough that we want to do them without a call
2528 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002529 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002530 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002531 Address Dest, Src;
2532 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2533 !ARMComputeAddress(MTI.getRawSource(), Src))
2534 return false;
Chad Rosierc9758b12012-12-06 01:34:31 +00002535 unsigned Alignment = MTI.getAlignment();
2536 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002537 return true;
2538 }
2539 }
Jush Luefc967e2012-06-14 06:08:19 +00002540
Chad Rosier11add262011-11-11 23:31:03 +00002541 if (!MTI.getLength()->getType()->isIntegerTy(32))
2542 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002543
Chad Rosier11add262011-11-11 23:31:03 +00002544 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2545 return false;
2546
2547 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2548 return SelectCall(&I, IntrMemName);
2549 }
2550 case Intrinsic::memset: {
2551 const MemSetInst &MSI = cast<MemSetInst>(I);
2552 // Don't handle volatile.
2553 if (MSI.isVolatile())
2554 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002555
Chad Rosier11add262011-11-11 23:31:03 +00002556 if (!MSI.getLength()->getType()->isIntegerTy(32))
2557 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002558
Chad Rosier11add262011-11-11 23:31:03 +00002559 if (MSI.getDestAddressSpace() > 255)
2560 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002561
Chad Rosier11add262011-11-11 23:31:03 +00002562 return SelectCall(&I, "memset");
2563 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002564 case Intrinsic::trap: {
2565 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP));
2566 return true;
2567 }
Chad Rosier11add262011-11-11 23:31:03 +00002568 }
Chad Rosier11add262011-11-11 23:31:03 +00002569}
2570
Chad Rosier0d7b2312011-11-02 00:18:48 +00002571bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002572 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002573 // undefined.
2574 Value *Op = I->getOperand(0);
2575
2576 EVT SrcVT, DestVT;
2577 SrcVT = TLI.getValueType(Op->getType(), true);
2578 DestVT = TLI.getValueType(I->getType(), true);
2579
2580 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2581 return false;
2582 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2583 return false;
2584
2585 unsigned SrcReg = getRegForValue(Op);
2586 if (!SrcReg) return false;
2587
2588 // Because the high bits are undefined, a truncate doesn't generate
2589 // any code.
2590 UpdateValueMap(I, SrcReg);
2591 return true;
2592}
2593
Patrik Hagglund3d170e62012-12-17 14:30:06 +00002594unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, EVT DestVT,
Chad Rosier87633022011-11-02 17:20:24 +00002595 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002596 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002597 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002598
2599 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002600 bool isBoolZext = false;
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002601 const TargetRegisterClass *RC = TLI.getRegClassFor(MVT::i32);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002602 switch (SrcVT.SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002603 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002604 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002605 if (!Subtarget->hasV6Ops()) return 0;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002606 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
2607 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002608 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002609 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002610 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002611 break;
2612 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002613 if (!Subtarget->hasV6Ops()) return 0;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002614 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
2615 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002616 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002617 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002618 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002619 break;
2620 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002621 if (isZExt) {
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002622 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002623 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002624 isBoolZext = true;
2625 break;
2626 }
Chad Rosier87633022011-11-02 17:20:24 +00002627 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002628 }
2629
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002630 unsigned ResultReg = createResultReg(RC);
Eli Friedman76927d732011-05-25 23:49:02 +00002631 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002632 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002633 .addReg(SrcReg);
2634 if (isBoolZext)
2635 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002636 else
2637 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002638 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002639 return ResultReg;
2640}
2641
2642bool ARMFastISel::SelectIntExt(const Instruction *I) {
2643 // On ARM, in general, integer casts don't involve legal types; this code
2644 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002645 Type *DestTy = I->getType();
2646 Value *Src = I->getOperand(0);
2647 Type *SrcTy = Src->getType();
2648
Chad Rosier87633022011-11-02 17:20:24 +00002649 bool isZExt = isa<ZExtInst>(I);
2650 unsigned SrcReg = getRegForValue(Src);
2651 if (!SrcReg) return false;
2652
Patrik Hagglund3d170e62012-12-17 14:30:06 +00002653 MVT SrcVT = TLI.getSimpleValueType(SrcTy, true);
2654 EVT DestVT = TLI.getValueType(DestTy, true);
2655
Chad Rosier87633022011-11-02 17:20:24 +00002656 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2657 if (ResultReg == 0) return false;
2658 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002659 return true;
2660}
2661
Jush Lu29465492012-08-03 02:37:48 +00002662bool ARMFastISel::SelectShift(const Instruction *I,
2663 ARM_AM::ShiftOpc ShiftTy) {
2664 // We handle thumb2 mode by target independent selector
2665 // or SelectionDAG ISel.
2666 if (isThumb2)
2667 return false;
2668
2669 // Only handle i32 now.
2670 EVT DestVT = TLI.getValueType(I->getType(), true);
2671 if (DestVT != MVT::i32)
2672 return false;
2673
2674 unsigned Opc = ARM::MOVsr;
2675 unsigned ShiftImm;
2676 Value *Src2Value = I->getOperand(1);
2677 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2678 ShiftImm = CI->getZExtValue();
2679
2680 // Fall back to selection DAG isel if the shift amount
2681 // is zero or greater than the width of the value type.
2682 if (ShiftImm == 0 || ShiftImm >=32)
2683 return false;
2684
2685 Opc = ARM::MOVsi;
2686 }
2687
2688 Value *Src1Value = I->getOperand(0);
2689 unsigned Reg1 = getRegForValue(Src1Value);
2690 if (Reg1 == 0) return false;
2691
Nadav Roteme7576402012-09-06 11:13:55 +00002692 unsigned Reg2 = 0;
Jush Lu29465492012-08-03 02:37:48 +00002693 if (Opc == ARM::MOVsr) {
2694 Reg2 = getRegForValue(Src2Value);
2695 if (Reg2 == 0) return false;
2696 }
2697
2698 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
2699 if(ResultReg == 0) return false;
2700
2701 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2702 TII.get(Opc), ResultReg)
2703 .addReg(Reg1);
2704
2705 if (Opc == ARM::MOVsi)
2706 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2707 else if (Opc == ARM::MOVsr) {
2708 MIB.addReg(Reg2);
2709 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2710 }
2711
2712 AddOptionalDefs(MIB);
2713 UpdateValueMap(I, ResultReg);
2714 return true;
2715}
2716
Eric Christopher56d2b722010-09-02 23:43:26 +00002717// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002718bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002719
Eric Christopherab695882010-07-21 22:26:11 +00002720 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002721 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002722 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002723 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002724 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002725 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002726 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002727 case Instruction::IndirectBr:
2728 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002729 case Instruction::ICmp:
2730 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002731 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002732 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002733 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002734 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002735 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002736 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002737 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002738 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002739 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002740 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002741 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002742 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002743 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002744 case Instruction::Add:
2745 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002746 case Instruction::Or:
2747 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002748 case Instruction::Sub:
2749 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002750 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002751 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002752 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002753 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002754 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002755 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002756 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002757 return SelectDiv(I, /*isSigned*/ true);
2758 case Instruction::UDiv:
2759 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002760 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002761 return SelectRem(I, /*isSigned*/ true);
2762 case Instruction::URem:
2763 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002764 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002765 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2766 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002767 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002768 case Instruction::Select:
2769 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002770 case Instruction::Ret:
2771 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002772 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002773 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002774 case Instruction::ZExt:
2775 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002776 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002777 case Instruction::Shl:
2778 return SelectShift(I, ARM_AM::lsl);
2779 case Instruction::LShr:
2780 return SelectShift(I, ARM_AM::lsr);
2781 case Instruction::AShr:
2782 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002783 default: break;
2784 }
2785 return false;
2786}
2787
Chad Rosierb29b9502011-11-13 02:23:59 +00002788/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2789/// vreg is being provided by the specified load instruction. If possible,
2790/// try to fold the load as an operand to the instruction, returning true if
2791/// successful.
2792bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2793 const LoadInst *LI) {
2794 // Verify we have a legal type before going any further.
2795 MVT VT;
2796 if (!isLoadTypeLegal(LI->getType(), VT))
2797 return false;
2798
2799 // Combine load followed by zero- or sign-extend.
2800 // ldrb r1, [r0] ldrb r1, [r0]
2801 // uxtb r2, r1 =>
2802 // mov r3, r2 mov r3, r1
2803 bool isZExt = true;
2804 switch(MI->getOpcode()) {
2805 default: return false;
2806 case ARM::SXTH:
2807 case ARM::t2SXTH:
2808 isZExt = false;
2809 case ARM::UXTH:
2810 case ARM::t2UXTH:
2811 if (VT != MVT::i16)
2812 return false;
2813 break;
2814 case ARM::SXTB:
2815 case ARM::t2SXTB:
2816 isZExt = false;
2817 case ARM::UXTB:
2818 case ARM::t2UXTB:
2819 if (VT != MVT::i8)
2820 return false;
2821 break;
2822 }
2823 // See if we can handle this address.
2824 Address Addr;
2825 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002826
Chad Rosierb29b9502011-11-13 02:23:59 +00002827 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002828 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002829 return false;
2830 MI->eraseFromParent();
2831 return true;
2832}
2833
Jush Lu8f506472012-09-27 05:21:41 +00002834unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002835 unsigned Align, MVT VT) {
Jush Lu8f506472012-09-27 05:21:41 +00002836 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
2837 ARMConstantPoolConstant *CPV =
2838 ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
2839 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
2840
2841 unsigned Opc;
2842 unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT));
2843 // Load value.
2844 if (isThumb2) {
2845 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2846 TII.get(ARM::t2LDRpci), DestReg1)
2847 .addConstantPoolIndex(Idx));
2848 Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs;
2849 } else {
2850 // The extra immediate is for addrmode2.
2851 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2852 DL, TII.get(ARM::LDRcp), DestReg1)
2853 .addConstantPoolIndex(Idx).addImm(0));
2854 Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs;
2855 }
2856
2857 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
2858 if (GlobalBaseReg == 0) {
2859 GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT));
2860 AFI->setGlobalBaseReg(GlobalBaseReg);
2861 }
2862
2863 unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT));
2864 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2865 DL, TII.get(Opc), DestReg2)
2866 .addReg(DestReg1)
2867 .addReg(GlobalBaseReg);
2868 if (!UseGOTOFF)
2869 MIB.addImm(0);
2870 AddOptionalDefs(MIB);
2871
2872 return DestReg2;
2873}
2874
Eric Christopherab695882010-07-21 22:26:11 +00002875namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00002876 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
2877 const TargetLibraryInfo *libInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002878 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002879 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002880
Eric Christopheraaa8df42010-11-02 01:21:28 +00002881 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002882 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Chad Rosier2b3b3352012-05-11 19:40:25 +00002883 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Bob Wilsond49edb72012-08-03 04:06:28 +00002884 return new ARMFastISel(funcInfo, libInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002885 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002886 }
2887}