blob: 847bf1e76e3f21ec9ff45ace2cacb7f3755628fb [file] [log] [blame]
Andrew Trick5429a6b2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Trick96f678f2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trick96f678f2012-01-13 06:30:30 +000017#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Andrew Trickc174eaf2012-03-08 01:41:12 +000018#include "llvm/CodeGen/MachineScheduler.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000019#include "llvm/CodeGen/Passes.h"
Andrew Trick15252602012-06-06 20:29:31 +000020#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trickafc26572012-06-06 19:47:35 +000021#include "llvm/CodeGen/RegisterPressure.h"
Andrew Tricked395c82012-03-07 23:01:06 +000022#include "llvm/CodeGen/ScheduleDAGInstrs.h"
Andrew Trick0a39d4e2012-05-24 22:11:09 +000023#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Tricke9ef4ed2012-01-14 02:17:09 +000024#include "llvm/Target/TargetInstrInfo.h"
Andrew Trickb7e02892012-06-05 21:11:27 +000025#include "llvm/MC/MCInstrItineraries.h"
26#include "llvm/Analysis/AliasAnalysis.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
29#include "llvm/Support/ErrorHandling.h"
30#include "llvm/Support/raw_ostream.h"
31#include "llvm/ADT/OwningPtr.h"
Andrew Trick17d35e52012-03-14 04:00:41 +000032#include "llvm/ADT/PriorityQueue.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000033
Andrew Trickc6cf11b2012-01-17 06:55:07 +000034#include <queue>
35
Andrew Trick96f678f2012-01-13 06:30:30 +000036using namespace llvm;
37
Andrew Trick17d35e52012-03-14 04:00:41 +000038static cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
39 cl::desc("Force top-down list scheduling"));
40static cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
41 cl::desc("Force bottom-up list scheduling"));
42
Andrew Trick0df7f882012-03-07 00:18:25 +000043#ifndef NDEBUG
44static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
45 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000046
47static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
48 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000049#else
50static bool ViewMISchedDAGs = false;
51#endif // NDEBUG
52
Andrew Trick5edf2f02012-01-14 02:17:06 +000053//===----------------------------------------------------------------------===//
54// Machine Instruction Scheduling Pass and Registry
55//===----------------------------------------------------------------------===//
56
Andrew Trick86b7e2a2012-04-24 20:36:19 +000057MachineSchedContext::MachineSchedContext():
58 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
59 RegClassInfo = new RegisterClassInfo();
60}
61
62MachineSchedContext::~MachineSchedContext() {
63 delete RegClassInfo;
64}
65
Andrew Trick96f678f2012-01-13 06:30:30 +000066namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000067/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000068class MachineScheduler : public MachineSchedContext,
69 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000070public:
Andrew Trick42b7a712012-01-17 06:55:03 +000071 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000072
73 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
74
75 virtual void releaseMemory() {}
76
77 virtual bool runOnMachineFunction(MachineFunction&);
78
79 virtual void print(raw_ostream &O, const Module* = 0) const;
80
81 static char ID; // Class identification, replacement for typeinfo
82};
83} // namespace
84
Andrew Trick42b7a712012-01-17 06:55:03 +000085char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +000086
Andrew Trick42b7a712012-01-17 06:55:03 +000087char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +000088
Andrew Trick42b7a712012-01-17 06:55:03 +000089INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +000090 "Machine Instruction Scheduler", false, false)
91INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
92INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
93INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +000094INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +000095 "Machine Instruction Scheduler", false, false)
96
Andrew Trick42b7a712012-01-17 06:55:03 +000097MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +000098: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +000099 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000100}
101
Andrew Trick42b7a712012-01-17 06:55:03 +0000102void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000103 AU.setPreservesCFG();
104 AU.addRequiredID(MachineDominatorsID);
105 AU.addRequired<MachineLoopInfo>();
106 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000107 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000108 AU.addRequired<SlotIndexes>();
109 AU.addPreserved<SlotIndexes>();
110 AU.addRequired<LiveIntervals>();
111 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000112 MachineFunctionPass::getAnalysisUsage(AU);
113}
114
Andrew Trick96f678f2012-01-13 06:30:30 +0000115MachinePassRegistry MachineSchedRegistry::Registry;
116
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000117/// A dummy default scheduler factory indicates whether the scheduler
118/// is overridden on the command line.
119static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
120 return 0;
121}
Andrew Trick96f678f2012-01-13 06:30:30 +0000122
123/// MachineSchedOpt allows command line selection of the scheduler.
124static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
125 RegisterPassParser<MachineSchedRegistry> >
126MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000127 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000128 cl::desc("Machine instruction scheduler to use"));
129
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000130static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000131DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000132 useDefaultMachineSched);
133
Andrew Trick17d35e52012-03-14 04:00:41 +0000134/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000135/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000136static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000137
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000138
139/// Decrement this iterator until reaching the top or a non-debug instr.
140static MachineBasicBlock::iterator
141priorNonDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator Beg) {
142 assert(I != Beg && "reached the top of the region, cannot decrement");
143 while (--I != Beg) {
144 if (!I->isDebugValue())
145 break;
146 }
147 return I;
148}
149
150/// If this iterator is a debug value, increment until reaching the End or a
151/// non-debug instruction.
152static MachineBasicBlock::iterator
153nextIfDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator End) {
Andrew Trick811d92682012-05-17 18:35:03 +0000154 for(; I != End; ++I) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000155 if (!I->isDebugValue())
156 break;
157 }
158 return I;
159}
160
Andrew Trickcb058d52012-03-14 04:00:38 +0000161/// Top-level MachineScheduler pass driver.
162///
163/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000164/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
165/// consistent with the DAG builder, which traverses the interior of the
166/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000167///
168/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000169/// simplifying the DAG builder's support for "special" target instructions.
170/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000171/// scheduling boundaries, for example to bundle the boudary instructions
172/// without reordering them. This creates complexity, because the target
173/// scheduler must update the RegionBegin and RegionEnd positions cached by
174/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
175/// design would be to split blocks at scheduling boundaries, but LLVM has a
176/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000177bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick89c324b2012-05-10 21:06:21 +0000178 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
179
Andrew Trick96f678f2012-01-13 06:30:30 +0000180 // Initialize the context of the pass.
181 MF = &mf;
182 MLI = &getAnalysis<MachineLoopInfo>();
183 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000184 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000185 AA = &getAnalysis<AliasAnalysis>();
186
Lang Hames907cc8f2012-01-27 22:36:19 +0000187 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000188 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000189
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000190 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000191
Andrew Trick96f678f2012-01-13 06:30:30 +0000192 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000193 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
194 if (Ctor == useDefaultMachineSched) {
195 // Get the default scheduler set by the target.
196 Ctor = MachineSchedRegistry::getDefault();
197 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000198 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000199 MachineSchedRegistry::setDefault(Ctor);
200 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000201 }
202 // Instantiate the selected scheduler.
203 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
204
205 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000206 //
207 // TODO: Visit blocks in global postorder or postorder within the bottom-up
208 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000209 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
210 MBB != MBBEnd; ++MBB) {
211
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000212 Scheduler->startBlock(MBB);
213
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000214 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000215 // region as soon as it is discovered. RegionEnd points the the scheduling
216 // boundary at the bottom of the region. The DAG does not include RegionEnd,
217 // but the region does (i.e. the next RegionEnd is above the previous
218 // RegionBegin). If the current block has no terminator then RegionEnd ==
219 // MBB->end() for the bottom region.
220 //
221 // The Scheduler may insert instructions during either schedule() or
222 // exitRegion(), even for empty regions. So the local iterators 'I' and
223 // 'RegionEnd' are invalid across these calls.
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000224 unsigned RemainingCount = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000225 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000226 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000227
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000228 // Avoid decrementing RegionEnd for blocks with no terminator.
229 if (RegionEnd != MBB->end()
230 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
231 --RegionEnd;
232 // Count the boundary instruction.
233 --RemainingCount;
234 }
235
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000236 // The next region starts above the previous region. Look backward in the
237 // instruction stream until we find the nearest boundary.
238 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trick7799eb42012-03-09 03:46:39 +0000239 for(;I != MBB->begin(); --I, --RemainingCount) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000240 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
241 break;
242 }
Andrew Trick47c14452012-03-07 05:21:52 +0000243 // Notify the scheduler of the region, even if we may skip scheduling
244 // it. Perhaps it still needs to be bundled.
245 Scheduler->enterRegion(MBB, I, RegionEnd, RemainingCount);
246
247 // Skip empty scheduling regions (0 or 1 schedulable instructions).
248 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000249 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000250 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000251 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000252 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000253 }
Andrew Trickbb0a2422012-05-24 22:11:14 +0000254 DEBUG(dbgs() << "********** MI Scheduling **********\n");
255 DEBUG(dbgs() << MF->getFunction()->getName()
Andrew Trick291411c2012-02-08 02:17:21 +0000256 << ":BB#" << MBB->getNumber() << "\n From: " << *I << " To: ";
257 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
258 else dbgs() << "End";
259 dbgs() << " Remaining: " << RemainingCount << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000260
Andrew Trickd24da972012-03-09 03:46:42 +0000261 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000262 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000263 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000264
265 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000266 Scheduler->exitRegion();
267
268 // Scheduling has invalidated the current iterator 'I'. Ask the
269 // scheduler for the top of it's scheduled region.
270 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000271 }
272 assert(RemainingCount == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000273 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000274 }
Andrew Trick830da402012-04-01 07:24:23 +0000275 Scheduler->finalizeSchedule();
Andrew Trickaad37f12012-03-21 04:12:12 +0000276 DEBUG(LIS->print(dbgs()));
Andrew Trick96f678f2012-01-13 06:30:30 +0000277 return true;
278}
279
Andrew Trick42b7a712012-01-17 06:55:03 +0000280void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000281 // unimplemented
282}
283
Andrew Trick5edf2f02012-01-14 02:17:06 +0000284//===----------------------------------------------------------------------===//
Andrew Trick17d35e52012-03-14 04:00:41 +0000285// MachineSchedStrategy - Interface to a machine scheduling algorithm.
286//===----------------------------------------------------------------------===//
Andrew Trickc174eaf2012-03-08 01:41:12 +0000287
288namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +0000289class ScheduleDAGMI;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000290
Andrew Trick17d35e52012-03-14 04:00:41 +0000291/// MachineSchedStrategy - Interface used by ScheduleDAGMI to drive the selected
292/// scheduling algorithm.
293///
294/// If this works well and targets wish to reuse ScheduleDAGMI, we may expose it
295/// in ScheduleDAGInstrs.h
296class MachineSchedStrategy {
297public:
298 virtual ~MachineSchedStrategy() {}
299
300 /// Initialize the strategy after building the DAG for a new region.
301 virtual void initialize(ScheduleDAGMI *DAG) = 0;
302
303 /// Pick the next node to schedule, or return NULL. Set IsTopNode to true to
304 /// schedule the node at the top of the unscheduled region. Otherwise it will
305 /// be scheduled at the bottom.
306 virtual SUnit *pickNode(bool &IsTopNode) = 0;
307
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000308 /// Notify MachineSchedStrategy that ScheduleDAGMI has scheduled a node.
309 virtual void schedNode(SUnit *SU, bool IsTopNode) = 0;
310
Andrew Trick17d35e52012-03-14 04:00:41 +0000311 /// When all predecessor dependencies have been resolved, free this node for
312 /// top-down scheduling.
313 virtual void releaseTopNode(SUnit *SU) = 0;
314 /// When all successor dependencies have been resolved, free this node for
315 /// bottom-up scheduling.
316 virtual void releaseBottomNode(SUnit *SU) = 0;
317};
318} // namespace
319
320//===----------------------------------------------------------------------===//
321// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
322// preservation.
323//===----------------------------------------------------------------------===//
324
325namespace {
326/// ScheduleDAGMI is an implementation of ScheduleDAGInstrs that schedules
327/// machine instructions while updating LiveIntervals.
328class ScheduleDAGMI : public ScheduleDAGInstrs {
329 AliasAnalysis *AA;
Andrew Trick006e1ab2012-04-24 17:56:43 +0000330 RegisterClassInfo *RegClassInfo;
Andrew Trick17d35e52012-03-14 04:00:41 +0000331 MachineSchedStrategy *SchedImpl;
332
Andrew Trick7f8ab782012-05-10 21:06:10 +0000333 MachineBasicBlock::iterator LiveRegionEnd;
334
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000335 /// Register pressure in this region computed by buildSchedGraph.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000336 IntervalPressure RegPressure;
337 RegPressureTracker RPTracker;
338
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000339 /// List of pressure sets that exceed the target's pressure limit before
340 /// scheduling, listed in increasing set ID order. Each pressure set is paired
341 /// with its max pressure in the currently scheduled regions.
342 std::vector<PressureElement> RegionCriticalPSets;
343
Andrew Trick17d35e52012-03-14 04:00:41 +0000344 /// The top of the unscheduled zone.
345 MachineBasicBlock::iterator CurrentTop;
Andrew Trick7f8ab782012-05-10 21:06:10 +0000346 IntervalPressure TopPressure;
347 RegPressureTracker TopRPTracker;
Andrew Trick17d35e52012-03-14 04:00:41 +0000348
349 /// The bottom of the unscheduled zone.
350 MachineBasicBlock::iterator CurrentBottom;
Andrew Trick7f8ab782012-05-10 21:06:10 +0000351 IntervalPressure BotPressure;
352 RegPressureTracker BotRPTracker;
Lang Hames23f1cbb2012-03-19 18:38:38 +0000353
Benjamin Kramera9783662012-06-16 21:48:13 +0000354#ifndef NDEBUG
Lang Hames23f1cbb2012-03-19 18:38:38 +0000355 /// The number of instructions scheduled so far. Used to cut off the
356 /// scheduler at the point determined by misched-cutoff.
357 unsigned NumInstrsScheduled;
Benjamin Kramera9783662012-06-16 21:48:13 +0000358#endif
Andrew Trick17d35e52012-03-14 04:00:41 +0000359public:
360 ScheduleDAGMI(MachineSchedContext *C, MachineSchedStrategy *S):
361 ScheduleDAGInstrs(*C->MF, *C->MLI, *C->MDT, /*IsPostRA=*/false, C->LIS),
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000362 AA(C->AA), RegClassInfo(C->RegClassInfo), SchedImpl(S),
Andrew Trick7f8ab782012-05-10 21:06:10 +0000363 RPTracker(RegPressure), CurrentTop(), TopRPTracker(TopPressure),
Benjamin Kramera9783662012-06-16 21:48:13 +0000364 CurrentBottom(), BotRPTracker(BotPressure) {
365#ifndef NDEBUG
366 NumInstrsScheduled = 0;
367#endif
368 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000369
370 ~ScheduleDAGMI() {
371 delete SchedImpl;
372 }
373
374 MachineBasicBlock::iterator top() const { return CurrentTop; }
375 MachineBasicBlock::iterator bottom() const { return CurrentBottom; }
376
Andrew Trick006e1ab2012-04-24 17:56:43 +0000377 /// Implement the ScheduleDAGInstrs interface for handling the next scheduling
378 /// region. This covers all instructions in a block, while schedule() may only
379 /// cover a subset.
380 void enterRegion(MachineBasicBlock *bb,
381 MachineBasicBlock::iterator begin,
382 MachineBasicBlock::iterator end,
383 unsigned endcount);
384
385 /// Implement ScheduleDAGInstrs interface for scheduling a sequence of
386 /// reorderable instructions.
Andrew Trickc174eaf2012-03-08 01:41:12 +0000387 void schedule();
388
Andrew Trick7196a8f2012-05-10 21:06:16 +0000389 /// Get current register pressure for the top scheduled instructions.
390 const IntervalPressure &getTopPressure() const { return TopPressure; }
391 const RegPressureTracker &getTopRPTracker() const { return TopRPTracker; }
392
393 /// Get current register pressure for the bottom scheduled instructions.
394 const IntervalPressure &getBotPressure() const { return BotPressure; }
395 const RegPressureTracker &getBotRPTracker() const { return BotRPTracker; }
396
397 /// Get register pressure for the entire scheduling region before scheduling.
398 const IntervalPressure &getRegPressure() const { return RegPressure; }
399
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000400 const std::vector<PressureElement> &getRegionCriticalPSets() const {
401 return RegionCriticalPSets;
402 }
403
Andrew Trickb7e02892012-06-05 21:11:27 +0000404 /// getIssueWidth - Return the max instructions per scheduling group.
Andrew Trickb7e02892012-06-05 21:11:27 +0000405 unsigned getIssueWidth() const {
406 return InstrItins ? InstrItins->Props.IssueWidth : 1;
407 }
408
Andrew Trick7f8c74c2012-06-29 03:23:22 +0000409 /// getNumMicroOps - Return the number of issue slots required for this MI.
410 unsigned getNumMicroOps(MachineInstr *MI) const {
Andrew Trick3d4ed082012-07-02 21:55:12 +0000411 if (!InstrItins) return 1;
Andrew Trick7f8c74c2012-06-29 03:23:22 +0000412 int UOps = InstrItins->getNumMicroOps(MI->getDesc().getSchedClass());
413 return (UOps >= 0) ? UOps : TII->getNumMicroOps(InstrItins, MI);
414 }
415
Andrew Trickc174eaf2012-03-08 01:41:12 +0000416protected:
Andrew Trick7f8ab782012-05-10 21:06:10 +0000417 void initRegPressure();
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000418 void updateScheduledPressure(std::vector<unsigned> NewMaxPressure);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000419
Andrew Trick17d35e52012-03-14 04:00:41 +0000420 void moveInstruction(MachineInstr *MI, MachineBasicBlock::iterator InsertPos);
Andrew Trick0b0d8992012-03-21 04:12:07 +0000421 bool checkSchedLimit();
Andrew Trick17d35e52012-03-14 04:00:41 +0000422
Andrew Trick2aa689d2012-05-24 22:11:05 +0000423 void releaseRoots();
424
Andrew Trickc174eaf2012-03-08 01:41:12 +0000425 void releaseSucc(SUnit *SU, SDep *SuccEdge);
426 void releaseSuccessors(SUnit *SU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000427 void releasePred(SUnit *SU, SDep *PredEdge);
428 void releasePredecessors(SUnit *SU);
Andrew Trick000b2502012-04-24 18:04:37 +0000429
430 void placeDebugValues();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000431};
432} // namespace
433
434/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
435/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000436///
437/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000438void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000439 SUnit *SuccSU = SuccEdge->getSUnit();
440
441#ifndef NDEBUG
442 if (SuccSU->NumPredsLeft == 0) {
443 dbgs() << "*** Scheduling failed! ***\n";
444 SuccSU->dump(this);
445 dbgs() << " has been released too many times!\n";
446 llvm_unreachable(0);
447 }
448#endif
449 --SuccSU->NumPredsLeft;
450 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000451 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000452}
453
454/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000455void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000456 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
457 I != E; ++I) {
458 releaseSucc(SU, &*I);
459 }
460}
461
Andrew Trick17d35e52012-03-14 04:00:41 +0000462/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
463/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000464///
465/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000466void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
467 SUnit *PredSU = PredEdge->getSUnit();
468
469#ifndef NDEBUG
470 if (PredSU->NumSuccsLeft == 0) {
471 dbgs() << "*** Scheduling failed! ***\n";
472 PredSU->dump(this);
473 dbgs() << " has been released too many times!\n";
474 llvm_unreachable(0);
475 }
476#endif
477 --PredSU->NumSuccsLeft;
478 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
479 SchedImpl->releaseBottomNode(PredSU);
480}
481
482/// releasePredecessors - Call releasePred on each of SU's predecessors.
483void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
484 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
485 I != E; ++I) {
486 releasePred(SU, &*I);
487 }
488}
489
490void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
491 MachineBasicBlock::iterator InsertPos) {
Andrew Trick811d92682012-05-17 18:35:03 +0000492 // Advance RegionBegin if the first instruction moves down.
Andrew Trick1ce062f2012-03-21 04:12:10 +0000493 if (&*RegionBegin == MI)
Andrew Trick811d92682012-05-17 18:35:03 +0000494 ++RegionBegin;
495
496 // Update the instruction stream.
Andrew Trick17d35e52012-03-14 04:00:41 +0000497 BB->splice(InsertPos, BB, MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000498
499 // Update LiveIntervals
Andrew Trick17d35e52012-03-14 04:00:41 +0000500 LIS->handleMove(MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000501
502 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick17d35e52012-03-14 04:00:41 +0000503 if (RegionBegin == InsertPos)
504 RegionBegin = MI;
505}
506
Andrew Trick0b0d8992012-03-21 04:12:07 +0000507bool ScheduleDAGMI::checkSchedLimit() {
508#ifndef NDEBUG
509 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
510 CurrentTop = CurrentBottom;
511 return false;
512 }
513 ++NumInstrsScheduled;
514#endif
515 return true;
516}
517
Andrew Trick006e1ab2012-04-24 17:56:43 +0000518/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
519/// crossing a scheduling boundary. [begin, end) includes all instructions in
520/// the region, including the boundary itself and single-instruction regions
521/// that don't get scheduled.
522void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
523 MachineBasicBlock::iterator begin,
524 MachineBasicBlock::iterator end,
525 unsigned endcount)
526{
527 ScheduleDAGInstrs::enterRegion(bb, begin, end, endcount);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000528
529 // For convenience remember the end of the liveness region.
530 LiveRegionEnd =
531 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
532}
533
534// Setup the register pressure trackers for the top scheduled top and bottom
535// scheduled regions.
536void ScheduleDAGMI::initRegPressure() {
537 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
538 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
539
540 // Close the RPTracker to finalize live ins.
541 RPTracker.closeRegion();
542
Andrew Trickbb0a2422012-05-24 22:11:14 +0000543 DEBUG(RPTracker.getPressure().dump(TRI));
544
Andrew Trick7f8ab782012-05-10 21:06:10 +0000545 // Initialize the live ins and live outs.
546 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
547 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
548
549 // Close one end of the tracker so we can call
550 // getMaxUpward/DownwardPressureDelta before advancing across any
551 // instructions. This converts currently live regs into live ins/outs.
552 TopRPTracker.closeTop();
553 BotRPTracker.closeBottom();
554
555 // Account for liveness generated by the region boundary.
556 if (LiveRegionEnd != RegionEnd)
557 BotRPTracker.recede();
558
559 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000560
561 // Cache the list of excess pressure sets in this region. This will also track
562 // the max pressure in the scheduled code for these sets.
563 RegionCriticalPSets.clear();
564 std::vector<unsigned> RegionPressure = RPTracker.getPressure().MaxSetPressure;
565 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
566 unsigned Limit = TRI->getRegPressureSetLimit(i);
567 if (RegionPressure[i] > Limit)
568 RegionCriticalPSets.push_back(PressureElement(i, 0));
569 }
570 DEBUG(dbgs() << "Excess PSets: ";
571 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
572 dbgs() << TRI->getRegPressureSetName(
573 RegionCriticalPSets[i].PSetID) << " ";
574 dbgs() << "\n");
575}
576
577// FIXME: When the pressure tracker deals in pressure differences then we won't
578// iterate over all RegionCriticalPSets[i].
579void ScheduleDAGMI::
580updateScheduledPressure(std::vector<unsigned> NewMaxPressure) {
581 for (unsigned i = 0, e = RegionCriticalPSets.size(); i < e; ++i) {
582 unsigned ID = RegionCriticalPSets[i].PSetID;
583 int &MaxUnits = RegionCriticalPSets[i].UnitIncrease;
584 if ((int)NewMaxPressure[ID] > MaxUnits)
585 MaxUnits = NewMaxPressure[ID];
586 }
Andrew Trick006e1ab2012-04-24 17:56:43 +0000587}
588
Andrew Trick2aa689d2012-05-24 22:11:05 +0000589// Release all DAG roots for scheduling.
590void ScheduleDAGMI::releaseRoots() {
591 SmallVector<SUnit*, 16> BotRoots;
592
593 for (std::vector<SUnit>::iterator
594 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
595 // A SUnit is ready to top schedule if it has no predecessors.
596 if (I->Preds.empty())
597 SchedImpl->releaseTopNode(&(*I));
598 // A SUnit is ready to bottom schedule if it has no successors.
599 if (I->Succs.empty())
600 BotRoots.push_back(&(*I));
601 }
602 // Release bottom roots in reverse order so the higher priority nodes appear
603 // first. This is more natural and slightly more efficient.
604 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
605 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I)
606 SchedImpl->releaseBottomNode(*I);
607}
608
Andrew Trick17d35e52012-03-14 04:00:41 +0000609/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000610/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
611/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick17d35e52012-03-14 04:00:41 +0000612void ScheduleDAGMI::schedule() {
Andrew Trick7f8ab782012-05-10 21:06:10 +0000613 // Initialize the register pressure tracker used by buildSchedGraph.
614 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000615
Andrew Trick7f8ab782012-05-10 21:06:10 +0000616 // Account for liveness generate by the region boundary.
617 if (LiveRegionEnd != RegionEnd)
618 RPTracker.recede();
619
620 // Build the DAG, and compute current register pressure.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000621 buildSchedGraph(AA, &RPTracker);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000622
Andrew Trick7f8ab782012-05-10 21:06:10 +0000623 // Initialize top/bottom trackers after computing region pressure.
624 initRegPressure();
625
Andrew Trickc174eaf2012-03-08 01:41:12 +0000626 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
627 SUnits[su].dumpAll(this));
628
629 if (ViewMISchedDAGs) viewGraph();
630
Andrew Trick17d35e52012-03-14 04:00:41 +0000631 SchedImpl->initialize(this);
632
633 // Release edges from the special Entry node or to the special Exit node.
Andrew Trickc174eaf2012-03-08 01:41:12 +0000634 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000635 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000636
637 // Release all DAG roots for scheduling.
Andrew Trick2aa689d2012-05-24 22:11:05 +0000638 releaseRoots();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000639
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000640 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick17d35e52012-03-14 04:00:41 +0000641 CurrentBottom = RegionEnd;
642 bool IsTopNode = false;
643 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick0b0d8992012-03-21 04:12:07 +0000644 if (!checkSchedLimit())
645 break;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000646
647 // Move the instruction to its new location in the instruction stream.
648 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000649
Andrew Trick17d35e52012-03-14 04:00:41 +0000650 if (IsTopNode) {
651 assert(SU->isTopReady() && "node still has unscheduled dependencies");
652 if (&*CurrentTop == MI)
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000653 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick811d92682012-05-17 18:35:03 +0000654 else {
Andrew Trick17d35e52012-03-14 04:00:41 +0000655 moveInstruction(MI, CurrentTop);
Andrew Trick811d92682012-05-17 18:35:03 +0000656 TopRPTracker.setPos(MI);
657 }
Andrew Trick7f8ab782012-05-10 21:06:10 +0000658
659 // Update top scheduled pressure.
660 TopRPTracker.advance();
661 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000662 updateScheduledPressure(TopRPTracker.getPressure().MaxSetPressure);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000663
Andrew Trick17d35e52012-03-14 04:00:41 +0000664 // Release dependent instructions for scheduling.
665 releaseSuccessors(SU);
666 }
667 else {
668 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000669 MachineBasicBlock::iterator priorII =
670 priorNonDebug(CurrentBottom, CurrentTop);
671 if (&*priorII == MI)
672 CurrentBottom = priorII;
Andrew Trick17d35e52012-03-14 04:00:41 +0000673 else {
Andrew Trick811d92682012-05-17 18:35:03 +0000674 if (&*CurrentTop == MI) {
675 CurrentTop = nextIfDebug(++CurrentTop, priorII);
676 TopRPTracker.setPos(CurrentTop);
677 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000678 moveInstruction(MI, CurrentBottom);
679 CurrentBottom = MI;
680 }
Andrew Trick7f8ab782012-05-10 21:06:10 +0000681 // Update bottom scheduled pressure.
682 BotRPTracker.recede();
683 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000684 updateScheduledPressure(BotRPTracker.getPressure().MaxSetPressure);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000685
Andrew Trick17d35e52012-03-14 04:00:41 +0000686 // Release dependent instructions for scheduling.
687 releasePredecessors(SU);
688 }
689 SU->isScheduled = true;
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000690 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000691 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000692 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
Andrew Trick000b2502012-04-24 18:04:37 +0000693
694 placeDebugValues();
695}
696
697/// Reinsert any remaining debug_values, just like the PostRA scheduler.
698void ScheduleDAGMI::placeDebugValues() {
699 // If first instruction was a DBG_VALUE then put it back.
700 if (FirstDbgValue) {
701 BB->splice(RegionBegin, BB, FirstDbgValue);
702 RegionBegin = FirstDbgValue;
703 }
704
705 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
706 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
707 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
708 MachineInstr *DbgValue = P.first;
709 MachineBasicBlock::iterator OrigPrevMI = P.second;
710 BB->splice(++OrigPrevMI, BB, DbgValue);
711 if (OrigPrevMI == llvm::prior(RegionEnd))
712 RegionEnd = DbgValue;
713 }
714 DbgValues.clear();
715 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000716}
717
718//===----------------------------------------------------------------------===//
Andrew Trick17d35e52012-03-14 04:00:41 +0000719// ConvergingScheduler - Implementation of the standard MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +0000720//===----------------------------------------------------------------------===//
721
722namespace {
Andrew Trick76e9e832012-06-05 03:44:26 +0000723/// ReadyQueue encapsulates vector of "ready" SUnits with basic convenience
724/// methods for pushing and removing nodes. ReadyQueue's are uniquely identified
725/// by an ID. SUnit::NodeQueueId is a mask of the ReadyQueues the SUnit is in.
Andrew Trickf3234242012-05-24 22:11:12 +0000726class ReadyQueue {
Andrew Trickd38f87e2012-05-10 21:06:12 +0000727 unsigned ID;
Andrew Trickf3234242012-05-24 22:11:12 +0000728 std::string Name;
Andrew Trickd38f87e2012-05-10 21:06:12 +0000729 std::vector<SUnit*> Queue;
730
Andrew Trickf3234242012-05-24 22:11:12 +0000731public:
732 ReadyQueue(unsigned id, const Twine &name): ID(id), Name(name.str()) {}
Andrew Trickd38f87e2012-05-10 21:06:12 +0000733
Andrew Trickf3234242012-05-24 22:11:12 +0000734 unsigned getID() const { return ID; }
735
736 StringRef getName() const { return Name; }
737
738 // SU is in this queue if it's NodeQueueID is a superset of this ID.
739 bool isInQueue(SUnit *SU) const { return (SU->NodeQueueId & ID); }
Andrew Trickd38f87e2012-05-10 21:06:12 +0000740
741 bool empty() const { return Queue.empty(); }
742
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000743 unsigned size() const { return Queue.size(); }
744
Andrew Trickf3234242012-05-24 22:11:12 +0000745 typedef std::vector<SUnit*>::iterator iterator;
746
Andrew Trick16716c72012-05-10 21:06:14 +0000747 iterator begin() { return Queue.begin(); }
748
749 iterator end() { return Queue.end(); }
750
Andrew Trickd38f87e2012-05-10 21:06:12 +0000751 iterator find(SUnit *SU) {
752 return std::find(Queue.begin(), Queue.end(), SU);
753 }
754
755 void push(SUnit *SU) {
756 Queue.push_back(SU);
Andrew Trick7196a8f2012-05-10 21:06:16 +0000757 SU->NodeQueueId |= ID;
Andrew Trickd38f87e2012-05-10 21:06:12 +0000758 }
759
760 void remove(iterator I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +0000761 (*I)->NodeQueueId &= ~ID;
Andrew Trickd38f87e2012-05-10 21:06:12 +0000762 *I = Queue.back();
763 Queue.pop_back();
764 }
Andrew Trick81f1be32012-05-17 18:35:13 +0000765
Andrew Trickf3234242012-05-24 22:11:12 +0000766 void dump() {
Andrew Trick81f1be32012-05-17 18:35:13 +0000767 dbgs() << Name << ": ";
768 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
769 dbgs() << Queue[i]->NodeNum << " ";
770 dbgs() << "\n";
771 }
Andrew Trickd38f87e2012-05-10 21:06:12 +0000772};
773
Andrew Trick17d35e52012-03-14 04:00:41 +0000774/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
775/// the schedule.
776class ConvergingScheduler : public MachineSchedStrategy {
Andrew Trick7196a8f2012-05-10 21:06:16 +0000777
778 /// Store the state used by ConvergingScheduler heuristics, required for the
779 /// lifetime of one invocation of pickNode().
780 struct SchedCandidate {
781 // The best SUnit candidate.
782 SUnit *SU;
783
784 // Register pressure values for the best candidate.
785 RegPressureDelta RPDelta;
786
787 SchedCandidate(): SU(NULL) {}
788 };
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000789 /// Represent the type of SchedCandidate found within a single queue.
790 enum CandResult {
791 NoCand, NodeOrder, SingleExcess, SingleCritical, SingleMax, MultiPressure };
Andrew Trick7196a8f2012-05-10 21:06:16 +0000792
Andrew Trickf3234242012-05-24 22:11:12 +0000793 /// Each Scheduling boundary is associated with ready queues. It tracks the
794 /// current cycle in whichever direction at has moved, and maintains the state
795 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000796 struct SchedBoundary {
Andrew Trick7f8c74c2012-06-29 03:23:22 +0000797 ScheduleDAGMI *DAG;
798
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000799 ReadyQueue Available;
800 ReadyQueue Pending;
801 bool CheckPending;
802
803 ScheduleHazardRecognizer *HazardRec;
804
805 unsigned CurrCycle;
806 unsigned IssueCount;
807
808 /// MinReadyCycle - Cycle of the soonest available instruction.
809 unsigned MinReadyCycle;
810
Andrew Trickb7e02892012-06-05 21:11:27 +0000811 // Remember the greatest min operand latency.
812 unsigned MaxMinLatency;
813
Andrew Trickf3234242012-05-24 22:11:12 +0000814 /// Pending queues extend the ready queues with the same ID and the
815 /// PendingFlag set.
816 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick7f8c74c2012-06-29 03:23:22 +0000817 DAG(0), Available(ID, Name+".A"),
Andrew Trickf3234242012-05-24 22:11:12 +0000818 Pending(ID << ConvergingScheduler::LogMaxQID, Name+".P"),
819 CheckPending(false), HazardRec(0), CurrCycle(0), IssueCount(0),
Andrew Trickb7e02892012-06-05 21:11:27 +0000820 MinReadyCycle(UINT_MAX), MaxMinLatency(0) {}
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000821
822 ~SchedBoundary() { delete HazardRec; }
823
Andrew Trickf3234242012-05-24 22:11:12 +0000824 bool isTop() const {
825 return Available.getID() == ConvergingScheduler::TopQID;
826 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000827
Andrew Trick5559ffa2012-06-29 03:23:24 +0000828 bool checkHazard(SUnit *SU);
829
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000830 void releaseNode(SUnit *SU, unsigned ReadyCycle);
831
832 void bumpCycle();
833
Andrew Trick7f8c74c2012-06-29 03:23:22 +0000834 void bumpNode(SUnit *SU);
Andrew Trickb7e02892012-06-05 21:11:27 +0000835
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000836 void releasePending();
837
838 void removeReady(SUnit *SU);
839
840 SUnit *pickOnlyChoice();
841 };
842
Andrew Trick17d35e52012-03-14 04:00:41 +0000843 ScheduleDAGMI *DAG;
Andrew Trick7196a8f2012-05-10 21:06:16 +0000844 const TargetRegisterInfo *TRI;
Andrew Trick42b7a712012-01-17 06:55:03 +0000845
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000846 // State of the top and bottom scheduled instruction boundaries.
847 SchedBoundary Top;
848 SchedBoundary Bot;
Andrew Trick17d35e52012-03-14 04:00:41 +0000849
850public:
Andrew Trickf3234242012-05-24 22:11:12 +0000851 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7196a8f2012-05-10 21:06:16 +0000852 enum {
853 TopQID = 1,
Andrew Trickf3234242012-05-24 22:11:12 +0000854 BotQID = 2,
855 LogMaxQID = 2
Andrew Trick7196a8f2012-05-10 21:06:16 +0000856 };
857
Andrew Trickf3234242012-05-24 22:11:12 +0000858 ConvergingScheduler():
859 DAG(0), TRI(0), Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
Andrew Trickd38f87e2012-05-10 21:06:12 +0000860
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000861 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick17d35e52012-03-14 04:00:41 +0000862
Andrew Trick7196a8f2012-05-10 21:06:16 +0000863 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick17d35e52012-03-14 04:00:41 +0000864
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000865 virtual void schedNode(SUnit *SU, bool IsTopNode);
866
867 virtual void releaseTopNode(SUnit *SU);
868
869 virtual void releaseBottomNode(SUnit *SU);
870
Andrew Trick7196a8f2012-05-10 21:06:16 +0000871protected:
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000872 SUnit *pickNodeBidrectional(bool &IsTopNode);
873
Andrew Trick8c2d9212012-05-24 22:11:03 +0000874 CandResult pickNodeFromQueue(ReadyQueue &Q,
875 const RegPressureTracker &RPTracker,
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000876 SchedCandidate &Candidate);
Andrew Trick28ebc892012-05-10 21:06:19 +0000877#ifndef NDEBUG
Andrew Trickf3234242012-05-24 22:11:12 +0000878 void traceCandidate(const char *Label, const ReadyQueue &Q, SUnit *SU,
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000879 PressureElement P = PressureElement());
Andrew Trick28ebc892012-05-10 21:06:19 +0000880#endif
Andrew Trick42b7a712012-01-17 06:55:03 +0000881};
882} // namespace
883
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000884void ConvergingScheduler::initialize(ScheduleDAGMI *dag) {
885 DAG = dag;
886 TRI = DAG->TRI;
Andrew Trick7f8c74c2012-06-29 03:23:22 +0000887 Top.DAG = dag;
888 Bot.DAG = dag;
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000889
890 // Initialize the HazardRecognizers.
891 const TargetMachine &TM = DAG->MF.getTarget();
892 const InstrItineraryData *Itin = TM.getInstrItineraryData();
893 Top.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
894 Bot.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
895
896 assert((!ForceTopDown || !ForceBottomUp) &&
897 "-misched-topdown incompatible with -misched-bottomup");
898}
899
900void ConvergingScheduler::releaseTopNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +0000901 if (SU->isScheduled)
902 return;
903
904 for (SUnit::succ_iterator I = SU->Preds.begin(), E = SU->Preds.end();
905 I != E; ++I) {
906 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
907 unsigned Latency =
908 DAG->computeOperandLatency(I->getSUnit(), SU, *I, /*FindMin=*/true);
909#ifndef NDEBUG
910 Top.MaxMinLatency = std::max(Latency, Top.MaxMinLatency);
911#endif
912 if (SU->TopReadyCycle < PredReadyCycle + Latency)
913 SU->TopReadyCycle = PredReadyCycle + Latency;
914 }
915 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000916}
917
918void ConvergingScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +0000919 if (SU->isScheduled)
920 return;
921
922 assert(SU->getInstr() && "Scheduled SUnit must have instr");
923
924 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
925 I != E; ++I) {
926 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
927 unsigned Latency =
928 DAG->computeOperandLatency(SU, I->getSUnit(), *I, /*FindMin=*/true);
929#ifndef NDEBUG
930 Bot.MaxMinLatency = std::max(Latency, Bot.MaxMinLatency);
931#endif
932 if (SU->BotReadyCycle < SuccReadyCycle + Latency)
933 SU->BotReadyCycle = SuccReadyCycle + Latency;
934 }
935 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000936}
937
Andrew Trick5559ffa2012-06-29 03:23:24 +0000938/// Does this SU have a hazard within the current instruction group.
939///
940/// The scheduler supports two modes of hazard recognition. The first is the
941/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
942/// supports highly complicated in-order reservation tables
943/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
944///
945/// The second is a streamlined mechanism that checks for hazards based on
946/// simple counters that the scheduler itself maintains. It explicitly checks
947/// for instruction dispatch limitations, including the number of micro-ops that
948/// can dispatch per cycle.
949///
950/// TODO: Also check whether the SU must start a new group.
951bool ConvergingScheduler::SchedBoundary::checkHazard(SUnit *SU) {
952 if (HazardRec->isEnabled())
953 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
954
955 if (IssueCount + DAG->getNumMicroOps(SU->getInstr()) > DAG->getIssueWidth())
956 return true;
957
958 return false;
959}
960
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000961void ConvergingScheduler::SchedBoundary::releaseNode(SUnit *SU,
962 unsigned ReadyCycle) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000963 if (ReadyCycle < MinReadyCycle)
964 MinReadyCycle = ReadyCycle;
965
966 // Check for interlocks first. For the purpose of other heuristics, an
967 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trick5559ffa2012-06-29 03:23:24 +0000968 if (ReadyCycle > CurrCycle || checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000969 Pending.push(SU);
970 else
971 Available.push(SU);
972}
973
974/// Move the boundary of scheduled code by one cycle.
975void ConvergingScheduler::SchedBoundary::bumpCycle() {
Andrew Trick7f8c74c2012-06-29 03:23:22 +0000976 unsigned Width = DAG->getIssueWidth();
977 IssueCount = (IssueCount <= Width) ? 0 : IssueCount - Width;
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000978
979 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
980 unsigned NextCycle = std::max(CurrCycle + 1, MinReadyCycle);
981
982 if (!HazardRec->isEnabled()) {
Andrew Trickb7e02892012-06-05 21:11:27 +0000983 // Bypass HazardRec virtual calls.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000984 CurrCycle = NextCycle;
985 }
986 else {
Andrew Trickb7e02892012-06-05 21:11:27 +0000987 // Bypass getHazardType calls in case of long latency.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000988 for (; CurrCycle != NextCycle; ++CurrCycle) {
989 if (isTop())
990 HazardRec->AdvanceCycle();
991 else
992 HazardRec->RecedeCycle();
993 }
994 }
995 CheckPending = true;
996
Andrew Trickf3234242012-05-24 22:11:12 +0000997 DEBUG(dbgs() << "*** " << Available.getName() << " cycle "
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000998 << CurrCycle << '\n');
999}
1000
Andrew Trickb7e02892012-06-05 21:11:27 +00001001/// Move the boundary of scheduled code by one SUnit.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001002void ConvergingScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001003 // Update the reservation table.
1004 if (HazardRec->isEnabled()) {
1005 if (!isTop() && SU->isCall) {
1006 // Calls are scheduled with their preceding instructions. For bottom-up
1007 // scheduling, clear the pipeline state before emitting.
1008 HazardRec->Reset();
1009 }
1010 HazardRec->EmitInstruction(SU);
1011 }
Andrew Trick5559ffa2012-06-29 03:23:24 +00001012 // Check the instruction group dispatch limit.
1013 // TODO: Check if this SU must end a dispatch group.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001014 IssueCount += DAG->getNumMicroOps(SU->getInstr());
1015 if (IssueCount >= DAG->getIssueWidth()) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001016 DEBUG(dbgs() << "*** Max instrs at cycle " << CurrCycle << '\n');
1017 bumpCycle();
1018 }
1019}
1020
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001021/// Release pending ready nodes in to the available queue. This makes them
1022/// visible to heuristics.
1023void ConvergingScheduler::SchedBoundary::releasePending() {
1024 // If the available queue is empty, it is safe to reset MinReadyCycle.
1025 if (Available.empty())
1026 MinReadyCycle = UINT_MAX;
1027
1028 // Check to see if any of the pending instructions are ready to issue. If
1029 // so, add them to the available queue.
1030 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
1031 SUnit *SU = *(Pending.begin()+i);
Andrew Trickb7e02892012-06-05 21:11:27 +00001032 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001033
1034 if (ReadyCycle < MinReadyCycle)
1035 MinReadyCycle = ReadyCycle;
1036
1037 if (ReadyCycle > CurrCycle)
1038 continue;
1039
Andrew Trick5559ffa2012-06-29 03:23:24 +00001040 if (checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001041 continue;
1042
1043 Available.push(SU);
1044 Pending.remove(Pending.begin()+i);
1045 --i; --e;
1046 }
1047 CheckPending = false;
1048}
1049
1050/// Remove SU from the ready set for this boundary.
1051void ConvergingScheduler::SchedBoundary::removeReady(SUnit *SU) {
1052 if (Available.isInQueue(SU))
1053 Available.remove(Available.find(SU));
1054 else {
1055 assert(Pending.isInQueue(SU) && "bad ready count");
1056 Pending.remove(Pending.find(SU));
1057 }
1058}
1059
1060/// If this queue only has one ready candidate, return it. As a side effect,
1061/// advance the cycle until at least one node is ready. If multiple instructions
1062/// are ready, return NULL.
1063SUnit *ConvergingScheduler::SchedBoundary::pickOnlyChoice() {
1064 if (CheckPending)
1065 releasePending();
1066
1067 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001068 assert(i <= (HazardRec->getMaxLookAhead() + MaxMinLatency) &&
1069 "permanent hazard"); (void)i;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001070 bumpCycle();
1071 releasePending();
1072 }
1073 if (Available.size() == 1)
1074 return *Available.begin();
1075 return NULL;
1076}
1077
Andrew Trick28ebc892012-05-10 21:06:19 +00001078#ifndef NDEBUG
Andrew Trickf3234242012-05-24 22:11:12 +00001079void ConvergingScheduler::traceCandidate(const char *Label, const ReadyQueue &Q,
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001080 SUnit *SU, PressureElement P) {
Andrew Trickf3234242012-05-24 22:11:12 +00001081 dbgs() << Label << " " << Q.getName() << " ";
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001082 if (P.isValid())
1083 dbgs() << TRI->getRegPressureSetName(P.PSetID) << ":" << P.UnitIncrease
1084 << " ";
Andrew Trick28ebc892012-05-10 21:06:19 +00001085 else
1086 dbgs() << " ";
1087 SU->dump(DAG);
1088}
1089#endif
1090
Andrew Trick5429a6b2012-05-17 22:37:09 +00001091/// pickNodeFromQueue helper that returns true if the LHS reg pressure effect is
1092/// more desirable than RHS from scheduling standpoint.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001093static bool compareRPDelta(const RegPressureDelta &LHS,
1094 const RegPressureDelta &RHS) {
1095 // Compare each component of pressure in decreasing order of importance
1096 // without checking if any are valid. Invalid PressureElements are assumed to
1097 // have UnitIncrease==0, so are neutral.
Andrew Trickc8fe4ec2012-05-24 22:11:01 +00001098
1099 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001100 if (LHS.Excess.UnitIncrease != RHS.Excess.UnitIncrease)
1101 return LHS.Excess.UnitIncrease < RHS.Excess.UnitIncrease;
1102
Andrew Trickc8fe4ec2012-05-24 22:11:01 +00001103 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001104 if (LHS.CriticalMax.UnitIncrease != RHS.CriticalMax.UnitIncrease)
1105 return LHS.CriticalMax.UnitIncrease < RHS.CriticalMax.UnitIncrease;
1106
Andrew Trickc8fe4ec2012-05-24 22:11:01 +00001107 // Avoid increasing the max pressure of the entire region.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001108 if (LHS.CurrentMax.UnitIncrease != RHS.CurrentMax.UnitIncrease)
1109 return LHS.CurrentMax.UnitIncrease < RHS.CurrentMax.UnitIncrease;
1110
1111 return false;
1112}
1113
Andrew Trick7196a8f2012-05-10 21:06:16 +00001114/// Pick the best candidate from the top queue.
1115///
1116/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
1117/// DAG building. To adjust for the current scheduling location we need to
1118/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001119ConvergingScheduler::CandResult ConvergingScheduler::
Andrew Trick8c2d9212012-05-24 22:11:03 +00001120pickNodeFromQueue(ReadyQueue &Q, const RegPressureTracker &RPTracker,
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001121 SchedCandidate &Candidate) {
Andrew Trickf3234242012-05-24 22:11:12 +00001122 DEBUG(Q.dump());
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001123
Andrew Trick7196a8f2012-05-10 21:06:16 +00001124 // getMaxPressureDelta temporarily modifies the tracker.
1125 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
1126
1127 // BestSU remains NULL if no top candidates beat the best existing candidate.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001128 CandResult FoundCandidate = NoCand;
Andrew Trick8c2d9212012-05-24 22:11:03 +00001129 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +00001130 RegPressureDelta RPDelta;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001131 TempTracker.getMaxPressureDelta((*I)->getInstr(), RPDelta,
1132 DAG->getRegionCriticalPSets(),
1133 DAG->getRegPressure().MaxSetPressure);
Andrew Trick7196a8f2012-05-10 21:06:16 +00001134
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001135 // Initialize the candidate if needed.
1136 if (!Candidate.SU) {
1137 Candidate.SU = *I;
1138 Candidate.RPDelta = RPDelta;
1139 FoundCandidate = NodeOrder;
1140 continue;
1141 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00001142 // Avoid exceeding the target's limit.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001143 if (RPDelta.Excess.UnitIncrease < Candidate.RPDelta.Excess.UnitIncrease) {
Andrew Trickf3234242012-05-24 22:11:12 +00001144 DEBUG(traceCandidate("ECAND", Q, *I, RPDelta.Excess));
Andrew Trick7196a8f2012-05-10 21:06:16 +00001145 Candidate.SU = *I;
1146 Candidate.RPDelta = RPDelta;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001147 FoundCandidate = SingleExcess;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001148 continue;
1149 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001150 if (RPDelta.Excess.UnitIncrease > Candidate.RPDelta.Excess.UnitIncrease)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001151 continue;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001152 if (FoundCandidate == SingleExcess)
1153 FoundCandidate = MultiPressure;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001154
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001155 // Avoid increasing the max critical pressure in the scheduled region.
1156 if (RPDelta.CriticalMax.UnitIncrease
1157 < Candidate.RPDelta.CriticalMax.UnitIncrease) {
Andrew Trickf3234242012-05-24 22:11:12 +00001158 DEBUG(traceCandidate("PCAND", Q, *I, RPDelta.CriticalMax));
Andrew Trick7196a8f2012-05-10 21:06:16 +00001159 Candidate.SU = *I;
1160 Candidate.RPDelta = RPDelta;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001161 FoundCandidate = SingleCritical;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001162 continue;
1163 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001164 if (RPDelta.CriticalMax.UnitIncrease
1165 > Candidate.RPDelta.CriticalMax.UnitIncrease)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001166 continue;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001167 if (FoundCandidate == SingleCritical)
1168 FoundCandidate = MultiPressure;
1169
1170 // Avoid increasing the max pressure of the entire region.
1171 if (RPDelta.CurrentMax.UnitIncrease
1172 < Candidate.RPDelta.CurrentMax.UnitIncrease) {
Andrew Trickf3234242012-05-24 22:11:12 +00001173 DEBUG(traceCandidate("MCAND", Q, *I, RPDelta.CurrentMax));
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001174 Candidate.SU = *I;
1175 Candidate.RPDelta = RPDelta;
1176 FoundCandidate = SingleMax;
1177 continue;
1178 }
1179 if (RPDelta.CurrentMax.UnitIncrease
1180 > Candidate.RPDelta.CurrentMax.UnitIncrease)
1181 continue;
1182 if (FoundCandidate == SingleMax)
1183 FoundCandidate = MultiPressure;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001184
1185 // Fall through to original instruction order.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001186 // Only consider node order if Candidate was chosen from this Q.
1187 if (FoundCandidate == NoCand)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001188 continue;
1189
Andrew Trickf3234242012-05-24 22:11:12 +00001190 if ((Q.getID() == TopQID && (*I)->NodeNum < Candidate.SU->NodeNum)
1191 || (Q.getID() == BotQID && (*I)->NodeNum > Candidate.SU->NodeNum)) {
1192 DEBUG(traceCandidate("NCAND", Q, *I));
Andrew Trick7196a8f2012-05-10 21:06:16 +00001193 Candidate.SU = *I;
1194 Candidate.RPDelta = RPDelta;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001195 FoundCandidate = NodeOrder;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001196 }
1197 }
1198 return FoundCandidate;
1199}
1200
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001201/// Pick the best candidate node from either the top or bottom queue.
1202SUnit *ConvergingScheduler::pickNodeBidrectional(bool &IsTopNode) {
1203 // Schedule as far as possible in the direction of no choice. This is most
1204 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001205 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001206 IsTopNode = false;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001207 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001208 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001209 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001210 IsTopNode = true;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001211 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001212 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001213 SchedCandidate BotCand;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001214 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001215 CandResult BotResult = pickNodeFromQueue(Bot.Available,
1216 DAG->getBotRPTracker(), BotCand);
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001217 assert(BotResult != NoCand && "failed to find the first candidate");
1218
1219 // If either Q has a single candidate that provides the least increase in
1220 // Excess pressure, we can immediately schedule from that Q.
1221 //
1222 // RegionCriticalPSets summarizes the pressure within the scheduled region and
1223 // affects picking from either Q. If scheduling in one direction must
1224 // increase pressure for one of the excess PSets, then schedule in that
1225 // direction first to provide more freedom in the other direction.
1226 if (BotResult == SingleExcess || BotResult == SingleCritical) {
1227 IsTopNode = false;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001228 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001229 }
1230 // Check if the top Q has a better candidate.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001231 SchedCandidate TopCand;
1232 CandResult TopResult = pickNodeFromQueue(Top.Available,
1233 DAG->getTopRPTracker(), TopCand);
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001234 assert(TopResult != NoCand && "failed to find the first candidate");
1235
1236 if (TopResult == SingleExcess || TopResult == SingleCritical) {
1237 IsTopNode = true;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001238 return TopCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001239 }
1240 // If either Q has a single candidate that minimizes pressure above the
1241 // original region's pressure pick it.
1242 if (BotResult == SingleMax) {
1243 IsTopNode = false;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001244 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001245 }
1246 if (TopResult == SingleMax) {
1247 IsTopNode = true;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001248 return TopCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001249 }
1250 // Check for a salient pressure difference and pick the best from either side.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001251 if (compareRPDelta(TopCand.RPDelta, BotCand.RPDelta)) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001252 IsTopNode = true;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001253 return TopCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001254 }
1255 // Otherwise prefer the bottom candidate in node order.
1256 IsTopNode = false;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001257 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001258}
1259
1260/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick7196a8f2012-05-10 21:06:16 +00001261SUnit *ConvergingScheduler::pickNode(bool &IsTopNode) {
1262 if (DAG->top() == DAG->bottom()) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001263 assert(Top.Available.empty() && Top.Pending.empty() &&
1264 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7196a8f2012-05-10 21:06:16 +00001265 return NULL;
1266 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00001267 SUnit *SU;
1268 if (ForceTopDown) {
Andrew Trick8ddd9d52012-05-24 23:11:17 +00001269 SU = Top.pickOnlyChoice();
1270 if (!SU) {
1271 SchedCandidate TopCand;
1272 CandResult TopResult =
1273 pickNodeFromQueue(Top.Available, DAG->getTopRPTracker(), TopCand);
1274 assert(TopResult != NoCand && "failed to find the first candidate");
Kaelyn Uhrain5402efa2012-05-24 23:37:49 +00001275 (void)TopResult;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00001276 SU = TopCand.SU;
1277 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00001278 IsTopNode = true;
1279 }
1280 else if (ForceBottomUp) {
Andrew Trick8ddd9d52012-05-24 23:11:17 +00001281 SU = Bot.pickOnlyChoice();
1282 if (!SU) {
1283 SchedCandidate BotCand;
1284 CandResult BotResult =
1285 pickNodeFromQueue(Bot.Available, DAG->getBotRPTracker(), BotCand);
1286 assert(BotResult != NoCand && "failed to find the first candidate");
Kaelyn Uhrain5402efa2012-05-24 23:37:49 +00001287 (void)BotResult;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00001288 SU = BotCand.SU;
1289 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00001290 IsTopNode = false;
1291 }
1292 else {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001293 SU = pickNodeBidrectional(IsTopNode);
Andrew Trick7196a8f2012-05-10 21:06:16 +00001294 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001295 if (SU->isTopReady())
1296 Top.removeReady(SU);
1297 if (SU->isBottomReady())
1298 Bot.removeReady(SU);
Andrew Trickc7a098f2012-05-25 02:02:39 +00001299
1300 DEBUG(dbgs() << "*** " << (IsTopNode ? "Top" : "Bottom")
1301 << " Scheduling Instruction in cycle "
1302 << (IsTopNode ? Top.CurrCycle : Bot.CurrCycle) << '\n';
1303 SU->dump(DAG));
Andrew Trick7196a8f2012-05-10 21:06:16 +00001304 return SU;
1305}
1306
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001307/// Update the scheduler's state after scheduling a node. This is the same node
1308/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trickb7e02892012-06-05 21:11:27 +00001309/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001310void ConvergingScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001311 if (IsTopNode) {
1312 SU->TopReadyCycle = Top.CurrCycle;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001313 Top.bumpNode(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001314 }
Andrew Trickb7e02892012-06-05 21:11:27 +00001315 else {
1316 SU->BotReadyCycle = Bot.CurrCycle;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001317 Bot.bumpNode(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001318 }
1319}
1320
Andrew Trick17d35e52012-03-14 04:00:41 +00001321/// Create the standard converging machine scheduler. This will be used as the
1322/// default scheduler if the target does not set a default.
1323static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Benjamin Kramer689e0b42012-03-14 11:26:37 +00001324 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00001325 "-misched-topdown incompatible with -misched-bottomup");
1326 return new ScheduleDAGMI(C, new ConvergingScheduler());
Andrew Trick42b7a712012-01-17 06:55:03 +00001327}
1328static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +00001329ConvergingSchedRegistry("converge", "Standard converging scheduler.",
1330 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +00001331
1332//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +00001333// Machine Instruction Shuffler for Correctness Testing
1334//===----------------------------------------------------------------------===//
1335
Andrew Trick96f678f2012-01-13 06:30:30 +00001336#ifndef NDEBUG
1337namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00001338/// Apply a less-than relation on the node order, which corresponds to the
1339/// instruction order prior to scheduling. IsReverse implements greater-than.
1340template<bool IsReverse>
1341struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +00001342 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +00001343 if (IsReverse)
1344 return A->NodeNum > B->NodeNum;
1345 else
1346 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00001347 }
1348};
1349
Andrew Trick96f678f2012-01-13 06:30:30 +00001350/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +00001351class InstructionShuffler : public MachineSchedStrategy {
1352 bool IsAlternating;
1353 bool IsTopDown;
1354
1355 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
1356 // gives nodes with a higher number higher priority causing the latest
1357 // instructions to be scheduled first.
1358 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
1359 TopQ;
1360 // When scheduling bottom-up, use greater-than as the queue priority.
1361 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
1362 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +00001363public:
Andrew Trick17d35e52012-03-14 04:00:41 +00001364 InstructionShuffler(bool alternate, bool topdown)
1365 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +00001366
Andrew Trick17d35e52012-03-14 04:00:41 +00001367 virtual void initialize(ScheduleDAGMI *) {
1368 TopQ.clear();
1369 BottomQ.clear();
1370 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +00001371
Andrew Trick17d35e52012-03-14 04:00:41 +00001372 /// Implement MachineSchedStrategy interface.
1373 /// -----------------------------------------
1374
1375 virtual SUnit *pickNode(bool &IsTopNode) {
1376 SUnit *SU;
1377 if (IsTopDown) {
1378 do {
1379 if (TopQ.empty()) return NULL;
1380 SU = TopQ.top();
1381 TopQ.pop();
1382 } while (SU->isScheduled);
1383 IsTopNode = true;
1384 }
1385 else {
1386 do {
1387 if (BottomQ.empty()) return NULL;
1388 SU = BottomQ.top();
1389 BottomQ.pop();
1390 } while (SU->isScheduled);
1391 IsTopNode = false;
1392 }
1393 if (IsAlternating)
1394 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00001395 return SU;
1396 }
1397
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001398 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
1399
Andrew Trick17d35e52012-03-14 04:00:41 +00001400 virtual void releaseTopNode(SUnit *SU) {
1401 TopQ.push(SU);
1402 }
1403 virtual void releaseBottomNode(SUnit *SU) {
1404 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +00001405 }
1406};
1407} // namespace
1408
Andrew Trickc174eaf2012-03-08 01:41:12 +00001409static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +00001410 bool Alternate = !ForceTopDown && !ForceBottomUp;
1411 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +00001412 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00001413 "-misched-topdown incompatible with -misched-bottomup");
1414 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +00001415}
Andrew Trick17d35e52012-03-14 04:00:41 +00001416static MachineSchedRegistry ShufflerRegistry(
1417 "shuffle", "Shuffle machine instructions alternating directions",
1418 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +00001419#endif // !NDEBUG