Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1 | //===-- LegalizeDAG.cpp - Implement SelectionDAG::Legalize ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the SelectionDAG::Legalize method. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "llvm/CodeGen/SelectionDAG.h" |
| 15 | #include "llvm/CodeGen/MachineFunction.h" |
| 16 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 17 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Evan Cheng | a448bc4 | 2007-08-16 23:50:06 +0000 | [diff] [blame] | 18 | #include "llvm/Target/TargetFrameInfo.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 19 | #include "llvm/Target/TargetLowering.h" |
| 20 | #include "llvm/Target/TargetData.h" |
| 21 | #include "llvm/Target/TargetMachine.h" |
| 22 | #include "llvm/Target/TargetOptions.h" |
| 23 | #include "llvm/CallingConv.h" |
| 24 | #include "llvm/Constants.h" |
| 25 | #include "llvm/DerivedTypes.h" |
| 26 | #include "llvm/Support/MathExtras.h" |
| 27 | #include "llvm/Support/CommandLine.h" |
| 28 | #include "llvm/Support/Compiler.h" |
| 29 | #include "llvm/ADT/DenseMap.h" |
| 30 | #include "llvm/ADT/SmallVector.h" |
| 31 | #include "llvm/ADT/SmallPtrSet.h" |
| 32 | #include <map> |
| 33 | using namespace llvm; |
| 34 | |
| 35 | #ifndef NDEBUG |
| 36 | static cl::opt<bool> |
| 37 | ViewLegalizeDAGs("view-legalize-dags", cl::Hidden, |
| 38 | cl::desc("Pop up a window to show dags before legalize")); |
| 39 | #else |
| 40 | static const bool ViewLegalizeDAGs = 0; |
| 41 | #endif |
| 42 | |
| 43 | //===----------------------------------------------------------------------===// |
| 44 | /// SelectionDAGLegalize - This takes an arbitrary SelectionDAG as input and |
| 45 | /// hacks on it until the target machine can handle it. This involves |
| 46 | /// eliminating value sizes the machine cannot handle (promoting small sizes to |
| 47 | /// large sizes or splitting up large values into small values) as well as |
| 48 | /// eliminating operations the machine cannot handle. |
| 49 | /// |
| 50 | /// This code also does a small amount of optimization and recognition of idioms |
| 51 | /// as part of its processing. For example, if a target does not support a |
| 52 | /// 'setcc' instruction efficiently, but does support 'brcc' instruction, this |
| 53 | /// will attempt merge setcc and brc instructions into brcc's. |
| 54 | /// |
| 55 | namespace { |
| 56 | class VISIBILITY_HIDDEN SelectionDAGLegalize { |
| 57 | TargetLowering &TLI; |
| 58 | SelectionDAG &DAG; |
| 59 | |
| 60 | // Libcall insertion helpers. |
| 61 | |
| 62 | /// LastCALLSEQ_END - This keeps track of the CALLSEQ_END node that has been |
| 63 | /// legalized. We use this to ensure that calls are properly serialized |
| 64 | /// against each other, including inserted libcalls. |
| 65 | SDOperand LastCALLSEQ_END; |
| 66 | |
| 67 | /// IsLegalizingCall - This member is used *only* for purposes of providing |
| 68 | /// helpful assertions that a libcall isn't created while another call is |
| 69 | /// being legalized (which could lead to non-serialized call sequences). |
| 70 | bool IsLegalizingCall; |
| 71 | |
| 72 | enum LegalizeAction { |
| 73 | Legal, // The target natively supports this operation. |
| 74 | Promote, // This operation should be executed in a larger type. |
| 75 | Expand // Try to expand this to other ops, otherwise use a libcall. |
| 76 | }; |
| 77 | |
| 78 | /// ValueTypeActions - This is a bitvector that contains two bits for each |
| 79 | /// value type, where the two bits correspond to the LegalizeAction enum. |
| 80 | /// This can be queried with "getTypeAction(VT)". |
| 81 | TargetLowering::ValueTypeActionImpl ValueTypeActions; |
| 82 | |
| 83 | /// LegalizedNodes - For nodes that are of legal width, and that have more |
| 84 | /// than one use, this map indicates what regularized operand to use. This |
| 85 | /// allows us to avoid legalizing the same thing more than once. |
| 86 | DenseMap<SDOperand, SDOperand> LegalizedNodes; |
| 87 | |
| 88 | /// PromotedNodes - For nodes that are below legal width, and that have more |
| 89 | /// than one use, this map indicates what promoted value to use. This allows |
| 90 | /// us to avoid promoting the same thing more than once. |
| 91 | DenseMap<SDOperand, SDOperand> PromotedNodes; |
| 92 | |
| 93 | /// ExpandedNodes - For nodes that need to be expanded this map indicates |
| 94 | /// which which operands are the expanded version of the input. This allows |
| 95 | /// us to avoid expanding the same node more than once. |
| 96 | DenseMap<SDOperand, std::pair<SDOperand, SDOperand> > ExpandedNodes; |
| 97 | |
| 98 | /// SplitNodes - For vector nodes that need to be split, this map indicates |
| 99 | /// which which operands are the split version of the input. This allows us |
| 100 | /// to avoid splitting the same node more than once. |
| 101 | std::map<SDOperand, std::pair<SDOperand, SDOperand> > SplitNodes; |
| 102 | |
| 103 | /// ScalarizedNodes - For nodes that need to be converted from vector types to |
| 104 | /// scalar types, this contains the mapping of ones we have already |
| 105 | /// processed to the result. |
| 106 | std::map<SDOperand, SDOperand> ScalarizedNodes; |
| 107 | |
| 108 | void AddLegalizedOperand(SDOperand From, SDOperand To) { |
| 109 | LegalizedNodes.insert(std::make_pair(From, To)); |
| 110 | // If someone requests legalization of the new node, return itself. |
| 111 | if (From != To) |
| 112 | LegalizedNodes.insert(std::make_pair(To, To)); |
| 113 | } |
| 114 | void AddPromotedOperand(SDOperand From, SDOperand To) { |
| 115 | bool isNew = PromotedNodes.insert(std::make_pair(From, To)); |
| 116 | assert(isNew && "Got into the map somehow?"); |
| 117 | // If someone requests legalization of the new node, return itself. |
| 118 | LegalizedNodes.insert(std::make_pair(To, To)); |
| 119 | } |
| 120 | |
| 121 | public: |
| 122 | |
| 123 | SelectionDAGLegalize(SelectionDAG &DAG); |
| 124 | |
| 125 | /// getTypeAction - Return how we should legalize values of this type, either |
| 126 | /// it is already legal or we need to expand it into multiple registers of |
| 127 | /// smaller integer type, or we need to promote it to a larger type. |
| 128 | LegalizeAction getTypeAction(MVT::ValueType VT) const { |
| 129 | return (LegalizeAction)ValueTypeActions.getTypeAction(VT); |
| 130 | } |
| 131 | |
| 132 | /// isTypeLegal - Return true if this type is legal on this target. |
| 133 | /// |
| 134 | bool isTypeLegal(MVT::ValueType VT) const { |
| 135 | return getTypeAction(VT) == Legal; |
| 136 | } |
| 137 | |
| 138 | void LegalizeDAG(); |
| 139 | |
| 140 | private: |
| 141 | /// HandleOp - Legalize, Promote, or Expand the specified operand as |
| 142 | /// appropriate for its type. |
| 143 | void HandleOp(SDOperand Op); |
| 144 | |
| 145 | /// LegalizeOp - We know that the specified value has a legal type. |
| 146 | /// Recursively ensure that the operands have legal types, then return the |
| 147 | /// result. |
| 148 | SDOperand LegalizeOp(SDOperand O); |
| 149 | |
| 150 | /// PromoteOp - Given an operation that produces a value in an invalid type, |
| 151 | /// promote it to compute the value into a larger type. The produced value |
| 152 | /// will have the correct bits for the low portion of the register, but no |
| 153 | /// guarantee is made about the top bits: it may be zero, sign-extended, or |
| 154 | /// garbage. |
| 155 | SDOperand PromoteOp(SDOperand O); |
| 156 | |
| 157 | /// ExpandOp - Expand the specified SDOperand into its two component pieces |
| 158 | /// Lo&Hi. Note that the Op MUST be an expanded type. As a result of this, |
| 159 | /// the LegalizeNodes map is filled in for any results that are not expanded, |
| 160 | /// the ExpandedNodes map is filled in for any results that are expanded, and |
| 161 | /// the Lo/Hi values are returned. This applies to integer types and Vector |
| 162 | /// types. |
| 163 | void ExpandOp(SDOperand O, SDOperand &Lo, SDOperand &Hi); |
| 164 | |
| 165 | /// SplitVectorOp - Given an operand of vector type, break it down into |
| 166 | /// two smaller values. |
| 167 | void SplitVectorOp(SDOperand O, SDOperand &Lo, SDOperand &Hi); |
| 168 | |
| 169 | /// ScalarizeVectorOp - Given an operand of single-element vector type |
| 170 | /// (e.g. v1f32), convert it into the equivalent operation that returns a |
| 171 | /// scalar (e.g. f32) value. |
| 172 | SDOperand ScalarizeVectorOp(SDOperand O); |
| 173 | |
| 174 | /// isShuffleLegal - Return true if a vector shuffle is legal with the |
| 175 | /// specified mask and type. Targets can specify exactly which masks they |
| 176 | /// support and the code generator is tasked with not creating illegal masks. |
| 177 | /// |
| 178 | /// Note that this will also return true for shuffles that are promoted to a |
| 179 | /// different type. |
| 180 | /// |
| 181 | /// If this is a legal shuffle, this method returns the (possibly promoted) |
| 182 | /// build_vector Mask. If it's not a legal shuffle, it returns null. |
| 183 | SDNode *isShuffleLegal(MVT::ValueType VT, SDOperand Mask) const; |
| 184 | |
| 185 | bool LegalizeAllNodesNotLeadingTo(SDNode *N, SDNode *Dest, |
| 186 | SmallPtrSet<SDNode*, 32> &NodesLeadingTo); |
| 187 | |
| 188 | void LegalizeSetCCOperands(SDOperand &LHS, SDOperand &RHS, SDOperand &CC); |
| 189 | |
| 190 | SDOperand CreateStackTemporary(MVT::ValueType VT); |
| 191 | |
| 192 | SDOperand ExpandLibCall(const char *Name, SDNode *Node, bool isSigned, |
| 193 | SDOperand &Hi); |
| 194 | SDOperand ExpandIntToFP(bool isSigned, MVT::ValueType DestTy, |
| 195 | SDOperand Source); |
| 196 | |
| 197 | SDOperand ExpandBIT_CONVERT(MVT::ValueType DestVT, SDOperand SrcOp); |
| 198 | SDOperand ExpandBUILD_VECTOR(SDNode *Node); |
| 199 | SDOperand ExpandSCALAR_TO_VECTOR(SDNode *Node); |
| 200 | SDOperand ExpandLegalINT_TO_FP(bool isSigned, |
| 201 | SDOperand LegalOp, |
| 202 | MVT::ValueType DestVT); |
| 203 | SDOperand PromoteLegalINT_TO_FP(SDOperand LegalOp, MVT::ValueType DestVT, |
| 204 | bool isSigned); |
| 205 | SDOperand PromoteLegalFP_TO_INT(SDOperand LegalOp, MVT::ValueType DestVT, |
| 206 | bool isSigned); |
| 207 | |
| 208 | SDOperand ExpandBSWAP(SDOperand Op); |
| 209 | SDOperand ExpandBitCount(unsigned Opc, SDOperand Op); |
| 210 | bool ExpandShift(unsigned Opc, SDOperand Op, SDOperand Amt, |
| 211 | SDOperand &Lo, SDOperand &Hi); |
| 212 | void ExpandShiftParts(unsigned NodeOp, SDOperand Op, SDOperand Amt, |
| 213 | SDOperand &Lo, SDOperand &Hi); |
| 214 | |
| 215 | SDOperand ExpandEXTRACT_SUBVECTOR(SDOperand Op); |
| 216 | SDOperand ExpandEXTRACT_VECTOR_ELT(SDOperand Op); |
| 217 | |
| 218 | SDOperand getIntPtrConstant(uint64_t Val) { |
| 219 | return DAG.getConstant(Val, TLI.getPointerTy()); |
| 220 | } |
| 221 | }; |
| 222 | } |
| 223 | |
| 224 | /// isVectorShuffleLegal - Return true if a vector shuffle is legal with the |
| 225 | /// specified mask and type. Targets can specify exactly which masks they |
| 226 | /// support and the code generator is tasked with not creating illegal masks. |
| 227 | /// |
| 228 | /// Note that this will also return true for shuffles that are promoted to a |
| 229 | /// different type. |
| 230 | SDNode *SelectionDAGLegalize::isShuffleLegal(MVT::ValueType VT, |
| 231 | SDOperand Mask) const { |
| 232 | switch (TLI.getOperationAction(ISD::VECTOR_SHUFFLE, VT)) { |
| 233 | default: return 0; |
| 234 | case TargetLowering::Legal: |
| 235 | case TargetLowering::Custom: |
| 236 | break; |
| 237 | case TargetLowering::Promote: { |
| 238 | // If this is promoted to a different type, convert the shuffle mask and |
| 239 | // ask if it is legal in the promoted type! |
| 240 | MVT::ValueType NVT = TLI.getTypeToPromoteTo(ISD::VECTOR_SHUFFLE, VT); |
| 241 | |
| 242 | // If we changed # elements, change the shuffle mask. |
| 243 | unsigned NumEltsGrowth = |
| 244 | MVT::getVectorNumElements(NVT) / MVT::getVectorNumElements(VT); |
| 245 | assert(NumEltsGrowth && "Cannot promote to vector type with fewer elts!"); |
| 246 | if (NumEltsGrowth > 1) { |
| 247 | // Renumber the elements. |
| 248 | SmallVector<SDOperand, 8> Ops; |
| 249 | for (unsigned i = 0, e = Mask.getNumOperands(); i != e; ++i) { |
| 250 | SDOperand InOp = Mask.getOperand(i); |
| 251 | for (unsigned j = 0; j != NumEltsGrowth; ++j) { |
| 252 | if (InOp.getOpcode() == ISD::UNDEF) |
| 253 | Ops.push_back(DAG.getNode(ISD::UNDEF, MVT::i32)); |
| 254 | else { |
| 255 | unsigned InEltNo = cast<ConstantSDNode>(InOp)->getValue(); |
| 256 | Ops.push_back(DAG.getConstant(InEltNo*NumEltsGrowth+j, MVT::i32)); |
| 257 | } |
| 258 | } |
| 259 | } |
| 260 | Mask = DAG.getNode(ISD::BUILD_VECTOR, NVT, &Ops[0], Ops.size()); |
| 261 | } |
| 262 | VT = NVT; |
| 263 | break; |
| 264 | } |
| 265 | } |
| 266 | return TLI.isShuffleMaskLegal(Mask, VT) ? Mask.Val : 0; |
| 267 | } |
| 268 | |
| 269 | SelectionDAGLegalize::SelectionDAGLegalize(SelectionDAG &dag) |
| 270 | : TLI(dag.getTargetLoweringInfo()), DAG(dag), |
| 271 | ValueTypeActions(TLI.getValueTypeActions()) { |
| 272 | assert(MVT::LAST_VALUETYPE <= 32 && |
| 273 | "Too many value types for ValueTypeActions to hold!"); |
| 274 | } |
| 275 | |
| 276 | /// ComputeTopDownOrdering - Compute a top-down ordering of the dag, where Order |
| 277 | /// contains all of a nodes operands before it contains the node. |
| 278 | static void ComputeTopDownOrdering(SelectionDAG &DAG, |
| 279 | SmallVector<SDNode*, 64> &Order) { |
| 280 | |
| 281 | DenseMap<SDNode*, unsigned> Visited; |
| 282 | std::vector<SDNode*> Worklist; |
| 283 | Worklist.reserve(128); |
| 284 | |
| 285 | // Compute ordering from all of the leaves in the graphs, those (like the |
| 286 | // entry node) that have no operands. |
| 287 | for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(), |
| 288 | E = DAG.allnodes_end(); I != E; ++I) { |
| 289 | if (I->getNumOperands() == 0) { |
| 290 | Visited[I] = 0 - 1U; |
| 291 | Worklist.push_back(I); |
| 292 | } |
| 293 | } |
| 294 | |
| 295 | while (!Worklist.empty()) { |
| 296 | SDNode *N = Worklist.back(); |
| 297 | Worklist.pop_back(); |
| 298 | |
| 299 | if (++Visited[N] != N->getNumOperands()) |
| 300 | continue; // Haven't visited all operands yet |
| 301 | |
| 302 | Order.push_back(N); |
| 303 | |
| 304 | // Now that we have N in, add anything that uses it if all of their operands |
| 305 | // are now done. |
| 306 | for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end(); |
| 307 | UI != E; ++UI) |
| 308 | Worklist.push_back(*UI); |
| 309 | } |
| 310 | |
| 311 | assert(Order.size() == Visited.size() && |
| 312 | Order.size() == |
| 313 | (unsigned)std::distance(DAG.allnodes_begin(), DAG.allnodes_end()) && |
| 314 | "Error: DAG is cyclic!"); |
| 315 | } |
| 316 | |
| 317 | |
| 318 | void SelectionDAGLegalize::LegalizeDAG() { |
| 319 | LastCALLSEQ_END = DAG.getEntryNode(); |
| 320 | IsLegalizingCall = false; |
| 321 | |
| 322 | // The legalize process is inherently a bottom-up recursive process (users |
| 323 | // legalize their uses before themselves). Given infinite stack space, we |
| 324 | // could just start legalizing on the root and traverse the whole graph. In |
| 325 | // practice however, this causes us to run out of stack space on large basic |
| 326 | // blocks. To avoid this problem, compute an ordering of the nodes where each |
| 327 | // node is only legalized after all of its operands are legalized. |
| 328 | SmallVector<SDNode*, 64> Order; |
| 329 | ComputeTopDownOrdering(DAG, Order); |
| 330 | |
| 331 | for (unsigned i = 0, e = Order.size(); i != e; ++i) |
| 332 | HandleOp(SDOperand(Order[i], 0)); |
| 333 | |
| 334 | // Finally, it's possible the root changed. Get the new root. |
| 335 | SDOperand OldRoot = DAG.getRoot(); |
| 336 | assert(LegalizedNodes.count(OldRoot) && "Root didn't get legalized?"); |
| 337 | DAG.setRoot(LegalizedNodes[OldRoot]); |
| 338 | |
| 339 | ExpandedNodes.clear(); |
| 340 | LegalizedNodes.clear(); |
| 341 | PromotedNodes.clear(); |
| 342 | SplitNodes.clear(); |
| 343 | ScalarizedNodes.clear(); |
| 344 | |
| 345 | // Remove dead nodes now. |
| 346 | DAG.RemoveDeadNodes(); |
| 347 | } |
| 348 | |
| 349 | |
| 350 | /// FindCallEndFromCallStart - Given a chained node that is part of a call |
| 351 | /// sequence, find the CALLSEQ_END node that terminates the call sequence. |
| 352 | static SDNode *FindCallEndFromCallStart(SDNode *Node) { |
| 353 | if (Node->getOpcode() == ISD::CALLSEQ_END) |
| 354 | return Node; |
| 355 | if (Node->use_empty()) |
| 356 | return 0; // No CallSeqEnd |
| 357 | |
| 358 | // The chain is usually at the end. |
| 359 | SDOperand TheChain(Node, Node->getNumValues()-1); |
| 360 | if (TheChain.getValueType() != MVT::Other) { |
| 361 | // Sometimes it's at the beginning. |
| 362 | TheChain = SDOperand(Node, 0); |
| 363 | if (TheChain.getValueType() != MVT::Other) { |
| 364 | // Otherwise, hunt for it. |
| 365 | for (unsigned i = 1, e = Node->getNumValues(); i != e; ++i) |
| 366 | if (Node->getValueType(i) == MVT::Other) { |
| 367 | TheChain = SDOperand(Node, i); |
| 368 | break; |
| 369 | } |
| 370 | |
| 371 | // Otherwise, we walked into a node without a chain. |
| 372 | if (TheChain.getValueType() != MVT::Other) |
| 373 | return 0; |
| 374 | } |
| 375 | } |
| 376 | |
| 377 | for (SDNode::use_iterator UI = Node->use_begin(), |
| 378 | E = Node->use_end(); UI != E; ++UI) { |
| 379 | |
| 380 | // Make sure to only follow users of our token chain. |
| 381 | SDNode *User = *UI; |
| 382 | for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) |
| 383 | if (User->getOperand(i) == TheChain) |
| 384 | if (SDNode *Result = FindCallEndFromCallStart(User)) |
| 385 | return Result; |
| 386 | } |
| 387 | return 0; |
| 388 | } |
| 389 | |
| 390 | /// FindCallStartFromCallEnd - Given a chained node that is part of a call |
| 391 | /// sequence, find the CALLSEQ_START node that initiates the call sequence. |
| 392 | static SDNode *FindCallStartFromCallEnd(SDNode *Node) { |
| 393 | assert(Node && "Didn't find callseq_start for a call??"); |
| 394 | if (Node->getOpcode() == ISD::CALLSEQ_START) return Node; |
| 395 | |
| 396 | assert(Node->getOperand(0).getValueType() == MVT::Other && |
| 397 | "Node doesn't have a token chain argument!"); |
| 398 | return FindCallStartFromCallEnd(Node->getOperand(0).Val); |
| 399 | } |
| 400 | |
| 401 | /// LegalizeAllNodesNotLeadingTo - Recursively walk the uses of N, looking to |
| 402 | /// see if any uses can reach Dest. If no dest operands can get to dest, |
| 403 | /// legalize them, legalize ourself, and return false, otherwise, return true. |
| 404 | /// |
| 405 | /// Keep track of the nodes we fine that actually do lead to Dest in |
| 406 | /// NodesLeadingTo. This avoids retraversing them exponential number of times. |
| 407 | /// |
| 408 | bool SelectionDAGLegalize::LegalizeAllNodesNotLeadingTo(SDNode *N, SDNode *Dest, |
| 409 | SmallPtrSet<SDNode*, 32> &NodesLeadingTo) { |
| 410 | if (N == Dest) return true; // N certainly leads to Dest :) |
| 411 | |
| 412 | // If we've already processed this node and it does lead to Dest, there is no |
| 413 | // need to reprocess it. |
| 414 | if (NodesLeadingTo.count(N)) return true; |
| 415 | |
| 416 | // If the first result of this node has been already legalized, then it cannot |
| 417 | // reach N. |
| 418 | switch (getTypeAction(N->getValueType(0))) { |
| 419 | case Legal: |
| 420 | if (LegalizedNodes.count(SDOperand(N, 0))) return false; |
| 421 | break; |
| 422 | case Promote: |
| 423 | if (PromotedNodes.count(SDOperand(N, 0))) return false; |
| 424 | break; |
| 425 | case Expand: |
| 426 | if (ExpandedNodes.count(SDOperand(N, 0))) return false; |
| 427 | break; |
| 428 | } |
| 429 | |
| 430 | // Okay, this node has not already been legalized. Check and legalize all |
| 431 | // operands. If none lead to Dest, then we can legalize this node. |
| 432 | bool OperandsLeadToDest = false; |
| 433 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) |
| 434 | OperandsLeadToDest |= // If an operand leads to Dest, so do we. |
| 435 | LegalizeAllNodesNotLeadingTo(N->getOperand(i).Val, Dest, NodesLeadingTo); |
| 436 | |
| 437 | if (OperandsLeadToDest) { |
| 438 | NodesLeadingTo.insert(N); |
| 439 | return true; |
| 440 | } |
| 441 | |
| 442 | // Okay, this node looks safe, legalize it and return false. |
| 443 | HandleOp(SDOperand(N, 0)); |
| 444 | return false; |
| 445 | } |
| 446 | |
| 447 | /// HandleOp - Legalize, Promote, or Expand the specified operand as |
| 448 | /// appropriate for its type. |
| 449 | void SelectionDAGLegalize::HandleOp(SDOperand Op) { |
| 450 | MVT::ValueType VT = Op.getValueType(); |
| 451 | switch (getTypeAction(VT)) { |
| 452 | default: assert(0 && "Bad type action!"); |
| 453 | case Legal: (void)LegalizeOp(Op); break; |
| 454 | case Promote: (void)PromoteOp(Op); break; |
| 455 | case Expand: |
| 456 | if (!MVT::isVector(VT)) { |
| 457 | // If this is an illegal scalar, expand it into its two component |
| 458 | // pieces. |
| 459 | SDOperand X, Y; |
Chris Lattner | dad577b | 2007-08-25 01:00:22 +0000 | [diff] [blame] | 460 | if (Op.getOpcode() == ISD::TargetConstant) |
| 461 | break; // Allow illegal target nodes. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 462 | ExpandOp(Op, X, Y); |
| 463 | } else if (MVT::getVectorNumElements(VT) == 1) { |
| 464 | // If this is an illegal single element vector, convert it to a |
| 465 | // scalar operation. |
| 466 | (void)ScalarizeVectorOp(Op); |
| 467 | } else { |
| 468 | // Otherwise, this is an illegal multiple element vector. |
| 469 | // Split it in half and legalize both parts. |
| 470 | SDOperand X, Y; |
| 471 | SplitVectorOp(Op, X, Y); |
| 472 | } |
| 473 | break; |
| 474 | } |
| 475 | } |
| 476 | |
| 477 | /// ExpandConstantFP - Expands the ConstantFP node to an integer constant or |
| 478 | /// a load from the constant pool. |
| 479 | static SDOperand ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP, |
| 480 | SelectionDAG &DAG, TargetLowering &TLI) { |
| 481 | bool Extend = false; |
| 482 | |
| 483 | // If a FP immediate is precise when represented as a float and if the |
| 484 | // target can do an extending load from float to double, we put it into |
| 485 | // the constant pool as a float, even if it's is statically typed as a |
| 486 | // double. |
| 487 | MVT::ValueType VT = CFP->getValueType(0); |
| 488 | bool isDouble = VT == MVT::f64; |
Dale Johannesen | b17a7a2 | 2007-09-16 16:51:49 +0000 | [diff] [blame] | 489 | ConstantFP *LLVMC = ConstantFP::get(MVT::getTypeForValueType(VT), |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 490 | CFP->getValueAPF()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 491 | if (!UseCP) { |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 492 | if (VT!=MVT::f64 && VT!=MVT::f32) |
| 493 | assert(0 && "Invalid type expansion"); |
Dale Johannesen | fbd9cda | 2007-09-12 03:30:33 +0000 | [diff] [blame] | 494 | return DAG.getConstant(LLVMC->getValueAPF().convertToAPInt().getZExtValue(), |
| 495 | isDouble ? MVT::i64 : MVT::i32); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 496 | } |
| 497 | |
Dale Johannesen | bbe2b70 | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 498 | if (isDouble && CFP->isValueValidForType(MVT::f32, CFP->getValueAPF()) && |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 499 | // Only do this if the target has a native EXTLOAD instruction from f32. |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 500 | // Do not try to be clever about long doubles (so far) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 501 | TLI.isLoadXLegal(ISD::EXTLOAD, MVT::f32)) { |
| 502 | LLVMC = cast<ConstantFP>(ConstantExpr::getFPTrunc(LLVMC,Type::FloatTy)); |
| 503 | VT = MVT::f32; |
| 504 | Extend = true; |
| 505 | } |
| 506 | |
| 507 | SDOperand CPIdx = DAG.getConstantPool(LLVMC, TLI.getPointerTy()); |
| 508 | if (Extend) { |
| 509 | return DAG.getExtLoad(ISD::EXTLOAD, MVT::f64, DAG.getEntryNode(), |
| 510 | CPIdx, NULL, 0, MVT::f32); |
| 511 | } else { |
| 512 | return DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0); |
| 513 | } |
| 514 | } |
| 515 | |
| 516 | |
| 517 | /// ExpandFCOPYSIGNToBitwiseOps - Expands fcopysign to a series of bitwise |
| 518 | /// operations. |
| 519 | static |
| 520 | SDOperand ExpandFCOPYSIGNToBitwiseOps(SDNode *Node, MVT::ValueType NVT, |
| 521 | SelectionDAG &DAG, TargetLowering &TLI) { |
| 522 | MVT::ValueType VT = Node->getValueType(0); |
| 523 | MVT::ValueType SrcVT = Node->getOperand(1).getValueType(); |
| 524 | assert((SrcVT == MVT::f32 || SrcVT == MVT::f64) && |
| 525 | "fcopysign expansion only supported for f32 and f64"); |
| 526 | MVT::ValueType SrcNVT = (SrcVT == MVT::f64) ? MVT::i64 : MVT::i32; |
| 527 | |
| 528 | // First get the sign bit of second operand. |
| 529 | SDOperand Mask1 = (SrcVT == MVT::f64) |
| 530 | ? DAG.getConstantFP(BitsToDouble(1ULL << 63), SrcVT) |
| 531 | : DAG.getConstantFP(BitsToFloat(1U << 31), SrcVT); |
| 532 | Mask1 = DAG.getNode(ISD::BIT_CONVERT, SrcNVT, Mask1); |
| 533 | SDOperand SignBit= DAG.getNode(ISD::BIT_CONVERT, SrcNVT, Node->getOperand(1)); |
| 534 | SignBit = DAG.getNode(ISD::AND, SrcNVT, SignBit, Mask1); |
| 535 | // Shift right or sign-extend it if the two operands have different types. |
| 536 | int SizeDiff = MVT::getSizeInBits(SrcNVT) - MVT::getSizeInBits(NVT); |
| 537 | if (SizeDiff > 0) { |
| 538 | SignBit = DAG.getNode(ISD::SRL, SrcNVT, SignBit, |
| 539 | DAG.getConstant(SizeDiff, TLI.getShiftAmountTy())); |
| 540 | SignBit = DAG.getNode(ISD::TRUNCATE, NVT, SignBit); |
| 541 | } else if (SizeDiff < 0) |
| 542 | SignBit = DAG.getNode(ISD::SIGN_EXTEND, NVT, SignBit); |
| 543 | |
| 544 | // Clear the sign bit of first operand. |
| 545 | SDOperand Mask2 = (VT == MVT::f64) |
| 546 | ? DAG.getConstantFP(BitsToDouble(~(1ULL << 63)), VT) |
| 547 | : DAG.getConstantFP(BitsToFloat(~(1U << 31)), VT); |
| 548 | Mask2 = DAG.getNode(ISD::BIT_CONVERT, NVT, Mask2); |
| 549 | SDOperand Result = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0)); |
| 550 | Result = DAG.getNode(ISD::AND, NVT, Result, Mask2); |
| 551 | |
| 552 | // Or the value with the sign bit. |
| 553 | Result = DAG.getNode(ISD::OR, NVT, Result, SignBit); |
| 554 | return Result; |
| 555 | } |
| 556 | |
Lauro Ramos Venancio | 578434f | 2007-08-01 19:34:21 +0000 | [diff] [blame] | 557 | /// ExpandUnalignedStore - Expands an unaligned store to 2 half-size stores. |
| 558 | static |
| 559 | SDOperand ExpandUnalignedStore(StoreSDNode *ST, SelectionDAG &DAG, |
| 560 | TargetLowering &TLI) { |
Lauro Ramos Venancio | 578434f | 2007-08-01 19:34:21 +0000 | [diff] [blame] | 561 | SDOperand Chain = ST->getChain(); |
| 562 | SDOperand Ptr = ST->getBasePtr(); |
| 563 | SDOperand Val = ST->getValue(); |
| 564 | MVT::ValueType VT = Val.getValueType(); |
Dale Johannesen | 0827538 | 2007-09-08 19:29:23 +0000 | [diff] [blame] | 565 | int Alignment = ST->getAlignment(); |
| 566 | int SVOffset = ST->getSrcValueOffset(); |
| 567 | if (MVT::isFloatingPoint(ST->getStoredVT())) { |
| 568 | // Expand to a bitconvert of the value to the integer type of the |
| 569 | // same size, then a (misaligned) int store. |
| 570 | MVT::ValueType intVT; |
| 571 | if (VT==MVT::f64) |
| 572 | intVT = MVT::i64; |
| 573 | else if (VT==MVT::f32) |
| 574 | intVT = MVT::i32; |
| 575 | else |
| 576 | assert(0 && "Unaligned load of unsupported floating point type"); |
| 577 | |
| 578 | SDOperand Result = DAG.getNode(ISD::BIT_CONVERT, intVT, Val); |
| 579 | return DAG.getStore(Chain, Result, Ptr, ST->getSrcValue(), |
| 580 | SVOffset, ST->isVolatile(), Alignment); |
| 581 | } |
| 582 | assert(MVT::isInteger(ST->getStoredVT()) && |
| 583 | "Unaligned store of unknown type."); |
Lauro Ramos Venancio | 578434f | 2007-08-01 19:34:21 +0000 | [diff] [blame] | 584 | // Get the half-size VT |
| 585 | MVT::ValueType NewStoredVT = ST->getStoredVT() - 1; |
| 586 | int NumBits = MVT::getSizeInBits(NewStoredVT); |
Lauro Ramos Venancio | 578434f | 2007-08-01 19:34:21 +0000 | [diff] [blame] | 587 | int IncrementSize = NumBits / 8; |
| 588 | |
| 589 | // Divide the stored value in two parts. |
| 590 | SDOperand ShiftAmount = DAG.getConstant(NumBits, TLI.getShiftAmountTy()); |
| 591 | SDOperand Lo = Val; |
| 592 | SDOperand Hi = DAG.getNode(ISD::SRL, VT, Val, ShiftAmount); |
| 593 | |
| 594 | // Store the two parts |
| 595 | SDOperand Store1, Store2; |
| 596 | Store1 = DAG.getTruncStore(Chain, TLI.isLittleEndian()?Lo:Hi, Ptr, |
| 597 | ST->getSrcValue(), SVOffset, NewStoredVT, |
| 598 | ST->isVolatile(), Alignment); |
| 599 | Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr, |
| 600 | DAG.getConstant(IncrementSize, TLI.getPointerTy())); |
| 601 | Store2 = DAG.getTruncStore(Chain, TLI.isLittleEndian()?Hi:Lo, Ptr, |
| 602 | ST->getSrcValue(), SVOffset + IncrementSize, |
| 603 | NewStoredVT, ST->isVolatile(), Alignment); |
| 604 | |
| 605 | return DAG.getNode(ISD::TokenFactor, MVT::Other, Store1, Store2); |
| 606 | } |
| 607 | |
| 608 | /// ExpandUnalignedLoad - Expands an unaligned load to 2 half-size loads. |
| 609 | static |
| 610 | SDOperand ExpandUnalignedLoad(LoadSDNode *LD, SelectionDAG &DAG, |
| 611 | TargetLowering &TLI) { |
Lauro Ramos Venancio | 578434f | 2007-08-01 19:34:21 +0000 | [diff] [blame] | 612 | int SVOffset = LD->getSrcValueOffset(); |
| 613 | SDOperand Chain = LD->getChain(); |
| 614 | SDOperand Ptr = LD->getBasePtr(); |
| 615 | MVT::ValueType VT = LD->getValueType(0); |
Dale Johannesen | 0827538 | 2007-09-08 19:29:23 +0000 | [diff] [blame] | 616 | MVT::ValueType LoadedVT = LD->getLoadedVT(); |
| 617 | if (MVT::isFloatingPoint(VT)) { |
| 618 | // Expand to a (misaligned) integer load of the same size, |
| 619 | // then bitconvert to floating point. |
| 620 | MVT::ValueType intVT; |
| 621 | if (LoadedVT==MVT::f64) |
| 622 | intVT = MVT::i64; |
| 623 | else if (LoadedVT==MVT::f32) |
| 624 | intVT = MVT::i32; |
| 625 | else |
| 626 | assert(0 && "Unaligned load of unsupported floating point type"); |
| 627 | |
| 628 | SDOperand newLoad = DAG.getLoad(intVT, Chain, Ptr, LD->getSrcValue(), |
| 629 | SVOffset, LD->isVolatile(), |
| 630 | LD->getAlignment()); |
| 631 | SDOperand Result = DAG.getNode(ISD::BIT_CONVERT, LoadedVT, newLoad); |
| 632 | if (LoadedVT != VT) |
| 633 | Result = DAG.getNode(ISD::FP_EXTEND, VT, Result); |
| 634 | |
| 635 | SDOperand Ops[] = { Result, Chain }; |
| 636 | return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other), |
| 637 | Ops, 2); |
| 638 | } |
| 639 | assert(MVT::isInteger(LoadedVT) && "Unaligned load of unsupported type."); |
| 640 | MVT::ValueType NewLoadedVT = LoadedVT - 1; |
Lauro Ramos Venancio | 578434f | 2007-08-01 19:34:21 +0000 | [diff] [blame] | 641 | int NumBits = MVT::getSizeInBits(NewLoadedVT); |
| 642 | int Alignment = LD->getAlignment(); |
| 643 | int IncrementSize = NumBits / 8; |
| 644 | ISD::LoadExtType HiExtType = LD->getExtensionType(); |
| 645 | |
| 646 | // If the original load is NON_EXTLOAD, the hi part load must be ZEXTLOAD. |
| 647 | if (HiExtType == ISD::NON_EXTLOAD) |
| 648 | HiExtType = ISD::ZEXTLOAD; |
| 649 | |
| 650 | // Load the value in two parts |
| 651 | SDOperand Lo, Hi; |
| 652 | if (TLI.isLittleEndian()) { |
| 653 | Lo = DAG.getExtLoad(ISD::ZEXTLOAD, VT, Chain, Ptr, LD->getSrcValue(), |
| 654 | SVOffset, NewLoadedVT, LD->isVolatile(), Alignment); |
| 655 | Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr, |
| 656 | DAG.getConstant(IncrementSize, TLI.getPointerTy())); |
| 657 | Hi = DAG.getExtLoad(HiExtType, VT, Chain, Ptr, LD->getSrcValue(), |
| 658 | SVOffset + IncrementSize, NewLoadedVT, LD->isVolatile(), |
| 659 | Alignment); |
| 660 | } else { |
| 661 | Hi = DAG.getExtLoad(HiExtType, VT, Chain, Ptr, LD->getSrcValue(), SVOffset, |
| 662 | NewLoadedVT,LD->isVolatile(), Alignment); |
| 663 | Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr, |
| 664 | DAG.getConstant(IncrementSize, TLI.getPointerTy())); |
| 665 | Lo = DAG.getExtLoad(ISD::ZEXTLOAD, VT, Chain, Ptr, LD->getSrcValue(), |
| 666 | SVOffset + IncrementSize, NewLoadedVT, LD->isVolatile(), |
| 667 | Alignment); |
| 668 | } |
| 669 | |
| 670 | // aggregate the two parts |
| 671 | SDOperand ShiftAmount = DAG.getConstant(NumBits, TLI.getShiftAmountTy()); |
| 672 | SDOperand Result = DAG.getNode(ISD::SHL, VT, Hi, ShiftAmount); |
| 673 | Result = DAG.getNode(ISD::OR, VT, Result, Lo); |
| 674 | |
| 675 | SDOperand TF = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1), |
| 676 | Hi.getValue(1)); |
| 677 | |
| 678 | SDOperand Ops[] = { Result, TF }; |
| 679 | return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other), Ops, 2); |
| 680 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 681 | |
| 682 | /// LegalizeOp - We know that the specified value has a legal type, and |
| 683 | /// that its operands are legal. Now ensure that the operation itself |
| 684 | /// is legal, recursively ensuring that the operands' operations remain |
| 685 | /// legal. |
| 686 | SDOperand SelectionDAGLegalize::LegalizeOp(SDOperand Op) { |
Chris Lattner | dad577b | 2007-08-25 01:00:22 +0000 | [diff] [blame] | 687 | if (Op.getOpcode() == ISD::TargetConstant) // Allow illegal target nodes. |
| 688 | return Op; |
| 689 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 690 | assert(isTypeLegal(Op.getValueType()) && |
| 691 | "Caller should expand or promote operands that are not legal!"); |
| 692 | SDNode *Node = Op.Val; |
| 693 | |
| 694 | // If this operation defines any values that cannot be represented in a |
| 695 | // register on this target, make sure to expand or promote them. |
| 696 | if (Node->getNumValues() > 1) { |
| 697 | for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) |
| 698 | if (getTypeAction(Node->getValueType(i)) != Legal) { |
| 699 | HandleOp(Op.getValue(i)); |
| 700 | assert(LegalizedNodes.count(Op) && |
| 701 | "Handling didn't add legal operands!"); |
| 702 | return LegalizedNodes[Op]; |
| 703 | } |
| 704 | } |
| 705 | |
| 706 | // Note that LegalizeOp may be reentered even from single-use nodes, which |
| 707 | // means that we always must cache transformed nodes. |
| 708 | DenseMap<SDOperand, SDOperand>::iterator I = LegalizedNodes.find(Op); |
| 709 | if (I != LegalizedNodes.end()) return I->second; |
| 710 | |
| 711 | SDOperand Tmp1, Tmp2, Tmp3, Tmp4; |
| 712 | SDOperand Result = Op; |
| 713 | bool isCustom = false; |
| 714 | |
| 715 | switch (Node->getOpcode()) { |
| 716 | case ISD::FrameIndex: |
| 717 | case ISD::EntryToken: |
| 718 | case ISD::Register: |
| 719 | case ISD::BasicBlock: |
| 720 | case ISD::TargetFrameIndex: |
| 721 | case ISD::TargetJumpTable: |
| 722 | case ISD::TargetConstant: |
| 723 | case ISD::TargetConstantFP: |
| 724 | case ISD::TargetConstantPool: |
| 725 | case ISD::TargetGlobalAddress: |
| 726 | case ISD::TargetGlobalTLSAddress: |
| 727 | case ISD::TargetExternalSymbol: |
| 728 | case ISD::VALUETYPE: |
| 729 | case ISD::SRCVALUE: |
| 730 | case ISD::STRING: |
| 731 | case ISD::CONDCODE: |
| 732 | // Primitives must all be legal. |
| 733 | assert(TLI.isOperationLegal(Node->getValueType(0), Node->getValueType(0)) && |
| 734 | "This must be legal!"); |
| 735 | break; |
| 736 | default: |
| 737 | if (Node->getOpcode() >= ISD::BUILTIN_OP_END) { |
| 738 | // If this is a target node, legalize it by legalizing the operands then |
| 739 | // passing it through. |
| 740 | SmallVector<SDOperand, 8> Ops; |
| 741 | for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) |
| 742 | Ops.push_back(LegalizeOp(Node->getOperand(i))); |
| 743 | |
| 744 | Result = DAG.UpdateNodeOperands(Result.getValue(0), &Ops[0], Ops.size()); |
| 745 | |
| 746 | for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) |
| 747 | AddLegalizedOperand(Op.getValue(i), Result.getValue(i)); |
| 748 | return Result.getValue(Op.ResNo); |
| 749 | } |
| 750 | // Otherwise this is an unhandled builtin node. splat. |
| 751 | #ifndef NDEBUG |
| 752 | cerr << "NODE: "; Node->dump(&DAG); cerr << "\n"; |
| 753 | #endif |
| 754 | assert(0 && "Do not know how to legalize this operator!"); |
| 755 | abort(); |
| 756 | case ISD::GLOBAL_OFFSET_TABLE: |
| 757 | case ISD::GlobalAddress: |
| 758 | case ISD::GlobalTLSAddress: |
| 759 | case ISD::ExternalSymbol: |
| 760 | case ISD::ConstantPool: |
| 761 | case ISD::JumpTable: // Nothing to do. |
| 762 | switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) { |
| 763 | default: assert(0 && "This action is not supported yet!"); |
| 764 | case TargetLowering::Custom: |
| 765 | Tmp1 = TLI.LowerOperation(Op, DAG); |
| 766 | if (Tmp1.Val) Result = Tmp1; |
| 767 | // FALLTHROUGH if the target doesn't want to lower this op after all. |
| 768 | case TargetLowering::Legal: |
| 769 | break; |
| 770 | } |
| 771 | break; |
| 772 | case ISD::FRAMEADDR: |
| 773 | case ISD::RETURNADDR: |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 774 | // The only option for these nodes is to custom lower them. If the target |
| 775 | // does not custom lower them, then return zero. |
| 776 | Tmp1 = TLI.LowerOperation(Op, DAG); |
| 777 | if (Tmp1.Val) |
| 778 | Result = Tmp1; |
| 779 | else |
| 780 | Result = DAG.getConstant(0, TLI.getPointerTy()); |
| 781 | break; |
Anton Korobeynikov | e3d7f93 | 2007-08-29 23:18:48 +0000 | [diff] [blame] | 782 | case ISD::FRAME_TO_ARGS_OFFSET: { |
Anton Korobeynikov | 09386bd | 2007-08-29 19:28:29 +0000 | [diff] [blame] | 783 | MVT::ValueType VT = Node->getValueType(0); |
| 784 | switch (TLI.getOperationAction(Node->getOpcode(), VT)) { |
| 785 | default: assert(0 && "This action is not supported yet!"); |
| 786 | case TargetLowering::Custom: |
| 787 | Result = TLI.LowerOperation(Op, DAG); |
| 788 | if (Result.Val) break; |
| 789 | // Fall Thru |
| 790 | case TargetLowering::Legal: |
| 791 | Result = DAG.getConstant(0, VT); |
| 792 | break; |
| 793 | } |
Anton Korobeynikov | e3d7f93 | 2007-08-29 23:18:48 +0000 | [diff] [blame] | 794 | } |
Anton Korobeynikov | 09386bd | 2007-08-29 19:28:29 +0000 | [diff] [blame] | 795 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 796 | case ISD::EXCEPTIONADDR: { |
| 797 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 798 | MVT::ValueType VT = Node->getValueType(0); |
| 799 | switch (TLI.getOperationAction(Node->getOpcode(), VT)) { |
| 800 | default: assert(0 && "This action is not supported yet!"); |
| 801 | case TargetLowering::Expand: { |
| 802 | unsigned Reg = TLI.getExceptionAddressRegister(); |
| 803 | Result = DAG.getCopyFromReg(Tmp1, Reg, VT).getValue(Op.ResNo); |
| 804 | } |
| 805 | break; |
| 806 | case TargetLowering::Custom: |
| 807 | Result = TLI.LowerOperation(Op, DAG); |
| 808 | if (Result.Val) break; |
| 809 | // Fall Thru |
| 810 | case TargetLowering::Legal: { |
| 811 | SDOperand Ops[] = { DAG.getConstant(0, VT), Tmp1 }; |
| 812 | Result = DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other), |
| 813 | Ops, 2).getValue(Op.ResNo); |
| 814 | break; |
| 815 | } |
| 816 | } |
| 817 | } |
| 818 | break; |
| 819 | case ISD::EHSELECTION: { |
| 820 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 821 | Tmp2 = LegalizeOp(Node->getOperand(1)); |
| 822 | MVT::ValueType VT = Node->getValueType(0); |
| 823 | switch (TLI.getOperationAction(Node->getOpcode(), VT)) { |
| 824 | default: assert(0 && "This action is not supported yet!"); |
| 825 | case TargetLowering::Expand: { |
| 826 | unsigned Reg = TLI.getExceptionSelectorRegister(); |
| 827 | Result = DAG.getCopyFromReg(Tmp2, Reg, VT).getValue(Op.ResNo); |
| 828 | } |
| 829 | break; |
| 830 | case TargetLowering::Custom: |
| 831 | Result = TLI.LowerOperation(Op, DAG); |
| 832 | if (Result.Val) break; |
| 833 | // Fall Thru |
| 834 | case TargetLowering::Legal: { |
| 835 | SDOperand Ops[] = { DAG.getConstant(0, VT), Tmp2 }; |
| 836 | Result = DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, MVT::Other), |
| 837 | Ops, 2).getValue(Op.ResNo); |
| 838 | break; |
| 839 | } |
| 840 | } |
| 841 | } |
| 842 | break; |
| 843 | case ISD::EH_RETURN: { |
| 844 | MVT::ValueType VT = Node->getValueType(0); |
| 845 | // The only "good" option for this node is to custom lower it. |
| 846 | switch (TLI.getOperationAction(Node->getOpcode(), VT)) { |
| 847 | default: assert(0 && "This action is not supported at all!"); |
| 848 | case TargetLowering::Custom: |
| 849 | Result = TLI.LowerOperation(Op, DAG); |
| 850 | if (Result.Val) break; |
| 851 | // Fall Thru |
| 852 | case TargetLowering::Legal: |
| 853 | // Target does not know, how to lower this, lower to noop |
| 854 | Result = LegalizeOp(Node->getOperand(0)); |
| 855 | break; |
| 856 | } |
| 857 | } |
| 858 | break; |
| 859 | case ISD::AssertSext: |
| 860 | case ISD::AssertZext: |
| 861 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 862 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1)); |
| 863 | break; |
| 864 | case ISD::MERGE_VALUES: |
| 865 | // Legalize eliminates MERGE_VALUES nodes. |
| 866 | Result = Node->getOperand(Op.ResNo); |
| 867 | break; |
| 868 | case ISD::CopyFromReg: |
| 869 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 870 | Result = Op.getValue(0); |
| 871 | if (Node->getNumValues() == 2) { |
| 872 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1)); |
| 873 | } else { |
| 874 | assert(Node->getNumValues() == 3 && "Invalid copyfromreg!"); |
| 875 | if (Node->getNumOperands() == 3) { |
| 876 | Tmp2 = LegalizeOp(Node->getOperand(2)); |
| 877 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1),Tmp2); |
| 878 | } else { |
| 879 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1)); |
| 880 | } |
| 881 | AddLegalizedOperand(Op.getValue(2), Result.getValue(2)); |
| 882 | } |
| 883 | // Since CopyFromReg produces two values, make sure to remember that we |
| 884 | // legalized both of them. |
| 885 | AddLegalizedOperand(Op.getValue(0), Result); |
| 886 | AddLegalizedOperand(Op.getValue(1), Result.getValue(1)); |
| 887 | return Result.getValue(Op.ResNo); |
| 888 | case ISD::UNDEF: { |
| 889 | MVT::ValueType VT = Op.getValueType(); |
| 890 | switch (TLI.getOperationAction(ISD::UNDEF, VT)) { |
| 891 | default: assert(0 && "This action is not supported yet!"); |
| 892 | case TargetLowering::Expand: |
| 893 | if (MVT::isInteger(VT)) |
| 894 | Result = DAG.getConstant(0, VT); |
| 895 | else if (MVT::isFloatingPoint(VT)) |
Dale Johannesen | 20b7635 | 2007-09-26 17:26:49 +0000 | [diff] [blame] | 896 | Result = DAG.getConstantFP(APFloat(APInt(MVT::getSizeInBits(VT), 0)), |
| 897 | VT); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 898 | else |
| 899 | assert(0 && "Unknown value type!"); |
| 900 | break; |
| 901 | case TargetLowering::Legal: |
| 902 | break; |
| 903 | } |
| 904 | break; |
| 905 | } |
| 906 | |
| 907 | case ISD::INTRINSIC_W_CHAIN: |
| 908 | case ISD::INTRINSIC_WO_CHAIN: |
| 909 | case ISD::INTRINSIC_VOID: { |
| 910 | SmallVector<SDOperand, 8> Ops; |
| 911 | for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) |
| 912 | Ops.push_back(LegalizeOp(Node->getOperand(i))); |
| 913 | Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size()); |
| 914 | |
| 915 | // Allow the target to custom lower its intrinsics if it wants to. |
| 916 | if (TLI.getOperationAction(Node->getOpcode(), MVT::Other) == |
| 917 | TargetLowering::Custom) { |
| 918 | Tmp3 = TLI.LowerOperation(Result, DAG); |
| 919 | if (Tmp3.Val) Result = Tmp3; |
| 920 | } |
| 921 | |
| 922 | if (Result.Val->getNumValues() == 1) break; |
| 923 | |
| 924 | // Must have return value and chain result. |
| 925 | assert(Result.Val->getNumValues() == 2 && |
| 926 | "Cannot return more than two values!"); |
| 927 | |
| 928 | // Since loads produce two values, make sure to remember that we |
| 929 | // legalized both of them. |
| 930 | AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0)); |
| 931 | AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1)); |
| 932 | return Result.getValue(Op.ResNo); |
| 933 | } |
| 934 | |
| 935 | case ISD::LOCATION: |
| 936 | assert(Node->getNumOperands() == 5 && "Invalid LOCATION node!"); |
| 937 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the input chain. |
| 938 | |
| 939 | switch (TLI.getOperationAction(ISD::LOCATION, MVT::Other)) { |
| 940 | case TargetLowering::Promote: |
| 941 | default: assert(0 && "This action is not supported yet!"); |
| 942 | case TargetLowering::Expand: { |
| 943 | MachineModuleInfo *MMI = DAG.getMachineModuleInfo(); |
| 944 | bool useDEBUG_LOC = TLI.isOperationLegal(ISD::DEBUG_LOC, MVT::Other); |
| 945 | bool useLABEL = TLI.isOperationLegal(ISD::LABEL, MVT::Other); |
| 946 | |
| 947 | if (MMI && (useDEBUG_LOC || useLABEL)) { |
| 948 | const std::string &FName = |
| 949 | cast<StringSDNode>(Node->getOperand(3))->getValue(); |
| 950 | const std::string &DirName = |
| 951 | cast<StringSDNode>(Node->getOperand(4))->getValue(); |
| 952 | unsigned SrcFile = MMI->RecordSource(DirName, FName); |
| 953 | |
| 954 | SmallVector<SDOperand, 8> Ops; |
| 955 | Ops.push_back(Tmp1); // chain |
| 956 | SDOperand LineOp = Node->getOperand(1); |
| 957 | SDOperand ColOp = Node->getOperand(2); |
| 958 | |
| 959 | if (useDEBUG_LOC) { |
| 960 | Ops.push_back(LineOp); // line # |
| 961 | Ops.push_back(ColOp); // col # |
| 962 | Ops.push_back(DAG.getConstant(SrcFile, MVT::i32)); // source file id |
| 963 | Result = DAG.getNode(ISD::DEBUG_LOC, MVT::Other, &Ops[0], Ops.size()); |
| 964 | } else { |
| 965 | unsigned Line = cast<ConstantSDNode>(LineOp)->getValue(); |
| 966 | unsigned Col = cast<ConstantSDNode>(ColOp)->getValue(); |
| 967 | unsigned ID = MMI->RecordLabel(Line, Col, SrcFile); |
| 968 | Ops.push_back(DAG.getConstant(ID, MVT::i32)); |
| 969 | Result = DAG.getNode(ISD::LABEL, MVT::Other,&Ops[0],Ops.size()); |
| 970 | } |
| 971 | } else { |
| 972 | Result = Tmp1; // chain |
| 973 | } |
| 974 | break; |
| 975 | } |
| 976 | case TargetLowering::Legal: |
| 977 | if (Tmp1 != Node->getOperand(0) || |
| 978 | getTypeAction(Node->getOperand(1).getValueType()) == Promote) { |
| 979 | SmallVector<SDOperand, 8> Ops; |
| 980 | Ops.push_back(Tmp1); |
| 981 | if (getTypeAction(Node->getOperand(1).getValueType()) == Legal) { |
| 982 | Ops.push_back(Node->getOperand(1)); // line # must be legal. |
| 983 | Ops.push_back(Node->getOperand(2)); // col # must be legal. |
| 984 | } else { |
| 985 | // Otherwise promote them. |
| 986 | Ops.push_back(PromoteOp(Node->getOperand(1))); |
| 987 | Ops.push_back(PromoteOp(Node->getOperand(2))); |
| 988 | } |
| 989 | Ops.push_back(Node->getOperand(3)); // filename must be legal. |
| 990 | Ops.push_back(Node->getOperand(4)); // working dir # must be legal. |
| 991 | Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size()); |
| 992 | } |
| 993 | break; |
| 994 | } |
| 995 | break; |
| 996 | |
| 997 | case ISD::DEBUG_LOC: |
| 998 | assert(Node->getNumOperands() == 4 && "Invalid DEBUG_LOC node!"); |
| 999 | switch (TLI.getOperationAction(ISD::DEBUG_LOC, MVT::Other)) { |
| 1000 | default: assert(0 && "This action is not supported yet!"); |
| 1001 | case TargetLowering::Legal: |
| 1002 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 1003 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the line #. |
| 1004 | Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the col #. |
| 1005 | Tmp4 = LegalizeOp(Node->getOperand(3)); // Legalize the source file id. |
| 1006 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4); |
| 1007 | break; |
| 1008 | } |
| 1009 | break; |
| 1010 | |
| 1011 | case ISD::LABEL: |
| 1012 | assert(Node->getNumOperands() == 2 && "Invalid LABEL node!"); |
| 1013 | switch (TLI.getOperationAction(ISD::LABEL, MVT::Other)) { |
| 1014 | default: assert(0 && "This action is not supported yet!"); |
| 1015 | case TargetLowering::Legal: |
| 1016 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 1017 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the label id. |
| 1018 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
| 1019 | break; |
| 1020 | case TargetLowering::Expand: |
| 1021 | Result = LegalizeOp(Node->getOperand(0)); |
| 1022 | break; |
| 1023 | } |
| 1024 | break; |
| 1025 | |
Scott Michel | f2e2b70 | 2007-08-08 23:23:31 +0000 | [diff] [blame] | 1026 | case ISD::Constant: { |
| 1027 | ConstantSDNode *CN = cast<ConstantSDNode>(Node); |
| 1028 | unsigned opAction = |
| 1029 | TLI.getOperationAction(ISD::Constant, CN->getValueType(0)); |
| 1030 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1031 | // We know we don't need to expand constants here, constants only have one |
| 1032 | // value and we check that it is fine above. |
| 1033 | |
Scott Michel | f2e2b70 | 2007-08-08 23:23:31 +0000 | [diff] [blame] | 1034 | if (opAction == TargetLowering::Custom) { |
| 1035 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 1036 | if (Tmp1.Val) |
| 1037 | Result = Tmp1; |
| 1038 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1039 | break; |
Scott Michel | f2e2b70 | 2007-08-08 23:23:31 +0000 | [diff] [blame] | 1040 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1041 | case ISD::ConstantFP: { |
| 1042 | // Spill FP immediates to the constant pool if the target cannot directly |
| 1043 | // codegen them. Targets often have some immediate values that can be |
| 1044 | // efficiently generated into an FP register without a load. We explicitly |
| 1045 | // leave these constants as ConstantFP nodes for the target to deal with. |
| 1046 | ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node); |
| 1047 | |
| 1048 | // Check to see if this FP immediate is already legal. |
| 1049 | bool isLegal = false; |
| 1050 | for (TargetLowering::legal_fpimm_iterator I = TLI.legal_fpimm_begin(), |
| 1051 | E = TLI.legal_fpimm_end(); I != E; ++I) |
| 1052 | if (CFP->isExactlyValue(*I)) { |
| 1053 | isLegal = true; |
| 1054 | break; |
| 1055 | } |
| 1056 | |
| 1057 | // If this is a legal constant, turn it into a TargetConstantFP node. |
| 1058 | if (isLegal) { |
Dale Johannesen | bbe2b70 | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 1059 | Result = DAG.getTargetConstantFP(CFP->getValueAPF(), |
| 1060 | CFP->getValueType(0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1061 | break; |
| 1062 | } |
| 1063 | |
| 1064 | switch (TLI.getOperationAction(ISD::ConstantFP, CFP->getValueType(0))) { |
| 1065 | default: assert(0 && "This action is not supported yet!"); |
| 1066 | case TargetLowering::Custom: |
| 1067 | Tmp3 = TLI.LowerOperation(Result, DAG); |
| 1068 | if (Tmp3.Val) { |
| 1069 | Result = Tmp3; |
| 1070 | break; |
| 1071 | } |
| 1072 | // FALLTHROUGH |
| 1073 | case TargetLowering::Expand: |
| 1074 | Result = ExpandConstantFP(CFP, true, DAG, TLI); |
| 1075 | } |
| 1076 | break; |
| 1077 | } |
| 1078 | case ISD::TokenFactor: |
| 1079 | if (Node->getNumOperands() == 2) { |
| 1080 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 1081 | Tmp2 = LegalizeOp(Node->getOperand(1)); |
| 1082 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
| 1083 | } else if (Node->getNumOperands() == 3) { |
| 1084 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 1085 | Tmp2 = LegalizeOp(Node->getOperand(1)); |
| 1086 | Tmp3 = LegalizeOp(Node->getOperand(2)); |
| 1087 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3); |
| 1088 | } else { |
| 1089 | SmallVector<SDOperand, 8> Ops; |
| 1090 | // Legalize the operands. |
| 1091 | for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) |
| 1092 | Ops.push_back(LegalizeOp(Node->getOperand(i))); |
| 1093 | Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size()); |
| 1094 | } |
| 1095 | break; |
| 1096 | |
| 1097 | case ISD::FORMAL_ARGUMENTS: |
| 1098 | case ISD::CALL: |
| 1099 | // The only option for this is to custom lower it. |
| 1100 | Tmp3 = TLI.LowerOperation(Result.getValue(0), DAG); |
| 1101 | assert(Tmp3.Val && "Target didn't custom lower this node!"); |
| 1102 | assert(Tmp3.Val->getNumValues() == Result.Val->getNumValues() && |
| 1103 | "Lowering call/formal_arguments produced unexpected # results!"); |
| 1104 | |
| 1105 | // Since CALL/FORMAL_ARGUMENTS nodes produce multiple values, make sure to |
| 1106 | // remember that we legalized all of them, so it doesn't get relegalized. |
| 1107 | for (unsigned i = 0, e = Tmp3.Val->getNumValues(); i != e; ++i) { |
| 1108 | Tmp1 = LegalizeOp(Tmp3.getValue(i)); |
| 1109 | if (Op.ResNo == i) |
| 1110 | Tmp2 = Tmp1; |
| 1111 | AddLegalizedOperand(SDOperand(Node, i), Tmp1); |
| 1112 | } |
| 1113 | return Tmp2; |
Christopher Lamb | b768c2e | 2007-07-26 07:34:40 +0000 | [diff] [blame] | 1114 | case ISD::EXTRACT_SUBREG: { |
| 1115 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 1116 | ConstantSDNode *idx = dyn_cast<ConstantSDNode>(Node->getOperand(1)); |
| 1117 | assert(idx && "Operand must be a constant"); |
| 1118 | Tmp2 = DAG.getTargetConstant(idx->getValue(), idx->getValueType(0)); |
| 1119 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
| 1120 | } |
| 1121 | break; |
| 1122 | case ISD::INSERT_SUBREG: { |
| 1123 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 1124 | Tmp2 = LegalizeOp(Node->getOperand(1)); |
| 1125 | ConstantSDNode *idx = dyn_cast<ConstantSDNode>(Node->getOperand(2)); |
| 1126 | assert(idx && "Operand must be a constant"); |
| 1127 | Tmp3 = DAG.getTargetConstant(idx->getValue(), idx->getValueType(0)); |
| 1128 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3); |
| 1129 | } |
| 1130 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1131 | case ISD::BUILD_VECTOR: |
| 1132 | switch (TLI.getOperationAction(ISD::BUILD_VECTOR, Node->getValueType(0))) { |
| 1133 | default: assert(0 && "This action is not supported yet!"); |
| 1134 | case TargetLowering::Custom: |
| 1135 | Tmp3 = TLI.LowerOperation(Result, DAG); |
| 1136 | if (Tmp3.Val) { |
| 1137 | Result = Tmp3; |
| 1138 | break; |
| 1139 | } |
| 1140 | // FALLTHROUGH |
| 1141 | case TargetLowering::Expand: |
| 1142 | Result = ExpandBUILD_VECTOR(Result.Val); |
| 1143 | break; |
| 1144 | } |
| 1145 | break; |
| 1146 | case ISD::INSERT_VECTOR_ELT: |
| 1147 | Tmp1 = LegalizeOp(Node->getOperand(0)); // InVec |
| 1148 | Tmp2 = LegalizeOp(Node->getOperand(1)); // InVal |
| 1149 | Tmp3 = LegalizeOp(Node->getOperand(2)); // InEltNo |
| 1150 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3); |
| 1151 | |
| 1152 | switch (TLI.getOperationAction(ISD::INSERT_VECTOR_ELT, |
| 1153 | Node->getValueType(0))) { |
| 1154 | default: assert(0 && "This action is not supported yet!"); |
| 1155 | case TargetLowering::Legal: |
| 1156 | break; |
| 1157 | case TargetLowering::Custom: |
| 1158 | Tmp3 = TLI.LowerOperation(Result, DAG); |
| 1159 | if (Tmp3.Val) { |
| 1160 | Result = Tmp3; |
| 1161 | break; |
| 1162 | } |
| 1163 | // FALLTHROUGH |
| 1164 | case TargetLowering::Expand: { |
| 1165 | // If the insert index is a constant, codegen this as a scalar_to_vector, |
| 1166 | // then a shuffle that inserts it into the right position in the vector. |
| 1167 | if (ConstantSDNode *InsertPos = dyn_cast<ConstantSDNode>(Tmp3)) { |
| 1168 | SDOperand ScVec = DAG.getNode(ISD::SCALAR_TO_VECTOR, |
| 1169 | Tmp1.getValueType(), Tmp2); |
| 1170 | |
| 1171 | unsigned NumElts = MVT::getVectorNumElements(Tmp1.getValueType()); |
| 1172 | MVT::ValueType ShufMaskVT = MVT::getIntVectorWithNumElements(NumElts); |
| 1173 | MVT::ValueType ShufMaskEltVT = MVT::getVectorElementType(ShufMaskVT); |
| 1174 | |
| 1175 | // We generate a shuffle of InVec and ScVec, so the shuffle mask should |
| 1176 | // be 0,1,2,3,4,5... with the appropriate element replaced with elt 0 of |
| 1177 | // the RHS. |
| 1178 | SmallVector<SDOperand, 8> ShufOps; |
| 1179 | for (unsigned i = 0; i != NumElts; ++i) { |
| 1180 | if (i != InsertPos->getValue()) |
| 1181 | ShufOps.push_back(DAG.getConstant(i, ShufMaskEltVT)); |
| 1182 | else |
| 1183 | ShufOps.push_back(DAG.getConstant(NumElts, ShufMaskEltVT)); |
| 1184 | } |
| 1185 | SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMaskVT, |
| 1186 | &ShufOps[0], ShufOps.size()); |
| 1187 | |
| 1188 | Result = DAG.getNode(ISD::VECTOR_SHUFFLE, Tmp1.getValueType(), |
| 1189 | Tmp1, ScVec, ShufMask); |
| 1190 | Result = LegalizeOp(Result); |
| 1191 | break; |
| 1192 | } |
| 1193 | |
| 1194 | // If the target doesn't support this, we have to spill the input vector |
| 1195 | // to a temporary stack slot, update the element, then reload it. This is |
| 1196 | // badness. We could also load the value into a vector register (either |
| 1197 | // with a "move to register" or "extload into register" instruction, then |
| 1198 | // permute it into place, if the idx is a constant and if the idx is |
| 1199 | // supported by the target. |
| 1200 | MVT::ValueType VT = Tmp1.getValueType(); |
| 1201 | MVT::ValueType EltVT = Tmp2.getValueType(); |
| 1202 | MVT::ValueType IdxVT = Tmp3.getValueType(); |
| 1203 | MVT::ValueType PtrVT = TLI.getPointerTy(); |
| 1204 | SDOperand StackPtr = CreateStackTemporary(VT); |
| 1205 | // Store the vector. |
| 1206 | SDOperand Ch = DAG.getStore(DAG.getEntryNode(), Tmp1, StackPtr, NULL, 0); |
| 1207 | |
| 1208 | // Truncate or zero extend offset to target pointer type. |
| 1209 | unsigned CastOpc = (IdxVT > PtrVT) ? ISD::TRUNCATE : ISD::ZERO_EXTEND; |
| 1210 | Tmp3 = DAG.getNode(CastOpc, PtrVT, Tmp3); |
| 1211 | // Add the offset to the index. |
| 1212 | unsigned EltSize = MVT::getSizeInBits(EltVT)/8; |
| 1213 | Tmp3 = DAG.getNode(ISD::MUL, IdxVT, Tmp3,DAG.getConstant(EltSize, IdxVT)); |
| 1214 | SDOperand StackPtr2 = DAG.getNode(ISD::ADD, IdxVT, Tmp3, StackPtr); |
| 1215 | // Store the scalar value. |
| 1216 | Ch = DAG.getStore(Ch, Tmp2, StackPtr2, NULL, 0); |
| 1217 | // Load the updated vector. |
| 1218 | Result = DAG.getLoad(VT, Ch, StackPtr, NULL, 0); |
| 1219 | break; |
| 1220 | } |
| 1221 | } |
| 1222 | break; |
| 1223 | case ISD::SCALAR_TO_VECTOR: |
| 1224 | if (!TLI.isTypeLegal(Node->getOperand(0).getValueType())) { |
| 1225 | Result = LegalizeOp(ExpandSCALAR_TO_VECTOR(Node)); |
| 1226 | break; |
| 1227 | } |
| 1228 | |
| 1229 | Tmp1 = LegalizeOp(Node->getOperand(0)); // InVal |
| 1230 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
| 1231 | switch (TLI.getOperationAction(ISD::SCALAR_TO_VECTOR, |
| 1232 | Node->getValueType(0))) { |
| 1233 | default: assert(0 && "This action is not supported yet!"); |
| 1234 | case TargetLowering::Legal: |
| 1235 | break; |
| 1236 | case TargetLowering::Custom: |
| 1237 | Tmp3 = TLI.LowerOperation(Result, DAG); |
| 1238 | if (Tmp3.Val) { |
| 1239 | Result = Tmp3; |
| 1240 | break; |
| 1241 | } |
| 1242 | // FALLTHROUGH |
| 1243 | case TargetLowering::Expand: |
| 1244 | Result = LegalizeOp(ExpandSCALAR_TO_VECTOR(Node)); |
| 1245 | break; |
| 1246 | } |
| 1247 | break; |
| 1248 | case ISD::VECTOR_SHUFFLE: |
| 1249 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the input vectors, |
| 1250 | Tmp2 = LegalizeOp(Node->getOperand(1)); // but not the shuffle mask. |
| 1251 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2)); |
| 1252 | |
| 1253 | // Allow targets to custom lower the SHUFFLEs they support. |
| 1254 | switch (TLI.getOperationAction(ISD::VECTOR_SHUFFLE,Result.getValueType())) { |
| 1255 | default: assert(0 && "Unknown operation action!"); |
| 1256 | case TargetLowering::Legal: |
| 1257 | assert(isShuffleLegal(Result.getValueType(), Node->getOperand(2)) && |
| 1258 | "vector shuffle should not be created if not legal!"); |
| 1259 | break; |
| 1260 | case TargetLowering::Custom: |
| 1261 | Tmp3 = TLI.LowerOperation(Result, DAG); |
| 1262 | if (Tmp3.Val) { |
| 1263 | Result = Tmp3; |
| 1264 | break; |
| 1265 | } |
| 1266 | // FALLTHROUGH |
| 1267 | case TargetLowering::Expand: { |
| 1268 | MVT::ValueType VT = Node->getValueType(0); |
| 1269 | MVT::ValueType EltVT = MVT::getVectorElementType(VT); |
| 1270 | MVT::ValueType PtrVT = TLI.getPointerTy(); |
| 1271 | SDOperand Mask = Node->getOperand(2); |
| 1272 | unsigned NumElems = Mask.getNumOperands(); |
| 1273 | SmallVector<SDOperand,8> Ops; |
| 1274 | for (unsigned i = 0; i != NumElems; ++i) { |
| 1275 | SDOperand Arg = Mask.getOperand(i); |
| 1276 | if (Arg.getOpcode() == ISD::UNDEF) { |
| 1277 | Ops.push_back(DAG.getNode(ISD::UNDEF, EltVT)); |
| 1278 | } else { |
| 1279 | assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!"); |
| 1280 | unsigned Idx = cast<ConstantSDNode>(Arg)->getValue(); |
| 1281 | if (Idx < NumElems) |
| 1282 | Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Tmp1, |
| 1283 | DAG.getConstant(Idx, PtrVT))); |
| 1284 | else |
| 1285 | Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Tmp2, |
| 1286 | DAG.getConstant(Idx - NumElems, PtrVT))); |
| 1287 | } |
| 1288 | } |
| 1289 | Result = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size()); |
| 1290 | break; |
| 1291 | } |
| 1292 | case TargetLowering::Promote: { |
| 1293 | // Change base type to a different vector type. |
| 1294 | MVT::ValueType OVT = Node->getValueType(0); |
| 1295 | MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT); |
| 1296 | |
| 1297 | // Cast the two input vectors. |
| 1298 | Tmp1 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp1); |
| 1299 | Tmp2 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp2); |
| 1300 | |
| 1301 | // Convert the shuffle mask to the right # elements. |
| 1302 | Tmp3 = SDOperand(isShuffleLegal(OVT, Node->getOperand(2)), 0); |
| 1303 | assert(Tmp3.Val && "Shuffle not legal?"); |
| 1304 | Result = DAG.getNode(ISD::VECTOR_SHUFFLE, NVT, Tmp1, Tmp2, Tmp3); |
| 1305 | Result = DAG.getNode(ISD::BIT_CONVERT, OVT, Result); |
| 1306 | break; |
| 1307 | } |
| 1308 | } |
| 1309 | break; |
| 1310 | |
| 1311 | case ISD::EXTRACT_VECTOR_ELT: |
| 1312 | Tmp1 = Node->getOperand(0); |
| 1313 | Tmp2 = LegalizeOp(Node->getOperand(1)); |
| 1314 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
| 1315 | Result = ExpandEXTRACT_VECTOR_ELT(Result); |
| 1316 | break; |
| 1317 | |
| 1318 | case ISD::EXTRACT_SUBVECTOR: |
| 1319 | Tmp1 = Node->getOperand(0); |
| 1320 | Tmp2 = LegalizeOp(Node->getOperand(1)); |
| 1321 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
| 1322 | Result = ExpandEXTRACT_SUBVECTOR(Result); |
| 1323 | break; |
| 1324 | |
| 1325 | case ISD::CALLSEQ_START: { |
| 1326 | SDNode *CallEnd = FindCallEndFromCallStart(Node); |
| 1327 | |
| 1328 | // Recursively Legalize all of the inputs of the call end that do not lead |
| 1329 | // to this call start. This ensures that any libcalls that need be inserted |
| 1330 | // are inserted *before* the CALLSEQ_START. |
| 1331 | {SmallPtrSet<SDNode*, 32> NodesLeadingTo; |
| 1332 | for (unsigned i = 0, e = CallEnd->getNumOperands(); i != e; ++i) |
| 1333 | LegalizeAllNodesNotLeadingTo(CallEnd->getOperand(i).Val, Node, |
| 1334 | NodesLeadingTo); |
| 1335 | } |
| 1336 | |
| 1337 | // Now that we legalized all of the inputs (which may have inserted |
| 1338 | // libcalls) create the new CALLSEQ_START node. |
| 1339 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 1340 | |
| 1341 | // Merge in the last call, to ensure that this call start after the last |
| 1342 | // call ended. |
| 1343 | if (LastCALLSEQ_END.getOpcode() != ISD::EntryToken) { |
| 1344 | Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END); |
| 1345 | Tmp1 = LegalizeOp(Tmp1); |
| 1346 | } |
| 1347 | |
| 1348 | // Do not try to legalize the target-specific arguments (#1+). |
| 1349 | if (Tmp1 != Node->getOperand(0)) { |
| 1350 | SmallVector<SDOperand, 8> Ops(Node->op_begin(), Node->op_end()); |
| 1351 | Ops[0] = Tmp1; |
| 1352 | Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size()); |
| 1353 | } |
| 1354 | |
| 1355 | // Remember that the CALLSEQ_START is legalized. |
| 1356 | AddLegalizedOperand(Op.getValue(0), Result); |
| 1357 | if (Node->getNumValues() == 2) // If this has a flag result, remember it. |
| 1358 | AddLegalizedOperand(Op.getValue(1), Result.getValue(1)); |
| 1359 | |
| 1360 | // Now that the callseq_start and all of the non-call nodes above this call |
| 1361 | // sequence have been legalized, legalize the call itself. During this |
| 1362 | // process, no libcalls can/will be inserted, guaranteeing that no calls |
| 1363 | // can overlap. |
| 1364 | assert(!IsLegalizingCall && "Inconsistent sequentialization of calls!"); |
| 1365 | SDOperand InCallSEQ = LastCALLSEQ_END; |
| 1366 | // Note that we are selecting this call! |
| 1367 | LastCALLSEQ_END = SDOperand(CallEnd, 0); |
| 1368 | IsLegalizingCall = true; |
| 1369 | |
| 1370 | // Legalize the call, starting from the CALLSEQ_END. |
| 1371 | LegalizeOp(LastCALLSEQ_END); |
| 1372 | assert(!IsLegalizingCall && "CALLSEQ_END should have cleared this!"); |
| 1373 | return Result; |
| 1374 | } |
| 1375 | case ISD::CALLSEQ_END: |
| 1376 | // If the CALLSEQ_START node hasn't been legalized first, legalize it. This |
| 1377 | // will cause this node to be legalized as well as handling libcalls right. |
| 1378 | if (LastCALLSEQ_END.Val != Node) { |
| 1379 | LegalizeOp(SDOperand(FindCallStartFromCallEnd(Node), 0)); |
| 1380 | DenseMap<SDOperand, SDOperand>::iterator I = LegalizedNodes.find(Op); |
| 1381 | assert(I != LegalizedNodes.end() && |
| 1382 | "Legalizing the call start should have legalized this node!"); |
| 1383 | return I->second; |
| 1384 | } |
| 1385 | |
| 1386 | // Otherwise, the call start has been legalized and everything is going |
| 1387 | // according to plan. Just legalize ourselves normally here. |
| 1388 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 1389 | // Do not try to legalize the target-specific arguments (#1+), except for |
| 1390 | // an optional flag input. |
| 1391 | if (Node->getOperand(Node->getNumOperands()-1).getValueType() != MVT::Flag){ |
| 1392 | if (Tmp1 != Node->getOperand(0)) { |
| 1393 | SmallVector<SDOperand, 8> Ops(Node->op_begin(), Node->op_end()); |
| 1394 | Ops[0] = Tmp1; |
| 1395 | Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size()); |
| 1396 | } |
| 1397 | } else { |
| 1398 | Tmp2 = LegalizeOp(Node->getOperand(Node->getNumOperands()-1)); |
| 1399 | if (Tmp1 != Node->getOperand(0) || |
| 1400 | Tmp2 != Node->getOperand(Node->getNumOperands()-1)) { |
| 1401 | SmallVector<SDOperand, 8> Ops(Node->op_begin(), Node->op_end()); |
| 1402 | Ops[0] = Tmp1; |
| 1403 | Ops.back() = Tmp2; |
| 1404 | Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size()); |
| 1405 | } |
| 1406 | } |
| 1407 | assert(IsLegalizingCall && "Call sequence imbalance between start/end?"); |
| 1408 | // This finishes up call legalization. |
| 1409 | IsLegalizingCall = false; |
| 1410 | |
| 1411 | // If the CALLSEQ_END node has a flag, remember that we legalized it. |
| 1412 | AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0)); |
| 1413 | if (Node->getNumValues() == 2) |
| 1414 | AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1)); |
| 1415 | return Result.getValue(Op.ResNo); |
| 1416 | case ISD::DYNAMIC_STACKALLOC: { |
Evan Cheng | a448bc4 | 2007-08-16 23:50:06 +0000 | [diff] [blame] | 1417 | MVT::ValueType VT = Node->getValueType(0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1418 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 1419 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the size. |
| 1420 | Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the alignment. |
| 1421 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3); |
| 1422 | |
| 1423 | Tmp1 = Result.getValue(0); |
| 1424 | Tmp2 = Result.getValue(1); |
Evan Cheng | a448bc4 | 2007-08-16 23:50:06 +0000 | [diff] [blame] | 1425 | switch (TLI.getOperationAction(Node->getOpcode(), VT)) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1426 | default: assert(0 && "This action is not supported yet!"); |
| 1427 | case TargetLowering::Expand: { |
| 1428 | unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore(); |
| 1429 | assert(SPReg && "Target cannot require DYNAMIC_STACKALLOC expansion and" |
| 1430 | " not tell us which reg is the stack pointer!"); |
| 1431 | SDOperand Chain = Tmp1.getOperand(0); |
| 1432 | SDOperand Size = Tmp2.getOperand(1); |
Evan Cheng | a448bc4 | 2007-08-16 23:50:06 +0000 | [diff] [blame] | 1433 | SDOperand SP = DAG.getCopyFromReg(Chain, SPReg, VT); |
| 1434 | Chain = SP.getValue(1); |
| 1435 | unsigned Align = cast<ConstantSDNode>(Tmp3)->getValue(); |
| 1436 | unsigned StackAlign = |
| 1437 | TLI.getTargetMachine().getFrameInfo()->getStackAlignment(); |
| 1438 | if (Align > StackAlign) |
Evan Cheng | 51ce038 | 2007-08-17 18:02:22 +0000 | [diff] [blame] | 1439 | SP = DAG.getNode(ISD::AND, VT, SP, |
| 1440 | DAG.getConstant(-(uint64_t)Align, VT)); |
Evan Cheng | a448bc4 | 2007-08-16 23:50:06 +0000 | [diff] [blame] | 1441 | Tmp1 = DAG.getNode(ISD::SUB, VT, SP, Size); // Value |
| 1442 | Tmp2 = DAG.getCopyToReg(Chain, SPReg, Tmp1); // Output chain |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1443 | Tmp1 = LegalizeOp(Tmp1); |
| 1444 | Tmp2 = LegalizeOp(Tmp2); |
| 1445 | break; |
| 1446 | } |
| 1447 | case TargetLowering::Custom: |
| 1448 | Tmp3 = TLI.LowerOperation(Tmp1, DAG); |
| 1449 | if (Tmp3.Val) { |
| 1450 | Tmp1 = LegalizeOp(Tmp3); |
| 1451 | Tmp2 = LegalizeOp(Tmp3.getValue(1)); |
| 1452 | } |
| 1453 | break; |
| 1454 | case TargetLowering::Legal: |
| 1455 | break; |
| 1456 | } |
| 1457 | // Since this op produce two values, make sure to remember that we |
| 1458 | // legalized both of them. |
| 1459 | AddLegalizedOperand(SDOperand(Node, 0), Tmp1); |
| 1460 | AddLegalizedOperand(SDOperand(Node, 1), Tmp2); |
| 1461 | return Op.ResNo ? Tmp2 : Tmp1; |
| 1462 | } |
| 1463 | case ISD::INLINEASM: { |
| 1464 | SmallVector<SDOperand, 8> Ops(Node->op_begin(), Node->op_end()); |
| 1465 | bool Changed = false; |
| 1466 | // Legalize all of the operands of the inline asm, in case they are nodes |
| 1467 | // that need to be expanded or something. Note we skip the asm string and |
| 1468 | // all of the TargetConstant flags. |
| 1469 | SDOperand Op = LegalizeOp(Ops[0]); |
| 1470 | Changed = Op != Ops[0]; |
| 1471 | Ops[0] = Op; |
| 1472 | |
| 1473 | bool HasInFlag = Ops.back().getValueType() == MVT::Flag; |
| 1474 | for (unsigned i = 2, e = Ops.size()-HasInFlag; i < e; ) { |
| 1475 | unsigned NumVals = cast<ConstantSDNode>(Ops[i])->getValue() >> 3; |
| 1476 | for (++i; NumVals; ++i, --NumVals) { |
| 1477 | SDOperand Op = LegalizeOp(Ops[i]); |
| 1478 | if (Op != Ops[i]) { |
| 1479 | Changed = true; |
| 1480 | Ops[i] = Op; |
| 1481 | } |
| 1482 | } |
| 1483 | } |
| 1484 | |
| 1485 | if (HasInFlag) { |
| 1486 | Op = LegalizeOp(Ops.back()); |
| 1487 | Changed |= Op != Ops.back(); |
| 1488 | Ops.back() = Op; |
| 1489 | } |
| 1490 | |
| 1491 | if (Changed) |
| 1492 | Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size()); |
| 1493 | |
| 1494 | // INLINE asm returns a chain and flag, make sure to add both to the map. |
| 1495 | AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0)); |
| 1496 | AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1)); |
| 1497 | return Result.getValue(Op.ResNo); |
| 1498 | } |
| 1499 | case ISD::BR: |
| 1500 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 1501 | // Ensure that libcalls are emitted before a branch. |
| 1502 | Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END); |
| 1503 | Tmp1 = LegalizeOp(Tmp1); |
| 1504 | LastCALLSEQ_END = DAG.getEntryNode(); |
| 1505 | |
| 1506 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1)); |
| 1507 | break; |
| 1508 | case ISD::BRIND: |
| 1509 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 1510 | // Ensure that libcalls are emitted before a branch. |
| 1511 | Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END); |
| 1512 | Tmp1 = LegalizeOp(Tmp1); |
| 1513 | LastCALLSEQ_END = DAG.getEntryNode(); |
| 1514 | |
| 1515 | switch (getTypeAction(Node->getOperand(1).getValueType())) { |
| 1516 | default: assert(0 && "Indirect target must be legal type (pointer)!"); |
| 1517 | case Legal: |
| 1518 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the condition. |
| 1519 | break; |
| 1520 | } |
| 1521 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
| 1522 | break; |
| 1523 | case ISD::BR_JT: |
| 1524 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 1525 | // Ensure that libcalls are emitted before a branch. |
| 1526 | Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END); |
| 1527 | Tmp1 = LegalizeOp(Tmp1); |
| 1528 | LastCALLSEQ_END = DAG.getEntryNode(); |
| 1529 | |
| 1530 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the jumptable node. |
| 1531 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2)); |
| 1532 | |
| 1533 | switch (TLI.getOperationAction(ISD::BR_JT, MVT::Other)) { |
| 1534 | default: assert(0 && "This action is not supported yet!"); |
| 1535 | case TargetLowering::Legal: break; |
| 1536 | case TargetLowering::Custom: |
| 1537 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 1538 | if (Tmp1.Val) Result = Tmp1; |
| 1539 | break; |
| 1540 | case TargetLowering::Expand: { |
| 1541 | SDOperand Chain = Result.getOperand(0); |
| 1542 | SDOperand Table = Result.getOperand(1); |
| 1543 | SDOperand Index = Result.getOperand(2); |
| 1544 | |
| 1545 | MVT::ValueType PTy = TLI.getPointerTy(); |
| 1546 | MachineFunction &MF = DAG.getMachineFunction(); |
| 1547 | unsigned EntrySize = MF.getJumpTableInfo()->getEntrySize(); |
| 1548 | Index= DAG.getNode(ISD::MUL, PTy, Index, DAG.getConstant(EntrySize, PTy)); |
| 1549 | SDOperand Addr = DAG.getNode(ISD::ADD, PTy, Index, Table); |
| 1550 | |
| 1551 | SDOperand LD; |
| 1552 | switch (EntrySize) { |
| 1553 | default: assert(0 && "Size of jump table not supported yet."); break; |
| 1554 | case 4: LD = DAG.getLoad(MVT::i32, Chain, Addr, NULL, 0); break; |
| 1555 | case 8: LD = DAG.getLoad(MVT::i64, Chain, Addr, NULL, 0); break; |
| 1556 | } |
| 1557 | |
| 1558 | if (TLI.getTargetMachine().getRelocationModel() == Reloc::PIC_) { |
| 1559 | // For PIC, the sequence is: |
| 1560 | // BRIND(load(Jumptable + index) + RelocBase) |
| 1561 | // RelocBase is the JumpTable on PPC and X86, GOT on Alpha |
| 1562 | SDOperand Reloc; |
| 1563 | if (TLI.usesGlobalOffsetTable()) |
| 1564 | Reloc = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, PTy); |
| 1565 | else |
| 1566 | Reloc = Table; |
| 1567 | Addr = (PTy != MVT::i32) ? DAG.getNode(ISD::SIGN_EXTEND, PTy, LD) : LD; |
| 1568 | Addr = DAG.getNode(ISD::ADD, PTy, Addr, Reloc); |
| 1569 | Result = DAG.getNode(ISD::BRIND, MVT::Other, LD.getValue(1), Addr); |
| 1570 | } else { |
| 1571 | Result = DAG.getNode(ISD::BRIND, MVT::Other, LD.getValue(1), LD); |
| 1572 | } |
| 1573 | } |
| 1574 | } |
| 1575 | break; |
| 1576 | case ISD::BRCOND: |
| 1577 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 1578 | // Ensure that libcalls are emitted before a return. |
| 1579 | Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END); |
| 1580 | Tmp1 = LegalizeOp(Tmp1); |
| 1581 | LastCALLSEQ_END = DAG.getEntryNode(); |
| 1582 | |
| 1583 | switch (getTypeAction(Node->getOperand(1).getValueType())) { |
| 1584 | case Expand: assert(0 && "It's impossible to expand bools"); |
| 1585 | case Legal: |
| 1586 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the condition. |
| 1587 | break; |
| 1588 | case Promote: |
| 1589 | Tmp2 = PromoteOp(Node->getOperand(1)); // Promote the condition. |
| 1590 | |
| 1591 | // The top bits of the promoted condition are not necessarily zero, ensure |
| 1592 | // that the value is properly zero extended. |
| 1593 | if (!DAG.MaskedValueIsZero(Tmp2, |
| 1594 | MVT::getIntVTBitMask(Tmp2.getValueType())^1)) |
| 1595 | Tmp2 = DAG.getZeroExtendInReg(Tmp2, MVT::i1); |
| 1596 | break; |
| 1597 | } |
| 1598 | |
| 1599 | // Basic block destination (Op#2) is always legal. |
| 1600 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2)); |
| 1601 | |
| 1602 | switch (TLI.getOperationAction(ISD::BRCOND, MVT::Other)) { |
| 1603 | default: assert(0 && "This action is not supported yet!"); |
| 1604 | case TargetLowering::Legal: break; |
| 1605 | case TargetLowering::Custom: |
| 1606 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 1607 | if (Tmp1.Val) Result = Tmp1; |
| 1608 | break; |
| 1609 | case TargetLowering::Expand: |
| 1610 | // Expand brcond's setcc into its constituent parts and create a BR_CC |
| 1611 | // Node. |
| 1612 | if (Tmp2.getOpcode() == ISD::SETCC) { |
| 1613 | Result = DAG.getNode(ISD::BR_CC, MVT::Other, Tmp1, Tmp2.getOperand(2), |
| 1614 | Tmp2.getOperand(0), Tmp2.getOperand(1), |
| 1615 | Node->getOperand(2)); |
| 1616 | } else { |
| 1617 | Result = DAG.getNode(ISD::BR_CC, MVT::Other, Tmp1, |
| 1618 | DAG.getCondCode(ISD::SETNE), Tmp2, |
| 1619 | DAG.getConstant(0, Tmp2.getValueType()), |
| 1620 | Node->getOperand(2)); |
| 1621 | } |
| 1622 | break; |
| 1623 | } |
| 1624 | break; |
| 1625 | case ISD::BR_CC: |
| 1626 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 1627 | // Ensure that libcalls are emitted before a branch. |
| 1628 | Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END); |
| 1629 | Tmp1 = LegalizeOp(Tmp1); |
| 1630 | Tmp2 = Node->getOperand(2); // LHS |
| 1631 | Tmp3 = Node->getOperand(3); // RHS |
| 1632 | Tmp4 = Node->getOperand(1); // CC |
| 1633 | |
| 1634 | LegalizeSetCCOperands(Tmp2, Tmp3, Tmp4); |
| 1635 | LastCALLSEQ_END = DAG.getEntryNode(); |
| 1636 | |
| 1637 | // If we didn't get both a LHS and RHS back from LegalizeSetCCOperands, |
| 1638 | // the LHS is a legal SETCC itself. In this case, we need to compare |
| 1639 | // the result against zero to select between true and false values. |
| 1640 | if (Tmp3.Val == 0) { |
| 1641 | Tmp3 = DAG.getConstant(0, Tmp2.getValueType()); |
| 1642 | Tmp4 = DAG.getCondCode(ISD::SETNE); |
| 1643 | } |
| 1644 | |
| 1645 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp4, Tmp2, Tmp3, |
| 1646 | Node->getOperand(4)); |
| 1647 | |
| 1648 | switch (TLI.getOperationAction(ISD::BR_CC, Tmp3.getValueType())) { |
| 1649 | default: assert(0 && "Unexpected action for BR_CC!"); |
| 1650 | case TargetLowering::Legal: break; |
| 1651 | case TargetLowering::Custom: |
| 1652 | Tmp4 = TLI.LowerOperation(Result, DAG); |
| 1653 | if (Tmp4.Val) Result = Tmp4; |
| 1654 | break; |
| 1655 | } |
| 1656 | break; |
| 1657 | case ISD::LOAD: { |
| 1658 | LoadSDNode *LD = cast<LoadSDNode>(Node); |
| 1659 | Tmp1 = LegalizeOp(LD->getChain()); // Legalize the chain. |
| 1660 | Tmp2 = LegalizeOp(LD->getBasePtr()); // Legalize the base pointer. |
| 1661 | |
| 1662 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 1663 | if (ExtType == ISD::NON_EXTLOAD) { |
| 1664 | MVT::ValueType VT = Node->getValueType(0); |
| 1665 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, LD->getOffset()); |
| 1666 | Tmp3 = Result.getValue(0); |
| 1667 | Tmp4 = Result.getValue(1); |
| 1668 | |
| 1669 | switch (TLI.getOperationAction(Node->getOpcode(), VT)) { |
| 1670 | default: assert(0 && "This action is not supported yet!"); |
Lauro Ramos Venancio | 578434f | 2007-08-01 19:34:21 +0000 | [diff] [blame] | 1671 | case TargetLowering::Legal: |
| 1672 | // If this is an unaligned load and the target doesn't support it, |
| 1673 | // expand it. |
| 1674 | if (!TLI.allowsUnalignedMemoryAccesses()) { |
| 1675 | unsigned ABIAlignment = TLI.getTargetData()-> |
| 1676 | getABITypeAlignment(MVT::getTypeForValueType(LD->getLoadedVT())); |
| 1677 | if (LD->getAlignment() < ABIAlignment){ |
| 1678 | Result = ExpandUnalignedLoad(cast<LoadSDNode>(Result.Val), DAG, |
| 1679 | TLI); |
| 1680 | Tmp3 = Result.getOperand(0); |
| 1681 | Tmp4 = Result.getOperand(1); |
Dale Johannesen | 0827538 | 2007-09-08 19:29:23 +0000 | [diff] [blame] | 1682 | Tmp3 = LegalizeOp(Tmp3); |
| 1683 | Tmp4 = LegalizeOp(Tmp4); |
Lauro Ramos Venancio | 578434f | 2007-08-01 19:34:21 +0000 | [diff] [blame] | 1684 | } |
| 1685 | } |
| 1686 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1687 | case TargetLowering::Custom: |
| 1688 | Tmp1 = TLI.LowerOperation(Tmp3, DAG); |
| 1689 | if (Tmp1.Val) { |
| 1690 | Tmp3 = LegalizeOp(Tmp1); |
| 1691 | Tmp4 = LegalizeOp(Tmp1.getValue(1)); |
| 1692 | } |
| 1693 | break; |
| 1694 | case TargetLowering::Promote: { |
| 1695 | // Only promote a load of vector type to another. |
| 1696 | assert(MVT::isVector(VT) && "Cannot promote this load!"); |
| 1697 | // Change base type to a different vector type. |
| 1698 | MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), VT); |
| 1699 | |
| 1700 | Tmp1 = DAG.getLoad(NVT, Tmp1, Tmp2, LD->getSrcValue(), |
| 1701 | LD->getSrcValueOffset(), |
| 1702 | LD->isVolatile(), LD->getAlignment()); |
| 1703 | Tmp3 = LegalizeOp(DAG.getNode(ISD::BIT_CONVERT, VT, Tmp1)); |
| 1704 | Tmp4 = LegalizeOp(Tmp1.getValue(1)); |
| 1705 | break; |
| 1706 | } |
| 1707 | } |
| 1708 | // Since loads produce two values, make sure to remember that we |
| 1709 | // legalized both of them. |
| 1710 | AddLegalizedOperand(SDOperand(Node, 0), Tmp3); |
| 1711 | AddLegalizedOperand(SDOperand(Node, 1), Tmp4); |
| 1712 | return Op.ResNo ? Tmp4 : Tmp3; |
| 1713 | } else { |
| 1714 | MVT::ValueType SrcVT = LD->getLoadedVT(); |
| 1715 | switch (TLI.getLoadXAction(ExtType, SrcVT)) { |
| 1716 | default: assert(0 && "This action is not supported yet!"); |
| 1717 | case TargetLowering::Promote: |
| 1718 | assert(SrcVT == MVT::i1 && |
| 1719 | "Can only promote extending LOAD from i1 -> i8!"); |
| 1720 | Result = DAG.getExtLoad(ExtType, Node->getValueType(0), Tmp1, Tmp2, |
| 1721 | LD->getSrcValue(), LD->getSrcValueOffset(), |
| 1722 | MVT::i8, LD->isVolatile(), LD->getAlignment()); |
| 1723 | Tmp1 = Result.getValue(0); |
| 1724 | Tmp2 = Result.getValue(1); |
| 1725 | break; |
| 1726 | case TargetLowering::Custom: |
| 1727 | isCustom = true; |
| 1728 | // FALLTHROUGH |
| 1729 | case TargetLowering::Legal: |
| 1730 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, LD->getOffset()); |
| 1731 | Tmp1 = Result.getValue(0); |
| 1732 | Tmp2 = Result.getValue(1); |
| 1733 | |
| 1734 | if (isCustom) { |
| 1735 | Tmp3 = TLI.LowerOperation(Result, DAG); |
| 1736 | if (Tmp3.Val) { |
| 1737 | Tmp1 = LegalizeOp(Tmp3); |
| 1738 | Tmp2 = LegalizeOp(Tmp3.getValue(1)); |
| 1739 | } |
Lauro Ramos Venancio | 578434f | 2007-08-01 19:34:21 +0000 | [diff] [blame] | 1740 | } else { |
| 1741 | // If this is an unaligned load and the target doesn't support it, |
| 1742 | // expand it. |
| 1743 | if (!TLI.allowsUnalignedMemoryAccesses()) { |
| 1744 | unsigned ABIAlignment = TLI.getTargetData()-> |
| 1745 | getABITypeAlignment(MVT::getTypeForValueType(LD->getLoadedVT())); |
| 1746 | if (LD->getAlignment() < ABIAlignment){ |
| 1747 | Result = ExpandUnalignedLoad(cast<LoadSDNode>(Result.Val), DAG, |
| 1748 | TLI); |
| 1749 | Tmp1 = Result.getOperand(0); |
| 1750 | Tmp2 = Result.getOperand(1); |
Dale Johannesen | 0827538 | 2007-09-08 19:29:23 +0000 | [diff] [blame] | 1751 | Tmp1 = LegalizeOp(Tmp1); |
| 1752 | Tmp2 = LegalizeOp(Tmp2); |
Lauro Ramos Venancio | 578434f | 2007-08-01 19:34:21 +0000 | [diff] [blame] | 1753 | } |
| 1754 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1755 | } |
| 1756 | break; |
| 1757 | case TargetLowering::Expand: |
| 1758 | // f64 = EXTLOAD f32 should expand to LOAD, FP_EXTEND |
| 1759 | if (SrcVT == MVT::f32 && Node->getValueType(0) == MVT::f64) { |
| 1760 | SDOperand Load = DAG.getLoad(SrcVT, Tmp1, Tmp2, LD->getSrcValue(), |
| 1761 | LD->getSrcValueOffset(), |
| 1762 | LD->isVolatile(), LD->getAlignment()); |
| 1763 | Result = DAG.getNode(ISD::FP_EXTEND, Node->getValueType(0), Load); |
| 1764 | Tmp1 = LegalizeOp(Result); // Relegalize new nodes. |
| 1765 | Tmp2 = LegalizeOp(Load.getValue(1)); |
| 1766 | break; |
| 1767 | } |
| 1768 | assert(ExtType != ISD::EXTLOAD &&"EXTLOAD should always be supported!"); |
| 1769 | // Turn the unsupported load into an EXTLOAD followed by an explicit |
| 1770 | // zero/sign extend inreg. |
| 1771 | Result = DAG.getExtLoad(ISD::EXTLOAD, Node->getValueType(0), |
| 1772 | Tmp1, Tmp2, LD->getSrcValue(), |
| 1773 | LD->getSrcValueOffset(), SrcVT, |
| 1774 | LD->isVolatile(), LD->getAlignment()); |
| 1775 | SDOperand ValRes; |
| 1776 | if (ExtType == ISD::SEXTLOAD) |
| 1777 | ValRes = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(), |
| 1778 | Result, DAG.getValueType(SrcVT)); |
| 1779 | else |
| 1780 | ValRes = DAG.getZeroExtendInReg(Result, SrcVT); |
| 1781 | Tmp1 = LegalizeOp(ValRes); // Relegalize new nodes. |
| 1782 | Tmp2 = LegalizeOp(Result.getValue(1)); // Relegalize new nodes. |
| 1783 | break; |
| 1784 | } |
| 1785 | // Since loads produce two values, make sure to remember that we legalized |
| 1786 | // both of them. |
| 1787 | AddLegalizedOperand(SDOperand(Node, 0), Tmp1); |
| 1788 | AddLegalizedOperand(SDOperand(Node, 1), Tmp2); |
| 1789 | return Op.ResNo ? Tmp2 : Tmp1; |
| 1790 | } |
| 1791 | } |
| 1792 | case ISD::EXTRACT_ELEMENT: { |
| 1793 | MVT::ValueType OpTy = Node->getOperand(0).getValueType(); |
| 1794 | switch (getTypeAction(OpTy)) { |
| 1795 | default: assert(0 && "EXTRACT_ELEMENT action for type unimplemented!"); |
| 1796 | case Legal: |
| 1797 | if (cast<ConstantSDNode>(Node->getOperand(1))->getValue()) { |
| 1798 | // 1 -> Hi |
| 1799 | Result = DAG.getNode(ISD::SRL, OpTy, Node->getOperand(0), |
| 1800 | DAG.getConstant(MVT::getSizeInBits(OpTy)/2, |
| 1801 | TLI.getShiftAmountTy())); |
| 1802 | Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), Result); |
| 1803 | } else { |
| 1804 | // 0 -> Lo |
| 1805 | Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), |
| 1806 | Node->getOperand(0)); |
| 1807 | } |
| 1808 | break; |
| 1809 | case Expand: |
| 1810 | // Get both the low and high parts. |
| 1811 | ExpandOp(Node->getOperand(0), Tmp1, Tmp2); |
| 1812 | if (cast<ConstantSDNode>(Node->getOperand(1))->getValue()) |
| 1813 | Result = Tmp2; // 1 -> Hi |
| 1814 | else |
| 1815 | Result = Tmp1; // 0 -> Lo |
| 1816 | break; |
| 1817 | } |
| 1818 | break; |
| 1819 | } |
| 1820 | |
| 1821 | case ISD::CopyToReg: |
| 1822 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 1823 | |
| 1824 | assert(isTypeLegal(Node->getOperand(2).getValueType()) && |
| 1825 | "Register type must be legal!"); |
| 1826 | // Legalize the incoming value (must be a legal type). |
| 1827 | Tmp2 = LegalizeOp(Node->getOperand(2)); |
| 1828 | if (Node->getNumValues() == 1) { |
| 1829 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1), Tmp2); |
| 1830 | } else { |
| 1831 | assert(Node->getNumValues() == 2 && "Unknown CopyToReg"); |
| 1832 | if (Node->getNumOperands() == 4) { |
| 1833 | Tmp3 = LegalizeOp(Node->getOperand(3)); |
| 1834 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1), Tmp2, |
| 1835 | Tmp3); |
| 1836 | } else { |
| 1837 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1),Tmp2); |
| 1838 | } |
| 1839 | |
| 1840 | // Since this produces two values, make sure to remember that we legalized |
| 1841 | // both of them. |
| 1842 | AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0)); |
| 1843 | AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1)); |
| 1844 | return Result; |
| 1845 | } |
| 1846 | break; |
| 1847 | |
| 1848 | case ISD::RET: |
| 1849 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 1850 | |
| 1851 | // Ensure that libcalls are emitted before a return. |
| 1852 | Tmp1 = DAG.getNode(ISD::TokenFactor, MVT::Other, Tmp1, LastCALLSEQ_END); |
| 1853 | Tmp1 = LegalizeOp(Tmp1); |
| 1854 | LastCALLSEQ_END = DAG.getEntryNode(); |
| 1855 | |
| 1856 | switch (Node->getNumOperands()) { |
| 1857 | case 3: // ret val |
| 1858 | Tmp2 = Node->getOperand(1); |
| 1859 | Tmp3 = Node->getOperand(2); // Signness |
| 1860 | switch (getTypeAction(Tmp2.getValueType())) { |
| 1861 | case Legal: |
| 1862 | Result = DAG.UpdateNodeOperands(Result, Tmp1, LegalizeOp(Tmp2), Tmp3); |
| 1863 | break; |
| 1864 | case Expand: |
| 1865 | if (!MVT::isVector(Tmp2.getValueType())) { |
| 1866 | SDOperand Lo, Hi; |
| 1867 | ExpandOp(Tmp2, Lo, Hi); |
| 1868 | |
| 1869 | // Big endian systems want the hi reg first. |
| 1870 | if (!TLI.isLittleEndian()) |
| 1871 | std::swap(Lo, Hi); |
| 1872 | |
| 1873 | if (Hi.Val) |
| 1874 | Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Tmp3, Hi,Tmp3); |
| 1875 | else |
| 1876 | Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Tmp3); |
| 1877 | Result = LegalizeOp(Result); |
| 1878 | } else { |
| 1879 | SDNode *InVal = Tmp2.Val; |
| 1880 | unsigned NumElems = MVT::getVectorNumElements(InVal->getValueType(0)); |
| 1881 | MVT::ValueType EVT = MVT::getVectorElementType(InVal->getValueType(0)); |
| 1882 | |
| 1883 | // Figure out if there is a simple type corresponding to this Vector |
| 1884 | // type. If so, convert to the vector type. |
| 1885 | MVT::ValueType TVT = MVT::getVectorType(EVT, NumElems); |
| 1886 | if (TLI.isTypeLegal(TVT)) { |
| 1887 | // Turn this into a return of the vector type. |
| 1888 | Tmp2 = LegalizeOp(Tmp2); |
| 1889 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3); |
| 1890 | } else if (NumElems == 1) { |
| 1891 | // Turn this into a return of the scalar type. |
| 1892 | Tmp2 = ScalarizeVectorOp(Tmp2); |
| 1893 | Tmp2 = LegalizeOp(Tmp2); |
| 1894 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3); |
| 1895 | |
| 1896 | // FIXME: Returns of gcc generic vectors smaller than a legal type |
| 1897 | // should be returned in integer registers! |
| 1898 | |
| 1899 | // The scalarized value type may not be legal, e.g. it might require |
| 1900 | // promotion or expansion. Relegalize the return. |
| 1901 | Result = LegalizeOp(Result); |
| 1902 | } else { |
| 1903 | // FIXME: Returns of gcc generic vectors larger than a legal vector |
| 1904 | // type should be returned by reference! |
| 1905 | SDOperand Lo, Hi; |
| 1906 | SplitVectorOp(Tmp2, Lo, Hi); |
| 1907 | Result = DAG.getNode(ISD::RET, MVT::Other, Tmp1, Lo, Tmp3, Hi,Tmp3); |
| 1908 | Result = LegalizeOp(Result); |
| 1909 | } |
| 1910 | } |
| 1911 | break; |
| 1912 | case Promote: |
| 1913 | Tmp2 = PromoteOp(Node->getOperand(1)); |
| 1914 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3); |
| 1915 | Result = LegalizeOp(Result); |
| 1916 | break; |
| 1917 | } |
| 1918 | break; |
| 1919 | case 1: // ret void |
| 1920 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
| 1921 | break; |
| 1922 | default: { // ret <values> |
| 1923 | SmallVector<SDOperand, 8> NewValues; |
| 1924 | NewValues.push_back(Tmp1); |
| 1925 | for (unsigned i = 1, e = Node->getNumOperands(); i < e; i += 2) |
| 1926 | switch (getTypeAction(Node->getOperand(i).getValueType())) { |
| 1927 | case Legal: |
| 1928 | NewValues.push_back(LegalizeOp(Node->getOperand(i))); |
| 1929 | NewValues.push_back(Node->getOperand(i+1)); |
| 1930 | break; |
| 1931 | case Expand: { |
| 1932 | SDOperand Lo, Hi; |
| 1933 | assert(!MVT::isExtendedVT(Node->getOperand(i).getValueType()) && |
| 1934 | "FIXME: TODO: implement returning non-legal vector types!"); |
| 1935 | ExpandOp(Node->getOperand(i), Lo, Hi); |
| 1936 | NewValues.push_back(Lo); |
| 1937 | NewValues.push_back(Node->getOperand(i+1)); |
| 1938 | if (Hi.Val) { |
| 1939 | NewValues.push_back(Hi); |
| 1940 | NewValues.push_back(Node->getOperand(i+1)); |
| 1941 | } |
| 1942 | break; |
| 1943 | } |
| 1944 | case Promote: |
| 1945 | assert(0 && "Can't promote multiple return value yet!"); |
| 1946 | } |
| 1947 | |
| 1948 | if (NewValues.size() == Node->getNumOperands()) |
| 1949 | Result = DAG.UpdateNodeOperands(Result, &NewValues[0],NewValues.size()); |
| 1950 | else |
| 1951 | Result = DAG.getNode(ISD::RET, MVT::Other, |
| 1952 | &NewValues[0], NewValues.size()); |
| 1953 | break; |
| 1954 | } |
| 1955 | } |
| 1956 | |
| 1957 | if (Result.getOpcode() == ISD::RET) { |
| 1958 | switch (TLI.getOperationAction(Result.getOpcode(), MVT::Other)) { |
| 1959 | default: assert(0 && "This action is not supported yet!"); |
| 1960 | case TargetLowering::Legal: break; |
| 1961 | case TargetLowering::Custom: |
| 1962 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 1963 | if (Tmp1.Val) Result = Tmp1; |
| 1964 | break; |
| 1965 | } |
| 1966 | } |
| 1967 | break; |
| 1968 | case ISD::STORE: { |
| 1969 | StoreSDNode *ST = cast<StoreSDNode>(Node); |
| 1970 | Tmp1 = LegalizeOp(ST->getChain()); // Legalize the chain. |
| 1971 | Tmp2 = LegalizeOp(ST->getBasePtr()); // Legalize the pointer. |
| 1972 | int SVOffset = ST->getSrcValueOffset(); |
| 1973 | unsigned Alignment = ST->getAlignment(); |
| 1974 | bool isVolatile = ST->isVolatile(); |
| 1975 | |
| 1976 | if (!ST->isTruncatingStore()) { |
| 1977 | // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr' |
| 1978 | // FIXME: We shouldn't do this for TargetConstantFP's. |
| 1979 | // FIXME: move this to the DAG Combiner! Note that we can't regress due |
| 1980 | // to phase ordering between legalized code and the dag combiner. This |
| 1981 | // probably means that we need to integrate dag combiner and legalizer |
| 1982 | // together. |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 1983 | // We generally can't do this one for long doubles. |
| 1984 | if (ConstantFPSDNode *CFP =dyn_cast<ConstantFPSDNode>(ST->getValue())) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1985 | if (CFP->getValueType(0) == MVT::f32) { |
Dale Johannesen | fbd9cda | 2007-09-12 03:30:33 +0000 | [diff] [blame] | 1986 | Tmp3 = DAG.getConstant((uint32_t)CFP->getValueAPF(). |
| 1987 | convertToAPInt().getZExtValue(), |
Dale Johannesen | 1616e90 | 2007-09-11 18:32:33 +0000 | [diff] [blame] | 1988 | MVT::i32); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 1989 | Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(), |
| 1990 | SVOffset, isVolatile, Alignment); |
| 1991 | break; |
| 1992 | } else if (CFP->getValueType(0) == MVT::f64) { |
Dale Johannesen | fbd9cda | 2007-09-12 03:30:33 +0000 | [diff] [blame] | 1993 | Tmp3 = DAG.getConstant(CFP->getValueAPF().convertToAPInt(). |
| 1994 | getZExtValue(), MVT::i64); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 1995 | Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(), |
| 1996 | SVOffset, isVolatile, Alignment); |
| 1997 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1998 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1999 | } |
| 2000 | |
| 2001 | switch (getTypeAction(ST->getStoredVT())) { |
| 2002 | case Legal: { |
| 2003 | Tmp3 = LegalizeOp(ST->getValue()); |
| 2004 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp3, Tmp2, |
| 2005 | ST->getOffset()); |
| 2006 | |
| 2007 | MVT::ValueType VT = Tmp3.getValueType(); |
| 2008 | switch (TLI.getOperationAction(ISD::STORE, VT)) { |
| 2009 | default: assert(0 && "This action is not supported yet!"); |
Lauro Ramos Venancio | 578434f | 2007-08-01 19:34:21 +0000 | [diff] [blame] | 2010 | case TargetLowering::Legal: |
| 2011 | // If this is an unaligned store and the target doesn't support it, |
| 2012 | // expand it. |
| 2013 | if (!TLI.allowsUnalignedMemoryAccesses()) { |
| 2014 | unsigned ABIAlignment = TLI.getTargetData()-> |
| 2015 | getABITypeAlignment(MVT::getTypeForValueType(ST->getStoredVT())); |
| 2016 | if (ST->getAlignment() < ABIAlignment) |
| 2017 | Result = ExpandUnalignedStore(cast<StoreSDNode>(Result.Val), DAG, |
| 2018 | TLI); |
| 2019 | } |
| 2020 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2021 | case TargetLowering::Custom: |
| 2022 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2023 | if (Tmp1.Val) Result = Tmp1; |
| 2024 | break; |
| 2025 | case TargetLowering::Promote: |
| 2026 | assert(MVT::isVector(VT) && "Unknown legal promote case!"); |
| 2027 | Tmp3 = DAG.getNode(ISD::BIT_CONVERT, |
| 2028 | TLI.getTypeToPromoteTo(ISD::STORE, VT), Tmp3); |
| 2029 | Result = DAG.getStore(Tmp1, Tmp3, Tmp2, |
| 2030 | ST->getSrcValue(), SVOffset, isVolatile, |
| 2031 | Alignment); |
| 2032 | break; |
| 2033 | } |
| 2034 | break; |
| 2035 | } |
| 2036 | case Promote: |
| 2037 | // Truncate the value and store the result. |
| 2038 | Tmp3 = PromoteOp(ST->getValue()); |
| 2039 | Result = DAG.getTruncStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(), |
| 2040 | SVOffset, ST->getStoredVT(), |
| 2041 | isVolatile, Alignment); |
| 2042 | break; |
| 2043 | |
| 2044 | case Expand: |
| 2045 | unsigned IncrementSize = 0; |
| 2046 | SDOperand Lo, Hi; |
| 2047 | |
| 2048 | // If this is a vector type, then we have to calculate the increment as |
| 2049 | // the product of the element size in bytes, and the number of elements |
| 2050 | // in the high half of the vector. |
| 2051 | if (MVT::isVector(ST->getValue().getValueType())) { |
| 2052 | SDNode *InVal = ST->getValue().Val; |
| 2053 | unsigned NumElems = MVT::getVectorNumElements(InVal->getValueType(0)); |
| 2054 | MVT::ValueType EVT = MVT::getVectorElementType(InVal->getValueType(0)); |
| 2055 | |
| 2056 | // Figure out if there is a simple type corresponding to this Vector |
| 2057 | // type. If so, convert to the vector type. |
| 2058 | MVT::ValueType TVT = MVT::getVectorType(EVT, NumElems); |
| 2059 | if (TLI.isTypeLegal(TVT)) { |
| 2060 | // Turn this into a normal store of the vector type. |
| 2061 | Tmp3 = LegalizeOp(Node->getOperand(1)); |
| 2062 | Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(), |
| 2063 | SVOffset, isVolatile, Alignment); |
| 2064 | Result = LegalizeOp(Result); |
| 2065 | break; |
| 2066 | } else if (NumElems == 1) { |
| 2067 | // Turn this into a normal store of the scalar type. |
| 2068 | Tmp3 = ScalarizeVectorOp(Node->getOperand(1)); |
| 2069 | Result = DAG.getStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(), |
| 2070 | SVOffset, isVolatile, Alignment); |
| 2071 | // The scalarized value type may not be legal, e.g. it might require |
| 2072 | // promotion or expansion. Relegalize the scalar store. |
| 2073 | Result = LegalizeOp(Result); |
| 2074 | break; |
| 2075 | } else { |
| 2076 | SplitVectorOp(Node->getOperand(1), Lo, Hi); |
| 2077 | IncrementSize = NumElems/2 * MVT::getSizeInBits(EVT)/8; |
| 2078 | } |
| 2079 | } else { |
| 2080 | ExpandOp(Node->getOperand(1), Lo, Hi); |
| 2081 | IncrementSize = Hi.Val ? MVT::getSizeInBits(Hi.getValueType())/8 : 0; |
| 2082 | |
| 2083 | if (!TLI.isLittleEndian()) |
| 2084 | std::swap(Lo, Hi); |
| 2085 | } |
| 2086 | |
| 2087 | Lo = DAG.getStore(Tmp1, Lo, Tmp2, ST->getSrcValue(), |
| 2088 | SVOffset, isVolatile, Alignment); |
| 2089 | |
| 2090 | if (Hi.Val == NULL) { |
| 2091 | // Must be int <-> float one-to-one expansion. |
| 2092 | Result = Lo; |
| 2093 | break; |
| 2094 | } |
| 2095 | |
| 2096 | Tmp2 = DAG.getNode(ISD::ADD, Tmp2.getValueType(), Tmp2, |
| 2097 | getIntPtrConstant(IncrementSize)); |
| 2098 | assert(isTypeLegal(Tmp2.getValueType()) && |
| 2099 | "Pointers must be legal!"); |
| 2100 | SVOffset += IncrementSize; |
| 2101 | if (Alignment > IncrementSize) |
| 2102 | Alignment = IncrementSize; |
| 2103 | Hi = DAG.getStore(Tmp1, Hi, Tmp2, ST->getSrcValue(), |
| 2104 | SVOffset, isVolatile, Alignment); |
| 2105 | Result = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo, Hi); |
| 2106 | break; |
| 2107 | } |
| 2108 | } else { |
| 2109 | // Truncating store |
| 2110 | assert(isTypeLegal(ST->getValue().getValueType()) && |
| 2111 | "Cannot handle illegal TRUNCSTORE yet!"); |
| 2112 | Tmp3 = LegalizeOp(ST->getValue()); |
| 2113 | |
| 2114 | // The only promote case we handle is TRUNCSTORE:i1 X into |
| 2115 | // -> TRUNCSTORE:i8 (and X, 1) |
| 2116 | if (ST->getStoredVT() == MVT::i1 && |
| 2117 | TLI.getStoreXAction(MVT::i1) == TargetLowering::Promote) { |
| 2118 | // Promote the bool to a mask then store. |
| 2119 | Tmp3 = DAG.getNode(ISD::AND, Tmp3.getValueType(), Tmp3, |
| 2120 | DAG.getConstant(1, Tmp3.getValueType())); |
| 2121 | Result = DAG.getTruncStore(Tmp1, Tmp3, Tmp2, ST->getSrcValue(), |
| 2122 | SVOffset, MVT::i8, |
| 2123 | isVolatile, Alignment); |
| 2124 | } else if (Tmp1 != ST->getChain() || Tmp3 != ST->getValue() || |
| 2125 | Tmp2 != ST->getBasePtr()) { |
| 2126 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp3, Tmp2, |
| 2127 | ST->getOffset()); |
| 2128 | } |
| 2129 | |
| 2130 | MVT::ValueType StVT = cast<StoreSDNode>(Result.Val)->getStoredVT(); |
| 2131 | switch (TLI.getStoreXAction(StVT)) { |
| 2132 | default: assert(0 && "This action is not supported yet!"); |
Lauro Ramos Venancio | 578434f | 2007-08-01 19:34:21 +0000 | [diff] [blame] | 2133 | case TargetLowering::Legal: |
| 2134 | // If this is an unaligned store and the target doesn't support it, |
| 2135 | // expand it. |
| 2136 | if (!TLI.allowsUnalignedMemoryAccesses()) { |
| 2137 | unsigned ABIAlignment = TLI.getTargetData()-> |
| 2138 | getABITypeAlignment(MVT::getTypeForValueType(ST->getStoredVT())); |
| 2139 | if (ST->getAlignment() < ABIAlignment) |
| 2140 | Result = ExpandUnalignedStore(cast<StoreSDNode>(Result.Val), DAG, |
| 2141 | TLI); |
| 2142 | } |
| 2143 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2144 | case TargetLowering::Custom: |
| 2145 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2146 | if (Tmp1.Val) Result = Tmp1; |
| 2147 | break; |
| 2148 | } |
| 2149 | } |
| 2150 | break; |
| 2151 | } |
| 2152 | case ISD::PCMARKER: |
| 2153 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 2154 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1)); |
| 2155 | break; |
| 2156 | case ISD::STACKSAVE: |
| 2157 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 2158 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
| 2159 | Tmp1 = Result.getValue(0); |
| 2160 | Tmp2 = Result.getValue(1); |
| 2161 | |
| 2162 | switch (TLI.getOperationAction(ISD::STACKSAVE, MVT::Other)) { |
| 2163 | default: assert(0 && "This action is not supported yet!"); |
| 2164 | case TargetLowering::Legal: break; |
| 2165 | case TargetLowering::Custom: |
| 2166 | Tmp3 = TLI.LowerOperation(Result, DAG); |
| 2167 | if (Tmp3.Val) { |
| 2168 | Tmp1 = LegalizeOp(Tmp3); |
| 2169 | Tmp2 = LegalizeOp(Tmp3.getValue(1)); |
| 2170 | } |
| 2171 | break; |
| 2172 | case TargetLowering::Expand: |
| 2173 | // Expand to CopyFromReg if the target set |
| 2174 | // StackPointerRegisterToSaveRestore. |
| 2175 | if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) { |
| 2176 | Tmp1 = DAG.getCopyFromReg(Result.getOperand(0), SP, |
| 2177 | Node->getValueType(0)); |
| 2178 | Tmp2 = Tmp1.getValue(1); |
| 2179 | } else { |
| 2180 | Tmp1 = DAG.getNode(ISD::UNDEF, Node->getValueType(0)); |
| 2181 | Tmp2 = Node->getOperand(0); |
| 2182 | } |
| 2183 | break; |
| 2184 | } |
| 2185 | |
| 2186 | // Since stacksave produce two values, make sure to remember that we |
| 2187 | // legalized both of them. |
| 2188 | AddLegalizedOperand(SDOperand(Node, 0), Tmp1); |
| 2189 | AddLegalizedOperand(SDOperand(Node, 1), Tmp2); |
| 2190 | return Op.ResNo ? Tmp2 : Tmp1; |
| 2191 | |
| 2192 | case ISD::STACKRESTORE: |
| 2193 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 2194 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer. |
| 2195 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
| 2196 | |
| 2197 | switch (TLI.getOperationAction(ISD::STACKRESTORE, MVT::Other)) { |
| 2198 | default: assert(0 && "This action is not supported yet!"); |
| 2199 | case TargetLowering::Legal: break; |
| 2200 | case TargetLowering::Custom: |
| 2201 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2202 | if (Tmp1.Val) Result = Tmp1; |
| 2203 | break; |
| 2204 | case TargetLowering::Expand: |
| 2205 | // Expand to CopyToReg if the target set |
| 2206 | // StackPointerRegisterToSaveRestore. |
| 2207 | if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) { |
| 2208 | Result = DAG.getCopyToReg(Tmp1, SP, Tmp2); |
| 2209 | } else { |
| 2210 | Result = Tmp1; |
| 2211 | } |
| 2212 | break; |
| 2213 | } |
| 2214 | break; |
| 2215 | |
| 2216 | case ISD::READCYCLECOUNTER: |
| 2217 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain |
| 2218 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
| 2219 | switch (TLI.getOperationAction(ISD::READCYCLECOUNTER, |
| 2220 | Node->getValueType(0))) { |
| 2221 | default: assert(0 && "This action is not supported yet!"); |
| 2222 | case TargetLowering::Legal: |
| 2223 | Tmp1 = Result.getValue(0); |
| 2224 | Tmp2 = Result.getValue(1); |
| 2225 | break; |
| 2226 | case TargetLowering::Custom: |
| 2227 | Result = TLI.LowerOperation(Result, DAG); |
| 2228 | Tmp1 = LegalizeOp(Result.getValue(0)); |
| 2229 | Tmp2 = LegalizeOp(Result.getValue(1)); |
| 2230 | break; |
| 2231 | } |
| 2232 | |
| 2233 | // Since rdcc produce two values, make sure to remember that we legalized |
| 2234 | // both of them. |
| 2235 | AddLegalizedOperand(SDOperand(Node, 0), Tmp1); |
| 2236 | AddLegalizedOperand(SDOperand(Node, 1), Tmp2); |
| 2237 | return Result; |
| 2238 | |
| 2239 | case ISD::SELECT: |
| 2240 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 2241 | case Expand: assert(0 && "It's impossible to expand bools"); |
| 2242 | case Legal: |
| 2243 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the condition. |
| 2244 | break; |
| 2245 | case Promote: |
| 2246 | Tmp1 = PromoteOp(Node->getOperand(0)); // Promote the condition. |
| 2247 | // Make sure the condition is either zero or one. |
| 2248 | if (!DAG.MaskedValueIsZero(Tmp1, |
| 2249 | MVT::getIntVTBitMask(Tmp1.getValueType())^1)) |
| 2250 | Tmp1 = DAG.getZeroExtendInReg(Tmp1, MVT::i1); |
| 2251 | break; |
| 2252 | } |
| 2253 | Tmp2 = LegalizeOp(Node->getOperand(1)); // TrueVal |
| 2254 | Tmp3 = LegalizeOp(Node->getOperand(2)); // FalseVal |
| 2255 | |
| 2256 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3); |
| 2257 | |
| 2258 | switch (TLI.getOperationAction(ISD::SELECT, Tmp2.getValueType())) { |
| 2259 | default: assert(0 && "This action is not supported yet!"); |
| 2260 | case TargetLowering::Legal: break; |
| 2261 | case TargetLowering::Custom: { |
| 2262 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2263 | if (Tmp1.Val) Result = Tmp1; |
| 2264 | break; |
| 2265 | } |
| 2266 | case TargetLowering::Expand: |
| 2267 | if (Tmp1.getOpcode() == ISD::SETCC) { |
| 2268 | Result = DAG.getSelectCC(Tmp1.getOperand(0), Tmp1.getOperand(1), |
| 2269 | Tmp2, Tmp3, |
| 2270 | cast<CondCodeSDNode>(Tmp1.getOperand(2))->get()); |
| 2271 | } else { |
| 2272 | Result = DAG.getSelectCC(Tmp1, |
| 2273 | DAG.getConstant(0, Tmp1.getValueType()), |
| 2274 | Tmp2, Tmp3, ISD::SETNE); |
| 2275 | } |
| 2276 | break; |
| 2277 | case TargetLowering::Promote: { |
| 2278 | MVT::ValueType NVT = |
| 2279 | TLI.getTypeToPromoteTo(ISD::SELECT, Tmp2.getValueType()); |
| 2280 | unsigned ExtOp, TruncOp; |
| 2281 | if (MVT::isVector(Tmp2.getValueType())) { |
| 2282 | ExtOp = ISD::BIT_CONVERT; |
| 2283 | TruncOp = ISD::BIT_CONVERT; |
| 2284 | } else if (MVT::isInteger(Tmp2.getValueType())) { |
| 2285 | ExtOp = ISD::ANY_EXTEND; |
| 2286 | TruncOp = ISD::TRUNCATE; |
| 2287 | } else { |
| 2288 | ExtOp = ISD::FP_EXTEND; |
| 2289 | TruncOp = ISD::FP_ROUND; |
| 2290 | } |
| 2291 | // Promote each of the values to the new type. |
| 2292 | Tmp2 = DAG.getNode(ExtOp, NVT, Tmp2); |
| 2293 | Tmp3 = DAG.getNode(ExtOp, NVT, Tmp3); |
| 2294 | // Perform the larger operation, then round down. |
| 2295 | Result = DAG.getNode(ISD::SELECT, NVT, Tmp1, Tmp2,Tmp3); |
| 2296 | Result = DAG.getNode(TruncOp, Node->getValueType(0), Result); |
| 2297 | break; |
| 2298 | } |
| 2299 | } |
| 2300 | break; |
| 2301 | case ISD::SELECT_CC: { |
| 2302 | Tmp1 = Node->getOperand(0); // LHS |
| 2303 | Tmp2 = Node->getOperand(1); // RHS |
| 2304 | Tmp3 = LegalizeOp(Node->getOperand(2)); // True |
| 2305 | Tmp4 = LegalizeOp(Node->getOperand(3)); // False |
| 2306 | SDOperand CC = Node->getOperand(4); |
| 2307 | |
| 2308 | LegalizeSetCCOperands(Tmp1, Tmp2, CC); |
| 2309 | |
| 2310 | // If we didn't get both a LHS and RHS back from LegalizeSetCCOperands, |
| 2311 | // the LHS is a legal SETCC itself. In this case, we need to compare |
| 2312 | // the result against zero to select between true and false values. |
| 2313 | if (Tmp2.Val == 0) { |
| 2314 | Tmp2 = DAG.getConstant(0, Tmp1.getValueType()); |
| 2315 | CC = DAG.getCondCode(ISD::SETNE); |
| 2316 | } |
| 2317 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4, CC); |
| 2318 | |
| 2319 | // Everything is legal, see if we should expand this op or something. |
| 2320 | switch (TLI.getOperationAction(ISD::SELECT_CC, Tmp3.getValueType())) { |
| 2321 | default: assert(0 && "This action is not supported yet!"); |
| 2322 | case TargetLowering::Legal: break; |
| 2323 | case TargetLowering::Custom: |
| 2324 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2325 | if (Tmp1.Val) Result = Tmp1; |
| 2326 | break; |
| 2327 | } |
| 2328 | break; |
| 2329 | } |
| 2330 | case ISD::SETCC: |
| 2331 | Tmp1 = Node->getOperand(0); |
| 2332 | Tmp2 = Node->getOperand(1); |
| 2333 | Tmp3 = Node->getOperand(2); |
| 2334 | LegalizeSetCCOperands(Tmp1, Tmp2, Tmp3); |
| 2335 | |
| 2336 | // If we had to Expand the SetCC operands into a SELECT node, then it may |
| 2337 | // not always be possible to return a true LHS & RHS. In this case, just |
| 2338 | // return the value we legalized, returned in the LHS |
| 2339 | if (Tmp2.Val == 0) { |
| 2340 | Result = Tmp1; |
| 2341 | break; |
| 2342 | } |
| 2343 | |
| 2344 | switch (TLI.getOperationAction(ISD::SETCC, Tmp1.getValueType())) { |
| 2345 | default: assert(0 && "Cannot handle this action for SETCC yet!"); |
| 2346 | case TargetLowering::Custom: |
| 2347 | isCustom = true; |
| 2348 | // FALLTHROUGH. |
| 2349 | case TargetLowering::Legal: |
| 2350 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3); |
| 2351 | if (isCustom) { |
| 2352 | Tmp4 = TLI.LowerOperation(Result, DAG); |
| 2353 | if (Tmp4.Val) Result = Tmp4; |
| 2354 | } |
| 2355 | break; |
| 2356 | case TargetLowering::Promote: { |
| 2357 | // First step, figure out the appropriate operation to use. |
| 2358 | // Allow SETCC to not be supported for all legal data types |
| 2359 | // Mostly this targets FP |
| 2360 | MVT::ValueType NewInTy = Node->getOperand(0).getValueType(); |
| 2361 | MVT::ValueType OldVT = NewInTy; OldVT = OldVT; |
| 2362 | |
| 2363 | // Scan for the appropriate larger type to use. |
| 2364 | while (1) { |
| 2365 | NewInTy = (MVT::ValueType)(NewInTy+1); |
| 2366 | |
| 2367 | assert(MVT::isInteger(NewInTy) == MVT::isInteger(OldVT) && |
| 2368 | "Fell off of the edge of the integer world"); |
| 2369 | assert(MVT::isFloatingPoint(NewInTy) == MVT::isFloatingPoint(OldVT) && |
| 2370 | "Fell off of the edge of the floating point world"); |
| 2371 | |
| 2372 | // If the target supports SETCC of this type, use it. |
| 2373 | if (TLI.isOperationLegal(ISD::SETCC, NewInTy)) |
| 2374 | break; |
| 2375 | } |
| 2376 | if (MVT::isInteger(NewInTy)) |
| 2377 | assert(0 && "Cannot promote Legal Integer SETCC yet"); |
| 2378 | else { |
| 2379 | Tmp1 = DAG.getNode(ISD::FP_EXTEND, NewInTy, Tmp1); |
| 2380 | Tmp2 = DAG.getNode(ISD::FP_EXTEND, NewInTy, Tmp2); |
| 2381 | } |
| 2382 | Tmp1 = LegalizeOp(Tmp1); |
| 2383 | Tmp2 = LegalizeOp(Tmp2); |
| 2384 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3); |
| 2385 | Result = LegalizeOp(Result); |
| 2386 | break; |
| 2387 | } |
| 2388 | case TargetLowering::Expand: |
| 2389 | // Expand a setcc node into a select_cc of the same condition, lhs, and |
| 2390 | // rhs that selects between const 1 (true) and const 0 (false). |
| 2391 | MVT::ValueType VT = Node->getValueType(0); |
| 2392 | Result = DAG.getNode(ISD::SELECT_CC, VT, Tmp1, Tmp2, |
| 2393 | DAG.getConstant(1, VT), DAG.getConstant(0, VT), |
| 2394 | Tmp3); |
| 2395 | break; |
| 2396 | } |
| 2397 | break; |
| 2398 | case ISD::MEMSET: |
| 2399 | case ISD::MEMCPY: |
| 2400 | case ISD::MEMMOVE: { |
| 2401 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Chain |
| 2402 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Pointer |
| 2403 | |
| 2404 | if (Node->getOpcode() == ISD::MEMSET) { // memset = ubyte |
| 2405 | switch (getTypeAction(Node->getOperand(2).getValueType())) { |
| 2406 | case Expand: assert(0 && "Cannot expand a byte!"); |
| 2407 | case Legal: |
| 2408 | Tmp3 = LegalizeOp(Node->getOperand(2)); |
| 2409 | break; |
| 2410 | case Promote: |
| 2411 | Tmp3 = PromoteOp(Node->getOperand(2)); |
| 2412 | break; |
| 2413 | } |
| 2414 | } else { |
| 2415 | Tmp3 = LegalizeOp(Node->getOperand(2)); // memcpy/move = pointer, |
| 2416 | } |
| 2417 | |
| 2418 | SDOperand Tmp4; |
| 2419 | switch (getTypeAction(Node->getOperand(3).getValueType())) { |
| 2420 | case Expand: { |
| 2421 | // Length is too big, just take the lo-part of the length. |
| 2422 | SDOperand HiPart; |
| 2423 | ExpandOp(Node->getOperand(3), Tmp4, HiPart); |
| 2424 | break; |
| 2425 | } |
| 2426 | case Legal: |
| 2427 | Tmp4 = LegalizeOp(Node->getOperand(3)); |
| 2428 | break; |
| 2429 | case Promote: |
| 2430 | Tmp4 = PromoteOp(Node->getOperand(3)); |
| 2431 | break; |
| 2432 | } |
| 2433 | |
| 2434 | SDOperand Tmp5; |
| 2435 | switch (getTypeAction(Node->getOperand(4).getValueType())) { // uint |
| 2436 | case Expand: assert(0 && "Cannot expand this yet!"); |
| 2437 | case Legal: |
| 2438 | Tmp5 = LegalizeOp(Node->getOperand(4)); |
| 2439 | break; |
| 2440 | case Promote: |
| 2441 | Tmp5 = PromoteOp(Node->getOperand(4)); |
| 2442 | break; |
| 2443 | } |
| 2444 | |
| 2445 | switch (TLI.getOperationAction(Node->getOpcode(), MVT::Other)) { |
| 2446 | default: assert(0 && "This action not implemented for this operation!"); |
| 2447 | case TargetLowering::Custom: |
| 2448 | isCustom = true; |
| 2449 | // FALLTHROUGH |
| 2450 | case TargetLowering::Legal: |
| 2451 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, Tmp4, Tmp5); |
| 2452 | if (isCustom) { |
| 2453 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2454 | if (Tmp1.Val) Result = Tmp1; |
| 2455 | } |
| 2456 | break; |
| 2457 | case TargetLowering::Expand: { |
| 2458 | // Otherwise, the target does not support this operation. Lower the |
| 2459 | // operation to an explicit libcall as appropriate. |
| 2460 | MVT::ValueType IntPtr = TLI.getPointerTy(); |
| 2461 | const Type *IntPtrTy = TLI.getTargetData()->getIntPtrType(); |
| 2462 | TargetLowering::ArgListTy Args; |
| 2463 | TargetLowering::ArgListEntry Entry; |
| 2464 | |
| 2465 | const char *FnName = 0; |
| 2466 | if (Node->getOpcode() == ISD::MEMSET) { |
| 2467 | Entry.Node = Tmp2; Entry.Ty = IntPtrTy; |
| 2468 | Args.push_back(Entry); |
| 2469 | // Extend the (previously legalized) ubyte argument to be an int value |
| 2470 | // for the call. |
| 2471 | if (Tmp3.getValueType() > MVT::i32) |
| 2472 | Tmp3 = DAG.getNode(ISD::TRUNCATE, MVT::i32, Tmp3); |
| 2473 | else |
| 2474 | Tmp3 = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Tmp3); |
| 2475 | Entry.Node = Tmp3; Entry.Ty = Type::Int32Ty; Entry.isSExt = true; |
| 2476 | Args.push_back(Entry); |
| 2477 | Entry.Node = Tmp4; Entry.Ty = IntPtrTy; Entry.isSExt = false; |
| 2478 | Args.push_back(Entry); |
| 2479 | |
| 2480 | FnName = "memset"; |
| 2481 | } else if (Node->getOpcode() == ISD::MEMCPY || |
| 2482 | Node->getOpcode() == ISD::MEMMOVE) { |
| 2483 | Entry.Ty = IntPtrTy; |
| 2484 | Entry.Node = Tmp2; Args.push_back(Entry); |
| 2485 | Entry.Node = Tmp3; Args.push_back(Entry); |
| 2486 | Entry.Node = Tmp4; Args.push_back(Entry); |
| 2487 | FnName = Node->getOpcode() == ISD::MEMMOVE ? "memmove" : "memcpy"; |
| 2488 | } else { |
| 2489 | assert(0 && "Unknown op!"); |
| 2490 | } |
| 2491 | |
| 2492 | std::pair<SDOperand,SDOperand> CallResult = |
| 2493 | TLI.LowerCallTo(Tmp1, Type::VoidTy, false, false, CallingConv::C, false, |
| 2494 | DAG.getExternalSymbol(FnName, IntPtr), Args, DAG); |
| 2495 | Result = CallResult.second; |
| 2496 | break; |
| 2497 | } |
| 2498 | } |
| 2499 | break; |
| 2500 | } |
| 2501 | |
| 2502 | case ISD::SHL_PARTS: |
| 2503 | case ISD::SRA_PARTS: |
| 2504 | case ISD::SRL_PARTS: { |
| 2505 | SmallVector<SDOperand, 8> Ops; |
| 2506 | bool Changed = false; |
| 2507 | for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) { |
| 2508 | Ops.push_back(LegalizeOp(Node->getOperand(i))); |
| 2509 | Changed |= Ops.back() != Node->getOperand(i); |
| 2510 | } |
| 2511 | if (Changed) |
| 2512 | Result = DAG.UpdateNodeOperands(Result, &Ops[0], Ops.size()); |
| 2513 | |
| 2514 | switch (TLI.getOperationAction(Node->getOpcode(), |
| 2515 | Node->getValueType(0))) { |
| 2516 | default: assert(0 && "This action is not supported yet!"); |
| 2517 | case TargetLowering::Legal: break; |
| 2518 | case TargetLowering::Custom: |
| 2519 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2520 | if (Tmp1.Val) { |
| 2521 | SDOperand Tmp2, RetVal(0, 0); |
| 2522 | for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) { |
| 2523 | Tmp2 = LegalizeOp(Tmp1.getValue(i)); |
| 2524 | AddLegalizedOperand(SDOperand(Node, i), Tmp2); |
| 2525 | if (i == Op.ResNo) |
| 2526 | RetVal = Tmp2; |
| 2527 | } |
| 2528 | assert(RetVal.Val && "Illegal result number"); |
| 2529 | return RetVal; |
| 2530 | } |
| 2531 | break; |
| 2532 | } |
| 2533 | |
| 2534 | // Since these produce multiple values, make sure to remember that we |
| 2535 | // legalized all of them. |
| 2536 | for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i) |
| 2537 | AddLegalizedOperand(SDOperand(Node, i), Result.getValue(i)); |
| 2538 | return Result.getValue(Op.ResNo); |
| 2539 | } |
| 2540 | |
| 2541 | // Binary operators |
| 2542 | case ISD::ADD: |
| 2543 | case ISD::SUB: |
| 2544 | case ISD::MUL: |
| 2545 | case ISD::MULHS: |
| 2546 | case ISD::MULHU: |
| 2547 | case ISD::UDIV: |
| 2548 | case ISD::SDIV: |
| 2549 | case ISD::AND: |
| 2550 | case ISD::OR: |
| 2551 | case ISD::XOR: |
| 2552 | case ISD::SHL: |
| 2553 | case ISD::SRL: |
| 2554 | case ISD::SRA: |
| 2555 | case ISD::FADD: |
| 2556 | case ISD::FSUB: |
| 2557 | case ISD::FMUL: |
| 2558 | case ISD::FDIV: |
| 2559 | Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS |
| 2560 | switch (getTypeAction(Node->getOperand(1).getValueType())) { |
| 2561 | case Expand: assert(0 && "Not possible"); |
| 2562 | case Legal: |
| 2563 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the RHS. |
| 2564 | break; |
| 2565 | case Promote: |
| 2566 | Tmp2 = PromoteOp(Node->getOperand(1)); // Promote the RHS. |
| 2567 | break; |
| 2568 | } |
| 2569 | |
| 2570 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
| 2571 | |
| 2572 | switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) { |
| 2573 | default: assert(0 && "BinOp legalize operation not supported"); |
| 2574 | case TargetLowering::Legal: break; |
| 2575 | case TargetLowering::Custom: |
| 2576 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2577 | if (Tmp1.Val) Result = Tmp1; |
| 2578 | break; |
| 2579 | case TargetLowering::Expand: { |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2580 | MVT::ValueType VT = Op.getValueType(); |
| 2581 | |
| 2582 | // See if multiply or divide can be lowered using two-result operations. |
| 2583 | SDVTList VTs = DAG.getVTList(VT, VT); |
| 2584 | if (Node->getOpcode() == ISD::MUL) { |
| 2585 | // We just need the low half of the multiply; try both the signed |
| 2586 | // and unsigned forms. If the target supports both SMUL_LOHI and |
| 2587 | // UMUL_LOHI, form a preference by checking which forms of plain |
| 2588 | // MULH it supports. |
| 2589 | bool HasSMUL_LOHI = TLI.isOperationLegal(ISD::SMUL_LOHI, VT); |
| 2590 | bool HasUMUL_LOHI = TLI.isOperationLegal(ISD::UMUL_LOHI, VT); |
| 2591 | bool HasMULHS = TLI.isOperationLegal(ISD::MULHS, VT); |
| 2592 | bool HasMULHU = TLI.isOperationLegal(ISD::MULHU, VT); |
| 2593 | unsigned OpToUse = 0; |
| 2594 | if (HasSMUL_LOHI && !HasMULHS) { |
| 2595 | OpToUse = ISD::SMUL_LOHI; |
| 2596 | } else if (HasUMUL_LOHI && !HasMULHU) { |
| 2597 | OpToUse = ISD::UMUL_LOHI; |
| 2598 | } else if (HasSMUL_LOHI) { |
| 2599 | OpToUse = ISD::SMUL_LOHI; |
| 2600 | } else if (HasUMUL_LOHI) { |
| 2601 | OpToUse = ISD::UMUL_LOHI; |
| 2602 | } |
| 2603 | if (OpToUse) { |
| 2604 | Result = SDOperand(DAG.getNode(OpToUse, VTs, Tmp1, Tmp2).Val, 0); |
| 2605 | break; |
| 2606 | } |
| 2607 | } |
| 2608 | if (Node->getOpcode() == ISD::MULHS && |
| 2609 | TLI.isOperationLegal(ISD::SMUL_LOHI, VT)) { |
| 2610 | Result = SDOperand(DAG.getNode(ISD::SMUL_LOHI, VTs, Tmp1, Tmp2).Val, 1); |
| 2611 | break; |
| 2612 | } |
| 2613 | if (Node->getOpcode() == ISD::MULHU && |
| 2614 | TLI.isOperationLegal(ISD::UMUL_LOHI, VT)) { |
| 2615 | Result = SDOperand(DAG.getNode(ISD::UMUL_LOHI, VTs, Tmp1, Tmp2).Val, 1); |
| 2616 | break; |
| 2617 | } |
| 2618 | if (Node->getOpcode() == ISD::SDIV && |
| 2619 | TLI.isOperationLegal(ISD::SDIVREM, VT)) { |
| 2620 | Result = SDOperand(DAG.getNode(ISD::SDIVREM, VTs, Tmp1, Tmp2).Val, 0); |
| 2621 | break; |
| 2622 | } |
| 2623 | if (Node->getOpcode() == ISD::UDIV && |
| 2624 | TLI.isOperationLegal(ISD::UDIVREM, VT)) { |
| 2625 | Result = SDOperand(DAG.getNode(ISD::UDIVREM, VTs, Tmp1, Tmp2).Val, 0); |
| 2626 | break; |
| 2627 | } |
| 2628 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2629 | if (Node->getValueType(0) == MVT::i32) { |
| 2630 | switch (Node->getOpcode()) { |
| 2631 | default: assert(0 && "Do not know how to expand this integer BinOp!"); |
| 2632 | case ISD::UDIV: |
| 2633 | case ISD::SDIV: |
| 2634 | RTLIB::Libcall LC = Node->getOpcode() == ISD::UDIV |
| 2635 | ? RTLIB::UDIV_I32 : RTLIB::SDIV_I32; |
| 2636 | SDOperand Dummy; |
| 2637 | bool isSigned = Node->getOpcode() == ISD::SDIV; |
| 2638 | Result = ExpandLibCall(TLI.getLibcallName(LC), Node, isSigned, Dummy); |
| 2639 | }; |
| 2640 | break; |
| 2641 | } |
| 2642 | |
| 2643 | assert(MVT::isVector(Node->getValueType(0)) && |
| 2644 | "Cannot expand this binary operator!"); |
| 2645 | // Expand the operation into a bunch of nasty scalar code. |
| 2646 | SmallVector<SDOperand, 8> Ops; |
| 2647 | MVT::ValueType EltVT = MVT::getVectorElementType(Node->getValueType(0)); |
| 2648 | MVT::ValueType PtrVT = TLI.getPointerTy(); |
| 2649 | for (unsigned i = 0, e = MVT::getVectorNumElements(Node->getValueType(0)); |
| 2650 | i != e; ++i) { |
| 2651 | SDOperand Idx = DAG.getConstant(i, PtrVT); |
| 2652 | SDOperand LHS = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Tmp1, Idx); |
| 2653 | SDOperand RHS = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, EltVT, Tmp2, Idx); |
| 2654 | Ops.push_back(DAG.getNode(Node->getOpcode(), EltVT, LHS, RHS)); |
| 2655 | } |
| 2656 | Result = DAG.getNode(ISD::BUILD_VECTOR, Node->getValueType(0), |
| 2657 | &Ops[0], Ops.size()); |
| 2658 | break; |
| 2659 | } |
| 2660 | case TargetLowering::Promote: { |
| 2661 | switch (Node->getOpcode()) { |
| 2662 | default: assert(0 && "Do not know how to promote this BinOp!"); |
| 2663 | case ISD::AND: |
| 2664 | case ISD::OR: |
| 2665 | case ISD::XOR: { |
| 2666 | MVT::ValueType OVT = Node->getValueType(0); |
| 2667 | MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT); |
| 2668 | assert(MVT::isVector(OVT) && "Cannot promote this BinOp!"); |
| 2669 | // Bit convert each of the values to the new type. |
| 2670 | Tmp1 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp1); |
| 2671 | Tmp2 = DAG.getNode(ISD::BIT_CONVERT, NVT, Tmp2); |
| 2672 | Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2); |
| 2673 | // Bit convert the result back the original type. |
| 2674 | Result = DAG.getNode(ISD::BIT_CONVERT, OVT, Result); |
| 2675 | break; |
| 2676 | } |
| 2677 | } |
| 2678 | } |
| 2679 | } |
| 2680 | break; |
| 2681 | |
Dan Gohman | 475cd73 | 2007-10-05 14:17:22 +0000 | [diff] [blame] | 2682 | case ISD::SMUL_LOHI: |
| 2683 | case ISD::UMUL_LOHI: |
| 2684 | case ISD::SDIVREM: |
| 2685 | case ISD::UDIVREM: |
| 2686 | // These nodes will only be produced by target-specific lowering, so |
| 2687 | // they shouldn't be here if they aren't legal. |
| 2688 | assert(TLI.isOperationLegal(Node->getValueType(0), Node->getValueType(0)) && |
| 2689 | "This must be legal!"); |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2690 | |
| 2691 | Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS |
| 2692 | Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS |
| 2693 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
Dan Gohman | 475cd73 | 2007-10-05 14:17:22 +0000 | [diff] [blame] | 2694 | break; |
| 2695 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2696 | case ISD::FCOPYSIGN: // FCOPYSIGN does not require LHS/RHS to match type! |
| 2697 | Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS |
| 2698 | switch (getTypeAction(Node->getOperand(1).getValueType())) { |
| 2699 | case Expand: assert(0 && "Not possible"); |
| 2700 | case Legal: |
| 2701 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the RHS. |
| 2702 | break; |
| 2703 | case Promote: |
| 2704 | Tmp2 = PromoteOp(Node->getOperand(1)); // Promote the RHS. |
| 2705 | break; |
| 2706 | } |
| 2707 | |
| 2708 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
| 2709 | |
| 2710 | switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) { |
| 2711 | default: assert(0 && "Operation not supported"); |
| 2712 | case TargetLowering::Custom: |
| 2713 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2714 | if (Tmp1.Val) Result = Tmp1; |
| 2715 | break; |
| 2716 | case TargetLowering::Legal: break; |
| 2717 | case TargetLowering::Expand: { |
| 2718 | // If this target supports fabs/fneg natively and select is cheap, |
| 2719 | // do this efficiently. |
| 2720 | if (!TLI.isSelectExpensive() && |
| 2721 | TLI.getOperationAction(ISD::FABS, Tmp1.getValueType()) == |
| 2722 | TargetLowering::Legal && |
| 2723 | TLI.getOperationAction(ISD::FNEG, Tmp1.getValueType()) == |
| 2724 | TargetLowering::Legal) { |
| 2725 | // Get the sign bit of the RHS. |
| 2726 | MVT::ValueType IVT = |
| 2727 | Tmp2.getValueType() == MVT::f32 ? MVT::i32 : MVT::i64; |
| 2728 | SDOperand SignBit = DAG.getNode(ISD::BIT_CONVERT, IVT, Tmp2); |
| 2729 | SignBit = DAG.getSetCC(TLI.getSetCCResultTy(), |
| 2730 | SignBit, DAG.getConstant(0, IVT), ISD::SETLT); |
| 2731 | // Get the absolute value of the result. |
| 2732 | SDOperand AbsVal = DAG.getNode(ISD::FABS, Tmp1.getValueType(), Tmp1); |
| 2733 | // Select between the nabs and abs value based on the sign bit of |
| 2734 | // the input. |
| 2735 | Result = DAG.getNode(ISD::SELECT, AbsVal.getValueType(), SignBit, |
| 2736 | DAG.getNode(ISD::FNEG, AbsVal.getValueType(), |
| 2737 | AbsVal), |
| 2738 | AbsVal); |
| 2739 | Result = LegalizeOp(Result); |
| 2740 | break; |
| 2741 | } |
| 2742 | |
| 2743 | // Otherwise, do bitwise ops! |
| 2744 | MVT::ValueType NVT = |
| 2745 | Node->getValueType(0) == MVT::f32 ? MVT::i32 : MVT::i64; |
| 2746 | Result = ExpandFCOPYSIGNToBitwiseOps(Node, NVT, DAG, TLI); |
| 2747 | Result = DAG.getNode(ISD::BIT_CONVERT, Node->getValueType(0), Result); |
| 2748 | Result = LegalizeOp(Result); |
| 2749 | break; |
| 2750 | } |
| 2751 | } |
| 2752 | break; |
| 2753 | |
| 2754 | case ISD::ADDC: |
| 2755 | case ISD::SUBC: |
| 2756 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 2757 | Tmp2 = LegalizeOp(Node->getOperand(1)); |
| 2758 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
| 2759 | // Since this produces two values, make sure to remember that we legalized |
| 2760 | // both of them. |
| 2761 | AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0)); |
| 2762 | AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1)); |
| 2763 | return Result; |
| 2764 | |
| 2765 | case ISD::ADDE: |
| 2766 | case ISD::SUBE: |
| 2767 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 2768 | Tmp2 = LegalizeOp(Node->getOperand(1)); |
| 2769 | Tmp3 = LegalizeOp(Node->getOperand(2)); |
| 2770 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3); |
| 2771 | // Since this produces two values, make sure to remember that we legalized |
| 2772 | // both of them. |
| 2773 | AddLegalizedOperand(SDOperand(Node, 0), Result.getValue(0)); |
| 2774 | AddLegalizedOperand(SDOperand(Node, 1), Result.getValue(1)); |
| 2775 | return Result; |
| 2776 | |
| 2777 | case ISD::BUILD_PAIR: { |
| 2778 | MVT::ValueType PairTy = Node->getValueType(0); |
| 2779 | // TODO: handle the case where the Lo and Hi operands are not of legal type |
| 2780 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Lo |
| 2781 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Hi |
| 2782 | switch (TLI.getOperationAction(ISD::BUILD_PAIR, PairTy)) { |
| 2783 | case TargetLowering::Promote: |
| 2784 | case TargetLowering::Custom: |
| 2785 | assert(0 && "Cannot promote/custom this yet!"); |
| 2786 | case TargetLowering::Legal: |
| 2787 | if (Tmp1 != Node->getOperand(0) || Tmp2 != Node->getOperand(1)) |
| 2788 | Result = DAG.getNode(ISD::BUILD_PAIR, PairTy, Tmp1, Tmp2); |
| 2789 | break; |
| 2790 | case TargetLowering::Expand: |
| 2791 | Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, PairTy, Tmp1); |
| 2792 | Tmp2 = DAG.getNode(ISD::ANY_EXTEND, PairTy, Tmp2); |
| 2793 | Tmp2 = DAG.getNode(ISD::SHL, PairTy, Tmp2, |
| 2794 | DAG.getConstant(MVT::getSizeInBits(PairTy)/2, |
| 2795 | TLI.getShiftAmountTy())); |
| 2796 | Result = DAG.getNode(ISD::OR, PairTy, Tmp1, Tmp2); |
| 2797 | break; |
| 2798 | } |
| 2799 | break; |
| 2800 | } |
| 2801 | |
| 2802 | case ISD::UREM: |
| 2803 | case ISD::SREM: |
| 2804 | case ISD::FREM: |
| 2805 | Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS |
| 2806 | Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS |
| 2807 | |
| 2808 | switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) { |
| 2809 | case TargetLowering::Promote: assert(0 && "Cannot promote this yet!"); |
| 2810 | case TargetLowering::Custom: |
| 2811 | isCustom = true; |
| 2812 | // FALLTHROUGH |
| 2813 | case TargetLowering::Legal: |
| 2814 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
| 2815 | if (isCustom) { |
| 2816 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2817 | if (Tmp1.Val) Result = Tmp1; |
| 2818 | } |
| 2819 | break; |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2820 | case TargetLowering::Expand: { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2821 | unsigned DivOpc= (Node->getOpcode() == ISD::UREM) ? ISD::UDIV : ISD::SDIV; |
| 2822 | bool isSigned = DivOpc == ISD::SDIV; |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2823 | MVT::ValueType VT = Node->getValueType(0); |
| 2824 | |
| 2825 | // See if remainder can be lowered using two-result operations. |
| 2826 | SDVTList VTs = DAG.getVTList(VT, VT); |
| 2827 | if (Node->getOpcode() == ISD::SREM && |
| 2828 | TLI.isOperationLegal(ISD::SDIVREM, VT)) { |
| 2829 | Result = SDOperand(DAG.getNode(ISD::SDIVREM, VTs, Tmp1, Tmp2).Val, 1); |
| 2830 | break; |
| 2831 | } |
| 2832 | if (Node->getOpcode() == ISD::UREM && |
| 2833 | TLI.isOperationLegal(ISD::UDIVREM, VT)) { |
| 2834 | Result = SDOperand(DAG.getNode(ISD::UDIVREM, VTs, Tmp1, Tmp2).Val, 1); |
| 2835 | break; |
| 2836 | } |
| 2837 | |
| 2838 | if (MVT::isInteger(VT)) { |
| 2839 | if (TLI.getOperationAction(DivOpc, VT) == |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2840 | TargetLowering::Legal) { |
| 2841 | // X % Y -> X-X/Y*Y |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2842 | Result = DAG.getNode(DivOpc, VT, Tmp1, Tmp2); |
| 2843 | Result = DAG.getNode(ISD::MUL, VT, Result, Tmp2); |
| 2844 | Result = DAG.getNode(ISD::SUB, VT, Tmp1, Result); |
| 2845 | } else { |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2846 | assert(VT == MVT::i32 && |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2847 | "Cannot expand this binary operator!"); |
| 2848 | RTLIB::Libcall LC = Node->getOpcode() == ISD::UREM |
| 2849 | ? RTLIB::UREM_I32 : RTLIB::SREM_I32; |
| 2850 | SDOperand Dummy; |
| 2851 | Result = ExpandLibCall(TLI.getLibcallName(LC), Node, isSigned, Dummy); |
| 2852 | } |
| 2853 | } else { |
| 2854 | // Floating point mod -> fmod libcall. |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2855 | RTLIB::Libcall LC = VT == MVT::f32 |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2856 | ? RTLIB::REM_F32 : RTLIB::REM_F64; |
| 2857 | SDOperand Dummy; |
| 2858 | Result = ExpandLibCall(TLI.getLibcallName(LC), Node, |
| 2859 | false/*sign irrelevant*/, Dummy); |
| 2860 | } |
| 2861 | break; |
| 2862 | } |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 2863 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2864 | break; |
| 2865 | case ISD::VAARG: { |
| 2866 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 2867 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer. |
| 2868 | |
| 2869 | MVT::ValueType VT = Node->getValueType(0); |
| 2870 | switch (TLI.getOperationAction(Node->getOpcode(), MVT::Other)) { |
| 2871 | default: assert(0 && "This action is not supported yet!"); |
| 2872 | case TargetLowering::Custom: |
| 2873 | isCustom = true; |
| 2874 | // FALLTHROUGH |
| 2875 | case TargetLowering::Legal: |
| 2876 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2)); |
| 2877 | Result = Result.getValue(0); |
| 2878 | Tmp1 = Result.getValue(1); |
| 2879 | |
| 2880 | if (isCustom) { |
| 2881 | Tmp2 = TLI.LowerOperation(Result, DAG); |
| 2882 | if (Tmp2.Val) { |
| 2883 | Result = LegalizeOp(Tmp2); |
| 2884 | Tmp1 = LegalizeOp(Tmp2.getValue(1)); |
| 2885 | } |
| 2886 | } |
| 2887 | break; |
| 2888 | case TargetLowering::Expand: { |
| 2889 | SrcValueSDNode *SV = cast<SrcValueSDNode>(Node->getOperand(2)); |
| 2890 | SDOperand VAList = DAG.getLoad(TLI.getPointerTy(), Tmp1, Tmp2, |
| 2891 | SV->getValue(), SV->getOffset()); |
| 2892 | // Increment the pointer, VAList, to the next vaarg |
| 2893 | Tmp3 = DAG.getNode(ISD::ADD, TLI.getPointerTy(), VAList, |
| 2894 | DAG.getConstant(MVT::getSizeInBits(VT)/8, |
| 2895 | TLI.getPointerTy())); |
| 2896 | // Store the incremented VAList to the legalized pointer |
| 2897 | Tmp3 = DAG.getStore(VAList.getValue(1), Tmp3, Tmp2, SV->getValue(), |
| 2898 | SV->getOffset()); |
| 2899 | // Load the actual argument out of the pointer VAList |
| 2900 | Result = DAG.getLoad(VT, Tmp3, VAList, NULL, 0); |
| 2901 | Tmp1 = LegalizeOp(Result.getValue(1)); |
| 2902 | Result = LegalizeOp(Result); |
| 2903 | break; |
| 2904 | } |
| 2905 | } |
| 2906 | // Since VAARG produces two values, make sure to remember that we |
| 2907 | // legalized both of them. |
| 2908 | AddLegalizedOperand(SDOperand(Node, 0), Result); |
| 2909 | AddLegalizedOperand(SDOperand(Node, 1), Tmp1); |
| 2910 | return Op.ResNo ? Tmp1 : Result; |
| 2911 | } |
| 2912 | |
| 2913 | case ISD::VACOPY: |
| 2914 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 2915 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the dest pointer. |
| 2916 | Tmp3 = LegalizeOp(Node->getOperand(2)); // Legalize the source pointer. |
| 2917 | |
| 2918 | switch (TLI.getOperationAction(ISD::VACOPY, MVT::Other)) { |
| 2919 | default: assert(0 && "This action is not supported yet!"); |
| 2920 | case TargetLowering::Custom: |
| 2921 | isCustom = true; |
| 2922 | // FALLTHROUGH |
| 2923 | case TargetLowering::Legal: |
| 2924 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Tmp3, |
| 2925 | Node->getOperand(3), Node->getOperand(4)); |
| 2926 | if (isCustom) { |
| 2927 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2928 | if (Tmp1.Val) Result = Tmp1; |
| 2929 | } |
| 2930 | break; |
| 2931 | case TargetLowering::Expand: |
| 2932 | // This defaults to loading a pointer from the input and storing it to the |
| 2933 | // output, returning the chain. |
| 2934 | SrcValueSDNode *SVD = cast<SrcValueSDNode>(Node->getOperand(3)); |
| 2935 | SrcValueSDNode *SVS = cast<SrcValueSDNode>(Node->getOperand(4)); |
| 2936 | Tmp4 = DAG.getLoad(TLI.getPointerTy(), Tmp1, Tmp3, SVD->getValue(), |
| 2937 | SVD->getOffset()); |
| 2938 | Result = DAG.getStore(Tmp4.getValue(1), Tmp4, Tmp2, SVS->getValue(), |
| 2939 | SVS->getOffset()); |
| 2940 | break; |
| 2941 | } |
| 2942 | break; |
| 2943 | |
| 2944 | case ISD::VAEND: |
| 2945 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 2946 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer. |
| 2947 | |
| 2948 | switch (TLI.getOperationAction(ISD::VAEND, MVT::Other)) { |
| 2949 | default: assert(0 && "This action is not supported yet!"); |
| 2950 | case TargetLowering::Custom: |
| 2951 | isCustom = true; |
| 2952 | // FALLTHROUGH |
| 2953 | case TargetLowering::Legal: |
| 2954 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2)); |
| 2955 | if (isCustom) { |
| 2956 | Tmp1 = TLI.LowerOperation(Tmp1, DAG); |
| 2957 | if (Tmp1.Val) Result = Tmp1; |
| 2958 | } |
| 2959 | break; |
| 2960 | case TargetLowering::Expand: |
| 2961 | Result = Tmp1; // Default to a no-op, return the chain |
| 2962 | break; |
| 2963 | } |
| 2964 | break; |
| 2965 | |
| 2966 | case ISD::VASTART: |
| 2967 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Legalize the chain. |
| 2968 | Tmp2 = LegalizeOp(Node->getOperand(1)); // Legalize the pointer. |
| 2969 | |
| 2970 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2, Node->getOperand(2)); |
| 2971 | |
| 2972 | switch (TLI.getOperationAction(ISD::VASTART, MVT::Other)) { |
| 2973 | default: assert(0 && "This action is not supported yet!"); |
| 2974 | case TargetLowering::Legal: break; |
| 2975 | case TargetLowering::Custom: |
| 2976 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2977 | if (Tmp1.Val) Result = Tmp1; |
| 2978 | break; |
| 2979 | } |
| 2980 | break; |
| 2981 | |
| 2982 | case ISD::ROTL: |
| 2983 | case ISD::ROTR: |
| 2984 | Tmp1 = LegalizeOp(Node->getOperand(0)); // LHS |
| 2985 | Tmp2 = LegalizeOp(Node->getOperand(1)); // RHS |
| 2986 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Tmp2); |
| 2987 | switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) { |
| 2988 | default: |
| 2989 | assert(0 && "ROTL/ROTR legalize operation not supported"); |
| 2990 | break; |
| 2991 | case TargetLowering::Legal: |
| 2992 | break; |
| 2993 | case TargetLowering::Custom: |
| 2994 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 2995 | if (Tmp1.Val) Result = Tmp1; |
| 2996 | break; |
| 2997 | case TargetLowering::Promote: |
| 2998 | assert(0 && "Do not know how to promote ROTL/ROTR"); |
| 2999 | break; |
| 3000 | case TargetLowering::Expand: |
| 3001 | assert(0 && "Do not know how to expand ROTL/ROTR"); |
| 3002 | break; |
| 3003 | } |
| 3004 | break; |
| 3005 | |
| 3006 | case ISD::BSWAP: |
| 3007 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Op |
| 3008 | switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) { |
| 3009 | case TargetLowering::Custom: |
| 3010 | assert(0 && "Cannot custom legalize this yet!"); |
| 3011 | case TargetLowering::Legal: |
| 3012 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
| 3013 | break; |
| 3014 | case TargetLowering::Promote: { |
| 3015 | MVT::ValueType OVT = Tmp1.getValueType(); |
| 3016 | MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT); |
| 3017 | unsigned DiffBits = MVT::getSizeInBits(NVT) - MVT::getSizeInBits(OVT); |
| 3018 | |
| 3019 | Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Tmp1); |
| 3020 | Tmp1 = DAG.getNode(ISD::BSWAP, NVT, Tmp1); |
| 3021 | Result = DAG.getNode(ISD::SRL, NVT, Tmp1, |
| 3022 | DAG.getConstant(DiffBits, TLI.getShiftAmountTy())); |
| 3023 | break; |
| 3024 | } |
| 3025 | case TargetLowering::Expand: |
| 3026 | Result = ExpandBSWAP(Tmp1); |
| 3027 | break; |
| 3028 | } |
| 3029 | break; |
| 3030 | |
| 3031 | case ISD::CTPOP: |
| 3032 | case ISD::CTTZ: |
| 3033 | case ISD::CTLZ: |
| 3034 | Tmp1 = LegalizeOp(Node->getOperand(0)); // Op |
| 3035 | switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) { |
Scott Michel | 48b63e6 | 2007-07-30 21:00:31 +0000 | [diff] [blame] | 3036 | case TargetLowering::Custom: |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3037 | case TargetLowering::Legal: |
| 3038 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
Scott Michel | 48b63e6 | 2007-07-30 21:00:31 +0000 | [diff] [blame] | 3039 | if (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0)) == |
Scott Michel | bc62b41 | 2007-08-02 02:22:46 +0000 | [diff] [blame] | 3040 | TargetLowering::Custom) { |
| 3041 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 3042 | if (Tmp1.Val) { |
| 3043 | Result = Tmp1; |
| 3044 | } |
Scott Michel | 48b63e6 | 2007-07-30 21:00:31 +0000 | [diff] [blame] | 3045 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3046 | break; |
| 3047 | case TargetLowering::Promote: { |
| 3048 | MVT::ValueType OVT = Tmp1.getValueType(); |
| 3049 | MVT::ValueType NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT); |
| 3050 | |
| 3051 | // Zero extend the argument. |
| 3052 | Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Tmp1); |
| 3053 | // Perform the larger operation, then subtract if needed. |
| 3054 | Tmp1 = DAG.getNode(Node->getOpcode(), Node->getValueType(0), Tmp1); |
| 3055 | switch (Node->getOpcode()) { |
| 3056 | case ISD::CTPOP: |
| 3057 | Result = Tmp1; |
| 3058 | break; |
| 3059 | case ISD::CTTZ: |
| 3060 | //if Tmp1 == sizeinbits(NVT) then Tmp1 = sizeinbits(Old VT) |
| 3061 | Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), Tmp1, |
| 3062 | DAG.getConstant(MVT::getSizeInBits(NVT), NVT), |
| 3063 | ISD::SETEQ); |
| 3064 | Result = DAG.getNode(ISD::SELECT, NVT, Tmp2, |
Scott Michel | 48b63e6 | 2007-07-30 21:00:31 +0000 | [diff] [blame] | 3065 | DAG.getConstant(MVT::getSizeInBits(OVT),NVT), Tmp1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3066 | break; |
| 3067 | case ISD::CTLZ: |
| 3068 | // Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT)) |
| 3069 | Result = DAG.getNode(ISD::SUB, NVT, Tmp1, |
| 3070 | DAG.getConstant(MVT::getSizeInBits(NVT) - |
| 3071 | MVT::getSizeInBits(OVT), NVT)); |
| 3072 | break; |
| 3073 | } |
| 3074 | break; |
| 3075 | } |
| 3076 | case TargetLowering::Expand: |
| 3077 | Result = ExpandBitCount(Node->getOpcode(), Tmp1); |
| 3078 | break; |
| 3079 | } |
| 3080 | break; |
| 3081 | |
| 3082 | // Unary operators |
| 3083 | case ISD::FABS: |
| 3084 | case ISD::FNEG: |
| 3085 | case ISD::FSQRT: |
| 3086 | case ISD::FSIN: |
| 3087 | case ISD::FCOS: |
| 3088 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 3089 | switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))) { |
| 3090 | case TargetLowering::Promote: |
| 3091 | case TargetLowering::Custom: |
| 3092 | isCustom = true; |
| 3093 | // FALLTHROUGH |
| 3094 | case TargetLowering::Legal: |
| 3095 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
| 3096 | if (isCustom) { |
| 3097 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 3098 | if (Tmp1.Val) Result = Tmp1; |
| 3099 | } |
| 3100 | break; |
| 3101 | case TargetLowering::Expand: |
| 3102 | switch (Node->getOpcode()) { |
| 3103 | default: assert(0 && "Unreachable!"); |
| 3104 | case ISD::FNEG: |
| 3105 | // Expand Y = FNEG(X) -> Y = SUB -0.0, X |
| 3106 | Tmp2 = DAG.getConstantFP(-0.0, Node->getValueType(0)); |
| 3107 | Result = DAG.getNode(ISD::FSUB, Node->getValueType(0), Tmp2, Tmp1); |
| 3108 | break; |
| 3109 | case ISD::FABS: { |
| 3110 | // Expand Y = FABS(X) -> Y = (X >u 0.0) ? X : fneg(X). |
| 3111 | MVT::ValueType VT = Node->getValueType(0); |
| 3112 | Tmp2 = DAG.getConstantFP(0.0, VT); |
| 3113 | Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), Tmp1, Tmp2, ISD::SETUGT); |
| 3114 | Tmp3 = DAG.getNode(ISD::FNEG, VT, Tmp1); |
| 3115 | Result = DAG.getNode(ISD::SELECT, VT, Tmp2, Tmp1, Tmp3); |
| 3116 | break; |
| 3117 | } |
| 3118 | case ISD::FSQRT: |
| 3119 | case ISD::FSIN: |
| 3120 | case ISD::FCOS: { |
| 3121 | MVT::ValueType VT = Node->getValueType(0); |
| 3122 | RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL; |
| 3123 | switch(Node->getOpcode()) { |
| 3124 | case ISD::FSQRT: |
Dale Johannesen | 0c81a52 | 2007-09-28 01:08:20 +0000 | [diff] [blame] | 3125 | LC = VT == MVT::f32 ? RTLIB::SQRT_F32 : |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 3126 | VT == MVT::f64 ? RTLIB::SQRT_F64 : |
| 3127 | VT == MVT::f80 ? RTLIB::SQRT_F80 : |
| 3128 | VT == MVT::ppcf128 ? RTLIB::SQRT_PPCF128 : |
| 3129 | RTLIB::UNKNOWN_LIBCALL; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3130 | break; |
| 3131 | case ISD::FSIN: |
| 3132 | LC = VT == MVT::f32 ? RTLIB::SIN_F32 : RTLIB::SIN_F64; |
| 3133 | break; |
| 3134 | case ISD::FCOS: |
| 3135 | LC = VT == MVT::f32 ? RTLIB::COS_F32 : RTLIB::COS_F64; |
| 3136 | break; |
| 3137 | default: assert(0 && "Unreachable!"); |
| 3138 | } |
| 3139 | SDOperand Dummy; |
| 3140 | Result = ExpandLibCall(TLI.getLibcallName(LC), Node, |
| 3141 | false/*sign irrelevant*/, Dummy); |
| 3142 | break; |
| 3143 | } |
| 3144 | } |
| 3145 | break; |
| 3146 | } |
| 3147 | break; |
| 3148 | case ISD::FPOWI: { |
| 3149 | // We always lower FPOWI into a libcall. No target support it yet. |
Dale Johannesen | 0c81a52 | 2007-09-28 01:08:20 +0000 | [diff] [blame] | 3150 | RTLIB::Libcall LC = |
| 3151 | Node->getValueType(0) == MVT::f32 ? RTLIB::POWI_F32 : |
| 3152 | Node->getValueType(0) == MVT::f64 ? RTLIB::POWI_F64 : |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 3153 | Node->getValueType(0) == MVT::f80 ? RTLIB::POWI_F80 : |
| 3154 | Node->getValueType(0) == MVT::ppcf128 ? RTLIB::POWI_PPCF128 : |
| 3155 | RTLIB::UNKNOWN_LIBCALL; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3156 | SDOperand Dummy; |
| 3157 | Result = ExpandLibCall(TLI.getLibcallName(LC), Node, |
| 3158 | false/*sign irrelevant*/, Dummy); |
| 3159 | break; |
| 3160 | } |
| 3161 | case ISD::BIT_CONVERT: |
| 3162 | if (!isTypeLegal(Node->getOperand(0).getValueType())) { |
| 3163 | Result = ExpandBIT_CONVERT(Node->getValueType(0), Node->getOperand(0)); |
| 3164 | } else if (MVT::isVector(Op.getOperand(0).getValueType())) { |
| 3165 | // The input has to be a vector type, we have to either scalarize it, pack |
| 3166 | // it, or convert it based on whether the input vector type is legal. |
| 3167 | SDNode *InVal = Node->getOperand(0).Val; |
| 3168 | unsigned NumElems = MVT::getVectorNumElements(InVal->getValueType(0)); |
| 3169 | MVT::ValueType EVT = MVT::getVectorElementType(InVal->getValueType(0)); |
| 3170 | |
| 3171 | // Figure out if there is a simple type corresponding to this Vector |
| 3172 | // type. If so, convert to the vector type. |
| 3173 | MVT::ValueType TVT = MVT::getVectorType(EVT, NumElems); |
| 3174 | if (TLI.isTypeLegal(TVT)) { |
| 3175 | // Turn this into a bit convert of the vector input. |
| 3176 | Result = DAG.getNode(ISD::BIT_CONVERT, Node->getValueType(0), |
| 3177 | LegalizeOp(Node->getOperand(0))); |
| 3178 | break; |
| 3179 | } else if (NumElems == 1) { |
| 3180 | // Turn this into a bit convert of the scalar input. |
| 3181 | Result = DAG.getNode(ISD::BIT_CONVERT, Node->getValueType(0), |
| 3182 | ScalarizeVectorOp(Node->getOperand(0))); |
| 3183 | break; |
| 3184 | } else { |
| 3185 | // FIXME: UNIMP! Store then reload |
| 3186 | assert(0 && "Cast from unsupported vector type not implemented yet!"); |
| 3187 | } |
| 3188 | } else { |
| 3189 | switch (TLI.getOperationAction(ISD::BIT_CONVERT, |
| 3190 | Node->getOperand(0).getValueType())) { |
| 3191 | default: assert(0 && "Unknown operation action!"); |
| 3192 | case TargetLowering::Expand: |
| 3193 | Result = ExpandBIT_CONVERT(Node->getValueType(0), Node->getOperand(0)); |
| 3194 | break; |
| 3195 | case TargetLowering::Legal: |
| 3196 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 3197 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
| 3198 | break; |
| 3199 | } |
| 3200 | } |
| 3201 | break; |
| 3202 | |
| 3203 | // Conversion operators. The source and destination have different types. |
| 3204 | case ISD::SINT_TO_FP: |
| 3205 | case ISD::UINT_TO_FP: { |
| 3206 | bool isSigned = Node->getOpcode() == ISD::SINT_TO_FP; |
| 3207 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 3208 | case Legal: |
| 3209 | switch (TLI.getOperationAction(Node->getOpcode(), |
| 3210 | Node->getOperand(0).getValueType())) { |
| 3211 | default: assert(0 && "Unknown operation action!"); |
| 3212 | case TargetLowering::Custom: |
| 3213 | isCustom = true; |
| 3214 | // FALLTHROUGH |
| 3215 | case TargetLowering::Legal: |
| 3216 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 3217 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
| 3218 | if (isCustom) { |
| 3219 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 3220 | if (Tmp1.Val) Result = Tmp1; |
| 3221 | } |
| 3222 | break; |
| 3223 | case TargetLowering::Expand: |
| 3224 | Result = ExpandLegalINT_TO_FP(isSigned, |
| 3225 | LegalizeOp(Node->getOperand(0)), |
| 3226 | Node->getValueType(0)); |
| 3227 | break; |
| 3228 | case TargetLowering::Promote: |
| 3229 | Result = PromoteLegalINT_TO_FP(LegalizeOp(Node->getOperand(0)), |
| 3230 | Node->getValueType(0), |
| 3231 | isSigned); |
| 3232 | break; |
| 3233 | } |
| 3234 | break; |
| 3235 | case Expand: |
| 3236 | Result = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP, |
| 3237 | Node->getValueType(0), Node->getOperand(0)); |
| 3238 | break; |
| 3239 | case Promote: |
| 3240 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3241 | if (isSigned) { |
| 3242 | Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, Tmp1.getValueType(), |
| 3243 | Tmp1, DAG.getValueType(Node->getOperand(0).getValueType())); |
| 3244 | } else { |
| 3245 | Tmp1 = DAG.getZeroExtendInReg(Tmp1, |
| 3246 | Node->getOperand(0).getValueType()); |
| 3247 | } |
| 3248 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
| 3249 | Result = LegalizeOp(Result); // The 'op' is not necessarily legal! |
| 3250 | break; |
| 3251 | } |
| 3252 | break; |
| 3253 | } |
| 3254 | case ISD::TRUNCATE: |
| 3255 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 3256 | case Legal: |
| 3257 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 3258 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
| 3259 | break; |
| 3260 | case Expand: |
| 3261 | ExpandOp(Node->getOperand(0), Tmp1, Tmp2); |
| 3262 | |
| 3263 | // Since the result is legal, we should just be able to truncate the low |
| 3264 | // part of the source. |
| 3265 | Result = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), Tmp1); |
| 3266 | break; |
| 3267 | case Promote: |
| 3268 | Result = PromoteOp(Node->getOperand(0)); |
| 3269 | Result = DAG.getNode(ISD::TRUNCATE, Op.getValueType(), Result); |
| 3270 | break; |
| 3271 | } |
| 3272 | break; |
| 3273 | |
| 3274 | case ISD::FP_TO_SINT: |
| 3275 | case ISD::FP_TO_UINT: |
| 3276 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 3277 | case Legal: |
| 3278 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 3279 | |
| 3280 | switch (TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0))){ |
| 3281 | default: assert(0 && "Unknown operation action!"); |
| 3282 | case TargetLowering::Custom: |
| 3283 | isCustom = true; |
| 3284 | // FALLTHROUGH |
| 3285 | case TargetLowering::Legal: |
| 3286 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
| 3287 | if (isCustom) { |
| 3288 | Tmp1 = TLI.LowerOperation(Result, DAG); |
| 3289 | if (Tmp1.Val) Result = Tmp1; |
| 3290 | } |
| 3291 | break; |
| 3292 | case TargetLowering::Promote: |
| 3293 | Result = PromoteLegalFP_TO_INT(Tmp1, Node->getValueType(0), |
| 3294 | Node->getOpcode() == ISD::FP_TO_SINT); |
| 3295 | break; |
| 3296 | case TargetLowering::Expand: |
| 3297 | if (Node->getOpcode() == ISD::FP_TO_UINT) { |
| 3298 | SDOperand True, False; |
| 3299 | MVT::ValueType VT = Node->getOperand(0).getValueType(); |
| 3300 | MVT::ValueType NVT = Node->getValueType(0); |
Dale Johannesen | 280620d | 2007-09-19 17:53:26 +0000 | [diff] [blame] | 3301 | unsigned ShiftAmt = MVT::getSizeInBits(NVT)-1; |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3302 | const uint64_t zero[] = {0, 0}; |
| 3303 | APFloat apf = APFloat(APInt(MVT::getSizeInBits(VT), 2, zero)); |
| 3304 | uint64_t x = 1ULL << ShiftAmt; |
Neil Booth | 4bdd45a | 2007-10-07 11:45:55 +0000 | [diff] [blame] | 3305 | (void)apf.convertFromZeroExtendedInteger |
| 3306 | (&x, MVT::getSizeInBits(NVT), false, APFloat::rmNearestTiesToEven); |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3307 | Tmp2 = DAG.getConstantFP(apf, VT); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3308 | Tmp3 = DAG.getSetCC(TLI.getSetCCResultTy(), |
| 3309 | Node->getOperand(0), Tmp2, ISD::SETLT); |
| 3310 | True = DAG.getNode(ISD::FP_TO_SINT, NVT, Node->getOperand(0)); |
| 3311 | False = DAG.getNode(ISD::FP_TO_SINT, NVT, |
| 3312 | DAG.getNode(ISD::FSUB, VT, Node->getOperand(0), |
| 3313 | Tmp2)); |
| 3314 | False = DAG.getNode(ISD::XOR, NVT, False, |
| 3315 | DAG.getConstant(1ULL << ShiftAmt, NVT)); |
| 3316 | Result = DAG.getNode(ISD::SELECT, NVT, Tmp3, True, False); |
| 3317 | break; |
| 3318 | } else { |
| 3319 | assert(0 && "Do not know how to expand FP_TO_SINT yet!"); |
| 3320 | } |
| 3321 | break; |
| 3322 | } |
| 3323 | break; |
| 3324 | case Expand: { |
| 3325 | // Convert f32 / f64 to i32 / i64. |
| 3326 | MVT::ValueType VT = Op.getValueType(); |
Dale Johannesen | 3d8578b | 2007-10-10 01:01:31 +0000 | [diff] [blame^] | 3327 | MVT::ValueType OVT = Node->getOperand(0).getValueType(); |
| 3328 | if (OVT == MVT::ppcf128 && VT == MVT::i32) { |
| 3329 | Result = DAG.getNode(ISD::FP_TO_SINT, VT, |
| 3330 | DAG.getNode(ISD::FP_ROUND, MVT::f64, |
| 3331 | (DAG.getNode(ISD::FP_ROUND_INREG, |
| 3332 | MVT::ppcf128, Node->getOperand(0), |
| 3333 | DAG.getValueType(MVT::f64))))); |
| 3334 | break; |
| 3335 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3336 | RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL; |
| 3337 | switch (Node->getOpcode()) { |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3338 | case ISD::FP_TO_SINT: { |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3339 | if (OVT == MVT::f32) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3340 | LC = (VT == MVT::i32) |
| 3341 | ? RTLIB::FPTOSINT_F32_I32 : RTLIB::FPTOSINT_F32_I64; |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3342 | else if (OVT == MVT::f64) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3343 | LC = (VT == MVT::i32) |
| 3344 | ? RTLIB::FPTOSINT_F64_I32 : RTLIB::FPTOSINT_F64_I64; |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 3345 | else if (OVT == MVT::f80) { |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3346 | assert(VT == MVT::i64); |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 3347 | LC = RTLIB::FPTOSINT_F80_I64; |
| 3348 | } |
| 3349 | else if (OVT == MVT::ppcf128) { |
| 3350 | assert(VT == MVT::i64); |
| 3351 | LC = RTLIB::FPTOSINT_PPCF128_I64; |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3352 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3353 | break; |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3354 | } |
| 3355 | case ISD::FP_TO_UINT: { |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3356 | if (OVT == MVT::f32) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3357 | LC = (VT == MVT::i32) |
| 3358 | ? RTLIB::FPTOUINT_F32_I32 : RTLIB::FPTOSINT_F32_I64; |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3359 | else if (OVT == MVT::f64) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3360 | LC = (VT == MVT::i32) |
| 3361 | ? RTLIB::FPTOUINT_F64_I32 : RTLIB::FPTOSINT_F64_I64; |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 3362 | else if (OVT == MVT::f80) { |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3363 | LC = (VT == MVT::i32) |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 3364 | ? RTLIB::FPTOUINT_F80_I32 : RTLIB::FPTOUINT_F80_I64; |
| 3365 | } |
| 3366 | else if (OVT == MVT::ppcf128) { |
| 3367 | assert(VT == MVT::i64); |
| 3368 | LC = RTLIB::FPTOUINT_PPCF128_I64; |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3369 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3370 | break; |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 3371 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3372 | default: assert(0 && "Unreachable!"); |
| 3373 | } |
| 3374 | SDOperand Dummy; |
| 3375 | Result = ExpandLibCall(TLI.getLibcallName(LC), Node, |
| 3376 | false/*sign irrelevant*/, Dummy); |
| 3377 | break; |
| 3378 | } |
| 3379 | case Promote: |
| 3380 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3381 | Result = DAG.UpdateNodeOperands(Result, LegalizeOp(Tmp1)); |
| 3382 | Result = LegalizeOp(Result); |
| 3383 | break; |
| 3384 | } |
| 3385 | break; |
| 3386 | |
Dale Johannesen | 6089237 | 2007-08-09 17:27:48 +0000 | [diff] [blame] | 3387 | case ISD::FP_EXTEND: |
Dale Johannesen | 8f83a6b | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 3388 | case ISD::FP_ROUND: { |
| 3389 | MVT::ValueType newVT = Op.getValueType(); |
| 3390 | MVT::ValueType oldVT = Op.getOperand(0).getValueType(); |
| 3391 | if (TLI.getConvertAction(oldVT, newVT) == TargetLowering::Expand) { |
Dale Johannesen | 472d15d | 2007-10-06 01:24:11 +0000 | [diff] [blame] | 3392 | if (Node->getOpcode() == ISD::FP_ROUND && oldVT == MVT::ppcf128) { |
| 3393 | SDOperand Lo, Hi; |
| 3394 | ExpandOp(Node->getOperand(0), Lo, Hi); |
| 3395 | if (newVT == MVT::f64) |
| 3396 | Result = Hi; |
| 3397 | else |
| 3398 | Result = DAG.getNode(ISD::FP_ROUND, newVT, Hi); |
| 3399 | break; |
Dale Johannesen | 6089237 | 2007-08-09 17:27:48 +0000 | [diff] [blame] | 3400 | } else { |
Dale Johannesen | 472d15d | 2007-10-06 01:24:11 +0000 | [diff] [blame] | 3401 | // The only other way we can lower this is to turn it into a STORE, |
| 3402 | // LOAD pair, targetting a temporary location (a stack slot). |
| 3403 | |
| 3404 | // NOTE: there is a choice here between constantly creating new stack |
| 3405 | // slots and always reusing the same one. We currently always create |
| 3406 | // new ones, as reuse may inhibit scheduling. |
| 3407 | MVT::ValueType slotVT = |
| 3408 | (Node->getOpcode() == ISD::FP_EXTEND) ? oldVT : newVT; |
| 3409 | const Type *Ty = MVT::getTypeForValueType(slotVT); |
| 3410 | uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty); |
| 3411 | unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty); |
| 3412 | MachineFunction &MF = DAG.getMachineFunction(); |
| 3413 | int SSFI = |
| 3414 | MF.getFrameInfo()->CreateStackObject(TySize, Align); |
| 3415 | SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy()); |
| 3416 | if (Node->getOpcode() == ISD::FP_EXTEND) { |
| 3417 | Result = DAG.getStore(DAG.getEntryNode(), Node->getOperand(0), |
| 3418 | StackSlot, NULL, 0); |
| 3419 | Result = DAG.getExtLoad(ISD::EXTLOAD, newVT, |
| 3420 | Result, StackSlot, NULL, 0, oldVT); |
| 3421 | } else { |
| 3422 | Result = DAG.getTruncStore(DAG.getEntryNode(), Node->getOperand(0), |
| 3423 | StackSlot, NULL, 0, newVT); |
| 3424 | Result = DAG.getLoad(newVT, Result, StackSlot, NULL, 0, newVT); |
| 3425 | } |
| 3426 | break; |
Dale Johannesen | 6089237 | 2007-08-09 17:27:48 +0000 | [diff] [blame] | 3427 | } |
Dale Johannesen | 8f83a6b | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 3428 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3429 | } |
| 3430 | // FALL THROUGH |
| 3431 | case ISD::ANY_EXTEND: |
| 3432 | case ISD::ZERO_EXTEND: |
| 3433 | case ISD::SIGN_EXTEND: |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3434 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 3435 | case Expand: assert(0 && "Shouldn't need to expand other operators here!"); |
| 3436 | case Legal: |
| 3437 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 3438 | Result = DAG.UpdateNodeOperands(Result, Tmp1); |
| 3439 | break; |
| 3440 | case Promote: |
| 3441 | switch (Node->getOpcode()) { |
| 3442 | case ISD::ANY_EXTEND: |
| 3443 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3444 | Result = DAG.getNode(ISD::ANY_EXTEND, Op.getValueType(), Tmp1); |
| 3445 | break; |
| 3446 | case ISD::ZERO_EXTEND: |
| 3447 | Result = PromoteOp(Node->getOperand(0)); |
| 3448 | Result = DAG.getNode(ISD::ANY_EXTEND, Op.getValueType(), Result); |
| 3449 | Result = DAG.getZeroExtendInReg(Result, |
| 3450 | Node->getOperand(0).getValueType()); |
| 3451 | break; |
| 3452 | case ISD::SIGN_EXTEND: |
| 3453 | Result = PromoteOp(Node->getOperand(0)); |
| 3454 | Result = DAG.getNode(ISD::ANY_EXTEND, Op.getValueType(), Result); |
| 3455 | Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(), |
| 3456 | Result, |
| 3457 | DAG.getValueType(Node->getOperand(0).getValueType())); |
| 3458 | break; |
| 3459 | case ISD::FP_EXTEND: |
| 3460 | Result = PromoteOp(Node->getOperand(0)); |
| 3461 | if (Result.getValueType() != Op.getValueType()) |
| 3462 | // Dynamically dead while we have only 2 FP types. |
| 3463 | Result = DAG.getNode(ISD::FP_EXTEND, Op.getValueType(), Result); |
| 3464 | break; |
| 3465 | case ISD::FP_ROUND: |
| 3466 | Result = PromoteOp(Node->getOperand(0)); |
| 3467 | Result = DAG.getNode(Node->getOpcode(), Op.getValueType(), Result); |
| 3468 | break; |
| 3469 | } |
| 3470 | } |
| 3471 | break; |
| 3472 | case ISD::FP_ROUND_INREG: |
| 3473 | case ISD::SIGN_EXTEND_INREG: { |
| 3474 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 3475 | MVT::ValueType ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT(); |
| 3476 | |
| 3477 | // If this operation is not supported, convert it to a shl/shr or load/store |
| 3478 | // pair. |
| 3479 | switch (TLI.getOperationAction(Node->getOpcode(), ExtraVT)) { |
| 3480 | default: assert(0 && "This action not supported for this op yet!"); |
| 3481 | case TargetLowering::Legal: |
| 3482 | Result = DAG.UpdateNodeOperands(Result, Tmp1, Node->getOperand(1)); |
| 3483 | break; |
| 3484 | case TargetLowering::Expand: |
| 3485 | // If this is an integer extend and shifts are supported, do that. |
| 3486 | if (Node->getOpcode() == ISD::SIGN_EXTEND_INREG) { |
| 3487 | // NOTE: we could fall back on load/store here too for targets without |
| 3488 | // SAR. However, it is doubtful that any exist. |
| 3489 | unsigned BitsDiff = MVT::getSizeInBits(Node->getValueType(0)) - |
| 3490 | MVT::getSizeInBits(ExtraVT); |
| 3491 | SDOperand ShiftCst = DAG.getConstant(BitsDiff, TLI.getShiftAmountTy()); |
| 3492 | Result = DAG.getNode(ISD::SHL, Node->getValueType(0), |
| 3493 | Node->getOperand(0), ShiftCst); |
| 3494 | Result = DAG.getNode(ISD::SRA, Node->getValueType(0), |
| 3495 | Result, ShiftCst); |
| 3496 | } else if (Node->getOpcode() == ISD::FP_ROUND_INREG) { |
| 3497 | // The only way we can lower this is to turn it into a TRUNCSTORE, |
| 3498 | // EXTLOAD pair, targetting a temporary location (a stack slot). |
| 3499 | |
| 3500 | // NOTE: there is a choice here between constantly creating new stack |
| 3501 | // slots and always reusing the same one. We currently always create |
| 3502 | // new ones, as reuse may inhibit scheduling. |
| 3503 | const Type *Ty = MVT::getTypeForValueType(ExtraVT); |
| 3504 | uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty); |
| 3505 | unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty); |
| 3506 | MachineFunction &MF = DAG.getMachineFunction(); |
| 3507 | int SSFI = |
| 3508 | MF.getFrameInfo()->CreateStackObject(TySize, Align); |
| 3509 | SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy()); |
| 3510 | Result = DAG.getTruncStore(DAG.getEntryNode(), Node->getOperand(0), |
| 3511 | StackSlot, NULL, 0, ExtraVT); |
| 3512 | Result = DAG.getExtLoad(ISD::EXTLOAD, Node->getValueType(0), |
| 3513 | Result, StackSlot, NULL, 0, ExtraVT); |
| 3514 | } else { |
| 3515 | assert(0 && "Unknown op"); |
| 3516 | } |
| 3517 | break; |
| 3518 | } |
| 3519 | break; |
| 3520 | } |
Duncan Sands | 38947cd | 2007-07-27 12:58:54 +0000 | [diff] [blame] | 3521 | case ISD::TRAMPOLINE: { |
| 3522 | SDOperand Ops[6]; |
| 3523 | for (unsigned i = 0; i != 6; ++i) |
| 3524 | Ops[i] = LegalizeOp(Node->getOperand(i)); |
| 3525 | Result = DAG.UpdateNodeOperands(Result, Ops, 6); |
| 3526 | // The only option for this node is to custom lower it. |
| 3527 | Result = TLI.LowerOperation(Result, DAG); |
| 3528 | assert(Result.Val && "Should always custom lower!"); |
Duncan Sands | 7407a9f | 2007-09-11 14:10:23 +0000 | [diff] [blame] | 3529 | |
| 3530 | // Since trampoline produces two values, make sure to remember that we |
| 3531 | // legalized both of them. |
| 3532 | Tmp1 = LegalizeOp(Result.getValue(1)); |
| 3533 | Result = LegalizeOp(Result); |
| 3534 | AddLegalizedOperand(SDOperand(Node, 0), Result); |
| 3535 | AddLegalizedOperand(SDOperand(Node, 1), Tmp1); |
| 3536 | return Op.ResNo ? Tmp1 : Result; |
Duncan Sands | 38947cd | 2007-07-27 12:58:54 +0000 | [diff] [blame] | 3537 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3538 | } |
| 3539 | |
| 3540 | assert(Result.getValueType() == Op.getValueType() && |
| 3541 | "Bad legalization!"); |
| 3542 | |
| 3543 | // Make sure that the generated code is itself legal. |
| 3544 | if (Result != Op) |
| 3545 | Result = LegalizeOp(Result); |
| 3546 | |
| 3547 | // Note that LegalizeOp may be reentered even from single-use nodes, which |
| 3548 | // means that we always must cache transformed nodes. |
| 3549 | AddLegalizedOperand(Op, Result); |
| 3550 | return Result; |
| 3551 | } |
| 3552 | |
| 3553 | /// PromoteOp - Given an operation that produces a value in an invalid type, |
| 3554 | /// promote it to compute the value into a larger type. The produced value will |
| 3555 | /// have the correct bits for the low portion of the register, but no guarantee |
| 3556 | /// is made about the top bits: it may be zero, sign-extended, or garbage. |
| 3557 | SDOperand SelectionDAGLegalize::PromoteOp(SDOperand Op) { |
| 3558 | MVT::ValueType VT = Op.getValueType(); |
| 3559 | MVT::ValueType NVT = TLI.getTypeToTransformTo(VT); |
| 3560 | assert(getTypeAction(VT) == Promote && |
| 3561 | "Caller should expand or legalize operands that are not promotable!"); |
| 3562 | assert(NVT > VT && MVT::isInteger(NVT) == MVT::isInteger(VT) && |
| 3563 | "Cannot promote to smaller type!"); |
| 3564 | |
| 3565 | SDOperand Tmp1, Tmp2, Tmp3; |
| 3566 | SDOperand Result; |
| 3567 | SDNode *Node = Op.Val; |
| 3568 | |
| 3569 | DenseMap<SDOperand, SDOperand>::iterator I = PromotedNodes.find(Op); |
| 3570 | if (I != PromotedNodes.end()) return I->second; |
| 3571 | |
| 3572 | switch (Node->getOpcode()) { |
| 3573 | case ISD::CopyFromReg: |
| 3574 | assert(0 && "CopyFromReg must be legal!"); |
| 3575 | default: |
| 3576 | #ifndef NDEBUG |
| 3577 | cerr << "NODE: "; Node->dump(&DAG); cerr << "\n"; |
| 3578 | #endif |
| 3579 | assert(0 && "Do not know how to promote this operator!"); |
| 3580 | abort(); |
| 3581 | case ISD::UNDEF: |
| 3582 | Result = DAG.getNode(ISD::UNDEF, NVT); |
| 3583 | break; |
| 3584 | case ISD::Constant: |
| 3585 | if (VT != MVT::i1) |
| 3586 | Result = DAG.getNode(ISD::SIGN_EXTEND, NVT, Op); |
| 3587 | else |
| 3588 | Result = DAG.getNode(ISD::ZERO_EXTEND, NVT, Op); |
| 3589 | assert(isa<ConstantSDNode>(Result) && "Didn't constant fold zext?"); |
| 3590 | break; |
| 3591 | case ISD::ConstantFP: |
| 3592 | Result = DAG.getNode(ISD::FP_EXTEND, NVT, Op); |
| 3593 | assert(isa<ConstantFPSDNode>(Result) && "Didn't constant fold fp_extend?"); |
| 3594 | break; |
| 3595 | |
| 3596 | case ISD::SETCC: |
| 3597 | assert(isTypeLegal(TLI.getSetCCResultTy()) && "SetCC type is not legal??"); |
| 3598 | Result = DAG.getNode(ISD::SETCC, TLI.getSetCCResultTy(),Node->getOperand(0), |
| 3599 | Node->getOperand(1), Node->getOperand(2)); |
| 3600 | break; |
| 3601 | |
| 3602 | case ISD::TRUNCATE: |
| 3603 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 3604 | case Legal: |
| 3605 | Result = LegalizeOp(Node->getOperand(0)); |
| 3606 | assert(Result.getValueType() >= NVT && |
| 3607 | "This truncation doesn't make sense!"); |
| 3608 | if (Result.getValueType() > NVT) // Truncate to NVT instead of VT |
| 3609 | Result = DAG.getNode(ISD::TRUNCATE, NVT, Result); |
| 3610 | break; |
| 3611 | case Promote: |
| 3612 | // The truncation is not required, because we don't guarantee anything |
| 3613 | // about high bits anyway. |
| 3614 | Result = PromoteOp(Node->getOperand(0)); |
| 3615 | break; |
| 3616 | case Expand: |
| 3617 | ExpandOp(Node->getOperand(0), Tmp1, Tmp2); |
| 3618 | // Truncate the low part of the expanded value to the result type |
| 3619 | Result = DAG.getNode(ISD::TRUNCATE, NVT, Tmp1); |
| 3620 | } |
| 3621 | break; |
| 3622 | case ISD::SIGN_EXTEND: |
| 3623 | case ISD::ZERO_EXTEND: |
| 3624 | case ISD::ANY_EXTEND: |
| 3625 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 3626 | case Expand: assert(0 && "BUG: Smaller reg should have been promoted!"); |
| 3627 | case Legal: |
| 3628 | // Input is legal? Just do extend all the way to the larger type. |
| 3629 | Result = DAG.getNode(Node->getOpcode(), NVT, Node->getOperand(0)); |
| 3630 | break; |
| 3631 | case Promote: |
| 3632 | // Promote the reg if it's smaller. |
| 3633 | Result = PromoteOp(Node->getOperand(0)); |
| 3634 | // The high bits are not guaranteed to be anything. Insert an extend. |
| 3635 | if (Node->getOpcode() == ISD::SIGN_EXTEND) |
| 3636 | Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Result, |
| 3637 | DAG.getValueType(Node->getOperand(0).getValueType())); |
| 3638 | else if (Node->getOpcode() == ISD::ZERO_EXTEND) |
| 3639 | Result = DAG.getZeroExtendInReg(Result, |
| 3640 | Node->getOperand(0).getValueType()); |
| 3641 | break; |
| 3642 | } |
| 3643 | break; |
| 3644 | case ISD::BIT_CONVERT: |
| 3645 | Result = ExpandBIT_CONVERT(Node->getValueType(0), Node->getOperand(0)); |
| 3646 | Result = PromoteOp(Result); |
| 3647 | break; |
| 3648 | |
| 3649 | case ISD::FP_EXTEND: |
| 3650 | assert(0 && "Case not implemented. Dynamically dead with 2 FP types!"); |
| 3651 | case ISD::FP_ROUND: |
| 3652 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 3653 | case Expand: assert(0 && "BUG: Cannot expand FP regs!"); |
| 3654 | case Promote: assert(0 && "Unreachable with 2 FP types!"); |
| 3655 | case Legal: |
| 3656 | // Input is legal? Do an FP_ROUND_INREG. |
| 3657 | Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Node->getOperand(0), |
| 3658 | DAG.getValueType(VT)); |
| 3659 | break; |
| 3660 | } |
| 3661 | break; |
| 3662 | |
| 3663 | case ISD::SINT_TO_FP: |
| 3664 | case ISD::UINT_TO_FP: |
| 3665 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 3666 | case Legal: |
| 3667 | // No extra round required here. |
| 3668 | Result = DAG.getNode(Node->getOpcode(), NVT, Node->getOperand(0)); |
| 3669 | break; |
| 3670 | |
| 3671 | case Promote: |
| 3672 | Result = PromoteOp(Node->getOperand(0)); |
| 3673 | if (Node->getOpcode() == ISD::SINT_TO_FP) |
| 3674 | Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, Result.getValueType(), |
| 3675 | Result, |
| 3676 | DAG.getValueType(Node->getOperand(0).getValueType())); |
| 3677 | else |
| 3678 | Result = DAG.getZeroExtendInReg(Result, |
| 3679 | Node->getOperand(0).getValueType()); |
| 3680 | // No extra round required here. |
| 3681 | Result = DAG.getNode(Node->getOpcode(), NVT, Result); |
| 3682 | break; |
| 3683 | case Expand: |
| 3684 | Result = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP, NVT, |
| 3685 | Node->getOperand(0)); |
| 3686 | // Round if we cannot tolerate excess precision. |
| 3687 | if (NoExcessFPPrecision) |
| 3688 | Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result, |
| 3689 | DAG.getValueType(VT)); |
| 3690 | break; |
| 3691 | } |
| 3692 | break; |
| 3693 | |
| 3694 | case ISD::SIGN_EXTEND_INREG: |
| 3695 | Result = PromoteOp(Node->getOperand(0)); |
| 3696 | Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Result, |
| 3697 | Node->getOperand(1)); |
| 3698 | break; |
| 3699 | case ISD::FP_TO_SINT: |
| 3700 | case ISD::FP_TO_UINT: |
| 3701 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 3702 | case Legal: |
| 3703 | case Expand: |
| 3704 | Tmp1 = Node->getOperand(0); |
| 3705 | break; |
| 3706 | case Promote: |
| 3707 | // The input result is prerounded, so we don't have to do anything |
| 3708 | // special. |
| 3709 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3710 | break; |
| 3711 | } |
| 3712 | // If we're promoting a UINT to a larger size, check to see if the new node |
| 3713 | // will be legal. If it isn't, check to see if FP_TO_SINT is legal, since |
| 3714 | // we can use that instead. This allows us to generate better code for |
| 3715 | // FP_TO_UINT for small destination sizes on targets where FP_TO_UINT is not |
| 3716 | // legal, such as PowerPC. |
| 3717 | if (Node->getOpcode() == ISD::FP_TO_UINT && |
| 3718 | !TLI.isOperationLegal(ISD::FP_TO_UINT, NVT) && |
| 3719 | (TLI.isOperationLegal(ISD::FP_TO_SINT, NVT) || |
| 3720 | TLI.getOperationAction(ISD::FP_TO_SINT, NVT)==TargetLowering::Custom)){ |
| 3721 | Result = DAG.getNode(ISD::FP_TO_SINT, NVT, Tmp1); |
| 3722 | } else { |
| 3723 | Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1); |
| 3724 | } |
| 3725 | break; |
| 3726 | |
| 3727 | case ISD::FABS: |
| 3728 | case ISD::FNEG: |
| 3729 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3730 | assert(Tmp1.getValueType() == NVT); |
| 3731 | Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1); |
| 3732 | // NOTE: we do not have to do any extra rounding here for |
| 3733 | // NoExcessFPPrecision, because we know the input will have the appropriate |
| 3734 | // precision, and these operations don't modify precision at all. |
| 3735 | break; |
| 3736 | |
| 3737 | case ISD::FSQRT: |
| 3738 | case ISD::FSIN: |
| 3739 | case ISD::FCOS: |
| 3740 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3741 | assert(Tmp1.getValueType() == NVT); |
| 3742 | Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1); |
| 3743 | if (NoExcessFPPrecision) |
| 3744 | Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result, |
| 3745 | DAG.getValueType(VT)); |
| 3746 | break; |
| 3747 | |
| 3748 | case ISD::FPOWI: { |
| 3749 | // Promote f32 powi to f64 powi. Note that this could insert a libcall |
| 3750 | // directly as well, which may be better. |
| 3751 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3752 | assert(Tmp1.getValueType() == NVT); |
| 3753 | Result = DAG.getNode(ISD::FPOWI, NVT, Tmp1, Node->getOperand(1)); |
| 3754 | if (NoExcessFPPrecision) |
| 3755 | Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result, |
| 3756 | DAG.getValueType(VT)); |
| 3757 | break; |
| 3758 | } |
| 3759 | |
| 3760 | case ISD::AND: |
| 3761 | case ISD::OR: |
| 3762 | case ISD::XOR: |
| 3763 | case ISD::ADD: |
| 3764 | case ISD::SUB: |
| 3765 | case ISD::MUL: |
| 3766 | // The input may have strange things in the top bits of the registers, but |
| 3767 | // these operations don't care. They may have weird bits going out, but |
| 3768 | // that too is okay if they are integer operations. |
| 3769 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3770 | Tmp2 = PromoteOp(Node->getOperand(1)); |
| 3771 | assert(Tmp1.getValueType() == NVT && Tmp2.getValueType() == NVT); |
| 3772 | Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2); |
| 3773 | break; |
| 3774 | case ISD::FADD: |
| 3775 | case ISD::FSUB: |
| 3776 | case ISD::FMUL: |
| 3777 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3778 | Tmp2 = PromoteOp(Node->getOperand(1)); |
| 3779 | assert(Tmp1.getValueType() == NVT && Tmp2.getValueType() == NVT); |
| 3780 | Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2); |
| 3781 | |
| 3782 | // Floating point operations will give excess precision that we may not be |
| 3783 | // able to tolerate. If we DO allow excess precision, just leave it, |
| 3784 | // otherwise excise it. |
| 3785 | // FIXME: Why would we need to round FP ops more than integer ones? |
| 3786 | // Is Round(Add(Add(A,B),C)) != Round(Add(Round(Add(A,B)), C)) |
| 3787 | if (NoExcessFPPrecision) |
| 3788 | Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result, |
| 3789 | DAG.getValueType(VT)); |
| 3790 | break; |
| 3791 | |
| 3792 | case ISD::SDIV: |
| 3793 | case ISD::SREM: |
| 3794 | // These operators require that their input be sign extended. |
| 3795 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3796 | Tmp2 = PromoteOp(Node->getOperand(1)); |
| 3797 | if (MVT::isInteger(NVT)) { |
| 3798 | Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1, |
| 3799 | DAG.getValueType(VT)); |
| 3800 | Tmp2 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp2, |
| 3801 | DAG.getValueType(VT)); |
| 3802 | } |
| 3803 | Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2); |
| 3804 | |
| 3805 | // Perform FP_ROUND: this is probably overly pessimistic. |
| 3806 | if (MVT::isFloatingPoint(NVT) && NoExcessFPPrecision) |
| 3807 | Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result, |
| 3808 | DAG.getValueType(VT)); |
| 3809 | break; |
| 3810 | case ISD::FDIV: |
| 3811 | case ISD::FREM: |
| 3812 | case ISD::FCOPYSIGN: |
| 3813 | // These operators require that their input be fp extended. |
| 3814 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 3815 | case Legal: |
| 3816 | Tmp1 = LegalizeOp(Node->getOperand(0)); |
| 3817 | break; |
| 3818 | case Promote: |
| 3819 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3820 | break; |
| 3821 | case Expand: |
| 3822 | assert(0 && "not implemented"); |
| 3823 | } |
| 3824 | switch (getTypeAction(Node->getOperand(1).getValueType())) { |
| 3825 | case Legal: |
| 3826 | Tmp2 = LegalizeOp(Node->getOperand(1)); |
| 3827 | break; |
| 3828 | case Promote: |
| 3829 | Tmp2 = PromoteOp(Node->getOperand(1)); |
| 3830 | break; |
| 3831 | case Expand: |
| 3832 | assert(0 && "not implemented"); |
| 3833 | } |
| 3834 | Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2); |
| 3835 | |
| 3836 | // Perform FP_ROUND: this is probably overly pessimistic. |
| 3837 | if (NoExcessFPPrecision && Node->getOpcode() != ISD::FCOPYSIGN) |
| 3838 | Result = DAG.getNode(ISD::FP_ROUND_INREG, NVT, Result, |
| 3839 | DAG.getValueType(VT)); |
| 3840 | break; |
| 3841 | |
| 3842 | case ISD::UDIV: |
| 3843 | case ISD::UREM: |
| 3844 | // These operators require that their input be zero extended. |
| 3845 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3846 | Tmp2 = PromoteOp(Node->getOperand(1)); |
| 3847 | assert(MVT::isInteger(NVT) && "Operators don't apply to FP!"); |
| 3848 | Tmp1 = DAG.getZeroExtendInReg(Tmp1, VT); |
| 3849 | Tmp2 = DAG.getZeroExtendInReg(Tmp2, VT); |
| 3850 | Result = DAG.getNode(Node->getOpcode(), NVT, Tmp1, Tmp2); |
| 3851 | break; |
| 3852 | |
| 3853 | case ISD::SHL: |
| 3854 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3855 | Result = DAG.getNode(ISD::SHL, NVT, Tmp1, Node->getOperand(1)); |
| 3856 | break; |
| 3857 | case ISD::SRA: |
| 3858 | // The input value must be properly sign extended. |
| 3859 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3860 | Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1, |
| 3861 | DAG.getValueType(VT)); |
| 3862 | Result = DAG.getNode(ISD::SRA, NVT, Tmp1, Node->getOperand(1)); |
| 3863 | break; |
| 3864 | case ISD::SRL: |
| 3865 | // The input value must be properly zero extended. |
| 3866 | Tmp1 = PromoteOp(Node->getOperand(0)); |
| 3867 | Tmp1 = DAG.getZeroExtendInReg(Tmp1, VT); |
| 3868 | Result = DAG.getNode(ISD::SRL, NVT, Tmp1, Node->getOperand(1)); |
| 3869 | break; |
| 3870 | |
| 3871 | case ISD::VAARG: |
| 3872 | Tmp1 = Node->getOperand(0); // Get the chain. |
| 3873 | Tmp2 = Node->getOperand(1); // Get the pointer. |
| 3874 | if (TLI.getOperationAction(ISD::VAARG, VT) == TargetLowering::Custom) { |
| 3875 | Tmp3 = DAG.getVAArg(VT, Tmp1, Tmp2, Node->getOperand(2)); |
| 3876 | Result = TLI.CustomPromoteOperation(Tmp3, DAG); |
| 3877 | } else { |
| 3878 | SrcValueSDNode *SV = cast<SrcValueSDNode>(Node->getOperand(2)); |
| 3879 | SDOperand VAList = DAG.getLoad(TLI.getPointerTy(), Tmp1, Tmp2, |
| 3880 | SV->getValue(), SV->getOffset()); |
| 3881 | // Increment the pointer, VAList, to the next vaarg |
| 3882 | Tmp3 = DAG.getNode(ISD::ADD, TLI.getPointerTy(), VAList, |
| 3883 | DAG.getConstant(MVT::getSizeInBits(VT)/8, |
| 3884 | TLI.getPointerTy())); |
| 3885 | // Store the incremented VAList to the legalized pointer |
| 3886 | Tmp3 = DAG.getStore(VAList.getValue(1), Tmp3, Tmp2, SV->getValue(), |
| 3887 | SV->getOffset()); |
| 3888 | // Load the actual argument out of the pointer VAList |
| 3889 | Result = DAG.getExtLoad(ISD::EXTLOAD, NVT, Tmp3, VAList, NULL, 0, VT); |
| 3890 | } |
| 3891 | // Remember that we legalized the chain. |
| 3892 | AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1))); |
| 3893 | break; |
| 3894 | |
| 3895 | case ISD::LOAD: { |
| 3896 | LoadSDNode *LD = cast<LoadSDNode>(Node); |
| 3897 | ISD::LoadExtType ExtType = ISD::isNON_EXTLoad(Node) |
| 3898 | ? ISD::EXTLOAD : LD->getExtensionType(); |
| 3899 | Result = DAG.getExtLoad(ExtType, NVT, |
| 3900 | LD->getChain(), LD->getBasePtr(), |
| 3901 | LD->getSrcValue(), LD->getSrcValueOffset(), |
| 3902 | LD->getLoadedVT(), |
| 3903 | LD->isVolatile(), |
| 3904 | LD->getAlignment()); |
| 3905 | // Remember that we legalized the chain. |
| 3906 | AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1))); |
| 3907 | break; |
| 3908 | } |
| 3909 | case ISD::SELECT: |
| 3910 | Tmp2 = PromoteOp(Node->getOperand(1)); // Legalize the op0 |
| 3911 | Tmp3 = PromoteOp(Node->getOperand(2)); // Legalize the op1 |
| 3912 | Result = DAG.getNode(ISD::SELECT, NVT, Node->getOperand(0), Tmp2, Tmp3); |
| 3913 | break; |
| 3914 | case ISD::SELECT_CC: |
| 3915 | Tmp2 = PromoteOp(Node->getOperand(2)); // True |
| 3916 | Tmp3 = PromoteOp(Node->getOperand(3)); // False |
| 3917 | Result = DAG.getNode(ISD::SELECT_CC, NVT, Node->getOperand(0), |
| 3918 | Node->getOperand(1), Tmp2, Tmp3, Node->getOperand(4)); |
| 3919 | break; |
| 3920 | case ISD::BSWAP: |
| 3921 | Tmp1 = Node->getOperand(0); |
| 3922 | Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Tmp1); |
| 3923 | Tmp1 = DAG.getNode(ISD::BSWAP, NVT, Tmp1); |
| 3924 | Result = DAG.getNode(ISD::SRL, NVT, Tmp1, |
| 3925 | DAG.getConstant(MVT::getSizeInBits(NVT) - |
| 3926 | MVT::getSizeInBits(VT), |
| 3927 | TLI.getShiftAmountTy())); |
| 3928 | break; |
| 3929 | case ISD::CTPOP: |
| 3930 | case ISD::CTTZ: |
| 3931 | case ISD::CTLZ: |
| 3932 | // Zero extend the argument |
| 3933 | Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, NVT, Node->getOperand(0)); |
| 3934 | // Perform the larger operation, then subtract if needed. |
| 3935 | Tmp1 = DAG.getNode(Node->getOpcode(), NVT, Tmp1); |
| 3936 | switch(Node->getOpcode()) { |
| 3937 | case ISD::CTPOP: |
| 3938 | Result = Tmp1; |
| 3939 | break; |
| 3940 | case ISD::CTTZ: |
| 3941 | // if Tmp1 == sizeinbits(NVT) then Tmp1 = sizeinbits(Old VT) |
| 3942 | Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), Tmp1, |
| 3943 | DAG.getConstant(MVT::getSizeInBits(NVT), NVT), |
| 3944 | ISD::SETEQ); |
| 3945 | Result = DAG.getNode(ISD::SELECT, NVT, Tmp2, |
| 3946 | DAG.getConstant(MVT::getSizeInBits(VT), NVT), Tmp1); |
| 3947 | break; |
| 3948 | case ISD::CTLZ: |
| 3949 | //Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT)) |
| 3950 | Result = DAG.getNode(ISD::SUB, NVT, Tmp1, |
| 3951 | DAG.getConstant(MVT::getSizeInBits(NVT) - |
| 3952 | MVT::getSizeInBits(VT), NVT)); |
| 3953 | break; |
| 3954 | } |
| 3955 | break; |
| 3956 | case ISD::EXTRACT_SUBVECTOR: |
| 3957 | Result = PromoteOp(ExpandEXTRACT_SUBVECTOR(Op)); |
| 3958 | break; |
| 3959 | case ISD::EXTRACT_VECTOR_ELT: |
| 3960 | Result = PromoteOp(ExpandEXTRACT_VECTOR_ELT(Op)); |
| 3961 | break; |
| 3962 | } |
| 3963 | |
| 3964 | assert(Result.Val && "Didn't set a result!"); |
| 3965 | |
| 3966 | // Make sure the result is itself legal. |
| 3967 | Result = LegalizeOp(Result); |
| 3968 | |
| 3969 | // Remember that we promoted this! |
| 3970 | AddPromotedOperand(Op, Result); |
| 3971 | return Result; |
| 3972 | } |
| 3973 | |
| 3974 | /// ExpandEXTRACT_VECTOR_ELT - Expand an EXTRACT_VECTOR_ELT operation into |
| 3975 | /// a legal EXTRACT_VECTOR_ELT operation, scalar code, or memory traffic, |
| 3976 | /// based on the vector type. The return type of this matches the element type |
| 3977 | /// of the vector, which may not be legal for the target. |
| 3978 | SDOperand SelectionDAGLegalize::ExpandEXTRACT_VECTOR_ELT(SDOperand Op) { |
| 3979 | // We know that operand #0 is the Vec vector. If the index is a constant |
| 3980 | // or if the invec is a supported hardware type, we can use it. Otherwise, |
| 3981 | // lower to a store then an indexed load. |
| 3982 | SDOperand Vec = Op.getOperand(0); |
| 3983 | SDOperand Idx = Op.getOperand(1); |
| 3984 | |
Dan Gohman | a0763d9 | 2007-09-24 15:54:53 +0000 | [diff] [blame] | 3985 | MVT::ValueType TVT = Vec.getValueType(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3986 | unsigned NumElems = MVT::getVectorNumElements(TVT); |
| 3987 | |
| 3988 | switch (TLI.getOperationAction(ISD::EXTRACT_VECTOR_ELT, TVT)) { |
| 3989 | default: assert(0 && "This action is not supported yet!"); |
| 3990 | case TargetLowering::Custom: { |
| 3991 | Vec = LegalizeOp(Vec); |
| 3992 | Op = DAG.UpdateNodeOperands(Op, Vec, Idx); |
| 3993 | SDOperand Tmp3 = TLI.LowerOperation(Op, DAG); |
| 3994 | if (Tmp3.Val) |
| 3995 | return Tmp3; |
| 3996 | break; |
| 3997 | } |
| 3998 | case TargetLowering::Legal: |
| 3999 | if (isTypeLegal(TVT)) { |
| 4000 | Vec = LegalizeOp(Vec); |
| 4001 | Op = DAG.UpdateNodeOperands(Op, Vec, Idx); |
Christopher Lamb | cc021a0 | 2007-07-26 03:33:13 +0000 | [diff] [blame] | 4002 | return Op; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4003 | } |
| 4004 | break; |
| 4005 | case TargetLowering::Expand: |
| 4006 | break; |
| 4007 | } |
| 4008 | |
| 4009 | if (NumElems == 1) { |
| 4010 | // This must be an access of the only element. Return it. |
| 4011 | Op = ScalarizeVectorOp(Vec); |
| 4012 | } else if (!TLI.isTypeLegal(TVT) && isa<ConstantSDNode>(Idx)) { |
| 4013 | ConstantSDNode *CIdx = cast<ConstantSDNode>(Idx); |
| 4014 | SDOperand Lo, Hi; |
| 4015 | SplitVectorOp(Vec, Lo, Hi); |
| 4016 | if (CIdx->getValue() < NumElems/2) { |
| 4017 | Vec = Lo; |
| 4018 | } else { |
| 4019 | Vec = Hi; |
| 4020 | Idx = DAG.getConstant(CIdx->getValue() - NumElems/2, |
| 4021 | Idx.getValueType()); |
| 4022 | } |
| 4023 | |
| 4024 | // It's now an extract from the appropriate high or low part. Recurse. |
| 4025 | Op = DAG.UpdateNodeOperands(Op, Vec, Idx); |
| 4026 | Op = ExpandEXTRACT_VECTOR_ELT(Op); |
| 4027 | } else { |
| 4028 | // Store the value to a temporary stack slot, then LOAD the scalar |
| 4029 | // element back out. |
| 4030 | SDOperand StackPtr = CreateStackTemporary(Vec.getValueType()); |
| 4031 | SDOperand Ch = DAG.getStore(DAG.getEntryNode(), Vec, StackPtr, NULL, 0); |
| 4032 | |
| 4033 | // Add the offset to the index. |
| 4034 | unsigned EltSize = MVT::getSizeInBits(Op.getValueType())/8; |
| 4035 | Idx = DAG.getNode(ISD::MUL, Idx.getValueType(), Idx, |
| 4036 | DAG.getConstant(EltSize, Idx.getValueType())); |
| 4037 | StackPtr = DAG.getNode(ISD::ADD, Idx.getValueType(), Idx, StackPtr); |
| 4038 | |
| 4039 | Op = DAG.getLoad(Op.getValueType(), Ch, StackPtr, NULL, 0); |
| 4040 | } |
| 4041 | return Op; |
| 4042 | } |
| 4043 | |
| 4044 | /// ExpandEXTRACT_SUBVECTOR - Expand a EXTRACT_SUBVECTOR operation. For now |
| 4045 | /// we assume the operation can be split if it is not already legal. |
| 4046 | SDOperand SelectionDAGLegalize::ExpandEXTRACT_SUBVECTOR(SDOperand Op) { |
| 4047 | // We know that operand #0 is the Vec vector. For now we assume the index |
| 4048 | // is a constant and that the extracted result is a supported hardware type. |
| 4049 | SDOperand Vec = Op.getOperand(0); |
| 4050 | SDOperand Idx = LegalizeOp(Op.getOperand(1)); |
| 4051 | |
| 4052 | unsigned NumElems = MVT::getVectorNumElements(Vec.getValueType()); |
| 4053 | |
| 4054 | if (NumElems == MVT::getVectorNumElements(Op.getValueType())) { |
| 4055 | // This must be an access of the desired vector length. Return it. |
| 4056 | return Vec; |
| 4057 | } |
| 4058 | |
| 4059 | ConstantSDNode *CIdx = cast<ConstantSDNode>(Idx); |
| 4060 | SDOperand Lo, Hi; |
| 4061 | SplitVectorOp(Vec, Lo, Hi); |
| 4062 | if (CIdx->getValue() < NumElems/2) { |
| 4063 | Vec = Lo; |
| 4064 | } else { |
| 4065 | Vec = Hi; |
| 4066 | Idx = DAG.getConstant(CIdx->getValue() - NumElems/2, Idx.getValueType()); |
| 4067 | } |
| 4068 | |
| 4069 | // It's now an extract from the appropriate high or low part. Recurse. |
| 4070 | Op = DAG.UpdateNodeOperands(Op, Vec, Idx); |
| 4071 | return ExpandEXTRACT_SUBVECTOR(Op); |
| 4072 | } |
| 4073 | |
| 4074 | /// LegalizeSetCCOperands - Attempts to create a legal LHS and RHS for a SETCC |
| 4075 | /// with condition CC on the current target. This usually involves legalizing |
| 4076 | /// or promoting the arguments. In the case where LHS and RHS must be expanded, |
| 4077 | /// there may be no choice but to create a new SetCC node to represent the |
| 4078 | /// legalized value of setcc lhs, rhs. In this case, the value is returned in |
| 4079 | /// LHS, and the SDOperand returned in RHS has a nil SDNode value. |
| 4080 | void SelectionDAGLegalize::LegalizeSetCCOperands(SDOperand &LHS, |
| 4081 | SDOperand &RHS, |
| 4082 | SDOperand &CC) { |
Dale Johannesen | 472d15d | 2007-10-06 01:24:11 +0000 | [diff] [blame] | 4083 | SDOperand Tmp1, Tmp2, Tmp3, Result; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4084 | |
| 4085 | switch (getTypeAction(LHS.getValueType())) { |
| 4086 | case Legal: |
| 4087 | Tmp1 = LegalizeOp(LHS); // LHS |
| 4088 | Tmp2 = LegalizeOp(RHS); // RHS |
| 4089 | break; |
| 4090 | case Promote: |
| 4091 | Tmp1 = PromoteOp(LHS); // LHS |
| 4092 | Tmp2 = PromoteOp(RHS); // RHS |
| 4093 | |
| 4094 | // If this is an FP compare, the operands have already been extended. |
| 4095 | if (MVT::isInteger(LHS.getValueType())) { |
| 4096 | MVT::ValueType VT = LHS.getValueType(); |
| 4097 | MVT::ValueType NVT = TLI.getTypeToTransformTo(VT); |
| 4098 | |
| 4099 | // Otherwise, we have to insert explicit sign or zero extends. Note |
| 4100 | // that we could insert sign extends for ALL conditions, but zero extend |
| 4101 | // is cheaper on many machines (an AND instead of two shifts), so prefer |
| 4102 | // it. |
| 4103 | switch (cast<CondCodeSDNode>(CC)->get()) { |
| 4104 | default: assert(0 && "Unknown integer comparison!"); |
| 4105 | case ISD::SETEQ: |
| 4106 | case ISD::SETNE: |
| 4107 | case ISD::SETUGE: |
| 4108 | case ISD::SETUGT: |
| 4109 | case ISD::SETULE: |
| 4110 | case ISD::SETULT: |
| 4111 | // ALL of these operations will work if we either sign or zero extend |
| 4112 | // the operands (including the unsigned comparisons!). Zero extend is |
| 4113 | // usually a simpler/cheaper operation, so prefer it. |
| 4114 | Tmp1 = DAG.getZeroExtendInReg(Tmp1, VT); |
| 4115 | Tmp2 = DAG.getZeroExtendInReg(Tmp2, VT); |
| 4116 | break; |
| 4117 | case ISD::SETGE: |
| 4118 | case ISD::SETGT: |
| 4119 | case ISD::SETLT: |
| 4120 | case ISD::SETLE: |
| 4121 | Tmp1 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp1, |
| 4122 | DAG.getValueType(VT)); |
| 4123 | Tmp2 = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Tmp2, |
| 4124 | DAG.getValueType(VT)); |
| 4125 | break; |
| 4126 | } |
| 4127 | } |
| 4128 | break; |
| 4129 | case Expand: { |
| 4130 | MVT::ValueType VT = LHS.getValueType(); |
| 4131 | if (VT == MVT::f32 || VT == MVT::f64) { |
| 4132 | // Expand into one or more soft-fp libcall(s). |
| 4133 | RTLIB::Libcall LC1, LC2 = RTLIB::UNKNOWN_LIBCALL; |
| 4134 | switch (cast<CondCodeSDNode>(CC)->get()) { |
| 4135 | case ISD::SETEQ: |
| 4136 | case ISD::SETOEQ: |
| 4137 | LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 : RTLIB::OEQ_F64; |
| 4138 | break; |
| 4139 | case ISD::SETNE: |
| 4140 | case ISD::SETUNE: |
| 4141 | LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 : RTLIB::UNE_F64; |
| 4142 | break; |
| 4143 | case ISD::SETGE: |
| 4144 | case ISD::SETOGE: |
| 4145 | LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 : RTLIB::OGE_F64; |
| 4146 | break; |
| 4147 | case ISD::SETLT: |
| 4148 | case ISD::SETOLT: |
| 4149 | LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 : RTLIB::OLT_F64; |
| 4150 | break; |
| 4151 | case ISD::SETLE: |
| 4152 | case ISD::SETOLE: |
| 4153 | LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 : RTLIB::OLE_F64; |
| 4154 | break; |
| 4155 | case ISD::SETGT: |
| 4156 | case ISD::SETOGT: |
| 4157 | LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 : RTLIB::OGT_F64; |
| 4158 | break; |
| 4159 | case ISD::SETUO: |
| 4160 | LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 : RTLIB::UO_F64; |
| 4161 | break; |
| 4162 | case ISD::SETO: |
| 4163 | LC1 = (VT == MVT::f32) ? RTLIB::O_F32 : RTLIB::O_F64; |
| 4164 | break; |
| 4165 | default: |
| 4166 | LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 : RTLIB::UO_F64; |
| 4167 | switch (cast<CondCodeSDNode>(CC)->get()) { |
| 4168 | case ISD::SETONE: |
| 4169 | // SETONE = SETOLT | SETOGT |
| 4170 | LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 : RTLIB::OLT_F64; |
| 4171 | // Fallthrough |
| 4172 | case ISD::SETUGT: |
| 4173 | LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 : RTLIB::OGT_F64; |
| 4174 | break; |
| 4175 | case ISD::SETUGE: |
| 4176 | LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 : RTLIB::OGE_F64; |
| 4177 | break; |
| 4178 | case ISD::SETULT: |
| 4179 | LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 : RTLIB::OLT_F64; |
| 4180 | break; |
| 4181 | case ISD::SETULE: |
| 4182 | LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 : RTLIB::OLE_F64; |
| 4183 | break; |
| 4184 | case ISD::SETUEQ: |
| 4185 | LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 : RTLIB::OEQ_F64; |
| 4186 | break; |
| 4187 | default: assert(0 && "Unsupported FP setcc!"); |
| 4188 | } |
| 4189 | } |
| 4190 | |
| 4191 | SDOperand Dummy; |
| 4192 | Tmp1 = ExpandLibCall(TLI.getLibcallName(LC1), |
| 4193 | DAG.getNode(ISD::MERGE_VALUES, VT, LHS, RHS).Val, |
| 4194 | false /*sign irrelevant*/, Dummy); |
| 4195 | Tmp2 = DAG.getConstant(0, MVT::i32); |
| 4196 | CC = DAG.getCondCode(TLI.getCmpLibcallCC(LC1)); |
| 4197 | if (LC2 != RTLIB::UNKNOWN_LIBCALL) { |
| 4198 | Tmp1 = DAG.getNode(ISD::SETCC, TLI.getSetCCResultTy(), Tmp1, Tmp2, CC); |
| 4199 | LHS = ExpandLibCall(TLI.getLibcallName(LC2), |
| 4200 | DAG.getNode(ISD::MERGE_VALUES, VT, LHS, RHS).Val, |
| 4201 | false /*sign irrelevant*/, Dummy); |
| 4202 | Tmp2 = DAG.getNode(ISD::SETCC, TLI.getSetCCResultTy(), LHS, Tmp2, |
| 4203 | DAG.getCondCode(TLI.getCmpLibcallCC(LC2))); |
| 4204 | Tmp1 = DAG.getNode(ISD::OR, Tmp1.getValueType(), Tmp1, Tmp2); |
| 4205 | Tmp2 = SDOperand(); |
| 4206 | } |
| 4207 | LHS = Tmp1; |
| 4208 | RHS = Tmp2; |
| 4209 | return; |
| 4210 | } |
| 4211 | |
| 4212 | SDOperand LHSLo, LHSHi, RHSLo, RHSHi; |
| 4213 | ExpandOp(LHS, LHSLo, LHSHi); |
Dale Johannesen | 472d15d | 2007-10-06 01:24:11 +0000 | [diff] [blame] | 4214 | ExpandOp(RHS, RHSLo, RHSHi); |
| 4215 | ISD::CondCode CCCode = cast<CondCodeSDNode>(CC)->get(); |
| 4216 | |
| 4217 | if (VT==MVT::ppcf128) { |
| 4218 | // FIXME: This generated code sucks. We want to generate |
| 4219 | // FCMP crN, hi1, hi2 |
| 4220 | // BNE crN, L: |
| 4221 | // FCMP crN, lo1, lo2 |
| 4222 | // The following can be improved, but not that much. |
| 4223 | Tmp1 = DAG.getSetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi, ISD::SETEQ); |
| 4224 | Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), LHSLo, RHSLo, CCCode); |
| 4225 | Tmp3 = DAG.getNode(ISD::AND, Tmp1.getValueType(), Tmp1, Tmp2); |
| 4226 | Tmp1 = DAG.getSetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi, ISD::SETNE); |
| 4227 | Tmp2 = DAG.getSetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi, CCCode); |
| 4228 | Tmp1 = DAG.getNode(ISD::AND, Tmp1.getValueType(), Tmp1, Tmp2); |
| 4229 | Tmp1 = DAG.getNode(ISD::OR, Tmp1.getValueType(), Tmp1, Tmp3); |
| 4230 | Tmp2 = SDOperand(); |
| 4231 | break; |
| 4232 | } |
| 4233 | |
| 4234 | switch (CCCode) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4235 | case ISD::SETEQ: |
| 4236 | case ISD::SETNE: |
| 4237 | if (RHSLo == RHSHi) |
| 4238 | if (ConstantSDNode *RHSCST = dyn_cast<ConstantSDNode>(RHSLo)) |
| 4239 | if (RHSCST->isAllOnesValue()) { |
| 4240 | // Comparison to -1. |
| 4241 | Tmp1 = DAG.getNode(ISD::AND, LHSLo.getValueType(), LHSLo, LHSHi); |
| 4242 | Tmp2 = RHSLo; |
| 4243 | break; |
| 4244 | } |
| 4245 | |
| 4246 | Tmp1 = DAG.getNode(ISD::XOR, LHSLo.getValueType(), LHSLo, RHSLo); |
| 4247 | Tmp2 = DAG.getNode(ISD::XOR, LHSLo.getValueType(), LHSHi, RHSHi); |
| 4248 | Tmp1 = DAG.getNode(ISD::OR, Tmp1.getValueType(), Tmp1, Tmp2); |
| 4249 | Tmp2 = DAG.getConstant(0, Tmp1.getValueType()); |
| 4250 | break; |
| 4251 | default: |
| 4252 | // If this is a comparison of the sign bit, just look at the top part. |
| 4253 | // X > -1, x < 0 |
| 4254 | if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(RHS)) |
| 4255 | if ((cast<CondCodeSDNode>(CC)->get() == ISD::SETLT && |
| 4256 | CST->getValue() == 0) || // X < 0 |
| 4257 | (cast<CondCodeSDNode>(CC)->get() == ISD::SETGT && |
| 4258 | CST->isAllOnesValue())) { // X > -1 |
| 4259 | Tmp1 = LHSHi; |
| 4260 | Tmp2 = RHSHi; |
| 4261 | break; |
| 4262 | } |
| 4263 | |
| 4264 | // FIXME: This generated code sucks. |
| 4265 | ISD::CondCode LowCC; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4266 | switch (CCCode) { |
| 4267 | default: assert(0 && "Unknown integer setcc!"); |
| 4268 | case ISD::SETLT: |
| 4269 | case ISD::SETULT: LowCC = ISD::SETULT; break; |
| 4270 | case ISD::SETGT: |
| 4271 | case ISD::SETUGT: LowCC = ISD::SETUGT; break; |
| 4272 | case ISD::SETLE: |
| 4273 | case ISD::SETULE: LowCC = ISD::SETULE; break; |
| 4274 | case ISD::SETGE: |
| 4275 | case ISD::SETUGE: LowCC = ISD::SETUGE; break; |
| 4276 | } |
| 4277 | |
| 4278 | // Tmp1 = lo(op1) < lo(op2) // Always unsigned comparison |
| 4279 | // Tmp2 = hi(op1) < hi(op2) // Signedness depends on operands |
| 4280 | // dest = hi(op1) == hi(op2) ? Tmp1 : Tmp2; |
| 4281 | |
| 4282 | // NOTE: on targets without efficient SELECT of bools, we can always use |
| 4283 | // this identity: (B1 ? B2 : B3) --> (B1 & B2)|(!B1&B3) |
| 4284 | TargetLowering::DAGCombinerInfo DagCombineInfo(DAG, false, true, NULL); |
| 4285 | Tmp1 = TLI.SimplifySetCC(TLI.getSetCCResultTy(), LHSLo, RHSLo, LowCC, |
| 4286 | false, DagCombineInfo); |
| 4287 | if (!Tmp1.Val) |
| 4288 | Tmp1 = DAG.getSetCC(TLI.getSetCCResultTy(), LHSLo, RHSLo, LowCC); |
| 4289 | Tmp2 = TLI.SimplifySetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi, |
| 4290 | CCCode, false, DagCombineInfo); |
| 4291 | if (!Tmp2.Val) |
| 4292 | Tmp2 = DAG.getNode(ISD::SETCC, TLI.getSetCCResultTy(), LHSHi, RHSHi, CC); |
| 4293 | |
| 4294 | ConstantSDNode *Tmp1C = dyn_cast<ConstantSDNode>(Tmp1.Val); |
| 4295 | ConstantSDNode *Tmp2C = dyn_cast<ConstantSDNode>(Tmp2.Val); |
| 4296 | if ((Tmp1C && Tmp1C->getValue() == 0) || |
| 4297 | (Tmp2C && Tmp2C->getValue() == 0 && |
| 4298 | (CCCode == ISD::SETLE || CCCode == ISD::SETGE || |
| 4299 | CCCode == ISD::SETUGE || CCCode == ISD::SETULE)) || |
| 4300 | (Tmp2C && Tmp2C->getValue() == 1 && |
| 4301 | (CCCode == ISD::SETLT || CCCode == ISD::SETGT || |
| 4302 | CCCode == ISD::SETUGT || CCCode == ISD::SETULT))) { |
| 4303 | // low part is known false, returns high part. |
| 4304 | // For LE / GE, if high part is known false, ignore the low part. |
| 4305 | // For LT / GT, if high part is known true, ignore the low part. |
| 4306 | Tmp1 = Tmp2; |
| 4307 | Tmp2 = SDOperand(); |
| 4308 | } else { |
| 4309 | Result = TLI.SimplifySetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi, |
| 4310 | ISD::SETEQ, false, DagCombineInfo); |
| 4311 | if (!Result.Val) |
| 4312 | Result=DAG.getSetCC(TLI.getSetCCResultTy(), LHSHi, RHSHi, ISD::SETEQ); |
| 4313 | Result = LegalizeOp(DAG.getNode(ISD::SELECT, Tmp1.getValueType(), |
| 4314 | Result, Tmp1, Tmp2)); |
| 4315 | Tmp1 = Result; |
| 4316 | Tmp2 = SDOperand(); |
| 4317 | } |
| 4318 | } |
| 4319 | } |
| 4320 | } |
| 4321 | LHS = Tmp1; |
| 4322 | RHS = Tmp2; |
| 4323 | } |
| 4324 | |
| 4325 | /// ExpandBIT_CONVERT - Expand a BIT_CONVERT node into a store/load combination. |
| 4326 | /// The resultant code need not be legal. Note that SrcOp is the input operand |
| 4327 | /// to the BIT_CONVERT, not the BIT_CONVERT node itself. |
| 4328 | SDOperand SelectionDAGLegalize::ExpandBIT_CONVERT(MVT::ValueType DestVT, |
| 4329 | SDOperand SrcOp) { |
| 4330 | // Create the stack frame object. |
| 4331 | SDOperand FIPtr = CreateStackTemporary(DestVT); |
| 4332 | |
| 4333 | // Emit a store to the stack slot. |
| 4334 | SDOperand Store = DAG.getStore(DAG.getEntryNode(), SrcOp, FIPtr, NULL, 0); |
| 4335 | // Result is a load from the stack slot. |
| 4336 | return DAG.getLoad(DestVT, Store, FIPtr, NULL, 0); |
| 4337 | } |
| 4338 | |
| 4339 | SDOperand SelectionDAGLegalize::ExpandSCALAR_TO_VECTOR(SDNode *Node) { |
| 4340 | // Create a vector sized/aligned stack slot, store the value to element #0, |
| 4341 | // then load the whole vector back out. |
| 4342 | SDOperand StackPtr = CreateStackTemporary(Node->getValueType(0)); |
| 4343 | SDOperand Ch = DAG.getStore(DAG.getEntryNode(), Node->getOperand(0), StackPtr, |
| 4344 | NULL, 0); |
| 4345 | return DAG.getLoad(Node->getValueType(0), Ch, StackPtr, NULL, 0); |
| 4346 | } |
| 4347 | |
| 4348 | |
| 4349 | /// ExpandBUILD_VECTOR - Expand a BUILD_VECTOR node on targets that don't |
| 4350 | /// support the operation, but do support the resultant vector type. |
| 4351 | SDOperand SelectionDAGLegalize::ExpandBUILD_VECTOR(SDNode *Node) { |
| 4352 | |
| 4353 | // If the only non-undef value is the low element, turn this into a |
| 4354 | // SCALAR_TO_VECTOR node. If this is { X, X, X, X }, determine X. |
| 4355 | unsigned NumElems = Node->getNumOperands(); |
| 4356 | bool isOnlyLowElement = true; |
| 4357 | SDOperand SplatValue = Node->getOperand(0); |
| 4358 | std::map<SDOperand, std::vector<unsigned> > Values; |
| 4359 | Values[SplatValue].push_back(0); |
| 4360 | bool isConstant = true; |
| 4361 | if (!isa<ConstantFPSDNode>(SplatValue) && !isa<ConstantSDNode>(SplatValue) && |
| 4362 | SplatValue.getOpcode() != ISD::UNDEF) |
| 4363 | isConstant = false; |
| 4364 | |
| 4365 | for (unsigned i = 1; i < NumElems; ++i) { |
| 4366 | SDOperand V = Node->getOperand(i); |
| 4367 | Values[V].push_back(i); |
| 4368 | if (V.getOpcode() != ISD::UNDEF) |
| 4369 | isOnlyLowElement = false; |
| 4370 | if (SplatValue != V) |
| 4371 | SplatValue = SDOperand(0,0); |
| 4372 | |
| 4373 | // If this isn't a constant element or an undef, we can't use a constant |
| 4374 | // pool load. |
| 4375 | if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V) && |
| 4376 | V.getOpcode() != ISD::UNDEF) |
| 4377 | isConstant = false; |
| 4378 | } |
| 4379 | |
| 4380 | if (isOnlyLowElement) { |
| 4381 | // If the low element is an undef too, then this whole things is an undef. |
| 4382 | if (Node->getOperand(0).getOpcode() == ISD::UNDEF) |
| 4383 | return DAG.getNode(ISD::UNDEF, Node->getValueType(0)); |
| 4384 | // Otherwise, turn this into a scalar_to_vector node. |
| 4385 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0), |
| 4386 | Node->getOperand(0)); |
| 4387 | } |
| 4388 | |
| 4389 | // If all elements are constants, create a load from the constant pool. |
| 4390 | if (isConstant) { |
| 4391 | MVT::ValueType VT = Node->getValueType(0); |
| 4392 | const Type *OpNTy = |
| 4393 | MVT::getTypeForValueType(Node->getOperand(0).getValueType()); |
| 4394 | std::vector<Constant*> CV; |
| 4395 | for (unsigned i = 0, e = NumElems; i != e; ++i) { |
| 4396 | if (ConstantFPSDNode *V = |
| 4397 | dyn_cast<ConstantFPSDNode>(Node->getOperand(i))) { |
Dale Johannesen | bbe2b70 | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 4398 | CV.push_back(ConstantFP::get(OpNTy, V->getValueAPF())); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4399 | } else if (ConstantSDNode *V = |
| 4400 | dyn_cast<ConstantSDNode>(Node->getOperand(i))) { |
| 4401 | CV.push_back(ConstantInt::get(OpNTy, V->getValue())); |
| 4402 | } else { |
| 4403 | assert(Node->getOperand(i).getOpcode() == ISD::UNDEF); |
| 4404 | CV.push_back(UndefValue::get(OpNTy)); |
| 4405 | } |
| 4406 | } |
| 4407 | Constant *CP = ConstantVector::get(CV); |
| 4408 | SDOperand CPIdx = DAG.getConstantPool(CP, TLI.getPointerTy()); |
| 4409 | return DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0); |
| 4410 | } |
| 4411 | |
| 4412 | if (SplatValue.Val) { // Splat of one value? |
| 4413 | // Build the shuffle constant vector: <0, 0, 0, 0> |
| 4414 | MVT::ValueType MaskVT = |
| 4415 | MVT::getIntVectorWithNumElements(NumElems); |
| 4416 | SDOperand Zero = DAG.getConstant(0, MVT::getVectorElementType(MaskVT)); |
| 4417 | std::vector<SDOperand> ZeroVec(NumElems, Zero); |
| 4418 | SDOperand SplatMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, |
| 4419 | &ZeroVec[0], ZeroVec.size()); |
| 4420 | |
| 4421 | // If the target supports VECTOR_SHUFFLE and this shuffle mask, use it. |
| 4422 | if (isShuffleLegal(Node->getValueType(0), SplatMask)) { |
| 4423 | // Get the splatted value into the low element of a vector register. |
| 4424 | SDOperand LowValVec = |
| 4425 | DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0), SplatValue); |
| 4426 | |
| 4427 | // Return shuffle(LowValVec, undef, <0,0,0,0>) |
| 4428 | return DAG.getNode(ISD::VECTOR_SHUFFLE, Node->getValueType(0), LowValVec, |
| 4429 | DAG.getNode(ISD::UNDEF, Node->getValueType(0)), |
| 4430 | SplatMask); |
| 4431 | } |
| 4432 | } |
| 4433 | |
| 4434 | // If there are only two unique elements, we may be able to turn this into a |
| 4435 | // vector shuffle. |
| 4436 | if (Values.size() == 2) { |
| 4437 | // Build the shuffle constant vector: e.g. <0, 4, 0, 4> |
| 4438 | MVT::ValueType MaskVT = |
| 4439 | MVT::getIntVectorWithNumElements(NumElems); |
| 4440 | std::vector<SDOperand> MaskVec(NumElems); |
| 4441 | unsigned i = 0; |
| 4442 | for (std::map<SDOperand,std::vector<unsigned> >::iterator I=Values.begin(), |
| 4443 | E = Values.end(); I != E; ++I) { |
| 4444 | for (std::vector<unsigned>::iterator II = I->second.begin(), |
| 4445 | EE = I->second.end(); II != EE; ++II) |
| 4446 | MaskVec[*II] = DAG.getConstant(i, MVT::getVectorElementType(MaskVT)); |
| 4447 | i += NumElems; |
| 4448 | } |
| 4449 | SDOperand ShuffleMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, |
| 4450 | &MaskVec[0], MaskVec.size()); |
| 4451 | |
| 4452 | // If the target supports VECTOR_SHUFFLE and this shuffle mask, use it. |
| 4453 | if (TLI.isOperationLegal(ISD::SCALAR_TO_VECTOR, Node->getValueType(0)) && |
| 4454 | isShuffleLegal(Node->getValueType(0), ShuffleMask)) { |
| 4455 | SmallVector<SDOperand, 8> Ops; |
| 4456 | for(std::map<SDOperand,std::vector<unsigned> >::iterator I=Values.begin(), |
| 4457 | E = Values.end(); I != E; ++I) { |
| 4458 | SDOperand Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, Node->getValueType(0), |
| 4459 | I->first); |
| 4460 | Ops.push_back(Op); |
| 4461 | } |
| 4462 | Ops.push_back(ShuffleMask); |
| 4463 | |
| 4464 | // Return shuffle(LoValVec, HiValVec, <0,1,0,1>) |
| 4465 | return DAG.getNode(ISD::VECTOR_SHUFFLE, Node->getValueType(0), |
| 4466 | &Ops[0], Ops.size()); |
| 4467 | } |
| 4468 | } |
| 4469 | |
| 4470 | // Otherwise, we can't handle this case efficiently. Allocate a sufficiently |
| 4471 | // aligned object on the stack, store each element into it, then load |
| 4472 | // the result as a vector. |
| 4473 | MVT::ValueType VT = Node->getValueType(0); |
| 4474 | // Create the stack frame object. |
| 4475 | SDOperand FIPtr = CreateStackTemporary(VT); |
| 4476 | |
| 4477 | // Emit a store of each element to the stack slot. |
| 4478 | SmallVector<SDOperand, 8> Stores; |
| 4479 | unsigned TypeByteSize = |
| 4480 | MVT::getSizeInBits(Node->getOperand(0).getValueType())/8; |
| 4481 | // Store (in the right endianness) the elements to memory. |
| 4482 | for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) { |
| 4483 | // Ignore undef elements. |
| 4484 | if (Node->getOperand(i).getOpcode() == ISD::UNDEF) continue; |
| 4485 | |
| 4486 | unsigned Offset = TypeByteSize*i; |
| 4487 | |
| 4488 | SDOperand Idx = DAG.getConstant(Offset, FIPtr.getValueType()); |
| 4489 | Idx = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr, Idx); |
| 4490 | |
| 4491 | Stores.push_back(DAG.getStore(DAG.getEntryNode(), Node->getOperand(i), Idx, |
| 4492 | NULL, 0)); |
| 4493 | } |
| 4494 | |
| 4495 | SDOperand StoreChain; |
| 4496 | if (!Stores.empty()) // Not all undef elements? |
| 4497 | StoreChain = DAG.getNode(ISD::TokenFactor, MVT::Other, |
| 4498 | &Stores[0], Stores.size()); |
| 4499 | else |
| 4500 | StoreChain = DAG.getEntryNode(); |
| 4501 | |
| 4502 | // Result is a load from the stack slot. |
| 4503 | return DAG.getLoad(VT, StoreChain, FIPtr, NULL, 0); |
| 4504 | } |
| 4505 | |
| 4506 | /// CreateStackTemporary - Create a stack temporary, suitable for holding the |
| 4507 | /// specified value type. |
| 4508 | SDOperand SelectionDAGLegalize::CreateStackTemporary(MVT::ValueType VT) { |
| 4509 | MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo(); |
| 4510 | unsigned ByteSize = MVT::getSizeInBits(VT)/8; |
| 4511 | const Type *Ty = MVT::getTypeForValueType(VT); |
| 4512 | unsigned StackAlign = (unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty); |
| 4513 | int FrameIdx = FrameInfo->CreateStackObject(ByteSize, StackAlign); |
| 4514 | return DAG.getFrameIndex(FrameIdx, TLI.getPointerTy()); |
| 4515 | } |
| 4516 | |
| 4517 | void SelectionDAGLegalize::ExpandShiftParts(unsigned NodeOp, |
| 4518 | SDOperand Op, SDOperand Amt, |
| 4519 | SDOperand &Lo, SDOperand &Hi) { |
| 4520 | // Expand the subcomponents. |
| 4521 | SDOperand LHSL, LHSH; |
| 4522 | ExpandOp(Op, LHSL, LHSH); |
| 4523 | |
| 4524 | SDOperand Ops[] = { LHSL, LHSH, Amt }; |
| 4525 | MVT::ValueType VT = LHSL.getValueType(); |
| 4526 | Lo = DAG.getNode(NodeOp, DAG.getNodeValueTypes(VT, VT), 2, Ops, 3); |
| 4527 | Hi = Lo.getValue(1); |
| 4528 | } |
| 4529 | |
| 4530 | |
| 4531 | /// ExpandShift - Try to find a clever way to expand this shift operation out to |
| 4532 | /// smaller elements. If we can't find a way that is more efficient than a |
| 4533 | /// libcall on this target, return false. Otherwise, return true with the |
| 4534 | /// low-parts expanded into Lo and Hi. |
| 4535 | bool SelectionDAGLegalize::ExpandShift(unsigned Opc, SDOperand Op,SDOperand Amt, |
| 4536 | SDOperand &Lo, SDOperand &Hi) { |
| 4537 | assert((Opc == ISD::SHL || Opc == ISD::SRA || Opc == ISD::SRL) && |
| 4538 | "This is not a shift!"); |
| 4539 | |
| 4540 | MVT::ValueType NVT = TLI.getTypeToTransformTo(Op.getValueType()); |
| 4541 | SDOperand ShAmt = LegalizeOp(Amt); |
| 4542 | MVT::ValueType ShTy = ShAmt.getValueType(); |
| 4543 | unsigned VTBits = MVT::getSizeInBits(Op.getValueType()); |
| 4544 | unsigned NVTBits = MVT::getSizeInBits(NVT); |
| 4545 | |
| 4546 | // Handle the case when Amt is an immediate. Other cases are currently broken |
| 4547 | // and are disabled. |
| 4548 | if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Amt.Val)) { |
| 4549 | unsigned Cst = CN->getValue(); |
| 4550 | // Expand the incoming operand to be shifted, so that we have its parts |
| 4551 | SDOperand InL, InH; |
| 4552 | ExpandOp(Op, InL, InH); |
| 4553 | switch(Opc) { |
| 4554 | case ISD::SHL: |
| 4555 | if (Cst > VTBits) { |
| 4556 | Lo = DAG.getConstant(0, NVT); |
| 4557 | Hi = DAG.getConstant(0, NVT); |
| 4558 | } else if (Cst > NVTBits) { |
| 4559 | Lo = DAG.getConstant(0, NVT); |
| 4560 | Hi = DAG.getNode(ISD::SHL, NVT, InL, DAG.getConstant(Cst-NVTBits,ShTy)); |
| 4561 | } else if (Cst == NVTBits) { |
| 4562 | Lo = DAG.getConstant(0, NVT); |
| 4563 | Hi = InL; |
| 4564 | } else { |
| 4565 | Lo = DAG.getNode(ISD::SHL, NVT, InL, DAG.getConstant(Cst, ShTy)); |
| 4566 | Hi = DAG.getNode(ISD::OR, NVT, |
| 4567 | DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(Cst, ShTy)), |
| 4568 | DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(NVTBits-Cst, ShTy))); |
| 4569 | } |
| 4570 | return true; |
| 4571 | case ISD::SRL: |
| 4572 | if (Cst > VTBits) { |
| 4573 | Lo = DAG.getConstant(0, NVT); |
| 4574 | Hi = DAG.getConstant(0, NVT); |
| 4575 | } else if (Cst > NVTBits) { |
| 4576 | Lo = DAG.getNode(ISD::SRL, NVT, InH, DAG.getConstant(Cst-NVTBits,ShTy)); |
| 4577 | Hi = DAG.getConstant(0, NVT); |
| 4578 | } else if (Cst == NVTBits) { |
| 4579 | Lo = InH; |
| 4580 | Hi = DAG.getConstant(0, NVT); |
| 4581 | } else { |
| 4582 | Lo = DAG.getNode(ISD::OR, NVT, |
| 4583 | DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(Cst, ShTy)), |
| 4584 | DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(NVTBits-Cst, ShTy))); |
| 4585 | Hi = DAG.getNode(ISD::SRL, NVT, InH, DAG.getConstant(Cst, ShTy)); |
| 4586 | } |
| 4587 | return true; |
| 4588 | case ISD::SRA: |
| 4589 | if (Cst > VTBits) { |
| 4590 | Hi = Lo = DAG.getNode(ISD::SRA, NVT, InH, |
| 4591 | DAG.getConstant(NVTBits-1, ShTy)); |
| 4592 | } else if (Cst > NVTBits) { |
| 4593 | Lo = DAG.getNode(ISD::SRA, NVT, InH, |
| 4594 | DAG.getConstant(Cst-NVTBits, ShTy)); |
| 4595 | Hi = DAG.getNode(ISD::SRA, NVT, InH, |
| 4596 | DAG.getConstant(NVTBits-1, ShTy)); |
| 4597 | } else if (Cst == NVTBits) { |
| 4598 | Lo = InH; |
| 4599 | Hi = DAG.getNode(ISD::SRA, NVT, InH, |
| 4600 | DAG.getConstant(NVTBits-1, ShTy)); |
| 4601 | } else { |
| 4602 | Lo = DAG.getNode(ISD::OR, NVT, |
| 4603 | DAG.getNode(ISD::SRL, NVT, InL, DAG.getConstant(Cst, ShTy)), |
| 4604 | DAG.getNode(ISD::SHL, NVT, InH, DAG.getConstant(NVTBits-Cst, ShTy))); |
| 4605 | Hi = DAG.getNode(ISD::SRA, NVT, InH, DAG.getConstant(Cst, ShTy)); |
| 4606 | } |
| 4607 | return true; |
| 4608 | } |
| 4609 | } |
| 4610 | |
| 4611 | // Okay, the shift amount isn't constant. However, if we can tell that it is |
| 4612 | // >= 32 or < 32, we can still simplify it, without knowing the actual value. |
| 4613 | uint64_t Mask = NVTBits, KnownZero, KnownOne; |
| 4614 | DAG.ComputeMaskedBits(Amt, Mask, KnownZero, KnownOne); |
| 4615 | |
| 4616 | // If we know that the high bit of the shift amount is one, then we can do |
| 4617 | // this as a couple of simple shifts. |
| 4618 | if (KnownOne & Mask) { |
| 4619 | // Mask out the high bit, which we know is set. |
| 4620 | Amt = DAG.getNode(ISD::AND, Amt.getValueType(), Amt, |
| 4621 | DAG.getConstant(NVTBits-1, Amt.getValueType())); |
| 4622 | |
| 4623 | // Expand the incoming operand to be shifted, so that we have its parts |
| 4624 | SDOperand InL, InH; |
| 4625 | ExpandOp(Op, InL, InH); |
| 4626 | switch(Opc) { |
| 4627 | case ISD::SHL: |
| 4628 | Lo = DAG.getConstant(0, NVT); // Low part is zero. |
| 4629 | Hi = DAG.getNode(ISD::SHL, NVT, InL, Amt); // High part from Lo part. |
| 4630 | return true; |
| 4631 | case ISD::SRL: |
| 4632 | Hi = DAG.getConstant(0, NVT); // Hi part is zero. |
| 4633 | Lo = DAG.getNode(ISD::SRL, NVT, InH, Amt); // Lo part from Hi part. |
| 4634 | return true; |
| 4635 | case ISD::SRA: |
| 4636 | Hi = DAG.getNode(ISD::SRA, NVT, InH, // Sign extend high part. |
| 4637 | DAG.getConstant(NVTBits-1, Amt.getValueType())); |
| 4638 | Lo = DAG.getNode(ISD::SRA, NVT, InH, Amt); // Lo part from Hi part. |
| 4639 | return true; |
| 4640 | } |
| 4641 | } |
| 4642 | |
| 4643 | // If we know that the high bit of the shift amount is zero, then we can do |
| 4644 | // this as a couple of simple shifts. |
| 4645 | if (KnownZero & Mask) { |
| 4646 | // Compute 32-amt. |
| 4647 | SDOperand Amt2 = DAG.getNode(ISD::SUB, Amt.getValueType(), |
| 4648 | DAG.getConstant(NVTBits, Amt.getValueType()), |
| 4649 | Amt); |
| 4650 | |
| 4651 | // Expand the incoming operand to be shifted, so that we have its parts |
| 4652 | SDOperand InL, InH; |
| 4653 | ExpandOp(Op, InL, InH); |
| 4654 | switch(Opc) { |
| 4655 | case ISD::SHL: |
| 4656 | Lo = DAG.getNode(ISD::SHL, NVT, InL, Amt); |
| 4657 | Hi = DAG.getNode(ISD::OR, NVT, |
| 4658 | DAG.getNode(ISD::SHL, NVT, InH, Amt), |
| 4659 | DAG.getNode(ISD::SRL, NVT, InL, Amt2)); |
| 4660 | return true; |
| 4661 | case ISD::SRL: |
| 4662 | Hi = DAG.getNode(ISD::SRL, NVT, InH, Amt); |
| 4663 | Lo = DAG.getNode(ISD::OR, NVT, |
| 4664 | DAG.getNode(ISD::SRL, NVT, InL, Amt), |
| 4665 | DAG.getNode(ISD::SHL, NVT, InH, Amt2)); |
| 4666 | return true; |
| 4667 | case ISD::SRA: |
| 4668 | Hi = DAG.getNode(ISD::SRA, NVT, InH, Amt); |
| 4669 | Lo = DAG.getNode(ISD::OR, NVT, |
| 4670 | DAG.getNode(ISD::SRL, NVT, InL, Amt), |
| 4671 | DAG.getNode(ISD::SHL, NVT, InH, Amt2)); |
| 4672 | return true; |
| 4673 | } |
| 4674 | } |
| 4675 | |
| 4676 | return false; |
| 4677 | } |
| 4678 | |
| 4679 | |
| 4680 | // ExpandLibCall - Expand a node into a call to a libcall. If the result value |
| 4681 | // does not fit into a register, return the lo part and set the hi part to the |
| 4682 | // by-reg argument. If it does fit into a single register, return the result |
| 4683 | // and leave the Hi part unset. |
| 4684 | SDOperand SelectionDAGLegalize::ExpandLibCall(const char *Name, SDNode *Node, |
| 4685 | bool isSigned, SDOperand &Hi) { |
| 4686 | assert(!IsLegalizingCall && "Cannot overlap legalization of calls!"); |
| 4687 | // The input chain to this libcall is the entry node of the function. |
| 4688 | // Legalizing the call will automatically add the previous call to the |
| 4689 | // dependence. |
| 4690 | SDOperand InChain = DAG.getEntryNode(); |
| 4691 | |
| 4692 | TargetLowering::ArgListTy Args; |
| 4693 | TargetLowering::ArgListEntry Entry; |
| 4694 | for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) { |
| 4695 | MVT::ValueType ArgVT = Node->getOperand(i).getValueType(); |
| 4696 | const Type *ArgTy = MVT::getTypeForValueType(ArgVT); |
| 4697 | Entry.Node = Node->getOperand(i); Entry.Ty = ArgTy; |
| 4698 | Entry.isSExt = isSigned; |
| 4699 | Args.push_back(Entry); |
| 4700 | } |
| 4701 | SDOperand Callee = DAG.getExternalSymbol(Name, TLI.getPointerTy()); |
| 4702 | |
| 4703 | // Splice the libcall in wherever FindInputOutputChains tells us to. |
| 4704 | const Type *RetTy = MVT::getTypeForValueType(Node->getValueType(0)); |
| 4705 | std::pair<SDOperand,SDOperand> CallInfo = |
| 4706 | TLI.LowerCallTo(InChain, RetTy, isSigned, false, CallingConv::C, false, |
| 4707 | Callee, Args, DAG); |
| 4708 | |
| 4709 | // Legalize the call sequence, starting with the chain. This will advance |
| 4710 | // the LastCALLSEQ_END to the legalized version of the CALLSEQ_END node that |
| 4711 | // was added by LowerCallTo (guaranteeing proper serialization of calls). |
| 4712 | LegalizeOp(CallInfo.second); |
| 4713 | SDOperand Result; |
| 4714 | switch (getTypeAction(CallInfo.first.getValueType())) { |
| 4715 | default: assert(0 && "Unknown thing"); |
| 4716 | case Legal: |
| 4717 | Result = CallInfo.first; |
| 4718 | break; |
| 4719 | case Expand: |
| 4720 | ExpandOp(CallInfo.first, Result, Hi); |
| 4721 | break; |
| 4722 | } |
| 4723 | return Result; |
| 4724 | } |
| 4725 | |
| 4726 | |
| 4727 | /// ExpandIntToFP - Expand a [US]INT_TO_FP operation. |
| 4728 | /// |
| 4729 | SDOperand SelectionDAGLegalize:: |
| 4730 | ExpandIntToFP(bool isSigned, MVT::ValueType DestTy, SDOperand Source) { |
| 4731 | assert(getTypeAction(Source.getValueType()) == Expand && |
| 4732 | "This is not an expansion!"); |
| 4733 | assert(Source.getValueType() == MVT::i64 && "Only handle expand from i64!"); |
| 4734 | |
| 4735 | if (!isSigned) { |
| 4736 | assert(Source.getValueType() == MVT::i64 && |
| 4737 | "This only works for 64-bit -> FP"); |
| 4738 | // The 64-bit value loaded will be incorrectly if the 'sign bit' of the |
| 4739 | // incoming integer is set. To handle this, we dynamically test to see if |
| 4740 | // it is set, and, if so, add a fudge factor. |
| 4741 | SDOperand Lo, Hi; |
| 4742 | ExpandOp(Source, Lo, Hi); |
| 4743 | |
| 4744 | // If this is unsigned, and not supported, first perform the conversion to |
| 4745 | // signed, then adjust the result if the sign bit is set. |
| 4746 | SDOperand SignedConv = ExpandIntToFP(true, DestTy, |
| 4747 | DAG.getNode(ISD::BUILD_PAIR, Source.getValueType(), Lo, Hi)); |
| 4748 | |
| 4749 | SDOperand SignSet = DAG.getSetCC(TLI.getSetCCResultTy(), Hi, |
| 4750 | DAG.getConstant(0, Hi.getValueType()), |
| 4751 | ISD::SETLT); |
| 4752 | SDOperand Zero = getIntPtrConstant(0), Four = getIntPtrConstant(4); |
| 4753 | SDOperand CstOffset = DAG.getNode(ISD::SELECT, Zero.getValueType(), |
| 4754 | SignSet, Four, Zero); |
| 4755 | uint64_t FF = 0x5f800000ULL; |
| 4756 | if (TLI.isLittleEndian()) FF <<= 32; |
| 4757 | static Constant *FudgeFactor = ConstantInt::get(Type::Int64Ty, FF); |
| 4758 | |
| 4759 | SDOperand CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy()); |
| 4760 | CPIdx = DAG.getNode(ISD::ADD, TLI.getPointerTy(), CPIdx, CstOffset); |
| 4761 | SDOperand FudgeInReg; |
| 4762 | if (DestTy == MVT::f32) |
| 4763 | FudgeInReg = DAG.getLoad(MVT::f32, DAG.getEntryNode(), CPIdx, NULL, 0); |
Dale Johannesen | b17a7a2 | 2007-09-16 16:51:49 +0000 | [diff] [blame] | 4764 | else if (MVT::getSizeInBits(DestTy) > MVT::getSizeInBits(MVT::f32)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4765 | // FIXME: Avoid the extend by construction the right constantpool? |
Dale Johannesen | b17a7a2 | 2007-09-16 16:51:49 +0000 | [diff] [blame] | 4766 | FudgeInReg = DAG.getExtLoad(ISD::EXTLOAD, DestTy, DAG.getEntryNode(), |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4767 | CPIdx, NULL, 0, MVT::f32); |
| 4768 | else |
| 4769 | assert(0 && "Unexpected conversion"); |
| 4770 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4771 | MVT::ValueType SCVT = SignedConv.getValueType(); |
| 4772 | if (SCVT != DestTy) { |
| 4773 | // Destination type needs to be expanded as well. The FADD now we are |
| 4774 | // constructing will be expanded into a libcall. |
| 4775 | if (MVT::getSizeInBits(SCVT) != MVT::getSizeInBits(DestTy)) { |
| 4776 | assert(SCVT == MVT::i32 && DestTy == MVT::f64); |
| 4777 | SignedConv = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, |
| 4778 | SignedConv, SignedConv.getValue(1)); |
| 4779 | } |
| 4780 | SignedConv = DAG.getNode(ISD::BIT_CONVERT, DestTy, SignedConv); |
| 4781 | } |
| 4782 | return DAG.getNode(ISD::FADD, DestTy, SignedConv, FudgeInReg); |
| 4783 | } |
| 4784 | |
| 4785 | // Check to see if the target has a custom way to lower this. If so, use it. |
| 4786 | switch (TLI.getOperationAction(ISD::SINT_TO_FP, Source.getValueType())) { |
| 4787 | default: assert(0 && "This action not implemented for this operation!"); |
| 4788 | case TargetLowering::Legal: |
| 4789 | case TargetLowering::Expand: |
| 4790 | break; // This case is handled below. |
| 4791 | case TargetLowering::Custom: { |
| 4792 | SDOperand NV = TLI.LowerOperation(DAG.getNode(ISD::SINT_TO_FP, DestTy, |
| 4793 | Source), DAG); |
| 4794 | if (NV.Val) |
| 4795 | return LegalizeOp(NV); |
| 4796 | break; // The target decided this was legal after all |
| 4797 | } |
| 4798 | } |
| 4799 | |
| 4800 | // Expand the source, then glue it back together for the call. We must expand |
| 4801 | // the source in case it is shared (this pass of legalize must traverse it). |
| 4802 | SDOperand SrcLo, SrcHi; |
| 4803 | ExpandOp(Source, SrcLo, SrcHi); |
| 4804 | Source = DAG.getNode(ISD::BUILD_PAIR, Source.getValueType(), SrcLo, SrcHi); |
| 4805 | |
| 4806 | RTLIB::Libcall LC; |
| 4807 | if (DestTy == MVT::f32) |
| 4808 | LC = RTLIB::SINTTOFP_I64_F32; |
| 4809 | else { |
| 4810 | assert(DestTy == MVT::f64 && "Unknown fp value type!"); |
| 4811 | LC = RTLIB::SINTTOFP_I64_F64; |
| 4812 | } |
| 4813 | |
| 4814 | assert(TLI.getLibcallName(LC) && "Don't know how to expand this SINT_TO_FP!"); |
| 4815 | Source = DAG.getNode(ISD::SINT_TO_FP, DestTy, Source); |
| 4816 | SDOperand UnusedHiPart; |
| 4817 | return ExpandLibCall(TLI.getLibcallName(LC), Source.Val, isSigned, |
| 4818 | UnusedHiPart); |
| 4819 | } |
| 4820 | |
| 4821 | /// ExpandLegalINT_TO_FP - This function is responsible for legalizing a |
| 4822 | /// INT_TO_FP operation of the specified operand when the target requests that |
| 4823 | /// we expand it. At this point, we know that the result and operand types are |
| 4824 | /// legal for the target. |
| 4825 | SDOperand SelectionDAGLegalize::ExpandLegalINT_TO_FP(bool isSigned, |
| 4826 | SDOperand Op0, |
| 4827 | MVT::ValueType DestVT) { |
| 4828 | if (Op0.getValueType() == MVT::i32) { |
| 4829 | // simple 32-bit [signed|unsigned] integer to float/double expansion |
| 4830 | |
| 4831 | // get the stack frame index of a 8 byte buffer, pessimistically aligned |
| 4832 | MachineFunction &MF = DAG.getMachineFunction(); |
| 4833 | const Type *F64Type = MVT::getTypeForValueType(MVT::f64); |
| 4834 | unsigned StackAlign = |
| 4835 | (unsigned)TLI.getTargetData()->getPrefTypeAlignment(F64Type); |
| 4836 | int SSFI = MF.getFrameInfo()->CreateStackObject(8, StackAlign); |
| 4837 | // get address of 8 byte buffer |
| 4838 | SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy()); |
| 4839 | // word offset constant for Hi/Lo address computation |
| 4840 | SDOperand WordOff = DAG.getConstant(sizeof(int), TLI.getPointerTy()); |
| 4841 | // set up Hi and Lo (into buffer) address based on endian |
| 4842 | SDOperand Hi = StackSlot; |
| 4843 | SDOperand Lo = DAG.getNode(ISD::ADD, TLI.getPointerTy(), StackSlot,WordOff); |
| 4844 | if (TLI.isLittleEndian()) |
| 4845 | std::swap(Hi, Lo); |
| 4846 | |
| 4847 | // if signed map to unsigned space |
| 4848 | SDOperand Op0Mapped; |
| 4849 | if (isSigned) { |
| 4850 | // constant used to invert sign bit (signed to unsigned mapping) |
| 4851 | SDOperand SignBit = DAG.getConstant(0x80000000u, MVT::i32); |
| 4852 | Op0Mapped = DAG.getNode(ISD::XOR, MVT::i32, Op0, SignBit); |
| 4853 | } else { |
| 4854 | Op0Mapped = Op0; |
| 4855 | } |
| 4856 | // store the lo of the constructed double - based on integer input |
| 4857 | SDOperand Store1 = DAG.getStore(DAG.getEntryNode(), |
| 4858 | Op0Mapped, Lo, NULL, 0); |
| 4859 | // initial hi portion of constructed double |
| 4860 | SDOperand InitialHi = DAG.getConstant(0x43300000u, MVT::i32); |
| 4861 | // store the hi of the constructed double - biased exponent |
| 4862 | SDOperand Store2=DAG.getStore(Store1, InitialHi, Hi, NULL, 0); |
| 4863 | // load the constructed double |
| 4864 | SDOperand Load = DAG.getLoad(MVT::f64, Store2, StackSlot, NULL, 0); |
| 4865 | // FP constant to bias correct the final result |
| 4866 | SDOperand Bias = DAG.getConstantFP(isSigned ? |
| 4867 | BitsToDouble(0x4330000080000000ULL) |
| 4868 | : BitsToDouble(0x4330000000000000ULL), |
| 4869 | MVT::f64); |
| 4870 | // subtract the bias |
| 4871 | SDOperand Sub = DAG.getNode(ISD::FSUB, MVT::f64, Load, Bias); |
| 4872 | // final result |
| 4873 | SDOperand Result; |
| 4874 | // handle final rounding |
| 4875 | if (DestVT == MVT::f64) { |
| 4876 | // do nothing |
| 4877 | Result = Sub; |
Dale Johannesen | b17a7a2 | 2007-09-16 16:51:49 +0000 | [diff] [blame] | 4878 | } else if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(MVT::f64)) { |
| 4879 | Result = DAG.getNode(ISD::FP_ROUND, DestVT, Sub); |
| 4880 | } else if (MVT::getSizeInBits(DestVT) > MVT::getSizeInBits(MVT::f64)) { |
| 4881 | Result = DAG.getNode(ISD::FP_EXTEND, DestVT, Sub); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4882 | } |
| 4883 | return Result; |
| 4884 | } |
| 4885 | assert(!isSigned && "Legalize cannot Expand SINT_TO_FP for i64 yet"); |
| 4886 | SDOperand Tmp1 = DAG.getNode(ISD::SINT_TO_FP, DestVT, Op0); |
| 4887 | |
| 4888 | SDOperand SignSet = DAG.getSetCC(TLI.getSetCCResultTy(), Op0, |
| 4889 | DAG.getConstant(0, Op0.getValueType()), |
| 4890 | ISD::SETLT); |
| 4891 | SDOperand Zero = getIntPtrConstant(0), Four = getIntPtrConstant(4); |
| 4892 | SDOperand CstOffset = DAG.getNode(ISD::SELECT, Zero.getValueType(), |
| 4893 | SignSet, Four, Zero); |
| 4894 | |
| 4895 | // If the sign bit of the integer is set, the large number will be treated |
| 4896 | // as a negative number. To counteract this, the dynamic code adds an |
| 4897 | // offset depending on the data type. |
| 4898 | uint64_t FF; |
| 4899 | switch (Op0.getValueType()) { |
| 4900 | default: assert(0 && "Unsupported integer type!"); |
| 4901 | case MVT::i8 : FF = 0x43800000ULL; break; // 2^8 (as a float) |
| 4902 | case MVT::i16: FF = 0x47800000ULL; break; // 2^16 (as a float) |
| 4903 | case MVT::i32: FF = 0x4F800000ULL; break; // 2^32 (as a float) |
| 4904 | case MVT::i64: FF = 0x5F800000ULL; break; // 2^64 (as a float) |
| 4905 | } |
| 4906 | if (TLI.isLittleEndian()) FF <<= 32; |
| 4907 | static Constant *FudgeFactor = ConstantInt::get(Type::Int64Ty, FF); |
| 4908 | |
| 4909 | SDOperand CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy()); |
| 4910 | CPIdx = DAG.getNode(ISD::ADD, TLI.getPointerTy(), CPIdx, CstOffset); |
| 4911 | SDOperand FudgeInReg; |
| 4912 | if (DestVT == MVT::f32) |
| 4913 | FudgeInReg = DAG.getLoad(MVT::f32, DAG.getEntryNode(), CPIdx, NULL, 0); |
| 4914 | else { |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 4915 | FudgeInReg = LegalizeOp(DAG.getExtLoad(ISD::EXTLOAD, DestVT, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4916 | DAG.getEntryNode(), CPIdx, |
| 4917 | NULL, 0, MVT::f32)); |
| 4918 | } |
| 4919 | |
| 4920 | return DAG.getNode(ISD::FADD, DestVT, Tmp1, FudgeInReg); |
| 4921 | } |
| 4922 | |
| 4923 | /// PromoteLegalINT_TO_FP - This function is responsible for legalizing a |
| 4924 | /// *INT_TO_FP operation of the specified operand when the target requests that |
| 4925 | /// we promote it. At this point, we know that the result and operand types are |
| 4926 | /// legal for the target, and that there is a legal UINT_TO_FP or SINT_TO_FP |
| 4927 | /// operation that takes a larger input. |
| 4928 | SDOperand SelectionDAGLegalize::PromoteLegalINT_TO_FP(SDOperand LegalOp, |
| 4929 | MVT::ValueType DestVT, |
| 4930 | bool isSigned) { |
| 4931 | // First step, figure out the appropriate *INT_TO_FP operation to use. |
| 4932 | MVT::ValueType NewInTy = LegalOp.getValueType(); |
| 4933 | |
| 4934 | unsigned OpToUse = 0; |
| 4935 | |
| 4936 | // Scan for the appropriate larger type to use. |
| 4937 | while (1) { |
| 4938 | NewInTy = (MVT::ValueType)(NewInTy+1); |
| 4939 | assert(MVT::isInteger(NewInTy) && "Ran out of possibilities!"); |
| 4940 | |
| 4941 | // If the target supports SINT_TO_FP of this type, use it. |
| 4942 | switch (TLI.getOperationAction(ISD::SINT_TO_FP, NewInTy)) { |
| 4943 | default: break; |
| 4944 | case TargetLowering::Legal: |
| 4945 | if (!TLI.isTypeLegal(NewInTy)) |
| 4946 | break; // Can't use this datatype. |
| 4947 | // FALL THROUGH. |
| 4948 | case TargetLowering::Custom: |
| 4949 | OpToUse = ISD::SINT_TO_FP; |
| 4950 | break; |
| 4951 | } |
| 4952 | if (OpToUse) break; |
| 4953 | if (isSigned) continue; |
| 4954 | |
| 4955 | // If the target supports UINT_TO_FP of this type, use it. |
| 4956 | switch (TLI.getOperationAction(ISD::UINT_TO_FP, NewInTy)) { |
| 4957 | default: break; |
| 4958 | case TargetLowering::Legal: |
| 4959 | if (!TLI.isTypeLegal(NewInTy)) |
| 4960 | break; // Can't use this datatype. |
| 4961 | // FALL THROUGH. |
| 4962 | case TargetLowering::Custom: |
| 4963 | OpToUse = ISD::UINT_TO_FP; |
| 4964 | break; |
| 4965 | } |
| 4966 | if (OpToUse) break; |
| 4967 | |
| 4968 | // Otherwise, try a larger type. |
| 4969 | } |
| 4970 | |
| 4971 | // Okay, we found the operation and type to use. Zero extend our input to the |
| 4972 | // desired type then run the operation on it. |
| 4973 | return DAG.getNode(OpToUse, DestVT, |
| 4974 | DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND, |
| 4975 | NewInTy, LegalOp)); |
| 4976 | } |
| 4977 | |
| 4978 | /// PromoteLegalFP_TO_INT - This function is responsible for legalizing a |
| 4979 | /// FP_TO_*INT operation of the specified operand when the target requests that |
| 4980 | /// we promote it. At this point, we know that the result and operand types are |
| 4981 | /// legal for the target, and that there is a legal FP_TO_UINT or FP_TO_SINT |
| 4982 | /// operation that returns a larger result. |
| 4983 | SDOperand SelectionDAGLegalize::PromoteLegalFP_TO_INT(SDOperand LegalOp, |
| 4984 | MVT::ValueType DestVT, |
| 4985 | bool isSigned) { |
| 4986 | // First step, figure out the appropriate FP_TO*INT operation to use. |
| 4987 | MVT::ValueType NewOutTy = DestVT; |
| 4988 | |
| 4989 | unsigned OpToUse = 0; |
| 4990 | |
| 4991 | // Scan for the appropriate larger type to use. |
| 4992 | while (1) { |
| 4993 | NewOutTy = (MVT::ValueType)(NewOutTy+1); |
| 4994 | assert(MVT::isInteger(NewOutTy) && "Ran out of possibilities!"); |
| 4995 | |
| 4996 | // If the target supports FP_TO_SINT returning this type, use it. |
| 4997 | switch (TLI.getOperationAction(ISD::FP_TO_SINT, NewOutTy)) { |
| 4998 | default: break; |
| 4999 | case TargetLowering::Legal: |
| 5000 | if (!TLI.isTypeLegal(NewOutTy)) |
| 5001 | break; // Can't use this datatype. |
| 5002 | // FALL THROUGH. |
| 5003 | case TargetLowering::Custom: |
| 5004 | OpToUse = ISD::FP_TO_SINT; |
| 5005 | break; |
| 5006 | } |
| 5007 | if (OpToUse) break; |
| 5008 | |
| 5009 | // If the target supports FP_TO_UINT of this type, use it. |
| 5010 | switch (TLI.getOperationAction(ISD::FP_TO_UINT, NewOutTy)) { |
| 5011 | default: break; |
| 5012 | case TargetLowering::Legal: |
| 5013 | if (!TLI.isTypeLegal(NewOutTy)) |
| 5014 | break; // Can't use this datatype. |
| 5015 | // FALL THROUGH. |
| 5016 | case TargetLowering::Custom: |
| 5017 | OpToUse = ISD::FP_TO_UINT; |
| 5018 | break; |
| 5019 | } |
| 5020 | if (OpToUse) break; |
| 5021 | |
| 5022 | // Otherwise, try a larger type. |
| 5023 | } |
| 5024 | |
| 5025 | // Okay, we found the operation and type to use. Truncate the result of the |
| 5026 | // extended FP_TO_*INT operation to the desired size. |
| 5027 | return DAG.getNode(ISD::TRUNCATE, DestVT, |
| 5028 | DAG.getNode(OpToUse, NewOutTy, LegalOp)); |
| 5029 | } |
| 5030 | |
| 5031 | /// ExpandBSWAP - Open code the operations for BSWAP of the specified operation. |
| 5032 | /// |
| 5033 | SDOperand SelectionDAGLegalize::ExpandBSWAP(SDOperand Op) { |
| 5034 | MVT::ValueType VT = Op.getValueType(); |
| 5035 | MVT::ValueType SHVT = TLI.getShiftAmountTy(); |
| 5036 | SDOperand Tmp1, Tmp2, Tmp3, Tmp4, Tmp5, Tmp6, Tmp7, Tmp8; |
| 5037 | switch (VT) { |
| 5038 | default: assert(0 && "Unhandled Expand type in BSWAP!"); abort(); |
| 5039 | case MVT::i16: |
| 5040 | Tmp2 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(8, SHVT)); |
| 5041 | Tmp1 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(8, SHVT)); |
| 5042 | return DAG.getNode(ISD::OR, VT, Tmp1, Tmp2); |
| 5043 | case MVT::i32: |
| 5044 | Tmp4 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(24, SHVT)); |
| 5045 | Tmp3 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(8, SHVT)); |
| 5046 | Tmp2 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(8, SHVT)); |
| 5047 | Tmp1 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(24, SHVT)); |
| 5048 | Tmp3 = DAG.getNode(ISD::AND, VT, Tmp3, DAG.getConstant(0xFF0000, VT)); |
| 5049 | Tmp2 = DAG.getNode(ISD::AND, VT, Tmp2, DAG.getConstant(0xFF00, VT)); |
| 5050 | Tmp4 = DAG.getNode(ISD::OR, VT, Tmp4, Tmp3); |
| 5051 | Tmp2 = DAG.getNode(ISD::OR, VT, Tmp2, Tmp1); |
| 5052 | return DAG.getNode(ISD::OR, VT, Tmp4, Tmp2); |
| 5053 | case MVT::i64: |
| 5054 | Tmp8 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(56, SHVT)); |
| 5055 | Tmp7 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(40, SHVT)); |
| 5056 | Tmp6 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(24, SHVT)); |
| 5057 | Tmp5 = DAG.getNode(ISD::SHL, VT, Op, DAG.getConstant(8, SHVT)); |
| 5058 | Tmp4 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(8, SHVT)); |
| 5059 | Tmp3 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(24, SHVT)); |
| 5060 | Tmp2 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(40, SHVT)); |
| 5061 | Tmp1 = DAG.getNode(ISD::SRL, VT, Op, DAG.getConstant(56, SHVT)); |
| 5062 | Tmp7 = DAG.getNode(ISD::AND, VT, Tmp7, DAG.getConstant(255ULL<<48, VT)); |
| 5063 | Tmp6 = DAG.getNode(ISD::AND, VT, Tmp6, DAG.getConstant(255ULL<<40, VT)); |
| 5064 | Tmp5 = DAG.getNode(ISD::AND, VT, Tmp5, DAG.getConstant(255ULL<<32, VT)); |
| 5065 | Tmp4 = DAG.getNode(ISD::AND, VT, Tmp4, DAG.getConstant(255ULL<<24, VT)); |
| 5066 | Tmp3 = DAG.getNode(ISD::AND, VT, Tmp3, DAG.getConstant(255ULL<<16, VT)); |
| 5067 | Tmp2 = DAG.getNode(ISD::AND, VT, Tmp2, DAG.getConstant(255ULL<<8 , VT)); |
| 5068 | Tmp8 = DAG.getNode(ISD::OR, VT, Tmp8, Tmp7); |
| 5069 | Tmp6 = DAG.getNode(ISD::OR, VT, Tmp6, Tmp5); |
| 5070 | Tmp4 = DAG.getNode(ISD::OR, VT, Tmp4, Tmp3); |
| 5071 | Tmp2 = DAG.getNode(ISD::OR, VT, Tmp2, Tmp1); |
| 5072 | Tmp8 = DAG.getNode(ISD::OR, VT, Tmp8, Tmp6); |
| 5073 | Tmp4 = DAG.getNode(ISD::OR, VT, Tmp4, Tmp2); |
| 5074 | return DAG.getNode(ISD::OR, VT, Tmp8, Tmp4); |
| 5075 | } |
| 5076 | } |
| 5077 | |
| 5078 | /// ExpandBitCount - Expand the specified bitcount instruction into operations. |
| 5079 | /// |
| 5080 | SDOperand SelectionDAGLegalize::ExpandBitCount(unsigned Opc, SDOperand Op) { |
| 5081 | switch (Opc) { |
| 5082 | default: assert(0 && "Cannot expand this yet!"); |
| 5083 | case ISD::CTPOP: { |
| 5084 | static const uint64_t mask[6] = { |
| 5085 | 0x5555555555555555ULL, 0x3333333333333333ULL, |
| 5086 | 0x0F0F0F0F0F0F0F0FULL, 0x00FF00FF00FF00FFULL, |
| 5087 | 0x0000FFFF0000FFFFULL, 0x00000000FFFFFFFFULL |
| 5088 | }; |
| 5089 | MVT::ValueType VT = Op.getValueType(); |
| 5090 | MVT::ValueType ShVT = TLI.getShiftAmountTy(); |
| 5091 | unsigned len = MVT::getSizeInBits(VT); |
| 5092 | for (unsigned i = 0; (1U << i) <= (len / 2); ++i) { |
| 5093 | //x = (x & mask[i][len/8]) + (x >> (1 << i) & mask[i][len/8]) |
| 5094 | SDOperand Tmp2 = DAG.getConstant(mask[i], VT); |
| 5095 | SDOperand Tmp3 = DAG.getConstant(1ULL << i, ShVT); |
| 5096 | Op = DAG.getNode(ISD::ADD, VT, DAG.getNode(ISD::AND, VT, Op, Tmp2), |
| 5097 | DAG.getNode(ISD::AND, VT, |
| 5098 | DAG.getNode(ISD::SRL, VT, Op, Tmp3),Tmp2)); |
| 5099 | } |
| 5100 | return Op; |
| 5101 | } |
| 5102 | case ISD::CTLZ: { |
| 5103 | // for now, we do this: |
| 5104 | // x = x | (x >> 1); |
| 5105 | // x = x | (x >> 2); |
| 5106 | // ... |
| 5107 | // x = x | (x >>16); |
| 5108 | // x = x | (x >>32); // for 64-bit input |
| 5109 | // return popcount(~x); |
| 5110 | // |
| 5111 | // but see also: http://www.hackersdelight.org/HDcode/nlz.cc |
| 5112 | MVT::ValueType VT = Op.getValueType(); |
| 5113 | MVT::ValueType ShVT = TLI.getShiftAmountTy(); |
| 5114 | unsigned len = MVT::getSizeInBits(VT); |
| 5115 | for (unsigned i = 0; (1U << i) <= (len / 2); ++i) { |
| 5116 | SDOperand Tmp3 = DAG.getConstant(1ULL << i, ShVT); |
| 5117 | Op = DAG.getNode(ISD::OR, VT, Op, DAG.getNode(ISD::SRL, VT, Op, Tmp3)); |
| 5118 | } |
| 5119 | Op = DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(~0ULL, VT)); |
| 5120 | return DAG.getNode(ISD::CTPOP, VT, Op); |
| 5121 | } |
| 5122 | case ISD::CTTZ: { |
| 5123 | // for now, we use: { return popcount(~x & (x - 1)); } |
| 5124 | // unless the target has ctlz but not ctpop, in which case we use: |
| 5125 | // { return 32 - nlz(~x & (x-1)); } |
| 5126 | // see also http://www.hackersdelight.org/HDcode/ntz.cc |
| 5127 | MVT::ValueType VT = Op.getValueType(); |
| 5128 | SDOperand Tmp2 = DAG.getConstant(~0ULL, VT); |
| 5129 | SDOperand Tmp3 = DAG.getNode(ISD::AND, VT, |
| 5130 | DAG.getNode(ISD::XOR, VT, Op, Tmp2), |
| 5131 | DAG.getNode(ISD::SUB, VT, Op, DAG.getConstant(1, VT))); |
| 5132 | // If ISD::CTLZ is legal and CTPOP isn't, then do that instead. |
| 5133 | if (!TLI.isOperationLegal(ISD::CTPOP, VT) && |
| 5134 | TLI.isOperationLegal(ISD::CTLZ, VT)) |
| 5135 | return DAG.getNode(ISD::SUB, VT, |
| 5136 | DAG.getConstant(MVT::getSizeInBits(VT), VT), |
| 5137 | DAG.getNode(ISD::CTLZ, VT, Tmp3)); |
| 5138 | return DAG.getNode(ISD::CTPOP, VT, Tmp3); |
| 5139 | } |
| 5140 | } |
| 5141 | } |
| 5142 | |
| 5143 | /// ExpandOp - Expand the specified SDOperand into its two component pieces |
| 5144 | /// Lo&Hi. Note that the Op MUST be an expanded type. As a result of this, the |
| 5145 | /// LegalizeNodes map is filled in for any results that are not expanded, the |
| 5146 | /// ExpandedNodes map is filled in for any results that are expanded, and the |
| 5147 | /// Lo/Hi values are returned. |
| 5148 | void SelectionDAGLegalize::ExpandOp(SDOperand Op, SDOperand &Lo, SDOperand &Hi){ |
| 5149 | MVT::ValueType VT = Op.getValueType(); |
| 5150 | MVT::ValueType NVT = TLI.getTypeToTransformTo(VT); |
| 5151 | SDNode *Node = Op.Val; |
| 5152 | assert(getTypeAction(VT) == Expand && "Not an expanded type!"); |
| 5153 | assert(((MVT::isInteger(NVT) && NVT < VT) || MVT::isFloatingPoint(VT) || |
| 5154 | MVT::isVector(VT)) && |
| 5155 | "Cannot expand to FP value or to larger int value!"); |
| 5156 | |
| 5157 | // See if we already expanded it. |
| 5158 | DenseMap<SDOperand, std::pair<SDOperand, SDOperand> >::iterator I |
| 5159 | = ExpandedNodes.find(Op); |
| 5160 | if (I != ExpandedNodes.end()) { |
| 5161 | Lo = I->second.first; |
| 5162 | Hi = I->second.second; |
| 5163 | return; |
| 5164 | } |
| 5165 | |
| 5166 | switch (Node->getOpcode()) { |
| 5167 | case ISD::CopyFromReg: |
| 5168 | assert(0 && "CopyFromReg must be legal!"); |
Dale Johannesen | 3d8578b | 2007-10-10 01:01:31 +0000 | [diff] [blame^] | 5169 | case ISD::FP_ROUND_INREG: |
| 5170 | if (VT == MVT::ppcf128 && |
| 5171 | TLI.getOperationAction(ISD::FP_ROUND_INREG, VT) == |
| 5172 | TargetLowering::Custom) { |
| 5173 | SDOperand Result = TLI.LowerOperation(Op, DAG); |
| 5174 | assert(Result.Val->getOpcode() == ISD::BUILD_PAIR); |
| 5175 | Lo = Result.Val->getOperand(0); |
| 5176 | Hi = Result.Val->getOperand(1); |
| 5177 | break; |
| 5178 | } |
| 5179 | // fall through |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5180 | default: |
| 5181 | #ifndef NDEBUG |
| 5182 | cerr << "NODE: "; Node->dump(&DAG); cerr << "\n"; |
| 5183 | #endif |
| 5184 | assert(0 && "Do not know how to expand this operator!"); |
| 5185 | abort(); |
| 5186 | case ISD::UNDEF: |
| 5187 | NVT = TLI.getTypeToExpandTo(VT); |
| 5188 | Lo = DAG.getNode(ISD::UNDEF, NVT); |
| 5189 | Hi = DAG.getNode(ISD::UNDEF, NVT); |
| 5190 | break; |
| 5191 | case ISD::Constant: { |
| 5192 | uint64_t Cst = cast<ConstantSDNode>(Node)->getValue(); |
| 5193 | Lo = DAG.getConstant(Cst, NVT); |
| 5194 | Hi = DAG.getConstant(Cst >> MVT::getSizeInBits(NVT), NVT); |
| 5195 | break; |
| 5196 | } |
| 5197 | case ISD::ConstantFP: { |
| 5198 | ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node); |
| 5199 | Lo = ExpandConstantFP(CFP, false, DAG, TLI); |
| 5200 | if (getTypeAction(Lo.getValueType()) == Expand) |
| 5201 | ExpandOp(Lo, Lo, Hi); |
| 5202 | break; |
| 5203 | } |
| 5204 | case ISD::BUILD_PAIR: |
| 5205 | // Return the operands. |
| 5206 | Lo = Node->getOperand(0); |
| 5207 | Hi = Node->getOperand(1); |
| 5208 | break; |
| 5209 | |
| 5210 | case ISD::SIGN_EXTEND_INREG: |
| 5211 | ExpandOp(Node->getOperand(0), Lo, Hi); |
| 5212 | // sext_inreg the low part if needed. |
| 5213 | Lo = DAG.getNode(ISD::SIGN_EXTEND_INREG, NVT, Lo, Node->getOperand(1)); |
| 5214 | |
| 5215 | // The high part gets the sign extension from the lo-part. This handles |
| 5216 | // things like sextinreg V:i64 from i8. |
| 5217 | Hi = DAG.getNode(ISD::SRA, NVT, Lo, |
| 5218 | DAG.getConstant(MVT::getSizeInBits(NVT)-1, |
| 5219 | TLI.getShiftAmountTy())); |
| 5220 | break; |
| 5221 | |
| 5222 | case ISD::BSWAP: { |
| 5223 | ExpandOp(Node->getOperand(0), Lo, Hi); |
| 5224 | SDOperand TempLo = DAG.getNode(ISD::BSWAP, NVT, Hi); |
| 5225 | Hi = DAG.getNode(ISD::BSWAP, NVT, Lo); |
| 5226 | Lo = TempLo; |
| 5227 | break; |
| 5228 | } |
| 5229 | |
| 5230 | case ISD::CTPOP: |
| 5231 | ExpandOp(Node->getOperand(0), Lo, Hi); |
| 5232 | Lo = DAG.getNode(ISD::ADD, NVT, // ctpop(HL) -> ctpop(H)+ctpop(L) |
| 5233 | DAG.getNode(ISD::CTPOP, NVT, Lo), |
| 5234 | DAG.getNode(ISD::CTPOP, NVT, Hi)); |
| 5235 | Hi = DAG.getConstant(0, NVT); |
| 5236 | break; |
| 5237 | |
| 5238 | case ISD::CTLZ: { |
| 5239 | // ctlz (HL) -> ctlz(H) != 32 ? ctlz(H) : (ctlz(L)+32) |
| 5240 | ExpandOp(Node->getOperand(0), Lo, Hi); |
| 5241 | SDOperand BitsC = DAG.getConstant(MVT::getSizeInBits(NVT), NVT); |
| 5242 | SDOperand HLZ = DAG.getNode(ISD::CTLZ, NVT, Hi); |
| 5243 | SDOperand TopNotZero = DAG.getSetCC(TLI.getSetCCResultTy(), HLZ, BitsC, |
| 5244 | ISD::SETNE); |
| 5245 | SDOperand LowPart = DAG.getNode(ISD::CTLZ, NVT, Lo); |
| 5246 | LowPart = DAG.getNode(ISD::ADD, NVT, LowPart, BitsC); |
| 5247 | |
| 5248 | Lo = DAG.getNode(ISD::SELECT, NVT, TopNotZero, HLZ, LowPart); |
| 5249 | Hi = DAG.getConstant(0, NVT); |
| 5250 | break; |
| 5251 | } |
| 5252 | |
| 5253 | case ISD::CTTZ: { |
| 5254 | // cttz (HL) -> cttz(L) != 32 ? cttz(L) : (cttz(H)+32) |
| 5255 | ExpandOp(Node->getOperand(0), Lo, Hi); |
| 5256 | SDOperand BitsC = DAG.getConstant(MVT::getSizeInBits(NVT), NVT); |
| 5257 | SDOperand LTZ = DAG.getNode(ISD::CTTZ, NVT, Lo); |
| 5258 | SDOperand BotNotZero = DAG.getSetCC(TLI.getSetCCResultTy(), LTZ, BitsC, |
| 5259 | ISD::SETNE); |
| 5260 | SDOperand HiPart = DAG.getNode(ISD::CTTZ, NVT, Hi); |
| 5261 | HiPart = DAG.getNode(ISD::ADD, NVT, HiPart, BitsC); |
| 5262 | |
| 5263 | Lo = DAG.getNode(ISD::SELECT, NVT, BotNotZero, LTZ, HiPart); |
| 5264 | Hi = DAG.getConstant(0, NVT); |
| 5265 | break; |
| 5266 | } |
| 5267 | |
| 5268 | case ISD::VAARG: { |
| 5269 | SDOperand Ch = Node->getOperand(0); // Legalize the chain. |
| 5270 | SDOperand Ptr = Node->getOperand(1); // Legalize the pointer. |
| 5271 | Lo = DAG.getVAArg(NVT, Ch, Ptr, Node->getOperand(2)); |
| 5272 | Hi = DAG.getVAArg(NVT, Lo.getValue(1), Ptr, Node->getOperand(2)); |
| 5273 | |
| 5274 | // Remember that we legalized the chain. |
| 5275 | Hi = LegalizeOp(Hi); |
| 5276 | AddLegalizedOperand(Op.getValue(1), Hi.getValue(1)); |
| 5277 | if (!TLI.isLittleEndian()) |
| 5278 | std::swap(Lo, Hi); |
| 5279 | break; |
| 5280 | } |
| 5281 | |
| 5282 | case ISD::LOAD: { |
| 5283 | LoadSDNode *LD = cast<LoadSDNode>(Node); |
| 5284 | SDOperand Ch = LD->getChain(); // Legalize the chain. |
| 5285 | SDOperand Ptr = LD->getBasePtr(); // Legalize the pointer. |
| 5286 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 5287 | int SVOffset = LD->getSrcValueOffset(); |
| 5288 | unsigned Alignment = LD->getAlignment(); |
| 5289 | bool isVolatile = LD->isVolatile(); |
| 5290 | |
| 5291 | if (ExtType == ISD::NON_EXTLOAD) { |
| 5292 | Lo = DAG.getLoad(NVT, Ch, Ptr, LD->getSrcValue(), SVOffset, |
| 5293 | isVolatile, Alignment); |
| 5294 | if (VT == MVT::f32 || VT == MVT::f64) { |
| 5295 | // f32->i32 or f64->i64 one to one expansion. |
| 5296 | // Remember that we legalized the chain. |
| 5297 | AddLegalizedOperand(SDOperand(Node, 1), LegalizeOp(Lo.getValue(1))); |
| 5298 | // Recursively expand the new load. |
| 5299 | if (getTypeAction(NVT) == Expand) |
| 5300 | ExpandOp(Lo, Lo, Hi); |
| 5301 | break; |
| 5302 | } |
| 5303 | |
| 5304 | // Increment the pointer to the other half. |
| 5305 | unsigned IncrementSize = MVT::getSizeInBits(Lo.getValueType())/8; |
| 5306 | Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr, |
| 5307 | getIntPtrConstant(IncrementSize)); |
| 5308 | SVOffset += IncrementSize; |
| 5309 | if (Alignment > IncrementSize) |
| 5310 | Alignment = IncrementSize; |
| 5311 | Hi = DAG.getLoad(NVT, Ch, Ptr, LD->getSrcValue(), SVOffset, |
| 5312 | isVolatile, Alignment); |
| 5313 | |
| 5314 | // Build a factor node to remember that this load is independent of the |
| 5315 | // other one. |
| 5316 | SDOperand TF = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1), |
| 5317 | Hi.getValue(1)); |
| 5318 | |
| 5319 | // Remember that we legalized the chain. |
| 5320 | AddLegalizedOperand(Op.getValue(1), LegalizeOp(TF)); |
| 5321 | if (!TLI.isLittleEndian()) |
| 5322 | std::swap(Lo, Hi); |
| 5323 | } else { |
| 5324 | MVT::ValueType EVT = LD->getLoadedVT(); |
| 5325 | |
| 5326 | if (VT == MVT::f64 && EVT == MVT::f32) { |
| 5327 | // f64 = EXTLOAD f32 should expand to LOAD, FP_EXTEND |
| 5328 | SDOperand Load = DAG.getLoad(EVT, Ch, Ptr, LD->getSrcValue(), |
| 5329 | SVOffset, isVolatile, Alignment); |
| 5330 | // Remember that we legalized the chain. |
| 5331 | AddLegalizedOperand(SDOperand(Node, 1), LegalizeOp(Load.getValue(1))); |
| 5332 | ExpandOp(DAG.getNode(ISD::FP_EXTEND, VT, Load), Lo, Hi); |
| 5333 | break; |
| 5334 | } |
| 5335 | |
| 5336 | if (EVT == NVT) |
| 5337 | Lo = DAG.getLoad(NVT, Ch, Ptr, LD->getSrcValue(), |
| 5338 | SVOffset, isVolatile, Alignment); |
| 5339 | else |
| 5340 | Lo = DAG.getExtLoad(ExtType, NVT, Ch, Ptr, LD->getSrcValue(), |
| 5341 | SVOffset, EVT, isVolatile, |
| 5342 | Alignment); |
| 5343 | |
| 5344 | // Remember that we legalized the chain. |
| 5345 | AddLegalizedOperand(SDOperand(Node, 1), LegalizeOp(Lo.getValue(1))); |
| 5346 | |
| 5347 | if (ExtType == ISD::SEXTLOAD) { |
| 5348 | // The high part is obtained by SRA'ing all but one of the bits of the |
| 5349 | // lo part. |
| 5350 | unsigned LoSize = MVT::getSizeInBits(Lo.getValueType()); |
| 5351 | Hi = DAG.getNode(ISD::SRA, NVT, Lo, |
| 5352 | DAG.getConstant(LoSize-1, TLI.getShiftAmountTy())); |
| 5353 | } else if (ExtType == ISD::ZEXTLOAD) { |
| 5354 | // The high part is just a zero. |
| 5355 | Hi = DAG.getConstant(0, NVT); |
| 5356 | } else /* if (ExtType == ISD::EXTLOAD) */ { |
| 5357 | // The high part is undefined. |
| 5358 | Hi = DAG.getNode(ISD::UNDEF, NVT); |
| 5359 | } |
| 5360 | } |
| 5361 | break; |
| 5362 | } |
| 5363 | case ISD::AND: |
| 5364 | case ISD::OR: |
| 5365 | case ISD::XOR: { // Simple logical operators -> two trivial pieces. |
| 5366 | SDOperand LL, LH, RL, RH; |
| 5367 | ExpandOp(Node->getOperand(0), LL, LH); |
| 5368 | ExpandOp(Node->getOperand(1), RL, RH); |
| 5369 | Lo = DAG.getNode(Node->getOpcode(), NVT, LL, RL); |
| 5370 | Hi = DAG.getNode(Node->getOpcode(), NVT, LH, RH); |
| 5371 | break; |
| 5372 | } |
| 5373 | case ISD::SELECT: { |
| 5374 | SDOperand LL, LH, RL, RH; |
| 5375 | ExpandOp(Node->getOperand(1), LL, LH); |
| 5376 | ExpandOp(Node->getOperand(2), RL, RH); |
| 5377 | if (getTypeAction(NVT) == Expand) |
| 5378 | NVT = TLI.getTypeToExpandTo(NVT); |
| 5379 | Lo = DAG.getNode(ISD::SELECT, NVT, Node->getOperand(0), LL, RL); |
| 5380 | if (VT != MVT::f32) |
| 5381 | Hi = DAG.getNode(ISD::SELECT, NVT, Node->getOperand(0), LH, RH); |
| 5382 | break; |
| 5383 | } |
| 5384 | case ISD::SELECT_CC: { |
| 5385 | SDOperand TL, TH, FL, FH; |
| 5386 | ExpandOp(Node->getOperand(2), TL, TH); |
| 5387 | ExpandOp(Node->getOperand(3), FL, FH); |
| 5388 | if (getTypeAction(NVT) == Expand) |
| 5389 | NVT = TLI.getTypeToExpandTo(NVT); |
| 5390 | Lo = DAG.getNode(ISD::SELECT_CC, NVT, Node->getOperand(0), |
| 5391 | Node->getOperand(1), TL, FL, Node->getOperand(4)); |
| 5392 | if (VT != MVT::f32) |
| 5393 | Hi = DAG.getNode(ISD::SELECT_CC, NVT, Node->getOperand(0), |
| 5394 | Node->getOperand(1), TH, FH, Node->getOperand(4)); |
| 5395 | break; |
| 5396 | } |
| 5397 | case ISD::ANY_EXTEND: |
| 5398 | // The low part is any extension of the input (which degenerates to a copy). |
| 5399 | Lo = DAG.getNode(ISD::ANY_EXTEND, NVT, Node->getOperand(0)); |
| 5400 | // The high part is undefined. |
| 5401 | Hi = DAG.getNode(ISD::UNDEF, NVT); |
| 5402 | break; |
| 5403 | case ISD::SIGN_EXTEND: { |
| 5404 | // The low part is just a sign extension of the input (which degenerates to |
| 5405 | // a copy). |
| 5406 | Lo = DAG.getNode(ISD::SIGN_EXTEND, NVT, Node->getOperand(0)); |
| 5407 | |
| 5408 | // The high part is obtained by SRA'ing all but one of the bits of the lo |
| 5409 | // part. |
| 5410 | unsigned LoSize = MVT::getSizeInBits(Lo.getValueType()); |
| 5411 | Hi = DAG.getNode(ISD::SRA, NVT, Lo, |
| 5412 | DAG.getConstant(LoSize-1, TLI.getShiftAmountTy())); |
| 5413 | break; |
| 5414 | } |
| 5415 | case ISD::ZERO_EXTEND: |
| 5416 | // The low part is just a zero extension of the input (which degenerates to |
| 5417 | // a copy). |
| 5418 | Lo = DAG.getNode(ISD::ZERO_EXTEND, NVT, Node->getOperand(0)); |
| 5419 | |
| 5420 | // The high part is just a zero. |
| 5421 | Hi = DAG.getConstant(0, NVT); |
| 5422 | break; |
| 5423 | |
| 5424 | case ISD::TRUNCATE: { |
| 5425 | // The input value must be larger than this value. Expand *it*. |
| 5426 | SDOperand NewLo; |
| 5427 | ExpandOp(Node->getOperand(0), NewLo, Hi); |
| 5428 | |
| 5429 | // The low part is now either the right size, or it is closer. If not the |
| 5430 | // right size, make an illegal truncate so we recursively expand it. |
| 5431 | if (NewLo.getValueType() != Node->getValueType(0)) |
| 5432 | NewLo = DAG.getNode(ISD::TRUNCATE, Node->getValueType(0), NewLo); |
| 5433 | ExpandOp(NewLo, Lo, Hi); |
| 5434 | break; |
| 5435 | } |
| 5436 | |
| 5437 | case ISD::BIT_CONVERT: { |
| 5438 | SDOperand Tmp; |
| 5439 | if (TLI.getOperationAction(ISD::BIT_CONVERT, VT) == TargetLowering::Custom){ |
| 5440 | // If the target wants to, allow it to lower this itself. |
| 5441 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 5442 | case Expand: assert(0 && "cannot expand FP!"); |
| 5443 | case Legal: Tmp = LegalizeOp(Node->getOperand(0)); break; |
| 5444 | case Promote: Tmp = PromoteOp (Node->getOperand(0)); break; |
| 5445 | } |
| 5446 | Tmp = TLI.LowerOperation(DAG.getNode(ISD::BIT_CONVERT, VT, Tmp), DAG); |
| 5447 | } |
| 5448 | |
| 5449 | // f32 / f64 must be expanded to i32 / i64. |
| 5450 | if (VT == MVT::f32 || VT == MVT::f64) { |
| 5451 | Lo = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0)); |
| 5452 | if (getTypeAction(NVT) == Expand) |
| 5453 | ExpandOp(Lo, Lo, Hi); |
| 5454 | break; |
| 5455 | } |
| 5456 | |
| 5457 | // If source operand will be expanded to the same type as VT, i.e. |
| 5458 | // i64 <- f64, i32 <- f32, expand the source operand instead. |
| 5459 | MVT::ValueType VT0 = Node->getOperand(0).getValueType(); |
| 5460 | if (getTypeAction(VT0) == Expand && TLI.getTypeToTransformTo(VT0) == VT) { |
| 5461 | ExpandOp(Node->getOperand(0), Lo, Hi); |
| 5462 | break; |
| 5463 | } |
| 5464 | |
| 5465 | // Turn this into a load/store pair by default. |
| 5466 | if (Tmp.Val == 0) |
| 5467 | Tmp = ExpandBIT_CONVERT(VT, Node->getOperand(0)); |
| 5468 | |
| 5469 | ExpandOp(Tmp, Lo, Hi); |
| 5470 | break; |
| 5471 | } |
| 5472 | |
| 5473 | case ISD::READCYCLECOUNTER: |
| 5474 | assert(TLI.getOperationAction(ISD::READCYCLECOUNTER, VT) == |
| 5475 | TargetLowering::Custom && |
| 5476 | "Must custom expand ReadCycleCounter"); |
| 5477 | Lo = TLI.LowerOperation(Op, DAG); |
| 5478 | assert(Lo.Val && "Node must be custom expanded!"); |
| 5479 | Hi = Lo.getValue(1); |
| 5480 | AddLegalizedOperand(SDOperand(Node, 1), // Remember we legalized the chain. |
| 5481 | LegalizeOp(Lo.getValue(2))); |
| 5482 | break; |
| 5483 | |
| 5484 | // These operators cannot be expanded directly, emit them as calls to |
| 5485 | // library functions. |
| 5486 | case ISD::FP_TO_SINT: { |
| 5487 | if (TLI.getOperationAction(ISD::FP_TO_SINT, VT) == TargetLowering::Custom) { |
| 5488 | SDOperand Op; |
| 5489 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 5490 | case Expand: assert(0 && "cannot expand FP!"); |
| 5491 | case Legal: Op = LegalizeOp(Node->getOperand(0)); break; |
| 5492 | case Promote: Op = PromoteOp (Node->getOperand(0)); break; |
| 5493 | } |
| 5494 | |
| 5495 | Op = TLI.LowerOperation(DAG.getNode(ISD::FP_TO_SINT, VT, Op), DAG); |
| 5496 | |
| 5497 | // Now that the custom expander is done, expand the result, which is still |
| 5498 | // VT. |
| 5499 | if (Op.Val) { |
| 5500 | ExpandOp(Op, Lo, Hi); |
| 5501 | break; |
| 5502 | } |
| 5503 | } |
| 5504 | |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 5505 | RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5506 | if (Node->getOperand(0).getValueType() == MVT::f32) |
| 5507 | LC = RTLIB::FPTOSINT_F32_I64; |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 5508 | else if (Node->getOperand(0).getValueType() == MVT::f64) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5509 | LC = RTLIB::FPTOSINT_F64_I64; |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 5510 | else if (Node->getOperand(0).getValueType() == MVT::f80) |
| 5511 | LC = RTLIB::FPTOSINT_F80_I64; |
| 5512 | else if (Node->getOperand(0).getValueType() == MVT::ppcf128) |
| 5513 | LC = RTLIB::FPTOSINT_PPCF128_I64; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5514 | Lo = ExpandLibCall(TLI.getLibcallName(LC), Node, |
| 5515 | false/*sign irrelevant*/, Hi); |
| 5516 | break; |
| 5517 | } |
| 5518 | |
| 5519 | case ISD::FP_TO_UINT: { |
| 5520 | if (TLI.getOperationAction(ISD::FP_TO_UINT, VT) == TargetLowering::Custom) { |
| 5521 | SDOperand Op; |
| 5522 | switch (getTypeAction(Node->getOperand(0).getValueType())) { |
| 5523 | case Expand: assert(0 && "cannot expand FP!"); |
| 5524 | case Legal: Op = LegalizeOp(Node->getOperand(0)); break; |
| 5525 | case Promote: Op = PromoteOp (Node->getOperand(0)); break; |
| 5526 | } |
| 5527 | |
| 5528 | Op = TLI.LowerOperation(DAG.getNode(ISD::FP_TO_UINT, VT, Op), DAG); |
| 5529 | |
| 5530 | // Now that the custom expander is done, expand the result. |
| 5531 | if (Op.Val) { |
| 5532 | ExpandOp(Op, Lo, Hi); |
| 5533 | break; |
| 5534 | } |
| 5535 | } |
| 5536 | |
Evan Cheng | 9bdaeaa | 2007-10-05 01:09:32 +0000 | [diff] [blame] | 5537 | RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5538 | if (Node->getOperand(0).getValueType() == MVT::f32) |
| 5539 | LC = RTLIB::FPTOUINT_F32_I64; |
Dale Johannesen | 4e1cf5d | 2007-09-28 18:44:17 +0000 | [diff] [blame] | 5540 | else if (Node->getOperand(0).getValueType() == MVT::f64) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5541 | LC = RTLIB::FPTOUINT_F64_I64; |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 5542 | else if (Node->getOperand(0).getValueType() == MVT::f80) |
| 5543 | LC = RTLIB::FPTOUINT_F80_I64; |
| 5544 | else if (Node->getOperand(0).getValueType() == MVT::ppcf128) |
| 5545 | LC = RTLIB::FPTOUINT_PPCF128_I64; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5546 | Lo = ExpandLibCall(TLI.getLibcallName(LC), Node, |
| 5547 | false/*sign irrelevant*/, Hi); |
| 5548 | break; |
| 5549 | } |
| 5550 | |
| 5551 | case ISD::SHL: { |
| 5552 | // If the target wants custom lowering, do so. |
| 5553 | SDOperand ShiftAmt = LegalizeOp(Node->getOperand(1)); |
| 5554 | if (TLI.getOperationAction(ISD::SHL, VT) == TargetLowering::Custom) { |
| 5555 | SDOperand Op = DAG.getNode(ISD::SHL, VT, Node->getOperand(0), ShiftAmt); |
| 5556 | Op = TLI.LowerOperation(Op, DAG); |
| 5557 | if (Op.Val) { |
| 5558 | // Now that the custom expander is done, expand the result, which is |
| 5559 | // still VT. |
| 5560 | ExpandOp(Op, Lo, Hi); |
| 5561 | break; |
| 5562 | } |
| 5563 | } |
| 5564 | |
| 5565 | // If ADDC/ADDE are supported and if the shift amount is a constant 1, emit |
| 5566 | // this X << 1 as X+X. |
| 5567 | if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(ShiftAmt)) { |
| 5568 | if (ShAmt->getValue() == 1 && TLI.isOperationLegal(ISD::ADDC, NVT) && |
| 5569 | TLI.isOperationLegal(ISD::ADDE, NVT)) { |
| 5570 | SDOperand LoOps[2], HiOps[3]; |
| 5571 | ExpandOp(Node->getOperand(0), LoOps[0], HiOps[0]); |
| 5572 | SDVTList VTList = DAG.getVTList(LoOps[0].getValueType(), MVT::Flag); |
| 5573 | LoOps[1] = LoOps[0]; |
| 5574 | Lo = DAG.getNode(ISD::ADDC, VTList, LoOps, 2); |
| 5575 | |
| 5576 | HiOps[1] = HiOps[0]; |
| 5577 | HiOps[2] = Lo.getValue(1); |
| 5578 | Hi = DAG.getNode(ISD::ADDE, VTList, HiOps, 3); |
| 5579 | break; |
| 5580 | } |
| 5581 | } |
| 5582 | |
| 5583 | // If we can emit an efficient shift operation, do so now. |
| 5584 | if (ExpandShift(ISD::SHL, Node->getOperand(0), ShiftAmt, Lo, Hi)) |
| 5585 | break; |
| 5586 | |
| 5587 | // If this target supports SHL_PARTS, use it. |
| 5588 | TargetLowering::LegalizeAction Action = |
| 5589 | TLI.getOperationAction(ISD::SHL_PARTS, NVT); |
| 5590 | if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) || |
| 5591 | Action == TargetLowering::Custom) { |
| 5592 | ExpandShiftParts(ISD::SHL_PARTS, Node->getOperand(0), ShiftAmt, Lo, Hi); |
| 5593 | break; |
| 5594 | } |
| 5595 | |
| 5596 | // Otherwise, emit a libcall. |
| 5597 | Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::SHL_I64), Node, |
| 5598 | false/*left shift=unsigned*/, Hi); |
| 5599 | break; |
| 5600 | } |
| 5601 | |
| 5602 | case ISD::SRA: { |
| 5603 | // If the target wants custom lowering, do so. |
| 5604 | SDOperand ShiftAmt = LegalizeOp(Node->getOperand(1)); |
| 5605 | if (TLI.getOperationAction(ISD::SRA, VT) == TargetLowering::Custom) { |
| 5606 | SDOperand Op = DAG.getNode(ISD::SRA, VT, Node->getOperand(0), ShiftAmt); |
| 5607 | Op = TLI.LowerOperation(Op, DAG); |
| 5608 | if (Op.Val) { |
| 5609 | // Now that the custom expander is done, expand the result, which is |
| 5610 | // still VT. |
| 5611 | ExpandOp(Op, Lo, Hi); |
| 5612 | break; |
| 5613 | } |
| 5614 | } |
| 5615 | |
| 5616 | // If we can emit an efficient shift operation, do so now. |
| 5617 | if (ExpandShift(ISD::SRA, Node->getOperand(0), ShiftAmt, Lo, Hi)) |
| 5618 | break; |
| 5619 | |
| 5620 | // If this target supports SRA_PARTS, use it. |
| 5621 | TargetLowering::LegalizeAction Action = |
| 5622 | TLI.getOperationAction(ISD::SRA_PARTS, NVT); |
| 5623 | if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) || |
| 5624 | Action == TargetLowering::Custom) { |
| 5625 | ExpandShiftParts(ISD::SRA_PARTS, Node->getOperand(0), ShiftAmt, Lo, Hi); |
| 5626 | break; |
| 5627 | } |
| 5628 | |
| 5629 | // Otherwise, emit a libcall. |
| 5630 | Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::SRA_I64), Node, |
| 5631 | true/*ashr is signed*/, Hi); |
| 5632 | break; |
| 5633 | } |
| 5634 | |
| 5635 | case ISD::SRL: { |
| 5636 | // If the target wants custom lowering, do so. |
| 5637 | SDOperand ShiftAmt = LegalizeOp(Node->getOperand(1)); |
| 5638 | if (TLI.getOperationAction(ISD::SRL, VT) == TargetLowering::Custom) { |
| 5639 | SDOperand Op = DAG.getNode(ISD::SRL, VT, Node->getOperand(0), ShiftAmt); |
| 5640 | Op = TLI.LowerOperation(Op, DAG); |
| 5641 | if (Op.Val) { |
| 5642 | // Now that the custom expander is done, expand the result, which is |
| 5643 | // still VT. |
| 5644 | ExpandOp(Op, Lo, Hi); |
| 5645 | break; |
| 5646 | } |
| 5647 | } |
| 5648 | |
| 5649 | // If we can emit an efficient shift operation, do so now. |
| 5650 | if (ExpandShift(ISD::SRL, Node->getOperand(0), ShiftAmt, Lo, Hi)) |
| 5651 | break; |
| 5652 | |
| 5653 | // If this target supports SRL_PARTS, use it. |
| 5654 | TargetLowering::LegalizeAction Action = |
| 5655 | TLI.getOperationAction(ISD::SRL_PARTS, NVT); |
| 5656 | if ((Action == TargetLowering::Legal && TLI.isTypeLegal(NVT)) || |
| 5657 | Action == TargetLowering::Custom) { |
| 5658 | ExpandShiftParts(ISD::SRL_PARTS, Node->getOperand(0), ShiftAmt, Lo, Hi); |
| 5659 | break; |
| 5660 | } |
| 5661 | |
| 5662 | // Otherwise, emit a libcall. |
| 5663 | Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::SRL_I64), Node, |
| 5664 | false/*lshr is unsigned*/, Hi); |
| 5665 | break; |
| 5666 | } |
| 5667 | |
| 5668 | case ISD::ADD: |
| 5669 | case ISD::SUB: { |
| 5670 | // If the target wants to custom expand this, let them. |
| 5671 | if (TLI.getOperationAction(Node->getOpcode(), VT) == |
| 5672 | TargetLowering::Custom) { |
| 5673 | Op = TLI.LowerOperation(Op, DAG); |
| 5674 | if (Op.Val) { |
| 5675 | ExpandOp(Op, Lo, Hi); |
| 5676 | break; |
| 5677 | } |
| 5678 | } |
| 5679 | |
| 5680 | // Expand the subcomponents. |
| 5681 | SDOperand LHSL, LHSH, RHSL, RHSH; |
| 5682 | ExpandOp(Node->getOperand(0), LHSL, LHSH); |
| 5683 | ExpandOp(Node->getOperand(1), RHSL, RHSH); |
| 5684 | SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag); |
| 5685 | SDOperand LoOps[2], HiOps[3]; |
| 5686 | LoOps[0] = LHSL; |
| 5687 | LoOps[1] = RHSL; |
| 5688 | HiOps[0] = LHSH; |
| 5689 | HiOps[1] = RHSH; |
| 5690 | if (Node->getOpcode() == ISD::ADD) { |
| 5691 | Lo = DAG.getNode(ISD::ADDC, VTList, LoOps, 2); |
| 5692 | HiOps[2] = Lo.getValue(1); |
| 5693 | Hi = DAG.getNode(ISD::ADDE, VTList, HiOps, 3); |
| 5694 | } else { |
| 5695 | Lo = DAG.getNode(ISD::SUBC, VTList, LoOps, 2); |
| 5696 | HiOps[2] = Lo.getValue(1); |
| 5697 | Hi = DAG.getNode(ISD::SUBE, VTList, HiOps, 3); |
| 5698 | } |
| 5699 | break; |
| 5700 | } |
| 5701 | |
| 5702 | case ISD::ADDC: |
| 5703 | case ISD::SUBC: { |
| 5704 | // Expand the subcomponents. |
| 5705 | SDOperand LHSL, LHSH, RHSL, RHSH; |
| 5706 | ExpandOp(Node->getOperand(0), LHSL, LHSH); |
| 5707 | ExpandOp(Node->getOperand(1), RHSL, RHSH); |
| 5708 | SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag); |
| 5709 | SDOperand LoOps[2] = { LHSL, RHSL }; |
| 5710 | SDOperand HiOps[3] = { LHSH, RHSH }; |
| 5711 | |
| 5712 | if (Node->getOpcode() == ISD::ADDC) { |
| 5713 | Lo = DAG.getNode(ISD::ADDC, VTList, LoOps, 2); |
| 5714 | HiOps[2] = Lo.getValue(1); |
| 5715 | Hi = DAG.getNode(ISD::ADDE, VTList, HiOps, 3); |
| 5716 | } else { |
| 5717 | Lo = DAG.getNode(ISD::SUBC, VTList, LoOps, 2); |
| 5718 | HiOps[2] = Lo.getValue(1); |
| 5719 | Hi = DAG.getNode(ISD::SUBE, VTList, HiOps, 3); |
| 5720 | } |
| 5721 | // Remember that we legalized the flag. |
| 5722 | AddLegalizedOperand(Op.getValue(1), LegalizeOp(Hi.getValue(1))); |
| 5723 | break; |
| 5724 | } |
| 5725 | case ISD::ADDE: |
| 5726 | case ISD::SUBE: { |
| 5727 | // Expand the subcomponents. |
| 5728 | SDOperand LHSL, LHSH, RHSL, RHSH; |
| 5729 | ExpandOp(Node->getOperand(0), LHSL, LHSH); |
| 5730 | ExpandOp(Node->getOperand(1), RHSL, RHSH); |
| 5731 | SDVTList VTList = DAG.getVTList(LHSL.getValueType(), MVT::Flag); |
| 5732 | SDOperand LoOps[3] = { LHSL, RHSL, Node->getOperand(2) }; |
| 5733 | SDOperand HiOps[3] = { LHSH, RHSH }; |
| 5734 | |
| 5735 | Lo = DAG.getNode(Node->getOpcode(), VTList, LoOps, 3); |
| 5736 | HiOps[2] = Lo.getValue(1); |
| 5737 | Hi = DAG.getNode(Node->getOpcode(), VTList, HiOps, 3); |
| 5738 | |
| 5739 | // Remember that we legalized the flag. |
| 5740 | AddLegalizedOperand(Op.getValue(1), LegalizeOp(Hi.getValue(1))); |
| 5741 | break; |
| 5742 | } |
| 5743 | case ISD::MUL: { |
| 5744 | // If the target wants to custom expand this, let them. |
| 5745 | if (TLI.getOperationAction(ISD::MUL, VT) == TargetLowering::Custom) { |
| 5746 | SDOperand New = TLI.LowerOperation(Op, DAG); |
| 5747 | if (New.Val) { |
| 5748 | ExpandOp(New, Lo, Hi); |
| 5749 | break; |
| 5750 | } |
| 5751 | } |
| 5752 | |
| 5753 | bool HasMULHS = TLI.isOperationLegal(ISD::MULHS, NVT); |
| 5754 | bool HasMULHU = TLI.isOperationLegal(ISD::MULHU, NVT); |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 5755 | bool HasSMUL_LOHI = TLI.isOperationLegal(ISD::SMUL_LOHI, NVT); |
| 5756 | bool HasUMUL_LOHI = TLI.isOperationLegal(ISD::UMUL_LOHI, NVT); |
| 5757 | if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5758 | SDOperand LL, LH, RL, RH; |
| 5759 | ExpandOp(Node->getOperand(0), LL, LH); |
| 5760 | ExpandOp(Node->getOperand(1), RL, RH); |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 5761 | unsigned BitSize = MVT::getSizeInBits(RH.getValueType()); |
| 5762 | unsigned LHSSB = DAG.ComputeNumSignBits(Op.getOperand(0)); |
| 5763 | unsigned RHSSB = DAG.ComputeNumSignBits(Op.getOperand(1)); |
| 5764 | // FIXME: generalize this to handle other bit sizes |
| 5765 | if (LHSSB == 32 && RHSSB == 32 && |
| 5766 | DAG.MaskedValueIsZero(Op.getOperand(0), 0xFFFFFFFF00000000ULL) && |
| 5767 | DAG.MaskedValueIsZero(Op.getOperand(1), 0xFFFFFFFF00000000ULL)) { |
| 5768 | // The inputs are both zero-extended. |
| 5769 | if (HasUMUL_LOHI) { |
| 5770 | // We can emit a umul_lohi. |
| 5771 | Lo = DAG.getNode(ISD::UMUL_LOHI, DAG.getVTList(NVT, NVT), LL, RL); |
| 5772 | Hi = SDOperand(Lo.Val, 1); |
| 5773 | break; |
| 5774 | } |
| 5775 | if (HasMULHU) { |
| 5776 | // We can emit a mulhu+mul. |
| 5777 | Lo = DAG.getNode(ISD::MUL, NVT, LL, RL); |
| 5778 | Hi = DAG.getNode(ISD::MULHU, NVT, LL, RL); |
| 5779 | break; |
| 5780 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5781 | break; |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 5782 | } |
| 5783 | if (LHSSB > BitSize && RHSSB > BitSize) { |
| 5784 | // The input values are both sign-extended. |
| 5785 | if (HasSMUL_LOHI) { |
| 5786 | // We can emit a smul_lohi. |
| 5787 | Lo = DAG.getNode(ISD::SMUL_LOHI, DAG.getVTList(NVT, NVT), LL, RL); |
| 5788 | Hi = SDOperand(Lo.Val, 1); |
| 5789 | break; |
| 5790 | } |
| 5791 | if (HasMULHS) { |
| 5792 | // We can emit a mulhs+mul. |
| 5793 | Lo = DAG.getNode(ISD::MUL, NVT, LL, RL); |
| 5794 | Hi = DAG.getNode(ISD::MULHS, NVT, LL, RL); |
| 5795 | break; |
| 5796 | } |
| 5797 | } |
| 5798 | if (HasUMUL_LOHI) { |
| 5799 | // Lo,Hi = umul LHS, RHS. |
| 5800 | SDOperand UMulLOHI = DAG.getNode(ISD::UMUL_LOHI, |
| 5801 | DAG.getVTList(NVT, NVT), LL, RL); |
| 5802 | Lo = UMulLOHI; |
| 5803 | Hi = UMulLOHI.getValue(1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5804 | RH = DAG.getNode(ISD::MUL, NVT, LL, RH); |
| 5805 | LH = DAG.getNode(ISD::MUL, NVT, LH, RL); |
| 5806 | Hi = DAG.getNode(ISD::ADD, NVT, Hi, RH); |
| 5807 | Hi = DAG.getNode(ISD::ADD, NVT, Hi, LH); |
| 5808 | break; |
| 5809 | } |
| 5810 | } |
| 5811 | |
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 5812 | // If nothing else, we can make a libcall. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5813 | Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::MUL_I64), Node, |
| 5814 | false/*sign irrelevant*/, Hi); |
| 5815 | break; |
| 5816 | } |
| 5817 | case ISD::SDIV: |
| 5818 | Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::SDIV_I64), Node, true, Hi); |
| 5819 | break; |
| 5820 | case ISD::UDIV: |
| 5821 | Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::UDIV_I64), Node, true, Hi); |
| 5822 | break; |
| 5823 | case ISD::SREM: |
| 5824 | Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::SREM_I64), Node, true, Hi); |
| 5825 | break; |
| 5826 | case ISD::UREM: |
| 5827 | Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::UREM_I64), Node, true, Hi); |
| 5828 | break; |
| 5829 | |
| 5830 | case ISD::FADD: |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 5831 | Lo = ExpandLibCall(TLI.getLibcallName(VT == MVT::f32 ? RTLIB::ADD_F32 : |
| 5832 | VT == MVT::f64 ? RTLIB::ADD_F64 : |
| 5833 | VT == MVT::ppcf128 ? |
| 5834 | RTLIB::ADD_PPCF128 : |
| 5835 | RTLIB::UNKNOWN_LIBCALL), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5836 | Node, false, Hi); |
| 5837 | break; |
| 5838 | case ISD::FSUB: |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 5839 | Lo = ExpandLibCall(TLI.getLibcallName(VT == MVT::f32 ? RTLIB::SUB_F32 : |
| 5840 | VT == MVT::f64 ? RTLIB::SUB_F64 : |
| 5841 | VT == MVT::ppcf128 ? |
| 5842 | RTLIB::SUB_PPCF128 : |
| 5843 | RTLIB::UNKNOWN_LIBCALL), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5844 | Node, false, Hi); |
| 5845 | break; |
| 5846 | case ISD::FMUL: |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 5847 | Lo = ExpandLibCall(TLI.getLibcallName(VT == MVT::f32 ? RTLIB::MUL_F32 : |
| 5848 | VT == MVT::f64 ? RTLIB::MUL_F64 : |
| 5849 | VT == MVT::ppcf128 ? |
| 5850 | RTLIB::MUL_PPCF128 : |
| 5851 | RTLIB::UNKNOWN_LIBCALL), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5852 | Node, false, Hi); |
| 5853 | break; |
| 5854 | case ISD::FDIV: |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 5855 | Lo = ExpandLibCall(TLI.getLibcallName(VT == MVT::f32 ? RTLIB::DIV_F32 : |
| 5856 | VT == MVT::f64 ? RTLIB::DIV_F64 : |
| 5857 | VT == MVT::ppcf128 ? |
| 5858 | RTLIB::DIV_PPCF128 : |
| 5859 | RTLIB::UNKNOWN_LIBCALL), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5860 | Node, false, Hi); |
| 5861 | break; |
| 5862 | case ISD::FP_EXTEND: |
| 5863 | Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::FPEXT_F32_F64), Node, true,Hi); |
| 5864 | break; |
| 5865 | case ISD::FP_ROUND: |
| 5866 | Lo = ExpandLibCall(TLI.getLibcallName(RTLIB::FPROUND_F64_F32),Node,true,Hi); |
| 5867 | break; |
Lauro Ramos Venancio | ccd0d7b | 2007-08-15 22:13:27 +0000 | [diff] [blame] | 5868 | case ISD::FPOWI: |
Dale Johannesen | 0c81a52 | 2007-09-28 01:08:20 +0000 | [diff] [blame] | 5869 | Lo = ExpandLibCall(TLI.getLibcallName((VT == MVT::f32) ? RTLIB::POWI_F32 : |
| 5870 | (VT == MVT::f64) ? RTLIB::POWI_F64 : |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 5871 | (VT == MVT::f80) ? RTLIB::POWI_F80 : |
| 5872 | (VT == MVT::ppcf128) ? |
| 5873 | RTLIB::POWI_PPCF128 : |
| 5874 | RTLIB::UNKNOWN_LIBCALL), |
Lauro Ramos Venancio | ccd0d7b | 2007-08-15 22:13:27 +0000 | [diff] [blame] | 5875 | Node, false, Hi); |
| 5876 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5877 | case ISD::FSQRT: |
| 5878 | case ISD::FSIN: |
| 5879 | case ISD::FCOS: { |
| 5880 | RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL; |
| 5881 | switch(Node->getOpcode()) { |
| 5882 | case ISD::FSQRT: |
Dale Johannesen | 0c81a52 | 2007-09-28 01:08:20 +0000 | [diff] [blame] | 5883 | LC = (VT == MVT::f32) ? RTLIB::SQRT_F32 : |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 5884 | (VT == MVT::f64) ? RTLIB::SQRT_F64 : |
| 5885 | (VT == MVT::f80) ? RTLIB::SQRT_F80 : |
| 5886 | (VT == MVT::ppcf128) ? RTLIB::SQRT_PPCF128 : |
| 5887 | RTLIB::UNKNOWN_LIBCALL; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5888 | break; |
| 5889 | case ISD::FSIN: |
| 5890 | LC = (VT == MVT::f32) ? RTLIB::SIN_F32 : RTLIB::SIN_F64; |
| 5891 | break; |
| 5892 | case ISD::FCOS: |
| 5893 | LC = (VT == MVT::f32) ? RTLIB::COS_F32 : RTLIB::COS_F64; |
| 5894 | break; |
| 5895 | default: assert(0 && "Unreachable!"); |
| 5896 | } |
| 5897 | Lo = ExpandLibCall(TLI.getLibcallName(LC), Node, false, Hi); |
| 5898 | break; |
| 5899 | } |
| 5900 | case ISD::FABS: { |
| 5901 | SDOperand Mask = (VT == MVT::f64) |
| 5902 | ? DAG.getConstantFP(BitsToDouble(~(1ULL << 63)), VT) |
| 5903 | : DAG.getConstantFP(BitsToFloat(~(1U << 31)), VT); |
| 5904 | Mask = DAG.getNode(ISD::BIT_CONVERT, NVT, Mask); |
| 5905 | Lo = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0)); |
| 5906 | Lo = DAG.getNode(ISD::AND, NVT, Lo, Mask); |
| 5907 | if (getTypeAction(NVT) == Expand) |
| 5908 | ExpandOp(Lo, Lo, Hi); |
| 5909 | break; |
| 5910 | } |
| 5911 | case ISD::FNEG: { |
| 5912 | SDOperand Mask = (VT == MVT::f64) |
| 5913 | ? DAG.getConstantFP(BitsToDouble(1ULL << 63), VT) |
| 5914 | : DAG.getConstantFP(BitsToFloat(1U << 31), VT); |
| 5915 | Mask = DAG.getNode(ISD::BIT_CONVERT, NVT, Mask); |
| 5916 | Lo = DAG.getNode(ISD::BIT_CONVERT, NVT, Node->getOperand(0)); |
| 5917 | Lo = DAG.getNode(ISD::XOR, NVT, Lo, Mask); |
| 5918 | if (getTypeAction(NVT) == Expand) |
| 5919 | ExpandOp(Lo, Lo, Hi); |
| 5920 | break; |
| 5921 | } |
| 5922 | case ISD::FCOPYSIGN: { |
| 5923 | Lo = ExpandFCOPYSIGNToBitwiseOps(Node, NVT, DAG, TLI); |
| 5924 | if (getTypeAction(NVT) == Expand) |
| 5925 | ExpandOp(Lo, Lo, Hi); |
| 5926 | break; |
| 5927 | } |
| 5928 | case ISD::SINT_TO_FP: |
| 5929 | case ISD::UINT_TO_FP: { |
| 5930 | bool isSigned = Node->getOpcode() == ISD::SINT_TO_FP; |
| 5931 | MVT::ValueType SrcVT = Node->getOperand(0).getValueType(); |
Evan Cheng | 2018681 | 2007-09-27 07:35:39 +0000 | [diff] [blame] | 5932 | RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5933 | if (Node->getOperand(0).getValueType() == MVT::i64) { |
| 5934 | if (VT == MVT::f32) |
| 5935 | LC = isSigned ? RTLIB::SINTTOFP_I64_F32 : RTLIB::UINTTOFP_I64_F32; |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 5936 | else if (VT == MVT::f64) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5937 | LC = isSigned ? RTLIB::SINTTOFP_I64_F64 : RTLIB::UINTTOFP_I64_F64; |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 5938 | else if (VT == MVT::f80) { |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 5939 | assert(isSigned); |
Dale Johannesen | ac77b27 | 2007-10-05 20:04:43 +0000 | [diff] [blame] | 5940 | LC = RTLIB::SINTTOFP_I64_F80; |
| 5941 | } |
| 5942 | else if (VT == MVT::ppcf128) { |
| 5943 | assert(isSigned); |
| 5944 | LC = RTLIB::SINTTOFP_I64_PPCF128; |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 5945 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5946 | } else { |
| 5947 | if (VT == MVT::f32) |
| 5948 | LC = isSigned ? RTLIB::SINTTOFP_I32_F32 : RTLIB::UINTTOFP_I32_F32; |
| 5949 | else |
| 5950 | LC = isSigned ? RTLIB::SINTTOFP_I32_F64 : RTLIB::UINTTOFP_I32_F64; |
| 5951 | } |
| 5952 | |
| 5953 | // Promote the operand if needed. |
| 5954 | if (getTypeAction(SrcVT) == Promote) { |
| 5955 | SDOperand Tmp = PromoteOp(Node->getOperand(0)); |
| 5956 | Tmp = isSigned |
| 5957 | ? DAG.getNode(ISD::SIGN_EXTEND_INREG, Tmp.getValueType(), Tmp, |
| 5958 | DAG.getValueType(SrcVT)) |
| 5959 | : DAG.getZeroExtendInReg(Tmp, SrcVT); |
| 5960 | Node = DAG.UpdateNodeOperands(Op, Tmp).Val; |
| 5961 | } |
| 5962 | |
| 5963 | const char *LibCall = TLI.getLibcallName(LC); |
| 5964 | if (LibCall) |
| 5965 | Lo = ExpandLibCall(TLI.getLibcallName(LC), Node, isSigned, Hi); |
| 5966 | else { |
| 5967 | Lo = ExpandIntToFP(Node->getOpcode() == ISD::SINT_TO_FP, VT, |
| 5968 | Node->getOperand(0)); |
| 5969 | if (getTypeAction(Lo.getValueType()) == Expand) |
| 5970 | ExpandOp(Lo, Lo, Hi); |
| 5971 | } |
| 5972 | break; |
| 5973 | } |
| 5974 | } |
| 5975 | |
| 5976 | // Make sure the resultant values have been legalized themselves, unless this |
| 5977 | // is a type that requires multi-step expansion. |
| 5978 | if (getTypeAction(NVT) != Expand && NVT != MVT::isVoid) { |
| 5979 | Lo = LegalizeOp(Lo); |
| 5980 | if (Hi.Val) |
| 5981 | // Don't legalize the high part if it is expanded to a single node. |
| 5982 | Hi = LegalizeOp(Hi); |
| 5983 | } |
| 5984 | |
| 5985 | // Remember in a map if the values will be reused later. |
| 5986 | bool isNew = ExpandedNodes.insert(std::make_pair(Op, std::make_pair(Lo, Hi))); |
| 5987 | assert(isNew && "Value already expanded?!?"); |
| 5988 | } |
| 5989 | |
| 5990 | /// SplitVectorOp - Given an operand of vector type, break it down into |
| 5991 | /// two smaller values, still of vector type. |
| 5992 | void SelectionDAGLegalize::SplitVectorOp(SDOperand Op, SDOperand &Lo, |
| 5993 | SDOperand &Hi) { |
| 5994 | assert(MVT::isVector(Op.getValueType()) && "Cannot split non-vector type!"); |
| 5995 | SDNode *Node = Op.Val; |
Dan Gohman | a0763d9 | 2007-09-24 15:54:53 +0000 | [diff] [blame] | 5996 | unsigned NumElements = MVT::getVectorNumElements(Op.getValueType()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5997 | assert(NumElements > 1 && "Cannot split a single element vector!"); |
| 5998 | unsigned NewNumElts = NumElements/2; |
Dan Gohman | a0763d9 | 2007-09-24 15:54:53 +0000 | [diff] [blame] | 5999 | MVT::ValueType NewEltVT = MVT::getVectorElementType(Op.getValueType()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6000 | MVT::ValueType NewVT = MVT::getVectorType(NewEltVT, NewNumElts); |
| 6001 | |
| 6002 | // See if we already split it. |
| 6003 | std::map<SDOperand, std::pair<SDOperand, SDOperand> >::iterator I |
| 6004 | = SplitNodes.find(Op); |
| 6005 | if (I != SplitNodes.end()) { |
| 6006 | Lo = I->second.first; |
| 6007 | Hi = I->second.second; |
| 6008 | return; |
| 6009 | } |
| 6010 | |
| 6011 | switch (Node->getOpcode()) { |
| 6012 | default: |
| 6013 | #ifndef NDEBUG |
| 6014 | Node->dump(&DAG); |
| 6015 | #endif |
| 6016 | assert(0 && "Unhandled operation in SplitVectorOp!"); |
| 6017 | case ISD::BUILD_PAIR: |
| 6018 | Lo = Node->getOperand(0); |
| 6019 | Hi = Node->getOperand(1); |
| 6020 | break; |
Dan Gohman | b3228dc | 2007-09-28 23:53:40 +0000 | [diff] [blame] | 6021 | case ISD::INSERT_VECTOR_ELT: { |
| 6022 | SplitVectorOp(Node->getOperand(0), Lo, Hi); |
| 6023 | unsigned Index = cast<ConstantSDNode>(Node->getOperand(2))->getValue(); |
| 6024 | SDOperand ScalarOp = Node->getOperand(1); |
| 6025 | if (Index < NewNumElts) |
| 6026 | Lo = DAG.getNode(ISD::INSERT_VECTOR_ELT, NewVT, Lo, ScalarOp, |
| 6027 | DAG.getConstant(Index, TLI.getPointerTy())); |
| 6028 | else |
| 6029 | Hi = DAG.getNode(ISD::INSERT_VECTOR_ELT, NewVT, Hi, ScalarOp, |
| 6030 | DAG.getConstant(Index - NewNumElts, TLI.getPointerTy())); |
| 6031 | break; |
| 6032 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6033 | case ISD::BUILD_VECTOR: { |
| 6034 | SmallVector<SDOperand, 8> LoOps(Node->op_begin(), |
| 6035 | Node->op_begin()+NewNumElts); |
| 6036 | Lo = DAG.getNode(ISD::BUILD_VECTOR, NewVT, &LoOps[0], LoOps.size()); |
| 6037 | |
| 6038 | SmallVector<SDOperand, 8> HiOps(Node->op_begin()+NewNumElts, |
| 6039 | Node->op_end()); |
| 6040 | Hi = DAG.getNode(ISD::BUILD_VECTOR, NewVT, &HiOps[0], HiOps.size()); |
| 6041 | break; |
| 6042 | } |
| 6043 | case ISD::CONCAT_VECTORS: { |
| 6044 | unsigned NewNumSubvectors = Node->getNumOperands() / 2; |
| 6045 | if (NewNumSubvectors == 1) { |
| 6046 | Lo = Node->getOperand(0); |
| 6047 | Hi = Node->getOperand(1); |
| 6048 | } else { |
| 6049 | SmallVector<SDOperand, 8> LoOps(Node->op_begin(), |
| 6050 | Node->op_begin()+NewNumSubvectors); |
| 6051 | Lo = DAG.getNode(ISD::CONCAT_VECTORS, NewVT, &LoOps[0], LoOps.size()); |
| 6052 | |
| 6053 | SmallVector<SDOperand, 8> HiOps(Node->op_begin()+NewNumSubvectors, |
| 6054 | Node->op_end()); |
| 6055 | Hi = DAG.getNode(ISD::CONCAT_VECTORS, NewVT, &HiOps[0], HiOps.size()); |
| 6056 | } |
| 6057 | break; |
| 6058 | } |
| 6059 | case ISD::ADD: |
| 6060 | case ISD::SUB: |
| 6061 | case ISD::MUL: |
| 6062 | case ISD::FADD: |
| 6063 | case ISD::FSUB: |
| 6064 | case ISD::FMUL: |
| 6065 | case ISD::SDIV: |
| 6066 | case ISD::UDIV: |
| 6067 | case ISD::FDIV: |
| 6068 | case ISD::AND: |
| 6069 | case ISD::OR: |
| 6070 | case ISD::XOR: { |
| 6071 | SDOperand LL, LH, RL, RH; |
| 6072 | SplitVectorOp(Node->getOperand(0), LL, LH); |
| 6073 | SplitVectorOp(Node->getOperand(1), RL, RH); |
| 6074 | |
| 6075 | Lo = DAG.getNode(Node->getOpcode(), NewVT, LL, RL); |
| 6076 | Hi = DAG.getNode(Node->getOpcode(), NewVT, LH, RH); |
| 6077 | break; |
| 6078 | } |
| 6079 | case ISD::LOAD: { |
| 6080 | LoadSDNode *LD = cast<LoadSDNode>(Node); |
| 6081 | SDOperand Ch = LD->getChain(); |
| 6082 | SDOperand Ptr = LD->getBasePtr(); |
| 6083 | const Value *SV = LD->getSrcValue(); |
| 6084 | int SVOffset = LD->getSrcValueOffset(); |
| 6085 | unsigned Alignment = LD->getAlignment(); |
| 6086 | bool isVolatile = LD->isVolatile(); |
| 6087 | |
| 6088 | Lo = DAG.getLoad(NewVT, Ch, Ptr, SV, SVOffset, isVolatile, Alignment); |
| 6089 | unsigned IncrementSize = NewNumElts * MVT::getSizeInBits(NewEltVT)/8; |
| 6090 | Ptr = DAG.getNode(ISD::ADD, Ptr.getValueType(), Ptr, |
| 6091 | getIntPtrConstant(IncrementSize)); |
| 6092 | SVOffset += IncrementSize; |
| 6093 | if (Alignment > IncrementSize) |
| 6094 | Alignment = IncrementSize; |
| 6095 | Hi = DAG.getLoad(NewVT, Ch, Ptr, SV, SVOffset, isVolatile, Alignment); |
| 6096 | |
| 6097 | // Build a factor node to remember that this load is independent of the |
| 6098 | // other one. |
| 6099 | SDOperand TF = DAG.getNode(ISD::TokenFactor, MVT::Other, Lo.getValue(1), |
| 6100 | Hi.getValue(1)); |
| 6101 | |
| 6102 | // Remember that we legalized the chain. |
| 6103 | AddLegalizedOperand(Op.getValue(1), LegalizeOp(TF)); |
| 6104 | break; |
| 6105 | } |
| 6106 | case ISD::BIT_CONVERT: { |
| 6107 | // We know the result is a vector. The input may be either a vector or a |
| 6108 | // scalar value. |
| 6109 | SDOperand InOp = Node->getOperand(0); |
| 6110 | if (!MVT::isVector(InOp.getValueType()) || |
| 6111 | MVT::getVectorNumElements(InOp.getValueType()) == 1) { |
| 6112 | // The input is a scalar or single-element vector. |
| 6113 | // Lower to a store/load so that it can be split. |
| 6114 | // FIXME: this could be improved probably. |
| 6115 | SDOperand Ptr = CreateStackTemporary(InOp.getValueType()); |
| 6116 | |
| 6117 | SDOperand St = DAG.getStore(DAG.getEntryNode(), |
| 6118 | InOp, Ptr, NULL, 0); |
| 6119 | InOp = DAG.getLoad(Op.getValueType(), St, Ptr, NULL, 0); |
| 6120 | } |
| 6121 | // Split the vector and convert each of the pieces now. |
| 6122 | SplitVectorOp(InOp, Lo, Hi); |
| 6123 | Lo = DAG.getNode(ISD::BIT_CONVERT, NewVT, Lo); |
| 6124 | Hi = DAG.getNode(ISD::BIT_CONVERT, NewVT, Hi); |
| 6125 | break; |
| 6126 | } |
| 6127 | } |
| 6128 | |
| 6129 | // Remember in a map if the values will be reused later. |
| 6130 | bool isNew = |
| 6131 | SplitNodes.insert(std::make_pair(Op, std::make_pair(Lo, Hi))).second; |
| 6132 | assert(isNew && "Value already split?!?"); |
| 6133 | } |
| 6134 | |
| 6135 | |
| 6136 | /// ScalarizeVectorOp - Given an operand of single-element vector type |
| 6137 | /// (e.g. v1f32), convert it into the equivalent operation that returns a |
| 6138 | /// scalar (e.g. f32) value. |
| 6139 | SDOperand SelectionDAGLegalize::ScalarizeVectorOp(SDOperand Op) { |
| 6140 | assert(MVT::isVector(Op.getValueType()) && |
| 6141 | "Bad ScalarizeVectorOp invocation!"); |
| 6142 | SDNode *Node = Op.Val; |
| 6143 | MVT::ValueType NewVT = MVT::getVectorElementType(Op.getValueType()); |
| 6144 | assert(MVT::getVectorNumElements(Op.getValueType()) == 1); |
| 6145 | |
| 6146 | // See if we already scalarized it. |
| 6147 | std::map<SDOperand, SDOperand>::iterator I = ScalarizedNodes.find(Op); |
| 6148 | if (I != ScalarizedNodes.end()) return I->second; |
| 6149 | |
| 6150 | SDOperand Result; |
| 6151 | switch (Node->getOpcode()) { |
| 6152 | default: |
| 6153 | #ifndef NDEBUG |
| 6154 | Node->dump(&DAG); cerr << "\n"; |
| 6155 | #endif |
| 6156 | assert(0 && "Unknown vector operation in ScalarizeVectorOp!"); |
| 6157 | case ISD::ADD: |
| 6158 | case ISD::FADD: |
| 6159 | case ISD::SUB: |
| 6160 | case ISD::FSUB: |
| 6161 | case ISD::MUL: |
| 6162 | case ISD::FMUL: |
| 6163 | case ISD::SDIV: |
| 6164 | case ISD::UDIV: |
| 6165 | case ISD::FDIV: |
| 6166 | case ISD::SREM: |
| 6167 | case ISD::UREM: |
| 6168 | case ISD::FREM: |
| 6169 | case ISD::AND: |
| 6170 | case ISD::OR: |
| 6171 | case ISD::XOR: |
| 6172 | Result = DAG.getNode(Node->getOpcode(), |
| 6173 | NewVT, |
| 6174 | ScalarizeVectorOp(Node->getOperand(0)), |
| 6175 | ScalarizeVectorOp(Node->getOperand(1))); |
| 6176 | break; |
| 6177 | case ISD::FNEG: |
| 6178 | case ISD::FABS: |
| 6179 | case ISD::FSQRT: |
| 6180 | case ISD::FSIN: |
| 6181 | case ISD::FCOS: |
| 6182 | Result = DAG.getNode(Node->getOpcode(), |
| 6183 | NewVT, |
| 6184 | ScalarizeVectorOp(Node->getOperand(0))); |
| 6185 | break; |
| 6186 | case ISD::LOAD: { |
| 6187 | LoadSDNode *LD = cast<LoadSDNode>(Node); |
| 6188 | SDOperand Ch = LegalizeOp(LD->getChain()); // Legalize the chain. |
| 6189 | SDOperand Ptr = LegalizeOp(LD->getBasePtr()); // Legalize the pointer. |
| 6190 | |
| 6191 | const Value *SV = LD->getSrcValue(); |
| 6192 | int SVOffset = LD->getSrcValueOffset(); |
| 6193 | Result = DAG.getLoad(NewVT, Ch, Ptr, SV, SVOffset, |
| 6194 | LD->isVolatile(), LD->getAlignment()); |
| 6195 | |
| 6196 | // Remember that we legalized the chain. |
| 6197 | AddLegalizedOperand(Op.getValue(1), LegalizeOp(Result.getValue(1))); |
| 6198 | break; |
| 6199 | } |
| 6200 | case ISD::BUILD_VECTOR: |
| 6201 | Result = Node->getOperand(0); |
| 6202 | break; |
| 6203 | case ISD::INSERT_VECTOR_ELT: |
| 6204 | // Returning the inserted scalar element. |
| 6205 | Result = Node->getOperand(1); |
| 6206 | break; |
| 6207 | case ISD::CONCAT_VECTORS: |
| 6208 | assert(Node->getOperand(0).getValueType() == NewVT && |
| 6209 | "Concat of non-legal vectors not yet supported!"); |
| 6210 | Result = Node->getOperand(0); |
| 6211 | break; |
| 6212 | case ISD::VECTOR_SHUFFLE: { |
| 6213 | // Figure out if the scalar is the LHS or RHS and return it. |
| 6214 | SDOperand EltNum = Node->getOperand(2).getOperand(0); |
| 6215 | if (cast<ConstantSDNode>(EltNum)->getValue()) |
| 6216 | Result = ScalarizeVectorOp(Node->getOperand(1)); |
| 6217 | else |
| 6218 | Result = ScalarizeVectorOp(Node->getOperand(0)); |
| 6219 | break; |
| 6220 | } |
| 6221 | case ISD::EXTRACT_SUBVECTOR: |
| 6222 | Result = Node->getOperand(0); |
| 6223 | assert(Result.getValueType() == NewVT); |
| 6224 | break; |
| 6225 | case ISD::BIT_CONVERT: |
| 6226 | Result = DAG.getNode(ISD::BIT_CONVERT, NewVT, Op.getOperand(0)); |
| 6227 | break; |
| 6228 | case ISD::SELECT: |
| 6229 | Result = DAG.getNode(ISD::SELECT, NewVT, Op.getOperand(0), |
| 6230 | ScalarizeVectorOp(Op.getOperand(1)), |
| 6231 | ScalarizeVectorOp(Op.getOperand(2))); |
| 6232 | break; |
| 6233 | } |
| 6234 | |
| 6235 | if (TLI.isTypeLegal(NewVT)) |
| 6236 | Result = LegalizeOp(Result); |
| 6237 | bool isNew = ScalarizedNodes.insert(std::make_pair(Op, Result)).second; |
| 6238 | assert(isNew && "Value already scalarized?"); |
| 6239 | return Result; |
| 6240 | } |
| 6241 | |
| 6242 | |
| 6243 | // SelectionDAG::Legalize - This is the entry point for the file. |
| 6244 | // |
| 6245 | void SelectionDAG::Legalize() { |
| 6246 | if (ViewLegalizeDAGs) viewGraph(); |
| 6247 | |
| 6248 | /// run - This is the main entry point to this class. |
| 6249 | /// |
| 6250 | SelectionDAGLegalize(*this).LegalizeDAG(); |
| 6251 | } |
| 6252 | |