blob: 7f48ef08f16a6e9b1dfec7105b75757daa741264 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000034#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Owen Andersone50ed302009-08-10 22:56:29 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
46 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
51 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +000062 return new TargetLoweringObjectFileMachO();
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000063 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000064}
65
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner7c5a3d32005-08-16 17:14:42 +000076 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000077 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
78 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
79 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Evan Chengc5484282006-10-04 00:56:09 +000081 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000082 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
83 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000084
Owen Anderson825b72b2009-08-11 20:47:22 +000085 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Chris Lattner94e509c2006-11-10 23:58:45 +000087 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000098
Dale Johannesen6eaeff22007-10-10 01:01:31 +000099 // This is used in the ppcf128->int sequence. Note it has different semantics
100 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000102
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::SREM, MVT::i32, Expand);
105 setOperationAction(ISD::UREM, MVT::i32, Expand);
106 setOperationAction(ISD::SREM, MVT::i64, Expand);
107 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000108
109 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
111 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
112 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
113 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
114 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
115 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
116 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
117 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000118
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000119 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::FSIN , MVT::f64, Expand);
121 setOperationAction(ISD::FCOS , MVT::f64, Expand);
122 setOperationAction(ISD::FREM , MVT::f64, Expand);
123 setOperationAction(ISD::FPOW , MVT::f64, Expand);
124 setOperationAction(ISD::FSIN , MVT::f32, Expand);
125 setOperationAction(ISD::FCOS , MVT::f32, Expand);
126 setOperationAction(ISD::FREM , MVT::f32, Expand);
127 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000130
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000131 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000132 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
134 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000139
Nate Begemand88fc032006-01-14 03:14:10 +0000140 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
142 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
143 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
144 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
145 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
146 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Nate Begeman35ef9132006-01-11 21:21:00 +0000148 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
150 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::SELECT, MVT::i32, Expand);
154 setOperationAction(ISD::SELECT, MVT::i64, Expand);
155 setOperationAction(ISD::SELECT, MVT::f32, Expand);
156 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000158 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
160 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000161
Nate Begeman750ac1b2006-02-01 07:19:44 +0000162 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000164
Nate Begeman81e80972006-03-17 01:40:33 +0000165 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000167
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000169
Chris Lattnerf7605322005-08-31 21:09:52 +0000170 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000172
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000173 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
175 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
178 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
179 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
180 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000181
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000182 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000184
Jim Laskeyabf6d172006-01-05 01:25:28 +0000185 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
187 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000196 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000199 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
201 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
202 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
203 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000204 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000207
Nate Begeman1db3c922008-08-11 17:36:31 +0000208 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000210
211 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000213
Nate Begemanacc398c2006-01-25 18:21:52 +0000214 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000217 // VAARG is custom lowered with the 32-bit SVR4 ABI.
218 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
219 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000221 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000224 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
226 setOperationAction(ISD::VAEND , MVT::Other, Expand);
227 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
228 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
229 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000231
Chris Lattner6d92cad2006-03-26 10:06:40 +0000232 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000234
Dale Johannesen53e4e442008-11-07 22:54:33 +0000235 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnera7a58542006-06-16 17:34:12 +0000249 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000250 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
252 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
253 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
254 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000255 // This is just the low 32 bits of a (signed) fp->i64 conversion.
256 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Chris Lattner7fbcef72006-03-24 07:53:47 +0000259 // FIXME: disable this lowered code. This generates 64-bit register values,
260 // and we don't model the fact that the top part is clobbered by calls. We
261 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000263 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000264 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000266 }
267
Chris Lattnera7a58542006-06-16 17:34:12 +0000268 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000269 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000271 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000273 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
275 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000278 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000282 }
Evan Chengd30bf012006-03-01 01:11:20 +0000283
Nate Begeman425a9692005-11-29 08:17:20 +0000284 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000285 // First set operation action for all vector types to expand. Then we
286 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
288 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
289 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::ADD , VT, Legal);
293 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000294
Chris Lattner7ff7e672006-04-04 17:25:31 +0000295 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298
299 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000312
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000313 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::MUL , VT, Expand);
315 setOperationAction(ISD::SDIV, VT, Expand);
316 setOperationAction(ISD::SREM, VT, Expand);
317 setOperationAction(ISD::UDIV, VT, Expand);
318 setOperationAction(ISD::UREM, VT, Expand);
319 setOperationAction(ISD::FDIV, VT, Expand);
320 setOperationAction(ISD::FNEG, VT, Expand);
321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
322 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
324 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
325 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::UDIVREM, VT, Expand);
327 setOperationAction(ISD::SDIVREM, VT, Expand);
328 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
329 setOperationAction(ISD::FPOW, VT, Expand);
330 setOperationAction(ISD::CTPOP, VT, Expand);
331 setOperationAction(ISD::CTLZ, VT, Expand);
332 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000333 }
334
Chris Lattner7ff7e672006-04-04 17:25:31 +0000335 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
336 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::AND , MVT::v4i32, Legal);
340 setOperationAction(ISD::OR , MVT::v4i32, Legal);
341 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
342 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
343 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
344 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000345
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
347 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
352 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
353 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
354 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
360 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000363 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000366 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Jim Laskey2ad9f172007-02-22 14:56:36 +0000368 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000369 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 setExceptionPointerRegister(PPC::X3);
371 setExceptionSelectorRegister(PPC::X4);
372 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000373 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000374 setExceptionPointerRegister(PPC::R3);
375 setExceptionSelectorRegister(PPC::R4);
376 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000380 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000381 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000382 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000384 // Darwin long double math library functions have $LDBL128 appended.
385 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000386 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000387 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
388 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000389 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
390 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000391 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
392 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
393 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
394 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
395 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000396 }
397
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000398 computeRegisterProperties();
399}
400
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000401/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
402/// function arguments in the caller parameter area.
403unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
404 TargetMachine &TM = getTargetMachine();
405 // Darwin passes everything on 4 byte boundary.
406 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
407 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000408 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000409 return 4;
410}
411
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000412const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
413 switch (Opcode) {
414 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000415 case PPCISD::FSEL: return "PPCISD::FSEL";
416 case PPCISD::FCFID: return "PPCISD::FCFID";
417 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
418 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
419 case PPCISD::STFIWX: return "PPCISD::STFIWX";
420 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
421 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
422 case PPCISD::VPERM: return "PPCISD::VPERM";
423 case PPCISD::Hi: return "PPCISD::Hi";
424 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000425 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Evan Cheng53301922008-07-12 02:23:19 +0000426 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
427 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
428 case PPCISD::SRL: return "PPCISD::SRL";
429 case PPCISD::SRA: return "PPCISD::SRA";
430 case PPCISD::SHL: return "PPCISD::SHL";
431 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
432 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000433 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
434 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000435 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000436 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000437 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
438 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000439 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
440 case PPCISD::MFCR: return "PPCISD::MFCR";
441 case PPCISD::VCMP: return "PPCISD::VCMP";
442 case PPCISD::VCMPo: return "PPCISD::VCMPo";
443 case PPCISD::LBRX: return "PPCISD::LBRX";
444 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000445 case PPCISD::LARX: return "PPCISD::LARX";
446 case PPCISD::STCX: return "PPCISD::STCX";
447 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
448 case PPCISD::MFFS: return "PPCISD::MFFS";
449 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
450 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
451 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
452 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000453 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000454 }
455}
456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
458 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000459}
460
Bill Wendlingb4202b82009-07-01 18:50:55 +0000461/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000462unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
463 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
464 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
465 else
466 return 2;
467}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000468
Chris Lattner1a635d62006-04-14 06:01:58 +0000469//===----------------------------------------------------------------------===//
470// Node matching predicates, for use by the tblgen matching code.
471//===----------------------------------------------------------------------===//
472
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000473/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000474static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000475 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000476 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000477 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000478 // Maybe this has already been legalized into the constant pool?
479 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000480 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000481 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000482 }
483 return false;
484}
485
Chris Lattnerddb739e2006-04-06 17:23:16 +0000486/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
487/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000488static bool isConstantOrUndef(int Op, int Val) {
489 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000490}
491
492/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
493/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000494bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000495 if (!isUnary) {
496 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000497 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000498 return false;
499 } else {
500 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000501 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
502 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000503 return false;
504 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000505 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000506}
507
508/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
509/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000510bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000511 if (!isUnary) {
512 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000513 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
514 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000515 return false;
516 } else {
517 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000518 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
519 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
520 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
521 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000522 return false;
523 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000524 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000525}
526
Chris Lattnercaad1632006-04-06 22:02:42 +0000527/// isVMerge - Common function, used to match vmrg* shuffles.
528///
Nate Begeman9008ca62009-04-27 18:41:29 +0000529static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000530 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000532 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000533 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
534 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Chris Lattner116cc482006-04-06 21:11:54 +0000536 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
537 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000538 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000539 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000540 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000541 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000542 return false;
543 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000544 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000545}
546
547/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
548/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000549bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
550 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000551 if (!isUnary)
552 return isVMerge(N, UnitSize, 8, 24);
553 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000554}
555
556/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
557/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000558bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
559 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000560 if (!isUnary)
561 return isVMerge(N, UnitSize, 0, 16);
562 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000563}
564
565
Chris Lattnerd0608e12006-04-06 18:26:28 +0000566/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
567/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000568int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000569 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000570 "PPC only supports shuffles by bytes!");
571
572 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
573
Chris Lattnerd0608e12006-04-06 18:26:28 +0000574 // Find the first non-undef value in the shuffle mask.
575 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000576 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000577 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000578
Chris Lattnerd0608e12006-04-06 18:26:28 +0000579 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000580
Nate Begeman9008ca62009-04-27 18:41:29 +0000581 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000583 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000584 if (ShiftAmt < i) return -1;
585 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000586
Chris Lattnerf24380e2006-04-06 22:28:36 +0000587 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000588 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000589 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000591 return -1;
592 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000594 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000595 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000596 return -1;
597 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000598 return ShiftAmt;
599}
Chris Lattneref819f82006-03-20 06:33:01 +0000600
601/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
602/// specifies a splat of a single element that is suitable for input to
603/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000604bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000606 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000607
Chris Lattner88a99ef2006-03-20 06:37:44 +0000608 // This is a splat operation if each element of the permute is the same, and
609 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000610 unsigned ElementBase = N->getMaskElt(0);
611
612 // FIXME: Handle UNDEF elements too!
613 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000614 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000615
Nate Begeman9008ca62009-04-27 18:41:29 +0000616 // Check that the indices are consecutive, in the case of a multi-byte element
617 // splatted with a v16i8 mask.
618 for (unsigned i = 1; i != EltSize; ++i)
619 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000620 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000621
Chris Lattner7ff7e672006-04-04 17:25:31 +0000622 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000623 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000624 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000625 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000626 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000627 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000628 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000629}
630
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000631/// isAllNegativeZeroVector - Returns true if all elements of build_vector
632/// are -0.0.
633bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
635
636 APInt APVal, APUndef;
637 unsigned BitSize;
638 bool HasAnyUndefs;
639
640 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32))
641 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000642 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000643
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000644 return false;
645}
646
Chris Lattneref819f82006-03-20 06:33:01 +0000647/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
648/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000649unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000650 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
651 assert(isSplatShuffleMask(SVOp, EltSize));
652 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000653}
654
Chris Lattnere87192a2006-04-12 17:37:20 +0000655/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000656/// by using a vspltis[bhw] instruction of the specified element size, return
657/// the constant being splatted. The ByteSize field indicates the number of
658/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000659SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
660 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000661
662 // If ByteSize of the splat is bigger than the element size of the
663 // build_vector, then we have a case where we are checking for a splat where
664 // multiple elements of the buildvector are folded together into a single
665 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
666 unsigned EltSize = 16/N->getNumOperands();
667 if (EltSize < ByteSize) {
668 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000669 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000670 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000671
Chris Lattner79d9a882006-04-08 07:14:26 +0000672 // See if all of the elements in the buildvector agree across.
673 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
674 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
675 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000676 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000677
Scott Michelfdc40a02009-02-17 22:15:04 +0000678
Gabor Greifba36cb52008-08-28 21:40:38 +0000679 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
681 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000682 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000683 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000684
Chris Lattner79d9a882006-04-08 07:14:26 +0000685 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
686 // either constant or undef values that are identical for each chunk. See
687 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000688
Chris Lattner79d9a882006-04-08 07:14:26 +0000689 // Check to see if all of the leading entries are either 0 or -1. If
690 // neither, then this won't fit into the immediate field.
691 bool LeadingZero = true;
692 bool LeadingOnes = true;
693 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000694 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000695
Chris Lattner79d9a882006-04-08 07:14:26 +0000696 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
697 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
698 }
699 // Finally, check the least significant entry.
700 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000701 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000703 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000704 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000706 }
707 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000708 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000710 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000711 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000713 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000714
Dan Gohman475871a2008-07-27 21:46:04 +0000715 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000716 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000718 // Check to see if this buildvec has a single non-undef value in its elements.
719 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
720 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000721 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000722 OpVal = N->getOperand(i);
723 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000724 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000725 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000726
Gabor Greifba36cb52008-08-28 21:40:38 +0000727 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000728
Eli Friedman1a8229b2009-05-24 02:03:36 +0000729 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000730 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000731 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000732 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000733 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000735 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000736 }
737
738 // If the splat value is larger than the element value, then we can never do
739 // this splat. The only case that we could fit the replicated bits into our
740 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000741 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000742
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000743 // If the element value is larger than the splat value, cut it in half and
744 // check to see if the two halves are equal. Continue doing this until we
745 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
746 while (ValSizeInBytes > ByteSize) {
747 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000748
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000749 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000750 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
751 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000752 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000753 }
754
755 // Properly sign extend the value.
756 int ShAmt = (4-ByteSize)*8;
757 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000758
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000759 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000760 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000761
Chris Lattner140a58f2006-04-08 06:46:53 +0000762 // Finally, if this value fits in a 5 bit sext field, return it
763 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000765 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000766}
767
Chris Lattner1a635d62006-04-14 06:01:58 +0000768//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000769// Addressing Mode Selection
770//===----------------------------------------------------------------------===//
771
772/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
773/// or 64-bit immediate, and if the value can be accurately represented as a
774/// sign extension from a 16-bit value. If so, this returns true and the
775/// immediate.
776static bool isIntS16Immediate(SDNode *N, short &Imm) {
777 if (N->getOpcode() != ISD::Constant)
778 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000779
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000780 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000782 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000783 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000784 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000785}
Dan Gohman475871a2008-07-27 21:46:04 +0000786static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000787 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000788}
789
790
791/// SelectAddressRegReg - Given the specified addressed, check to see if it
792/// can be represented as an indexed [r+r] operation. Returns false if it
793/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000794bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
795 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000796 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000797 short imm = 0;
798 if (N.getOpcode() == ISD::ADD) {
799 if (isIntS16Immediate(N.getOperand(1), imm))
800 return false; // r+i
801 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
802 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000803
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000804 Base = N.getOperand(0);
805 Index = N.getOperand(1);
806 return true;
807 } else if (N.getOpcode() == ISD::OR) {
808 if (isIntS16Immediate(N.getOperand(1), imm))
809 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000810
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000811 // If this is an or of disjoint bitfields, we can codegen this as an add
812 // (for better address arithmetic) if the LHS and RHS of the OR are provably
813 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000814 APInt LHSKnownZero, LHSKnownOne;
815 APInt RHSKnownZero, RHSKnownOne;
816 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000817 APInt::getAllOnesValue(N.getOperand(0)
818 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000819 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000820
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000821 if (LHSKnownZero.getBoolValue()) {
822 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000823 APInt::getAllOnesValue(N.getOperand(1)
824 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000825 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000826 // If all of the bits are known zero on the LHS or RHS, the add won't
827 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000828 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000829 Base = N.getOperand(0);
830 Index = N.getOperand(1);
831 return true;
832 }
833 }
834 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000835
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000836 return false;
837}
838
839/// Returns true if the address N can be represented by a base register plus
840/// a signed 16-bit displacement [r+imm], and if it is not better
841/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000842bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000843 SDValue &Base,
844 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000845 // FIXME dl should come from parent load or store, not from address
846 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000847 // If this can be more profitably realized as r+r, fail.
848 if (SelectAddressRegReg(N, Disp, Base, DAG))
849 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000850
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000851 if (N.getOpcode() == ISD::ADD) {
852 short imm = 0;
853 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000855 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
856 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
857 } else {
858 Base = N.getOperand(0);
859 }
860 return true; // [r+i]
861 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
862 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000863 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000864 && "Cannot handle constant offsets yet!");
865 Disp = N.getOperand(1).getOperand(0); // The global address.
866 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
867 Disp.getOpcode() == ISD::TargetConstantPool ||
868 Disp.getOpcode() == ISD::TargetJumpTable);
869 Base = N.getOperand(0);
870 return true; // [&g+r]
871 }
872 } else if (N.getOpcode() == ISD::OR) {
873 short imm = 0;
874 if (isIntS16Immediate(N.getOperand(1), imm)) {
875 // If this is an or of disjoint bitfields, we can codegen this as an add
876 // (for better address arithmetic) if the LHS and RHS of the OR are
877 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000878 APInt LHSKnownZero, LHSKnownOne;
879 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000880 APInt::getAllOnesValue(N.getOperand(0)
881 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000882 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000883
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000884 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000885 // If all of the bits are known zero on the LHS or RHS, the add won't
886 // carry.
887 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000889 return true;
890 }
891 }
892 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
893 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000895 // If this address fits entirely in a 16-bit sext immediate field, codegen
896 // this as "d, 0"
897 short Imm;
898 if (isIntS16Immediate(CN, Imm)) {
899 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
900 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
901 return true;
902 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000903
904 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000906 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
907 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000908
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
913 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000914 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000915 return true;
916 }
917 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000918
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 Disp = DAG.getTargetConstant(0, getPointerTy());
920 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
921 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
922 else
923 Base = N;
924 return true; // [r+0]
925}
926
927/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
928/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000929bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
930 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000931 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000932 // Check to see if we can easily represent this as an [r+r] address. This
933 // will fail if it thinks that the address is more profitably represented as
934 // reg+imm, e.g. where imm = 0.
935 if (SelectAddressRegReg(N, Base, Index, DAG))
936 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000937
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 // If the operand is an addition, always emit this as [r+r], since this is
939 // better (for code size, and execution, as the memop does the add for free)
940 // than emitting an explicit add.
941 if (N.getOpcode() == ISD::ADD) {
942 Base = N.getOperand(0);
943 Index = N.getOperand(1);
944 return true;
945 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 // Otherwise, do it the hard way, using R0 as the base register.
948 Base = DAG.getRegister(PPC::R0, N.getValueType());
949 Index = N;
950 return true;
951}
952
953/// SelectAddressRegImmShift - Returns true if the address N can be
954/// represented by a base register plus a signed 14-bit displacement
955/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000956bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
957 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000958 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000959 // FIXME dl should come from the parent load or store, not the address
960 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000961 // If this can be more profitably realized as r+r, fail.
962 if (SelectAddressRegReg(N, Disp, Base, DAG))
963 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000964
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000965 if (N.getOpcode() == ISD::ADD) {
966 short imm = 0;
967 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000969 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
970 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
971 } else {
972 Base = N.getOperand(0);
973 }
974 return true; // [r+i]
975 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
976 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000977 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978 && "Cannot handle constant offsets yet!");
979 Disp = N.getOperand(1).getOperand(0); // The global address.
980 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
981 Disp.getOpcode() == ISD::TargetConstantPool ||
982 Disp.getOpcode() == ISD::TargetJumpTable);
983 Base = N.getOperand(0);
984 return true; // [&g+r]
985 }
986 } else if (N.getOpcode() == ISD::OR) {
987 short imm = 0;
988 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
989 // If this is an or of disjoint bitfields, we can codegen this as an add
990 // (for better address arithmetic) if the LHS and RHS of the OR are
991 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000992 APInt LHSKnownZero, LHSKnownOne;
993 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000994 APInt::getAllOnesValue(N.getOperand(0)
995 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000996 LHSKnownZero, LHSKnownOne);
997 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 // If all of the bits are known zero on the LHS or RHS, the add won't
999 // carry.
1000 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001001 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 return true;
1003 }
1004 }
1005 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001006 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001007 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001008 // If this address fits entirely in a 14-bit sext immediate field, codegen
1009 // this as "d, 0"
1010 short Imm;
1011 if (isIntS16Immediate(CN, Imm)) {
1012 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1013 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1014 return true;
1015 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001016
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001017 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001019 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1020 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001021
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001022 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1024 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1025 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001026 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001027 return true;
1028 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001029 }
1030 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001031
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001032 Disp = DAG.getTargetConstant(0, getPointerTy());
1033 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1034 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1035 else
1036 Base = N;
1037 return true; // [r+0]
1038}
1039
1040
1041/// getPreIndexedAddressParts - returns true by value, base pointer and
1042/// offset pointer and addressing mode by reference if the node's address
1043/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001044bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1045 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001046 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001047 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001048 // Disabled by default for now.
1049 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001050
Dan Gohman475871a2008-07-27 21:46:04 +00001051 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001052 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001053 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1054 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001055 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001056
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001057 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001058 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001059 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001060 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061 } else
1062 return false;
1063
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001064 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001065 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001066 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattner0851b4f2006-11-15 19:55:13 +00001068 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001069
Chris Lattner0851b4f2006-11-15 19:55:13 +00001070 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001071 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001072 // reg + imm
1073 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1074 return false;
1075 } else {
1076 // reg + imm * 4.
1077 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1078 return false;
1079 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001080
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001081 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001082 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1083 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001085 LD->getExtensionType() == ISD::SEXTLOAD &&
1086 isa<ConstantSDNode>(Offset))
1087 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001088 }
1089
Chris Lattner4eab7142006-11-10 02:08:47 +00001090 AM = ISD::PRE_INC;
1091 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001092}
1093
1094//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001095// LowerOperation implementation
1096//===----------------------------------------------------------------------===//
1097
Scott Michelfdc40a02009-02-17 22:15:04 +00001098SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001099 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001100 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001101 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001102 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1104 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001105 // FIXME there isn't really any debug info here
1106 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001107
1108 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001109
Dale Johannesende064702009-02-06 21:50:26 +00001110 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1111 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001112
Chris Lattner1a635d62006-04-14 06:01:58 +00001113 // If this is a non-darwin platform, we don't support non-static relo models
1114 // yet.
1115 if (TM.getRelocationModel() == Reloc::Static ||
1116 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1117 // Generate non-pic code that has direct accesses to the constant pool.
1118 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001119 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001121
Chris Lattner35d86fe2006-07-26 21:12:04 +00001122 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001123 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001124 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001125 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001126 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001127 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001128
Dale Johannesende064702009-02-06 21:50:26 +00001129 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001130 return Lo;
1131}
1132
Dan Gohman475871a2008-07-27 21:46:04 +00001133SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001134 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001135 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001136 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1137 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001138 // FIXME there isn't really any debug loc here
1139 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001140
Nate Begeman37efe672006-04-22 18:53:45 +00001141 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001142
Dale Johannesende064702009-02-06 21:50:26 +00001143 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1144 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001145
Nate Begeman37efe672006-04-22 18:53:45 +00001146 // If this is a non-darwin platform, we don't support non-static relo models
1147 // yet.
1148 if (TM.getRelocationModel() == Reloc::Static ||
1149 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1150 // Generate non-pic code that has direct accesses to the constant pool.
1151 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001152 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001153 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001154
Chris Lattner35d86fe2006-07-26 21:12:04 +00001155 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001156 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001157 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001158 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001159 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001161
Dale Johannesende064702009-02-06 21:50:26 +00001162 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001163 return Lo;
1164}
1165
Scott Michelfdc40a02009-02-17 22:15:04 +00001166SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001167 SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001168 llvm_unreachable("TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001169 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001170}
1171
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001172SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
1173 EVT PtrVT = Op.getValueType();
1174 DebugLoc DL = Op.getDebugLoc();
1175
1176 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1177 SDValue TgtBA = DAG.getBlockAddress(BA, DL, /*isTarget=*/true);
1178 SDValue Zero = DAG.getConstant(0, PtrVT);
1179 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, TgtBA, Zero);
1180 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, TgtBA, Zero);
1181
1182 // If this is a non-darwin platform, we don't support non-static relo models
1183 // yet.
1184 const TargetMachine &TM = DAG.getTarget();
1185 if (TM.getRelocationModel() == Reloc::Static ||
1186 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1187 // Generate non-pic code that has direct accesses to globals.
1188 // The address of the global is just (hi(&g)+lo(&g)).
1189 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1190 }
1191
1192 if (TM.getRelocationModel() == Reloc::PIC_) {
1193 // With PIC, the first instruction is actually "GR+hi(&G)".
1194 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1195 DAG.getNode(PPCISD::GlobalBaseReg,
1196 DebugLoc::getUnknownLoc(), PtrVT), Hi);
1197 }
1198
1199 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1200}
1201
Scott Michelfdc40a02009-02-17 22:15:04 +00001202SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001203 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001204 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001205 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1206 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001209 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001210 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001211
Chris Lattner1a635d62006-04-14 06:01:58 +00001212 const TargetMachine &TM = DAG.getTarget();
1213
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001214 // 64-bit SVR4 ABI code is always position-independent.
1215 // The actual address of the GlobalValue is stored in the TOC.
1216 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1217 return DAG.getNode(PPCISD::TOC_ENTRY, dl, MVT::i64, GA,
1218 DAG.getRegister(PPC::X2, MVT::i64));
1219 }
1220
Dale Johannesen33c960f2009-02-04 20:06:27 +00001221 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1222 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001223
Chris Lattner1a635d62006-04-14 06:01:58 +00001224 // If this is a non-darwin platform, we don't support non-static relo models
1225 // yet.
1226 if (TM.getRelocationModel() == Reloc::Static ||
1227 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1228 // Generate non-pic code that has direct accesses to globals.
1229 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001230 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001231 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001232
Chris Lattner35d86fe2006-07-26 21:12:04 +00001233 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001234 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001235 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001236 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001237 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001239
Dale Johannesen33c960f2009-02-04 20:06:27 +00001240 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001241
Daniel Dunbar3be03402009-08-02 22:11:08 +00001242 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM))
Chris Lattner1a635d62006-04-14 06:01:58 +00001243 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001244
Chris Lattner1a635d62006-04-14 06:01:58 +00001245 // If the global is weak or external, we have to go through the lazy
1246 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001247 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001248}
1249
Dan Gohman475871a2008-07-27 21:46:04 +00001250SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001251 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001252 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001253
Chris Lattner1a635d62006-04-14 06:01:58 +00001254 // If we're comparing for equality to zero, expose the fact that this is
1255 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1256 // fold the new nodes.
1257 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1258 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001259 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001260 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001261 if (VT.bitsLT(MVT::i32)) {
1262 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001263 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001264 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001265 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001266 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1267 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001268 DAG.getConstant(Log2b, MVT::i32));
1269 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001271 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001272 // optimized. FIXME: revisit this when we can custom lower all setcc
1273 // optimizations.
1274 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001275 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001277
Chris Lattner1a635d62006-04-14 06:01:58 +00001278 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001279 // by xor'ing the rhs with the lhs, which is faster than setting a
1280 // condition register, reading it back out, and masking the correct bit. The
1281 // normal approach here uses sub to do this instead of xor. Using xor exposes
1282 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001283 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001284 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001285 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001286 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001287 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001288 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001289 }
Dan Gohman475871a2008-07-27 21:46:04 +00001290 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001291}
1292
Dan Gohman475871a2008-07-27 21:46:04 +00001293SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001294 int VarArgsFrameIndex,
1295 int VarArgsStackOffset,
1296 unsigned VarArgsNumGPR,
1297 unsigned VarArgsNumFPR,
1298 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001299
Torok Edwinc23197a2009-07-14 16:55:14 +00001300 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001301 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001302}
1303
Bill Wendling77959322008-09-17 00:30:57 +00001304SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1305 SDValue Chain = Op.getOperand(0);
1306 SDValue Trmp = Op.getOperand(1); // trampoline
1307 SDValue FPtr = Op.getOperand(2); // nested function
1308 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001309 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001310
Owen Andersone50ed302009-08-10 22:56:29 +00001311 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001312 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001313 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001314 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1315 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001316
Scott Michelfdc40a02009-02-17 22:15:04 +00001317 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001318 TargetLowering::ArgListEntry Entry;
1319
1320 Entry.Ty = IntPtrTy;
1321 Entry.Node = Trmp; Args.push_back(Entry);
1322
1323 // TrampSize == (isPPC64 ? 48 : 40);
1324 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001326 Args.push_back(Entry);
1327
1328 Entry.Node = FPtr; Args.push_back(Entry);
1329 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001330
Bill Wendling77959322008-09-17 00:30:57 +00001331 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1332 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001333 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001334 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001335 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001336 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001337 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001338
1339 SDValue Ops[] =
1340 { CallResult.first, CallResult.second };
1341
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001342 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001343}
1344
Dan Gohman475871a2008-07-27 21:46:04 +00001345SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001346 int VarArgsFrameIndex,
1347 int VarArgsStackOffset,
1348 unsigned VarArgsNumGPR,
1349 unsigned VarArgsNumFPR,
1350 const PPCSubtarget &Subtarget) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001351 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001352
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001353 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001354 // vastart just stores the address of the VarArgsFrameIndex slot into the
1355 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001356 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001357 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001358 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001359 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001360 }
1361
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001362 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001363 // We suppose the given va_list is already allocated.
1364 //
1365 // typedef struct {
1366 // char gpr; /* index into the array of 8 GPRs
1367 // * stored in the register save area
1368 // * gpr=0 corresponds to r3,
1369 // * gpr=1 to r4, etc.
1370 // */
1371 // char fpr; /* index into the array of 8 FPRs
1372 // * stored in the register save area
1373 // * fpr=0 corresponds to f1,
1374 // * fpr=1 to f2, etc.
1375 // */
1376 // char *overflow_arg_area;
1377 // /* location on stack that holds
1378 // * the next overflow argument
1379 // */
1380 // char *reg_save_area;
1381 // /* where r3:r10 and f1:f8 (if saved)
1382 // * are stored
1383 // */
1384 // } va_list[1];
1385
1386
Owen Anderson825b72b2009-08-11 20:47:22 +00001387 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i32);
1388 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001389
Nicolas Geoffray01119992007-04-03 13:59:52 +00001390
Owen Andersone50ed302009-08-10 22:56:29 +00001391 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001392
Dan Gohman475871a2008-07-27 21:46:04 +00001393 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1394 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001395
Duncan Sands83ec4b62008-06-06 12:08:01 +00001396 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001397 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001398
Duncan Sands83ec4b62008-06-06 12:08:01 +00001399 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001400 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001401
1402 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001403 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001404
Dan Gohman69de1932008-02-06 22:27:42 +00001405 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Nicolas Geoffray01119992007-04-03 13:59:52 +00001407 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001408 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Owen Anderson825b72b2009-08-11 20:47:22 +00001409 Op.getOperand(1), SV, 0, MVT::i8);
Dan Gohman69de1932008-02-06 22:27:42 +00001410 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001411 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001412 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001413
Nicolas Geoffray01119992007-04-03 13:59:52 +00001414 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001415 SDValue secondStore =
Owen Anderson825b72b2009-08-11 20:47:22 +00001416 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset, MVT::i8);
Dan Gohman69de1932008-02-06 22:27:42 +00001417 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001418 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001419
Nicolas Geoffray01119992007-04-03 13:59:52 +00001420 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001421 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001422 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001423 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001424 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001425
1426 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001427 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001428
Chris Lattner1a635d62006-04-14 06:01:58 +00001429}
1430
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001431#include "PPCGenCallingConv.inc"
1432
Owen Andersone50ed302009-08-10 22:56:29 +00001433static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001434 CCValAssign::LocInfo &LocInfo,
1435 ISD::ArgFlagsTy &ArgFlags,
1436 CCState &State) {
1437 return true;
1438}
1439
Owen Andersone50ed302009-08-10 22:56:29 +00001440static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
1441 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001442 CCValAssign::LocInfo &LocInfo,
1443 ISD::ArgFlagsTy &ArgFlags,
1444 CCState &State) {
1445 static const unsigned ArgRegs[] = {
1446 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1447 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1448 };
1449 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1450
1451 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1452
1453 // Skip one register if the first unallocated register has an even register
1454 // number and there are still argument registers available which have not been
1455 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1456 // need to skip a register if RegNum is odd.
1457 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1458 State.AllocateReg(ArgRegs[RegNum]);
1459 }
1460
1461 // Always return false here, as this function only makes sure that the first
1462 // unallocated register has an odd register number and does not actually
1463 // allocate a register for the current argument.
1464 return false;
1465}
1466
Owen Andersone50ed302009-08-10 22:56:29 +00001467static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
1468 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001469 CCValAssign::LocInfo &LocInfo,
1470 ISD::ArgFlagsTy &ArgFlags,
1471 CCState &State) {
1472 static const unsigned ArgRegs[] = {
1473 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1474 PPC::F8
1475 };
1476
1477 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1478
1479 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1480
1481 // If there is only one Floating-point register left we need to put both f64
1482 // values of a split ppc_fp128 value on the stack.
1483 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1484 State.AllocateReg(ArgRegs[RegNum]);
1485 }
1486
1487 // Always return false here, as this function only makes sure that the two f64
1488 // values a ppc_fp128 value is split into are both passed in registers or both
1489 // passed on the stack and does not actually allocate a register for the
1490 // current argument.
1491 return false;
1492}
1493
Chris Lattner9f0bc652007-02-25 05:34:32 +00001494/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001495/// on Darwin.
1496static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001497 static const unsigned FPR[] = {
1498 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001499 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001500 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001501
Chris Lattner9f0bc652007-02-25 05:34:32 +00001502 return FPR;
1503}
1504
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001505/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1506/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001507static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001508 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001509 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001510 if (Flags.isByVal())
1511 ArgSize = Flags.getByValSize();
1512 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1513
1514 return ArgSize;
1515}
1516
Dan Gohman475871a2008-07-27 21:46:04 +00001517SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001518PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001519 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001520 const SmallVectorImpl<ISD::InputArg>
1521 &Ins,
1522 DebugLoc dl, SelectionDAG &DAG,
1523 SmallVectorImpl<SDValue> &InVals) {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001524 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001525 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1526 dl, DAG, InVals);
1527 } else {
1528 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1529 dl, DAG, InVals);
1530 }
1531}
1532
1533SDValue
1534PPCTargetLowering::LowerFormalArguments_SVR4(
1535 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001536 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001537 const SmallVectorImpl<ISD::InputArg>
1538 &Ins,
1539 DebugLoc dl, SelectionDAG &DAG,
1540 SmallVectorImpl<SDValue> &InVals) {
1541
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001542 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001543 // +-----------------------------------+
1544 // +--> | Back chain |
1545 // | +-----------------------------------+
1546 // | | Floating-point register save area |
1547 // | +-----------------------------------+
1548 // | | General register save area |
1549 // | +-----------------------------------+
1550 // | | CR save word |
1551 // | +-----------------------------------+
1552 // | | VRSAVE save word |
1553 // | +-----------------------------------+
1554 // | | Alignment padding |
1555 // | +-----------------------------------+
1556 // | | Vector register save area |
1557 // | +-----------------------------------+
1558 // | | Local variable space |
1559 // | +-----------------------------------+
1560 // | | Parameter list area |
1561 // | +-----------------------------------+
1562 // | | LR save word |
1563 // | +-----------------------------------+
1564 // SP--> +--- | Back chain |
1565 // +-----------------------------------+
1566 //
1567 // Specifications:
1568 // System V Application Binary Interface PowerPC Processor Supplement
1569 // AltiVec Technology Programming Interface Manual
1570
1571 MachineFunction &MF = DAG.getMachineFunction();
1572 MachineFrameInfo *MFI = MF.getFrameInfo();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001573
Owen Andersone50ed302009-08-10 22:56:29 +00001574 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001575 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576 bool isImmutable = !(PerformTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001577 unsigned PtrByteSize = 4;
1578
1579 // Assign locations to all of the incoming arguments.
1580 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1582 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001583
1584 // Reserve space for the linkage area on the stack.
1585 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1586
Dan Gohman98ca4f22009-08-05 01:29:28 +00001587 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001588
1589 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1590 CCValAssign &VA = ArgLocs[i];
1591
1592 // Arguments stored in registers.
1593 if (VA.isRegLoc()) {
1594 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001595 EVT ValVT = VA.getValVT();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001596
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001598 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001600 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001601 RC = PPC::GPRCRegisterClass;
1602 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001603 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001604 RC = PPC::F4RCRegisterClass;
1605 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001607 RC = PPC::F8RCRegisterClass;
1608 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 case MVT::v16i8:
1610 case MVT::v8i16:
1611 case MVT::v4i32:
1612 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001613 RC = PPC::VRRCRegisterClass;
1614 break;
1615 }
1616
1617 // Transform the arguments stored in physical registers into virtual ones.
1618 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001620
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001622 } else {
1623 // Argument stored in memory.
1624 assert(VA.isMemLoc());
1625
1626 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1627 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1628 isImmutable);
1629
1630 // Create load nodes to retrieve arguments from the stack.
1631 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001633 }
1634 }
1635
1636 // Assign locations to all of the incoming aggregate by value arguments.
1637 // Aggregates passed by value are stored in the local variable space of the
1638 // caller's stack frame, right above the parameter list area.
1639 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001640 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001641 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001642
1643 // Reserve stack space for the allocations in CCInfo.
1644 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1645
Dan Gohman98ca4f22009-08-05 01:29:28 +00001646 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001647
1648 // Area that is at least reserved in the caller of this function.
1649 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1650
1651 // Set the size that is at least reserved in caller of this function. Tail
1652 // call optimized function's reserved stack space needs to be aligned so that
1653 // taking the difference between two stack areas will result in an aligned
1654 // stack.
1655 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1656
1657 MinReservedArea =
1658 std::max(MinReservedArea,
1659 PPCFrameInfo::getMinCallFrameSize(false, false));
1660
1661 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1662 getStackAlignment();
1663 unsigned AlignMask = TargetAlign-1;
1664 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1665
1666 FI->setMinReservedArea(MinReservedArea);
1667
1668 SmallVector<SDValue, 8> MemOps;
1669
1670 // If the function takes variable number of arguments, make a frame index for
1671 // the start of the first vararg value... for expansion of llvm.va_start.
1672 if (isVarArg) {
1673 static const unsigned GPArgRegs[] = {
1674 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1675 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1676 };
1677 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1678
1679 static const unsigned FPArgRegs[] = {
1680 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1681 PPC::F8
1682 };
1683 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1684
1685 VarArgsNumGPR = CCInfo.getFirstUnallocated(GPArgRegs, NumGPArgRegs);
1686 VarArgsNumFPR = CCInfo.getFirstUnallocated(FPArgRegs, NumFPArgRegs);
1687
1688 // Make room for NumGPArgRegs and NumFPArgRegs.
1689 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001691
1692 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
1693 CCInfo.getNextStackOffset());
1694
1695 VarArgsFrameIndex = MFI->CreateStackObject(Depth, 8);
1696 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1697
1698 // The fixed integer arguments of a variadic function are
1699 // stored to the VarArgsFrameIndex on the stack.
1700 unsigned GPRIndex = 0;
1701 for (; GPRIndex != VarArgsNumGPR; ++GPRIndex) {
1702 SDValue Val = DAG.getRegister(GPArgRegs[GPRIndex], PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001704 MemOps.push_back(Store);
1705 // Increment the address by four for the next argument to store
1706 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1707 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1708 }
1709
1710 // If this function is vararg, store any remaining integer argument regs
1711 // to their spots on the stack so that they may be loaded by deferencing the
1712 // result of va_next.
1713 for (; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1714 unsigned VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
1715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001717 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1718 MemOps.push_back(Store);
1719 // Increment the address by four for the next argument to store
1720 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1721 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1722 }
1723
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001724 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1725 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001726
1727 // The double arguments are stored to the VarArgsFrameIndex
1728 // on the stack.
1729 unsigned FPRIndex = 0;
1730 for (FPRIndex = 0; FPRIndex != VarArgsNumFPR; ++FPRIndex) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 SDValue Val = DAG.getRegister(FPArgRegs[FPRIndex], MVT::f64);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001732 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001733 MemOps.push_back(Store);
1734 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001735 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001736 PtrVT);
1737 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1738 }
1739
1740 for (; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1741 unsigned VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
1742
Owen Anderson825b72b2009-08-11 20:47:22 +00001743 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001744 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1745 MemOps.push_back(Store);
1746 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001748 PtrVT);
1749 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1750 }
1751 }
1752
1753 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001754 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001755 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001756
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001758}
1759
1760SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001761PPCTargetLowering::LowerFormalArguments_Darwin(
1762 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001763 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764 const SmallVectorImpl<ISD::InputArg>
1765 &Ins,
1766 DebugLoc dl, SelectionDAG &DAG,
1767 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001768 // TODO: add description of PPC stack frame format, or at least some docs.
1769 //
1770 MachineFunction &MF = DAG.getMachineFunction();
1771 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001772
Owen Andersone50ed302009-08-10 22:56:29 +00001773 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001775 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776 bool isImmutable = !(PerformTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001777 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001778
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001779 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001780 // Area that is at least reserved in caller of this function.
1781 unsigned MinReservedArea = ArgOffset;
1782
Chris Lattnerc91a4752006-06-26 22:48:35 +00001783 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001784 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1785 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1786 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001787 static const unsigned GPR_64[] = { // 64-bit registers.
1788 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1789 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1790 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001791
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001792 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001793
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001794 static const unsigned VR[] = {
1795 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1796 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1797 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001798
Owen Anderson718cb662007-09-07 04:06:50 +00001799 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001800 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001801 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001802
1803 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001804
Chris Lattnerc91a4752006-06-26 22:48:35 +00001805 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001806
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001807 // In 32-bit non-varargs functions, the stack space for vectors is after the
1808 // stack space for non-vectors. We do not use this space unless we have
1809 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001810 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001811 // that out...for the pathological case, compute VecArgOffset as the
1812 // start of the vector parameter area. Computing VecArgOffset is the
1813 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001814 unsigned VecArgOffset = ArgOffset;
1815 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001816 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001817 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001818 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001819 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001821
Duncan Sands276dcbd2008-03-21 09:14:45 +00001822 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001823 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001824 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001825 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001826 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1827 VecArgOffset += ArgSize;
1828 continue;
1829 }
1830
Owen Anderson825b72b2009-08-11 20:47:22 +00001831 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001832 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 case MVT::i32:
1834 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001835 VecArgOffset += isPPC64 ? 8 : 4;
1836 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 case MVT::i64: // PPC64
1838 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001839 VecArgOffset += 8;
1840 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 case MVT::v4f32:
1842 case MVT::v4i32:
1843 case MVT::v8i16:
1844 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001845 // Nothing to do, we're only looking at Nonvector args here.
1846 break;
1847 }
1848 }
1849 }
1850 // We've found where the vector parameter area in memory is. Skip the
1851 // first 12 parameters; these don't use that memory.
1852 VecArgOffset = ((VecArgOffset+15)/16)*16;
1853 VecArgOffset += 12*16;
1854
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001855 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001856 // entry to a function on PPC, the arguments start after the linkage area,
1857 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001858
Dan Gohman475871a2008-07-27 21:46:04 +00001859 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001860 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001862 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001863 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001864 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001865 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001866 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001867 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001868
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001869 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001870
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001871 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1873 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001874 if (isVarArg || isPPC64) {
1875 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001876 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001877 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001878 PtrByteSize);
1879 } else nAltivecParamsAtEnd++;
1880 } else
1881 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001883 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001884 PtrByteSize);
1885
Dale Johannesen8419dd62008-03-07 20:27:40 +00001886 // FIXME the codegen can be much improved in some cases.
1887 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001888 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001889 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001890 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001891 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001892 // Objects of size 1 and 2 are right justified, everything else is
1893 // left justified. This means the memory address is adjusted forwards.
1894 if (ObjSize==1 || ObjSize==2) {
1895 CurArgOffset = CurArgOffset + (4 - ObjSize);
1896 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001897 // The value of the object is its address.
1898 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001899 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001900 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001901 if (ObjSize==1 || ObjSize==2) {
1902 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001903 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001905 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
Dale Johannesen7f96f392008-03-08 01:41:42 +00001907 MemOps.push_back(Store);
1908 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001909 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001910
1911 ArgOffset += PtrByteSize;
1912
Dale Johannesen7f96f392008-03-08 01:41:42 +00001913 continue;
1914 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001915 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1916 // Store whatever pieces of the object are in registers
1917 // to memory. ArgVal will be address of the beginning of
1918 // the object.
1919 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001920 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001921 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001922 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001923 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001924 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001925 MemOps.push_back(Store);
1926 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001927 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001928 } else {
1929 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1930 break;
1931 }
1932 }
1933 continue;
1934 }
1935
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001937 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001939 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001940 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001941 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001943 ++GPR_idx;
1944 } else {
1945 needsLoad = true;
1946 ArgSize = PtrByteSize;
1947 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001948 // All int arguments reserve stack space in the Darwin ABI.
1949 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001950 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001951 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001952 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001954 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001955 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001957
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001959 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001961 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001962 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001963 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001964 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001965 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001966 DAG.getValueType(ObjectVT));
1967
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001969 }
1970
Chris Lattnerc91a4752006-06-26 22:48:35 +00001971 ++GPR_idx;
1972 } else {
1973 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001974 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001975 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001976 // All int arguments reserve stack space in the Darwin ABI.
1977 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001978 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001979
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 case MVT::f32:
1981 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001982 // Every 4 bytes of argument space consumes one of the GPRs available for
1983 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001984 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001985 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001986 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001987 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001988 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001989 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001990 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001991
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 if (ObjectVT == MVT::f32)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001993 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001994 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001995 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
1996
Dan Gohman98ca4f22009-08-05 01:29:28 +00001997 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001998 ++FPR_idx;
1999 } else {
2000 needsLoad = true;
2001 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002002
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002003 // All FP arguments reserve stack space in the Darwin ABI.
2004 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002005 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002006 case MVT::v4f32:
2007 case MVT::v4i32:
2008 case MVT::v8i16:
2009 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002010 // Note that vector arguments in registers don't reserve stack space,
2011 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002012 if (VR_idx != Num_VR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002013 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002014 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002015 if (isVarArg) {
2016 while ((ArgOffset % 16) != 0) {
2017 ArgOffset += PtrByteSize;
2018 if (GPR_idx != Num_GPR_Regs)
2019 GPR_idx++;
2020 }
2021 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002022 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002023 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002024 ++VR_idx;
2025 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002026 if (!isVarArg && !isPPC64) {
2027 // Vectors go after all the nonvectors.
2028 CurArgOffset = VecArgOffset;
2029 VecArgOffset += 16;
2030 } else {
2031 // Vectors are aligned.
2032 ArgOffset = ((ArgOffset+15)/16)*16;
2033 CurArgOffset = ArgOffset;
2034 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002035 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002036 needsLoad = true;
2037 }
2038 break;
2039 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002040
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002041 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002042 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002043 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002044 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002045 CurArgOffset + (ArgSize - ObjSize),
2046 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002047 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002048 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002049 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002050
Dan Gohman98ca4f22009-08-05 01:29:28 +00002051 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002052 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002053
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002054 // Set the size that is at least reserved in caller of this function. Tail
2055 // call optimized function's reserved stack space needs to be aligned so that
2056 // taking the difference between two stack areas will result in an aligned
2057 // stack.
2058 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2059 // Add the Altivec parameters at the end, if needed.
2060 if (nAltivecParamsAtEnd) {
2061 MinReservedArea = ((MinReservedArea+15)/16)*16;
2062 MinReservedArea += 16*nAltivecParamsAtEnd;
2063 }
2064 MinReservedArea =
2065 std::max(MinReservedArea,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002066 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002067 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2068 getStackAlignment();
2069 unsigned AlignMask = TargetAlign-1;
2070 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2071 FI->setMinReservedArea(MinReservedArea);
2072
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002073 // If the function takes variable number of arguments, make a frame index for
2074 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002075 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002076 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002077
Duncan Sands83ec4b62008-06-06 12:08:01 +00002078 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002079 Depth);
Dan Gohman475871a2008-07-27 21:46:04 +00002080 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002081
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002082 // If this function is vararg, store any remaining integer argument regs
2083 // to their spots on the stack so that they may be loaded by deferencing the
2084 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002085 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002086 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002087
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002088 if (isPPC64)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002089 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002090 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002091 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002092
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002094 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002095 MemOps.push_back(Store);
2096 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002097 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002098 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002099 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002100 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002101
Dale Johannesen8419dd62008-03-07 20:27:40 +00002102 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002103 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002105
Dan Gohman98ca4f22009-08-05 01:29:28 +00002106 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002107}
2108
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002109/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002110/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002111static unsigned
2112CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2113 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002114 bool isVarArg,
2115 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002116 const SmallVectorImpl<ISD::OutputArg>
2117 &Outs,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002118 unsigned &nAltivecParamsAtEnd) {
2119 // Count how many bytes are to be pushed on the stack, including the linkage
2120 // area, and parameter passing area. We start with 24/48 bytes, which is
2121 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002122 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002124 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2125
2126 // Add up all the space actually used.
2127 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2128 // they all go in registers, but we must reserve stack space for them for
2129 // possible use by the caller. In varargs or 64-bit calls, parameters are
2130 // assigned stack space in order, with padding so Altivec parameters are
2131 // 16-byte aligned.
2132 nAltivecParamsAtEnd = 0;
2133 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 SDValue Arg = Outs[i].Val;
2135 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Owen Andersone50ed302009-08-10 22:56:29 +00002136 EVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002137 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2139 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002140 if (!isVarArg && !isPPC64) {
2141 // Non-varargs Altivec parameters go after all the non-Altivec
2142 // parameters; handle those later so we know how much padding we need.
2143 nAltivecParamsAtEnd++;
2144 continue;
2145 }
2146 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2147 NumBytes = ((NumBytes+15)/16)*16;
2148 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002149 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002150 }
2151
2152 // Allow for Altivec parameters at the end, if needed.
2153 if (nAltivecParamsAtEnd) {
2154 NumBytes = ((NumBytes+15)/16)*16;
2155 NumBytes += 16*nAltivecParamsAtEnd;
2156 }
2157
2158 // The prolog code of the callee may store up to 8 GPR argument registers to
2159 // the stack, allowing va_start to index over them in memory if its varargs.
2160 // Because we cannot tell if this is needed on the caller side, we have to
2161 // conservatively assume that it is needed. As such, make sure we have at
2162 // least enough stack space for the caller to store the 8 GPRs.
2163 NumBytes = std::max(NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002164 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002165
2166 // Tail call needs the stack to be aligned.
2167 if (CC==CallingConv::Fast && PerformTailCallOpt) {
2168 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2169 getStackAlignment();
2170 unsigned AlignMask = TargetAlign-1;
2171 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2172 }
2173
2174 return NumBytes;
2175}
2176
2177/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2178/// adjusted to accomodate the arguments for the tailcall.
2179static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
2180 unsigned ParamSize) {
2181
2182 if (!IsTailCall) return 0;
2183
2184 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2185 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2186 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2187 // Remember only if the new adjustement is bigger.
2188 if (SPDiff < FI->getTailCallSPDelta())
2189 FI->setTailCallSPDelta(SPDiff);
2190
2191 return SPDiff;
2192}
2193
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2195/// for tail call optimization. Targets which want to do tail call
2196/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002197bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002198PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002199 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200 bool isVarArg,
2201 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002202 SelectionDAG& DAG) const {
2203 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002205 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002206
Dan Gohman98ca4f22009-08-05 01:29:28 +00002207 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002208 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002209 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2210 // Functions containing by val parameters are not supported.
2211 for (unsigned i = 0; i != Ins.size(); i++) {
2212 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2213 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002214 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002215
2216 // Non PIC/GOT tail calls are supported.
2217 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2218 return true;
2219
2220 // At the moment we can only do local tail calls (in same module, hidden
2221 // or protected) if we are generating PIC.
2222 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2223 return G->getGlobal()->hasHiddenVisibility()
2224 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002225 }
2226
2227 return false;
2228}
2229
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002230/// isCallCompatibleAddress - Return the immediate to use if the specified
2231/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002232static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002233 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2234 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002235
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002236 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002237 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2238 (Addr << 6 >> 6) != Addr)
2239 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002240
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002241 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002242 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002243}
2244
Dan Gohman844731a2008-05-13 00:00:25 +00002245namespace {
2246
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002247struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002248 SDValue Arg;
2249 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002250 int FrameIdx;
2251
2252 TailCallArgumentInfo() : FrameIdx(0) {}
2253};
2254
Dan Gohman844731a2008-05-13 00:00:25 +00002255}
2256
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002257/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2258static void
2259StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002260 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002261 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002262 SmallVector<SDValue, 8> &MemOpChains,
2263 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002264 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002265 SDValue Arg = TailCallArgs[i].Arg;
2266 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002267 int FI = TailCallArgs[i].FrameIdx;
2268 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002269 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002270 PseudoSourceValue::getFixedStack(FI),
Dan Gohmana54cf172008-07-11 22:44:52 +00002271 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272 }
2273}
2274
2275/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2276/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002277static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002279 SDValue Chain,
2280 SDValue OldRetAddr,
2281 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 int SPDiff,
2283 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002284 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002285 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002286 if (SPDiff) {
2287 // Calculate the new stack slot for the return address.
2288 int SlotSize = isPPC64 ? 8 : 4;
2289 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002290 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2292 NewRetAddrLoc);
Owen Anderson825b72b2009-08-11 20:47:22 +00002293 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002294 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002295 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00002296 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002297
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002298 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2299 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002300 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002301 int NewFPLoc =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002302 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002303 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2304 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2305 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00002306 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002307 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002308 }
2309 return Chain;
2310}
2311
2312/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2313/// the position of the argument.
2314static void
2315CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002316 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002317 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2318 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002319 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002320 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Owen Anderson825b72b2009-08-11 20:47:22 +00002321 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002322 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002323 TailCallArgumentInfo Info;
2324 Info.Arg = Arg;
2325 Info.FrameIdxOp = FIN;
2326 Info.FrameIdx = FI;
2327 TailCallArguments.push_back(Info);
2328}
2329
2330/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2331/// stack slot. Returns the chain as result and the loaded frame pointers in
2332/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002333SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002334 int SPDiff,
2335 SDValue Chain,
2336 SDValue &LROpOut,
2337 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002338 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002339 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002340 if (SPDiff) {
2341 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002343 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002344 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002345 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002346
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002347 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2348 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002349 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002350 FPOpOut = getFramePointerFrameIndex(DAG);
2351 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
2352 Chain = SDValue(FPOpOut.getNode(), 1);
2353 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002354 }
2355 return Chain;
2356}
2357
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002358/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002359/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002360/// specified by the specific parameter attribute. The copy will be passed as
2361/// a byval function parameter.
2362/// Sometimes what we are copying is the end of a larger object, the part that
2363/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002364static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002365CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002366 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002367 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002368 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002369 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2370 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002371}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002372
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002373/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2374/// tail calls.
2375static void
Dan Gohman475871a2008-07-27 21:46:04 +00002376LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2377 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002378 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002379 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002380 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2381 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002382 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002383 if (!isTailCall) {
2384 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002385 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002386 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002387 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002388 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002389 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002390 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 DAG.getConstant(ArgOffset, PtrVT));
2392 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002393 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002394 // Calculate and remember argument location.
2395 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2396 TailCallArguments);
2397}
2398
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002399static
2400void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2401 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2402 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2403 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2404 MachineFunction &MF = DAG.getMachineFunction();
2405
2406 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2407 // might overwrite each other in case of tail call optimization.
2408 SmallVector<SDValue, 8> MemOpChains2;
2409 // Do not flag preceeding copytoreg stuff together with the following stuff.
2410 InFlag = SDValue();
2411 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2412 MemOpChains2, dl);
2413 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002414 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002415 &MemOpChains2[0], MemOpChains2.size());
2416
2417 // Store the return address to the appropriate stack slot.
2418 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2419 isPPC64, isDarwinABI, dl);
2420
2421 // Emit callseq_end just before tailcall node.
2422 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2423 DAG.getIntPtrConstant(0, true), InFlag);
2424 InFlag = Chain.getValue(1);
2425}
2426
2427static
2428unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2429 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2430 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002431 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002432 bool isSVR4ABI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002433 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 NodeTys.push_back(MVT::Other); // Returns a chain
2435 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002436
2437 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2438
2439 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2440 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2441 // node so that legalize doesn't hack it.
2442 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2443 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2444 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2445 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2446 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2447 // If this is an absolute destination address, use the munged value.
2448 Callee = SDValue(Dest, 0);
2449 else {
2450 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2451 // to do the call, we can't use PPCISD::CALL.
2452 SDValue MTCTROps[] = {Chain, Callee, InFlag};
2453 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2454 2 + (InFlag.getNode() != 0));
2455 InFlag = Chain.getValue(1);
2456
2457 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002458 NodeTys.push_back(MVT::Other);
2459 NodeTys.push_back(MVT::Flag);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002460 Ops.push_back(Chain);
2461 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2462 Callee.setNode(0);
2463 // Add CTR register as callee so a bctr can be emitted later.
2464 if (isTailCall)
2465 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2466 }
2467
2468 // If this is a direct call, pass the chain and the callee.
2469 if (Callee.getNode()) {
2470 Ops.push_back(Chain);
2471 Ops.push_back(Callee);
2472 }
2473 // If this is a tail call add stack pointer delta.
2474 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002476
2477 // Add argument registers to the end of the list so that they are known live
2478 // into the call.
2479 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2480 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2481 RegsToPass[i].second.getValueType()));
2482
2483 return CallOpc;
2484}
2485
Dan Gohman98ca4f22009-08-05 01:29:28 +00002486SDValue
2487PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002488 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002489 const SmallVectorImpl<ISD::InputArg> &Ins,
2490 DebugLoc dl, SelectionDAG &DAG,
2491 SmallVectorImpl<SDValue> &InVals) {
2492
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002493 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002494 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2495 RVLocs, *DAG.getContext());
2496 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002497
2498 // Copy all of the result registers out of their specified physreg.
2499 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2500 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002501 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002502 assert(VA.isRegLoc() && "Can only return in registers!");
2503 Chain = DAG.getCopyFromReg(Chain, dl,
2504 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002505 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002506 InFlag = Chain.getValue(2);
2507 }
2508
Dan Gohman98ca4f22009-08-05 01:29:28 +00002509 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002510}
2511
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002513PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2514 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002515 SelectionDAG &DAG,
2516 SmallVector<std::pair<unsigned, SDValue>, 8>
2517 &RegsToPass,
2518 SDValue InFlag, SDValue Chain,
2519 SDValue &Callee,
2520 int SPDiff, unsigned NumBytes,
2521 const SmallVectorImpl<ISD::InputArg> &Ins,
2522 SmallVectorImpl<SDValue> &InVals) {
Owen Andersone50ed302009-08-10 22:56:29 +00002523 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002524 SmallVector<SDValue, 8> Ops;
2525 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2526 isTailCall, RegsToPass, Ops, NodeTys,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002527 PPCSubTarget.isSVR4ABI());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002528
2529 // When performing tail call optimization the callee pops its arguments off
2530 // the stack. Account for this here so these bytes can be pushed back on in
2531 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2532 int BytesCalleePops =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002533 (CallConv==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002534
2535 if (InFlag.getNode())
2536 Ops.push_back(InFlag);
2537
2538 // Emit tail call.
2539 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002540 // If this is the first return lowered for this function, add the regs
2541 // to the liveout set for the function.
2542 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2543 SmallVector<CCValAssign, 16> RVLocs;
2544 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2545 *DAG.getContext());
2546 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2547 for (unsigned i = 0; i != RVLocs.size(); ++i)
2548 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2549 }
2550
2551 assert(((Callee.getOpcode() == ISD::Register &&
2552 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2553 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2554 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2555 isa<ConstantSDNode>(Callee)) &&
2556 "Expecting an global address, external symbol, absolute value or register");
2557
Owen Anderson825b72b2009-08-11 20:47:22 +00002558 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002559 }
2560
2561 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2562 InFlag = Chain.getValue(1);
2563
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002564 // Add a NOP immediately after the branch instruction when using the 64-bit
2565 // SVR4 ABI. At link time, if caller and callee are in a different module and
2566 // thus have a different TOC, the call will be replaced with a call to a stub
2567 // function which saves the current TOC, loads the TOC of the callee and
2568 // branches to the callee. The NOP will be replaced with a load instruction
2569 // which restores the TOC of the caller from the TOC save slot of the current
2570 // stack frame. If caller and callee belong to the same module (and have the
2571 // same TOC), the NOP will remain unchanged.
2572 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
2573 // Insert NOP.
2574 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Flag, InFlag);
2575 }
2576
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002577 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2578 DAG.getIntPtrConstant(BytesCalleePops, true),
2579 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002580 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002581 InFlag = Chain.getValue(1);
2582
Dan Gohman98ca4f22009-08-05 01:29:28 +00002583 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2584 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002585}
2586
Dan Gohman98ca4f22009-08-05 01:29:28 +00002587SDValue
2588PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002589 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002590 bool isTailCall,
2591 const SmallVectorImpl<ISD::OutputArg> &Outs,
2592 const SmallVectorImpl<ISD::InputArg> &Ins,
2593 DebugLoc dl, SelectionDAG &DAG,
2594 SmallVectorImpl<SDValue> &InVals) {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002595 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002596 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
2597 isTailCall, Outs, Ins,
2598 dl, DAG, InVals);
2599 } else {
2600 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2601 isTailCall, Outs, Ins,
2602 dl, DAG, InVals);
2603 }
2604}
2605
2606SDValue
2607PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002608 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002609 bool isTailCall,
2610 const SmallVectorImpl<ISD::OutputArg> &Outs,
2611 const SmallVectorImpl<ISD::InputArg> &Ins,
2612 DebugLoc dl, SelectionDAG &DAG,
2613 SmallVectorImpl<SDValue> &InVals) {
2614 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002615 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002616
2617 assert((!isTailCall ||
2618 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
2619 "IsEligibleForTailCallOptimization missed a case!");
2620
2621 assert((CallConv == CallingConv::C ||
2622 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002623
Owen Andersone50ed302009-08-10 22:56:29 +00002624 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002625 unsigned PtrByteSize = 4;
2626
2627 MachineFunction &MF = DAG.getMachineFunction();
2628
2629 // Mark this function as potentially containing a function that contains a
2630 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2631 // and restoring the callers stack pointer in this functions epilog. This is
2632 // done because by tail calling the called function might overwrite the value
2633 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman98ca4f22009-08-05 01:29:28 +00002634 if (PerformTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002635 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2636
2637 // Count how many bytes are to be pushed on the stack, including the linkage
2638 // area, parameter list area and the part of the local variable space which
2639 // contains copies of aggregates which are passed by value.
2640
2641 // Assign locations to all of the outgoing arguments.
2642 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002643 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2644 ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002645
2646 // Reserve space for the linkage area on the stack.
2647 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2648
2649 if (isVarArg) {
2650 // Handle fixed and variable vector arguments differently.
2651 // Fixed vector arguments go into registers as long as registers are
2652 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002653 unsigned NumArgs = Outs.size();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002654
2655 for (unsigned i = 0; i != NumArgs; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002656 EVT ArgVT = Outs[i].Val.getValueType();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002657 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002658 bool Result;
2659
Dan Gohman98ca4f22009-08-05 01:29:28 +00002660 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002661 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2662 CCInfo);
2663 } else {
2664 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2665 ArgFlags, CCInfo);
2666 }
2667
2668 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002669#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002670 errs() << "Call operand #" << i << " has unhandled type "
Owen Andersone50ed302009-08-10 22:56:29 +00002671 << ArgVT.getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002672#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002673 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002674 }
2675 }
2676 } else {
2677 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002678 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002679 }
2680
2681 // Assign locations to all of the outgoing aggregate by value arguments.
2682 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002683 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002684 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002685
2686 // Reserve stack space for the allocations in CCInfo.
2687 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2688
Dan Gohman98ca4f22009-08-05 01:29:28 +00002689 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002690
2691 // Size of the linkage area, parameter list area and the part of the local
2692 // space variable where copies of aggregates which are passed by value are
2693 // stored.
2694 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2695
2696 // Calculate by how many bytes the stack has to be adjusted in case of tail
2697 // call optimization.
2698 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2699
2700 // Adjust the stack pointer for the new arguments...
2701 // These operations are automatically eliminated by the prolog/epilog pass
2702 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2703 SDValue CallSeqStart = Chain;
2704
2705 // Load the return address and frame pointer so it can be moved somewhere else
2706 // later.
2707 SDValue LROp, FPOp;
2708 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2709 dl);
2710
2711 // Set up a copy of the stack pointer for use loading and storing any
2712 // arguments that may not fit in the registers available for argument
2713 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002714 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002715
2716 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2717 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2718 SmallVector<SDValue, 8> MemOpChains;
2719
2720 // Walk the register/memloc assignments, inserting copies/loads.
2721 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2722 i != e;
2723 ++i) {
2724 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002725 SDValue Arg = Outs[i].Val;
2726 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002727
2728 if (Flags.isByVal()) {
2729 // Argument is an aggregate which is passed by value, thus we need to
2730 // create a copy of it in the local variable space of the current stack
2731 // frame (which is the stack frame of the caller) and pass the address of
2732 // this copy to the callee.
2733 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2734 CCValAssign &ByValVA = ByValArgLocs[j++];
2735 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2736
2737 // Memory reserved in the local variable space of the callers stack frame.
2738 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2739
2740 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2741 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2742
2743 // Create a copy of the argument in the local area of the current
2744 // stack frame.
2745 SDValue MemcpyCall =
2746 CreateCopyOfByValArgument(Arg, PtrOff,
2747 CallSeqStart.getNode()->getOperand(0),
2748 Flags, DAG, dl);
2749
2750 // This must go outside the CALLSEQ_START..END.
2751 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2752 CallSeqStart.getNode()->getOperand(1));
2753 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2754 NewCallSeqStart.getNode());
2755 Chain = CallSeqStart = NewCallSeqStart;
2756
2757 // Pass the address of the aggregate copy on the stack either in a
2758 // physical register or in the parameter list area of the current stack
2759 // frame to the callee.
2760 Arg = PtrOff;
2761 }
2762
2763 if (VA.isRegLoc()) {
2764 // Put argument in a physical register.
2765 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2766 } else {
2767 // Put argument in the parameter list area of the current stack frame.
2768 assert(VA.isMemLoc());
2769 unsigned LocMemOffset = VA.getLocMemOffset();
2770
2771 if (!isTailCall) {
2772 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2773 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2774
2775 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2776 PseudoSourceValue::getStack(), LocMemOffset));
2777 } else {
2778 // Calculate and remember argument location.
2779 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2780 TailCallArguments);
2781 }
2782 }
2783 }
2784
2785 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002786 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002787 &MemOpChains[0], MemOpChains.size());
2788
2789 // Build a sequence of copy-to-reg nodes chained together with token chain
2790 // and flag operands which copy the outgoing args into the appropriate regs.
2791 SDValue InFlag;
2792 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2793 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2794 RegsToPass[i].second, InFlag);
2795 InFlag = Chain.getValue(1);
2796 }
2797
2798 // Set CR6 to true if this is a vararg call.
2799 if (isVarArg) {
Dan Gohman602b0c82009-09-25 18:54:59 +00002800 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002801 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2802 InFlag = Chain.getValue(1);
2803 }
2804
Tilmann Schellerffd02002009-07-03 06:45:56 +00002805 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002806 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2807 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002808 }
2809
Dan Gohman98ca4f22009-08-05 01:29:28 +00002810 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2811 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2812 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002813}
2814
Dan Gohman98ca4f22009-08-05 01:29:28 +00002815SDValue
2816PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002817 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002818 bool isTailCall,
2819 const SmallVectorImpl<ISD::OutputArg> &Outs,
2820 const SmallVectorImpl<ISD::InputArg> &Ins,
2821 DebugLoc dl, SelectionDAG &DAG,
2822 SmallVectorImpl<SDValue> &InVals) {
2823
2824 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002825
Owen Andersone50ed302009-08-10 22:56:29 +00002826 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002827 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002828 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002829
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002830 MachineFunction &MF = DAG.getMachineFunction();
2831
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002832 // Mark this function as potentially containing a function that contains a
2833 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2834 // and restoring the callers stack pointer in this functions epilog. This is
2835 // done because by tail calling the called function might overwrite the value
2836 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman98ca4f22009-08-05 01:29:28 +00002837 if (PerformTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002838 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2839
2840 unsigned nAltivecParamsAtEnd = 0;
2841
Chris Lattnerabde4602006-05-16 22:56:08 +00002842 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002843 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002844 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002845 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002846 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
2847 Outs,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002848 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002849
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002850 // Calculate by how many bytes the stack has to be adjusted in case of tail
2851 // call optimization.
2852 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002853
Dan Gohman98ca4f22009-08-05 01:29:28 +00002854 // To protect arguments on the stack from being clobbered in a tail call,
2855 // force all the loads to happen before doing any other lowering.
2856 if (isTailCall)
2857 Chain = DAG.getStackArgumentTokenFactor(Chain);
2858
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002859 // Adjust the stack pointer for the new arguments...
2860 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002861 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002862 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002863
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002864 // Load the return address and frame pointer so it can be move somewhere else
2865 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002866 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002867 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2868 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002869
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002870 // Set up a copy of the stack pointer for use loading and storing any
2871 // arguments that may not fit in the registers available for argument
2872 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002873 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002874 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002875 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002876 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002877 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002878
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002879 // Figure out which arguments are going to go in registers, and which in
2880 // memory. Also, if this is a vararg function, floating point operations
2881 // must be stored to our stack, and loaded into integer regs as well, if
2882 // any integer regs are available for argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002883 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002884 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002885
Chris Lattnerc91a4752006-06-26 22:48:35 +00002886 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002887 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2888 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2889 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002890 static const unsigned GPR_64[] = { // 64-bit registers.
2891 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2892 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2893 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002894 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002895
Chris Lattner9a2a4972006-05-17 06:01:33 +00002896 static const unsigned VR[] = {
2897 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2898 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2899 };
Owen Anderson718cb662007-09-07 04:06:50 +00002900 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002901 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002902 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00002903
Chris Lattnerc91a4752006-06-26 22:48:35 +00002904 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2905
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002906 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002907 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2908
Dan Gohman475871a2008-07-27 21:46:04 +00002909 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002910 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002911 SDValue Arg = Outs[i].Val;
2912 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002913
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002914 // PtrOff will be used to store the current argument to the stack if a
2915 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002916 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00002917
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002918 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002919
Dale Johannesen39355f92009-02-04 02:34:38 +00002920 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002921
2922 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00002923 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002924 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2925 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00002926 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002927 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002928
Dale Johannesen8419dd62008-03-07 20:27:40 +00002929 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002930 if (Flags.isByVal()) {
2931 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002932 if (Size==1 || Size==2) {
2933 // Very small objects are passed right-justified.
2934 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00002935 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002936 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002937 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002938 NULL, 0, VT);
2939 MemOpChains.push_back(Load.getValue(1));
2940 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002941
2942 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002943 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002944 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002945 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00002946 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00002947 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002948 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002949 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002950 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002951 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002952 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2953 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002954 Chain = CallSeqStart = NewCallSeqStart;
2955 ArgOffset += PtrByteSize;
2956 }
2957 continue;
2958 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002959 // Copy entire object into memory. There are cases where gcc-generated
2960 // code assumes it is there, even if it could be put entirely into
2961 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002962 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00002963 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002964 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002965 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002966 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002967 CallSeqStart.getNode()->getOperand(1));
2968 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002969 Chain = CallSeqStart = NewCallSeqStart;
2970 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002971 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002972 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002973 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002974 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002975 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002976 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002977 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002978 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002979 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002980 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002981 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002982 }
2983 }
2984 continue;
2985 }
2986
Owen Anderson825b72b2009-08-11 20:47:22 +00002987 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002988 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002989 case MVT::i32:
2990 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002991 if (GPR_idx != NumGPRs) {
2992 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002993 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002994 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2995 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002996 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002997 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002998 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002999 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003000 case MVT::f32:
3001 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003002 if (FPR_idx != NumFPRs) {
3003 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3004
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003005 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00003006 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003007 MemOpChains.push_back(Store);
3008
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003009 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003010 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00003011 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003012 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003013 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003014 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003015 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003016 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003017 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3018 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003019 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003020 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003021 }
3022 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003023 // If we have any FPRs remaining, we may also have GPRs remaining.
3024 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3025 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003026 if (GPR_idx != NumGPRs)
3027 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003028 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003029 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3030 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003031 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003032 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003033 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3034 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003035 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003036 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003037 if (isPPC64)
3038 ArgOffset += 8;
3039 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003040 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003041 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003042 case MVT::v4f32:
3043 case MVT::v4i32:
3044 case MVT::v8i16:
3045 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003046 if (isVarArg) {
3047 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003048 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003049 // V registers; in fact gcc does this only for arguments that are
3050 // prototyped, not for those that match the ... We do it for all
3051 // arguments, seems to work.
3052 while (ArgOffset % 16 !=0) {
3053 ArgOffset += PtrByteSize;
3054 if (GPR_idx != NumGPRs)
3055 GPR_idx++;
3056 }
3057 // We could elide this store in the case where the object fits
3058 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003059 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003060 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00003061 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003062 MemOpChains.push_back(Store);
3063 if (VR_idx != NumVRs) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003064 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003065 MemOpChains.push_back(Load.getValue(1));
3066 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3067 }
3068 ArgOffset += 16;
3069 for (unsigned i=0; i<16; i+=PtrByteSize) {
3070 if (GPR_idx == NumGPRs)
3071 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003072 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003073 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00003074 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003075 MemOpChains.push_back(Load.getValue(1));
3076 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3077 }
3078 break;
3079 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003080
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003081 // Non-varargs Altivec params generally go in registers, but have
3082 // stack space allocated at the end.
3083 if (VR_idx != NumVRs) {
3084 // Doesn't have GPR space allocated.
3085 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3086 } else if (nAltivecParamsAtEnd==0) {
3087 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003088 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3089 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003090 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003091 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003092 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003093 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003094 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003095 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003096 // If all Altivec parameters fit in registers, as they usually do,
3097 // they get stack space following the non-Altivec parameters. We
3098 // don't track this here because nobody below needs it.
3099 // If there are more Altivec parameters than fit in registers emit
3100 // the stores here.
3101 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3102 unsigned j = 0;
3103 // Offset is aligned; skip 1st 12 params which go in V registers.
3104 ArgOffset = ((ArgOffset+15)/16)*16;
3105 ArgOffset += 12*16;
3106 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003107 SDValue Arg = Outs[i].Val;
Owen Andersone50ed302009-08-10 22:56:29 +00003108 EVT ArgType = Arg.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3110 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003111 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003112 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003113 // We are emitting Altivec params in order.
3114 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3115 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003116 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003117 ArgOffset += 16;
3118 }
3119 }
3120 }
3121 }
3122
Chris Lattner9a2a4972006-05-17 06:01:33 +00003123 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003124 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003125 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003126
Chris Lattner9a2a4972006-05-17 06:01:33 +00003127 // Build a sequence of copy-to-reg nodes chained together with token chain
3128 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003129 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003130 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003131 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003132 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003133 InFlag = Chain.getValue(1);
3134 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003135
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003136 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003137 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3138 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003139 }
3140
Dan Gohman98ca4f22009-08-05 01:29:28 +00003141 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3142 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3143 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003144}
3145
Dan Gohman98ca4f22009-08-05 01:29:28 +00003146SDValue
3147PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003148 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003149 const SmallVectorImpl<ISD::OutputArg> &Outs,
3150 DebugLoc dl, SelectionDAG &DAG) {
3151
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003152 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003153 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3154 RVLocs, *DAG.getContext());
3155 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003156
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003157 // If this is the first return lowered for this function, add the regs to the
3158 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003159 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003160 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003161 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003162 }
3163
Dan Gohman475871a2008-07-27 21:46:04 +00003164 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003165
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003166 // Copy the result values into the output registers.
3167 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3168 CCValAssign &VA = RVLocs[i];
3169 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003170 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003171 Outs[i].Val, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003172 Flag = Chain.getValue(1);
3173 }
3174
Gabor Greifba36cb52008-08-28 21:40:38 +00003175 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003177 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003179}
3180
Dan Gohman475871a2008-07-27 21:46:04 +00003181SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00003182 const PPCSubtarget &Subtarget) {
3183 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003184 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003185
Jim Laskeyefc7e522006-12-04 22:04:42 +00003186 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003187 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003188
3189 // Construct the stack pointer operand.
3190 bool IsPPC64 = Subtarget.isPPC64();
3191 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003192 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003193
3194 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003195 SDValue Chain = Op.getOperand(0);
3196 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003197
Jim Laskeyefc7e522006-12-04 22:04:42 +00003198 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003199 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003200
Jim Laskeyefc7e522006-12-04 22:04:42 +00003201 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003202 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003203
Jim Laskeyefc7e522006-12-04 22:04:42 +00003204 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003205 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003206}
3207
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003208
3209
Dan Gohman475871a2008-07-27 21:46:04 +00003210SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003211PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003212 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003213 bool IsPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003214 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003215 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003216
3217 // Get current frame pointer save index. The users of this index will be
3218 // primarily DYNALLOC instructions.
3219 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3220 int RASI = FI->getReturnAddrSaveIndex();
3221
3222 // If the frame pointer save index hasn't been defined yet.
3223 if (!RASI) {
3224 // Find out what the fix offset of the frame pointer save area.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003225 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003226 // Allocate the frame index for frame pointer save area.
3227 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
3228 // Save the result.
3229 FI->setReturnAddrSaveIndex(RASI);
3230 }
3231 return DAG.getFrameIndex(RASI, PtrVT);
3232}
3233
Dan Gohman475871a2008-07-27 21:46:04 +00003234SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003235PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3236 MachineFunction &MF = DAG.getMachineFunction();
3237 bool IsPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003238 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003239 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003240
3241 // Get current frame pointer save index. The users of this index will be
3242 // primarily DYNALLOC instructions.
3243 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3244 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003245
Jim Laskey2f616bf2006-11-16 22:43:37 +00003246 // If the frame pointer save index hasn't been defined yet.
3247 if (!FPSI) {
3248 // Find out what the fix offset of the frame pointer save area.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003249 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64,
3250 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003251
Jim Laskey2f616bf2006-11-16 22:43:37 +00003252 // Allocate the frame index for frame pointer save area.
Scott Michelfdc40a02009-02-17 22:15:04 +00003253 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003254 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003255 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003256 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003257 return DAG.getFrameIndex(FPSI, PtrVT);
3258}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003259
Dan Gohman475871a2008-07-27 21:46:04 +00003260SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003261 SelectionDAG &DAG,
3262 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003263 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003264 SDValue Chain = Op.getOperand(0);
3265 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003266 DebugLoc dl = Op.getDebugLoc();
3267
Jim Laskey2f616bf2006-11-16 22:43:37 +00003268 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003269 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003270 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003271 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003272 DAG.getConstant(0, PtrVT), Size);
3273 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003274 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003275 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003276 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003278 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003279}
3280
Chris Lattner1a635d62006-04-14 06:01:58 +00003281/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3282/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00003283SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003284 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003285 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3286 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003287 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003288
Chris Lattner1a635d62006-04-14 06:01:58 +00003289 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003290
Chris Lattner1a635d62006-04-14 06:01:58 +00003291 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003292 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003293
Owen Andersone50ed302009-08-10 22:56:29 +00003294 EVT ResVT = Op.getValueType();
3295 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003296 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3297 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003298 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003299
Chris Lattner1a635d62006-04-14 06:01:58 +00003300 // If the RHS of the comparison is a 0.0, we don't need to do the
3301 // subtraction at all.
3302 if (isFloatingPointZero(RHS))
3303 switch (CC) {
3304 default: break; // SETUO etc aren't handled by fsel.
3305 case ISD::SETULT:
3306 case ISD::SETLT:
3307 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003308 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003309 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003310 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3311 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003312 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003313 case ISD::SETUGT:
3314 case ISD::SETGT:
3315 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003316 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003317 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3319 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003320 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003322 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003323
Dan Gohman475871a2008-07-27 21:46:04 +00003324 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003325 switch (CC) {
3326 default: break; // SETUO etc aren't handled by fsel.
3327 case ISD::SETULT:
3328 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003329 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003330 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3331 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003332 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003333 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003334 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003335 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3337 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003338 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003339 case ISD::SETUGT:
3340 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003341 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003342 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3343 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003344 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003345 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003346 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003347 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3349 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003350 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003351 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003352 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003353}
3354
Chris Lattner1f873002007-11-28 18:44:47 +00003355// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003356SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00003357 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003358 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003359 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 if (Src.getValueType() == MVT::f32)
3361 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003362
Dan Gohman475871a2008-07-27 21:46:04 +00003363 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003365 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003367 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3368 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003369 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003370 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 case MVT::i64:
3372 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003373 break;
3374 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003375
Chris Lattner1a635d62006-04-14 06:01:58 +00003376 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003378
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003379 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003380 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003381
3382 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3383 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003385 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003386 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00003387 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003388}
3389
Dan Gohman475871a2008-07-27 21:46:04 +00003390SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003391 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003392 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003393 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003394 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003395
Owen Anderson825b72b2009-08-11 20:47:22 +00003396 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003397 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 MVT::f64, Op.getOperand(0));
3399 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3400 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003401 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003402 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003403 return FP;
3404 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003405
Owen Anderson825b72b2009-08-11 20:47:22 +00003406 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003407 "Unhandled SINT_TO_FP type in custom expander!");
3408 // Since we only generate this in 64-bit mode, we can take advantage of
3409 // 64-bit registers. In particular, sign extend the input value into the
3410 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3411 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003412 MachineFunction &MF = DAG.getMachineFunction();
3413 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Chris Lattner1a635d62006-04-14 06:01:58 +00003414 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Owen Andersone50ed302009-08-10 22:56:29 +00003415 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003416 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003417
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003419 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003420
Chris Lattner1a635d62006-04-14 06:01:58 +00003421 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003422 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00003423 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FrameIdx),
Dan Gohmanc76909a2009-09-25 20:36:54 +00003424 MachineMemOperand::MOStore, 0, 8, 8);
3425 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3426 SDValue Store =
3427 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3428 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003429 // Load the value as a double.
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003431
Chris Lattner1a635d62006-04-14 06:01:58 +00003432 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3434 if (Op.getValueType() == MVT::f32)
3435 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003436 return FP;
3437}
3438
Dan Gohman475871a2008-07-27 21:46:04 +00003439SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003440 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003441 /*
3442 The rounding mode is in bits 30:31 of FPSR, and has the following
3443 settings:
3444 00 Round to nearest
3445 01 Round to 0
3446 10 Round to +inf
3447 11 Round to -inf
3448
3449 FLT_ROUNDS, on the other hand, expects the following:
3450 -1 Undefined
3451 0 Round to 0
3452 1 Round to nearest
3453 2 Round to +inf
3454 3 Round to -inf
3455
3456 To perform the conversion, we do:
3457 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3458 */
3459
3460 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003461 EVT VT = Op.getValueType();
3462 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3463 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003464 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003465
3466 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 NodeTys.push_back(MVT::f64); // return register
3468 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003469 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003470
3471 // Save FP register to stack slot
3472 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00003473 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003474 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003475 StackSlot, NULL, 0);
3476
3477 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003478 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003479 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003481
3482 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003483 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 DAG.getNode(ISD::AND, dl, MVT::i32,
3485 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003486 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 DAG.getNode(ISD::SRL, dl, MVT::i32,
3488 DAG.getNode(ISD::AND, dl, MVT::i32,
3489 DAG.getNode(ISD::XOR, dl, MVT::i32,
3490 CWD, DAG.getConstant(3, MVT::i32)),
3491 DAG.getConstant(3, MVT::i32)),
3492 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003493
Dan Gohman475871a2008-07-27 21:46:04 +00003494 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003496
Duncan Sands83ec4b62008-06-06 12:08:01 +00003497 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003498 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003499}
3500
Dan Gohman475871a2008-07-27 21:46:04 +00003501SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003502 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003503 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003504 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003505 assert(Op.getNumOperands() == 3 &&
3506 VT == Op.getOperand(1).getValueType() &&
3507 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003508
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003509 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003510 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003511 SDValue Lo = Op.getOperand(0);
3512 SDValue Hi = Op.getOperand(1);
3513 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003514 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003515
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003516 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003517 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003518 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3519 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3520 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3521 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003522 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003523 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3524 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3525 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003526 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003527 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003528}
3529
Dan Gohman475871a2008-07-27 21:46:04 +00003530SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003531 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003532 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003533 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003534 assert(Op.getNumOperands() == 3 &&
3535 VT == Op.getOperand(1).getValueType() &&
3536 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003537
Dan Gohman9ed06db2008-03-07 20:36:53 +00003538 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003539 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003540 SDValue Lo = Op.getOperand(0);
3541 SDValue Hi = Op.getOperand(1);
3542 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003543 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003544
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003545 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003546 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003547 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3548 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3549 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3550 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003551 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003552 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3553 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3554 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003555 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003556 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003557}
3558
Dan Gohman475871a2008-07-27 21:46:04 +00003559SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003560 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003561 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003562 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003563 assert(Op.getNumOperands() == 3 &&
3564 VT == Op.getOperand(1).getValueType() &&
3565 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003566
Dan Gohman9ed06db2008-03-07 20:36:53 +00003567 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003568 SDValue Lo = Op.getOperand(0);
3569 SDValue Hi = Op.getOperand(1);
3570 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003571 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003572
Dale Johannesenf5d97892009-02-04 01:48:28 +00003573 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003574 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003575 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3576 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3577 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3578 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003579 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003580 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3581 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3582 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003583 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003584 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003585 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003586}
3587
3588//===----------------------------------------------------------------------===//
3589// Vector related lowering.
3590//
3591
Chris Lattner4a998b92006-04-17 06:00:21 +00003592/// BuildSplatI - Build a canonical splati of Val with an element size of
3593/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003594static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003595 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003596 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003597
Owen Andersone50ed302009-08-10 22:56:29 +00003598 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003600 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003601
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003603
Chris Lattner70fa4932006-12-01 01:45:39 +00003604 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3605 if (Val == -1)
3606 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003607
Owen Andersone50ed302009-08-10 22:56:29 +00003608 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003609
Chris Lattner4a998b92006-04-17 06:00:21 +00003610 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003612 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003613 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003614 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3615 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003616 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003617}
3618
Chris Lattnere7c768e2006-04-18 03:24:30 +00003619/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003620/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003621static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003622 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 EVT DestVT = MVT::Other) {
3624 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003625 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003627}
3628
Chris Lattnere7c768e2006-04-18 03:24:30 +00003629/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3630/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003631static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003632 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 DebugLoc dl, EVT DestVT = MVT::Other) {
3634 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003635 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003637}
3638
3639
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003640/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3641/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003642static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003643 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003644 // Force LHS/RHS to be the right type.
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3646 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003647
Nate Begeman9008ca62009-04-27 18:41:29 +00003648 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003649 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003650 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003651 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003652 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003653}
3654
Chris Lattnerf1b47082006-04-14 05:19:18 +00003655// If this is a case we can't handle, return null and let the default
3656// expansion code take care of it. If we CAN select this case, and if it
3657// selects to a single instruction, return Op. Otherwise, if we can codegen
3658// this case more efficiently than a constant pool load, lower it to the
3659// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003660SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003661 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003662 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3663 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003664
Bob Wilson24e338e2009-03-02 23:24:16 +00003665 // Check if this is a splat of a constant value.
3666 APInt APSplatBits, APSplatUndef;
3667 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003668 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003669 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
3670 HasAnyUndefs) || SplatBitSize > 32)
3671 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003672
Bob Wilsonf2950b02009-03-03 19:26:27 +00003673 unsigned SplatBits = APSplatBits.getZExtValue();
3674 unsigned SplatUndef = APSplatUndef.getZExtValue();
3675 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003676
Bob Wilsonf2950b02009-03-03 19:26:27 +00003677 // First, handle single instruction cases.
3678
3679 // All zeros?
3680 if (SplatBits == 0) {
3681 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3683 SDValue Z = DAG.getConstant(0, MVT::i32);
3684 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003685 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003686 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003687 return Op;
3688 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003689
Bob Wilsonf2950b02009-03-03 19:26:27 +00003690 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3691 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3692 (32-SplatBitSize));
3693 if (SextVal >= -16 && SextVal <= 15)
3694 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003695
3696
Bob Wilsonf2950b02009-03-03 19:26:27 +00003697 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003698
Bob Wilsonf2950b02009-03-03 19:26:27 +00003699 // If this value is in the range [-32,30] and is even, use:
3700 // tmp = VSPLTI[bhw], result = add tmp, tmp
3701 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003703 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3704 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3705 }
3706
3707 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3708 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3709 // for fneg/fabs.
3710 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3711 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003713
3714 // Make the VSLW intrinsic, computing 0x8000_0000.
3715 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3716 OnesV, DAG, dl);
3717
3718 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003720 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3721 }
3722
3723 // Check to see if this is a wide variety of vsplti*, binop self cases.
3724 static const signed char SplatCsts[] = {
3725 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3726 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3727 };
3728
3729 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3730 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3731 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3732 int i = SplatCsts[idx];
3733
3734 // Figure out what shift amount will be used by altivec if shifted by i in
3735 // this splat size.
3736 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3737
3738 // vsplti + shl self.
3739 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003741 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3742 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3743 Intrinsic::ppc_altivec_vslw
3744 };
3745 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003746 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003747 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003748
Bob Wilsonf2950b02009-03-03 19:26:27 +00003749 // vsplti + srl self.
3750 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003752 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3753 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3754 Intrinsic::ppc_altivec_vsrw
3755 };
3756 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003757 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003758 }
3759
Bob Wilsonf2950b02009-03-03 19:26:27 +00003760 // vsplti + sra self.
3761 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003763 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3764 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3765 Intrinsic::ppc_altivec_vsraw
3766 };
3767 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3768 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003769 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003770
Bob Wilsonf2950b02009-03-03 19:26:27 +00003771 // vsplti + rol self.
3772 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3773 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003775 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3776 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3777 Intrinsic::ppc_altivec_vrlw
3778 };
3779 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3780 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3781 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003782
Bob Wilsonf2950b02009-03-03 19:26:27 +00003783 // t = vsplti c, result = vsldoi t, t, 1
3784 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003786 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003787 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003788 // t = vsplti c, result = vsldoi t, t, 2
3789 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003791 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003792 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003793 // t = vsplti c, result = vsldoi t, t, 3
3794 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003796 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3797 }
3798 }
3799
3800 // Three instruction sequences.
3801
3802 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3803 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3805 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003806 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3807 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3808 }
3809 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3810 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3812 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003813 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3814 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003815 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003816
Dan Gohman475871a2008-07-27 21:46:04 +00003817 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003818}
3819
Chris Lattner59138102006-04-17 05:28:54 +00003820/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3821/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003822static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003823 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003824 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003825 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003826 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003827 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003828
Chris Lattner59138102006-04-17 05:28:54 +00003829 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003830 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003831 OP_VMRGHW,
3832 OP_VMRGLW,
3833 OP_VSPLTISW0,
3834 OP_VSPLTISW1,
3835 OP_VSPLTISW2,
3836 OP_VSPLTISW3,
3837 OP_VSLDOI4,
3838 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003839 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003840 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003841
Chris Lattner59138102006-04-17 05:28:54 +00003842 if (OpNum == OP_COPY) {
3843 if (LHSID == (1*9+2)*9+3) return LHS;
3844 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3845 return RHS;
3846 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003847
Dan Gohman475871a2008-07-27 21:46:04 +00003848 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00003849 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3850 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003851
Nate Begeman9008ca62009-04-27 18:41:29 +00003852 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00003853 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003854 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00003855 case OP_VMRGHW:
3856 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3857 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3858 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3859 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3860 break;
3861 case OP_VMRGLW:
3862 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3863 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3864 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3865 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3866 break;
3867 case OP_VSPLTISW0:
3868 for (unsigned i = 0; i != 16; ++i)
3869 ShufIdxs[i] = (i&3)+0;
3870 break;
3871 case OP_VSPLTISW1:
3872 for (unsigned i = 0; i != 16; ++i)
3873 ShufIdxs[i] = (i&3)+4;
3874 break;
3875 case OP_VSPLTISW2:
3876 for (unsigned i = 0; i != 16; ++i)
3877 ShufIdxs[i] = (i&3)+8;
3878 break;
3879 case OP_VSPLTISW3:
3880 for (unsigned i = 0; i != 16; ++i)
3881 ShufIdxs[i] = (i&3)+12;
3882 break;
3883 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00003884 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003885 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00003886 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003887 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00003888 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003889 }
Owen Andersone50ed302009-08-10 22:56:29 +00003890 EVT VT = OpLHS.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00003891 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
3892 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
3893 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Nate Begeman9008ca62009-04-27 18:41:29 +00003894 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00003895}
3896
Chris Lattnerf1b47082006-04-14 05:19:18 +00003897/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3898/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3899/// return the code it can be lowered into. Worst case, it can always be
3900/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00003901SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman9008ca62009-04-27 18:41:29 +00003902 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003903 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003904 SDValue V1 = Op.getOperand(0);
3905 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003906 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00003907 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003908
Chris Lattnerf1b47082006-04-14 05:19:18 +00003909 // Cases that are handled by instructions that take permute immediates
3910 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3911 // selected by the instruction selector.
3912 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003913 if (PPC::isSplatShuffleMask(SVOp, 1) ||
3914 PPC::isSplatShuffleMask(SVOp, 2) ||
3915 PPC::isSplatShuffleMask(SVOp, 4) ||
3916 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
3917 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
3918 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
3919 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
3920 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
3921 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
3922 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
3923 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
3924 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003925 return Op;
3926 }
3927 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003928
Chris Lattnerf1b47082006-04-14 05:19:18 +00003929 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3930 // and produce a fixed permutation. If any of these match, do not lower to
3931 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00003932 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
3933 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
3934 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
3935 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
3936 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
3937 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
3938 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
3939 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
3940 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003941 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003942
Chris Lattner59138102006-04-17 05:28:54 +00003943 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3944 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00003945 SmallVector<int, 16> PermMask;
3946 SVOp->getMask(PermMask);
3947
Chris Lattner59138102006-04-17 05:28:54 +00003948 unsigned PFIndexes[4];
3949 bool isFourElementShuffle = true;
3950 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3951 unsigned EltNo = 8; // Start out undef.
3952 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00003953 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00003954 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00003955
Nate Begeman9008ca62009-04-27 18:41:29 +00003956 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00003957 if ((ByteSource & 3) != j) {
3958 isFourElementShuffle = false;
3959 break;
3960 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003961
Chris Lattner59138102006-04-17 05:28:54 +00003962 if (EltNo == 8) {
3963 EltNo = ByteSource/4;
3964 } else if (EltNo != ByteSource/4) {
3965 isFourElementShuffle = false;
3966 break;
3967 }
3968 }
3969 PFIndexes[i] = EltNo;
3970 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003971
3972 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00003973 // perfect shuffle vector to determine if it is cost effective to do this as
3974 // discrete instructions, or whether we should use a vperm.
3975 if (isFourElementShuffle) {
3976 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00003977 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00003978 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00003979
Chris Lattner59138102006-04-17 05:28:54 +00003980 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3981 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00003982
Chris Lattner59138102006-04-17 05:28:54 +00003983 // Determining when to avoid vperm is tricky. Many things affect the cost
3984 // of vperm, particularly how many times the perm mask needs to be computed.
3985 // For example, if the perm mask can be hoisted out of a loop or is already
3986 // used (perhaps because there are multiple permutes with the same shuffle
3987 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3988 // the loop requires an extra register.
3989 //
3990 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00003991 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00003992 // available, if this block is within a loop, we should avoid using vperm
3993 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00003994 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00003995 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003996 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003997
Chris Lattnerf1b47082006-04-14 05:19:18 +00003998 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3999 // vector that will get spilled to the constant pool.
4000 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004001
Chris Lattnerf1b47082006-04-14 05:19:18 +00004002 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4003 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004004 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004005 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004006
Dan Gohman475871a2008-07-27 21:46:04 +00004007 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004008 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4009 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004010
Chris Lattnerf1b47082006-04-14 05:19:18 +00004011 for (unsigned j = 0; j != BytesPerElement; ++j)
4012 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004013 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004014 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004015
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004017 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004018 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004019}
4020
Chris Lattner90564f22006-04-18 17:59:36 +00004021/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4022/// altivec comparison. If it is, return true and fill in Opc/isDot with
4023/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004024static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004025 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004026 unsigned IntrinsicID =
4027 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004028 CompareOpc = -1;
4029 isDot = false;
4030 switch (IntrinsicID) {
4031 default: return false;
4032 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004033 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4034 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4035 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4036 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4037 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4038 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4039 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4040 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4041 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4042 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4043 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4044 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4045 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004046
Chris Lattner1a635d62006-04-14 06:01:58 +00004047 // Normal Comparisons.
4048 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4049 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4050 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4051 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4052 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4053 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4054 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4055 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4056 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4057 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4058 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4059 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4060 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4061 }
Chris Lattner90564f22006-04-18 17:59:36 +00004062 return true;
4063}
4064
4065/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4066/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004067SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004068 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00004069 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4070 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004071 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004072 int CompareOpc;
4073 bool isDot;
4074 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004075 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004076
Chris Lattner90564f22006-04-18 17:59:36 +00004077 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004078 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004079 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00004080 Op.getOperand(1), Op.getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00004081 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00004082 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004083 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004084
Chris Lattner1a635d62006-04-14 06:01:58 +00004085 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004086 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004087 Op.getOperand(2), // LHS
4088 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004089 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004090 };
Owen Andersone50ed302009-08-10 22:56:29 +00004091 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004092 VTs.push_back(Op.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004094 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004095
Chris Lattner1a635d62006-04-14 06:01:58 +00004096 // Now that we have the comparison, emit a copy from the CR to a GPR.
4097 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4099 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004100 CompNode.getValue(1));
4101
Chris Lattner1a635d62006-04-14 06:01:58 +00004102 // Unpack the result based on how the target uses it.
4103 unsigned BitNo; // Bit # of CR6.
4104 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004105 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004106 default: // Can't happen, don't crash on invalid number though.
4107 case 0: // Return the value of the EQ bit of CR6.
4108 BitNo = 0; InvertBit = false;
4109 break;
4110 case 1: // Return the inverted value of the EQ bit of CR6.
4111 BitNo = 0; InvertBit = true;
4112 break;
4113 case 2: // Return the value of the LT bit of CR6.
4114 BitNo = 2; InvertBit = false;
4115 break;
4116 case 3: // Return the inverted value of the LT bit of CR6.
4117 BitNo = 2; InvertBit = true;
4118 break;
4119 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004120
Chris Lattner1a635d62006-04-14 06:01:58 +00004121 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004122 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4123 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004124 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004125 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4126 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004127
Chris Lattner1a635d62006-04-14 06:01:58 +00004128 // If we are supposed to, toggle the bit.
4129 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4131 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004132 return Flags;
4133}
4134
Scott Michelfdc40a02009-02-17 22:15:04 +00004135SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004136 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004137 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004138 // Create a stack slot that is 16-byte aligned.
4139 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
4140 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Owen Andersone50ed302009-08-10 22:56:29 +00004141 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004142 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004143
Chris Lattner1a635d62006-04-14 06:01:58 +00004144 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004145 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00004146 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004147 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004148 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004149}
4150
Dan Gohman475871a2008-07-27 21:46:04 +00004151SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00004152 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004154 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004155
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4157 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004158
Dan Gohman475871a2008-07-27 21:46:04 +00004159 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004160 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004161
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004162 // Shrinkify inputs to v8i16.
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4164 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4165 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004166
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004167 // Low parts multiplied together, generating 32-bit results (we ignore the
4168 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004169 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004171
Dan Gohman475871a2008-07-27 21:46:04 +00004172 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004174 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004175 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004176 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4178 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004179 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004180
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004182
Chris Lattnercea2aa72006-04-18 04:28:57 +00004183 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004184 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004186 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004187
Chris Lattner19a81522006-04-18 03:57:35 +00004188 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004189 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004190 LHS, RHS, DAG, dl, MVT::v8i16);
4191 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004192
Chris Lattner19a81522006-04-18 03:57:35 +00004193 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004194 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 LHS, RHS, DAG, dl, MVT::v8i16);
4196 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004197
Chris Lattner19a81522006-04-18 03:57:35 +00004198 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004200 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 Ops[i*2 ] = 2*i+1;
4202 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004203 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004204 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004205 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004206 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004207 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004208}
4209
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004210/// LowerOperation - Provide custom lowering hooks for some operations.
4211///
Dan Gohman475871a2008-07-27 21:46:04 +00004212SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004213 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004214 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004215 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004216 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004217 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00004218 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004219 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004220 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004221 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004222 case ISD::VASTART:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004223 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4224 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004225
4226 case ISD::VAARG:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004227 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4228 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
4229
Jim Laskeyefc7e522006-12-04 22:04:42 +00004230 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004231 case ISD::DYNAMIC_STACKALLOC:
4232 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004233
Chris Lattner1a635d62006-04-14 06:01:58 +00004234 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004235 case ISD::FP_TO_UINT:
4236 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004237 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004238 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004239 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004240
Chris Lattner1a635d62006-04-14 06:01:58 +00004241 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004242 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4243 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4244 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004245
Chris Lattner1a635d62006-04-14 06:01:58 +00004246 // Vector-related lowering.
4247 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4248 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4249 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4250 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004251 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004252
Chris Lattner3fc027d2007-12-08 06:59:59 +00004253 // Frame & Return address.
4254 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004255 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004256 }
Dan Gohman475871a2008-07-27 21:46:04 +00004257 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004258}
4259
Duncan Sands1607f052008-12-01 11:39:25 +00004260void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4261 SmallVectorImpl<SDValue>&Results,
4262 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004263 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004264 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004265 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004266 assert(false && "Do not know how to custom type legalize this operation!");
4267 return;
4268 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004269 assert(N->getValueType(0) == MVT::ppcf128);
4270 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004271 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004272 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004273 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004274 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004275 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004276 DAG.getIntPtrConstant(1));
4277
4278 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4279 // of the long double, and puts FPSCR back the way it was. We do not
4280 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004281 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004282 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4283
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 NodeTys.push_back(MVT::f64); // Return register
4285 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004286 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004287 MFFSreg = Result.getValue(0);
4288 InFlag = Result.getValue(1);
4289
4290 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 NodeTys.push_back(MVT::Flag); // Returns a flag
4292 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004293 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004294 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004295 InFlag = Result.getValue(0);
4296
4297 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004298 NodeTys.push_back(MVT::Flag); // Returns a flag
4299 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004300 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004301 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004302 InFlag = Result.getValue(0);
4303
4304 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 NodeTys.push_back(MVT::f64); // result of add
4306 NodeTys.push_back(MVT::Flag); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004307 Ops[0] = Lo;
4308 Ops[1] = Hi;
4309 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004310 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004311 FPreg = Result.getValue(0);
4312 InFlag = Result.getValue(1);
4313
4314 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 NodeTys.push_back(MVT::f64);
4316 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004317 Ops[1] = MFFSreg;
4318 Ops[2] = FPreg;
4319 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004320 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004321 FPreg = Result.getValue(0);
4322
4323 // We know the low half is about to be thrown away, so just use something
4324 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004325 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004326 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004327 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004328 }
Duncan Sands1607f052008-12-01 11:39:25 +00004329 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004330 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004331 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004332 }
4333}
4334
4335
Chris Lattner1a635d62006-04-14 06:01:58 +00004336//===----------------------------------------------------------------------===//
4337// Other Lowering Code
4338//===----------------------------------------------------------------------===//
4339
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004340MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004341PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004342 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004343 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004344 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4345
4346 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4347 MachineFunction *F = BB->getParent();
4348 MachineFunction::iterator It = BB;
4349 ++It;
4350
4351 unsigned dest = MI->getOperand(0).getReg();
4352 unsigned ptrA = MI->getOperand(1).getReg();
4353 unsigned ptrB = MI->getOperand(2).getReg();
4354 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004355 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004356
4357 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4358 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4359 F->insert(It, loopMBB);
4360 F->insert(It, exitMBB);
4361 exitMBB->transferSuccessors(BB);
4362
4363 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004364 unsigned TmpReg = (!BinOpcode) ? incr :
4365 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004366 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4367 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004368
4369 // thisMBB:
4370 // ...
4371 // fallthrough --> loopMBB
4372 BB->addSuccessor(loopMBB);
4373
4374 // loopMBB:
4375 // l[wd]arx dest, ptr
4376 // add r0, dest, incr
4377 // st[wd]cx. r0, ptr
4378 // bne- loopMBB
4379 // fallthrough --> exitMBB
4380 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004381 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004382 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004383 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004384 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4385 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004386 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004387 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004388 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004389 BB->addSuccessor(loopMBB);
4390 BB->addSuccessor(exitMBB);
4391
4392 // exitMBB:
4393 // ...
4394 BB = exitMBB;
4395 return BB;
4396}
4397
4398MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004399PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004400 MachineBasicBlock *BB,
4401 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004402 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004403 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004404 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4405 // In 64 bit mode we have to use 64 bits for addresses, even though the
4406 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4407 // registers without caring whether they're 32 or 64, but here we're
4408 // doing actual arithmetic on the addresses.
4409 bool is64bit = PPCSubTarget.isPPC64();
4410
4411 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4412 MachineFunction *F = BB->getParent();
4413 MachineFunction::iterator It = BB;
4414 ++It;
4415
4416 unsigned dest = MI->getOperand(0).getReg();
4417 unsigned ptrA = MI->getOperand(1).getReg();
4418 unsigned ptrB = MI->getOperand(2).getReg();
4419 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004420 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004421
4422 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4423 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4424 F->insert(It, loopMBB);
4425 F->insert(It, exitMBB);
4426 exitMBB->transferSuccessors(BB);
4427
4428 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004429 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004430 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4431 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004432 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4433 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4434 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4435 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4436 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4437 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4438 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4439 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4440 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4441 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004442 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004443 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004444 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004445
4446 // thisMBB:
4447 // ...
4448 // fallthrough --> loopMBB
4449 BB->addSuccessor(loopMBB);
4450
4451 // The 4-byte load must be aligned, while a char or short may be
4452 // anywhere in the word. Hence all this nasty bookkeeping code.
4453 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4454 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004455 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004456 // rlwinm ptr, ptr1, 0, 0, 29
4457 // slw incr2, incr, shift
4458 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4459 // slw mask, mask2, shift
4460 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004461 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004462 // add tmp, tmpDest, incr2
4463 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004464 // and tmp3, tmp, mask
4465 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004466 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004467 // bne- loopMBB
4468 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004469 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004470
4471 if (ptrA!=PPC::R0) {
4472 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004473 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004474 .addReg(ptrA).addReg(ptrB);
4475 } else {
4476 Ptr1Reg = ptrB;
4477 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004478 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004479 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004480 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004481 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4482 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004483 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004484 .addReg(Ptr1Reg).addImm(0).addImm(61);
4485 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004486 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004487 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004488 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004489 .addReg(incr).addReg(ShiftReg);
4490 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004491 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004492 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004493 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4494 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004495 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004496 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004497 .addReg(Mask2Reg).addReg(ShiftReg);
4498
4499 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004500 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004501 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004502 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004503 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004504 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004505 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004506 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004507 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004508 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004509 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004510 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004511 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004512 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004513 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004514 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004515 BB->addSuccessor(loopMBB);
4516 BB->addSuccessor(exitMBB);
4517
4518 // exitMBB:
4519 // ...
4520 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004521 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004522 return BB;
4523}
4524
4525MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004526PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00004527 MachineBasicBlock *BB,
4528 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004529 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004530
4531 // To "insert" these instructions we actually have to insert their
4532 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004533 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004534 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004535 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004536
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004537 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004538
4539 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4540 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4541 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4542 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4543 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4544
4545 // The incoming instruction knows the destination vreg to set, the
4546 // condition code register to branch on, the true/false values to
4547 // select between, and a branch opcode to use.
4548
4549 // thisMBB:
4550 // ...
4551 // TrueVal = ...
4552 // cmpTY ccX, r1, r2
4553 // bCC copy1MBB
4554 // fallthrough --> copy0MBB
4555 MachineBasicBlock *thisMBB = BB;
4556 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4557 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4558 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004559 DebugLoc dl = MI->getDebugLoc();
4560 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004561 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4562 F->insert(It, copy0MBB);
4563 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00004564 // Update machine-CFG edges by first adding all successors of the current
Evan Cheng53301922008-07-12 02:23:19 +00004565 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00004566 // Also inform sdisel of the edge changes.
4567 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
4568 E = BB->succ_end(); I != E; ++I) {
4569 EM->insert(std::make_pair(*I, sinkMBB));
4570 sinkMBB->addSuccessor(*I);
4571 }
4572 // Next, remove all successors of the current block, and add the true
4573 // and fallthrough blocks as its successors.
4574 while (!BB->succ_empty())
4575 BB->removeSuccessor(BB->succ_begin());
Evan Cheng53301922008-07-12 02:23:19 +00004576 // Next, add the true and fallthrough blocks as its successors.
4577 BB->addSuccessor(copy0MBB);
4578 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004579
Evan Cheng53301922008-07-12 02:23:19 +00004580 // copy0MBB:
4581 // %FalseValue = ...
4582 // # fallthrough to sinkMBB
4583 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004584
Evan Cheng53301922008-07-12 02:23:19 +00004585 // Update machine-CFG edges
4586 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004587
Evan Cheng53301922008-07-12 02:23:19 +00004588 // sinkMBB:
4589 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4590 // ...
4591 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004592 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004593 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4594 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4595 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004596 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4597 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4598 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4599 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004600 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4601 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4602 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4603 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004604
4605 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4606 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4607 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4608 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004609 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4610 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4611 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4612 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004613
4614 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4615 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4616 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4617 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004618 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4619 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4620 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4621 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004622
4623 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4624 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4625 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4626 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004627 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4628 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4629 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4630 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004631
4632 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004633 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004634 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004635 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004636 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004637 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004638 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004639 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004640
4641 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4642 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4643 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4644 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004645 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4646 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4647 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4648 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004649
Dale Johannesen0e55f062008-08-29 18:29:46 +00004650 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4651 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4652 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4653 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4654 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4655 BB = EmitAtomicBinary(MI, BB, false, 0);
4656 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4657 BB = EmitAtomicBinary(MI, BB, true, 0);
4658
Evan Cheng53301922008-07-12 02:23:19 +00004659 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4660 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4661 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4662
4663 unsigned dest = MI->getOperand(0).getReg();
4664 unsigned ptrA = MI->getOperand(1).getReg();
4665 unsigned ptrB = MI->getOperand(2).getReg();
4666 unsigned oldval = MI->getOperand(3).getReg();
4667 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004668 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004669
Dale Johannesen65e39732008-08-25 18:53:26 +00004670 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4671 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4672 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004673 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004674 F->insert(It, loop1MBB);
4675 F->insert(It, loop2MBB);
4676 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004677 F->insert(It, exitMBB);
4678 exitMBB->transferSuccessors(BB);
4679
4680 // thisMBB:
4681 // ...
4682 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004683 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004684
Dale Johannesen65e39732008-08-25 18:53:26 +00004685 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004686 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004687 // cmp[wd] dest, oldval
4688 // bne- midMBB
4689 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004690 // st[wd]cx. newval, ptr
4691 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004692 // b exitBB
4693 // midMBB:
4694 // st[wd]cx. dest, ptr
4695 // exitBB:
4696 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004697 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004698 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004699 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004700 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004701 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004702 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4703 BB->addSuccessor(loop2MBB);
4704 BB->addSuccessor(midMBB);
4705
4706 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004707 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004708 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004709 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004710 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004711 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004712 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004713 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004714
Dale Johannesen65e39732008-08-25 18:53:26 +00004715 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004716 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004717 .addReg(dest).addReg(ptrA).addReg(ptrB);
4718 BB->addSuccessor(exitMBB);
4719
Evan Cheng53301922008-07-12 02:23:19 +00004720 // exitMBB:
4721 // ...
4722 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004723 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4724 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4725 // We must use 64-bit registers for addresses when targeting 64-bit,
4726 // since we're actually doing arithmetic on them. Other registers
4727 // can be 32-bit.
4728 bool is64bit = PPCSubTarget.isPPC64();
4729 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4730
4731 unsigned dest = MI->getOperand(0).getReg();
4732 unsigned ptrA = MI->getOperand(1).getReg();
4733 unsigned ptrB = MI->getOperand(2).getReg();
4734 unsigned oldval = MI->getOperand(3).getReg();
4735 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004736 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004737
4738 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4739 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4740 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4741 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4742 F->insert(It, loop1MBB);
4743 F->insert(It, loop2MBB);
4744 F->insert(It, midMBB);
4745 F->insert(It, exitMBB);
4746 exitMBB->transferSuccessors(BB);
4747
4748 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004749 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004750 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4751 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004752 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4753 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4754 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4755 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4756 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4757 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4758 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4759 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4760 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4761 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4762 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4763 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4764 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4765 unsigned Ptr1Reg;
4766 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4767 // thisMBB:
4768 // ...
4769 // fallthrough --> loopMBB
4770 BB->addSuccessor(loop1MBB);
4771
4772 // The 4-byte load must be aligned, while a char or short may be
4773 // anywhere in the word. Hence all this nasty bookkeeping code.
4774 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4775 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004776 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004777 // rlwinm ptr, ptr1, 0, 0, 29
4778 // slw newval2, newval, shift
4779 // slw oldval2, oldval,shift
4780 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4781 // slw mask, mask2, shift
4782 // and newval3, newval2, mask
4783 // and oldval3, oldval2, mask
4784 // loop1MBB:
4785 // lwarx tmpDest, ptr
4786 // and tmp, tmpDest, mask
4787 // cmpw tmp, oldval3
4788 // bne- midMBB
4789 // loop2MBB:
4790 // andc tmp2, tmpDest, mask
4791 // or tmp4, tmp2, newval3
4792 // stwcx. tmp4, ptr
4793 // bne- loop1MBB
4794 // b exitBB
4795 // midMBB:
4796 // stwcx. tmpDest, ptr
4797 // exitBB:
4798 // srw dest, tmpDest, shift
4799 if (ptrA!=PPC::R0) {
4800 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004801 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004802 .addReg(ptrA).addReg(ptrB);
4803 } else {
4804 Ptr1Reg = ptrB;
4805 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004806 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004807 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004808 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004809 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4810 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004811 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004812 .addReg(Ptr1Reg).addImm(0).addImm(61);
4813 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004814 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004815 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004816 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004817 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004818 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004819 .addReg(oldval).addReg(ShiftReg);
4820 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004821 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004822 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004823 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4824 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4825 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004826 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004827 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004828 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004829 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004830 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004831 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004832 .addReg(OldVal2Reg).addReg(MaskReg);
4833
4834 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004835 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004836 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004837 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4838 .addReg(TmpDestReg).addReg(MaskReg);
4839 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004840 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004841 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004842 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4843 BB->addSuccessor(loop2MBB);
4844 BB->addSuccessor(midMBB);
4845
4846 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004847 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4848 .addReg(TmpDestReg).addReg(MaskReg);
4849 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4850 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4851 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004852 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004853 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004854 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004855 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004856 BB->addSuccessor(loop1MBB);
4857 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004858
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004859 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004860 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004861 .addReg(PPC::R0).addReg(PtrReg);
4862 BB->addSuccessor(exitMBB);
4863
4864 // exitMBB:
4865 // ...
4866 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004867 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004868 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004869 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00004870 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004871
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004872 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004873 return BB;
4874}
4875
Chris Lattner1a635d62006-04-14 06:01:58 +00004876//===----------------------------------------------------------------------===//
4877// Target Optimization Hooks
4878//===----------------------------------------------------------------------===//
4879
Duncan Sands25cf2272008-11-24 14:53:14 +00004880SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4881 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004882 TargetMachine &TM = getTargetMachine();
4883 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00004884 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004885 switch (N->getOpcode()) {
4886 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004887 case PPCISD::SHL:
4888 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004889 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004890 return N->getOperand(0);
4891 }
4892 break;
4893 case PPCISD::SRL:
4894 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004895 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004896 return N->getOperand(0);
4897 }
4898 break;
4899 case PPCISD::SRA:
4900 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004901 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004902 C->isAllOnesValue()) // -1 >>s V -> -1.
4903 return N->getOperand(0);
4904 }
4905 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004906
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004907 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004908 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004909 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4910 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4911 // We allow the src/dst to be either f32/f64, but the intermediate
4912 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00004913 if (N->getOperand(0).getValueType() == MVT::i64 &&
4914 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004915 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004916 if (Val.getValueType() == MVT::f32) {
4917 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004918 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004919 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004920
Owen Anderson825b72b2009-08-11 20:47:22 +00004921 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004922 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00004923 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004924 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00004925 if (N->getValueType(0) == MVT::f32) {
4926 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00004927 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004928 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004929 }
4930 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00004931 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004932 // If the intermediate type is i32, we can avoid the load/store here
4933 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004934 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004935 }
4936 }
4937 break;
Chris Lattner51269842006-03-01 05:50:56 +00004938 case ISD::STORE:
4939 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4940 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004941 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004942 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00004943 N->getOperand(1).getValueType() == MVT::i32 &&
4944 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004945 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004946 if (Val.getValueType() == MVT::f32) {
4947 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004948 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004949 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004950 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004951 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004952
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00004954 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004955 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004956 return Val;
4957 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004958
Chris Lattnerd9989382006-07-10 20:56:58 +00004959 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00004960 if (cast<StoreSDNode>(N)->isUnindexed() &&
4961 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004962 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00004963 (N->getOperand(1).getValueType() == MVT::i32 ||
4964 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004965 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004966 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00004967 if (BSwapOp.getValueType() == MVT::i16)
4968 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00004969
Dan Gohmanc76909a2009-09-25 20:36:54 +00004970 SDValue Ops[] = {
4971 N->getOperand(0), BSwapOp, N->getOperand(2),
4972 DAG.getValueType(N->getOperand(1).getValueType())
4973 };
4974 return
4975 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
4976 Ops, array_lengthof(Ops),
4977 cast<StoreSDNode>(N)->getMemoryVT(),
4978 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00004979 }
4980 break;
4981 case ISD::BSWAP:
4982 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004983 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004984 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00004985 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004986 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004987 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004988 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00004989 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004990 LD->getChain(), // Chain
4991 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00004992 DAG.getValueType(N->getValueType(0)) // VT
4993 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00004994 SDValue BSLoad =
4995 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
4996 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
4997 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00004998
Scott Michelfdc40a02009-02-17 22:15:04 +00004999 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005000 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005001 if (N->getValueType(0) == MVT::i16)
5002 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005003
Chris Lattnerd9989382006-07-10 20:56:58 +00005004 // First, combine the bswap away. This makes the value produced by the
5005 // load dead.
5006 DCI.CombineTo(N, ResVal);
5007
5008 // Next, combine the load away, we give it a bogus result value but a real
5009 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005010 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005011
Chris Lattnerd9989382006-07-10 20:56:58 +00005012 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005013 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005014 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005015
Chris Lattner51269842006-03-01 05:50:56 +00005016 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005017 case PPCISD::VCMP: {
5018 // If a VCMPo node already exists with exactly the same operands as this
5019 // node, use its result instead of this node (VCMPo computes both a CR6 and
5020 // a normal output).
5021 //
5022 if (!N->getOperand(0).hasOneUse() &&
5023 !N->getOperand(1).hasOneUse() &&
5024 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005025
Chris Lattner4468c222006-03-31 06:02:07 +00005026 // Scan all of the users of the LHS, looking for VCMPo's that match.
5027 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005028
Gabor Greifba36cb52008-08-28 21:40:38 +00005029 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005030 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5031 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005032 if (UI->getOpcode() == PPCISD::VCMPo &&
5033 UI->getOperand(1) == N->getOperand(1) &&
5034 UI->getOperand(2) == N->getOperand(2) &&
5035 UI->getOperand(0) == N->getOperand(0)) {
5036 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005037 break;
5038 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005039
Chris Lattner00901202006-04-18 18:28:22 +00005040 // If there is no VCMPo node, or if the flag value has a single use, don't
5041 // transform this.
5042 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5043 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005044
5045 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005046 // chain, this transformation is more complex. Note that multiple things
5047 // could use the value result, which we should ignore.
5048 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005049 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005050 FlagUser == 0; ++UI) {
5051 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005052 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005053 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005054 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005055 FlagUser = User;
5056 break;
5057 }
5058 }
5059 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005060
Chris Lattner00901202006-04-18 18:28:22 +00005061 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5062 // give up for right now.
5063 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005064 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005065 }
5066 break;
5067 }
Chris Lattner90564f22006-04-18 17:59:36 +00005068 case ISD::BR_CC: {
5069 // If this is a branch on an altivec predicate comparison, lower this so
5070 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5071 // lowering is done pre-legalize, because the legalizer lowers the predicate
5072 // compare down to code that is difficult to reassemble.
5073 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005074 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005075 int CompareOpc;
5076 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005077
Chris Lattner90564f22006-04-18 17:59:36 +00005078 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5079 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5080 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5081 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005082
Chris Lattner90564f22006-04-18 17:59:36 +00005083 // If this is a comparison against something other than 0/1, then we know
5084 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005085 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005086 if (Val != 0 && Val != 1) {
5087 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5088 return N->getOperand(0);
5089 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005090 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005091 N->getOperand(0), N->getOperand(4));
5092 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005093
Chris Lattner90564f22006-04-18 17:59:36 +00005094 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005095
Chris Lattner90564f22006-04-18 17:59:36 +00005096 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005097 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005098 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005099 LHS.getOperand(2), // LHS of compare
5100 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005102 };
Chris Lattner90564f22006-04-18 17:59:36 +00005103 VTs.push_back(LHS.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00005105 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005106
Chris Lattner90564f22006-04-18 17:59:36 +00005107 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005108 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005109 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005110 default: // Can't happen, don't crash on invalid number though.
5111 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005112 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005113 break;
5114 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005115 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005116 break;
5117 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005118 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005119 break;
5120 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005121 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005122 break;
5123 }
5124
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5126 DAG.getConstant(CompOpc, MVT::i32),
5127 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005128 N->getOperand(4), CompNode.getValue(1));
5129 }
5130 break;
5131 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005133
Dan Gohman475871a2008-07-27 21:46:04 +00005134 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005135}
5136
Chris Lattner1a635d62006-04-14 06:01:58 +00005137//===----------------------------------------------------------------------===//
5138// Inline Assembly Support
5139//===----------------------------------------------------------------------===//
5140
Dan Gohman475871a2008-07-27 21:46:04 +00005141void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005142 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005143 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005144 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005145 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005146 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005147 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005148 switch (Op.getOpcode()) {
5149 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005150 case PPCISD::LBRX: {
5151 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005152 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005153 KnownZero = 0xFFFF0000;
5154 break;
5155 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005156 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005157 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005158 default: break;
5159 case Intrinsic::ppc_altivec_vcmpbfp_p:
5160 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5161 case Intrinsic::ppc_altivec_vcmpequb_p:
5162 case Intrinsic::ppc_altivec_vcmpequh_p:
5163 case Intrinsic::ppc_altivec_vcmpequw_p:
5164 case Intrinsic::ppc_altivec_vcmpgefp_p:
5165 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5166 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5167 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5168 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5169 case Intrinsic::ppc_altivec_vcmpgtub_p:
5170 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5171 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5172 KnownZero = ~1U; // All bits but the low one are known to be zero.
5173 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005174 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005175 }
5176 }
5177}
5178
5179
Chris Lattner4234f572007-03-25 02:14:49 +00005180/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005181/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005182PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005183PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5184 if (Constraint.size() == 1) {
5185 switch (Constraint[0]) {
5186 default: break;
5187 case 'b':
5188 case 'r':
5189 case 'f':
5190 case 'v':
5191 case 'y':
5192 return C_RegisterClass;
5193 }
5194 }
5195 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005196}
5197
Scott Michelfdc40a02009-02-17 22:15:04 +00005198std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005199PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005200 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005201 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005202 // GCC RS6000 Constraint Letters
5203 switch (Constraint[0]) {
5204 case 'b': // R1-R31
5205 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005206 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005207 return std::make_pair(0U, PPC::G8RCRegisterClass);
5208 return std::make_pair(0U, PPC::GPRCRegisterClass);
5209 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005210 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005211 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005212 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005213 return std::make_pair(0U, PPC::F8RCRegisterClass);
5214 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005215 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005216 return std::make_pair(0U, PPC::VRRCRegisterClass);
5217 case 'y': // crrc
5218 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005219 }
5220 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005221
Chris Lattner331d1bc2006-11-02 01:44:04 +00005222 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005223}
Chris Lattner763317d2006-02-07 00:47:13 +00005224
Chris Lattner331d1bc2006-11-02 01:44:04 +00005225
Chris Lattner48884cd2007-08-25 00:47:38 +00005226/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00005227/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
5228/// it means one of the asm constraint of the inline asm instruction being
5229/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00005230void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00005231 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00005232 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005233 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005234 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005235 switch (Letter) {
5236 default: break;
5237 case 'I':
5238 case 'J':
5239 case 'K':
5240 case 'L':
5241 case 'M':
5242 case 'N':
5243 case 'O':
5244 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005245 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005246 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005247 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005248 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005249 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005250 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005251 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005252 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005253 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005254 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5255 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005256 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005257 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005258 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005259 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005260 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005261 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005262 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005263 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005264 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005265 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005266 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005267 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005268 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005269 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005270 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005271 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005272 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005273 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005274 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005275 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005276 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005277 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005278 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005279 }
5280 break;
5281 }
5282 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005283
Gabor Greifba36cb52008-08-28 21:40:38 +00005284 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005285 Ops.push_back(Result);
5286 return;
5287 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005288
Chris Lattner763317d2006-02-07 00:47:13 +00005289 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00005290 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005291}
Evan Chengc4c62572006-03-13 23:20:37 +00005292
Chris Lattnerc9addb72007-03-30 23:15:24 +00005293// isLegalAddressingMode - Return true if the addressing mode represented
5294// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005295bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005296 const Type *Ty) const {
5297 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005298
Chris Lattnerc9addb72007-03-30 23:15:24 +00005299 // PPC allows a sign-extended 16-bit immediate field.
5300 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5301 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005302
Chris Lattnerc9addb72007-03-30 23:15:24 +00005303 // No global is ever allowed as a base.
5304 if (AM.BaseGV)
5305 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005306
5307 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005308 switch (AM.Scale) {
5309 case 0: // "r+i" or just "i", depending on HasBaseReg.
5310 break;
5311 case 1:
5312 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5313 return false;
5314 // Otherwise we have r+r or r+i.
5315 break;
5316 case 2:
5317 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5318 return false;
5319 // Allow 2*r as r+r.
5320 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005321 default:
5322 // No other scales are supported.
5323 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005324 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005325
Chris Lattnerc9addb72007-03-30 23:15:24 +00005326 return true;
5327}
5328
Evan Chengc4c62572006-03-13 23:20:37 +00005329/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005330/// as the offset of the target addressing mode for load / store of the
5331/// given type.
5332bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005333 // PPC allows a sign-extended 16-bit immediate field.
5334 return (V > -(1 << 16) && V < (1 << 16)-1);
5335}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005336
5337bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005338 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005339}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005340
Dan Gohman475871a2008-07-27 21:46:04 +00005341SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005342 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005343 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005344 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005345 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005346
5347 MachineFunction &MF = DAG.getMachineFunction();
5348 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005349
Chris Lattner3fc027d2007-12-08 06:59:59 +00005350 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005351 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005352
5353 // Make sure the function really does not optimize away the store of the RA
5354 // to the stack.
5355 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00005356 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00005357 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005358}
5359
Dan Gohman475871a2008-07-27 21:46:04 +00005360SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00005361 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005362 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005363 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005364 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005365
Owen Andersone50ed302009-08-10 22:56:29 +00005366 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005367 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005368
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005369 MachineFunction &MF = DAG.getMachineFunction();
5370 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005371 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005372 && MFI->getStackSize();
5373
5374 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00005375 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Owen Anderson825b72b2009-08-11 20:47:22 +00005376 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005377 else
Dale Johannesena05dca42009-02-04 23:02:30 +00005378 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Owen Anderson825b72b2009-08-11 20:47:22 +00005379 MVT::i32);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005380}
Dan Gohman54aeea32008-10-21 03:41:46 +00005381
5382bool
5383PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5384 // The PowerPC target isn't yet aware of offsets.
5385 return false;
5386}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005387
Owen Andersone50ed302009-08-10 22:56:29 +00005388EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Tilmann Schellerffd02002009-07-03 06:45:56 +00005389 bool isSrcConst, bool isSrcStr,
5390 SelectionDAG &DAG) const {
5391 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005392 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005393 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005394 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005395 }
5396}