blob: aea5cff79ba19d0dddbfd0e57fb8dae948ce9a65 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocLocal.cpp - A BasicBlock generic register allocator -------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
16#include "llvm/BasicBlock.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "llvm/CodeGen/MachineFunctionPass.h"
18#include "llvm/CodeGen/MachineInstr.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng04d9d0b2008-02-06 08:00:32 +000021#include "llvm/CodeGen/Passes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/RegAllocRegistry.h"
23#include "llvm/Target/TargetInstrInfo.h"
24#include "llvm/Target/TargetMachine.h"
25#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
Edwin Törökced9ff82009-07-11 13:10:19 +000027#include "llvm/Support/ErrorHandling.h"
28#include "llvm/Support/raw_ostream.h"
Owen Anderson8050fa12008-07-10 01:56:35 +000029#include "llvm/ADT/DenseMap.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/ADT/IndexedMap.h"
Evan Cheng548bc502009-01-29 02:20:59 +000031#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032#include "llvm/ADT/SmallVector.h"
33#include "llvm/ADT/Statistic.h"
Evan Chenga1d9dfb2008-02-06 19:16:53 +000034#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include <algorithm>
36using namespace llvm;
37
38STATISTIC(NumStores, "Number of stores added");
39STATISTIC(NumLoads , "Number of loads added");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Dan Gohman089efff2008-05-13 00:00:25 +000041static RegisterRegAlloc
Dan Gohman669b9bf2008-10-14 20:25:08 +000042 localRegAlloc("local", "local register allocator",
Dan Gohman089efff2008-05-13 00:00:25 +000043 createLocalRegisterAllocator);
44
Dan Gohmanf17a25c2007-07-18 16:29:46 +000045namespace {
Nick Lewycky492d06e2009-10-25 06:33:48 +000046 class RALocal : public MachineFunctionPass {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 public:
48 static char ID;
Dan Gohman26f8c272008-09-04 17:05:41 +000049 RALocal() : MachineFunctionPass(&ID), StackSlotForVirtReg(-1) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 private:
51 const TargetMachine *TM;
52 MachineFunction *MF;
Dan Gohman1e57df32008-02-10 18:45:23 +000053 const TargetRegisterInfo *TRI;
Owen Andersonbf15ae22008-01-07 01:35:56 +000054 const TargetInstrInfo *TII;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
56 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
57 // values are spilled.
Evan Cheng33dc9712008-07-10 18:23:23 +000058 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059
60 // Virt2PhysRegMap - This map contains entries for each virtual register
61 // that is currently available in a physical register.
62 IndexedMap<unsigned, VirtReg2IndexFunctor> Virt2PhysRegMap;
63
64 unsigned &getVirt2PhysRegMapSlot(unsigned VirtReg) {
65 return Virt2PhysRegMap[VirtReg];
66 }
67
68 // PhysRegsUsed - This array is effectively a map, containing entries for
69 // each physical register that currently has a value (ie, it is in
70 // Virt2PhysRegMap). The value mapped to is the virtual register
71 // corresponding to the physical register (the inverse of the
72 // Virt2PhysRegMap), or 0. The value is set to 0 if this register is pinned
73 // because it is used by a future instruction, and to -2 if it is not
74 // allocatable. If the entry for a physical register is -1, then the
75 // physical register is "not in the map".
76 //
77 std::vector<int> PhysRegsUsed;
78
79 // PhysRegsUseOrder - This contains a list of the physical registers that
80 // currently have a virtual register value in them. This list provides an
81 // ordering of registers, imposing a reallocation order. This list is only
82 // used if all registers are allocated and we have to spill one, in which
83 // case we spill the least recently used register. Entries at the front of
84 // the list are the least recently used registers, entries at the back are
85 // the most recently used.
86 //
87 std::vector<unsigned> PhysRegsUseOrder;
88
Evan Chenga94efbd2008-01-17 02:08:17 +000089 // Virt2LastUseMap - This maps each virtual register to its last use
90 // (MachineInstr*, operand index pair).
91 IndexedMap<std::pair<MachineInstr*, unsigned>, VirtReg2IndexFunctor>
92 Virt2LastUseMap;
93
94 std::pair<MachineInstr*,unsigned>& getVirtRegLastUse(unsigned Reg) {
Dan Gohman1e57df32008-02-10 18:45:23 +000095 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Evan Chenga94efbd2008-01-17 02:08:17 +000096 return Virt2LastUseMap[Reg];
97 }
98
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099 // VirtRegModified - This bitset contains information about which virtual
100 // registers need to be spilled back to memory when their registers are
101 // scavenged. If a virtual register has simply been rematerialized, there
102 // is no reason to spill it to memory when we need the register back.
103 //
Evan Cheng9e66d8c2008-01-17 00:35:26 +0000104 BitVector VirtRegModified;
Owen Anderson9196a392008-07-08 22:24:50 +0000105
106 // UsedInMultipleBlocks - Tracks whether a particular register is used in
107 // more than one block.
108 BitVector UsedInMultipleBlocks;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109
110 void markVirtRegModified(unsigned Reg, bool Val = true) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000111 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
112 Reg -= TargetRegisterInfo::FirstVirtualRegister;
Evan Cheng9e66d8c2008-01-17 00:35:26 +0000113 if (Val)
114 VirtRegModified.set(Reg);
115 else
116 VirtRegModified.reset(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000117 }
118
119 bool isVirtRegModified(unsigned Reg) const {
Dan Gohman1e57df32008-02-10 18:45:23 +0000120 assert(TargetRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
121 assert(Reg - TargetRegisterInfo::FirstVirtualRegister < VirtRegModified.size()
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 && "Illegal virtual register!");
Dan Gohman1e57df32008-02-10 18:45:23 +0000123 return VirtRegModified[Reg - TargetRegisterInfo::FirstVirtualRegister];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 }
125
126 void AddToPhysRegsUseOrder(unsigned Reg) {
127 std::vector<unsigned>::iterator It =
128 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), Reg);
129 if (It != PhysRegsUseOrder.end())
130 PhysRegsUseOrder.erase(It);
131 PhysRegsUseOrder.push_back(Reg);
132 }
133
134 void MarkPhysRegRecentlyUsed(unsigned Reg) {
135 if (PhysRegsUseOrder.empty() ||
136 PhysRegsUseOrder.back() == Reg) return; // Already most recently used
137
138 for (unsigned i = PhysRegsUseOrder.size(); i != 0; --i)
139 if (areRegsEqual(Reg, PhysRegsUseOrder[i-1])) {
140 unsigned RegMatch = PhysRegsUseOrder[i-1]; // remove from middle
141 PhysRegsUseOrder.erase(PhysRegsUseOrder.begin()+i-1);
142 // Add it to the end of the list
143 PhysRegsUseOrder.push_back(RegMatch);
144 if (RegMatch == Reg)
145 return; // Found an exact match, exit early
146 }
147 }
148
149 public:
150 virtual const char *getPassName() const {
151 return "Local Register Allocator";
152 }
153
154 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanecb436f2009-07-31 23:37:33 +0000155 AU.setPreservesCFG();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156 AU.addRequiredID(PHIEliminationID);
157 AU.addRequiredID(TwoAddressInstructionPassID);
158 MachineFunctionPass::getAnalysisUsage(AU);
159 }
160
161 private:
162 /// runOnMachineFunction - Register allocate the whole function
163 bool runOnMachineFunction(MachineFunction &Fn);
164
165 /// AllocateBasicBlock - Register allocate the specified basic block.
166 void AllocateBasicBlock(MachineBasicBlock &MBB);
167
168
169 /// areRegsEqual - This method returns true if the specified registers are
170 /// related to each other. To do this, it checks to see if they are equal
171 /// or if the first register is in the alias set of the second register.
172 ///
173 bool areRegsEqual(unsigned R1, unsigned R2) const {
174 if (R1 == R2) return true;
Dan Gohman1e57df32008-02-10 18:45:23 +0000175 for (const unsigned *AliasSet = TRI->getAliasSet(R2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176 *AliasSet; ++AliasSet) {
177 if (*AliasSet == R1) return true;
178 }
179 return false;
180 }
181
182 /// getStackSpaceFor - This returns the frame index of the specified virtual
183 /// register on the stack, allocating space if necessary.
184 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
185
186 /// removePhysReg - This method marks the specified physical register as no
187 /// longer being in use.
188 ///
189 void removePhysReg(unsigned PhysReg);
190
191 /// spillVirtReg - This method spills the value specified by PhysReg into
192 /// the virtual register slot specified by VirtReg. It then updates the RA
193 /// data structures to indicate the fact that PhysReg is now available.
194 ///
195 void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
196 unsigned VirtReg, unsigned PhysReg);
197
198 /// spillPhysReg - This method spills the specified physical register into
199 /// the virtual register slot associated with it. If OnlyVirtRegs is set to
200 /// true, then the request is ignored if the physical register does not
201 /// contain a virtual register.
202 ///
203 void spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
204 unsigned PhysReg, bool OnlyVirtRegs = false);
205
206 /// assignVirtToPhysReg - This method updates local state so that we know
207 /// that PhysReg is the proper container for VirtReg now. The physical
208 /// register must not be used for anything else when this is called.
209 ///
210 void assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg);
211
212 /// isPhysRegAvailable - Return true if the specified physical register is
213 /// free and available for use. This also includes checking to see if
214 /// aliased registers are all free...
215 ///
216 bool isPhysRegAvailable(unsigned PhysReg) const;
217
218 /// getFreeReg - Look to see if there is a free register available in the
219 /// specified register class. If not, return 0.
220 ///
221 unsigned getFreeReg(const TargetRegisterClass *RC);
222
223 /// getReg - Find a physical register to hold the specified virtual
224 /// register. If all compatible physical registers are used, this method
225 /// spills the last used virtual register to the stack, and uses that
Evan Cheng308d1852009-01-29 01:13:00 +0000226 /// register. If NoFree is true, that means the caller knows there isn't
227 /// a free register, do not call getFreeReg().
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 unsigned getReg(MachineBasicBlock &MBB, MachineInstr *MI,
Evan Cheng308d1852009-01-29 01:13:00 +0000229 unsigned VirtReg, bool NoFree = false);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230
Bob Wilsond983fb42009-05-07 21:19:45 +0000231 /// reloadVirtReg - This method transforms the specified virtual
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 /// register use to refer to a physical register. This method may do this
233 /// in one of several ways: if the register is available in a physical
234 /// register already, it uses that physical register. If the value is not
235 /// in a physical register, and if there are physical registers available,
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000236 /// it loads it into a register: PhysReg if that is an available physical
237 /// register, otherwise any physical register of the right class.
238 /// If register pressure is high, and it is possible, it tries to fold the
239 /// load of the virtual register into the instruction itself. It avoids
240 /// doing this if register pressure is low to improve the chance that
241 /// subsequent instructions can use the reloaded value. This method
242 /// returns the modified instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000243 ///
244 MachineInstr *reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000245 unsigned OpNum, SmallSet<unsigned, 4> &RRegs,
246 unsigned PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247
Owen Andersonff01ccf2008-07-09 20:14:53 +0000248 /// ComputeLocalLiveness - Computes liveness of registers within a basic
249 /// block, setting the killed/dead flags as appropriate.
250 void ComputeLocalLiveness(MachineBasicBlock& MBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251
252 void reloadPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
253 unsigned PhysReg);
254 };
255 char RALocal::ID = 0;
256}
257
258/// getStackSpaceFor - This allocates space for the specified virtual register
259/// to be held on the stack.
260int RALocal::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
261 // Find the location Reg would belong...
Evan Cheng33dc9712008-07-10 18:23:23 +0000262 int SS = StackSlotForVirtReg[VirtReg];
263 if (SS != -1)
264 return SS; // Already has space allocated?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265
266 // Allocate a new stack object for this spill location...
David Greene6424ab92009-11-12 20:49:22 +0000267 int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
268 RC->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269
270 // Assign the slot...
Evan Cheng33dc9712008-07-10 18:23:23 +0000271 StackSlotForVirtReg[VirtReg] = FrameIdx;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 return FrameIdx;
273}
274
275
276/// removePhysReg - This method marks the specified physical register as no
277/// longer being in use.
278///
279void RALocal::removePhysReg(unsigned PhysReg) {
280 PhysRegsUsed[PhysReg] = -1; // PhyReg no longer used
281
282 std::vector<unsigned>::iterator It =
283 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), PhysReg);
284 if (It != PhysRegsUseOrder.end())
285 PhysRegsUseOrder.erase(It);
286}
287
288
289/// spillVirtReg - This method spills the value specified by PhysReg into the
290/// virtual register slot specified by VirtReg. It then updates the RA data
291/// structures to indicate the fact that PhysReg is now available.
292///
293void RALocal::spillVirtReg(MachineBasicBlock &MBB,
294 MachineBasicBlock::iterator I,
295 unsigned VirtReg, unsigned PhysReg) {
296 assert(VirtReg && "Spilling a physical register is illegal!"
297 " Must not have appropriate kill for the register or use exists beyond"
298 " the intended one.");
Bill Wendling9dcc0632009-08-22 20:38:09 +0000299 DEBUG(errs() << " Spilling register " << TRI->getName(PhysReg)
300 << " containing %reg" << VirtReg);
Owen Anderson81875432008-01-01 21:11:32 +0000301
Evan Chenga94efbd2008-01-17 02:08:17 +0000302 if (!isVirtRegModified(VirtReg)) {
Bill Wendling9dcc0632009-08-22 20:38:09 +0000303 DEBUG(errs() << " which has not been modified, so no store necessary!");
Evan Chenga94efbd2008-01-17 02:08:17 +0000304 std::pair<MachineInstr*, unsigned> &LastUse = getVirtRegLastUse(VirtReg);
305 if (LastUse.first)
306 LastUse.first->getOperand(LastUse.second).setIsKill();
Evan Chenga1d9dfb2008-02-06 19:16:53 +0000307 } else {
308 // Otherwise, there is a virtual register corresponding to this physical
309 // register. We only need to spill it into its stack slot if it has been
310 // modified.
Chris Lattner1b989192007-12-31 04:13:23 +0000311 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Bill Wendling9dcc0632009-08-22 20:38:09 +0000313 DEBUG(errs() << " to stack slot #" << FrameIndex);
Evan Chenga1d9dfb2008-02-06 19:16:53 +0000314 // If the instruction reads the register that's spilled, (e.g. this can
315 // happen if it is a move to a physical register), then the spill
316 // instruction is not a kill.
Evan Chengc7daf1f2008-03-05 00:59:57 +0000317 bool isKill = !(I != MBB.end() && I->readsRegister(PhysReg));
Evan Chengb4272522008-02-11 08:30:52 +0000318 TII->storeRegToStackSlot(MBB, I, PhysReg, isKill, FrameIndex, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 ++NumStores; // Update statistics
320 }
321
322 getVirt2PhysRegMapSlot(VirtReg) = 0; // VirtReg no longer available
323
Bill Wendling9dcc0632009-08-22 20:38:09 +0000324 DEBUG(errs() << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325 removePhysReg(PhysReg);
326}
327
328
329/// spillPhysReg - This method spills the specified physical register into the
330/// virtual register slot associated with it. If OnlyVirtRegs is set to true,
331/// then the request is ignored if the physical register does not contain a
332/// virtual register.
333///
334void RALocal::spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
335 unsigned PhysReg, bool OnlyVirtRegs) {
336 if (PhysRegsUsed[PhysReg] != -1) { // Only spill it if it's used!
337 assert(PhysRegsUsed[PhysReg] != -2 && "Non allocable reg used!");
338 if (PhysRegsUsed[PhysReg] || !OnlyVirtRegs)
339 spillVirtReg(MBB, I, PhysRegsUsed[PhysReg], PhysReg);
340 } else {
341 // If the selected register aliases any other registers, we must make
342 // sure that one of the aliases isn't alive.
Dan Gohman1e57df32008-02-10 18:45:23 +0000343 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 *AliasSet; ++AliasSet)
345 if (PhysRegsUsed[*AliasSet] != -1 && // Spill aliased register.
346 PhysRegsUsed[*AliasSet] != -2) // If allocatable.
347 if (PhysRegsUsed[*AliasSet])
348 spillVirtReg(MBB, I, PhysRegsUsed[*AliasSet], *AliasSet);
349 }
350}
351
352
353/// assignVirtToPhysReg - This method updates local state so that we know
354/// that PhysReg is the proper container for VirtReg now. The physical
355/// register must not be used for anything else when this is called.
356///
357void RALocal::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
358 assert(PhysRegsUsed[PhysReg] == -1 && "Phys reg already assigned!");
359 // Update information to note the fact that this register was just used, and
360 // it holds VirtReg.
361 PhysRegsUsed[PhysReg] = VirtReg;
362 getVirt2PhysRegMapSlot(VirtReg) = PhysReg;
363 AddToPhysRegsUseOrder(PhysReg); // New use of PhysReg
364}
365
366
367/// isPhysRegAvailable - Return true if the specified physical register is free
368/// and available for use. This also includes checking to see if aliased
369/// registers are all free...
370///
371bool RALocal::isPhysRegAvailable(unsigned PhysReg) const {
372 if (PhysRegsUsed[PhysReg] != -1) return false;
373
374 // If the selected register aliases any other allocated registers, it is
375 // not free!
Dan Gohman1e57df32008-02-10 18:45:23 +0000376 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377 *AliasSet; ++AliasSet)
Evan Chengf90128d2008-02-22 20:30:53 +0000378 if (PhysRegsUsed[*AliasSet] >= 0) // Aliased register in use?
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 return false; // Can't use this reg then.
380 return true;
381}
382
383
384/// getFreeReg - Look to see if there is a free register available in the
385/// specified register class. If not, return 0.
386///
387unsigned RALocal::getFreeReg(const TargetRegisterClass *RC) {
388 // Get iterators defining the range of registers that are valid to allocate in
389 // this class, which also specifies the preferred allocation order.
390 TargetRegisterClass::iterator RI = RC->allocation_order_begin(*MF);
391 TargetRegisterClass::iterator RE = RC->allocation_order_end(*MF);
392
393 for (; RI != RE; ++RI)
394 if (isPhysRegAvailable(*RI)) { // Is reg unused?
395 assert(*RI != 0 && "Cannot use register!");
396 return *RI; // Found an unused register!
397 }
398 return 0;
399}
400
401
402/// getReg - Find a physical register to hold the specified virtual
403/// register. If all compatible physical registers are used, this method spills
404/// the last used virtual register to the stack, and uses that register.
405///
406unsigned RALocal::getReg(MachineBasicBlock &MBB, MachineInstr *I,
Evan Cheng308d1852009-01-29 01:13:00 +0000407 unsigned VirtReg, bool NoFree) {
Chris Lattner1b989192007-12-31 04:13:23 +0000408 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409
410 // First check to see if we have a free register of the requested type...
Evan Cheng308d1852009-01-29 01:13:00 +0000411 unsigned PhysReg = NoFree ? 0 : getFreeReg(RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000412
413 // If we didn't find an unused register, scavenge one now!
414 if (PhysReg == 0) {
415 assert(!PhysRegsUseOrder.empty() && "No allocated registers??");
416
417 // Loop over all of the preallocated registers from the least recently used
418 // to the most recently used. When we find one that is capable of holding
419 // our register, use it.
420 for (unsigned i = 0; PhysReg == 0; ++i) {
421 assert(i != PhysRegsUseOrder.size() &&
422 "Couldn't find a register of the appropriate class!");
423
424 unsigned R = PhysRegsUseOrder[i];
425
426 // We can only use this register if it holds a virtual register (ie, it
427 // can be spilled). Do not use it if it is an explicitly allocated
428 // physical register!
429 assert(PhysRegsUsed[R] != -1 &&
430 "PhysReg in PhysRegsUseOrder, but is not allocated?");
431 if (PhysRegsUsed[R] && PhysRegsUsed[R] != -2) {
432 // If the current register is compatible, use it.
433 if (RC->contains(R)) {
434 PhysReg = R;
435 break;
436 } else {
437 // If one of the registers aliased to the current register is
438 // compatible, use it.
Dan Gohman1e57df32008-02-10 18:45:23 +0000439 for (const unsigned *AliasIt = TRI->getAliasSet(R);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440 *AliasIt; ++AliasIt) {
441 if (RC->contains(*AliasIt) &&
442 // If this is pinned down for some reason, don't use it. For
443 // example, if CL is pinned, and we run across CH, don't use
444 // CH as justification for using scavenging ECX (which will
445 // fail).
446 PhysRegsUsed[*AliasIt] != 0 &&
447
448 // Make sure the register is allocatable. Don't allocate SIL on
449 // x86-32.
450 PhysRegsUsed[*AliasIt] != -2) {
451 PhysReg = *AliasIt; // Take an aliased register
452 break;
453 }
454 }
455 }
456 }
457 }
458
459 assert(PhysReg && "Physical register not assigned!?!?");
460
461 // At this point PhysRegsUseOrder[i] is the least recently used register of
462 // compatible register class. Spill it to memory and reap its remains.
463 spillPhysReg(MBB, I, PhysReg);
464 }
465
466 // Now that we know which register we need to assign this to, do it now!
467 assignVirtToPhysReg(VirtReg, PhysReg);
468 return PhysReg;
469}
470
471
Bob Wilson219866c2009-05-07 21:20:42 +0000472/// reloadVirtReg - This method transforms the specified virtual
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473/// register use to refer to a physical register. This method may do this in
474/// one of several ways: if the register is available in a physical register
475/// already, it uses that physical register. If the value is not in a physical
476/// register, and if there are physical registers available, it loads it into a
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000477/// register: PhysReg if that is an available physical register, otherwise any
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000478/// register. If register pressure is high, and it is possible, it tries to
479/// fold the load of the virtual register into the instruction itself. It
480/// avoids doing this if register pressure is low to improve the chance that
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000481/// subsequent instructions can use the reloaded value. This method returns
482/// the modified instruction.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483///
484MachineInstr *RALocal::reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
Evan Cheng548bc502009-01-29 02:20:59 +0000485 unsigned OpNum,
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000486 SmallSet<unsigned, 4> &ReloadedRegs,
487 unsigned PhysReg) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488 unsigned VirtReg = MI->getOperand(OpNum).getReg();
489
490 // If the virtual register is already available, just update the instruction
491 // and return.
492 if (unsigned PR = getVirt2PhysRegMapSlot(VirtReg)) {
Bill Wendlingf49e8392008-02-29 18:52:01 +0000493 MarkPhysRegRecentlyUsed(PR); // Already have this value available!
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494 MI->getOperand(OpNum).setReg(PR); // Assign the input register
Bill Wendlingf49e8392008-02-29 18:52:01 +0000495 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496 return MI;
497 }
498
499 // Otherwise, we need to fold it into the current instruction, or reload it.
500 // If we have registers available to hold the value, use them.
Chris Lattner1b989192007-12-31 04:13:23 +0000501 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000502 // If we already have a PhysReg (this happens when the instruction is a
503 // reg-to-reg copy with a PhysReg destination) use that.
504 if (!PhysReg || !TargetRegisterInfo::isPhysicalRegister(PhysReg) ||
505 !isPhysRegAvailable(PhysReg))
506 PhysReg = getFreeReg(RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 int FrameIndex = getStackSpaceFor(VirtReg, RC);
508
509 if (PhysReg) { // Register is available, allocate it!
510 assignVirtToPhysReg(VirtReg, PhysReg);
511 } else { // No registers available.
Evan Cheng71f91ed2008-02-07 19:46:55 +0000512 // Force some poor hapless value out of the register file to
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 // make room for the new register, and reload it.
Evan Cheng308d1852009-01-29 01:13:00 +0000514 PhysReg = getReg(MBB, MI, VirtReg, true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515 }
516
517 markVirtRegModified(VirtReg, false); // Note that this reg was just reloaded
518
Bill Wendling9dcc0632009-08-22 20:38:09 +0000519 DEBUG(errs() << " Reloading %reg" << VirtReg << " into "
520 << TRI->getName(PhysReg) << "\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521
522 // Add move instruction(s)
Owen Anderson81875432008-01-01 21:11:32 +0000523 TII->loadRegFromStackSlot(MBB, MI, PhysReg, FrameIndex, RC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000524 ++NumLoads; // Update statistics
525
Chris Lattner1b989192007-12-31 04:13:23 +0000526 MF->getRegInfo().setPhysRegUsed(PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527 MI->getOperand(OpNum).setReg(PhysReg); // Assign the input register
Evan Chenga94efbd2008-01-17 02:08:17 +0000528 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Evan Cheng548bc502009-01-29 02:20:59 +0000529
530 if (!ReloadedRegs.insert(PhysReg)) {
Edwin Törökced9ff82009-07-11 13:10:19 +0000531 std::string msg;
532 raw_string_ostream Msg(msg);
533 Msg << "Ran out of registers during register allocation!";
Evan Cheng548bc502009-01-29 02:20:59 +0000534 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Edwin Törökced9ff82009-07-11 13:10:19 +0000535 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng548bc502009-01-29 02:20:59 +0000536 << "constraints:\n";
Edwin Törökced9ff82009-07-11 13:10:19 +0000537 MI->print(Msg, TM);
Evan Cheng548bc502009-01-29 02:20:59 +0000538 }
Edwin Törökced9ff82009-07-11 13:10:19 +0000539 llvm_report_error(Msg.str());
Evan Cheng548bc502009-01-29 02:20:59 +0000540 }
541 for (const unsigned *SubRegs = TRI->getSubRegisters(PhysReg);
542 *SubRegs; ++SubRegs) {
543 if (!ReloadedRegs.insert(*SubRegs)) {
Edwin Törökced9ff82009-07-11 13:10:19 +0000544 std::string msg;
545 raw_string_ostream Msg(msg);
546 Msg << "Ran out of registers during register allocation!";
Evan Cheng548bc502009-01-29 02:20:59 +0000547 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Edwin Törökced9ff82009-07-11 13:10:19 +0000548 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng548bc502009-01-29 02:20:59 +0000549 << "constraints:\n";
Edwin Törökced9ff82009-07-11 13:10:19 +0000550 MI->print(Msg, TM);
Evan Cheng548bc502009-01-29 02:20:59 +0000551 }
Edwin Törökced9ff82009-07-11 13:10:19 +0000552 llvm_report_error(Msg.str());
Evan Cheng548bc502009-01-29 02:20:59 +0000553 }
554 }
555
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000556 return MI;
557}
558
559/// isReadModWriteImplicitKill - True if this is an implicit kill for a
560/// read/mod/write register, i.e. update partial register.
561static bool isReadModWriteImplicitKill(MachineInstr *MI, unsigned Reg) {
562 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
563 MachineOperand& MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000564 if (MO.isReg() && MO.getReg() == Reg && MO.isImplicit() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565 MO.isDef() && !MO.isDead())
566 return true;
567 }
568 return false;
569}
570
571/// isReadModWriteImplicitDef - True if this is an implicit def for a
572/// read/mod/write register, i.e. update partial register.
573static bool isReadModWriteImplicitDef(MachineInstr *MI, unsigned Reg) {
574 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
575 MachineOperand& MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000576 if (MO.isReg() && MO.getReg() == Reg && MO.isImplicit() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 !MO.isDef() && MO.isKill())
578 return true;
579 }
580 return false;
581}
582
Owen Anderson9196a392008-07-08 22:24:50 +0000583// precedes - Helper function to determine with MachineInstr A
584// precedes MachineInstr B within the same MBB.
585static bool precedes(MachineBasicBlock::iterator A,
586 MachineBasicBlock::iterator B) {
587 if (A == B)
588 return false;
589
590 MachineBasicBlock::iterator I = A->getParent()->begin();
591 while (I != A->getParent()->end()) {
592 if (I == A)
593 return true;
594 else if (I == B)
595 return false;
596
597 ++I;
598 }
599
600 return false;
601}
602
Owen Andersonff01ccf2008-07-09 20:14:53 +0000603/// ComputeLocalLiveness - Computes liveness of registers within a basic
604/// block, setting the killed/dead flags as appropriate.
605void RALocal::ComputeLocalLiveness(MachineBasicBlock& MBB) {
Owen Anderson9196a392008-07-08 22:24:50 +0000606 MachineRegisterInfo& MRI = MBB.getParent()->getRegInfo();
607 // Keep track of the most recently seen previous use or def of each reg,
608 // so that we can update them with dead/kill markers.
Owen Anderson8050fa12008-07-10 01:56:35 +0000609 DenseMap<unsigned, std::pair<MachineInstr*, unsigned> > LastUseDef;
Owen Anderson9196a392008-07-08 22:24:50 +0000610 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
611 I != E; ++I) {
612 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
613 MachineOperand& MO = I->getOperand(i);
614 // Uses don't trigger any flags, but we need to save
615 // them for later. Also, we have to process these
616 // _before_ processing the defs, since an instr
617 // uses regs before it defs them.
Owen Andersona4d28702008-10-08 04:30:51 +0000618 if (MO.isReg() && MO.getReg() && MO.isUse()) {
Owen Anderson9196a392008-07-08 22:24:50 +0000619 LastUseDef[MO.getReg()] = std::make_pair(I, i);
Owen Andersona4d28702008-10-08 04:30:51 +0000620
621
622 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) continue;
623
Evan Cheng548bc502009-01-29 02:20:59 +0000624 const unsigned* Aliases = TRI->getAliasSet(MO.getReg());
625 if (Aliases) {
626 while (*Aliases) {
Owen Andersona4d28702008-10-08 04:30:51 +0000627 DenseMap<unsigned, std::pair<MachineInstr*, unsigned> >::iterator
Evan Cheng548bc502009-01-29 02:20:59 +0000628 alias = LastUseDef.find(*Aliases);
Owen Andersona4d28702008-10-08 04:30:51 +0000629
Evan Cheng548bc502009-01-29 02:20:59 +0000630 if (alias != LastUseDef.end() && alias->second.first != I)
631 LastUseDef[*Aliases] = std::make_pair(I, i);
Owen Andersona4d28702008-10-08 04:30:51 +0000632
Evan Cheng548bc502009-01-29 02:20:59 +0000633 ++Aliases;
Owen Andersona4d28702008-10-08 04:30:51 +0000634 }
635 }
636 }
Owen Anderson9196a392008-07-08 22:24:50 +0000637 }
638
639 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
640 MachineOperand& MO = I->getOperand(i);
641 // Defs others than 2-addr redefs _do_ trigger flag changes:
642 // - A def followed by a def is dead
643 // - A use followed by a def is a kill
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000644 if (MO.isReg() && MO.getReg() && MO.isDef()) {
Owen Anderson8050fa12008-07-10 01:56:35 +0000645 DenseMap<unsigned, std::pair<MachineInstr*, unsigned> >::iterator
Owen Anderson9196a392008-07-08 22:24:50 +0000646 last = LastUseDef.find(MO.getReg());
647 if (last != LastUseDef.end()) {
Owen Anderson348946a2008-07-10 01:53:01 +0000648 // Check if this is a two address instruction. If so, then
649 // the def does not kill the use.
Evan Chengf1107fd2008-07-10 07:35:43 +0000650 if (last->second.first == I &&
Bob Wilsonaded9952009-04-09 17:16:43 +0000651 I->isRegTiedToUseOperand(i))
Evan Chengf1107fd2008-07-10 07:35:43 +0000652 continue;
Owen Anderson77162402008-07-09 21:15:10 +0000653
Owen Anderson9196a392008-07-08 22:24:50 +0000654 MachineOperand& lastUD =
655 last->second.first->getOperand(last->second.second);
656 if (lastUD.isDef())
657 lastUD.setIsDead(true);
Evan Chengf1107fd2008-07-10 07:35:43 +0000658 else
Owen Anderson9196a392008-07-08 22:24:50 +0000659 lastUD.setIsKill(true);
660 }
661
662 LastUseDef[MO.getReg()] = std::make_pair(I, i);
663 }
664 }
665 }
666
667 // Live-out (of the function) registers contain return values of the function,
668 // so we need to make sure they are alive at return time.
669 if (!MBB.empty() && MBB.back().getDesc().isReturn()) {
670 MachineInstr* Ret = &MBB.back();
671 for (MachineRegisterInfo::liveout_iterator
672 I = MF->getRegInfo().liveout_begin(),
673 E = MF->getRegInfo().liveout_end(); I != E; ++I)
674 if (!Ret->readsRegister(*I)) {
675 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
676 LastUseDef[*I] = std::make_pair(Ret, Ret->getNumOperands()-1);
677 }
678 }
679
680 // Finally, loop over the final use/def of each reg
681 // in the block and determine if it is dead.
Owen Anderson8050fa12008-07-10 01:56:35 +0000682 for (DenseMap<unsigned, std::pair<MachineInstr*, unsigned> >::iterator
Owen Anderson9196a392008-07-08 22:24:50 +0000683 I = LastUseDef.begin(), E = LastUseDef.end(); I != E; ++I) {
684 MachineInstr* MI = I->second.first;
685 unsigned idx = I->second.second;
686 MachineOperand& MO = MI->getOperand(idx);
687
688 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(MO.getReg());
689
690 // A crude approximation of "live-out" calculation
691 bool usedOutsideBlock = isPhysReg ? false :
692 UsedInMultipleBlocks.test(MO.getReg() -
693 TargetRegisterInfo::FirstVirtualRegister);
694 if (!isPhysReg && !usedOutsideBlock)
695 for (MachineRegisterInfo::reg_iterator UI = MRI.reg_begin(MO.getReg()),
696 UE = MRI.reg_end(); UI != UE; ++UI)
697 // Two cases:
698 // - used in another block
699 // - used in the same block before it is defined (loop)
700 if (UI->getParent() != &MBB ||
Owen Anderson074e69a2008-07-08 23:36:37 +0000701 (MO.isDef() && UI.getOperand().isUse() && precedes(&*UI, MI))) {
Owen Anderson9196a392008-07-08 22:24:50 +0000702 UsedInMultipleBlocks.set(MO.getReg() -
703 TargetRegisterInfo::FirstVirtualRegister);
704 usedOutsideBlock = true;
705 break;
706 }
707
708 // Physical registers and those that are not live-out of the block
709 // are killed/dead at their last use/def within this block.
710 if (isPhysReg || !usedOutsideBlock) {
Dan Gohmanec06ecd2008-10-04 00:31:14 +0000711 if (MO.isUse()) {
712 // Don't mark uses that are tied to defs as kills.
Evan Cheng48555e82009-03-19 20:30:06 +0000713 if (!MI->isRegTiedToDefOperand(idx))
Dan Gohmanec06ecd2008-10-04 00:31:14 +0000714 MO.setIsKill(true);
715 } else
Owen Anderson9196a392008-07-08 22:24:50 +0000716 MO.setIsDead(true);
717 }
718 }
Owen Andersonff01ccf2008-07-09 20:14:53 +0000719}
720
721void RALocal::AllocateBasicBlock(MachineBasicBlock &MBB) {
722 // loop over each instruction
723 MachineBasicBlock::iterator MII = MBB.begin();
724
Bill Wendling9dcc0632009-08-22 20:38:09 +0000725 DEBUG({
726 const BasicBlock *LBB = MBB.getBasicBlock();
727 if (LBB)
728 errs() << "\nStarting RegAlloc of BB: " << LBB->getName();
729 });
Owen Andersonff01ccf2008-07-09 20:14:53 +0000730
Evan Chengb0f4d5f2009-01-29 18:37:30 +0000731 // Add live-in registers as active.
732 for (MachineBasicBlock::livein_iterator I = MBB.livein_begin(),
Owen Andersonff01ccf2008-07-09 20:14:53 +0000733 E = MBB.livein_end(); I != E; ++I) {
Evan Chengb0f4d5f2009-01-29 18:37:30 +0000734 unsigned Reg = *I;
735 MF->getRegInfo().setPhysRegUsed(Reg);
736 PhysRegsUsed[Reg] = 0; // It is free and reserved now
737 AddToPhysRegsUseOrder(Reg);
738 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
739 *SubRegs; ++SubRegs) {
740 if (PhysRegsUsed[*SubRegs] != -2) {
741 AddToPhysRegsUseOrder(*SubRegs);
742 PhysRegsUsed[*SubRegs] = 0; // It is free and reserved now
743 MF->getRegInfo().setPhysRegUsed(*SubRegs);
Owen Andersonff01ccf2008-07-09 20:14:53 +0000744 }
Evan Chengb0f4d5f2009-01-29 18:37:30 +0000745 }
Owen Andersonff01ccf2008-07-09 20:14:53 +0000746 }
747
748 ComputeLocalLiveness(MBB);
Owen Anderson9196a392008-07-08 22:24:50 +0000749
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 // Otherwise, sequentially allocate each instruction in the MBB.
751 while (MII != MBB.end()) {
752 MachineInstr *MI = MII++;
Chris Lattner5b930372008-01-07 07:27:27 +0000753 const TargetInstrDesc &TID = MI->getDesc();
Bill Wendling9dcc0632009-08-22 20:38:09 +0000754 DEBUG({
755 errs() << "\nStarting RegAlloc of: " << *MI;
756 errs() << " Regs have values: ";
757 for (unsigned i = 0; i != TRI->getNumRegs(); ++i)
758 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2)
759 errs() << "[" << TRI->getName(i)
760 << ",%reg" << PhysRegsUsed[i] << "] ";
761 errs() << '\n';
762 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000764 // Determine whether this is a copy instruction. The cases where the
765 // source or destination are phys regs are handled specially.
766 unsigned SrcCopyReg, DstCopyReg, SrcCopySubReg, DstCopySubReg;
767 bool isCopy = TII->isMoveInstr(*MI, SrcCopyReg, DstCopyReg,
768 SrcCopySubReg, DstCopySubReg);
769
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000770 // Loop over the implicit uses, making sure that they are at the head of the
771 // use order list, so they don't get reallocated.
772 if (TID.ImplicitUses) {
773 for (const unsigned *ImplicitUses = TID.ImplicitUses;
774 *ImplicitUses; ++ImplicitUses)
775 MarkPhysRegRecentlyUsed(*ImplicitUses);
776 }
777
778 SmallVector<unsigned, 8> Kills;
779 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
780 MachineOperand& MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000781 if (MO.isReg() && MO.isKill()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782 if (!MO.isImplicit())
783 Kills.push_back(MO.getReg());
784 else if (!isReadModWriteImplicitKill(MI, MO.getReg()))
785 // These are extra physical register kills when a sub-register
786 // is defined (def of a sub-register is a read/mod/write of the
787 // larger registers). Ignore.
788 Kills.push_back(MO.getReg());
789 }
790 }
791
Dale Johannesen47e30e42008-09-24 23:13:09 +0000792 // If any physical regs are earlyclobber, spill any value they might
793 // have in them, then mark them unallocatable.
794 // If any virtual regs are earlyclobber, allocate them now (before
795 // freeing inputs that are killed).
796 if (MI->getOpcode()==TargetInstrInfo::INLINEASM) {
797 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
798 MachineOperand& MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000799 if (MO.isReg() && MO.isDef() && MO.isEarlyClobber() &&
Dale Johannesen47e30e42008-09-24 23:13:09 +0000800 MO.getReg()) {
801 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
802 unsigned DestVirtReg = MO.getReg();
803 unsigned DestPhysReg;
804
805 // If DestVirtReg already has a value, use it.
806 if (!(DestPhysReg = getVirt2PhysRegMapSlot(DestVirtReg)))
807 DestPhysReg = getReg(MBB, MI, DestVirtReg);
808 MF->getRegInfo().setPhysRegUsed(DestPhysReg);
809 markVirtRegModified(DestVirtReg);
810 getVirtRegLastUse(DestVirtReg) =
811 std::make_pair((MachineInstr*)0, 0);
Bill Wendling9dcc0632009-08-22 20:38:09 +0000812 DEBUG(errs() << " Assigning " << TRI->getName(DestPhysReg)
813 << " to %reg" << DestVirtReg << "\n");
Dale Johannesen47e30e42008-09-24 23:13:09 +0000814 MO.setReg(DestPhysReg); // Assign the earlyclobber register
815 } else {
816 unsigned Reg = MO.getReg();
817 if (PhysRegsUsed[Reg] == -2) continue; // Something like ESP.
818 // These are extra physical register defs when a sub-register
819 // is defined (def of a sub-register is a read/mod/write of the
820 // larger registers). Ignore.
821 if (isReadModWriteImplicitDef(MI, MO.getReg())) continue;
822
823 MF->getRegInfo().setPhysRegUsed(Reg);
824 spillPhysReg(MBB, MI, Reg, true); // Spill any existing value in reg
825 PhysRegsUsed[Reg] = 0; // It is free and reserved now
826 AddToPhysRegsUseOrder(Reg);
827
Evan Cheng548bc502009-01-29 02:20:59 +0000828 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
829 *SubRegs; ++SubRegs) {
830 if (PhysRegsUsed[*SubRegs] != -2) {
831 MF->getRegInfo().setPhysRegUsed(*SubRegs);
832 PhysRegsUsed[*SubRegs] = 0; // It is free and reserved now
833 AddToPhysRegsUseOrder(*SubRegs);
Dale Johannesen47e30e42008-09-24 23:13:09 +0000834 }
835 }
836 }
837 }
838 }
839 }
840
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841 // Get the used operands into registers. This has the potential to spill
842 // incoming values if we are out of registers. Note that we completely
843 // ignore physical register uses here. We assume that if an explicit
844 // physical register is referenced by the instruction, that it is guaranteed
845 // to be live-in, or the input is badly hosed.
846 //
Evan Cheng548bc502009-01-29 02:20:59 +0000847 SmallSet<unsigned, 4> ReloadedRegs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
849 MachineOperand& MO = MI->getOperand(i);
850 // here we are looking for only used operands (never def&use)
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000851 if (MO.isReg() && !MO.isDef() && MO.getReg() && !MO.isImplicit() &&
Dan Gohman1e57df32008-02-10 18:45:23 +0000852 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000853 MI = reloadVirtReg(MBB, MI, i, ReloadedRegs,
854 isCopy ? DstCopyReg : 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855 }
856
857 // If this instruction is the last user of this register, kill the
858 // value, freeing the register being used, so it doesn't need to be
859 // spilled to memory.
860 //
861 for (unsigned i = 0, e = Kills.size(); i != e; ++i) {
862 unsigned VirtReg = Kills[i];
863 unsigned PhysReg = VirtReg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000864 if (TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865 // If the virtual register was never materialized into a register, it
866 // might not be in the map, but it won't hurt to zero it out anyway.
867 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
868 PhysReg = PhysRegSlot;
869 PhysRegSlot = 0;
870 } else if (PhysRegsUsed[PhysReg] == -2) {
871 // Unallocatable register dead, ignore.
872 continue;
873 } else {
Evan Cheng358d8dd2007-10-22 19:42:28 +0000874 assert((!PhysRegsUsed[PhysReg] || PhysRegsUsed[PhysReg] == -1) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 "Silently clearing a virtual register?");
876 }
877
878 if (PhysReg) {
Bill Wendling9dcc0632009-08-22 20:38:09 +0000879 DEBUG(errs() << " Last use of " << TRI->getName(PhysReg)
880 << "[%reg" << VirtReg <<"], removing it from live set\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 removePhysReg(PhysReg);
Evan Cheng548bc502009-01-29 02:20:59 +0000882 for (const unsigned *SubRegs = TRI->getSubRegisters(PhysReg);
883 *SubRegs; ++SubRegs) {
884 if (PhysRegsUsed[*SubRegs] != -2) {
Bill Wendling9dcc0632009-08-22 20:38:09 +0000885 DEBUG(errs() << " Last use of "
886 << TRI->getName(*SubRegs) << "[%reg" << VirtReg
887 <<"], removing it from live set\n");
Evan Cheng548bc502009-01-29 02:20:59 +0000888 removePhysReg(*SubRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 }
890 }
891 }
892 }
893
894 // Loop over all of the operands of the instruction, spilling registers that
895 // are defined, and marking explicit destinations in the PhysRegsUsed map.
896 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
897 MachineOperand& MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000898 if (MO.isReg() && MO.isDef() && !MO.isImplicit() && MO.getReg() &&
Dale Johannesen47e30e42008-09-24 23:13:09 +0000899 !MO.isEarlyClobber() &&
Dan Gohman1e57df32008-02-10 18:45:23 +0000900 TargetRegisterInfo::isPhysicalRegister(MO.getReg())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 unsigned Reg = MO.getReg();
902 if (PhysRegsUsed[Reg] == -2) continue; // Something like ESP.
903 // These are extra physical register defs when a sub-register
904 // is defined (def of a sub-register is a read/mod/write of the
905 // larger registers). Ignore.
906 if (isReadModWriteImplicitDef(MI, MO.getReg())) continue;
907
Chris Lattner1b989192007-12-31 04:13:23 +0000908 MF->getRegInfo().setPhysRegUsed(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 spillPhysReg(MBB, MI, Reg, true); // Spill any existing value in reg
910 PhysRegsUsed[Reg] = 0; // It is free and reserved now
911 AddToPhysRegsUseOrder(Reg);
912
Evan Cheng548bc502009-01-29 02:20:59 +0000913 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
914 *SubRegs; ++SubRegs) {
915 if (PhysRegsUsed[*SubRegs] != -2) {
916 MF->getRegInfo().setPhysRegUsed(*SubRegs);
917 PhysRegsUsed[*SubRegs] = 0; // It is free and reserved now
918 AddToPhysRegsUseOrder(*SubRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919 }
920 }
921 }
922 }
923
924 // Loop over the implicit defs, spilling them as well.
925 if (TID.ImplicitDefs) {
926 for (const unsigned *ImplicitDefs = TID.ImplicitDefs;
927 *ImplicitDefs; ++ImplicitDefs) {
928 unsigned Reg = *ImplicitDefs;
929 if (PhysRegsUsed[Reg] != -2) {
930 spillPhysReg(MBB, MI, Reg, true);
931 AddToPhysRegsUseOrder(Reg);
932 PhysRegsUsed[Reg] = 0; // It is free and reserved now
933 }
Chris Lattner1b989192007-12-31 04:13:23 +0000934 MF->getRegInfo().setPhysRegUsed(Reg);
Evan Cheng548bc502009-01-29 02:20:59 +0000935 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
936 *SubRegs; ++SubRegs) {
937 if (PhysRegsUsed[*SubRegs] != -2) {
938 AddToPhysRegsUseOrder(*SubRegs);
939 PhysRegsUsed[*SubRegs] = 0; // It is free and reserved now
940 MF->getRegInfo().setPhysRegUsed(*SubRegs);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941 }
942 }
943 }
944 }
945
946 SmallVector<unsigned, 8> DeadDefs;
947 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
948 MachineOperand& MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000949 if (MO.isReg() && MO.isDead())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 DeadDefs.push_back(MO.getReg());
951 }
952
953 // Okay, we have allocated all of the source operands and spilled any values
954 // that would be destroyed by defs of this instruction. Loop over the
955 // explicit defs and assign them to a register, spilling incoming values if
956 // we need to scavenge a register.
957 //
958 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
959 MachineOperand& MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000960 if (MO.isReg() && MO.isDef() && MO.getReg() &&
Dale Johannesen47e30e42008-09-24 23:13:09 +0000961 !MO.isEarlyClobber() &&
Dan Gohman1e57df32008-02-10 18:45:23 +0000962 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963 unsigned DestVirtReg = MO.getReg();
964 unsigned DestPhysReg;
965
966 // If DestVirtReg already has a value, use it.
Dale Johannesen5d25f9b2009-12-16 00:29:41 +0000967 if (!(DestPhysReg = getVirt2PhysRegMapSlot(DestVirtReg))) {
968 // If this is a copy, the source reg is a phys reg, and
969 // that reg is available, use that phys reg for DestPhysReg.
970 if (isCopy &&
971 TargetRegisterInfo::isPhysicalRegister(SrcCopyReg) &&
972 isPhysRegAvailable(SrcCopyReg)) {
973 DestPhysReg = SrcCopyReg;
974 assignVirtToPhysReg(DestVirtReg, DestPhysReg);
975 } else
976 DestPhysReg = getReg(MBB, MI, DestVirtReg);
977 }
Chris Lattner1b989192007-12-31 04:13:23 +0000978 MF->getRegInfo().setPhysRegUsed(DestPhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979 markVirtRegModified(DestVirtReg);
Evan Chenga94efbd2008-01-17 02:08:17 +0000980 getVirtRegLastUse(DestVirtReg) = std::make_pair((MachineInstr*)0, 0);
Bill Wendling9dcc0632009-08-22 20:38:09 +0000981 DEBUG(errs() << " Assigning " << TRI->getName(DestPhysReg)
982 << " to %reg" << DestVirtReg << "\n");
Dan Gohman7f31037a2008-07-09 20:12:26 +0000983 MO.setReg(DestPhysReg); // Assign the output register
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984 }
985 }
986
987 // If this instruction defines any registers that are immediately dead,
988 // kill them now.
989 //
990 for (unsigned i = 0, e = DeadDefs.size(); i != e; ++i) {
991 unsigned VirtReg = DeadDefs[i];
992 unsigned PhysReg = VirtReg;
Dan Gohman1e57df32008-02-10 18:45:23 +0000993 if (TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
995 PhysReg = PhysRegSlot;
996 assert(PhysReg != 0);
997 PhysRegSlot = 0;
998 } else if (PhysRegsUsed[PhysReg] == -2) {
999 // Unallocatable register dead, ignore.
1000 continue;
1001 }
1002
1003 if (PhysReg) {
Bill Wendling9dcc0632009-08-22 20:38:09 +00001004 DEBUG(errs() << " Register " << TRI->getName(PhysReg)
1005 << " [%reg" << VirtReg
1006 << "] is never used, removing it from live set\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007 removePhysReg(PhysReg);
Dan Gohman1e57df32008-02-10 18:45:23 +00001008 for (const unsigned *AliasSet = TRI->getAliasSet(PhysReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 *AliasSet; ++AliasSet) {
1010 if (PhysRegsUsed[*AliasSet] != -2) {
Bill Wendling9dcc0632009-08-22 20:38:09 +00001011 DEBUG(errs() << " Register " << TRI->getName(*AliasSet)
1012 << " [%reg" << *AliasSet
1013 << "] is never used, removing it from live set\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014 removePhysReg(*AliasSet);
1015 }
1016 }
1017 }
1018 }
1019
Bob Wilsona43eb6b2009-05-07 23:47:03 +00001020 // Finally, if this is a noop copy instruction, zap it. (Except that if
1021 // the copy is dead, it must be kept to avoid messing up liveness info for
1022 // the register scavenger. See pr4100.)
Dale Johannesen5d25f9b2009-12-16 00:29:41 +00001023 if (TII->isMoveInstr(*MI, SrcCopyReg, DstCopyReg,
1024 SrcCopySubReg, DstCopySubReg) &&
1025 SrcCopyReg == DstCopyReg && DeadDefs.empty())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 MBB.erase(MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001027 }
1028
1029 MachineBasicBlock::iterator MI = MBB.getFirstTerminator();
1030
1031 // Spill all physical registers holding virtual registers now.
Dan Gohman1e57df32008-02-10 18:45:23 +00001032 for (unsigned i = 0, e = TRI->getNumRegs(); i != e; ++i)
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001033 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 if (unsigned VirtReg = PhysRegsUsed[i])
1035 spillVirtReg(MBB, MI, VirtReg, i);
1036 else
1037 removePhysReg(i);
Anton Korobeynikov6a4a9332008-02-20 12:07:57 +00001038 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039
1040#if 0
1041 // This checking code is very expensive.
1042 bool AllOk = true;
Dan Gohman1e57df32008-02-10 18:45:23 +00001043 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner1b989192007-12-31 04:13:23 +00001044 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 if (unsigned PR = Virt2PhysRegMap[i]) {
1046 cerr << "Register still mapped: " << i << " -> " << PR << "\n";
1047 AllOk = false;
1048 }
1049 assert(AllOk && "Virtual registers still in phys regs?");
1050#endif
1051
1052 // Clear any physical register which appear live at the end of the basic
1053 // block, but which do not hold any virtual registers. e.g., the stack
1054 // pointer.
1055 PhysRegsUseOrder.clear();
1056}
1057
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058/// runOnMachineFunction - Register allocate the whole function
1059///
1060bool RALocal::runOnMachineFunction(MachineFunction &Fn) {
Bill Wendling9dcc0632009-08-22 20:38:09 +00001061 DEBUG(errs() << "Machine Function\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 MF = &Fn;
1063 TM = &Fn.getTarget();
Dan Gohman1e57df32008-02-10 18:45:23 +00001064 TRI = TM->getRegisterInfo();
Owen Andersonbf15ae22008-01-07 01:35:56 +00001065 TII = TM->getInstrInfo();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066
Dan Gohman1e57df32008-02-10 18:45:23 +00001067 PhysRegsUsed.assign(TRI->getNumRegs(), -1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068
1069 // At various places we want to efficiently check to see whether a register
1070 // is allocatable. To handle this, we mark all unallocatable registers as
1071 // being pinned down, permanently.
1072 {
Dan Gohman1e57df32008-02-10 18:45:23 +00001073 BitVector Allocable = TRI->getAllocatableSet(Fn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 for (unsigned i = 0, e = Allocable.size(); i != e; ++i)
1075 if (!Allocable[i])
1076 PhysRegsUsed[i] = -2; // Mark the reg unallocable.
1077 }
1078
1079 // initialize the virtual->physical register map to have a 'null'
1080 // mapping for all virtual registers
Evan Cheng9e66d8c2008-01-17 00:35:26 +00001081 unsigned LastVirtReg = MF->getRegInfo().getLastVirtReg();
Evan Cheng33dc9712008-07-10 18:23:23 +00001082 StackSlotForVirtReg.grow(LastVirtReg);
Evan Cheng9e66d8c2008-01-17 00:35:26 +00001083 Virt2PhysRegMap.grow(LastVirtReg);
Evan Chenga94efbd2008-01-17 02:08:17 +00001084 Virt2LastUseMap.grow(LastVirtReg);
Dan Gohman1e57df32008-02-10 18:45:23 +00001085 VirtRegModified.resize(LastVirtReg+1-TargetRegisterInfo::FirstVirtualRegister);
Owen Anderson9196a392008-07-08 22:24:50 +00001086 UsedInMultipleBlocks.resize(LastVirtReg+1-TargetRegisterInfo::FirstVirtualRegister);
1087
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 // Loop over all of the basic blocks, eliminating virtual register references
1089 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
1090 MBB != MBBe; ++MBB)
1091 AllocateBasicBlock(*MBB);
1092
1093 StackSlotForVirtReg.clear();
1094 PhysRegsUsed.clear();
1095 VirtRegModified.clear();
Owen Anderson9196a392008-07-08 22:24:50 +00001096 UsedInMultipleBlocks.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097 Virt2PhysRegMap.clear();
Evan Chenga94efbd2008-01-17 02:08:17 +00001098 Virt2LastUseMap.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099 return true;
1100}
1101
1102FunctionPass *llvm::createLocalRegisterAllocator() {
1103 return new RALocal();
1104}