Arnold Schwaighofer | a70fe79 | 2007-10-12 21:53:12 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2 | // |
3 | // The LLVM Compiler Infrastructure | ||||
4 | // | ||||
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
6 | // License. See LICENSE.TXT for details. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7 | // |
8 | //===----------------------------------------------------------------------===// | ||||
9 | // | ||||
10 | // This file defines the interfaces that X86 uses to lower LLVM code into a | ||||
11 | // selection DAG. | ||||
12 | // | ||||
13 | //===----------------------------------------------------------------------===// | ||||
14 | |||||
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "x86-isel" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 16 | #include "X86.h" |
17 | #include "X86InstrBuilder.h" | ||||
18 | #include "X86ISelLowering.h" | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 19 | #include "X86TargetMachine.h" |
Chris Lattner | 8886dc2 | 2009-09-16 01:46:41 +0000 | [diff] [blame] | 20 | #include "X86TargetObjectFile.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 21 | #include "llvm/CallingConv.h" |
22 | #include "llvm/Constants.h" | ||||
23 | #include "llvm/DerivedTypes.h" | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 24 | #include "llvm/GlobalAlias.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 25 | #include "llvm/GlobalVariable.h" |
26 | #include "llvm/Function.h" | ||||
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 27 | #include "llvm/Instructions.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 28 | #include "llvm/Intrinsics.h" |
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 29 | #include "llvm/LLVMContext.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineFrameInfo.h" |
31 | #include "llvm/CodeGen/MachineFunction.h" | ||||
32 | #include "llvm/CodeGen/MachineInstrBuilder.h" | ||||
Chris Lattner | 25525cd | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Evan Cheng | 2e28d62 | 2008-02-02 04:07:54 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Chris Lattner | 541d890 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 37 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 38 | #include "llvm/MC/MCContext.h" |
Daniel Dunbar | bb6c3dc | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 39 | #include "llvm/MC/MCExpr.h" |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 40 | #include "llvm/MC/MCSymbol.h" |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 41 | #include "llvm/ADT/BitVector.h" |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 42 | #include "llvm/ADT/SmallSet.h" |
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 43 | #include "llvm/ADT/Statistic.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 44 | #include "llvm/ADT/StringExtras.h" |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 45 | #include "llvm/ADT/VectorExtras.h" |
Mon P Wang | 1f29232 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 46 | #include "llvm/Support/CommandLine.h" |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 47 | #include "llvm/Support/Debug.h" |
Bill Wendling | 024a32b | 2010-03-12 19:20:40 +0000 | [diff] [blame] | 48 | #include "llvm/Support/Dwarf.h" |
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 49 | #include "llvm/Support/ErrorHandling.h" |
50 | #include "llvm/Support/MathExtras.h" | ||||
Edwin Török | 4d9756a | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 51 | #include "llvm/Support/raw_ostream.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 52 | using namespace llvm; |
Bill Wendling | 024a32b | 2010-03-12 19:20:40 +0000 | [diff] [blame] | 53 | using namespace dwarf; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 54 | |
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 55 | STATISTIC(NumTailCalls, "Number of tail calls"); |
56 | |||||
Mon P Wang | 1f29232 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 57 | static cl::opt<bool> |
Mon P Wang | ba7e48e | 2008-11-24 02:10:43 +0000 | [diff] [blame] | 58 | DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX")); |
Mon P Wang | 1f29232 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 59 | |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 60 | // Forward declarations. |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 61 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 62 | SDValue V2); |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 63 | |
Chris Lattner | c4c40a9 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 64 | static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) { |
Eric Christopher | becc630 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 65 | |
66 | bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit(); | ||||
67 | |||||
68 | if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) { | ||||
69 | if (is64Bit) return new X8664_MachoTargetObjectFile(); | ||||
Anton Korobeynikov | df708fc | 2010-02-21 20:28:15 +0000 | [diff] [blame] | 70 | return new TargetLoweringObjectFileMachO(); |
Eric Christopher | becc630 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 71 | } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){ |
72 | if (is64Bit) return new X8664_ELFTargetObjectFile(TM); | ||||
Anton Korobeynikov | d779bcb | 2010-02-15 22:35:59 +0000 | [diff] [blame] | 73 | return new X8632_ELFTargetObjectFile(TM); |
Eric Christopher | becc630 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 74 | } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) { |
Chris Lattner | c4c40a9 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 75 | return new TargetLoweringObjectFileCOFF(); |
Eric Christopher | becc630 | 2010-07-05 19:26:33 +0000 | [diff] [blame] | 76 | } |
77 | llvm_unreachable("unknown subtarget type"); | ||||
Chris Lattner | c4c40a9 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 78 | } |
79 | |||||
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 80 | X86TargetLowering::X86TargetLowering(X86TargetMachine &TM) |
Chris Lattner | c4c40a9 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 81 | : TargetLowering(TM, createTLOF(TM)) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 82 | Subtarget = &TM.getSubtarget<X86Subtarget>(); |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 83 | X86ScalarSSEf64 = Subtarget->hasSSE2(); |
84 | X86ScalarSSEf32 = Subtarget->hasSSE1(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 85 | X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 86 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 87 | RegInfo = TM.getRegisterInfo(); |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 88 | TD = getTargetData(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 89 | |
90 | // Set up the TargetLowering object. | ||||
91 | |||||
92 | // X86 is weird, it always uses i8 for shift amounts and setcc results. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 93 | setShiftAmountType(MVT::i8); |
Duncan Sands | 8cf4a82 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 94 | setBooleanContents(ZeroOrOneBooleanContent); |
Evan Cheng | a9d350e | 2010-05-19 20:19:50 +0000 | [diff] [blame] | 95 | setSchedulingPreference(Sched::RegPressure); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 96 | setStackPointerRegisterToSaveRestore(X86StackPtr); |
97 | |||||
98 | if (Subtarget->isTargetDarwin()) { | ||||
99 | // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp. | ||||
100 | setUseUnderscoreSetJmp(false); | ||||
101 | setUseUnderscoreLongJmp(false); | ||||
102 | } else if (Subtarget->isTargetMingw()) { | ||||
103 | // MS runtime is weird: it exports _setjmp, but longjmp! | ||||
104 | setUseUnderscoreSetJmp(true); | ||||
105 | setUseUnderscoreLongJmp(false); | ||||
106 | } else { | ||||
107 | setUseUnderscoreSetJmp(true); | ||||
108 | setUseUnderscoreLongJmp(true); | ||||
109 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 110 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 111 | // Set up the register classes. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 112 | addRegisterClass(MVT::i8, X86::GR8RegisterClass); |
Dan Gohman | fe40358 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 113 | addRegisterClass(MVT::i16, X86::GR16RegisterClass); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 114 | addRegisterClass(MVT::i32, X86::GR32RegisterClass); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 115 | if (Subtarget->is64Bit()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 116 | addRegisterClass(MVT::i64, X86::GR64RegisterClass); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 117 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 118 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 119 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 120 | // We don't accept any truncstore of integer registers. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 121 | setTruncStoreAction(MVT::i64, MVT::i32, Expand); |
Dan Gohman | fe40358 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 122 | setTruncStoreAction(MVT::i64, MVT::i16, Expand); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 123 | setTruncStoreAction(MVT::i64, MVT::i8 , Expand); |
Dan Gohman | fe40358 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 124 | setTruncStoreAction(MVT::i32, MVT::i16, Expand); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 125 | setTruncStoreAction(MVT::i32, MVT::i8 , Expand); |
126 | setTruncStoreAction(MVT::i16, MVT::i8, Expand); | ||||
Evan Cheng | 7134382 | 2008-10-15 02:05:31 +0000 | [diff] [blame] | 127 | |
128 | // SETOEQ and SETUNE require checking two conditions. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 129 | setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand); |
130 | setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand); | ||||
131 | setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand); | ||||
132 | setCondCodeAction(ISD::SETUNE, MVT::f32, Expand); | ||||
133 | setCondCodeAction(ISD::SETUNE, MVT::f64, Expand); | ||||
134 | setCondCodeAction(ISD::SETUNE, MVT::f80, Expand); | ||||
Chris Lattner | 3bc0850 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 135 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 136 | // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this |
137 | // operation. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 138 | setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote); |
139 | setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote); | ||||
140 | setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 141 | |
142 | if (Subtarget->is64Bit()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 143 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote); |
144 | setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 145 | } else if (!UseSoftFloat) { |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 146 | // We have an algorithm for SSE2->double, and we turn this into a |
147 | // 64-bit FILD followed by conditional FADD for other targets. | ||||
148 | setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 149 | // We have an algorithm for SSE2, and we turn this into a 64-bit |
150 | // FILD for other targets. | ||||
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 151 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 152 | } |
153 | |||||
154 | // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have | ||||
155 | // this operation. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 156 | setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote); |
157 | setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote); | ||||
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 158 | |
Devang Patel | 3c23364 | 2009-06-05 18:48:29 +0000 | [diff] [blame] | 159 | if (!UseSoftFloat) { |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 160 | // SSE has no i16 to fp conversion, only i32 |
161 | if (X86ScalarSSEf32) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 162 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote); |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 163 | // f32 and f64 cases are Legal, f80 case is not |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 164 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom); |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 165 | } else { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 166 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom); |
167 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom); | ||||
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 168 | } |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 169 | } else { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 170 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote); |
171 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 172 | } |
173 | |||||
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 174 | // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64 |
175 | // are Legal, f80 is custom lowered. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 176 | setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom); |
177 | setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 178 | |
179 | // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have | ||||
180 | // this operation. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 181 | setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote); |
182 | setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 183 | |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 184 | if (X86ScalarSSEf32) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 185 | setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 186 | // f32 and f64 cases are Legal, f80 case is not |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 187 | setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 188 | } else { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 189 | setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom); |
190 | setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 191 | } |
192 | |||||
193 | // Handle FP_TO_UINT by promoting the destination to a larger signed | ||||
194 | // conversion. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 195 | setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote); |
196 | setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote); | ||||
197 | setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 198 | |
199 | if (Subtarget->is64Bit()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 200 | setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand); |
201 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 202 | } else if (!UseSoftFloat) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 203 | if (X86ScalarSSEf32 && !Subtarget->hasSSE3()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 204 | // Expand FP_TO_UINT into a select. |
205 | // FIXME: We would like to use a Custom expander here eventually to do | ||||
206 | // the optimal thing for SSE vs. the default expansion in the legalizer. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 207 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 208 | else |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 209 | // With SSE3 we can use fisttpll to convert to a signed i64; without |
210 | // SSE, we're stuck with a fistpll. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 211 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 212 | } |
213 | |||||
214 | // TODO: when we have SSE, these could be more efficient, by using movd/movq. | ||||
Dale Johannesen | 6d730c0 | 2010-05-21 18:44:47 +0000 | [diff] [blame] | 215 | if (!X86ScalarSSEf64) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 216 | setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand); |
217 | setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand); | ||||
Dale Johannesen | b1b0c84 | 2010-05-21 18:40:15 +0000 | [diff] [blame] | 218 | if (Subtarget->is64Bit()) { |
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 219 | setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand); |
Dale Johannesen | b1b0c84 | 2010-05-21 18:40:15 +0000 | [diff] [blame] | 220 | // Without SSE, i64->f64 goes through memory; i64->MMX is Legal. |
221 | if (Subtarget->hasMMX() && !DisableMMX) | ||||
222 | setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom); | ||||
223 | else | ||||
224 | setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand); | ||||
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 225 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 226 | } |
227 | |||||
Dan Gohman | 8450d86 | 2008-02-18 19:34:53 +0000 | [diff] [blame] | 228 | // Scalar integer divide and remainder are lowered to use operations that |
229 | // produce two results, to match the available instructions. This exposes | ||||
230 | // the two-result form to trivial CSE, which is able to combine x/y and x%y | ||||
231 | // into a single instruction. | ||||
232 | // | ||||
233 | // Scalar integer multiply-high is also lowered to use two-result | ||||
234 | // operations, to match the available instructions. However, plain multiply | ||||
235 | // (low) operations are left as Legal, as there are single-result | ||||
236 | // instructions for this in x86. Using the two-result multiply instructions | ||||
237 | // when both high and low results are needed must be arranged by dagcombine. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 238 | setOperationAction(ISD::MULHS , MVT::i8 , Expand); |
239 | setOperationAction(ISD::MULHU , MVT::i8 , Expand); | ||||
240 | setOperationAction(ISD::SDIV , MVT::i8 , Expand); | ||||
241 | setOperationAction(ISD::UDIV , MVT::i8 , Expand); | ||||
242 | setOperationAction(ISD::SREM , MVT::i8 , Expand); | ||||
243 | setOperationAction(ISD::UREM , MVT::i8 , Expand); | ||||
244 | setOperationAction(ISD::MULHS , MVT::i16 , Expand); | ||||
245 | setOperationAction(ISD::MULHU , MVT::i16 , Expand); | ||||
246 | setOperationAction(ISD::SDIV , MVT::i16 , Expand); | ||||
247 | setOperationAction(ISD::UDIV , MVT::i16 , Expand); | ||||
248 | setOperationAction(ISD::SREM , MVT::i16 , Expand); | ||||
249 | setOperationAction(ISD::UREM , MVT::i16 , Expand); | ||||
250 | setOperationAction(ISD::MULHS , MVT::i32 , Expand); | ||||
251 | setOperationAction(ISD::MULHU , MVT::i32 , Expand); | ||||
252 | setOperationAction(ISD::SDIV , MVT::i32 , Expand); | ||||
253 | setOperationAction(ISD::UDIV , MVT::i32 , Expand); | ||||
254 | setOperationAction(ISD::SREM , MVT::i32 , Expand); | ||||
255 | setOperationAction(ISD::UREM , MVT::i32 , Expand); | ||||
256 | setOperationAction(ISD::MULHS , MVT::i64 , Expand); | ||||
257 | setOperationAction(ISD::MULHU , MVT::i64 , Expand); | ||||
258 | setOperationAction(ISD::SDIV , MVT::i64 , Expand); | ||||
259 | setOperationAction(ISD::UDIV , MVT::i64 , Expand); | ||||
260 | setOperationAction(ISD::SREM , MVT::i64 , Expand); | ||||
261 | setOperationAction(ISD::UREM , MVT::i64 , Expand); | ||||
Dan Gohman | 242a5ba | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 262 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 263 | setOperationAction(ISD::BR_JT , MVT::Other, Expand); |
264 | setOperationAction(ISD::BRCOND , MVT::Other, Custom); | ||||
265 | setOperationAction(ISD::BR_CC , MVT::Other, Expand); | ||||
266 | setOperationAction(ISD::SELECT_CC , MVT::Other, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 267 | if (Subtarget->is64Bit()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 268 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal); |
269 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal); | ||||
270 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal); | ||||
271 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand); | ||||
272 | setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand); | ||||
273 | setOperationAction(ISD::FREM , MVT::f32 , Expand); | ||||
274 | setOperationAction(ISD::FREM , MVT::f64 , Expand); | ||||
275 | setOperationAction(ISD::FREM , MVT::f80 , Expand); | ||||
276 | setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 277 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 278 | setOperationAction(ISD::CTPOP , MVT::i8 , Expand); |
279 | setOperationAction(ISD::CTTZ , MVT::i8 , Custom); | ||||
280 | setOperationAction(ISD::CTLZ , MVT::i8 , Custom); | ||||
281 | setOperationAction(ISD::CTPOP , MVT::i16 , Expand); | ||||
Dan Gohman | fe40358 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 282 | setOperationAction(ISD::CTTZ , MVT::i16 , Custom); |
283 | setOperationAction(ISD::CTLZ , MVT::i16 , Custom); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 284 | setOperationAction(ISD::CTPOP , MVT::i32 , Expand); |
285 | setOperationAction(ISD::CTTZ , MVT::i32 , Custom); | ||||
286 | setOperationAction(ISD::CTLZ , MVT::i32 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 287 | if (Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 288 | setOperationAction(ISD::CTPOP , MVT::i64 , Expand); |
289 | setOperationAction(ISD::CTTZ , MVT::i64 , Custom); | ||||
290 | setOperationAction(ISD::CTLZ , MVT::i64 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 291 | } |
292 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 293 | setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom); |
294 | setOperationAction(ISD::BSWAP , MVT::i16 , Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 295 | |
296 | // These should be promoted to a larger select which is supported. | ||||
Dan Gohman | 29b998f | 2009-08-27 00:14:12 +0000 | [diff] [blame] | 297 | setOperationAction(ISD::SELECT , MVT::i1 , Promote); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 298 | // X86 wants to expand cmov itself. |
Dan Gohman | 29b998f | 2009-08-27 00:14:12 +0000 | [diff] [blame] | 299 | setOperationAction(ISD::SELECT , MVT::i8 , Custom); |
Dan Gohman | fe40358 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 300 | setOperationAction(ISD::SELECT , MVT::i16 , Custom); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 301 | setOperationAction(ISD::SELECT , MVT::i32 , Custom); |
302 | setOperationAction(ISD::SELECT , MVT::f32 , Custom); | ||||
303 | setOperationAction(ISD::SELECT , MVT::f64 , Custom); | ||||
304 | setOperationAction(ISD::SELECT , MVT::f80 , Custom); | ||||
305 | setOperationAction(ISD::SETCC , MVT::i8 , Custom); | ||||
Dan Gohman | fe40358 | 2010-04-30 18:30:26 +0000 | [diff] [blame] | 306 | setOperationAction(ISD::SETCC , MVT::i16 , Custom); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 307 | setOperationAction(ISD::SETCC , MVT::i32 , Custom); |
308 | setOperationAction(ISD::SETCC , MVT::f32 , Custom); | ||||
309 | setOperationAction(ISD::SETCC , MVT::f64 , Custom); | ||||
310 | setOperationAction(ISD::SETCC , MVT::f80 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 311 | if (Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 312 | setOperationAction(ISD::SELECT , MVT::i64 , Custom); |
313 | setOperationAction(ISD::SETCC , MVT::i64 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 314 | } |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 315 | setOperationAction(ISD::EH_RETURN , MVT::Other, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 316 | |
317 | // Darwin ABI issue. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 318 | setOperationAction(ISD::ConstantPool , MVT::i32 , Custom); |
319 | setOperationAction(ISD::JumpTable , MVT::i32 , Custom); | ||||
320 | setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom); | ||||
321 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom); | ||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 322 | if (Subtarget->is64Bit()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 323 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); |
324 | setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom); | ||||
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 325 | setOperationAction(ISD::BlockAddress , MVT::i32 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 326 | if (Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 327 | setOperationAction(ISD::ConstantPool , MVT::i64 , Custom); |
328 | setOperationAction(ISD::JumpTable , MVT::i64 , Custom); | ||||
329 | setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom); | ||||
330 | setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom); | ||||
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 331 | setOperationAction(ISD::BlockAddress , MVT::i64 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 332 | } |
333 | // 64-bit addm sub, shl, sra, srl (iff 32-bit x86) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 334 | setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom); |
335 | setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom); | ||||
336 | setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom); | ||||
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 337 | if (Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 338 | setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom); |
339 | setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom); | ||||
340 | setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom); | ||||
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 341 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 342 | |
Evan Cheng | 8d51ab3 | 2008-03-10 19:38:10 +0000 | [diff] [blame] | 343 | if (Subtarget->hasSSE1()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 344 | setOperationAction(ISD::PREFETCH , MVT::Other, Legal); |
Evan Cheng | d1d6807 | 2008-03-08 00:58:38 +0000 | [diff] [blame] | 345 | |
Andrew Lenharth | 0531ec5 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 346 | if (!Subtarget->hasSSE2()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 347 | setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand); |
Jim Grosbach | cdee6d1 | 2010-06-23 16:25:07 +0000 | [diff] [blame] | 348 | // On X86 and X86-64, atomic operations are lowered to locked instructions. |
349 | // Locked instructions, in turn, have implicit fence semantics (all memory | ||||
350 | // operations are flushed before issuing the locked instruction, and they | ||||
351 | // are not buffered), so we can fold away the common pattern of | ||||
352 | // fence-atomic-fence. | ||||
353 | setShouldFoldAtomicFences(true); | ||||
Andrew Lenharth | 0531ec5 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 354 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 355 | // Expand certain atomics |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 356 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom); |
357 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom); | ||||
358 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom); | ||||
359 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom); | ||||
Bill Wendling | db2280a | 2008-08-20 00:28:16 +0000 | [diff] [blame] | 360 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 361 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom); |
362 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom); | ||||
363 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom); | ||||
364 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | ||||
Andrew Lenharth | 0531ec5 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 365 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 366 | if (!Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 367 | setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom); |
368 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | ||||
369 | setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom); | ||||
370 | setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom); | ||||
371 | setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom); | ||||
372 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom); | ||||
373 | setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 374 | } |
375 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 376 | // FIXME - use subtarget debug flags |
377 | if (!Subtarget->isTargetDarwin() && | ||||
378 | !Subtarget->isTargetELF() && | ||||
Dan Gohman | fa607c9 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 379 | !Subtarget->isTargetCygMing()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 380 | setOperationAction(ISD::EH_LABEL, MVT::Other, Expand); |
Dan Gohman | fa607c9 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 381 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 382 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 383 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand); |
384 | setOperationAction(ISD::EHSELECTION, MVT::i64, Expand); | ||||
385 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand); | ||||
386 | setOperationAction(ISD::EHSELECTION, MVT::i32, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 387 | if (Subtarget->is64Bit()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 388 | setExceptionPointerRegister(X86::RAX); |
389 | setExceptionSelectorRegister(X86::RDX); | ||||
390 | } else { | ||||
391 | setExceptionPointerRegister(X86::EAX); | ||||
392 | setExceptionSelectorRegister(X86::EDX); | ||||
393 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 394 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom); |
395 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom); | ||||
Anton Korobeynikov | 566f9d9 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 396 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 397 | setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 398 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 399 | setOperationAction(ISD::TRAP, MVT::Other, Legal); |
Anton Korobeynikov | 39d40ba | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 400 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 401 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 402 | setOperationAction(ISD::VASTART , MVT::Other, Custom); |
403 | setOperationAction(ISD::VAEND , MVT::Other, Expand); | ||||
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 404 | if (Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 405 | setOperationAction(ISD::VAARG , MVT::Other, Custom); |
406 | setOperationAction(ISD::VACOPY , MVT::Other, Custom); | ||||
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 407 | } else { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 408 | setOperationAction(ISD::VAARG , MVT::Other, Expand); |
409 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); | ||||
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 410 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 411 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 412 | setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); |
413 | setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 414 | if (Subtarget->is64Bit()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 415 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 416 | if (Subtarget->isTargetCygMing()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 417 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 418 | else |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 419 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 420 | |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 421 | if (!UseSoftFloat && X86ScalarSSEf64) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 422 | // f32 and f64 use SSE. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 423 | // Set up the FP register classes. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 424 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); |
425 | addRegisterClass(MVT::f64, X86::FR64RegisterClass); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 426 | |
427 | // Use ANDPD to simulate FABS. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 428 | setOperationAction(ISD::FABS , MVT::f64, Custom); |
429 | setOperationAction(ISD::FABS , MVT::f32, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 430 | |
431 | // Use XORP to simulate FNEG. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 432 | setOperationAction(ISD::FNEG , MVT::f64, Custom); |
433 | setOperationAction(ISD::FNEG , MVT::f32, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 434 | |
435 | // Use ANDPD and ORPD to simulate FCOPYSIGN. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 436 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); |
437 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 438 | |
439 | // We don't support sin/cos/fmod | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 440 | setOperationAction(ISD::FSIN , MVT::f64, Expand); |
441 | setOperationAction(ISD::FCOS , MVT::f64, Expand); | ||||
442 | setOperationAction(ISD::FSIN , MVT::f32, Expand); | ||||
443 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 444 | |
445 | // Expand FP immediates into loads from the stack, except for the special | ||||
446 | // cases we handle. | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 447 | addLegalFPImmediate(APFloat(+0.0)); // xorpd |
448 | addLegalFPImmediate(APFloat(+0.0f)); // xorps | ||||
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 449 | } else if (!UseSoftFloat && X86ScalarSSEf32) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 450 | // Use SSE for f32, x87 for f64. |
451 | // Set up the FP register classes. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 452 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); |
453 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 454 | |
455 | // Use ANDPS to simulate FABS. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 456 | setOperationAction(ISD::FABS , MVT::f32, Custom); |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 457 | |
458 | // Use XORP to simulate FNEG. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 459 | setOperationAction(ISD::FNEG , MVT::f32, Custom); |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 460 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 461 | setOperationAction(ISD::UNDEF, MVT::f64, Expand); |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 462 | |
463 | // Use ANDPS and ORPS to simulate FCOPYSIGN. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 464 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); |
465 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 466 | |
467 | // We don't support sin/cos/fmod | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 468 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
469 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 470 | |
Nate Begeman | e2ba64f | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 471 | // Special cases we handle for FP constants. |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 472 | addLegalFPImmediate(APFloat(+0.0f)); // xorps |
473 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 | ||||
474 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | ||||
475 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | ||||
476 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | ||||
477 | |||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 478 | if (!UnsafeFPMath) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 479 | setOperationAction(ISD::FSIN , MVT::f64 , Expand); |
480 | setOperationAction(ISD::FCOS , MVT::f64 , Expand); | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 481 | } |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 482 | } else if (!UseSoftFloat) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 483 | // f32 and f64 in x87. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 484 | // Set up the FP register classes. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 485 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); |
486 | addRegisterClass(MVT::f32, X86::RFP32RegisterClass); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 487 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 488 | setOperationAction(ISD::UNDEF, MVT::f64, Expand); |
489 | setOperationAction(ISD::UNDEF, MVT::f32, Expand); | ||||
490 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); | ||||
491 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); | ||||
Dale Johannesen | 8f83a6b | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 492 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 493 | if (!UnsafeFPMath) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 494 | setOperationAction(ISD::FSIN , MVT::f64 , Expand); |
495 | setOperationAction(ISD::FCOS , MVT::f64 , Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 496 | } |
Dale Johannesen | bbe2b70 | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 497 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 |
498 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | ||||
499 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | ||||
500 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 501 | addLegalFPImmediate(APFloat(+0.0f)); // FLD0 |
502 | addLegalFPImmediate(APFloat(+1.0f)); // FLD1 | ||||
503 | addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS | ||||
504 | addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 505 | } |
506 | |||||
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 507 | // Long double always uses X87. |
Evan Cheng | e738dc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 508 | if (!UseSoftFloat) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 509 | addRegisterClass(MVT::f80, X86::RFP80RegisterClass); |
510 | setOperationAction(ISD::UNDEF, MVT::f80, Expand); | ||||
511 | setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand); | ||||
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 512 | { |
513 | bool ignored; | ||||
514 | APFloat TmpFlt(+0.0); | ||||
515 | TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | ||||
516 | &ignored); | ||||
517 | addLegalFPImmediate(TmpFlt); // FLD0 | ||||
518 | TmpFlt.changeSign(); | ||||
519 | addLegalFPImmediate(TmpFlt); // FLD0/FCHS | ||||
520 | APFloat TmpFlt2(+1.0); | ||||
521 | TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | ||||
522 | &ignored); | ||||
523 | addLegalFPImmediate(TmpFlt2); // FLD1 | ||||
524 | TmpFlt2.changeSign(); | ||||
525 | addLegalFPImmediate(TmpFlt2); // FLD1/FCHS | ||||
526 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 527 | |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 528 | if (!UnsafeFPMath) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 529 | setOperationAction(ISD::FSIN , MVT::f80 , Expand); |
530 | setOperationAction(ISD::FCOS , MVT::f80 , Expand); | ||||
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 531 | } |
Dale Johannesen | 7f1076b | 2007-09-26 21:10:55 +0000 | [diff] [blame] | 532 | } |
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 533 | |
Dan Gohman | 2f7b198 | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 534 | // Always use a library call for pow. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 535 | setOperationAction(ISD::FPOW , MVT::f32 , Expand); |
536 | setOperationAction(ISD::FPOW , MVT::f64 , Expand); | ||||
537 | setOperationAction(ISD::FPOW , MVT::f80 , Expand); | ||||
Dan Gohman | 2f7b198 | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 538 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 539 | setOperationAction(ISD::FLOG, MVT::f80, Expand); |
540 | setOperationAction(ISD::FLOG2, MVT::f80, Expand); | ||||
541 | setOperationAction(ISD::FLOG10, MVT::f80, Expand); | ||||
542 | setOperationAction(ISD::FEXP, MVT::f80, Expand); | ||||
543 | setOperationAction(ISD::FEXP2, MVT::f80, Expand); | ||||
Dale Johannesen | 92b3308 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 544 | |
Mon P Wang | a5a239f | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 545 | // First set operation action for all vector types to either promote |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 546 | // (for widening) or expand (for scalarization). Then we will selectively |
547 | // turn on ones that can be effectively codegen'd. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 548 | for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; |
549 | VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) { | ||||
550 | setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand); | ||||
551 | setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand); | ||||
552 | setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand); | ||||
553 | setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand); | ||||
554 | setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand); | ||||
555 | setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand); | ||||
556 | setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand); | ||||
557 | setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand); | ||||
558 | setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand); | ||||
559 | setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand); | ||||
560 | setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand); | ||||
561 | setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand); | ||||
562 | setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand); | ||||
563 | setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand); | ||||
564 | setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand); | ||||
565 | setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand); | ||||
566 | setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand); | ||||
567 | setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand); | ||||
568 | setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand); | ||||
569 | setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand); | ||||
570 | setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand); | ||||
571 | setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand); | ||||
572 | setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand); | ||||
573 | setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand); | ||||
574 | setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | ||||
575 | setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | ||||
576 | setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand); | ||||
577 | setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand); | ||||
578 | setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand); | ||||
579 | setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand); | ||||
580 | setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand); | ||||
581 | setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand); | ||||
582 | setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand); | ||||
583 | setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand); | ||||
584 | setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand); | ||||
585 | setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand); | ||||
586 | setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand); | ||||
587 | setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand); | ||||
588 | setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand); | ||||
589 | setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand); | ||||
590 | setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand); | ||||
591 | setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand); | ||||
592 | setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand); | ||||
593 | setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand); | ||||
594 | setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand); | ||||
595 | setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand); | ||||
596 | setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand); | ||||
597 | setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand); | ||||
Dan Gohman | 9d501bd | 2009-12-11 21:31:27 +0000 | [diff] [blame] | 598 | setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand); |
Dan Gohman | c6cfdd3 | 2009-12-14 23:40:38 +0000 | [diff] [blame] | 599 | setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand); |
600 | setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand); | ||||
601 | setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand); | ||||
602 | setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand); | ||||
603 | for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; | ||||
604 | InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT) | ||||
605 | setTruncStoreAction((MVT::SimpleValueType)VT, | ||||
606 | (MVT::SimpleValueType)InnerVT, Expand); | ||||
607 | setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand); | ||||
608 | setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand); | ||||
609 | setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 610 | } |
611 | |||||
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 612 | // FIXME: In order to prevent SSE instructions being expanded to MMX ones |
613 | // with -msoft-float, disable use of MMX as well. | ||||
Evan Cheng | e738dc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 614 | if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) { |
Dale Johannesen | 9413edc | 2010-04-20 22:34:09 +0000 | [diff] [blame] | 615 | addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false); |
616 | addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false); | ||||
617 | addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false); | ||||
Chris Lattner | d33a8af | 2010-07-04 22:57:10 +0000 | [diff] [blame] | 618 | |
Dale Johannesen | 9413edc | 2010-04-20 22:34:09 +0000 | [diff] [blame] | 619 | addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 620 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 621 | setOperationAction(ISD::ADD, MVT::v8i8, Legal); |
622 | setOperationAction(ISD::ADD, MVT::v4i16, Legal); | ||||
623 | setOperationAction(ISD::ADD, MVT::v2i32, Legal); | ||||
624 | setOperationAction(ISD::ADD, MVT::v1i64, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 625 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 626 | setOperationAction(ISD::SUB, MVT::v8i8, Legal); |
627 | setOperationAction(ISD::SUB, MVT::v4i16, Legal); | ||||
628 | setOperationAction(ISD::SUB, MVT::v2i32, Legal); | ||||
629 | setOperationAction(ISD::SUB, MVT::v1i64, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 630 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 631 | setOperationAction(ISD::MULHS, MVT::v4i16, Legal); |
632 | setOperationAction(ISD::MUL, MVT::v4i16, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 633 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 634 | setOperationAction(ISD::AND, MVT::v8i8, Promote); |
635 | AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64); | ||||
636 | setOperationAction(ISD::AND, MVT::v4i16, Promote); | ||||
637 | AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64); | ||||
638 | setOperationAction(ISD::AND, MVT::v2i32, Promote); | ||||
639 | AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64); | ||||
640 | setOperationAction(ISD::AND, MVT::v1i64, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 641 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 642 | setOperationAction(ISD::OR, MVT::v8i8, Promote); |
643 | AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64); | ||||
644 | setOperationAction(ISD::OR, MVT::v4i16, Promote); | ||||
645 | AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64); | ||||
646 | setOperationAction(ISD::OR, MVT::v2i32, Promote); | ||||
647 | AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64); | ||||
648 | setOperationAction(ISD::OR, MVT::v1i64, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 649 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 650 | setOperationAction(ISD::XOR, MVT::v8i8, Promote); |
651 | AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64); | ||||
652 | setOperationAction(ISD::XOR, MVT::v4i16, Promote); | ||||
653 | AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64); | ||||
654 | setOperationAction(ISD::XOR, MVT::v2i32, Promote); | ||||
655 | AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64); | ||||
656 | setOperationAction(ISD::XOR, MVT::v1i64, Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 657 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 658 | setOperationAction(ISD::LOAD, MVT::v8i8, Promote); |
659 | AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64); | ||||
660 | setOperationAction(ISD::LOAD, MVT::v4i16, Promote); | ||||
661 | AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64); | ||||
662 | setOperationAction(ISD::LOAD, MVT::v2i32, Promote); | ||||
663 | AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 664 | setOperationAction(ISD::LOAD, MVT::v1i64, Legal); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 665 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 666 | setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom); |
667 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom); | ||||
668 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 669 | setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 670 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 671 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom); |
672 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom); | ||||
673 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom); | ||||
674 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 675 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 676 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom); |
677 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom); | ||||
678 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom); | ||||
Bill Wendling | b9e5f80 | 2008-07-20 02:32:23 +0000 | [diff] [blame] | 679 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 680 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom); |
Mon P Wang | 83edba5 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 681 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 682 | setOperationAction(ISD::SELECT, MVT::v8i8, Promote); |
683 | setOperationAction(ISD::SELECT, MVT::v4i16, Promote); | ||||
684 | setOperationAction(ISD::SELECT, MVT::v2i32, Promote); | ||||
685 | setOperationAction(ISD::SELECT, MVT::v1i64, Custom); | ||||
686 | setOperationAction(ISD::VSETCC, MVT::v8i8, Custom); | ||||
687 | setOperationAction(ISD::VSETCC, MVT::v4i16, Custom); | ||||
688 | setOperationAction(ISD::VSETCC, MVT::v2i32, Custom); | ||||
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 689 | |
690 | if (!X86ScalarSSEf64 && Subtarget->is64Bit()) { | ||||
691 | setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom); | ||||
692 | setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom); | ||||
693 | setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom); | ||||
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 694 | setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom); |
695 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 696 | } |
697 | |||||
Evan Cheng | e738dc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 698 | if (!UseSoftFloat && Subtarget->hasSSE1()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 699 | addRegisterClass(MVT::v4f32, X86::VR128RegisterClass); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 700 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 701 | setOperationAction(ISD::FADD, MVT::v4f32, Legal); |
702 | setOperationAction(ISD::FSUB, MVT::v4f32, Legal); | ||||
703 | setOperationAction(ISD::FMUL, MVT::v4f32, Legal); | ||||
704 | setOperationAction(ISD::FDIV, MVT::v4f32, Legal); | ||||
705 | setOperationAction(ISD::FSQRT, MVT::v4f32, Legal); | ||||
706 | setOperationAction(ISD::FNEG, MVT::v4f32, Custom); | ||||
707 | setOperationAction(ISD::LOAD, MVT::v4f32, Legal); | ||||
708 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom); | ||||
709 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom); | ||||
710 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | ||||
711 | setOperationAction(ISD::SELECT, MVT::v4f32, Custom); | ||||
712 | setOperationAction(ISD::VSETCC, MVT::v4f32, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 713 | } |
714 | |||||
Evan Cheng | e738dc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 715 | if (!UseSoftFloat && Subtarget->hasSSE2()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 716 | addRegisterClass(MVT::v2f64, X86::VR128RegisterClass); |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 717 | |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 718 | // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM |
719 | // registers cannot be used even for integer operations. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 720 | addRegisterClass(MVT::v16i8, X86::VR128RegisterClass); |
721 | addRegisterClass(MVT::v8i16, X86::VR128RegisterClass); | ||||
722 | addRegisterClass(MVT::v4i32, X86::VR128RegisterClass); | ||||
723 | addRegisterClass(MVT::v2i64, X86::VR128RegisterClass); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 724 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 725 | setOperationAction(ISD::ADD, MVT::v16i8, Legal); |
726 | setOperationAction(ISD::ADD, MVT::v8i16, Legal); | ||||
727 | setOperationAction(ISD::ADD, MVT::v4i32, Legal); | ||||
728 | setOperationAction(ISD::ADD, MVT::v2i64, Legal); | ||||
729 | setOperationAction(ISD::MUL, MVT::v2i64, Custom); | ||||
730 | setOperationAction(ISD::SUB, MVT::v16i8, Legal); | ||||
731 | setOperationAction(ISD::SUB, MVT::v8i16, Legal); | ||||
732 | setOperationAction(ISD::SUB, MVT::v4i32, Legal); | ||||
733 | setOperationAction(ISD::SUB, MVT::v2i64, Legal); | ||||
734 | setOperationAction(ISD::MUL, MVT::v8i16, Legal); | ||||
735 | setOperationAction(ISD::FADD, MVT::v2f64, Legal); | ||||
736 | setOperationAction(ISD::FSUB, MVT::v2f64, Legal); | ||||
737 | setOperationAction(ISD::FMUL, MVT::v2f64, Legal); | ||||
738 | setOperationAction(ISD::FDIV, MVT::v2f64, Legal); | ||||
739 | setOperationAction(ISD::FSQRT, MVT::v2f64, Legal); | ||||
740 | setOperationAction(ISD::FNEG, MVT::v2f64, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 741 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 742 | setOperationAction(ISD::VSETCC, MVT::v2f64, Custom); |
743 | setOperationAction(ISD::VSETCC, MVT::v16i8, Custom); | ||||
744 | setOperationAction(ISD::VSETCC, MVT::v8i16, Custom); | ||||
745 | setOperationAction(ISD::VSETCC, MVT::v4i32, Custom); | ||||
Nate Begeman | 061db5f | 2008-05-12 20:34:32 +0000 | [diff] [blame] | 746 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 747 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom); |
748 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom); | ||||
749 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); | ||||
750 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); | ||||
751 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 752 | |
Mon P Wang | a8ff0dd | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 753 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom); |
754 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom); | ||||
755 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom); | ||||
756 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom); | ||||
757 | setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom); | ||||
758 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 759 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 760 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) { |
761 | EVT VT = (MVT::SimpleValueType)i; | ||||
Nate Begeman | c16406d | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 762 | // Do not attempt to custom lower non-power-of-2 vectors |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 763 | if (!isPowerOf2_32(VT.getVectorNumElements())) |
Nate Begeman | c16406d | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 764 | continue; |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 765 | // Do not attempt to custom lower non-128-bit vectors |
766 | if (!VT.is128BitVector()) | ||||
767 | continue; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 768 | setOperationAction(ISD::BUILD_VECTOR, |
769 | VT.getSimpleVT().SimpleTy, Custom); | ||||
770 | setOperationAction(ISD::VECTOR_SHUFFLE, | ||||
771 | VT.getSimpleVT().SimpleTy, Custom); | ||||
772 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, | ||||
773 | VT.getSimpleVT().SimpleTy, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 774 | } |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 775 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 776 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom); |
777 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom); | ||||
778 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom); | ||||
779 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom); | ||||
780 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom); | ||||
781 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom); | ||||
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 782 | |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 783 | if (Subtarget->is64Bit()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 784 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom); |
785 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom); | ||||
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 786 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 787 | |
788 | // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 789 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) { |
790 | MVT::SimpleValueType SVT = (MVT::SimpleValueType)i; | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 791 | EVT VT = SVT; |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 792 | |
793 | // Do not attempt to promote non-128-bit vectors | ||||
Chris Lattner | 062eb0c | 2010-07-05 05:53:14 +0000 | [diff] [blame] | 794 | if (!VT.is128BitVector()) |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 795 | continue; |
Eric Christopher | 00b717d | 2010-03-30 01:04:59 +0000 | [diff] [blame] | 796 | |
Owen Anderson | a0c69eb | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 797 | setOperationAction(ISD::AND, SVT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 798 | AddPromotedToType (ISD::AND, SVT, MVT::v2i64); |
Owen Anderson | a0c69eb | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 799 | setOperationAction(ISD::OR, SVT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 800 | AddPromotedToType (ISD::OR, SVT, MVT::v2i64); |
Owen Anderson | a0c69eb | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 801 | setOperationAction(ISD::XOR, SVT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 802 | AddPromotedToType (ISD::XOR, SVT, MVT::v2i64); |
Owen Anderson | a0c69eb | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 803 | setOperationAction(ISD::LOAD, SVT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 804 | AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64); |
Owen Anderson | a0c69eb | 2009-08-10 20:46:15 +0000 | [diff] [blame] | 805 | setOperationAction(ISD::SELECT, SVT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 806 | AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 807 | } |
808 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 809 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Chris Lattner | dec9cb5 | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 810 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 811 | // Custom lower v2i64 and v2f64 selects. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 812 | setOperationAction(ISD::LOAD, MVT::v2f64, Legal); |
813 | setOperationAction(ISD::LOAD, MVT::v2i64, Legal); | ||||
814 | setOperationAction(ISD::SELECT, MVT::v2f64, Custom); | ||||
815 | setOperationAction(ISD::SELECT, MVT::v2i64, Custom); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 816 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 817 | setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal); |
818 | setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal); | ||||
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 819 | if (!DisableMMX && Subtarget->hasMMX()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 820 | setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom); |
821 | setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom); | ||||
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 822 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 823 | } |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 824 | |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 825 | if (Subtarget->hasSSE41()) { |
Dale Johannesen | 9bb2349 | 2010-05-27 20:12:41 +0000 | [diff] [blame] | 826 | setOperationAction(ISD::FFLOOR, MVT::f32, Legal); |
827 | setOperationAction(ISD::FCEIL, MVT::f32, Legal); | ||||
828 | setOperationAction(ISD::FTRUNC, MVT::f32, Legal); | ||||
829 | setOperationAction(ISD::FRINT, MVT::f32, Legal); | ||||
830 | setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal); | ||||
831 | setOperationAction(ISD::FFLOOR, MVT::f64, Legal); | ||||
832 | setOperationAction(ISD::FCEIL, MVT::f64, Legal); | ||||
833 | setOperationAction(ISD::FTRUNC, MVT::f64, Legal); | ||||
834 | setOperationAction(ISD::FRINT, MVT::f64, Legal); | ||||
835 | setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal); | ||||
836 | |||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 837 | // FIXME: Do we need to handle scalar-to-vector here? |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 838 | setOperationAction(ISD::MUL, MVT::v4i32, Legal); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 839 | |
840 | // i8 and i16 vectors are custom , because the source register and source | ||||
841 | // source memory operand types are not the same width. f32 vectors are | ||||
842 | // custom since the immediate controlling the insert encodes additional | ||||
843 | // information. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 844 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom); |
845 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); | ||||
846 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); | ||||
847 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 848 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 849 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom); |
850 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom); | ||||
851 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom); | ||||
852 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 853 | |
854 | if (Subtarget->is64Bit()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 855 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal); |
856 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal); | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 857 | } |
858 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 859 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 860 | if (Subtarget->hasSSE42()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 861 | setOperationAction(ISD::VSETCC, MVT::v2i64, Custom); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 862 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 863 | |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 864 | if (!UseSoftFloat && Subtarget->hasAVX()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 865 | addRegisterClass(MVT::v8f32, X86::VR256RegisterClass); |
866 | addRegisterClass(MVT::v4f64, X86::VR256RegisterClass); | ||||
867 | addRegisterClass(MVT::v8i32, X86::VR256RegisterClass); | ||||
868 | addRegisterClass(MVT::v4i64, X86::VR256RegisterClass); | ||||
David Greene | ed1b3db | 2009-06-29 22:50:51 +0000 | [diff] [blame] | 869 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 870 | setOperationAction(ISD::LOAD, MVT::v8f32, Legal); |
871 | setOperationAction(ISD::LOAD, MVT::v8i32, Legal); | ||||
872 | setOperationAction(ISD::LOAD, MVT::v4f64, Legal); | ||||
873 | setOperationAction(ISD::LOAD, MVT::v4i64, Legal); | ||||
874 | setOperationAction(ISD::FADD, MVT::v8f32, Legal); | ||||
875 | setOperationAction(ISD::FSUB, MVT::v8f32, Legal); | ||||
876 | setOperationAction(ISD::FMUL, MVT::v8f32, Legal); | ||||
877 | setOperationAction(ISD::FDIV, MVT::v8f32, Legal); | ||||
878 | setOperationAction(ISD::FSQRT, MVT::v8f32, Legal); | ||||
879 | setOperationAction(ISD::FNEG, MVT::v8f32, Custom); | ||||
880 | //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom); | ||||
881 | //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom); | ||||
882 | //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom); | ||||
883 | //setOperationAction(ISD::SELECT, MVT::v8f32, Custom); | ||||
884 | //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom); | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 885 | |
886 | // Operations to consider commented out -v16i16 v32i8 | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 887 | //setOperationAction(ISD::ADD, MVT::v16i16, Legal); |
888 | setOperationAction(ISD::ADD, MVT::v8i32, Custom); | ||||
889 | setOperationAction(ISD::ADD, MVT::v4i64, Custom); | ||||
890 | //setOperationAction(ISD::SUB, MVT::v32i8, Legal); | ||||
891 | //setOperationAction(ISD::SUB, MVT::v16i16, Legal); | ||||
892 | setOperationAction(ISD::SUB, MVT::v8i32, Custom); | ||||
893 | setOperationAction(ISD::SUB, MVT::v4i64, Custom); | ||||
894 | //setOperationAction(ISD::MUL, MVT::v16i16, Legal); | ||||
895 | setOperationAction(ISD::FADD, MVT::v4f64, Legal); | ||||
896 | setOperationAction(ISD::FSUB, MVT::v4f64, Legal); | ||||
897 | setOperationAction(ISD::FMUL, MVT::v4f64, Legal); | ||||
898 | setOperationAction(ISD::FDIV, MVT::v4f64, Legal); | ||||
899 | setOperationAction(ISD::FSQRT, MVT::v4f64, Legal); | ||||
900 | setOperationAction(ISD::FNEG, MVT::v4f64, Custom); | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 901 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 902 | setOperationAction(ISD::VSETCC, MVT::v4f64, Custom); |
903 | // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom); | ||||
904 | // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom); | ||||
905 | setOperationAction(ISD::VSETCC, MVT::v8i32, Custom); | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 906 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 907 | // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom); |
908 | // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom); | ||||
909 | // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom); | ||||
910 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom); | ||||
911 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom); | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 912 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 913 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom); |
914 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom); | ||||
915 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom); | ||||
916 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom); | ||||
917 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom); | ||||
918 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom); | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 919 | |
920 | #if 0 | ||||
921 | // Not sure we want to do this since there are no 256-bit integer | ||||
922 | // operations in AVX | ||||
923 | |||||
924 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. | ||||
925 | // This includes 256-bit vectors | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 926 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) { |
927 | EVT VT = (MVT::SimpleValueType)i; | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 928 | |
929 | // Do not attempt to custom lower non-power-of-2 vectors | ||||
930 | if (!isPowerOf2_32(VT.getVectorNumElements())) | ||||
931 | continue; | ||||
932 | |||||
933 | setOperationAction(ISD::BUILD_VECTOR, VT, Custom); | ||||
934 | setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom); | ||||
935 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); | ||||
936 | } | ||||
937 | |||||
938 | if (Subtarget->is64Bit()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 939 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom); |
940 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 941 | } |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 942 | #endif |
943 | |||||
944 | #if 0 | ||||
945 | // Not sure we want to do this since there are no 256-bit integer | ||||
946 | // operations in AVX | ||||
947 | |||||
948 | // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64. | ||||
949 | // Including 256-bit vectors | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 950 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) { |
951 | EVT VT = (MVT::SimpleValueType)i; | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 952 | |
953 | if (!VT.is256BitVector()) { | ||||
954 | continue; | ||||
955 | } | ||||
956 | setOperationAction(ISD::AND, VT, Promote); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 957 | AddPromotedToType (ISD::AND, VT, MVT::v4i64); |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 958 | setOperationAction(ISD::OR, VT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 959 | AddPromotedToType (ISD::OR, VT, MVT::v4i64); |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 960 | setOperationAction(ISD::XOR, VT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 961 | AddPromotedToType (ISD::XOR, VT, MVT::v4i64); |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 962 | setOperationAction(ISD::LOAD, VT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 963 | AddPromotedToType (ISD::LOAD, VT, MVT::v4i64); |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 964 | setOperationAction(ISD::SELECT, VT, Promote); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 965 | AddPromotedToType (ISD::SELECT, VT, MVT::v4i64); |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 966 | } |
967 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 968 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 969 | #endif |
970 | } | ||||
971 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 972 | // We want to custom lower some of our intrinsics. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 973 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 974 | |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 975 | // Add/Sub/Mul with overflow operations are custom lowered. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 976 | setOperationAction(ISD::SADDO, MVT::i32, Custom); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 977 | setOperationAction(ISD::UADDO, MVT::i32, Custom); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 978 | setOperationAction(ISD::SSUBO, MVT::i32, Custom); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 979 | setOperationAction(ISD::USUBO, MVT::i32, Custom); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 980 | setOperationAction(ISD::SMULO, MVT::i32, Custom); |
Dan Gohman | 428d15f | 2010-06-02 19:13:40 +0000 | [diff] [blame] | 981 | |
Eli Friedman | 5d05f9b | 2010-06-02 19:35:46 +0000 | [diff] [blame] | 982 | // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't |
983 | // handle type legalization for these operations here. | ||||
Dan Gohman | 428d15f | 2010-06-02 19:13:40 +0000 | [diff] [blame] | 984 | // |
Eli Friedman | 5d05f9b | 2010-06-02 19:35:46 +0000 | [diff] [blame] | 985 | // FIXME: We really should do custom legalization for addition and |
986 | // subtraction on x86-32 once PR3203 is fixed. We really can't do much better | ||||
987 | // than generic legalization for 64-bit multiplication-with-overflow, though. | ||||
Eli Friedman | d291696 | 2010-06-02 00:27:18 +0000 | [diff] [blame] | 988 | if (Subtarget->is64Bit()) { |
989 | setOperationAction(ISD::SADDO, MVT::i64, Custom); | ||||
990 | setOperationAction(ISD::UADDO, MVT::i64, Custom); | ||||
991 | setOperationAction(ISD::SSUBO, MVT::i64, Custom); | ||||
992 | setOperationAction(ISD::USUBO, MVT::i64, Custom); | ||||
993 | setOperationAction(ISD::SMULO, MVT::i64, Custom); | ||||
994 | } | ||||
Bill Wendling | 4c134df | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 995 | |
Evan Cheng | 9c21560 | 2009-03-31 19:38:51 +0000 | [diff] [blame] | 996 | if (!Subtarget->is64Bit()) { |
997 | // These libcalls are not available in 32-bit. | ||||
998 | setLibcallName(RTLIB::SHL_I128, 0); | ||||
999 | setLibcallName(RTLIB::SRL_I128, 0); | ||||
1000 | setLibcallName(RTLIB::SRA_I128, 0); | ||||
1001 | } | ||||
1002 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1003 | // We have target-specific dag combine patterns for the following nodes: |
1004 | setTargetDAGCombine(ISD::VECTOR_SHUFFLE); | ||||
Dan Gohman | b115d05 | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 1005 | setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT); |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 1006 | setTargetDAGCombine(ISD::BUILD_VECTOR); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1007 | setTargetDAGCombine(ISD::SELECT); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 1008 | setTargetDAGCombine(ISD::SHL); |
1009 | setTargetDAGCombine(ISD::SRA); | ||||
1010 | setTargetDAGCombine(ISD::SRL); | ||||
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 1011 | setTargetDAGCombine(ISD::OR); |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 1012 | setTargetDAGCombine(ISD::STORE); |
Evan Cheng | edeb169 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 1013 | setTargetDAGCombine(ISD::ZERO_EXTEND); |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 1014 | if (Subtarget->is64Bit()) |
1015 | setTargetDAGCombine(ISD::MUL); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1016 | |
1017 | computeRegisterProperties(); | ||||
1018 | |||||
1019 | // FIXME: These should be based on subtarget info. Plus, the values should | ||||
1020 | // be smaller when we are in optimizing for size mode. | ||||
Dan Gohman | 97fab24 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 1021 | maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores |
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1022 | maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores |
Dan Gohman | 97fab24 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 1023 | maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores |
Evan Cheng | 45c1edb | 2008-02-28 00:43:03 +0000 | [diff] [blame] | 1024 | setPrefLoopAlignment(16); |
Evan Cheng | 7956682 | 2009-05-13 21:42:09 +0000 | [diff] [blame] | 1025 | benefitFromCodePlacementOpt = true; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1026 | } |
1027 | |||||
Scott Michel | 502151f | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 1028 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1029 | MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const { |
1030 | return MVT::i8; | ||||
Scott Michel | 502151f | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 1031 | } |
1032 | |||||
1033 | |||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1034 | /// getMaxByValAlign - Helper for getByValTypeAlignment to determine |
1035 | /// the desired ByVal argument alignment. | ||||
1036 | static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) { | ||||
1037 | if (MaxAlign == 16) | ||||
1038 | return; | ||||
1039 | if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) { | ||||
1040 | if (VTy->getBitWidth() == 128) | ||||
1041 | MaxAlign = 16; | ||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1042 | } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { |
1043 | unsigned EltAlign = 0; | ||||
1044 | getMaxByValAlign(ATy->getElementType(), EltAlign); | ||||
1045 | if (EltAlign > MaxAlign) | ||||
1046 | MaxAlign = EltAlign; | ||||
1047 | } else if (const StructType *STy = dyn_cast<StructType>(Ty)) { | ||||
1048 | for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { | ||||
1049 | unsigned EltAlign = 0; | ||||
1050 | getMaxByValAlign(STy->getElementType(i), EltAlign); | ||||
1051 | if (EltAlign > MaxAlign) | ||||
1052 | MaxAlign = EltAlign; | ||||
1053 | if (MaxAlign == 16) | ||||
1054 | break; | ||||
1055 | } | ||||
1056 | } | ||||
1057 | return; | ||||
1058 | } | ||||
1059 | |||||
1060 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate | ||||
1061 | /// function arguments in the caller parameter area. For X86, aggregates | ||||
Dale Johannesen | a58b862 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 1062 | /// that contain SSE vectors are placed at 16-byte boundaries while the rest |
1063 | /// are at 4-byte boundaries. | ||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1064 | unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const { |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 1065 | if (Subtarget->is64Bit()) { |
1066 | // Max of 8 and alignment of type. | ||||
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 1067 | unsigned TyAlign = TD->getABITypeAlignment(Ty); |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 1068 | if (TyAlign > 8) |
1069 | return TyAlign; | ||||
1070 | return 8; | ||||
1071 | } | ||||
1072 | |||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1073 | unsigned Align = 4; |
Dale Johannesen | a58b862 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 1074 | if (Subtarget->hasSSE1()) |
1075 | getMaxByValAlign(Ty, Align); | ||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 1076 | return Align; |
1077 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1078 | |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1079 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | 6371648 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1080 | /// and store operations as a result of memset, memcpy, and memmove |
1081 | /// lowering. If DstAlign is zero that means it's safe to destination | ||||
1082 | /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it | ||||
1083 | /// means there isn't a need to check it against alignment requirement, | ||||
1084 | /// probably because the source does not need to be loaded. If | ||||
1085 | /// 'NonScalarIntSafe' is true, that means it's safe to return a | ||||
1086 | /// non-scalar-integer type, e.g. empty string source, constant, or loaded | ||||
1087 | /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is | ||||
1088 | /// constant so it does not need to be loaded. | ||||
Dan Gohman | 73ef711 | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 1089 | /// It returns EVT::Other if the type should be determined using generic |
1090 | /// target-independent logic. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1091 | EVT |
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1092 | X86TargetLowering::getOptimalMemOpType(uint64_t Size, |
1093 | unsigned DstAlign, unsigned SrcAlign, | ||||
Evan Cheng | 52ff54e | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 1094 | bool NonScalarIntSafe, |
Evan Cheng | 6371648 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1095 | bool MemcpyStrSrc, |
Dan Gohman | 73ef711 | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 1096 | MachineFunction &MF) const { |
Chris Lattner | f0bf106 | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1097 | // FIXME: This turns off use of xmm stores for memset/memcpy on targets like |
1098 | // linux. This is because the stack realignment code can't handle certain | ||||
1099 | // cases like PR2962. This should be removed when PR2962 is fixed. | ||||
Dan Gohman | 73ef711 | 2010-04-16 20:11:05 +0000 | [diff] [blame] | 1100 | const Function *F = MF.getFunction(); |
Evan Cheng | 52ff54e | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 1101 | if (NonScalarIntSafe && |
1102 | !F->hasFnAttr(Attribute::NoImplicitFloat)) { | ||||
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1103 | if (Size >= 16 && |
1104 | (Subtarget->isUnalignedMemAccessFast() || | ||||
Chandler Carruth | d2bb671 | 2010-04-02 01:31:24 +0000 | [diff] [blame] | 1105 | ((DstAlign == 0 || DstAlign >= 16) && |
1106 | (SrcAlign == 0 || SrcAlign >= 16))) && | ||||
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1107 | Subtarget->getStackAlignment() >= 16) { |
1108 | if (Subtarget->hasSSE2()) | ||||
1109 | return MVT::v4i32; | ||||
Evan Cheng | 52ff54e | 2010-04-02 19:36:14 +0000 | [diff] [blame] | 1110 | if (Subtarget->hasSSE1()) |
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1111 | return MVT::v4f32; |
Evan Cheng | 6371648 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1112 | } else if (!MemcpyStrSrc && Size >= 8 && |
Evan Cheng | 281d37e | 2010-04-01 20:27:45 +0000 | [diff] [blame] | 1113 | !Subtarget->is64Bit() && |
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1114 | Subtarget->getStackAlignment() >= 8 && |
Evan Cheng | 6371648 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1115 | Subtarget->hasSSE2()) { |
1116 | // Do not use f64 to lower memcpy if source is string constant. It's | ||||
1117 | // better to use i32 to avoid the loads. | ||||
Evan Cheng | 0b592c0 | 2010-04-01 06:04:33 +0000 | [diff] [blame] | 1118 | return MVT::f64; |
Evan Cheng | 6371648 | 2010-04-08 07:37:57 +0000 | [diff] [blame] | 1119 | } |
Chris Lattner | f0bf106 | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1120 | } |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1121 | if (Subtarget->is64Bit() && Size >= 8) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1122 | return MVT::i64; |
1123 | return MVT::i32; | ||||
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1124 | } |
1125 | |||||
Chris Lattner | 25525cd | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 1126 | /// getJumpTableEncoding - Return the entry encoding for a jump table in the |
1127 | /// current function. The returned value is a member of the | ||||
1128 | /// MachineJumpTableInfo::JTEntryKind enum. | ||||
1129 | unsigned X86TargetLowering::getJumpTableEncoding() const { | ||||
1130 | // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF | ||||
1131 | // symbol. | ||||
1132 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | ||||
1133 | Subtarget->isPICStyleGOT()) | ||||
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 1134 | return MachineJumpTableInfo::EK_Custom32; |
Chris Lattner | 25525cd | 2010-01-25 23:38:14 +0000 | [diff] [blame] | 1135 | |
1136 | // Otherwise, use the normal jump table encoding heuristics. | ||||
1137 | return TargetLowering::getJumpTableEncoding(); | ||||
1138 | } | ||||
1139 | |||||
Chris Lattner | 541d890 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1140 | /// getPICBaseSymbol - Return the X86-32 PIC base. |
1141 | MCSymbol * | ||||
1142 | X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF, | ||||
1143 | MCContext &Ctx) const { | ||||
1144 | const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo(); | ||||
Chris Lattner | 3b19783 | 2010-03-30 18:10:53 +0000 | [diff] [blame] | 1145 | return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+ |
1146 | Twine(MF->getFunctionNumber())+"$pb"); | ||||
Chris Lattner | 541d890 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1147 | } |
1148 | |||||
1149 | |||||
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 1150 | const MCExpr * |
1151 | X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI, | ||||
1152 | const MachineBasicBlock *MBB, | ||||
1153 | unsigned uid,MCContext &Ctx) const{ | ||||
1154 | assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ && | ||||
1155 | Subtarget->isPICStyleGOT()); | ||||
1156 | // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF | ||||
1157 | // entries. | ||||
Daniel Dunbar | bb6c3dc | 2010-03-15 23:51:06 +0000 | [diff] [blame] | 1158 | return MCSymbolRefExpr::Create(MBB->getSymbol(), |
1159 | MCSymbolRefExpr::VK_GOTOFF, Ctx); | ||||
Chris Lattner | 82411c4 | 2010-01-26 05:02:42 +0000 | [diff] [blame] | 1160 | } |
1161 | |||||
Evan Cheng | 6fb0676 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1162 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC |
1163 | /// jumptable. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1164 | SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table, |
Chris Lattner | 541d890 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1165 | SelectionDAG &DAG) const { |
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 1166 | if (!Subtarget->is64Bit()) |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1167 | // This doesn't have DebugLoc associated with it, but is not really the |
1168 | // same as a Register. | ||||
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 1169 | return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy()); |
Evan Cheng | 6fb0676 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1170 | return Table; |
1171 | } | ||||
1172 | |||||
Chris Lattner | 541d890 | 2010-01-26 06:28:43 +0000 | [diff] [blame] | 1173 | /// getPICJumpTableRelocBaseExpr - This returns the relocation base for the |
1174 | /// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an | ||||
1175 | /// MCExpr. | ||||
1176 | const MCExpr *X86TargetLowering:: | ||||
1177 | getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI, | ||||
1178 | MCContext &Ctx) const { | ||||
1179 | // X86-64 uses RIP relative addressing based on the jump table label. | ||||
1180 | if (Subtarget->isPICStyleRIPRel()) | ||||
1181 | return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx); | ||||
1182 | |||||
1183 | // Otherwise, the reference is relative to the PIC base. | ||||
1184 | return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx); | ||||
1185 | } | ||||
1186 | |||||
Bill Wendling | 045f263 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 1187 | /// getFunctionAlignment - Return the Log2 alignment of this function. |
Bill Wendling | 25a8ae3 | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 1188 | unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const { |
Dan Gohman | 4f6b95c | 2009-08-18 00:20:06 +0000 | [diff] [blame] | 1189 | return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4; |
Bill Wendling | 25a8ae3 | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 1190 | } |
1191 | |||||
Eric Christopher | 2c36e55 | 2010-07-06 05:18:56 +0000 | [diff] [blame] | 1192 | bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace, |
1193 | unsigned &Offset) const { | ||||
1194 | if (!Subtarget->isTargetLinux()) | ||||
1195 | return false; | ||||
1196 | |||||
1197 | if (Subtarget->is64Bit()) { | ||||
1198 | // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs: | ||||
1199 | Offset = 0x28; | ||||
1200 | if (getTargetMachine().getCodeModel() == CodeModel::Kernel) | ||||
1201 | AddressSpace = 256; | ||||
1202 | else | ||||
1203 | AddressSpace = 257; | ||||
1204 | } else { | ||||
1205 | // %gs:0x14 on i386 | ||||
1206 | Offset = 0x14; | ||||
1207 | AddressSpace = 256; | ||||
1208 | } | ||||
1209 | return true; | ||||
1210 | } | ||||
1211 | |||||
1212 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1213 | //===----------------------------------------------------------------------===// |
1214 | // Return Value Calling Convention Implementation | ||||
1215 | //===----------------------------------------------------------------------===// | ||||
1216 | |||||
1217 | #include "X86GenCallingConv.inc" | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1218 | |
Kenneth Uildriks | 87d0426 | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 1219 | bool |
1220 | X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg, | ||||
1221 | const SmallVectorImpl<EVT> &OutTys, | ||||
1222 | const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1223 | SelectionDAG &DAG) const { |
Kenneth Uildriks | 87d0426 | 2009-11-07 02:11:54 +0000 | [diff] [blame] | 1224 | SmallVector<CCValAssign, 16> RVLocs; |
1225 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), | ||||
1226 | RVLocs, *DAG.getContext()); | ||||
1227 | return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86); | ||||
1228 | } | ||||
1229 | |||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1230 | SDValue |
1231 | X86TargetLowering::LowerReturn(SDValue Chain, | ||||
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1232 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1233 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1234 | DebugLoc dl, SelectionDAG &DAG) const { |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1235 | MachineFunction &MF = DAG.getMachineFunction(); |
1236 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1237 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1238 | SmallVector<CCValAssign, 16> RVLocs; |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1239 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
1240 | RVLocs, *DAG.getContext()); | ||||
1241 | CCInfo.AnalyzeReturn(Outs, RetCC_X86); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1242 | |
Evan Cheng | cf840d5 | 2010-02-04 02:40:39 +0000 | [diff] [blame] | 1243 | // Add the regs to the liveout set for the function. |
1244 | MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo(); | ||||
1245 | for (unsigned i = 0; i != RVLocs.size(); ++i) | ||||
1246 | if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg())) | ||||
1247 | MRI.addLiveOut(RVLocs[i].getLocReg()); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1248 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1249 | SDValue Flag; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1250 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1251 | SmallVector<SDValue, 6> RetOps; |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1252 | RetOps.push_back(Chain); // Operand #0 = Chain (updated below) |
1253 | // Operand #1 = Bytes To Pop | ||||
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1254 | RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(), |
1255 | MVT::i16)); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1256 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1257 | // Copy the result values into the output registers. |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1258 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
1259 | CCValAssign &VA = RVLocs[i]; | ||||
1260 | assert(VA.isRegLoc() && "Can only return in registers!"); | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1261 | SDValue ValToCopy = Outs[i].Val; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1262 | |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1263 | // Returns in ST0/ST1 are handled specially: these are pushed as operands to |
1264 | // the RET instruction and handled by the FP Stackifier. | ||||
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1265 | if (VA.getLocReg() == X86::ST0 || |
1266 | VA.getLocReg() == X86::ST1) { | ||||
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1267 | // If this is a copy from an xmm register to ST(0), use an FPExtend to |
1268 | // change the value to the FP stack register class. | ||||
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1269 | if (isScalarFPTypeInSSEReg(VA.getValVT())) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1270 | ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy); |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1271 | RetOps.push_back(ValToCopy); |
1272 | // Don't emit a copytoreg. | ||||
1273 | continue; | ||||
1274 | } | ||||
Dale Johannesen | a585daf | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 1275 | |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1276 | // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64 |
1277 | // which is returned in RAX / RDX. | ||||
Evan Cheng | e8db6e0 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1278 | if (Subtarget->is64Bit()) { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1279 | EVT ValVT = ValToCopy.getValueType(); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1280 | if (ValVT.isVector() && ValVT.getSizeInBits() == 64) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1281 | ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1282 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1283 | ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1284 | } |
Evan Cheng | e8db6e0 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1285 | } |
1286 | |||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1287 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1288 | Flag = Chain.getValue(1); |
1289 | } | ||||
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1290 | |
1291 | // The x86-64 ABI for returning structs by value requires that we copy | ||||
1292 | // the sret argument into %rax for the return. We saved the argument into | ||||
1293 | // a virtual register in the entry block, so now we copy the value out | ||||
1294 | // and into %rax. | ||||
1295 | if (Subtarget->is64Bit() && | ||||
1296 | DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { | ||||
1297 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
1298 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | ||||
1299 | unsigned Reg = FuncInfo->getSRetReturnReg(); | ||||
Zhongxing Xu | 1698408 | 2010-05-26 08:10:02 +0000 | [diff] [blame] | 1300 | assert(Reg && |
1301 | "SRetReturnReg should have been set in LowerFormalArguments()."); | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1302 | SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy()); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1303 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1304 | Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1305 | Flag = Chain.getValue(1); |
Dan Gohman | 1c738f5 | 2009-10-12 16:36:12 +0000 | [diff] [blame] | 1306 | |
1307 | // RAX now acts like a return value. | ||||
Evan Cheng | cf840d5 | 2010-02-04 02:40:39 +0000 | [diff] [blame] | 1308 | MRI.addLiveOut(X86::RAX); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1309 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1310 | |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1311 | RetOps[0] = Chain; // Update chain. |
1312 | |||||
1313 | // Add the flag if we have it. | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1314 | if (Flag.getNode()) |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1315 | RetOps.push_back(Flag); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1316 | |
1317 | return DAG.getNode(X86ISD::RET_FLAG, dl, | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1318 | MVT::Other, &RetOps[0], RetOps.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1319 | } |
1320 | |||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1321 | /// LowerCallResult - Lower the result values of a call into the |
1322 | /// appropriate copies out of appropriate physical registers. | ||||
1323 | /// | ||||
1324 | SDValue | ||||
1325 | X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag, | ||||
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1326 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1327 | const SmallVectorImpl<ISD::InputArg> &Ins, |
1328 | DebugLoc dl, SelectionDAG &DAG, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1329 | SmallVectorImpl<SDValue> &InVals) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1330 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1331 | // Assign locations to each value returned by this call. |
1332 | SmallVector<CCValAssign, 16> RVLocs; | ||||
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1333 | bool Is64Bit = Subtarget->is64Bit(); |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1334 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
Owen Anderson | 175b654 | 2009-07-22 00:24:57 +0000 | [diff] [blame] | 1335 | RVLocs, *DAG.getContext()); |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1336 | CCInfo.AnalyzeCallResult(Ins, RetCC_X86); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1337 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1338 | // Copy all of the result registers out of their specified physreg. |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1339 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1340 | CCValAssign &VA = RVLocs[i]; |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1341 | EVT CopyVT = VA.getValVT(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1342 | |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1343 | // If this is x86-64, and we disabled SSE, we can't return FP values |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1344 | if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) && |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1345 | ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) { |
Chris Lattner | 8316f2d | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 1346 | report_fatal_error("SSE register return with SSE disabled"); |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1347 | } |
1348 | |||||
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1349 | // If this is a call to a function that returns an fp value on the floating |
1350 | // point stack, but where we prefer to use the value in xmm registers, copy | ||||
1351 | // it out as F80 and use a truncate to move it from fp stack reg to xmm reg. | ||||
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1352 | if ((VA.getLocReg() == X86::ST0 || |
1353 | VA.getLocReg() == X86::ST1) && | ||||
1354 | isScalarFPTypeInSSEReg(VA.getValVT())) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1355 | CopyVT = MVT::f80; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1356 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1357 | |
Evan Cheng | 9cc600e | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1358 | SDValue Val; |
1359 | if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) { | ||||
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1360 | // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64. |
1361 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) { | ||||
1362 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1363 | MVT::v2i64, InFlag).getValue(1); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1364 | Val = Chain.getValue(0); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1365 | Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, |
1366 | Val, DAG.getConstant(0, MVT::i64)); | ||||
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1367 | } else { |
1368 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1369 | MVT::i64, InFlag).getValue(1); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1370 | Val = Chain.getValue(0); |
1371 | } | ||||
Evan Cheng | 9cc600e | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1372 | Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val); |
1373 | } else { | ||||
1374 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | ||||
1375 | CopyVT, InFlag).getValue(1); | ||||
1376 | Val = Chain.getValue(0); | ||||
1377 | } | ||||
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1378 | InFlag = Chain.getValue(2); |
Chris Lattner | 4075873 | 2007-12-29 06:41:28 +0000 | [diff] [blame] | 1379 | |
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1380 | if (CopyVT != VA.getValVT()) { |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1381 | // Round the F80 the right size, which also moves to the appropriate xmm |
1382 | // register. | ||||
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1383 | Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val, |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1384 | // This truncation won't change the value. |
1385 | DAG.getIntPtrConstant(1)); | ||||
1386 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1387 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1388 | InVals.push_back(Val); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1389 | } |
Duncan Sands | 698842f | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1390 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1391 | return Chain; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1392 | } |
1393 | |||||
1394 | |||||
1395 | //===----------------------------------------------------------------------===// | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1396 | // C & StdCall & Fast Calling Convention implementation |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1397 | //===----------------------------------------------------------------------===// |
1398 | // StdCall calling convention seems to be standard for many Windows' API | ||||
1399 | // routines and around. It differs from C calling convention just a little: | ||||
1400 | // callee should clean up the stack, not caller. Symbols should be also | ||||
1401 | // decorated in some fancy way :) It doesn't support any vector arguments. | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1402 | // For info on fast calling convention see Fast Calling Convention (tail call) |
1403 | // implementation LowerX86_32FastCCCallTo. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1404 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1405 | /// CallIsStructReturn - Determines whether a call uses struct return |
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1406 | /// semantics. |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1407 | static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) { |
1408 | if (Outs.empty()) | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1409 | return false; |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1410 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1411 | return Outs[0].Flags.isSRet(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1412 | } |
1413 | |||||
Dan Gohman | c21d06a | 2009-08-01 19:14:37 +0000 | [diff] [blame] | 1414 | /// ArgsAreStructReturn - Determines whether a function uses struct |
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1415 | /// return semantics. |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1416 | static bool |
1417 | ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) { | ||||
1418 | if (Ins.empty()) | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1419 | return false; |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1420 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1421 | return Ins[0].Flags.isSRet(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1422 | } |
1423 | |||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1424 | /// CCAssignFnForNode - Selects the correct CCAssignFn for a the |
1425 | /// given CallingConvention value. | ||||
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1426 | CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const { |
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1427 | if (Subtarget->is64Bit()) { |
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1428 | if (CC == CallingConv::GHC) |
1429 | return CC_X86_64_GHC; | ||||
1430 | else if (Subtarget->isTargetWin64()) | ||||
Anton Korobeynikov | 99bd188 | 2008-03-22 20:37:30 +0000 | [diff] [blame] | 1431 | return CC_X86_Win64_C; |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1432 | else |
1433 | return CC_X86_64_C; | ||||
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1434 | } |
1435 | |||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1436 | if (CC == CallingConv::X86_FastCall) |
1437 | return CC_X86_32_FastCall; | ||||
Anton Korobeynikov | e454f18 | 2010-05-16 09:08:45 +0000 | [diff] [blame] | 1438 | else if (CC == CallingConv::X86_ThisCall) |
1439 | return CC_X86_32_ThisCall; | ||||
Evan Cheng | a9d15b9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1440 | else if (CC == CallingConv::Fast) |
1441 | return CC_X86_32_FastCC; | ||||
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1442 | else if (CC == CallingConv::GHC) |
1443 | return CC_X86_32_GHC; | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1444 | else |
1445 | return CC_X86_32_C; | ||||
1446 | } | ||||
1447 | |||||
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1448 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified |
1449 | /// by "Src" to address "Dst" with size and alignment information specified by | ||||
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1450 | /// the specific parameter attribute. The copy will be passed as a byval |
1451 | /// function parameter. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1452 | static SDValue |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1453 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1454 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, |
1455 | DebugLoc dl) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1456 | SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1457 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), |
Mon P Wang | 483af3c | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 1458 | /*isVolatile*/false, /*AlwaysInline=*/true, |
1459 | NULL, 0, NULL, 0); | ||||
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1460 | } |
1461 | |||||
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1462 | /// IsTailCallConvention - Return true if the calling convention is one that |
1463 | /// supports tail call optimization. | ||||
1464 | static bool IsTailCallConvention(CallingConv::ID CC) { | ||||
1465 | return (CC == CallingConv::Fast || CC == CallingConv::GHC); | ||||
1466 | } | ||||
1467 | |||||
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1468 | /// FuncIsMadeTailCallSafe - Return true if the function is being made into |
1469 | /// a tailcall target by changing its ABI. | ||||
1470 | static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) { | ||||
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1471 | return GuaranteedTailCallOpt && IsTailCallConvention(CC); |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1472 | } |
1473 | |||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1474 | SDValue |
1475 | X86TargetLowering::LowerMemArgument(SDValue Chain, | ||||
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1476 | CallingConv::ID CallConv, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1477 | const SmallVectorImpl<ISD::InputArg> &Ins, |
1478 | DebugLoc dl, SelectionDAG &DAG, | ||||
1479 | const CCValAssign &VA, | ||||
1480 | MachineFrameInfo *MFI, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1481 | unsigned i) const { |
Rafael Espindola | 03cbeb7 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1482 | // Create the nodes corresponding to a load from this parameter slot. |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1483 | ISD::ArgFlagsTy Flags = Ins[i].Flags; |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1484 | bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv); |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1485 | bool isImmutable = !AlwaysUseMutable && !Flags.isByVal(); |
Anton Korobeynikov | 5e9f7e8 | 2009-08-14 18:19:10 +0000 | [diff] [blame] | 1486 | EVT ValVT; |
1487 | |||||
1488 | // If value is passed by pointer we have address passed instead of the value | ||||
1489 | // itself. | ||||
1490 | if (VA.getLocInfo() == CCValAssign::Indirect) | ||||
1491 | ValVT = VA.getLocVT(); | ||||
1492 | else | ||||
1493 | ValVT = VA.getValVT(); | ||||
Evan Cheng | 3e42a52 | 2008-01-10 02:24:25 +0000 | [diff] [blame] | 1494 | |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1495 | // FIXME: For now, all byval parameter objects are marked mutable. This can be |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1496 | // changed with more analysis. |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1497 | // In case of tail call optimization mark all arguments mutable. Since they |
1498 | // could be overwritten by lowering of arguments in case of a tail call. | ||||
Evan Cheng | f36bebc | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1499 | if (Flags.isByVal()) { |
1500 | int FI = MFI->CreateFixedObject(Flags.getByValSize(), | ||||
Evan Cheng | 9ff5408 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1501 | VA.getLocMemOffset(), isImmutable); |
Evan Cheng | f36bebc | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1502 | return DAG.getFrameIndex(FI, getPointerTy()); |
1503 | } else { | ||||
1504 | int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8, | ||||
Evan Cheng | 9ff5408 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1505 | VA.getLocMemOffset(), isImmutable); |
Evan Cheng | f36bebc | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1506 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); |
1507 | return DAG.getLoad(ValVT, dl, Chain, FIN, | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1508 | PseudoSourceValue::getFixedStack(FI), 0, |
1509 | false, false, 0); | ||||
Evan Cheng | f36bebc | 2010-02-02 23:58:13 +0000 | [diff] [blame] | 1510 | } |
Rafael Espindola | 03cbeb7 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1511 | } |
1512 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1513 | SDValue |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1514 | X86TargetLowering::LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1515 | CallingConv::ID CallConv, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1516 | bool isVarArg, |
1517 | const SmallVectorImpl<ISD::InputArg> &Ins, | ||||
1518 | DebugLoc dl, | ||||
1519 | SelectionDAG &DAG, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1520 | SmallVectorImpl<SDValue> &InVals) |
1521 | const { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1522 | MachineFunction &MF = DAG.getMachineFunction(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1523 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1524 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1525 | const Function* Fn = MF.getFunction(); |
1526 | if (Fn->hasExternalLinkage() && | ||||
1527 | Subtarget->isTargetCygMing() && | ||||
1528 | Fn->getName() == "main") | ||||
1529 | FuncInfo->setForceFramePointer(true); | ||||
1530 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1531 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1532 | bool Is64Bit = Subtarget->is64Bit(); |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1533 | bool IsWin64 = Subtarget->isTargetWin64(); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1534 | |
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1535 | assert(!(isVarArg && IsTailCallConvention(CallConv)) && |
1536 | "Var args not supported with calling convention fastcc or ghc"); | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1537 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1538 | // Assign locations to all of the incoming arguments. |
1539 | SmallVector<CCValAssign, 16> ArgLocs; | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1540 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
1541 | ArgLocs, *DAG.getContext()); | ||||
1542 | CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv)); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1543 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1544 | unsigned LastVal = ~0U; |
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1545 | SDValue ArgValue; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1546 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
1547 | CCValAssign &VA = ArgLocs[i]; | ||||
1548 | // TODO: If an arg is passed in two places (e.g. reg and stack), skip later | ||||
1549 | // places. | ||||
1550 | assert(VA.getValNo() != LastVal && | ||||
1551 | "Don't support value assigned to multiple locs yet"); | ||||
1552 | LastVal = VA.getValNo(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1553 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1554 | if (VA.isRegLoc()) { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1555 | EVT RegVT = VA.getLocVT(); |
Devang Patel | f3707e8 | 2009-01-05 17:31:22 +0000 | [diff] [blame] | 1556 | TargetRegisterClass *RC = NULL; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1557 | if (RegVT == MVT::i32) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1558 | RC = X86::GR32RegisterClass; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1559 | else if (Is64Bit && RegVT == MVT::i64) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1560 | RC = X86::GR64RegisterClass; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1561 | else if (RegVT == MVT::f32) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1562 | RC = X86::FR32RegisterClass; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1563 | else if (RegVT == MVT::f64) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1564 | RC = X86::FR64RegisterClass; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1565 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 128) |
Evan Cheng | f5af6fe | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1566 | RC = X86::VR128RegisterClass; |
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1567 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 64) |
1568 | RC = X86::VR64RegisterClass; | ||||
1569 | else | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1570 | llvm_unreachable("Unknown argument type!"); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1571 | |
Dan Gohman | c21d06a | 2009-08-01 19:14:37 +0000 | [diff] [blame] | 1572 | unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC); |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1573 | ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1574 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1575 | // If this is an 8 or 16-bit value, it is really passed promoted to 32 |
1576 | // bits. Insert an assert[sz]ext to capture this, then truncate to the | ||||
1577 | // right size. | ||||
1578 | if (VA.getLocInfo() == CCValAssign::SExt) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1579 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1580 | DAG.getValueType(VA.getValVT())); |
1581 | else if (VA.getLocInfo() == CCValAssign::ZExt) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1582 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1583 | DAG.getValueType(VA.getValVT())); |
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1584 | else if (VA.getLocInfo() == CCValAssign::BCvt) |
Anton Korobeynikov | a6ad5be | 2009-08-03 08:14:14 +0000 | [diff] [blame] | 1585 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1586 | |
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1587 | if (VA.isExtInLoc()) { |
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1588 | // Handle MMX values passed in XMM regs. |
1589 | if (RegVT.isVector()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1590 | ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, |
1591 | ArgValue, DAG.getConstant(0, MVT::i64)); | ||||
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1592 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue); |
1593 | } else | ||||
1594 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); | ||||
Evan Cheng | ad6980b | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1595 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1596 | } else { |
1597 | assert(VA.isMemLoc()); | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1598 | ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1599 | } |
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1600 | |
1601 | // If value is passed via pointer - do a load. | ||||
1602 | if (VA.getLocInfo() == CCValAssign::Indirect) | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1603 | ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0, |
1604 | false, false, 0); | ||||
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1605 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1606 | InVals.push_back(ArgValue); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1607 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1608 | |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1609 | // The x86-64 ABI for returning structs by value requires that we copy |
1610 | // the sret argument into %rax for the return. Save the argument into | ||||
1611 | // a virtual register so that we can access it from the return points. | ||||
Dan Gohman | c21d06a | 2009-08-01 19:14:37 +0000 | [diff] [blame] | 1612 | if (Is64Bit && MF.getFunction()->hasStructRetAttr()) { |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1613 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
1614 | unsigned Reg = FuncInfo->getSRetReturnReg(); | ||||
1615 | if (!Reg) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1616 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1617 | FuncInfo->setSRetReturnReg(Reg); |
1618 | } | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1619 | SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1620 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1621 | } |
1622 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1623 | unsigned StackSize = CCInfo.getNextStackOffset(); |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1624 | // Align stack specially for tail calls. |
1625 | if (FuncIsMadeTailCallSafe(CallConv)) | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1626 | StackSize = GetAlignedArgumentStackSize(StackSize, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1627 | |
1628 | // If the function takes variable number of arguments, make a frame index for | ||||
1629 | // the start of the first vararg value... for expansion of llvm.va_start. | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1630 | if (isVarArg) { |
Anton Korobeynikov | e454f18 | 2010-05-16 09:08:45 +0000 | [diff] [blame] | 1631 | if (Is64Bit || (CallConv != CallingConv::X86_FastCall && |
1632 | CallConv != CallingConv::X86_ThisCall)) { | ||||
Evan Cheng | 9ff5408 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1633 | FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true)); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1634 | } |
1635 | if (Is64Bit) { | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1636 | unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0; |
1637 | |||||
1638 | // FIXME: We should really autogenerate these arrays | ||||
1639 | static const unsigned GPR64ArgRegsWin64[] = { | ||||
1640 | X86::RCX, X86::RDX, X86::R8, X86::R9 | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1641 | }; |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1642 | static const unsigned XMMArgRegsWin64[] = { |
1643 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3 | ||||
1644 | }; | ||||
1645 | static const unsigned GPR64ArgRegs64Bit[] = { | ||||
1646 | X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9 | ||||
1647 | }; | ||||
1648 | static const unsigned XMMArgRegs64Bit[] = { | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1649 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
1650 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | ||||
1651 | }; | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1652 | const unsigned *GPR64ArgRegs, *XMMArgRegs; |
1653 | |||||
1654 | if (IsWin64) { | ||||
1655 | TotalNumIntRegs = 4; TotalNumXMMRegs = 4; | ||||
1656 | GPR64ArgRegs = GPR64ArgRegsWin64; | ||||
1657 | XMMArgRegs = XMMArgRegsWin64; | ||||
1658 | } else { | ||||
1659 | TotalNumIntRegs = 6; TotalNumXMMRegs = 8; | ||||
1660 | GPR64ArgRegs = GPR64ArgRegs64Bit; | ||||
1661 | XMMArgRegs = XMMArgRegs64Bit; | ||||
1662 | } | ||||
1663 | unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, | ||||
1664 | TotalNumIntRegs); | ||||
1665 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, | ||||
1666 | TotalNumXMMRegs); | ||||
1667 | |||||
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1668 | bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat); |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1669 | assert(!(NumXMMRegs && !Subtarget->hasSSE1()) && |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1670 | "SSE register cannot be used when SSE is disabled!"); |
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1671 | assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) && |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1672 | "SSE register cannot be used when SSE is disabled!"); |
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1673 | if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1()) |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1674 | // Kernel mode asks for SSE to be disabled, so don't push them |
1675 | // on the stack. | ||||
1676 | TotalNumXMMRegs = 0; | ||||
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1677 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1678 | // For X86-64, if there are vararg parameters that are passed via |
1679 | // registers, then we must store them to their spots on the stack so they | ||||
1680 | // may be loaded by deferencing the result of va_next. | ||||
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1681 | FuncInfo->setVarArgsGPOffset(NumIntRegs * 8); |
1682 | FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16); | ||||
1683 | FuncInfo->setRegSaveFrameIndex( | ||||
1684 | MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16, | ||||
1685 | false)); | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1686 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1687 | // Store the integer parameter registers. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1688 | SmallVector<SDValue, 8> MemOps; |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1689 | SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(), |
1690 | getPointerTy()); | ||||
1691 | unsigned Offset = FuncInfo->getVarArgsGPOffset(); | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1692 | for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) { |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1693 | SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, |
1694 | DAG.getIntPtrConstant(Offset)); | ||||
Bob Wilson | b6737aa | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1695 | unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs], |
1696 | X86::GR64RegisterClass); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1697 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1698 | SDValue Store = |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1699 | DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1700 | PseudoSourceValue::getFixedStack( |
1701 | FuncInfo->getRegSaveFrameIndex()), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1702 | Offset, false, false, 0); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1703 | MemOps.push_back(Store); |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1704 | Offset += 8; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1705 | } |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1706 | |
Dan Gohman | b9f0683 | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1707 | if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) { |
1708 | // Now store the XMM (fp + vector) parameter registers. | ||||
1709 | SmallVector<SDValue, 11> SaveXMMOps; | ||||
1710 | SaveXMMOps.push_back(Chain); | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1711 | |
Dan Gohman | b9f0683 | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1712 | unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass); |
1713 | SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8); | ||||
1714 | SaveXMMOps.push_back(ALVal); | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1715 | |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1716 | SaveXMMOps.push_back(DAG.getIntPtrConstant( |
1717 | FuncInfo->getRegSaveFrameIndex())); | ||||
1718 | SaveXMMOps.push_back(DAG.getIntPtrConstant( | ||||
1719 | FuncInfo->getVarArgsFPOffset())); | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 1720 | |
Dan Gohman | b9f0683 | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1721 | for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) { |
1722 | unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs], | ||||
1723 | X86::VR128RegisterClass); | ||||
1724 | SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32); | ||||
1725 | SaveXMMOps.push_back(Val); | ||||
1726 | } | ||||
1727 | MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl, | ||||
1728 | MVT::Other, | ||||
1729 | &SaveXMMOps[0], SaveXMMOps.size())); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1730 | } |
Dan Gohman | b9f0683 | 2009-08-16 21:24:25 +0000 | [diff] [blame] | 1731 | |
1732 | if (!MemOps.empty()) | ||||
1733 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | ||||
1734 | &MemOps[0], MemOps.size()); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1735 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1736 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1737 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1738 | // Some CCs need callee pop. |
Dan Gohman | 41a10c3 | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 1739 | if (Subtarget->IsCalleePop(isVarArg, CallConv)) { |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1740 | FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1741 | } else { |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1742 | FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1743 | // If this is an sret function, the return should pop the hidden pointer. |
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1744 | if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins)) |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1745 | FuncInfo->setBytesToPopOnReturn(4); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1746 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1747 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1748 | if (!Is64Bit) { |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1749 | // RegSaveFrameIndex is X86-64 only. |
1750 | FuncInfo->setRegSaveFrameIndex(0xAAAAAAA); | ||||
Anton Korobeynikov | e454f18 | 2010-05-16 09:08:45 +0000 | [diff] [blame] | 1751 | if (CallConv == CallingConv::X86_FastCall || |
1752 | CallConv == CallingConv::X86_ThisCall) | ||||
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 1753 | // fastcc functions can't have varargs. |
1754 | FuncInfo->setVarArgsFrameIndex(0xAAAAAAA); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1755 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1756 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1757 | return Chain; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1758 | } |
1759 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1760 | SDValue |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1761 | X86TargetLowering::LowerMemOpCallTo(SDValue Chain, |
1762 | SDValue StackPtr, SDValue Arg, | ||||
1763 | DebugLoc dl, SelectionDAG &DAG, | ||||
Evan Cheng | bc077bf | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1764 | const CCValAssign &VA, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1765 | ISD::ArgFlagsTy Flags) const { |
Anton Korobeynikov | 2cbcdb7 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 1766 | const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0); |
Anton Korobeynikov | 2cbcdb7 | 2009-08-03 08:12:53 +0000 | [diff] [blame] | 1767 | unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1768 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1769 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1770 | if (Flags.isByVal()) { |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1771 | return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl); |
Evan Cheng | bc077bf | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1772 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1773 | return DAG.getStore(Chain, dl, Arg, PtrOff, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1774 | PseudoSourceValue::getStack(), LocMemOffset, |
1775 | false, false, 0); | ||||
Evan Cheng | bc077bf | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1776 | } |
1777 | |||||
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1778 | /// EmitTailCallLoadRetAddr - Emit a load of return address if tail call |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1779 | /// optimization is performed and it is required. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1780 | SDValue |
1781 | X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG, | ||||
Evan Cheng | 00787d5 | 2010-01-26 19:04:47 +0000 | [diff] [blame] | 1782 | SDValue &OutRetAddr, SDValue Chain, |
1783 | bool IsTailCall, bool Is64Bit, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1784 | int FPDiff, DebugLoc dl) const { |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1785 | // Adjust the Return address stack slot. |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1786 | EVT VT = getPointerTy(); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1787 | OutRetAddr = getReturnAddressFrameIndex(DAG); |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1788 | |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1789 | // Load the "old" Return address. |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1790 | OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1791 | return SDValue(OutRetAddr.getNode(), 1); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1792 | } |
1793 | |||||
1794 | /// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call | ||||
1795 | /// optimization is performed and it is required (FPDiff!=0). | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1796 | static SDValue |
1797 | EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF, | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1798 | SDValue Chain, SDValue RetAddrFrIdx, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1799 | bool Is64Bit, int FPDiff, DebugLoc dl) { |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1800 | // Store the return address to the appropriate stack slot. |
1801 | if (!FPDiff) return Chain; | ||||
1802 | // Calculate the new stack slot for the return address. | ||||
1803 | int SlotSize = Is64Bit ? 8 : 4; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1804 | int NewReturnAddrFI = |
Evan Cheng | 9ff5408 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 1805 | MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1806 | EVT VT = Is64Bit ? MVT::i64 : MVT::i32; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1807 | SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1808 | Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1809 | PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0, |
1810 | false, false, 0); | ||||
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1811 | return Chain; |
1812 | } | ||||
1813 | |||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1814 | SDValue |
Evan Cheng | ff116f9 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 1815 | X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee, |
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 1816 | CallingConv::ID CallConv, bool isVarArg, |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1817 | bool &isTailCall, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1818 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
1819 | const SmallVectorImpl<ISD::InputArg> &Ins, | ||||
1820 | DebugLoc dl, SelectionDAG &DAG, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1821 | SmallVectorImpl<SDValue> &InVals) const { |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1822 | MachineFunction &MF = DAG.getMachineFunction(); |
1823 | bool Is64Bit = Subtarget->is64Bit(); | ||||
1824 | bool IsStructRet = CallIsStructReturn(Outs); | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1825 | bool IsSibcall = false; |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1826 | |
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1827 | if (isTailCall) { |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1828 | // Check if it's really possible to do a tail call. |
Evan Cheng | ec29058 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 1829 | isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, |
1830 | isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(), | ||||
Evan Cheng | ff116f9 | 2010-02-02 23:55:14 +0000 | [diff] [blame] | 1831 | Outs, Ins, DAG); |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1832 | |
1833 | // Sibcalls are automatically detected tailcalls which do not require | ||||
1834 | // ABI changes. | ||||
Dan Gohman | ea8579c | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 1835 | if (!GuaranteedTailCallOpt && isTailCall) |
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1836 | IsSibcall = true; |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1837 | |
1838 | if (isTailCall) | ||||
1839 | ++NumTailCalls; | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1840 | } |
Evan Cheng | 6b6ed59 | 2010-01-27 00:07:07 +0000 | [diff] [blame] | 1841 | |
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1842 | assert(!(isVarArg && IsTailCallConvention(CallConv)) && |
1843 | "Var args not supported with calling convention fastcc or ghc"); | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1844 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1845 | // Analyze operands of the call, assigning locations to each operand. |
1846 | SmallVector<CCValAssign, 16> ArgLocs; | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1847 | CCState CCInfo(CallConv, isVarArg, getTargetMachine(), |
1848 | ArgLocs, *DAG.getContext()); | ||||
1849 | CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv)); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1850 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1851 | // Get a count of how many bytes are to be pushed on the stack. |
1852 | unsigned NumBytes = CCInfo.getNextStackOffset(); | ||||
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1853 | if (IsSibcall) |
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 1854 | // This is a sibcall. The memory operands are available in caller's |
1855 | // own caller's stack. | ||||
1856 | NumBytes = 0; | ||||
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 1857 | else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv)) |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1858 | NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1859 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1860 | int FPDiff = 0; |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1861 | if (isTailCall && !IsSibcall) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1862 | // Lower arguments at fp - stackoffset + fpdiff. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1863 | unsigned NumBytesCallerPushed = |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1864 | MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn(); |
1865 | FPDiff = NumBytesCallerPushed - NumBytes; | ||||
1866 | |||||
1867 | // Set the delta of movement of the returnaddr stackslot. | ||||
1868 | // But only set if delta is greater than previous delta. | ||||
1869 | if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta())) | ||||
1870 | MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff); | ||||
1871 | } | ||||
1872 | |||||
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1873 | if (!IsSibcall) |
1874 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1875 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1876 | SDValue RetAddrFrIdx; |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1877 | // Load return adress for tail calls. |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1878 | if (isTailCall && FPDiff) |
1879 | Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, | ||||
1880 | Is64Bit, FPDiff, dl); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1881 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1882 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
1883 | SmallVector<SDValue, 8> MemOpChains; | ||||
1884 | SDValue StackPtr; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1885 | |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1886 | // Walk the register/memloc assignments, inserting copies/loads. In the case |
1887 | // of tail call optimization arguments are handle later. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1888 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
1889 | CCValAssign &VA = ArgLocs[i]; | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 1890 | EVT RegVT = VA.getLocVT(); |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1891 | SDValue Arg = Outs[i].Val; |
1892 | ISD::ArgFlagsTy Flags = Outs[i].Flags; | ||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1893 | bool isByVal = Flags.isByVal(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1894 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1895 | // Promote the value if needed. |
1896 | switch (VA.getLocInfo()) { | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1897 | default: llvm_unreachable("Unknown loc info!"); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1898 | case CCValAssign::Full: break; |
1899 | case CCValAssign::SExt: | ||||
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1900 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1901 | break; |
1902 | case CCValAssign::ZExt: | ||||
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1903 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1904 | break; |
1905 | case CCValAssign::AExt: | ||||
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1906 | if (RegVT.isVector() && RegVT.getSizeInBits() == 128) { |
1907 | // Special case: passing MMX values in XMM registers. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1908 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg); |
1909 | Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg); | ||||
1910 | Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg); | ||||
Anton Korobeynikov | 8485b63 | 2009-08-03 08:13:24 +0000 | [diff] [blame] | 1911 | } else |
1912 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg); | ||||
1913 | break; | ||||
1914 | case CCValAssign::BCvt: | ||||
1915 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1916 | break; |
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1917 | case CCValAssign::Indirect: { |
1918 | // Store the argument. | ||||
1919 | SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT()); | ||||
Evan Cheng | 174e2cf | 2009-10-18 18:16:27 +0000 | [diff] [blame] | 1920 | int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex(); |
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1921 | Chain = DAG.getStore(Chain, dl, Arg, SpillSlot, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 1922 | PseudoSourceValue::getFixedStack(FI), 0, |
1923 | false, false, 0); | ||||
Anton Korobeynikov | 78c3160 | 2009-08-03 08:13:56 +0000 | [diff] [blame] | 1924 | Arg = SpillSlot; |
1925 | break; | ||||
1926 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1927 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1928 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1929 | if (VA.isRegLoc()) { |
1930 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); | ||||
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 1931 | } else if (!IsSibcall && (!isTailCall || isByVal)) { |
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 1932 | assert(VA.isMemLoc()); |
1933 | if (StackPtr.getNode() == 0) | ||||
1934 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy()); | ||||
1935 | MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg, | ||||
1936 | dl, DAG, VA, Flags)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1937 | } |
1938 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1939 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1940 | if (!MemOpChains.empty()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1941 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1942 | &MemOpChains[0], MemOpChains.size()); |
1943 | |||||
1944 | // Build a sequence of copy-to-reg nodes chained together with token chain | ||||
1945 | // and flag operands which copy the outgoing args into registers. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1946 | SDValue InFlag; |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1947 | // Tail call byval lowering might overwrite argument registers so in case of |
1948 | // tail call optimization the copies to registers are lowered later. | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1949 | if (!isTailCall) |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1950 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1951 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1952 | RegsToPass[i].second, InFlag); |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1953 | InFlag = Chain.getValue(1); |
1954 | } | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1955 | |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 1956 | if (Subtarget->isPICStyleGOT()) { |
Chris Lattner | 679cad5 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 1957 | // ELF / PIC requires GOT in the EBX register before function calls via PLT |
1958 | // GOT pointer. | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 1959 | if (!isTailCall) { |
Chris Lattner | 679cad5 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 1960 | Chain = DAG.getCopyToReg(Chain, dl, X86::EBX, |
1961 | DAG.getNode(X86ISD::GlobalBaseReg, | ||||
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 1962 | DebugLoc(), getPointerTy()), |
Chris Lattner | 679cad5 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 1963 | InFlag); |
1964 | InFlag = Chain.getValue(1); | ||||
1965 | } else { | ||||
1966 | // If we are tail calling and generating PIC/GOT style code load the | ||||
1967 | // address of the callee into ECX. The value in ecx is used as target of | ||||
1968 | // the tail jump. This is done to circumvent the ebx/callee-saved problem | ||||
1969 | // for tail calls on PIC/GOT architectures. Normally we would just put the | ||||
1970 | // address of GOT into ebx and then call target@PLT. But for tail calls | ||||
1971 | // ebx would be restored (since ebx is callee saved) before jumping to the | ||||
1972 | // target@PLT. | ||||
1973 | |||||
1974 | // Note: The actual moving to ECX is done further down. | ||||
1975 | GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee); | ||||
1976 | if (G && !G->getGlobal()->hasHiddenVisibility() && | ||||
1977 | !G->getGlobal()->hasProtectedVisibility()) | ||||
1978 | Callee = LowerGlobalAddress(Callee, DAG); | ||||
1979 | else if (isa<ExternalSymbolSDNode>(Callee)) | ||||
Chris Lattner | 5d1f257 | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 1980 | Callee = LowerExternalSymbol(Callee, DAG); |
Chris Lattner | 679cad5 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 1981 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1982 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1983 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1984 | if (Is64Bit && isVarArg) { |
1985 | // From AMD64 ABI document: | ||||
1986 | // For calls that may call functions that use varargs or stdargs | ||||
1987 | // (prototype-less calls or calls to functions containing ellipsis (...) in | ||||
1988 | // the declaration) %al is used as hidden argument to specify the number | ||||
1989 | // of SSE registers used. The contents of %al do not need to match exactly | ||||
1990 | // the number of registers, but must be an ubound on the number of SSE | ||||
1991 | // registers used and is in the range 0 - 8 inclusive. | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1992 | |
1993 | // FIXME: Verify this on Win64 | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1994 | // Count the number of XMM registers allocated. |
1995 | static const unsigned XMMArgRegs[] = { | ||||
1996 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, | ||||
1997 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | ||||
1998 | }; | ||||
1999 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2000 | assert((Subtarget->hasSSE1() || !NumXMMRegs) |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 2001 | && "SSE registers cannot be used when SSE is disabled"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2002 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2003 | Chain = DAG.getCopyToReg(Chain, dl, X86::AL, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2004 | DAG.getConstant(NumXMMRegs, MVT::i8), InFlag); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2005 | InFlag = Chain.getValue(1); |
2006 | } | ||||
2007 | |||||
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 2008 | |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 2009 | // For tail calls lower the arguments to the 'real' stack slot. |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2010 | if (isTailCall) { |
2011 | // Force all the incoming stack arguments to be loaded from the stack | ||||
2012 | // before any new outgoing arguments are stored to the stack, because the | ||||
2013 | // outgoing stack slots may alias the incoming argument stack slots, and | ||||
2014 | // the alias isn't otherwise explicit. This is slightly more conservative | ||||
2015 | // than necessary, because it means that each store effectively depends | ||||
2016 | // on every argument instead of just those arguments it would clobber. | ||||
2017 | SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain); | ||||
2018 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2019 | SmallVector<SDValue, 8> MemOpChains2; |
2020 | SDValue FIN; | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2021 | int FI = 0; |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 2022 | // Do not flag preceeding copytoreg stuff together with the following stuff. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2023 | InFlag = SDValue(); |
Dan Gohman | ea8579c | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 2024 | if (GuaranteedTailCallOpt) { |
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2025 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
2026 | CCValAssign &VA = ArgLocs[i]; | ||||
2027 | if (VA.isRegLoc()) | ||||
2028 | continue; | ||||
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 2029 | assert(VA.isMemLoc()); |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2030 | SDValue Arg = Outs[i].Val; |
2031 | ISD::ArgFlagsTy Flags = Outs[i].Flags; | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2032 | // Create frame index. |
2033 | int32_t Offset = VA.getLocMemOffset()+FPDiff; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2034 | uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8; |
Evan Cheng | 9ff5408 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2035 | FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2036 | FIN = DAG.getFrameIndex(FI, getPointerTy()); |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 2037 | |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 2038 | if (Flags.isByVal()) { |
Evan Cheng | 5817a0e | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 2039 | // Copy relative to framepointer. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2040 | SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset()); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2041 | if (StackPtr.getNode() == 0) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2042 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2043 | getPointerTy()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2044 | Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2045 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2046 | MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, |
2047 | ArgChain, | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2048 | Flags, DAG, dl)); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2049 | } else { |
Evan Cheng | 5817a0e | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 2050 | // Store relative to framepointer. |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2051 | MemOpChains2.push_back( |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2052 | DAG.getStore(ArgChain, dl, Arg, FIN, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 2053 | PseudoSourceValue::getFixedStack(FI), 0, |
2054 | false, false, 0)); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2055 | } |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2056 | } |
2057 | } | ||||
2058 | |||||
2059 | if (!MemOpChains2.empty()) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2060 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Arnold Schwaighofer | dfb2130 | 2008-01-11 14:34:56 +0000 | [diff] [blame] | 2061 | &MemOpChains2[0], MemOpChains2.size()); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2062 | |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2063 | // Copy arguments to their registers. |
2064 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2065 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 2066 | RegsToPass[i].second, InFlag); |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 2067 | InFlag = Chain.getValue(1); |
2068 | } | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2069 | InFlag =SDValue(); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2070 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2071 | // Store the return address to the appropriate stack slot. |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 2072 | Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2073 | FPDiff, dl); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2074 | } |
2075 | |||||
Jeffrey Yasskin | e233d8a | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 2076 | if (getTargetMachine().getCodeModel() == CodeModel::Large) { |
2077 | assert(Is64Bit && "Large code model is only legal in 64-bit mode."); | ||||
2078 | // In the 64-bit large code model, we have to make all calls | ||||
2079 | // through a register, since the call instruction's 32-bit | ||||
2080 | // pc-relative offset may not be large enough to hold the whole | ||||
2081 | // address. | ||||
2082 | } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { | ||||
Jeffrey Yasskin | e233d8a | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 2083 | // If the callee is a GlobalAddress node (quite common, every direct call |
2084 | // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack | ||||
2085 | // it. | ||||
2086 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2087 | // We should use extra load for direct calls to dllimported functions in |
2088 | // non-JIT mode. | ||||
Dan Gohman | 36c56d0 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 2089 | const GlobalValue *GV = G->getGlobal(); |
Chris Lattner | 180a7ee | 2009-07-10 05:48:03 +0000 | [diff] [blame] | 2090 | if (!GV->hasDLLImportLinkage()) { |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2091 | unsigned char OpFlags = 0; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2092 | |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2093 | // On ELF targets, in both X86-64 and X86-32 mode, direct calls to |
2094 | // external symbols most go through the PLT in PIC mode. If the symbol | ||||
2095 | // has hidden or protected visibility, or if it is static or local, then | ||||
2096 | // we don't need to use the PLT - we can directly call it. | ||||
2097 | if (Subtarget->isTargetELF() && | ||||
2098 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && | ||||
Chris Lattner | 4883761 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2099 | GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) { |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2100 | OpFlags = X86II::MO_PLT; |
Chris Lattner | 4a94893 | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 2101 | } else if (Subtarget->isPICStyleStubAny() && |
Chris Lattner | 4883761 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2102 | (GV->isDeclaration() || GV->isWeakForLinker()) && |
2103 | Subtarget->getDarwinVers() < 9) { | ||||
2104 | // PC-relative references to external symbols should go through $stub, | ||||
2105 | // unless we're building with the leopard linker or later, which | ||||
2106 | // automatically synthesizes these stubs. | ||||
2107 | OpFlags = X86II::MO_DARWIN_STUB; | ||||
2108 | } | ||||
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2109 | |
Chris Lattner | 4883761 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2110 | Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(), |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2111 | G->getOffset(), OpFlags); |
2112 | } | ||||
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 2113 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2114 | unsigned char OpFlags = 0; |
2115 | |||||
2116 | // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external | ||||
2117 | // symbols should go through the PLT. | ||||
2118 | if (Subtarget->isTargetELF() && | ||||
Chris Lattner | 4883761 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2119 | getTargetMachine().getRelocationModel() == Reloc::PIC_) { |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2120 | OpFlags = X86II::MO_PLT; |
Chris Lattner | 4a94893 | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 2121 | } else if (Subtarget->isPICStyleStubAny() && |
Chris Lattner | 4883761 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 2122 | Subtarget->getDarwinVers() < 9) { |
2123 | // PC-relative references to external symbols should go through $stub, | ||||
2124 | // unless we're building with the leopard linker or later, which | ||||
2125 | // automatically synthesizes these stubs. | ||||
2126 | OpFlags = X86II::MO_DARWIN_STUB; | ||||
2127 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2128 | |
Chris Lattner | 8e8afe4 | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 2129 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(), |
2130 | OpFlags); | ||||
Jeffrey Yasskin | e233d8a | 2009-11-16 22:41:33 +0000 | [diff] [blame] | 2131 | } |
2132 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2133 | // Returns a chain & a flag for retval copy to use. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2134 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2135 | SmallVector<SDValue, 8> Ops; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2136 | |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 2137 | if (!IsSibcall && isTailCall) { |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 2138 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), |
2139 | DAG.getIntPtrConstant(0, true), InFlag); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2140 | InFlag = Chain.getValue(1); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2141 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2142 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2143 | Ops.push_back(Chain); |
2144 | Ops.push_back(Callee); | ||||
2145 | |||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2146 | if (isTailCall) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2147 | Ops.push_back(DAG.getConstant(FPDiff, MVT::i32)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2148 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2149 | // Add argument registers to the end of the list so that they are known live |
2150 | // into the call. | ||||
Evan Cheng | e14fc24 | 2008-01-07 23:08:23 +0000 | [diff] [blame] | 2151 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
2152 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, | ||||
2153 | RegsToPass[i].second.getValueType())); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2154 | |
Evan Cheng | 8ba45e6 | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 2155 | // Add an implicit use GOT pointer in EBX. |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2156 | if (!isTailCall && Subtarget->isPICStyleGOT()) |
Evan Cheng | 8ba45e6 | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 2157 | Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy())); |
2158 | |||||
2159 | // Add an implicit use of AL for x86 vararg functions. | ||||
2160 | if (Is64Bit && isVarArg) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2161 | Ops.push_back(DAG.getRegister(X86::AL, MVT::i8)); |
Evan Cheng | 8ba45e6 | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 2162 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2163 | if (InFlag.getNode()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2164 | Ops.push_back(InFlag); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2165 | |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2166 | if (isTailCall) { |
Dale Johannesen | fd64274 | 2010-06-05 00:30:45 +0000 | [diff] [blame] | 2167 | // We used to do: |
2168 | //// If this is the first return lowered for this function, add the regs | ||||
2169 | //// to the liveout set for the function. | ||||
2170 | // This isn't right, although it's probably harmless on x86; liveouts | ||||
2171 | // should be computed from returns not tail calls. Consider a void | ||||
2172 | // function making a tail call to a function returning int. | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2173 | return DAG.getNode(X86ISD::TC_RETURN, dl, |
2174 | NodeTys, &Ops[0], Ops.size()); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2175 | } |
2176 | |||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2177 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2178 | InFlag = Chain.getValue(1); |
2179 | |||||
2180 | // Create the CALLSEQ_END node. | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2181 | unsigned NumBytesForCalleeToPush; |
Dan Gohman | 41a10c3 | 2010-05-27 18:43:40 +0000 | [diff] [blame] | 2182 | if (Subtarget->IsCalleePop(isVarArg, CallConv)) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2183 | NumBytesForCalleeToPush = NumBytes; // Callee pops everything |
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 2184 | else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet) |
Dan Gohman | df1a7ff | 2010-02-10 16:03:48 +0000 | [diff] [blame] | 2185 | // If this is a call to a struct-return function, the callee |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2186 | // pops the hidden struct pointer, so we have to push it back. |
2187 | // This is common for Darwin/X86, Linux & Mingw32 targets. | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2188 | NumBytesForCalleeToPush = 4; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2189 | else |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2190 | NumBytesForCalleeToPush = 0; // Callee pops nothing. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2191 | |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2192 | // Returns a flag for retval copy to use. |
Evan Cheng | c54fa45 | 2010-02-06 03:28:46 +0000 | [diff] [blame] | 2193 | if (!IsSibcall) { |
2194 | Chain = DAG.getCALLSEQ_END(Chain, | ||||
2195 | DAG.getIntPtrConstant(NumBytes, true), | ||||
2196 | DAG.getIntPtrConstant(NumBytesForCalleeToPush, | ||||
2197 | true), | ||||
2198 | InFlag); | ||||
2199 | InFlag = Chain.getValue(1); | ||||
2200 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2201 | |
2202 | // Handle result values, copying them out of physregs into vregs that we | ||||
2203 | // return. | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2204 | return LowerCallResult(Chain, InFlag, CallConv, isVarArg, |
2205 | Ins, dl, DAG, InVals); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2206 | } |
2207 | |||||
2208 | |||||
2209 | //===----------------------------------------------------------------------===// | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2210 | // Fast Calling Convention (tail call) implementation |
2211 | //===----------------------------------------------------------------------===// | ||||
2212 | |||||
2213 | // Like std call, callee cleans arguments, convention except that ECX is | ||||
2214 | // reserved for storing the tail called function address. Only 2 registers are | ||||
2215 | // free for argument passing (inreg). Tail call optimization is performed | ||||
2216 | // provided: | ||||
2217 | // * tailcallopt is enabled | ||||
2218 | // * caller/callee are fastcc | ||||
Arnold Schwaighofer | 480c567 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 2219 | // On X86_64 architecture with GOT-style position independent code only local |
2220 | // (within module) calls are supported at the moment. | ||||
Arnold Schwaighofer | 373e865 | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2221 | // To keep the stack aligned according to platform abi the function |
2222 | // GetAlignedArgumentStackSize ensures that argument delta is always multiples | ||||
2223 | // of stack alignment. (Dynamic linkers need this - darwin's dyld for example) | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2224 | // If a tail called function callee has more arguments than the caller the |
2225 | // caller needs to make sure that there is room to move the RETADDR to. This is | ||||
Arnold Schwaighofer | 373e865 | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2226 | // achieved by reserving an area the size of the argument delta right after the |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2227 | // original REtADDR, but before the saved framepointer or the spilled registers |
2228 | // e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4) | ||||
2229 | // stack layout: | ||||
2230 | // arg1 | ||||
2231 | // arg2 | ||||
2232 | // RETADDR | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2233 | // [ new RETADDR |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2234 | // move area ] |
2235 | // (possible EBP) | ||||
2236 | // ESI | ||||
2237 | // EDI | ||||
2238 | // local1 .. | ||||
2239 | |||||
2240 | /// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned | ||||
2241 | /// for a 16 byte align requirement. | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2242 | unsigned |
2243 | X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize, | ||||
2244 | SelectionDAG& DAG) const { | ||||
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2245 | MachineFunction &MF = DAG.getMachineFunction(); |
2246 | const TargetMachine &TM = MF.getTarget(); | ||||
2247 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | ||||
2248 | unsigned StackAlignment = TFI.getStackAlignment(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2249 | uint64_t AlignMask = StackAlignment - 1; |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2250 | int64_t Offset = StackSize; |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 2251 | uint64_t SlotSize = TD->getPointerSize(); |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2252 | if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) { |
2253 | // Number smaller than 12 so just add the difference. | ||||
2254 | Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask)); | ||||
2255 | } else { | ||||
2256 | // Mask out lower bits, add stackalignment once plus the 12 bytes. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2257 | Offset = ((~AlignMask) & Offset) + StackAlignment + |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2258 | (StackAlignment-SlotSize); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2259 | } |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2260 | return Offset; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2261 | } |
2262 | |||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2263 | /// MatchingStackOffset - Return true if the given stack call argument is |
2264 | /// already available in the same position (relatively) of the caller's | ||||
2265 | /// incoming argument stack. | ||||
2266 | static | ||||
2267 | bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags, | ||||
2268 | MachineFrameInfo *MFI, const MachineRegisterInfo *MRI, | ||||
2269 | const X86InstrInfo *TII) { | ||||
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2270 | unsigned Bytes = Arg.getValueType().getSizeInBits() / 8; |
2271 | int FI = INT_MAX; | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2272 | if (Arg.getOpcode() == ISD::CopyFromReg) { |
2273 | unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg(); | ||||
2274 | if (!VR || TargetRegisterInfo::isPhysicalRegister(VR)) | ||||
2275 | return false; | ||||
2276 | MachineInstr *Def = MRI->getVRegDef(VR); | ||||
2277 | if (!Def) | ||||
2278 | return false; | ||||
2279 | if (!Flags.isByVal()) { | ||||
2280 | if (!TII->isLoadFromStackSlot(Def, FI)) | ||||
2281 | return false; | ||||
2282 | } else { | ||||
2283 | unsigned Opcode = Def->getOpcode(); | ||||
2284 | if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) && | ||||
2285 | Def->getOperand(1).isFI()) { | ||||
2286 | FI = Def->getOperand(1).getIndex(); | ||||
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2287 | Bytes = Flags.getByValSize(); |
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2288 | } else |
2289 | return false; | ||||
2290 | } | ||||
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2291 | } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) { |
2292 | if (Flags.isByVal()) | ||||
2293 | // ByVal argument is passed in as a pointer but it's now being | ||||
Evan Cheng | 53c69cb | 2010-03-05 19:55:55 +0000 | [diff] [blame] | 2294 | // dereferenced. e.g. |
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2295 | // define @foo(%struct.X* %A) { |
2296 | // tail call @bar(%struct.X* byval %A) | ||||
2297 | // } | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2298 | return false; |
2299 | SDValue Ptr = Ld->getBasePtr(); | ||||
2300 | FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr); | ||||
2301 | if (!FINode) | ||||
2302 | return false; | ||||
2303 | FI = FINode->getIndex(); | ||||
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2304 | } else |
2305 | return false; | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2306 | |
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2307 | assert(FI != INT_MAX); |
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2308 | if (!MFI->isFixedObjectIndex(FI)) |
2309 | return false; | ||||
Evan Cheng | 3df6bd4 | 2010-03-05 08:38:04 +0000 | [diff] [blame] | 2310 | return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI); |
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2311 | } |
2312 | |||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2313 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
2314 | /// for tail call optimization. Targets which want to do tail call | ||||
2315 | /// optimization should implement this function. | ||||
2316 | bool | ||||
2317 | X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee, | ||||
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 2318 | CallingConv::ID CalleeCC, |
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2319 | bool isVarArg, |
Evan Cheng | ec29058 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 2320 | bool isCalleeStructRet, |
2321 | bool isCallerStructRet, | ||||
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2322 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
2323 | const SmallVectorImpl<ISD::InputArg> &Ins, | ||||
Dan Gohman | 9178de1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 2324 | SelectionDAG& DAG) const { |
Chris Lattner | ac9a939 | 2010-03-11 00:22:57 +0000 | [diff] [blame] | 2325 | if (!IsTailCallConvention(CalleeCC) && |
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2326 | CalleeCC != CallingConv::C) |
2327 | return false; | ||||
2328 | |||||
Evan Cheng | 3d42464 | 2010-01-29 06:45:59 +0000 | [diff] [blame] | 2329 | // If -tailcallopt is specified, make fastcc functions tail-callable. |
Evan Cheng | 522dbc0 | 2010-03-26 16:26:03 +0000 | [diff] [blame] | 2330 | const MachineFunction &MF = DAG.getMachineFunction(); |
Evan Cheng | 3d42464 | 2010-01-29 06:45:59 +0000 | [diff] [blame] | 2331 | const Function *CallerF = DAG.getMachineFunction().getFunction(); |
Evan Cheng | 1facdf2 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2332 | CallingConv::ID CallerCC = CallerF->getCallingConv(); |
2333 | bool CCMatch = CallerCC == CalleeCC; | ||||
2334 | |||||
Dan Gohman | ea8579c | 2010-02-08 20:27:50 +0000 | [diff] [blame] | 2335 | if (GuaranteedTailCallOpt) { |
Evan Cheng | 1facdf2 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2336 | if (IsTailCallConvention(CalleeCC) && CCMatch) |
Evan Cheng | ca18ef2 | 2010-01-31 06:44:49 +0000 | [diff] [blame] | 2337 | return true; |
2338 | return false; | ||||
2339 | } | ||||
2340 | |||||
Dale Johannesen | 7d0d797 | 2010-05-28 23:24:28 +0000 | [diff] [blame] | 2341 | // Look for obvious safe cases to perform tail call optimization that do not |
2342 | // require ABI changes. This is what gcc calls sibcall. | ||||
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2343 | |
Evan Cheng | 522dbc0 | 2010-03-26 16:26:03 +0000 | [diff] [blame] | 2344 | // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to |
2345 | // emit a special epilogue. | ||||
2346 | if (RegInfo->needsStackRealignment(MF)) | ||||
2347 | return false; | ||||
2348 | |||||
Evan Cheng | 50ed888 | 2010-03-26 02:13:13 +0000 | [diff] [blame] | 2349 | // Do not sibcall optimize vararg calls unless the call site is not passing any |
2350 | // arguments. | ||||
2351 | if (isVarArg && !Outs.empty()) | ||||
Evan Cheng | ca18ef2 | 2010-01-31 06:44:49 +0000 | [diff] [blame] | 2352 | return false; |
2353 | |||||
Evan Cheng | ec29058 | 2010-03-15 18:54:48 +0000 | [diff] [blame] | 2354 | // Also avoid sibcall optimization if either caller or callee uses struct |
2355 | // return semantics. | ||||
2356 | if (isCalleeStructRet || isCallerStructRet) | ||||
2357 | return false; | ||||
2358 | |||||
Evan Cheng | d5b2956 | 2010-03-20 02:58:15 +0000 | [diff] [blame] | 2359 | // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack. |
2360 | // Therefore if it's not used by the call it is not safe to optimize this into | ||||
2361 | // a sibcall. | ||||
2362 | bool Unused = false; | ||||
2363 | for (unsigned i = 0, e = Ins.size(); i != e; ++i) { | ||||
2364 | if (!Ins[i].Used) { | ||||
2365 | Unused = true; | ||||
2366 | break; | ||||
2367 | } | ||||
2368 | } | ||||
2369 | if (Unused) { | ||||
2370 | SmallVector<CCValAssign, 16> RVLocs; | ||||
2371 | CCState CCInfo(CalleeCC, false, getTargetMachine(), | ||||
2372 | RVLocs, *DAG.getContext()); | ||||
2373 | CCInfo.AnalyzeCallResult(Ins, RetCC_X86); | ||||
Evan Cheng | 1facdf2 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2374 | for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) { |
Evan Cheng | d5b2956 | 2010-03-20 02:58:15 +0000 | [diff] [blame] | 2375 | CCValAssign &VA = RVLocs[i]; |
2376 | if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) | ||||
2377 | return false; | ||||
2378 | } | ||||
2379 | } | ||||
2380 | |||||
Evan Cheng | 1facdf2 | 2010-04-30 01:12:32 +0000 | [diff] [blame] | 2381 | // If the calling conventions do not match, then we'd better make sure the |
2382 | // results are returned in the same way as what the caller expects. | ||||
2383 | if (!CCMatch) { | ||||
2384 | SmallVector<CCValAssign, 16> RVLocs1; | ||||
2385 | CCState CCInfo1(CalleeCC, false, getTargetMachine(), | ||||
2386 | RVLocs1, *DAG.getContext()); | ||||
2387 | CCInfo1.AnalyzeCallResult(Ins, RetCC_X86); | ||||
2388 | |||||
2389 | SmallVector<CCValAssign, 16> RVLocs2; | ||||
2390 | CCState CCInfo2(CallerCC, false, getTargetMachine(), | ||||
2391 | RVLocs2, *DAG.getContext()); | ||||
2392 | CCInfo2.AnalyzeCallResult(Ins, RetCC_X86); | ||||
2393 | |||||
2394 | if (RVLocs1.size() != RVLocs2.size()) | ||||
2395 | return false; | ||||
2396 | for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) { | ||||
2397 | if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc()) | ||||
2398 | return false; | ||||
2399 | if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo()) | ||||
2400 | return false; | ||||
2401 | if (RVLocs1[i].isRegLoc()) { | ||||
2402 | if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg()) | ||||
2403 | return false; | ||||
2404 | } else { | ||||
2405 | if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset()) | ||||
2406 | return false; | ||||
2407 | } | ||||
2408 | } | ||||
2409 | } | ||||
2410 | |||||
Evan Cheng | 73e1dbe | 2010-01-30 01:22:00 +0000 | [diff] [blame] | 2411 | // If the callee takes no arguments then go on to check the results of the |
2412 | // call. | ||||
2413 | if (!Outs.empty()) { | ||||
2414 | // Check if stack adjustment is needed. For now, do not do this if any | ||||
2415 | // argument is passed on the stack. | ||||
2416 | SmallVector<CCValAssign, 16> ArgLocs; | ||||
2417 | CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(), | ||||
2418 | ArgLocs, *DAG.getContext()); | ||||
2419 | CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC)); | ||||
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2420 | if (CCInfo.getNextStackOffset()) { |
2421 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
2422 | if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn()) | ||||
2423 | return false; | ||||
2424 | if (Subtarget->isTargetWin64()) | ||||
2425 | // Win64 ABI has additional complications. | ||||
2426 | return false; | ||||
2427 | |||||
2428 | // Check if the arguments are already laid out in the right way as | ||||
2429 | // the caller's fixed stack objects. | ||||
2430 | MachineFrameInfo *MFI = MF.getFrameInfo(); | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2431 | const MachineRegisterInfo *MRI = &MF.getRegInfo(); |
2432 | const X86InstrInfo *TII = | ||||
2433 | ((X86TargetMachine&)getTargetMachine()).getInstrInfo(); | ||||
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2434 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
2435 | CCValAssign &VA = ArgLocs[i]; | ||||
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2436 | SDValue Arg = Outs[i].Val; |
2437 | ISD::ArgFlagsTy Flags = Outs[i].Flags; | ||||
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2438 | if (VA.getLocInfo() == CCValAssign::Indirect) |
2439 | return false; | ||||
2440 | if (!VA.isRegLoc()) { | ||||
Evan Cheng | f491961 | 2010-02-05 02:21:12 +0000 | [diff] [blame] | 2441 | if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags, |
2442 | MFI, MRI, TII)) | ||||
Evan Cheng | c38381c | 2010-02-02 02:22:50 +0000 | [diff] [blame] | 2443 | return false; |
2444 | } | ||||
2445 | } | ||||
2446 | } | ||||
Evan Cheng | aca4d8d | 2010-05-29 01:35:22 +0000 | [diff] [blame] | 2447 | |
2448 | // If the tailcall address may be in a register, then make sure it's | ||||
2449 | // possible to register allocate for it. In 32-bit, the call address can | ||||
2450 | // only target EAX, EDX, or ECX since the tail call must be scheduled after | ||||
2451 | // callee-saved registers are restored. In 64-bit, it's RAX, RCX, RDX, RSI, | ||||
2452 | // RDI, R8, R9, R11. | ||||
2453 | if (!isa<GlobalAddressSDNode>(Callee) && | ||||
2454 | !isa<ExternalSymbolSDNode>(Callee)) { | ||||
2455 | unsigned Limit = Subtarget->is64Bit() ? 8 : 3; | ||||
2456 | unsigned NumInRegs = 0; | ||||
2457 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | ||||
2458 | CCValAssign &VA = ArgLocs[i]; | ||||
2459 | if (VA.isRegLoc()) { | ||||
2460 | if (++NumInRegs == Limit) | ||||
2461 | return false; | ||||
2462 | } | ||||
2463 | } | ||||
2464 | } | ||||
Evan Cheng | 73e1dbe | 2010-01-30 01:22:00 +0000 | [diff] [blame] | 2465 | } |
Evan Cheng | d82fae3 | 2010-01-27 06:25:16 +0000 | [diff] [blame] | 2466 | |
Evan Cheng | 411c052 | 2010-02-03 03:28:02 +0000 | [diff] [blame] | 2467 | return true; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2468 | } |
2469 | |||||
Dan Gohman | ca4857a | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2470 | FastISel * |
Chris Lattner | bc49100 | 2010-04-05 06:05:26 +0000 | [diff] [blame] | 2471 | X86TargetLowering::createFastISel(MachineFunction &mf, |
Evan Cheng | 00787d5 | 2010-01-26 19:04:47 +0000 | [diff] [blame] | 2472 | DenseMap<const Value *, unsigned> &vm, |
2473 | DenseMap<const BasicBlock*, MachineBasicBlock*> &bm, | ||||
Dan Gohman | c603a5e | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 2474 | DenseMap<const AllocaInst *, int> &am, |
2475 | std::vector<std::pair<MachineInstr*, unsigned> > &pn | ||||
Dan Gohman | 9dd4358 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2476 | #ifndef NDEBUG |
Dan Gohman | 68cd2d9 | 2010-04-14 19:53:31 +0000 | [diff] [blame] | 2477 | , SmallSet<const Instruction *, 8> &cil |
Dan Gohman | 9dd4358 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2478 | #endif |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2479 | ) const { |
Dan Gohman | c603a5e | 2010-04-22 20:46:50 +0000 | [diff] [blame] | 2480 | return X86::createFastISel(mf, vm, bm, am, pn |
Dan Gohman | 9dd4358 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2481 | #ifndef NDEBUG |
2482 | , cil | ||||
2483 | #endif | ||||
2484 | ); | ||||
Dan Gohman | 97805ee | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 2485 | } |
2486 | |||||
2487 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2488 | //===----------------------------------------------------------------------===// |
2489 | // Other Lowering Hooks | ||||
2490 | //===----------------------------------------------------------------------===// | ||||
2491 | |||||
2492 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2493 | SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const { |
Anton Korobeynikov | e844e47 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2494 | MachineFunction &MF = DAG.getMachineFunction(); |
2495 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | ||||
2496 | int ReturnAddrIndex = FuncInfo->getRAIndex(); | ||||
2497 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2498 | if (ReturnAddrIndex == 0) { |
2499 | // Set up a frame object for the return address. | ||||
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 2500 | uint64_t SlotSize = TD->getPointerSize(); |
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 2501 | ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize, |
Evan Cheng | 9ff5408 | 2010-07-03 00:40:23 +0000 | [diff] [blame] | 2502 | false); |
Anton Korobeynikov | e844e47 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2503 | FuncInfo->setRAIndex(ReturnAddrIndex); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2504 | } |
2505 | |||||
2506 | return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy()); | ||||
2507 | } | ||||
2508 | |||||
2509 | |||||
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 2510 | bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M, |
2511 | bool hasSymbolicDisplacement) { | ||||
2512 | // Offset should fit into 32 bit immediate field. | ||||
Benjamin Kramer | 25c5cb6 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 2513 | if (!isInt<32>(Offset)) |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 2514 | return false; |
2515 | |||||
2516 | // If we don't have a symbolic displacement - we don't have any extra | ||||
2517 | // restrictions. | ||||
2518 | if (!hasSymbolicDisplacement) | ||||
2519 | return true; | ||||
2520 | |||||
2521 | // FIXME: Some tweaks might be needed for medium code model. | ||||
2522 | if (M != CodeModel::Small && M != CodeModel::Kernel) | ||||
2523 | return false; | ||||
2524 | |||||
2525 | // For small code model we assume that latest object is 16MB before end of 31 | ||||
2526 | // bits boundary. We may also accept pretty large negative constants knowing | ||||
2527 | // that all objects are in the positive half of address space. | ||||
2528 | if (M == CodeModel::Small && Offset < 16*1024*1024) | ||||
2529 | return true; | ||||
2530 | |||||
2531 | // For kernel code model we know that all object resist in the negative half | ||||
2532 | // of 32bits address space. We may not accept negative offsets, since they may | ||||
2533 | // be just off and we may accept pretty large positive ones. | ||||
2534 | if (M == CodeModel::Kernel && Offset > 0) | ||||
2535 | return true; | ||||
2536 | |||||
2537 | return false; | ||||
2538 | } | ||||
2539 | |||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2540 | /// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86 |
2541 | /// specific condition code, returning the condition code and the LHS/RHS of the | ||||
2542 | /// comparison to make. | ||||
2543 | static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP, | ||||
2544 | SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2545 | if (!isFP) { |
2546 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { | ||||
2547 | if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) { | ||||
2548 | // X > -1 -> X == 0, jump !sign. | ||||
2549 | RHS = DAG.getConstant(0, RHS.getValueType()); | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2550 | return X86::COND_NS; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2551 | } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) { |
2552 | // X < 0 -> X == 0, jump on sign. | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2553 | return X86::COND_S; |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2554 | } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) { |
Dan Gohman | 37b3426 | 2007-09-17 14:49:27 +0000 | [diff] [blame] | 2555 | // X < 1 -> X <= 0 |
2556 | RHS = DAG.getConstant(0, RHS.getValueType()); | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2557 | return X86::COND_LE; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2558 | } |
2559 | } | ||||
2560 | |||||
2561 | switch (SetCCOpcode) { | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2562 | default: llvm_unreachable("Invalid integer condition!"); |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2563 | case ISD::SETEQ: return X86::COND_E; |
2564 | case ISD::SETGT: return X86::COND_G; | ||||
2565 | case ISD::SETGE: return X86::COND_GE; | ||||
2566 | case ISD::SETLT: return X86::COND_L; | ||||
2567 | case ISD::SETLE: return X86::COND_LE; | ||||
2568 | case ISD::SETNE: return X86::COND_NE; | ||||
2569 | case ISD::SETULT: return X86::COND_B; | ||||
2570 | case ISD::SETUGT: return X86::COND_A; | ||||
2571 | case ISD::SETULE: return X86::COND_BE; | ||||
2572 | case ISD::SETUGE: return X86::COND_AE; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2573 | } |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2574 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2575 | |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2576 | // First determine if it is required or is profitable to flip the operands. |
Duncan Sands | c2a0462 | 2008-10-24 13:03:10 +0000 | [diff] [blame] | 2577 | |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2578 | // If LHS is a foldable load, but RHS is not, flip the condition. |
2579 | if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) && | ||||
2580 | !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) { | ||||
2581 | SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode); | ||||
2582 | std::swap(LHS, RHS); | ||||
Evan Cheng | fc937c9 | 2008-08-28 23:48:31 +0000 | [diff] [blame] | 2583 | } |
2584 | |||||
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2585 | switch (SetCCOpcode) { |
2586 | default: break; | ||||
2587 | case ISD::SETOLT: | ||||
2588 | case ISD::SETOLE: | ||||
2589 | case ISD::SETUGT: | ||||
2590 | case ISD::SETUGE: | ||||
2591 | std::swap(LHS, RHS); | ||||
2592 | break; | ||||
2593 | } | ||||
2594 | |||||
2595 | // On a floating point condition, the flags are set as follows: | ||||
2596 | // ZF PF CF op | ||||
2597 | // 0 | 0 | 0 | X > Y | ||||
2598 | // 0 | 0 | 1 | X < Y | ||||
2599 | // 1 | 0 | 0 | X == Y | ||||
2600 | // 1 | 1 | 1 | unordered | ||||
2601 | switch (SetCCOpcode) { | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 2602 | default: llvm_unreachable("Condcode should be pre-legalized away"); |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2603 | case ISD::SETUEQ: |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2604 | case ISD::SETEQ: return X86::COND_E; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2605 | case ISD::SETOLT: // flipped |
2606 | case ISD::SETOGT: | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2607 | case ISD::SETGT: return X86::COND_A; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2608 | case ISD::SETOLE: // flipped |
2609 | case ISD::SETOGE: | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2610 | case ISD::SETGE: return X86::COND_AE; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2611 | case ISD::SETUGT: // flipped |
2612 | case ISD::SETULT: | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2613 | case ISD::SETLT: return X86::COND_B; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2614 | case ISD::SETUGE: // flipped |
2615 | case ISD::SETULE: | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2616 | case ISD::SETLE: return X86::COND_BE; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2617 | case ISD::SETONE: |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2618 | case ISD::SETNE: return X86::COND_NE; |
2619 | case ISD::SETUO: return X86::COND_P; | ||||
2620 | case ISD::SETO: return X86::COND_NP; | ||||
Dan Gohman | 8ab7dd0 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 2621 | case ISD::SETOEQ: |
2622 | case ISD::SETUNE: return X86::COND_INVALID; | ||||
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2623 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2624 | } |
2625 | |||||
2626 | /// hasFPCMov - is there a floating point cmov for the specific X86 condition | ||||
2627 | /// code. Current x86 isa includes the following FP cmov instructions: | ||||
2628 | /// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu. | ||||
2629 | static bool hasFPCMov(unsigned X86CC) { | ||||
2630 | switch (X86CC) { | ||||
2631 | default: | ||||
2632 | return false; | ||||
2633 | case X86::COND_B: | ||||
2634 | case X86::COND_BE: | ||||
2635 | case X86::COND_E: | ||||
2636 | case X86::COND_P: | ||||
2637 | case X86::COND_A: | ||||
2638 | case X86::COND_AE: | ||||
2639 | case X86::COND_NE: | ||||
2640 | case X86::COND_NP: | ||||
2641 | return true; | ||||
2642 | } | ||||
2643 | } | ||||
2644 | |||||
Evan Cheng | 6337b55 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 2645 | /// isFPImmLegal - Returns true if the target can instruction select the |
2646 | /// specified FP immediate natively. If false, the legalizer will | ||||
2647 | /// materialize the FP immediate as a load from a constant pool. | ||||
Evan Cheng | a0e6778 | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 2648 | bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const { |
Evan Cheng | 6337b55 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 2649 | for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) { |
2650 | if (Imm.bitwiseIsEqual(LegalFPImmediates[i])) | ||||
2651 | return true; | ||||
2652 | } | ||||
2653 | return false; | ||||
2654 | } | ||||
2655 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2656 | /// isUndefOrInRange - Return true if Val is undef or if its value falls within |
2657 | /// the specified range (L, H]. | ||||
2658 | static bool isUndefOrInRange(int Val, int Low, int Hi) { | ||||
2659 | return (Val < 0) || (Val >= Low && Val < Hi); | ||||
2660 | } | ||||
2661 | |||||
2662 | /// isUndefOrEqual - Val is either less than zero (undef) or equal to the | ||||
2663 | /// specified value. | ||||
2664 | static bool isUndefOrEqual(int Val, int CmpVal) { | ||||
2665 | if (Val < 0 || Val == CmpVal) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2666 | return true; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2667 | return false; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2668 | } |
2669 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2670 | /// isPSHUFDMask - Return true if the node specifies a shuffle of elements that |
2671 | /// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference | ||||
2672 | /// the second operand. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2673 | static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2674 | if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2675 | return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2676 | if (VT == MVT::v2f64 || VT == MVT::v2i64) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2677 | return (Mask[0] < 2 && Mask[1] < 2); |
2678 | return false; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2679 | } |
2680 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2681 | bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) { |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2682 | SmallVector<int, 8> M; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2683 | N->getMask(M); |
2684 | return ::isPSHUFDMask(M, N->getValueType(0)); | ||||
2685 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2686 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2687 | /// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that |
2688 | /// is suitable for input to PSHUFHW. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2689 | static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2690 | if (VT != MVT::v8i16) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2691 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2692 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2693 | // Lower quadword copied in order or undef. |
2694 | for (int i = 0; i != 4; ++i) | ||||
2695 | if (Mask[i] >= 0 && Mask[i] != i) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2696 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2697 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2698 | // Upper quadword shuffled. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2699 | for (int i = 4; i != 8; ++i) |
2700 | if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2701 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2702 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2703 | return true; |
2704 | } | ||||
2705 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2706 | bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) { |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2707 | SmallVector<int, 8> M; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2708 | N->getMask(M); |
2709 | return ::isPSHUFHWMask(M, N->getValueType(0)); | ||||
2710 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2711 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2712 | /// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that |
2713 | /// is suitable for input to PSHUFLW. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2714 | static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2715 | if (VT != MVT::v8i16) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2716 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2717 | |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2718 | // Upper quadword copied in order. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2719 | for (int i = 4; i != 8; ++i) |
2720 | if (Mask[i] >= 0 && Mask[i] != i) | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2721 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2722 | |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2723 | // Lower quadword shuffled. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2724 | for (int i = 0; i != 4; ++i) |
2725 | if (Mask[i] >= 4) | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2726 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2727 | |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2728 | return true; |
Nate Begeman | da17a81 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2729 | } |
2730 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2731 | bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) { |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2732 | SmallVector<int, 8> M; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2733 | N->getMask(M); |
2734 | return ::isPSHUFLWMask(M, N->getValueType(0)); | ||||
2735 | } | ||||
2736 | |||||
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 2737 | /// isPALIGNRMask - Return true if the node specifies a shuffle of elements that |
2738 | /// is suitable for input to PALIGNR. | ||||
2739 | static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT, | ||||
2740 | bool hasSSSE3) { | ||||
2741 | int i, e = VT.getVectorNumElements(); | ||||
2742 | |||||
2743 | // Do not handle v2i64 / v2f64 shuffles with palignr. | ||||
2744 | if (e < 4 || !hasSSSE3) | ||||
2745 | return false; | ||||
2746 | |||||
2747 | for (i = 0; i != e; ++i) | ||||
2748 | if (Mask[i] >= 0) | ||||
2749 | break; | ||||
2750 | |||||
2751 | // All undef, not a palignr. | ||||
2752 | if (i == e) | ||||
2753 | return false; | ||||
2754 | |||||
2755 | // Determine if it's ok to perform a palignr with only the LHS, since we | ||||
2756 | // don't have access to the actual shuffle elements to see if RHS is undef. | ||||
2757 | bool Unary = Mask[i] < (int)e; | ||||
2758 | bool NeedsUnary = false; | ||||
2759 | |||||
2760 | int s = Mask[i] - i; | ||||
2761 | |||||
2762 | // Check the rest of the elements to see if they are consecutive. | ||||
2763 | for (++i; i != e; ++i) { | ||||
2764 | int m = Mask[i]; | ||||
2765 | if (m < 0) | ||||
2766 | continue; | ||||
2767 | |||||
2768 | Unary = Unary && (m < (int)e); | ||||
2769 | NeedsUnary = NeedsUnary || (m < s); | ||||
2770 | |||||
2771 | if (NeedsUnary && !Unary) | ||||
2772 | return false; | ||||
2773 | if (Unary && m != ((s+i) & (e-1))) | ||||
2774 | return false; | ||||
2775 | if (!Unary && m != (s+i)) | ||||
2776 | return false; | ||||
2777 | } | ||||
2778 | return true; | ||||
2779 | } | ||||
2780 | |||||
2781 | bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) { | ||||
2782 | SmallVector<int, 8> M; | ||||
2783 | N->getMask(M); | ||||
2784 | return ::isPALIGNRMask(M, N->getValueType(0), true); | ||||
2785 | } | ||||
2786 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2787 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand |
2788 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2789 | static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2790 | int NumElems = VT.getVectorNumElements(); |
2791 | if (NumElems != 2 && NumElems != 4) | ||||
2792 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2793 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2794 | int Half = NumElems / 2; |
2795 | for (int i = 0; i < Half; ++i) | ||||
2796 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2797 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2798 | for (int i = Half; i < NumElems; ++i) |
2799 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2800 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2801 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2802 | return true; |
2803 | } | ||||
2804 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2805 | bool X86::isSHUFPMask(ShuffleVectorSDNode *N) { |
2806 | SmallVector<int, 8> M; | ||||
2807 | N->getMask(M); | ||||
2808 | return ::isSHUFPMask(M, N->getValueType(0)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2809 | } |
2810 | |||||
2811 | /// isCommutedSHUFP - Returns true if the shuffle mask is exactly | ||||
2812 | /// the reverse of what x86 shuffles want. x86 shuffles requires the lower | ||||
2813 | /// half elements to come from vector 1 (which would equal the dest.) and | ||||
2814 | /// the upper half to come from vector 2. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2815 | static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2816 | int NumElems = VT.getVectorNumElements(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2817 | |
2818 | if (NumElems != 2 && NumElems != 4) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2819 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2820 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2821 | int Half = NumElems / 2; |
2822 | for (int i = 0; i < Half; ++i) | ||||
2823 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2824 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2825 | for (int i = Half; i < NumElems; ++i) |
2826 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2827 | return false; |
2828 | return true; | ||||
2829 | } | ||||
2830 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2831 | static bool isCommutedSHUFP(ShuffleVectorSDNode *N) { |
2832 | SmallVector<int, 8> M; | ||||
2833 | N->getMask(M); | ||||
2834 | return isCommutedSHUFPMask(M, N->getValueType(0)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2835 | } |
2836 | |||||
2837 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
2838 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2839 | bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) { |
2840 | if (N->getValueType(0).getVectorNumElements() != 4) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2841 | return false; |
2842 | |||||
2843 | // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3 | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2844 | return isUndefOrEqual(N->getMaskElt(0), 6) && |
2845 | isUndefOrEqual(N->getMaskElt(1), 7) && | ||||
2846 | isUndefOrEqual(N->getMaskElt(2), 2) && | ||||
2847 | isUndefOrEqual(N->getMaskElt(3), 3); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2848 | } |
2849 | |||||
Nate Begeman | b13034d | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 2850 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form |
2851 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, | ||||
2852 | /// <2, 3, 2, 3> | ||||
2853 | bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) { | ||||
2854 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | ||||
2855 | |||||
2856 | if (NumElems != 4) | ||||
2857 | return false; | ||||
2858 | |||||
2859 | return isUndefOrEqual(N->getMaskElt(0), 2) && | ||||
2860 | isUndefOrEqual(N->getMaskElt(1), 3) && | ||||
2861 | isUndefOrEqual(N->getMaskElt(2), 2) && | ||||
2862 | isUndefOrEqual(N->getMaskElt(3), 3); | ||||
2863 | } | ||||
2864 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2865 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand |
2866 | /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2867 | bool X86::isMOVLPMask(ShuffleVectorSDNode *N) { |
2868 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2869 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2870 | if (NumElems != 2 && NumElems != 4) |
2871 | return false; | ||||
2872 | |||||
2873 | for (unsigned i = 0; i < NumElems/2; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2874 | if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2875 | return false; |
2876 | |||||
2877 | for (unsigned i = NumElems/2; i < NumElems; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2878 | if (!isUndefOrEqual(N->getMaskElt(i), i)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2879 | return false; |
2880 | |||||
2881 | return true; | ||||
2882 | } | ||||
2883 | |||||
Nate Begeman | b13034d | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 2884 | /// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand |
2885 | /// specifies a shuffle of elements that is suitable for input to MOVLHPS. | ||||
2886 | bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2887 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2888 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2889 | if (NumElems != 2 && NumElems != 4) |
2890 | return false; | ||||
2891 | |||||
2892 | for (unsigned i = 0; i < NumElems/2; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2893 | if (!isUndefOrEqual(N->getMaskElt(i), i)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2894 | return false; |
2895 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2896 | for (unsigned i = 0; i < NumElems/2; ++i) |
2897 | if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2898 | return false; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2899 | |
2900 | return true; | ||||
2901 | } | ||||
2902 | |||||
2903 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
2904 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2905 | static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT, |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2906 | bool V2IsSplat = false) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2907 | int NumElts = VT.getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2908 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) |
2909 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2910 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2911 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { |
2912 | int BitI = Mask[i]; | ||||
2913 | int BitI1 = Mask[i+1]; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2914 | if (!isUndefOrEqual(BitI, j)) |
2915 | return false; | ||||
2916 | if (V2IsSplat) { | ||||
Mon P Wang | 56d9164 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2917 | if (!isUndefOrEqual(BitI1, NumElts)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2918 | return false; |
2919 | } else { | ||||
2920 | if (!isUndefOrEqual(BitI1, j + NumElts)) | ||||
2921 | return false; | ||||
2922 | } | ||||
2923 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2924 | return true; |
2925 | } | ||||
2926 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2927 | bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) { |
2928 | SmallVector<int, 8> M; | ||||
2929 | N->getMask(M); | ||||
2930 | return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2931 | } |
2932 | |||||
2933 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
2934 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2935 | static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT, |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2936 | bool V2IsSplat = false) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2937 | int NumElts = VT.getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2938 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) |
2939 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2940 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2941 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { |
2942 | int BitI = Mask[i]; | ||||
2943 | int BitI1 = Mask[i+1]; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2944 | if (!isUndefOrEqual(BitI, j + NumElts/2)) |
2945 | return false; | ||||
2946 | if (V2IsSplat) { | ||||
2947 | if (isUndefOrEqual(BitI1, NumElts)) | ||||
2948 | return false; | ||||
2949 | } else { | ||||
2950 | if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts)) | ||||
2951 | return false; | ||||
2952 | } | ||||
2953 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2954 | return true; |
2955 | } | ||||
2956 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2957 | bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) { |
2958 | SmallVector<int, 8> M; | ||||
2959 | N->getMask(M); | ||||
2960 | return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2961 | } |
2962 | |||||
2963 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form | ||||
2964 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, | ||||
2965 | /// <0, 0, 1, 1> | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2966 | static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2967 | int NumElems = VT.getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2968 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) |
2969 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2970 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2971 | for (int i = 0, j = 0; i != NumElems; i += 2, ++j) { |
2972 | int BitI = Mask[i]; | ||||
2973 | int BitI1 = Mask[i+1]; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2974 | if (!isUndefOrEqual(BitI, j)) |
2975 | return false; | ||||
2976 | if (!isUndefOrEqual(BitI1, j)) | ||||
2977 | return false; | ||||
2978 | } | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2979 | return true; |
Nate Begeman | da17a81 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2980 | } |
2981 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2982 | bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) { |
2983 | SmallVector<int, 8> M; | ||||
2984 | N->getMask(M); | ||||
2985 | return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0)); | ||||
2986 | } | ||||
2987 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2988 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form |
2989 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, | ||||
2990 | /// <2, 2, 3, 3> | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 2991 | static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2992 | int NumElems = VT.getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2993 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) |
2994 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 2995 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2996 | for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) { |
2997 | int BitI = Mask[i]; | ||||
2998 | int BitI1 = Mask[i+1]; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2999 | if (!isUndefOrEqual(BitI, j)) |
3000 | return false; | ||||
3001 | if (!isUndefOrEqual(BitI1, j)) | ||||
3002 | return false; | ||||
3003 | } | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3004 | return true; |
Nate Begeman | da17a81 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 3005 | } |
3006 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3007 | bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) { |
3008 | SmallVector<int, 8> M; | ||||
3009 | N->getMask(M); | ||||
3010 | return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0)); | ||||
3011 | } | ||||
3012 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3013 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand |
3014 | /// specifies a shuffle of elements that is suitable for input to MOVSS, | ||||
3015 | /// MOVSD, and MOVD, i.e. setting the lowest element. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3016 | static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) { |
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3017 | if (VT.getVectorElementType().getSizeInBits() < 32) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3018 | return false; |
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3019 | |
3020 | int NumElts = VT.getVectorNumElements(); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3021 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3022 | if (!isUndefOrEqual(Mask[0], NumElts)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3023 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3024 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3025 | for (int i = 1; i < NumElts; ++i) |
3026 | if (!isUndefOrEqual(Mask[i], i)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3027 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3028 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3029 | return true; |
3030 | } | ||||
3031 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3032 | bool X86::isMOVLMask(ShuffleVectorSDNode *N) { |
3033 | SmallVector<int, 8> M; | ||||
3034 | N->getMask(M); | ||||
3035 | return ::isMOVLMask(M, N->getValueType(0)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3036 | } |
3037 | |||||
3038 | /// isCommutedMOVL - Returns true if the shuffle mask is except the reverse | ||||
3039 | /// of what x86 movss want. X86 movs requires the lowest element to be lowest | ||||
3040 | /// element of vector 2 and the other elements to come from vector 1 in order. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3041 | static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3042 | bool V2IsSplat = false, bool V2IsUndef = false) { |
3043 | int NumOps = VT.getVectorNumElements(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3044 | if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16) |
3045 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3046 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3047 | if (!isUndefOrEqual(Mask[0], 0)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3048 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3049 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3050 | for (int i = 1; i < NumOps; ++i) |
3051 | if (!(isUndefOrEqual(Mask[i], i+NumOps) || | ||||
3052 | (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) || | ||||
3053 | (V2IsSplat && isUndefOrEqual(Mask[i], NumOps)))) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3054 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3055 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3056 | return true; |
3057 | } | ||||
3058 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3059 | static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3060 | bool V2IsUndef = false) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3061 | SmallVector<int, 8> M; |
3062 | N->getMask(M); | ||||
3063 | return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3064 | } |
3065 | |||||
3066 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
3067 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3068 | bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) { |
3069 | if (N->getValueType(0).getVectorNumElements() != 4) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3070 | return false; |
3071 | |||||
3072 | // Expect 1, 1, 3, 3 | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3073 | for (unsigned i = 0; i < 2; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3074 | int Elt = N->getMaskElt(i); |
3075 | if (Elt >= 0 && Elt != 1) | ||||
3076 | return false; | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3077 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3078 | |
3079 | bool HasHi = false; | ||||
3080 | for (unsigned i = 2; i < 4; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3081 | int Elt = N->getMaskElt(i); |
3082 | if (Elt >= 0 && Elt != 3) | ||||
3083 | return false; | ||||
3084 | if (Elt == 3) | ||||
3085 | HasHi = true; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3086 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3087 | // Don't use movshdup if it can be done with a shufps. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3088 | // FIXME: verify that matching u, u, 3, 3 is what we want. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3089 | return HasHi; |
3090 | } | ||||
3091 | |||||
3092 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
3093 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3094 | bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) { |
3095 | if (N->getValueType(0).getVectorNumElements() != 4) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3096 | return false; |
3097 | |||||
3098 | // Expect 0, 0, 2, 2 | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3099 | for (unsigned i = 0; i < 2; ++i) |
3100 | if (N->getMaskElt(i) > 0) | ||||
3101 | return false; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3102 | |
3103 | bool HasHi = false; | ||||
3104 | for (unsigned i = 2; i < 4; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3105 | int Elt = N->getMaskElt(i); |
3106 | if (Elt >= 0 && Elt != 2) | ||||
3107 | return false; | ||||
3108 | if (Elt == 2) | ||||
3109 | HasHi = true; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3110 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3111 | // Don't use movsldup if it can be done with a shufps. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3112 | return HasHi; |
3113 | } | ||||
3114 | |||||
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3115 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
3116 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3117 | bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) { |
3118 | int e = N->getValueType(0).getVectorNumElements() / 2; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3119 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3120 | for (int i = 0; i < e; ++i) |
3121 | if (!isUndefOrEqual(N->getMaskElt(i), i)) | ||||
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3122 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3123 | for (int i = 0; i < e; ++i) |
3124 | if (!isUndefOrEqual(N->getMaskElt(e+i), i)) | ||||
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3125 | return false; |
3126 | return true; | ||||
3127 | } | ||||
3128 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3129 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle |
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3130 | /// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3131 | unsigned X86::getShuffleSHUFImmediate(SDNode *N) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3132 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
3133 | int NumOperands = SVOp->getValueType(0).getVectorNumElements(); | ||||
3134 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3135 | unsigned Shift = (NumOperands == 4) ? 2 : 1; |
3136 | unsigned Mask = 0; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3137 | for (int i = 0; i < NumOperands; ++i) { |
3138 | int Val = SVOp->getMaskElt(NumOperands-i-1); | ||||
3139 | if (Val < 0) Val = 0; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3140 | if (Val >= NumOperands) Val -= NumOperands; |
3141 | Mask |= Val; | ||||
3142 | if (i != NumOperands - 1) | ||||
3143 | Mask <<= Shift; | ||||
3144 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3145 | return Mask; |
3146 | } | ||||
3147 | |||||
3148 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle | ||||
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3149 | /// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3150 | unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3151 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3152 | unsigned Mask = 0; |
3153 | // 8 nodes, but we only care about the last 4. | ||||
3154 | for (unsigned i = 7; i >= 4; --i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3155 | int Val = SVOp->getMaskElt(i); |
3156 | if (Val >= 0) | ||||
Mon P Wang | 56d9164 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 3157 | Mask |= (Val - 4); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3158 | if (i != 4) |
3159 | Mask <<= 2; | ||||
3160 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3161 | return Mask; |
3162 | } | ||||
3163 | |||||
3164 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle | ||||
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3165 | /// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3166 | unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3167 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3168 | unsigned Mask = 0; |
3169 | // 8 nodes, but we only care about the first 4. | ||||
3170 | for (int i = 3; i >= 0; --i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3171 | int Val = SVOp->getMaskElt(i); |
3172 | if (Val >= 0) | ||||
3173 | Mask |= Val; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3174 | if (i != 0) |
3175 | Mask <<= 2; | ||||
3176 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3177 | return Mask; |
3178 | } | ||||
3179 | |||||
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 3180 | /// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle |
3181 | /// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction. | ||||
3182 | unsigned X86::getShufflePALIGNRImmediate(SDNode *N) { | ||||
3183 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); | ||||
3184 | EVT VVT = N->getValueType(0); | ||||
3185 | unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3; | ||||
3186 | int Val = 0; | ||||
3187 | |||||
3188 | unsigned i, e; | ||||
3189 | for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) { | ||||
3190 | Val = SVOp->getMaskElt(i); | ||||
3191 | if (Val >= 0) | ||||
3192 | break; | ||||
3193 | } | ||||
3194 | return (Val - i) * EltSize; | ||||
3195 | } | ||||
3196 | |||||
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3197 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point |
3198 | /// constant +0.0. | ||||
3199 | bool X86::isZeroNode(SDValue Elt) { | ||||
3200 | return ((isa<ConstantSDNode>(Elt) && | ||||
Dan Gohman | bcc946d | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 3201 | cast<ConstantSDNode>(Elt)->isNullValue()) || |
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3202 | (isa<ConstantFPSDNode>(Elt) && |
3203 | cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero())); | ||||
3204 | } | ||||
3205 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3206 | /// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in |
3207 | /// their permute mask. | ||||
3208 | static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp, | ||||
3209 | SelectionDAG &DAG) { | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3210 | EVT VT = SVOp->getValueType(0); |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3211 | unsigned NumElems = VT.getVectorNumElements(); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3212 | SmallVector<int, 8> MaskVec; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3213 | |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3214 | for (unsigned i = 0; i != NumElems; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3215 | int idx = SVOp->getMaskElt(i); |
3216 | if (idx < 0) | ||||
3217 | MaskVec.push_back(idx); | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3218 | else if (idx < (int)NumElems) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3219 | MaskVec.push_back(idx + NumElems); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3220 | else |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3221 | MaskVec.push_back(idx - NumElems); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3222 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3223 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1), |
3224 | SVOp->getOperand(0), &MaskVec[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3225 | } |
3226 | |||||
Evan Cheng | a6769df | 2007-12-07 21:30:01 +0000 | [diff] [blame] | 3227 | /// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming |
3228 | /// the two vector operands have swapped position. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3229 | static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) { |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3230 | unsigned NumElems = VT.getVectorNumElements(); |
3231 | for (unsigned i = 0; i != NumElems; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3232 | int idx = Mask[i]; |
3233 | if (idx < 0) | ||||
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3234 | continue; |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3235 | else if (idx < (int)NumElems) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3236 | Mask[i] = idx + NumElems; |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3237 | else |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3238 | Mask[i] = idx - NumElems; |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3239 | } |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3240 | } |
3241 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3242 | /// ShouldXformToMOVHLPS - Return true if the node should be transformed to |
3243 | /// match movhlps. The lower half elements should come from upper half of | ||||
3244 | /// V1 (and in order), and the upper half elements should come from the upper | ||||
3245 | /// half of V2 (and in order). | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3246 | static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) { |
3247 | if (Op->getValueType(0).getVectorNumElements() != 4) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3248 | return false; |
3249 | for (unsigned i = 0, e = 2; i != e; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3250 | if (!isUndefOrEqual(Op->getMaskElt(i), i+2)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3251 | return false; |
3252 | for (unsigned i = 2; i != 4; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3253 | if (!isUndefOrEqual(Op->getMaskElt(i), i+4)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3254 | return false; |
3255 | return true; | ||||
3256 | } | ||||
3257 | |||||
3258 | /// isScalarLoadToVector - Returns true if the node is a scalar load that | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3259 | /// is promoted to a vector. It also returns the LoadSDNode by reference if |
3260 | /// required. | ||||
3261 | static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) { | ||||
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 3262 | if (N->getOpcode() != ISD::SCALAR_TO_VECTOR) |
3263 | return false; | ||||
3264 | N = N->getOperand(0).getNode(); | ||||
3265 | if (!ISD::isNON_EXTLoad(N)) | ||||
3266 | return false; | ||||
3267 | if (LD) | ||||
3268 | *LD = cast<LoadSDNode>(N); | ||||
3269 | return true; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3270 | } |
3271 | |||||
3272 | /// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to | ||||
3273 | /// match movlp{s|d}. The lower half elements should come from lower half of | ||||
3274 | /// V1 (and in order), and the upper half elements should come from the upper | ||||
3275 | /// half of V2 (and in order). And since V1 will become the source of the | ||||
3276 | /// MOVLP, it must be either a vector load or a scalar load to vector. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3277 | static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, |
3278 | ShuffleVectorSDNode *Op) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3279 | if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1)) |
3280 | return false; | ||||
3281 | // Is V2 is a vector load, don't do this transformation. We will try to use | ||||
3282 | // load folding shufps op. | ||||
3283 | if (ISD::isNON_EXTLoad(V2)) | ||||
3284 | return false; | ||||
3285 | |||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3286 | unsigned NumElems = Op->getValueType(0).getVectorNumElements(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3287 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3288 | if (NumElems != 2 && NumElems != 4) |
3289 | return false; | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3290 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3291 | if (!isUndefOrEqual(Op->getMaskElt(i), i)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3292 | return false; |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3293 | for (unsigned i = NumElems/2; i != NumElems; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3294 | if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3295 | return false; |
3296 | return true; | ||||
3297 | } | ||||
3298 | |||||
3299 | /// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are | ||||
3300 | /// all the same. | ||||
3301 | static bool isSplatVector(SDNode *N) { | ||||
3302 | if (N->getOpcode() != ISD::BUILD_VECTOR) | ||||
3303 | return false; | ||||
3304 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3305 | SDValue SplatValue = N->getOperand(0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3306 | for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) |
3307 | if (N->getOperand(i) != SplatValue) | ||||
3308 | return false; | ||||
3309 | return true; | ||||
3310 | } | ||||
3311 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3312 | /// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3313 | /// to an zero vector. |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3314 | /// FIXME: move to dag combiner / method on ShuffleVectorSDNode |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3315 | static bool isZeroShuffle(ShuffleVectorSDNode *N) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3316 | SDValue V1 = N->getOperand(0); |
3317 | SDValue V2 = N->getOperand(1); | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3318 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
3319 | for (unsigned i = 0; i != NumElems; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3320 | int Idx = N->getMaskElt(i); |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3321 | if (Idx >= (int)NumElems) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3322 | unsigned Opc = V2.getOpcode(); |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3323 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode())) |
3324 | continue; | ||||
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3325 | if (Opc != ISD::BUILD_VECTOR || |
3326 | !X86::isZeroNode(V2.getOperand(Idx-NumElems))) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3327 | return false; |
3328 | } else if (Idx >= 0) { | ||||
3329 | unsigned Opc = V1.getOpcode(); | ||||
3330 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode())) | ||||
3331 | continue; | ||||
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3332 | if (Opc != ISD::BUILD_VECTOR || |
3333 | !X86::isZeroNode(V1.getOperand(Idx))) | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3334 | return false; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3335 | } |
3336 | } | ||||
3337 | return true; | ||||
3338 | } | ||||
3339 | |||||
3340 | /// getZeroVector - Returns a vector of specified type with all zero elements. | ||||
3341 | /// | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3342 | static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3343 | DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3344 | assert(VT.isVector() && "Expected a vector type"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3345 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3346 | // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest |
3347 | // type. This ensures they get CSE'd. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3348 | SDValue Vec; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3349 | if (VT.getSizeInBits() == 64) { // MMX |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3350 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); |
3351 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); | ||||
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3352 | } else if (HasSSE2) { // SSE2 |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3353 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); |
3354 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); | ||||
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3355 | } else { // SSE1 |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3356 | SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32); |
3357 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst); | ||||
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3358 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3359 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3360 | } |
3361 | |||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3362 | /// getOnesVector - Returns a vector of specified type with all bits set. |
3363 | /// | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3364 | static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3365 | assert(VT.isVector() && "Expected a vector type"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3366 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3367 | // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest |
3368 | // type. This ensures they get CSE'd. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3369 | SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3370 | SDValue Vec; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3371 | if (VT.getSizeInBits() == 64) // MMX |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3372 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3373 | else // SSE |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3374 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3375 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3376 | } |
3377 | |||||
3378 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3379 | /// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements |
3380 | /// that point to V2 points to its first element. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3381 | static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3382 | EVT VT = SVOp->getValueType(0); |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3383 | unsigned NumElems = VT.getVectorNumElements(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3384 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3385 | bool Changed = false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3386 | SmallVector<int, 8> MaskVec; |
3387 | SVOp->getMask(MaskVec); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3388 | |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 3389 | for (unsigned i = 0; i != NumElems; ++i) { |
3390 | if (MaskVec[i] > (int)NumElems) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3391 | MaskVec[i] = NumElems; |
3392 | Changed = true; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3393 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3394 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3395 | if (Changed) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3396 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0), |
3397 | SVOp->getOperand(1), &MaskVec[0]); | ||||
3398 | return SDValue(SVOp, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3399 | } |
3400 | |||||
3401 | /// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd | ||||
3402 | /// operation of specified width. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3403 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3404 | SDValue V2) { |
3405 | unsigned NumElems = VT.getVectorNumElements(); | ||||
3406 | SmallVector<int, 8> Mask; | ||||
3407 | Mask.push_back(NumElems); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3408 | for (unsigned i = 1; i != NumElems; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3409 | Mask.push_back(i); |
3410 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3411 | } |
3412 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3413 | /// getUnpackl - Returns a vector_shuffle node for an unpackl operation. |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3414 | static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3415 | SDValue V2) { |
3416 | unsigned NumElems = VT.getVectorNumElements(); | ||||
3417 | SmallVector<int, 8> Mask; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3418 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3419 | Mask.push_back(i); |
3420 | Mask.push_back(i + NumElems); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3421 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3422 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3423 | } |
3424 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3425 | /// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation. |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3426 | static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3427 | SDValue V2) { |
3428 | unsigned NumElems = VT.getVectorNumElements(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3429 | unsigned Half = NumElems/2; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3430 | SmallVector<int, 8> Mask; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3431 | for (unsigned i = 0; i != Half; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3432 | Mask.push_back(i + Half); |
3433 | Mask.push_back(i + NumElems + Half); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3434 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3435 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3436 | } |
3437 | |||||
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 3438 | /// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32. |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3439 | static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3440 | bool HasSSE2) { |
3441 | if (SV->getValueType(0).getVectorNumElements() <= 4) | ||||
3442 | return SDValue(SV, 0); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3443 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3444 | EVT PVT = MVT::v4f32; |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3445 | EVT VT = SV->getValueType(0); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3446 | DebugLoc dl = SV->getDebugLoc(); |
3447 | SDValue V1 = SV->getOperand(0); | ||||
3448 | int NumElems = VT.getVectorNumElements(); | ||||
3449 | int EltNo = SV->getSplatIndex(); | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 3450 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3451 | // unpack elements to the correct location |
3452 | while (NumElems > 4) { | ||||
3453 | if (EltNo < NumElems/2) { | ||||
3454 | V1 = getUnpackl(DAG, dl, VT, V1, V1); | ||||
3455 | } else { | ||||
3456 | V1 = getUnpackh(DAG, dl, VT, V1, V1); | ||||
3457 | EltNo -= NumElems/2; | ||||
3458 | } | ||||
3459 | NumElems >>= 1; | ||||
3460 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3461 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3462 | // Perform the splat. |
3463 | int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo }; | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3464 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3465 | V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]); |
3466 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3467 | } |
3468 | |||||
3469 | /// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3470 | /// vector of zero or undef vector. This produces a shuffle where the low |
3471 | /// element of V2 is swizzled into the zero/undef vector, landing at element | ||||
3472 | /// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3). | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3473 | static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx, |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3474 | bool isZero, bool HasSSE2, |
3475 | SelectionDAG &DAG) { | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3476 | EVT VT = V2.getValueType(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3477 | SDValue V1 = isZero |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3478 | ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT); |
3479 | unsigned NumElems = VT.getVectorNumElements(); | ||||
3480 | SmallVector<int, 16> MaskVec; | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3481 | for (unsigned i = 0; i != NumElems; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3482 | // If this is the insertion idx, put the low elt of V2 here. |
3483 | MaskVec.push_back(i == Idx ? NumElems : i); | ||||
3484 | return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3485 | } |
3486 | |||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3487 | /// getNumOfConsecutiveZeros - Return the number of elements in a result of |
3488 | /// a shuffle that is zero. | ||||
3489 | static | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3490 | unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems, |
3491 | bool Low, SelectionDAG &DAG) { | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3492 | unsigned NumZeros = 0; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3493 | for (int i = 0; i < NumElems; ++i) { |
Evan Cheng | 57db53b | 2008-06-25 20:52:59 +0000 | [diff] [blame] | 3494 | unsigned Index = Low ? i : NumElems-i-1; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3495 | int Idx = SVOp->getMaskElt(Index); |
3496 | if (Idx < 0) { | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3497 | ++NumZeros; |
3498 | continue; | ||||
3499 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3500 | SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index); |
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3501 | if (Elt.getNode() && X86::isZeroNode(Elt)) |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3502 | ++NumZeros; |
3503 | else | ||||
3504 | break; | ||||
3505 | } | ||||
3506 | return NumZeros; | ||||
3507 | } | ||||
3508 | |||||
3509 | /// isVectorShift - Returns true if the shuffle can be implemented as a | ||||
3510 | /// logical left or right shift of a vector. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3511 | /// FIXME: split into pslldqi, psrldqi, palignr variants. |
3512 | static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG, | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3513 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { |
John McCall | 1fb3c9f | 2010-04-07 01:49:15 +0000 | [diff] [blame] | 3514 | unsigned NumElems = SVOp->getValueType(0).getVectorNumElements(); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3515 | |
3516 | isLeft = true; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3517 | unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3518 | if (!NumZeros) { |
3519 | isLeft = false; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3520 | NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3521 | if (!NumZeros) |
3522 | return false; | ||||
3523 | } | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3524 | bool SeenV1 = false; |
3525 | bool SeenV2 = false; | ||||
John McCall | 1fb3c9f | 2010-04-07 01:49:15 +0000 | [diff] [blame] | 3526 | for (unsigned i = NumZeros; i < NumElems; ++i) { |
3527 | unsigned Val = isLeft ? (i - NumZeros) : i; | ||||
3528 | int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros)); | ||||
3529 | if (Idx_ < 0) | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3530 | continue; |
John McCall | 1fb3c9f | 2010-04-07 01:49:15 +0000 | [diff] [blame] | 3531 | unsigned Idx = (unsigned) Idx_; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3532 | if (Idx < NumElems) |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3533 | SeenV1 = true; |
3534 | else { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3535 | Idx -= NumElems; |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3536 | SeenV2 = true; |
3537 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3538 | if (Idx != Val) |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3539 | return false; |
3540 | } | ||||
3541 | if (SeenV1 && SeenV2) | ||||
3542 | return false; | ||||
3543 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3544 | ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3545 | ShAmt = NumZeros; |
3546 | return true; | ||||
3547 | } | ||||
3548 | |||||
3549 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3550 | /// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8. |
3551 | /// | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3552 | static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3553 | unsigned NumNonZero, unsigned NumZero, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3554 | SelectionDAG &DAG, |
3555 | const TargetLowering &TLI) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3556 | if (NumNonZero > 8) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3557 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3558 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3559 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3560 | SDValue V(0, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3561 | bool First = true; |
3562 | for (unsigned i = 0; i < 16; ++i) { | ||||
3563 | bool ThisIsNonZero = (NonZeros & (1 << i)) != 0; | ||||
3564 | if (ThisIsNonZero && First) { | ||||
3565 | if (NumZero) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3566 | V = getZeroVector(MVT::v8i16, true, DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3567 | else |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3568 | V = DAG.getUNDEF(MVT::v8i16); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3569 | First = false; |
3570 | } | ||||
3571 | |||||
3572 | if ((i & 1) != 0) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3573 | SDValue ThisElt(0, 0), LastElt(0, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3574 | bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0; |
3575 | if (LastIsNonZero) { | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3576 | LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3577 | MVT::i16, Op.getOperand(i-1)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3578 | } |
3579 | if (ThisIsNonZero) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3580 | ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i)); |
3581 | ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16, | ||||
3582 | ThisElt, DAG.getConstant(8, MVT::i8)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3583 | if (LastIsNonZero) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3584 | ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3585 | } else |
3586 | ThisElt = LastElt; | ||||
3587 | |||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3588 | if (ThisElt.getNode()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3589 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3590 | DAG.getIntPtrConstant(i/2)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3591 | } |
3592 | } | ||||
3593 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3594 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3595 | } |
3596 | |||||
3597 | /// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16. | ||||
3598 | /// | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3599 | static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3600 | unsigned NumNonZero, unsigned NumZero, |
3601 | SelectionDAG &DAG, | ||||
3602 | const TargetLowering &TLI) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3603 | if (NumNonZero > 4) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3604 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3605 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3606 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3607 | SDValue V(0, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3608 | bool First = true; |
3609 | for (unsigned i = 0; i < 8; ++i) { | ||||
3610 | bool isNonZero = (NonZeros & (1 << i)) != 0; | ||||
3611 | if (isNonZero) { | ||||
3612 | if (First) { | ||||
3613 | if (NumZero) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3614 | V = getZeroVector(MVT::v8i16, true, DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3615 | else |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3616 | V = DAG.getUNDEF(MVT::v8i16); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3617 | First = false; |
3618 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3619 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3620 | MVT::v8i16, V, Op.getOperand(i), |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3621 | DAG.getIntPtrConstant(i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3622 | } |
3623 | } | ||||
3624 | |||||
3625 | return V; | ||||
3626 | } | ||||
3627 | |||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3628 | /// getVShift - Return a vector logical shift node. |
3629 | /// | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3630 | static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3631 | unsigned NumBits, SelectionDAG &DAG, |
3632 | const TargetLowering &TLI, DebugLoc dl) { | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3633 | bool isMMX = VT.getSizeInBits() == 64; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3634 | EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64; |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3635 | unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3636 | SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp); |
3637 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | ||||
3638 | DAG.getNode(Opc, dl, ShVT, SrcOp, | ||||
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3639 | DAG.getConstant(NumBits, TLI.getShiftAmountTy()))); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3640 | } |
3641 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3642 | SDValue |
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3643 | X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3644 | SelectionDAG &DAG) const { |
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3645 | |
3646 | // Check if the scalar load can be widened into a vector load. And if | ||||
3647 | // the address is "base + cst" see if the cst can be "absorbed" into | ||||
3648 | // the shuffle mask. | ||||
3649 | if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) { | ||||
3650 | SDValue Ptr = LD->getBasePtr(); | ||||
3651 | if (!ISD::isNormalLoad(LD) || LD->isVolatile()) | ||||
3652 | return SDValue(); | ||||
3653 | EVT PVT = LD->getValueType(0); | ||||
3654 | if (PVT != MVT::i32 && PVT != MVT::f32) | ||||
3655 | return SDValue(); | ||||
3656 | |||||
3657 | int FI = -1; | ||||
3658 | int64_t Offset = 0; | ||||
3659 | if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) { | ||||
3660 | FI = FINode->getIndex(); | ||||
3661 | Offset = 0; | ||||
3662 | } else if (Ptr.getOpcode() == ISD::ADD && | ||||
3663 | isa<ConstantSDNode>(Ptr.getOperand(1)) && | ||||
3664 | isa<FrameIndexSDNode>(Ptr.getOperand(0))) { | ||||
3665 | FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex(); | ||||
3666 | Offset = Ptr.getConstantOperandVal(1); | ||||
3667 | Ptr = Ptr.getOperand(0); | ||||
3668 | } else { | ||||
3669 | return SDValue(); | ||||
3670 | } | ||||
3671 | |||||
3672 | SDValue Chain = LD->getChain(); | ||||
3673 | // Make sure the stack object alignment is at least 16. | ||||
3674 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | ||||
3675 | if (DAG.InferPtrAlignment(Ptr) < 16) { | ||||
3676 | if (MFI->isFixedObjectIndex(FI)) { | ||||
Eric Christopher | c21aa85 | 2010-01-23 06:02:43 +0000 | [diff] [blame] | 3677 | // Can't change the alignment. FIXME: It's possible to compute |
3678 | // the exact stack offset and reference FI + adjust offset instead. | ||||
3679 | // If someone *really* cares about this. That's the way to implement it. | ||||
3680 | return SDValue(); | ||||
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3681 | } else { |
3682 | MFI->setObjectAlignment(FI, 16); | ||||
3683 | } | ||||
3684 | } | ||||
3685 | |||||
3686 | // (Offset % 16) must be multiple of 4. Then address is then | ||||
3687 | // Ptr + (Offset & ~15). | ||||
3688 | if (Offset < 0) | ||||
3689 | return SDValue(); | ||||
3690 | if ((Offset % 16) & 3) | ||||
3691 | return SDValue(); | ||||
3692 | int64_t StartOffset = Offset & ~15; | ||||
3693 | if (StartOffset) | ||||
3694 | Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(), | ||||
3695 | Ptr,DAG.getConstant(StartOffset, Ptr.getValueType())); | ||||
3696 | |||||
3697 | int EltNo = (Offset - StartOffset) >> 2; | ||||
3698 | int Mask[4] = { EltNo, EltNo, EltNo, EltNo }; | ||||
3699 | EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32; | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 3700 | SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0, |
3701 | false, false, 0); | ||||
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3702 | // Canonicalize it to a v4i32 shuffle. |
3703 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1); | ||||
3704 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | ||||
3705 | DAG.getVectorShuffle(MVT::v4i32, dl, V1, | ||||
3706 | DAG.getUNDEF(MVT::v4i32), &Mask[0])); | ||||
3707 | } | ||||
3708 | |||||
3709 | return SDValue(); | ||||
3710 | } | ||||
3711 | |||||
Nate Begeman | 14d2ce6 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 3712 | /// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a |
3713 | /// vector of type 'VT', see if the elements can be replaced by a single large | ||||
3714 | /// load which has the same value as a build_vector whose operands are 'elts'. | ||||
3715 | /// | ||||
3716 | /// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a | ||||
3717 | /// | ||||
3718 | /// FIXME: we'd also like to handle the case where the last elements are zero | ||||
3719 | /// rather than undef via VZEXT_LOAD, but we do not detect that case today. | ||||
3720 | /// There's even a handy isZeroNode for that purpose. | ||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 3721 | static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts, |
3722 | DebugLoc &dl, SelectionDAG &DAG) { | ||||
3723 | EVT EltVT = VT.getVectorElementType(); | ||||
3724 | unsigned NumElems = Elts.size(); | ||||
3725 | |||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 3726 | LoadSDNode *LDBase = NULL; |
3727 | unsigned LastLoadedElt = -1U; | ||||
Nate Begeman | 14d2ce6 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 3728 | |
3729 | // For each element in the initializer, see if we've found a load or an undef. | ||||
3730 | // If we don't find an initial load element, or later load elements are | ||||
3731 | // non-consecutive, bail out. | ||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 3732 | for (unsigned i = 0; i < NumElems; ++i) { |
3733 | SDValue Elt = Elts[i]; | ||||
3734 | |||||
3735 | if (!Elt.getNode() || | ||||
3736 | (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode()))) | ||||
3737 | return SDValue(); | ||||
3738 | if (!LDBase) { | ||||
3739 | if (Elt.getNode()->getOpcode() == ISD::UNDEF) | ||||
3740 | return SDValue(); | ||||
3741 | LDBase = cast<LoadSDNode>(Elt.getNode()); | ||||
3742 | LastLoadedElt = i; | ||||
3743 | continue; | ||||
3744 | } | ||||
3745 | if (Elt.getOpcode() == ISD::UNDEF) | ||||
3746 | continue; | ||||
3747 | |||||
3748 | LoadSDNode *LD = cast<LoadSDNode>(Elt); | ||||
3749 | if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i)) | ||||
3750 | return SDValue(); | ||||
3751 | LastLoadedElt = i; | ||||
3752 | } | ||||
Nate Begeman | 14d2ce6 | 2010-03-24 22:19:06 +0000 | [diff] [blame] | 3753 | |
3754 | // If we have found an entire vector of loads and undefs, then return a large | ||||
3755 | // load of the entire vector width starting at the base pointer. If we found | ||||
3756 | // consecutive loads for the low half, generate a vzext_load node. | ||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 3757 | if (LastLoadedElt == NumElems - 1) { |
3758 | if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16) | ||||
3759 | return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(), | ||||
3760 | LDBase->getSrcValue(), LDBase->getSrcValueOffset(), | ||||
3761 | LDBase->isVolatile(), LDBase->isNonTemporal(), 0); | ||||
3762 | return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(), | ||||
3763 | LDBase->getSrcValue(), LDBase->getSrcValueOffset(), | ||||
3764 | LDBase->isVolatile(), LDBase->isNonTemporal(), | ||||
3765 | LDBase->getAlignment()); | ||||
3766 | } else if (NumElems == 4 && LastLoadedElt == 1) { | ||||
3767 | SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other); | ||||
3768 | SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() }; | ||||
3769 | SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2); | ||||
3770 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode); | ||||
3771 | } | ||||
3772 | return SDValue(); | ||||
3773 | } | ||||
3774 | |||||
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3775 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3776 | X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3777 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3778 | // All zero's are handled with pxor, all one's are handled with pcmpeqd. |
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3779 | if (ISD::isBuildVectorAllZeros(Op.getNode()) |
3780 | || ISD::isBuildVectorAllOnes(Op.getNode())) { | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3781 | // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to |
3782 | // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are | ||||
3783 | // eliminated on x86-32 hosts. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3784 | if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32) |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3785 | return Op; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3786 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3787 | if (ISD::isBuildVectorAllOnes(Op.getNode())) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3788 | return getOnesVector(Op.getValueType(), DAG, dl); |
3789 | return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl); | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3790 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3791 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3792 | EVT VT = Op.getValueType(); |
3793 | EVT ExtVT = VT.getVectorElementType(); | ||||
3794 | unsigned EVTBits = ExtVT.getSizeInBits(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3795 | |
3796 | unsigned NumElems = Op.getNumOperands(); | ||||
3797 | unsigned NumZero = 0; | ||||
3798 | unsigned NumNonZero = 0; | ||||
3799 | unsigned NonZeros = 0; | ||||
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3800 | bool IsAllConstants = true; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3801 | SmallSet<SDValue, 8> Values; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3802 | for (unsigned i = 0; i < NumElems; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3803 | SDValue Elt = Op.getOperand(i); |
Evan Cheng | c107349 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3804 | if (Elt.getOpcode() == ISD::UNDEF) |
3805 | continue; | ||||
3806 | Values.insert(Elt); | ||||
3807 | if (Elt.getOpcode() != ISD::Constant && | ||||
3808 | Elt.getOpcode() != ISD::ConstantFP) | ||||
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3809 | IsAllConstants = false; |
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3810 | if (X86::isZeroNode(Elt)) |
Evan Cheng | c107349 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3811 | NumZero++; |
3812 | else { | ||||
3813 | NonZeros |= (1 << i); | ||||
3814 | NumNonZero++; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3815 | } |
3816 | } | ||||
3817 | |||||
3818 | if (NumNonZero == 0) { | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3819 | // All undef vector. Return an UNDEF. All zero vectors were handled above. |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3820 | return DAG.getUNDEF(VT); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3821 | } |
3822 | |||||
Chris Lattner | 66a4dda | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3823 | // Special case for single non-zero, non-undef, element. |
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3824 | if (NumNonZero == 1) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3825 | unsigned Idx = CountTrailingZeros_32(NonZeros); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3826 | SDValue Item = Op.getOperand(Idx); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3827 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3828 | // If this is an insertion of an i64 value on x86-32, and if the top bits of |
3829 | // the value are obviously zero, truncate the value to i32 and do the | ||||
3830 | // insertion that way. Only do this if the value is non-constant or if the | ||||
3831 | // value is a constant being inserted into element 0. It is cheaper to do | ||||
3832 | // a constant pool load than it is to do a movd + shuffle. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3833 | if (ExtVT == MVT::i64 && !Subtarget->is64Bit() && |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3834 | (!IsAllConstants || Idx == 0)) { |
3835 | if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) { | ||||
3836 | // Handle MMX and SSE both. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3837 | EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32; |
3838 | unsigned VecElts = VT == MVT::v2i64 ? 4 : 2; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3839 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3840 | // Truncate the value (which may itself be a constant) to i32, and |
3841 | // convert it to a vector with movd (S2V+shuffle to zero extend). | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3842 | Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3843 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3844 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, |
3845 | Subtarget->hasSSE2(), DAG); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3846 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3847 | // Now we have our 32-bit value zero extended in the low element of |
3848 | // a vector. If Idx != 0, swizzle it into place. | ||||
3849 | if (Idx != 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3850 | SmallVector<int, 4> Mask; |
3851 | Mask.push_back(Idx); | ||||
3852 | for (unsigned i = 1; i != VecElts; ++i) | ||||
3853 | Mask.push_back(i); | ||||
3854 | Item = DAG.getVectorShuffle(VecVT, dl, Item, | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 3855 | DAG.getUNDEF(Item.getValueType()), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3856 | &Mask[0]); |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3857 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3858 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item); |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3859 | } |
3860 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3861 | |
Chris Lattner | ac91489 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3862 | // If we have a constant or non-constant insertion into the low element of |
3863 | // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into | ||||
3864 | // the rest of the elements. This will be matched as movd/movq/movss/movsd | ||||
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3865 | // depending on what the source datatype is. |
3866 | if (Idx == 0) { | ||||
3867 | if (NumZero == 0) { | ||||
3868 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3869 | } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 || |
3870 | (ExtVT == MVT::i64 && Subtarget->is64Bit())) { | ||||
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3871 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
3872 | // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector. | ||||
3873 | return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(), | ||||
3874 | DAG); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3875 | } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) { |
3876 | Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item); | ||||
3877 | EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32; | ||||
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3878 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item); |
3879 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, | ||||
3880 | Subtarget->hasSSE2(), DAG); | ||||
3881 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item); | ||||
3882 | } | ||||
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3883 | } |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3884 | |
3885 | // Is it a vector logical left shift? | ||||
3886 | if (NumElems == 2 && Idx == 1 && | ||||
Evan Cheng | b723fb5 | 2009-07-30 08:33:02 +0000 | [diff] [blame] | 3887 | X86::isZeroNode(Op.getOperand(0)) && |
3888 | !X86::isZeroNode(Op.getOperand(1))) { | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3889 | unsigned NumBits = VT.getSizeInBits(); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3890 | return getVShift(true, VT, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3891 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 3892 | VT, Op.getOperand(1)), |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3893 | NumBits/2, DAG, *this, dl); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3894 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3895 | |
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3896 | if (IsAllConstants) // Otherwise, it's better to do a constpool load. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3897 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3898 | |
Chris Lattner | ac91489 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3899 | // Otherwise, if this is a vector with i32 or f32 elements, and the element |
3900 | // is a non-constant being inserted into an element other than the low one, | ||||
3901 | // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka | ||||
3902 | // movd/movss) to move this into the low element, then shuffle it into | ||||
3903 | // place. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3904 | if (EVTBits == 32) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3905 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3906 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3907 | // Turn it into a shuffle of zero and zero-extended scalar to vector. |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3908 | Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, |
3909 | Subtarget->hasSSE2(), DAG); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3910 | SmallVector<int, 8> MaskVec; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3911 | for (unsigned i = 0; i < NumElems; i++) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3912 | MaskVec.push_back(i == Idx ? 0 : 1); |
3913 | return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3914 | } |
3915 | } | ||||
3916 | |||||
Chris Lattner | 66a4dda | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3917 | // Splat is obviously ok. Let legalizer expand it to a shuffle. |
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3918 | if (Values.size() == 1) { |
3919 | if (EVTBits == 32) { | ||||
3920 | // Instead of a shuffle like this: | ||||
3921 | // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0> | ||||
3922 | // Check if it's possible to issue this instead. | ||||
3923 | // shuffle (vload ptr)), undef, <1, 1, 1, 1> | ||||
3924 | unsigned Idx = CountTrailingZeros_32(NonZeros); | ||||
3925 | SDValue Item = Op.getOperand(Idx); | ||||
3926 | if (Op.getNode()->isOnlyUserOf(Item.getNode())) | ||||
3927 | return LowerAsSplatVectorLoad(Item, VT, dl, DAG); | ||||
3928 | } | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3929 | return SDValue(); |
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 3930 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3931 | |
Dan Gohman | 2146324 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3932 | // A vector full of immediates; various special cases are already |
3933 | // handled, so this is best done with a single constant-pool load. | ||||
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3934 | if (IsAllConstants) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3935 | return SDValue(); |
Dan Gohman | 2146324 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3936 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3937 | // Let legalizer expand 2-wide build_vectors. |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3938 | if (EVTBits == 64) { |
3939 | if (NumNonZero == 1) { | ||||
3940 | // One half is zero or undef. | ||||
3941 | unsigned Idx = CountTrailingZeros_32(NonZeros); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3942 | SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3943 | Op.getOperand(Idx)); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3944 | return getShuffleVectorZeroOrUndef(V2, Idx, true, |
3945 | Subtarget->hasSSE2(), DAG); | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3946 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3947 | return SDValue(); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3948 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3949 | |
3950 | // If element VT is < 32 bits, convert it to inserts into a zero vector. | ||||
3951 | if (EVTBits == 8 && NumElems == 16) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3952 | SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3953 | *this); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3954 | if (V.getNode()) return V; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3955 | } |
3956 | |||||
3957 | if (EVTBits == 16 && NumElems == 8) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3958 | SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3959 | *this); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3960 | if (V.getNode()) return V; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3961 | } |
3962 | |||||
3963 | // If element VT is == 32 bits, turn it into a number of shuffles. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3964 | SmallVector<SDValue, 8> V; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3965 | V.resize(NumElems); |
3966 | if (NumElems == 4 && NumZero > 0) { | ||||
3967 | for (unsigned i = 0; i < 4; ++i) { | ||||
3968 | bool isZero = !(NonZeros & (1 << i)); | ||||
3969 | if (isZero) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3970 | V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3971 | else |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3972 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3973 | } |
3974 | |||||
3975 | for (unsigned i = 0; i < 2; ++i) { | ||||
3976 | switch ((NonZeros & (0x3 << i*2)) >> (i*2)) { | ||||
3977 | default: break; | ||||
3978 | case 0: | ||||
3979 | V[i] = V[i*2]; // Must be a zero vector. | ||||
3980 | break; | ||||
3981 | case 1: | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3982 | V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3983 | break; |
3984 | case 2: | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3985 | V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3986 | break; |
3987 | case 3: | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3988 | V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3989 | break; |
3990 | } | ||||
3991 | } | ||||
3992 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3993 | SmallVector<int, 8> MaskVec; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3994 | bool Reverse = (NonZeros & 0x3) == 2; |
3995 | for (unsigned i = 0; i < 2; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3996 | MaskVec.push_back(Reverse ? 1-i : i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3997 | Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2; |
3998 | for (unsigned i = 0; i < 2; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3999 | MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems); |
4000 | return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4001 | } |
4002 | |||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4003 | if (Values.size() > 1 && VT.getSizeInBits() == 128) { |
4004 | // Check for a build vector of consecutive loads. | ||||
4005 | for (unsigned i = 0; i < NumElems; ++i) | ||||
4006 | V[i] = Op.getOperand(i); | ||||
4007 | |||||
4008 | // Check for elements which are consecutive loads. | ||||
4009 | SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG); | ||||
4010 | if (LD.getNode()) | ||||
4011 | return LD; | ||||
4012 | |||||
4013 | // For SSE 4.1, use inserts into undef. | ||||
4014 | if (getSubtarget()->hasSSE41()) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4015 | V[0] = DAG.getUNDEF(VT); |
4016 | for (unsigned i = 0; i < NumElems; ++i) | ||||
4017 | if (Op.getOperand(i).getOpcode() != ISD::UNDEF) | ||||
4018 | V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0], | ||||
4019 | Op.getOperand(i), DAG.getIntPtrConstant(i)); | ||||
4020 | return V[0]; | ||||
4021 | } | ||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 4022 | |
4023 | // Otherwise, expand into a number of unpckl* | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4024 | // e.g. for v4f32 |
4025 | // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0> | ||||
4026 | // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1> | ||||
4027 | // Step 2: unpcklps X, Y ==> <3, 2, 1, 0> | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4028 | for (unsigned i = 0; i < NumElems; ++i) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4029 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4030 | NumElems >>= 1; |
4031 | while (NumElems != 0) { | ||||
4032 | for (unsigned i = 0; i < NumElems; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4033 | V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4034 | NumElems >>= 1; |
4035 | } | ||||
4036 | return V[0]; | ||||
4037 | } | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4038 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4039 | } |
4040 | |||||
Mon P Wang | a8ff0dd | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4041 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4042 | X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const { |
Mon P Wang | a8ff0dd | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 4043 | // We support concatenate two MMX registers and place them in a MMX |
4044 | // register. This is better than doing a stack convert. | ||||
4045 | DebugLoc dl = Op.getDebugLoc(); | ||||
4046 | EVT ResVT = Op.getValueType(); | ||||
4047 | assert(Op.getNumOperands() == 2); | ||||
4048 | assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 || | ||||
4049 | ResVT == MVT::v8i16 || ResVT == MVT::v16i8); | ||||
4050 | int Mask[2]; | ||||
4051 | SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0)); | ||||
4052 | SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec); | ||||
4053 | InVec = Op.getOperand(1); | ||||
4054 | if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) { | ||||
4055 | unsigned NumElts = ResVT.getVectorNumElements(); | ||||
4056 | VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp); | ||||
4057 | VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp, | ||||
4058 | InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1)); | ||||
4059 | } else { | ||||
4060 | InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec); | ||||
4061 | SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec); | ||||
4062 | Mask[0] = 0; Mask[1] = 2; | ||||
4063 | VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask); | ||||
4064 | } | ||||
4065 | return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp); | ||||
4066 | } | ||||
4067 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4068 | // v8i16 shuffles - Prefer shuffles in the following order: |
4069 | // 1. [all] pshuflw, pshufhw, optional move | ||||
4070 | // 2. [ssse3] 1 x pshufb | ||||
4071 | // 3. [ssse3] 2 x pshufb + 1 x por | ||||
4072 | // 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw) | ||||
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4073 | static |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4074 | SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4075 | SelectionDAG &DAG, |
4076 | const X86TargetLowering &TLI) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4077 | SDValue V1 = SVOp->getOperand(0); |
4078 | SDValue V2 = SVOp->getOperand(1); | ||||
4079 | DebugLoc dl = SVOp->getDebugLoc(); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4080 | SmallVector<int, 8> MaskVals; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4081 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4082 | // Determine if more than 1 of the words in each of the low and high quadwords |
4083 | // of the result come from the same quadword of one of the two inputs. Undef | ||||
4084 | // mask values count as coming from any quadword, for better codegen. | ||||
4085 | SmallVector<unsigned, 4> LoQuad(4); | ||||
4086 | SmallVector<unsigned, 4> HiQuad(4); | ||||
4087 | BitVector InputQuads(4); | ||||
4088 | for (unsigned i = 0; i < 8; ++i) { | ||||
4089 | SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4090 | int EltIdx = SVOp->getMaskElt(i); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4091 | MaskVals.push_back(EltIdx); |
4092 | if (EltIdx < 0) { | ||||
4093 | ++Quad[0]; | ||||
4094 | ++Quad[1]; | ||||
4095 | ++Quad[2]; | ||||
4096 | ++Quad[3]; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4097 | continue; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4098 | } |
4099 | ++Quad[EltIdx / 4]; | ||||
4100 | InputQuads.set(EltIdx / 4); | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4101 | } |
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 4102 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4103 | int BestLoQuad = -1; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4104 | unsigned MaxQuad = 1; |
4105 | for (unsigned i = 0; i < 4; ++i) { | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4106 | if (LoQuad[i] > MaxQuad) { |
4107 | BestLoQuad = i; | ||||
4108 | MaxQuad = LoQuad[i]; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4109 | } |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4110 | } |
4111 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4112 | int BestHiQuad = -1; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4113 | MaxQuad = 1; |
4114 | for (unsigned i = 0; i < 4; ++i) { | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4115 | if (HiQuad[i] > MaxQuad) { |
4116 | BestHiQuad = i; | ||||
4117 | MaxQuad = HiQuad[i]; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4118 | } |
4119 | } | ||||
4120 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4121 | // For SSSE3, If all 8 words of the result come from only 1 quadword of each |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4122 | // of the two input vectors, shuffle them into one input vector so only a |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4123 | // single pshufb instruction is necessary. If There are more than 2 input |
4124 | // quads, disable the next transformation since it does not help SSSE3. | ||||
4125 | bool V1Used = InputQuads[0] || InputQuads[1]; | ||||
4126 | bool V2Used = InputQuads[2] || InputQuads[3]; | ||||
4127 | if (TLI.getSubtarget()->hasSSSE3()) { | ||||
4128 | if (InputQuads.count() == 2 && V1Used && V2Used) { | ||||
4129 | BestLoQuad = InputQuads.find_first(); | ||||
4130 | BestHiQuad = InputQuads.find_next(BestLoQuad); | ||||
4131 | } | ||||
4132 | if (InputQuads.count() > 2) { | ||||
4133 | BestLoQuad = -1; | ||||
4134 | BestHiQuad = -1; | ||||
4135 | } | ||||
4136 | } | ||||
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 4137 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4138 | // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update |
4139 | // the shuffle mask. If a quad is scored as -1, that means that it contains | ||||
4140 | // words from all 4 input quadwords. | ||||
4141 | SDValue NewV; | ||||
4142 | if (BestLoQuad >= 0 || BestHiQuad >= 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4143 | SmallVector<int, 8> MaskV; |
4144 | MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad); | ||||
4145 | MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4146 | NewV = DAG.getVectorShuffle(MVT::v2i64, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4147 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1), |
4148 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]); | ||||
4149 | NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV); | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4150 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4151 | // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the |
4152 | // source words for the shuffle, to aid later transformations. | ||||
4153 | bool AllWordsInNewV = true; | ||||
Mon P Wang | b1db120 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 4154 | bool InOrder[2] = { true, true }; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4155 | for (unsigned i = 0; i != 8; ++i) { |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4156 | int idx = MaskVals[i]; |
Mon P Wang | b1db120 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 4157 | if (idx != (int)i) |
4158 | InOrder[i/4] = false; | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4159 | if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad) |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4160 | continue; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4161 | AllWordsInNewV = false; |
4162 | break; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4163 | } |
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 4164 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4165 | bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV; |
4166 | if (AllWordsInNewV) { | ||||
4167 | for (int i = 0; i != 8; ++i) { | ||||
4168 | int idx = MaskVals[i]; | ||||
4169 | if (idx < 0) | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4170 | continue; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4171 | idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4172 | if ((idx != i) && idx < 4) |
4173 | pshufhw = false; | ||||
4174 | if ((idx != i) && idx > 3) | ||||
4175 | pshuflw = false; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4176 | } |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4177 | V1 = NewV; |
4178 | V2Used = false; | ||||
4179 | BestLoQuad = 0; | ||||
4180 | BestHiQuad = 1; | ||||
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4181 | } |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4182 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4183 | // If we've eliminated the use of V2, and the new mask is a pshuflw or |
4184 | // pshufhw, that's as cheap as it gets. Return the new shuffle. | ||||
Mon P Wang | b1db120 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 4185 | if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) { |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4186 | return DAG.getVectorShuffle(MVT::v8i16, dl, NewV, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4187 | DAG.getUNDEF(MVT::v8i16), &MaskVals[0]); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4188 | } |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4189 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4190 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4191 | // If we have SSSE3, and all words of the result are from 1 input vector, |
4192 | // case 2 is generated, otherwise case 3 is generated. If no SSSE3 | ||||
4193 | // is present, fall back to case 4. | ||||
4194 | if (TLI.getSubtarget()->hasSSSE3()) { | ||||
4195 | SmallVector<SDValue,16> pshufbMask; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4196 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4197 | // If we have elements from both input vectors, set the high bit of the |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4198 | // shuffle mask element to zero out elements that come from V2 in the V1 |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4199 | // mask, and elements that come from V1 in the V2 mask, so that the two |
4200 | // results can be OR'd together. | ||||
4201 | bool TwoInputs = V1Used && V2Used; | ||||
4202 | for (unsigned i = 0; i != 8; ++i) { | ||||
4203 | int EltIdx = MaskVals[i] * 2; | ||||
4204 | if (TwoInputs && (EltIdx >= 16)) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4205 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
4206 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4207 | continue; |
4208 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4209 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); |
4210 | pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4211 | } |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4212 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4213 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4214 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4215 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4216 | if (!TwoInputs) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4217 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4218 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4219 | // Calculate the shuffle mask for the second input, shuffle it, and |
4220 | // OR it with the first shuffled input. | ||||
4221 | pshufbMask.clear(); | ||||
4222 | for (unsigned i = 0; i != 8; ++i) { | ||||
4223 | int EltIdx = MaskVals[i] * 2; | ||||
4224 | if (EltIdx < 16) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4225 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
4226 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4227 | continue; |
4228 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4229 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); |
4230 | pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4231 | } |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4232 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4233 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4234 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4235 | MVT::v16i8, &pshufbMask[0], 16)); |
4236 | V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); | ||||
4237 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4238 | } |
4239 | |||||
4240 | // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order, | ||||
4241 | // and update MaskVals with new element order. | ||||
4242 | BitVector InOrder(8); | ||||
4243 | if (BestLoQuad >= 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4244 | SmallVector<int, 8> MaskV; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4245 | for (int i = 0; i != 4; ++i) { |
4246 | int idx = MaskVals[i]; | ||||
4247 | if (idx < 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4248 | MaskV.push_back(-1); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4249 | InOrder.set(i); |
4250 | } else if ((idx / 4) == BestLoQuad) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4251 | MaskV.push_back(idx & 3); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4252 | InOrder.set(i); |
4253 | } else { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4254 | MaskV.push_back(-1); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4255 | } |
4256 | } | ||||
4257 | for (unsigned i = 4; i != 8; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4258 | MaskV.push_back(i); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4259 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4260 | &MaskV[0]); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4261 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4262 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4263 | // If BestHi >= 0, generate a pshufhw to put the high elements in order, |
4264 | // and update MaskVals with the new element order. | ||||
4265 | if (BestHiQuad >= 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4266 | SmallVector<int, 8> MaskV; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4267 | for (unsigned i = 0; i != 4; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4268 | MaskV.push_back(i); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4269 | for (unsigned i = 4; i != 8; ++i) { |
4270 | int idx = MaskVals[i]; | ||||
4271 | if (idx < 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4272 | MaskV.push_back(-1); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4273 | InOrder.set(i); |
4274 | } else if ((idx / 4) == BestHiQuad) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4275 | MaskV.push_back((idx & 3) + 4); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4276 | InOrder.set(i); |
4277 | } else { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4278 | MaskV.push_back(-1); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4279 | } |
4280 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4281 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4282 | &MaskV[0]); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4283 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4284 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4285 | // In case BestHi & BestLo were both -1, which means each quadword has a word |
4286 | // from each of the four input quadwords, calculate the InOrder bitvector now | ||||
4287 | // before falling through to the insert/extract cleanup. | ||||
4288 | if (BestLoQuad == -1 && BestHiQuad == -1) { | ||||
4289 | NewV = V1; | ||||
4290 | for (int i = 0; i != 8; ++i) | ||||
4291 | if (MaskVals[i] < 0 || MaskVals[i] == i) | ||||
4292 | InOrder.set(i); | ||||
4293 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4294 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4295 | // The other elements are put in the right place using pextrw and pinsrw. |
4296 | for (unsigned i = 0; i != 8; ++i) { | ||||
4297 | if (InOrder[i]) | ||||
4298 | continue; | ||||
4299 | int EltIdx = MaskVals[i]; | ||||
4300 | if (EltIdx < 0) | ||||
4301 | continue; | ||||
4302 | SDValue ExtOp = (EltIdx < 8) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4303 | ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4304 | DAG.getIntPtrConstant(EltIdx)) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4305 | : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4306 | DAG.getIntPtrConstant(EltIdx - 8)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4307 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4308 | DAG.getIntPtrConstant(i)); |
4309 | } | ||||
4310 | return NewV; | ||||
4311 | } | ||||
4312 | |||||
4313 | // v16i8 shuffles - Prefer shuffles in the following order: | ||||
4314 | // 1. [ssse3] 1 x pshufb | ||||
4315 | // 2. [ssse3] 2 x pshufb + 1 x por | ||||
4316 | // 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw | ||||
4317 | static | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4318 | SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4319 | SelectionDAG &DAG, |
4320 | const X86TargetLowering &TLI) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4321 | SDValue V1 = SVOp->getOperand(0); |
4322 | SDValue V2 = SVOp->getOperand(1); | ||||
4323 | DebugLoc dl = SVOp->getDebugLoc(); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4324 | SmallVector<int, 16> MaskVals; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4325 | SVOp->getMask(MaskVals); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4326 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4327 | // If we have SSSE3, case 1 is generated when all result bytes come from |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4328 | // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4329 | // present, fall back to case 3. |
4330 | // FIXME: kill V2Only once shuffles are canonizalized by getNode. | ||||
4331 | bool V1Only = true; | ||||
4332 | bool V2Only = true; | ||||
4333 | for (unsigned i = 0; i < 16; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4334 | int EltIdx = MaskVals[i]; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4335 | if (EltIdx < 0) |
4336 | continue; | ||||
4337 | if (EltIdx < 16) | ||||
4338 | V2Only = false; | ||||
4339 | else | ||||
4340 | V1Only = false; | ||||
4341 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4342 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4343 | // If SSSE3, use 1 pshufb instruction per vector with elements in the result. |
4344 | if (TLI.getSubtarget()->hasSSSE3()) { | ||||
4345 | SmallVector<SDValue,16> pshufbMask; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4346 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4347 | // If all result elements are from one input vector, then only translate |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4348 | // undef mask values to 0x80 (zero out result) in the pshufb mask. |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4349 | // |
4350 | // Otherwise, we have elements from both input vectors, and must zero out | ||||
4351 | // elements that come from V2 in the first mask, and V1 in the second mask | ||||
4352 | // so that we can OR them together. | ||||
4353 | bool TwoInputs = !(V1Only || V2Only); | ||||
4354 | for (unsigned i = 0; i != 16; ++i) { | ||||
4355 | int EltIdx = MaskVals[i]; | ||||
4356 | if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4357 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4358 | continue; |
4359 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4360 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4361 | } |
4362 | // If all the elements are from V2, assign it to V1 and return after | ||||
4363 | // building the first pshufb. | ||||
4364 | if (V2Only) | ||||
4365 | V1 = V2; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4366 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4367 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4368 | MVT::v16i8, &pshufbMask[0], 16)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4369 | if (!TwoInputs) |
4370 | return V1; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4371 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4372 | // Calculate the shuffle mask for the second input, shuffle it, and |
4373 | // OR it with the first shuffled input. | ||||
4374 | pshufbMask.clear(); | ||||
4375 | for (unsigned i = 0; i != 16; ++i) { | ||||
4376 | int EltIdx = MaskVals[i]; | ||||
4377 | if (EltIdx < 16) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4378 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4379 | continue; |
4380 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4381 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4382 | } |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4383 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 4384 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4385 | MVT::v16i8, &pshufbMask[0], 16)); |
4386 | return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4387 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4388 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4389 | // No SSSE3 - Calculate in place words and then fix all out of place words |
4390 | // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from | ||||
4391 | // the 16 different words that comprise the two doublequadword input vectors. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4392 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); |
4393 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4394 | SDValue NewV = V2Only ? V2 : V1; |
4395 | for (int i = 0; i != 8; ++i) { | ||||
4396 | int Elt0 = MaskVals[i*2]; | ||||
4397 | int Elt1 = MaskVals[i*2+1]; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4398 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4399 | // This word of the result is all undef, skip it. |
4400 | if (Elt0 < 0 && Elt1 < 0) | ||||
4401 | continue; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4402 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4403 | // This word of the result is already in the correct place, skip it. |
4404 | if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1)) | ||||
4405 | continue; | ||||
4406 | if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17)) | ||||
4407 | continue; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4408 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4409 | SDValue Elt0Src = Elt0 < 16 ? V1 : V2; |
4410 | SDValue Elt1Src = Elt1 < 16 ? V1 : V2; | ||||
4411 | SDValue InsElt; | ||||
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4412 | |
4413 | // If Elt0 and Elt1 are defined, are consecutive, and can be load | ||||
4414 | // using a single extract together, load it and store it. | ||||
4415 | if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4416 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4417 | DAG.getIntPtrConstant(Elt1 / 2)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4418 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4419 | DAG.getIntPtrConstant(i)); |
4420 | continue; | ||||
4421 | } | ||||
4422 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4423 | // If Elt1 is defined, extract it from the appropriate source. If the |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4424 | // source byte is not also odd, shift the extracted word left 8 bits |
4425 | // otherwise clear the bottom 8 bits if we need to do an or. | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4426 | if (Elt1 >= 0) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4427 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4428 | DAG.getIntPtrConstant(Elt1 / 2)); |
4429 | if ((Elt1 & 1) == 0) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4430 | InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4431 | DAG.getConstant(8, TLI.getShiftAmountTy())); |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4432 | else if (Elt0 >= 0) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4433 | InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt, |
4434 | DAG.getConstant(0xFF00, MVT::i16)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4435 | } |
4436 | // If Elt0 is defined, extract it from the appropriate source. If the | ||||
4437 | // source byte is not also even, shift the extracted word right 8 bits. If | ||||
4438 | // Elt1 was also defined, OR the extracted values together before | ||||
4439 | // inserting them in the result. | ||||
4440 | if (Elt0 >= 0) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4441 | SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4442 | Elt0Src, DAG.getIntPtrConstant(Elt0 / 2)); |
4443 | if ((Elt0 & 1) != 0) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4444 | InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4445 | DAG.getConstant(8, TLI.getShiftAmountTy())); |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 4446 | else if (Elt1 >= 0) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4447 | InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0, |
4448 | DAG.getConstant(0x00FF, MVT::i16)); | ||||
4449 | InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0) | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4450 | : InsElt0; |
4451 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4452 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4453 | DAG.getIntPtrConstant(i)); |
4454 | } | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4455 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4456 | } |
4457 | |||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4458 | /// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide |
Chris Lattner | 7352817 | 2010-07-04 23:07:25 +0000 | [diff] [blame] | 4459 | /// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4460 | /// done when every pair / quad of shuffle mask elements point to elements in |
4461 | /// the right sequence. e.g. | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4462 | /// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15> |
4463 | static | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4464 | SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp, |
4465 | SelectionDAG &DAG, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4466 | const TargetLowering &TLI, DebugLoc dl) { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4467 | EVT VT = SVOp->getValueType(0); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4468 | SDValue V1 = SVOp->getOperand(0); |
4469 | SDValue V2 = SVOp->getOperand(1); | ||||
4470 | unsigned NumElems = VT.getVectorNumElements(); | ||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4471 | unsigned NewWidth = (NumElems == 4) ? 2 : 4; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4472 | EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4473 | EVT NewVT = MaskVT; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4474 | switch (VT.getSimpleVT().SimpleTy) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4475 | default: assert(false && "Unexpected!"); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4476 | case MVT::v4f32: NewVT = MVT::v2f64; break; |
4477 | case MVT::v4i32: NewVT = MVT::v2i64; break; | ||||
4478 | case MVT::v8i16: NewVT = MVT::v4i32; break; | ||||
4479 | case MVT::v16i8: NewVT = MVT::v4i32; break; | ||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4480 | } |
4481 | |||||
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 4482 | if (NewWidth == 2) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4483 | if (VT.isInteger()) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4484 | NewVT = MVT::v2i64; |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4485 | else |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4486 | NewVT = MVT::v2f64; |
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 4487 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4488 | int Scale = NumElems / NewWidth; |
4489 | SmallVector<int, 8> MaskVec; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4490 | for (unsigned i = 0; i < NumElems; i += Scale) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4491 | int StartIdx = -1; |
4492 | for (int j = 0; j < Scale; ++j) { | ||||
4493 | int EltIdx = SVOp->getMaskElt(i+j); | ||||
4494 | if (EltIdx < 0) | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4495 | continue; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4496 | if (StartIdx == -1) |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4497 | StartIdx = EltIdx - (EltIdx % Scale); |
4498 | if (EltIdx != StartIdx + j) | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4499 | return SDValue(); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4500 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4501 | if (StartIdx == -1) |
4502 | MaskVec.push_back(-1); | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4503 | else |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4504 | MaskVec.push_back(StartIdx / Scale); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4505 | } |
4506 | |||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4507 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1); |
4508 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4509 | return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 4510 | } |
4511 | |||||
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4512 | /// getVZextMovL - Return a zero-extending vector move low node. |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4513 | /// |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4514 | static SDValue getVZextMovL(EVT VT, EVT OpVT, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4515 | SDValue SrcOp, SelectionDAG &DAG, |
4516 | const X86Subtarget *Subtarget, DebugLoc dl) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4517 | if (VT == MVT::v2f64 || VT == MVT::v4f32) { |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4518 | LoadSDNode *LD = NULL; |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4519 | if (!isScalarLoadToVector(SrcOp.getNode(), &LD)) |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4520 | LD = dyn_cast<LoadSDNode>(SrcOp); |
4521 | if (!LD) { | ||||
4522 | // movssrr and movsdrr do not clear top bits. Try to use movd, movq | ||||
4523 | // instead. | ||||
Owen Anderson | 2dd68a2 | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 4524 | MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32; |
4525 | if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) && | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4526 | SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR && |
4527 | SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT && | ||||
Owen Anderson | 2dd68a2 | 2009-08-11 21:59:30 +0000 | [diff] [blame] | 4528 | SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) { |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4529 | // PR2108 |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4530 | OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4531 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
4532 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, | ||||
4533 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | ||||
4534 | OpVT, | ||||
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 4535 | SrcOp.getOperand(0) |
4536 | .getOperand(0)))); | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4537 | } |
4538 | } | ||||
4539 | } | ||||
4540 | |||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4541 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
4542 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4543 | DAG.getNode(ISD::BIT_CONVERT, dl, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4544 | OpVT, SrcOp))); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4545 | } |
4546 | |||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4547 | /// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of |
4548 | /// shuffles. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4549 | static SDValue |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4550 | LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { |
4551 | SDValue V1 = SVOp->getOperand(0); | ||||
4552 | SDValue V2 = SVOp->getOperand(1); | ||||
4553 | DebugLoc dl = SVOp->getDebugLoc(); | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4554 | EVT VT = SVOp->getValueType(0); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4555 | |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4556 | SmallVector<std::pair<int, int>, 8> Locs; |
Rafael Espindola | 4e3ff5a | 2008-08-28 18:32:53 +0000 | [diff] [blame] | 4557 | Locs.resize(4); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4558 | SmallVector<int, 8> Mask1(4U, -1); |
4559 | SmallVector<int, 8> PermMask; | ||||
4560 | SVOp->getMask(PermMask); | ||||
4561 | |||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4562 | unsigned NumHi = 0; |
4563 | unsigned NumLo = 0; | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4564 | for (unsigned i = 0; i != 4; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4565 | int Idx = PermMask[i]; |
4566 | if (Idx < 0) { | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4567 | Locs[i] = std::make_pair(-1, -1); |
4568 | } else { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4569 | assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!"); |
4570 | if (Idx < 4) { | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4571 | Locs[i] = std::make_pair(0, NumLo); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4572 | Mask1[NumLo] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4573 | NumLo++; |
4574 | } else { | ||||
4575 | Locs[i] = std::make_pair(1, NumHi); | ||||
4576 | if (2+NumHi < 4) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4577 | Mask1[2+NumHi] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4578 | NumHi++; |
4579 | } | ||||
4580 | } | ||||
4581 | } | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4582 | |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4583 | if (NumLo <= 2 && NumHi <= 2) { |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4584 | // If no more than two elements come from either vector. This can be |
4585 | // implemented with two shuffles. First shuffle gather the elements. | ||||
4586 | // The second shuffle, which takes the first shuffle as both of its | ||||
4587 | // vector operands, put the elements into the right order. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4588 | V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4589 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4590 | SmallVector<int, 8> Mask2(4U, -1); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4591 | |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4592 | for (unsigned i = 0; i != 4; ++i) { |
4593 | if (Locs[i].first == -1) | ||||
4594 | continue; | ||||
4595 | else { | ||||
4596 | unsigned Idx = (i < 2) ? 0 : 4; | ||||
4597 | Idx += Locs[i].first * 2 + Locs[i].second; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4598 | Mask2[i] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4599 | } |
4600 | } | ||||
4601 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4602 | return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4603 | } else if (NumLo == 3 || NumHi == 3) { |
4604 | // Otherwise, we must have three elements from one vector, call it X, and | ||||
4605 | // one element from the other, call it Y. First, use a shufps to build an | ||||
4606 | // intermediate vector with the one element from Y and the element from X | ||||
4607 | // that will be in the same half in the final destination (the indexes don't | ||||
4608 | // matter). Then, use a shufps to build the final vector, taking the half | ||||
4609 | // containing the element from Y from the intermediate, and the other half | ||||
4610 | // from X. | ||||
4611 | if (NumHi == 3) { | ||||
4612 | // Normalize it so the 3 elements come from V1. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4613 | CommuteVectorShuffleMask(PermMask, VT); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4614 | std::swap(V1, V2); |
4615 | } | ||||
4616 | |||||
4617 | // Find the element from V2. | ||||
4618 | unsigned HiIndex; | ||||
4619 | for (HiIndex = 0; HiIndex < 3; ++HiIndex) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4620 | int Val = PermMask[HiIndex]; |
4621 | if (Val < 0) | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4622 | continue; |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4623 | if (Val >= 4) |
4624 | break; | ||||
4625 | } | ||||
4626 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4627 | Mask1[0] = PermMask[HiIndex]; |
4628 | Mask1[1] = -1; | ||||
4629 | Mask1[2] = PermMask[HiIndex^1]; | ||||
4630 | Mask1[3] = -1; | ||||
4631 | V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4632 | |
4633 | if (HiIndex >= 2) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4634 | Mask1[0] = PermMask[0]; |
4635 | Mask1[1] = PermMask[1]; | ||||
4636 | Mask1[2] = HiIndex & 1 ? 6 : 4; | ||||
4637 | Mask1[3] = HiIndex & 1 ? 4 : 6; | ||||
4638 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4639 | } else { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4640 | Mask1[0] = HiIndex & 1 ? 2 : 0; |
4641 | Mask1[1] = HiIndex & 1 ? 0 : 2; | ||||
4642 | Mask1[2] = PermMask[2]; | ||||
4643 | Mask1[3] = PermMask[3]; | ||||
4644 | if (Mask1[2] >= 0) | ||||
4645 | Mask1[2] += 4; | ||||
4646 | if (Mask1[3] >= 0) | ||||
4647 | Mask1[3] += 4; | ||||
4648 | return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]); | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 4649 | } |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4650 | } |
4651 | |||||
4652 | // Break it into (shuffle shuffle_hi, shuffle_lo). | ||||
4653 | Locs.clear(); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4654 | SmallVector<int,8> LoMask(4U, -1); |
4655 | SmallVector<int,8> HiMask(4U, -1); | ||||
4656 | |||||
4657 | SmallVector<int,8> *MaskPtr = &LoMask; | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4658 | unsigned MaskIdx = 0; |
4659 | unsigned LoIdx = 0; | ||||
4660 | unsigned HiIdx = 2; | ||||
4661 | for (unsigned i = 0; i != 4; ++i) { | ||||
4662 | if (i == 2) { | ||||
4663 | MaskPtr = &HiMask; | ||||
4664 | MaskIdx = 1; | ||||
4665 | LoIdx = 0; | ||||
4666 | HiIdx = 2; | ||||
4667 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4668 | int Idx = PermMask[i]; |
4669 | if (Idx < 0) { | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4670 | Locs[i] = std::make_pair(-1, -1); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4671 | } else if (Idx < 4) { |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4672 | Locs[i] = std::make_pair(MaskIdx, LoIdx); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4673 | (*MaskPtr)[LoIdx] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4674 | LoIdx++; |
4675 | } else { | ||||
4676 | Locs[i] = std::make_pair(MaskIdx, HiIdx); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4677 | (*MaskPtr)[HiIdx] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4678 | HiIdx++; |
4679 | } | ||||
4680 | } | ||||
4681 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4682 | SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]); |
4683 | SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]); | ||||
4684 | SmallVector<int, 8> MaskOps; | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4685 | for (unsigned i = 0; i != 4; ++i) { |
4686 | if (Locs[i].first == -1) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4687 | MaskOps.push_back(-1); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4688 | } else { |
4689 | unsigned Idx = Locs[i].first * 4 + Locs[i].second; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4690 | MaskOps.push_back(Idx); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4691 | } |
4692 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4693 | return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4694 | } |
4695 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4696 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4697 | X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4698 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4699 | SDValue V1 = Op.getOperand(0); |
4700 | SDValue V2 = Op.getOperand(1); | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4701 | EVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4702 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4703 | unsigned NumElems = VT.getVectorNumElements(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4704 | bool isMMX = VT.getSizeInBits() == 64; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4705 | bool V1IsUndef = V1.getOpcode() == ISD::UNDEF; |
4706 | bool V2IsUndef = V2.getOpcode() == ISD::UNDEF; | ||||
4707 | bool V1IsSplat = false; | ||||
4708 | bool V2IsSplat = false; | ||||
4709 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4710 | if (isZeroShuffle(SVOp)) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4711 | return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4712 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4713 | // Promote splats to v4f32. |
4714 | if (SVOp->isSplat()) { | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4715 | if (isMMX || NumElems < 4) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4716 | return Op; |
4717 | return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2()); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4718 | } |
4719 | |||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4720 | // If the shuffle can be profitably rewritten as a narrower shuffle, then |
4721 | // do it! | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4722 | if (VT == MVT::v8i16 || VT == MVT::v16i8) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4723 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4724 | if (NewOp.getNode()) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4725 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4726 | LowerVECTOR_SHUFFLE(NewOp, DAG)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4727 | } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) { |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4728 | // FIXME: Figure out a cleaner way to do this. |
4729 | // Try to make use of movq to zero out the top part. | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4730 | if (ISD::isBuildVectorAllZeros(V2.getNode())) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4731 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4732 | if (NewOp.getNode()) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4733 | if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false)) |
4734 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0), | ||||
4735 | DAG, Subtarget, dl); | ||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4736 | } |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4737 | } else if (ISD::isBuildVectorAllZeros(V1.getNode())) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4738 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); |
4739 | if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp))) | ||||
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4740 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4741 | DAG, Subtarget, dl); |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4742 | } |
4743 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4744 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4745 | if (X86::isPSHUFDMask(SVOp)) |
4746 | return Op; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4747 | |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4748 | // Check if this can be converted into a logical shift. |
4749 | bool isLeft = false; | ||||
4750 | unsigned ShAmt = 0; | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4751 | SDValue ShVal; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4752 | bool isShift = getSubtarget()->hasSSE2() && |
Evan Cheng | e31a26a | 2009-12-09 21:00:30 +0000 | [diff] [blame] | 4753 | isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4754 | if (isShift && ShVal.hasOneUse()) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4755 | // If the shifted value has multiple uses, it may be cheaper to use |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4756 | // v_set0 + movlhps or movhlps, etc. |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 4757 | EVT EltVT = VT.getVectorElementType(); |
4758 | ShAmt *= EltVT.getSizeInBits(); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4759 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4760 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4761 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4762 | if (X86::isMOVLMask(SVOp)) { |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4763 | if (V1IsUndef) |
4764 | return V2; | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4765 | if (ISD::isBuildVectorAllZeros(V1.getNode())) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4766 | return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl); |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 4767 | if (!isMMX) |
4768 | return Op; | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4769 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4770 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4771 | // FIXME: fold these into legal mask. |
4772 | if (!isMMX && (X86::isMOVSHDUPMask(SVOp) || | ||||
4773 | X86::isMOVSLDUPMask(SVOp) || | ||||
4774 | X86::isMOVHLPSMask(SVOp) || | ||||
Nate Begeman | b13034d | 2009-11-07 23:17:15 +0000 | [diff] [blame] | 4775 | X86::isMOVLHPSMask(SVOp) || |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4776 | X86::isMOVLPMask(SVOp))) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4777 | return Op; |
4778 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4779 | if (ShouldXformToMOVHLPS(SVOp) || |
4780 | ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp)) | ||||
4781 | return CommuteVectorShuffle(SVOp, DAG); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4782 | |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4783 | if (isShift) { |
4784 | // No better options. Use a vshl / vsrl. | ||||
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 4785 | EVT EltVT = VT.getVectorElementType(); |
4786 | ShAmt *= EltVT.getSizeInBits(); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4787 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4788 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4789 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4790 | bool Commuted = false; |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4791 | // FIXME: This should also accept a bitcast of a splat? Be careful, not |
4792 | // 1,1,1,1 -> v8i16 though. | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4793 | V1IsSplat = isSplatVector(V1.getNode()); |
4794 | V2IsSplat = isSplatVector(V2.getNode()); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4795 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4796 | // Canonicalize the splat or undef, if present, to be on the RHS. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4797 | if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4798 | Op = CommuteVectorShuffle(SVOp, DAG); |
4799 | SVOp = cast<ShuffleVectorSDNode>(Op); | ||||
4800 | V1 = SVOp->getOperand(0); | ||||
4801 | V2 = SVOp->getOperand(1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4802 | std::swap(V1IsSplat, V2IsSplat); |
4803 | std::swap(V1IsUndef, V2IsUndef); | ||||
4804 | Commuted = true; | ||||
4805 | } | ||||
4806 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4807 | if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) { |
4808 | // Shuffling low element of v1 into undef, just return v1. | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4809 | if (V2IsUndef) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4810 | return V1; |
4811 | // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which | ||||
4812 | // the instruction selector will not match, so get a canonical MOVL with | ||||
4813 | // swapped operands to undo the commute. | ||||
4814 | return getMOVL(DAG, dl, VT, V2, V1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4815 | } |
4816 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4817 | if (X86::isUNPCKL_v_undef_Mask(SVOp) || |
4818 | X86::isUNPCKH_v_undef_Mask(SVOp) || | ||||
4819 | X86::isUNPCKLMask(SVOp) || | ||||
4820 | X86::isUNPCKHMask(SVOp)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4821 | return Op; |
4822 | |||||
4823 | if (V2IsSplat) { | ||||
4824 | // Normalize mask so all entries that point to V2 points to its first | ||||
4825 | // element then try to match unpck{h|l} again. If match, return a | ||||
4826 | // new vector_shuffle with the corrected mask. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4827 | SDValue NewMask = NormalizeMask(SVOp, DAG); |
4828 | ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask); | ||||
4829 | if (NSVOp != SVOp) { | ||||
4830 | if (X86::isUNPCKLMask(NSVOp, true)) { | ||||
4831 | return NewMask; | ||||
4832 | } else if (X86::isUNPCKHMask(NSVOp, true)) { | ||||
4833 | return NewMask; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4834 | } |
4835 | } | ||||
4836 | } | ||||
4837 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4838 | if (Commuted) { |
4839 | // Commute is back and try unpck* again. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4840 | // FIXME: this seems wrong. |
4841 | SDValue NewOp = CommuteVectorShuffle(SVOp, DAG); | ||||
4842 | ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp); | ||||
4843 | if (X86::isUNPCKL_v_undef_Mask(NewSVOp) || | ||||
4844 | X86::isUNPCKH_v_undef_Mask(NewSVOp) || | ||||
4845 | X86::isUNPCKLMask(NewSVOp) || | ||||
4846 | X86::isUNPCKHMask(NewSVOp)) | ||||
4847 | return NewOp; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4848 | } |
4849 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4850 | // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4851 | |
4852 | // Normalize the node to match x86 shuffle ops if needed | ||||
4853 | if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp)) | ||||
4854 | return CommuteVectorShuffle(SVOp, DAG); | ||||
4855 | |||||
4856 | // Check for legal shuffle and return? | ||||
4857 | SmallVector<int, 16> PermMask; | ||||
4858 | SVOp->getMask(PermMask); | ||||
4859 | if (isShuffleMaskLegal(PermMask, VT)) | ||||
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4860 | return Op; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4861 | |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4862 | // Handle v8i16 specifically since SSE can do byte extraction and insertion. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4863 | if (VT == MVT::v8i16) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4864 | SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4865 | if (NewOp.getNode()) |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4866 | return NewOp; |
4867 | } | ||||
4868 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4869 | if (VT == MVT::v16i8) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4870 | SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4871 | if (NewOp.getNode()) |
4872 | return NewOp; | ||||
4873 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4874 | |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4875 | // Handle all 4 wide cases with a number of shuffles except for MMX. |
4876 | if (NumElems == 4 && !isMMX) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4877 | return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4878 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4879 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4880 | } |
4881 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4882 | SDValue |
4883 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4884 | SelectionDAG &DAG) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4885 | EVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4886 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4887 | if (VT.getSizeInBits() == 8) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4888 | SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4889 | Op.getOperand(0), Op.getOperand(1)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4890 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4891 | DAG.getValueType(VT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4892 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4893 | } else if (VT.getSizeInBits() == 16) { |
Evan Cheng | f9393b3 | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4894 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
4895 | // If Idx is 0, it's cheaper to do a move instead of a pextrw. | ||||
4896 | if (Idx == 0) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4897 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, |
4898 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4899 | DAG.getNode(ISD::BIT_CONVERT, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4900 | MVT::v4i32, |
Evan Cheng | f9393b3 | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4901 | Op.getOperand(0)), |
4902 | Op.getOperand(1))); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4903 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4904 | Op.getOperand(0), Op.getOperand(1)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4905 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4906 | DAG.getValueType(VT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4907 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4908 | } else if (VT == MVT::f32) { |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4909 | // EXTRACTPS outputs to a GPR32 register which will require a movd to copy |
4910 | // the result back to FR32 register. It's only worth matching if the | ||||
Dan Gohman | 9fdd014 | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4911 | // result has a single use which is a store or a bitcast to i32. And in |
4912 | // the case of a store, it's not worth it if the index is a constant 0, | ||||
4913 | // because a MOVSSmr can be used instead, which is smaller and faster. | ||||
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4914 | if (!Op.hasOneUse()) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4915 | return SDValue(); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4916 | SDNode *User = *Op.getNode()->use_begin(); |
Dan Gohman | 9fdd014 | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4917 | if ((User->getOpcode() != ISD::STORE || |
4918 | (isa<ConstantSDNode>(Op.getOperand(1)) && | ||||
4919 | cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) && | ||||
Dan Gohman | 788db59 | 2008-04-16 02:32:24 +0000 | [diff] [blame] | 4920 | (User->getOpcode() != ISD::BIT_CONVERT || |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4921 | User->getValueType(0) != MVT::i32)) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4922 | return SDValue(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4923 | SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, |
4924 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4925 | Op.getOperand(0)), |
4926 | Op.getOperand(1)); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4927 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract); |
4928 | } else if (VT == MVT::i32) { | ||||
Mon P Wang | ac2a3c5 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4929 | // ExtractPS works with constant index. |
4930 | if (isa<ConstantSDNode>(Op.getOperand(1))) | ||||
4931 | return Op; | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4932 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4933 | return SDValue(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4934 | } |
4935 | |||||
4936 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4937 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 4938 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, |
4939 | SelectionDAG &DAG) const { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4940 | if (!isa<ConstantSDNode>(Op.getOperand(1))) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4941 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4942 | |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4943 | if (Subtarget->hasSSE41()) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4944 | SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4945 | if (Res.getNode()) |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4946 | return Res; |
4947 | } | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4948 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4949 | EVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4950 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4951 | // TODO: handle v16i8. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4952 | if (VT.getSizeInBits() == 16) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4953 | SDValue Vec = Op.getOperand(0); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4954 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4955 | if (Idx == 0) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4956 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, |
4957 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4958 | DAG.getNode(ISD::BIT_CONVERT, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 4959 | MVT::v4i32, Vec), |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4960 | Op.getOperand(1))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4961 | // Transform it so it match pextrw which produces a 32-bit result. |
Ken Dyck | 5d3fa64 | 2009-12-17 15:31:52 +0000 | [diff] [blame] | 4962 | EVT EltVT = MVT::i32; |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 4963 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4964 | Op.getOperand(0), Op.getOperand(1)); |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 4965 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4966 | DAG.getValueType(VT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4967 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4968 | } else if (VT.getSizeInBits() == 32) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4969 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4970 | if (Idx == 0) |
4971 | return Op; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4972 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4973 | // SHUFPS the element to the lowest double word, then movss. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4974 | int Mask[4] = { Idx, -1, -1, -1 }; |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4975 | EVT VVT = Op.getOperand(0).getValueType(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4976 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4977 | DAG.getUNDEF(VVT), Mask); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4978 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4979 | DAG.getIntPtrConstant(0)); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4980 | } else if (VT.getSizeInBits() == 64) { |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4981 | // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b |
4982 | // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught | ||||
4983 | // to match extract_elt for f64. | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4984 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4985 | if (Idx == 0) |
4986 | return Op; | ||||
4987 | |||||
4988 | // UNPCKHPD the element to the lowest double word, then movsd. | ||||
4989 | // Note if the lower 64 bits of the result of the UNPCKHPD is then stored | ||||
4990 | // to a f64mem, the whole operation is folded into a single MOVHPDmr. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4991 | int Mask[2] = { 1, -1 }; |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 4992 | EVT VVT = Op.getOperand(0).getValueType(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 4993 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4994 | DAG.getUNDEF(VVT), Mask); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4995 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4996 | DAG.getIntPtrConstant(0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4997 | } |
4998 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4999 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5000 | } |
5001 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5002 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5003 | X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, |
5004 | SelectionDAG &DAG) const { | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5005 | EVT VT = Op.getValueType(); |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5006 | EVT EltVT = VT.getVectorElementType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5007 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5008 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5009 | SDValue N0 = Op.getOperand(0); |
5010 | SDValue N1 = Op.getOperand(1); | ||||
5011 | SDValue N2 = Op.getOperand(2); | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5012 | |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5013 | if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) && |
Dan Gohman | 5a7af04 | 2008-08-14 22:53:18 +0000 | [diff] [blame] | 5014 | isa<ConstantSDNode>(N2)) { |
Chris Lattner | 5fc65c5 | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 5015 | unsigned Opc; |
5016 | if (VT == MVT::v8i16) | ||||
5017 | Opc = X86ISD::PINSRW; | ||||
5018 | else if (VT == MVT::v4i16) | ||||
5019 | Opc = X86ISD::MMX_PINSRW; | ||||
5020 | else if (VT == MVT::v16i8) | ||||
5021 | Opc = X86ISD::PINSRB; | ||||
5022 | else | ||||
5023 | Opc = X86ISD::PINSRB; | ||||
5024 | |||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5025 | // Transform it so it match pinsr{b,w} which expects a GR32 as its second |
5026 | // argument. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5027 | if (N1.getValueType() != MVT::i32) |
5028 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); | ||||
5029 | if (N2.getValueType() != MVT::i32) | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5030 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5031 | return DAG.getNode(Opc, dl, VT, N0, N1, N2); |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5032 | } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) { |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5033 | // Bits [7:6] of the constant are the source select. This will always be |
5034 | // zero here. The DAG Combiner may combine an extract_elt index into these | ||||
5035 | // bits. For example (insert (extract, 3), 2) could be matched by putting | ||||
5036 | // the '3' into bits [7:6] of X86ISD::INSERTPS. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5037 | // Bits [5:4] of the constant are the destination select. This is the |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5038 | // value of the incoming immediate. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5039 | // Bits [3:0] of the constant are the zero mask. The DAG Combiner may |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5040 | // combine either bitwise AND or insert of float 0.0 to set these bits. |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5041 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4); |
Eric Christopher | efb657e | 2009-07-24 00:33:09 +0000 | [diff] [blame] | 5042 | // Create this as a scalar to vector.. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5043 | N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5044 | return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2); |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5045 | } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) { |
Eric Christopher | efb657e | 2009-07-24 00:33:09 +0000 | [diff] [blame] | 5046 | // PINSR* works with constant index. |
5047 | return Op; | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5048 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5049 | return SDValue(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5050 | } |
5051 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5052 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5053 | X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5054 | EVT VT = Op.getValueType(); |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5055 | EVT EltVT = VT.getVectorElementType(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 5056 | |
5057 | if (Subtarget->hasSSE41()) | ||||
5058 | return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG); | ||||
5059 | |||||
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5060 | if (EltVT == MVT::i8) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5061 | return SDValue(); |
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 5062 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5063 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5064 | SDValue N0 = Op.getOperand(0); |
5065 | SDValue N1 = Op.getOperand(1); | ||||
5066 | SDValue N2 = Op.getOperand(2); | ||||
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 5067 | |
Dan Gohman | 3bab1f7 | 2009-09-23 21:02:20 +0000 | [diff] [blame] | 5068 | if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) { |
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 5069 | // Transform it so it match pinsrw which expects a 16-bit value in a GR32 |
5070 | // as its second argument. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5071 | if (N1.getValueType() != MVT::i32) |
5072 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); | ||||
5073 | if (N2.getValueType() != MVT::i32) | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5074 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); |
Chris Lattner | 5fc65c5 | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 5075 | return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW, |
5076 | dl, VT, N0, N1, N2); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5077 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5078 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5079 | } |
5080 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5081 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5082 | X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5083 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 7352817 | 2010-07-04 23:07:25 +0000 | [diff] [blame] | 5084 | |
5085 | if (Op.getValueType() == MVT::v1i64 && | ||||
5086 | Op.getOperand(0).getValueType() == MVT::i64) | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5087 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0)); |
Rafael Espindola | fe2a397 | 2009-08-03 02:45:34 +0000 | [diff] [blame] | 5088 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5089 | SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0)); |
5090 | EVT VT = MVT::v2i32; | ||||
5091 | switch (Op.getValueType().getSimpleVT().SimpleTy) { | ||||
Evan Cheng | d1045a6 | 2008-02-18 23:04:32 +0000 | [diff] [blame] | 5092 | default: break; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5093 | case MVT::v16i8: |
5094 | case MVT::v8i16: | ||||
5095 | VT = MVT::v4i32; | ||||
Evan Cheng | d1045a6 | 2008-02-18 23:04:32 +0000 | [diff] [blame] | 5096 | break; |
5097 | } | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5098 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), |
5099 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5100 | } |
5101 | |||||
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 5102 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as |
5103 | // their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is | ||||
5104 | // one of the above mentioned nodes. It has to be wrapped because otherwise | ||||
5105 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only | ||||
5106 | // be used to form addressing mode. These wrapped nodes will be selected | ||||
5107 | // into MOV32ri. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5108 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5109 | X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5110 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5111 | |
Chris Lattner | 5062b3b | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 5112 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
5113 | // global base reg. | ||||
5114 | unsigned char OpFlag = 0; | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5115 | unsigned WrapperKind = X86ISD::Wrapper; |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5116 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
5117 | |||||
Chris Lattner | 28d40c6 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5118 | if (Subtarget->isPICStyleRIPRel() && |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5119 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5120 | WrapperKind = X86ISD::WrapperRIP; |
Chris Lattner | 4a94893 | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 5121 | else if (Subtarget->isPICStyleGOT()) |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5122 | OpFlag = X86II::MO_GOTOFF; |
Chris Lattner | 2e9393c | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 5123 | else if (Subtarget->isPICStyleStubPIC()) |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5124 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5125 | |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5126 | SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(), |
Chris Lattner | 5062b3b | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 5127 | CP->getAlignment(), |
5128 | CP->getOffset(), OpFlag); | ||||
5129 | DebugLoc DL = CP->getDebugLoc(); | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5130 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5131 | // With PIC, the address is actually $g + Offset. |
Chris Lattner | 5062b3b | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 5132 | if (OpFlag) { |
5133 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), | ||||
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 5134 | DAG.getNode(X86ISD::GlobalBaseReg, |
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5135 | DebugLoc(), getPointerTy()), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5136 | Result); |
5137 | } | ||||
5138 | |||||
5139 | return Result; | ||||
5140 | } | ||||
5141 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5142 | SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const { |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5143 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5144 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5145 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
5146 | // global base reg. | ||||
5147 | unsigned char OpFlag = 0; | ||||
5148 | unsigned WrapperKind = X86ISD::Wrapper; | ||||
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5149 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
5150 | |||||
Chris Lattner | 28d40c6 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5151 | if (Subtarget->isPICStyleRIPRel() && |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5152 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5153 | WrapperKind = X86ISD::WrapperRIP; |
Chris Lattner | 4a94893 | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 5154 | else if (Subtarget->isPICStyleGOT()) |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5155 | OpFlag = X86II::MO_GOTOFF; |
Chris Lattner | 2e9393c | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 5156 | else if (Subtarget->isPICStyleStubPIC()) |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5157 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5158 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5159 | SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(), |
5160 | OpFlag); | ||||
5161 | DebugLoc DL = JT->getDebugLoc(); | ||||
5162 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5163 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5164 | // With PIC, the address is actually $g + Offset. |
5165 | if (OpFlag) { | ||||
5166 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), | ||||
5167 | DAG.getNode(X86ISD::GlobalBaseReg, | ||||
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5168 | DebugLoc(), getPointerTy()), |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5169 | Result); |
5170 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5171 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5172 | return Result; |
5173 | } | ||||
5174 | |||||
5175 | SDValue | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5176 | X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const { |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5177 | const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5178 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5179 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the |
5180 | // global base reg. | ||||
5181 | unsigned char OpFlag = 0; | ||||
5182 | unsigned WrapperKind = X86ISD::Wrapper; | ||||
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5183 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
5184 | |||||
Chris Lattner | 28d40c6 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5185 | if (Subtarget->isPICStyleRIPRel() && |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5186 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5187 | WrapperKind = X86ISD::WrapperRIP; |
Chris Lattner | 4a94893 | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 5188 | else if (Subtarget->isPICStyleGOT()) |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5189 | OpFlag = X86II::MO_GOTOFF; |
Chris Lattner | 2e9393c | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 5190 | else if (Subtarget->isPICStyleStubPIC()) |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 5191 | OpFlag = X86II::MO_PIC_BASE_OFFSET; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5192 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5193 | SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5194 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5195 | DebugLoc DL = Op.getDebugLoc(); |
5196 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5197 | |
5198 | |||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5199 | // With PIC, the address is actually $g + Offset. |
5200 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | ||||
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 5201 | !Subtarget->is64Bit()) { |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5202 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
5203 | DAG.getNode(X86ISD::GlobalBaseReg, | ||||
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5204 | DebugLoc(), getPointerTy()), |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5205 | Result); |
5206 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5207 | |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5208 | return Result; |
5209 | } | ||||
5210 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5211 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5212 | X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 885793b | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5213 | // Create the TargetBlockAddressAddress node. |
5214 | unsigned char OpFlags = | ||||
5215 | Subtarget->ClassifyBlockAddressReference(); | ||||
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5216 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
Dan Gohman | 36c56d0 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 5217 | const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress(); |
Dan Gohman | 885793b | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5218 | DebugLoc dl = Op.getDebugLoc(); |
5219 | SDValue Result = DAG.getBlockAddress(BA, getPointerTy(), | ||||
5220 | /*isTarget=*/true, OpFlags); | ||||
5221 | |||||
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5222 | if (Subtarget->isPICStyleRIPRel() && |
5223 | (M == CodeModel::Small || M == CodeModel::Kernel)) | ||||
Dan Gohman | 885793b | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5224 | Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result); |
5225 | else | ||||
5226 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); | ||||
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5227 | |
Dan Gohman | 885793b | 2009-11-20 23:18:13 +0000 | [diff] [blame] | 5228 | // With PIC, the address is actually $g + Offset. |
5229 | if (isGlobalRelativeToPICBase(OpFlags)) { | ||||
5230 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), | ||||
5231 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), | ||||
5232 | Result); | ||||
5233 | } | ||||
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 5234 | |
5235 | return Result; | ||||
5236 | } | ||||
5237 | |||||
5238 | SDValue | ||||
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5239 | X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5240 | int64_t Offset, |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 5241 | SelectionDAG &DAG) const { |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5242 | // Create the TargetGlobalAddress node, folding in the constant |
5243 | // offset if it is legal. | ||||
Chris Lattner | 505aa6c | 2009-07-10 07:20:05 +0000 | [diff] [blame] | 5244 | unsigned char OpFlags = |
5245 | Subtarget->ClassifyGlobalReference(GV, getTargetMachine()); | ||||
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5246 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5247 | SDValue Result; |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5248 | if (OpFlags == X86II::MO_NO_FLAG && |
5249 | X86::isOffsetSuitableForCodeModel(Offset, M)) { | ||||
Chris Lattner | 9ab4e66 | 2009-07-09 00:58:53 +0000 | [diff] [blame] | 5250 | // A direct static reference to a global. |
Dale Johannesen | f97110c | 2009-07-21 00:12:29 +0000 | [diff] [blame] | 5251 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset); |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5252 | Offset = 0; |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5253 | } else { |
Chris Lattner | 5bdaa52 | 2009-06-27 05:39:56 +0000 | [diff] [blame] | 5254 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags); |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5255 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5256 | |
Chris Lattner | 28d40c6 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 5257 | if (Subtarget->isPICStyleRIPRel() && |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 5258 | (M == CodeModel::Small || M == CodeModel::Kernel)) |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5259 | Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result); |
5260 | else | ||||
5261 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); | ||||
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5262 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5263 | // With PIC, the address is actually $g + Offset. |
Chris Lattner | 054532c | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 5264 | if (isGlobalRelativeToPICBase(OpFlags)) { |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5265 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
5266 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5267 | Result); |
5268 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5269 | |
Chris Lattner | 054532c | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 5270 | // For globals that require a load from a stub to get the address, emit the |
5271 | // load. | ||||
5272 | if (isGlobalStubReference(OpFlags)) | ||||
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5273 | Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5274 | PseudoSourceValue::getGOT(), 0, false, false, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5275 | |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5276 | // If there was a non-zero offset that we didn't fold, create an explicit |
5277 | // addition for it. | ||||
5278 | if (Offset != 0) | ||||
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5279 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result, |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5280 | DAG.getConstant(Offset, getPointerTy())); |
5281 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5282 | return Result; |
5283 | } | ||||
5284 | |||||
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 5285 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5286 | X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 5287 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 5288 | int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5289 | return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG); |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 5290 | } |
5291 | |||||
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 5292 | static SDValue |
5293 | GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA, | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5294 | SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg, |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5295 | unsigned char OperandFlags) { |
Anton Korobeynikov | 7767af5 | 2009-12-11 19:39:55 +0000 | [diff] [blame] | 5296 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5297 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 5298 | DebugLoc dl = GA->getDebugLoc(); |
5299 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), | ||||
5300 | GA->getValueType(0), | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5301 | GA->getOffset(), |
5302 | OperandFlags); | ||||
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 5303 | if (InFlag) { |
5304 | SDValue Ops[] = { Chain, TGA, *InFlag }; | ||||
Rafael Espindola | 7fc4b8d | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 5305 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3); |
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 5306 | } else { |
5307 | SDValue Ops[] = { Chain, TGA }; | ||||
Rafael Espindola | 7fc4b8d | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 5308 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2); |
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 5309 | } |
Anton Korobeynikov | 7767af5 | 2009-12-11 19:39:55 +0000 | [diff] [blame] | 5310 | |
5311 | // TLSADDR will be codegen'ed as call. Inform MFI that function has calls. | ||||
Bill Wendling | b6d3f25 | 2010-05-14 21:14:32 +0000 | [diff] [blame] | 5312 | MFI->setAdjustsStack(true); |
Anton Korobeynikov | 7767af5 | 2009-12-11 19:39:55 +0000 | [diff] [blame] | 5313 | |
Rafael Espindola | 7fc4b8d | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 5314 | SDValue Flag = Chain.getValue(1); |
5315 | return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag); | ||||
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 5316 | } |
5317 | |||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5318 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5319 | static SDValue |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5320 | LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5321 | const EVT PtrVT) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5322 | SDValue InFlag; |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5323 | DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better |
5324 | SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX, | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5325 | DAG.getNode(X86ISD::GlobalBaseReg, |
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5326 | DebugLoc(), PtrVT), InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5327 | InFlag = Chain.getValue(1); |
5328 | |||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5329 | return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5330 | } |
5331 | |||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5332 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5333 | static SDValue |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5334 | LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5335 | const EVT PtrVT) { |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5336 | return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, |
5337 | X86::RAX, X86II::MO_TLSGD); | ||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5338 | } |
5339 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5340 | // Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or |
5341 | // "local exec" model. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5342 | static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5343 | const EVT PtrVT, TLSModel::Model model, |
Rafael Espindola | b93a512 | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 5344 | bool is64Bit) { |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5345 | DebugLoc dl = GA->getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5346 | // Get the Thread Pointer |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 5347 | SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress, |
Chris Lattner | d2c680b | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 5348 | DebugLoc(), PtrVT, |
Rafael Espindola | b93a512 | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 5349 | DAG.getRegister(is64Bit? X86::FS : X86::GS, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5350 | MVT::i32)); |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 5351 | |
5352 | SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base, | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5353 | NULL, 0, false, false, 0); |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 5354 | |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5355 | unsigned char OperandFlags = 0; |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5356 | // Most TLS accesses are not RIP relative, even on x86-64. One exception is |
5357 | // initialexec. | ||||
5358 | unsigned WrapperKind = X86ISD::Wrapper; | ||||
5359 | if (model == TLSModel::LocalExec) { | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5360 | OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF; |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5361 | } else if (is64Bit) { |
5362 | assert(model == TLSModel::InitialExec); | ||||
5363 | OperandFlags = X86II::MO_GOTTPOFF; | ||||
5364 | WrapperKind = X86ISD::WrapperRIP; | ||||
5365 | } else { | ||||
5366 | assert(model == TLSModel::InitialExec); | ||||
5367 | OperandFlags = X86II::MO_INDNTPOFF; | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5368 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5369 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5370 | // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial |
5371 | // exec) | ||||
Chris Lattner | 3207f8b | 2009-06-21 02:22:34 +0000 | [diff] [blame] | 5372 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0), |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5373 | GA->getOffset(), OperandFlags); |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 5374 | SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5375 | |
Rafael Espindola | 7b620af | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 5376 | if (model == TLSModel::InitialExec) |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5377 | Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5378 | PseudoSourceValue::getGOT(), 0, false, false, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5379 | |
5380 | // The address of the thread local variable is the add of the thread | ||||
5381 | // pointer with the offset of the variable. | ||||
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 5382 | return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5383 | } |
5384 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5385 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5386 | X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const { |
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 5387 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5388 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 5389 | const GlobalValue *GV = GA->getGlobal(); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5390 | |
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 5391 | if (Subtarget->isTargetELF()) { |
5392 | // TODO: implement the "local dynamic" model | ||||
5393 | // TODO: implement the "initial exec"model for pic executables | ||||
5394 | |||||
5395 | // If GV is an alias then use the aliasee for determining | ||||
5396 | // thread-localness. | ||||
5397 | if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV)) | ||||
5398 | GV = GA->resolveAliasedGlobal(false); | ||||
5399 | |||||
5400 | TLSModel::Model model | ||||
5401 | = getTLSModel(GV, getTargetMachine().getRelocationModel()); | ||||
5402 | |||||
5403 | switch (model) { | ||||
5404 | case TLSModel::GeneralDynamic: | ||||
5405 | case TLSModel::LocalDynamic: // not implemented | ||||
5406 | if (Subtarget->is64Bit()) | ||||
5407 | return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy()); | ||||
5408 | return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy()); | ||||
5409 | |||||
5410 | case TLSModel::InitialExec: | ||||
5411 | case TLSModel::LocalExec: | ||||
5412 | return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, | ||||
5413 | Subtarget->is64Bit()); | ||||
5414 | } | ||||
5415 | } else if (Subtarget->isTargetDarwin()) { | ||||
5416 | // Darwin only has one model of TLS. Lower to that. | ||||
5417 | unsigned char OpFlag = 0; | ||||
5418 | unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ? | ||||
5419 | X86ISD::WrapperRIP : X86ISD::Wrapper; | ||||
5420 | |||||
5421 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the | ||||
5422 | // global base reg. | ||||
5423 | bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) && | ||||
5424 | !Subtarget->is64Bit(); | ||||
5425 | if (PIC32) | ||||
5426 | OpFlag = X86II::MO_TLVP_PIC_BASE; | ||||
5427 | else | ||||
5428 | OpFlag = X86II::MO_TLVP; | ||||
5429 | |||||
5430 | SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), | ||||
5431 | getPointerTy(), | ||||
5432 | GA->getOffset(), OpFlag); | ||||
5433 | |||||
5434 | DebugLoc DL = Op.getDebugLoc(); | ||||
5435 | SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | ||||
5436 | |||||
5437 | // With PIC32, the address is actually $g + Offset. | ||||
5438 | if (PIC32) | ||||
5439 | Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(), | ||||
5440 | DAG.getNode(X86ISD::GlobalBaseReg, | ||||
5441 | DebugLoc(), getPointerTy()), | ||||
5442 | Offset); | ||||
5443 | |||||
5444 | // Lowering the machine isd will make sure everything is in the right | ||||
5445 | // location. | ||||
5446 | SDValue Args[] = { Offset }; | ||||
5447 | SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1); | ||||
5448 | |||||
5449 | // TLSCALL will be codegen'ed as call. Inform MFI that function has calls. | ||||
5450 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | ||||
5451 | MFI->setAdjustsStack(true); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5452 | |
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 5453 | // And our return value (tls address) is in the standard call return value |
5454 | // location. | ||||
5455 | unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX; | ||||
5456 | return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy()); | ||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 5457 | } |
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 5458 | |
5459 | assert(false && | ||||
5460 | "TLS not implemented for this target."); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5461 | |
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5462 | llvm_unreachable("Unreachable"); |
Chris Lattner | da028df | 2009-04-01 22:14:45 +0000 | [diff] [blame] | 5463 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5464 | } |
5465 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5466 | |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5467 | /// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5468 | /// take a 2 x i32 value to shift plus a shift amount. |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5469 | SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 5470 | assert(Op.getNumOperands() == 3 && "Not a double-shift!"); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5471 | EVT VT = Op.getValueType(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5472 | unsigned VTBits = VT.getSizeInBits(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5473 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5474 | bool isSRA = Op.getOpcode() == ISD::SRA_PARTS; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5475 | SDValue ShOpLo = Op.getOperand(0); |
5476 | SDValue ShOpHi = Op.getOperand(1); | ||||
5477 | SDValue ShAmt = Op.getOperand(2); | ||||
Chris Lattner | 996d9e5 | 2009-07-29 05:48:09 +0000 | [diff] [blame] | 5478 | SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5479 | DAG.getConstant(VTBits - 1, MVT::i8)) |
Chris Lattner | 996d9e5 | 2009-07-29 05:48:09 +0000 | [diff] [blame] | 5480 | : DAG.getConstant(0, VT); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5481 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5482 | SDValue Tmp2, Tmp3; |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5483 | if (Op.getOpcode() == ISD::SHL_PARTS) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5484 | Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt); |
5485 | Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt); | ||||
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5486 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5487 | Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt); |
5488 | Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt); | ||||
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5489 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5490 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5491 | SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt, |
5492 | DAG.getConstant(VTBits, MVT::i8)); | ||||
Chris Lattner | 4497701 | 2010-02-22 00:28:59 +0000 | [diff] [blame] | 5493 | SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5494 | AndNode, DAG.getConstant(0, MVT::i8)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5495 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5496 | SDValue Hi, Lo; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5497 | SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5498 | SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond }; |
5499 | SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond }; | ||||
Duncan Sands | f19591c | 2008-06-30 10:19:09 +0000 | [diff] [blame] | 5500 | |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5501 | if (Op.getOpcode() == ISD::SHL_PARTS) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5502 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); |
5503 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); | ||||
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5504 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5505 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); |
5506 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); | ||||
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 5507 | } |
5508 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5509 | SDValue Ops[2] = { Lo, Hi }; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5510 | return DAG.getMergeValues(Ops, 2, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5511 | } |
5512 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5513 | SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, |
5514 | SelectionDAG &DAG) const { | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5515 | EVT SrcVT = Op.getOperand(0).getValueType(); |
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 5516 | |
5517 | if (SrcVT.isVector()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5518 | if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) { |
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 5519 | return Op; |
5520 | } | ||||
5521 | return SDValue(); | ||||
5522 | } | ||||
5523 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5524 | assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 && |
Chris Lattner | dd3e142 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 5525 | "Unknown SINT_TO_FP to lower!"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5526 | |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5527 | // These are really Legal; return the operand so the caller accepts it as |
5528 | // Legal. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5529 | if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType())) |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5530 | return Op; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5531 | if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) && |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5532 | Subtarget->is64Bit()) { |
5533 | return Op; | ||||
5534 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5535 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5536 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5537 | unsigned Size = SrcVT.getSizeInBits()/8; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5538 | MachineFunction &MF = DAG.getMachineFunction(); |
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 5539 | int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5540 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5541 | SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 5542 | StackSlot, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5543 | PseudoSourceValue::getFixedStack(SSFI), 0, |
5544 | false, false, 0); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5545 | return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG); |
5546 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5547 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5548 | SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 5549 | SDValue StackSlot, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5550 | SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5551 | // Build the FILD |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5552 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5553 | SDVTList Tys; |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5554 | bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType()); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5555 | if (useSSE) |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5556 | Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5557 | else |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5558 | Tys = DAG.getVTList(Op.getValueType(), MVT::Other); |
Benjamin Kramer | 65f60c9 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 5559 | SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) }; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5560 | SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl, |
Benjamin Kramer | 65f60c9 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 5561 | Tys, Ops, array_lengthof(Ops)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5562 | |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5563 | if (useSSE) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5564 | Chain = Result.getValue(1); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5565 | SDValue InFlag = Result.getValue(2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5566 | |
5567 | // FIXME: Currently the FST is flagged to the FILD_FLAG. This | ||||
5568 | // shouldn't be necessary except that RFP cannot be live across | ||||
5569 | // multiple blocks. When stackifier is fixed, they can be uncoupled. | ||||
5570 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 5571 | int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5572 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5573 | Tys = DAG.getVTList(MVT::Other); |
Benjamin Kramer | 65f60c9 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 5574 | SDValue Ops[] = { |
5575 | Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag | ||||
5576 | }; | ||||
5577 | Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops)); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5578 | Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5579 | PseudoSourceValue::getFixedStack(SSFI), 0, |
5580 | false, false, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5581 | } |
5582 | |||||
5583 | return Result; | ||||
5584 | } | ||||
5585 | |||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5586 | // LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion. |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5587 | SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, |
5588 | SelectionDAG &DAG) const { | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5589 | // This algorithm is not obvious. Here it is in C code, more or less: |
5590 | /* | ||||
5591 | double uint64_to_double( uint32_t hi, uint32_t lo ) { | ||||
5592 | static const __m128i exp = { 0x4330000045300000ULL, 0 }; | ||||
5593 | static const __m128d bias = { 0x1.0p84, 0x1.0p52 }; | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5594 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5595 | // Copy ints to xmm registers. |
5596 | __m128i xh = _mm_cvtsi32_si128( hi ); | ||||
5597 | __m128i xl = _mm_cvtsi32_si128( lo ); | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5598 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5599 | // Combine into low half of a single xmm register. |
5600 | __m128i x = _mm_unpacklo_epi32( xh, xl ); | ||||
5601 | __m128d d; | ||||
5602 | double sd; | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5603 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5604 | // Merge in appropriate exponents to give the integer bits the right |
5605 | // magnitude. | ||||
5606 | x = _mm_unpacklo_epi32( x, exp ); | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5607 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5608 | // Subtract away the biases to deal with the IEEE-754 double precision |
5609 | // implicit 1. | ||||
5610 | d = _mm_sub_pd( (__m128d) x, bias ); | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5611 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5612 | // All conversions up to here are exact. The correctly rounded result is |
5613 | // calculated using the current rounding mode using the following | ||||
5614 | // horizontal add. | ||||
5615 | d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) ); | ||||
5616 | _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this | ||||
5617 | // store doesn't really need to be here (except | ||||
5618 | // maybe to zero the other double) | ||||
5619 | return sd; | ||||
5620 | } | ||||
5621 | */ | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 5622 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5623 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 5624 | LLVMContext *Context = DAG.getContext(); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5625 | |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5626 | // Build some magic constants. |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5627 | std::vector<Constant*> CV0; |
Owen Anderson | eacb44d | 2009-07-24 23:12:02 +0000 | [diff] [blame] | 5628 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000))); |
5629 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000))); | ||||
5630 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0))); | ||||
5631 | CV0.push_back(ConstantInt::get(*Context, APInt(32, 0))); | ||||
Owen Anderson | 2f422e0 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 5632 | Constant *C0 = ConstantVector::get(CV0); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5633 | SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16); |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5634 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5635 | std::vector<Constant*> CV1; |
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 5636 | CV1.push_back( |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5637 | ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL)))); |
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 5638 | CV1.push_back( |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5639 | ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL)))); |
Owen Anderson | 2f422e0 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 5640 | Constant *C1 = ConstantVector::get(CV1); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5641 | SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16); |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5642 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5643 | SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
5644 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | ||||
Duncan Sands | ca872ca | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 5645 | Op.getOperand(0), |
5646 | DAG.getIntPtrConstant(1))); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5647 | SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
5648 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | ||||
Duncan Sands | ca872ca | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 5649 | Op.getOperand(0), |
5650 | DAG.getIntPtrConstant(0))); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5651 | SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2); |
5652 | SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0, | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5653 | PseudoSourceValue::getConstantPool(), 0, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5654 | false, false, 16); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5655 | SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0); |
5656 | SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2); | ||||
5657 | SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1, | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5658 | PseudoSourceValue::getConstantPool(), 0, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5659 | false, false, 16); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5660 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5661 | |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5662 | // Add the halves; easiest way is to swap them into another reg first. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 5663 | int ShufMask[2] = { 1, -1 }; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5664 | SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub, |
5665 | DAG.getUNDEF(MVT::v2f64), ShufMask); | ||||
5666 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub); | ||||
5667 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add, | ||||
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 5668 | DAG.getIntPtrConstant(0)); |
5669 | } | ||||
5670 | |||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5671 | // LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion. |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5672 | SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, |
5673 | SelectionDAG &DAG) const { | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5674 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5675 | // FP constant to bias correct the final result. |
5676 | SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL), | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5677 | MVT::f64); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5678 | |
5679 | // Load the 32-bit value into an XMM register. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5680 | SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
5681 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5682 | Op.getOperand(0), |
5683 | DAG.getIntPtrConstant(0))); | ||||
5684 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5685 | Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, |
5686 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load), | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5687 | DAG.getIntPtrConstant(0)); |
5688 | |||||
5689 | // Or the load with the bias. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5690 | SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, |
5691 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5692 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5693 | MVT::v2f64, Load)), |
5694 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5695 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5696 | MVT::v2f64, Bias))); |
5697 | Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, | ||||
5698 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or), | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5699 | DAG.getIntPtrConstant(0)); |
5700 | |||||
5701 | // Subtract the bias. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5702 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5703 | |
5704 | // Handle final rounding. | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5705 | EVT DestVT = Op.getValueType(); |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 5706 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5707 | if (DestVT.bitsLT(MVT::f64)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5708 | return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub, |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 5709 | DAG.getIntPtrConstant(0)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5710 | } else if (DestVT.bitsGT(MVT::f64)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5711 | return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub); |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 5712 | } |
5713 | |||||
5714 | // Handle final rounding. | ||||
5715 | return Sub; | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5716 | } |
5717 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5718 | SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, |
5719 | SelectionDAG &DAG) const { | ||||
Evan Cheng | 44fd239 | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 5720 | SDValue N0 = Op.getOperand(0); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5721 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5722 | |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 5723 | // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't |
Evan Cheng | 44fd239 | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 5724 | // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform |
5725 | // the optimization here. | ||||
5726 | if (DAG.SignBitIsZero(N0)) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5727 | return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0); |
Evan Cheng | 44fd239 | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 5728 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5729 | EVT SrcVT = N0.getValueType(); |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 5730 | EVT DstVT = Op.getValueType(); |
5731 | if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64) | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5732 | return LowerUINT_TO_FP_i64(Op, DAG); |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 5733 | else if (SrcVT == MVT::i32 && X86ScalarSSEf64) |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5734 | return LowerUINT_TO_FP_i32(Op, DAG); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5735 | |
5736 | // Make a 64-bit buffer, and use it to build an FILD. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5737 | SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64); |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 5738 | if (SrcVT == MVT::i32) { |
5739 | SDValue WordOff = DAG.getConstant(4, getPointerTy()); | ||||
5740 | SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl, | ||||
5741 | getPointerTy(), StackSlot, WordOff); | ||||
5742 | SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), | ||||
5743 | StackSlot, NULL, 0, false, false, 0); | ||||
5744 | SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32), | ||||
5745 | OffsetSlot, NULL, 0, false, false, 0); | ||||
5746 | SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG); | ||||
5747 | return Fild; | ||||
5748 | } | ||||
5749 | |||||
5750 | assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP"); | ||||
5751 | SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5752 | StackSlot, NULL, 0, false, false, 0); |
Dale Johannesen | 58d8a70 | 2010-05-15 18:51:12 +0000 | [diff] [blame] | 5753 | // For i64 source, we need to add the appropriate power of 2 if the input |
5754 | // was negative. This is the same as the optimization in | ||||
5755 | // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here, | ||||
5756 | // we must be careful to do the computation in x87 extended precision, not | ||||
5757 | // in SSE. (The generic code can't know it's OK to do this, or how to.) | ||||
5758 | SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other); | ||||
5759 | SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) }; | ||||
5760 | SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3); | ||||
5761 | |||||
5762 | APInt FF(32, 0x5F800000ULL); | ||||
5763 | |||||
5764 | // Check whether the sign bit is set. | ||||
5765 | SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64), | ||||
5766 | Op.getOperand(0), DAG.getConstant(0, MVT::i64), | ||||
5767 | ISD::SETLT); | ||||
5768 | |||||
5769 | // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits. | ||||
5770 | SDValue FudgePtr = DAG.getConstantPool( | ||||
5771 | ConstantInt::get(*DAG.getContext(), FF.zext(64)), | ||||
5772 | getPointerTy()); | ||||
5773 | |||||
5774 | // Get a pointer to FF if the sign bit was set, or to 0 otherwise. | ||||
5775 | SDValue Zero = DAG.getIntPtrConstant(0); | ||||
5776 | SDValue Four = DAG.getIntPtrConstant(4); | ||||
5777 | SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet, | ||||
5778 | Zero, Four); | ||||
5779 | FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset); | ||||
5780 | |||||
5781 | // Load the value out, extending it from f32 to f80. | ||||
5782 | // FIXME: Avoid the extend by constructing the right constant pool? | ||||
5783 | SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(), | ||||
5784 | FudgePtr, PseudoSourceValue::getConstantPool(), | ||||
5785 | 0, MVT::f32, false, false, 4); | ||||
5786 | // Extend everything to 80 bits to force it to be done on x87. | ||||
5787 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge); | ||||
5788 | return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0)); | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5789 | } |
5790 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5791 | std::pair<SDValue,SDValue> X86TargetLowering:: |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5792 | FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5793 | DebugLoc dl = Op.getDebugLoc(); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5794 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5795 | EVT DstTy = Op.getValueType(); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5796 | |
5797 | if (!IsSigned) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5798 | assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT"); |
5799 | DstTy = MVT::i64; | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5800 | } |
5801 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5802 | assert(DstTy.getSimpleVT() <= MVT::i64 && |
5803 | DstTy.getSimpleVT() >= MVT::i16 && | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5804 | "Unknown FP_TO_SINT to lower!"); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5805 | |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5806 | // These are really Legal. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5807 | if (DstTy == MVT::i32 && |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5808 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5809 | return std::make_pair(SDValue(), SDValue()); |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 5810 | if (Subtarget->is64Bit() && |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5811 | DstTy == MVT::i64 && |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5812 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5813 | return std::make_pair(SDValue(), SDValue()); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5814 | |
Evan Cheng | 05441e6 | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 5815 | // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary |
5816 | // stack slot. | ||||
5817 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5818 | unsigned MemSize = DstTy.getSizeInBits()/8; |
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 5819 | int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5820 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 5821 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5822 | unsigned Opc; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5823 | switch (DstTy.getSimpleVT().SimpleTy) { |
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 5824 | default: llvm_unreachable("Invalid FP_TO_SINT to lower!"); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5825 | case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break; |
5826 | case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break; | ||||
5827 | case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5828 | } |
5829 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5830 | SDValue Chain = DAG.getEntryNode(); |
5831 | SDValue Value = Op.getOperand(0); | ||||
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5832 | if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5833 | assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!"); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5834 | Chain = DAG.getStore(Chain, dl, Value, StackSlot, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5835 | PseudoSourceValue::getFixedStack(SSFI), 0, |
5836 | false, false, 0); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5837 | SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5838 | SDValue Ops[] = { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5839 | Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType()) |
5840 | }; | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5841 | Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5842 | Chain = Value.getValue(1); |
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 5843 | SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5844 | StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
5845 | } | ||||
5846 | |||||
5847 | // Build the FP_TO_INT*_IN_MEM | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5848 | SDValue Ops[] = { Chain, Value, StackSlot }; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5849 | SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5850 | |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5851 | return std::make_pair(FIST, StackSlot); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5852 | } |
5853 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5854 | SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, |
5855 | SelectionDAG &DAG) const { | ||||
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 5856 | if (Op.getValueType().isVector()) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5857 | if (Op.getValueType() == MVT::v2i32 && |
5858 | Op.getOperand(0).getValueType() == MVT::v2f64) { | ||||
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 5859 | return Op; |
5860 | } | ||||
5861 | return SDValue(); | ||||
5862 | } | ||||
5863 | |||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5864 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5865 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5866 | // If FP_TO_INTHelper failed, the node is actually supposed to be Legal. |
5867 | if (FIST.getNode() == 0) return Op; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5868 | |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5869 | // Load the result. |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5870 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5871 | FIST, StackSlot, NULL, 0, false, false, 0); |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5872 | } |
5873 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5874 | SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, |
5875 | SelectionDAG &DAG) const { | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5876 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false); |
5877 | SDValue FIST = Vals.first, StackSlot = Vals.second; | ||||
5878 | assert(FIST.getNode() && "Unexpected failure"); | ||||
5879 | |||||
5880 | // Load the result. | ||||
5881 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5882 | FIST, StackSlot, NULL, 0, false, false, 0); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5883 | } |
5884 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5885 | SDValue X86TargetLowering::LowerFABS(SDValue Op, |
5886 | SelectionDAG &DAG) const { | ||||
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 5887 | LLVMContext *Context = DAG.getContext(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5888 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5889 | EVT VT = Op.getValueType(); |
5890 | EVT EltVT = VT; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5891 | if (VT.isVector()) |
5892 | EltVT = VT.getVectorElementType(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5893 | std::vector<Constant*> CV; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5894 | if (EltVT == MVT::f64) { |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5895 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5896 | CV.push_back(C); |
5897 | CV.push_back(C); | ||||
5898 | } else { | ||||
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5899 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5900 | CV.push_back(C); |
5901 | CV.push_back(C); | ||||
5902 | CV.push_back(C); | ||||
5903 | CV.push_back(C); | ||||
5904 | } | ||||
Owen Anderson | 2f422e0 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 5905 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5906 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5907 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5908 | PseudoSourceValue::getConstantPool(), 0, |
5909 | false, false, 16); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5910 | return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5911 | } |
5912 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5913 | SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 5914 | LLVMContext *Context = DAG.getContext(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5915 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5916 | EVT VT = Op.getValueType(); |
5917 | EVT EltVT = VT; | ||||
Duncan Sands | 831102e | 2009-09-06 19:29:07 +0000 | [diff] [blame] | 5918 | if (VT.isVector()) |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5919 | EltVT = VT.getVectorElementType(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5920 | std::vector<Constant*> CV; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5921 | if (EltVT == MVT::f64) { |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5922 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5923 | CV.push_back(C); |
5924 | CV.push_back(C); | ||||
5925 | } else { | ||||
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5926 | Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5927 | CV.push_back(C); |
5928 | CV.push_back(C); | ||||
5929 | CV.push_back(C); | ||||
5930 | CV.push_back(C); | ||||
5931 | } | ||||
Owen Anderson | 2f422e0 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 5932 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5933 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5934 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5935 | PseudoSourceValue::getConstantPool(), 0, |
5936 | false, false, 16); | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5937 | if (VT.isVector()) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5938 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5939 | DAG.getNode(ISD::XOR, dl, MVT::v2i64, |
5940 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5941 | Op.getOperand(0)), |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5942 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask))); |
Evan Cheng | 92b8f78 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5943 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5944 | return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask); |
Evan Cheng | 92b8f78 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5945 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5946 | } |
5947 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 5948 | SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | 6361f97 | 2009-07-15 21:51:10 +0000 | [diff] [blame] | 5949 | LLVMContext *Context = DAG.getContext(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5950 | SDValue Op0 = Op.getOperand(0); |
5951 | SDValue Op1 = Op.getOperand(1); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5952 | DebugLoc dl = Op.getDebugLoc(); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 5953 | EVT VT = Op.getValueType(); |
5954 | EVT SrcVT = Op1.getValueType(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5955 | |
5956 | // If second operand is smaller, extend it first. | ||||
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5957 | if (SrcVT.bitsLT(VT)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5958 | Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5959 | SrcVT = VT; |
5960 | } | ||||
Dale Johannesen | fb0fa91 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5961 | // And if it is bigger, shrink it first. |
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5962 | if (SrcVT.bitsGT(VT)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5963 | Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1)); |
Dale Johannesen | fb0fa91 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5964 | SrcVT = VT; |
Dale Johannesen | fb0fa91 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5965 | } |
5966 | |||||
5967 | // At this point the operands and the result should have the same | ||||
5968 | // type, and that won't be f80 since that is not custom lowered. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5969 | |
5970 | // First get the sign bit of second operand. | ||||
5971 | std::vector<Constant*> CV; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5972 | if (SrcVT == MVT::f64) { |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5973 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)))); |
5974 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0)))); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5975 | } else { |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 5976 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)))); |
5977 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | ||||
5978 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | ||||
5979 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5980 | } |
Owen Anderson | 2f422e0 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 5981 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5982 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5983 | SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 5984 | PseudoSourceValue::getConstantPool(), 0, |
5985 | false, false, 16); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5986 | SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5987 | |
5988 | // Shift sign bit right or left if the two operands have different types. | ||||
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5989 | if (SrcVT.bitsGT(VT)) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 5990 | // Op0 is MVT::f32, Op1 is MVT::f64. |
5991 | SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit); | ||||
5992 | SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit, | ||||
5993 | DAG.getConstant(32, MVT::i32)); | ||||
5994 | SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit); | ||||
5995 | SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit, | ||||
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5996 | DAG.getIntPtrConstant(0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5997 | } |
5998 | |||||
5999 | // Clear first operand sign bit. | ||||
6000 | CV.clear(); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6001 | if (VT == MVT::f64) { |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6002 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))))); |
6003 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0)))); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6004 | } else { |
Owen Anderson | d363a0e | 2009-07-27 20:59:43 +0000 | [diff] [blame] | 6005 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))))); |
6006 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | ||||
6007 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | ||||
6008 | CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0)))); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6009 | } |
Owen Anderson | 2f422e0 | 2009-07-28 21:19:26 +0000 | [diff] [blame] | 6010 | C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 6011 | CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6012 | SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6013 | PseudoSourceValue::getConstantPool(), 0, |
6014 | false, false, 16); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6015 | SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6016 | |
6017 | // Or the value with the sign bit. | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6018 | return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6019 | } |
6020 | |||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6021 | /// Emit nodes that will be selected as "test Op0,Op0", or something |
6022 | /// equivalent. | ||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6023 | SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC, |
Evan Cheng | a6a5f5f | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6024 | SelectionDAG &DAG) const { |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6025 | DebugLoc dl = Op.getDebugLoc(); |
6026 | |||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6027 | // CF and OF aren't always set the way we want. Determine which |
6028 | // of these we need. | ||||
6029 | bool NeedCF = false; | ||||
6030 | bool NeedOF = false; | ||||
6031 | switch (X86CC) { | ||||
Bill Wendling | bddc13f | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6032 | default: break; |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6033 | case X86::COND_A: case X86::COND_AE: |
6034 | case X86::COND_B: case X86::COND_BE: | ||||
6035 | NeedCF = true; | ||||
6036 | break; | ||||
6037 | case X86::COND_G: case X86::COND_GE: | ||||
6038 | case X86::COND_L: case X86::COND_LE: | ||||
6039 | case X86::COND_O: case X86::COND_NO: | ||||
6040 | NeedOF = true; | ||||
6041 | break; | ||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6042 | } |
6043 | |||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6044 | // See if we can use the EFLAGS value from the operand instead of |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6045 | // doing a separate TEST. TEST always sets OF and CF to 0, so unless |
6046 | // we prove that the arithmetic won't overflow, we can't use OF or CF. | ||||
Bill Wendling | bddc13f | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6047 | if (Op.getResNo() != 0 || NeedOF || NeedCF) |
6048 | // Emit a CMP with 0, which is the TEST pattern. | ||||
6049 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op, | ||||
6050 | DAG.getConstant(0, Op.getValueType())); | ||||
6051 | |||||
6052 | unsigned Opcode = 0; | ||||
6053 | unsigned NumOperands = 0; | ||||
6054 | switch (Op.getNode()->getOpcode()) { | ||||
6055 | case ISD::ADD: | ||||
6056 | // Due to an isel shortcoming, be conservative if this add is likely to be | ||||
6057 | // selected as part of a load-modify-store instruction. When the root node | ||||
6058 | // in a match is a store, isel doesn't know how to remap non-chain non-flag | ||||
6059 | // uses of other nodes in the match, such as the ADD in this case. This | ||||
6060 | // leads to the ADD being left around and reselected, with the result being | ||||
6061 | // two adds in the output. Alas, even if none our users are stores, that | ||||
6062 | // doesn't prove we're O.K. Ergo, if we have any parents that aren't | ||||
6063 | // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require | ||||
6064 | // climbing the DAG back to the root, and it doesn't seem to be worth the | ||||
6065 | // effort. | ||||
6066 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6067 | UE = Op.getNode()->use_end(); UI != UE; ++UI) |
Bill Wendling | bddc13f | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6068 | if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC) |
6069 | goto default_case; | ||||
6070 | |||||
6071 | if (ConstantSDNode *C = | ||||
6072 | dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) { | ||||
6073 | // An add of one will be selected as an INC. | ||||
6074 | if (C->getAPIntValue() == 1) { | ||||
6075 | Opcode = X86ISD::INC; | ||||
6076 | NumOperands = 1; | ||||
6077 | break; | ||||
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 6078 | } |
Bill Wendling | bddc13f | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6079 | |
6080 | // An add of negative one (subtract of one) will be selected as a DEC. | ||||
6081 | if (C->getAPIntValue().isAllOnesValue()) { | ||||
6082 | Opcode = X86ISD::DEC; | ||||
6083 | NumOperands = 1; | ||||
6084 | break; | ||||
6085 | } | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6086 | } |
Bill Wendling | bddc13f | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6087 | |
6088 | // Otherwise use a regular EFLAGS-setting add. | ||||
6089 | Opcode = X86ISD::ADD; | ||||
6090 | NumOperands = 2; | ||||
6091 | break; | ||||
6092 | case ISD::AND: { | ||||
6093 | // If the primary and result isn't used, don't bother using X86ISD::AND, | ||||
6094 | // because a TEST instruction will be better. | ||||
6095 | bool NonFlagUse = false; | ||||
6096 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | ||||
6097 | UE = Op.getNode()->use_end(); UI != UE; ++UI) { | ||||
6098 | SDNode *User = *UI; | ||||
6099 | unsigned UOpNo = UI.getOperandNo(); | ||||
6100 | if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) { | ||||
6101 | // Look pass truncate. | ||||
6102 | UOpNo = User->use_begin().getOperandNo(); | ||||
6103 | User = *User->use_begin(); | ||||
6104 | } | ||||
6105 | |||||
6106 | if (User->getOpcode() != ISD::BRCOND && | ||||
6107 | User->getOpcode() != ISD::SETCC && | ||||
6108 | (User->getOpcode() != ISD::SELECT || UOpNo != 0)) { | ||||
6109 | NonFlagUse = true; | ||||
6110 | break; | ||||
6111 | } | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6112 | } |
Bill Wendling | bddc13f | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6113 | |
6114 | if (!NonFlagUse) | ||||
6115 | break; | ||||
6116 | } | ||||
6117 | // FALL THROUGH | ||||
6118 | case ISD::SUB: | ||||
6119 | case ISD::OR: | ||||
6120 | case ISD::XOR: | ||||
6121 | // Due to the ISEL shortcoming noted above, be conservative if this op is | ||||
6122 | // likely to be selected as part of a load-modify-store instruction. | ||||
6123 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | ||||
6124 | UE = Op.getNode()->use_end(); UI != UE; ++UI) | ||||
6125 | if (UI->getOpcode() == ISD::STORE) | ||||
6126 | goto default_case; | ||||
6127 | |||||
6128 | // Otherwise use a regular EFLAGS-setting instruction. | ||||
6129 | switch (Op.getNode()->getOpcode()) { | ||||
6130 | default: llvm_unreachable("unexpected operator!"); | ||||
6131 | case ISD::SUB: Opcode = X86ISD::SUB; break; | ||||
6132 | case ISD::OR: Opcode = X86ISD::OR; break; | ||||
6133 | case ISD::XOR: Opcode = X86ISD::XOR; break; | ||||
6134 | case ISD::AND: Opcode = X86ISD::AND; break; | ||||
6135 | } | ||||
6136 | |||||
6137 | NumOperands = 2; | ||||
6138 | break; | ||||
6139 | case X86ISD::ADD: | ||||
6140 | case X86ISD::SUB: | ||||
6141 | case X86ISD::INC: | ||||
6142 | case X86ISD::DEC: | ||||
6143 | case X86ISD::OR: | ||||
6144 | case X86ISD::XOR: | ||||
6145 | case X86ISD::AND: | ||||
6146 | return SDValue(Op.getNode(), 1); | ||||
6147 | default: | ||||
6148 | default_case: | ||||
6149 | break; | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6150 | } |
6151 | |||||
Bill Wendling | bddc13f | 2010-06-28 21:08:32 +0000 | [diff] [blame] | 6152 | if (Opcode == 0) |
6153 | // Emit a CMP with 0, which is the TEST pattern. | ||||
6154 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op, | ||||
6155 | DAG.getConstant(0, Op.getValueType())); | ||||
6156 | |||||
6157 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32); | ||||
6158 | SmallVector<SDValue, 4> Ops; | ||||
6159 | for (unsigned i = 0; i != NumOperands; ++i) | ||||
6160 | Ops.push_back(Op.getOperand(i)); | ||||
6161 | |||||
6162 | SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands); | ||||
6163 | DAG.ReplaceAllUsesWith(Op, New); | ||||
6164 | return SDValue(New.getNode(), 1); | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6165 | } |
6166 | |||||
6167 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something | ||||
6168 | /// equivalent. | ||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 6169 | SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, |
Evan Cheng | a6a5f5f | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6170 | SelectionDAG &DAG) const { |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6171 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1)) |
6172 | if (C->getAPIntValue() == 0) | ||||
Evan Cheng | a6a5f5f | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6173 | return EmitTest(Op0, X86CC, DAG); |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6174 | |
6175 | DebugLoc dl = Op0.getDebugLoc(); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6176 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1); |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6177 | } |
6178 | |||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6179 | /// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node |
6180 | /// if it's possible. | ||||
Evan Cheng | 1870cf5 | 2010-04-21 01:47:12 +0000 | [diff] [blame] | 6181 | SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC, |
6182 | DebugLoc dl, SelectionDAG &DAG) const { | ||||
Evan Cheng | cb61127 | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6183 | SDValue Op0 = And.getOperand(0); |
6184 | SDValue Op1 = And.getOperand(1); | ||||
6185 | if (Op0.getOpcode() == ISD::TRUNCATE) | ||||
6186 | Op0 = Op0.getOperand(0); | ||||
6187 | if (Op1.getOpcode() == ISD::TRUNCATE) | ||||
6188 | Op1 = Op1.getOperand(0); | ||||
6189 | |||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6190 | SDValue LHS, RHS; |
Dan Gohman | 6454f3f | 2010-06-24 02:07:59 +0000 | [diff] [blame] | 6191 | if (Op1.getOpcode() == ISD::SHL) |
6192 | std::swap(Op0, Op1); | ||||
6193 | if (Op0.getOpcode() == ISD::SHL) { | ||||
Evan Cheng | cb61127 | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6194 | if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0))) |
6195 | if (And00C->getZExtValue() == 1) { | ||||
Dan Gohman | 6454f3f | 2010-06-24 02:07:59 +0000 | [diff] [blame] | 6196 | // If we looked past a truncate, check that it's only truncating away |
6197 | // known zeros. | ||||
6198 | unsigned BitWidth = Op0.getValueSizeInBits(); | ||||
6199 | unsigned AndBitWidth = And.getValueSizeInBits(); | ||||
6200 | if (BitWidth > AndBitWidth) { | ||||
6201 | APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones; | ||||
6202 | DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones); | ||||
6203 | if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth) | ||||
6204 | return SDValue(); | ||||
6205 | } | ||||
Evan Cheng | cb61127 | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6206 | LHS = Op1; |
6207 | RHS = Op0.getOperand(1); | ||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6208 | } |
Evan Cheng | cb61127 | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6209 | } else if (Op1.getOpcode() == ISD::Constant) { |
6210 | ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1); | ||||
6211 | SDValue AndLHS = Op0; | ||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6212 | if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) { |
6213 | LHS = AndLHS.getOperand(0); | ||||
6214 | RHS = AndLHS.getOperand(1); | ||||
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 6215 | } |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6216 | } |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6217 | |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6218 | if (LHS.getNode()) { |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6219 | // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6220 | // instruction. Since the shift amount is in-range-or-undefined, we know |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6221 | // that doing a bittest on the i32 value is ok. We extend to i32 because |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6222 | // the encoding for the i16 version is larger than the i32 version. |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6223 | // Also promote i16 to i32 for performance / code size reason. |
6224 | if (LHS.getValueType() == MVT::i8 || | ||||
Evan Cheng | ab62530 | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 6225 | LHS.getValueType() == MVT::i16) |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6226 | LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6227 | |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6228 | // If the operand types disagree, extend the shift amount to match. Since |
6229 | // BT ignores high bits (like shifts) we can use anyextend. | ||||
6230 | if (LHS.getValueType() != RHS.getValueType()) | ||||
6231 | RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS); | ||||
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 6232 | |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6233 | SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS); |
6234 | unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B; | ||||
6235 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | ||||
6236 | DAG.getConstant(Cond, MVT::i8), BT); | ||||
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6237 | } |
6238 | |||||
Evan Cheng | c621d45 | 2010-01-05 06:52:31 +0000 | [diff] [blame] | 6239 | return SDValue(); |
6240 | } | ||||
6241 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6242 | SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | c621d45 | 2010-01-05 06:52:31 +0000 | [diff] [blame] | 6243 | assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer"); |
6244 | SDValue Op0 = Op.getOperand(0); | ||||
6245 | SDValue Op1 = Op.getOperand(1); | ||||
6246 | DebugLoc dl = Op.getDebugLoc(); | ||||
6247 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); | ||||
6248 | |||||
6249 | // Optimize to BT if possible. | ||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6250 | // Lower (X & (1 << N)) == 0 to BT(X, N). |
6251 | // Lower ((X >>u N) & 1) != 0 to BT(X, N). | ||||
6252 | // Lower ((X >>s N) & 1) != 0 to BT(X, N). | ||||
6253 | if (Op0.getOpcode() == ISD::AND && | ||||
6254 | Op0.hasOneUse() && | ||||
6255 | Op1.getOpcode() == ISD::Constant && | ||||
Dan Gohman | bcc946d | 2010-06-18 14:22:04 +0000 | [diff] [blame] | 6256 | cast<ConstantSDNode>(Op1)->isNullValue() && |
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6257 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { |
6258 | SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG); | ||||
6259 | if (NewSetCC.getNode()) | ||||
6260 | return NewSetCC; | ||||
6261 | } | ||||
Evan Cheng | c621d45 | 2010-01-05 06:52:31 +0000 | [diff] [blame] | 6262 | |
Evan Cheng | cb61127 | 2010-02-27 07:36:59 +0000 | [diff] [blame] | 6263 | // Look for "(setcc) == / != 1" to avoid unncessary setcc. |
6264 | if (Op0.getOpcode() == X86ISD::SETCC && | ||||
6265 | Op1.getOpcode() == ISD::Constant && | ||||
6266 | (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 || | ||||
6267 | cast<ConstantSDNode>(Op1)->isNullValue()) && | ||||
6268 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { | ||||
6269 | X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0); | ||||
6270 | bool Invert = (CC == ISD::SETNE) ^ | ||||
6271 | cast<ConstantSDNode>(Op1)->isNullValue(); | ||||
6272 | if (Invert) | ||||
6273 | CCode = X86::GetOppositeBranchCondition(CCode); | ||||
6274 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | ||||
6275 | DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1)); | ||||
6276 | } | ||||
6277 | |||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 6278 | bool isFP = Op1.getValueType().isFloatingPoint(); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6279 | unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG); |
Dan Gohman | 8ab7dd0 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 6280 | if (X86CC == X86::COND_INVALID) |
6281 | return SDValue(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6282 | |
Evan Cheng | a6a5f5f | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6283 | SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG); |
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6284 | |
6285 | // Use sbb x, x to materialize carry bit into a GPR. | ||||
Evan Cheng | edeb169 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 6286 | if (X86CC == X86::COND_B) |
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6287 | return DAG.getNode(ISD::AND, dl, MVT::i8, |
6288 | DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8, | ||||
6289 | DAG.getConstant(X86CC, MVT::i8), Cond), | ||||
6290 | DAG.getConstant(1, MVT::i8)); | ||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6291 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6292 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
6293 | DAG.getConstant(X86CC, MVT::i8), Cond); | ||||
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6294 | } |
6295 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6296 | SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6297 | SDValue Cond; |
6298 | SDValue Op0 = Op.getOperand(0); | ||||
6299 | SDValue Op1 = Op.getOperand(1); | ||||
6300 | SDValue CC = Op.getOperand(2); | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6301 | EVT VT = Op.getValueType(); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6302 | ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get(); |
6303 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6304 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6305 | |
6306 | if (isFP) { | ||||
6307 | unsigned SSECC = 8; | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6308 | EVT VT0 = Op0.getValueType(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6309 | assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64); |
6310 | unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD; | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6311 | bool Swap = false; |
6312 | |||||
6313 | switch (SetCCOpcode) { | ||||
6314 | default: break; | ||||
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 6315 | case ISD::SETOEQ: |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6316 | case ISD::SETEQ: SSECC = 0; break; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6317 | case ISD::SETOGT: |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6318 | case ISD::SETGT: Swap = true; // Fallthrough |
6319 | case ISD::SETLT: | ||||
6320 | case ISD::SETOLT: SSECC = 1; break; | ||||
6321 | case ISD::SETOGE: | ||||
6322 | case ISD::SETGE: Swap = true; // Fallthrough | ||||
6323 | case ISD::SETLE: | ||||
6324 | case ISD::SETOLE: SSECC = 2; break; | ||||
6325 | case ISD::SETUO: SSECC = 3; break; | ||||
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 6326 | case ISD::SETUNE: |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6327 | case ISD::SETNE: SSECC = 4; break; |
6328 | case ISD::SETULE: Swap = true; | ||||
6329 | case ISD::SETUGE: SSECC = 5; break; | ||||
6330 | case ISD::SETULT: Swap = true; | ||||
6331 | case ISD::SETUGT: SSECC = 6; break; | ||||
6332 | case ISD::SETO: SSECC = 7; break; | ||||
6333 | } | ||||
6334 | if (Swap) | ||||
6335 | std::swap(Op0, Op1); | ||||
6336 | |||||
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 6337 | // In the two special cases we can't handle, emit two comparisons. |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6338 | if (SSECC == 8) { |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 6339 | if (SetCCOpcode == ISD::SETUEQ) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6340 | SDValue UNORD, EQ; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6341 | UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8)); |
6342 | EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8)); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6343 | return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ); |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 6344 | } |
6345 | else if (SetCCOpcode == ISD::SETONE) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6346 | SDValue ORD, NEQ; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6347 | ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8)); |
6348 | NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8)); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6349 | return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ); |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 6350 | } |
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 6351 | llvm_unreachable("Illegal FP comparison"); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6352 | } |
6353 | // Handle all other FP comparisons here. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6354 | return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8)); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6355 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6356 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6357 | // We are handling one of the integer comparisons here. Since SSE only has |
6358 | // GT and EQ comparisons for integer, swapping operands and multiple | ||||
6359 | // operations may be required for some comparisons. | ||||
6360 | unsigned Opc = 0, EQOpc = 0, GTOpc = 0; | ||||
6361 | bool Swap = false, Invert = false, FlipSigns = false; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6362 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6363 | switch (VT.getSimpleVT().SimpleTy) { |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6364 | default: break; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6365 | case MVT::v8i8: |
6366 | case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break; | ||||
6367 | case MVT::v4i16: | ||||
6368 | case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break; | ||||
6369 | case MVT::v2i32: | ||||
6370 | case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break; | ||||
6371 | case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break; | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6372 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6373 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6374 | switch (SetCCOpcode) { |
6375 | default: break; | ||||
6376 | case ISD::SETNE: Invert = true; | ||||
6377 | case ISD::SETEQ: Opc = EQOpc; break; | ||||
6378 | case ISD::SETLT: Swap = true; | ||||
6379 | case ISD::SETGT: Opc = GTOpc; break; | ||||
6380 | case ISD::SETGE: Swap = true; | ||||
6381 | case ISD::SETLE: Opc = GTOpc; Invert = true; break; | ||||
6382 | case ISD::SETULT: Swap = true; | ||||
6383 | case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break; | ||||
6384 | case ISD::SETUGE: Swap = true; | ||||
6385 | case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break; | ||||
6386 | } | ||||
6387 | if (Swap) | ||||
6388 | std::swap(Op0, Op1); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6389 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6390 | // Since SSE has no unsigned integer comparisons, we need to flip the sign |
6391 | // bits of the inputs before performing those operations. | ||||
6392 | if (FlipSigns) { | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6393 | EVT EltVT = VT.getVectorElementType(); |
Duncan Sands | 505ba94 | 2009-02-01 18:06:53 +0000 | [diff] [blame] | 6394 | SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), |
6395 | EltVT); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6396 | std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 6397 | SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0], |
6398 | SignBits.size()); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6399 | Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec); |
6400 | Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec); | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6401 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6402 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6403 | SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6404 | |
6405 | // If the logical-not of the result is required, perform that now. | ||||
Bob Wilson | 81a42cf | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 6406 | if (Invert) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 6407 | Result = DAG.getNOT(dl, Result, VT); |
Bob Wilson | 81a42cf | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 6408 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6409 | return Result; |
6410 | } | ||||
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6411 | |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6412 | // isX86LogicalCmp - Return true if opcode is a X86 logical comparison. |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6413 | static bool isX86LogicalCmp(SDValue Op) { |
6414 | unsigned Opc = Op.getNode()->getOpcode(); | ||||
6415 | if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) | ||||
6416 | return true; | ||||
6417 | if (Op.getResNo() == 1 && | ||||
6418 | (Opc == X86ISD::ADD || | ||||
6419 | Opc == X86ISD::SUB || | ||||
6420 | Opc == X86ISD::SMUL || | ||||
6421 | Opc == X86ISD::UMUL || | ||||
6422 | Opc == X86ISD::INC || | ||||
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 6423 | Opc == X86ISD::DEC || |
6424 | Opc == X86ISD::OR || | ||||
6425 | Opc == X86ISD::XOR || | ||||
6426 | Opc == X86ISD::AND)) | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6427 | return true; |
6428 | |||||
6429 | return false; | ||||
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6430 | } |
6431 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6432 | SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6433 | bool addTest = true; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6434 | SDValue Cond = Op.getOperand(0); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6435 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6436 | SDValue CC; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6437 | |
Dan Gohman | 8ab7dd0 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 6438 | if (Cond.getOpcode() == ISD::SETCC) { |
6439 | SDValue NewCond = LowerSETCC(Cond, DAG); | ||||
6440 | if (NewCond.getNode()) | ||||
6441 | Cond = NewCond; | ||||
6442 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6443 | |
Evan Cheng | 506f6f0 | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 6444 | // (select (x == 0), -1, 0) -> (sign_bit (x - 1)) |
6445 | SDValue Op1 = Op.getOperand(1); | ||||
6446 | SDValue Op2 = Op.getOperand(2); | ||||
6447 | if (Cond.getOpcode() == X86ISD::SETCC && | ||||
6448 | cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) { | ||||
6449 | SDValue Cmp = Cond.getOperand(1); | ||||
6450 | if (Cmp.getOpcode() == X86ISD::CMP) { | ||||
6451 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1); | ||||
6452 | ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2); | ||||
6453 | ConstantSDNode *RHSC = | ||||
6454 | dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode()); | ||||
6455 | if (N1C && N1C->isAllOnesValue() && | ||||
6456 | N2C && N2C->isNullValue() && | ||||
6457 | RHSC && RHSC->isNullValue()) { | ||||
6458 | SDValue CmpOp0 = Cmp.getOperand(0); | ||||
Chris Lattner | aeeb8b7 | 2010-03-14 18:44:35 +0000 | [diff] [blame] | 6459 | Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32, |
Evan Cheng | 506f6f0 | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 6460 | CmpOp0, DAG.getConstant(1, CmpOp0.getValueType())); |
6461 | return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(), | ||||
6462 | DAG.getConstant(X86::COND_B, MVT::i8), Cmp); | ||||
6463 | } | ||||
6464 | } | ||||
6465 | } | ||||
6466 | |||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6467 | // Look pass (and (setcc_carry (cmp ...)), 1). |
6468 | if (Cond.getOpcode() == ISD::AND && | ||||
6469 | Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) { | ||||
6470 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1)); | ||||
6471 | if (C && C->getAPIntValue() == 1) | ||||
6472 | Cond = Cond.getOperand(0); | ||||
6473 | } | ||||
6474 | |||||
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 6475 | // If condition flag is set by a X86ISD::CMP, then use it as the condition |
6476 | // setting operand in place of the X86ISD::SETCC. | ||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6477 | if (Cond.getOpcode() == X86ISD::SETCC || |
6478 | Cond.getOpcode() == X86ISD::SETCC_CARRY) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6479 | CC = Cond.getOperand(0); |
6480 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6481 | SDValue Cmp = Cond.getOperand(1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6482 | unsigned Opc = Cmp.getOpcode(); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 6483 | EVT VT = Op.getValueType(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6484 | |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 6485 | bool IllegalFPCMov = false; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6486 | if (VT.isFloatingPoint() && !VT.isVector() && |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 6487 | !isScalarFPTypeInSSEReg(VT)) // FPStack? |
Dan Gohman | 4068673 | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 6488 | IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue()); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6489 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 6490 | if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) || |
6491 | Opc == X86ISD::BT) { // FIXME | ||||
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 6492 | Cond = Cmp; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6493 | addTest = false; |
6494 | } | ||||
6495 | } | ||||
6496 | |||||
6497 | if (addTest) { | ||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6498 | // Look pass the truncate. |
6499 | if (Cond.getOpcode() == ISD::TRUNCATE) | ||||
6500 | Cond = Cond.getOperand(0); | ||||
6501 | |||||
6502 | // We know the result of AND is compared against zero. Try to match | ||||
6503 | // it to BT. | ||||
6504 | if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) { | ||||
6505 | SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG); | ||||
6506 | if (NewSetCC.getNode()) { | ||||
6507 | CC = NewSetCC.getOperand(0); | ||||
6508 | Cond = NewSetCC.getOperand(1); | ||||
6509 | addTest = false; | ||||
6510 | } | ||||
6511 | } | ||||
6512 | } | ||||
6513 | |||||
6514 | if (addTest) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6515 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Evan Cheng | a6a5f5f | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6516 | Cond = EmitTest(Cond, X86::COND_NE, DAG); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6517 | } |
6518 | |||||
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6519 | // X86ISD::CMOV means set the result (which is operand 1) to the RHS if |
6520 | // condition is true. | ||||
Evan Cheng | 506f6f0 | 2010-01-26 02:00:44 +0000 | [diff] [blame] | 6521 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag); |
6522 | SDValue Ops[] = { Op2, Op1, CC, Cond }; | ||||
Benjamin Kramer | 65f60c9 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 6523 | return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops)); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6524 | } |
6525 | |||||
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6526 | // isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or |
6527 | // ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart | ||||
6528 | // from the AND / OR. | ||||
6529 | static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) { | ||||
6530 | Opc = Op.getOpcode(); | ||||
6531 | if (Opc != ISD::OR && Opc != ISD::AND) | ||||
6532 | return false; | ||||
6533 | return (Op.getOperand(0).getOpcode() == X86ISD::SETCC && | ||||
6534 | Op.getOperand(0).hasOneUse() && | ||||
6535 | Op.getOperand(1).getOpcode() == X86ISD::SETCC && | ||||
6536 | Op.getOperand(1).hasOneUse()); | ||||
6537 | } | ||||
6538 | |||||
Evan Cheng | 67f98b1 | 2009-02-02 08:19:07 +0000 | [diff] [blame] | 6539 | // isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and |
6540 | // 1 and that the SETCC node has a single use. | ||||
Evan Cheng | 8c3af2c | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 6541 | static bool isXor1OfSetCC(SDValue Op) { |
6542 | if (Op.getOpcode() != ISD::XOR) | ||||
6543 | return false; | ||||
6544 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); | ||||
6545 | if (N1C && N1C->getAPIntValue() == 1) { | ||||
6546 | return Op.getOperand(0).getOpcode() == X86ISD::SETCC && | ||||
6547 | Op.getOperand(0).hasOneUse(); | ||||
6548 | } | ||||
6549 | return false; | ||||
6550 | } | ||||
6551 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6552 | SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6553 | bool addTest = true; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6554 | SDValue Chain = Op.getOperand(0); |
6555 | SDValue Cond = Op.getOperand(1); | ||||
6556 | SDValue Dest = Op.getOperand(2); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6557 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6558 | SDValue CC; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6559 | |
Dan Gohman | 8ab7dd0 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 6560 | if (Cond.getOpcode() == ISD::SETCC) { |
6561 | SDValue NewCond = LowerSETCC(Cond, DAG); | ||||
6562 | if (NewCond.getNode()) | ||||
6563 | Cond = NewCond; | ||||
6564 | } | ||||
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6565 | #if 0 |
6566 | // FIXME: LowerXALUO doesn't handle these!! | ||||
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6567 | else if (Cond.getOpcode() == X86ISD::ADD || |
6568 | Cond.getOpcode() == X86ISD::SUB || | ||||
6569 | Cond.getOpcode() == X86ISD::SMUL || | ||||
6570 | Cond.getOpcode() == X86ISD::UMUL) | ||||
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6571 | Cond = LowerXALUO(Cond, DAG); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6572 | #endif |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6573 | |
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6574 | // Look pass (and (setcc_carry (cmp ...)), 1). |
6575 | if (Cond.getOpcode() == ISD::AND && | ||||
6576 | Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) { | ||||
6577 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1)); | ||||
6578 | if (C && C->getAPIntValue() == 1) | ||||
6579 | Cond = Cond.getOperand(0); | ||||
6580 | } | ||||
6581 | |||||
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 6582 | // If condition flag is set by a X86ISD::CMP, then use it as the condition |
6583 | // setting operand in place of the X86ISD::SETCC. | ||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 6584 | if (Cond.getOpcode() == X86ISD::SETCC || |
6585 | Cond.getOpcode() == X86ISD::SETCC_CARRY) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6586 | CC = Cond.getOperand(0); |
6587 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6588 | SDValue Cmp = Cond.getOperand(1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6589 | unsigned Opc = Cmp.getOpcode(); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6590 | // FIXME: WHY THE SPECIAL CASING OF LogicalCmp?? |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6591 | if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) { |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 6592 | Cond = Cmp; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6593 | addTest = false; |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6594 | } else { |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6595 | switch (cast<ConstantSDNode>(CC)->getZExtValue()) { |
Bill Wendling | 809e7bd | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 6596 | default: break; |
6597 | case X86::COND_O: | ||||
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6598 | case X86::COND_B: |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 6599 | // These can only come from an arithmetic instruction with overflow, |
6600 | // e.g. SADDO, UADDO. | ||||
Bill Wendling | 809e7bd | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 6601 | Cond = Cond.getNode()->getOperand(1); |
6602 | addTest = false; | ||||
6603 | break; | ||||
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6604 | } |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6605 | } |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6606 | } else { |
6607 | unsigned CondOpc; | ||||
6608 | if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) { | ||||
6609 | SDValue Cmp = Cond.getOperand(0).getOperand(1); | ||||
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6610 | if (CondOpc == ISD::OR) { |
6611 | // Also, recognize the pattern generated by an FCMP_UNE. We can emit | ||||
6612 | // two branches instead of an explicit OR instruction with a | ||||
6613 | // separate test. | ||||
6614 | if (Cmp == Cond.getOperand(1).getOperand(1) && | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6615 | isX86LogicalCmp(Cmp)) { |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6616 | CC = Cond.getOperand(0).getOperand(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6617 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6618 | Chain, Dest, CC, Cmp); |
6619 | CC = Cond.getOperand(1).getOperand(0); | ||||
6620 | Cond = Cmp; | ||||
6621 | addTest = false; | ||||
6622 | } | ||||
6623 | } else { // ISD::AND | ||||
6624 | // Also, recognize the pattern generated by an FCMP_OEQ. We can emit | ||||
6625 | // two branches instead of an explicit AND instruction with a | ||||
6626 | // separate test. However, we only do this if this block doesn't | ||||
6627 | // have a fall-through edge, because this requires an explicit | ||||
6628 | // jmp when the condition is false. | ||||
6629 | if (Cmp == Cond.getOperand(1).getOperand(1) && | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6630 | isX86LogicalCmp(Cmp) && |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6631 | Op.getNode()->hasOneUse()) { |
6632 | X86::CondCode CCode = | ||||
6633 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | ||||
6634 | CCode = X86::GetOppositeBranchCondition(CCode); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6635 | CC = DAG.getConstant(CCode, MVT::i8); |
Dan Gohman | 4e3d982 | 2010-06-18 15:30:29 +0000 | [diff] [blame] | 6636 | SDNode *User = *Op.getNode()->use_begin(); |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6637 | // Look for an unconditional branch following this conditional branch. |
6638 | // We need this because we need to reverse the successors in order | ||||
6639 | // to implement FCMP_OEQ. | ||||
Dan Gohman | 4e3d982 | 2010-06-18 15:30:29 +0000 | [diff] [blame] | 6640 | if (User->getOpcode() == ISD::BR) { |
6641 | SDValue FalseBB = User->getOperand(1); | ||||
6642 | SDNode *NewBR = | ||||
6643 | DAG.UpdateNodeOperands(User, User->getOperand(0), Dest); | ||||
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6644 | assert(NewBR == User); |
Nick Lewycky | a217bb8 | 2010-06-20 20:27:42 +0000 | [diff] [blame] | 6645 | (void)NewBR; |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6646 | Dest = FalseBB; |
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 6647 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6648 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6649 | Chain, Dest, CC, Cmp); |
6650 | X86::CondCode CCode = | ||||
6651 | (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0); | ||||
6652 | CCode = X86::GetOppositeBranchCondition(CCode); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6653 | CC = DAG.getConstant(CCode, MVT::i8); |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 6654 | Cond = Cmp; |
6655 | addTest = false; | ||||
6656 | } | ||||
6657 | } | ||||
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 6658 | } |
Evan Cheng | 8c3af2c | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 6659 | } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) { |
6660 | // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition. | ||||
6661 | // It should be transformed during dag combiner except when the condition | ||||
6662 | // is set by a arithmetics with overflow node. | ||||
6663 | X86::CondCode CCode = | ||||
6664 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | ||||
6665 | CCode = X86::GetOppositeBranchCondition(CCode); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6666 | CC = DAG.getConstant(CCode, MVT::i8); |
Evan Cheng | 8c3af2c | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 6667 | Cond = Cond.getOperand(0).getOperand(1); |
6668 | addTest = false; | ||||
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 6669 | } |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6670 | } |
6671 | |||||
6672 | if (addTest) { | ||||
Evan Cheng | 095dac2 | 2010-01-06 19:38:29 +0000 | [diff] [blame] | 6673 | // Look pass the truncate. |
6674 | if (Cond.getOpcode() == ISD::TRUNCATE) | ||||
6675 | Cond = Cond.getOperand(0); | ||||
6676 | |||||
6677 | // We know the result of AND is compared against zero. Try to match | ||||
6678 | // it to BT. | ||||
6679 | if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) { | ||||
6680 | SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG); | ||||
6681 | if (NewSetCC.getNode()) { | ||||
6682 | CC = NewSetCC.getOperand(0); | ||||
6683 | Cond = NewSetCC.getOperand(1); | ||||
6684 | addTest = false; | ||||
6685 | } | ||||
6686 | } | ||||
6687 | } | ||||
6688 | |||||
6689 | if (addTest) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6690 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); |
Evan Cheng | a6a5f5f | 2010-04-26 19:06:11 +0000 | [diff] [blame] | 6691 | Cond = EmitTest(Cond, X86::COND_NE, DAG); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6692 | } |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6693 | return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 6694 | Chain, Dest, CC, Cond); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 6695 | } |
6696 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6697 | |
6698 | // Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets. | ||||
6699 | // Calls to _alloca is needed to probe the stack when allocating more than 4k | ||||
6700 | // bytes in one go. Touching the stack at 4K increments is necessary to ensure | ||||
6701 | // that the guard pages used by the OS virtual memory manager are allocated in | ||||
6702 | // correct sequence. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6703 | SDValue |
6704 | X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6705 | SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6706 | assert(Subtarget->isTargetCygMing() && |
6707 | "This should be used only on Cygwin/Mingw targets"); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6708 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 6709 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6710 | // Get the inputs. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6711 | SDValue Chain = Op.getOperand(0); |
6712 | SDValue Size = Op.getOperand(1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6713 | // FIXME: Ensure alignment here |
6714 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6715 | SDValue Flag; |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 6716 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6717 | EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6718 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6719 | Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6720 | Flag = Chain.getValue(1); |
6721 | |||||
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 6722 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6723 | |
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 6724 | Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag); |
6725 | Flag = Chain.getValue(1); | ||||
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 6726 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6727 | Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1); |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 6728 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6729 | SDValue Ops1[2] = { Chain.getValue(0), Chain }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6730 | return DAG.getMergeValues(Ops1, 2, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6731 | } |
6732 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6733 | SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 6734 | MachineFunction &MF = DAG.getMachineFunction(); |
6735 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | ||||
6736 | |||||
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6737 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6738 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6739 | |
6740 | if (!Subtarget->is64Bit()) { | ||||
6741 | // vastart just stores the address of the VarArgsFrameIndex slot into the | ||||
6742 | // memory location argument. | ||||
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 6743 | SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), |
6744 | getPointerTy()); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6745 | return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0, |
6746 | false, false, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6747 | } |
6748 | |||||
6749 | // __va_list_tag: | ||||
6750 | // gp_offset (0 - 6 * 8) | ||||
6751 | // fp_offset (48 - 48 + 8 * 16) | ||||
6752 | // overflow_arg_area (point to parameters coming in memory). | ||||
6753 | // reg_save_area | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6754 | SmallVector<SDValue, 8> MemOps; |
6755 | SDValue FIN = Op.getOperand(1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6756 | // Store gp_offset |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6757 | SDValue Store = DAG.getStore(Op.getOperand(0), dl, |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 6758 | DAG.getConstant(FuncInfo->getVarArgsGPOffset(), |
6759 | MVT::i32), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6760 | FIN, SV, 0, false, false, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6761 | MemOps.push_back(Store); |
6762 | |||||
6763 | // Store fp_offset | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6764 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6765 | FIN, DAG.getIntPtrConstant(4)); |
6766 | Store = DAG.getStore(Op.getOperand(0), dl, | ||||
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 6767 | DAG.getConstant(FuncInfo->getVarArgsFPOffset(), |
6768 | MVT::i32), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6769 | FIN, SV, 0, false, false, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6770 | MemOps.push_back(Store); |
6771 | |||||
6772 | // Store ptr to overflow_arg_area | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6773 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6774 | FIN, DAG.getIntPtrConstant(4)); |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 6775 | SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), |
6776 | getPointerTy()); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6777 | Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0, |
6778 | false, false, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6779 | MemOps.push_back(Store); |
6780 | |||||
6781 | // Store ptr to reg_save_area. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6782 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6783 | FIN, DAG.getIntPtrConstant(8)); |
Dan Gohman | d80404c | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 6784 | SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(), |
6785 | getPointerTy()); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 6786 | Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0, |
6787 | false, false, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6788 | MemOps.push_back(Store); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6789 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6790 | &MemOps[0], MemOps.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6791 | } |
6792 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6793 | SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6794 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. |
6795 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!"); | ||||
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6796 | |
Chris Lattner | 8316f2d | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 6797 | report_fatal_error("VAArgInst is not yet implemented for x86-64!"); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6798 | return SDValue(); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6799 | } |
6800 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6801 | SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6802 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. |
Dan Gohman | 840ff5c | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 6803 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!"); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6804 | SDValue Chain = Op.getOperand(0); |
6805 | SDValue DstPtr = Op.getOperand(1); | ||||
6806 | SDValue SrcPtr = Op.getOperand(2); | ||||
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6807 | const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue(); |
6808 | const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6809 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6810 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6811 | return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr, |
Mon P Wang | 483af3c | 2010-04-04 03:10:48 +0000 | [diff] [blame] | 6812 | DAG.getIntPtrConstant(24), 8, /*isVolatile*/false, |
6813 | false, DstSV, 0, SrcSV, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6814 | } |
6815 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6816 | SDValue |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 6817 | X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6818 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 6819 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6820 | switch (IntNo) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6821 | default: return SDValue(); // Don't custom lower most intrinsics. |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6822 | // Comparison intrinsics. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6823 | case Intrinsic::x86_sse_comieq_ss: |
6824 | case Intrinsic::x86_sse_comilt_ss: | ||||
6825 | case Intrinsic::x86_sse_comile_ss: | ||||
6826 | case Intrinsic::x86_sse_comigt_ss: | ||||
6827 | case Intrinsic::x86_sse_comige_ss: | ||||
6828 | case Intrinsic::x86_sse_comineq_ss: | ||||
6829 | case Intrinsic::x86_sse_ucomieq_ss: | ||||
6830 | case Intrinsic::x86_sse_ucomilt_ss: | ||||
6831 | case Intrinsic::x86_sse_ucomile_ss: | ||||
6832 | case Intrinsic::x86_sse_ucomigt_ss: | ||||
6833 | case Intrinsic::x86_sse_ucomige_ss: | ||||
6834 | case Intrinsic::x86_sse_ucomineq_ss: | ||||
6835 | case Intrinsic::x86_sse2_comieq_sd: | ||||
6836 | case Intrinsic::x86_sse2_comilt_sd: | ||||
6837 | case Intrinsic::x86_sse2_comile_sd: | ||||
6838 | case Intrinsic::x86_sse2_comigt_sd: | ||||
6839 | case Intrinsic::x86_sse2_comige_sd: | ||||
6840 | case Intrinsic::x86_sse2_comineq_sd: | ||||
6841 | case Intrinsic::x86_sse2_ucomieq_sd: | ||||
6842 | case Intrinsic::x86_sse2_ucomilt_sd: | ||||
6843 | case Intrinsic::x86_sse2_ucomile_sd: | ||||
6844 | case Intrinsic::x86_sse2_ucomigt_sd: | ||||
6845 | case Intrinsic::x86_sse2_ucomige_sd: | ||||
6846 | case Intrinsic::x86_sse2_ucomineq_sd: { | ||||
6847 | unsigned Opc = 0; | ||||
6848 | ISD::CondCode CC = ISD::SETCC_INVALID; | ||||
6849 | switch (IntNo) { | ||||
6850 | default: break; | ||||
6851 | case Intrinsic::x86_sse_comieq_ss: | ||||
6852 | case Intrinsic::x86_sse2_comieq_sd: | ||||
6853 | Opc = X86ISD::COMI; | ||||
6854 | CC = ISD::SETEQ; | ||||
6855 | break; | ||||
6856 | case Intrinsic::x86_sse_comilt_ss: | ||||
6857 | case Intrinsic::x86_sse2_comilt_sd: | ||||
6858 | Opc = X86ISD::COMI; | ||||
6859 | CC = ISD::SETLT; | ||||
6860 | break; | ||||
6861 | case Intrinsic::x86_sse_comile_ss: | ||||
6862 | case Intrinsic::x86_sse2_comile_sd: | ||||
6863 | Opc = X86ISD::COMI; | ||||
6864 | CC = ISD::SETLE; | ||||
6865 | break; | ||||
6866 | case Intrinsic::x86_sse_comigt_ss: | ||||
6867 | case Intrinsic::x86_sse2_comigt_sd: | ||||
6868 | Opc = X86ISD::COMI; | ||||
6869 | CC = ISD::SETGT; | ||||
6870 | break; | ||||
6871 | case Intrinsic::x86_sse_comige_ss: | ||||
6872 | case Intrinsic::x86_sse2_comige_sd: | ||||
6873 | Opc = X86ISD::COMI; | ||||
6874 | CC = ISD::SETGE; | ||||
6875 | break; | ||||
6876 | case Intrinsic::x86_sse_comineq_ss: | ||||
6877 | case Intrinsic::x86_sse2_comineq_sd: | ||||
6878 | Opc = X86ISD::COMI; | ||||
6879 | CC = ISD::SETNE; | ||||
6880 | break; | ||||
6881 | case Intrinsic::x86_sse_ucomieq_ss: | ||||
6882 | case Intrinsic::x86_sse2_ucomieq_sd: | ||||
6883 | Opc = X86ISD::UCOMI; | ||||
6884 | CC = ISD::SETEQ; | ||||
6885 | break; | ||||
6886 | case Intrinsic::x86_sse_ucomilt_ss: | ||||
6887 | case Intrinsic::x86_sse2_ucomilt_sd: | ||||
6888 | Opc = X86ISD::UCOMI; | ||||
6889 | CC = ISD::SETLT; | ||||
6890 | break; | ||||
6891 | case Intrinsic::x86_sse_ucomile_ss: | ||||
6892 | case Intrinsic::x86_sse2_ucomile_sd: | ||||
6893 | Opc = X86ISD::UCOMI; | ||||
6894 | CC = ISD::SETLE; | ||||
6895 | break; | ||||
6896 | case Intrinsic::x86_sse_ucomigt_ss: | ||||
6897 | case Intrinsic::x86_sse2_ucomigt_sd: | ||||
6898 | Opc = X86ISD::UCOMI; | ||||
6899 | CC = ISD::SETGT; | ||||
6900 | break; | ||||
6901 | case Intrinsic::x86_sse_ucomige_ss: | ||||
6902 | case Intrinsic::x86_sse2_ucomige_sd: | ||||
6903 | Opc = X86ISD::UCOMI; | ||||
6904 | CC = ISD::SETGE; | ||||
6905 | break; | ||||
6906 | case Intrinsic::x86_sse_ucomineq_ss: | ||||
6907 | case Intrinsic::x86_sse2_ucomineq_sd: | ||||
6908 | Opc = X86ISD::UCOMI; | ||||
6909 | CC = ISD::SETNE; | ||||
6910 | break; | ||||
6911 | } | ||||
6912 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6913 | SDValue LHS = Op.getOperand(1); |
6914 | SDValue RHS = Op.getOperand(2); | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 6915 | unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG); |
Dan Gohman | 8ab7dd0 | 2009-10-20 16:22:37 +0000 | [diff] [blame] | 6916 | assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!"); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6917 | SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS); |
6918 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | ||||
6919 | DAG.getConstant(X86CC, MVT::i8), Cond); | ||||
6920 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6921 | } |
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 6922 | // ptest intrinsics. The intrinsic these come from are designed to return |
Eric Christopher | 79e0e8b | 2009-07-29 01:01:19 +0000 | [diff] [blame] | 6923 | // an integer value, not just an instruction so lower it to the ptest |
6924 | // pattern and a setcc for the result. | ||||
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 6925 | case Intrinsic::x86_sse41_ptestz: |
6926 | case Intrinsic::x86_sse41_ptestc: | ||||
6927 | case Intrinsic::x86_sse41_ptestnzc:{ | ||||
6928 | unsigned X86CC = 0; | ||||
6929 | switch (IntNo) { | ||||
Eric Christopher | 6612b08 | 2009-07-29 18:14:04 +0000 | [diff] [blame] | 6930 | default: llvm_unreachable("Bad fallthrough in Intrinsic lowering."); |
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 6931 | case Intrinsic::x86_sse41_ptestz: |
6932 | // ZF = 1 | ||||
6933 | X86CC = X86::COND_E; | ||||
6934 | break; | ||||
6935 | case Intrinsic::x86_sse41_ptestc: | ||||
6936 | // CF = 1 | ||||
6937 | X86CC = X86::COND_B; | ||||
6938 | break; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6939 | case Intrinsic::x86_sse41_ptestnzc: |
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 6940 | // ZF and CF = 0 |
6941 | X86CC = X86::COND_A; | ||||
6942 | break; | ||||
6943 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 6944 | |
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 6945 | SDValue LHS = Op.getOperand(1); |
6946 | SDValue RHS = Op.getOperand(2); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6947 | SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS); |
6948 | SDValue CC = DAG.getConstant(X86CC, MVT::i8); | ||||
6949 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test); | ||||
6950 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); | ||||
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 6951 | } |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6952 | |
6953 | // Fix vector shift instructions where the last operand is a non-immediate | ||||
6954 | // i32 value. | ||||
6955 | case Intrinsic::x86_sse2_pslli_w: | ||||
6956 | case Intrinsic::x86_sse2_pslli_d: | ||||
6957 | case Intrinsic::x86_sse2_pslli_q: | ||||
6958 | case Intrinsic::x86_sse2_psrli_w: | ||||
6959 | case Intrinsic::x86_sse2_psrli_d: | ||||
6960 | case Intrinsic::x86_sse2_psrli_q: | ||||
6961 | case Intrinsic::x86_sse2_psrai_w: | ||||
6962 | case Intrinsic::x86_sse2_psrai_d: | ||||
6963 | case Intrinsic::x86_mmx_pslli_w: | ||||
6964 | case Intrinsic::x86_mmx_pslli_d: | ||||
6965 | case Intrinsic::x86_mmx_pslli_q: | ||||
6966 | case Intrinsic::x86_mmx_psrli_w: | ||||
6967 | case Intrinsic::x86_mmx_psrli_d: | ||||
6968 | case Intrinsic::x86_mmx_psrli_q: | ||||
6969 | case Intrinsic::x86_mmx_psrai_w: | ||||
6970 | case Intrinsic::x86_mmx_psrai_d: { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6971 | SDValue ShAmt = Op.getOperand(2); |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6972 | if (isa<ConstantSDNode>(ShAmt)) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6973 | return SDValue(); |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6974 | |
6975 | unsigned NewIntNo = 0; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 6976 | EVT ShAmtVT = MVT::v4i32; |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6977 | switch (IntNo) { |
6978 | case Intrinsic::x86_sse2_pslli_w: | ||||
6979 | NewIntNo = Intrinsic::x86_sse2_psll_w; | ||||
6980 | break; | ||||
6981 | case Intrinsic::x86_sse2_pslli_d: | ||||
6982 | NewIntNo = Intrinsic::x86_sse2_psll_d; | ||||
6983 | break; | ||||
6984 | case Intrinsic::x86_sse2_pslli_q: | ||||
6985 | NewIntNo = Intrinsic::x86_sse2_psll_q; | ||||
6986 | break; | ||||
6987 | case Intrinsic::x86_sse2_psrli_w: | ||||
6988 | NewIntNo = Intrinsic::x86_sse2_psrl_w; | ||||
6989 | break; | ||||
6990 | case Intrinsic::x86_sse2_psrli_d: | ||||
6991 | NewIntNo = Intrinsic::x86_sse2_psrl_d; | ||||
6992 | break; | ||||
6993 | case Intrinsic::x86_sse2_psrli_q: | ||||
6994 | NewIntNo = Intrinsic::x86_sse2_psrl_q; | ||||
6995 | break; | ||||
6996 | case Intrinsic::x86_sse2_psrai_w: | ||||
6997 | NewIntNo = Intrinsic::x86_sse2_psra_w; | ||||
6998 | break; | ||||
6999 | case Intrinsic::x86_sse2_psrai_d: | ||||
7000 | NewIntNo = Intrinsic::x86_sse2_psra_d; | ||||
7001 | break; | ||||
7002 | default: { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7003 | ShAmtVT = MVT::v2i32; |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7004 | switch (IntNo) { |
7005 | case Intrinsic::x86_mmx_pslli_w: | ||||
7006 | NewIntNo = Intrinsic::x86_mmx_psll_w; | ||||
7007 | break; | ||||
7008 | case Intrinsic::x86_mmx_pslli_d: | ||||
7009 | NewIntNo = Intrinsic::x86_mmx_psll_d; | ||||
7010 | break; | ||||
7011 | case Intrinsic::x86_mmx_pslli_q: | ||||
7012 | NewIntNo = Intrinsic::x86_mmx_psll_q; | ||||
7013 | break; | ||||
7014 | case Intrinsic::x86_mmx_psrli_w: | ||||
7015 | NewIntNo = Intrinsic::x86_mmx_psrl_w; | ||||
7016 | break; | ||||
7017 | case Intrinsic::x86_mmx_psrli_d: | ||||
7018 | NewIntNo = Intrinsic::x86_mmx_psrl_d; | ||||
7019 | break; | ||||
7020 | case Intrinsic::x86_mmx_psrli_q: | ||||
7021 | NewIntNo = Intrinsic::x86_mmx_psrl_q; | ||||
7022 | break; | ||||
7023 | case Intrinsic::x86_mmx_psrai_w: | ||||
7024 | NewIntNo = Intrinsic::x86_mmx_psra_w; | ||||
7025 | break; | ||||
7026 | case Intrinsic::x86_mmx_psrai_d: | ||||
7027 | NewIntNo = Intrinsic::x86_mmx_psra_d; | ||||
7028 | break; | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7029 | default: llvm_unreachable("Impossible intrinsic"); // Can't reach here. |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7030 | } |
7031 | break; | ||||
7032 | } | ||||
7033 | } | ||||
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 7034 | |
7035 | // The vector shift intrinsics with scalars uses 32b shift amounts but | ||||
7036 | // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits | ||||
7037 | // to be zero. | ||||
7038 | SDValue ShOps[4]; | ||||
7039 | ShOps[0] = ShAmt; | ||||
7040 | ShOps[1] = DAG.getConstant(0, MVT::i32); | ||||
7041 | if (ShAmtVT == MVT::v4i32) { | ||||
7042 | ShOps[2] = DAG.getUNDEF(MVT::i32); | ||||
7043 | ShOps[3] = DAG.getUNDEF(MVT::i32); | ||||
7044 | ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4); | ||||
7045 | } else { | ||||
7046 | ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2); | ||||
7047 | } | ||||
7048 | |||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7049 | EVT VT = Op.getValueType(); |
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 7050 | ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7051 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7052 | DAG.getConstant(NewIntNo, MVT::i32), |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 7053 | Op.getOperand(1), ShAmt); |
7054 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7055 | } |
7056 | } | ||||
7057 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7058 | SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, |
7059 | SelectionDAG &DAG) const { | ||||
Evan Cheng | 32d1bb9 | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 7060 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
7061 | MFI->setReturnAddressIsTaken(true); | ||||
7062 | |||||
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 7063 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7064 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 7065 | |
7066 | if (Depth > 0) { | ||||
7067 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); | ||||
7068 | SDValue Offset = | ||||
7069 | DAG.getConstant(TD->getPointerSize(), | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7070 | Subtarget->is64Bit() ? MVT::i64 : MVT::i32); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7071 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7072 | DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7073 | FrameAddr, Offset), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7074 | NULL, 0, false, false, 0); |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 7075 | } |
7076 | |||||
7077 | // Just load the return address. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7078 | SDValue RetAddrFI = getReturnAddressFrameIndex(DAG); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7079 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7080 | RetAddrFI, NULL, 0, false, false, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7081 | } |
7082 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7083 | SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const { |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7084 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
7085 | MFI->setFrameAddressIsTaken(true); | ||||
Evan Cheng | 32d1bb9 | 2010-05-22 01:47:14 +0000 | [diff] [blame] | 7086 | |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7087 | EVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7088 | DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7089 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
7090 | unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP; | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7091 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT); |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7092 | while (Depth--) |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7093 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0, |
7094 | false, false, 0); | ||||
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 7095 | return FrameAddr; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7096 | } |
7097 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7098 | SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7099 | SelectionDAG &DAG) const { |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 7100 | return DAG.getIntPtrConstant(2*TD->getPointerSize()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7101 | } |
7102 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7103 | SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7104 | MachineFunction &MF = DAG.getMachineFunction(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7105 | SDValue Chain = Op.getOperand(0); |
7106 | SDValue Offset = Op.getOperand(1); | ||||
7107 | SDValue Handler = Op.getOperand(2); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7108 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7109 | |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 7110 | SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP, |
7111 | getPointerTy()); | ||||
7112 | unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7113 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7114 | SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame, |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 7115 | DAG.getIntPtrConstant(-TD->getPointerSize())); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7116 | StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset); |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7117 | Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7118 | Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr); |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 7119 | MF.getRegInfo().addLiveOut(StoreAddrReg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7120 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7121 | return DAG.getNode(X86ISD::EH_RETURN, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7122 | MVT::Other, |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 7123 | Chain, DAG.getRegister(StoreAddrReg, getPointerTy())); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7124 | } |
7125 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7126 | SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7127 | SelectionDAG &DAG) const { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7128 | SDValue Root = Op.getOperand(0); |
7129 | SDValue Trmp = Op.getOperand(1); // trampoline | ||||
7130 | SDValue FPtr = Op.getOperand(2); // nested function | ||||
7131 | SDValue Nest = Op.getOperand(3); // 'nest' parameter value | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7132 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7133 | |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 7134 | const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7135 | |
7136 | if (Subtarget->is64Bit()) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7137 | SDValue OutChains[6]; |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7138 | |
7139 | // Large code-model. | ||||
Chris Lattner | 0b4334c | 2010-02-05 19:20:30 +0000 | [diff] [blame] | 7140 | const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode. |
7141 | const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode. | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7142 | |
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 7143 | const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10); |
7144 | const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11); | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7145 | |
7146 | const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix | ||||
7147 | |||||
7148 | // Load the pointer to the nested function into R11. | ||||
7149 | unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11 | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7150 | SDValue Addr = Trmp; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7151 | OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7152 | Addr, TrmpAddr, 0, false, false, 0); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7153 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7154 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
7155 | DAG.getConstant(2, MVT::i64)); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7156 | OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, |
7157 | false, false, 2); | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7158 | |
7159 | // Load the 'nest' parameter value into R10. | ||||
7160 | // R10 is specified in X86CallingConv.td | ||||
7161 | OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10 | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7162 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
7163 | DAG.getConstant(10, MVT::i64)); | ||||
7164 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7165 | Addr, TrmpAddr, 10, false, false, 0); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7166 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7167 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
7168 | DAG.getConstant(12, MVT::i64)); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7169 | OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, |
7170 | false, false, 2); | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7171 | |
7172 | // Jump to the nested function. | ||||
7173 | OpCode = (JMP64r << 8) | REX_WB; // jmpq *... | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7174 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
7175 | DAG.getConstant(20, MVT::i64)); | ||||
7176 | OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7177 | Addr, TrmpAddr, 20, false, false, 0); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7178 | |
7179 | unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11 | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7180 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
7181 | DAG.getConstant(22, MVT::i64)); | ||||
7182 | OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr, | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7183 | TrmpAddr, 22, false, false, 0); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 7184 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7185 | SDValue Ops[] = |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7186 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7187 | return DAG.getMergeValues(Ops, 2, dl); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7188 | } else { |
Dan Gohman | 0bd7070 | 2008-01-31 01:01:48 +0000 | [diff] [blame] | 7189 | const Function *Func = |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7190 | cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue()); |
Sandeep Patel | 5838baa | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 7191 | CallingConv::ID CC = Func->getCallingConv(); |
Duncan Sands | 466eadd | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 7192 | unsigned NestReg; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7193 | |
7194 | switch (CC) { | ||||
7195 | default: | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7196 | llvm_unreachable("Unsupported calling convention"); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7197 | case CallingConv::C: |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7198 | case CallingConv::X86_StdCall: { |
7199 | // Pass 'nest' parameter in ECX. | ||||
7200 | // Must be kept in sync with X86CallingConv.td | ||||
Duncan Sands | 466eadd | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 7201 | NestReg = X86::ECX; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7202 | |
7203 | // Check that ECX wasn't needed by an 'inreg' parameter. | ||||
7204 | const FunctionType *FTy = Func->getFunctionType(); | ||||
Devang Patel | d222f86 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 7205 | const AttrListPtr &Attrs = Func->getAttributes(); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7206 | |
Chris Lattner | 1c8733e | 2008-03-12 17:45:29 +0000 | [diff] [blame] | 7207 | if (!Attrs.isEmpty() && !Func->isVarArg()) { |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7208 | unsigned InRegCount = 0; |
7209 | unsigned Idx = 1; | ||||
7210 | |||||
7211 | for (FunctionType::param_iterator I = FTy->param_begin(), | ||||
7212 | E = FTy->param_end(); I != E; ++I, ++Idx) | ||||
Devang Patel | d222f86 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 7213 | if (Attrs.paramHasAttr(Idx, Attribute::InReg)) |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7214 | // FIXME: should only count parameters that are lowered to integers. |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 7215 | InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7216 | |
7217 | if (InRegCount > 2) { | ||||
Chris Lattner | 8316f2d | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 7218 | report_fatal_error("Nest register in use - reduce number of inreg parameters!"); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7219 | } |
7220 | } | ||||
7221 | break; | ||||
7222 | } | ||||
7223 | case CallingConv::X86_FastCall: | ||||
Anton Korobeynikov | e454f18 | 2010-05-16 09:08:45 +0000 | [diff] [blame] | 7224 | case CallingConv::X86_ThisCall: |
Duncan Sands | 162c1d5 | 2008-09-10 13:22:10 +0000 | [diff] [blame] | 7225 | case CallingConv::Fast: |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7226 | // Pass 'nest' parameter in EAX. |
7227 | // Must be kept in sync with X86CallingConv.td | ||||
Duncan Sands | 466eadd | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 7228 | NestReg = X86::EAX; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7229 | break; |
7230 | } | ||||
7231 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7232 | SDValue OutChains[4]; |
7233 | SDValue Addr, Disp; | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7234 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7235 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
7236 | DAG.getConstant(10, MVT::i32)); | ||||
7237 | Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7238 | |
Chris Lattner | 0b4334c | 2010-02-05 19:20:30 +0000 | [diff] [blame] | 7239 | // This is storing the opcode for MOV32ri. |
7240 | const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte. | ||||
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 7241 | const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7242 | OutChains[0] = DAG.getStore(Root, dl, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7243 | DAG.getConstant(MOV32ri|N86Reg, MVT::i8), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7244 | Trmp, TrmpAddr, 0, false, false, 0); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7245 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7246 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
7247 | DAG.getConstant(1, MVT::i32)); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7248 | OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, |
7249 | false, false, 1); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7250 | |
Chris Lattner | 0b4334c | 2010-02-05 19:20:30 +0000 | [diff] [blame] | 7251 | const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7252 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
7253 | DAG.getConstant(5, MVT::i32)); | ||||
7254 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr, | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7255 | TrmpAddr, 5, false, false, 1); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7256 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7257 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
7258 | DAG.getConstant(6, MVT::i32)); | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7259 | OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, |
7260 | false, false, 1); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7261 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7262 | SDValue Ops[] = |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7263 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7264 | return DAG.getMergeValues(Ops, 2, dl); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7265 | } |
7266 | } | ||||
7267 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7268 | SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, |
7269 | SelectionDAG &DAG) const { | ||||
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7270 | /* |
7271 | The rounding mode is in bits 11:10 of FPSR, and has the following | ||||
7272 | settings: | ||||
7273 | 00 Round to nearest | ||||
7274 | 01 Round to -inf | ||||
7275 | 10 Round to +inf | ||||
7276 | 11 Round to 0 | ||||
7277 | |||||
7278 | FLT_ROUNDS, on the other hand, expects the following: | ||||
7279 | -1 Undefined | ||||
7280 | 0 Round to 0 | ||||
7281 | 1 Round to nearest | ||||
7282 | 2 Round to +inf | ||||
7283 | 3 Round to -inf | ||||
7284 | |||||
7285 | To perform the conversion, we do: | ||||
7286 | (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3) | ||||
7287 | */ | ||||
7288 | |||||
7289 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
7290 | const TargetMachine &TM = MF.getTarget(); | ||||
7291 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | ||||
7292 | unsigned StackAlignment = TFI.getStackAlignment(); | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7293 | EVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7294 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7295 | |
7296 | // Save FP Control Word to stack slot | ||||
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 7297 | int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7298 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7299 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7300 | SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other, |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 7301 | DAG.getEntryNode(), StackSlot); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7302 | |
7303 | // Load FP Control Word from stack slot | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7304 | SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0, |
7305 | false, false, 0); | ||||
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7306 | |
7307 | // Transform as necessary | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7308 | SDValue CWD1 = |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7309 | DAG.getNode(ISD::SRL, dl, MVT::i16, |
7310 | DAG.getNode(ISD::AND, dl, MVT::i16, | ||||
7311 | CWD, DAG.getConstant(0x800, MVT::i16)), | ||||
7312 | DAG.getConstant(11, MVT::i8)); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7313 | SDValue CWD2 = |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7314 | DAG.getNode(ISD::SRL, dl, MVT::i16, |
7315 | DAG.getNode(ISD::AND, dl, MVT::i16, | ||||
7316 | CWD, DAG.getConstant(0x400, MVT::i16)), | ||||
7317 | DAG.getConstant(9, MVT::i8)); | ||||
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7318 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7319 | SDValue RetVal = |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7320 | DAG.getNode(ISD::AND, dl, MVT::i16, |
7321 | DAG.getNode(ISD::ADD, dl, MVT::i16, | ||||
7322 | DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2), | ||||
7323 | DAG.getConstant(1, MVT::i16)), | ||||
7324 | DAG.getConstant(3, MVT::i16)); | ||||
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7325 | |
7326 | |||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7327 | return DAG.getNode((VT.getSizeInBits() < 16 ? |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 7328 | ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7329 | } |
7330 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7331 | SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7332 | EVT VT = Op.getValueType(); |
7333 | EVT OpVT = VT; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7334 | unsigned NumBits = VT.getSizeInBits(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7335 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7336 | |
7337 | Op = Op.getOperand(0); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7338 | if (VT == MVT::i8) { |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7339 | // Zero extend to i32 since there is not an i8 bsr. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7340 | OpVT = MVT::i32; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7341 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7342 | } |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7343 | |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7344 | // Issue a bsr (scan bits in reverse) which also sets EFLAGS. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7345 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7346 | Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7347 | |
7348 | // If src is zero (i.e. bsr sets ZF), returns NumBits. | ||||
Benjamin Kramer | 65f60c9 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 7349 | SDValue Ops[] = { |
7350 | Op, | ||||
7351 | DAG.getConstant(NumBits+NumBits-1, OpVT), | ||||
7352 | DAG.getConstant(X86::COND_E, MVT::i8), | ||||
7353 | Op.getValue(1) | ||||
7354 | }; | ||||
7355 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops)); | ||||
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7356 | |
7357 | // Finally xor with NumBits-1. | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7358 | Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT)); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7359 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7360 | if (VT == MVT::i8) |
7361 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); | ||||
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7362 | return Op; |
7363 | } | ||||
7364 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7365 | SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7366 | EVT VT = Op.getValueType(); |
7367 | EVT OpVT = VT; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7368 | unsigned NumBits = VT.getSizeInBits(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7369 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7370 | |
7371 | Op = Op.getOperand(0); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7372 | if (VT == MVT::i8) { |
7373 | OpVT = MVT::i32; | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7374 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7375 | } |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7376 | |
7377 | // Issue a bsf (scan bits forward) which also sets EFLAGS. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7378 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7379 | Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7380 | |
7381 | // If src is zero (i.e. bsf sets ZF), returns NumBits. | ||||
Benjamin Kramer | 65f60c9 | 2009-12-29 16:57:26 +0000 | [diff] [blame] | 7382 | SDValue Ops[] = { |
7383 | Op, | ||||
7384 | DAG.getConstant(NumBits, OpVT), | ||||
7385 | DAG.getConstant(X86::COND_E, MVT::i8), | ||||
7386 | Op.getValue(1) | ||||
7387 | }; | ||||
7388 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops)); | ||||
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 7389 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7390 | if (VT == MVT::i8) |
7391 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); | ||||
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7392 | return Op; |
7393 | } | ||||
7394 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7395 | SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7396 | EVT VT = Op.getValueType(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7397 | assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply"); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7398 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7399 | |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 7400 | // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32); |
7401 | // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32); | ||||
7402 | // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b ); | ||||
7403 | // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi ); | ||||
7404 | // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b ); | ||||
7405 | // | ||||
7406 | // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 ); | ||||
7407 | // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 ); | ||||
7408 | // return AloBlo + AloBhi + AhiBlo; | ||||
7409 | |||||
7410 | SDValue A = Op.getOperand(0); | ||||
7411 | SDValue B = Op.getOperand(1); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7412 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7413 | SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7414 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
7415 | A, DAG.getConstant(32, MVT::i32)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7416 | SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7417 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
7418 | B, DAG.getConstant(32, MVT::i32)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7419 | SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7420 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 7421 | A, B); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7422 | SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7423 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 7424 | A, Bhi); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7425 | SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7426 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 7427 | Ahi, B); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7428 | AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7429 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
7430 | AloBhi, DAG.getConstant(32, MVT::i32)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7431 | AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7432 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
7433 | AhiBlo, DAG.getConstant(32, MVT::i32)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7434 | SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi); |
7435 | Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo); | ||||
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 7436 | return Res; |
7437 | } | ||||
7438 | |||||
7439 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7440 | SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const { |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7441 | // Lower the "add/sub/mul with overflow" instruction into a regular ins plus |
7442 | // a "setcc" instruction that checks the overflow flag. The "brcond" lowering | ||||
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7443 | // looks for this combo and may remove the "setcc" instruction if the "setcc" |
7444 | // has only one use. | ||||
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 7445 | SDNode *N = Op.getNode(); |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7446 | SDValue LHS = N->getOperand(0); |
7447 | SDValue RHS = N->getOperand(1); | ||||
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7448 | unsigned BaseOp = 0; |
7449 | unsigned Cond = 0; | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7450 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7451 | |
7452 | switch (Op.getOpcode()) { | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7453 | default: llvm_unreachable("Unknown ovf instruction!"); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7454 | case ISD::SADDO: |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7455 | // A subtract of one will be selected as a INC. Note that INC doesn't |
7456 | // set CF, so we can't do this for UADDO. | ||||
7457 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) | ||||
7458 | if (C->getAPIntValue() == 1) { | ||||
7459 | BaseOp = X86ISD::INC; | ||||
7460 | Cond = X86::COND_O; | ||||
7461 | break; | ||||
7462 | } | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7463 | BaseOp = X86ISD::ADD; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7464 | Cond = X86::COND_O; |
7465 | break; | ||||
7466 | case ISD::UADDO: | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7467 | BaseOp = X86ISD::ADD; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 7468 | Cond = X86::COND_B; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7469 | break; |
7470 | case ISD::SSUBO: | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7471 | // A subtract of one will be selected as a DEC. Note that DEC doesn't |
7472 | // set CF, so we can't do this for USUBO. | ||||
7473 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) | ||||
7474 | if (C->getAPIntValue() == 1) { | ||||
7475 | BaseOp = X86ISD::DEC; | ||||
7476 | Cond = X86::COND_O; | ||||
7477 | break; | ||||
7478 | } | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7479 | BaseOp = X86ISD::SUB; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7480 | Cond = X86::COND_O; |
7481 | break; | ||||
7482 | case ISD::USUBO: | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7483 | BaseOp = X86ISD::SUB; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 7484 | Cond = X86::COND_B; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7485 | break; |
7486 | case ISD::SMULO: | ||||
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 7487 | BaseOp = X86ISD::SMUL; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7488 | Cond = X86::COND_O; |
7489 | break; | ||||
7490 | case ISD::UMULO: | ||||
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 7491 | BaseOp = X86ISD::UMUL; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 7492 | Cond = X86::COND_B; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7493 | break; |
7494 | } | ||||
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 7495 | |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7496 | // Also sets EFLAGS. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7497 | SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7498 | SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS); |
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 7499 | |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7500 | SDValue SetCC = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7501 | DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1), |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7502 | DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1)); |
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 7503 | |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7504 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC); |
7505 | return Sum; | ||||
Bill Wendling | 4c134df | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 7506 | } |
7507 | |||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7508 | SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7509 | EVT T = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7510 | DebugLoc dl = Op.getDebugLoc(); |
Andrew Lenharth | bd7d326 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 7511 | unsigned Reg = 0; |
7512 | unsigned size = 0; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7513 | switch(T.getSimpleVT().SimpleTy) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7514 | default: |
7515 | assert(false && "Invalid value type!"); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7516 | case MVT::i8: Reg = X86::AL; size = 1; break; |
7517 | case MVT::i16: Reg = X86::AX; size = 2; break; | ||||
7518 | case MVT::i32: Reg = X86::EAX; size = 4; break; | ||||
7519 | case MVT::i64: | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7520 | assert(Subtarget->is64Bit() && "Node not type legal!"); |
7521 | Reg = X86::RAX; size = 8; | ||||
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 7522 | break; |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 7523 | } |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7524 | SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg, |
Dale Johannesen | ddb761b | 2008-09-11 03:12:59 +0000 | [diff] [blame] | 7525 | Op.getOperand(2), SDValue()); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7526 | SDValue Ops[] = { cpIn.getValue(0), |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 7527 | Op.getOperand(1), |
7528 | Op.getOperand(3), | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7529 | DAG.getTargetConstant(size, MVT::i8), |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 7530 | cpIn.getValue(1) }; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7531 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7532 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7533 | SDValue cpOut = |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7534 | DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1)); |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 7535 | return cpOut; |
7536 | } | ||||
7537 | |||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7538 | SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op, |
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7539 | SelectionDAG &DAG) const { |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7540 | assert(Subtarget->is64Bit() && "Result not type legalized?"); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7541 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7542 | SDValue TheChain = Op.getOperand(0); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 7543 | DebugLoc dl = Op.getDebugLoc(); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7544 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7545 | SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1)); |
7546 | SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64, | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7547 | rax.getValue(2)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7548 | SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx, |
7549 | DAG.getConstant(32, MVT::i8)); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7550 | SDValue Ops[] = { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7551 | DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp), |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7552 | rdx.getValue(1) |
7553 | }; | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7554 | return DAG.getMergeValues(Ops, 2, dl); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7555 | } |
7556 | |||||
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 7557 | SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op, |
7558 | SelectionDAG &DAG) const { | ||||
7559 | EVT SrcVT = Op.getOperand(0).getValueType(); | ||||
7560 | EVT DstVT = Op.getValueType(); | ||||
7561 | assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() && | ||||
7562 | Subtarget->hasMMX() && !DisableMMX) && | ||||
7563 | "Unexpected custom BIT_CONVERT"); | ||||
7564 | assert((DstVT == MVT::i64 || | ||||
7565 | (DstVT.isVector() && DstVT.getSizeInBits()==64)) && | ||||
7566 | "Unexpected custom BIT_CONVERT"); | ||||
7567 | // i64 <=> MMX conversions are Legal. | ||||
7568 | if (SrcVT==MVT::i64 && DstVT.isVector()) | ||||
7569 | return Op; | ||||
7570 | if (DstVT==MVT::i64 && SrcVT.isVector()) | ||||
7571 | return Op; | ||||
Dale Johannesen | b1b0c84 | 2010-05-21 18:40:15 +0000 | [diff] [blame] | 7572 | // MMX <=> MMX conversions are Legal. |
7573 | if (SrcVT.isVector() && DstVT.isVector()) | ||||
7574 | return Op; | ||||
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 7575 | // All other conversions need to be expanded. |
7576 | return SDValue(); | ||||
7577 | } | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7578 | SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const { |
Dale Johannesen | 9011d87 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 7579 | SDNode *Node = Op.getNode(); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7580 | DebugLoc dl = Node->getDebugLoc(); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7581 | EVT T = Node->getValueType(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7582 | SDValue negOp = DAG.getNode(ISD::SUB, dl, T, |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 7583 | DAG.getConstant(0, T), Node->getOperand(2)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7584 | return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl, |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7585 | cast<AtomicSDNode>(Node)->getMemoryVT(), |
Dale Johannesen | 9011d87 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 7586 | Node->getOperand(0), |
7587 | Node->getOperand(1), negOp, | ||||
7588 | cast<AtomicSDNode>(Node)->getSrcValue(), | ||||
7589 | cast<AtomicSDNode>(Node)->getAlignment()); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7590 | } |
7591 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7592 | /// LowerOperation - Provide custom lowering hooks for some operations. |
7593 | /// | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7594 | SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7595 | switch (Op.getOpcode()) { |
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 7596 | default: llvm_unreachable("Should not custom lower this!"); |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7597 | case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG); |
7598 | case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7599 | case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); |
Mon P Wang | a8ff0dd | 2010-01-24 00:05:03 +0000 | [diff] [blame] | 7600 | case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7601 | case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); |
7602 | case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); | ||||
7603 | case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG); | ||||
7604 | case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG); | ||||
7605 | case ISD::ConstantPool: return LowerConstantPool(Op, DAG); | ||||
7606 | case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); | ||||
7607 | case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); | ||||
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 7608 | case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG); |
Dan Gohman | 064403e | 2009-10-30 01:28:02 +0000 | [diff] [blame] | 7609 | case ISD::BlockAddress: return LowerBlockAddress(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7610 | case ISD::SHL_PARTS: |
7611 | case ISD::SRA_PARTS: | ||||
7612 | case ISD::SRL_PARTS: return LowerShift(Op, DAG); | ||||
7613 | case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG); | ||||
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 7614 | case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7615 | case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 7616 | case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7617 | case ISD::FABS: return LowerFABS(Op, DAG); |
7618 | case ISD::FNEG: return LowerFNEG(Op, DAG); | ||||
7619 | case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG); | ||||
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 7620 | case ISD::SETCC: return LowerSETCC(Op, DAG); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7621 | case ISD::VSETCC: return LowerVSETCC(Op, DAG); |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 7622 | case ISD::SELECT: return LowerSELECT(Op, DAG); |
7623 | case ISD::BRCOND: return LowerBRCOND(Op, DAG); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7624 | case ISD::JumpTable: return LowerJumpTable(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7625 | case ISD::VASTART: return LowerVASTART(Op, DAG); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 7626 | case ISD::VAARG: return LowerVAARG(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7627 | case ISD::VACOPY: return LowerVACOPY(Op, DAG); |
7628 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); | ||||
7629 | case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); | ||||
7630 | case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); | ||||
7631 | case ISD::FRAME_TO_ARGS_OFFSET: | ||||
7632 | return LowerFRAME_TO_ARGS_OFFSET(Op, DAG); | ||||
7633 | case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG); | ||||
7634 | case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 7635 | case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG); |
Dan Gohman | 819574c | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 7636 | case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7637 | case ISD::CTLZ: return LowerCTLZ(Op, DAG); |
7638 | case ISD::CTTZ: return LowerCTTZ(Op, DAG); | ||||
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 7639 | case ISD::MUL: return LowerMUL_V2I64(Op, DAG); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 7640 | case ISD::SADDO: |
7641 | case ISD::UADDO: | ||||
7642 | case ISD::SSUBO: | ||||
7643 | case ISD::USUBO: | ||||
7644 | case ISD::SMULO: | ||||
7645 | case ISD::UMULO: return LowerXALUO(Op, DAG); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7646 | case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG); |
Dale Johannesen | da2f354 | 2010-05-21 00:52:33 +0000 | [diff] [blame] | 7647 | case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7648 | } |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 7649 | } |
7650 | |||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7651 | void X86TargetLowering:: |
7652 | ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7653 | SelectionDAG &DAG, unsigned NewOp) const { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7654 | EVT T = Node->getValueType(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7655 | DebugLoc dl = Node->getDebugLoc(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7656 | assert (T == MVT::i64 && "Only know how to expand i64 atomics"); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7657 | |
7658 | SDValue Chain = Node->getOperand(0); | ||||
7659 | SDValue In1 = Node->getOperand(1); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7660 | SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7661 | Node->getOperand(2), DAG.getIntPtrConstant(0)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7662 | SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7663 | Node->getOperand(2), DAG.getIntPtrConstant(1)); |
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 7664 | SDValue Ops[] = { Chain, In1, In2L, In2H }; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7665 | SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); |
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 7666 | SDValue Result = |
7667 | DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64, | ||||
7668 | cast<MemSDNode>(Node)->getMemOperand()); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7669 | SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)}; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7670 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7671 | Results.push_back(Result.getValue(2)); |
7672 | } | ||||
7673 | |||||
Duncan Sands | ac496a1 | 2008-07-04 11:47:58 +0000 | [diff] [blame] | 7674 | /// ReplaceNodeResults - Replace a node with an illegal result type |
7675 | /// with a new node built out of custom code. | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7676 | void X86TargetLowering::ReplaceNodeResults(SDNode *N, |
7677 | SmallVectorImpl<SDValue>&Results, | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 7678 | SelectionDAG &DAG) const { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7679 | DebugLoc dl = N->getDebugLoc(); |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 7680 | switch (N->getOpcode()) { |
Duncan Sands | 8ec7aa7 | 2008-10-20 15:56:33 +0000 | [diff] [blame] | 7681 | default: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7682 | assert(false && "Do not know how to custom type legalize this operation!"); |
7683 | return; | ||||
7684 | case ISD::FP_TO_SINT: { | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 7685 | std::pair<SDValue,SDValue> Vals = |
7686 | FP_TO_INTHelper(SDValue(N, 0), DAG, true); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7687 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
7688 | if (FIST.getNode() != 0) { | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7689 | EVT VT = N->getValueType(0); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7690 | // Return a load from the stack slot. |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 7691 | Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0, |
7692 | false, false, 0)); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7693 | } |
7694 | return; | ||||
7695 | } | ||||
7696 | case ISD::READCYCLECOUNTER: { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7697 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7698 | SDValue TheChain = N->getOperand(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7699 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7700 | SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7701 | rd.getValue(1)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7702 | SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7703 | eax.getValue(2)); |
7704 | // Use a buildpair to merge the two 32-bit values into a 64-bit one. | ||||
7705 | SDValue Ops[] = { eax, edx }; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7706 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7707 | Results.push_back(edx.getValue(1)); |
7708 | return; | ||||
7709 | } | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7710 | case ISD::ATOMIC_CMP_SWAP: { |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7711 | EVT T = N->getValueType(0); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7712 | assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap"); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7713 | SDValue cpInL, cpInH; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7714 | cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), |
7715 | DAG.getConstant(0, MVT::i32)); | ||||
7716 | cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), | ||||
7717 | DAG.getConstant(1, MVT::i32)); | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7718 | cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue()); |
7719 | cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH, | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7720 | cpInL.getValue(1)); |
7721 | SDValue swapInL, swapInH; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7722 | swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), |
7723 | DAG.getConstant(0, MVT::i32)); | ||||
7724 | swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), | ||||
7725 | DAG.getConstant(1, MVT::i32)); | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7726 | swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7727 | cpInH.getValue(1)); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7728 | swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7729 | swapInL.getValue(1)); |
7730 | SDValue Ops[] = { swapInH.getValue(0), | ||||
7731 | N->getOperand(1), | ||||
7732 | swapInH.getValue(1) }; | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7733 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7734 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7735 | SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7736 | MVT::i32, Result.getValue(1)); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 7737 | SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7738 | MVT::i32, cpOutL.getValue(2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7739 | SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)}; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7740 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7741 | Results.push_back(cpOutH.getValue(1)); |
7742 | return; | ||||
7743 | } | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7744 | case ISD::ATOMIC_LOAD_ADD: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7745 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG); |
7746 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7747 | case ISD::ATOMIC_LOAD_AND: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7748 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG); |
7749 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7750 | case ISD::ATOMIC_LOAD_NAND: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7751 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG); |
7752 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7753 | case ISD::ATOMIC_LOAD_OR: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7754 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG); |
7755 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7756 | case ISD::ATOMIC_LOAD_SUB: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7757 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG); |
7758 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7759 | case ISD::ATOMIC_LOAD_XOR: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7760 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG); |
7761 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 7762 | case ISD::ATOMIC_SWAP: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 7763 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG); |
7764 | return; | ||||
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 7765 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7766 | } |
7767 | |||||
7768 | const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const { | ||||
7769 | switch (Opcode) { | ||||
7770 | default: return NULL; | ||||
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 7771 | case X86ISD::BSF: return "X86ISD::BSF"; |
7772 | case X86ISD::BSR: return "X86ISD::BSR"; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7773 | case X86ISD::SHLD: return "X86ISD::SHLD"; |
7774 | case X86ISD::SHRD: return "X86ISD::SHRD"; | ||||
7775 | case X86ISD::FAND: return "X86ISD::FAND"; | ||||
7776 | case X86ISD::FOR: return "X86ISD::FOR"; | ||||
7777 | case X86ISD::FXOR: return "X86ISD::FXOR"; | ||||
7778 | case X86ISD::FSRL: return "X86ISD::FSRL"; | ||||
7779 | case X86ISD::FILD: return "X86ISD::FILD"; | ||||
7780 | case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG"; | ||||
7781 | case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM"; | ||||
7782 | case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM"; | ||||
7783 | case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM"; | ||||
7784 | case X86ISD::FLD: return "X86ISD::FLD"; | ||||
7785 | case X86ISD::FST: return "X86ISD::FST"; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7786 | case X86ISD::CALL: return "X86ISD::CALL"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7787 | case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG"; |
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 7788 | case X86ISD::BT: return "X86ISD::BT"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7789 | case X86ISD::CMP: return "X86ISD::CMP"; |
7790 | case X86ISD::COMI: return "X86ISD::COMI"; | ||||
7791 | case X86ISD::UCOMI: return "X86ISD::UCOMI"; | ||||
7792 | case X86ISD::SETCC: return "X86ISD::SETCC"; | ||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 7793 | case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7794 | case X86ISD::CMOV: return "X86ISD::CMOV"; |
7795 | case X86ISD::BRCOND: return "X86ISD::BRCOND"; | ||||
7796 | case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG"; | ||||
7797 | case X86ISD::REP_STOS: return "X86ISD::REP_STOS"; | ||||
7798 | case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS"; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7799 | case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg"; |
7800 | case X86ISD::Wrapper: return "X86ISD::Wrapper"; | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 7801 | case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP"; |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 7802 | case X86ISD::PEXTRB: return "X86ISD::PEXTRB"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7803 | case X86ISD::PEXTRW: return "X86ISD::PEXTRW"; |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 7804 | case X86ISD::INSERTPS: return "X86ISD::INSERTPS"; |
7805 | case X86ISD::PINSRB: return "X86ISD::PINSRB"; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7806 | case X86ISD::PINSRW: return "X86ISD::PINSRW"; |
Chris Lattner | 5fc65c5 | 2010-02-23 02:07:48 +0000 | [diff] [blame] | 7807 | case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW"; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 7808 | case X86ISD::PSHUFB: return "X86ISD::PSHUFB"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7809 | case X86ISD::FMAX: return "X86ISD::FMAX"; |
7810 | case X86ISD::FMIN: return "X86ISD::FMIN"; | ||||
7811 | case X86ISD::FRSQRT: return "X86ISD::FRSQRT"; | ||||
7812 | case X86ISD::FRCP: return "X86ISD::FRCP"; | ||||
7813 | case X86ISD::TLSADDR: return "X86ISD::TLSADDR"; | ||||
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 7814 | case X86ISD::TLSCALL: return "X86ISD::TLSCALL"; |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 7815 | case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7816 | case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN"; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 7817 | case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN"; |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 7818 | case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m"; |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7819 | case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG"; |
7820 | case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG"; | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7821 | case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG"; |
7822 | case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG"; | ||||
7823 | case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG"; | ||||
7824 | case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG"; | ||||
7825 | case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG"; | ||||
7826 | case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG"; | ||||
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7827 | case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL"; |
7828 | case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD"; | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 7829 | case X86ISD::VSHL: return "X86ISD::VSHL"; |
7830 | case X86ISD::VSRL: return "X86ISD::VSRL"; | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7831 | case X86ISD::CMPPD: return "X86ISD::CMPPD"; |
7832 | case X86ISD::CMPPS: return "X86ISD::CMPPS"; | ||||
7833 | case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB"; | ||||
7834 | case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW"; | ||||
7835 | case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD"; | ||||
7836 | case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ"; | ||||
7837 | case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB"; | ||||
7838 | case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW"; | ||||
7839 | case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD"; | ||||
7840 | case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ"; | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7841 | case X86ISD::ADD: return "X86ISD::ADD"; |
7842 | case X86ISD::SUB: return "X86ISD::SUB"; | ||||
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 7843 | case X86ISD::SMUL: return "X86ISD::SMUL"; |
7844 | case X86ISD::UMUL: return "X86ISD::UMUL"; | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7845 | case X86ISD::INC: return "X86ISD::INC"; |
7846 | case X86ISD::DEC: return "X86ISD::DEC"; | ||||
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 7847 | case X86ISD::OR: return "X86ISD::OR"; |
7848 | case X86ISD::XOR: return "X86ISD::XOR"; | ||||
7849 | case X86ISD::AND: return "X86ISD::AND"; | ||||
Evan Cheng | c349576 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 7850 | case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM"; |
Eric Christopher | 95d7926 | 2009-07-29 00:28:05 +0000 | [diff] [blame] | 7851 | case X86ISD::PTEST: return "X86ISD::PTEST"; |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 7852 | case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS"; |
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 7853 | case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7854 | } |
7855 | } | ||||
7856 | |||||
7857 | // isLegalAddressingMode - Return true if the addressing mode represented | ||||
7858 | // by AM is legal for this target, for a load/store of the specified type. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7859 | bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7860 | const Type *Ty) const { |
7861 | // X86 supports extremely general addressing modes. | ||||
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 7862 | CodeModel::Model M = getTargetMachine().getCodeModel(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7863 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7864 | // X86 allows a sign-extended 32-bit immediate field as a displacement. |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 7865 | if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7866 | return false; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7867 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7868 | if (AM.BaseGV) { |
Chris Lattner | 01e3994 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 7869 | unsigned GVFlags = |
7870 | Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine()); | ||||
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 7871 | |
Chris Lattner | 01e3994 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 7872 | // If a reference to this global requires an extra load, we can't fold it. |
7873 | if (isGlobalStubReference(GVFlags)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7874 | return false; |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 7875 | |
Chris Lattner | 01e3994 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 7876 | // If BaseGV requires a register for the PIC base, we cannot also have a |
7877 | // BaseReg specified. | ||||
7878 | if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags)) | ||||
Dale Johannesen | 64660e9 | 2008-12-05 21:47:27 +0000 | [diff] [blame] | 7879 | return false; |
Evan Cheng | 6a1f3f1 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 7880 | |
Anton Korobeynikov | c283e15 | 2009-08-05 23:01:26 +0000 | [diff] [blame] | 7881 | // If lower 4G is not available, then we must use rip-relative addressing. |
7882 | if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1)) | ||||
7883 | return false; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7884 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7885 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7886 | switch (AM.Scale) { |
7887 | case 0: | ||||
7888 | case 1: | ||||
7889 | case 2: | ||||
7890 | case 4: | ||||
7891 | case 8: | ||||
7892 | // These scales always work. | ||||
7893 | break; | ||||
7894 | case 3: | ||||
7895 | case 5: | ||||
7896 | case 9: | ||||
7897 | // These scales are formed with basereg+scalereg. Only accept if there is | ||||
7898 | // no basereg yet. | ||||
7899 | if (AM.HasBaseReg) | ||||
7900 | return false; | ||||
7901 | break; | ||||
7902 | default: // Other stuff never works. | ||||
7903 | return false; | ||||
7904 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7905 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7906 | return true; |
7907 | } | ||||
7908 | |||||
7909 | |||||
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7910 | bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const { |
Duncan Sands | e92dee1 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 7911 | if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy()) |
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7912 | return false; |
Evan Cheng | 7f15260 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 7913 | unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); |
7914 | unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); | ||||
Evan Cheng | ca0e80f | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 7915 | if (NumBits1 <= NumBits2) |
Evan Cheng | 7f15260 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 7916 | return false; |
Dan Gohman | 9e2bdca | 2010-02-25 03:04:36 +0000 | [diff] [blame] | 7917 | return true; |
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7918 | } |
7919 | |||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7920 | bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7921 | if (!VT1.isInteger() || !VT2.isInteger()) |
Evan Cheng | 9decb33 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7922 | return false; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7923 | unsigned NumBits1 = VT1.getSizeInBits(); |
7924 | unsigned NumBits2 = VT2.getSizeInBits(); | ||||
Evan Cheng | ca0e80f | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 7925 | if (NumBits1 <= NumBits2) |
Evan Cheng | 9decb33 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7926 | return false; |
Dan Gohman | 9e2bdca | 2010-02-25 03:04:36 +0000 | [diff] [blame] | 7927 | return true; |
Evan Cheng | 9decb33 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7928 | } |
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7929 | |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7930 | bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const { |
Dan Gohman | b044da3 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 7931 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. |
Duncan Sands | e92dee1 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 7932 | return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit(); |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7933 | } |
7934 | |||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7935 | bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const { |
Dan Gohman | b044da3 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 7936 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7937 | return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit(); |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7938 | } |
7939 | |||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7940 | bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const { |
Evan Cheng | 2f5d3a5 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 7941 | // i16 instructions are longer (0x66 prefix) and potentially slower. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 7942 | return !(VT1 == MVT::i32 && VT2 == MVT::i16); |
Evan Cheng | 2f5d3a5 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 7943 | } |
7944 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7945 | /// isShuffleMaskLegal - Targets can use this to indicate that they only |
7946 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. | ||||
7947 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values | ||||
7948 | /// are assumed to be legal. | ||||
7949 | bool | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 7950 | X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7951 | EVT VT) const { |
Eric Christopher | 8fa8772 | 2010-04-15 01:40:20 +0000 | [diff] [blame] | 7952 | // Very little shuffling can be done for 64-bit vectors right now. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7953 | if (VT.getSizeInBits() == 64) |
Eric Christopher | 8fa8772 | 2010-04-15 01:40:20 +0000 | [diff] [blame] | 7954 | return isPALIGNRMask(M, VT, Subtarget->hasSSSE3()); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7955 | |
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 7956 | // FIXME: pshufb, blends, shifts. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7957 | return (VT.getVectorNumElements() == 2 || |
7958 | ShuffleVectorSDNode::isSplatMask(&M[0], VT) || | ||||
7959 | isMOVLMask(M, VT) || | ||||
7960 | isSHUFPMask(M, VT) || | ||||
7961 | isPSHUFDMask(M, VT) || | ||||
7962 | isPSHUFHWMask(M, VT) || | ||||
7963 | isPSHUFLWMask(M, VT) || | ||||
Nate Begeman | 080f8e2 | 2009-10-19 02:17:23 +0000 | [diff] [blame] | 7964 | isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) || |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7965 | isUNPCKLMask(M, VT) || |
7966 | isUNPCKHMask(M, VT) || | ||||
7967 | isUNPCKL_v_undef_Mask(M, VT) || | ||||
7968 | isUNPCKH_v_undef_Mask(M, VT)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7969 | } |
7970 | |||||
Dan Gohman | 48d5f06 | 2008-04-09 20:09:42 +0000 | [diff] [blame] | 7971 | bool |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 7972 | X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 7973 | EVT VT) const { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7974 | unsigned NumElts = VT.getVectorNumElements(); |
7975 | // FIXME: This collection of masks seems suspect. | ||||
7976 | if (NumElts == 2) | ||||
7977 | return true; | ||||
7978 | if (NumElts == 4 && VT.getSizeInBits() == 128) { | ||||
7979 | return (isMOVLMask(Mask, VT) || | ||||
7980 | isCommutedMOVLMask(Mask, VT, true) || | ||||
7981 | isSHUFPMask(Mask, VT) || | ||||
7982 | isCommutedSHUFPMask(Mask, VT)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7983 | } |
7984 | return false; | ||||
7985 | } | ||||
7986 | |||||
7987 | //===----------------------------------------------------------------------===// | ||||
7988 | // X86 Scheduler Hooks | ||||
7989 | //===----------------------------------------------------------------------===// | ||||
7990 | |||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7991 | // private utility function |
7992 | MachineBasicBlock * | ||||
7993 | X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr, | ||||
7994 | MachineBasicBlock *MBB, | ||||
7995 | unsigned regOpc, | ||||
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7996 | unsigned immOpc, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7997 | unsigned LoadOpc, |
7998 | unsigned CXchgOpc, | ||||
7999 | unsigned copyOpc, | ||||
8000 | unsigned notOpc, | ||||
8001 | unsigned EAXreg, | ||||
8002 | TargetRegisterClass *RC, | ||||
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 8003 | bool invSrc) const { |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8004 | // For the atomic bitwise operator, we generate |
8005 | // thisMBB: | ||||
8006 | // newMBB: | ||||
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8007 | // ld t1 = [bitinstr.addr] |
8008 | // op t2 = t1, [bitinstr.val] | ||||
8009 | // mov EAX = t1 | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8010 | // lcs dest = [bitinstr.addr], t2 [EAX is implicit] |
8011 | // bz newMBB | ||||
8012 | // fallthrough -->nextMBB | ||||
8013 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
8014 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 8015 | MachineFunction::iterator MBBIter = MBB; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8016 | ++MBBIter; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8017 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8018 | /// First build the CFG |
8019 | MachineFunction *F = MBB->getParent(); | ||||
8020 | MachineBasicBlock *thisMBB = MBB; | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 8021 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
8022 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8023 | F->insert(MBBIter, newMBB); | ||||
8024 | F->insert(MBBIter, nextMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8025 | |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8026 | // Transfer the remainder of thisMBB and its successor edges to nextMBB. |
8027 | nextMBB->splice(nextMBB->begin(), thisMBB, | ||||
8028 | llvm::next(MachineBasicBlock::iterator(bInstr)), | ||||
8029 | thisMBB->end()); | ||||
8030 | nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8031 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8032 | // Update thisMBB to fall through to newMBB |
8033 | thisMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8034 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8035 | // newMBB jumps to itself and fall through to nextMBB |
8036 | newMBB->addSuccessor(nextMBB); | ||||
8037 | newMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8038 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8039 | // Insert instructions into newMBB based on incoming instruction |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8040 | assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 && |
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 8041 | "unexpected number of operands"); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8042 | DebugLoc dl = bInstr->getDebugLoc(); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8043 | MachineOperand& destOper = bInstr->getOperand(0); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8044 | MachineOperand* argOpers[2 + X86AddrNumOperands]; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8045 | int numArgs = bInstr->getNumOperands() - 1; |
8046 | for (int i=0; i < numArgs; ++i) | ||||
8047 | argOpers[i] = &bInstr->getOperand(i+1); | ||||
8048 | |||||
8049 | // x86 address has 4 operands: base, index, scale, and displacement | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8050 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] |
8051 | int valArgIndx = lastAddrIndx + 1; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8052 | |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8053 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8054 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8055 | for (int i=0; i <= lastAddrIndx; ++i) |
8056 | (*MIB).addOperand(*argOpers[i]); | ||||
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 8057 | |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8058 | unsigned tt = F->getRegInfo().createVirtualRegister(RC); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 8059 | if (invSrc) { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8060 | MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 8061 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8062 | else |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 8063 | tt = t1; |
8064 | |||||
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8065 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8066 | assert((argOpers[valArgIndx]->isReg() || |
8067 | argOpers[valArgIndx]->isImm()) && | ||||
Dan Gohman | 7f7f365 | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 8068 | "invalid operand"); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8069 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8070 | MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8071 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8072 | MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 8073 | MIB.addReg(tt); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8074 | (*MIB).addOperand(*argOpers[valArgIndx]); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 8075 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8076 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg); |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8077 | MIB.addReg(t1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8078 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8079 | MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc)); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8080 | for (int i=0; i <= lastAddrIndx; ++i) |
8081 | (*MIB).addOperand(*argOpers[i]); | ||||
8082 | MIB.addReg(t2); | ||||
Mon P Wang | 50584a6 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 8083 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8084 | (*MIB).setMemRefs(bInstr->memoperands_begin(), |
8085 | bInstr->memoperands_end()); | ||||
Mon P Wang | 50584a6 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 8086 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8087 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg()); |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8088 | MIB.addReg(EAXreg); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8089 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8090 | // insert branch |
Chris Lattner | b112c02 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 8091 | BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8092 | |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8093 | bInstr->eraseFromParent(); // The pseudo instruction is gone now. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8094 | return nextMBB; |
8095 | } | ||||
8096 | |||||
Dale Johannesen | 44eb537 | 2008-10-03 19:41:08 +0000 | [diff] [blame] | 8097 | // private utility function: 64 bit atomics on 32 bit host. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8098 | MachineBasicBlock * |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8099 | X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr, |
8100 | MachineBasicBlock *MBB, | ||||
8101 | unsigned regOpcL, | ||||
8102 | unsigned regOpcH, | ||||
8103 | unsigned immOpcL, | ||||
8104 | unsigned immOpcH, | ||||
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 8105 | bool invSrc) const { |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8106 | // For the atomic bitwise operator, we generate |
8107 | // thisMBB (instructions are in pairs, except cmpxchg8b) | ||||
8108 | // ld t1,t2 = [bitinstr.addr] | ||||
8109 | // newMBB: | ||||
8110 | // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4) | ||||
8111 | // op t5, t6 <- out1, out2, [bitinstr.val] | ||||
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8112 | // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val]) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8113 | // mov ECX, EBX <- t5, t6 |
8114 | // mov EAX, EDX <- t1, t2 | ||||
8115 | // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit] | ||||
8116 | // mov t3, t4 <- EAX, EDX | ||||
8117 | // bz newMBB | ||||
8118 | // result in out1, out2 | ||||
8119 | // fallthrough -->nextMBB | ||||
8120 | |||||
8121 | const TargetRegisterClass *RC = X86::GR32RegisterClass; | ||||
8122 | const unsigned LoadOpc = X86::MOV32rm; | ||||
8123 | const unsigned copyOpc = X86::MOV32rr; | ||||
8124 | const unsigned NotOpc = X86::NOT32r; | ||||
8125 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
8126 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | ||||
8127 | MachineFunction::iterator MBBIter = MBB; | ||||
8128 | ++MBBIter; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8129 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8130 | /// First build the CFG |
8131 | MachineFunction *F = MBB->getParent(); | ||||
8132 | MachineBasicBlock *thisMBB = MBB; | ||||
8133 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8134 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8135 | F->insert(MBBIter, newMBB); | ||||
8136 | F->insert(MBBIter, nextMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8137 | |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8138 | // Transfer the remainder of thisMBB and its successor edges to nextMBB. |
8139 | nextMBB->splice(nextMBB->begin(), thisMBB, | ||||
8140 | llvm::next(MachineBasicBlock::iterator(bInstr)), | ||||
8141 | thisMBB->end()); | ||||
8142 | nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8143 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8144 | // Update thisMBB to fall through to newMBB |
8145 | thisMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8146 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8147 | // newMBB jumps to itself and fall through to nextMBB |
8148 | newMBB->addSuccessor(nextMBB); | ||||
8149 | newMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8150 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8151 | DebugLoc dl = bInstr->getDebugLoc(); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8152 | // Insert instructions into newMBB based on incoming instruction |
8153 | // There are 8 "real" operands plus 9 implicit def/uses, ignored here. | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8154 | assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 && |
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 8155 | "unexpected number of operands"); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8156 | MachineOperand& dest1Oper = bInstr->getOperand(0); |
8157 | MachineOperand& dest2Oper = bInstr->getOperand(1); | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8158 | MachineOperand* argOpers[2 + X86AddrNumOperands]; |
Dan Gohman | a425ea8 | 2010-05-14 21:01:44 +0000 | [diff] [blame] | 8159 | for (int i=0; i < 2 + X86AddrNumOperands; ++i) { |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8160 | argOpers[i] = &bInstr->getOperand(i+2); |
8161 | |||||
Dan Gohman | a425ea8 | 2010-05-14 21:01:44 +0000 | [diff] [blame] | 8162 | // We use some of the operands multiple times, so conservatively just |
8163 | // clear any kill flags that might be present. | ||||
8164 | if (argOpers[i]->isReg() && argOpers[i]->isUse()) | ||||
8165 | argOpers[i]->setIsKill(false); | ||||
8166 | } | ||||
8167 | |||||
Evan Cheng | 4460e1b | 2010-01-08 19:14:57 +0000 | [diff] [blame] | 8168 | // x86 address has 5 operands: base, index, scale, displacement, and segment. |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8169 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8170 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8171 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8172 | MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8173 | for (int i=0; i <= lastAddrIndx; ++i) |
8174 | (*MIB).addOperand(*argOpers[i]); | ||||
8175 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8176 | MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8177 | // add 4 to displacement. |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 8178 | for (int i=0; i <= lastAddrIndx-2; ++i) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8179 | (*MIB).addOperand(*argOpers[i]); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8180 | MachineOperand newOp3 = *(argOpers[3]); |
8181 | if (newOp3.isImm()) | ||||
8182 | newOp3.setImm(newOp3.getImm()+4); | ||||
8183 | else | ||||
8184 | newOp3.setOffset(newOp3.getOffset()+4); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8185 | (*MIB).addOperand(newOp3); |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 8186 | (*MIB).addOperand(*argOpers[lastAddrIndx]); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8187 | |
8188 | // t3/4 are defined later, at the bottom of the loop | ||||
8189 | unsigned t3 = F->getRegInfo().createVirtualRegister(RC); | ||||
8190 | unsigned t4 = F->getRegInfo().createVirtualRegister(RC); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8191 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg()) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8192 | .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8193 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg()) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8194 | .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB); |
8195 | |||||
Evan Cheng | cdd58c3 | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 8196 | // The subsequent operations should be using the destination registers of |
8197 | //the PHI instructions. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8198 | if (invSrc) { |
Evan Cheng | cdd58c3 | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 8199 | t1 = F->getRegInfo().createVirtualRegister(RC); |
8200 | t2 = F->getRegInfo().createVirtualRegister(RC); | ||||
8201 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg()); | ||||
8202 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg()); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8203 | } else { |
Evan Cheng | cdd58c3 | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 8204 | t1 = dest1Oper.getReg(); |
8205 | t2 = dest2Oper.getReg(); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8206 | } |
8207 | |||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8208 | int valArgIndx = lastAddrIndx + 1; |
8209 | assert((argOpers[valArgIndx]->isReg() || | ||||
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 8210 | argOpers[valArgIndx]->isImm()) && |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8211 | "invalid operand"); |
8212 | unsigned t5 = F->getRegInfo().createVirtualRegister(RC); | ||||
8213 | unsigned t6 = F->getRegInfo().createVirtualRegister(RC); | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8214 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8215 | MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8216 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8217 | MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8218 | if (regOpcL != X86::MOV32rr) |
Evan Cheng | cdd58c3 | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 8219 | MIB.addReg(t1); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8220 | (*MIB).addOperand(*argOpers[valArgIndx]); |
8221 | assert(argOpers[valArgIndx + 1]->isReg() == | ||||
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 8222 | argOpers[valArgIndx]->isReg()); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8223 | assert(argOpers[valArgIndx + 1]->isImm() == |
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 8224 | argOpers[valArgIndx]->isImm()); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8225 | if (argOpers[valArgIndx + 1]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8226 | MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8227 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8228 | MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8229 | if (regOpcH != X86::MOV32rr) |
Evan Cheng | cdd58c3 | 2010-01-08 23:41:50 +0000 | [diff] [blame] | 8230 | MIB.addReg(t2); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8231 | (*MIB).addOperand(*argOpers[valArgIndx + 1]); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8232 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8233 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8234 | MIB.addReg(t1); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8235 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8236 | MIB.addReg(t2); |
8237 | |||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8238 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8239 | MIB.addReg(t5); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8240 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8241 | MIB.addReg(t6); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8242 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8243 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B)); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8244 | for (int i=0; i <= lastAddrIndx; ++i) |
8245 | (*MIB).addOperand(*argOpers[i]); | ||||
8246 | |||||
8247 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | ||||
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8248 | (*MIB).setMemRefs(bInstr->memoperands_begin(), |
8249 | bInstr->memoperands_end()); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8250 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8251 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8252 | MIB.addReg(X86::EAX); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8253 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8254 | MIB.addReg(X86::EDX); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8255 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8256 | // insert branch |
Chris Lattner | b112c02 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 8257 | BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8258 | |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8259 | bInstr->eraseFromParent(); // The pseudo instruction is gone now. |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8260 | return nextMBB; |
8261 | } | ||||
8262 | |||||
8263 | // private utility function | ||||
8264 | MachineBasicBlock * | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8265 | X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr, |
8266 | MachineBasicBlock *MBB, | ||||
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 8267 | unsigned cmovOpc) const { |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8268 | // For the atomic min/max operator, we generate |
8269 | // thisMBB: | ||||
8270 | // newMBB: | ||||
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8271 | // ld t1 = [min/max.addr] |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8272 | // mov t2 = [min/max.val] |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8273 | // cmp t1, t2 |
8274 | // cmov[cond] t2 = t1 | ||||
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8275 | // mov EAX = t1 |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8276 | // lcs dest = [bitinstr.addr], t2 [EAX is implicit] |
8277 | // bz newMBB | ||||
8278 | // fallthrough -->nextMBB | ||||
8279 | // | ||||
8280 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
8281 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 8282 | MachineFunction::iterator MBBIter = MBB; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8283 | ++MBBIter; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8284 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8285 | /// First build the CFG |
8286 | MachineFunction *F = MBB->getParent(); | ||||
8287 | MachineBasicBlock *thisMBB = MBB; | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 8288 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
8289 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8290 | F->insert(MBBIter, newMBB); | ||||
8291 | F->insert(MBBIter, nextMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8292 | |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8293 | // Transfer the remainder of thisMBB and its successor edges to nextMBB. |
8294 | nextMBB->splice(nextMBB->begin(), thisMBB, | ||||
8295 | llvm::next(MachineBasicBlock::iterator(mInstr)), | ||||
8296 | thisMBB->end()); | ||||
8297 | nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8298 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8299 | // Update thisMBB to fall through to newMBB |
8300 | thisMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8301 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8302 | // newMBB jumps to newMBB and fall through to nextMBB |
8303 | newMBB->addSuccessor(nextMBB); | ||||
8304 | newMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8305 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8306 | DebugLoc dl = mInstr->getDebugLoc(); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8307 | // Insert instructions into newMBB based on incoming instruction |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8308 | assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 && |
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 8309 | "unexpected number of operands"); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8310 | MachineOperand& destOper = mInstr->getOperand(0); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8311 | MachineOperand* argOpers[2 + X86AddrNumOperands]; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8312 | int numArgs = mInstr->getNumOperands() - 1; |
8313 | for (int i=0; i < numArgs; ++i) | ||||
8314 | argOpers[i] = &mInstr->getOperand(i+1); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8315 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8316 | // x86 address has 4 operands: base, index, scale, and displacement |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 8317 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] |
8318 | int valArgIndx = lastAddrIndx + 1; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8319 | |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8320 | unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8321 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8322 | for (int i=0; i <= lastAddrIndx; ++i) |
8323 | (*MIB).addOperand(*argOpers[i]); | ||||
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8324 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8325 | // We only support register and immediate values |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8326 | assert((argOpers[valArgIndx]->isReg() || |
8327 | argOpers[valArgIndx]->isImm()) && | ||||
Dan Gohman | 7f7f365 | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 8328 | "invalid operand"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8329 | |
8330 | unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8331 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8332 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8333 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8334 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8335 | (*MIB).addOperand(*argOpers[valArgIndx]); |
8336 | |||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8337 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX); |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 8338 | MIB.addReg(t1); |
8339 | |||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8340 | MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr)); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8341 | MIB.addReg(t1); |
8342 | MIB.addReg(t2); | ||||
8343 | |||||
8344 | // Generate movc | ||||
8345 | unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8346 | MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8347 | MIB.addReg(t2); |
8348 | MIB.addReg(t1); | ||||
8349 | |||||
8350 | // Cmp and exchange if none has modified the memory location | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8351 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32)); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8352 | for (int i=0; i <= lastAddrIndx; ++i) |
8353 | (*MIB).addOperand(*argOpers[i]); | ||||
8354 | MIB.addReg(t3); | ||||
Mon P Wang | 50584a6 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 8355 | assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8356 | (*MIB).setMemRefs(mInstr->memoperands_begin(), |
8357 | mInstr->memoperands_end()); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8358 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8359 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg()); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8360 | MIB.addReg(X86::EAX); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8361 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8362 | // insert branch |
Chris Lattner | b112c02 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 8363 | BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8364 | |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8365 | mInstr->eraseFromParent(); // The pseudo instruction is gone now. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8366 | return nextMBB; |
8367 | } | ||||
8368 | |||||
Eric Christopher | 20391ca6 | 2009-08-27 18:08:16 +0000 | [diff] [blame] | 8369 | // FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8 |
8370 | // all of this code can be replaced with that in the .td file. | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8371 | MachineBasicBlock * |
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 8372 | X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB, |
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 8373 | unsigned numArgs, bool memArg) const { |
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 8374 | |
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 8375 | DebugLoc dl = MI->getDebugLoc(); |
8376 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
8377 | |||||
8378 | unsigned Opc; | ||||
Evan Cheng | 5f3a540 | 2009-09-19 09:51:03 +0000 | [diff] [blame] | 8379 | if (memArg) |
8380 | Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm; | ||||
8381 | else | ||||
8382 | Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr; | ||||
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 8383 | |
8384 | MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc)); | ||||
8385 | |||||
8386 | for (unsigned i = 0; i < numArgs; ++i) { | ||||
8387 | MachineOperand &Op = MI->getOperand(i+1); | ||||
8388 | |||||
8389 | if (!(Op.isReg() && Op.isImplicit())) | ||||
8390 | MIB.addOperand(Op); | ||||
8391 | } | ||||
8392 | |||||
8393 | BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg()) | ||||
8394 | .addReg(X86::XMM0); | ||||
8395 | |||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8396 | MI->eraseFromParent(); |
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 8397 | |
8398 | return BB; | ||||
8399 | } | ||||
8400 | |||||
8401 | MachineBasicBlock * | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8402 | X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter( |
8403 | MachineInstr *MI, | ||||
8404 | MachineBasicBlock *MBB) const { | ||||
8405 | // Emit code to save XMM registers to the stack. The ABI says that the | ||||
8406 | // number of registers to save is given in %al, so it's theoretically | ||||
8407 | // possible to do an indirect jump trick to avoid saving all of them, | ||||
8408 | // however this code takes a simpler approach and just executes all | ||||
8409 | // of the stores if %al is non-zero. It's less code, and it's probably | ||||
8410 | // easier on the hardware branch predictor, and stores aren't all that | ||||
8411 | // expensive anyway. | ||||
8412 | |||||
8413 | // Create the new basic blocks. One block contains all the XMM stores, | ||||
8414 | // and one block is the final destination regardless of whether any | ||||
8415 | // stores were performed. | ||||
8416 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | ||||
8417 | MachineFunction *F = MBB->getParent(); | ||||
8418 | MachineFunction::iterator MBBIter = MBB; | ||||
8419 | ++MBBIter; | ||||
8420 | MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8421 | MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8422 | F->insert(MBBIter, XMMSaveMBB); | ||||
8423 | F->insert(MBBIter, EndMBB); | ||||
8424 | |||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8425 | // Transfer the remainder of MBB and its successor edges to EndMBB. |
8426 | EndMBB->splice(EndMBB->begin(), MBB, | ||||
8427 | llvm::next(MachineBasicBlock::iterator(MI)), | ||||
8428 | MBB->end()); | ||||
8429 | EndMBB->transferSuccessorsAndUpdatePHIs(MBB); | ||||
8430 | |||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8431 | // The original block will now fall through to the XMM save block. |
8432 | MBB->addSuccessor(XMMSaveMBB); | ||||
8433 | // The XMMSaveMBB will fall through to the end block. | ||||
8434 | XMMSaveMBB->addSuccessor(EndMBB); | ||||
8435 | |||||
8436 | // Now add the instructions. | ||||
8437 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
8438 | DebugLoc DL = MI->getDebugLoc(); | ||||
8439 | |||||
8440 | unsigned CountReg = MI->getOperand(0).getReg(); | ||||
8441 | int64_t RegSaveFrameIndex = MI->getOperand(1).getImm(); | ||||
8442 | int64_t VarArgsFPOffset = MI->getOperand(2).getImm(); | ||||
8443 | |||||
8444 | if (!Subtarget->isTargetWin64()) { | ||||
8445 | // If %al is 0, branch around the XMM save block. | ||||
8446 | BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg); | ||||
Chris Lattner | b112c02 | 2010-02-11 19:25:55 +0000 | [diff] [blame] | 8447 | BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB); |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8448 | MBB->addSuccessor(EndMBB); |
8449 | } | ||||
8450 | |||||
8451 | // In the XMM save block, save all the XMM argument registers. | ||||
8452 | for (int i = 3, e = MI->getNumOperands(); i != e; ++i) { | ||||
8453 | int64_t Offset = (i - 3) * 16 + VarArgsFPOffset; | ||||
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8454 | MachineMemOperand *MMO = |
Evan Cheng | 174e2cf | 2009-10-18 18:16:27 +0000 | [diff] [blame] | 8455 | F->getMachineMemOperand( |
8456 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), | ||||
8457 | MachineMemOperand::MOStore, Offset, | ||||
8458 | /*Size=*/16, /*Align=*/16); | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8459 | BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr)) |
8460 | .addFrameIndex(RegSaveFrameIndex) | ||||
8461 | .addImm(/*Scale=*/1) | ||||
8462 | .addReg(/*IndexReg=*/0) | ||||
8463 | .addImm(/*Disp=*/Offset) | ||||
8464 | .addReg(/*Segment=*/0) | ||||
8465 | .addReg(MI->getOperand(i).getReg()) | ||||
Dan Gohman | 4e3bb1b | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 8466 | .addMemOperand(MMO); |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8467 | } |
8468 | |||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8469 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8470 | |
8471 | return EndMBB; | ||||
8472 | } | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8473 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8474 | MachineBasicBlock * |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8475 | X86TargetLowering::EmitLoweredSelect(MachineInstr *MI, |
Dan Gohman | e9198cc | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 8476 | MachineBasicBlock *BB) const { |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8477 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
8478 | DebugLoc DL = MI->getDebugLoc(); | ||||
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 8479 | |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8480 | // To "insert" a SELECT_CC instruction, we actually have to insert the |
8481 | // diamond control-flow pattern. The incoming instruction knows the | ||||
8482 | // destination vreg to set, the condition code register to branch on, the | ||||
8483 | // true/false values to select between, and a branch opcode to use. | ||||
8484 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); | ||||
8485 | MachineFunction::iterator It = BB; | ||||
8486 | ++It; | ||||
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 8487 | |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8488 | // thisMBB: |
8489 | // ... | ||||
8490 | // TrueVal = ... | ||||
8491 | // cmpTY ccX, r1, r2 | ||||
8492 | // bCC copy1MBB | ||||
8493 | // fallthrough --> copy0MBB | ||||
8494 | MachineBasicBlock *thisMBB = BB; | ||||
8495 | MachineFunction *F = BB->getParent(); | ||||
8496 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
8497 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8498 | F->insert(It, copy0MBB); |
8499 | F->insert(It, sinkMBB); | ||||
Bill Wendling | 4a244bb | 2010-06-25 20:48:10 +0000 | [diff] [blame] | 8500 | |
Bill Wendling | 4a244bb | 2010-06-25 20:48:10 +0000 | [diff] [blame] | 8501 | // If the EFLAGS register isn't dead in the terminator, then claim that it's |
8502 | // live into the sink and copy blocks. | ||||
8503 | const MachineFunction *MF = BB->getParent(); | ||||
8504 | const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo(); | ||||
8505 | BitVector ReservedRegs = TRI->getReservedRegs(*MF); | ||||
Bill Wendling | 4a244bb | 2010-06-25 20:48:10 +0000 | [diff] [blame] | 8506 | |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8507 | for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) { |
8508 | const MachineOperand &MO = MI->getOperand(I); | ||||
8509 | if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue; | ||||
Bill Wendling | 4a244bb | 2010-06-25 20:48:10 +0000 | [diff] [blame] | 8510 | unsigned Reg = MO.getReg(); |
8511 | if (Reg != X86::EFLAGS) continue; | ||||
8512 | copy0MBB->addLiveIn(Reg); | ||||
8513 | sinkMBB->addLiveIn(Reg); | ||||
8514 | } | ||||
8515 | |||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8516 | // Transfer the remainder of BB and its successor edges to sinkMBB. |
8517 | sinkMBB->splice(sinkMBB->begin(), BB, | ||||
8518 | llvm::next(MachineBasicBlock::iterator(MI)), | ||||
8519 | BB->end()); | ||||
8520 | sinkMBB->transferSuccessorsAndUpdatePHIs(BB); | ||||
8521 | |||||
8522 | // Add the true and fallthrough blocks as its successors. | ||||
8523 | BB->addSuccessor(copy0MBB); | ||||
8524 | BB->addSuccessor(sinkMBB); | ||||
8525 | |||||
8526 | // Create the conditional branch instruction. | ||||
8527 | unsigned Opc = | ||||
8528 | X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm()); | ||||
8529 | BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB); | ||||
8530 | |||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8531 | // copy0MBB: |
8532 | // %FalseValue = ... | ||||
8533 | // # fallthrough to sinkMBB | ||||
Dan Gohman | dd83c0a | 2010-04-30 20:14:26 +0000 | [diff] [blame] | 8534 | copy0MBB->addSuccessor(sinkMBB); |
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 8535 | |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8536 | // sinkMBB: |
8537 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] | ||||
8538 | // ... | ||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8539 | BuildMI(*sinkMBB, sinkMBB->begin(), DL, |
8540 | TII->get(X86::PHI), MI->getOperand(0).getReg()) | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8541 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) |
8542 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); | ||||
8543 | |||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8544 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Dan Gohman | dd83c0a | 2010-04-30 20:14:26 +0000 | [diff] [blame] | 8545 | return sinkMBB; |
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8546 | } |
8547 | |||||
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 8548 | MachineBasicBlock * |
8549 | X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI, | ||||
Dan Gohman | e9198cc | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 8550 | MachineBasicBlock *BB) const { |
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 8551 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
8552 | DebugLoc DL = MI->getDebugLoc(); | ||||
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 8553 | |
8554 | // The lowering is pretty easy: we're just emitting the call to _alloca. The | ||||
8555 | // non-trivial part is impdef of ESP. | ||||
8556 | // FIXME: The code should be tweaked as soon as we'll try to do codegen for | ||||
8557 | // mingw-w64. | ||||
8558 | |||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8559 | BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32)) |
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 8560 | .addExternalSymbol("_alloca") |
8561 | .addReg(X86::EAX, RegState::Implicit) | ||||
8562 | .addReg(X86::ESP, RegState::Implicit) | ||||
8563 | .addReg(X86::EAX, RegState::Define | RegState::Implicit) | ||||
8564 | .addReg(X86::ESP, RegState::Define | RegState::Implicit); | ||||
8565 | |||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8566 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 8567 | return BB; |
8568 | } | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8569 | |
8570 | MachineBasicBlock * | ||||
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 8571 | X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI, |
8572 | MachineBasicBlock *BB) const { | ||||
8573 | // This is pretty easy. We're taking the value that we received from | ||||
8574 | // our load from the relocation, sticking it in either RDI (x86-64) | ||||
8575 | // or EAX and doing an indirect call. The return value will then | ||||
8576 | // be in the normal return register. | ||||
Eric Christopher | 01958a7 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 8577 | const X86InstrInfo *TII |
8578 | = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo()); | ||||
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 8579 | DebugLoc DL = MI->getDebugLoc(); |
8580 | MachineFunction *F = BB->getParent(); | ||||
8581 | |||||
Eric Christopher | 01958a7 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 8582 | assert(MI->getOperand(3).isGlobal() && "This should be a global"); |
8583 | |||||
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 8584 | if (Subtarget->is64Bit()) { |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8585 | MachineInstrBuilder MIB = BuildMI(*BB, MI, DL, |
8586 | TII->get(X86::MOV64rm), X86::RDI) | ||||
Eric Christopher | 01958a7 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 8587 | .addReg(X86::RIP) |
8588 | .addImm(0).addReg(0) | ||||
8589 | .addGlobalAddress(MI->getOperand(3).getGlobal(), 0, | ||||
8590 | MI->getOperand(3).getTargetFlags()) | ||||
8591 | .addReg(0); | ||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8592 | MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m)); |
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 8593 | addDirectMem(MIB, X86::RDI).addReg(0); |
Eric Christopher | e399fcb | 2010-06-15 23:08:42 +0000 | [diff] [blame] | 8594 | } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) { |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8595 | MachineInstrBuilder MIB = BuildMI(*BB, MI, DL, |
8596 | TII->get(X86::MOV32rm), X86::EAX) | ||||
Eric Christopher | e399fcb | 2010-06-15 23:08:42 +0000 | [diff] [blame] | 8597 | .addReg(0) |
8598 | .addImm(0).addReg(0) | ||||
8599 | .addGlobalAddress(MI->getOperand(3).getGlobal(), 0, | ||||
8600 | MI->getOperand(3).getTargetFlags()) | ||||
8601 | .addReg(0); | ||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8602 | MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m)); |
Eric Christopher | e399fcb | 2010-06-15 23:08:42 +0000 | [diff] [blame] | 8603 | addDirectMem(MIB, X86::EAX).addReg(0); |
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 8604 | } else { |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8605 | MachineInstrBuilder MIB = BuildMI(*BB, MI, DL, |
8606 | TII->get(X86::MOV32rm), X86::EAX) | ||||
Eric Christopher | 01958a7 | 2010-06-08 22:04:25 +0000 | [diff] [blame] | 8607 | .addReg(TII->getGlobalBaseReg(F)) |
8608 | .addImm(0).addReg(0) | ||||
8609 | .addGlobalAddress(MI->getOperand(3).getGlobal(), 0, | ||||
8610 | MI->getOperand(3).getTargetFlags()) | ||||
8611 | .addReg(0); | ||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8612 | MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m)); |
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 8613 | addDirectMem(MIB, X86::EAX).addReg(0); |
8614 | } | ||||
8615 | |||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8616 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 8617 | return BB; |
8618 | } | ||||
8619 | |||||
8620 | MachineBasicBlock * | ||||
Evan Cheng | e637db1 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 8621 | X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | e9198cc | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 8622 | MachineBasicBlock *BB) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8623 | switch (MI->getOpcode()) { |
8624 | default: assert(false && "Unexpected instr type to insert"); | ||||
Anton Korobeynikov | 7cd3242 | 2010-03-06 19:32:29 +0000 | [diff] [blame] | 8625 | case X86::MINGW_ALLOCA: |
Dan Gohman | e9198cc | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 8626 | return EmitLoweredMingwAlloca(MI, BB); |
Eric Christopher | ee8d333 | 2010-06-03 04:07:48 +0000 | [diff] [blame] | 8627 | case X86::TLSCall_32: |
8628 | case X86::TLSCall_64: | ||||
8629 | return EmitLoweredTLSCall(MI, BB); | ||||
Dan Gohman | 29b998f | 2009-08-27 00:14:12 +0000 | [diff] [blame] | 8630 | case X86::CMOV_GR8: |
Mon P Wang | 83edba5 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 8631 | case X86::CMOV_V1I64: |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8632 | case X86::CMOV_FR32: |
8633 | case X86::CMOV_FR64: | ||||
8634 | case X86::CMOV_V4F32: | ||||
8635 | case X86::CMOV_V2F64: | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8636 | case X86::CMOV_V2I64: |
Chris Lattner | 8d76aeb | 2010-03-14 18:31:44 +0000 | [diff] [blame] | 8637 | case X86::CMOV_GR16: |
8638 | case X86::CMOV_GR32: | ||||
8639 | case X86::CMOV_RFP32: | ||||
8640 | case X86::CMOV_RFP64: | ||||
8641 | case X86::CMOV_RFP80: | ||||
Dan Gohman | e9198cc | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 8642 | return EmitLoweredSelect(MI, BB); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8643 | |
8644 | case X86::FP32_TO_INT16_IN_MEM: | ||||
8645 | case X86::FP32_TO_INT32_IN_MEM: | ||||
8646 | case X86::FP32_TO_INT64_IN_MEM: | ||||
8647 | case X86::FP64_TO_INT16_IN_MEM: | ||||
8648 | case X86::FP64_TO_INT32_IN_MEM: | ||||
Dale Johannesen | 6d0e36a | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 8649 | case X86::FP64_TO_INT64_IN_MEM: |
8650 | case X86::FP80_TO_INT16_IN_MEM: | ||||
8651 | case X86::FP80_TO_INT32_IN_MEM: | ||||
8652 | case X86::FP80_TO_INT64_IN_MEM: { | ||||
Chris Lattner | 84a6720 | 2009-09-02 05:57:00 +0000 | [diff] [blame] | 8653 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
8654 | DebugLoc DL = MI->getDebugLoc(); | ||||
8655 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8656 | // Change the floating point control register to use "round towards zero" |
8657 | // mode when truncating to an integer value. | ||||
8658 | MachineFunction *F = BB->getParent(); | ||||
David Greene | 6424ab9 | 2009-11-12 20:49:22 +0000 | [diff] [blame] | 8659 | int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false); |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8660 | addFrameReference(BuildMI(*BB, MI, DL, |
8661 | TII->get(X86::FNSTCW16m)), CWFrameIdx); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8662 | |
8663 | // Load the old value of the high byte of the control word... | ||||
8664 | unsigned OldCW = | ||||
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 8665 | F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass); |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8666 | addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8667 | CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8668 | |
8669 | // Set the high part to be round to zero... | ||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8670 | addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8671 | .addImm(0xC7F); |
8672 | |||||
8673 | // Reload the modified control word now... | ||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8674 | addFrameReference(BuildMI(*BB, MI, DL, |
8675 | TII->get(X86::FLDCW16m)), CWFrameIdx); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8676 | |
8677 | // Restore the memory image of control word to original value | ||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8678 | addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8679 | .addReg(OldCW); |
8680 | |||||
8681 | // Get the X86 opcode to use. | ||||
8682 | unsigned Opc; | ||||
8683 | switch (MI->getOpcode()) { | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 8684 | default: llvm_unreachable("illegal opcode!"); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8685 | case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break; |
8686 | case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break; | ||||
8687 | case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break; | ||||
8688 | case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break; | ||||
8689 | case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break; | ||||
8690 | case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break; | ||||
Dale Johannesen | 6d0e36a | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 8691 | case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break; |
8692 | case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break; | ||||
8693 | case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8694 | } |
8695 | |||||
8696 | X86AddressMode AM; | ||||
8697 | MachineOperand &Op = MI->getOperand(0); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8698 | if (Op.isReg()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8699 | AM.BaseType = X86AddressMode::RegBase; |
8700 | AM.Base.Reg = Op.getReg(); | ||||
8701 | } else { | ||||
8702 | AM.BaseType = X86AddressMode::FrameIndexBase; | ||||
Chris Lattner | 6017d48 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 8703 | AM.Base.FrameIndex = Op.getIndex(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8704 | } |
8705 | Op = MI->getOperand(1); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8706 | if (Op.isImm()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8707 | AM.Scale = Op.getImm(); |
8708 | Op = MI->getOperand(2); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8709 | if (Op.isImm()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8710 | AM.IndexReg = Op.getImm(); |
8711 | Op = MI->getOperand(3); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 8712 | if (Op.isGlobal()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8713 | AM.GV = Op.getGlobal(); |
8714 | } else { | ||||
8715 | AM.Disp = Op.getImm(); | ||||
8716 | } | ||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8717 | addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM) |
Rafael Espindola | fee9c0f | 2009-04-08 08:09:33 +0000 | [diff] [blame] | 8718 | .addReg(MI->getOperand(X86AddrNumOperands).getReg()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8719 | |
8720 | // Reload the original control word now. | ||||
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8721 | addFrameReference(BuildMI(*BB, MI, DL, |
8722 | TII->get(X86::FLDCW16m)), CWFrameIdx); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8723 | |
Dan Gohman | 3dd527d | 2010-07-06 20:24:04 +0000 | [diff] [blame^] | 8724 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8725 | return BB; |
8726 | } | ||||
Eric Christopher | 22a3940 | 2009-08-18 22:50:32 +0000 | [diff] [blame] | 8727 | // String/text processing lowering. |
8728 | case X86::PCMPISTRM128REG: | ||||
8729 | return EmitPCMP(MI, BB, 3, false /* in-mem */); | ||||
8730 | case X86::PCMPISTRM128MEM: | ||||
8731 | return EmitPCMP(MI, BB, 3, true /* in-mem */); | ||||
8732 | case X86::PCMPESTRM128REG: | ||||
8733 | return EmitPCMP(MI, BB, 5, false /* in mem */); | ||||
8734 | case X86::PCMPESTRM128MEM: | ||||
8735 | return EmitPCMP(MI, BB, 5, true /* in mem */); | ||||
8736 | |||||
8737 | // Atomic Lowering. | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8738 | case X86::ATOMAND32: |
8739 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8740 | X86::AND32ri, X86::MOV32rm, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8741 | X86::LCMPXCHG32, X86::MOV32rr, |
8742 | X86::NOT32r, X86::EAX, | ||||
8743 | X86::GR32RegisterClass); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8744 | case X86::ATOMOR32: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8745 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr, |
8746 | X86::OR32ri, X86::MOV32rm, | ||||
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8747 | X86::LCMPXCHG32, X86::MOV32rr, |
8748 | X86::NOT32r, X86::EAX, | ||||
8749 | X86::GR32RegisterClass); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8750 | case X86::ATOMXOR32: |
8751 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8752 | X86::XOR32ri, X86::MOV32rm, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8753 | X86::LCMPXCHG32, X86::MOV32rr, |
8754 | X86::NOT32r, X86::EAX, | ||||
8755 | X86::GR32RegisterClass); | ||||
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 8756 | case X86::ATOMNAND32: |
8757 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | ||||
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8758 | X86::AND32ri, X86::MOV32rm, |
8759 | X86::LCMPXCHG32, X86::MOV32rr, | ||||
8760 | X86::NOT32r, X86::EAX, | ||||
8761 | X86::GR32RegisterClass, true); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 8762 | case X86::ATOMMIN32: |
8763 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr); | ||||
8764 | case X86::ATOMMAX32: | ||||
8765 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr); | ||||
8766 | case X86::ATOMUMIN32: | ||||
8767 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr); | ||||
8768 | case X86::ATOMUMAX32: | ||||
8769 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr); | ||||
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8770 | |
8771 | case X86::ATOMAND16: | ||||
8772 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | ||||
8773 | X86::AND16ri, X86::MOV16rm, | ||||
8774 | X86::LCMPXCHG16, X86::MOV16rr, | ||||
8775 | X86::NOT16r, X86::AX, | ||||
8776 | X86::GR16RegisterClass); | ||||
8777 | case X86::ATOMOR16: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8778 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8779 | X86::OR16ri, X86::MOV16rm, |
8780 | X86::LCMPXCHG16, X86::MOV16rr, | ||||
8781 | X86::NOT16r, X86::AX, | ||||
8782 | X86::GR16RegisterClass); | ||||
8783 | case X86::ATOMXOR16: | ||||
8784 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr, | ||||
8785 | X86::XOR16ri, X86::MOV16rm, | ||||
8786 | X86::LCMPXCHG16, X86::MOV16rr, | ||||
8787 | X86::NOT16r, X86::AX, | ||||
8788 | X86::GR16RegisterClass); | ||||
8789 | case X86::ATOMNAND16: | ||||
8790 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | ||||
8791 | X86::AND16ri, X86::MOV16rm, | ||||
8792 | X86::LCMPXCHG16, X86::MOV16rr, | ||||
8793 | X86::NOT16r, X86::AX, | ||||
8794 | X86::GR16RegisterClass, true); | ||||
8795 | case X86::ATOMMIN16: | ||||
8796 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr); | ||||
8797 | case X86::ATOMMAX16: | ||||
8798 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr); | ||||
8799 | case X86::ATOMUMIN16: | ||||
8800 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr); | ||||
8801 | case X86::ATOMUMAX16: | ||||
8802 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr); | ||||
8803 | |||||
8804 | case X86::ATOMAND8: | ||||
8805 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | ||||
8806 | X86::AND8ri, X86::MOV8rm, | ||||
8807 | X86::LCMPXCHG8, X86::MOV8rr, | ||||
8808 | X86::NOT8r, X86::AL, | ||||
8809 | X86::GR8RegisterClass); | ||||
8810 | case X86::ATOMOR8: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8811 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 8812 | X86::OR8ri, X86::MOV8rm, |
8813 | X86::LCMPXCHG8, X86::MOV8rr, | ||||
8814 | X86::NOT8r, X86::AL, | ||||
8815 | X86::GR8RegisterClass); | ||||
8816 | case X86::ATOMXOR8: | ||||
8817 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr, | ||||
8818 | X86::XOR8ri, X86::MOV8rm, | ||||
8819 | X86::LCMPXCHG8, X86::MOV8rr, | ||||
8820 | X86::NOT8r, X86::AL, | ||||
8821 | X86::GR8RegisterClass); | ||||
8822 | case X86::ATOMNAND8: | ||||
8823 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | ||||
8824 | X86::AND8ri, X86::MOV8rm, | ||||
8825 | X86::LCMPXCHG8, X86::MOV8rr, | ||||
8826 | X86::NOT8r, X86::AL, | ||||
8827 | X86::GR8RegisterClass, true); | ||||
8828 | // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way. | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8829 | // This group is for 64-bit host. |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 8830 | case X86::ATOMAND64: |
8831 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8832 | X86::AND64ri32, X86::MOV64rm, |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 8833 | X86::LCMPXCHG64, X86::MOV64rr, |
8834 | X86::NOT64r, X86::RAX, | ||||
8835 | X86::GR64RegisterClass); | ||||
8836 | case X86::ATOMOR64: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8837 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr, |
8838 | X86::OR64ri32, X86::MOV64rm, | ||||
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 8839 | X86::LCMPXCHG64, X86::MOV64rr, |
8840 | X86::NOT64r, X86::RAX, | ||||
8841 | X86::GR64RegisterClass); | ||||
8842 | case X86::ATOMXOR64: | ||||
8843 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8844 | X86::XOR64ri32, X86::MOV64rm, |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 8845 | X86::LCMPXCHG64, X86::MOV64rr, |
8846 | X86::NOT64r, X86::RAX, | ||||
8847 | X86::GR64RegisterClass); | ||||
8848 | case X86::ATOMNAND64: | ||||
8849 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | ||||
8850 | X86::AND64ri32, X86::MOV64rm, | ||||
8851 | X86::LCMPXCHG64, X86::MOV64rr, | ||||
8852 | X86::NOT64r, X86::RAX, | ||||
8853 | X86::GR64RegisterClass, true); | ||||
8854 | case X86::ATOMMIN64: | ||||
8855 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr); | ||||
8856 | case X86::ATOMMAX64: | ||||
8857 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr); | ||||
8858 | case X86::ATOMUMIN64: | ||||
8859 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr); | ||||
8860 | case X86::ATOMUMAX64: | ||||
8861 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8862 | |
8863 | // This group does 64-bit operations on a 32-bit host. | ||||
8864 | case X86::ATOMAND6432: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8865 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8866 | X86::AND32rr, X86::AND32rr, |
8867 | X86::AND32ri, X86::AND32ri, | ||||
8868 | false); | ||||
8869 | case X86::ATOMOR6432: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8870 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8871 | X86::OR32rr, X86::OR32rr, |
8872 | X86::OR32ri, X86::OR32ri, | ||||
8873 | false); | ||||
8874 | case X86::ATOMXOR6432: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8875 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8876 | X86::XOR32rr, X86::XOR32rr, |
8877 | X86::XOR32ri, X86::XOR32ri, | ||||
8878 | false); | ||||
8879 | case X86::ATOMNAND6432: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8880 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8881 | X86::AND32rr, X86::AND32rr, |
8882 | X86::AND32ri, X86::AND32ri, | ||||
8883 | true); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8884 | case X86::ATOMADD6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8885 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8886 | X86::ADD32rr, X86::ADC32rr, |
8887 | X86::ADD32ri, X86::ADC32ri, | ||||
8888 | false); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8889 | case X86::ATOMSUB6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8890 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 8891 | X86::SUB32rr, X86::SBB32rr, |
8892 | X86::SUB32ri, X86::SBB32ri, | ||||
8893 | false); | ||||
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8894 | case X86::ATOMSWAP6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8895 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 8896 | X86::MOV32rr, X86::MOV32rr, |
8897 | X86::MOV32ri, X86::MOV32ri, | ||||
8898 | false); | ||||
Dan Gohman | 34228bf | 2009-08-15 01:38:56 +0000 | [diff] [blame] | 8899 | case X86::VASTART_SAVE_XMM_REGS: |
8900 | return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8901 | } |
8902 | } | ||||
8903 | |||||
8904 | //===----------------------------------------------------------------------===// | ||||
8905 | // X86 Optimization Hooks | ||||
8906 | //===----------------------------------------------------------------------===// | ||||
8907 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8908 | void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | d0dfc77 | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 8909 | const APInt &Mask, |
Dan Gohman | 229fa05 | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 8910 | APInt &KnownZero, |
8911 | APInt &KnownOne, | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8912 | const SelectionDAG &DAG, |
8913 | unsigned Depth) const { | ||||
8914 | unsigned Opc = Op.getOpcode(); | ||||
8915 | assert((Opc >= ISD::BUILTIN_OP_END || | ||||
8916 | Opc == ISD::INTRINSIC_WO_CHAIN || | ||||
8917 | Opc == ISD::INTRINSIC_W_CHAIN || | ||||
8918 | Opc == ISD::INTRINSIC_VOID) && | ||||
8919 | "Should use MaskedValueIsZero if you don't know whether Op" | ||||
8920 | " is a target node!"); | ||||
8921 | |||||
Dan Gohman | 1d79e43 | 2008-02-13 23:07:24 +0000 | [diff] [blame] | 8922 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8923 | switch (Opc) { |
8924 | default: break; | ||||
Evan Cheng | 8e9b21c | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 8925 | case X86ISD::ADD: |
8926 | case X86ISD::SUB: | ||||
8927 | case X86ISD::SMUL: | ||||
8928 | case X86ISD::UMUL: | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 8929 | case X86ISD::INC: |
8930 | case X86ISD::DEC: | ||||
Dan Gohman | 12e0329 | 2009-09-18 19:59:53 +0000 | [diff] [blame] | 8931 | case X86ISD::OR: |
8932 | case X86ISD::XOR: | ||||
8933 | case X86ISD::AND: | ||||
Evan Cheng | 8e9b21c | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 8934 | // These nodes' second result is a boolean. |
8935 | if (Op.getResNo() == 0) | ||||
8936 | break; | ||||
8937 | // Fallthrough | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8938 | case X86ISD::SETCC: |
Dan Gohman | 229fa05 | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 8939 | KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(), |
8940 | Mask.getBitWidth() - 1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8941 | break; |
8942 | } | ||||
8943 | } | ||||
8944 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8945 | /// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8946 | /// node is a GlobalAddress + offset. |
8947 | bool X86TargetLowering::isGAPlusOffset(SDNode *N, | ||||
Dan Gohman | 36c56d0 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 8948 | const GlobalValue* &GA, |
8949 | int64_t &Offset) const { | ||||
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8950 | if (N->getOpcode() == X86ISD::Wrapper) { |
8951 | if (isa<GlobalAddressSDNode>(N->getOperand(0))) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8952 | GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal(); |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 8953 | Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8954 | return true; |
8955 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8956 | } |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8957 | return TargetLowering::isGAPlusOffset(N, GA, Offset); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8958 | } |
8959 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8960 | /// PerformShuffleCombine - Combine a vector_shuffle that is equal to |
8961 | /// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load | ||||
8962 | /// if the load addresses are consecutive, non-overlapping, and in the right | ||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 8963 | /// order. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8964 | static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 8965 | const TargetLowering &TLI) { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 8966 | DebugLoc dl = N->getDebugLoc(); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 8967 | EVT VT = N->getValueType(0); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 8968 | ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N); |
Mon P Wang | 6e30ad0 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 8969 | |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 8970 | if (VT.getSizeInBits() != 128) |
8971 | return SDValue(); | ||||
8972 | |||||
Nate Begeman | 1aa900a | 2010-03-24 20:49:50 +0000 | [diff] [blame] | 8973 | SmallVector<SDValue, 16> Elts; |
8974 | for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) | ||||
8975 | Elts.push_back(DAG.getShuffleScalarElt(SVN, i)); | ||||
8976 | |||||
8977 | return EltsFromConsecutiveLoads(VT, Elts, dl, DAG); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8978 | } |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 8979 | |
Dan Gohman | b115d05 | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 8980 | /// PerformShuffleCombine - Detect vector gather/scatter index generation |
8981 | /// and convert it from being a bunch of shuffles and extracts to a simple | ||||
8982 | /// store and scalar loads to extract the elements. | ||||
8983 | static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG, | ||||
8984 | const TargetLowering &TLI) { | ||||
8985 | SDValue InputVector = N->getOperand(0); | ||||
8986 | |||||
8987 | // Only operate on vectors of 4 elements, where the alternative shuffling | ||||
8988 | // gets to be more expensive. | ||||
8989 | if (InputVector.getValueType() != MVT::v4i32) | ||||
8990 | return SDValue(); | ||||
8991 | |||||
8992 | // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a | ||||
8993 | // single use which is a sign-extend or zero-extend, and all elements are | ||||
8994 | // used. | ||||
8995 | SmallVector<SDNode *, 4> Uses; | ||||
8996 | unsigned ExtractedElements = 0; | ||||
8997 | for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(), | ||||
8998 | UE = InputVector.getNode()->use_end(); UI != UE; ++UI) { | ||||
8999 | if (UI.getUse().getResNo() != InputVector.getResNo()) | ||||
9000 | return SDValue(); | ||||
9001 | |||||
9002 | SDNode *Extract = *UI; | ||||
9003 | if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT) | ||||
9004 | return SDValue(); | ||||
9005 | |||||
9006 | if (Extract->getValueType(0) != MVT::i32) | ||||
9007 | return SDValue(); | ||||
9008 | if (!Extract->hasOneUse()) | ||||
9009 | return SDValue(); | ||||
9010 | if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND && | ||||
9011 | Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND) | ||||
9012 | return SDValue(); | ||||
9013 | if (!isa<ConstantSDNode>(Extract->getOperand(1))) | ||||
9014 | return SDValue(); | ||||
9015 | |||||
9016 | // Record which element was extracted. | ||||
9017 | ExtractedElements |= | ||||
9018 | 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue(); | ||||
9019 | |||||
9020 | Uses.push_back(Extract); | ||||
9021 | } | ||||
9022 | |||||
9023 | // If not all the elements were used, this may not be worthwhile. | ||||
9024 | if (ExtractedElements != 15) | ||||
9025 | return SDValue(); | ||||
9026 | |||||
9027 | // Ok, we've now decided to do the transformation. | ||||
9028 | DebugLoc dl = InputVector.getDebugLoc(); | ||||
9029 | |||||
9030 | // Store the value to a temporary stack slot. | ||||
9031 | SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType()); | ||||
9032 | SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0, | ||||
9033 | false, false, 0); | ||||
9034 | |||||
9035 | // Replace each use (extract) with a load of the appropriate element. | ||||
9036 | for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(), | ||||
9037 | UE = Uses.end(); UI != UE; ++UI) { | ||||
9038 | SDNode *Extract = *UI; | ||||
9039 | |||||
9040 | // Compute the element's address. | ||||
9041 | SDValue Idx = Extract->getOperand(1); | ||||
9042 | unsigned EltSize = | ||||
9043 | InputVector.getValueType().getVectorElementType().getSizeInBits()/8; | ||||
9044 | uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue(); | ||||
9045 | SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy()); | ||||
9046 | |||||
9047 | SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr); | ||||
9048 | |||||
9049 | // Load the scalar. | ||||
9050 | SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr, | ||||
9051 | NULL, 0, false, false, 0); | ||||
9052 | |||||
9053 | // Replace the exact with the load. | ||||
9054 | DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar); | ||||
9055 | } | ||||
9056 | |||||
9057 | // The replacement was made in place; don't return anything. | ||||
9058 | return SDValue(); | ||||
9059 | } | ||||
9060 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9061 | /// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9062 | static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG, |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9063 | const X86Subtarget *Subtarget) { |
9064 | DebugLoc DL = N->getDebugLoc(); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9065 | SDValue Cond = N->getOperand(0); |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9066 | // Get the LHS/RHS of the select. |
9067 | SDValue LHS = N->getOperand(1); | ||||
9068 | SDValue RHS = N->getOperand(2); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9069 | |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9070 | // If we have SSE[12] support, try to form min/max nodes. SSE min/max |
Dan Gohman | daa74bd | 2010-02-22 04:03:39 +0000 | [diff] [blame] | 9071 | // instructions match the semantics of the common C idiom x<y?x:y but not |
9072 | // x<=y?x:y, because of how they handle negative zero (which can be | ||||
9073 | // ignored in unsafe-math mode). | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9074 | if (Subtarget->hasSSE2() && |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9075 | (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) && |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9076 | Cond.getOpcode() == ISD::SETCC) { |
9077 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9078 | |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9079 | unsigned Opcode = 0; |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9080 | // Check for x CC y ? x : y. |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9081 | if (DAG.isEqualTo(LHS, Cond.getOperand(0)) && |
9082 | DAG.isEqualTo(RHS, Cond.getOperand(1))) { | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9083 | switch (CC) { |
9084 | default: break; | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9085 | case ISD::SETULT: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9086 | // Converting this to a min would handle NaNs incorrectly, and swapping |
9087 | // the operands would cause it to handle comparisons between positive | ||||
9088 | // and negative zero incorrectly. | ||||
9089 | if (!FiniteOnlyFPMath() && | ||||
9090 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) { | ||||
9091 | if (!UnsafeFPMath && | ||||
9092 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) | ||||
9093 | break; | ||||
9094 | std::swap(LHS, RHS); | ||||
9095 | } | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9096 | Opcode = X86ISD::FMIN; |
9097 | break; | ||||
9098 | case ISD::SETOLE: | ||||
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9099 | // Converting this to a min would handle comparisons between positive |
9100 | // and negative zero incorrectly. | ||||
9101 | if (!UnsafeFPMath && | ||||
9102 | !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) | ||||
9103 | break; | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9104 | Opcode = X86ISD::FMIN; |
9105 | break; | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9106 | case ISD::SETULE: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9107 | // Converting this to a min would handle both negative zeros and NaNs |
9108 | // incorrectly, but we can swap the operands to fix both. | ||||
9109 | std::swap(LHS, RHS); | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9110 | case ISD::SETOLT: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9111 | case ISD::SETLT: |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9112 | case ISD::SETLE: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9113 | Opcode = X86ISD::FMIN; |
9114 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9115 | |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9116 | case ISD::SETOGE: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9117 | // Converting this to a max would handle comparisons between positive |
9118 | // and negative zero incorrectly. | ||||
9119 | if (!UnsafeFPMath && | ||||
9120 | !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS)) | ||||
9121 | break; | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9122 | Opcode = X86ISD::FMAX; |
9123 | break; | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9124 | case ISD::SETUGT: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9125 | // Converting this to a max would handle NaNs incorrectly, and swapping |
9126 | // the operands would cause it to handle comparisons between positive | ||||
9127 | // and negative zero incorrectly. | ||||
9128 | if (!FiniteOnlyFPMath() && | ||||
9129 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) { | ||||
9130 | if (!UnsafeFPMath && | ||||
9131 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) | ||||
9132 | break; | ||||
9133 | std::swap(LHS, RHS); | ||||
9134 | } | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9135 | Opcode = X86ISD::FMAX; |
9136 | break; | ||||
9137 | case ISD::SETUGE: | ||||
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9138 | // Converting this to a max would handle both negative zeros and NaNs |
9139 | // incorrectly, but we can swap the operands to fix both. | ||||
9140 | std::swap(LHS, RHS); | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9141 | case ISD::SETOGT: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9142 | case ISD::SETGT: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9143 | case ISD::SETGE: |
9144 | Opcode = X86ISD::FMAX; | ||||
9145 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9146 | } |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9147 | // Check for x CC y ? y : x -- a min/max with reversed arms. |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9148 | } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) && |
9149 | DAG.isEqualTo(RHS, Cond.getOperand(0))) { | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9150 | switch (CC) { |
9151 | default: break; | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9152 | case ISD::SETOGE: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9153 | // Converting this to a min would handle comparisons between positive |
9154 | // and negative zero incorrectly, and swapping the operands would | ||||
9155 | // cause it to handle NaNs incorrectly. | ||||
9156 | if (!UnsafeFPMath && | ||||
9157 | !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) { | ||||
9158 | if (!FiniteOnlyFPMath() && | ||||
9159 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) | ||||
9160 | break; | ||||
9161 | std::swap(LHS, RHS); | ||||
9162 | } | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9163 | Opcode = X86ISD::FMIN; |
Dan Gohman | 41b3f4a | 2009-09-03 20:34:31 +0000 | [diff] [blame] | 9164 | break; |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9165 | case ISD::SETUGT: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9166 | // Converting this to a min would handle NaNs incorrectly. |
9167 | if (!UnsafeFPMath && | ||||
9168 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) | ||||
9169 | break; | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9170 | Opcode = X86ISD::FMIN; |
9171 | break; | ||||
9172 | case ISD::SETUGE: | ||||
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9173 | // Converting this to a min would handle both negative zeros and NaNs |
9174 | // incorrectly, but we can swap the operands to fix both. | ||||
9175 | std::swap(LHS, RHS); | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9176 | case ISD::SETOGT: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9177 | case ISD::SETGT: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9178 | case ISD::SETGE: |
9179 | Opcode = X86ISD::FMIN; | ||||
9180 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9181 | |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9182 | case ISD::SETULT: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9183 | // Converting this to a max would handle NaNs incorrectly. |
9184 | if (!FiniteOnlyFPMath() && | ||||
9185 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) | ||||
9186 | break; | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9187 | Opcode = X86ISD::FMAX; |
Dan Gohman | 41b3f4a | 2009-09-03 20:34:31 +0000 | [diff] [blame] | 9188 | break; |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9189 | case ISD::SETOLE: |
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9190 | // Converting this to a max would handle comparisons between positive |
9191 | // and negative zero incorrectly, and swapping the operands would | ||||
9192 | // cause it to handle NaNs incorrectly. | ||||
9193 | if (!UnsafeFPMath && | ||||
9194 | !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) { | ||||
9195 | if (!FiniteOnlyFPMath() && | ||||
9196 | (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) | ||||
9197 | break; | ||||
9198 | std::swap(LHS, RHS); | ||||
9199 | } | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9200 | Opcode = X86ISD::FMAX; |
9201 | break; | ||||
9202 | case ISD::SETULE: | ||||
Dan Gohman | e8cc39f | 2010-02-24 06:52:40 +0000 | [diff] [blame] | 9203 | // Converting this to a max would handle both negative zeros and NaNs |
9204 | // incorrectly, but we can swap the operands to fix both. | ||||
9205 | std::swap(LHS, RHS); | ||||
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9206 | case ISD::SETOLT: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9207 | case ISD::SETLT: |
Dan Gohman | 1948855 | 2009-09-21 18:03:22 +0000 | [diff] [blame] | 9208 | case ISD::SETLE: |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9209 | Opcode = X86ISD::FMAX; |
9210 | break; | ||||
9211 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9212 | } |
9213 | |||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9214 | if (Opcode) |
9215 | return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9216 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9217 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9218 | // If this is a select between two integer constants, try to do some |
9219 | // optimizations. | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9220 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) { |
9221 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS)) | ||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9222 | // Don't do this for crazy integer types. |
9223 | if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) { | ||||
9224 | // If this is efficiently invertible, canonicalize the LHSC/RHSC values | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9225 | // so that TrueC (the true value) is larger than FalseC. |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9226 | bool NeedsCondInvert = false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9227 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9228 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) && |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9229 | // Efficiently invertible. |
9230 | (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible. | ||||
9231 | (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible. | ||||
9232 | isa<ConstantSDNode>(Cond.getOperand(1))))) { | ||||
9233 | NeedsCondInvert = true; | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9234 | std::swap(TrueC, FalseC); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9235 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9236 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9237 | // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9238 | if (FalseC->getAPIntValue() == 0 && |
9239 | TrueC->getAPIntValue().isPowerOf2()) { | ||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9240 | if (NeedsCondInvert) // Invert the condition if needed. |
9241 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | ||||
9242 | DAG.getConstant(1, Cond.getValueType())); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9243 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9244 | // Zero extend the condition if needed. |
9245 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9246 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9247 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9248 | return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9249 | DAG.getConstant(ShAmt, MVT::i8)); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9250 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9251 | |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9252 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9253 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9254 | if (NeedsCondInvert) // Invert the condition if needed. |
9255 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | ||||
9256 | DAG.getConstant(1, Cond.getValueType())); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9257 | |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9258 | // Zero extend the condition if needed. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9259 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, |
9260 | FalseC->getValueType(0), Cond); | ||||
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9261 | return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9262 | SDValue(FalseC, 0)); |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9263 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9264 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9265 | // Optimize cases that will turn into an LEA instruction. This requires |
9266 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9267 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9268 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9269 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9270 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9271 | bool isFastMultiplier = false; |
9272 | if (Diff < 10) { | ||||
9273 | switch ((unsigned char)Diff) { | ||||
9274 | default: break; | ||||
9275 | case 1: // result = add base, cond | ||||
9276 | case 2: // result = lea base( , cond*2) | ||||
9277 | case 3: // result = lea base(cond, cond*2) | ||||
9278 | case 4: // result = lea base( , cond*4) | ||||
9279 | case 5: // result = lea base(cond, cond*4) | ||||
9280 | case 8: // result = lea base( , cond*8) | ||||
9281 | case 9: // result = lea base(cond, cond*8) | ||||
9282 | isFastMultiplier = true; | ||||
9283 | break; | ||||
9284 | } | ||||
9285 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9286 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9287 | if (isFastMultiplier) { |
9288 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); | ||||
9289 | if (NeedsCondInvert) // Invert the condition if needed. | ||||
9290 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | ||||
9291 | DAG.getConstant(1, Cond.getValueType())); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9292 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9293 | // Zero extend the condition if needed. |
9294 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), | ||||
9295 | Cond); | ||||
9296 | // Scale the condition by the difference. | ||||
9297 | if (Diff != 1) | ||||
9298 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, | ||||
9299 | DAG.getConstant(Diff, Cond.getValueType())); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9300 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9301 | // Add the base if non-zero. |
9302 | if (FalseC->getAPIntValue() != 0) | ||||
9303 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | ||||
9304 | SDValue(FalseC, 0)); | ||||
9305 | return Cond; | ||||
9306 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9307 | } |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9308 | } |
9309 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9310 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9311 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9312 | } |
9313 | |||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9314 | /// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL] |
9315 | static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG, | ||||
9316 | TargetLowering::DAGCombinerInfo &DCI) { | ||||
9317 | DebugLoc DL = N->getDebugLoc(); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9318 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9319 | // If the flag operand isn't dead, don't touch this CMOV. |
9320 | if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty()) | ||||
9321 | return SDValue(); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9322 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9323 | // If this is a select between two integer constants, try to do some |
9324 | // optimizations. Note that the operands are ordered the opposite of SELECT | ||||
9325 | // operands. | ||||
9326 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) { | ||||
9327 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) { | ||||
9328 | // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is | ||||
9329 | // larger than FalseC (the false value). | ||||
9330 | X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9331 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9332 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) { |
9333 | CC = X86::GetOppositeBranchCondition(CC); | ||||
9334 | std::swap(TrueC, FalseC); | ||||
9335 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9336 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9337 | // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9338 | // This is efficient for any integer data type (including i8/i16) and |
9339 | // shift amount. | ||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9340 | if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) { |
9341 | SDValue Cond = N->getOperand(3); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9342 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
9343 | DAG.getConstant(CC, MVT::i8), Cond); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9344 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9345 | // Zero extend the condition if needed. |
9346 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9347 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9348 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); |
9349 | Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond, | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9350 | DAG.getConstant(ShAmt, MVT::i8)); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9351 | if (N->getNumValues() == 2) // Dead flag value? |
9352 | return DCI.CombineTo(N, Cond, SDValue()); | ||||
9353 | return Cond; | ||||
9354 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9355 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9356 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient |
9357 | // for any integer data type, including i8/i16. | ||||
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9358 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { |
9359 | SDValue Cond = N->getOperand(3); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9360 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
9361 | DAG.getConstant(CC, MVT::i8), Cond); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9362 | |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9363 | // Zero extend the condition if needed. |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9364 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, |
9365 | FalseC->getValueType(0), Cond); | ||||
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9366 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
9367 | SDValue(FalseC, 0)); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9368 | |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 9369 | if (N->getNumValues() == 2) // Dead flag value? |
9370 | return DCI.CombineTo(N, Cond, SDValue()); | ||||
9371 | return Cond; | ||||
9372 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9373 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9374 | // Optimize cases that will turn into an LEA instruction. This requires |
9375 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9376 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9377 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9378 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9379 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9380 | bool isFastMultiplier = false; |
9381 | if (Diff < 10) { | ||||
9382 | switch ((unsigned char)Diff) { | ||||
9383 | default: break; | ||||
9384 | case 1: // result = add base, cond | ||||
9385 | case 2: // result = lea base( , cond*2) | ||||
9386 | case 3: // result = lea base(cond, cond*2) | ||||
9387 | case 4: // result = lea base( , cond*4) | ||||
9388 | case 5: // result = lea base(cond, cond*4) | ||||
9389 | case 8: // result = lea base( , cond*8) | ||||
9390 | case 9: // result = lea base(cond, cond*8) | ||||
9391 | isFastMultiplier = true; | ||||
9392 | break; | ||||
9393 | } | ||||
9394 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9395 | |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9396 | if (isFastMultiplier) { |
9397 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); | ||||
9398 | SDValue Cond = N->getOperand(3); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9399 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, |
9400 | DAG.getConstant(CC, MVT::i8), Cond); | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 9401 | // Zero extend the condition if needed. |
9402 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), | ||||
9403 | Cond); | ||||
9404 | // Scale the condition by the difference. | ||||
9405 | if (Diff != 1) | ||||
9406 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, | ||||
9407 | DAG.getConstant(Diff, Cond.getValueType())); | ||||
9408 | |||||
9409 | // Add the base if non-zero. | ||||
9410 | if (FalseC->getAPIntValue() != 0) | ||||
9411 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | ||||
9412 | SDValue(FalseC, 0)); | ||||
9413 | if (N->getNumValues() == 2) // Dead flag value? | ||||
9414 | return DCI.CombineTo(N, Cond, SDValue()); | ||||
9415 | return Cond; | ||||
9416 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9417 | } |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9418 | } |
9419 | } | ||||
9420 | return SDValue(); | ||||
9421 | } | ||||
9422 | |||||
9423 | |||||
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9424 | /// PerformMulCombine - Optimize a single multiply with constant into two |
9425 | /// in order to implement it with two cheaper instructions, e.g. | ||||
9426 | /// LEA + SHL, LEA + LEA. | ||||
9427 | static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG, | ||||
9428 | TargetLowering::DAGCombinerInfo &DCI) { | ||||
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9429 | if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer()) |
9430 | return SDValue(); | ||||
9431 | |||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9432 | EVT VT = N->getValueType(0); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9433 | if (VT != MVT::i64) |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9434 | return SDValue(); |
9435 | |||||
9436 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); | ||||
9437 | if (!C) | ||||
9438 | return SDValue(); | ||||
9439 | uint64_t MulAmt = C->getZExtValue(); | ||||
9440 | if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9) | ||||
9441 | return SDValue(); | ||||
9442 | |||||
9443 | uint64_t MulAmt1 = 0; | ||||
9444 | uint64_t MulAmt2 = 0; | ||||
9445 | if ((MulAmt % 9) == 0) { | ||||
9446 | MulAmt1 = 9; | ||||
9447 | MulAmt2 = MulAmt / 9; | ||||
9448 | } else if ((MulAmt % 5) == 0) { | ||||
9449 | MulAmt1 = 5; | ||||
9450 | MulAmt2 = MulAmt / 5; | ||||
9451 | } else if ((MulAmt % 3) == 0) { | ||||
9452 | MulAmt1 = 3; | ||||
9453 | MulAmt2 = MulAmt / 3; | ||||
9454 | } | ||||
9455 | if (MulAmt2 && | ||||
9456 | (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){ | ||||
9457 | DebugLoc DL = N->getDebugLoc(); | ||||
9458 | |||||
9459 | if (isPowerOf2_64(MulAmt2) && | ||||
9460 | !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD)) | ||||
9461 | // If second multiplifer is pow2, issue it first. We want the multiply by | ||||
9462 | // 3, 5, or 9 to be folded into the addressing mode unless the lone use | ||||
9463 | // is an add. | ||||
9464 | std::swap(MulAmt1, MulAmt2); | ||||
9465 | |||||
9466 | SDValue NewMul; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9467 | if (isPowerOf2_64(MulAmt1)) |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9468 | NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0), |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9469 | DAG.getConstant(Log2_64(MulAmt1), MVT::i8)); |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9470 | else |
Evan Cheng | c349576 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 9471 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0), |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9472 | DAG.getConstant(MulAmt1, VT)); |
9473 | |||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9474 | if (isPowerOf2_64(MulAmt2)) |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9475 | NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9476 | DAG.getConstant(Log2_64(MulAmt2), MVT::i8)); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9477 | else |
Evan Cheng | c349576 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 9478 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul, |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9479 | DAG.getConstant(MulAmt2, VT)); |
9480 | |||||
9481 | // Do not add new nodes to DAG combiner worklist. | ||||
9482 | DCI.CombineTo(N, NewMul, false); | ||||
9483 | } | ||||
9484 | return SDValue(); | ||||
9485 | } | ||||
9486 | |||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 9487 | static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) { |
9488 | SDValue N0 = N->getOperand(0); | ||||
9489 | SDValue N1 = N->getOperand(1); | ||||
9490 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1); | ||||
9491 | EVT VT = N0.getValueType(); | ||||
9492 | |||||
9493 | // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2)) | ||||
9494 | // since the result of setcc_c is all zero's or all ones. | ||||
9495 | if (N1C && N0.getOpcode() == ISD::AND && | ||||
9496 | N0.getOperand(1).getOpcode() == ISD::Constant) { | ||||
9497 | SDValue N00 = N0.getOperand(0); | ||||
9498 | if (N00.getOpcode() == X86ISD::SETCC_CARRY || | ||||
9499 | ((N00.getOpcode() == ISD::ANY_EXTEND || | ||||
9500 | N00.getOpcode() == ISD::ZERO_EXTEND) && | ||||
9501 | N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) { | ||||
9502 | APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue(); | ||||
9503 | APInt ShAmt = N1C->getAPIntValue(); | ||||
9504 | Mask = Mask.shl(ShAmt); | ||||
9505 | if (Mask != 0) | ||||
9506 | return DAG.getNode(ISD::AND, N->getDebugLoc(), VT, | ||||
9507 | N00, DAG.getConstant(Mask, VT)); | ||||
9508 | } | ||||
9509 | } | ||||
9510 | |||||
9511 | return SDValue(); | ||||
9512 | } | ||||
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9513 | |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9514 | /// PerformShiftCombine - Transforms vector shift nodes to use vector shifts |
9515 | /// when possible. | ||||
9516 | static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG, | ||||
9517 | const X86Subtarget *Subtarget) { | ||||
Evan Cheng | 834ae6b | 2009-12-15 00:53:42 +0000 | [diff] [blame] | 9518 | EVT VT = N->getValueType(0); |
9519 | if (!VT.isVector() && VT.isInteger() && | ||||
9520 | N->getOpcode() == ISD::SHL) | ||||
9521 | return PerformSHLCombine(N, DAG); | ||||
9522 | |||||
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9523 | // On X86 with SSE2 support, we can transform this to a vector shift if |
9524 | // all elements are shifted by the same amount. We can't do this in legalize | ||||
9525 | // because the a constant vector is typically transformed to a constant pool | ||||
9526 | // so we have no knowledge of the shift amount. | ||||
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9527 | if (!Subtarget->hasSSE2()) |
9528 | return SDValue(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9529 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9530 | if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16) |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9531 | return SDValue(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9532 | |
Mon P Wang | a91e964 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 9533 | SDValue ShAmtOp = N->getOperand(1); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9534 | EVT EltVT = VT.getVectorElementType(); |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9535 | DebugLoc DL = N->getDebugLoc(); |
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 9536 | SDValue BaseShAmt = SDValue(); |
Mon P Wang | a91e964 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 9537 | if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) { |
9538 | unsigned NumElts = VT.getVectorNumElements(); | ||||
9539 | unsigned i = 0; | ||||
9540 | for (; i != NumElts; ++i) { | ||||
9541 | SDValue Arg = ShAmtOp.getOperand(i); | ||||
9542 | if (Arg.getOpcode() == ISD::UNDEF) continue; | ||||
9543 | BaseShAmt = Arg; | ||||
9544 | break; | ||||
9545 | } | ||||
9546 | for (; i != NumElts; ++i) { | ||||
9547 | SDValue Arg = ShAmtOp.getOperand(i); | ||||
9548 | if (Arg.getOpcode() == ISD::UNDEF) continue; | ||||
9549 | if (Arg != BaseShAmt) { | ||||
9550 | return SDValue(); | ||||
9551 | } | ||||
9552 | } | ||||
9553 | } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE && | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 9554 | cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) { |
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 9555 | SDValue InVec = ShAmtOp.getOperand(0); |
9556 | if (InVec.getOpcode() == ISD::BUILD_VECTOR) { | ||||
9557 | unsigned NumElts = InVec.getValueType().getVectorNumElements(); | ||||
9558 | unsigned i = 0; | ||||
9559 | for (; i != NumElts; ++i) { | ||||
9560 | SDValue Arg = InVec.getOperand(i); | ||||
9561 | if (Arg.getOpcode() == ISD::UNDEF) continue; | ||||
9562 | BaseShAmt = Arg; | ||||
9563 | break; | ||||
9564 | } | ||||
9565 | } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) { | ||||
9566 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) { | ||||
Evan Cheng | 97ffc6e | 2010-02-16 21:09:44 +0000 | [diff] [blame] | 9567 | unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex(); |
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 9568 | if (C->getZExtValue() == SplatIdx) |
9569 | BaseShAmt = InVec.getOperand(1); | ||||
9570 | } | ||||
9571 | } | ||||
9572 | if (BaseShAmt.getNode() == 0) | ||||
9573 | BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp, | ||||
9574 | DAG.getIntPtrConstant(0)); | ||||
Mon P Wang | a91e964 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 9575 | } else |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9576 | return SDValue(); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9577 | |
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 9578 | // The shift amount is an i32. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9579 | if (EltVT.bitsGT(MVT::i32)) |
9580 | BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt); | ||||
9581 | else if (EltVT.bitsLT(MVT::i32)) | ||||
Mon P Wang | 04c767e | 2009-09-03 19:56:25 +0000 | [diff] [blame] | 9582 | BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9583 | |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9584 | // The shift amount is identical so we can do a vector shift. |
9585 | SDValue ValOp = N->getOperand(0); | ||||
9586 | switch (N->getOpcode()) { | ||||
9587 | default: | ||||
Edwin Török | bd448e3 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 9588 | llvm_unreachable("Unknown shift opcode!"); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9589 | break; |
9590 | case ISD::SHL: | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9591 | if (VT == MVT::v2i64) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9592 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9593 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9594 | ValOp, BaseShAmt); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9595 | if (VT == MVT::v4i32) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9596 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9597 | DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9598 | ValOp, BaseShAmt); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9599 | if (VT == MVT::v8i16) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9600 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9601 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9602 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9603 | break; |
9604 | case ISD::SRA: | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9605 | if (VT == MVT::v4i32) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9606 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9607 | DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9608 | ValOp, BaseShAmt); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9609 | if (VT == MVT::v8i16) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9610 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9611 | DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9612 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9613 | break; |
9614 | case ISD::SRL: | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9615 | if (VT == MVT::v2i64) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9616 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9617 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9618 | ValOp, BaseShAmt); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9619 | if (VT == MVT::v4i32) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9620 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9621 | DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9622 | ValOp, BaseShAmt); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9623 | if (VT == MVT::v8i16) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 9624 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9625 | DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32), |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9626 | ValOp, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 9627 | break; |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9628 | } |
9629 | return SDValue(); | ||||
9630 | } | ||||
9631 | |||||
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9632 | static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG, |
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9633 | TargetLowering::DAGCombinerInfo &DCI, |
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9634 | const X86Subtarget *Subtarget) { |
Evan Cheng | 82ba2d4 | 2010-04-28 02:25:18 +0000 | [diff] [blame] | 9635 | if (DCI.isBeforeLegalizeOps()) |
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9636 | return SDValue(); |
9637 | |||||
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9638 | EVT VT = N->getValueType(0); |
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9639 | if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64) |
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9640 | return SDValue(); |
9641 | |||||
9642 | // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c) | ||||
9643 | SDValue N0 = N->getOperand(0); | ||||
9644 | SDValue N1 = N->getOperand(1); | ||||
9645 | if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL) | ||||
9646 | std::swap(N0, N1); | ||||
9647 | if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL) | ||||
9648 | return SDValue(); | ||||
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9649 | if (!N0.hasOneUse() || !N1.hasOneUse()) |
9650 | return SDValue(); | ||||
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9651 | |
9652 | SDValue ShAmt0 = N0.getOperand(1); | ||||
9653 | if (ShAmt0.getValueType() != MVT::i8) | ||||
9654 | return SDValue(); | ||||
9655 | SDValue ShAmt1 = N1.getOperand(1); | ||||
9656 | if (ShAmt1.getValueType() != MVT::i8) | ||||
9657 | return SDValue(); | ||||
9658 | if (ShAmt0.getOpcode() == ISD::TRUNCATE) | ||||
9659 | ShAmt0 = ShAmt0.getOperand(0); | ||||
9660 | if (ShAmt1.getOpcode() == ISD::TRUNCATE) | ||||
9661 | ShAmt1 = ShAmt1.getOperand(0); | ||||
9662 | |||||
9663 | DebugLoc DL = N->getDebugLoc(); | ||||
9664 | unsigned Opc = X86ISD::SHLD; | ||||
9665 | SDValue Op0 = N0.getOperand(0); | ||||
9666 | SDValue Op1 = N1.getOperand(0); | ||||
9667 | if (ShAmt0.getOpcode() == ISD::SUB) { | ||||
9668 | Opc = X86ISD::SHRD; | ||||
9669 | std::swap(Op0, Op1); | ||||
9670 | std::swap(ShAmt0, ShAmt1); | ||||
9671 | } | ||||
9672 | |||||
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9673 | unsigned Bits = VT.getSizeInBits(); |
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9674 | if (ShAmt1.getOpcode() == ISD::SUB) { |
9675 | SDValue Sum = ShAmt1.getOperand(0); | ||||
9676 | if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) { | ||||
Dan Gohman | 50fbd4f | 2010-06-24 14:30:44 +0000 | [diff] [blame] | 9677 | SDValue ShAmt1Op1 = ShAmt1.getOperand(1); |
9678 | if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE) | ||||
9679 | ShAmt1Op1 = ShAmt1Op1.getOperand(0); | ||||
9680 | if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0) | ||||
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9681 | return DAG.getNode(Opc, DL, VT, |
9682 | Op0, Op1, | ||||
9683 | DAG.getNode(ISD::TRUNCATE, DL, | ||||
9684 | MVT::i8, ShAmt0)); | ||||
9685 | } | ||||
9686 | } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) { | ||||
9687 | ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0); | ||||
9688 | if (ShAmt0C && | ||||
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9689 | ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits) |
Evan Cheng | 10957b8 | 2010-01-04 21:22:48 +0000 | [diff] [blame] | 9690 | return DAG.getNode(Opc, DL, VT, |
9691 | N0.getOperand(0), N1.getOperand(0), | ||||
9692 | DAG.getNode(ISD::TRUNCATE, DL, | ||||
9693 | MVT::i8, ShAmt0)); | ||||
9694 | } | ||||
9695 | |||||
9696 | return SDValue(); | ||||
9697 | } | ||||
9698 | |||||
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 9699 | /// PerformSTORECombine - Do target-specific dag combines on STORE nodes. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9700 | static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG, |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9701 | const X86Subtarget *Subtarget) { |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 9702 | // Turn load->store of MMX types into GPR load/stores. This avoids clobbering |
9703 | // the FP state in cases where an emms may be missing. | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9704 | // A preferable solution to the general problem is to figure out the right |
9705 | // places to insert EMMS. This qualifies as a quick hack. | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9706 | |
9707 | // Similarly, turn load->store of i64 into double load/stores in 32-bit mode. | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 9708 | StoreSDNode *St = cast<StoreSDNode>(N); |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9709 | EVT VT = St->getValue().getValueType(); |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9710 | if (VT.getSizeInBits() != 64) |
9711 | return SDValue(); | ||||
9712 | |||||
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 9713 | const Function *F = DAG.getMachineFunction().getFunction(); |
9714 | bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9715 | bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps |
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 9716 | && Subtarget->hasSSE2(); |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9717 | if ((VT.isVector() || |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9718 | (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) && |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9719 | isa<LoadSDNode>(St->getValue()) && |
9720 | !cast<LoadSDNode>(St->getValue())->isVolatile() && | ||||
9721 | St->getChain().hasOneUse() && !St->isVolatile()) { | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9722 | SDNode* LdVal = St->getValue().getNode(); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9723 | LoadSDNode *Ld = 0; |
9724 | int TokenFactorIndex = -1; | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9725 | SmallVector<SDValue, 8> Ops; |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9726 | SDNode* ChainVal = St->getChain().getNode(); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9727 | // Must be a store of a load. We currently handle two cases: the load |
9728 | // is a direct child, and it's under an intervening TokenFactor. It is | ||||
9729 | // possible to dig deeper under nested TokenFactors. | ||||
Dale Johannesen | 49151bc | 2008-02-25 22:29:22 +0000 | [diff] [blame] | 9730 | if (ChainVal == LdVal) |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9731 | Ld = cast<LoadSDNode>(St->getChain()); |
9732 | else if (St->getValue().hasOneUse() && | ||||
9733 | ChainVal->getOpcode() == ISD::TokenFactor) { | ||||
9734 | for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) { | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 9735 | if (ChainVal->getOperand(i).getNode() == LdVal) { |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9736 | TokenFactorIndex = i; |
9737 | Ld = cast<LoadSDNode>(St->getValue()); | ||||
9738 | } else | ||||
9739 | Ops.push_back(ChainVal->getOperand(i)); | ||||
9740 | } | ||||
9741 | } | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9742 | |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9743 | if (!Ld || !ISD::isNormalLoad(Ld)) |
9744 | return SDValue(); | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9745 | |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9746 | // If this is not the MMX case, i.e. we are just turning i64 load/store |
9747 | // into f64 load/store, avoid the transformation if there are multiple | ||||
9748 | // uses of the loaded value. | ||||
9749 | if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0)) | ||||
9750 | return SDValue(); | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9751 | |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9752 | DebugLoc LdDL = Ld->getDebugLoc(); |
9753 | DebugLoc StDL = N->getDebugLoc(); | ||||
9754 | // If we are a 64-bit capable x86, lower to a single movq load/store pair. | ||||
9755 | // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store | ||||
9756 | // pair instead. | ||||
9757 | if (Subtarget->is64Bit() || F64IsLegal) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9758 | EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64; |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9759 | SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), |
9760 | Ld->getBasePtr(), Ld->getSrcValue(), | ||||
9761 | Ld->getSrcValueOffset(), Ld->isVolatile(), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 9762 | Ld->isNonTemporal(), Ld->getAlignment()); |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9763 | SDValue NewChain = NewLd.getValue(1); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9764 | if (TokenFactorIndex != -1) { |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9765 | Ops.push_back(NewChain); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9766 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 9767 | Ops.size()); |
9768 | } | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9769 | return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(), |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 9770 | St->getSrcValue(), St->getSrcValueOffset(), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 9771 | St->isVolatile(), St->isNonTemporal(), |
9772 | St->getAlignment()); | ||||
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 9773 | } |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9774 | |
9775 | // Otherwise, lower to two pairs of 32-bit loads / stores. | ||||
9776 | SDValue LoAddr = Ld->getBasePtr(); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9777 | SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr, |
9778 | DAG.getConstant(4, MVT::i32)); | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9779 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9780 | SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr, |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9781 | Ld->getSrcValue(), Ld->getSrcValueOffset(), |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 9782 | Ld->isVolatile(), Ld->isNonTemporal(), |
9783 | Ld->getAlignment()); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9784 | SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr, |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9785 | Ld->getSrcValue(), Ld->getSrcValueOffset()+4, |
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 9786 | Ld->isVolatile(), Ld->isNonTemporal(), |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9787 | MinAlign(Ld->getAlignment(), 4)); |
9788 | |||||
9789 | SDValue NewChain = LoLd.getValue(1); | ||||
9790 | if (TokenFactorIndex != -1) { | ||||
9791 | Ops.push_back(LoLd); | ||||
9792 | Ops.push_back(HiLd); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9793 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9794 | Ops.size()); |
9795 | } | ||||
9796 | |||||
9797 | LoAddr = St->getBasePtr(); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9798 | HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr, |
9799 | DAG.getConstant(4, MVT::i32)); | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9800 | |
9801 | SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr, | ||||
9802 | St->getSrcValue(), St->getSrcValueOffset(), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 9803 | St->isVolatile(), St->isNonTemporal(), |
9804 | St->getAlignment()); | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9805 | SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr, |
9806 | St->getSrcValue(), | ||||
9807 | St->getSrcValueOffset() + 4, | ||||
9808 | St->isVolatile(), | ||||
David Greene | 2516036 | 2010-02-15 16:53:33 +0000 | [diff] [blame] | 9809 | St->isNonTemporal(), |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 9810 | MinAlign(St->getAlignment(), 4)); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 9811 | return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt); |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 9812 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9813 | return SDValue(); |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 9814 | } |
9815 | |||||
Chris Lattner | 470d5dc | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 9816 | /// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and |
9817 | /// X86ISD::FXOR nodes. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9818 | static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) { |
Chris Lattner | 470d5dc | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 9819 | assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR); |
9820 | // F[X]OR(0.0, x) -> x | ||||
9821 | // F[X]OR(x, 0.0) -> x | ||||
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 9822 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) |
9823 | if (C->getValueAPF().isPosZero()) | ||||
9824 | return N->getOperand(1); | ||||
9825 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | ||||
9826 | if (C->getValueAPF().isPosZero()) | ||||
9827 | return N->getOperand(0); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9828 | return SDValue(); |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 9829 | } |
9830 | |||||
9831 | /// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9832 | static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) { |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 9833 | // FAND(0.0, x) -> 0.0 |
9834 | // FAND(x, 0.0) -> 0.0 | ||||
9835 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) | ||||
9836 | if (C->getValueAPF().isPosZero()) | ||||
9837 | return N->getOperand(0); | ||||
9838 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | ||||
9839 | if (C->getValueAPF().isPosZero()) | ||||
9840 | return N->getOperand(1); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9841 | return SDValue(); |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 9842 | } |
9843 | |||||
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 9844 | static SDValue PerformBTCombine(SDNode *N, |
9845 | SelectionDAG &DAG, | ||||
9846 | TargetLowering::DAGCombinerInfo &DCI) { | ||||
9847 | // BT ignores high bits in the bit index operand. | ||||
9848 | SDValue Op1 = N->getOperand(1); | ||||
9849 | if (Op1.hasOneUse()) { | ||||
9850 | unsigned BitWidth = Op1.getValueSizeInBits(); | ||||
9851 | APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth)); | ||||
9852 | APInt KnownZero, KnownOne; | ||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9853 | TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(), |
9854 | !DCI.isBeforeLegalizeOps()); | ||||
Dan Gohman | dbb121b | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 9855 | const TargetLowering &TLI = DAG.getTargetLoweringInfo(); |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 9856 | if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) || |
9857 | TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO)) | ||||
9858 | DCI.CommitTargetLoweringOpt(TLO); | ||||
9859 | } | ||||
9860 | return SDValue(); | ||||
9861 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9862 | |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 9863 | static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) { |
9864 | SDValue Op = N->getOperand(0); | ||||
9865 | if (Op.getOpcode() == ISD::BIT_CONVERT) | ||||
9866 | Op = Op.getOperand(0); | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 9867 | EVT VT = N->getValueType(0), OpVT = Op.getValueType(); |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 9868 | if (Op.getOpcode() == X86ISD::VZEXT_LOAD && |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 9869 | VT.getVectorElementType().getSizeInBits() == |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 9870 | OpVT.getVectorElementType().getSizeInBits()) { |
9871 | return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op); | ||||
9872 | } | ||||
9873 | return SDValue(); | ||||
9874 | } | ||||
9875 | |||||
Evan Cheng | edeb169 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 9876 | static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) { |
9877 | // (i32 zext (and (i8 x86isd::setcc_carry), 1)) -> | ||||
9878 | // (and (i32 x86isd::setcc_carry), 1) | ||||
9879 | // This eliminates the zext. This transformation is necessary because | ||||
9880 | // ISD::SETCC is always legalized to i8. | ||||
9881 | DebugLoc dl = N->getDebugLoc(); | ||||
9882 | SDValue N0 = N->getOperand(0); | ||||
9883 | EVT VT = N->getValueType(0); | ||||
9884 | if (N0.getOpcode() == ISD::AND && | ||||
9885 | N0.hasOneUse() && | ||||
9886 | N0.getOperand(0).hasOneUse()) { | ||||
9887 | SDValue N00 = N0.getOperand(0); | ||||
9888 | if (N00.getOpcode() != X86ISD::SETCC_CARRY) | ||||
9889 | return SDValue(); | ||||
9890 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1)); | ||||
9891 | if (!C || C->getZExtValue() != 1) | ||||
9892 | return SDValue(); | ||||
9893 | return DAG.getNode(ISD::AND, dl, VT, | ||||
9894 | DAG.getNode(X86ISD::SETCC_CARRY, dl, VT, | ||||
9895 | N00.getOperand(0), N00.getOperand(1)), | ||||
9896 | DAG.getConstant(1, VT)); | ||||
9897 | } | ||||
9898 | |||||
9899 | return SDValue(); | ||||
9900 | } | ||||
9901 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9902 | SDValue X86TargetLowering::PerformDAGCombine(SDNode *N, |
Evan Cheng | 62370f3 | 2008-11-05 06:03:38 +0000 | [diff] [blame] | 9903 | DAGCombinerInfo &DCI) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9904 | SelectionDAG &DAG = DCI.DAG; |
9905 | switch (N->getOpcode()) { | ||||
9906 | default: break; | ||||
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 9907 | case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this); |
Dan Gohman | b115d05 | 2010-03-15 23:23:03 +0000 | [diff] [blame] | 9908 | case ISD::EXTRACT_VECTOR_ELT: |
9909 | return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this); | ||||
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 9910 | case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 9911 | case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI); |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 9912 | case ISD::MUL: return PerformMulCombine(N, DAG, DCI); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 9913 | case ISD::SHL: |
9914 | case ISD::SRA: | ||||
9915 | case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget); | ||||
Evan Cheng | 6ea28f4 | 2010-04-28 01:18:01 +0000 | [diff] [blame] | 9916 | case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 9917 | case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget); |
Chris Lattner | 470d5dc | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 9918 | case X86ISD::FXOR: |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 9919 | case X86ISD::FOR: return PerformFORCombine(N, DAG); |
9920 | case X86ISD::FAND: return PerformFANDCombine(N, DAG); | ||||
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 9921 | case X86ISD::BT: return PerformBTCombine(N, DAG, DCI); |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 9922 | case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG); |
Evan Cheng | edeb169 | 2009-12-16 00:53:11 +0000 | [diff] [blame] | 9923 | case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9924 | } |
9925 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 9926 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 9927 | } |
9928 | |||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9929 | /// isTypeDesirableForOp - Return true if the target has native support for |
9930 | /// the specified value type and it is 'desirable' to use the type for the | ||||
9931 | /// given node type. e.g. On x86 i16 is legal, but undesirable since i16 | ||||
9932 | /// instruction encodings are longer and some i16 instructions are slow. | ||||
9933 | bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const { | ||||
9934 | if (!isTypeLegal(VT)) | ||||
9935 | return false; | ||||
Evan Cheng | ab62530 | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 9936 | if (VT != MVT::i16) |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9937 | return true; |
9938 | |||||
9939 | switch (Opc) { | ||||
9940 | default: | ||||
9941 | return true; | ||||
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 9942 | case ISD::LOAD: |
9943 | case ISD::SIGN_EXTEND: | ||||
9944 | case ISD::ZERO_EXTEND: | ||||
9945 | case ISD::ANY_EXTEND: | ||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9946 | case ISD::SHL: |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9947 | case ISD::SRL: |
9948 | case ISD::SUB: | ||||
9949 | case ISD::ADD: | ||||
9950 | case ISD::MUL: | ||||
9951 | case ISD::AND: | ||||
9952 | case ISD::OR: | ||||
9953 | case ISD::XOR: | ||||
9954 | return false; | ||||
9955 | } | ||||
9956 | } | ||||
9957 | |||||
Evan Cheng | a827dc9 | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 9958 | static bool MayFoldLoad(SDValue Op) { |
9959 | return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode()); | ||||
9960 | } | ||||
9961 | |||||
9962 | static bool MayFoldIntoStore(SDValue Op) { | ||||
9963 | return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin()); | ||||
9964 | } | ||||
9965 | |||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9966 | /// IsDesirableToPromoteOp - This method query the target whether it is |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9967 | /// beneficial for dag combiner to promote the specified node. If true, it |
9968 | /// should return the desired promotion type by reference. | ||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 9969 | bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const { |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9970 | EVT VT = Op.getValueType(); |
9971 | if (VT != MVT::i16) | ||||
9972 | return false; | ||||
9973 | |||||
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 9974 | bool Promote = false; |
9975 | bool Commute = false; | ||||
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 9976 | switch (Op.getOpcode()) { |
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 9977 | default: break; |
9978 | case ISD::LOAD: { | ||||
9979 | LoadSDNode *LD = cast<LoadSDNode>(Op); | ||||
9980 | // If the non-extending load has a single use and it's not live out, then it | ||||
9981 | // might be folded. | ||||
Evan Cheng | ab62530 | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 9982 | if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&& |
9983 | Op.hasOneUse()*/) { | ||||
9984 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | ||||
9985 | UE = Op.getNode()->use_end(); UI != UE; ++UI) { | ||||
9986 | // The only case where we'd want to promote LOAD (rather then it being | ||||
9987 | // promoted as an operand is when it's only use is liveout. | ||||
9988 | if (UI->getOpcode() != ISD::CopyToReg) | ||||
9989 | return false; | ||||
9990 | } | ||||
9991 | } | ||||
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 9992 | Promote = true; |
9993 | break; | ||||
9994 | } | ||||
9995 | case ISD::SIGN_EXTEND: | ||||
9996 | case ISD::ZERO_EXTEND: | ||||
9997 | case ISD::ANY_EXTEND: | ||||
9998 | Promote = true; | ||||
9999 | break; | ||||
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 10000 | case ISD::SHL: |
Evan Cheng | ab62530 | 2010-04-28 08:30:49 +0000 | [diff] [blame] | 10001 | case ISD::SRL: { |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 10002 | SDValue N0 = Op.getOperand(0); |
10003 | // Look out for (store (shl (load), x)). | ||||
Evan Cheng | a827dc9 | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 10004 | if (MayFoldLoad(N0) && MayFoldIntoStore(Op)) |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 10005 | return false; |
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 10006 | Promote = true; |
Evan Cheng | 3cbcbbb | 2010-04-17 06:13:15 +0000 | [diff] [blame] | 10007 | break; |
10008 | } | ||||
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 10009 | case ISD::ADD: |
10010 | case ISD::MUL: | ||||
10011 | case ISD::AND: | ||||
10012 | case ISD::OR: | ||||
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 10013 | case ISD::XOR: |
10014 | Commute = true; | ||||
10015 | // fallthrough | ||||
10016 | case ISD::SUB: { | ||||
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 10017 | SDValue N0 = Op.getOperand(0); |
10018 | SDValue N1 = Op.getOperand(1); | ||||
Evan Cheng | a827dc9 | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 10019 | if (!Commute && MayFoldLoad(N1)) |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 10020 | return false; |
10021 | // Avoid disabling potential load folding opportunities. | ||||
Evan Cheng | a827dc9 | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 10022 | if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op))) |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 10023 | return false; |
Evan Cheng | a827dc9 | 2010-04-24 04:44:57 +0000 | [diff] [blame] | 10024 | if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op))) |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 10025 | return false; |
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 10026 | Promote = true; |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 10027 | } |
10028 | } | ||||
10029 | |||||
10030 | PVT = MVT::i32; | ||||
Evan Cheng | 1f79d43 | 2010-04-19 19:29:22 +0000 | [diff] [blame] | 10031 | return Promote; |
Evan Cheng | c4f94da | 2010-04-16 06:14:10 +0000 | [diff] [blame] | 10032 | } |
10033 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10034 | //===----------------------------------------------------------------------===// |
10035 | // X86 Inline Assembly Support | ||||
10036 | //===----------------------------------------------------------------------===// | ||||
10037 | |||||
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10038 | static bool LowerToBSwap(CallInst *CI) { |
10039 | // FIXME: this should verify that we are targetting a 486 or better. If not, | ||||
10040 | // we will turn this bswap into something that will be lowered to logical ops | ||||
10041 | // instead of emitting the bswap asm. For now, we don't support 486 or lower | ||||
10042 | // so don't worry about this. | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10043 | |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10044 | // Verify this is a simple bswap. |
Gabor Greif | eeee7c7 | 2010-06-30 13:03:37 +0000 | [diff] [blame] | 10045 | if (CI->getNumArgOperands() != 1 || |
Gabor Greif | d58d805 | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 10046 | CI->getType() != CI->getArgOperand(0)->getType() || |
Duncan Sands | e92dee1 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 10047 | !CI->getType()->isIntegerTy()) |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10048 | return false; |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10049 | |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10050 | const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType()); |
10051 | if (!Ty || Ty->getBitWidth() % 16 != 0) | ||||
10052 | return false; | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10053 | |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10054 | // Okay, we can do this xform, do so now. |
10055 | const Type *Tys[] = { Ty }; | ||||
10056 | Module *M = CI->getParent()->getParent()->getParent(); | ||||
10057 | Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1); | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10058 | |
Gabor Greif | d58d805 | 2010-06-26 11:51:52 +0000 | [diff] [blame] | 10059 | Value *Op = CI->getArgOperand(0); |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10060 | Op = CallInst::Create(Int, Op, CI->getName(), CI); |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10061 | |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10062 | CI->replaceAllUsesWith(Op); |
10063 | CI->eraseFromParent(); | ||||
10064 | return true; | ||||
10065 | } | ||||
10066 | |||||
10067 | bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const { | ||||
10068 | InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue()); | ||||
10069 | std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints(); | ||||
10070 | |||||
10071 | std::string AsmStr = IA->getAsmString(); | ||||
10072 | |||||
10073 | // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a" | ||||
Benjamin Kramer | 3601d1b | 2010-01-11 18:03:24 +0000 | [diff] [blame] | 10074 | SmallVector<StringRef, 4> AsmPieces; |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10075 | SplitString(AsmStr, AsmPieces, "\n"); // ; as separator? |
10076 | |||||
10077 | switch (AsmPieces.size()) { | ||||
10078 | default: return false; | ||||
10079 | case 1: | ||||
10080 | AsmStr = AsmPieces[0]; | ||||
10081 | AsmPieces.clear(); | ||||
10082 | SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace. | ||||
10083 | |||||
10084 | // bswap $0 | ||||
10085 | if (AsmPieces.size() == 2 && | ||||
10086 | (AsmPieces[0] == "bswap" || | ||||
10087 | AsmPieces[0] == "bswapq" || | ||||
10088 | AsmPieces[0] == "bswapl") && | ||||
10089 | (AsmPieces[1] == "$0" || | ||||
10090 | AsmPieces[1] == "${0:q}")) { | ||||
10091 | // No need to check constraints, nothing other than the equivalent of | ||||
10092 | // "=r,0" would be valid here. | ||||
10093 | return LowerToBSwap(CI); | ||||
10094 | } | ||||
10095 | // rorw $$8, ${0:w} --> llvm.bswap.i16 | ||||
Duncan Sands | e92dee1 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 10096 | if (CI->getType()->isIntegerTy(16) && |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10097 | AsmPieces.size() == 3 && |
Dan Gohman | 4bf40df | 2010-03-04 19:58:08 +0000 | [diff] [blame] | 10098 | (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") && |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10099 | AsmPieces[1] == "$$8," && |
10100 | AsmPieces[2] == "${0:w}" && | ||||
Dan Gohman | 4bf40df | 2010-03-04 19:58:08 +0000 | [diff] [blame] | 10101 | IA->getConstraintString().compare(0, 5, "=r,0,") == 0) { |
10102 | AsmPieces.clear(); | ||||
Benjamin Kramer | 73753f1 | 2010-03-12 13:54:59 +0000 | [diff] [blame] | 10103 | const std::string &Constraints = IA->getConstraintString(); |
10104 | SplitString(StringRef(Constraints).substr(5), AsmPieces, ","); | ||||
Dan Gohman | 4bf40df | 2010-03-04 19:58:08 +0000 | [diff] [blame] | 10105 | std::sort(AsmPieces.begin(), AsmPieces.end()); |
10106 | if (AsmPieces.size() == 4 && | ||||
10107 | AsmPieces[0] == "~{cc}" && | ||||
10108 | AsmPieces[1] == "~{dirflag}" && | ||||
10109 | AsmPieces[2] == "~{flags}" && | ||||
10110 | AsmPieces[3] == "~{fpsr}") { | ||||
10111 | return LowerToBSwap(CI); | ||||
10112 | } | ||||
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10113 | } |
10114 | break; | ||||
10115 | case 3: | ||||
Duncan Sands | e92dee1 | 2010-02-15 16:12:20 +0000 | [diff] [blame] | 10116 | if (CI->getType()->isIntegerTy(64) && |
Owen Anderson | 35b4707 | 2009-08-13 21:58:54 +0000 | [diff] [blame] | 10117 | Constraints.size() >= 2 && |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10118 | Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" && |
10119 | Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") { | ||||
10120 | // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64 | ||||
Benjamin Kramer | 3601d1b | 2010-01-11 18:03:24 +0000 | [diff] [blame] | 10121 | SmallVector<StringRef, 4> Words; |
Chris Lattner | 7fce21c | 2009-07-20 17:51:36 +0000 | [diff] [blame] | 10122 | SplitString(AsmPieces[0], Words, " \t"); |
10123 | if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") { | ||||
10124 | Words.clear(); | ||||
10125 | SplitString(AsmPieces[1], Words, " \t"); | ||||
10126 | if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") { | ||||
10127 | Words.clear(); | ||||
10128 | SplitString(AsmPieces[2], Words, " \t,"); | ||||
10129 | if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" && | ||||
10130 | Words[2] == "%edx") { | ||||
10131 | return LowerToBSwap(CI); | ||||
10132 | } | ||||
10133 | } | ||||
10134 | } | ||||
10135 | } | ||||
10136 | break; | ||||
10137 | } | ||||
10138 | return false; | ||||
10139 | } | ||||
10140 | |||||
10141 | |||||
10142 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10143 | /// getConstraintType - Given a constraint letter, return the type of |
10144 | /// constraint it is for this target. | ||||
10145 | X86TargetLowering::ConstraintType | ||||
10146 | X86TargetLowering::getConstraintType(const std::string &Constraint) const { | ||||
10147 | if (Constraint.size() == 1) { | ||||
10148 | switch (Constraint[0]) { | ||||
10149 | case 'A': | ||||
Dale Johannesen | 73920c0 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 10150 | return C_Register; |
Chris Lattner | 267805f | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 10151 | case 'f': |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10152 | case 'r': |
10153 | case 'R': | ||||
10154 | case 'l': | ||||
10155 | case 'q': | ||||
10156 | case 'Q': | ||||
10157 | case 'x': | ||||
Dale Johannesen | 9ab553f | 2008-04-01 00:57:48 +0000 | [diff] [blame] | 10158 | case 'y': |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10159 | case 'Y': |
10160 | return C_RegisterClass; | ||||
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 10161 | case 'e': |
10162 | case 'Z': | ||||
10163 | return C_Other; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10164 | default: |
10165 | break; | ||||
10166 | } | ||||
10167 | } | ||||
10168 | return TargetLowering::getConstraintType(Constraint); | ||||
10169 | } | ||||
10170 | |||||
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 10171 | /// LowerXConstraint - try to replace an X constraint, which matches anything, |
10172 | /// with another that has more specific requirements based on the type of the | ||||
10173 | /// corresponding operand. | ||||
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 10174 | const char *X86TargetLowering:: |
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 10175 | LowerXConstraint(EVT ConstraintVT) const { |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 10176 | // FP X constraints get lowered to SSE1/2 registers if available, otherwise |
10177 | // 'f' like normal targets. | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 10178 | if (ConstraintVT.isFloatingPoint()) { |
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 10179 | if (Subtarget->hasSSE2()) |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 10180 | return "Y"; |
10181 | if (Subtarget->hasSSE1()) | ||||
10182 | return "x"; | ||||
10183 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10184 | |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 10185 | return TargetLowering::LowerXConstraint(ConstraintVT); |
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 10186 | } |
10187 | |||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10188 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
10189 | /// vector. If it is invalid, don't add anything to Ops. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10190 | void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op, |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10191 | char Constraint, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10192 | std::vector<SDValue>&Ops, |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 10193 | SelectionDAG &DAG) const { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 10194 | SDValue Result(0, 0); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10195 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10196 | switch (Constraint) { |
10197 | default: break; | ||||
10198 | case 'I': | ||||
10199 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 10200 | if (C->getZExtValue() <= 31) { |
10201 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | ||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10202 | break; |
10203 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10204 | } |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10205 | return; |
Evan Cheng | 4fb2c0f | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 10206 | case 'J': |
10207 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Chris Lattner | b84a1ac | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 10208 | if (C->getZExtValue() <= 63) { |
Chris Lattner | 6552d0c | 2009-06-15 04:01:39 +0000 | [diff] [blame] | 10209 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
10210 | break; | ||||
10211 | } | ||||
10212 | } | ||||
10213 | return; | ||||
10214 | case 'K': | ||||
10215 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Chris Lattner | b84a1ac | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 10216 | if ((int8_t)C->getSExtValue() == C->getSExtValue()) { |
Evan Cheng | 4fb2c0f | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 10217 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
10218 | break; | ||||
10219 | } | ||||
10220 | } | ||||
10221 | return; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10222 | case 'N': |
10223 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 10224 | if (C->getZExtValue() <= 255) { |
10225 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | ||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10226 | break; |
10227 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10228 | } |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10229 | return; |
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 10230 | case 'e': { |
10231 | // 32-bit signed value | ||||
10232 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Dan Gohman | 1c3b8d6 | 2010-06-18 14:01:07 +0000 | [diff] [blame] | 10233 | if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()), |
10234 | C->getSExtValue())) { | ||||
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 10235 | // Widen to 64 bits here to get it sign extended. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10236 | Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64); |
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 10237 | break; |
10238 | } | ||||
10239 | // FIXME gcc accepts some relocatable values here too, but only in certain | ||||
10240 | // memory models; it's complicated. | ||||
10241 | } | ||||
10242 | return; | ||||
10243 | } | ||||
10244 | case 'Z': { | ||||
10245 | // 32-bit unsigned value | ||||
10246 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Dan Gohman | 1c3b8d6 | 2010-06-18 14:01:07 +0000 | [diff] [blame] | 10247 | if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()), |
10248 | C->getZExtValue())) { | ||||
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 10249 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
10250 | break; | ||||
10251 | } | ||||
10252 | } | ||||
10253 | // FIXME gcc accepts some relocatable values here too, but only in certain | ||||
10254 | // memory models; it's complicated. | ||||
10255 | return; | ||||
10256 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10257 | case 'i': { |
10258 | // Literal immediates are always ok. | ||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10259 | if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) { |
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 10260 | // Widen to 64 bits here to get it sign extended. |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10261 | Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64); |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10262 | break; |
10263 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10264 | |
Dale Johannesen | d2199ac | 2010-06-24 20:14:51 +0000 | [diff] [blame] | 10265 | // In any sort of PIC mode addresses need to be computed at runtime by |
10266 | // adding in a register or some sort of table lookup. These can't | ||||
10267 | // be used as immediates. | ||||
10268 | if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC() || | ||||
10269 | Subtarget->isPICStyleRIPRel()) | ||||
10270 | return; | ||||
10271 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10272 | // If we are in non-pic codegen mode, we allow the address of a global (with |
10273 | // an optional displacement) to be used with 'i'. | ||||
Chris Lattner | d73ba7f | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 10274 | GlobalAddressSDNode *GA = 0; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10275 | int64_t Offset = 0; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10276 | |
Chris Lattner | d73ba7f | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 10277 | // Match either (GA), (GA+C), (GA+C1+C2), etc. |
10278 | while (1) { | ||||
10279 | if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) { | ||||
10280 | Offset += GA->getOffset(); | ||||
10281 | break; | ||||
10282 | } else if (Op.getOpcode() == ISD::ADD) { | ||||
10283 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { | ||||
10284 | Offset += C->getZExtValue(); | ||||
10285 | Op = Op.getOperand(0); | ||||
10286 | continue; | ||||
10287 | } | ||||
10288 | } else if (Op.getOpcode() == ISD::SUB) { | ||||
10289 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { | ||||
10290 | Offset += -C->getZExtValue(); | ||||
10291 | Op = Op.getOperand(0); | ||||
10292 | continue; | ||||
10293 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10294 | } |
Dale Johannesen | 69976cf | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 10295 | |
Chris Lattner | d73ba7f | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 10296 | // Otherwise, this isn't something we can handle, reject it. |
10297 | return; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10298 | } |
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10299 | |
Dan Gohman | 36c56d0 | 2010-04-15 01:51:59 +0000 | [diff] [blame] | 10300 | const GlobalValue *GV = GA->getGlobal(); |
Dale Johannesen | 69976cf | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 10301 | // If we require an extra load to get this address, as in PIC mode, we |
10302 | // can't accept it. | ||||
Chris Lattner | 054532c | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 10303 | if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV, |
10304 | getTargetMachine()))) | ||||
Dale Johannesen | 69976cf | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 10305 | return; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10306 | |
Dale Johannesen | a7ba9cd | 2010-06-25 21:55:36 +0000 | [diff] [blame] | 10307 | Result = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset); |
Chris Lattner | d73ba7f | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 10308 | break; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10309 | } |
10310 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10311 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 10312 | if (Result.getNode()) { |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 10313 | Ops.push_back(Result); |
10314 | return; | ||||
10315 | } | ||||
Dale Johannesen | a7ba9cd | 2010-06-25 21:55:36 +0000 | [diff] [blame] | 10316 | return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10317 | } |
10318 | |||||
10319 | std::vector<unsigned> X86TargetLowering:: | ||||
10320 | getRegClassForInlineAsmConstraint(const std::string &Constraint, | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 10321 | EVT VT) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10322 | if (Constraint.size() == 1) { |
10323 | // FIXME: not handling fp-stack yet! | ||||
10324 | switch (Constraint[0]) { // GCC X86 Constraint Letters | ||||
10325 | default: break; // Unknown constraint letter | ||||
Evan Cheng | f8993d4 | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 10326 | case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode. |
10327 | if (Subtarget->is64Bit()) { | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10328 | if (VT == MVT::i32) |
Evan Cheng | f8993d4 | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 10329 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, |
10330 | X86::ESI, X86::EDI, X86::R8D, X86::R9D, | ||||
10331 | X86::R10D,X86::R11D,X86::R12D, | ||||
10332 | X86::R13D,X86::R14D,X86::R15D, | ||||
10333 | X86::EBP, X86::ESP, 0); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10334 | else if (VT == MVT::i16) |
Evan Cheng | f8993d4 | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 10335 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, |
10336 | X86::SI, X86::DI, X86::R8W,X86::R9W, | ||||
10337 | X86::R10W,X86::R11W,X86::R12W, | ||||
10338 | X86::R13W,X86::R14W,X86::R15W, | ||||
10339 | X86::BP, X86::SP, 0); | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10340 | else if (VT == MVT::i8) |
Evan Cheng | f8993d4 | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 10341 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, |
10342 | X86::SIL, X86::DIL, X86::R8B,X86::R9B, | ||||
10343 | X86::R10B,X86::R11B,X86::R12B, | ||||
10344 | X86::R13B,X86::R14B,X86::R15B, | ||||
10345 | X86::BPL, X86::SPL, 0); | ||||
10346 | |||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10347 | else if (VT == MVT::i64) |
Evan Cheng | f8993d4 | 2009-07-17 22:13:25 +0000 | [diff] [blame] | 10348 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, |
10349 | X86::RSI, X86::RDI, X86::R8, X86::R9, | ||||
10350 | X86::R10, X86::R11, X86::R12, | ||||
10351 | X86::R13, X86::R14, X86::R15, | ||||
10352 | X86::RBP, X86::RSP, 0); | ||||
10353 | |||||
10354 | break; | ||||
10355 | } | ||||
Eric Christopher | 3d82bbd | 2009-08-27 18:07:15 +0000 | [diff] [blame] | 10356 | // 32-bit fallthrough |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10357 | case 'Q': // Q_REGS |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10358 | if (VT == MVT::i32) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10359 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10360 | else if (VT == MVT::i16) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10361 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10362 | else if (VT == MVT::i8) |
Evan Cheng | f85c10f | 2007-08-13 23:27:11 +0000 | [diff] [blame] | 10363 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10364 | else if (VT == MVT::i64) |
Chris Lattner | 3503259 | 2007-11-04 06:51:12 +0000 | [diff] [blame] | 10365 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0); |
10366 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10367 | } |
10368 | } | ||||
10369 | |||||
10370 | return std::vector<unsigned>(); | ||||
10371 | } | ||||
10372 | |||||
10373 | std::pair<unsigned, const TargetRegisterClass*> | ||||
10374 | X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, | ||||
Owen Anderson | ac9de03 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 10375 | EVT VT) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10376 | // First, see if this is a constraint that directly corresponds to an LLVM |
10377 | // register class. | ||||
10378 | if (Constraint.size() == 1) { | ||||
10379 | // GCC Constraint Letters | ||||
10380 | switch (Constraint[0]) { | ||||
10381 | default: break; | ||||
10382 | case 'r': // GENERAL_REGS | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10383 | case 'l': // INDEX_REGS |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10384 | if (VT == MVT::i8) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10385 | return std::make_pair(0U, X86::GR8RegisterClass); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10386 | if (VT == MVT::i16) |
Chris Lattner | bbfea05 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 10387 | return std::make_pair(0U, X86::GR16RegisterClass); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10388 | if (VT == MVT::i32 || !Subtarget->is64Bit()) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10389 | return std::make_pair(0U, X86::GR32RegisterClass); |
Chris Lattner | bbfea05 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 10390 | return std::make_pair(0U, X86::GR64RegisterClass); |
Dale Johannesen | 1bf03f7 | 2009-10-07 22:47:20 +0000 | [diff] [blame] | 10391 | case 'R': // LEGACY_REGS |
10392 | if (VT == MVT::i8) | ||||
10393 | return std::make_pair(0U, X86::GR8_NOREXRegisterClass); | ||||
10394 | if (VT == MVT::i16) | ||||
10395 | return std::make_pair(0U, X86::GR16_NOREXRegisterClass); | ||||
10396 | if (VT == MVT::i32 || !Subtarget->is64Bit()) | ||||
10397 | return std::make_pair(0U, X86::GR32_NOREXRegisterClass); | ||||
10398 | return std::make_pair(0U, X86::GR64_NOREXRegisterClass); | ||||
Chris Lattner | 267805f | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 10399 | case 'f': // FP Stack registers. |
10400 | // If SSE is enabled for this VT, use f80 to ensure the isel moves the | ||||
10401 | // value to the correct fpstack register class. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10402 | if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT)) |
Chris Lattner | 267805f | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 10403 | return std::make_pair(0U, X86::RFP32RegisterClass); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10404 | if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT)) |
Chris Lattner | 267805f | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 10405 | return std::make_pair(0U, X86::RFP64RegisterClass); |
10406 | return std::make_pair(0U, X86::RFP80RegisterClass); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10407 | case 'y': // MMX_REGS if MMX allowed. |
10408 | if (!Subtarget->hasMMX()) break; | ||||
10409 | return std::make_pair(0U, X86::VR64RegisterClass); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10410 | case 'Y': // SSE_REGS if SSE2 allowed |
10411 | if (!Subtarget->hasSSE2()) break; | ||||
10412 | // FALL THROUGH. | ||||
10413 | case 'x': // SSE_REGS if SSE1 allowed | ||||
10414 | if (!Subtarget->hasSSE1()) break; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 10415 | |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10416 | switch (VT.getSimpleVT().SimpleTy) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10417 | default: break; |
10418 | // Scalar SSE types. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10419 | case MVT::f32: |
10420 | case MVT::i32: | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10421 | return std::make_pair(0U, X86::FR32RegisterClass); |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10422 | case MVT::f64: |
10423 | case MVT::i64: | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10424 | return std::make_pair(0U, X86::FR64RegisterClass); |
10425 | // Vector types. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10426 | case MVT::v16i8: |
10427 | case MVT::v8i16: | ||||
10428 | case MVT::v4i32: | ||||
10429 | case MVT::v2i64: | ||||
10430 | case MVT::v4f32: | ||||
10431 | case MVT::v2f64: | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10432 | return std::make_pair(0U, X86::VR128RegisterClass); |
10433 | } | ||||
10434 | break; | ||||
10435 | } | ||||
10436 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 10437 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10438 | // Use the default implementation in TargetLowering to convert the register |
10439 | // constraint into a member of a register class. | ||||
10440 | std::pair<unsigned, const TargetRegisterClass*> Res; | ||||
10441 | Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); | ||||
10442 | |||||
10443 | // Not found as a standard register? | ||||
10444 | if (Res.second == 0) { | ||||
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10445 | // Map st(0) -> st(7) -> ST0 |
10446 | if (Constraint.size() == 7 && Constraint[0] == '{' && | ||||
10447 | tolower(Constraint[1]) == 's' && | ||||
10448 | tolower(Constraint[2]) == 't' && | ||||
10449 | Constraint[3] == '(' && | ||||
10450 | (Constraint[4] >= '0' && Constraint[4] <= '7') && | ||||
10451 | Constraint[5] == ')' && | ||||
10452 | Constraint[6] == '}') { | ||||
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 10453 | |
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10454 | Res.first = X86::ST0+Constraint[4]-'0'; |
10455 | Res.second = X86::RFP80RegisterClass; | ||||
10456 | return Res; | ||||
10457 | } | ||||
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 10458 | |
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10459 | // GCC allows "st(0)" to be called just plain "st". |
Benjamin Kramer | ea862b0 | 2009-11-12 20:36:59 +0000 | [diff] [blame] | 10460 | if (StringRef("{st}").equals_lower(Constraint)) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10461 | Res.first = X86::ST0; |
Chris Lattner | 3cfe51b | 2007-09-24 05:27:37 +0000 | [diff] [blame] | 10462 | Res.second = X86::RFP80RegisterClass; |
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10463 | return Res; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10464 | } |
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10465 | |
10466 | // flags -> EFLAGS | ||||
Benjamin Kramer | ea862b0 | 2009-11-12 20:36:59 +0000 | [diff] [blame] | 10467 | if (StringRef("{flags}").equals_lower(Constraint)) { |
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10468 | Res.first = X86::EFLAGS; |
10469 | Res.second = X86::CCRRegisterClass; | ||||
10470 | return Res; | ||||
10471 | } | ||||
Daniel Dunbar | 3be44e6 | 2009-09-20 02:20:51 +0000 | [diff] [blame] | 10472 | |
Dale Johannesen | 73920c0 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 10473 | // 'A' means EAX + EDX. |
10474 | if (Constraint == "A") { | ||||
10475 | Res.first = X86::EAX; | ||||
Dan Gohman | b4439d0 | 2009-07-30 17:02:08 +0000 | [diff] [blame] | 10476 | Res.second = X86::GR32_ADRegisterClass; |
Chris Lattner | 1063d24 | 2009-09-13 22:41:48 +0000 | [diff] [blame] | 10477 | return Res; |
Dale Johannesen | 73920c0 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 10478 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10479 | return Res; |
10480 | } | ||||
10481 | |||||
10482 | // Otherwise, check to see if this is a register class of the wrong value | ||||
10483 | // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to | ||||
10484 | // turn into {ax},{dx}. | ||||
10485 | if (Res.second->hasType(VT)) | ||||
10486 | return Res; // Correct type already, nothing to do. | ||||
10487 | |||||
10488 | // All of the single-register GCC register classes map their values onto | ||||
10489 | // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we | ||||
10490 | // really want an 8-bit or 32-bit register, map to the appropriate register | ||||
10491 | // class and return the appropriate register. | ||||
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10492 | if (Res.second == X86::GR16RegisterClass) { |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10493 | if (VT == MVT::i8) { |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10494 | unsigned DestReg = 0; |
10495 | switch (Res.first) { | ||||
10496 | default: break; | ||||
10497 | case X86::AX: DestReg = X86::AL; break; | ||||
10498 | case X86::DX: DestReg = X86::DL; break; | ||||
10499 | case X86::CX: DestReg = X86::CL; break; | ||||
10500 | case X86::BX: DestReg = X86::BL; break; | ||||
10501 | } | ||||
10502 | if (DestReg) { | ||||
10503 | Res.first = DestReg; | ||||
Duncan Sands | 553fb41 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 10504 | Res.second = X86::GR8RegisterClass; |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10505 | } |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10506 | } else if (VT == MVT::i32) { |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10507 | unsigned DestReg = 0; |
10508 | switch (Res.first) { | ||||
10509 | default: break; | ||||
10510 | case X86::AX: DestReg = X86::EAX; break; | ||||
10511 | case X86::DX: DestReg = X86::EDX; break; | ||||
10512 | case X86::CX: DestReg = X86::ECX; break; | ||||
10513 | case X86::BX: DestReg = X86::EBX; break; | ||||
10514 | case X86::SI: DestReg = X86::ESI; break; | ||||
10515 | case X86::DI: DestReg = X86::EDI; break; | ||||
10516 | case X86::BP: DestReg = X86::EBP; break; | ||||
10517 | case X86::SP: DestReg = X86::ESP; break; | ||||
10518 | } | ||||
10519 | if (DestReg) { | ||||
10520 | Res.first = DestReg; | ||||
Duncan Sands | 553fb41 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 10521 | Res.second = X86::GR32RegisterClass; |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10522 | } |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10523 | } else if (VT == MVT::i64) { |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10524 | unsigned DestReg = 0; |
10525 | switch (Res.first) { | ||||
10526 | default: break; | ||||
10527 | case X86::AX: DestReg = X86::RAX; break; | ||||
10528 | case X86::DX: DestReg = X86::RDX; break; | ||||
10529 | case X86::CX: DestReg = X86::RCX; break; | ||||
10530 | case X86::BX: DestReg = X86::RBX; break; | ||||
10531 | case X86::SI: DestReg = X86::RSI; break; | ||||
10532 | case X86::DI: DestReg = X86::RDI; break; | ||||
10533 | case X86::BP: DestReg = X86::RBP; break; | ||||
10534 | case X86::SP: DestReg = X86::RSP; break; | ||||
10535 | } | ||||
10536 | if (DestReg) { | ||||
10537 | Res.first = DestReg; | ||||
Duncan Sands | 553fb41 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 10538 | Res.second = X86::GR64RegisterClass; |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10539 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10540 | } |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10541 | } else if (Res.second == X86::FR32RegisterClass || |
10542 | Res.second == X86::FR64RegisterClass || | ||||
10543 | Res.second == X86::VR128RegisterClass) { | ||||
10544 | // Handle references to XMM physical registers that got mapped into the | ||||
10545 | // wrong class. This can happen with constraints like {xmm0} where the | ||||
10546 | // target independent register mapper will just pick the first match it can | ||||
10547 | // find, ignoring the required type. | ||||
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10548 | if (VT == MVT::f32) |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10549 | Res.second = X86::FR32RegisterClass; |
Owen Anderson | 36e3a6e | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 10550 | else if (VT == MVT::f64) |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 10551 | Res.second = X86::FR64RegisterClass; |
10552 | else if (X86::VR128RegisterClass->hasType(VT)) | ||||
10553 | Res.second = X86::VR128RegisterClass; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 10554 | } |
10555 | |||||
10556 | return Res; | ||||
10557 | } |