blob: 91fc26cd1e3555eeeade3ffbdd590545ff688e62 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000841 // Can turn SHL into an integer multiply.
842 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000843 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000844
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845 // i8 and i16 vectors are custom , because the source register and source
846 // source memory operand types are not the same width. f32 vectors are
847 // custom since the immediate controlling the insert encodes additional
848 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858
859 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862 }
863 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000864
Nate Begeman30a0de92008-07-17 16:51:19 +0000865 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000867 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
David Greene9b9838d2009-06-29 16:47:10 +0000869 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000874 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000875
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
877 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
880 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
882 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
883 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
884 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
885 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
888 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
889 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000891
892 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
894 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
895 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
896 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
897 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
898 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
899 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
900 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
901 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
903 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
904 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
905 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
906 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
909 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
911 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
915 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000918
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
921 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
923 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
924 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000925
926#if 0
927 // Not sure we want to do this since there are no 256-bit integer
928 // operations in AVX
929
930 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
931 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
933 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000934
935 // Do not attempt to custom lower non-power-of-2 vectors
936 if (!isPowerOf2_32(VT.getVectorNumElements()))
937 continue;
938
939 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
940 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
942 }
943
944 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
946 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000947 }
David Greene9b9838d2009-06-29 16:47:10 +0000948#endif
949
950#if 0
951 // Not sure we want to do this since there are no 256-bit integer
952 // operations in AVX
953
954 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
955 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
957 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000958
959 if (!VT.is256BitVector()) {
960 continue;
961 }
962 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 }
973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000975#endif
976 }
977
Evan Cheng6be2c582006-04-05 23:38:46 +0000978 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000980
Bill Wendling74c37652008-12-09 22:08:41 +0000981 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000987
Eli Friedman962f5492010-06-02 19:35:46 +0000988 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
989 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000990 //
Eli Friedman962f5492010-06-02 19:35:46 +0000991 // FIXME: We really should do custom legalization for addition and
992 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
993 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000994 if (Subtarget->is64Bit()) {
995 setOperationAction(ISD::SADDO, MVT::i64, Custom);
996 setOperationAction(ISD::UADDO, MVT::i64, Custom);
997 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
998 setOperationAction(ISD::USUBO, MVT::i64, Custom);
999 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1000 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001001
Evan Chengd54f2d52009-03-31 19:38:51 +00001002 if (!Subtarget->is64Bit()) {
1003 // These libcalls are not available in 32-bit.
1004 setLibcallName(RTLIB::SHL_I128, 0);
1005 setLibcallName(RTLIB::SRL_I128, 0);
1006 setLibcallName(RTLIB::SRA_I128, 0);
1007 }
1008
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009 // We have target-specific dag combine patterns for the following nodes:
1010 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001011 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001012 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001013 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001014 setTargetDAGCombine(ISD::SHL);
1015 setTargetDAGCombine(ISD::SRA);
1016 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001017 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001018 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001019 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001020 if (Subtarget->is64Bit())
1021 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001022
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001023 computeRegisterProperties();
1024
Evan Cheng87ed7162006-02-14 08:25:08 +00001025 // FIXME: These should be based on subtarget info. Plus, the values should
1026 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001027 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001028 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001029 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001030 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001031 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001032}
1033
Scott Michel5b8f82e2008-03-10 15:42:14 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1036 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001037}
1038
1039
Evan Cheng29286502008-01-23 23:17:41 +00001040/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1041/// the desired ByVal argument alignment.
1042static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1043 if (MaxAlign == 16)
1044 return;
1045 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1046 if (VTy->getBitWidth() == 128)
1047 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001048 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(ATy->getElementType(), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1054 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1055 unsigned EltAlign = 0;
1056 getMaxByValAlign(STy->getElementType(i), EltAlign);
1057 if (EltAlign > MaxAlign)
1058 MaxAlign = EltAlign;
1059 if (MaxAlign == 16)
1060 break;
1061 }
1062 }
1063 return;
1064}
1065
1066/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1067/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001068/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1069/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001070unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001071 if (Subtarget->is64Bit()) {
1072 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001073 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001074 if (TyAlign > 8)
1075 return TyAlign;
1076 return 8;
1077 }
1078
Evan Cheng29286502008-01-23 23:17:41 +00001079 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001080 if (Subtarget->hasSSE1())
1081 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001082 return Align;
1083}
Chris Lattner2b02a442007-02-25 08:29:00 +00001084
Evan Chengf0df0312008-05-15 08:39:06 +00001085/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001086/// and store operations as a result of memset, memcpy, and memmove
1087/// lowering. If DstAlign is zero that means it's safe to destination
1088/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1089/// means there isn't a need to check it against alignment requirement,
1090/// probably because the source does not need to be loaded. If
1091/// 'NonScalarIntSafe' is true, that means it's safe to return a
1092/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1093/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1094/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001095/// It returns EVT::Other if the type should be determined using generic
1096/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001097EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001098X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1099 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001100 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001101 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001102 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1104 // linux. This is because the stack realignment code can't handle certain
1105 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001107 if (NonScalarIntSafe &&
1108 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001109 if (Size >= 16 &&
1110 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001111 ((DstAlign == 0 || DstAlign >= 16) &&
1112 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 Subtarget->getStackAlignment() >= 16) {
1114 if (Subtarget->hasSSE2())
1115 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001116 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001118 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001119 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001120 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001121 Subtarget->hasSSE2()) {
1122 // Do not use f64 to lower memcpy if source is string constant. It's
1123 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001126 }
Evan Chengf0df0312008-05-15 08:39:06 +00001127 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 return MVT::i64;
1129 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001130}
1131
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001132/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1133/// current function. The returned value is a member of the
1134/// MachineJumpTableInfo::JTEntryKind enum.
1135unsigned X86TargetLowering::getJumpTableEncoding() const {
1136 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1137 // symbol.
1138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001141
1142 // Otherwise, use the normal jump table encoding heuristics.
1143 return TargetLowering::getJumpTableEncoding();
1144}
1145
Chris Lattner589c6f62010-01-26 06:28:43 +00001146/// getPICBaseSymbol - Return the X86-32 PIC base.
1147MCSymbol *
1148X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1149 MCContext &Ctx) const {
1150 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001151 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1152 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001153}
1154
1155
Chris Lattnerc64daab2010-01-26 05:02:42 +00001156const MCExpr *
1157X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1158 const MachineBasicBlock *MBB,
1159 unsigned uid,MCContext &Ctx) const{
1160 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1161 Subtarget->isPICStyleGOT());
1162 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1163 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001164 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1165 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001166}
1167
Evan Chengcc415862007-11-09 01:32:10 +00001168/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1169/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001170SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001171 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001172 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001173 // This doesn't have DebugLoc associated with it, but is not really the
1174 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001175 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001176 return Table;
1177}
1178
Chris Lattner589c6f62010-01-26 06:28:43 +00001179/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1180/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1181/// MCExpr.
1182const MCExpr *X86TargetLowering::
1183getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1184 MCContext &Ctx) const {
1185 // X86-64 uses RIP relative addressing based on the jump table label.
1186 if (Subtarget->isPICStyleRIPRel())
1187 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1188
1189 // Otherwise, the reference is relative to the PIC base.
1190 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1191}
1192
Bill Wendlingb4202b82009-07-01 18:50:55 +00001193/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001194unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001195 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001196}
1197
Evan Chengdee81012010-07-26 21:50:05 +00001198std::pair<const TargetRegisterClass*, uint8_t>
1199X86TargetLowering::findRepresentativeClass(EVT VT) const{
1200 const TargetRegisterClass *RRC = 0;
1201 uint8_t Cost = 1;
1202 switch (VT.getSimpleVT().SimpleTy) {
1203 default:
1204 return TargetLowering::findRepresentativeClass(VT);
1205 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1206 RRC = (Subtarget->is64Bit()
1207 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1208 break;
1209 case MVT::v8i8: case MVT::v4i16:
1210 case MVT::v2i32: case MVT::v1i64:
1211 RRC = X86::VR64RegisterClass;
1212 break;
1213 case MVT::f32: case MVT::f64:
1214 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1215 case MVT::v4f32: case MVT::v2f64:
1216 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1217 case MVT::v4f64:
1218 RRC = X86::VR128RegisterClass;
1219 break;
1220 }
1221 return std::make_pair(RRC, Cost);
1222}
1223
Evan Cheng70017e42010-07-24 00:39:05 +00001224unsigned
1225X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1226 MachineFunction &MF) const {
1227 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1228 switch (RC->getID()) {
1229 default:
1230 return 0;
1231 case X86::GR32RegClassID:
1232 return 4 - FPDiff;
1233 case X86::GR64RegClassID:
1234 return 8 - FPDiff;
1235 case X86::VR128RegClassID:
1236 return Subtarget->is64Bit() ? 10 : 4;
1237 case X86::VR64RegClassID:
1238 return 4;
1239 }
1240}
1241
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001242bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1243 unsigned &Offset) const {
1244 if (!Subtarget->isTargetLinux())
1245 return false;
1246
1247 if (Subtarget->is64Bit()) {
1248 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1249 Offset = 0x28;
1250 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1251 AddressSpace = 256;
1252 else
1253 AddressSpace = 257;
1254 } else {
1255 // %gs:0x14 on i386
1256 Offset = 0x14;
1257 AddressSpace = 256;
1258 }
1259 return true;
1260}
1261
1262
Chris Lattner2b02a442007-02-25 08:29:00 +00001263//===----------------------------------------------------------------------===//
1264// Return Value Calling Convention Implementation
1265//===----------------------------------------------------------------------===//
1266
Chris Lattner59ed56b2007-02-28 04:55:35 +00001267#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001269bool
1270X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001271 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001272 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273 SmallVector<CCValAssign, 16> RVLocs;
1274 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001275 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001276 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279SDValue
1280X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001281 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001283 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001284 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001285 MachineFunction &MF = DAG.getMachineFunction();
1286 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1290 RVLocs, *DAG.getContext());
1291 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Evan Chengdcea1632010-02-04 02:40:39 +00001293 // Add the regs to the liveout set for the function.
1294 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1295 for (unsigned i = 0; i != RVLocs.size(); ++i)
1296 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1297 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Dan Gohman475871a2008-07-27 21:46:04 +00001299 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001300
Dan Gohman475871a2008-07-27 21:46:04 +00001301 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001302 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1303 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001304 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1305 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001307 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001308 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1309 CCValAssign &VA = RVLocs[i];
1310 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001311 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001312 EVT ValVT = ValToCopy.getValueType();
1313
1314 // If this is x86-64, and we disabled SSE, we can't return FP values
1315 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1316 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1317 report_fatal_error("SSE register return with SSE disabled");
1318 }
1319 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1320 // llvm-gcc has never done it right and no one has noticed, so this
1321 // should be OK for now.
1322 if (ValVT == MVT::f64 &&
Chris Lattner83069682010-08-26 05:51:22 +00001323 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001324 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001325
Chris Lattner447ff682008-03-11 03:23:40 +00001326 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1327 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001328 if (VA.getLocReg() == X86::ST0 ||
1329 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001330 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1331 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001332 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001333 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001334 RetOps.push_back(ValToCopy);
1335 // Don't emit a copytoreg.
1336 continue;
1337 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001338
Evan Cheng242b38b2009-02-23 09:03:22 +00001339 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1340 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001341 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001342 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001344 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Eric Christopher90eb4022010-07-22 00:26:08 +00001345 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1346 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001347
1348 // If we don't have SSE2 available, convert to v4f32 so the generated
1349 // register is legal.
1350 if (!Subtarget->hasSSE2())
1351 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,ValToCopy);
1352 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001353 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001354 }
Chris Lattner97a2a562010-08-26 05:24:29 +00001355
Dale Johannesendd64c412009-02-04 00:33:20 +00001356 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001357 Flag = Chain.getValue(1);
1358 }
Dan Gohman61a92132008-04-21 23:59:07 +00001359
1360 // The x86-64 ABI for returning structs by value requires that we copy
1361 // the sret argument into %rax for the return. We saved the argument into
1362 // a virtual register in the entry block, so now we copy the value out
1363 // and into %rax.
1364 if (Subtarget->is64Bit() &&
1365 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1366 MachineFunction &MF = DAG.getMachineFunction();
1367 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1368 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001369 assert(Reg &&
1370 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001371 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001372
Dale Johannesendd64c412009-02-04 00:33:20 +00001373 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001374 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001375
1376 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001377 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001378 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001379
Chris Lattner447ff682008-03-11 03:23:40 +00001380 RetOps[0] = Chain; // Update chain.
1381
1382 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001383 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001384 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
1386 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001387 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001388}
1389
Dan Gohman98ca4f22009-08-05 01:29:28 +00001390/// LowerCallResult - Lower the result values of a call into the
1391/// appropriate copies out of appropriate physical registers.
1392///
1393SDValue
1394X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001395 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001396 const SmallVectorImpl<ISD::InputArg> &Ins,
1397 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001398 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001399
Chris Lattnere32bbf62007-02-28 07:09:55 +00001400 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001401 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001402 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001403 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001404 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001405 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Chris Lattner3085e152007-02-25 08:59:22 +00001407 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001408 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001409 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001410 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001411
Torok Edwin3f142c32009-02-01 18:15:56 +00001412 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001413 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001415 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001416 }
1417
Evan Cheng79fb3b42009-02-20 20:43:02 +00001418 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001419
1420 // If this is a call to a function that returns an fp value on the floating
1421 // point stack, we must guarantee the the value is popped from the stack, so
1422 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1423 // if the return value is not used. We use the FpGET_ST0 instructions
1424 // instead.
1425 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1426 // If we prefer to use the value in xmm registers, copy it out as f80 and
1427 // use a truncate to move it from fp stack reg to xmm reg.
1428 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1429 bool isST0 = VA.getLocReg() == X86::ST0;
1430 unsigned Opc = 0;
1431 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1432 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1433 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1434 SDValue Ops[] = { Chain, InFlag };
1435 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1436 Ops, 2), 1);
1437 Val = Chain.getValue(0);
1438
1439 // Round the f80 to the right size, which also moves it to the appropriate
1440 // xmm register.
1441 if (CopyVT != VA.getValVT())
1442 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1443 // This truncation won't change the value.
1444 DAG.getIntPtrConstant(1));
1445 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001446 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1447 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1448 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001450 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1452 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001453 } else {
1454 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001456 Val = Chain.getValue(0);
1457 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001458 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1459 } else {
1460 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1461 CopyVT, InFlag).getValue(1);
1462 Val = Chain.getValue(0);
1463 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001464 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001465 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001466 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001467
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001469}
1470
1471
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001472//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001473// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001474//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001475// StdCall calling convention seems to be standard for many Windows' API
1476// routines and around. It differs from C calling convention just a little:
1477// callee should clean up the stack, not caller. Symbols should be also
1478// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001479// For info on fast calling convention see Fast Calling Convention (tail call)
1480// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001481
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001483/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1485 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001486 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001487
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001489}
1490
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001491/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001492/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493static bool
1494ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1495 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001496 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001497
Dan Gohman98ca4f22009-08-05 01:29:28 +00001498 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001499}
1500
Dan Gohman095cc292008-09-13 01:54:27 +00001501/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1502/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001503CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001504 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001505 if (CC == CallingConv::GHC)
1506 return CC_X86_64_GHC;
1507 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001508 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001509 else
1510 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001511 }
1512
Gordon Henriksen86737662008-01-05 16:56:59 +00001513 if (CC == CallingConv::X86_FastCall)
1514 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001515 else if (CC == CallingConv::X86_ThisCall)
1516 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001517 else if (CC == CallingConv::Fast)
1518 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001519 else if (CC == CallingConv::GHC)
1520 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 else
1522 return CC_X86_32_C;
1523}
1524
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001525/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1526/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001527/// the specific parameter attribute. The copy will be passed as a byval
1528/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001529static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001530CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001531 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1532 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001534 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001535 /*isVolatile*/false, /*AlwaysInline=*/true,
1536 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001537}
1538
Chris Lattner29689432010-03-11 00:22:57 +00001539/// IsTailCallConvention - Return true if the calling convention is one that
1540/// supports tail call optimization.
1541static bool IsTailCallConvention(CallingConv::ID CC) {
1542 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1543}
1544
Evan Cheng0c439eb2010-01-27 00:07:07 +00001545/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1546/// a tailcall target by changing its ABI.
1547static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001548 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001549}
1550
Dan Gohman98ca4f22009-08-05 01:29:28 +00001551SDValue
1552X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001553 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001554 const SmallVectorImpl<ISD::InputArg> &Ins,
1555 DebugLoc dl, SelectionDAG &DAG,
1556 const CCValAssign &VA,
1557 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001558 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001559 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001560 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001561 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001562 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001563 EVT ValVT;
1564
1565 // If value is passed by pointer we have address passed instead of the value
1566 // itself.
1567 if (VA.getLocInfo() == CCValAssign::Indirect)
1568 ValVT = VA.getLocVT();
1569 else
1570 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001571
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001572 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001573 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001574 // In case of tail call optimization mark all arguments mutable. Since they
1575 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001576 if (Flags.isByVal()) {
1577 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001578 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001579 return DAG.getFrameIndex(FI, getPointerTy());
1580 } else {
1581 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001582 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001583 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1584 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001585 PseudoSourceValue::getFixedStack(FI), 0,
1586 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001587 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001588}
1589
Dan Gohman475871a2008-07-27 21:46:04 +00001590SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001592 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001593 bool isVarArg,
1594 const SmallVectorImpl<ISD::InputArg> &Ins,
1595 DebugLoc dl,
1596 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001597 SmallVectorImpl<SDValue> &InVals)
1598 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001599 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 const Function* Fn = MF.getFunction();
1603 if (Fn->hasExternalLinkage() &&
1604 Subtarget->isTargetCygMing() &&
1605 Fn->getName() == "main")
1606 FuncInfo->setForceFramePointer(true);
1607
Evan Cheng1bc78042006-04-26 01:20:17 +00001608 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001609 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001610 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611
Chris Lattner29689432010-03-11 00:22:57 +00001612 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1613 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001614
Chris Lattner638402b2007-02-28 07:00:42 +00001615 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1618 ArgLocs, *DAG.getContext());
1619 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001620
Chris Lattnerf39f7712007-02-28 05:46:49 +00001621 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001622 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001623 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1624 CCValAssign &VA = ArgLocs[i];
1625 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1626 // places.
1627 assert(VA.getValNo() != LastVal &&
1628 "Don't support value assigned to multiple locs yet");
1629 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001630
Chris Lattnerf39f7712007-02-28 05:46:49 +00001631 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001632 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001633 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001635 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001636 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001637 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001639 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001641 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001642 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1643 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001644 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001645 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001646 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1647 RC = X86::VR64RegisterClass;
1648 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001649 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001650
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001651 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001653
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1655 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1656 // right size.
1657 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001658 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001659 DAG.getValueType(VA.getValVT()));
1660 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001661 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001662 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001663 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001664 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001665
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001666 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001667 // Handle MMX values passed in XMM regs.
1668 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1670 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001671 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1672 } else
1673 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001674 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001675 } else {
1676 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001678 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001679
1680 // If value is passed via pointer - do a load.
1681 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001682 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1683 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001684
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001686 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001687
Dan Gohman61a92132008-04-21 23:59:07 +00001688 // The x86-64 ABI for returning structs by value requires that we copy
1689 // the sret argument into %rax for the return. Save the argument into
1690 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001691 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001692 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1693 unsigned Reg = FuncInfo->getSRetReturnReg();
1694 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001696 FuncInfo->setSRetReturnReg(Reg);
1697 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001700 }
1701
Chris Lattnerf39f7712007-02-28 05:46:49 +00001702 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001703 // Align stack specially for tail calls.
1704 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001705 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001706
Evan Cheng1bc78042006-04-26 01:20:17 +00001707 // If the function takes variable number of arguments, make a frame index for
1708 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001709 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001710 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1711 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001712 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001713 }
1714 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001715 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1716
1717 // FIXME: We should really autogenerate these arrays
1718 static const unsigned GPR64ArgRegsWin64[] = {
1719 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001721 static const unsigned XMMArgRegsWin64[] = {
1722 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1723 };
1724 static const unsigned GPR64ArgRegs64Bit[] = {
1725 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1726 };
1727 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001728 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1729 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1730 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001731 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1732
1733 if (IsWin64) {
1734 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1735 GPR64ArgRegs = GPR64ArgRegsWin64;
1736 XMMArgRegs = XMMArgRegsWin64;
1737 } else {
1738 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1739 GPR64ArgRegs = GPR64ArgRegs64Bit;
1740 XMMArgRegs = XMMArgRegs64Bit;
1741 }
1742 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1743 TotalNumIntRegs);
1744 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1745 TotalNumXMMRegs);
1746
Devang Patel578efa92009-06-05 21:57:13 +00001747 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001748 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001749 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001750 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001751 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001752 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001753 // Kernel mode asks for SSE to be disabled, so don't push them
1754 // on the stack.
1755 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001756
Gordon Henriksen86737662008-01-05 16:56:59 +00001757 // For X86-64, if there are vararg parameters that are passed via
1758 // registers, then we must store them to their spots on the stack so they
1759 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001760 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1761 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1762 FuncInfo->setRegSaveFrameIndex(
1763 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1764 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001765
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001768 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1769 getPointerTy());
1770 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001771 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001772 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1773 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001774 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1775 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001777 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001778 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001779 PseudoSourceValue::getFixedStack(
1780 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001781 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001782 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001783 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001784 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001785
Dan Gohmanface41a2009-08-16 21:24:25 +00001786 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1787 // Now store the XMM (fp + vector) parameter registers.
1788 SmallVector<SDValue, 11> SaveXMMOps;
1789 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001790
Dan Gohmanface41a2009-08-16 21:24:25 +00001791 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1792 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1793 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001794
Dan Gohman1e93df62010-04-17 14:41:14 +00001795 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1796 FuncInfo->getRegSaveFrameIndex()));
1797 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1798 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001799
Dan Gohmanface41a2009-08-16 21:24:25 +00001800 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1801 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1802 X86::VR128RegisterClass);
1803 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1804 SaveXMMOps.push_back(Val);
1805 }
1806 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1807 MVT::Other,
1808 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001810
1811 if (!MemOps.empty())
1812 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1813 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001815 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001816
Gordon Henriksen86737662008-01-05 16:56:59 +00001817 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001818 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001819 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001820 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001821 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001822 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001823 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001824 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001825 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001826
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001828 // RegSaveFrameIndex is X86-64 only.
1829 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001830 if (CallConv == CallingConv::X86_FastCall ||
1831 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001832 // fastcc functions can't have varargs.
1833 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001834 }
Evan Cheng25caf632006-05-23 21:06:34 +00001835
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001837}
1838
Dan Gohman475871a2008-07-27 21:46:04 +00001839SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001840X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1841 SDValue StackPtr, SDValue Arg,
1842 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001843 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001844 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001845 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001846 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001847 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001848 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001849 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001850 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001851 }
Dale Johannesenace16102009-02-03 19:33:06 +00001852 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001853 PseudoSourceValue::getStack(), LocMemOffset,
1854 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001855}
1856
Bill Wendling64e87322009-01-16 19:25:27 +00001857/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001858/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001859SDValue
1860X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001861 SDValue &OutRetAddr, SDValue Chain,
1862 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001863 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001864 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001865 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001866 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001867
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001868 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001869 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001870 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001871}
1872
1873/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1874/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001875static SDValue
1876EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001877 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001878 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001879 // Store the return address to the appropriate stack slot.
1880 if (!FPDiff) return Chain;
1881 // Calculate the new stack slot for the return address.
1882 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001883 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001884 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001888 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1889 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001890 return Chain;
1891}
1892
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001894X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001895 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001896 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001898 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 const SmallVectorImpl<ISD::InputArg> &Ins,
1900 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001901 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 MachineFunction &MF = DAG.getMachineFunction();
1903 bool Is64Bit = Subtarget->is64Bit();
1904 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001905 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001906
Evan Cheng5f941932010-02-05 02:21:12 +00001907 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001908 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001909 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1910 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001911 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001912
1913 // Sibcalls are automatically detected tailcalls which do not require
1914 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001915 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001916 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001917
1918 if (isTailCall)
1919 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001920 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001921
Chris Lattner29689432010-03-11 00:22:57 +00001922 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1923 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001924
Chris Lattner638402b2007-02-28 07:00:42 +00001925 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001926 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1928 ArgLocs, *DAG.getContext());
1929 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001930
Chris Lattner423c5f42007-02-28 05:31:48 +00001931 // Get a count of how many bytes are to be pushed on the stack.
1932 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001933 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001934 // This is a sibcall. The memory operands are available in caller's
1935 // own caller's stack.
1936 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001937 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001938 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001939
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001941 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001942 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001943 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001944 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1945 FPDiff = NumBytesCallerPushed - NumBytes;
1946
1947 // Set the delta of movement of the returnaddr stackslot.
1948 // But only set if delta is greater than previous delta.
1949 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1950 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1951 }
1952
Evan Chengf22f9b32010-02-06 03:28:46 +00001953 if (!IsSibcall)
1954 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001955
Dan Gohman475871a2008-07-27 21:46:04 +00001956 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001957 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001958 if (isTailCall && FPDiff)
1959 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1960 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001961
Dan Gohman475871a2008-07-27 21:46:04 +00001962 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1963 SmallVector<SDValue, 8> MemOpChains;
1964 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001965
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001966 // Walk the register/memloc assignments, inserting copies/loads. In the case
1967 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001968 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1969 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001970 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001971 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001973 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001974
Chris Lattner423c5f42007-02-28 05:31:48 +00001975 // Promote the value if needed.
1976 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001977 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001978 case CCValAssign::Full: break;
1979 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001980 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001981 break;
1982 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001983 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001984 break;
1985 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001986 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1987 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1989 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1990 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001991 } else
1992 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1993 break;
1994 case CCValAssign::BCvt:
1995 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001996 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001997 case CCValAssign::Indirect: {
1998 // Store the argument.
1999 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002000 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002001 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00002002 PseudoSourceValue::getFixedStack(FI), 0,
2003 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002004 Arg = SpillSlot;
2005 break;
2006 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002007 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002008
Chris Lattner423c5f42007-02-28 05:31:48 +00002009 if (VA.isRegLoc()) {
2010 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002011 if (isVarArg && Subtarget->isTargetWin64()) {
2012 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2013 // shadow reg if callee is a varargs function.
2014 unsigned ShadowReg = 0;
2015 switch (VA.getLocReg()) {
2016 case X86::XMM0: ShadowReg = X86::RCX; break;
2017 case X86::XMM1: ShadowReg = X86::RDX; break;
2018 case X86::XMM2: ShadowReg = X86::R8; break;
2019 case X86::XMM3: ShadowReg = X86::R9; break;
2020 }
2021 if (ShadowReg)
2022 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
2023 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002024 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002025 assert(VA.isMemLoc());
2026 if (StackPtr.getNode() == 0)
2027 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2028 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2029 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002030 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002032
Evan Cheng32fe1032006-05-25 00:59:30 +00002033 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002035 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002036
Evan Cheng347d5f72006-04-28 21:29:37 +00002037 // Build a sequence of copy-to-reg nodes chained together with token chain
2038 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002039 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002040 // Tail call byval lowering might overwrite argument registers so in case of
2041 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002042 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002043 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002044 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002045 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 InFlag = Chain.getValue(1);
2047 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002048
Chris Lattner88e1fd52009-07-09 04:24:46 +00002049 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002050 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2051 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002052 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002053 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2054 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002055 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002056 InFlag);
2057 InFlag = Chain.getValue(1);
2058 } else {
2059 // If we are tail calling and generating PIC/GOT style code load the
2060 // address of the callee into ECX. The value in ecx is used as target of
2061 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2062 // for tail calls on PIC/GOT architectures. Normally we would just put the
2063 // address of GOT into ebx and then call target@PLT. But for tail calls
2064 // ebx would be restored (since ebx is callee saved) before jumping to the
2065 // target@PLT.
2066
2067 // Note: The actual moving to ECX is done further down.
2068 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2069 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2070 !G->getGlobal()->hasProtectedVisibility())
2071 Callee = LowerGlobalAddress(Callee, DAG);
2072 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002073 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002074 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002075 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002076
Nate Begemanc8ea6732010-07-21 20:49:52 +00002077 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002078 // From AMD64 ABI document:
2079 // For calls that may call functions that use varargs or stdargs
2080 // (prototype-less calls or calls to functions containing ellipsis (...) in
2081 // the declaration) %al is used as hidden argument to specify the number
2082 // of SSE registers used. The contents of %al do not need to match exactly
2083 // the number of registers, but must be an ubound on the number of SSE
2084 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002085
Gordon Henriksen86737662008-01-05 16:56:59 +00002086 // Count the number of XMM registers allocated.
2087 static const unsigned XMMArgRegs[] = {
2088 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2089 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2090 };
2091 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002092 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002093 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002094
Dale Johannesendd64c412009-02-04 00:33:20 +00002095 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002097 InFlag = Chain.getValue(1);
2098 }
2099
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002100
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002101 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002102 if (isTailCall) {
2103 // Force all the incoming stack arguments to be loaded from the stack
2104 // before any new outgoing arguments are stored to the stack, because the
2105 // outgoing stack slots may alias the incoming argument stack slots, and
2106 // the alias isn't otherwise explicit. This is slightly more conservative
2107 // than necessary, because it means that each store effectively depends
2108 // on every argument instead of just those arguments it would clobber.
2109 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2110
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SmallVector<SDValue, 8> MemOpChains2;
2112 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002113 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002114 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002115 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002116 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002117 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2118 CCValAssign &VA = ArgLocs[i];
2119 if (VA.isRegLoc())
2120 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002121 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002122 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002124 // Create frame index.
2125 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002126 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002127 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002128 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002129
Duncan Sands276dcbd2008-03-21 09:14:45 +00002130 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002131 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002132 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002133 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002134 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002135 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002136 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002137
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2139 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002140 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002141 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002142 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002143 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002145 PseudoSourceValue::getFixedStack(FI), 0,
2146 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002147 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002148 }
2149 }
2150
2151 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002153 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002154
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002155 // Copy arguments to their registers.
2156 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002157 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002158 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002159 InFlag = Chain.getValue(1);
2160 }
Dan Gohman475871a2008-07-27 21:46:04 +00002161 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002162
Gordon Henriksen86737662008-01-05 16:56:59 +00002163 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002164 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002165 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002166 }
2167
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002168 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2169 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2170 // In the 64-bit large code model, we have to make all calls
2171 // through a register, since the call instruction's 32-bit
2172 // pc-relative offset may not be large enough to hold the whole
2173 // address.
2174 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002175 // If the callee is a GlobalAddress node (quite common, every direct call
2176 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2177 // it.
2178
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002179 // We should use extra load for direct calls to dllimported functions in
2180 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002181 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002182 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002183 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002184
Chris Lattner48a7d022009-07-09 05:02:21 +00002185 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2186 // external symbols most go through the PLT in PIC mode. If the symbol
2187 // has hidden or protected visibility, or if it is static or local, then
2188 // we don't need to use the PLT - we can directly call it.
2189 if (Subtarget->isTargetELF() &&
2190 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002191 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002192 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002193 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002194 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2195 Subtarget->getDarwinVers() < 9) {
2196 // PC-relative references to external symbols should go through $stub,
2197 // unless we're building with the leopard linker or later, which
2198 // automatically synthesizes these stubs.
2199 OpFlags = X86II::MO_DARWIN_STUB;
2200 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002201
Devang Patel0d881da2010-07-06 22:08:15 +00002202 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002203 G->getOffset(), OpFlags);
2204 }
Bill Wendling056292f2008-09-16 21:48:12 +00002205 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002206 unsigned char OpFlags = 0;
2207
2208 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2209 // symbols should go through the PLT.
2210 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002211 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002212 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002213 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002214 Subtarget->getDarwinVers() < 9) {
2215 // PC-relative references to external symbols should go through $stub,
2216 // unless we're building with the leopard linker or later, which
2217 // automatically synthesizes these stubs.
2218 OpFlags = X86II::MO_DARWIN_STUB;
2219 }
Eric Christopherfd179292009-08-27 18:07:15 +00002220
Chris Lattner48a7d022009-07-09 05:02:21 +00002221 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2222 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002223 }
2224
Chris Lattnerd96d0722007-02-25 06:40:16 +00002225 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002227 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002228
Evan Chengf22f9b32010-02-06 03:28:46 +00002229 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002230 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2231 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002232 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002234
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002235 Ops.push_back(Chain);
2236 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002237
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002239 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002240
Gordon Henriksen86737662008-01-05 16:56:59 +00002241 // Add argument registers to the end of the list so that they are known live
2242 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002243 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2244 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2245 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002246
Evan Cheng586ccac2008-03-18 23:36:35 +00002247 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002249 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2250
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002251 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2252 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002254
Gabor Greifba36cb52008-08-28 21:40:38 +00002255 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002256 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002257
Dan Gohman98ca4f22009-08-05 01:29:28 +00002258 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002259 // We used to do:
2260 //// If this is the first return lowered for this function, add the regs
2261 //// to the liveout set for the function.
2262 // This isn't right, although it's probably harmless on x86; liveouts
2263 // should be computed from returns not tail calls. Consider a void
2264 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002265 return DAG.getNode(X86ISD::TC_RETURN, dl,
2266 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002267 }
2268
Dale Johannesenace16102009-02-03 19:33:06 +00002269 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002270 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002271
Chris Lattner2d297092006-05-23 18:50:38 +00002272 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002273 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002274 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002275 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002276 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002277 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002278 // pops the hidden struct pointer, so we have to push it back.
2279 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002280 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002281 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002282 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002283
Gordon Henriksenae636f82008-01-03 16:47:34 +00002284 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002285 if (!IsSibcall) {
2286 Chain = DAG.getCALLSEQ_END(Chain,
2287 DAG.getIntPtrConstant(NumBytes, true),
2288 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2289 true),
2290 InFlag);
2291 InFlag = Chain.getValue(1);
2292 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002293
Chris Lattner3085e152007-02-25 08:59:22 +00002294 // Handle result values, copying them out of physregs into vregs that we
2295 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002296 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2297 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002298}
2299
Evan Cheng25ab6902006-09-08 06:48:29 +00002300
2301//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002302// Fast Calling Convention (tail call) implementation
2303//===----------------------------------------------------------------------===//
2304
2305// Like std call, callee cleans arguments, convention except that ECX is
2306// reserved for storing the tail called function address. Only 2 registers are
2307// free for argument passing (inreg). Tail call optimization is performed
2308// provided:
2309// * tailcallopt is enabled
2310// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002311// On X86_64 architecture with GOT-style position independent code only local
2312// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002313// To keep the stack aligned according to platform abi the function
2314// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2315// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002316// If a tail called function callee has more arguments than the caller the
2317// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002318// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002319// original REtADDR, but before the saved framepointer or the spilled registers
2320// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2321// stack layout:
2322// arg1
2323// arg2
2324// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002325// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002326// move area ]
2327// (possible EBP)
2328// ESI
2329// EDI
2330// local1 ..
2331
2332/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2333/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002334unsigned
2335X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2336 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002337 MachineFunction &MF = DAG.getMachineFunction();
2338 const TargetMachine &TM = MF.getTarget();
2339 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2340 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002341 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002342 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002343 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002344 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2345 // Number smaller than 12 so just add the difference.
2346 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2347 } else {
2348 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002350 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002351 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002352 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002353}
2354
Evan Cheng5f941932010-02-05 02:21:12 +00002355/// MatchingStackOffset - Return true if the given stack call argument is
2356/// already available in the same position (relatively) of the caller's
2357/// incoming argument stack.
2358static
2359bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2360 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2361 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002362 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2363 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002364 if (Arg.getOpcode() == ISD::CopyFromReg) {
2365 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2366 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2367 return false;
2368 MachineInstr *Def = MRI->getVRegDef(VR);
2369 if (!Def)
2370 return false;
2371 if (!Flags.isByVal()) {
2372 if (!TII->isLoadFromStackSlot(Def, FI))
2373 return false;
2374 } else {
2375 unsigned Opcode = Def->getOpcode();
2376 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2377 Def->getOperand(1).isFI()) {
2378 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002379 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002380 } else
2381 return false;
2382 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002383 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2384 if (Flags.isByVal())
2385 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002386 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002387 // define @foo(%struct.X* %A) {
2388 // tail call @bar(%struct.X* byval %A)
2389 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002390 return false;
2391 SDValue Ptr = Ld->getBasePtr();
2392 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2393 if (!FINode)
2394 return false;
2395 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002396 } else
2397 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002398
Evan Cheng4cae1332010-03-05 08:38:04 +00002399 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002400 if (!MFI->isFixedObjectIndex(FI))
2401 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002402 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002403}
2404
Dan Gohman98ca4f22009-08-05 01:29:28 +00002405/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2406/// for tail call optimization. Targets which want to do tail call
2407/// optimization should implement this function.
2408bool
2409X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002410 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002411 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002412 bool isCalleeStructRet,
2413 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002414 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002415 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002416 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002417 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002418 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002419 CalleeCC != CallingConv::C)
2420 return false;
2421
Evan Cheng7096ae42010-01-29 06:45:59 +00002422 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002423 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002424 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002425 CallingConv::ID CallerCC = CallerF->getCallingConv();
2426 bool CCMatch = CallerCC == CalleeCC;
2427
Dan Gohman1797ed52010-02-08 20:27:50 +00002428 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002429 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002430 return true;
2431 return false;
2432 }
2433
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002434 // Look for obvious safe cases to perform tail call optimization that do not
2435 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002436
Evan Cheng2c12cb42010-03-26 16:26:03 +00002437 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2438 // emit a special epilogue.
2439 if (RegInfo->needsStackRealignment(MF))
2440 return false;
2441
Eric Christopher90eb4022010-07-22 00:26:08 +00002442 // Do not sibcall optimize vararg calls unless the call site is not passing
2443 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002444 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002445 return false;
2446
Evan Chenga375d472010-03-15 18:54:48 +00002447 // Also avoid sibcall optimization if either caller or callee uses struct
2448 // return semantics.
2449 if (isCalleeStructRet || isCallerStructRet)
2450 return false;
2451
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002452 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2453 // Therefore if it's not used by the call it is not safe to optimize this into
2454 // a sibcall.
2455 bool Unused = false;
2456 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2457 if (!Ins[i].Used) {
2458 Unused = true;
2459 break;
2460 }
2461 }
2462 if (Unused) {
2463 SmallVector<CCValAssign, 16> RVLocs;
2464 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2465 RVLocs, *DAG.getContext());
2466 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002467 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002468 CCValAssign &VA = RVLocs[i];
2469 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2470 return false;
2471 }
2472 }
2473
Evan Cheng13617962010-04-30 01:12:32 +00002474 // If the calling conventions do not match, then we'd better make sure the
2475 // results are returned in the same way as what the caller expects.
2476 if (!CCMatch) {
2477 SmallVector<CCValAssign, 16> RVLocs1;
2478 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2479 RVLocs1, *DAG.getContext());
2480 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2481
2482 SmallVector<CCValAssign, 16> RVLocs2;
2483 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2484 RVLocs2, *DAG.getContext());
2485 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2486
2487 if (RVLocs1.size() != RVLocs2.size())
2488 return false;
2489 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2490 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2491 return false;
2492 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2493 return false;
2494 if (RVLocs1[i].isRegLoc()) {
2495 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2496 return false;
2497 } else {
2498 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2499 return false;
2500 }
2501 }
2502 }
2503
Evan Chenga6bff982010-01-30 01:22:00 +00002504 // If the callee takes no arguments then go on to check the results of the
2505 // call.
2506 if (!Outs.empty()) {
2507 // Check if stack adjustment is needed. For now, do not do this if any
2508 // argument is passed on the stack.
2509 SmallVector<CCValAssign, 16> ArgLocs;
2510 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2511 ArgLocs, *DAG.getContext());
2512 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002513 if (CCInfo.getNextStackOffset()) {
2514 MachineFunction &MF = DAG.getMachineFunction();
2515 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2516 return false;
2517 if (Subtarget->isTargetWin64())
2518 // Win64 ABI has additional complications.
2519 return false;
2520
2521 // Check if the arguments are already laid out in the right way as
2522 // the caller's fixed stack objects.
2523 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002524 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2525 const X86InstrInfo *TII =
2526 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002527 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2528 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002529 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002530 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002531 if (VA.getLocInfo() == CCValAssign::Indirect)
2532 return false;
2533 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002534 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2535 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002536 return false;
2537 }
2538 }
2539 }
Evan Cheng9c044672010-05-29 01:35:22 +00002540
2541 // If the tailcall address may be in a register, then make sure it's
2542 // possible to register allocate for it. In 32-bit, the call address can
2543 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002544 // callee-saved registers are restored. These happen to be the same
2545 // registers used to pass 'inreg' arguments so watch out for those.
2546 if (!Subtarget->is64Bit() &&
2547 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002548 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002549 unsigned NumInRegs = 0;
2550 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2551 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002552 if (!VA.isRegLoc())
2553 continue;
2554 unsigned Reg = VA.getLocReg();
2555 switch (Reg) {
2556 default: break;
2557 case X86::EAX: case X86::EDX: case X86::ECX:
2558 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002559 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002560 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002561 }
2562 }
2563 }
Evan Chenga6bff982010-01-30 01:22:00 +00002564 }
Evan Chengb1712452010-01-27 06:25:16 +00002565
Evan Cheng86809cc2010-02-03 03:28:02 +00002566 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Dan Gohman3df24e62008-09-03 23:12:08 +00002569FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002570X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2571 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002572}
2573
2574
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002575//===----------------------------------------------------------------------===//
2576// Other Lowering Hooks
2577//===----------------------------------------------------------------------===//
2578
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002579static bool isTargetShuffle(unsigned Opcode) {
2580 switch(Opcode) {
2581 default: return false;
2582 case X86ISD::PSHUFD:
2583 case X86ISD::PSHUFHW:
2584 case X86ISD::PSHUFLW:
2585 case X86ISD::SHUFPD:
2586 case X86ISD::SHUFPS:
2587 case X86ISD::MOVLHPS:
2588 case X86ISD::MOVSS:
2589 case X86ISD::MOVSD:
2590 case X86ISD::PUNPCKLDQ:
2591 return true;
2592 }
2593 return false;
2594}
2595
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002596static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002597 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002598 switch(Opc) {
2599 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002600 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002601 case X86ISD::PSHUFHW:
2602 case X86ISD::PSHUFLW:
2603 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2604 }
2605
2606 return SDValue();
2607}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002608
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002609static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2610 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2611 switch(Opc) {
2612 default: llvm_unreachable("Unknown x86 shuffle node");
2613 case X86ISD::SHUFPD:
2614 case X86ISD::SHUFPS:
2615 return DAG.getNode(Opc, dl, VT, V1, V2,
2616 DAG.getConstant(TargetMask, MVT::i8));
2617 }
2618 return SDValue();
2619}
2620
2621static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2622 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2623 switch(Opc) {
2624 default: llvm_unreachable("Unknown x86 shuffle node");
2625 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002626 case X86ISD::MOVSS:
2627 case X86ISD::MOVSD:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002628 case X86ISD::PUNPCKLDQ:
2629 return DAG.getNode(Opc, dl, VT, V1, V2);
2630 }
2631 return SDValue();
2632}
2633
Dan Gohmand858e902010-04-17 15:26:15 +00002634SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002635 MachineFunction &MF = DAG.getMachineFunction();
2636 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2637 int ReturnAddrIndex = FuncInfo->getRAIndex();
2638
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002639 if (ReturnAddrIndex == 0) {
2640 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002641 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002642 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002643 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002644 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002645 }
2646
Evan Cheng25ab6902006-09-08 06:48:29 +00002647 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002648}
2649
2650
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002651bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2652 bool hasSymbolicDisplacement) {
2653 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002654 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002655 return false;
2656
2657 // If we don't have a symbolic displacement - we don't have any extra
2658 // restrictions.
2659 if (!hasSymbolicDisplacement)
2660 return true;
2661
2662 // FIXME: Some tweaks might be needed for medium code model.
2663 if (M != CodeModel::Small && M != CodeModel::Kernel)
2664 return false;
2665
2666 // For small code model we assume that latest object is 16MB before end of 31
2667 // bits boundary. We may also accept pretty large negative constants knowing
2668 // that all objects are in the positive half of address space.
2669 if (M == CodeModel::Small && Offset < 16*1024*1024)
2670 return true;
2671
2672 // For kernel code model we know that all object resist in the negative half
2673 // of 32bits address space. We may not accept negative offsets, since they may
2674 // be just off and we may accept pretty large positive ones.
2675 if (M == CodeModel::Kernel && Offset > 0)
2676 return true;
2677
2678 return false;
2679}
2680
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002681/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2682/// specific condition code, returning the condition code and the LHS/RHS of the
2683/// comparison to make.
2684static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2685 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002686 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002687 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2688 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2689 // X > -1 -> X == 0, jump !sign.
2690 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002691 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002692 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2693 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002694 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002695 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002696 // X < 1 -> X <= 0
2697 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002698 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002699 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002700 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002701
Evan Chengd9558e02006-01-06 00:43:03 +00002702 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002703 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002704 case ISD::SETEQ: return X86::COND_E;
2705 case ISD::SETGT: return X86::COND_G;
2706 case ISD::SETGE: return X86::COND_GE;
2707 case ISD::SETLT: return X86::COND_L;
2708 case ISD::SETLE: return X86::COND_LE;
2709 case ISD::SETNE: return X86::COND_NE;
2710 case ISD::SETULT: return X86::COND_B;
2711 case ISD::SETUGT: return X86::COND_A;
2712 case ISD::SETULE: return X86::COND_BE;
2713 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002714 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002715 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002716
Chris Lattner4c78e022008-12-23 23:42:27 +00002717 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002718
Chris Lattner4c78e022008-12-23 23:42:27 +00002719 // If LHS is a foldable load, but RHS is not, flip the condition.
2720 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2721 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2722 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2723 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002724 }
2725
Chris Lattner4c78e022008-12-23 23:42:27 +00002726 switch (SetCCOpcode) {
2727 default: break;
2728 case ISD::SETOLT:
2729 case ISD::SETOLE:
2730 case ISD::SETUGT:
2731 case ISD::SETUGE:
2732 std::swap(LHS, RHS);
2733 break;
2734 }
2735
2736 // On a floating point condition, the flags are set as follows:
2737 // ZF PF CF op
2738 // 0 | 0 | 0 | X > Y
2739 // 0 | 0 | 1 | X < Y
2740 // 1 | 0 | 0 | X == Y
2741 // 1 | 1 | 1 | unordered
2742 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002743 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002744 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002745 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002746 case ISD::SETOLT: // flipped
2747 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002748 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002749 case ISD::SETOLE: // flipped
2750 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002751 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002752 case ISD::SETUGT: // flipped
2753 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002754 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002755 case ISD::SETUGE: // flipped
2756 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002757 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002758 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002759 case ISD::SETNE: return X86::COND_NE;
2760 case ISD::SETUO: return X86::COND_P;
2761 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002762 case ISD::SETOEQ:
2763 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002764 }
Evan Chengd9558e02006-01-06 00:43:03 +00002765}
2766
Evan Cheng4a460802006-01-11 00:33:36 +00002767/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2768/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002769/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002770static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002771 switch (X86CC) {
2772 default:
2773 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002774 case X86::COND_B:
2775 case X86::COND_BE:
2776 case X86::COND_E:
2777 case X86::COND_P:
2778 case X86::COND_A:
2779 case X86::COND_AE:
2780 case X86::COND_NE:
2781 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002782 return true;
2783 }
2784}
2785
Evan Chengeb2f9692009-10-27 19:56:55 +00002786/// isFPImmLegal - Returns true if the target can instruction select the
2787/// specified FP immediate natively. If false, the legalizer will
2788/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002789bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002790 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2791 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2792 return true;
2793 }
2794 return false;
2795}
2796
Nate Begeman9008ca62009-04-27 18:41:29 +00002797/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2798/// the specified range (L, H].
2799static bool isUndefOrInRange(int Val, int Low, int Hi) {
2800 return (Val < 0) || (Val >= Low && Val < Hi);
2801}
2802
2803/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2804/// specified value.
2805static bool isUndefOrEqual(int Val, int CmpVal) {
2806 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002807 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002808 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002809}
2810
Nate Begeman9008ca62009-04-27 18:41:29 +00002811/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2812/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2813/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002814static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002815 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002817 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 return (Mask[0] < 2 && Mask[1] < 2);
2819 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002820}
2821
Nate Begeman9008ca62009-04-27 18:41:29 +00002822bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002823 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002824 N->getMask(M);
2825 return ::isPSHUFDMask(M, N->getValueType(0));
2826}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002827
Nate Begeman9008ca62009-04-27 18:41:29 +00002828/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2829/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002830static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002831 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002832 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002833
Nate Begeman9008ca62009-04-27 18:41:29 +00002834 // Lower quadword copied in order or undef.
2835 for (int i = 0; i != 4; ++i)
2836 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002837 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002838
Evan Cheng506d3df2006-03-29 23:07:14 +00002839 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002840 for (int i = 4; i != 8; ++i)
2841 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002842 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002843
Evan Cheng506d3df2006-03-29 23:07:14 +00002844 return true;
2845}
2846
Nate Begeman9008ca62009-04-27 18:41:29 +00002847bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002848 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 N->getMask(M);
2850 return ::isPSHUFHWMask(M, N->getValueType(0));
2851}
Evan Cheng506d3df2006-03-29 23:07:14 +00002852
Nate Begeman9008ca62009-04-27 18:41:29 +00002853/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2854/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002855static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002856 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002857 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002858
Rafael Espindola15684b22009-04-24 12:40:33 +00002859 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002860 for (int i = 4; i != 8; ++i)
2861 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002862 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002863
Rafael Espindola15684b22009-04-24 12:40:33 +00002864 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 for (int i = 0; i != 4; ++i)
2866 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002867 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002868
Rafael Espindola15684b22009-04-24 12:40:33 +00002869 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002870}
2871
Nate Begeman9008ca62009-04-27 18:41:29 +00002872bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002873 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 N->getMask(M);
2875 return ::isPSHUFLWMask(M, N->getValueType(0));
2876}
2877
Nate Begemana09008b2009-10-19 02:17:23 +00002878/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2879/// is suitable for input to PALIGNR.
2880static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2881 bool hasSSSE3) {
2882 int i, e = VT.getVectorNumElements();
2883
2884 // Do not handle v2i64 / v2f64 shuffles with palignr.
2885 if (e < 4 || !hasSSSE3)
2886 return false;
2887
2888 for (i = 0; i != e; ++i)
2889 if (Mask[i] >= 0)
2890 break;
2891
2892 // All undef, not a palignr.
2893 if (i == e)
2894 return false;
2895
2896 // Determine if it's ok to perform a palignr with only the LHS, since we
2897 // don't have access to the actual shuffle elements to see if RHS is undef.
2898 bool Unary = Mask[i] < (int)e;
2899 bool NeedsUnary = false;
2900
2901 int s = Mask[i] - i;
2902
2903 // Check the rest of the elements to see if they are consecutive.
2904 for (++i; i != e; ++i) {
2905 int m = Mask[i];
2906 if (m < 0)
2907 continue;
2908
2909 Unary = Unary && (m < (int)e);
2910 NeedsUnary = NeedsUnary || (m < s);
2911
2912 if (NeedsUnary && !Unary)
2913 return false;
2914 if (Unary && m != ((s+i) & (e-1)))
2915 return false;
2916 if (!Unary && m != (s+i))
2917 return false;
2918 }
2919 return true;
2920}
2921
2922bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2923 SmallVector<int, 8> M;
2924 N->getMask(M);
2925 return ::isPALIGNRMask(M, N->getValueType(0), true);
2926}
2927
Evan Cheng14aed5e2006-03-24 01:18:28 +00002928/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2929/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002930static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 int NumElems = VT.getVectorNumElements();
2932 if (NumElems != 2 && NumElems != 4)
2933 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002934
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 int Half = NumElems / 2;
2936 for (int i = 0; i < Half; ++i)
2937 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002938 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 for (int i = Half; i < NumElems; ++i)
2940 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002941 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002942
Evan Cheng14aed5e2006-03-24 01:18:28 +00002943 return true;
2944}
2945
Nate Begeman9008ca62009-04-27 18:41:29 +00002946bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2947 SmallVector<int, 8> M;
2948 N->getMask(M);
2949 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002950}
2951
Evan Cheng213d2cf2007-05-17 18:45:50 +00002952/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002953/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2954/// half elements to come from vector 1 (which would equal the dest.) and
2955/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002956static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002957 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002958
2959 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002960 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002961
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 int Half = NumElems / 2;
2963 for (int i = 0; i < Half; ++i)
2964 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002965 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 for (int i = Half; i < NumElems; ++i)
2967 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002968 return false;
2969 return true;
2970}
2971
Nate Begeman9008ca62009-04-27 18:41:29 +00002972static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2973 SmallVector<int, 8> M;
2974 N->getMask(M);
2975 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002976}
2977
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002978/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2979/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002980bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2981 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002982 return false;
2983
Evan Cheng2064a2b2006-03-28 06:50:32 +00002984 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2986 isUndefOrEqual(N->getMaskElt(1), 7) &&
2987 isUndefOrEqual(N->getMaskElt(2), 2) &&
2988 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002989}
2990
Nate Begeman0b10b912009-11-07 23:17:15 +00002991/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2992/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2993/// <2, 3, 2, 3>
2994bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2995 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2996
2997 if (NumElems != 4)
2998 return false;
2999
3000 return isUndefOrEqual(N->getMaskElt(0), 2) &&
3001 isUndefOrEqual(N->getMaskElt(1), 3) &&
3002 isUndefOrEqual(N->getMaskElt(2), 2) &&
3003 isUndefOrEqual(N->getMaskElt(3), 3);
3004}
3005
Evan Cheng5ced1d82006-04-06 23:23:56 +00003006/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3007/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003008bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3009 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003010
Evan Cheng5ced1d82006-04-06 23:23:56 +00003011 if (NumElems != 2 && NumElems != 4)
3012 return false;
3013
Evan Chengc5cdff22006-04-07 21:53:05 +00003014 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003015 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003016 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003017
Evan Chengc5cdff22006-04-07 21:53:05 +00003018 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003019 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003020 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003021
3022 return true;
3023}
3024
Nate Begeman0b10b912009-11-07 23:17:15 +00003025/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3026/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3027bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003028 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003029
Evan Cheng5ced1d82006-04-06 23:23:56 +00003030 if (NumElems != 2 && NumElems != 4)
3031 return false;
3032
Evan Chengc5cdff22006-04-07 21:53:05 +00003033 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003034 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003035 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003036
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 for (unsigned i = 0; i < NumElems/2; ++i)
3038 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003039 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003040
3041 return true;
3042}
3043
Evan Cheng0038e592006-03-28 00:39:58 +00003044/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3045/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003046static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003047 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003049 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00003050 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003051
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3053 int BitI = Mask[i];
3054 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003055 if (!isUndefOrEqual(BitI, j))
3056 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003057 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003058 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003059 return false;
3060 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003061 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003062 return false;
3063 }
Evan Cheng0038e592006-03-28 00:39:58 +00003064 }
Evan Cheng0038e592006-03-28 00:39:58 +00003065 return true;
3066}
3067
Nate Begeman9008ca62009-04-27 18:41:29 +00003068bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3069 SmallVector<int, 8> M;
3070 N->getMask(M);
3071 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003072}
3073
Evan Cheng4fcb9222006-03-28 02:43:26 +00003074/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3075/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003076static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003077 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003078 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003079 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003080 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003081
Nate Begeman9008ca62009-04-27 18:41:29 +00003082 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3083 int BitI = Mask[i];
3084 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003085 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003086 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003087 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003088 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003089 return false;
3090 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003091 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003092 return false;
3093 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003094 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003095 return true;
3096}
3097
Nate Begeman9008ca62009-04-27 18:41:29 +00003098bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3099 SmallVector<int, 8> M;
3100 N->getMask(M);
3101 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003102}
3103
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003104/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3105/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3106/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003107static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003109 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003110 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003111
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3113 int BitI = Mask[i];
3114 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003115 if (!isUndefOrEqual(BitI, j))
3116 return false;
3117 if (!isUndefOrEqual(BitI1, j))
3118 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003119 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003120 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003121}
3122
Nate Begeman9008ca62009-04-27 18:41:29 +00003123bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3124 SmallVector<int, 8> M;
3125 N->getMask(M);
3126 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3127}
3128
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003129/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3130/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3131/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003132static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003134 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3135 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003136
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3138 int BitI = Mask[i];
3139 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003140 if (!isUndefOrEqual(BitI, j))
3141 return false;
3142 if (!isUndefOrEqual(BitI1, j))
3143 return false;
3144 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003145 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003146}
3147
Nate Begeman9008ca62009-04-27 18:41:29 +00003148bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3149 SmallVector<int, 8> M;
3150 N->getMask(M);
3151 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3152}
3153
Evan Cheng017dcc62006-04-21 01:05:10 +00003154/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3155/// specifies a shuffle of elements that is suitable for input to MOVSS,
3156/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003157static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003158 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003159 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003160
3161 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003162
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003164 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003165
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 for (int i = 1; i < NumElts; ++i)
3167 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003168 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003169
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003170 return true;
3171}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003172
Nate Begeman9008ca62009-04-27 18:41:29 +00003173bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3174 SmallVector<int, 8> M;
3175 N->getMask(M);
3176 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003177}
3178
Evan Cheng017dcc62006-04-21 01:05:10 +00003179/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3180/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003181/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003182static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 bool V2IsSplat = false, bool V2IsUndef = false) {
3184 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003185 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003186 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003187
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003189 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003190
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 for (int i = 1; i < NumOps; ++i)
3192 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3193 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3194 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003196
Evan Cheng39623da2006-04-20 08:58:49 +00003197 return true;
3198}
3199
Nate Begeman9008ca62009-04-27 18:41:29 +00003200static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003201 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 SmallVector<int, 8> M;
3203 N->getMask(M);
3204 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003205}
3206
Evan Chengd9539472006-04-14 21:59:03 +00003207/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3208/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003209bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3210 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003211 return false;
3212
3213 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003214 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 int Elt = N->getMaskElt(i);
3216 if (Elt >= 0 && Elt != 1)
3217 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003219
3220 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003221 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 int Elt = N->getMaskElt(i);
3223 if (Elt >= 0 && Elt != 3)
3224 return false;
3225 if (Elt == 3)
3226 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003227 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003228 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003229 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003230 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003231}
3232
3233/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3234/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003235bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3236 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003237 return false;
3238
3239 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003240 for (unsigned i = 0; i < 2; ++i)
3241 if (N->getMaskElt(i) > 0)
3242 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003243
3244 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003245 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003246 int Elt = N->getMaskElt(i);
3247 if (Elt >= 0 && Elt != 2)
3248 return false;
3249 if (Elt == 2)
3250 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003251 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003253 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003254}
3255
Evan Cheng0b457f02008-09-25 20:50:48 +00003256/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3257/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003258bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3259 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003260
Nate Begeman9008ca62009-04-27 18:41:29 +00003261 for (int i = 0; i < e; ++i)
3262 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003263 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003264 for (int i = 0; i < e; ++i)
3265 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003266 return false;
3267 return true;
3268}
3269
Evan Cheng63d33002006-03-22 08:01:21 +00003270/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003271/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003272unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003273 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3274 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3275
Evan Chengb9df0ca2006-03-22 02:53:00 +00003276 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3277 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003278 for (int i = 0; i < NumOperands; ++i) {
3279 int Val = SVOp->getMaskElt(NumOperands-i-1);
3280 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003281 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003282 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003283 if (i != NumOperands - 1)
3284 Mask <<= Shift;
3285 }
Evan Cheng63d33002006-03-22 08:01:21 +00003286 return Mask;
3287}
3288
Evan Cheng506d3df2006-03-29 23:07:14 +00003289/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003290/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003291unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003292 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003293 unsigned Mask = 0;
3294 // 8 nodes, but we only care about the last 4.
3295 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003296 int Val = SVOp->getMaskElt(i);
3297 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003298 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003299 if (i != 4)
3300 Mask <<= 2;
3301 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003302 return Mask;
3303}
3304
3305/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003306/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003307unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003308 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003309 unsigned Mask = 0;
3310 // 8 nodes, but we only care about the first 4.
3311 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 int Val = SVOp->getMaskElt(i);
3313 if (Val >= 0)
3314 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003315 if (i != 0)
3316 Mask <<= 2;
3317 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003318 return Mask;
3319}
3320
Nate Begemana09008b2009-10-19 02:17:23 +00003321/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3322/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3323unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3324 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3325 EVT VVT = N->getValueType(0);
3326 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3327 int Val = 0;
3328
3329 unsigned i, e;
3330 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3331 Val = SVOp->getMaskElt(i);
3332 if (Val >= 0)
3333 break;
3334 }
3335 return (Val - i) * EltSize;
3336}
3337
Evan Cheng37b73872009-07-30 08:33:02 +00003338/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3339/// constant +0.0.
3340bool X86::isZeroNode(SDValue Elt) {
3341 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003342 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003343 (isa<ConstantFPSDNode>(Elt) &&
3344 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3345}
3346
Nate Begeman9008ca62009-04-27 18:41:29 +00003347/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3348/// their permute mask.
3349static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3350 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003351 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003352 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003353 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003354
Nate Begeman5a5ca152009-04-29 05:20:52 +00003355 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003356 int idx = SVOp->getMaskElt(i);
3357 if (idx < 0)
3358 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003359 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003360 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003361 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003362 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003363 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003364 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3365 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003366}
3367
Evan Cheng779ccea2007-12-07 21:30:01 +00003368/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3369/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003370static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003371 unsigned NumElems = VT.getVectorNumElements();
3372 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 int idx = Mask[i];
3374 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003375 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003376 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003377 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003378 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003380 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003381}
3382
Evan Cheng533a0aa2006-04-19 20:35:22 +00003383/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3384/// match movhlps. The lower half elements should come from upper half of
3385/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003386/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003387static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3388 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003389 return false;
3390 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003392 return false;
3393 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003394 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003395 return false;
3396 return true;
3397}
3398
Evan Cheng5ced1d82006-04-06 23:23:56 +00003399/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003400/// is promoted to a vector. It also returns the LoadSDNode by reference if
3401/// required.
3402static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003403 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3404 return false;
3405 N = N->getOperand(0).getNode();
3406 if (!ISD::isNON_EXTLoad(N))
3407 return false;
3408 if (LD)
3409 *LD = cast<LoadSDNode>(N);
3410 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003411}
3412
Evan Cheng533a0aa2006-04-19 20:35:22 +00003413/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3414/// match movlp{s|d}. The lower half elements should come from lower half of
3415/// V1 (and in order), and the upper half elements should come from the upper
3416/// half of V2 (and in order). And since V1 will become the source of the
3417/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003418static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3419 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003420 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003421 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003422 // Is V2 is a vector load, don't do this transformation. We will try to use
3423 // load folding shufps op.
3424 if (ISD::isNON_EXTLoad(V2))
3425 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003426
Nate Begeman5a5ca152009-04-29 05:20:52 +00003427 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003428
Evan Cheng533a0aa2006-04-19 20:35:22 +00003429 if (NumElems != 2 && NumElems != 4)
3430 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003431 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003433 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003434 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003435 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003436 return false;
3437 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003438}
3439
Evan Cheng39623da2006-04-20 08:58:49 +00003440/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3441/// all the same.
3442static bool isSplatVector(SDNode *N) {
3443 if (N->getOpcode() != ISD::BUILD_VECTOR)
3444 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003445
Dan Gohman475871a2008-07-27 21:46:04 +00003446 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003447 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3448 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003449 return false;
3450 return true;
3451}
3452
Evan Cheng213d2cf2007-05-17 18:45:50 +00003453/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003454/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003455/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003456static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003457 SDValue V1 = N->getOperand(0);
3458 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003459 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3460 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003461 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003462 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003463 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003464 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3465 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003466 if (Opc != ISD::BUILD_VECTOR ||
3467 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003468 return false;
3469 } else if (Idx >= 0) {
3470 unsigned Opc = V1.getOpcode();
3471 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3472 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003473 if (Opc != ISD::BUILD_VECTOR ||
3474 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003475 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003476 }
3477 }
3478 return true;
3479}
3480
3481/// getZeroVector - Returns a vector of specified type with all zero elements.
3482///
Owen Andersone50ed302009-08-10 22:56:29 +00003483static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003484 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003485 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003486
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003487 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3488 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003489 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003490 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3492 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003493 } else if (VT.getSizeInBits() == 128) {
3494 if (HasSSE2) { // SSE2
3495 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3496 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3497 } else { // SSE1
3498 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3499 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3500 }
3501 } else if (VT.getSizeInBits() == 256) { // AVX
3502 // 256-bit logic and arithmetic instructions in AVX are
3503 // all floating-point, no support for integer ops. Default
3504 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003505 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003506 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3507 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003508 }
Dale Johannesenace16102009-02-03 19:33:06 +00003509 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003510}
3511
Chris Lattner8a594482007-11-25 00:24:49 +00003512/// getOnesVector - Returns a vector of specified type with all bits set.
3513///
Owen Andersone50ed302009-08-10 22:56:29 +00003514static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003515 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003516
Chris Lattner8a594482007-11-25 00:24:49 +00003517 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3518 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003520 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003521 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003523 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003525 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003526}
3527
3528
Evan Cheng39623da2006-04-20 08:58:49 +00003529/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3530/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003531static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003532 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003533 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003534
Evan Cheng39623da2006-04-20 08:58:49 +00003535 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003536 SmallVector<int, 8> MaskVec;
3537 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003538
Nate Begeman5a5ca152009-04-29 05:20:52 +00003539 for (unsigned i = 0; i != NumElems; ++i) {
3540 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003541 MaskVec[i] = NumElems;
3542 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003543 }
Evan Cheng39623da2006-04-20 08:58:49 +00003544 }
Evan Cheng39623da2006-04-20 08:58:49 +00003545 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003546 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3547 SVOp->getOperand(1), &MaskVec[0]);
3548 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003549}
3550
Evan Cheng017dcc62006-04-21 01:05:10 +00003551/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3552/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003553static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003554 SDValue V2) {
3555 unsigned NumElems = VT.getVectorNumElements();
3556 SmallVector<int, 8> Mask;
3557 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003558 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003559 Mask.push_back(i);
3560 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003561}
3562
Nate Begeman9008ca62009-04-27 18:41:29 +00003563/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003564static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003565 SDValue V2) {
3566 unsigned NumElems = VT.getVectorNumElements();
3567 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003568 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003569 Mask.push_back(i);
3570 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003571 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003572 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003573}
3574
Nate Begeman9008ca62009-04-27 18:41:29 +00003575/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003576static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003577 SDValue V2) {
3578 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003579 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003580 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003581 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 Mask.push_back(i + Half);
3583 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003584 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003585 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003586}
3587
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003588/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3589static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003590 if (SV->getValueType(0).getVectorNumElements() <= 4)
3591 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003592
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003594 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 DebugLoc dl = SV->getDebugLoc();
3596 SDValue V1 = SV->getOperand(0);
3597 int NumElems = VT.getVectorNumElements();
3598 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003599
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 // unpack elements to the correct location
3601 while (NumElems > 4) {
3602 if (EltNo < NumElems/2) {
3603 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3604 } else {
3605 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3606 EltNo -= NumElems/2;
3607 }
3608 NumElems >>= 1;
3609 }
Eric Christopherfd179292009-08-27 18:07:15 +00003610
Nate Begeman9008ca62009-04-27 18:41:29 +00003611 // Perform the splat.
3612 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003613 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003614 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3615 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003616}
3617
Evan Chengba05f722006-04-21 23:03:30 +00003618/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003619/// vector of zero or undef vector. This produces a shuffle where the low
3620/// element of V2 is swizzled into the zero/undef vector, landing at element
3621/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003622static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003623 bool isZero, bool HasSSE2,
3624 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003625 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003626 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3628 unsigned NumElems = VT.getVectorNumElements();
3629 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003630 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003631 // If this is the insertion idx, put the low elt of V2 here.
3632 MaskVec.push_back(i == Idx ? NumElems : i);
3633 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003634}
3635
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003636/// getShuffleScalarElt - Returns the scalar element that will make up the ith
3637/// element of the result of the vector shuffle.
3638SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG) {
3639 SDValue V = SDValue(N, 0);
3640 EVT VT = V.getValueType();
3641 unsigned Opcode = V.getOpcode();
3642 int NumElems = VT.getVectorNumElements();
3643
3644 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
3645 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
3646 Index = SV->getMaskElt(Index);
3647
3648 if (Index < 0)
3649 return DAG.getUNDEF(VT.getVectorElementType());
3650
3651 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
3652 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003653 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003654
3655 // Recurse into target specific vector shuffles to find scalars.
3656 if (isTargetShuffle(Opcode)) {
3657 switch(Opcode) {
3658 case X86ISD::MOVSS:
3659 case X86ISD::MOVSD:
3660 // Only care about the second operand, which can contain
3661 // a scalar_to_vector which we are looking for.
3662 return getShuffleScalarElt(V.getOperand(1).getNode(),
3663 0 /* Index */, DAG);
3664 default:
3665 assert("not implemented for target shuffle node");
3666 return SDValue();
3667 }
3668 }
3669
3670 // Actual nodes that may contain scalar elements
3671 if (Opcode == ISD::BIT_CONVERT) {
3672 V = V.getOperand(0);
3673 EVT SrcVT = V.getValueType();
3674
3675 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != (unsigned)NumElems)
3676 return SDValue();
3677 }
3678
3679 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
3680 return (Index == 0) ? V.getOperand(0)
3681 : DAG.getUNDEF(VT.getVectorElementType());
3682
3683 if (V.getOpcode() == ISD::BUILD_VECTOR)
3684 return V.getOperand(Index);
3685
3686 return SDValue();
3687}
3688
3689/// getNumOfConsecutiveZeros - Return the number of elements of a vector
3690/// shuffle operation which come from a consecutively from a zero. The
3691/// search can start in two diferent directions, from left or right.
3692static
3693unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
3694 bool ZerosFromLeft, SelectionDAG &DAG) {
3695 int i = 0;
3696
3697 while (i < NumElems) {
3698 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
3699 SDValue Elt = getShuffleScalarElt(N, Index, DAG);
3700 if (!(Elt.getNode() &&
3701 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
3702 break;
3703 ++i;
3704 }
3705
3706 return i;
3707}
3708
3709/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
3710/// MaskE correspond consecutively to elements from one of the vector operands,
3711/// starting from its index OpIdx. Also tell OpNum which source vector operand.
3712static
3713bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
3714 int OpIdx, int NumElems, unsigned &OpNum) {
3715 bool SeenV1 = false;
3716 bool SeenV2 = false;
3717
3718 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
3719 int Idx = SVOp->getMaskElt(i);
3720 // Ignore undef indicies
3721 if (Idx < 0)
3722 continue;
3723
3724 if (Idx < NumElems)
3725 SeenV1 = true;
3726 else
3727 SeenV2 = true;
3728
3729 // Only accept consecutive elements from the same vector
3730 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
3731 return false;
3732 }
3733
3734 OpNum = SeenV1 ? 0 : 1;
3735 return true;
3736}
3737
3738/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
3739/// logical left shift of a vector.
3740static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3741 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3742 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3743 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3744 false /* check zeros from right */, DAG);
3745 unsigned OpSrc;
3746
3747 if (!NumZeros)
3748 return false;
3749
3750 // Considering the elements in the mask that are not consecutive zeros,
3751 // check if they consecutively come from only one of the source vectors.
3752 //
3753 // V1 = {X, A, B, C} 0
3754 // \ \ \ /
3755 // vector_shuffle V1, V2 <1, 2, 3, X>
3756 //
3757 if (!isShuffleMaskConsecutive(SVOp,
3758 0, // Mask Start Index
3759 NumElems-NumZeros-1, // Mask End Index
3760 NumZeros, // Where to start looking in the src vector
3761 NumElems, // Number of elements in vector
3762 OpSrc)) // Which source operand ?
3763 return false;
3764
3765 isLeft = false;
3766 ShAmt = NumZeros;
3767 ShVal = SVOp->getOperand(OpSrc);
3768 return true;
3769}
3770
3771/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
3772/// logical left shift of a vector.
3773static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
3774 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
3775 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
3776 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
3777 true /* check zeros from left */, DAG);
3778 unsigned OpSrc;
3779
3780 if (!NumZeros)
3781 return false;
3782
3783 // Considering the elements in the mask that are not consecutive zeros,
3784 // check if they consecutively come from only one of the source vectors.
3785 //
3786 // 0 { A, B, X, X } = V2
3787 // / \ / /
3788 // vector_shuffle V1, V2 <X, X, 4, 5>
3789 //
3790 if (!isShuffleMaskConsecutive(SVOp,
3791 NumZeros, // Mask Start Index
3792 NumElems-1, // Mask End Index
3793 0, // Where to start looking in the src vector
3794 NumElems, // Number of elements in vector
3795 OpSrc)) // Which source operand ?
3796 return false;
3797
3798 isLeft = true;
3799 ShAmt = NumZeros;
3800 ShVal = SVOp->getOperand(OpSrc);
3801 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003802}
3803
3804/// isVectorShift - Returns true if the shuffle can be implemented as a
3805/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003806static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003807 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003808 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
3809 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
3810 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00003811
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003812 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00003813}
3814
Evan Chengc78d3b42006-04-24 18:01:45 +00003815/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3816///
Dan Gohman475871a2008-07-27 21:46:04 +00003817static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003818 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003819 SelectionDAG &DAG,
3820 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003821 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003822 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003823
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003824 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003825 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003826 bool First = true;
3827 for (unsigned i = 0; i < 16; ++i) {
3828 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3829 if (ThisIsNonZero && First) {
3830 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003832 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003833 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003834 First = false;
3835 }
3836
3837 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003838 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003839 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3840 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003841 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003842 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003843 }
3844 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3846 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3847 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003848 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003850 } else
3851 ThisElt = LastElt;
3852
Gabor Greifba36cb52008-08-28 21:40:38 +00003853 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003855 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003856 }
3857 }
3858
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003860}
3861
Bill Wendlinga348c562007-03-22 18:42:45 +00003862/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003863///
Dan Gohman475871a2008-07-27 21:46:04 +00003864static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003865 unsigned NumNonZero, unsigned NumZero,
3866 SelectionDAG &DAG,
3867 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003868 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003869 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003870
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003871 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003872 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003873 bool First = true;
3874 for (unsigned i = 0; i < 8; ++i) {
3875 bool isNonZero = (NonZeros & (1 << i)) != 0;
3876 if (isNonZero) {
3877 if (First) {
3878 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003879 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003880 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003882 First = false;
3883 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003884 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003886 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003887 }
3888 }
3889
3890 return V;
3891}
3892
Evan Chengf26ffe92008-05-29 08:22:04 +00003893/// getVShift - Return a vector logical shift node.
3894///
Owen Andersone50ed302009-08-10 22:56:29 +00003895static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003896 unsigned NumBits, SelectionDAG &DAG,
3897 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003898 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003900 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003901 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3902 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3903 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003904 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003905}
3906
Dan Gohman475871a2008-07-27 21:46:04 +00003907SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003908X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003909 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003910
3911 // Check if the scalar load can be widened into a vector load. And if
3912 // the address is "base + cst" see if the cst can be "absorbed" into
3913 // the shuffle mask.
3914 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3915 SDValue Ptr = LD->getBasePtr();
3916 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3917 return SDValue();
3918 EVT PVT = LD->getValueType(0);
3919 if (PVT != MVT::i32 && PVT != MVT::f32)
3920 return SDValue();
3921
3922 int FI = -1;
3923 int64_t Offset = 0;
3924 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3925 FI = FINode->getIndex();
3926 Offset = 0;
3927 } else if (Ptr.getOpcode() == ISD::ADD &&
3928 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3929 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3930 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3931 Offset = Ptr.getConstantOperandVal(1);
3932 Ptr = Ptr.getOperand(0);
3933 } else {
3934 return SDValue();
3935 }
3936
3937 SDValue Chain = LD->getChain();
3938 // Make sure the stack object alignment is at least 16.
3939 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3940 if (DAG.InferPtrAlignment(Ptr) < 16) {
3941 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003942 // Can't change the alignment. FIXME: It's possible to compute
3943 // the exact stack offset and reference FI + adjust offset instead.
3944 // If someone *really* cares about this. That's the way to implement it.
3945 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003946 } else {
3947 MFI->setObjectAlignment(FI, 16);
3948 }
3949 }
3950
3951 // (Offset % 16) must be multiple of 4. Then address is then
3952 // Ptr + (Offset & ~15).
3953 if (Offset < 0)
3954 return SDValue();
3955 if ((Offset % 16) & 3)
3956 return SDValue();
3957 int64_t StartOffset = Offset & ~15;
3958 if (StartOffset)
3959 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3960 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3961
3962 int EltNo = (Offset - StartOffset) >> 2;
3963 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3964 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003965 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3966 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003967 // Canonicalize it to a v4i32 shuffle.
3968 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3969 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3970 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3971 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3972 }
3973
3974 return SDValue();
3975}
3976
Nate Begeman1449f292010-03-24 22:19:06 +00003977/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3978/// vector of type 'VT', see if the elements can be replaced by a single large
3979/// load which has the same value as a build_vector whose operands are 'elts'.
3980///
3981/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3982///
3983/// FIXME: we'd also like to handle the case where the last elements are zero
3984/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3985/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003986static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3987 DebugLoc &dl, SelectionDAG &DAG) {
3988 EVT EltVT = VT.getVectorElementType();
3989 unsigned NumElems = Elts.size();
3990
Nate Begemanfdea31a2010-03-24 20:49:50 +00003991 LoadSDNode *LDBase = NULL;
3992 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003993
3994 // For each element in the initializer, see if we've found a load or an undef.
3995 // If we don't find an initial load element, or later load elements are
3996 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003997 for (unsigned i = 0; i < NumElems; ++i) {
3998 SDValue Elt = Elts[i];
3999
4000 if (!Elt.getNode() ||
4001 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4002 return SDValue();
4003 if (!LDBase) {
4004 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4005 return SDValue();
4006 LDBase = cast<LoadSDNode>(Elt.getNode());
4007 LastLoadedElt = i;
4008 continue;
4009 }
4010 if (Elt.getOpcode() == ISD::UNDEF)
4011 continue;
4012
4013 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4014 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4015 return SDValue();
4016 LastLoadedElt = i;
4017 }
Nate Begeman1449f292010-03-24 22:19:06 +00004018
4019 // If we have found an entire vector of loads and undefs, then return a large
4020 // load of the entire vector width starting at the base pointer. If we found
4021 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004022 if (LastLoadedElt == NumElems - 1) {
4023 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
4024 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4025 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4026 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
4027 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
4028 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
4029 LDBase->isVolatile(), LDBase->isNonTemporal(),
4030 LDBase->getAlignment());
4031 } else if (NumElems == 4 && LastLoadedElt == 1) {
4032 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4033 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
4034 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
4035 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
4036 }
4037 return SDValue();
4038}
4039
Evan Chengc3630942009-12-09 21:00:30 +00004040SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004041X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004042 DebugLoc dl = Op.getDebugLoc();
Chris Lattner6e80e442010-08-28 17:15:43 +00004043 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1.
4044 // All one's are handled with pcmpeqd. In AVX, zero's are handled with
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004045 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
4046 // is present, so AllOnes is ignored.
4047 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
4048 (Op.getValueType().getSizeInBits() != 256 &&
4049 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00004050 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
4051 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
4052 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004054 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004055
Gabor Greifba36cb52008-08-28 21:40:38 +00004056 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004057 return getOnesVector(Op.getValueType(), DAG, dl);
4058 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004059 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004060
Owen Andersone50ed302009-08-10 22:56:29 +00004061 EVT VT = Op.getValueType();
4062 EVT ExtVT = VT.getVectorElementType();
4063 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004064
4065 unsigned NumElems = Op.getNumOperands();
4066 unsigned NumZero = 0;
4067 unsigned NumNonZero = 0;
4068 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004069 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004070 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004071 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004072 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004073 if (Elt.getOpcode() == ISD::UNDEF)
4074 continue;
4075 Values.insert(Elt);
4076 if (Elt.getOpcode() != ISD::Constant &&
4077 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004078 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004079 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004080 NumZero++;
4081 else {
4082 NonZeros |= (1 << i);
4083 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004084 }
4085 }
4086
Chris Lattner97a2a562010-08-26 05:24:29 +00004087 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4088 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004089 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004090
Chris Lattner67f453a2008-03-09 05:42:06 +00004091 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004092 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004093 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004094 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004095
Chris Lattner62098042008-03-09 01:05:04 +00004096 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4097 // the value are obviously zero, truncate the value to i32 and do the
4098 // insertion that way. Only do this if the value is non-constant or if the
4099 // value is a constant being inserted into element 0. It is cheaper to do
4100 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004102 (!IsAllConstants || Idx == 0)) {
4103 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
4104 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00004105 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
4106 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00004107
Chris Lattner62098042008-03-09 01:05:04 +00004108 // Truncate the value (which may itself be a constant) to i32, and
4109 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004111 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00004112 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4113 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004114
Chris Lattner62098042008-03-09 01:05:04 +00004115 // Now we have our 32-bit value zero extended in the low element of
4116 // a vector. If Idx != 0, swizzle it into place.
4117 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004118 SmallVector<int, 4> Mask;
4119 Mask.push_back(Idx);
4120 for (unsigned i = 1; i != VecElts; ++i)
4121 Mask.push_back(i);
4122 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00004123 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00004124 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004125 }
Dale Johannesenace16102009-02-03 19:33:06 +00004126 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00004127 }
4128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004129
Chris Lattner19f79692008-03-08 22:59:52 +00004130 // If we have a constant or non-constant insertion into the low element of
4131 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
4132 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00004133 // depending on what the source datatype is.
4134 if (Idx == 0) {
4135 if (NumZero == 0) {
4136 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00004137 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
4138 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00004139 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
4140 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
4141 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
4142 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
4144 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
4145 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00004146 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
4147 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
4148 Subtarget->hasSSE2(), DAG);
4149 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
4150 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004151 }
Evan Chengf26ffe92008-05-29 08:22:04 +00004152
4153 // Is it a vector logical left shift?
4154 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00004155 X86::isZeroNode(Op.getOperand(0)) &&
4156 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004157 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00004158 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004159 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004160 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00004161 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004162 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004163
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004164 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00004165 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004166
Chris Lattner19f79692008-03-08 22:59:52 +00004167 // Otherwise, if this is a vector with i32 or f32 elements, and the element
4168 // is a non-constant being inserted into an element other than the low one,
4169 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
4170 // movd/movss) to move this into the low element, then shuffle it into
4171 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004172 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00004173 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00004174
Evan Cheng0db9fe62006-04-25 20:13:52 +00004175 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004176 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4177 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004178 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004179 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004180 MaskVec.push_back(i == Idx ? 0 : 1);
4181 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004182 }
4183 }
4184
Chris Lattner67f453a2008-03-09 05:42:06 +00004185 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004186 if (Values.size() == 1) {
4187 if (EVTBits == 32) {
4188 // Instead of a shuffle like this:
4189 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4190 // Check if it's possible to issue this instead.
4191 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4192 unsigned Idx = CountTrailingZeros_32(NonZeros);
4193 SDValue Item = Op.getOperand(Idx);
4194 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4195 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4196 }
Dan Gohman475871a2008-07-27 21:46:04 +00004197 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004198 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004199
Dan Gohmana3941172007-07-24 22:55:08 +00004200 // A vector full of immediates; various special cases are already
4201 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004202 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004203 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004204
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004205 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004206 if (EVTBits == 64) {
4207 if (NumNonZero == 1) {
4208 // One half is zero or undef.
4209 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004210 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004211 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004212 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4213 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004214 }
Dan Gohman475871a2008-07-27 21:46:04 +00004215 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004216 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004217
4218 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004219 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004220 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004221 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004222 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004223 }
4224
Bill Wendling826f36f2007-03-28 00:57:11 +00004225 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004226 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00004227 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004228 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004229 }
4230
4231 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004232 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004233 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004234 if (NumElems == 4 && NumZero > 0) {
4235 for (unsigned i = 0; i < 4; ++i) {
4236 bool isZero = !(NonZeros & (1 << i));
4237 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004238 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004239 else
Dale Johannesenace16102009-02-03 19:33:06 +00004240 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004241 }
4242
4243 for (unsigned i = 0; i < 2; ++i) {
4244 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4245 default: break;
4246 case 0:
4247 V[i] = V[i*2]; // Must be a zero vector.
4248 break;
4249 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004251 break;
4252 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004254 break;
4255 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004257 break;
4258 }
4259 }
4260
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004262 bool Reverse = (NonZeros & 0x3) == 2;
4263 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004265 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4266 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004267 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4268 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004269 }
4270
Nate Begemanfdea31a2010-03-24 20:49:50 +00004271 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4272 // Check for a build vector of consecutive loads.
4273 for (unsigned i = 0; i < NumElems; ++i)
4274 V[i] = Op.getOperand(i);
4275
4276 // Check for elements which are consecutive loads.
4277 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4278 if (LD.getNode())
4279 return LD;
4280
4281 // For SSE 4.1, use inserts into undef.
4282 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 V[0] = DAG.getUNDEF(VT);
4284 for (unsigned i = 0; i < NumElems; ++i)
4285 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4286 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4287 Op.getOperand(i), DAG.getIntPtrConstant(i));
4288 return V[0];
4289 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004290
Chris Lattner6e80e442010-08-28 17:15:43 +00004291 // Otherwise, expand into a number of unpckl*, start by extending each of
4292 // our (non-undef) elements to the full vector width with the element in the
4293 // bottom slot of the vector (which generates no code for SSE).
4294 for (unsigned i = 0; i < NumElems; ++i) {
4295 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4296 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
4297 else
4298 V[i] = DAG.getUNDEF(VT);
4299 }
4300
4301 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004302 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4303 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4304 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00004305 unsigned EltStride = NumElems >> 1;
4306 while (EltStride != 0) {
4307 for (unsigned i = 0; i < EltStride; ++i)
4308 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
4309 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004310 }
4311 return V[0];
4312 }
Dan Gohman475871a2008-07-27 21:46:04 +00004313 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004314}
4315
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004316SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004317X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004318 // We support concatenate two MMX registers and place them in a MMX
4319 // register. This is better than doing a stack convert.
4320 DebugLoc dl = Op.getDebugLoc();
4321 EVT ResVT = Op.getValueType();
4322 assert(Op.getNumOperands() == 2);
4323 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4324 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4325 int Mask[2];
4326 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4327 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4328 InVec = Op.getOperand(1);
4329 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4330 unsigned NumElts = ResVT.getVectorNumElements();
4331 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4332 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4333 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4334 } else {
4335 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4336 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4337 Mask[0] = 0; Mask[1] = 2;
4338 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4339 }
4340 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4341}
4342
Nate Begemanb9a47b82009-02-23 08:49:38 +00004343// v8i16 shuffles - Prefer shuffles in the following order:
4344// 1. [all] pshuflw, pshufhw, optional move
4345// 2. [ssse3] 1 x pshufb
4346// 3. [ssse3] 2 x pshufb + 1 x por
4347// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004348SDValue
4349X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4350 SelectionDAG &DAG) const {
4351 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004352 SDValue V1 = SVOp->getOperand(0);
4353 SDValue V2 = SVOp->getOperand(1);
4354 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004355 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004356
Nate Begemanb9a47b82009-02-23 08:49:38 +00004357 // Determine if more than 1 of the words in each of the low and high quadwords
4358 // of the result come from the same quadword of one of the two inputs. Undef
4359 // mask values count as coming from any quadword, for better codegen.
4360 SmallVector<unsigned, 4> LoQuad(4);
4361 SmallVector<unsigned, 4> HiQuad(4);
4362 BitVector InputQuads(4);
4363 for (unsigned i = 0; i < 8; ++i) {
4364 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004365 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004366 MaskVals.push_back(EltIdx);
4367 if (EltIdx < 0) {
4368 ++Quad[0];
4369 ++Quad[1];
4370 ++Quad[2];
4371 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004372 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004373 }
4374 ++Quad[EltIdx / 4];
4375 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004376 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004377
Nate Begemanb9a47b82009-02-23 08:49:38 +00004378 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004379 unsigned MaxQuad = 1;
4380 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004381 if (LoQuad[i] > MaxQuad) {
4382 BestLoQuad = i;
4383 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004384 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004385 }
4386
Nate Begemanb9a47b82009-02-23 08:49:38 +00004387 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004388 MaxQuad = 1;
4389 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004390 if (HiQuad[i] > MaxQuad) {
4391 BestHiQuad = i;
4392 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004393 }
4394 }
4395
Nate Begemanb9a47b82009-02-23 08:49:38 +00004396 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004397 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004398 // single pshufb instruction is necessary. If There are more than 2 input
4399 // quads, disable the next transformation since it does not help SSSE3.
4400 bool V1Used = InputQuads[0] || InputQuads[1];
4401 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004402 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004403 if (InputQuads.count() == 2 && V1Used && V2Used) {
4404 BestLoQuad = InputQuads.find_first();
4405 BestHiQuad = InputQuads.find_next(BestLoQuad);
4406 }
4407 if (InputQuads.count() > 2) {
4408 BestLoQuad = -1;
4409 BestHiQuad = -1;
4410 }
4411 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004412
Nate Begemanb9a47b82009-02-23 08:49:38 +00004413 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4414 // the shuffle mask. If a quad is scored as -1, that means that it contains
4415 // words from all 4 input quadwords.
4416 SDValue NewV;
4417 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 SmallVector<int, 8> MaskV;
4419 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4420 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004421 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4423 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4424 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004425
Nate Begemanb9a47b82009-02-23 08:49:38 +00004426 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4427 // source words for the shuffle, to aid later transformations.
4428 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004429 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004430 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004431 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004432 if (idx != (int)i)
4433 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004434 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004435 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004436 AllWordsInNewV = false;
4437 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004438 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004439
Nate Begemanb9a47b82009-02-23 08:49:38 +00004440 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4441 if (AllWordsInNewV) {
4442 for (int i = 0; i != 8; ++i) {
4443 int idx = MaskVals[i];
4444 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004445 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004446 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004447 if ((idx != i) && idx < 4)
4448 pshufhw = false;
4449 if ((idx != i) && idx > 3)
4450 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004451 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004452 V1 = NewV;
4453 V2Used = false;
4454 BestLoQuad = 0;
4455 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004456 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004457
Nate Begemanb9a47b82009-02-23 08:49:38 +00004458 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4459 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004460 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004461 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4462 unsigned TargetMask = 0;
4463 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004465 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4466 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4467 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004468 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004469 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004470 }
Eric Christopherfd179292009-08-27 18:07:15 +00004471
Nate Begemanb9a47b82009-02-23 08:49:38 +00004472 // If we have SSSE3, and all words of the result are from 1 input vector,
4473 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4474 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004475 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004476 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004477
Nate Begemanb9a47b82009-02-23 08:49:38 +00004478 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004479 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004480 // mask, and elements that come from V1 in the V2 mask, so that the two
4481 // results can be OR'd together.
4482 bool TwoInputs = V1Used && V2Used;
4483 for (unsigned i = 0; i != 8; ++i) {
4484 int EltIdx = MaskVals[i] * 2;
4485 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004486 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4487 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004488 continue;
4489 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004490 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4491 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004492 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004493 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004494 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004495 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004497 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004498 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004499
Nate Begemanb9a47b82009-02-23 08:49:38 +00004500 // Calculate the shuffle mask for the second input, shuffle it, and
4501 // OR it with the first shuffled input.
4502 pshufbMask.clear();
4503 for (unsigned i = 0; i != 8; ++i) {
4504 int EltIdx = MaskVals[i] * 2;
4505 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004506 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4507 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004508 continue;
4509 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004510 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4511 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004512 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004513 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004514 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004515 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004516 MVT::v16i8, &pshufbMask[0], 16));
4517 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4518 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004519 }
4520
4521 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4522 // and update MaskVals with new element order.
4523 BitVector InOrder(8);
4524 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004525 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004526 for (int i = 0; i != 4; ++i) {
4527 int idx = MaskVals[i];
4528 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004529 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004530 InOrder.set(i);
4531 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004532 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004533 InOrder.set(i);
4534 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004535 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004536 }
4537 }
4538 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004539 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004540 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004541 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004542
4543 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4544 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
4545 NewV.getOperand(0),
4546 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
4547 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004548 }
Eric Christopherfd179292009-08-27 18:07:15 +00004549
Nate Begemanb9a47b82009-02-23 08:49:38 +00004550 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4551 // and update MaskVals with the new element order.
4552 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004553 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004554 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004555 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004556 for (unsigned i = 4; i != 8; ++i) {
4557 int idx = MaskVals[i];
4558 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004559 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004560 InOrder.set(i);
4561 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004562 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004563 InOrder.set(i);
4564 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004565 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004566 }
4567 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004568 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00004570
4571 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
4572 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
4573 NewV.getOperand(0),
4574 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
4575 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004576 }
Eric Christopherfd179292009-08-27 18:07:15 +00004577
Nate Begemanb9a47b82009-02-23 08:49:38 +00004578 // In case BestHi & BestLo were both -1, which means each quadword has a word
4579 // from each of the four input quadwords, calculate the InOrder bitvector now
4580 // before falling through to the insert/extract cleanup.
4581 if (BestLoQuad == -1 && BestHiQuad == -1) {
4582 NewV = V1;
4583 for (int i = 0; i != 8; ++i)
4584 if (MaskVals[i] < 0 || MaskVals[i] == i)
4585 InOrder.set(i);
4586 }
Eric Christopherfd179292009-08-27 18:07:15 +00004587
Nate Begemanb9a47b82009-02-23 08:49:38 +00004588 // The other elements are put in the right place using pextrw and pinsrw.
4589 for (unsigned i = 0; i != 8; ++i) {
4590 if (InOrder[i])
4591 continue;
4592 int EltIdx = MaskVals[i];
4593 if (EltIdx < 0)
4594 continue;
4595 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004596 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004597 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004598 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004599 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004600 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004601 DAG.getIntPtrConstant(i));
4602 }
4603 return NewV;
4604}
4605
4606// v16i8 shuffles - Prefer shuffles in the following order:
4607// 1. [ssse3] 1 x pshufb
4608// 2. [ssse3] 2 x pshufb + 1 x por
4609// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4610static
Nate Begeman9008ca62009-04-27 18:41:29 +00004611SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004612 SelectionDAG &DAG,
4613 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004614 SDValue V1 = SVOp->getOperand(0);
4615 SDValue V2 = SVOp->getOperand(1);
4616 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004617 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004618 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004619
Nate Begemanb9a47b82009-02-23 08:49:38 +00004620 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004621 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004622 // present, fall back to case 3.
4623 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4624 bool V1Only = true;
4625 bool V2Only = true;
4626 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004627 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004628 if (EltIdx < 0)
4629 continue;
4630 if (EltIdx < 16)
4631 V2Only = false;
4632 else
4633 V1Only = false;
4634 }
Eric Christopherfd179292009-08-27 18:07:15 +00004635
Nate Begemanb9a47b82009-02-23 08:49:38 +00004636 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4637 if (TLI.getSubtarget()->hasSSSE3()) {
4638 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004639
Nate Begemanb9a47b82009-02-23 08:49:38 +00004640 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004641 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004642 //
4643 // Otherwise, we have elements from both input vectors, and must zero out
4644 // elements that come from V2 in the first mask, and V1 in the second mask
4645 // so that we can OR them together.
4646 bool TwoInputs = !(V1Only || V2Only);
4647 for (unsigned i = 0; i != 16; ++i) {
4648 int EltIdx = MaskVals[i];
4649 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004651 continue;
4652 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004654 }
4655 // If all the elements are from V2, assign it to V1 and return after
4656 // building the first pshufb.
4657 if (V2Only)
4658 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004660 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004661 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004662 if (!TwoInputs)
4663 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004664
Nate Begemanb9a47b82009-02-23 08:49:38 +00004665 // Calculate the shuffle mask for the second input, shuffle it, and
4666 // OR it with the first shuffled input.
4667 pshufbMask.clear();
4668 for (unsigned i = 0; i != 16; ++i) {
4669 int EltIdx = MaskVals[i];
4670 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004672 continue;
4673 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004675 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004677 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 MVT::v16i8, &pshufbMask[0], 16));
4679 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004680 }
Eric Christopherfd179292009-08-27 18:07:15 +00004681
Nate Begemanb9a47b82009-02-23 08:49:38 +00004682 // No SSSE3 - Calculate in place words and then fix all out of place words
4683 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4684 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004685 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4686 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004687 SDValue NewV = V2Only ? V2 : V1;
4688 for (int i = 0; i != 8; ++i) {
4689 int Elt0 = MaskVals[i*2];
4690 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004691
Nate Begemanb9a47b82009-02-23 08:49:38 +00004692 // This word of the result is all undef, skip it.
4693 if (Elt0 < 0 && Elt1 < 0)
4694 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004695
Nate Begemanb9a47b82009-02-23 08:49:38 +00004696 // This word of the result is already in the correct place, skip it.
4697 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4698 continue;
4699 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4700 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004701
Nate Begemanb9a47b82009-02-23 08:49:38 +00004702 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4703 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4704 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004705
4706 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4707 // using a single extract together, load it and store it.
4708 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004709 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004710 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004712 DAG.getIntPtrConstant(i));
4713 continue;
4714 }
4715
Nate Begemanb9a47b82009-02-23 08:49:38 +00004716 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004717 // source byte is not also odd, shift the extracted word left 8 bits
4718 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004719 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004720 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004721 DAG.getIntPtrConstant(Elt1 / 2));
4722 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004723 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004724 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004725 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4727 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004728 }
4729 // If Elt0 is defined, extract it from the appropriate source. If the
4730 // source byte is not also even, shift the extracted word right 8 bits. If
4731 // Elt1 was also defined, OR the extracted values together before
4732 // inserting them in the result.
4733 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004735 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4736 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004737 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004738 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004739 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4741 DAG.getConstant(0x00FF, MVT::i16));
4742 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004743 : InsElt0;
4744 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004746 DAG.getIntPtrConstant(i));
4747 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004748 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004749}
4750
Evan Cheng7a831ce2007-12-15 03:00:47 +00004751/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004752/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004753/// done when every pair / quad of shuffle mask elements point to elements in
4754/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004755/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4756static
Nate Begeman9008ca62009-04-27 18:41:29 +00004757SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4758 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004759 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004760 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004761 SDValue V1 = SVOp->getOperand(0);
4762 SDValue V2 = SVOp->getOperand(1);
4763 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004764 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopesaf577382010-08-26 20:53:12 +00004765 EVT MaskVT = (NewWidth == 4) ? MVT::v4i16 : MVT::v2i32;
Owen Andersone50ed302009-08-10 22:56:29 +00004766 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004768 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004769 case MVT::v4f32: NewVT = MVT::v2f64; break;
4770 case MVT::v4i32: NewVT = MVT::v2i64; break;
4771 case MVT::v8i16: NewVT = MVT::v4i32; break;
4772 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004773 }
4774
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004775 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004776 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004777 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004778 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004780 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004781 int Scale = NumElems / NewWidth;
4782 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004783 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004784 int StartIdx = -1;
4785 for (int j = 0; j < Scale; ++j) {
4786 int EltIdx = SVOp->getMaskElt(i+j);
4787 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004788 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004789 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004790 StartIdx = EltIdx - (EltIdx % Scale);
4791 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004792 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004793 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004794 if (StartIdx == -1)
4795 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004796 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004797 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004798 }
4799
Dale Johannesenace16102009-02-03 19:33:06 +00004800 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4801 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004802 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004803}
4804
Evan Chengd880b972008-05-09 21:53:03 +00004805/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004806///
Owen Andersone50ed302009-08-10 22:56:29 +00004807static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004808 SDValue SrcOp, SelectionDAG &DAG,
4809 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004810 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004811 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004812 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004813 LD = dyn_cast<LoadSDNode>(SrcOp);
4814 if (!LD) {
4815 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4816 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004817 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4818 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004819 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4820 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004821 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004822 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004824 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4825 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4826 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4827 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004828 SrcOp.getOperand(0)
4829 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004830 }
4831 }
4832 }
4833
Dale Johannesenace16102009-02-03 19:33:06 +00004834 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4835 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004836 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004837 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004838}
4839
Evan Chengace3c172008-07-22 21:13:36 +00004840/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4841/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004842static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004843LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4844 SDValue V1 = SVOp->getOperand(0);
4845 SDValue V2 = SVOp->getOperand(1);
4846 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004847 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004848
Evan Chengace3c172008-07-22 21:13:36 +00004849 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004850 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004851 SmallVector<int, 8> Mask1(4U, -1);
4852 SmallVector<int, 8> PermMask;
4853 SVOp->getMask(PermMask);
4854
Evan Chengace3c172008-07-22 21:13:36 +00004855 unsigned NumHi = 0;
4856 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004857 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004858 int Idx = PermMask[i];
4859 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004860 Locs[i] = std::make_pair(-1, -1);
4861 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004862 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4863 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004864 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004865 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004866 NumLo++;
4867 } else {
4868 Locs[i] = std::make_pair(1, NumHi);
4869 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004870 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004871 NumHi++;
4872 }
4873 }
4874 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004875
Evan Chengace3c172008-07-22 21:13:36 +00004876 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004877 // If no more than two elements come from either vector. This can be
4878 // implemented with two shuffles. First shuffle gather the elements.
4879 // The second shuffle, which takes the first shuffle as both of its
4880 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004881 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004882
Nate Begeman9008ca62009-04-27 18:41:29 +00004883 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004884
Evan Chengace3c172008-07-22 21:13:36 +00004885 for (unsigned i = 0; i != 4; ++i) {
4886 if (Locs[i].first == -1)
4887 continue;
4888 else {
4889 unsigned Idx = (i < 2) ? 0 : 4;
4890 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004891 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004892 }
4893 }
4894
Nate Begeman9008ca62009-04-27 18:41:29 +00004895 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004896 } else if (NumLo == 3 || NumHi == 3) {
4897 // Otherwise, we must have three elements from one vector, call it X, and
4898 // one element from the other, call it Y. First, use a shufps to build an
4899 // intermediate vector with the one element from Y and the element from X
4900 // that will be in the same half in the final destination (the indexes don't
4901 // matter). Then, use a shufps to build the final vector, taking the half
4902 // containing the element from Y from the intermediate, and the other half
4903 // from X.
4904 if (NumHi == 3) {
4905 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004906 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004907 std::swap(V1, V2);
4908 }
4909
4910 // Find the element from V2.
4911 unsigned HiIndex;
4912 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004913 int Val = PermMask[HiIndex];
4914 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004915 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004916 if (Val >= 4)
4917 break;
4918 }
4919
Nate Begeman9008ca62009-04-27 18:41:29 +00004920 Mask1[0] = PermMask[HiIndex];
4921 Mask1[1] = -1;
4922 Mask1[2] = PermMask[HiIndex^1];
4923 Mask1[3] = -1;
4924 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004925
4926 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004927 Mask1[0] = PermMask[0];
4928 Mask1[1] = PermMask[1];
4929 Mask1[2] = HiIndex & 1 ? 6 : 4;
4930 Mask1[3] = HiIndex & 1 ? 4 : 6;
4931 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004932 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004933 Mask1[0] = HiIndex & 1 ? 2 : 0;
4934 Mask1[1] = HiIndex & 1 ? 0 : 2;
4935 Mask1[2] = PermMask[2];
4936 Mask1[3] = PermMask[3];
4937 if (Mask1[2] >= 0)
4938 Mask1[2] += 4;
4939 if (Mask1[3] >= 0)
4940 Mask1[3] += 4;
4941 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004942 }
Evan Chengace3c172008-07-22 21:13:36 +00004943 }
4944
4945 // Break it into (shuffle shuffle_hi, shuffle_lo).
4946 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004947 SmallVector<int,8> LoMask(4U, -1);
4948 SmallVector<int,8> HiMask(4U, -1);
4949
4950 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004951 unsigned MaskIdx = 0;
4952 unsigned LoIdx = 0;
4953 unsigned HiIdx = 2;
4954 for (unsigned i = 0; i != 4; ++i) {
4955 if (i == 2) {
4956 MaskPtr = &HiMask;
4957 MaskIdx = 1;
4958 LoIdx = 0;
4959 HiIdx = 2;
4960 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004961 int Idx = PermMask[i];
4962 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004963 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004964 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004965 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004966 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004967 LoIdx++;
4968 } else {
4969 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004970 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004971 HiIdx++;
4972 }
4973 }
4974
Nate Begeman9008ca62009-04-27 18:41:29 +00004975 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4976 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4977 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004978 for (unsigned i = 0; i != 4; ++i) {
4979 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004980 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004981 } else {
4982 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004983 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004984 }
4985 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004986 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004987}
4988
Dan Gohman475871a2008-07-27 21:46:04 +00004989SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004990X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004991 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004992 SDValue V1 = Op.getOperand(0);
4993 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004994 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004995 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004996 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004997 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004998 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4999 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00005000 bool V1IsSplat = false;
5001 bool V2IsSplat = false;
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005002 bool HasSSE2 = Subtarget->hasSSE2() || Subtarget->hasAVX();
5003 MachineFunction &MF = DAG.getMachineFunction();
5004 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005005
Nate Begeman9008ca62009-04-27 18:41:29 +00005006 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00005007 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00005008
Nate Begeman9008ca62009-04-27 18:41:29 +00005009 // Promote splats to v4f32.
5010 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00005011 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005012 return Op;
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00005013 return PromoteSplat(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005014 }
5015
Evan Cheng7a831ce2007-12-15 03:00:47 +00005016 // If the shuffle can be profitably rewritten as a narrower shuffle, then
5017 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00005018 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005019 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005020 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00005021 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005022 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00005023 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00005024 // FIXME: Figure out a cleaner way to do this.
5025 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00005026 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005027 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00005028 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005029 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
5030 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
5031 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005032 }
Gabor Greifba36cb52008-08-28 21:40:38 +00005033 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005034 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
5035 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00005036 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00005037 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00005038 }
5039 }
Eric Christopherfd179292009-08-27 18:07:15 +00005040
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005041 if (X86::isPSHUFDMask(SVOp)) {
5042 // The actual implementation will match the mask in the if above and then
5043 // during isel it can match several different instructions, not only pshufd
5044 // as its name says, sad but true, emulate the behavior for now...
5045 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
5046 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
5047
5048 if (OptForSize && HasSSE2 && X86::isUNPCKL_v_undef_Mask(SVOp) &&
Bruno Cardoso Lopes3e60a232010-08-25 21:26:37 +00005049 VT == MVT::v4i32)
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00005050 return getTargetShuffleNode(X86ISD::PUNPCKLDQ, dl, VT, V1, V1, DAG);
5051
5052 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
5053
5054 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
5055 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
5056
5057 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
5058 return getTargetShuffleNode(X86ISD::SHUFPD, dl, VT, V1, V1,
5059 TargetMask, DAG);
5060
5061 if (VT == MVT::v4f32)
5062 return getTargetShuffleNode(X86ISD::SHUFPS, dl, VT, V1, V1,
5063 TargetMask, DAG);
5064 }
Eric Christopherfd179292009-08-27 18:07:15 +00005065
Evan Chengf26ffe92008-05-29 08:22:04 +00005066 // Check if this can be converted into a logical shift.
5067 bool isLeft = false;
5068 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00005069 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00005070 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00005071 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00005072 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005073 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00005074 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005075 EVT EltVT = VT.getVectorElementType();
5076 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005077 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005078 }
Eric Christopherfd179292009-08-27 18:07:15 +00005079
Nate Begeman9008ca62009-04-27 18:41:29 +00005080 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005081 if (V1IsUndef)
5082 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00005083 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00005084 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005085 if (!isMMX)
5086 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00005087 }
Eric Christopherfd179292009-08-27 18:07:15 +00005088
Nate Begeman9008ca62009-04-27 18:41:29 +00005089 // FIXME: fold these into legal mask.
5090 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
5091 X86::isMOVSLDUPMask(SVOp) ||
5092 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00005093 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00005094 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00005095 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005096
Nate Begeman9008ca62009-04-27 18:41:29 +00005097 if (ShouldXformToMOVHLPS(SVOp) ||
5098 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
5099 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005100
Evan Chengf26ffe92008-05-29 08:22:04 +00005101 if (isShift) {
5102 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00005103 EVT EltVT = VT.getVectorElementType();
5104 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00005105 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005106 }
Eric Christopherfd179292009-08-27 18:07:15 +00005107
Evan Cheng9eca5e82006-10-25 21:49:50 +00005108 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00005109 // FIXME: This should also accept a bitcast of a splat? Be careful, not
5110 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00005111 V1IsSplat = isSplatVector(V1.getNode());
5112 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00005113
Chris Lattner8a594482007-11-25 00:24:49 +00005114 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00005115 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005116 Op = CommuteVectorShuffle(SVOp, DAG);
5117 SVOp = cast<ShuffleVectorSDNode>(Op);
5118 V1 = SVOp->getOperand(0);
5119 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00005120 std::swap(V1IsSplat, V2IsSplat);
5121 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00005122 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00005123 }
5124
Nate Begeman9008ca62009-04-27 18:41:29 +00005125 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
5126 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00005127 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00005128 return V1;
5129 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
5130 // the instruction selector will not match, so get a canonical MOVL with
5131 // swapped operands to undo the commute.
5132 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00005133 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005134
Nate Begeman9008ca62009-04-27 18:41:29 +00005135 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
5136 X86::isUNPCKH_v_undef_Mask(SVOp) ||
5137 X86::isUNPCKLMask(SVOp) ||
5138 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00005139 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00005140
Evan Cheng9bbbb982006-10-25 20:48:19 +00005141 if (V2IsSplat) {
5142 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005143 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00005144 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00005145 SDValue NewMask = NormalizeMask(SVOp, DAG);
5146 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
5147 if (NSVOp != SVOp) {
5148 if (X86::isUNPCKLMask(NSVOp, true)) {
5149 return NewMask;
5150 } else if (X86::isUNPCKHMask(NSVOp, true)) {
5151 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005152 }
5153 }
5154 }
5155
Evan Cheng9eca5e82006-10-25 21:49:50 +00005156 if (Commuted) {
5157 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00005158 // FIXME: this seems wrong.
5159 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
5160 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
5161 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
5162 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
5163 X86::isUNPCKLMask(NewSVOp) ||
5164 X86::isUNPCKHMask(NewSVOp))
5165 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00005166 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005167
Nate Begemanb9a47b82009-02-23 08:49:38 +00005168 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00005169
5170 // Normalize the node to match x86 shuffle ops if needed
5171 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
5172 return CommuteVectorShuffle(SVOp, DAG);
5173
5174 // Check for legal shuffle and return?
5175 SmallVector<int, 16> PermMask;
5176 SVOp->getMask(PermMask);
5177 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00005178 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005179
Evan Cheng14b32e12007-12-11 01:46:18 +00005180 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005182 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005183 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00005184 return NewOp;
5185 }
5186
Owen Anderson825b72b2009-08-11 20:47:22 +00005187 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005188 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005189 if (NewOp.getNode())
5190 return NewOp;
5191 }
Eric Christopherfd179292009-08-27 18:07:15 +00005192
Evan Chengace3c172008-07-22 21:13:36 +00005193 // Handle all 4 wide cases with a number of shuffles except for MMX.
5194 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00005195 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005196
Dan Gohman475871a2008-07-27 21:46:04 +00005197 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005198}
5199
Dan Gohman475871a2008-07-27 21:46:04 +00005200SDValue
5201X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005202 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005203 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005204 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005205 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005206 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005207 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005208 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005209 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005210 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005211 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00005212 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
5213 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
5214 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005215 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5216 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005217 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005218 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005219 Op.getOperand(0)),
5220 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005222 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005223 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005224 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005225 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005227 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5228 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005229 // result has a single use which is a store or a bitcast to i32. And in
5230 // the case of a store, it's not worth it if the index is a constant 0,
5231 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005232 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005233 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005234 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005235 if ((User->getOpcode() != ISD::STORE ||
5236 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5237 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005238 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005239 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005240 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5242 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005243 Op.getOperand(0)),
5244 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005245 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5246 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005247 // ExtractPS works with constant index.
5248 if (isa<ConstantSDNode>(Op.getOperand(1)))
5249 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005250 }
Dan Gohman475871a2008-07-27 21:46:04 +00005251 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005252}
5253
5254
Dan Gohman475871a2008-07-27 21:46:04 +00005255SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005256X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5257 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005259 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005260
Evan Cheng62a3f152008-03-24 21:52:23 +00005261 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005262 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005263 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005264 return Res;
5265 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005266
Owen Andersone50ed302009-08-10 22:56:29 +00005267 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005268 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005270 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005271 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005272 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005273 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005274 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5275 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005276 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005277 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005278 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005279 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005280 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005281 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005282 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005283 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005285 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005286 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005287 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005288 if (Idx == 0)
5289 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005290
Evan Cheng0db9fe62006-04-25 20:13:52 +00005291 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005292 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005293 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005294 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005295 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005296 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005297 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005298 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005299 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5300 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5301 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005302 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005303 if (Idx == 0)
5304 return Op;
5305
5306 // UNPCKHPD the element to the lowest double word, then movsd.
5307 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5308 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005309 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005310 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005311 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005312 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005313 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005314 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005315 }
5316
Dan Gohman475871a2008-07-27 21:46:04 +00005317 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318}
5319
Dan Gohman475871a2008-07-27 21:46:04 +00005320SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005321X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5322 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005323 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005324 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005325 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005326
Dan Gohman475871a2008-07-27 21:46:04 +00005327 SDValue N0 = Op.getOperand(0);
5328 SDValue N1 = Op.getOperand(1);
5329 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005330
Dan Gohman8a55ce42009-09-23 21:02:20 +00005331 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005332 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005333 unsigned Opc;
5334 if (VT == MVT::v8i16)
5335 Opc = X86ISD::PINSRW;
5336 else if (VT == MVT::v4i16)
5337 Opc = X86ISD::MMX_PINSRW;
5338 else if (VT == MVT::v16i8)
5339 Opc = X86ISD::PINSRB;
5340 else
5341 Opc = X86ISD::PINSRB;
5342
Nate Begeman14d12ca2008-02-11 04:19:36 +00005343 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5344 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005345 if (N1.getValueType() != MVT::i32)
5346 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5347 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005348 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005349 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005350 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005351 // Bits [7:6] of the constant are the source select. This will always be
5352 // zero here. The DAG Combiner may combine an extract_elt index into these
5353 // bits. For example (insert (extract, 3), 2) could be matched by putting
5354 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005355 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005356 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005357 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005358 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005359 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005360 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005361 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005362 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005363 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005364 // PINSR* works with constant index.
5365 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005366 }
Dan Gohman475871a2008-07-27 21:46:04 +00005367 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005368}
5369
Dan Gohman475871a2008-07-27 21:46:04 +00005370SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005371X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005372 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005373 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005374
5375 if (Subtarget->hasSSE41())
5376 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5377
Dan Gohman8a55ce42009-09-23 21:02:20 +00005378 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005379 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005380
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005381 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005382 SDValue N0 = Op.getOperand(0);
5383 SDValue N1 = Op.getOperand(1);
5384 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005385
Dan Gohman8a55ce42009-09-23 21:02:20 +00005386 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005387 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5388 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 if (N1.getValueType() != MVT::i32)
5390 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5391 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005392 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005393 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5394 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005395 }
Dan Gohman475871a2008-07-27 21:46:04 +00005396 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005397}
5398
Dan Gohman475871a2008-07-27 21:46:04 +00005399SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005400X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005401 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005402
5403 if (Op.getValueType() == MVT::v1i64 &&
5404 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005405 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005406
Owen Anderson825b72b2009-08-11 20:47:22 +00005407 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5408 EVT VT = MVT::v2i32;
5409 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005410 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005411 case MVT::v16i8:
5412 case MVT::v8i16:
5413 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005414 break;
5415 }
Dale Johannesenace16102009-02-03 19:33:06 +00005416 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5417 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005418}
5419
Bill Wendling056292f2008-09-16 21:48:12 +00005420// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5421// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5422// one of the above mentioned nodes. It has to be wrapped because otherwise
5423// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5424// be used to form addressing mode. These wrapped nodes will be selected
5425// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005426SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005427X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005428 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005429
Chris Lattner41621a22009-06-26 19:22:52 +00005430 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5431 // global base reg.
5432 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005433 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005434 CodeModel::Model M = getTargetMachine().getCodeModel();
5435
Chris Lattner4f066492009-07-11 20:29:19 +00005436 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005437 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005438 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005439 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005440 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005441 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005442 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005443
Evan Cheng1606e8e2009-03-13 07:51:59 +00005444 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005445 CP->getAlignment(),
5446 CP->getOffset(), OpFlag);
5447 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005448 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005449 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005450 if (OpFlag) {
5451 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005452 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005453 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005454 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005455 }
5456
5457 return Result;
5458}
5459
Dan Gohmand858e902010-04-17 15:26:15 +00005460SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005461 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005462
Chris Lattner18c59872009-06-27 04:16:01 +00005463 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5464 // global base reg.
5465 unsigned char OpFlag = 0;
5466 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005467 CodeModel::Model M = getTargetMachine().getCodeModel();
5468
Chris Lattner4f066492009-07-11 20:29:19 +00005469 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005470 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005471 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005472 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005473 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005474 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005475 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005476
Chris Lattner18c59872009-06-27 04:16:01 +00005477 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5478 OpFlag);
5479 DebugLoc DL = JT->getDebugLoc();
5480 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005481
Chris Lattner18c59872009-06-27 04:16:01 +00005482 // With PIC, the address is actually $g + Offset.
5483 if (OpFlag) {
5484 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5485 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005486 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005487 Result);
5488 }
Eric Christopherfd179292009-08-27 18:07:15 +00005489
Chris Lattner18c59872009-06-27 04:16:01 +00005490 return Result;
5491}
5492
5493SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005494X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005495 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005496
Chris Lattner18c59872009-06-27 04:16:01 +00005497 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5498 // global base reg.
5499 unsigned char OpFlag = 0;
5500 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005501 CodeModel::Model M = getTargetMachine().getCodeModel();
5502
Chris Lattner4f066492009-07-11 20:29:19 +00005503 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005504 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005505 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005506 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005507 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005508 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005509 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005510
Chris Lattner18c59872009-06-27 04:16:01 +00005511 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005512
Chris Lattner18c59872009-06-27 04:16:01 +00005513 DebugLoc DL = Op.getDebugLoc();
5514 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005515
5516
Chris Lattner18c59872009-06-27 04:16:01 +00005517 // With PIC, the address is actually $g + Offset.
5518 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005519 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005520 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5521 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005522 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005523 Result);
5524 }
Eric Christopherfd179292009-08-27 18:07:15 +00005525
Chris Lattner18c59872009-06-27 04:16:01 +00005526 return Result;
5527}
5528
Dan Gohman475871a2008-07-27 21:46:04 +00005529SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005530X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005531 // Create the TargetBlockAddressAddress node.
5532 unsigned char OpFlags =
5533 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005534 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005535 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005536 DebugLoc dl = Op.getDebugLoc();
5537 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5538 /*isTarget=*/true, OpFlags);
5539
Dan Gohmanf705adb2009-10-30 01:28:02 +00005540 if (Subtarget->isPICStyleRIPRel() &&
5541 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005542 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5543 else
5544 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005545
Dan Gohman29cbade2009-11-20 23:18:13 +00005546 // With PIC, the address is actually $g + Offset.
5547 if (isGlobalRelativeToPICBase(OpFlags)) {
5548 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5549 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5550 Result);
5551 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005552
5553 return Result;
5554}
5555
5556SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005557X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005558 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005559 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005560 // Create the TargetGlobalAddress node, folding in the constant
5561 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005562 unsigned char OpFlags =
5563 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005564 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005565 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005566 if (OpFlags == X86II::MO_NO_FLAG &&
5567 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005568 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005569 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005570 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005571 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005572 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005573 }
Eric Christopherfd179292009-08-27 18:07:15 +00005574
Chris Lattner4f066492009-07-11 20:29:19 +00005575 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005576 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005577 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5578 else
5579 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005580
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005581 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005582 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005583 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5584 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005585 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005586 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005587
Chris Lattner36c25012009-07-10 07:34:39 +00005588 // For globals that require a load from a stub to get the address, emit the
5589 // load.
5590 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005591 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005592 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005593
Dan Gohman6520e202008-10-18 02:06:02 +00005594 // If there was a non-zero offset that we didn't fold, create an explicit
5595 // addition for it.
5596 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005597 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005598 DAG.getConstant(Offset, getPointerTy()));
5599
Evan Cheng0db9fe62006-04-25 20:13:52 +00005600 return Result;
5601}
5602
Evan Chengda43bcf2008-09-24 00:05:32 +00005603SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005604X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005605 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005606 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005607 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005608}
5609
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005610static SDValue
5611GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005612 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005613 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005614 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005615 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005616 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005617 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005618 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005619 GA->getOffset(),
5620 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005621 if (InFlag) {
5622 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005623 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005624 } else {
5625 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005626 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005627 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005628
5629 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005630 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005631
Rafael Espindola15f1b662009-04-24 12:59:40 +00005632 SDValue Flag = Chain.getValue(1);
5633 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005634}
5635
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005636// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005637static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005638LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005639 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005640 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005641 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5642 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005643 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005644 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005645 InFlag = Chain.getValue(1);
5646
Chris Lattnerb903bed2009-06-26 21:20:29 +00005647 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005648}
5649
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005650// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005651static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005652LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005653 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005654 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5655 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005656}
5657
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005658// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5659// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005660static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005661 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005662 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005663 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005664 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005665 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005666 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005667 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005669
5670 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005671 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005672
Chris Lattnerb903bed2009-06-26 21:20:29 +00005673 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005674 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5675 // initialexec.
5676 unsigned WrapperKind = X86ISD::Wrapper;
5677 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005678 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005679 } else if (is64Bit) {
5680 assert(model == TLSModel::InitialExec);
5681 OperandFlags = X86II::MO_GOTTPOFF;
5682 WrapperKind = X86ISD::WrapperRIP;
5683 } else {
5684 assert(model == TLSModel::InitialExec);
5685 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005686 }
Eric Christopherfd179292009-08-27 18:07:15 +00005687
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005688 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5689 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005690 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5691 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005692 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005693 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005694
Rafael Espindola9a580232009-02-27 13:37:18 +00005695 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005696 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005697 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005698
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005699 // The address of the thread local variable is the add of the thread
5700 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005701 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005702}
5703
Dan Gohman475871a2008-07-27 21:46:04 +00005704SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005705X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005706
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005707 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005708 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005709
Eric Christopher30ef0e52010-06-03 04:07:48 +00005710 if (Subtarget->isTargetELF()) {
5711 // TODO: implement the "local dynamic" model
5712 // TODO: implement the "initial exec"model for pic executables
5713
5714 // If GV is an alias then use the aliasee for determining
5715 // thread-localness.
5716 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5717 GV = GA->resolveAliasedGlobal(false);
5718
5719 TLSModel::Model model
5720 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5721
5722 switch (model) {
5723 case TLSModel::GeneralDynamic:
5724 case TLSModel::LocalDynamic: // not implemented
5725 if (Subtarget->is64Bit())
5726 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5727 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5728
5729 case TLSModel::InitialExec:
5730 case TLSModel::LocalExec:
5731 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5732 Subtarget->is64Bit());
5733 }
5734 } else if (Subtarget->isTargetDarwin()) {
5735 // Darwin only has one model of TLS. Lower to that.
5736 unsigned char OpFlag = 0;
5737 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5738 X86ISD::WrapperRIP : X86ISD::Wrapper;
5739
5740 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5741 // global base reg.
5742 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5743 !Subtarget->is64Bit();
5744 if (PIC32)
5745 OpFlag = X86II::MO_TLVP_PIC_BASE;
5746 else
5747 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005748 DebugLoc DL = Op.getDebugLoc();
5749 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005750 getPointerTy(),
5751 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005752 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5753
5754 // With PIC32, the address is actually $g + Offset.
5755 if (PIC32)
5756 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5757 DAG.getNode(X86ISD::GlobalBaseReg,
5758 DebugLoc(), getPointerTy()),
5759 Offset);
5760
5761 // Lowering the machine isd will make sure everything is in the right
5762 // location.
5763 SDValue Args[] = { Offset };
5764 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5765
5766 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5767 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5768 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005769
Eric Christopher30ef0e52010-06-03 04:07:48 +00005770 // And our return value (tls address) is in the standard call return value
5771 // location.
5772 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5773 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005774 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005775
5776 assert(false &&
5777 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005778
Torok Edwinc23197a2009-07-14 16:55:14 +00005779 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005780 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005781}
5782
Evan Cheng0db9fe62006-04-25 20:13:52 +00005783
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005784/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005785/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005786SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005787 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005788 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005789 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005790 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005791 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005792 SDValue ShOpLo = Op.getOperand(0);
5793 SDValue ShOpHi = Op.getOperand(1);
5794 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005795 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005797 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005798
Dan Gohman475871a2008-07-27 21:46:04 +00005799 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005800 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005801 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5802 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005803 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005804 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5805 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005806 }
Evan Chenge3413162006-01-09 18:33:28 +00005807
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5809 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005810 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005812
Dan Gohman475871a2008-07-27 21:46:04 +00005813 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005814 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005815 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5816 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005817
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005818 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005819 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5820 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005821 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005822 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5823 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005824 }
5825
Dan Gohman475871a2008-07-27 21:46:04 +00005826 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005827 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005828}
Evan Chenga3195e82006-01-12 22:54:21 +00005829
Dan Gohmand858e902010-04-17 15:26:15 +00005830SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5831 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005832 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005833
5834 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005836 return Op;
5837 }
5838 return SDValue();
5839 }
5840
Owen Anderson825b72b2009-08-11 20:47:22 +00005841 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005842 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005843
Eli Friedman36df4992009-05-27 00:47:34 +00005844 // These are really Legal; return the operand so the caller accepts it as
5845 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005847 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005849 Subtarget->is64Bit()) {
5850 return Op;
5851 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005852
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005853 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005854 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005855 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005856 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005857 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005858 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005859 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005860 PseudoSourceValue::getFixedStack(SSFI), 0,
5861 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005862 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5863}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005864
Owen Andersone50ed302009-08-10 22:56:29 +00005865SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005866 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005867 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005868 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005869 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005870 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005871 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005872 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005874 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005876 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005877 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005878 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005879
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005880 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005881 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005882 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005883
5884 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5885 // shouldn't be necessary except that RFP cannot be live across
5886 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005887 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005888 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005889 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005891 SDValue Ops[] = {
5892 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5893 };
5894 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005895 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005896 PseudoSourceValue::getFixedStack(SSFI), 0,
5897 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005898 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005899
Evan Cheng0db9fe62006-04-25 20:13:52 +00005900 return Result;
5901}
5902
Bill Wendling8b8a6362009-01-17 03:56:04 +00005903// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005904SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5905 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005906 // This algorithm is not obvious. Here it is in C code, more or less:
5907 /*
5908 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5909 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5910 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005911
Bill Wendling8b8a6362009-01-17 03:56:04 +00005912 // Copy ints to xmm registers.
5913 __m128i xh = _mm_cvtsi32_si128( hi );
5914 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005915
Bill Wendling8b8a6362009-01-17 03:56:04 +00005916 // Combine into low half of a single xmm register.
5917 __m128i x = _mm_unpacklo_epi32( xh, xl );
5918 __m128d d;
5919 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005920
Bill Wendling8b8a6362009-01-17 03:56:04 +00005921 // Merge in appropriate exponents to give the integer bits the right
5922 // magnitude.
5923 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005924
Bill Wendling8b8a6362009-01-17 03:56:04 +00005925 // Subtract away the biases to deal with the IEEE-754 double precision
5926 // implicit 1.
5927 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005928
Bill Wendling8b8a6362009-01-17 03:56:04 +00005929 // All conversions up to here are exact. The correctly rounded result is
5930 // calculated using the current rounding mode using the following
5931 // horizontal add.
5932 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5933 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5934 // store doesn't really need to be here (except
5935 // maybe to zero the other double)
5936 return sd;
5937 }
5938 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005939
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005940 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005941 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005942
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005943 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005944 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005945 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5946 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5947 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5948 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005949 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005950 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005951
Bill Wendling8b8a6362009-01-17 03:56:04 +00005952 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005953 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005954 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005955 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005956 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005957 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005958 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005959
Owen Anderson825b72b2009-08-11 20:47:22 +00005960 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5961 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005962 Op.getOperand(0),
5963 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005964 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5965 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005966 Op.getOperand(0),
5967 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005968 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5969 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005970 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005971 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005972 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5973 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5974 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005975 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005976 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005977 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005978
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005979 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005980 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005981 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5982 DAG.getUNDEF(MVT::v2f64), ShufMask);
5983 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5984 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005985 DAG.getIntPtrConstant(0));
5986}
5987
Bill Wendling8b8a6362009-01-17 03:56:04 +00005988// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005989SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5990 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005991 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005992 // FP constant to bias correct the final result.
5993 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005994 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005995
5996 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005997 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5998 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005999 Op.getOperand(0),
6000 DAG.getIntPtrConstant(0)));
6001
Owen Anderson825b72b2009-08-11 20:47:22 +00006002 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6003 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006004 DAG.getIntPtrConstant(0));
6005
6006 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006007 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
6008 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006009 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006010 MVT::v2f64, Load)),
6011 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006012 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006013 MVT::v2f64, Bias)));
6014 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
6015 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00006016 DAG.getIntPtrConstant(0));
6017
6018 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00006019 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00006020
6021 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00006022 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00006023
Owen Anderson825b72b2009-08-11 20:47:22 +00006024 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006025 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00006026 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006027 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006028 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00006029 }
6030
6031 // Handle final rounding.
6032 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00006033}
6034
Dan Gohmand858e902010-04-17 15:26:15 +00006035SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
6036 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00006037 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006038 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00006039
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006040 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00006041 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
6042 // the optimization here.
6043 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00006044 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00006045
Owen Andersone50ed302009-08-10 22:56:29 +00006046 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006047 EVT DstVT = Op.getValueType();
6048 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006049 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006050 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00006051 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006052
6053 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00006054 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006055 if (SrcVT == MVT::i32) {
6056 SDValue WordOff = DAG.getConstant(4, getPointerTy());
6057 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
6058 getPointerTy(), StackSlot, WordOff);
6059 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
6060 StackSlot, NULL, 0, false, false, 0);
6061 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
6062 OffsetSlot, NULL, 0, false, false, 0);
6063 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
6064 return Fild;
6065 }
6066
6067 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
6068 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00006069 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006070 // For i64 source, we need to add the appropriate power of 2 if the input
6071 // was negative. This is the same as the optimization in
6072 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
6073 // we must be careful to do the computation in x87 extended precision, not
6074 // in SSE. (The generic code can't know it's OK to do this, or how to.)
6075 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
6076 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
6077 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
6078
6079 APInt FF(32, 0x5F800000ULL);
6080
6081 // Check whether the sign bit is set.
6082 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
6083 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
6084 ISD::SETLT);
6085
6086 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
6087 SDValue FudgePtr = DAG.getConstantPool(
6088 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
6089 getPointerTy());
6090
6091 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
6092 SDValue Zero = DAG.getIntPtrConstant(0);
6093 SDValue Four = DAG.getIntPtrConstant(4);
6094 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
6095 Zero, Four);
6096 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
6097
6098 // Load the value out, extending it from f32 to f80.
6099 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00006100 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00006101 FudgePtr, PseudoSourceValue::getConstantPool(),
6102 0, MVT::f32, false, false, 4);
6103 // Extend everything to 80 bits to force it to be done on x87.
6104 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
6105 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00006106}
6107
Dan Gohman475871a2008-07-27 21:46:04 +00006108std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00006109FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006110 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00006111
Owen Andersone50ed302009-08-10 22:56:29 +00006112 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00006113
6114 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006115 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
6116 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00006117 }
6118
Owen Anderson825b72b2009-08-11 20:47:22 +00006119 assert(DstTy.getSimpleVT() <= MVT::i64 &&
6120 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00006121 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00006122
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006123 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00006124 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00006125 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006126 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00006127 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006128 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00006129 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00006130 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00006131
Evan Cheng87c89352007-10-15 20:11:21 +00006132 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
6133 // stack slot.
6134 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00006135 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00006136 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006137 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00006138
Evan Cheng0db9fe62006-04-25 20:13:52 +00006139 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00006140 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006141 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006142 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
6143 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
6144 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006145 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006146
Dan Gohman475871a2008-07-27 21:46:04 +00006147 SDValue Chain = DAG.getEntryNode();
6148 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00006149 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006150 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00006151 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00006152 PseudoSourceValue::getFixedStack(SSFI), 0,
6153 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006154 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00006155 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00006156 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
6157 };
Dale Johannesenace16102009-02-03 19:33:06 +00006158 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006159 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00006160 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006161 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
6162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006163
Evan Cheng0db9fe62006-04-25 20:13:52 +00006164 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00006165 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00006166 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00006167
Chris Lattner27a6c732007-11-24 07:07:01 +00006168 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006169}
6170
Dan Gohmand858e902010-04-17 15:26:15 +00006171SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
6172 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00006173 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006174 if (Op.getValueType() == MVT::v2i32 &&
6175 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00006176 return Op;
6177 }
6178 return SDValue();
6179 }
6180
Eli Friedman948e95a2009-05-23 09:59:16 +00006181 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00006182 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00006183 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
6184 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00006185
Chris Lattner27a6c732007-11-24 07:07:01 +00006186 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006187 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006188 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00006189}
6190
Dan Gohmand858e902010-04-17 15:26:15 +00006191SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
6192 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00006193 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
6194 SDValue FIST = Vals.first, StackSlot = Vals.second;
6195 assert(FIST.getNode() && "Unexpected failure");
6196
6197 // Load the result.
6198 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00006199 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00006200}
6201
Dan Gohmand858e902010-04-17 15:26:15 +00006202SDValue X86TargetLowering::LowerFABS(SDValue Op,
6203 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006204 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006205 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006206 EVT VT = Op.getValueType();
6207 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006208 if (VT.isVector())
6209 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006210 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006211 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006212 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00006213 CV.push_back(C);
6214 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006215 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006216 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006217 CV.push_back(C);
6218 CV.push_back(C);
6219 CV.push_back(C);
6220 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006221 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006222 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006223 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006224 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006225 PseudoSourceValue::getConstantPool(), 0,
6226 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006227 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006228}
6229
Dan Gohmand858e902010-04-17 15:26:15 +00006230SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006231 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006232 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006233 EVT VT = Op.getValueType();
6234 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006235 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006236 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006237 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006238 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006239 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006240 CV.push_back(C);
6241 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006242 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006243 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006244 CV.push_back(C);
6245 CV.push_back(C);
6246 CV.push_back(C);
6247 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006248 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006249 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006250 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006251 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006252 PseudoSourceValue::getConstantPool(), 0,
6253 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006254 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006255 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006256 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6257 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006258 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006259 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006260 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006261 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006262 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006263}
6264
Dan Gohmand858e902010-04-17 15:26:15 +00006265SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006266 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006267 SDValue Op0 = Op.getOperand(0);
6268 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006269 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006270 EVT VT = Op.getValueType();
6271 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006272
6273 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006274 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006275 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006276 SrcVT = VT;
6277 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006278 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006279 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006280 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006281 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006282 }
6283
6284 // At this point the operands and the result should have the same
6285 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006286
Evan Cheng68c47cb2007-01-05 07:55:56 +00006287 // First get the sign bit of second operand.
6288 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006289 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006290 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6291 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006292 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006293 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6294 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6295 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6296 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006297 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006298 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006299 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006300 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006301 PseudoSourceValue::getConstantPool(), 0,
6302 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006303 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006304
6305 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006306 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006307 // Op0 is MVT::f32, Op1 is MVT::f64.
6308 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6309 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6310 DAG.getConstant(32, MVT::i32));
6311 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6312 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006313 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006314 }
6315
Evan Cheng73d6cf12007-01-05 21:37:56 +00006316 // Clear first operand sign bit.
6317 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006318 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006319 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6320 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006321 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006322 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6323 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6324 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6325 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006326 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006327 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006328 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006329 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006330 PseudoSourceValue::getConstantPool(), 0,
6331 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006332 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006333
6334 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006335 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006336}
6337
Dan Gohman076aee32009-03-04 19:44:21 +00006338/// Emit nodes that will be selected as "test Op0,Op0", or something
6339/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006340SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006341 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006342 DebugLoc dl = Op.getDebugLoc();
6343
Dan Gohman31125812009-03-07 01:58:32 +00006344 // CF and OF aren't always set the way we want. Determine which
6345 // of these we need.
6346 bool NeedCF = false;
6347 bool NeedOF = false;
6348 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006349 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006350 case X86::COND_A: case X86::COND_AE:
6351 case X86::COND_B: case X86::COND_BE:
6352 NeedCF = true;
6353 break;
6354 case X86::COND_G: case X86::COND_GE:
6355 case X86::COND_L: case X86::COND_LE:
6356 case X86::COND_O: case X86::COND_NO:
6357 NeedOF = true;
6358 break;
Dan Gohman31125812009-03-07 01:58:32 +00006359 }
6360
Dan Gohman076aee32009-03-04 19:44:21 +00006361 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006362 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6363 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006364 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6365 // Emit a CMP with 0, which is the TEST pattern.
6366 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6367 DAG.getConstant(0, Op.getValueType()));
6368
6369 unsigned Opcode = 0;
6370 unsigned NumOperands = 0;
6371 switch (Op.getNode()->getOpcode()) {
6372 case ISD::ADD:
6373 // Due to an isel shortcoming, be conservative if this add is likely to be
6374 // selected as part of a load-modify-store instruction. When the root node
6375 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6376 // uses of other nodes in the match, such as the ADD in this case. This
6377 // leads to the ADD being left around and reselected, with the result being
6378 // two adds in the output. Alas, even if none our users are stores, that
6379 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6380 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6381 // climbing the DAG back to the root, and it doesn't seem to be worth the
6382 // effort.
6383 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006384 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006385 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6386 goto default_case;
6387
6388 if (ConstantSDNode *C =
6389 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6390 // An add of one will be selected as an INC.
6391 if (C->getAPIntValue() == 1) {
6392 Opcode = X86ISD::INC;
6393 NumOperands = 1;
6394 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006395 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006396
6397 // An add of negative one (subtract of one) will be selected as a DEC.
6398 if (C->getAPIntValue().isAllOnesValue()) {
6399 Opcode = X86ISD::DEC;
6400 NumOperands = 1;
6401 break;
6402 }
Dan Gohman076aee32009-03-04 19:44:21 +00006403 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006404
6405 // Otherwise use a regular EFLAGS-setting add.
6406 Opcode = X86ISD::ADD;
6407 NumOperands = 2;
6408 break;
6409 case ISD::AND: {
6410 // If the primary and result isn't used, don't bother using X86ISD::AND,
6411 // because a TEST instruction will be better.
6412 bool NonFlagUse = false;
6413 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6414 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6415 SDNode *User = *UI;
6416 unsigned UOpNo = UI.getOperandNo();
6417 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6418 // Look pass truncate.
6419 UOpNo = User->use_begin().getOperandNo();
6420 User = *User->use_begin();
6421 }
6422
6423 if (User->getOpcode() != ISD::BRCOND &&
6424 User->getOpcode() != ISD::SETCC &&
6425 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6426 NonFlagUse = true;
6427 break;
6428 }
Dan Gohman076aee32009-03-04 19:44:21 +00006429 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006430
6431 if (!NonFlagUse)
6432 break;
6433 }
6434 // FALL THROUGH
6435 case ISD::SUB:
6436 case ISD::OR:
6437 case ISD::XOR:
6438 // Due to the ISEL shortcoming noted above, be conservative if this op is
6439 // likely to be selected as part of a load-modify-store instruction.
6440 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6441 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6442 if (UI->getOpcode() == ISD::STORE)
6443 goto default_case;
6444
6445 // Otherwise use a regular EFLAGS-setting instruction.
6446 switch (Op.getNode()->getOpcode()) {
6447 default: llvm_unreachable("unexpected operator!");
6448 case ISD::SUB: Opcode = X86ISD::SUB; break;
6449 case ISD::OR: Opcode = X86ISD::OR; break;
6450 case ISD::XOR: Opcode = X86ISD::XOR; break;
6451 case ISD::AND: Opcode = X86ISD::AND; break;
6452 }
6453
6454 NumOperands = 2;
6455 break;
6456 case X86ISD::ADD:
6457 case X86ISD::SUB:
6458 case X86ISD::INC:
6459 case X86ISD::DEC:
6460 case X86ISD::OR:
6461 case X86ISD::XOR:
6462 case X86ISD::AND:
6463 return SDValue(Op.getNode(), 1);
6464 default:
6465 default_case:
6466 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006467 }
6468
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006469 if (Opcode == 0)
6470 // Emit a CMP with 0, which is the TEST pattern.
6471 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6472 DAG.getConstant(0, Op.getValueType()));
6473
6474 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6475 SmallVector<SDValue, 4> Ops;
6476 for (unsigned i = 0; i != NumOperands; ++i)
6477 Ops.push_back(Op.getOperand(i));
6478
6479 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6480 DAG.ReplaceAllUsesWith(Op, New);
6481 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006482}
6483
6484/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6485/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006486SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006487 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006488 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6489 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006490 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006491
6492 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006493 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006494}
6495
Evan Chengd40d03e2010-01-06 19:38:29 +00006496/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6497/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006498SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6499 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006500 SDValue Op0 = And.getOperand(0);
6501 SDValue Op1 = And.getOperand(1);
6502 if (Op0.getOpcode() == ISD::TRUNCATE)
6503 Op0 = Op0.getOperand(0);
6504 if (Op1.getOpcode() == ISD::TRUNCATE)
6505 Op1 = Op1.getOperand(0);
6506
Evan Chengd40d03e2010-01-06 19:38:29 +00006507 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006508 if (Op1.getOpcode() == ISD::SHL)
6509 std::swap(Op0, Op1);
6510 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006511 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6512 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006513 // If we looked past a truncate, check that it's only truncating away
6514 // known zeros.
6515 unsigned BitWidth = Op0.getValueSizeInBits();
6516 unsigned AndBitWidth = And.getValueSizeInBits();
6517 if (BitWidth > AndBitWidth) {
6518 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6519 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6520 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6521 return SDValue();
6522 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006523 LHS = Op1;
6524 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006525 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006526 } else if (Op1.getOpcode() == ISD::Constant) {
6527 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6528 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006529 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6530 LHS = AndLHS.getOperand(0);
6531 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006532 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006533 }
Evan Cheng0488db92007-09-25 01:57:46 +00006534
Evan Chengd40d03e2010-01-06 19:38:29 +00006535 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006536 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006537 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006538 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006539 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006540 // Also promote i16 to i32 for performance / code size reason.
6541 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006542 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006543 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006544
Evan Chengd40d03e2010-01-06 19:38:29 +00006545 // If the operand types disagree, extend the shift amount to match. Since
6546 // BT ignores high bits (like shifts) we can use anyextend.
6547 if (LHS.getValueType() != RHS.getValueType())
6548 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006549
Evan Chengd40d03e2010-01-06 19:38:29 +00006550 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6551 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6552 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6553 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006554 }
6555
Evan Cheng54de3ea2010-01-05 06:52:31 +00006556 return SDValue();
6557}
6558
Dan Gohmand858e902010-04-17 15:26:15 +00006559SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006560 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6561 SDValue Op0 = Op.getOperand(0);
6562 SDValue Op1 = Op.getOperand(1);
6563 DebugLoc dl = Op.getDebugLoc();
6564 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6565
6566 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006567 // Lower (X & (1 << N)) == 0 to BT(X, N).
6568 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6569 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6570 if (Op0.getOpcode() == ISD::AND &&
6571 Op0.hasOneUse() &&
6572 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006573 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006574 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6575 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6576 if (NewSetCC.getNode())
6577 return NewSetCC;
6578 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006579
Evan Cheng2c755ba2010-02-27 07:36:59 +00006580 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6581 if (Op0.getOpcode() == X86ISD::SETCC &&
6582 Op1.getOpcode() == ISD::Constant &&
6583 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6584 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6585 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6586 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6587 bool Invert = (CC == ISD::SETNE) ^
6588 cast<ConstantSDNode>(Op1)->isNullValue();
6589 if (Invert)
6590 CCode = X86::GetOppositeBranchCondition(CCode);
6591 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6592 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6593 }
6594
Evan Chenge5b51ac2010-04-17 06:13:15 +00006595 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006596 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006597 if (X86CC == X86::COND_INVALID)
6598 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006599
Evan Cheng552f09a2010-04-26 19:06:11 +00006600 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006601
6602 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006603 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006604 return DAG.getNode(ISD::AND, dl, MVT::i8,
6605 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6606 DAG.getConstant(X86CC, MVT::i8), Cond),
6607 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006608
Owen Anderson825b72b2009-08-11 20:47:22 +00006609 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6610 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006611}
6612
Dan Gohmand858e902010-04-17 15:26:15 +00006613SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006614 SDValue Cond;
6615 SDValue Op0 = Op.getOperand(0);
6616 SDValue Op1 = Op.getOperand(1);
6617 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006618 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006619 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6620 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006621 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006622
6623 if (isFP) {
6624 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006625 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006626 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6627 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006628 bool Swap = false;
6629
6630 switch (SetCCOpcode) {
6631 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006632 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006633 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006634 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006635 case ISD::SETGT: Swap = true; // Fallthrough
6636 case ISD::SETLT:
6637 case ISD::SETOLT: SSECC = 1; break;
6638 case ISD::SETOGE:
6639 case ISD::SETGE: Swap = true; // Fallthrough
6640 case ISD::SETLE:
6641 case ISD::SETOLE: SSECC = 2; break;
6642 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006643 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006644 case ISD::SETNE: SSECC = 4; break;
6645 case ISD::SETULE: Swap = true;
6646 case ISD::SETUGE: SSECC = 5; break;
6647 case ISD::SETULT: Swap = true;
6648 case ISD::SETUGT: SSECC = 6; break;
6649 case ISD::SETO: SSECC = 7; break;
6650 }
6651 if (Swap)
6652 std::swap(Op0, Op1);
6653
Nate Begemanfb8ead02008-07-25 19:05:58 +00006654 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006655 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006656 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006657 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6659 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006660 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006661 }
6662 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006663 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006664 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6665 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006666 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006667 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006668 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006669 }
6670 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006672 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006673
Nate Begeman30a0de92008-07-17 16:51:19 +00006674 // We are handling one of the integer comparisons here. Since SSE only has
6675 // GT and EQ comparisons for integer, swapping operands and multiple
6676 // operations may be required for some comparisons.
6677 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6678 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006679
Owen Anderson825b72b2009-08-11 20:47:22 +00006680 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006681 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006682 case MVT::v8i8:
6683 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6684 case MVT::v4i16:
6685 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6686 case MVT::v2i32:
6687 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6688 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006689 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006690
Nate Begeman30a0de92008-07-17 16:51:19 +00006691 switch (SetCCOpcode) {
6692 default: break;
6693 case ISD::SETNE: Invert = true;
6694 case ISD::SETEQ: Opc = EQOpc; break;
6695 case ISD::SETLT: Swap = true;
6696 case ISD::SETGT: Opc = GTOpc; break;
6697 case ISD::SETGE: Swap = true;
6698 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6699 case ISD::SETULT: Swap = true;
6700 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6701 case ISD::SETUGE: Swap = true;
6702 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6703 }
6704 if (Swap)
6705 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006706
Nate Begeman30a0de92008-07-17 16:51:19 +00006707 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6708 // bits of the inputs before performing those operations.
6709 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006710 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006711 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6712 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006713 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006714 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6715 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006716 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6717 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006718 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006719
Dale Johannesenace16102009-02-03 19:33:06 +00006720 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006721
6722 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006723 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006724 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006725
Nate Begeman30a0de92008-07-17 16:51:19 +00006726 return Result;
6727}
Evan Cheng0488db92007-09-25 01:57:46 +00006728
Evan Cheng370e5342008-12-03 08:38:43 +00006729// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006730static bool isX86LogicalCmp(SDValue Op) {
6731 unsigned Opc = Op.getNode()->getOpcode();
6732 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6733 return true;
6734 if (Op.getResNo() == 1 &&
6735 (Opc == X86ISD::ADD ||
6736 Opc == X86ISD::SUB ||
6737 Opc == X86ISD::SMUL ||
6738 Opc == X86ISD::UMUL ||
6739 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006740 Opc == X86ISD::DEC ||
6741 Opc == X86ISD::OR ||
6742 Opc == X86ISD::XOR ||
6743 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006744 return true;
6745
6746 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006747}
6748
Dan Gohmand858e902010-04-17 15:26:15 +00006749SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006750 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006751 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006752 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006753 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006754
Dan Gohman1a492952009-10-20 16:22:37 +00006755 if (Cond.getOpcode() == ISD::SETCC) {
6756 SDValue NewCond = LowerSETCC(Cond, DAG);
6757 if (NewCond.getNode())
6758 Cond = NewCond;
6759 }
Evan Cheng734503b2006-09-11 02:19:56 +00006760
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006761 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6762 SDValue Op1 = Op.getOperand(1);
6763 SDValue Op2 = Op.getOperand(2);
6764 if (Cond.getOpcode() == X86ISD::SETCC &&
6765 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6766 SDValue Cmp = Cond.getOperand(1);
6767 if (Cmp.getOpcode() == X86ISD::CMP) {
6768 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6769 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6770 ConstantSDNode *RHSC =
6771 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6772 if (N1C && N1C->isAllOnesValue() &&
6773 N2C && N2C->isNullValue() &&
6774 RHSC && RHSC->isNullValue()) {
6775 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006776 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006777 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6778 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6779 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6780 }
6781 }
6782 }
6783
Evan Chengad9c0a32009-12-15 00:53:42 +00006784 // Look pass (and (setcc_carry (cmp ...)), 1).
6785 if (Cond.getOpcode() == ISD::AND &&
6786 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6787 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6788 if (C && C->getAPIntValue() == 1)
6789 Cond = Cond.getOperand(0);
6790 }
6791
Evan Cheng3f41d662007-10-08 22:16:29 +00006792 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6793 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006794 if (Cond.getOpcode() == X86ISD::SETCC ||
6795 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006796 CC = Cond.getOperand(0);
6797
Dan Gohman475871a2008-07-27 21:46:04 +00006798 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006799 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006800 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006801
Evan Cheng3f41d662007-10-08 22:16:29 +00006802 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006803 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006804 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006805 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006806
Chris Lattnerd1980a52009-03-12 06:52:53 +00006807 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6808 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006809 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006810 addTest = false;
6811 }
6812 }
6813
6814 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006815 // Look pass the truncate.
6816 if (Cond.getOpcode() == ISD::TRUNCATE)
6817 Cond = Cond.getOperand(0);
6818
6819 // We know the result of AND is compared against zero. Try to match
6820 // it to BT.
6821 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6822 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6823 if (NewSetCC.getNode()) {
6824 CC = NewSetCC.getOperand(0);
6825 Cond = NewSetCC.getOperand(1);
6826 addTest = false;
6827 }
6828 }
6829 }
6830
6831 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006832 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006833 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006834 }
6835
Evan Cheng0488db92007-09-25 01:57:46 +00006836 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6837 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006838 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6839 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006840 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006841}
6842
Evan Cheng370e5342008-12-03 08:38:43 +00006843// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6844// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6845// from the AND / OR.
6846static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6847 Opc = Op.getOpcode();
6848 if (Opc != ISD::OR && Opc != ISD::AND)
6849 return false;
6850 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6851 Op.getOperand(0).hasOneUse() &&
6852 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6853 Op.getOperand(1).hasOneUse());
6854}
6855
Evan Cheng961d6d42009-02-02 08:19:07 +00006856// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6857// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006858static bool isXor1OfSetCC(SDValue Op) {
6859 if (Op.getOpcode() != ISD::XOR)
6860 return false;
6861 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6862 if (N1C && N1C->getAPIntValue() == 1) {
6863 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6864 Op.getOperand(0).hasOneUse();
6865 }
6866 return false;
6867}
6868
Dan Gohmand858e902010-04-17 15:26:15 +00006869SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006870 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006871 SDValue Chain = Op.getOperand(0);
6872 SDValue Cond = Op.getOperand(1);
6873 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006874 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006875 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006876
Dan Gohman1a492952009-10-20 16:22:37 +00006877 if (Cond.getOpcode() == ISD::SETCC) {
6878 SDValue NewCond = LowerSETCC(Cond, DAG);
6879 if (NewCond.getNode())
6880 Cond = NewCond;
6881 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006882#if 0
6883 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006884 else if (Cond.getOpcode() == X86ISD::ADD ||
6885 Cond.getOpcode() == X86ISD::SUB ||
6886 Cond.getOpcode() == X86ISD::SMUL ||
6887 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006888 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006889#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006890
Evan Chengad9c0a32009-12-15 00:53:42 +00006891 // Look pass (and (setcc_carry (cmp ...)), 1).
6892 if (Cond.getOpcode() == ISD::AND &&
6893 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6894 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6895 if (C && C->getAPIntValue() == 1)
6896 Cond = Cond.getOperand(0);
6897 }
6898
Evan Cheng3f41d662007-10-08 22:16:29 +00006899 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6900 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006901 if (Cond.getOpcode() == X86ISD::SETCC ||
6902 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006903 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006904
Dan Gohman475871a2008-07-27 21:46:04 +00006905 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006906 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006907 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006908 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006909 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006910 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006911 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006912 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006913 default: break;
6914 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006915 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006916 // These can only come from an arithmetic instruction with overflow,
6917 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006918 Cond = Cond.getNode()->getOperand(1);
6919 addTest = false;
6920 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006921 }
Evan Cheng0488db92007-09-25 01:57:46 +00006922 }
Evan Cheng370e5342008-12-03 08:38:43 +00006923 } else {
6924 unsigned CondOpc;
6925 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6926 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006927 if (CondOpc == ISD::OR) {
6928 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6929 // two branches instead of an explicit OR instruction with a
6930 // separate test.
6931 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006932 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006933 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006934 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006935 Chain, Dest, CC, Cmp);
6936 CC = Cond.getOperand(1).getOperand(0);
6937 Cond = Cmp;
6938 addTest = false;
6939 }
6940 } else { // ISD::AND
6941 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6942 // two branches instead of an explicit AND instruction with a
6943 // separate test. However, we only do this if this block doesn't
6944 // have a fall-through edge, because this requires an explicit
6945 // jmp when the condition is false.
6946 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006947 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006948 Op.getNode()->hasOneUse()) {
6949 X86::CondCode CCode =
6950 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6951 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006952 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006953 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006954 // Look for an unconditional branch following this conditional branch.
6955 // We need this because we need to reverse the successors in order
6956 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006957 if (User->getOpcode() == ISD::BR) {
6958 SDValue FalseBB = User->getOperand(1);
6959 SDNode *NewBR =
6960 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006961 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006962 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006963 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006964
Dale Johannesene4d209d2009-02-03 20:21:25 +00006965 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006966 Chain, Dest, CC, Cmp);
6967 X86::CondCode CCode =
6968 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6969 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006970 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006971 Cond = Cmp;
6972 addTest = false;
6973 }
6974 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006975 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006976 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6977 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6978 // It should be transformed during dag combiner except when the condition
6979 // is set by a arithmetics with overflow node.
6980 X86::CondCode CCode =
6981 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6982 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006983 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006984 Cond = Cond.getOperand(0).getOperand(1);
6985 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006986 }
Evan Cheng0488db92007-09-25 01:57:46 +00006987 }
6988
6989 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006990 // Look pass the truncate.
6991 if (Cond.getOpcode() == ISD::TRUNCATE)
6992 Cond = Cond.getOperand(0);
6993
6994 // We know the result of AND is compared against zero. Try to match
6995 // it to BT.
6996 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6997 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6998 if (NewSetCC.getNode()) {
6999 CC = NewSetCC.getOperand(0);
7000 Cond = NewSetCC.getOperand(1);
7001 addTest = false;
7002 }
7003 }
7004 }
7005
7006 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007007 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00007008 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00007009 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007010 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00007011 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00007012}
7013
Anton Korobeynikove060b532007-04-17 19:34:00 +00007014
7015// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
7016// Calls to _alloca is needed to probe the stack when allocating more than 4k
7017// bytes in one go. Touching the stack at 4K increments is necessary to ensure
7018// that the guard pages used by the OS virtual memory manager are allocated in
7019// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00007020SDValue
7021X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007022 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00007023 assert(Subtarget->isTargetCygMing() &&
7024 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007025 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007026
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007027 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00007028 SDValue Chain = Op.getOperand(0);
7029 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007030 // FIXME: Ensure alignment here
7031
Dan Gohman475871a2008-07-27 21:46:04 +00007032 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007033
Owen Anderson825b72b2009-08-11 20:47:22 +00007034 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007035
Dale Johannesendd64c412009-02-04 00:33:20 +00007036 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007037 Flag = Chain.getValue(1);
7038
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007039 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00007040
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007041 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
7042 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007043
Dale Johannesendd64c412009-02-04 00:33:20 +00007044 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00007045
Dan Gohman475871a2008-07-27 21:46:04 +00007046 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007047 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007048}
7049
Dan Gohmand858e902010-04-17 15:26:15 +00007050SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00007051 MachineFunction &MF = DAG.getMachineFunction();
7052 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
7053
Dan Gohman69de1932008-02-06 22:27:42 +00007054 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007055 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00007056
Evan Cheng25ab6902006-09-08 06:48:29 +00007057 if (!Subtarget->is64Bit()) {
7058 // vastart just stores the address of the VarArgsFrameIndex slot into the
7059 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00007060 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7061 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00007062 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
7063 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007064 }
7065
7066 // __va_list_tag:
7067 // gp_offset (0 - 6 * 8)
7068 // fp_offset (48 - 48 + 8 * 16)
7069 // overflow_arg_area (point to parameters coming in memory).
7070 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00007071 SmallVector<SDValue, 8> MemOps;
7072 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00007073 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00007074 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007075 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
7076 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00007077 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007078 MemOps.push_back(Store);
7079
7080 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00007081 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007082 FIN, DAG.getIntPtrConstant(4));
7083 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00007084 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
7085 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00007086 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007087 MemOps.push_back(Store);
7088
7089 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00007090 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007091 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00007092 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
7093 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007094 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00007095 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007096 MemOps.push_back(Store);
7097
7098 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00007099 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007100 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00007101 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
7102 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00007103 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00007104 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00007105 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00007106 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00007107 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00007108}
7109
Dan Gohmand858e902010-04-17 15:26:15 +00007110SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00007111 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
7112 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00007113
Chris Lattner75361b62010-04-07 22:58:41 +00007114 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00007115 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00007116}
7117
Dan Gohmand858e902010-04-17 15:26:15 +00007118SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00007119 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00007120 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00007121 SDValue Chain = Op.getOperand(0);
7122 SDValue DstPtr = Op.getOperand(1);
7123 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00007124 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
7125 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007126 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00007127
Dale Johannesendd64c412009-02-04 00:33:20 +00007128 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00007129 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
7130 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00007131}
7132
Dan Gohman475871a2008-07-27 21:46:04 +00007133SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007134X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007135 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007136 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007137 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00007138 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00007139 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00007140 case Intrinsic::x86_sse_comieq_ss:
7141 case Intrinsic::x86_sse_comilt_ss:
7142 case Intrinsic::x86_sse_comile_ss:
7143 case Intrinsic::x86_sse_comigt_ss:
7144 case Intrinsic::x86_sse_comige_ss:
7145 case Intrinsic::x86_sse_comineq_ss:
7146 case Intrinsic::x86_sse_ucomieq_ss:
7147 case Intrinsic::x86_sse_ucomilt_ss:
7148 case Intrinsic::x86_sse_ucomile_ss:
7149 case Intrinsic::x86_sse_ucomigt_ss:
7150 case Intrinsic::x86_sse_ucomige_ss:
7151 case Intrinsic::x86_sse_ucomineq_ss:
7152 case Intrinsic::x86_sse2_comieq_sd:
7153 case Intrinsic::x86_sse2_comilt_sd:
7154 case Intrinsic::x86_sse2_comile_sd:
7155 case Intrinsic::x86_sse2_comigt_sd:
7156 case Intrinsic::x86_sse2_comige_sd:
7157 case Intrinsic::x86_sse2_comineq_sd:
7158 case Intrinsic::x86_sse2_ucomieq_sd:
7159 case Intrinsic::x86_sse2_ucomilt_sd:
7160 case Intrinsic::x86_sse2_ucomile_sd:
7161 case Intrinsic::x86_sse2_ucomigt_sd:
7162 case Intrinsic::x86_sse2_ucomige_sd:
7163 case Intrinsic::x86_sse2_ucomineq_sd: {
7164 unsigned Opc = 0;
7165 ISD::CondCode CC = ISD::SETCC_INVALID;
7166 switch (IntNo) {
7167 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007168 case Intrinsic::x86_sse_comieq_ss:
7169 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007170 Opc = X86ISD::COMI;
7171 CC = ISD::SETEQ;
7172 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007173 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007174 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007175 Opc = X86ISD::COMI;
7176 CC = ISD::SETLT;
7177 break;
7178 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007179 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007180 Opc = X86ISD::COMI;
7181 CC = ISD::SETLE;
7182 break;
7183 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007184 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007185 Opc = X86ISD::COMI;
7186 CC = ISD::SETGT;
7187 break;
7188 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007189 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007190 Opc = X86ISD::COMI;
7191 CC = ISD::SETGE;
7192 break;
7193 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007194 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007195 Opc = X86ISD::COMI;
7196 CC = ISD::SETNE;
7197 break;
7198 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007199 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007200 Opc = X86ISD::UCOMI;
7201 CC = ISD::SETEQ;
7202 break;
7203 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007204 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007205 Opc = X86ISD::UCOMI;
7206 CC = ISD::SETLT;
7207 break;
7208 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007209 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007210 Opc = X86ISD::UCOMI;
7211 CC = ISD::SETLE;
7212 break;
7213 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007214 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007215 Opc = X86ISD::UCOMI;
7216 CC = ISD::SETGT;
7217 break;
7218 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007219 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007220 Opc = X86ISD::UCOMI;
7221 CC = ISD::SETGE;
7222 break;
7223 case Intrinsic::x86_sse_ucomineq_ss:
7224 case Intrinsic::x86_sse2_ucomineq_sd:
7225 Opc = X86ISD::UCOMI;
7226 CC = ISD::SETNE;
7227 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007228 }
Evan Cheng734503b2006-09-11 02:19:56 +00007229
Dan Gohman475871a2008-07-27 21:46:04 +00007230 SDValue LHS = Op.getOperand(1);
7231 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007232 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007233 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007234 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7235 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7236 DAG.getConstant(X86CC, MVT::i8), Cond);
7237 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007238 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007239 // ptest and testp intrinsics. The intrinsic these come from are designed to
7240 // return an integer value, not just an instruction so lower it to the ptest
7241 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007242 case Intrinsic::x86_sse41_ptestz:
7243 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007244 case Intrinsic::x86_sse41_ptestnzc:
7245 case Intrinsic::x86_avx_ptestz_256:
7246 case Intrinsic::x86_avx_ptestc_256:
7247 case Intrinsic::x86_avx_ptestnzc_256:
7248 case Intrinsic::x86_avx_vtestz_ps:
7249 case Intrinsic::x86_avx_vtestc_ps:
7250 case Intrinsic::x86_avx_vtestnzc_ps:
7251 case Intrinsic::x86_avx_vtestz_pd:
7252 case Intrinsic::x86_avx_vtestc_pd:
7253 case Intrinsic::x86_avx_vtestnzc_pd:
7254 case Intrinsic::x86_avx_vtestz_ps_256:
7255 case Intrinsic::x86_avx_vtestc_ps_256:
7256 case Intrinsic::x86_avx_vtestnzc_ps_256:
7257 case Intrinsic::x86_avx_vtestz_pd_256:
7258 case Intrinsic::x86_avx_vtestc_pd_256:
7259 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7260 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007261 unsigned X86CC = 0;
7262 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007263 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007264 case Intrinsic::x86_avx_vtestz_ps:
7265 case Intrinsic::x86_avx_vtestz_pd:
7266 case Intrinsic::x86_avx_vtestz_ps_256:
7267 case Intrinsic::x86_avx_vtestz_pd_256:
7268 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007269 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007270 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007271 // ZF = 1
7272 X86CC = X86::COND_E;
7273 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007274 case Intrinsic::x86_avx_vtestc_ps:
7275 case Intrinsic::x86_avx_vtestc_pd:
7276 case Intrinsic::x86_avx_vtestc_ps_256:
7277 case Intrinsic::x86_avx_vtestc_pd_256:
7278 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007279 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007280 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007281 // CF = 1
7282 X86CC = X86::COND_B;
7283 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007284 case Intrinsic::x86_avx_vtestnzc_ps:
7285 case Intrinsic::x86_avx_vtestnzc_pd:
7286 case Intrinsic::x86_avx_vtestnzc_ps_256:
7287 case Intrinsic::x86_avx_vtestnzc_pd_256:
7288 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007289 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007290 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007291 // ZF and CF = 0
7292 X86CC = X86::COND_A;
7293 break;
7294 }
Eric Christopherfd179292009-08-27 18:07:15 +00007295
Eric Christopher71c67532009-07-29 00:28:05 +00007296 SDValue LHS = Op.getOperand(1);
7297 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007298 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7299 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007300 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7301 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7302 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007303 }
Evan Cheng5759f972008-05-04 09:15:50 +00007304
7305 // Fix vector shift instructions where the last operand is a non-immediate
7306 // i32 value.
7307 case Intrinsic::x86_sse2_pslli_w:
7308 case Intrinsic::x86_sse2_pslli_d:
7309 case Intrinsic::x86_sse2_pslli_q:
7310 case Intrinsic::x86_sse2_psrli_w:
7311 case Intrinsic::x86_sse2_psrli_d:
7312 case Intrinsic::x86_sse2_psrli_q:
7313 case Intrinsic::x86_sse2_psrai_w:
7314 case Intrinsic::x86_sse2_psrai_d:
7315 case Intrinsic::x86_mmx_pslli_w:
7316 case Intrinsic::x86_mmx_pslli_d:
7317 case Intrinsic::x86_mmx_pslli_q:
7318 case Intrinsic::x86_mmx_psrli_w:
7319 case Intrinsic::x86_mmx_psrli_d:
7320 case Intrinsic::x86_mmx_psrli_q:
7321 case Intrinsic::x86_mmx_psrai_w:
7322 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007323 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007324 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007325 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007326
7327 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007328 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007329 switch (IntNo) {
7330 case Intrinsic::x86_sse2_pslli_w:
7331 NewIntNo = Intrinsic::x86_sse2_psll_w;
7332 break;
7333 case Intrinsic::x86_sse2_pslli_d:
7334 NewIntNo = Intrinsic::x86_sse2_psll_d;
7335 break;
7336 case Intrinsic::x86_sse2_pslli_q:
7337 NewIntNo = Intrinsic::x86_sse2_psll_q;
7338 break;
7339 case Intrinsic::x86_sse2_psrli_w:
7340 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7341 break;
7342 case Intrinsic::x86_sse2_psrli_d:
7343 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7344 break;
7345 case Intrinsic::x86_sse2_psrli_q:
7346 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7347 break;
7348 case Intrinsic::x86_sse2_psrai_w:
7349 NewIntNo = Intrinsic::x86_sse2_psra_w;
7350 break;
7351 case Intrinsic::x86_sse2_psrai_d:
7352 NewIntNo = Intrinsic::x86_sse2_psra_d;
7353 break;
7354 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007355 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007356 switch (IntNo) {
7357 case Intrinsic::x86_mmx_pslli_w:
7358 NewIntNo = Intrinsic::x86_mmx_psll_w;
7359 break;
7360 case Intrinsic::x86_mmx_pslli_d:
7361 NewIntNo = Intrinsic::x86_mmx_psll_d;
7362 break;
7363 case Intrinsic::x86_mmx_pslli_q:
7364 NewIntNo = Intrinsic::x86_mmx_psll_q;
7365 break;
7366 case Intrinsic::x86_mmx_psrli_w:
7367 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7368 break;
7369 case Intrinsic::x86_mmx_psrli_d:
7370 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7371 break;
7372 case Intrinsic::x86_mmx_psrli_q:
7373 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7374 break;
7375 case Intrinsic::x86_mmx_psrai_w:
7376 NewIntNo = Intrinsic::x86_mmx_psra_w;
7377 break;
7378 case Intrinsic::x86_mmx_psrai_d:
7379 NewIntNo = Intrinsic::x86_mmx_psra_d;
7380 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007381 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007382 }
7383 break;
7384 }
7385 }
Mon P Wangefa42202009-09-03 19:56:25 +00007386
7387 // The vector shift intrinsics with scalars uses 32b shift amounts but
7388 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7389 // to be zero.
7390 SDValue ShOps[4];
7391 ShOps[0] = ShAmt;
7392 ShOps[1] = DAG.getConstant(0, MVT::i32);
7393 if (ShAmtVT == MVT::v4i32) {
7394 ShOps[2] = DAG.getUNDEF(MVT::i32);
7395 ShOps[3] = DAG.getUNDEF(MVT::i32);
7396 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7397 } else {
7398 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7399 }
7400
Owen Andersone50ed302009-08-10 22:56:29 +00007401 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007402 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007403 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007404 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007405 Op.getOperand(1), ShAmt);
7406 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007407 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007408}
Evan Cheng72261582005-12-20 06:22:03 +00007409
Dan Gohmand858e902010-04-17 15:26:15 +00007410SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7411 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007412 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7413 MFI->setReturnAddressIsTaken(true);
7414
Bill Wendling64e87322009-01-16 19:25:27 +00007415 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007416 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007417
7418 if (Depth > 0) {
7419 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7420 SDValue Offset =
7421 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007422 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007423 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007424 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007426 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007427 }
7428
7429 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007430 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007431 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007432 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007433}
7434
Dan Gohmand858e902010-04-17 15:26:15 +00007435SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007436 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7437 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007438
Owen Andersone50ed302009-08-10 22:56:29 +00007439 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007440 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007441 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7442 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007443 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007444 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007445 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7446 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007447 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007448}
7449
Dan Gohman475871a2008-07-27 21:46:04 +00007450SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007451 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007452 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007453}
7454
Dan Gohmand858e902010-04-17 15:26:15 +00007455SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007456 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007457 SDValue Chain = Op.getOperand(0);
7458 SDValue Offset = Op.getOperand(1);
7459 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007460 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007461
Dan Gohmand8816272010-08-11 18:14:00 +00007462 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7463 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7464 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007465 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007466
Dan Gohmand8816272010-08-11 18:14:00 +00007467 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7468 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007469 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007470 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007471 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007472 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007473
Dale Johannesene4d209d2009-02-03 20:21:25 +00007474 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007475 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007476 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007477}
7478
Dan Gohman475871a2008-07-27 21:46:04 +00007479SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007480 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007481 SDValue Root = Op.getOperand(0);
7482 SDValue Trmp = Op.getOperand(1); // trampoline
7483 SDValue FPtr = Op.getOperand(2); // nested function
7484 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007485 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007486
Dan Gohman69de1932008-02-06 22:27:42 +00007487 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007488
7489 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007490 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007491
7492 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007493 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7494 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007495
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007496 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7497 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007498
7499 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7500
7501 // Load the pointer to the nested function into R11.
7502 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007503 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007504 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007505 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007506
Owen Anderson825b72b2009-08-11 20:47:22 +00007507 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7508 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007509 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7510 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007511
7512 // Load the 'nest' parameter value into R10.
7513 // R10 is specified in X86CallingConv.td
7514 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7516 DAG.getConstant(10, MVT::i64));
7517 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007518 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007519
Owen Anderson825b72b2009-08-11 20:47:22 +00007520 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7521 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007522 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7523 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007524
7525 // Jump to the nested function.
7526 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7528 DAG.getConstant(20, MVT::i64));
7529 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007530 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007531
7532 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7534 DAG.getConstant(22, MVT::i64));
7535 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007536 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007537
Dan Gohman475871a2008-07-27 21:46:04 +00007538 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007539 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007540 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007541 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007542 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007543 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007544 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007545 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007546
7547 switch (CC) {
7548 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007549 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007550 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007551 case CallingConv::X86_StdCall: {
7552 // Pass 'nest' parameter in ECX.
7553 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007554 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007555
7556 // Check that ECX wasn't needed by an 'inreg' parameter.
7557 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007558 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007559
Chris Lattner58d74912008-03-12 17:45:29 +00007560 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007561 unsigned InRegCount = 0;
7562 unsigned Idx = 1;
7563
7564 for (FunctionType::param_iterator I = FTy->param_begin(),
7565 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007566 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007567 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007568 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007569
7570 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007571 report_fatal_error("Nest register in use - reduce number of inreg"
7572 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007573 }
7574 }
7575 break;
7576 }
7577 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007578 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007579 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007580 // Pass 'nest' parameter in EAX.
7581 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007582 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007583 break;
7584 }
7585
Dan Gohman475871a2008-07-27 21:46:04 +00007586 SDValue OutChains[4];
7587 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007588
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7590 DAG.getConstant(10, MVT::i32));
7591 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007592
Chris Lattnera62fe662010-02-05 19:20:30 +00007593 // This is storing the opcode for MOV32ri.
7594 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007595 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007596 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007598 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007599
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7601 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007602 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7603 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007604
Chris Lattnera62fe662010-02-05 19:20:30 +00007605 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007606 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7607 DAG.getConstant(5, MVT::i32));
7608 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007609 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007610
Owen Anderson825b72b2009-08-11 20:47:22 +00007611 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7612 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007613 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7614 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007615
Dan Gohman475871a2008-07-27 21:46:04 +00007616 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007618 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007619 }
7620}
7621
Dan Gohmand858e902010-04-17 15:26:15 +00007622SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7623 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007624 /*
7625 The rounding mode is in bits 11:10 of FPSR, and has the following
7626 settings:
7627 00 Round to nearest
7628 01 Round to -inf
7629 10 Round to +inf
7630 11 Round to 0
7631
7632 FLT_ROUNDS, on the other hand, expects the following:
7633 -1 Undefined
7634 0 Round to 0
7635 1 Round to nearest
7636 2 Round to +inf
7637 3 Round to -inf
7638
7639 To perform the conversion, we do:
7640 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7641 */
7642
7643 MachineFunction &MF = DAG.getMachineFunction();
7644 const TargetMachine &TM = MF.getTarget();
7645 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7646 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007647 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007648 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007649
7650 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007651 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007652 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007653
Owen Anderson825b72b2009-08-11 20:47:22 +00007654 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007655 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007656
7657 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007658 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7659 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007660
7661 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007662 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 DAG.getNode(ISD::SRL, dl, MVT::i16,
7664 DAG.getNode(ISD::AND, dl, MVT::i16,
7665 CWD, DAG.getConstant(0x800, MVT::i16)),
7666 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007667 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 DAG.getNode(ISD::SRL, dl, MVT::i16,
7669 DAG.getNode(ISD::AND, dl, MVT::i16,
7670 CWD, DAG.getConstant(0x400, MVT::i16)),
7671 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007672
Dan Gohman475871a2008-07-27 21:46:04 +00007673 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 DAG.getNode(ISD::AND, dl, MVT::i16,
7675 DAG.getNode(ISD::ADD, dl, MVT::i16,
7676 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7677 DAG.getConstant(1, MVT::i16)),
7678 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007679
7680
Duncan Sands83ec4b62008-06-06 12:08:01 +00007681 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007682 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007683}
7684
Dan Gohmand858e902010-04-17 15:26:15 +00007685SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007686 EVT VT = Op.getValueType();
7687 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007688 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007689 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007690
7691 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007692 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007693 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007695 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007696 }
Evan Cheng18efe262007-12-14 02:13:44 +00007697
Evan Cheng152804e2007-12-14 08:30:15 +00007698 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007699 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007700 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007701
7702 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007703 SDValue Ops[] = {
7704 Op,
7705 DAG.getConstant(NumBits+NumBits-1, OpVT),
7706 DAG.getConstant(X86::COND_E, MVT::i8),
7707 Op.getValue(1)
7708 };
7709 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007710
7711 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007712 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007713
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 if (VT == MVT::i8)
7715 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007716 return Op;
7717}
7718
Dan Gohmand858e902010-04-17 15:26:15 +00007719SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007720 EVT VT = Op.getValueType();
7721 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007722 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007723 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007724
7725 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007726 if (VT == MVT::i8) {
7727 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007728 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007729 }
Evan Cheng152804e2007-12-14 08:30:15 +00007730
7731 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007732 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007733 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007734
7735 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007736 SDValue Ops[] = {
7737 Op,
7738 DAG.getConstant(NumBits, OpVT),
7739 DAG.getConstant(X86::COND_E, MVT::i8),
7740 Op.getValue(1)
7741 };
7742 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007743
Owen Anderson825b72b2009-08-11 20:47:22 +00007744 if (VT == MVT::i8)
7745 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007746 return Op;
7747}
7748
Dan Gohmand858e902010-04-17 15:26:15 +00007749SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007750 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007751 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007752 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007753
Mon P Wangaf9b9522008-12-18 21:42:19 +00007754 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7755 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7756 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7757 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7758 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7759 //
7760 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7761 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7762 // return AloBlo + AloBhi + AhiBlo;
7763
7764 SDValue A = Op.getOperand(0);
7765 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007766
Dale Johannesene4d209d2009-02-03 20:21:25 +00007767 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007768 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7769 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007770 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007771 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7772 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007773 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007775 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007776 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007777 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007778 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007779 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007780 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007781 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007782 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007783 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7784 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007785 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007786 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7787 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007788 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7789 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007790 return Res;
7791}
7792
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007793SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
7794 EVT VT = Op.getValueType();
7795 DebugLoc dl = Op.getDebugLoc();
7796 SDValue R = Op.getOperand(0);
7797
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007798 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007799
Nate Begeman51409212010-07-28 00:21:48 +00007800 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
7801
7802 if (VT == MVT::v4i32) {
7803 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7804 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
7805 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
7806
7807 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
7808
7809 std::vector<Constant*> CV(4, CI);
7810 Constant *C = ConstantVector::get(CV);
7811 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7812 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7813 PseudoSourceValue::getConstantPool(), 0,
7814 false, false, 16);
7815
7816 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
7817 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
7818 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
7819 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
7820 }
7821 if (VT == MVT::v16i8) {
7822 // a = a << 5;
7823 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7824 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
7825 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
7826
7827 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
7828 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
7829
7830 std::vector<Constant*> CVM1(16, CM1);
7831 std::vector<Constant*> CVM2(16, CM2);
7832 Constant *C = ConstantVector::get(CVM1);
7833 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7834 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7835 PseudoSourceValue::getConstantPool(), 0,
7836 false, false, 16);
7837
7838 // r = pblendv(r, psllw(r & (char16)15, 4), a);
7839 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7840 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7841 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7842 DAG.getConstant(4, MVT::i32));
7843 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7844 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7845 R, M, Op);
7846 // a += a
7847 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7848
7849 C = ConstantVector::get(CVM2);
7850 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7851 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7852 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
7853
7854 // r = pblendv(r, psllw(r & (char16)63, 2), a);
7855 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7856 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7857 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7858 DAG.getConstant(2, MVT::i32));
7859 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7860 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7861 R, M, Op);
7862 // a += a
7863 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7864
7865 // return pblendv(r, r+r, a);
7866 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7867 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7868 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
7869 return R;
7870 }
7871 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007872}
Mon P Wangaf9b9522008-12-18 21:42:19 +00007873
Dan Gohmand858e902010-04-17 15:26:15 +00007874SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007875 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7876 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007877 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7878 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007879 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007880 SDValue LHS = N->getOperand(0);
7881 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007882 unsigned BaseOp = 0;
7883 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007884 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007885
7886 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007887 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007888 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007889 // A subtract of one will be selected as a INC. Note that INC doesn't
7890 // set CF, so we can't do this for UADDO.
7891 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7892 if (C->getAPIntValue() == 1) {
7893 BaseOp = X86ISD::INC;
7894 Cond = X86::COND_O;
7895 break;
7896 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007897 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007898 Cond = X86::COND_O;
7899 break;
7900 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007901 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007902 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007903 break;
7904 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007905 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7906 // set CF, so we can't do this for USUBO.
7907 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7908 if (C->getAPIntValue() == 1) {
7909 BaseOp = X86ISD::DEC;
7910 Cond = X86::COND_O;
7911 break;
7912 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007913 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007914 Cond = X86::COND_O;
7915 break;
7916 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007917 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007918 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007919 break;
7920 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007921 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007922 Cond = X86::COND_O;
7923 break;
7924 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007925 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007926 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007927 break;
7928 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007929
Bill Wendling61edeb52008-12-02 01:06:39 +00007930 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007931 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007932 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007933
Bill Wendling61edeb52008-12-02 01:06:39 +00007934 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007935 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007936 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007937
Bill Wendling61edeb52008-12-02 01:06:39 +00007938 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7939 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007940}
7941
Eric Christopher9a9d2752010-07-22 02:48:34 +00007942SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7943 DebugLoc dl = Op.getDebugLoc();
7944
Eric Christopherb6729dc2010-08-04 23:03:04 +00007945 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00007946 SDValue Chain = Op.getOperand(0);
7947 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00007948 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00007949 SDValue Ops[] = {
7950 DAG.getRegister(X86::ESP, MVT::i32), // Base
7951 DAG.getTargetConstant(1, MVT::i8), // Scale
7952 DAG.getRegister(0, MVT::i32), // Index
7953 DAG.getTargetConstant(0, MVT::i32), // Disp
7954 DAG.getRegister(0, MVT::i32), // Segment.
7955 Zero,
7956 Chain
7957 };
7958 SDNode *Res =
7959 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
7960 array_lengthof(Ops));
7961 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00007962 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00007963
7964 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00007965 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00007966 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00007967
7968 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7969 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
7970 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
7971 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
7972
7973 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
7974 if (!Op1 && !Op2 && !Op3 && Op4)
7975 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
7976
7977 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
7978 if (Op1 && !Op2 && !Op3 && !Op4)
7979 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
7980
7981 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
7982 // (MFENCE)>;
7983 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00007984}
7985
Dan Gohmand858e902010-04-17 15:26:15 +00007986SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007987 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007988 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007989 unsigned Reg = 0;
7990 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007991 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007992 default:
7993 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007994 case MVT::i8: Reg = X86::AL; size = 1; break;
7995 case MVT::i16: Reg = X86::AX; size = 2; break;
7996 case MVT::i32: Reg = X86::EAX; size = 4; break;
7997 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007998 assert(Subtarget->is64Bit() && "Node not type legal!");
7999 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00008000 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008001 }
Dale Johannesendd64c412009-02-04 00:33:20 +00008002 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00008003 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00008004 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008005 Op.getOperand(1),
8006 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00008007 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00008008 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008009 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008010 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00008011 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00008012 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00008013 return cpOut;
8014}
8015
Duncan Sands1607f052008-12-01 11:39:25 +00008016SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008017 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00008018 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00008019 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008020 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008021 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008022 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008023 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
8024 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00008025 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00008026 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
8027 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00008028 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00008029 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00008030 rdx.getValue(1)
8031 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00008032 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008033}
8034
Dale Johannesen7d07b482010-05-21 00:52:33 +00008035SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
8036 SelectionDAG &DAG) const {
8037 EVT SrcVT = Op.getOperand(0).getValueType();
8038 EVT DstVT = Op.getValueType();
8039 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
8040 Subtarget->hasMMX() && !DisableMMX) &&
8041 "Unexpected custom BIT_CONVERT");
8042 assert((DstVT == MVT::i64 ||
8043 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
8044 "Unexpected custom BIT_CONVERT");
8045 // i64 <=> MMX conversions are Legal.
8046 if (SrcVT==MVT::i64 && DstVT.isVector())
8047 return Op;
8048 if (DstVT==MVT::i64 && SrcVT.isVector())
8049 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00008050 // MMX <=> MMX conversions are Legal.
8051 if (SrcVT.isVector() && DstVT.isVector())
8052 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00008053 // All other conversions need to be expanded.
8054 return SDValue();
8055}
Dan Gohmand858e902010-04-17 15:26:15 +00008056SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008057 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00008058 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008059 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008060 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00008061 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00008062 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008063 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00008064 Node->getOperand(0),
8065 Node->getOperand(1), negOp,
8066 cast<AtomicSDNode>(Node)->getSrcValue(),
8067 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00008068}
8069
Evan Cheng0db9fe62006-04-25 20:13:52 +00008070/// LowerOperation - Provide custom lowering hooks for some operations.
8071///
Dan Gohmand858e902010-04-17 15:26:15 +00008072SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008073 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008074 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00008075 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008076 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
8077 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008078 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00008079 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008080 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
8081 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
8082 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
8083 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
8084 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
8085 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008086 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00008087 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008088 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008089 case ISD::SHL_PARTS:
8090 case ISD::SRA_PARTS:
8091 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
8092 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008093 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008094 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008095 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008096 case ISD::FABS: return LowerFABS(Op, DAG);
8097 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008098 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008099 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00008100 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00008101 case ISD::SELECT: return LowerSELECT(Op, DAG);
8102 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008103 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008104 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00008105 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00008106 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008107 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00008108 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
8109 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008110 case ISD::FRAME_TO_ARGS_OFFSET:
8111 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008112 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008113 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00008114 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00008115 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00008116 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
8117 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00008118 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00008119 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00008120 case ISD::SADDO:
8121 case ISD::UADDO:
8122 case ISD::SSUBO:
8123 case ISD::USUBO:
8124 case ISD::SMULO:
8125 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00008126 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00008127 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008128 }
Chris Lattner27a6c732007-11-24 07:07:01 +00008129}
8130
Duncan Sands1607f052008-12-01 11:39:25 +00008131void X86TargetLowering::
8132ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008133 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008134 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008135 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008136 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00008137
8138 SDValue Chain = Node->getOperand(0);
8139 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008140 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008141 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008142 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008143 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00008144 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00008145 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00008146 SDValue Result =
8147 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
8148 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00008149 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008150 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008151 Results.push_back(Result.getValue(2));
8152}
8153
Duncan Sands126d9072008-07-04 11:47:58 +00008154/// ReplaceNodeResults - Replace a node with an illegal result type
8155/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00008156void X86TargetLowering::ReplaceNodeResults(SDNode *N,
8157 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00008158 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008159 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00008160 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00008161 default:
Duncan Sands1607f052008-12-01 11:39:25 +00008162 assert(false && "Do not know how to custom type legalize this operation!");
8163 return;
8164 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00008165 std::pair<SDValue,SDValue> Vals =
8166 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00008167 SDValue FIST = Vals.first, StackSlot = Vals.second;
8168 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00008169 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00008170 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00008171 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
8172 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00008173 }
8174 return;
8175 }
8176 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00008177 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00008178 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008179 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008180 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00008181 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00008182 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00008183 eax.getValue(2));
8184 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
8185 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00008186 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008187 Results.push_back(edx.getValue(1));
8188 return;
8189 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008190 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00008191 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008192 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00008193 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008194 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8195 DAG.getConstant(0, MVT::i32));
8196 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
8197 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008198 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
8199 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008200 cpInL.getValue(1));
8201 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00008202 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8203 DAG.getConstant(0, MVT::i32));
8204 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
8205 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00008206 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00008207 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008208 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00008209 swapInL.getValue(1));
8210 SDValue Ops[] = { swapInH.getValue(0),
8211 N->getOperand(1),
8212 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00008213 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008214 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00008215 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008216 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008217 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008218 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008219 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008220 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008221 Results.push_back(cpOutH.getValue(1));
8222 return;
8223 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008224 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008225 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8226 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008227 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008228 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8229 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008230 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008231 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8232 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008233 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008234 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8235 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008236 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008237 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8238 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008239 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008240 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8241 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008242 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008243 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8244 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008245 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008246}
8247
Evan Cheng72261582005-12-20 06:22:03 +00008248const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8249 switch (Opcode) {
8250 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008251 case X86ISD::BSF: return "X86ISD::BSF";
8252 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008253 case X86ISD::SHLD: return "X86ISD::SHLD";
8254 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008255 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008256 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008257 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008258 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008259 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008260 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008261 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8262 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8263 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008264 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008265 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008266 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008267 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008268 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008269 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008270 case X86ISD::COMI: return "X86ISD::COMI";
8271 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008272 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008273 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008274 case X86ISD::CMOV: return "X86ISD::CMOV";
8275 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008276 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008277 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8278 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008279 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008280 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008281 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008282 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008283 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008284 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8285 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008286 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008287 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008288 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008289 case X86ISD::FMAX: return "X86ISD::FMAX";
8290 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008291 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8292 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008293 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008294 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008295 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008296 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008297 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008298 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008299 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8300 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008301 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8302 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8303 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8304 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8305 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8306 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008307 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8308 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008309 case X86ISD::VSHL: return "X86ISD::VSHL";
8310 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008311 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8312 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8313 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8314 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8315 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8316 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8317 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8318 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8319 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8320 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008321 case X86ISD::ADD: return "X86ISD::ADD";
8322 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008323 case X86ISD::SMUL: return "X86ISD::SMUL";
8324 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008325 case X86ISD::INC: return "X86ISD::INC";
8326 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008327 case X86ISD::OR: return "X86ISD::OR";
8328 case X86ISD::XOR: return "X86ISD::XOR";
8329 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008330 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008331 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008332 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008333 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8334 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8335 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8336 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8337 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8338 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8339 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8340 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8341 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
8342 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
8343 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
8344 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
8345 case X86ISD::MOVHPS: return "X86ISD::MOVHPS";
8346 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8347 case X86ISD::MOVHPD: return "X86ISD::MOVHPD";
8348 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
8349 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8350 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8351 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8352 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8353 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8354 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8355 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8356 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8357 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8358 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8359 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8360 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8361 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8362 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8363 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8364 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8365 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8366 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8367 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008368 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008369 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008370 }
8371}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008372
Chris Lattnerc9addb72007-03-30 23:15:24 +00008373// isLegalAddressingMode - Return true if the addressing mode represented
8374// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008375bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008376 const Type *Ty) const {
8377 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008378 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +00008379 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008380
Chris Lattnerc9addb72007-03-30 23:15:24 +00008381 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008382 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008383 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008384
Chris Lattnerc9addb72007-03-30 23:15:24 +00008385 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008386 unsigned GVFlags =
8387 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008388
Chris Lattnerdfed4132009-07-10 07:38:24 +00008389 // If a reference to this global requires an extra load, we can't fold it.
8390 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008391 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008392
Chris Lattnerdfed4132009-07-10 07:38:24 +00008393 // If BaseGV requires a register for the PIC base, we cannot also have a
8394 // BaseReg specified.
8395 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008396 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008397
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008398 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +00008399 if ((M != CodeModel::Small || R != Reloc::Static) &&
8400 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008401 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008402 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008403
Chris Lattnerc9addb72007-03-30 23:15:24 +00008404 switch (AM.Scale) {
8405 case 0:
8406 case 1:
8407 case 2:
8408 case 4:
8409 case 8:
8410 // These scales always work.
8411 break;
8412 case 3:
8413 case 5:
8414 case 9:
8415 // These scales are formed with basereg+scalereg. Only accept if there is
8416 // no basereg yet.
8417 if (AM.HasBaseReg)
8418 return false;
8419 break;
8420 default: // Other stuff never works.
8421 return false;
8422 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008423
Chris Lattnerc9addb72007-03-30 23:15:24 +00008424 return true;
8425}
8426
8427
Evan Cheng2bd122c2007-10-26 01:56:11 +00008428bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008429 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008430 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008431 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8432 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008433 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008434 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008435 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008436}
8437
Owen Andersone50ed302009-08-10 22:56:29 +00008438bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008439 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008440 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008441 unsigned NumBits1 = VT1.getSizeInBits();
8442 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008443 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008444 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008445 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008446}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008447
Dan Gohman97121ba2009-04-08 00:15:30 +00008448bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008449 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008450 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008451}
8452
Owen Andersone50ed302009-08-10 22:56:29 +00008453bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008454 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008455 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008456}
8457
Owen Andersone50ed302009-08-10 22:56:29 +00008458bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008459 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008460 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008461}
8462
Evan Cheng60c07e12006-07-05 22:17:51 +00008463/// isShuffleMaskLegal - Targets can use this to indicate that they only
8464/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8465/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8466/// are assumed to be legal.
8467bool
Eric Christopherfd179292009-08-27 18:07:15 +00008468X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008469 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008470 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008471 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008472 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008473
Nate Begemana09008b2009-10-19 02:17:23 +00008474 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008475 return (VT.getVectorNumElements() == 2 ||
8476 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8477 isMOVLMask(M, VT) ||
8478 isSHUFPMask(M, VT) ||
8479 isPSHUFDMask(M, VT) ||
8480 isPSHUFHWMask(M, VT) ||
8481 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008482 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008483 isUNPCKLMask(M, VT) ||
8484 isUNPCKHMask(M, VT) ||
8485 isUNPCKL_v_undef_Mask(M, VT) ||
8486 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008487}
8488
Dan Gohman7d8143f2008-04-09 20:09:42 +00008489bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008490X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008491 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008492 unsigned NumElts = VT.getVectorNumElements();
8493 // FIXME: This collection of masks seems suspect.
8494 if (NumElts == 2)
8495 return true;
8496 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8497 return (isMOVLMask(Mask, VT) ||
8498 isCommutedMOVLMask(Mask, VT, true) ||
8499 isSHUFPMask(Mask, VT) ||
8500 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008501 }
8502 return false;
8503}
8504
8505//===----------------------------------------------------------------------===//
8506// X86 Scheduler Hooks
8507//===----------------------------------------------------------------------===//
8508
Mon P Wang63307c32008-05-05 19:05:59 +00008509// private utility function
8510MachineBasicBlock *
8511X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8512 MachineBasicBlock *MBB,
8513 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008514 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008515 unsigned LoadOpc,
8516 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008517 unsigned notOpc,
8518 unsigned EAXreg,
8519 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008520 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008521 // For the atomic bitwise operator, we generate
8522 // thisMBB:
8523 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008524 // ld t1 = [bitinstr.addr]
8525 // op t2 = t1, [bitinstr.val]
8526 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008527 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8528 // bz newMBB
8529 // fallthrough -->nextMBB
8530 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8531 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008532 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008533 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008534
Mon P Wang63307c32008-05-05 19:05:59 +00008535 /// First build the CFG
8536 MachineFunction *F = MBB->getParent();
8537 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008538 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8539 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8540 F->insert(MBBIter, newMBB);
8541 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008542
Dan Gohman14152b42010-07-06 20:24:04 +00008543 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8544 nextMBB->splice(nextMBB->begin(), thisMBB,
8545 llvm::next(MachineBasicBlock::iterator(bInstr)),
8546 thisMBB->end());
8547 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008548
Mon P Wang63307c32008-05-05 19:05:59 +00008549 // Update thisMBB to fall through to newMBB
8550 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008551
Mon P Wang63307c32008-05-05 19:05:59 +00008552 // newMBB jumps to itself and fall through to nextMBB
8553 newMBB->addSuccessor(nextMBB);
8554 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008555
Mon P Wang63307c32008-05-05 19:05:59 +00008556 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008557 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008558 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008559 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008560 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008561 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008562 int numArgs = bInstr->getNumOperands() - 1;
8563 for (int i=0; i < numArgs; ++i)
8564 argOpers[i] = &bInstr->getOperand(i+1);
8565
8566 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008567 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008568 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008569
Dale Johannesen140be2d2008-08-19 18:47:28 +00008570 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008571 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008572 for (int i=0; i <= lastAddrIndx; ++i)
8573 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008574
Dale Johannesen140be2d2008-08-19 18:47:28 +00008575 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008576 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008577 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008578 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008579 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008580 tt = t1;
8581
Dale Johannesen140be2d2008-08-19 18:47:28 +00008582 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008583 assert((argOpers[valArgIndx]->isReg() ||
8584 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008585 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008586 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008587 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008588 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008589 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008590 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008591 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008592
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008593 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008594 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008595
Dale Johannesene4d209d2009-02-03 20:21:25 +00008596 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008597 for (int i=0; i <= lastAddrIndx; ++i)
8598 (*MIB).addOperand(*argOpers[i]);
8599 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008600 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008601 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8602 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008603
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008604 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008605 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008606
Mon P Wang63307c32008-05-05 19:05:59 +00008607 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008608 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008609
Dan Gohman14152b42010-07-06 20:24:04 +00008610 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008611 return nextMBB;
8612}
8613
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008614// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008615MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008616X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8617 MachineBasicBlock *MBB,
8618 unsigned regOpcL,
8619 unsigned regOpcH,
8620 unsigned immOpcL,
8621 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008622 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008623 // For the atomic bitwise operator, we generate
8624 // thisMBB (instructions are in pairs, except cmpxchg8b)
8625 // ld t1,t2 = [bitinstr.addr]
8626 // newMBB:
8627 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8628 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008629 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008630 // mov ECX, EBX <- t5, t6
8631 // mov EAX, EDX <- t1, t2
8632 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8633 // mov t3, t4 <- EAX, EDX
8634 // bz newMBB
8635 // result in out1, out2
8636 // fallthrough -->nextMBB
8637
8638 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8639 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008640 const unsigned NotOpc = X86::NOT32r;
8641 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8642 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8643 MachineFunction::iterator MBBIter = MBB;
8644 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008645
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008646 /// First build the CFG
8647 MachineFunction *F = MBB->getParent();
8648 MachineBasicBlock *thisMBB = MBB;
8649 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8650 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8651 F->insert(MBBIter, newMBB);
8652 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008653
Dan Gohman14152b42010-07-06 20:24:04 +00008654 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8655 nextMBB->splice(nextMBB->begin(), thisMBB,
8656 llvm::next(MachineBasicBlock::iterator(bInstr)),
8657 thisMBB->end());
8658 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008659
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008660 // Update thisMBB to fall through to newMBB
8661 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008662
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008663 // newMBB jumps to itself and fall through to nextMBB
8664 newMBB->addSuccessor(nextMBB);
8665 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008666
Dale Johannesene4d209d2009-02-03 20:21:25 +00008667 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008668 // Insert instructions into newMBB based on incoming instruction
8669 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008670 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008671 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008672 MachineOperand& dest1Oper = bInstr->getOperand(0);
8673 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008674 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8675 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008676 argOpers[i] = &bInstr->getOperand(i+2);
8677
Dan Gohman71ea4e52010-05-14 21:01:44 +00008678 // We use some of the operands multiple times, so conservatively just
8679 // clear any kill flags that might be present.
8680 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8681 argOpers[i]->setIsKill(false);
8682 }
8683
Evan Chengad5b52f2010-01-08 19:14:57 +00008684 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008685 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008686
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008687 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008688 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008689 for (int i=0; i <= lastAddrIndx; ++i)
8690 (*MIB).addOperand(*argOpers[i]);
8691 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008692 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008693 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008694 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008695 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008696 MachineOperand newOp3 = *(argOpers[3]);
8697 if (newOp3.isImm())
8698 newOp3.setImm(newOp3.getImm()+4);
8699 else
8700 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008701 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008702 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008703
8704 // t3/4 are defined later, at the bottom of the loop
8705 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8706 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008707 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008708 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008709 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008710 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8711
Evan Cheng306b4ca2010-01-08 23:41:50 +00008712 // The subsequent operations should be using the destination registers of
8713 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008714 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008715 t1 = F->getRegInfo().createVirtualRegister(RC);
8716 t2 = F->getRegInfo().createVirtualRegister(RC);
8717 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8718 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008719 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008720 t1 = dest1Oper.getReg();
8721 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008722 }
8723
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008724 int valArgIndx = lastAddrIndx + 1;
8725 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008726 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008727 "invalid operand");
8728 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8729 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008730 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008731 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008732 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008733 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008734 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008735 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008736 (*MIB).addOperand(*argOpers[valArgIndx]);
8737 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008738 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008739 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008740 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008741 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008742 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008743 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008744 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008745 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008746 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008747 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008748
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008749 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008750 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008751 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008752 MIB.addReg(t2);
8753
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008754 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008755 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008756 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008757 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008758
Dale Johannesene4d209d2009-02-03 20:21:25 +00008759 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008760 for (int i=0; i <= lastAddrIndx; ++i)
8761 (*MIB).addOperand(*argOpers[i]);
8762
8763 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008764 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8765 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008766
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008767 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008768 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008769 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008770 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008771
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008772 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008773 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008774
Dan Gohman14152b42010-07-06 20:24:04 +00008775 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008776 return nextMBB;
8777}
8778
8779// private utility function
8780MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008781X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8782 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008783 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008784 // For the atomic min/max operator, we generate
8785 // thisMBB:
8786 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008787 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008788 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008789 // cmp t1, t2
8790 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008791 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008792 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8793 // bz newMBB
8794 // fallthrough -->nextMBB
8795 //
8796 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8797 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008798 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008799 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008800
Mon P Wang63307c32008-05-05 19:05:59 +00008801 /// First build the CFG
8802 MachineFunction *F = MBB->getParent();
8803 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008804 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8805 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8806 F->insert(MBBIter, newMBB);
8807 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008808
Dan Gohman14152b42010-07-06 20:24:04 +00008809 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8810 nextMBB->splice(nextMBB->begin(), thisMBB,
8811 llvm::next(MachineBasicBlock::iterator(mInstr)),
8812 thisMBB->end());
8813 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008814
Mon P Wang63307c32008-05-05 19:05:59 +00008815 // Update thisMBB to fall through to newMBB
8816 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008817
Mon P Wang63307c32008-05-05 19:05:59 +00008818 // newMBB jumps to newMBB and fall through to nextMBB
8819 newMBB->addSuccessor(nextMBB);
8820 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008821
Dale Johannesene4d209d2009-02-03 20:21:25 +00008822 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008823 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008824 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008825 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008826 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008827 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008828 int numArgs = mInstr->getNumOperands() - 1;
8829 for (int i=0; i < numArgs; ++i)
8830 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008831
Mon P Wang63307c32008-05-05 19:05:59 +00008832 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008833 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008834 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008835
Mon P Wangab3e7472008-05-05 22:56:23 +00008836 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008837 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008838 for (int i=0; i <= lastAddrIndx; ++i)
8839 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008840
Mon P Wang63307c32008-05-05 19:05:59 +00008841 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008842 assert((argOpers[valArgIndx]->isReg() ||
8843 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008844 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008845
8846 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008847 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008848 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008849 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008850 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008851 (*MIB).addOperand(*argOpers[valArgIndx]);
8852
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008853 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008854 MIB.addReg(t1);
8855
Dale Johannesene4d209d2009-02-03 20:21:25 +00008856 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008857 MIB.addReg(t1);
8858 MIB.addReg(t2);
8859
8860 // Generate movc
8861 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008862 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008863 MIB.addReg(t2);
8864 MIB.addReg(t1);
8865
8866 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008867 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008868 for (int i=0; i <= lastAddrIndx; ++i)
8869 (*MIB).addOperand(*argOpers[i]);
8870 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008871 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008872 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8873 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008874
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008875 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008876 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008877
Mon P Wang63307c32008-05-05 19:05:59 +00008878 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008879 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008880
Dan Gohman14152b42010-07-06 20:24:04 +00008881 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008882 return nextMBB;
8883}
8884
Eric Christopherf83a5de2009-08-27 18:08:16 +00008885// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008886// or XMM0_V32I8 in AVX all of this code can be replaced with that
8887// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008888MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008889X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008890 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008891
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008892 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
8893 "Target must have SSE4.2 or AVX features enabled");
8894
Eric Christopherb120ab42009-08-18 22:50:32 +00008895 DebugLoc dl = MI->getDebugLoc();
8896 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8897
8898 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008899
8900 if (!Subtarget->hasAVX()) {
8901 if (memArg)
8902 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8903 else
8904 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
8905 } else {
8906 if (memArg)
8907 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
8908 else
8909 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
8910 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008911
8912 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8913
8914 for (unsigned i = 0; i < numArgs; ++i) {
8915 MachineOperand &Op = MI->getOperand(i+1);
8916
8917 if (!(Op.isReg() && Op.isImplicit()))
8918 MIB.addOperand(Op);
8919 }
8920
8921 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8922 .addReg(X86::XMM0);
8923
Dan Gohman14152b42010-07-06 20:24:04 +00008924 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008925
8926 return BB;
8927}
8928
8929MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008930X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8931 MachineInstr *MI,
8932 MachineBasicBlock *MBB) const {
8933 // Emit code to save XMM registers to the stack. The ABI says that the
8934 // number of registers to save is given in %al, so it's theoretically
8935 // possible to do an indirect jump trick to avoid saving all of them,
8936 // however this code takes a simpler approach and just executes all
8937 // of the stores if %al is non-zero. It's less code, and it's probably
8938 // easier on the hardware branch predictor, and stores aren't all that
8939 // expensive anyway.
8940
8941 // Create the new basic blocks. One block contains all the XMM stores,
8942 // and one block is the final destination regardless of whether any
8943 // stores were performed.
8944 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8945 MachineFunction *F = MBB->getParent();
8946 MachineFunction::iterator MBBIter = MBB;
8947 ++MBBIter;
8948 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8949 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8950 F->insert(MBBIter, XMMSaveMBB);
8951 F->insert(MBBIter, EndMBB);
8952
Dan Gohman14152b42010-07-06 20:24:04 +00008953 // Transfer the remainder of MBB and its successor edges to EndMBB.
8954 EndMBB->splice(EndMBB->begin(), MBB,
8955 llvm::next(MachineBasicBlock::iterator(MI)),
8956 MBB->end());
8957 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8958
Dan Gohmand6708ea2009-08-15 01:38:56 +00008959 // The original block will now fall through to the XMM save block.
8960 MBB->addSuccessor(XMMSaveMBB);
8961 // The XMMSaveMBB will fall through to the end block.
8962 XMMSaveMBB->addSuccessor(EndMBB);
8963
8964 // Now add the instructions.
8965 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8966 DebugLoc DL = MI->getDebugLoc();
8967
8968 unsigned CountReg = MI->getOperand(0).getReg();
8969 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8970 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8971
8972 if (!Subtarget->isTargetWin64()) {
8973 // If %al is 0, branch around the XMM save block.
8974 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008975 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008976 MBB->addSuccessor(EndMBB);
8977 }
8978
8979 // In the XMM save block, save all the XMM argument registers.
8980 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8981 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008982 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008983 F->getMachineMemOperand(
8984 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8985 MachineMemOperand::MOStore, Offset,
8986 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008987 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8988 .addFrameIndex(RegSaveFrameIndex)
8989 .addImm(/*Scale=*/1)
8990 .addReg(/*IndexReg=*/0)
8991 .addImm(/*Disp=*/Offset)
8992 .addReg(/*Segment=*/0)
8993 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008994 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008995 }
8996
Dan Gohman14152b42010-07-06 20:24:04 +00008997 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008998
8999 return EndMBB;
9000}
Mon P Wang63307c32008-05-05 19:05:59 +00009001
Evan Cheng60c07e12006-07-05 22:17:51 +00009002MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00009003X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009004 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00009005 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9006 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00009007
Chris Lattner52600972009-09-02 05:57:00 +00009008 // To "insert" a SELECT_CC instruction, we actually have to insert the
9009 // diamond control-flow pattern. The incoming instruction knows the
9010 // destination vreg to set, the condition code register to branch on, the
9011 // true/false values to select between, and a branch opcode to use.
9012 const BasicBlock *LLVM_BB = BB->getBasicBlock();
9013 MachineFunction::iterator It = BB;
9014 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00009015
Chris Lattner52600972009-09-02 05:57:00 +00009016 // thisMBB:
9017 // ...
9018 // TrueVal = ...
9019 // cmpTY ccX, r1, r2
9020 // bCC copy1MBB
9021 // fallthrough --> copy0MBB
9022 MachineBasicBlock *thisMBB = BB;
9023 MachineFunction *F = BB->getParent();
9024 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
9025 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00009026 F->insert(It, copy0MBB);
9027 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00009028
Bill Wendling730c07e2010-06-25 20:48:10 +00009029 // If the EFLAGS register isn't dead in the terminator, then claim that it's
9030 // live into the sink and copy blocks.
9031 const MachineFunction *MF = BB->getParent();
9032 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
9033 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00009034
Dan Gohman14152b42010-07-06 20:24:04 +00009035 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
9036 const MachineOperand &MO = MI->getOperand(I);
9037 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00009038 unsigned Reg = MO.getReg();
9039 if (Reg != X86::EFLAGS) continue;
9040 copy0MBB->addLiveIn(Reg);
9041 sinkMBB->addLiveIn(Reg);
9042 }
9043
Dan Gohman14152b42010-07-06 20:24:04 +00009044 // Transfer the remainder of BB and its successor edges to sinkMBB.
9045 sinkMBB->splice(sinkMBB->begin(), BB,
9046 llvm::next(MachineBasicBlock::iterator(MI)),
9047 BB->end());
9048 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
9049
9050 // Add the true and fallthrough blocks as its successors.
9051 BB->addSuccessor(copy0MBB);
9052 BB->addSuccessor(sinkMBB);
9053
9054 // Create the conditional branch instruction.
9055 unsigned Opc =
9056 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
9057 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
9058
Chris Lattner52600972009-09-02 05:57:00 +00009059 // copy0MBB:
9060 // %FalseValue = ...
9061 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00009062 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00009063
Chris Lattner52600972009-09-02 05:57:00 +00009064 // sinkMBB:
9065 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
9066 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00009067 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
9068 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00009069 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
9070 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
9071
Dan Gohman14152b42010-07-06 20:24:04 +00009072 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00009073 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00009074}
9075
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009076MachineBasicBlock *
9077X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009078 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009079 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9080 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009081
9082 // The lowering is pretty easy: we're just emitting the call to _alloca. The
9083 // non-trivial part is impdef of ESP.
9084 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
9085 // mingw-w64.
9086
Dan Gohman14152b42010-07-06 20:24:04 +00009087 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009088 .addExternalSymbol("_alloca")
9089 .addReg(X86::EAX, RegState::Implicit)
9090 .addReg(X86::ESP, RegState::Implicit)
9091 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
Anton Korobeynikov9f7f83b2010-08-25 07:50:11 +00009092 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
9093 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009094
Dan Gohman14152b42010-07-06 20:24:04 +00009095 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009096 return BB;
9097}
Chris Lattner52600972009-09-02 05:57:00 +00009098
9099MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00009100X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
9101 MachineBasicBlock *BB) const {
9102 // This is pretty easy. We're taking the value that we received from
9103 // our load from the relocation, sticking it in either RDI (x86-64)
9104 // or EAX and doing an indirect call. The return value will then
9105 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00009106 const X86InstrInfo *TII
9107 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00009108 DebugLoc DL = MI->getDebugLoc();
9109 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009110 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00009111
Eric Christopher54415362010-06-08 22:04:25 +00009112 assert(MI->getOperand(3).isGlobal() && "This should be a global");
9113
Eric Christopher30ef0e52010-06-03 04:07:48 +00009114 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00009115 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9116 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00009117 .addReg(X86::RIP)
9118 .addImm(0).addReg(0)
9119 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9120 MI->getOperand(3).getTargetFlags())
9121 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00009122 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00009123 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00009124 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00009125 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9126 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00009127 .addReg(0)
9128 .addImm(0).addReg(0)
9129 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9130 MI->getOperand(3).getTargetFlags())
9131 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009132 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009133 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009134 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00009135 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
9136 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00009137 .addReg(TII->getGlobalBaseReg(F))
9138 .addImm(0).addReg(0)
9139 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
9140 MI->getOperand(3).getTargetFlags())
9141 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00009142 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00009143 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009144 }
9145
Dan Gohman14152b42010-07-06 20:24:04 +00009146 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00009147 return BB;
9148}
9149
9150MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00009151X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009152 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00009153 switch (MI->getOpcode()) {
9154 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00009155 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009156 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00009157 case X86::TLSCall_32:
9158 case X86::TLSCall_64:
9159 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00009160 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00009161 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00009162 case X86::CMOV_FR32:
9163 case X86::CMOV_FR64:
9164 case X86::CMOV_V4F32:
9165 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00009166 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00009167 case X86::CMOV_GR16:
9168 case X86::CMOV_GR32:
9169 case X86::CMOV_RFP32:
9170 case X86::CMOV_RFP64:
9171 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00009172 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009173
Dale Johannesen849f2142007-07-03 00:53:03 +00009174 case X86::FP32_TO_INT16_IN_MEM:
9175 case X86::FP32_TO_INT32_IN_MEM:
9176 case X86::FP32_TO_INT64_IN_MEM:
9177 case X86::FP64_TO_INT16_IN_MEM:
9178 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00009179 case X86::FP64_TO_INT64_IN_MEM:
9180 case X86::FP80_TO_INT16_IN_MEM:
9181 case X86::FP80_TO_INT32_IN_MEM:
9182 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00009183 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
9184 DebugLoc DL = MI->getDebugLoc();
9185
Evan Cheng60c07e12006-07-05 22:17:51 +00009186 // Change the floating point control register to use "round towards zero"
9187 // mode when truncating to an integer value.
9188 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00009189 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00009190 addFrameReference(BuildMI(*BB, MI, DL,
9191 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009192
9193 // Load the old value of the high byte of the control word...
9194 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00009195 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00009196 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009197 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009198
9199 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00009200 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009201 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00009202
9203 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00009204 addFrameReference(BuildMI(*BB, MI, DL,
9205 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009206
9207 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00009208 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00009209 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00009210
9211 // Get the X86 opcode to use.
9212 unsigned Opc;
9213 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00009214 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00009215 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
9216 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
9217 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
9218 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
9219 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9220 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009221 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9222 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9223 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009224 }
9225
9226 X86AddressMode AM;
9227 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009228 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009229 AM.BaseType = X86AddressMode::RegBase;
9230 AM.Base.Reg = Op.getReg();
9231 } else {
9232 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009233 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009234 }
9235 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009236 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009237 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009238 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009239 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009240 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009241 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009242 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009243 AM.GV = Op.getGlobal();
9244 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009245 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009246 }
Dan Gohman14152b42010-07-06 20:24:04 +00009247 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009248 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009249
9250 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009251 addFrameReference(BuildMI(*BB, MI, DL,
9252 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009253
Dan Gohman14152b42010-07-06 20:24:04 +00009254 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009255 return BB;
9256 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009257 // String/text processing lowering.
9258 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009259 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009260 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9261 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009262 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009263 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9264 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009265 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009266 return EmitPCMP(MI, BB, 5, false /* in mem */);
9267 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009268 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009269 return EmitPCMP(MI, BB, 5, true /* in mem */);
9270
9271 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009272 case X86::ATOMAND32:
9273 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009274 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009275 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009276 X86::NOT32r, X86::EAX,
9277 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009278 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009279 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9280 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009281 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009282 X86::NOT32r, X86::EAX,
9283 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009284 case X86::ATOMXOR32:
9285 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009286 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009287 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009288 X86::NOT32r, X86::EAX,
9289 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009290 case X86::ATOMNAND32:
9291 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009292 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009293 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009294 X86::NOT32r, X86::EAX,
9295 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009296 case X86::ATOMMIN32:
9297 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9298 case X86::ATOMMAX32:
9299 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9300 case X86::ATOMUMIN32:
9301 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9302 case X86::ATOMUMAX32:
9303 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009304
9305 case X86::ATOMAND16:
9306 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9307 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009308 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009309 X86::NOT16r, X86::AX,
9310 X86::GR16RegisterClass);
9311 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009312 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009313 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009314 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009315 X86::NOT16r, X86::AX,
9316 X86::GR16RegisterClass);
9317 case X86::ATOMXOR16:
9318 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9319 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009320 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009321 X86::NOT16r, X86::AX,
9322 X86::GR16RegisterClass);
9323 case X86::ATOMNAND16:
9324 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9325 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009326 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009327 X86::NOT16r, X86::AX,
9328 X86::GR16RegisterClass, true);
9329 case X86::ATOMMIN16:
9330 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9331 case X86::ATOMMAX16:
9332 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9333 case X86::ATOMUMIN16:
9334 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9335 case X86::ATOMUMAX16:
9336 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9337
9338 case X86::ATOMAND8:
9339 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9340 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009341 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009342 X86::NOT8r, X86::AL,
9343 X86::GR8RegisterClass);
9344 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009345 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009346 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009347 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009348 X86::NOT8r, X86::AL,
9349 X86::GR8RegisterClass);
9350 case X86::ATOMXOR8:
9351 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9352 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009353 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009354 X86::NOT8r, X86::AL,
9355 X86::GR8RegisterClass);
9356 case X86::ATOMNAND8:
9357 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9358 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009359 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009360 X86::NOT8r, X86::AL,
9361 X86::GR8RegisterClass, true);
9362 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009363 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009364 case X86::ATOMAND64:
9365 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009366 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009367 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009368 X86::NOT64r, X86::RAX,
9369 X86::GR64RegisterClass);
9370 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009371 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9372 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009373 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009374 X86::NOT64r, X86::RAX,
9375 X86::GR64RegisterClass);
9376 case X86::ATOMXOR64:
9377 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009378 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009379 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009380 X86::NOT64r, X86::RAX,
9381 X86::GR64RegisterClass);
9382 case X86::ATOMNAND64:
9383 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9384 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009385 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009386 X86::NOT64r, X86::RAX,
9387 X86::GR64RegisterClass, true);
9388 case X86::ATOMMIN64:
9389 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9390 case X86::ATOMMAX64:
9391 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9392 case X86::ATOMUMIN64:
9393 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9394 case X86::ATOMUMAX64:
9395 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009396
9397 // This group does 64-bit operations on a 32-bit host.
9398 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009399 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009400 X86::AND32rr, X86::AND32rr,
9401 X86::AND32ri, X86::AND32ri,
9402 false);
9403 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009404 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009405 X86::OR32rr, X86::OR32rr,
9406 X86::OR32ri, X86::OR32ri,
9407 false);
9408 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009409 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009410 X86::XOR32rr, X86::XOR32rr,
9411 X86::XOR32ri, X86::XOR32ri,
9412 false);
9413 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009414 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009415 X86::AND32rr, X86::AND32rr,
9416 X86::AND32ri, X86::AND32ri,
9417 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009418 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009419 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009420 X86::ADD32rr, X86::ADC32rr,
9421 X86::ADD32ri, X86::ADC32ri,
9422 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009423 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009424 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009425 X86::SUB32rr, X86::SBB32rr,
9426 X86::SUB32ri, X86::SBB32ri,
9427 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009428 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009429 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009430 X86::MOV32rr, X86::MOV32rr,
9431 X86::MOV32ri, X86::MOV32ri,
9432 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009433 case X86::VASTART_SAVE_XMM_REGS:
9434 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009435 }
9436}
9437
9438//===----------------------------------------------------------------------===//
9439// X86 Optimization Hooks
9440//===----------------------------------------------------------------------===//
9441
Dan Gohman475871a2008-07-27 21:46:04 +00009442void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009443 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009444 APInt &KnownZero,
9445 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009446 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009447 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009448 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009449 assert((Opc >= ISD::BUILTIN_OP_END ||
9450 Opc == ISD::INTRINSIC_WO_CHAIN ||
9451 Opc == ISD::INTRINSIC_W_CHAIN ||
9452 Opc == ISD::INTRINSIC_VOID) &&
9453 "Should use MaskedValueIsZero if you don't know whether Op"
9454 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009455
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009456 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009457 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009458 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009459 case X86ISD::ADD:
9460 case X86ISD::SUB:
9461 case X86ISD::SMUL:
9462 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009463 case X86ISD::INC:
9464 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009465 case X86ISD::OR:
9466 case X86ISD::XOR:
9467 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009468 // These nodes' second result is a boolean.
9469 if (Op.getResNo() == 0)
9470 break;
9471 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009472 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009473 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9474 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009475 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009476 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009477}
Chris Lattner259e97c2006-01-31 19:43:35 +00009478
Evan Cheng206ee9d2006-07-07 08:33:52 +00009479/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009480/// node is a GlobalAddress + offset.
9481bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009482 const GlobalValue* &GA,
9483 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009484 if (N->getOpcode() == X86ISD::Wrapper) {
9485 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009486 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009487 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009488 return true;
9489 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009490 }
Evan Chengad4196b2008-05-12 19:56:52 +00009491 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009492}
9493
Evan Cheng206ee9d2006-07-07 08:33:52 +00009494/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9495/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9496/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009497/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009498static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009499 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009500 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009501 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +00009502
Eli Friedman7a5e5552009-06-07 06:52:44 +00009503 if (VT.getSizeInBits() != 128)
9504 return SDValue();
9505
Nate Begemanfdea31a2010-03-24 20:49:50 +00009506 SmallVector<SDValue, 16> Elts;
9507 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00009508 Elts.push_back(getShuffleScalarElt(N, i, DAG));
9509
Nate Begemanfdea31a2010-03-24 20:49:50 +00009510 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009511}
Evan Chengd880b972008-05-09 21:53:03 +00009512
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009513/// PerformShuffleCombine - Detect vector gather/scatter index generation
9514/// and convert it from being a bunch of shuffles and extracts to a simple
9515/// store and scalar loads to extract the elements.
9516static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9517 const TargetLowering &TLI) {
9518 SDValue InputVector = N->getOperand(0);
9519
9520 // Only operate on vectors of 4 elements, where the alternative shuffling
9521 // gets to be more expensive.
9522 if (InputVector.getValueType() != MVT::v4i32)
9523 return SDValue();
9524
9525 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9526 // single use which is a sign-extend or zero-extend, and all elements are
9527 // used.
9528 SmallVector<SDNode *, 4> Uses;
9529 unsigned ExtractedElements = 0;
9530 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9531 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9532 if (UI.getUse().getResNo() != InputVector.getResNo())
9533 return SDValue();
9534
9535 SDNode *Extract = *UI;
9536 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9537 return SDValue();
9538
9539 if (Extract->getValueType(0) != MVT::i32)
9540 return SDValue();
9541 if (!Extract->hasOneUse())
9542 return SDValue();
9543 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9544 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9545 return SDValue();
9546 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9547 return SDValue();
9548
9549 // Record which element was extracted.
9550 ExtractedElements |=
9551 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9552
9553 Uses.push_back(Extract);
9554 }
9555
9556 // If not all the elements were used, this may not be worthwhile.
9557 if (ExtractedElements != 15)
9558 return SDValue();
9559
9560 // Ok, we've now decided to do the transformation.
9561 DebugLoc dl = InputVector.getDebugLoc();
9562
9563 // Store the value to a temporary stack slot.
9564 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009565 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9566 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009567
9568 // Replace each use (extract) with a load of the appropriate element.
9569 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9570 UE = Uses.end(); UI != UE; ++UI) {
9571 SDNode *Extract = *UI;
9572
9573 // Compute the element's address.
9574 SDValue Idx = Extract->getOperand(1);
9575 unsigned EltSize =
9576 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9577 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9578 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9579
Eric Christopher90eb4022010-07-22 00:26:08 +00009580 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9581 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009582
9583 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009584 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9585 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009586
9587 // Replace the exact with the load.
9588 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9589 }
9590
9591 // The replacement was made in place; don't return anything.
9592 return SDValue();
9593}
9594
Chris Lattner83e6c992006-10-04 06:57:07 +00009595/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009596static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009597 const X86Subtarget *Subtarget) {
9598 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009599 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009600 // Get the LHS/RHS of the select.
9601 SDValue LHS = N->getOperand(1);
9602 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009603
Dan Gohman670e5392009-09-21 18:03:22 +00009604 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009605 // instructions match the semantics of the common C idiom x<y?x:y but not
9606 // x<=y?x:y, because of how they handle negative zero (which can be
9607 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009608 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009609 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009610 Cond.getOpcode() == ISD::SETCC) {
9611 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009612
Chris Lattner47b4ce82009-03-11 05:48:52 +00009613 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009614 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009615 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9616 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009617 switch (CC) {
9618 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009619 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009620 // Converting this to a min would handle NaNs incorrectly, and swapping
9621 // the operands would cause it to handle comparisons between positive
9622 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009623 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009624 if (!UnsafeFPMath &&
9625 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9626 break;
9627 std::swap(LHS, RHS);
9628 }
Dan Gohman670e5392009-09-21 18:03:22 +00009629 Opcode = X86ISD::FMIN;
9630 break;
9631 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009632 // Converting this to a min would handle comparisons between positive
9633 // and negative zero incorrectly.
9634 if (!UnsafeFPMath &&
9635 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9636 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009637 Opcode = X86ISD::FMIN;
9638 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009639 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009640 // Converting this to a min would handle both negative zeros and NaNs
9641 // incorrectly, but we can swap the operands to fix both.
9642 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009643 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009644 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009645 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009646 Opcode = X86ISD::FMIN;
9647 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009648
Dan Gohman670e5392009-09-21 18:03:22 +00009649 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009650 // Converting this to a max would handle comparisons between positive
9651 // and negative zero incorrectly.
9652 if (!UnsafeFPMath &&
9653 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9654 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009655 Opcode = X86ISD::FMAX;
9656 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009657 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009658 // Converting this to a max would handle NaNs incorrectly, and swapping
9659 // the operands would cause it to handle comparisons between positive
9660 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009661 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009662 if (!UnsafeFPMath &&
9663 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9664 break;
9665 std::swap(LHS, RHS);
9666 }
Dan Gohman670e5392009-09-21 18:03:22 +00009667 Opcode = X86ISD::FMAX;
9668 break;
9669 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009670 // Converting this to a max would handle both negative zeros and NaNs
9671 // incorrectly, but we can swap the operands to fix both.
9672 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009673 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009674 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009675 case ISD::SETGE:
9676 Opcode = X86ISD::FMAX;
9677 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009678 }
Dan Gohman670e5392009-09-21 18:03:22 +00009679 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009680 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9681 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009682 switch (CC) {
9683 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009684 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009685 // Converting this to a min would handle comparisons between positive
9686 // and negative zero incorrectly, and swapping the operands would
9687 // cause it to handle NaNs incorrectly.
9688 if (!UnsafeFPMath &&
9689 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009690 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009691 break;
9692 std::swap(LHS, RHS);
9693 }
Dan Gohman670e5392009-09-21 18:03:22 +00009694 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009695 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009696 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009697 // Converting this to a min would handle NaNs incorrectly.
9698 if (!UnsafeFPMath &&
9699 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9700 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009701 Opcode = X86ISD::FMIN;
9702 break;
9703 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009704 // Converting this to a min would handle both negative zeros and NaNs
9705 // incorrectly, but we can swap the operands to fix both.
9706 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009707 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009708 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009709 case ISD::SETGE:
9710 Opcode = X86ISD::FMIN;
9711 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009712
Dan Gohman670e5392009-09-21 18:03:22 +00009713 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009714 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009715 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009716 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009717 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009718 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009719 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009720 // Converting this to a max would handle comparisons between positive
9721 // and negative zero incorrectly, and swapping the operands would
9722 // cause it to handle NaNs incorrectly.
9723 if (!UnsafeFPMath &&
9724 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009725 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009726 break;
9727 std::swap(LHS, RHS);
9728 }
Dan Gohman670e5392009-09-21 18:03:22 +00009729 Opcode = X86ISD::FMAX;
9730 break;
9731 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009732 // Converting this to a max would handle both negative zeros and NaNs
9733 // incorrectly, but we can swap the operands to fix both.
9734 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009735 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009736 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009737 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009738 Opcode = X86ISD::FMAX;
9739 break;
9740 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009741 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009742
Chris Lattner47b4ce82009-03-11 05:48:52 +00009743 if (Opcode)
9744 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009745 }
Eric Christopherfd179292009-08-27 18:07:15 +00009746
Chris Lattnerd1980a52009-03-12 06:52:53 +00009747 // If this is a select between two integer constants, try to do some
9748 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009749 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9750 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009751 // Don't do this for crazy integer types.
9752 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9753 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009754 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009755 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009756
Chris Lattnercee56e72009-03-13 05:53:31 +00009757 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009758 // Efficiently invertible.
9759 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9760 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9761 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9762 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009763 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009764 }
Eric Christopherfd179292009-08-27 18:07:15 +00009765
Chris Lattnerd1980a52009-03-12 06:52:53 +00009766 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009767 if (FalseC->getAPIntValue() == 0 &&
9768 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009769 if (NeedsCondInvert) // Invert the condition if needed.
9770 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9771 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009772
Chris Lattnerd1980a52009-03-12 06:52:53 +00009773 // Zero extend the condition if needed.
9774 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009775
Chris Lattnercee56e72009-03-13 05:53:31 +00009776 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009777 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009778 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009779 }
Eric Christopherfd179292009-08-27 18:07:15 +00009780
Chris Lattner97a29a52009-03-13 05:22:11 +00009781 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009782 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009783 if (NeedsCondInvert) // Invert the condition if needed.
9784 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9785 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009786
Chris Lattner97a29a52009-03-13 05:22:11 +00009787 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009788 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9789 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009790 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009791 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009792 }
Eric Christopherfd179292009-08-27 18:07:15 +00009793
Chris Lattnercee56e72009-03-13 05:53:31 +00009794 // Optimize cases that will turn into an LEA instruction. This requires
9795 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009796 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009797 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009798 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009799
Chris Lattnercee56e72009-03-13 05:53:31 +00009800 bool isFastMultiplier = false;
9801 if (Diff < 10) {
9802 switch ((unsigned char)Diff) {
9803 default: break;
9804 case 1: // result = add base, cond
9805 case 2: // result = lea base( , cond*2)
9806 case 3: // result = lea base(cond, cond*2)
9807 case 4: // result = lea base( , cond*4)
9808 case 5: // result = lea base(cond, cond*4)
9809 case 8: // result = lea base( , cond*8)
9810 case 9: // result = lea base(cond, cond*8)
9811 isFastMultiplier = true;
9812 break;
9813 }
9814 }
Eric Christopherfd179292009-08-27 18:07:15 +00009815
Chris Lattnercee56e72009-03-13 05:53:31 +00009816 if (isFastMultiplier) {
9817 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9818 if (NeedsCondInvert) // Invert the condition if needed.
9819 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9820 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009821
Chris Lattnercee56e72009-03-13 05:53:31 +00009822 // Zero extend the condition if needed.
9823 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9824 Cond);
9825 // Scale the condition by the difference.
9826 if (Diff != 1)
9827 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9828 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009829
Chris Lattnercee56e72009-03-13 05:53:31 +00009830 // Add the base if non-zero.
9831 if (FalseC->getAPIntValue() != 0)
9832 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9833 SDValue(FalseC, 0));
9834 return Cond;
9835 }
Eric Christopherfd179292009-08-27 18:07:15 +00009836 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009837 }
9838 }
Eric Christopherfd179292009-08-27 18:07:15 +00009839
Dan Gohman475871a2008-07-27 21:46:04 +00009840 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009841}
9842
Chris Lattnerd1980a52009-03-12 06:52:53 +00009843/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9844static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9845 TargetLowering::DAGCombinerInfo &DCI) {
9846 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009847
Chris Lattnerd1980a52009-03-12 06:52:53 +00009848 // If the flag operand isn't dead, don't touch this CMOV.
9849 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9850 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009851
Chris Lattnerd1980a52009-03-12 06:52:53 +00009852 // If this is a select between two integer constants, try to do some
9853 // optimizations. Note that the operands are ordered the opposite of SELECT
9854 // operands.
9855 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9856 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9857 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9858 // larger than FalseC (the false value).
9859 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009860
Chris Lattnerd1980a52009-03-12 06:52:53 +00009861 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9862 CC = X86::GetOppositeBranchCondition(CC);
9863 std::swap(TrueC, FalseC);
9864 }
Eric Christopherfd179292009-08-27 18:07:15 +00009865
Chris Lattnerd1980a52009-03-12 06:52:53 +00009866 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009867 // This is efficient for any integer data type (including i8/i16) and
9868 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009869 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9870 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009871 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9872 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009873
Chris Lattnerd1980a52009-03-12 06:52:53 +00009874 // Zero extend the condition if needed.
9875 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009876
Chris Lattnerd1980a52009-03-12 06:52:53 +00009877 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9878 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009879 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009880 if (N->getNumValues() == 2) // Dead flag value?
9881 return DCI.CombineTo(N, Cond, SDValue());
9882 return Cond;
9883 }
Eric Christopherfd179292009-08-27 18:07:15 +00009884
Chris Lattnercee56e72009-03-13 05:53:31 +00009885 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9886 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009887 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9888 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009889 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9890 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009891
Chris Lattner97a29a52009-03-13 05:22:11 +00009892 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009893 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9894 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009895 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9896 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009897
Chris Lattner97a29a52009-03-13 05:22:11 +00009898 if (N->getNumValues() == 2) // Dead flag value?
9899 return DCI.CombineTo(N, Cond, SDValue());
9900 return Cond;
9901 }
Eric Christopherfd179292009-08-27 18:07:15 +00009902
Chris Lattnercee56e72009-03-13 05:53:31 +00009903 // Optimize cases that will turn into an LEA instruction. This requires
9904 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009905 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009906 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009907 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009908
Chris Lattnercee56e72009-03-13 05:53:31 +00009909 bool isFastMultiplier = false;
9910 if (Diff < 10) {
9911 switch ((unsigned char)Diff) {
9912 default: break;
9913 case 1: // result = add base, cond
9914 case 2: // result = lea base( , cond*2)
9915 case 3: // result = lea base(cond, cond*2)
9916 case 4: // result = lea base( , cond*4)
9917 case 5: // result = lea base(cond, cond*4)
9918 case 8: // result = lea base( , cond*8)
9919 case 9: // result = lea base(cond, cond*8)
9920 isFastMultiplier = true;
9921 break;
9922 }
9923 }
Eric Christopherfd179292009-08-27 18:07:15 +00009924
Chris Lattnercee56e72009-03-13 05:53:31 +00009925 if (isFastMultiplier) {
9926 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9927 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009928 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9929 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009930 // Zero extend the condition if needed.
9931 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9932 Cond);
9933 // Scale the condition by the difference.
9934 if (Diff != 1)
9935 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9936 DAG.getConstant(Diff, Cond.getValueType()));
9937
9938 // Add the base if non-zero.
9939 if (FalseC->getAPIntValue() != 0)
9940 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9941 SDValue(FalseC, 0));
9942 if (N->getNumValues() == 2) // Dead flag value?
9943 return DCI.CombineTo(N, Cond, SDValue());
9944 return Cond;
9945 }
Eric Christopherfd179292009-08-27 18:07:15 +00009946 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009947 }
9948 }
9949 return SDValue();
9950}
9951
9952
Evan Cheng0b0cd912009-03-28 05:57:29 +00009953/// PerformMulCombine - Optimize a single multiply with constant into two
9954/// in order to implement it with two cheaper instructions, e.g.
9955/// LEA + SHL, LEA + LEA.
9956static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9957 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009958 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9959 return SDValue();
9960
Owen Andersone50ed302009-08-10 22:56:29 +00009961 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009962 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009963 return SDValue();
9964
9965 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9966 if (!C)
9967 return SDValue();
9968 uint64_t MulAmt = C->getZExtValue();
9969 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9970 return SDValue();
9971
9972 uint64_t MulAmt1 = 0;
9973 uint64_t MulAmt2 = 0;
9974 if ((MulAmt % 9) == 0) {
9975 MulAmt1 = 9;
9976 MulAmt2 = MulAmt / 9;
9977 } else if ((MulAmt % 5) == 0) {
9978 MulAmt1 = 5;
9979 MulAmt2 = MulAmt / 5;
9980 } else if ((MulAmt % 3) == 0) {
9981 MulAmt1 = 3;
9982 MulAmt2 = MulAmt / 3;
9983 }
9984 if (MulAmt2 &&
9985 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9986 DebugLoc DL = N->getDebugLoc();
9987
9988 if (isPowerOf2_64(MulAmt2) &&
9989 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9990 // If second multiplifer is pow2, issue it first. We want the multiply by
9991 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9992 // is an add.
9993 std::swap(MulAmt1, MulAmt2);
9994
9995 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009996 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009997 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009998 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009999 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010000 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000010001 DAG.getConstant(MulAmt1, VT));
10002
Eric Christopherfd179292009-08-27 18:07:15 +000010003 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000010004 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000010005 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000010006 else
Evan Cheng73f24c92009-03-30 21:36:47 +000010007 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000010008 DAG.getConstant(MulAmt2, VT));
10009
10010 // Do not add new nodes to DAG combiner worklist.
10011 DCI.CombineTo(N, NewMul, false);
10012 }
10013 return SDValue();
10014}
10015
Evan Chengad9c0a32009-12-15 00:53:42 +000010016static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
10017 SDValue N0 = N->getOperand(0);
10018 SDValue N1 = N->getOperand(1);
10019 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
10020 EVT VT = N0.getValueType();
10021
10022 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
10023 // since the result of setcc_c is all zero's or all ones.
10024 if (N1C && N0.getOpcode() == ISD::AND &&
10025 N0.getOperand(1).getOpcode() == ISD::Constant) {
10026 SDValue N00 = N0.getOperand(0);
10027 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
10028 ((N00.getOpcode() == ISD::ANY_EXTEND ||
10029 N00.getOpcode() == ISD::ZERO_EXTEND) &&
10030 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
10031 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
10032 APInt ShAmt = N1C->getAPIntValue();
10033 Mask = Mask.shl(ShAmt);
10034 if (Mask != 0)
10035 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
10036 N00, DAG.getConstant(Mask, VT));
10037 }
10038 }
10039
10040 return SDValue();
10041}
Evan Cheng0b0cd912009-03-28 05:57:29 +000010042
Nate Begeman740ab032009-01-26 00:52:55 +000010043/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
10044/// when possible.
10045static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
10046 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000010047 EVT VT = N->getValueType(0);
10048 if (!VT.isVector() && VT.isInteger() &&
10049 N->getOpcode() == ISD::SHL)
10050 return PerformSHLCombine(N, DAG);
10051
Nate Begeman740ab032009-01-26 00:52:55 +000010052 // On X86 with SSE2 support, we can transform this to a vector shift if
10053 // all elements are shifted by the same amount. We can't do this in legalize
10054 // because the a constant vector is typically transformed to a constant pool
10055 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010056 if (!Subtarget->hasSSE2())
10057 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010058
Owen Anderson825b72b2009-08-11 20:47:22 +000010059 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010060 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000010061
Mon P Wang3becd092009-01-28 08:12:05 +000010062 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000010063 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000010064 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000010065 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000010066 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
10067 unsigned NumElts = VT.getVectorNumElements();
10068 unsigned i = 0;
10069 for (; i != NumElts; ++i) {
10070 SDValue Arg = ShAmtOp.getOperand(i);
10071 if (Arg.getOpcode() == ISD::UNDEF) continue;
10072 BaseShAmt = Arg;
10073 break;
10074 }
10075 for (; i != NumElts; ++i) {
10076 SDValue Arg = ShAmtOp.getOperand(i);
10077 if (Arg.getOpcode() == ISD::UNDEF) continue;
10078 if (Arg != BaseShAmt) {
10079 return SDValue();
10080 }
10081 }
10082 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000010083 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000010084 SDValue InVec = ShAmtOp.getOperand(0);
10085 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
10086 unsigned NumElts = InVec.getValueType().getVectorNumElements();
10087 unsigned i = 0;
10088 for (; i != NumElts; ++i) {
10089 SDValue Arg = InVec.getOperand(i);
10090 if (Arg.getOpcode() == ISD::UNDEF) continue;
10091 BaseShAmt = Arg;
10092 break;
10093 }
10094 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
10095 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000010096 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000010097 if (C->getZExtValue() == SplatIdx)
10098 BaseShAmt = InVec.getOperand(1);
10099 }
10100 }
10101 if (BaseShAmt.getNode() == 0)
10102 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
10103 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000010104 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010105 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000010106
Mon P Wangefa42202009-09-03 19:56:25 +000010107 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000010108 if (EltVT.bitsGT(MVT::i32))
10109 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
10110 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000010111 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000010112
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010113 // The shift amount is identical so we can do a vector shift.
10114 SDValue ValOp = N->getOperand(0);
10115 switch (N->getOpcode()) {
10116 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010117 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010118 break;
10119 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010120 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010121 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010122 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010123 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010124 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010125 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010126 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010127 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010128 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010129 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010130 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010131 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010132 break;
10133 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000010134 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010135 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010136 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010137 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010138 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010139 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010140 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010141 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010142 break;
10143 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000010144 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010145 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010146 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010147 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010148 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010149 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010150 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010151 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000010152 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000010153 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010154 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000010155 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000010156 break;
Nate Begeman740ab032009-01-26 00:52:55 +000010157 }
10158 return SDValue();
10159}
10160
Evan Cheng760d1942010-01-04 21:22:48 +000010161static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000010162 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000010163 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000010164 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000010165 return SDValue();
10166
Evan Cheng760d1942010-01-04 21:22:48 +000010167 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010168 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +000010169 return SDValue();
10170
10171 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
10172 SDValue N0 = N->getOperand(0);
10173 SDValue N1 = N->getOperand(1);
10174 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
10175 std::swap(N0, N1);
10176 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
10177 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000010178 if (!N0.hasOneUse() || !N1.hasOneUse())
10179 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000010180
10181 SDValue ShAmt0 = N0.getOperand(1);
10182 if (ShAmt0.getValueType() != MVT::i8)
10183 return SDValue();
10184 SDValue ShAmt1 = N1.getOperand(1);
10185 if (ShAmt1.getValueType() != MVT::i8)
10186 return SDValue();
10187 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
10188 ShAmt0 = ShAmt0.getOperand(0);
10189 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
10190 ShAmt1 = ShAmt1.getOperand(0);
10191
10192 DebugLoc DL = N->getDebugLoc();
10193 unsigned Opc = X86ISD::SHLD;
10194 SDValue Op0 = N0.getOperand(0);
10195 SDValue Op1 = N1.getOperand(0);
10196 if (ShAmt0.getOpcode() == ISD::SUB) {
10197 Opc = X86ISD::SHRD;
10198 std::swap(Op0, Op1);
10199 std::swap(ShAmt0, ShAmt1);
10200 }
10201
Evan Cheng8b1190a2010-04-28 01:18:01 +000010202 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000010203 if (ShAmt1.getOpcode() == ISD::SUB) {
10204 SDValue Sum = ShAmt1.getOperand(0);
10205 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000010206 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
10207 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
10208 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
10209 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000010210 return DAG.getNode(Opc, DL, VT,
10211 Op0, Op1,
10212 DAG.getNode(ISD::TRUNCATE, DL,
10213 MVT::i8, ShAmt0));
10214 }
10215 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
10216 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
10217 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000010218 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010219 return DAG.getNode(Opc, DL, VT,
10220 N0.getOperand(0), N1.getOperand(0),
10221 DAG.getNode(ISD::TRUNCATE, DL,
10222 MVT::i8, ShAmt0));
10223 }
10224
10225 return SDValue();
10226}
10227
Chris Lattner149a4e52008-02-22 02:09:43 +000010228/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010229static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010230 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010231 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10232 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010233 // A preferable solution to the general problem is to figure out the right
10234 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010235
10236 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010237 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010238 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010239 if (VT.getSizeInBits() != 64)
10240 return SDValue();
10241
Devang Patel578efa92009-06-05 21:57:13 +000010242 const Function *F = DAG.getMachineFunction().getFunction();
10243 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010244 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010245 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010246 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010247 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010248 isa<LoadSDNode>(St->getValue()) &&
10249 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10250 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010251 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010252 LoadSDNode *Ld = 0;
10253 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010254 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010255 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010256 // Must be a store of a load. We currently handle two cases: the load
10257 // is a direct child, and it's under an intervening TokenFactor. It is
10258 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010259 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010260 Ld = cast<LoadSDNode>(St->getChain());
10261 else if (St->getValue().hasOneUse() &&
10262 ChainVal->getOpcode() == ISD::TokenFactor) {
10263 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010264 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010265 TokenFactorIndex = i;
10266 Ld = cast<LoadSDNode>(St->getValue());
10267 } else
10268 Ops.push_back(ChainVal->getOperand(i));
10269 }
10270 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010271
Evan Cheng536e6672009-03-12 05:59:15 +000010272 if (!Ld || !ISD::isNormalLoad(Ld))
10273 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010274
Evan Cheng536e6672009-03-12 05:59:15 +000010275 // If this is not the MMX case, i.e. we are just turning i64 load/store
10276 // into f64 load/store, avoid the transformation if there are multiple
10277 // uses of the loaded value.
10278 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10279 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010280
Evan Cheng536e6672009-03-12 05:59:15 +000010281 DebugLoc LdDL = Ld->getDebugLoc();
10282 DebugLoc StDL = N->getDebugLoc();
10283 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10284 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10285 // pair instead.
10286 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010287 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010288 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10289 Ld->getBasePtr(), Ld->getSrcValue(),
10290 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010291 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010292 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010293 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010294 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010295 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010296 Ops.size());
10297 }
Evan Cheng536e6672009-03-12 05:59:15 +000010298 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010299 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010300 St->isVolatile(), St->isNonTemporal(),
10301 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010302 }
Evan Cheng536e6672009-03-12 05:59:15 +000010303
10304 // Otherwise, lower to two pairs of 32-bit loads / stores.
10305 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010306 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10307 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010308
Owen Anderson825b72b2009-08-11 20:47:22 +000010309 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010310 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010311 Ld->isVolatile(), Ld->isNonTemporal(),
10312 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010313 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010314 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010315 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010316 MinAlign(Ld->getAlignment(), 4));
10317
10318 SDValue NewChain = LoLd.getValue(1);
10319 if (TokenFactorIndex != -1) {
10320 Ops.push_back(LoLd);
10321 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010322 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010323 Ops.size());
10324 }
10325
10326 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010327 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10328 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010329
10330 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10331 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010332 St->isVolatile(), St->isNonTemporal(),
10333 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010334 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10335 St->getSrcValue(),
10336 St->getSrcValueOffset() + 4,
10337 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010338 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010339 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010340 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010341 }
Dan Gohman475871a2008-07-27 21:46:04 +000010342 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010343}
10344
Chris Lattner6cf73262008-01-25 06:14:17 +000010345/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10346/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010347static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010348 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10349 // F[X]OR(0.0, x) -> x
10350 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010351 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10352 if (C->getValueAPF().isPosZero())
10353 return N->getOperand(1);
10354 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10355 if (C->getValueAPF().isPosZero())
10356 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010357 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010358}
10359
10360/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010361static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010362 // FAND(0.0, x) -> 0.0
10363 // FAND(x, 0.0) -> 0.0
10364 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10365 if (C->getValueAPF().isPosZero())
10366 return N->getOperand(0);
10367 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10368 if (C->getValueAPF().isPosZero())
10369 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010370 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010371}
10372
Dan Gohmane5af2d32009-01-29 01:59:02 +000010373static SDValue PerformBTCombine(SDNode *N,
10374 SelectionDAG &DAG,
10375 TargetLowering::DAGCombinerInfo &DCI) {
10376 // BT ignores high bits in the bit index operand.
10377 SDValue Op1 = N->getOperand(1);
10378 if (Op1.hasOneUse()) {
10379 unsigned BitWidth = Op1.getValueSizeInBits();
10380 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10381 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010382 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10383 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010384 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010385 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10386 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10387 DCI.CommitTargetLoweringOpt(TLO);
10388 }
10389 return SDValue();
10390}
Chris Lattner83e6c992006-10-04 06:57:07 +000010391
Eli Friedman7a5e5552009-06-07 06:52:44 +000010392static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10393 SDValue Op = N->getOperand(0);
10394 if (Op.getOpcode() == ISD::BIT_CONVERT)
10395 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010396 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010397 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010398 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010399 OpVT.getVectorElementType().getSizeInBits()) {
10400 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10401 }
10402 return SDValue();
10403}
10404
Evan Cheng2e489c42009-12-16 00:53:11 +000010405static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10406 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10407 // (and (i32 x86isd::setcc_carry), 1)
10408 // This eliminates the zext. This transformation is necessary because
10409 // ISD::SETCC is always legalized to i8.
10410 DebugLoc dl = N->getDebugLoc();
10411 SDValue N0 = N->getOperand(0);
10412 EVT VT = N->getValueType(0);
10413 if (N0.getOpcode() == ISD::AND &&
10414 N0.hasOneUse() &&
10415 N0.getOperand(0).hasOneUse()) {
10416 SDValue N00 = N0.getOperand(0);
10417 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10418 return SDValue();
10419 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10420 if (!C || C->getZExtValue() != 1)
10421 return SDValue();
10422 return DAG.getNode(ISD::AND, dl, VT,
10423 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10424 N00.getOperand(0), N00.getOperand(1)),
10425 DAG.getConstant(1, VT));
10426 }
10427
10428 return SDValue();
10429}
10430
Dan Gohman475871a2008-07-27 21:46:04 +000010431SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010432 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010433 SelectionDAG &DAG = DCI.DAG;
10434 switch (N->getOpcode()) {
10435 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +000010436 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010437 case ISD::EXTRACT_VECTOR_ELT:
10438 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010439 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010440 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010441 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010442 case ISD::SHL:
10443 case ISD::SRA:
10444 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010445 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010446 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010447 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010448 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10449 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010450 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010451 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010452 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010453 }
10454
Dan Gohman475871a2008-07-27 21:46:04 +000010455 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010456}
10457
Evan Chenge5b51ac2010-04-17 06:13:15 +000010458/// isTypeDesirableForOp - Return true if the target has native support for
10459/// the specified value type and it is 'desirable' to use the type for the
10460/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10461/// instruction encodings are longer and some i16 instructions are slow.
10462bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10463 if (!isTypeLegal(VT))
10464 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010465 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010466 return true;
10467
10468 switch (Opc) {
10469 default:
10470 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010471 case ISD::LOAD:
10472 case ISD::SIGN_EXTEND:
10473 case ISD::ZERO_EXTEND:
10474 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010475 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010476 case ISD::SRL:
10477 case ISD::SUB:
10478 case ISD::ADD:
10479 case ISD::MUL:
10480 case ISD::AND:
10481 case ISD::OR:
10482 case ISD::XOR:
10483 return false;
10484 }
10485}
10486
Evan Chengc82c20b2010-04-24 04:44:57 +000010487static bool MayFoldLoad(SDValue Op) {
10488 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10489}
10490
10491static bool MayFoldIntoStore(SDValue Op) {
10492 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10493}
10494
Evan Chenge5b51ac2010-04-17 06:13:15 +000010495/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010496/// beneficial for dag combiner to promote the specified node. If true, it
10497/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010498bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010499 EVT VT = Op.getValueType();
10500 if (VT != MVT::i16)
10501 return false;
10502
Evan Cheng4c26e932010-04-19 19:29:22 +000010503 bool Promote = false;
10504 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010505 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010506 default: break;
10507 case ISD::LOAD: {
10508 LoadSDNode *LD = cast<LoadSDNode>(Op);
10509 // If the non-extending load has a single use and it's not live out, then it
10510 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010511 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10512 Op.hasOneUse()*/) {
10513 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10514 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10515 // The only case where we'd want to promote LOAD (rather then it being
10516 // promoted as an operand is when it's only use is liveout.
10517 if (UI->getOpcode() != ISD::CopyToReg)
10518 return false;
10519 }
10520 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010521 Promote = true;
10522 break;
10523 }
10524 case ISD::SIGN_EXTEND:
10525 case ISD::ZERO_EXTEND:
10526 case ISD::ANY_EXTEND:
10527 Promote = true;
10528 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010529 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010530 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010531 SDValue N0 = Op.getOperand(0);
10532 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010533 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010534 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010535 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010536 break;
10537 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010538 case ISD::ADD:
10539 case ISD::MUL:
10540 case ISD::AND:
10541 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010542 case ISD::XOR:
10543 Commute = true;
10544 // fallthrough
10545 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010546 SDValue N0 = Op.getOperand(0);
10547 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010548 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010549 return false;
10550 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010551 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010552 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010553 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010554 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010555 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010556 }
10557 }
10558
10559 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010560 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010561}
10562
Evan Cheng60c07e12006-07-05 22:17:51 +000010563//===----------------------------------------------------------------------===//
10564// X86 Inline Assembly Support
10565//===----------------------------------------------------------------------===//
10566
Chris Lattnerb8105652009-07-20 17:51:36 +000010567static bool LowerToBSwap(CallInst *CI) {
10568 // FIXME: this should verify that we are targetting a 486 or better. If not,
10569 // we will turn this bswap into something that will be lowered to logical ops
10570 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10571 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010572
Chris Lattnerb8105652009-07-20 17:51:36 +000010573 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010574 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010575 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010576 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010577 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010578
Chris Lattnerb8105652009-07-20 17:51:36 +000010579 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10580 if (!Ty || Ty->getBitWidth() % 16 != 0)
10581 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010582
Chris Lattnerb8105652009-07-20 17:51:36 +000010583 // Okay, we can do this xform, do so now.
10584 const Type *Tys[] = { Ty };
10585 Module *M = CI->getParent()->getParent()->getParent();
10586 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010587
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010588 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010589 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010590
Chris Lattnerb8105652009-07-20 17:51:36 +000010591 CI->replaceAllUsesWith(Op);
10592 CI->eraseFromParent();
10593 return true;
10594}
10595
10596bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10597 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10598 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10599
10600 std::string AsmStr = IA->getAsmString();
10601
10602 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010603 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010604 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10605
10606 switch (AsmPieces.size()) {
10607 default: return false;
10608 case 1:
10609 AsmStr = AsmPieces[0];
10610 AsmPieces.clear();
10611 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10612
10613 // bswap $0
10614 if (AsmPieces.size() == 2 &&
10615 (AsmPieces[0] == "bswap" ||
10616 AsmPieces[0] == "bswapq" ||
10617 AsmPieces[0] == "bswapl") &&
10618 (AsmPieces[1] == "$0" ||
10619 AsmPieces[1] == "${0:q}")) {
10620 // No need to check constraints, nothing other than the equivalent of
10621 // "=r,0" would be valid here.
10622 return LowerToBSwap(CI);
10623 }
10624 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010625 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010626 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010627 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010628 AsmPieces[1] == "$$8," &&
10629 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010630 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10631 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010632 const std::string &Constraints = IA->getConstraintString();
10633 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010634 std::sort(AsmPieces.begin(), AsmPieces.end());
10635 if (AsmPieces.size() == 4 &&
10636 AsmPieces[0] == "~{cc}" &&
10637 AsmPieces[1] == "~{dirflag}" &&
10638 AsmPieces[2] == "~{flags}" &&
10639 AsmPieces[3] == "~{fpsr}") {
10640 return LowerToBSwap(CI);
10641 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010642 }
10643 break;
10644 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010645 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010646 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010647 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10648 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10649 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010650 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010651 SplitString(AsmPieces[0], Words, " \t");
10652 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10653 Words.clear();
10654 SplitString(AsmPieces[1], Words, " \t");
10655 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10656 Words.clear();
10657 SplitString(AsmPieces[2], Words, " \t,");
10658 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10659 Words[2] == "%edx") {
10660 return LowerToBSwap(CI);
10661 }
10662 }
10663 }
10664 }
10665 break;
10666 }
10667 return false;
10668}
10669
10670
10671
Chris Lattnerf4dff842006-07-11 02:54:03 +000010672/// getConstraintType - Given a constraint letter, return the type of
10673/// constraint it is for this target.
10674X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010675X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10676 if (Constraint.size() == 1) {
10677 switch (Constraint[0]) {
10678 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010679 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010680 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010681 case 'r':
10682 case 'R':
10683 case 'l':
10684 case 'q':
10685 case 'Q':
10686 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010687 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010688 case 'Y':
10689 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010690 case 'e':
10691 case 'Z':
10692 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010693 default:
10694 break;
10695 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010696 }
Chris Lattner4234f572007-03-25 02:14:49 +000010697 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010698}
10699
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010700/// LowerXConstraint - try to replace an X constraint, which matches anything,
10701/// with another that has more specific requirements based on the type of the
10702/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010703const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010704LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010705 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10706 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010707 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010708 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010709 return "Y";
10710 if (Subtarget->hasSSE1())
10711 return "x";
10712 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010713
Chris Lattner5e764232008-04-26 23:02:14 +000010714 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010715}
10716
Chris Lattner48884cd2007-08-25 00:47:38 +000010717/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10718/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010719void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010720 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010721 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010722 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010723 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010724
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010725 switch (Constraint) {
10726 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010727 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010728 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010729 if (C->getZExtValue() <= 31) {
10730 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010731 break;
10732 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010733 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010734 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010735 case 'J':
10736 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010737 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010738 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10739 break;
10740 }
10741 }
10742 return;
10743 case 'K':
10744 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010745 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010746 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10747 break;
10748 }
10749 }
10750 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010751 case 'N':
10752 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010753 if (C->getZExtValue() <= 255) {
10754 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010755 break;
10756 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010757 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010758 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010759 case 'e': {
10760 // 32-bit signed value
10761 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010762 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10763 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010764 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010765 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010766 break;
10767 }
10768 // FIXME gcc accepts some relocatable values here too, but only in certain
10769 // memory models; it's complicated.
10770 }
10771 return;
10772 }
10773 case 'Z': {
10774 // 32-bit unsigned value
10775 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010776 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10777 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010778 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10779 break;
10780 }
10781 }
10782 // FIXME gcc accepts some relocatable values here too, but only in certain
10783 // memory models; it's complicated.
10784 return;
10785 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010786 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010787 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010788 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010789 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010790 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010791 break;
10792 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010793
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010794 // In any sort of PIC mode addresses need to be computed at runtime by
10795 // adding in a register or some sort of table lookup. These can't
10796 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010797 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010798 return;
10799
Chris Lattnerdc43a882007-05-03 16:52:29 +000010800 // If we are in non-pic codegen mode, we allow the address of a global (with
10801 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010802 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010803 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010804
Chris Lattner49921962009-05-08 18:23:14 +000010805 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10806 while (1) {
10807 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10808 Offset += GA->getOffset();
10809 break;
10810 } else if (Op.getOpcode() == ISD::ADD) {
10811 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10812 Offset += C->getZExtValue();
10813 Op = Op.getOperand(0);
10814 continue;
10815 }
10816 } else if (Op.getOpcode() == ISD::SUB) {
10817 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10818 Offset += -C->getZExtValue();
10819 Op = Op.getOperand(0);
10820 continue;
10821 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010822 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010823
Chris Lattner49921962009-05-08 18:23:14 +000010824 // Otherwise, this isn't something we can handle, reject it.
10825 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010826 }
Eric Christopherfd179292009-08-27 18:07:15 +000010827
Dan Gohman46510a72010-04-15 01:51:59 +000010828 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010829 // If we require an extra load to get this address, as in PIC mode, we
10830 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010831 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10832 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010833 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010834
Devang Patel0d881da2010-07-06 22:08:15 +000010835 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10836 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010837 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010838 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010839 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010840
Gabor Greifba36cb52008-08-28 21:40:38 +000010841 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010842 Ops.push_back(Result);
10843 return;
10844 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010845 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010846}
10847
Chris Lattner259e97c2006-01-31 19:43:35 +000010848std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010849getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010850 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010851 if (Constraint.size() == 1) {
10852 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010853 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010854 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010855 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10856 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010857 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010858 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10859 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10860 X86::R10D,X86::R11D,X86::R12D,
10861 X86::R13D,X86::R14D,X86::R15D,
10862 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010863 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010864 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10865 X86::SI, X86::DI, X86::R8W,X86::R9W,
10866 X86::R10W,X86::R11W,X86::R12W,
10867 X86::R13W,X86::R14W,X86::R15W,
10868 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010869 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010870 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10871 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10872 X86::R10B,X86::R11B,X86::R12B,
10873 X86::R13B,X86::R14B,X86::R15B,
10874 X86::BPL, X86::SPL, 0);
10875
Owen Anderson825b72b2009-08-11 20:47:22 +000010876 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010877 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10878 X86::RSI, X86::RDI, X86::R8, X86::R9,
10879 X86::R10, X86::R11, X86::R12,
10880 X86::R13, X86::R14, X86::R15,
10881 X86::RBP, X86::RSP, 0);
10882
10883 break;
10884 }
Eric Christopherfd179292009-08-27 18:07:15 +000010885 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010886 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010887 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010888 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010889 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010890 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010891 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010892 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010893 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010894 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10895 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010896 }
10897 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010898
Chris Lattner1efa40f2006-02-22 00:56:39 +000010899 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010900}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010901
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010902std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010903X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010904 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010905 // First, see if this is a constraint that directly corresponds to an LLVM
10906 // register class.
10907 if (Constraint.size() == 1) {
10908 // GCC Constraint Letters
10909 switch (Constraint[0]) {
10910 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010911 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010912 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010913 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010914 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010915 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010916 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010917 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010918 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010919 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010920 case 'R': // LEGACY_REGS
10921 if (VT == MVT::i8)
10922 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10923 if (VT == MVT::i16)
10924 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10925 if (VT == MVT::i32 || !Subtarget->is64Bit())
10926 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10927 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010928 case 'f': // FP Stack registers.
10929 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10930 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010931 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010932 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010933 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010934 return std::make_pair(0U, X86::RFP64RegisterClass);
10935 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010936 case 'y': // MMX_REGS if MMX allowed.
10937 if (!Subtarget->hasMMX()) break;
10938 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010939 case 'Y': // SSE_REGS if SSE2 allowed
10940 if (!Subtarget->hasSSE2()) break;
10941 // FALL THROUGH.
10942 case 'x': // SSE_REGS if SSE1 allowed
10943 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010944
Owen Anderson825b72b2009-08-11 20:47:22 +000010945 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010946 default: break;
10947 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010948 case MVT::f32:
10949 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010950 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010951 case MVT::f64:
10952 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010953 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010954 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010955 case MVT::v16i8:
10956 case MVT::v8i16:
10957 case MVT::v4i32:
10958 case MVT::v2i64:
10959 case MVT::v4f32:
10960 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010961 return std::make_pair(0U, X86::VR128RegisterClass);
10962 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010963 break;
10964 }
10965 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010966
Chris Lattnerf76d1802006-07-31 23:26:50 +000010967 // Use the default implementation in TargetLowering to convert the register
10968 // constraint into a member of a register class.
10969 std::pair<unsigned, const TargetRegisterClass*> Res;
10970 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010971
10972 // Not found as a standard register?
10973 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010974 // Map st(0) -> st(7) -> ST0
10975 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10976 tolower(Constraint[1]) == 's' &&
10977 tolower(Constraint[2]) == 't' &&
10978 Constraint[3] == '(' &&
10979 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10980 Constraint[5] == ')' &&
10981 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010982
Chris Lattner56d77c72009-09-13 22:41:48 +000010983 Res.first = X86::ST0+Constraint[4]-'0';
10984 Res.second = X86::RFP80RegisterClass;
10985 return Res;
10986 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010987
Chris Lattner56d77c72009-09-13 22:41:48 +000010988 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010989 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010990 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010991 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010992 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010993 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010994
10995 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010996 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010997 Res.first = X86::EFLAGS;
10998 Res.second = X86::CCRRegisterClass;
10999 return Res;
11000 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000011001
Dale Johannesen330169f2008-11-13 21:52:36 +000011002 // 'A' means EAX + EDX.
11003 if (Constraint == "A") {
11004 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000011005 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000011006 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000011007 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000011008 return Res;
11009 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011010
Chris Lattnerf76d1802006-07-31 23:26:50 +000011011 // Otherwise, check to see if this is a register class of the wrong value
11012 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
11013 // turn into {ax},{dx}.
11014 if (Res.second->hasType(VT))
11015 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011016
Chris Lattnerf76d1802006-07-31 23:26:50 +000011017 // All of the single-register GCC register classes map their values onto
11018 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
11019 // really want an 8-bit or 32-bit register, map to the appropriate register
11020 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000011021 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000011022 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011023 unsigned DestReg = 0;
11024 switch (Res.first) {
11025 default: break;
11026 case X86::AX: DestReg = X86::AL; break;
11027 case X86::DX: DestReg = X86::DL; break;
11028 case X86::CX: DestReg = X86::CL; break;
11029 case X86::BX: DestReg = X86::BL; break;
11030 }
11031 if (DestReg) {
11032 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011033 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011034 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011035 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011036 unsigned DestReg = 0;
11037 switch (Res.first) {
11038 default: break;
11039 case X86::AX: DestReg = X86::EAX; break;
11040 case X86::DX: DestReg = X86::EDX; break;
11041 case X86::CX: DestReg = X86::ECX; break;
11042 case X86::BX: DestReg = X86::EBX; break;
11043 case X86::SI: DestReg = X86::ESI; break;
11044 case X86::DI: DestReg = X86::EDI; break;
11045 case X86::BP: DestReg = X86::EBP; break;
11046 case X86::SP: DestReg = X86::ESP; break;
11047 }
11048 if (DestReg) {
11049 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011050 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011051 }
Owen Anderson825b72b2009-08-11 20:47:22 +000011052 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000011053 unsigned DestReg = 0;
11054 switch (Res.first) {
11055 default: break;
11056 case X86::AX: DestReg = X86::RAX; break;
11057 case X86::DX: DestReg = X86::RDX; break;
11058 case X86::CX: DestReg = X86::RCX; break;
11059 case X86::BX: DestReg = X86::RBX; break;
11060 case X86::SI: DestReg = X86::RSI; break;
11061 case X86::DI: DestReg = X86::RDI; break;
11062 case X86::BP: DestReg = X86::RBP; break;
11063 case X86::SP: DestReg = X86::RSP; break;
11064 }
11065 if (DestReg) {
11066 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000011067 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000011068 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000011069 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000011070 } else if (Res.second == X86::FR32RegisterClass ||
11071 Res.second == X86::FR64RegisterClass ||
11072 Res.second == X86::VR128RegisterClass) {
11073 // Handle references to XMM physical registers that got mapped into the
11074 // wrong class. This can happen with constraints like {xmm0} where the
11075 // target independent register mapper will just pick the first match it can
11076 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000011077 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011078 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000011079 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000011080 Res.second = X86::FR64RegisterClass;
11081 else if (X86::VR128RegisterClass->hasType(VT))
11082 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000011083 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011084
Chris Lattnerf76d1802006-07-31 23:26:50 +000011085 return Res;
11086}