blob: bc0ec157f6231d40c705f005da2a10f29c4b4491 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000030#include "llvm/Support/CommandLine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000034#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000036#include "LiveRangeCalc.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000037#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000038#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000039#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040using namespace llvm;
41
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000042// Switch to the new experimental algorithm for computing live intervals.
43static cl::opt<bool>
44NewLiveIntervals("new-live-intervals", cl::Hidden,
45 cl::desc("Use new algorithm forcomputing live intervals"));
46
Devang Patel19974732007-05-03 01:11:54 +000047char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000048INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
49 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000050INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000051INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000052INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000053INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000054INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000055 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000056
Chris Lattnerf7da2c72006-08-24 22:43:55 +000057void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000058 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000059 AU.addRequired<AliasAnalysis>();
60 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000061 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000062 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000063 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +000064 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000065 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000066 AU.addPreserved<SlotIndexes>();
67 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000069}
70
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000071LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
72 DomTree(0), LRCalc(0) {
73 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
74}
75
76LiveIntervals::~LiveIntervals() {
77 delete LRCalc;
78}
79
Chris Lattnerf7da2c72006-08-24 22:43:55 +000080void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000081 // Free the live intervals themselves.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +000082 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
83 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
84 VirtRegIntervals.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000085 RegMaskSlots.clear();
86 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000087 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000088
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000089 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
90 delete RegUnitIntervals[i];
91 RegUnitIntervals.clear();
92
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000093 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
94 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000095}
96
Owen Anderson80b3ce62008-05-28 20:54:50 +000097/// runOnMachineFunction - Register allocate the whole function
98///
99bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000100 MF = &fn;
101 MRI = &MF->getRegInfo();
102 TM = &fn.getTarget();
103 TRI = TM->getRegisterInfo();
104 TII = TM->getInstrInfo();
105 AA = &getAnalysis<AliasAnalysis>();
106 LV = &getAnalysis<LiveVariables>();
107 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000108 DomTree = &getAnalysis<MachineDominatorTree>();
109 if (!LRCalc)
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000110 LRCalc = new LiveRangeCalc();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000111 AllocatableRegs = TRI->getAllocatableSet(fn);
112 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000114 // Allocate space for all virtual registers.
115 VirtRegIntervals.resize(MRI->getNumVirtRegs());
116
117 if (NewLiveIntervals) {
118 // This is the new way of computing live intervals.
119 // It is independent of LiveVariables, and it can run at any time.
120 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
121 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
122 if (MRI->reg_nodbg_empty(Reg))
123 continue;
124 LiveInterval *LI = createInterval(Reg);
125 VirtRegIntervals[Reg] = LI;
126 computeVirtRegInterval(LI);
127 }
128 } else {
129 // This is the old way of computing live intervals.
130 // It depends on LiveVariables.
131 computeIntervals();
132 }
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000133 computeLiveInRegUnits();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000134
Chris Lattner70ca3582004-09-30 15:59:17 +0000135 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000136 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000137}
138
Chris Lattner70ca3582004-09-30 15:59:17 +0000139/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000140void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000141 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000142
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000143 // Dump the regunits.
144 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
145 if (LiveInterval *LI = RegUnitIntervals[i])
146 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
147
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000148 // Dump the virtregs.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +0000149 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
150 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
151 if (hasInterval(Reg))
152 OS << PrintReg(Reg) << " = " << getInterval(Reg) << '\n';
153 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000154
Evan Cheng752195e2009-09-14 21:33:42 +0000155 printInstrs(OS);
156}
157
158void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000159 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000160 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000161}
162
Evan Cheng752195e2009-09-14 21:33:42 +0000163void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000164 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000165}
166
Evan Chengafff40a2010-05-04 20:26:52 +0000167static
Evan Cheng37499432010-05-05 18:27:40 +0000168bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000169 unsigned Reg = MI.getOperand(MOIdx).getReg();
170 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
171 const MachineOperand &MO = MI.getOperand(i);
172 if (!MO.isReg())
173 continue;
174 if (MO.getReg() == Reg && MO.isDef()) {
175 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
176 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000177 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000178 return true;
179 }
180 }
181 return false;
182}
183
Evan Cheng37499432010-05-05 18:27:40 +0000184/// isPartialRedef - Return true if the specified def at the specific index is
185/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000186/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000187bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
188 LiveInterval &interval) {
189 if (!MO.getSubReg() || MO.isEarlyClobber())
190 return false;
191
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000192 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000193 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000194 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000195 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
196 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000197 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
198 }
199 return false;
200}
201
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000202void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000203 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000204 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000205 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000206 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000207 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000208 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000209
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000210 // Virtual registers may be defined multiple times (due to phi
211 // elimination and 2-addr elimination). Much of what we do only has to be
212 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000213 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000214 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000215 if (interval.empty()) {
216 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000217 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000218
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000219 // Make sure the first definition is not a partial redefinition.
220 assert(!MO.readsReg() && "First def cannot also read virtual register "
221 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000222
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000223 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000224 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000225
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000226 // Loop over all of the blocks that the vreg is defined in. There are
227 // two cases we have to handle here. The most common case is a vreg
228 // whose lifetime is contained within a basic block. In this case there
229 // will be a single kill, in MBB, which comes after the definition.
230 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
231 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000232 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000233 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000234 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000235 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000236 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000237
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000238 // If the kill happens after the definition, we have an intra-block
239 // live range.
240 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000241 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000242 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000243 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000244 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000245 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000246 return;
247 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000248 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000249
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000250 // The other case we handle is when a virtual register lives to the end
251 // of the defining block, potentially live across some blocks, then is
252 // live into some number of blocks, but gets killed. Start by adding a
253 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000254 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000255 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000256 interval.addRange(NewLR);
257
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000258 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000259
260 if (PHIJoin) {
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000261 // A phi join register is killed at the end of the MBB and revived as a
262 // new valno in the killing blocks.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000263 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
264 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000265 ValNo->setHasPHIKill(true);
266 } else {
267 // Iterate over all of the blocks that the variable is completely
268 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
269 // live interval.
270 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
271 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000272 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000273 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock),
274 ValNo);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000275 interval.addRange(LR);
276 DEBUG(dbgs() << " +" << LR);
277 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000278 }
279
280 // Finally, this virtual register is live from the start of any killing
281 // block to the 'use' slot of the killing instruction.
282 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
283 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000284 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000285 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000286
287 // Create interval with one of a NEW value number. Note that this value
288 // number isn't actually defined by an instruction, weird huh? :)
289 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000290 assert(getInstructionFromIndex(Start) == 0 &&
291 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000292 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000293 ValNo->setIsPHIDef(true);
294 }
295 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000296 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000297 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000298 }
299
300 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000301 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000302 // Multiple defs of the same virtual register by the same instruction.
303 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000304 // This is likely due to elimination of REG_SEQUENCE instructions. Return
305 // here since there is nothing to do.
306 return;
307
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000308 // If this is the second time we see a virtual register definition, it
309 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000310 // the result of two address elimination, then the vreg is one of the
311 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000312
313 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000314 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
315 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000316 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
317 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000318 // If this is a two-address definition, then we have already processed
319 // the live range. The only problem is that we didn't realize there
320 // are actually two values in the live interval. Because of this we
321 // need to take the LiveRegion that defines this register and split it
322 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000323 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000324
Lang Hames35f291d2009-09-12 03:34:03 +0000325 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000326 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000327 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000328 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000329
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000330 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000331 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000332 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000333
Chris Lattner91725b72006-08-31 05:54:43 +0000334 // The new value number (#1) is defined by the instruction we claimed
335 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000336 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000337
Chris Lattner91725b72006-08-31 05:54:43 +0000338 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000339 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000340
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000341 // Add the new live interval which replaces the range for the input copy.
342 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000343 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000344 interval.addRange(LR);
345
346 // If this redefinition is dead, we need to add a dummy unit live
347 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000348 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000349 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000350 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000351
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000352 DEBUG(dbgs() << " RESULT: " << interval);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000353 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000354 // In the case of PHI elimination, each variable definition is only
355 // live until the end of the block. We've already taken care of the
356 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000357
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000358 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000359 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000360 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000361
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000362 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000363
Lang Hames74ab5ee2009-12-22 00:11:50 +0000364 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000365 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000366 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000367 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000368 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000369 } else {
370 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000371 }
372 }
373
David Greene8a342292010-01-04 22:49:02 +0000374 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000375}
376
Chris Lattnerf35fef72004-07-23 21:24:19 +0000377void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
378 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000379 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000380 MachineOperand& MO,
381 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000382 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000383 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000384 getOrCreateInterval(MO.getReg()));
Evan Chengb371f452007-02-19 21:49:54 +0000385}
386
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000387/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000388/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000389/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000390/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000391void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000392 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000393 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000394 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000395
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000396 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000397
Evan Chengd129d732009-07-17 19:43:40 +0000398 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000399 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000400 MBBI != E; ++MBBI) {
401 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000402 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
403
Evan Cheng00a99a32010-02-06 09:07:11 +0000404 if (MBB->empty())
405 continue;
406
Owen Anderson134eb732008-09-21 20:43:24 +0000407 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000408 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000409 DEBUG(dbgs() << "BB#" << MBB->getNumber()
410 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000411
Owen Anderson99500ae2008-09-15 22:00:38 +0000412 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000413 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000414 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000415
Dale Johannesen1caedd02010-01-22 22:38:21 +0000416 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
417 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000418 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000419 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000420 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000421 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000422 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000423
Evan Cheng438f7bc2006-11-10 08:43:01 +0000424 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000425 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
426 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000427
428 // Collect register masks.
429 if (MO.isRegMask()) {
430 RegMaskSlots.push_back(MIIndex.getRegSlot());
431 RegMaskBits.push_back(MO.getRegMask());
432 continue;
433 }
434
Jakob Stoklund Olesen27b76692012-06-22 18:20:50 +0000435 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengd129d732009-07-17 19:43:40 +0000436 continue;
437
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000438 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000439 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000440 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000441 else if (MO.isUndef())
442 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000443 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000444
Lang Hames233a60e2009-11-03 23:52:08 +0000445 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000446 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000447 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000448
449 // Compute the number of register mask instructions in this block.
450 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
451 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000452 }
Evan Chengd129d732009-07-17 19:43:40 +0000453
454 // Create empty intervals for registers defined by implicit_def's (except
455 // for those implicit_def that define values which are liveout of their
456 // blocks.
457 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
458 unsigned UndefReg = UndefUses[i];
459 (void)getOrCreateInterval(UndefReg);
460 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000461}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000462
Owen Anderson03857b22008-08-13 21:49:13 +0000463LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000464 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000465 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000466}
Evan Chengf2fbca62007-11-12 06:35:08 +0000467
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000468
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000469/// computeVirtRegInterval - Compute the live interval of a virtual register,
470/// based on defs and uses.
471void LiveIntervals::computeVirtRegInterval(LiveInterval *LI) {
472 assert(LRCalc && "LRCalc not initialized.");
473 assert(LI->empty() && "Should only compute empty intervals.");
474 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
475 LRCalc->createDeadDefs(LI);
476 LRCalc->extendToUses(LI);
477}
478
479
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000480//===----------------------------------------------------------------------===//
481// Register Unit Liveness
482//===----------------------------------------------------------------------===//
483//
484// Fixed interference typically comes from ABI boundaries: Function arguments
485// and return values are passed in fixed registers, and so are exception
486// pointers entering landing pads. Certain instructions require values to be
487// present in specific registers. That is also represented through fixed
488// interference.
489//
490
491/// computeRegUnitInterval - Compute the live interval of a register unit, based
492/// on the uses and defs of aliasing registers. The interval should be empty,
493/// or contain only dead phi-defs from ABI blocks.
494void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
495 unsigned Unit = LI->reg;
496
497 assert(LRCalc && "LRCalc not initialized.");
498 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
499
500 // The physregs aliasing Unit are the roots and their super-registers.
501 // Create all values as dead defs before extending to uses. Note that roots
502 // may share super-registers. That's OK because createDeadDefs() is
503 // idempotent. It is very rare for a register unit to have multiple roots, so
504 // uniquing super-registers is probably not worthwhile.
505 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
506 unsigned Root = *Roots;
507 if (!MRI->reg_empty(Root))
508 LRCalc->createDeadDefs(LI, Root);
509 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
510 if (!MRI->reg_empty(*Supers))
511 LRCalc->createDeadDefs(LI, *Supers);
512 }
513 }
514
515 // Now extend LI to reach all uses.
516 // Ignore uses of reserved registers. We only track defs of those.
517 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
518 unsigned Root = *Roots;
519 if (!isReserved(Root) && !MRI->reg_empty(Root))
520 LRCalc->extendToUses(LI, Root);
521 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
522 unsigned Reg = *Supers;
523 if (!isReserved(Reg) && !MRI->reg_empty(Reg))
524 LRCalc->extendToUses(LI, Reg);
525 }
526 }
527}
528
529
530/// computeLiveInRegUnits - Precompute the live ranges of any register units
531/// that are live-in to an ABI block somewhere. Register values can appear
532/// without a corresponding def when entering the entry block or a landing pad.
533///
534void LiveIntervals::computeLiveInRegUnits() {
535 RegUnitIntervals.resize(TRI->getNumRegUnits());
536 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
537
538 // Keep track of the intervals allocated.
539 SmallVector<LiveInterval*, 8> NewIntvs;
540
541 // Check all basic blocks for live-ins.
542 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
543 MFI != MFE; ++MFI) {
544 const MachineBasicBlock *MBB = MFI;
545
546 // We only care about ABI blocks: Entry + landing pads.
547 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
548 continue;
549
550 // Create phi-defs at Begin for all live-in registers.
551 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
552 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
553 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
554 LIE = MBB->livein_end(); LII != LIE; ++LII) {
555 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
556 unsigned Unit = *Units;
557 LiveInterval *Intv = RegUnitIntervals[Unit];
558 if (!Intv) {
559 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
560 NewIntvs.push_back(Intv);
561 }
562 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000563 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000564 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
565 }
566 }
567 DEBUG(dbgs() << '\n');
568 }
569 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
570
571 // Compute the 'normal' part of the intervals.
572 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
573 computeRegUnitInterval(NewIntvs[i]);
574}
575
576
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000577/// shrinkToUses - After removing some uses of a register, shrink its live
578/// range to just the remaining uses. This method does not compute reaching
579/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000580bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000581 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000582 DEBUG(dbgs() << "Shrink: " << *li << '\n');
583 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000584 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000585 // Find all the values used, including PHI kills.
586 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
587
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000588 // Blocks that have already been added to WorkList as live-out.
589 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
590
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000591 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000592 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000593 MachineInstr *UseMI = I.skipInstruction();) {
594 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
595 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000596 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000597 LiveRangeQuery LRQ(*li, Idx);
598 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000599 if (!VNI) {
600 // This shouldn't happen: readsVirtualRegister returns true, but there is
601 // no live value. It is likely caused by a target getting <undef> flags
602 // wrong.
603 DEBUG(dbgs() << Idx << '\t' << *UseMI
604 << "Warning: Instr claims to read non-existent value in "
605 << *li << '\n');
606 continue;
607 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000608 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000609 // register one slot early.
610 if (VNInfo *DefVNI = LRQ.valueDefined())
611 Idx = DefVNI->def;
612
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000613 WorkList.push_back(std::make_pair(Idx, VNI));
614 }
615
616 // Create a new live interval with only minimal live segments per def.
617 LiveInterval NewLI(li->reg, 0);
618 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
619 I != E; ++I) {
620 VNInfo *VNI = *I;
621 if (VNI->isUnused())
622 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000623 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000624 }
625
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000626 // Keep track of the PHIs that are in use.
627 SmallPtrSet<VNInfo*, 8> UsedPHIs;
628
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000629 // Extend intervals to reach all uses in WorkList.
630 while (!WorkList.empty()) {
631 SlotIndex Idx = WorkList.back().first;
632 VNInfo *VNI = WorkList.back().second;
633 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000634 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000635 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000636
637 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000638 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000639 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000640 assert(ExtVNI == VNI && "Unexpected existing value number");
641 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000642 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000643 continue;
644 // The PHI is live, make sure the predecessors are live-out.
645 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
646 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000647 if (!LiveOut.insert(*PI))
648 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000649 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000650 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000651 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000652 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000653 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000654 continue;
655 }
656
657 // VNI is live-in to MBB.
658 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000659 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000660
661 // Make sure VNI is live-out from the predecessors.
662 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
663 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000664 if (!LiveOut.insert(*PI))
665 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000666 SlotIndex Stop = getMBBEndIdx(*PI);
667 assert(li->getVNInfoBefore(Stop) == VNI &&
668 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000669 WorkList.push_back(std::make_pair(Stop, VNI));
670 }
671 }
672
673 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000674 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000675 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
676 I != E; ++I) {
677 VNInfo *VNI = *I;
678 if (VNI->isUnused())
679 continue;
680 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
681 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000682 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000683 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000684 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000685 // This is a dead PHI. Remove it.
686 VNI->setIsUnused(true);
687 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000688 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
689 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000690 } else {
691 // This is a dead def. Make sure the instruction knows.
692 MachineInstr *MI = getInstructionFromIndex(VNI->def);
693 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000694 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000695 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000696 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000697 dead->push_back(MI);
698 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000699 }
700 }
701
702 // Move the trimmed ranges back.
703 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000704 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000705 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000706}
707
708
Evan Chengf2fbca62007-11-12 06:35:08 +0000709//===----------------------------------------------------------------------===//
710// Register allocator hooks.
711//
712
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000713void LiveIntervals::addKillFlags() {
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000714 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
715 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000716 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000717 continue;
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000718 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000719
720 // Every instruction that kills Reg corresponds to a live range end point.
721 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
722 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000723 // A block index indicates an MBB edge.
724 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000725 continue;
726 MachineInstr *MI = getInstructionFromIndex(RI->end);
727 if (!MI)
728 continue;
729 MI->addRegisterKilled(Reg, NULL);
730 }
731 }
732}
733
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000734MachineBasicBlock*
735LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
736 // A local live range must be fully contained inside the block, meaning it is
737 // defined and killed at instructions, not at block boundaries. It is not
738 // live in or or out of any block.
739 //
740 // It is technically possible to have a PHI-defined live range identical to a
741 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000742
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000743 SlotIndex Start = LI.beginIndex();
744 if (Start.isBlock())
745 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000746
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000747 SlotIndex Stop = LI.endIndex();
748 if (Stop.isBlock())
749 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000750
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000751 // getMBBFromIndex doesn't need to search the MBB table when both indexes
752 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000753 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
754 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000755 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000756}
757
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000758float
759LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
760 // Limit the loop depth ridiculousness.
761 if (loopDepth > 200)
762 loopDepth = 200;
763
764 // The loop depth is used to roughly estimate the number of times the
765 // instruction is executed. Something like 10^d is simple, but will quickly
766 // overflow a float. This expression behaves like 10^d for small d, but is
767 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
768 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000769 // By the way, powf() might be unavailable here. For consistency,
770 // We may take pow(double,double).
771 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000772
773 return (isDef + isUse) * lc;
774}
775
Owen Andersonc4dc1322008-06-05 17:15:43 +0000776LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000777 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000778 LiveInterval& Interval = getOrCreateInterval(reg);
779 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000780 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000781 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +0000782 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +0000783 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000784 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000785 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000786 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000787
Owen Andersonc4dc1322008-06-05 17:15:43 +0000788 return LR;
789}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000790
791
792//===----------------------------------------------------------------------===//
793// Register mask functions
794//===----------------------------------------------------------------------===//
795
796bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
797 BitVector &UsableRegs) {
798 if (LI.empty())
799 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000800 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
801
802 // Use a smaller arrays for local live ranges.
803 ArrayRef<SlotIndex> Slots;
804 ArrayRef<const uint32_t*> Bits;
805 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
806 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
807 Bits = getRegMaskBitsInBlock(MBB->getNumber());
808 } else {
809 Slots = getRegMaskSlots();
810 Bits = getRegMaskBits();
811 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000812
813 // We are going to enumerate all the register mask slots contained in LI.
814 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000815 ArrayRef<SlotIndex>::iterator SlotI =
816 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
817 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
818
819 // No slots in range, LI begins after the last call.
820 if (SlotI == SlotE)
821 return false;
822
823 bool Found = false;
824 for (;;) {
825 assert(*SlotI >= LiveI->start);
826 // Loop over all slots overlapping this segment.
827 while (*SlotI < LiveI->end) {
828 // *SlotI overlaps LI. Collect mask bits.
829 if (!Found) {
830 // This is the first overlap. Initialize UsableRegs to all ones.
831 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000832 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000833 Found = true;
834 }
835 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000836 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000837 if (++SlotI == SlotE)
838 return Found;
839 }
840 // *SlotI is beyond the current LI segment.
841 LiveI = LI.advanceTo(LiveI, *SlotI);
842 if (LiveI == LiveE)
843 return Found;
844 // Advance SlotI until it overlaps.
845 while (*SlotI < LiveI->start)
846 if (++SlotI == SlotE)
847 return Found;
848 }
849}
Lang Hames3dc7c512012-02-17 18:44:18 +0000850
851//===----------------------------------------------------------------------===//
852// IntervalUpdate class.
853//===----------------------------------------------------------------------===//
854
Lang Hamesfd6d3212012-02-21 00:00:36 +0000855// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +0000856class LiveIntervals::HMEditor {
857private:
Lang Hamesecb50622012-02-17 23:43:40 +0000858 LiveIntervals& LIS;
859 const MachineRegisterInfo& MRI;
860 const TargetRegisterInfo& TRI;
861 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +0000862
Lang Hames55fed622012-02-19 03:00:30 +0000863 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
864 typedef DenseSet<IntRangePair> RangeSet;
865
Lang Hames6aceab12012-02-19 07:13:05 +0000866 struct RegRanges {
867 LiveRange* Use;
868 LiveRange* EC;
869 LiveRange* Dead;
870 LiveRange* Def;
871 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
872 };
873 typedef DenseMap<unsigned, RegRanges> BundleRanges;
874
Lang Hames3dc7c512012-02-17 18:44:18 +0000875public:
Lang Hamesecb50622012-02-17 23:43:40 +0000876 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
877 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
878 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +0000879
Lang Hames55fed622012-02-19 03:00:30 +0000880 // Update intervals for all operands of MI from OldIdx to NewIdx.
881 // This assumes that MI used to be at OldIdx, and now resides at
882 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +0000883 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +0000884 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
885
Lang Hames55fed622012-02-19 03:00:30 +0000886 // Collect the operands.
887 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +0000888 bool hasRegMaskOp = false;
889 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +0000890
Andrew Trickf70af522012-03-21 04:12:16 +0000891 // To keep the LiveRanges valid within an interval, move the ranges closest
892 // to the destination first. This prevents ranges from overlapping, to that
893 // APIs like removeRange still work.
894 if (NewIdx < OldIdx) {
895 moveAllEnteringFrom(OldIdx, Entering);
896 moveAllInternalFrom(OldIdx, Internal);
897 moveAllExitingFrom(OldIdx, Exiting);
898 }
899 else {
900 moveAllExitingFrom(OldIdx, Exiting);
901 moveAllInternalFrom(OldIdx, Internal);
902 moveAllEnteringFrom(OldIdx, Entering);
903 }
Lang Hames55fed622012-02-19 03:00:30 +0000904
Lang Hamesac027142012-02-19 03:09:55 +0000905 if (hasRegMaskOp)
906 updateRegMaskSlots(OldIdx);
907
Lang Hames55fed622012-02-19 03:00:30 +0000908#ifndef NDEBUG
909 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000910 validator = std::for_each(Entering.begin(), Entering.end(), validator);
911 validator = std::for_each(Internal.begin(), Internal.end(), validator);
912 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000913 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +0000914#endif
915
Lang Hames3dc7c512012-02-17 18:44:18 +0000916 }
917
Lang Hames4586d252012-02-21 22:29:38 +0000918 // Update intervals for all operands of MI to refer to BundleStart's
919 // SlotIndex.
920 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +0000921 if (MI == BundleStart)
922 return; // Bundling instr with itself - nothing to do.
923
Lang Hamesfd6d3212012-02-21 00:00:36 +0000924 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
925 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
926 "SlotIndex <-> Instruction mapping broken for MI");
927
Lang Hames4586d252012-02-21 22:29:38 +0000928 // Collect all ranges already in the bundle.
929 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +0000930 RangeSet Entering, Internal, Exiting;
931 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +0000932 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
933 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
934 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
935 if (&*BII == MI)
936 continue;
937 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
938 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
939 }
940
941 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
942
Lang Hamesf905f692012-05-29 18:19:54 +0000943 Entering.clear();
944 Internal.clear();
945 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +0000946 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +0000947 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
948
949 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
950 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
951 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +0000952
953 moveAllEnteringFromInto(OldIdx, Entering, BR);
954 moveAllInternalFromInto(OldIdx, Internal, BR);
955 moveAllExitingFromInto(OldIdx, Exiting, BR);
956
Lang Hames4586d252012-02-21 22:29:38 +0000957
Lang Hames6aceab12012-02-19 07:13:05 +0000958#ifndef NDEBUG
959 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000960 validator = std::for_each(Entering.begin(), Entering.end(), validator);
961 validator = std::for_each(Internal.begin(), Internal.end(), validator);
962 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000963 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
964#endif
965 }
966
Lang Hames55fed622012-02-19 03:00:30 +0000967private:
Lang Hames3dc7c512012-02-17 18:44:18 +0000968
Lang Hames55fed622012-02-19 03:00:30 +0000969#ifndef NDEBUG
970 class LIValidator {
971 private:
972 DenseSet<const LiveInterval*> Checked, Bogus;
973 public:
974 void operator()(const IntRangePair& P) {
975 const LiveInterval* LI = P.first;
976 if (Checked.count(LI))
977 return;
978 Checked.insert(LI);
979 if (LI->empty())
980 return;
981 SlotIndex LastEnd = LI->begin()->start;
982 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
983 LRI != LRE; ++LRI) {
984 const LiveRange& LR = *LRI;
985 if (LastEnd > LR.start || LR.start >= LR.end)
986 Bogus.insert(LI);
987 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +0000988 }
989 }
Lang Hames3dc7c512012-02-17 18:44:18 +0000990
Lang Hames55fed622012-02-19 03:00:30 +0000991 bool rangesOk() const {
992 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +0000993 }
Lang Hames55fed622012-02-19 03:00:30 +0000994 };
995#endif
Lang Hames3dc7c512012-02-17 18:44:18 +0000996
Lang Hames55fed622012-02-19 03:00:30 +0000997 // Collect IntRangePairs for all operands of MI that may need fixing.
998 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
999 // maps).
1000 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +00001001 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
1002 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +00001003 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1004 MOE = MI->operands_end();
1005 MOI != MOE; ++MOI) {
1006 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +00001007
1008 if (MO.isRegMask()) {
1009 hasRegMaskOp = true;
1010 continue;
1011 }
1012
Lang Hamesecb50622012-02-17 23:43:40 +00001013 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +00001014 continue;
1015
Lang Hamesecb50622012-02-17 23:43:40 +00001016 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +00001017
1018 // TODO: Currently we're skipping uses that are reserved or have no
1019 // interval, but we're not updating their kills. This should be
1020 // fixed.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001021 if (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001022 continue;
1023
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001024 // Collect ranges for register units. These live ranges are computed on
1025 // demand, so just skip any that haven't been computed yet.
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001026 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001027 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
1028 if (LiveInterval *LI = LIS.getCachedRegUnit(*Units))
1029 collectRanges(MO, LI, Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001030 } else {
1031 // Collect ranges for individual virtual registers.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001032 collectRanges(MO, &LIS.getInterval(Reg),
1033 Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001034 }
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001035 }
1036 }
Lang Hames55fed622012-02-19 03:00:30 +00001037
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001038 void collectRanges(const MachineOperand &MO, LiveInterval *LI,
1039 RangeSet &Entering, RangeSet &Internal, RangeSet &Exiting,
1040 SlotIndex OldIdx) {
1041 if (MO.readsReg()) {
1042 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1043 if (LR != 0)
1044 Entering.insert(std::make_pair(LI, LR));
1045 }
1046 if (MO.isDef()) {
1047 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1048 assert(LR != 0 && "No live range for def?");
1049 if (LR->end > OldIdx.getDeadSlot())
1050 Exiting.insert(std::make_pair(LI, LR));
1051 else
1052 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001053 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001054 }
1055
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001056 BundleRanges createBundleRanges(RangeSet& Entering,
1057 RangeSet& Internal,
1058 RangeSet& Exiting) {
Lang Hames4586d252012-02-21 22:29:38 +00001059 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001060
1061 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001062 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001063 LiveInterval* LI = EI->first;
1064 LiveRange* LR = EI->second;
1065 BR[LI->reg].Use = LR;
1066 }
1067
1068 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001069 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001070 LiveInterval* LI = II->first;
1071 LiveRange* LR = II->second;
1072 if (LR->end.isDead()) {
1073 BR[LI->reg].Dead = LR;
1074 } else {
1075 BR[LI->reg].EC = LR;
1076 }
1077 }
1078
1079 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001080 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001081 LiveInterval* LI = EI->first;
1082 LiveRange* LR = EI->second;
1083 BR[LI->reg].Def = LR;
1084 }
1085
1086 return BR;
1087 }
1088
Lang Hamesecb50622012-02-17 23:43:40 +00001089 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1090 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1091 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001092 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001093 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1094 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001095 assert(!NewKillMI->killsRegister(reg) &&
1096 "New kill instr is already a kill.");
Lang Hamesecb50622012-02-17 23:43:40 +00001097 OldKillMI->clearRegisterKills(reg, &TRI);
1098 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001099 }
1100
Lang Hamesecb50622012-02-17 23:43:40 +00001101 void updateRegMaskSlots(SlotIndex OldIdx) {
1102 SmallVectorImpl<SlotIndex>::iterator RI =
1103 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1104 OldIdx);
1105 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1106 *RI = NewIdx;
1107 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001108 "RegSlots out of order. Did you move one call across another?");
1109 }
Lang Hames55fed622012-02-19 03:00:30 +00001110
1111 // Return the last use of reg between NewIdx and OldIdx.
1112 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1113 SlotIndex LastUse = NewIdx;
1114 for (MachineRegisterInfo::use_nodbg_iterator
1115 UI = MRI.use_nodbg_begin(Reg),
1116 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001117 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001118 const MachineInstr* MI = &*UI;
1119 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1120 if (InstSlot > LastUse && InstSlot < OldIdx)
1121 LastUse = InstSlot;
1122 }
1123 return LastUse;
1124 }
1125
1126 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1127 LiveInterval* LI = P.first;
1128 LiveRange* LR = P.second;
1129 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1130 if (LiveThrough)
1131 return;
1132 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1133 if (LastUse != NewIdx)
1134 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001135 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001136 }
1137
1138 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1139 LiveInterval* LI = P.first;
1140 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001141 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001142 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001143 // Move kill flags if OldIdx was not originally the end
1144 // (otherwise LR->end points to an invalid slot).
1145 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1146 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1147 moveKillFlags(LI->reg, LR->end, NewIdx);
1148 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001149 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001150 }
1151 }
1152
1153 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1154 bool GoingUp = NewIdx < OldIdx;
1155
1156 if (GoingUp) {
1157 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1158 EI != EE; ++EI)
1159 moveEnteringUpFrom(OldIdx, *EI);
1160 } else {
1161 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1162 EI != EE; ++EI)
1163 moveEnteringDownFrom(OldIdx, *EI);
1164 }
1165 }
1166
1167 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1168 LiveInterval* LI = P.first;
1169 LiveRange* LR = P.second;
1170 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1171 LR->end <= OldIdx.getDeadSlot() &&
1172 "Range should be internal to OldIdx.");
1173 LiveRange Tmp(*LR);
1174 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1175 Tmp.valno->def = Tmp.start;
1176 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1177 LI->removeRange(*LR);
1178 LI->addRange(Tmp);
1179 }
1180
1181 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1182 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1183 II != IE; ++II)
1184 moveInternalFrom(OldIdx, *II);
1185 }
1186
1187 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1188 LiveRange* LR = P.second;
1189 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1190 "Range should start in OldIdx.");
1191 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1192 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1193 LR->start = NewStart;
1194 LR->valno->def = NewStart;
1195 }
1196
1197 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1198 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1199 EI != EE; ++EI)
1200 moveExitingFrom(OldIdx, *EI);
1201 }
1202
Lang Hames6aceab12012-02-19 07:13:05 +00001203 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1204 BundleRanges& BR) {
1205 LiveInterval* LI = P.first;
1206 LiveRange* LR = P.second;
1207 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1208 if (LiveThrough) {
1209 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1210 "Def in bundle should be def range.");
1211 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1212 "If bundle has use for this reg it should be LR.");
1213 BR[LI->reg].Use = LR;
1214 return;
1215 }
1216
1217 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001218 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001219
1220 if (LR->start < NewIdx) {
1221 // Becoming a new entering range.
1222 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1223 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001224 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001225 "Bundle shouldn't have different use range for same reg.");
1226 LR->end = LastUse.getRegSlot();
1227 BR[LI->reg].Use = LR;
1228 } else {
1229 // Becoming a new Dead-def.
1230 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1231 "Live range starting at unexpected slot.");
1232 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1233 assert(BR[LI->reg].Dead == 0 &&
1234 "Can't have def and dead def of same reg in a bundle.");
1235 LR->end = LastUse.getDeadSlot();
1236 BR[LI->reg].Dead = BR[LI->reg].Def;
1237 BR[LI->reg].Def = 0;
1238 }
1239 }
1240
1241 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1242 BundleRanges& BR) {
1243 LiveInterval* LI = P.first;
1244 LiveRange* LR = P.second;
1245 if (NewIdx > LR->end) {
1246 // Range extended to bundle. Add to bundle uses.
1247 // Note: Currently adds kill flags to bundle start.
1248 assert(BR[LI->reg].Use == 0 &&
1249 "Bundle already has use range for reg.");
1250 moveKillFlags(LI->reg, LR->end, NewIdx);
1251 LR->end = NewIdx.getRegSlot();
1252 BR[LI->reg].Use = LR;
1253 } else {
1254 assert(BR[LI->reg].Use != 0 &&
1255 "Bundle should already have a use range for reg.");
1256 }
1257 }
1258
1259 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1260 BundleRanges& BR) {
1261 bool GoingUp = NewIdx < OldIdx;
1262
1263 if (GoingUp) {
1264 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1265 EI != EE; ++EI)
1266 moveEnteringUpFromInto(OldIdx, *EI, BR);
1267 } else {
1268 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1269 EI != EE; ++EI)
1270 moveEnteringDownFromInto(OldIdx, *EI, BR);
1271 }
1272 }
1273
1274 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1275 BundleRanges& BR) {
1276 // TODO: Sane rules for moving ranges into bundles.
1277 }
1278
1279 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1280 BundleRanges& BR) {
1281 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1282 II != IE; ++II)
1283 moveInternalFromInto(OldIdx, *II, BR);
1284 }
1285
1286 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1287 BundleRanges& BR) {
1288 LiveInterval* LI = P.first;
1289 LiveRange* LR = P.second;
1290
1291 assert(LR->start.isRegister() &&
1292 "Don't know how to merge exiting ECs into bundles yet.");
1293
1294 if (LR->end > NewIdx.getDeadSlot()) {
1295 // This range is becoming an exiting range on the bundle.
1296 // If there was an old dead-def of this reg, delete it.
1297 if (BR[LI->reg].Dead != 0) {
1298 LI->removeRange(*BR[LI->reg].Dead);
1299 BR[LI->reg].Dead = 0;
1300 }
1301 assert(BR[LI->reg].Def == 0 &&
1302 "Can't have two defs for the same variable exiting a bundle.");
1303 LR->start = NewIdx.getRegSlot();
1304 LR->valno->def = LR->start;
1305 BR[LI->reg].Def = LR;
1306 } else {
1307 // This range is becoming internal to the bundle.
1308 assert(LR->end == NewIdx.getRegSlot() &&
1309 "Can't bundle def whose kill is before the bundle");
1310 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1311 // Already have a def for this. Just delete range.
1312 LI->removeRange(*LR);
1313 } else {
1314 // Make range dead, record.
1315 LR->end = NewIdx.getDeadSlot();
1316 BR[LI->reg].Dead = LR;
1317 assert(BR[LI->reg].Use == LR &&
1318 "Range becoming dead should currently be use.");
1319 }
1320 // In both cases the range is no longer a use on the bundle.
1321 BR[LI->reg].Use = 0;
1322 }
1323 }
1324
1325 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1326 BundleRanges& BR) {
1327 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1328 EI != EE; ++EI)
1329 moveExitingFromInto(OldIdx, *EI, BR);
1330 }
1331
Lang Hames3dc7c512012-02-17 18:44:18 +00001332};
1333
Lang Hamesecb50622012-02-17 23:43:40 +00001334void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001335 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1336 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001337 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001338 Indexes->getInstructionIndex(MI) :
1339 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001340 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1341 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001342 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001343 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001344
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001345 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001346 HME.moveAllRangesFrom(MI, OldIndex);
1347}
1348
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001349void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
1350 MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001351 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1352 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001353 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001354}