blob: 5cf08a6ded811fcb7837eda4c36b629a68c1975e [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000021#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Chris Lattner3ee77402007-06-19 05:46:06 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
38cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
42 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000056 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
60
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen638ccd52007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no intrinsics for these particular operations
81 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
82 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
83 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +000084 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
85
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // PowerPC has no SREM/UREM instructions
87 setOperationAction(ISD::SREM, MVT::i32, Expand);
88 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000089 setOperationAction(ISD::SREM, MVT::i64, Expand);
90 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000091
92 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
93 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
94 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
95 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
96 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
97 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
98 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
99 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
100 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000102 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 setOperationAction(ISD::FSIN , MVT::f64, Expand);
104 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000105 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000106 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 setOperationAction(ISD::FSIN , MVT::f32, Expand);
108 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000109 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000110 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000111
Dan Gohman1a024862008-01-31 00:41:03 +0000112 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000113
114 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000115 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
117 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
118 }
119
Chris Lattner9601a862006-03-05 05:08:37 +0000120 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
121 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
122
Nate Begemand88fc032006-01-14 03:14:10 +0000123 // PowerPC does not have BSWAP, CTPOP or CTTZ
124 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000125 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
126 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000127 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
128 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
129 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130
Nate Begeman35ef9132006-01-11 21:21:00 +0000131 // PowerPC does not have ROTR
132 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
133
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000134 // PowerPC does not have Select
135 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000136 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 setOperationAction(ISD::SELECT, MVT::f32, Expand);
138 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000139
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000140 // PowerPC wants to turn select_cc of FP into fsel when possible.
141 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
142 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000143
Nate Begeman750ac1b2006-02-01 07:19:44 +0000144 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000145 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000146
Nate Begeman81e80972006-03-17 01:40:33 +0000147 // PowerPC does not have BRCOND which requires SetCC
148 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000149
150 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000151
Chris Lattnerf7605322005-08-31 21:09:52 +0000152 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
153 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000154
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000155 // PowerPC does not have [U|S]INT_TO_FP
156 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
157 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
158
Chris Lattner53e88452005-12-23 05:13:35 +0000159 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
160 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000161 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
162 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000163
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000164 // We cannot sextinreg(i1). Expand to shifts.
165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000166
Jim Laskeyabf6d172006-01-05 01:25:28 +0000167 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000168 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000169 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000170
171 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
172 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
173 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
174 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
175
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000176
Nate Begeman28a6b022005-12-10 02:36:00 +0000177 // We want to legalize GlobalAddress and ConstantPool nodes into the
178 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000179 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000180 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000181 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000182 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000183 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000184 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000185 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
186 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
187
Nate Begemanee625572006-01-27 21:09:22 +0000188 // RET must be custom lowered, to meet ABI requirements
189 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000190
Nate Begemanacc398c2006-01-25 18:21:52 +0000191 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
192 setOperationAction(ISD::VASTART , MVT::Other, Custom);
193
Nicolas Geoffray01119992007-04-03 13:59:52 +0000194 // VAARG is custom lowered with ELF 32 ABI
195 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
196 setOperationAction(ISD::VAARG, MVT::Other, Custom);
197 else
198 setOperationAction(ISD::VAARG, MVT::Other, Expand);
199
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000200 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000201 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
202 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000203 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000204 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000207
Chris Lattner6d92cad2006-03-26 10:06:40 +0000208 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000209 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000210
Chris Lattnera7a58542006-06-16 17:34:12 +0000211 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000212 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000213 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000214 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000215 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000216 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000217 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
218
Chris Lattner7fbcef72006-03-24 07:53:47 +0000219 // FIXME: disable this lowered code. This generates 64-bit register values,
220 // and we don't model the fact that the top part is clobbered by calls. We
221 // need to flag these together so that the value isn't live across a call.
222 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
223
Nate Begemanae749a92005-10-25 23:48:36 +0000224 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
225 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
226 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000227 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000228 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000229 }
230
Chris Lattnera7a58542006-06-16 17:34:12 +0000231 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000232 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000233 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000234 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
235 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000236 // 64-bit PowerPC wants to expand i128 shifts itself.
237 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
238 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
239 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000240 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000241 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000242 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
243 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
244 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000245 }
Evan Chengd30bf012006-03-01 01:11:20 +0000246
Nate Begeman425a9692005-11-29 08:17:20 +0000247 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000248 // First set operation action for all vector types to expand. Then we
249 // will selectively turn on ones that can be effectively codegen'd.
250 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000251 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000252 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000253 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
254 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000255
Chris Lattner7ff7e672006-04-04 17:25:31 +0000256 // We promote all shuffles to v16i8.
257 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000258 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
259
260 // We promote all non-typed operations to v4i32.
261 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
262 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
263 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
264 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
265 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
266 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
267 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
268 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
269 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
270 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
271 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
272 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000273
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000274 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000275 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
276 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
277 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
278 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
279 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000280 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000281 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000282 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
283 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
284 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000285 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
286 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
287 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
288 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000289 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Dan Gohmana3f269f2007-10-12 14:08:57 +0000290 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
291 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
292 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
293 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000294 }
295
Chris Lattner7ff7e672006-04-04 17:25:31 +0000296 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
297 // with merges, splats, etc.
298 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
299
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000300 setOperationAction(ISD::AND , MVT::v4i32, Legal);
301 setOperationAction(ISD::OR , MVT::v4i32, Legal);
302 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
303 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
304 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
305 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
306
Nate Begeman425a9692005-11-29 08:17:20 +0000307 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000308 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000309 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
310 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000311
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000312 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000313 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000314 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000315 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000316
Chris Lattnerb2177b92006-03-19 06:55:52 +0000317 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
318 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000319
Chris Lattner541f91b2006-04-02 00:43:36 +0000320 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
321 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000322 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
323 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000324 }
325
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000326 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000327 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000328
Jim Laskey2ad9f172007-02-22 14:56:36 +0000329 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000330 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000331 setExceptionPointerRegister(PPC::X3);
332 setExceptionSelectorRegister(PPC::X4);
333 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000334 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000335 setExceptionPointerRegister(PPC::R3);
336 setExceptionSelectorRegister(PPC::R4);
337 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000338
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000339 // We have target-specific dag combine patterns for the following nodes:
340 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000341 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000342 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000343 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000344
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000345 // Darwin long double math library functions have $LDBL128 appended.
346 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000347 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000348 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
349 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000350 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
351 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000352 }
353
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000354 computeRegisterProperties();
355}
356
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000357/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
358/// function arguments in the caller parameter area.
359unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
360 TargetMachine &TM = getTargetMachine();
361 // Darwin passes everything on 4 byte boundary.
362 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
363 return 4;
364 // FIXME Elf TBD
365 return 4;
366}
367
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000368const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
369 switch (Opcode) {
370 default: return 0;
371 case PPCISD::FSEL: return "PPCISD::FSEL";
372 case PPCISD::FCFID: return "PPCISD::FCFID";
373 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
374 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000375 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000376 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
377 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000378 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000379 case PPCISD::Hi: return "PPCISD::Hi";
380 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000381 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000382 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
383 case PPCISD::SRL: return "PPCISD::SRL";
384 case PPCISD::SRA: return "PPCISD::SRA";
385 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000386 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
387 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000388 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
389 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000390 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000391 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
392 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000393 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000394 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000395 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000396 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000397 case PPCISD::LBRX: return "PPCISD::LBRX";
398 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000399 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattneref97c672008-01-18 18:51:16 +0000400 case PPCISD::MFFS: return "PPCISD::MFFS";
401 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
402 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
403 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
404 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000405 }
406}
407
Scott Michel5b8f82e2008-03-10 15:42:14 +0000408
409MVT::ValueType
410PPCTargetLowering::getSetCCResultType(const SDOperand &) const {
411 return MVT::i32;
412}
413
414
Chris Lattner1a635d62006-04-14 06:01:58 +0000415//===----------------------------------------------------------------------===//
416// Node matching predicates, for use by the tblgen matching code.
417//===----------------------------------------------------------------------===//
418
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000419/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
420static bool isFloatingPointZero(SDOperand Op) {
421 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000422 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000423 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000424 // Maybe this has already been legalized into the constant pool?
425 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000426 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000427 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000428 }
429 return false;
430}
431
Chris Lattnerddb739e2006-04-06 17:23:16 +0000432/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
433/// true if Op is undef or if it matches the specified value.
434static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
435 return Op.getOpcode() == ISD::UNDEF ||
436 cast<ConstantSDNode>(Op)->getValue() == Val;
437}
438
439/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
440/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000441bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
442 if (!isUnary) {
443 for (unsigned i = 0; i != 16; ++i)
444 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
445 return false;
446 } else {
447 for (unsigned i = 0; i != 8; ++i)
448 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
449 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
450 return false;
451 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000452 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000453}
454
455/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
456/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000457bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
458 if (!isUnary) {
459 for (unsigned i = 0; i != 16; i += 2)
460 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
461 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
462 return false;
463 } else {
464 for (unsigned i = 0; i != 8; i += 2)
465 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
466 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
467 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
468 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
469 return false;
470 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000471 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000472}
473
Chris Lattnercaad1632006-04-06 22:02:42 +0000474/// isVMerge - Common function, used to match vmrg* shuffles.
475///
476static bool isVMerge(SDNode *N, unsigned UnitSize,
477 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000478 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
479 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
480 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
481 "Unsupported merge size!");
482
483 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
484 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
485 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000486 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000487 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000488 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000489 return false;
490 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000491 return true;
492}
493
494/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
495/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
496bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
497 if (!isUnary)
498 return isVMerge(N, UnitSize, 8, 24);
499 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000500}
501
502/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
503/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000504bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
505 if (!isUnary)
506 return isVMerge(N, UnitSize, 0, 16);
507 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000508}
509
510
Chris Lattnerd0608e12006-04-06 18:26:28 +0000511/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
512/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000513int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000514 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
515 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000516 // Find the first non-undef value in the shuffle mask.
517 unsigned i;
518 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
519 /*search*/;
520
521 if (i == 16) return -1; // all undef.
522
523 // Otherwise, check to see if the rest of the elements are consequtively
524 // numbered from this value.
525 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
526 if (ShiftAmt < i) return -1;
527 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000528
Chris Lattnerf24380e2006-04-06 22:28:36 +0000529 if (!isUnary) {
530 // Check the rest of the elements to see if they are consequtive.
531 for (++i; i != 16; ++i)
532 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
533 return -1;
534 } else {
535 // Check the rest of the elements to see if they are consequtive.
536 for (++i; i != 16; ++i)
537 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
538 return -1;
539 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000540
541 return ShiftAmt;
542}
Chris Lattneref819f82006-03-20 06:33:01 +0000543
544/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
545/// specifies a splat of a single element that is suitable for input to
546/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000547bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
548 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
549 N->getNumOperands() == 16 &&
550 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000551
Chris Lattner88a99ef2006-03-20 06:37:44 +0000552 // This is a splat operation if each element of the permute is the same, and
553 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000554 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000555 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000556 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
557 ElementBase = EltV->getValue();
558 else
559 return false; // FIXME: Handle UNDEF elements too!
560
561 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
562 return false;
563
564 // Check that they are consequtive.
565 for (unsigned i = 1; i != EltSize; ++i) {
566 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
567 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
568 return false;
569 }
570
Chris Lattner88a99ef2006-03-20 06:37:44 +0000571 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000572 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000573 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000574 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
575 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000576 for (unsigned j = 0; j != EltSize; ++j)
577 if (N->getOperand(i+j) != N->getOperand(j))
578 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000579 }
580
Chris Lattner7ff7e672006-04-04 17:25:31 +0000581 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000582}
583
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000584/// isAllNegativeZeroVector - Returns true if all elements of build_vector
585/// are -0.0.
586bool PPC::isAllNegativeZeroVector(SDNode *N) {
587 assert(N->getOpcode() == ISD::BUILD_VECTOR);
588 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
589 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000590 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000591 return false;
592}
593
Chris Lattneref819f82006-03-20 06:33:01 +0000594/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
595/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000596unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
597 assert(isSplatShuffleMask(N, EltSize));
598 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000599}
600
Chris Lattnere87192a2006-04-12 17:37:20 +0000601/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000602/// by using a vspltis[bhw] instruction of the specified element size, return
603/// the constant being splatted. The ByteSize field indicates the number of
604/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000605SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000606 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000607
608 // If ByteSize of the splat is bigger than the element size of the
609 // build_vector, then we have a case where we are checking for a splat where
610 // multiple elements of the buildvector are folded together into a single
611 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
612 unsigned EltSize = 16/N->getNumOperands();
613 if (EltSize < ByteSize) {
614 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
615 SDOperand UniquedVals[4];
616 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
617
618 // See if all of the elements in the buildvector agree across.
619 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
620 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
621 // If the element isn't a constant, bail fully out.
622 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
623
624
625 if (UniquedVals[i&(Multiple-1)].Val == 0)
626 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
627 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
628 return SDOperand(); // no match.
629 }
630
631 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
632 // either constant or undef values that are identical for each chunk. See
633 // if these chunks can form into a larger vspltis*.
634
635 // Check to see if all of the leading entries are either 0 or -1. If
636 // neither, then this won't fit into the immediate field.
637 bool LeadingZero = true;
638 bool LeadingOnes = true;
639 for (unsigned i = 0; i != Multiple-1; ++i) {
640 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
641
642 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
643 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
644 }
645 // Finally, check the least significant entry.
646 if (LeadingZero) {
647 if (UniquedVals[Multiple-1].Val == 0)
648 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
649 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
650 if (Val < 16)
651 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
652 }
653 if (LeadingOnes) {
654 if (UniquedVals[Multiple-1].Val == 0)
655 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
656 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
657 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
658 return DAG.getTargetConstant(Val, MVT::i32);
659 }
660
661 return SDOperand();
662 }
663
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000664 // Check to see if this buildvec has a single non-undef value in its elements.
665 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
666 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
667 if (OpVal.Val == 0)
668 OpVal = N->getOperand(i);
669 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000670 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000671 }
672
Chris Lattner140a58f2006-04-08 06:46:53 +0000673 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000674
Nate Begeman98e70cc2006-03-28 04:15:58 +0000675 unsigned ValSizeInBytes = 0;
676 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000677 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
678 Value = CN->getValue();
679 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
680 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
681 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000682 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000683 ValSizeInBytes = 4;
684 }
685
686 // If the splat value is larger than the element value, then we can never do
687 // this splat. The only case that we could fit the replicated bits into our
688 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000689 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000690
691 // If the element value is larger than the splat value, cut it in half and
692 // check to see if the two halves are equal. Continue doing this until we
693 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
694 while (ValSizeInBytes > ByteSize) {
695 ValSizeInBytes >>= 1;
696
697 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000698 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
699 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000700 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000701 }
702
703 // Properly sign extend the value.
704 int ShAmt = (4-ByteSize)*8;
705 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
706
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000707 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000708 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000709
Chris Lattner140a58f2006-04-08 06:46:53 +0000710 // Finally, if this value fits in a 5 bit sext field, return it
711 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
712 return DAG.getTargetConstant(MaskVal, MVT::i32);
713 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000714}
715
Chris Lattner1a635d62006-04-14 06:01:58 +0000716//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000717// Addressing Mode Selection
718//===----------------------------------------------------------------------===//
719
720/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
721/// or 64-bit immediate, and if the value can be accurately represented as a
722/// sign extension from a 16-bit value. If so, this returns true and the
723/// immediate.
724static bool isIntS16Immediate(SDNode *N, short &Imm) {
725 if (N->getOpcode() != ISD::Constant)
726 return false;
727
728 Imm = (short)cast<ConstantSDNode>(N)->getValue();
729 if (N->getValueType(0) == MVT::i32)
730 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
731 else
732 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
733}
734static bool isIntS16Immediate(SDOperand Op, short &Imm) {
735 return isIntS16Immediate(Op.Val, Imm);
736}
737
738
739/// SelectAddressRegReg - Given the specified addressed, check to see if it
740/// can be represented as an indexed [r+r] operation. Returns false if it
741/// can be more efficiently represented with [r+imm].
742bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
743 SDOperand &Index,
744 SelectionDAG &DAG) {
745 short imm = 0;
746 if (N.getOpcode() == ISD::ADD) {
747 if (isIntS16Immediate(N.getOperand(1), imm))
748 return false; // r+i
749 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
750 return false; // r+i
751
752 Base = N.getOperand(0);
753 Index = N.getOperand(1);
754 return true;
755 } else if (N.getOpcode() == ISD::OR) {
756 if (isIntS16Immediate(N.getOperand(1), imm))
757 return false; // r+i can fold it if we can.
758
759 // If this is an or of disjoint bitfields, we can codegen this as an add
760 // (for better address arithmetic) if the LHS and RHS of the OR are provably
761 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000762 APInt LHSKnownZero, LHSKnownOne;
763 APInt RHSKnownZero, RHSKnownOne;
764 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000765 APInt::getAllOnesValue(N.getOperand(0)
766 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000767 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000768
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000769 if (LHSKnownZero.getBoolValue()) {
770 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000771 APInt::getAllOnesValue(N.getOperand(1)
772 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000773 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000774 // If all of the bits are known zero on the LHS or RHS, the add won't
775 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000776 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000777 Base = N.getOperand(0);
778 Index = N.getOperand(1);
779 return true;
780 }
781 }
782 }
783
784 return false;
785}
786
787/// Returns true if the address N can be represented by a base register plus
788/// a signed 16-bit displacement [r+imm], and if it is not better
789/// represented as reg+reg.
790bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
791 SDOperand &Base, SelectionDAG &DAG){
792 // If this can be more profitably realized as r+r, fail.
793 if (SelectAddressRegReg(N, Disp, Base, DAG))
794 return false;
795
796 if (N.getOpcode() == ISD::ADD) {
797 short imm = 0;
798 if (isIntS16Immediate(N.getOperand(1), imm)) {
799 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
800 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
801 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
802 } else {
803 Base = N.getOperand(0);
804 }
805 return true; // [r+i]
806 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
807 // Match LOAD (ADD (X, Lo(G))).
808 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
809 && "Cannot handle constant offsets yet!");
810 Disp = N.getOperand(1).getOperand(0); // The global address.
811 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
812 Disp.getOpcode() == ISD::TargetConstantPool ||
813 Disp.getOpcode() == ISD::TargetJumpTable);
814 Base = N.getOperand(0);
815 return true; // [&g+r]
816 }
817 } else if (N.getOpcode() == ISD::OR) {
818 short imm = 0;
819 if (isIntS16Immediate(N.getOperand(1), imm)) {
820 // If this is an or of disjoint bitfields, we can codegen this as an add
821 // (for better address arithmetic) if the LHS and RHS of the OR are
822 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000823 APInt LHSKnownZero, LHSKnownOne;
824 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000825 APInt::getAllOnesValue(N.getOperand(0)
826 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000827 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000828
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000829 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000830 // If all of the bits are known zero on the LHS or RHS, the add won't
831 // carry.
832 Base = N.getOperand(0);
833 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
834 return true;
835 }
836 }
837 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
838 // Loading from a constant address.
839
840 // If this address fits entirely in a 16-bit sext immediate field, codegen
841 // this as "d, 0"
842 short Imm;
843 if (isIntS16Immediate(CN, Imm)) {
844 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
845 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
846 return true;
847 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000848
849 // Handle 32-bit sext immediates with LIS + addr mode.
850 if (CN->getValueType(0) == MVT::i32 ||
851 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000852 int Addr = (int)CN->getValue();
853
854 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000855 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
856
857 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
858 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
859 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000860 return true;
861 }
862 }
863
864 Disp = DAG.getTargetConstant(0, getPointerTy());
865 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
866 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
867 else
868 Base = N;
869 return true; // [r+0]
870}
871
872/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
873/// represented as an indexed [r+r] operation.
874bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
875 SDOperand &Index,
876 SelectionDAG &DAG) {
877 // Check to see if we can easily represent this as an [r+r] address. This
878 // will fail if it thinks that the address is more profitably represented as
879 // reg+imm, e.g. where imm = 0.
880 if (SelectAddressRegReg(N, Base, Index, DAG))
881 return true;
882
883 // If the operand is an addition, always emit this as [r+r], since this is
884 // better (for code size, and execution, as the memop does the add for free)
885 // than emitting an explicit add.
886 if (N.getOpcode() == ISD::ADD) {
887 Base = N.getOperand(0);
888 Index = N.getOperand(1);
889 return true;
890 }
891
892 // Otherwise, do it the hard way, using R0 as the base register.
893 Base = DAG.getRegister(PPC::R0, N.getValueType());
894 Index = N;
895 return true;
896}
897
898/// SelectAddressRegImmShift - Returns true if the address N can be
899/// represented by a base register plus a signed 14-bit displacement
900/// [r+imm*4]. Suitable for use by STD and friends.
901bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
902 SDOperand &Base,
903 SelectionDAG &DAG) {
904 // If this can be more profitably realized as r+r, fail.
905 if (SelectAddressRegReg(N, Disp, Base, DAG))
906 return false;
907
908 if (N.getOpcode() == ISD::ADD) {
909 short imm = 0;
910 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
911 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
912 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
913 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
914 } else {
915 Base = N.getOperand(0);
916 }
917 return true; // [r+i]
918 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
919 // Match LOAD (ADD (X, Lo(G))).
920 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
921 && "Cannot handle constant offsets yet!");
922 Disp = N.getOperand(1).getOperand(0); // The global address.
923 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
924 Disp.getOpcode() == ISD::TargetConstantPool ||
925 Disp.getOpcode() == ISD::TargetJumpTable);
926 Base = N.getOperand(0);
927 return true; // [&g+r]
928 }
929 } else if (N.getOpcode() == ISD::OR) {
930 short imm = 0;
931 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
932 // If this is an or of disjoint bitfields, we can codegen this as an add
933 // (for better address arithmetic) if the LHS and RHS of the OR are
934 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000935 APInt LHSKnownZero, LHSKnownOne;
936 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000937 APInt::getAllOnesValue(N.getOperand(0)
938 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000939 LHSKnownZero, LHSKnownOne);
940 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 // If all of the bits are known zero on the LHS or RHS, the add won't
942 // carry.
943 Base = N.getOperand(0);
944 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
945 return true;
946 }
947 }
948 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000949 // Loading from a constant address. Verify low two bits are clear.
950 if ((CN->getValue() & 3) == 0) {
951 // If this address fits entirely in a 14-bit sext immediate field, codegen
952 // this as "d, 0"
953 short Imm;
954 if (isIntS16Immediate(CN, Imm)) {
955 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
956 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
957 return true;
958 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000960 // Fold the low-part of 32-bit absolute addresses into addr mode.
961 if (CN->getValueType(0) == MVT::i32 ||
962 (int64_t)CN->getValue() == (int)CN->getValue()) {
963 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000965 // Otherwise, break this down into an LIS + disp.
966 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
967
968 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
969 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
970 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
971 return true;
972 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973 }
974 }
975
976 Disp = DAG.getTargetConstant(0, getPointerTy());
977 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
978 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
979 else
980 Base = N;
981 return true; // [r+0]
982}
983
984
985/// getPreIndexedAddressParts - returns true by value, base pointer and
986/// offset pointer and addressing mode by reference if the node's address
987/// can be legally represented as pre-indexed load / store address.
988bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
989 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000990 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000991 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000992 // Disabled by default for now.
993 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000995 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000996 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000997 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
998 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +0000999 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001000
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001002 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001003 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001004 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 } else
1006 return false;
1007
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001008 // PowerPC doesn't have preinc load/store instructions for vectors.
1009 if (MVT::isVector(VT))
1010 return false;
1011
Chris Lattner0851b4f2006-11-15 19:55:13 +00001012 // TODO: Check reg+reg first.
1013
1014 // LDU/STU use reg+imm*4, others use reg+imm.
1015 if (VT != MVT::i64) {
1016 // reg + imm
1017 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1018 return false;
1019 } else {
1020 // reg + imm * 4.
1021 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1022 return false;
1023 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001024
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001025 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001026 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1027 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001028 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001029 LD->getExtensionType() == ISD::SEXTLOAD &&
1030 isa<ConstantSDNode>(Offset))
1031 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001032 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001033
Chris Lattner4eab7142006-11-10 02:08:47 +00001034 AM = ISD::PRE_INC;
1035 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001036}
1037
1038//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001039// LowerOperation implementation
1040//===----------------------------------------------------------------------===//
1041
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001042SDOperand PPCTargetLowering::LowerConstantPool(SDOperand Op,
1043 SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001044 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001045 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001046 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001047 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1048 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001049
1050 const TargetMachine &TM = DAG.getTarget();
1051
Chris Lattner059ca0f2006-06-16 21:01:35 +00001052 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1053 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1054
Chris Lattner1a635d62006-04-14 06:01:58 +00001055 // If this is a non-darwin platform, we don't support non-static relo models
1056 // yet.
1057 if (TM.getRelocationModel() == Reloc::Static ||
1058 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1059 // Generate non-pic code that has direct accesses to the constant pool.
1060 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001061 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001062 }
1063
Chris Lattner35d86fe2006-07-26 21:12:04 +00001064 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001065 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001066 Hi = DAG.getNode(ISD::ADD, PtrVT,
1067 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001068 }
1069
Chris Lattner059ca0f2006-06-16 21:01:35 +00001070 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001071 return Lo;
1072}
1073
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001074SDOperand PPCTargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001075 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001076 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001077 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1078 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001079
1080 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001081
1082 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1083 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1084
Nate Begeman37efe672006-04-22 18:53:45 +00001085 // If this is a non-darwin platform, we don't support non-static relo models
1086 // yet.
1087 if (TM.getRelocationModel() == Reloc::Static ||
1088 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1089 // Generate non-pic code that has direct accesses to the constant pool.
1090 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001091 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001092 }
1093
Chris Lattner35d86fe2006-07-26 21:12:04 +00001094 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001095 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001096 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001097 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001098 }
1099
Chris Lattner059ca0f2006-06-16 21:01:35 +00001100 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001101 return Lo;
1102}
1103
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001104SDOperand PPCTargetLowering::LowerGlobalTLSAddress(SDOperand Op,
1105 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001106 assert(0 && "TLS not implemented for PPC.");
1107}
1108
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001109SDOperand PPCTargetLowering::LowerGlobalAddress(SDOperand Op,
1110 SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001111 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001112 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1113 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001114 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001115 // If it's a debug information descriptor, don't mess with it.
1116 if (DAG.isVerifiedDebugInfoDesc(Op))
1117 return GA;
Chris Lattner059ca0f2006-06-16 21:01:35 +00001118 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001119
1120 const TargetMachine &TM = DAG.getTarget();
1121
Chris Lattner059ca0f2006-06-16 21:01:35 +00001122 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1123 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1124
Chris Lattner1a635d62006-04-14 06:01:58 +00001125 // If this is a non-darwin platform, we don't support non-static relo models
1126 // yet.
1127 if (TM.getRelocationModel() == Reloc::Static ||
1128 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1129 // Generate non-pic code that has direct accesses to globals.
1130 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001131 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001132 }
1133
Chris Lattner35d86fe2006-07-26 21:12:04 +00001134 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001135 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001136 Hi = DAG.getNode(ISD::ADD, PtrVT,
1137 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001138 }
1139
Chris Lattner059ca0f2006-06-16 21:01:35 +00001140 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001141
Chris Lattner57fc62c2006-12-11 23:22:45 +00001142 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001143 return Lo;
1144
1145 // If the global is weak or external, we have to go through the lazy
1146 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001147 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001148}
1149
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001150SDOperand PPCTargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001151 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1152
1153 // If we're comparing for equality to zero, expose the fact that this is
1154 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1155 // fold the new nodes.
1156 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1157 if (C->isNullValue() && CC == ISD::SETEQ) {
1158 MVT::ValueType VT = Op.getOperand(0).getValueType();
1159 SDOperand Zext = Op.getOperand(0);
1160 if (VT < MVT::i32) {
1161 VT = MVT::i32;
1162 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1163 }
1164 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1165 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1166 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1167 DAG.getConstant(Log2b, MVT::i32));
1168 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1169 }
1170 // Leave comparisons against 0 and -1 alone for now, since they're usually
1171 // optimized. FIXME: revisit this when we can custom lower all setcc
1172 // optimizations.
1173 if (C->isAllOnesValue() || C->isNullValue())
1174 return SDOperand();
1175 }
1176
1177 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001178 // by xor'ing the rhs with the lhs, which is faster than setting a
1179 // condition register, reading it back out, and masking the correct bit. The
1180 // normal approach here uses sub to do this instead of xor. Using xor exposes
1181 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001182 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1183 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1184 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001185 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001186 Op.getOperand(1));
1187 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1188 }
1189 return SDOperand();
1190}
1191
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001192SDOperand PPCTargetLowering::LowerVAARG(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001193 int VarArgsFrameIndex,
1194 int VarArgsStackOffset,
1195 unsigned VarArgsNumGPR,
1196 unsigned VarArgsNumFPR,
1197 const PPCSubtarget &Subtarget) {
1198
1199 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1200}
1201
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001202SDOperand PPCTargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001203 int VarArgsFrameIndex,
1204 int VarArgsStackOffset,
1205 unsigned VarArgsNumGPR,
1206 unsigned VarArgsNumFPR,
1207 const PPCSubtarget &Subtarget) {
1208
1209 if (Subtarget.isMachoABI()) {
1210 // vastart just stores the address of the VarArgsFrameIndex slot into the
1211 // memory location argument.
1212 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1213 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001214 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1215 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001216 }
1217
1218 // For ELF 32 ABI we follow the layout of the va_list struct.
1219 // We suppose the given va_list is already allocated.
1220 //
1221 // typedef struct {
1222 // char gpr; /* index into the array of 8 GPRs
1223 // * stored in the register save area
1224 // * gpr=0 corresponds to r3,
1225 // * gpr=1 to r4, etc.
1226 // */
1227 // char fpr; /* index into the array of 8 FPRs
1228 // * stored in the register save area
1229 // * fpr=0 corresponds to f1,
1230 // * fpr=1 to f2, etc.
1231 // */
1232 // char *overflow_arg_area;
1233 // /* location on stack that holds
1234 // * the next overflow argument
1235 // */
1236 // char *reg_save_area;
1237 // /* where r3:r10 and f1:f8 (if saved)
1238 // * are stored
1239 // */
1240 // } va_list[1];
1241
1242
1243 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1244 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1245
1246
Chris Lattner0d72a202006-07-28 16:45:47 +00001247 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001248
Dan Gohman69de1932008-02-06 22:27:42 +00001249 SDOperand StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001250 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001251
Dan Gohman69de1932008-02-06 22:27:42 +00001252 uint64_t FrameOffset = MVT::getSizeInBits(PtrVT)/8;
1253 SDOperand ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
1254
1255 uint64_t StackOffset = MVT::getSizeInBits(PtrVT)/8 - 1;
1256 SDOperand ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
1257
1258 uint64_t FPROffset = 1;
1259 SDOperand ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001260
Dan Gohman69de1932008-02-06 22:27:42 +00001261 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001262
1263 // Store first byte : number of int regs
1264 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001265 Op.getOperand(1), SV, 0);
1266 uint64_t nextOffset = FPROffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001267 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1268 ConstFPROffset);
1269
1270 // Store second byte : number of float regs
Dan Gohman69de1932008-02-06 22:27:42 +00001271 SDOperand secondStore =
1272 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1273 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001274 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1275
1276 // Store second word : arguments given on stack
Dan Gohman69de1932008-02-06 22:27:42 +00001277 SDOperand thirdStore =
1278 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1279 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001280 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1281
1282 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001283 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001284
Chris Lattner1a635d62006-04-14 06:01:58 +00001285}
1286
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001287#include "PPCGenCallingConv.inc"
1288
Chris Lattner9f0bc652007-02-25 05:34:32 +00001289/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1290/// depending on which subtarget is selected.
1291static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1292 if (Subtarget.isMachoABI()) {
1293 static const unsigned FPR[] = {
1294 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1295 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1296 };
1297 return FPR;
1298 }
1299
1300
1301 static const unsigned FPR[] = {
1302 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001303 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001304 };
1305 return FPR;
1306}
1307
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001308SDOperand
1309PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op,
1310 SelectionDAG &DAG,
1311 int &VarArgsFrameIndex,
1312 int &VarArgsStackOffset,
1313 unsigned &VarArgsNumGPR,
1314 unsigned &VarArgsNumFPR,
1315 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001316 // TODO: add description of PPC stack frame format, or at least some docs.
1317 //
1318 MachineFunction &MF = DAG.getMachineFunction();
1319 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001320 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattner79e490a2006-08-11 17:18:05 +00001321 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001322 SDOperand Root = Op.getOperand(0);
Dale Johannesen75092de2008-03-12 00:22:17 +00001323 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001324
Jim Laskey2f616bf2006-11-16 22:43:37 +00001325 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1326 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001327 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001328 bool isELF32_ABI = Subtarget.isELF32_ABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001329 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001330
Chris Lattner9f0bc652007-02-25 05:34:32 +00001331 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001332
1333 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001334 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1335 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1336 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001337 static const unsigned GPR_64[] = { // 64-bit registers.
1338 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1339 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1340 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001341
1342 static const unsigned *FPR = GetFPR(Subtarget);
1343
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001344 static const unsigned VR[] = {
1345 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1346 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1347 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001348
Owen Anderson718cb662007-09-07 04:06:50 +00001349 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001350 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001351 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001352
1353 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1354
Chris Lattnerc91a4752006-06-26 22:48:35 +00001355 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001356
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001357 // In 32-bit non-varargs functions, the stack space for vectors is after the
1358 // stack space for non-vectors. We do not use this space unless we have
1359 // too many vectors to fit in registers, something that only occurs in
1360 // constructed examples:), but we have to walk the arglist to figure
1361 // that out...for the pathological case, compute VecArgOffset as the
1362 // start of the vector parameter area. Computing VecArgOffset is the
1363 // entire point of the following loop.
1364 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1365 // to handle Elf here.
1366 unsigned VecArgOffset = ArgOffset;
1367 if (!isVarArg && !isPPC64) {
1368 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e;
1369 ++ArgNo) {
1370 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1371 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001372 ISD::ArgFlagsTy Flags =
1373 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001374
Duncan Sands276dcbd2008-03-21 09:14:45 +00001375 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001376 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001377 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001378 unsigned ArgSize =
1379 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1380 VecArgOffset += ArgSize;
1381 continue;
1382 }
1383
1384 switch(ObjectVT) {
1385 default: assert(0 && "Unhandled argument type!");
1386 case MVT::i32:
1387 case MVT::f32:
1388 VecArgOffset += isPPC64 ? 8 : 4;
1389 break;
1390 case MVT::i64: // PPC64
1391 case MVT::f64:
1392 VecArgOffset += 8;
1393 break;
1394 case MVT::v4f32:
1395 case MVT::v4i32:
1396 case MVT::v8i16:
1397 case MVT::v16i8:
1398 // Nothing to do, we're only looking at Nonvector args here.
1399 break;
1400 }
1401 }
1402 }
1403 // We've found where the vector parameter area in memory is. Skip the
1404 // first 12 parameters; these don't use that memory.
1405 VecArgOffset = ((VecArgOffset+15)/16)*16;
1406 VecArgOffset += 12*16;
1407
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001408 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001409 // entry to a function on PPC, the arguments start after the linkage area,
1410 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001411 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001412 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001413 // represented with two words (long long or double) must be copied to an
Duncan Sands276dcbd2008-03-21 09:14:45 +00001414 // even GPR_idx value or to an even ArgOffset value. TODO: implement this.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001415
Dale Johannesen8419dd62008-03-07 20:27:40 +00001416 SmallVector<SDOperand, 8> MemOps;
1417
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001418 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1419 SDOperand ArgVal;
1420 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001421 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1422 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001423 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001424 ISD::ArgFlagsTy Flags =
1425 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001426 // See if next argument requires stack alignment in ELF
Duncan Sands276dcbd2008-03-21 09:14:45 +00001427 bool Expand = false; // TODO: implement this.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001428
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001429 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001430
1431 // FIXME alignment for ELF may not be right
1432 // FIXME the codegen can be much improved in some cases.
1433 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001434 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001435 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001436 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001437 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001438 // Double word align in ELF
1439 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
1440 // Objects of size 1 and 2 are right justified, everything else is
1441 // left justified. This means the memory address is adjusted forwards.
1442 if (ObjSize==1 || ObjSize==2) {
1443 CurArgOffset = CurArgOffset + (4 - ObjSize);
1444 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001445 // The value of the object is its address.
1446 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
1447 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1448 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001449 if (ObjSize==1 || ObjSize==2) {
1450 if (GPR_idx != Num_GPR_Regs) {
1451 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1452 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1453 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1454 SDOperand Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
1455 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1456 MemOps.push_back(Store);
1457 ++GPR_idx;
1458 if (isMachoABI) ArgOffset += PtrByteSize;
1459 } else {
1460 ArgOffset += PtrByteSize;
1461 }
1462 continue;
1463 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001464 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1465 // Store whatever pieces of the object are in registers
1466 // to memory. ArgVal will be address of the beginning of
1467 // the object.
1468 if (GPR_idx != Num_GPR_Regs) {
1469 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1470 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1471 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
1472 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1473 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1474 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1475 MemOps.push_back(Store);
1476 ++GPR_idx;
1477 if (isMachoABI) ArgOffset += PtrByteSize;
1478 } else {
1479 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1480 break;
1481 }
1482 }
1483 continue;
1484 }
1485
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001486 switch (ObjectVT) {
1487 default: assert(0 && "Unhandled argument type!");
1488 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001489 if (!isPPC64) {
1490 // Double word align in ELF
1491 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
1492
1493 if (GPR_idx != Num_GPR_Regs) {
1494 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1495 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1496 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1497 ++GPR_idx;
1498 } else {
1499 needsLoad = true;
1500 ArgSize = PtrByteSize;
1501 }
1502 // Stack align in ELF
1503 if (needsLoad && Expand && isELF32_ABI)
1504 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1505 // All int arguments reserve stack space in Macho ABI.
1506 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1507 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001508 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001509 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001510 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001511 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001512 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1513 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001514 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001515
1516 if (ObjectVT == MVT::i32) {
1517 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1518 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001519 if (Flags.isSExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001520 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1521 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001522 else if (Flags.isZExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001523 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1524 DAG.getValueType(ObjectVT));
1525
1526 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1527 }
1528
Chris Lattnerc91a4752006-06-26 22:48:35 +00001529 ++GPR_idx;
1530 } else {
1531 needsLoad = true;
1532 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001533 // All int arguments reserve stack space in Macho ABI.
1534 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001535 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001536
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001537 case MVT::f32:
1538 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001539 // Every 4 bytes of argument space consumes one of the GPRs available for
1540 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001541 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001542 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001543 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001544 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001545 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001546 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001547 unsigned VReg;
1548 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001549 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001550 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001551 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1552 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001553 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001554 ++FPR_idx;
1555 } else {
1556 needsLoad = true;
1557 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001558
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001559 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001560 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001561 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001562 // All FP arguments reserve stack space in Macho ABI.
1563 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001564 break;
1565 case MVT::v4f32:
1566 case MVT::v4i32:
1567 case MVT::v8i16:
1568 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001569 // Note that vector arguments in registers don't reserve stack space,
1570 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001571 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001572 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1573 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001574 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001575 if (isVarArg) {
1576 while ((ArgOffset % 16) != 0) {
1577 ArgOffset += PtrByteSize;
1578 if (GPR_idx != Num_GPR_Regs)
1579 GPR_idx++;
1580 }
1581 ArgOffset += 16;
1582 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1583 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001584 ++VR_idx;
1585 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001586 if (!isVarArg && !isPPC64) {
1587 // Vectors go after all the nonvectors.
1588 CurArgOffset = VecArgOffset;
1589 VecArgOffset += 16;
1590 } else {
1591 // Vectors are aligned.
1592 ArgOffset = ((ArgOffset+15)/16)*16;
1593 CurArgOffset = ArgOffset;
1594 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001595 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001596 needsLoad = true;
1597 }
1598 break;
1599 }
1600
1601 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001602 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001603 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001604 int FI = MFI->CreateFixedObject(ObjSize,
1605 CurArgOffset + (ArgSize - ObjSize));
1606 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1607 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001608 }
1609
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001610 ArgValues.push_back(ArgVal);
1611 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001612
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001613 // If the function takes variable number of arguments, make a frame index for
1614 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001615 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001616
1617 int depth;
1618 if (isELF32_ABI) {
1619 VarArgsNumGPR = GPR_idx;
1620 VarArgsNumFPR = FPR_idx;
1621
1622 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1623 // pointer.
1624 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1625 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1626 MVT::getSizeInBits(PtrVT)/8);
1627
1628 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1629 ArgOffset);
1630
1631 }
1632 else
1633 depth = ArgOffset;
1634
Chris Lattnerc91a4752006-06-26 22:48:35 +00001635 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001636 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001637 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001638
Nicolas Geoffray01119992007-04-03 13:59:52 +00001639 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1640 // stored to the VarArgsFrameIndex on the stack.
1641 if (isELF32_ABI) {
1642 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1643 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1644 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1645 MemOps.push_back(Store);
1646 // Increment the address by four for the next argument to store
1647 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1648 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1649 }
1650 }
1651
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001652 // If this function is vararg, store any remaining integer argument regs
1653 // to their spots on the stack so that they may be loaded by deferencing the
1654 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001655 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001656 unsigned VReg;
1657 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001658 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001659 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001660 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001661
Chris Lattner84bc5422007-12-31 04:13:23 +00001662 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001663 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001664 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001665 MemOps.push_back(Store);
1666 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001667 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1668 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001669 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001670
1671 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1672 // on the stack.
1673 if (isELF32_ABI) {
1674 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1675 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1676 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1677 MemOps.push_back(Store);
1678 // Increment the address by eight for the next argument to store
1679 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1680 PtrVT);
1681 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1682 }
1683
1684 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1685 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001686 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001687
Chris Lattner84bc5422007-12-31 04:13:23 +00001688 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001689 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1690 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1691 MemOps.push_back(Store);
1692 // Increment the address by eight for the next argument to store
1693 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1694 PtrVT);
1695 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1696 }
1697 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001698 }
1699
Dale Johannesen8419dd62008-03-07 20:27:40 +00001700 if (!MemOps.empty())
1701 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1702
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001703 ArgValues.push_back(Root);
1704
1705 // Return the new list of results.
1706 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1707 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001708 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001709}
1710
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001711/// isCallCompatibleAddress - Return the immediate to use if the specified
1712/// 32-bit value is representable in the immediate field of a BxA instruction.
1713static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1714 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1715 if (!C) return 0;
1716
1717 int Addr = C->getValue();
1718 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1719 (Addr << 6 >> 6) != Addr)
1720 return 0; // Top 6 bits have to be sext of immediate.
1721
Evan Cheng33118762007-10-22 19:46:19 +00001722 return DAG.getConstant((int)C->getValue() >> 2,
1723 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001724}
1725
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001726/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1727/// by "Src" to address "Dst" of size "Size". Alignment information is
1728/// specified by the specific parameter attribute. The copy will be passed as
1729/// a byval function parameter.
1730/// Sometimes what we are copying is the end of a larger object, the part that
1731/// does not fit in registers.
1732static SDOperand
1733CreateCopyOfByValArgument(SDOperand Src, SDOperand Dst, SDOperand Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00001734 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1735 unsigned Size) {
1736 SDOperand AlignNode = DAG.getConstant(Flags.getByValAlign(), MVT::i32);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001737 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
Dale Johannesen1f797a32008-03-05 23:31:27 +00001738 SDOperand AlwaysInline = DAG.getConstant(0, MVT::i32);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001739 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, AlignNode, AlwaysInline);
1740}
Chris Lattner9f0bc652007-02-25 05:34:32 +00001741
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001742SDOperand PPCTargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00001743 const PPCSubtarget &Subtarget,
1744 TargetMachine &TM) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001745 SDOperand Chain = Op.getOperand(0);
1746 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1747 SDOperand Callee = Op.getOperand(4);
1748 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1749
1750 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001751 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001752
Chris Lattnerc91a4752006-06-26 22:48:35 +00001753 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1754 bool isPPC64 = PtrVT == MVT::i64;
1755 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001756
Chris Lattnerabde4602006-05-16 22:56:08 +00001757 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1758 // SelectExpr to use to put the arguments in the appropriate registers.
1759 std::vector<SDOperand> args_to_use;
1760
1761 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001762 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001763 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001764 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dale Johannesen75092de2008-03-12 00:22:17 +00001765
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001766 // Add up all the space actually used.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001767 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1768 // they all go in registers, but we must reserve stack space for them for
1769 // possible use by the caller. In varargs or 64-bit calls, parameters are
1770 // assigned stack space in order, with padding so Altivec parameters are
1771 // 16-byte aligned.
1772 unsigned nAltivecParamsAtEnd = 0;
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001773 for (unsigned i = 0; i != NumOps; ++i) {
Dale Johannesen75092de2008-03-12 00:22:17 +00001774 SDOperand Arg = Op.getOperand(5+2*i);
1775 MVT::ValueType ArgVT = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001776 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1777 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1778 if (!isVarArg && !isPPC64) {
1779 // Non-varargs Altivec parameters go after all the non-Altivec parameters;
1780 // do those last so we know how much padding we need.
1781 nAltivecParamsAtEnd++;
1782 continue;
1783 } else {
1784 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1785 NumBytes = ((NumBytes+15)/16)*16;
1786 }
1787 }
Duncan Sands276dcbd2008-03-21 09:14:45 +00001788 ISD::ArgFlagsTy Flags =
1789 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001790 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001791 if (Flags.isByVal())
1792 ArgSize = Flags.getByValSize();
Dale Johannesen7f96f392008-03-08 01:41:42 +00001793 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001794 NumBytes += ArgSize;
1795 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001796 // Allow for Altivec parameters at the end, if needed.
1797 if (nAltivecParamsAtEnd) {
1798 NumBytes = ((NumBytes+15)/16)*16;
1799 NumBytes += 16*nAltivecParamsAtEnd;
1800 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001801
Chris Lattner7b053502006-05-30 21:21:04 +00001802 // The prolog code of the callee may store up to 8 GPR argument registers to
1803 // the stack, allowing va_start to index over them in memory if its varargs.
1804 // Because we cannot tell if this is needed on the caller side, we have to
1805 // conservatively assume that it is needed. As such, make sure we have at
1806 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001807 NumBytes = std::max(NumBytes,
1808 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001809
1810 // Adjust the stack pointer for the new arguments...
1811 // These operations are automatically eliminated by the prolog/epilog pass
1812 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001813 DAG.getConstant(NumBytes, PtrVT));
Dale Johannesen1f797a32008-03-05 23:31:27 +00001814 SDOperand CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001815
1816 // Set up a copy of the stack pointer for use loading and storing any
1817 // arguments that may not fit in the registers available for argument
1818 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001819 SDOperand StackPtr;
1820 if (isPPC64)
1821 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1822 else
1823 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001824
1825 // Figure out which arguments are going to go in registers, and which in
1826 // memory. Also, if this is a vararg function, floating point operations
1827 // must be stored to our stack, and loaded into integer regs as well, if
1828 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001829 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001830 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001831
Chris Lattnerc91a4752006-06-26 22:48:35 +00001832 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001833 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1834 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1835 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001836 static const unsigned GPR_64[] = { // 64-bit registers.
1837 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1838 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1839 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001840 static const unsigned *FPR = GetFPR(Subtarget);
1841
Chris Lattner9a2a4972006-05-17 06:01:33 +00001842 static const unsigned VR[] = {
1843 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1844 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1845 };
Owen Anderson718cb662007-09-07 04:06:50 +00001846 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001847 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001848 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001849
Chris Lattnerc91a4752006-06-26 22:48:35 +00001850 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1851
Chris Lattner9a2a4972006-05-17 06:01:33 +00001852 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001853 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001854 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001855 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001856 SDOperand Arg = Op.getOperand(5+2*i);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001857 ISD::ArgFlagsTy Flags =
1858 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001859 // See if next argument requires stack alignment in ELF
Duncan Sands276dcbd2008-03-21 09:14:45 +00001860 bool Expand = false; // TODO: implement this.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001861
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001862 // PtrOff will be used to store the current argument to the stack if a
1863 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001864 SDOperand PtrOff;
1865
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001866 // Stack align in ELF 32
1867 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001868 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1869 StackPtr.getValueType());
1870 else
1871 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1872
Chris Lattnerc91a4752006-06-26 22:48:35 +00001873 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1874
1875 // On PPC64, promote integers to 64-bit values.
1876 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00001877 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
1878 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001879 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1880 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001881
1882 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00001883 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001884 if (Flags.isByVal()) {
1885 unsigned Size = Flags.getByValSize();
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001886 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001887 if (Size==1 || Size==2) {
1888 // Very small objects are passed right-justified.
1889 // Everything else is passed left-justified.
1890 MVT::ValueType VT = (Size==1) ? MVT::i8 : MVT::i16;
1891 if (GPR_idx != NumGPRs) {
1892 SDOperand Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
1893 NULL, 0, VT);
1894 MemOpChains.push_back(Load.getValue(1));
1895 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
1896 if (isMachoABI)
1897 ArgOffset += PtrByteSize;
1898 } else {
1899 SDOperand Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
1900 SDOperand AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
1901 SDOperand MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
1902 CallSeqStart.Val->getOperand(0),
1903 Flags, DAG, Size);
1904 // This must go outside the CALLSEQ_START..END.
1905 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
1906 CallSeqStart.Val->getOperand(1));
1907 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
1908 Chain = CallSeqStart = NewCallSeqStart;
1909 ArgOffset += PtrByteSize;
1910 }
1911 continue;
1912 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00001913 // Copy entire object into memory. There are cases where gcc-generated
1914 // code assumes it is there, even if it could be put entirely into
1915 // registers. (This is not what the doc says.)
1916 SDOperand MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
1917 CallSeqStart.Val->getOperand(0),
1918 Flags, DAG, Size);
1919 // This must go outside the CALLSEQ_START..END.
1920 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
1921 CallSeqStart.Val->getOperand(1));
1922 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
1923 Chain = CallSeqStart = NewCallSeqStart;
1924 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001925 for (unsigned j=0; j<Size; j+=PtrByteSize) {
1926 SDOperand Const = DAG.getConstant(j, PtrOff.getValueType());
1927 SDOperand AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
1928 if (GPR_idx != NumGPRs) {
1929 SDOperand Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00001930 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001931 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
1932 if (isMachoABI)
1933 ArgOffset += PtrByteSize;
1934 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00001935 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001936 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001937 }
1938 }
1939 continue;
1940 }
1941
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001942 switch (Arg.getValueType()) {
1943 default: assert(0 && "Unexpected ValueType for argument!");
1944 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001945 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001946 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001947 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001948 if (GPR_idx != NumGPRs) {
1949 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001950 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001951 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001952 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001953 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001954 if (inMem || isMachoABI) {
1955 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001956 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001957 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1958
1959 ArgOffset += PtrByteSize;
1960 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001961 break;
1962 case MVT::f32:
1963 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001964 if (FPR_idx != NumFPRs) {
1965 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1966
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001967 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001968 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001969 MemOpChains.push_back(Store);
1970
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001971 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001972 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001973 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001974 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001975 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1976 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001977 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001978 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001979 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001980 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001981 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001982 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001983 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1984 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001985 }
1986 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001987 // If we have any FPRs remaining, we may also have GPRs remaining.
1988 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1989 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001990 if (isMachoABI) {
1991 if (GPR_idx != NumGPRs)
1992 ++GPR_idx;
1993 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1994 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1995 ++GPR_idx;
1996 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001997 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001998 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001999 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002000 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002001 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002002 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002003 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002004 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002005 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002006 if (isPPC64)
2007 ArgOffset += 8;
2008 else
2009 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2010 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002011 break;
2012 case MVT::v4f32:
2013 case MVT::v4i32:
2014 case MVT::v8i16:
2015 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002016 if (isVarArg) {
2017 // These go aligned on the stack, or in the corresponding R registers
2018 // when within range. The Darwin PPC ABI doc claims they also go in
2019 // V registers; in fact gcc does this only for arguments that are
2020 // prototyped, not for those that match the ... We do it for all
2021 // arguments, seems to work.
2022 while (ArgOffset % 16 !=0) {
2023 ArgOffset += PtrByteSize;
2024 if (GPR_idx != NumGPRs)
2025 GPR_idx++;
2026 }
2027 // We could elide this store in the case where the object fits
2028 // entirely in R registers. Maybe later.
2029 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2030 DAG.getConstant(ArgOffset, PtrVT));
2031 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
2032 MemOpChains.push_back(Store);
2033 if (VR_idx != NumVRs) {
2034 SDOperand Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
2035 MemOpChains.push_back(Load.getValue(1));
2036 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2037 }
2038 ArgOffset += 16;
2039 for (unsigned i=0; i<16; i+=PtrByteSize) {
2040 if (GPR_idx == NumGPRs)
2041 break;
2042 SDOperand Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
2043 DAG.getConstant(i, PtrVT));
2044 SDOperand Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
2045 MemOpChains.push_back(Load.getValue(1));
2046 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2047 }
2048 break;
2049 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002050 // Non-varargs Altivec params generally go in registers, but have
2051 // stack space allocated at the end.
2052 if (VR_idx != NumVRs) {
2053 // Doesn't have GPR space allocated.
2054 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2055 } else if (nAltivecParamsAtEnd==0) {
2056 // We are emitting Altivec params in order.
Dale Johannesen75092de2008-03-12 00:22:17 +00002057 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2058 DAG.getConstant(ArgOffset, PtrVT));
2059 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
2060 MemOpChains.push_back(Store);
2061 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002062 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002063 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002064 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002065 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002066 // If all Altivec parameters fit in registers, as they usually do,
2067 // they get stack space following the non-Altivec parameters. We
2068 // don't track this here because nobody below needs it.
2069 // If there are more Altivec parameters than fit in registers emit
2070 // the stores here.
2071 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2072 unsigned j = 0;
2073 // Offset is aligned; skip 1st 12 params which go in V registers.
2074 ArgOffset = ((ArgOffset+15)/16)*16;
2075 ArgOffset += 12*16;
2076 for (unsigned i = 0; i != NumOps; ++i) {
2077 SDOperand Arg = Op.getOperand(5+2*i);
2078 MVT::ValueType ArgType = Arg.getValueType();
2079 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2080 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2081 if (++j > NumVRs) {
2082 SDOperand PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2083 DAG.getConstant(ArgOffset, PtrVT));
2084 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
2085 MemOpChains.push_back(Store);
2086 ArgOffset += 16;
2087 }
2088 }
2089 }
2090 }
2091
Chris Lattner9a2a4972006-05-17 06:01:33 +00002092 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002093 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2094 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002095
Chris Lattner9a2a4972006-05-17 06:01:33 +00002096 // Build a sequence of copy-to-reg nodes chained together with token chain
2097 // and flag operands which copy the outgoing args into the appropriate regs.
2098 SDOperand InFlag;
2099 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2100 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2101 InFlag);
2102 InFlag = Chain.getValue(1);
2103 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002104
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002105 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2106 if (isVarArg && isELF32_ABI) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002107 SDOperand SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
2108 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002109 InFlag = Chain.getValue(1);
2110 }
2111
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002112 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002113 NodeTys.push_back(MVT::Other); // Returns a chain
2114 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2115
Chris Lattner79e490a2006-08-11 17:18:05 +00002116 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002117 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002118
2119 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2120 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2121 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002122 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2123 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2124 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002125 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2126 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2127 // If this is an absolute destination address, use the munged value.
2128 Callee = SDOperand(Dest, 0);
2129 else {
2130 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2131 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00002132 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
2133 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002134 InFlag = Chain.getValue(1);
2135
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002136 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002137 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002138 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2139 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002140 InFlag = Chain.getValue(1);
2141 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002142
2143 NodeTys.clear();
2144 NodeTys.push_back(MVT::Other);
2145 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002146 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002147 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002148 Callee.Val = 0;
2149 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002150
Chris Lattner4a45abf2006-06-10 01:14:28 +00002151 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002152 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002153 Ops.push_back(Chain);
2154 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002155 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002156
Chris Lattner4a45abf2006-06-10 01:14:28 +00002157 // Add argument registers to the end of the list so that they are known live
2158 // into the call.
2159 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2160 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2161 RegsToPass[i].second.getValueType()));
2162
2163 if (InFlag.Val)
2164 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002165 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002166 InFlag = Chain.getValue(1);
2167
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002168 Chain = DAG.getCALLSEQ_END(Chain,
2169 DAG.getConstant(NumBytes, PtrVT),
2170 DAG.getConstant(0, PtrVT),
2171 InFlag);
2172 if (Op.Val->getValueType(0) != MVT::Other)
2173 InFlag = Chain.getValue(1);
2174
Dan Gohman7925ed02008-03-19 21:39:28 +00002175 SmallVector<SDOperand, 16> ResultVals;
2176 SmallVector<CCValAssign, 16> RVLocs;
2177 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
2178 CCState CCInfo(CC, isVarArg, TM, RVLocs);
2179 CCInfo.AnalyzeCallResult(Op.Val, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002180
Dan Gohman7925ed02008-03-19 21:39:28 +00002181 // Copy all of the result registers out of their specified physreg.
2182 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2183 CCValAssign &VA = RVLocs[i];
2184 MVT::ValueType VT = VA.getValVT();
2185 assert(VA.isRegLoc() && "Can only return in registers!");
2186 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2187 ResultVals.push_back(Chain.getValue(0));
2188 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002189 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002190
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002191 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002192 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002193 return Chain;
2194
2195 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002196 ResultVals.push_back(Chain);
2197 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
2198 &ResultVals[0], ResultVals.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002199 return Res.getValue(Op.ResNo);
2200}
2201
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002202SDOperand PPCTargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG,
2203 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002204 SmallVector<CCValAssign, 16> RVLocs;
2205 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002206 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2207 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002208 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
2209
2210 // If this is the first return lowered for this function, add the regs to the
2211 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002212 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002213 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002214 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002215 }
2216
Chris Lattnercaddd442007-02-26 19:44:02 +00002217 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002218 SDOperand Flag;
2219
2220 // Copy the result values into the output registers.
2221 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2222 CCValAssign &VA = RVLocs[i];
2223 assert(VA.isRegLoc() && "Can only return in registers!");
2224 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2225 Flag = Chain.getValue(1);
2226 }
2227
2228 if (Flag.Val)
2229 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2230 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002231 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002232}
2233
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002234SDOperand PPCTargetLowering::LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002235 const PPCSubtarget &Subtarget) {
2236 // When we pop the dynamic allocation we need to restore the SP link.
2237
2238 // Get the corect type for pointers.
2239 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2240
2241 // Construct the stack pointer operand.
2242 bool IsPPC64 = Subtarget.isPPC64();
2243 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
2244 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
2245
2246 // Get the operands for the STACKRESTORE.
2247 SDOperand Chain = Op.getOperand(0);
2248 SDOperand SaveSP = Op.getOperand(1);
2249
2250 // Load the old link SP.
2251 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
2252
2253 // Restore the stack pointer.
2254 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2255
2256 // Store the old link SP.
2257 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2258}
2259
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002260SDOperand PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
2261 SelectionDAG &DAG,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002262 const PPCSubtarget &Subtarget) {
2263 MachineFunction &MF = DAG.getMachineFunction();
2264 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00002265 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002266
2267 // Get current frame pointer save index. The users of this index will be
2268 // primarily DYNALLOC instructions.
2269 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2270 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00002271
Jim Laskey2f616bf2006-11-16 22:43:37 +00002272 // If the frame pointer save index hasn't been defined yet.
2273 if (!FPSI) {
2274 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002275 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2276
Jim Laskey2f616bf2006-11-16 22:43:37 +00002277 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002278 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002279 // Save the result.
2280 FI->setFramePointerSaveIndex(FPSI);
2281 }
2282
2283 // Get the inputs.
2284 SDOperand Chain = Op.getOperand(0);
2285 SDOperand Size = Op.getOperand(1);
2286
2287 // Get the corect type for pointers.
2288 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2289 // Negate the size.
2290 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
2291 DAG.getConstant(0, PtrVT), Size);
2292 // Construct a node for the frame pointer save index.
2293 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
2294 // Build a DYNALLOC node.
2295 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
2296 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2297 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2298}
2299
2300
Chris Lattner1a635d62006-04-14 06:01:58 +00002301/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2302/// possible.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002303SDOperand PPCTargetLowering::LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002304 // Not FP? Not a fsel.
2305 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
2306 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
2307 return SDOperand();
2308
2309 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2310
2311 // Cannot handle SETEQ/SETNE.
2312 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2313
2314 MVT::ValueType ResVT = Op.getValueType();
2315 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
2316 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2317 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2318
2319 // If the RHS of the comparison is a 0.0, we don't need to do the
2320 // subtraction at all.
2321 if (isFloatingPointZero(RHS))
2322 switch (CC) {
2323 default: break; // SETUO etc aren't handled by fsel.
2324 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002325 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002326 case ISD::SETLT:
2327 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2328 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002329 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002330 case ISD::SETGE:
2331 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2332 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2333 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2334 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002335 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002336 case ISD::SETGT:
2337 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2338 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002339 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002340 case ISD::SETLE:
2341 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2342 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2343 return DAG.getNode(PPCISD::FSEL, ResVT,
2344 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2345 }
2346
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002347 SDOperand Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002348 switch (CC) {
2349 default: break; // SETUO etc aren't handled by fsel.
2350 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002351 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002352 case ISD::SETLT:
2353 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2354 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2355 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2356 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2357 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002358 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002359 case ISD::SETGE:
2360 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2361 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2362 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2363 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2364 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002365 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002366 case ISD::SETGT:
2367 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2368 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2369 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2370 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2371 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002372 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002373 case ISD::SETLE:
2374 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2375 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2376 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2377 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2378 }
2379 return SDOperand();
2380}
2381
Chris Lattner1f873002007-11-28 18:44:47 +00002382// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002383SDOperand PPCTargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002384 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2385 SDOperand Src = Op.getOperand(0);
2386 if (Src.getValueType() == MVT::f32)
2387 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2388
2389 SDOperand Tmp;
2390 switch (Op.getValueType()) {
2391 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2392 case MVT::i32:
2393 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2394 break;
2395 case MVT::i64:
2396 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2397 break;
2398 }
2399
2400 // Convert the FP value to an int value through memory.
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002401 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
2402
2403 // Emit a store to the stack slot.
2404 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2405
2406 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2407 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002408 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002409 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2410 DAG.getConstant(4, FIPtr.getValueType()));
2411 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002412}
2413
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002414SDOperand PPCTargetLowering::LowerFP_ROUND_INREG(SDOperand Op,
2415 SelectionDAG &DAG) {
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002416 assert(Op.getValueType() == MVT::ppcf128);
2417 SDNode *Node = Op.Val;
2418 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002419 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002420 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2421 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2422
2423 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2424 // of the long double, and puts FPSCR back the way it was. We do not
2425 // actually model FPSCR.
2426 std::vector<MVT::ValueType> NodeTys;
2427 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2428
2429 NodeTys.push_back(MVT::f64); // Return register
2430 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2431 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2432 MFFSreg = Result.getValue(0);
2433 InFlag = Result.getValue(1);
2434
2435 NodeTys.clear();
2436 NodeTys.push_back(MVT::Flag); // Returns a flag
2437 Ops[0] = DAG.getConstant(31, MVT::i32);
2438 Ops[1] = InFlag;
2439 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2440 InFlag = Result.getValue(0);
2441
2442 NodeTys.clear();
2443 NodeTys.push_back(MVT::Flag); // Returns a flag
2444 Ops[0] = DAG.getConstant(30, MVT::i32);
2445 Ops[1] = InFlag;
2446 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2447 InFlag = Result.getValue(0);
2448
2449 NodeTys.clear();
2450 NodeTys.push_back(MVT::f64); // result of add
2451 NodeTys.push_back(MVT::Flag); // Returns a flag
2452 Ops[0] = Lo;
2453 Ops[1] = Hi;
2454 Ops[2] = InFlag;
2455 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2456 FPreg = Result.getValue(0);
2457 InFlag = Result.getValue(1);
2458
2459 NodeTys.clear();
2460 NodeTys.push_back(MVT::f64);
2461 Ops[0] = DAG.getConstant(1, MVT::i32);
2462 Ops[1] = MFFSreg;
2463 Ops[2] = FPreg;
2464 Ops[3] = InFlag;
2465 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2466 FPreg = Result.getValue(0);
2467
2468 // We know the low half is about to be thrown away, so just use something
2469 // convenient.
2470 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2471}
2472
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002473SDOperand PPCTargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00002474 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2475 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
2476 return SDOperand();
2477
Chris Lattner1a635d62006-04-14 06:01:58 +00002478 if (Op.getOperand(0).getValueType() == MVT::i64) {
2479 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2480 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2481 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002482 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002483 return FP;
2484 }
2485
2486 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2487 "Unhandled SINT_TO_FP type in custom expander!");
2488 // Since we only generate this in 64-bit mode, we can take advantage of
2489 // 64-bit registers. In particular, sign extend the input value into the
2490 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2491 // then lfd it and fcfid it.
2492 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2493 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00002494 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2495 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002496
2497 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2498 Op.getOperand(0));
2499
2500 // STD the extended value into the stack slot.
Dan Gohman3069b872008-02-07 18:41:25 +00002501 MemOperand MO(PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00002502 MemOperand::MOStore, FrameIdx, 8, 8);
Chris Lattner1a635d62006-04-14 06:01:58 +00002503 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2504 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002505 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002506 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002507 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002508
2509 // FCFID it and return it.
2510 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2511 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002512 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002513 return FP;
2514}
2515
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002516SDOperand PPCTargetLowering::LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002517 /*
2518 The rounding mode is in bits 30:31 of FPSR, and has the following
2519 settings:
2520 00 Round to nearest
2521 01 Round to 0
2522 10 Round to +inf
2523 11 Round to -inf
2524
2525 FLT_ROUNDS, on the other hand, expects the following:
2526 -1 Undefined
2527 0 Round to 0
2528 1 Round to nearest
2529 2 Round to +inf
2530 3 Round to -inf
2531
2532 To perform the conversion, we do:
2533 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2534 */
2535
2536 MachineFunction &MF = DAG.getMachineFunction();
2537 MVT::ValueType VT = Op.getValueType();
2538 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2539 std::vector<MVT::ValueType> NodeTys;
2540 SDOperand MFFSreg, InFlag;
2541
2542 // Save FP Control Word to register
2543 NodeTys.push_back(MVT::f64); // return register
2544 NodeTys.push_back(MVT::Flag); // unused in this context
2545 SDOperand Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2546
2547 // Save FP register to stack slot
2548 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
2549 SDOperand StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2550 SDOperand Store = DAG.getStore(DAG.getEntryNode(), Chain,
2551 StackSlot, NULL, 0);
2552
2553 // Load FP Control Word from low 32 bits of stack slot.
2554 SDOperand Four = DAG.getConstant(4, PtrVT);
2555 SDOperand Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2556 SDOperand CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
2557
2558 // Transform as necessary
2559 SDOperand CWD1 =
2560 DAG.getNode(ISD::AND, MVT::i32,
2561 CWD, DAG.getConstant(3, MVT::i32));
2562 SDOperand CWD2 =
2563 DAG.getNode(ISD::SRL, MVT::i32,
2564 DAG.getNode(ISD::AND, MVT::i32,
2565 DAG.getNode(ISD::XOR, MVT::i32,
2566 CWD, DAG.getConstant(3, MVT::i32)),
2567 DAG.getConstant(3, MVT::i32)),
2568 DAG.getConstant(1, MVT::i8));
2569
2570 SDOperand RetVal =
2571 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2572
2573 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
2574 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2575}
2576
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002577SDOperand PPCTargetLowering::LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman9ed06db2008-03-07 20:36:53 +00002578 MVT::ValueType VT = Op.getValueType();
2579 unsigned BitWidth = MVT::getSizeInBits(VT);
2580 assert(Op.getNumOperands() == 3 &&
2581 VT == Op.getOperand(1).getValueType() &&
2582 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002583
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002584 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002585 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002586 SDOperand Lo = Op.getOperand(0);
2587 SDOperand Hi = Op.getOperand(1);
2588 SDOperand Amt = Op.getOperand(2);
Dan Gohman9ed06db2008-03-07 20:36:53 +00002589 MVT::ValueType AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002590
Dan Gohman9ed06db2008-03-07 20:36:53 +00002591 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
2592 DAG.getConstant(BitWidth, AmtVT), Amt);
2593 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
2594 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
2595 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
2596 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
2597 DAG.getConstant(-BitWidth, AmtVT));
2598 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
2599 SDOperand OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
2600 SDOperand OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002601 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman9ed06db2008-03-07 20:36:53 +00002602 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002603 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002604}
2605
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002606SDOperand PPCTargetLowering::LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman9ed06db2008-03-07 20:36:53 +00002607 MVT::ValueType VT = Op.getValueType();
2608 unsigned BitWidth = MVT::getSizeInBits(VT);
2609 assert(Op.getNumOperands() == 3 &&
2610 VT == Op.getOperand(1).getValueType() &&
2611 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002612
Dan Gohman9ed06db2008-03-07 20:36:53 +00002613 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002614 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002615 SDOperand Lo = Op.getOperand(0);
2616 SDOperand Hi = Op.getOperand(1);
2617 SDOperand Amt = Op.getOperand(2);
Dan Gohman9ed06db2008-03-07 20:36:53 +00002618 MVT::ValueType AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002619
Dan Gohman9ed06db2008-03-07 20:36:53 +00002620 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
2621 DAG.getConstant(BitWidth, AmtVT), Amt);
2622 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
2623 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
2624 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
2625 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
2626 DAG.getConstant(-BitWidth, AmtVT));
2627 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
2628 SDOperand OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
2629 SDOperand OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002630 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman9ed06db2008-03-07 20:36:53 +00002631 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002632 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002633}
2634
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002635SDOperand PPCTargetLowering::LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman9ed06db2008-03-07 20:36:53 +00002636 MVT::ValueType VT = Op.getValueType();
2637 unsigned BitWidth = MVT::getSizeInBits(VT);
2638 assert(Op.getNumOperands() == 3 &&
2639 VT == Op.getOperand(1).getValueType() &&
2640 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002641
Dan Gohman9ed06db2008-03-07 20:36:53 +00002642 // Expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002643 SDOperand Lo = Op.getOperand(0);
2644 SDOperand Hi = Op.getOperand(1);
2645 SDOperand Amt = Op.getOperand(2);
Dan Gohman9ed06db2008-03-07 20:36:53 +00002646 MVT::ValueType AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002647
Dan Gohman9ed06db2008-03-07 20:36:53 +00002648 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
2649 DAG.getConstant(BitWidth, AmtVT), Amt);
2650 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
2651 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
2652 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
2653 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
2654 DAG.getConstant(-BitWidth, AmtVT));
2655 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
2656 SDOperand OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
2657 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Chris Lattner1a635d62006-04-14 06:01:58 +00002658 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002659 SDOperand OutOps[] = { OutLo, OutHi };
Dan Gohman9ed06db2008-03-07 20:36:53 +00002660 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(VT, VT),
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002661 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002662}
2663
2664//===----------------------------------------------------------------------===//
2665// Vector related lowering.
2666//
2667
Chris Lattnerac225ca2006-04-12 19:07:14 +00002668// If this is a vector of constants or undefs, get the bits. A bit in
2669// UndefBits is set if the corresponding element of the vector is an
2670// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2671// zero. Return true if this is not an array of constants, false if it is.
2672//
Chris Lattnerac225ca2006-04-12 19:07:14 +00002673static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2674 uint64_t UndefBits[2]) {
2675 // Start with zero'd results.
2676 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2677
2678 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2679 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2680 SDOperand OpVal = BV->getOperand(i);
2681
2682 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00002683 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00002684
2685 uint64_t EltBits = 0;
2686 if (OpVal.getOpcode() == ISD::UNDEF) {
2687 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2688 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2689 continue;
2690 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2691 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2692 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2693 assert(CN->getValueType(0) == MVT::f32 &&
2694 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00002695 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00002696 } else {
2697 // Nonconstant element.
2698 return true;
2699 }
2700
2701 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2702 }
2703
2704 //printf("%llx %llx %llx %llx\n",
2705 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2706 return false;
2707}
Chris Lattneref819f82006-03-20 06:33:01 +00002708
Chris Lattnerb17f1672006-04-16 01:01:29 +00002709// If this is a splat (repetition) of a value across the whole vector, return
2710// the smallest size that splats it. For example, "0x01010101010101..." is a
2711// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2712// SplatSize = 1 byte.
2713static bool isConstantSplat(const uint64_t Bits128[2],
2714 const uint64_t Undef128[2],
2715 unsigned &SplatBits, unsigned &SplatUndef,
2716 unsigned &SplatSize) {
2717
2718 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2719 // the same as the lower 64-bits, ignoring undefs.
2720 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2721 return false; // Can't be a splat if two pieces don't match.
2722
2723 uint64_t Bits64 = Bits128[0] | Bits128[1];
2724 uint64_t Undef64 = Undef128[0] & Undef128[1];
2725
2726 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2727 // undefs.
2728 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2729 return false; // Can't be a splat if two pieces don't match.
2730
2731 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2732 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2733
2734 // If the top 16-bits are different than the lower 16-bits, ignoring
2735 // undefs, we have an i32 splat.
2736 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2737 SplatBits = Bits32;
2738 SplatUndef = Undef32;
2739 SplatSize = 4;
2740 return true;
2741 }
2742
2743 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2744 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2745
2746 // If the top 8-bits are different than the lower 8-bits, ignoring
2747 // undefs, we have an i16 splat.
2748 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2749 SplatBits = Bits16;
2750 SplatUndef = Undef16;
2751 SplatSize = 2;
2752 return true;
2753 }
2754
2755 // Otherwise, we have an 8-bit splat.
2756 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2757 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2758 SplatSize = 1;
2759 return true;
2760}
2761
Chris Lattner4a998b92006-04-17 06:00:21 +00002762/// BuildSplatI - Build a canonical splati of Val with an element size of
2763/// SplatSize. Cast the result to VT.
2764static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2765 SelectionDAG &DAG) {
2766 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002767
Chris Lattner4a998b92006-04-17 06:00:21 +00002768 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2769 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2770 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002771
2772 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2773
2774 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2775 if (Val == -1)
2776 SplatSize = 1;
2777
Chris Lattner4a998b92006-04-17 06:00:21 +00002778 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2779
2780 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00002781 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002782 SmallVector<SDOperand, 8> Ops;
2783 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2784 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2785 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002786 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002787}
2788
Chris Lattnere7c768e2006-04-18 03:24:30 +00002789/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002790/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002791static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2792 SelectionDAG &DAG,
2793 MVT::ValueType DestVT = MVT::Other) {
2794 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2795 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002796 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2797}
2798
Chris Lattnere7c768e2006-04-18 03:24:30 +00002799/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2800/// specified intrinsic ID.
2801static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2802 SDOperand Op2, SelectionDAG &DAG,
2803 MVT::ValueType DestVT = MVT::Other) {
2804 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2805 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2806 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2807}
2808
2809
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002810/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2811/// amount. The result has the specified value type.
2812static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2813 MVT::ValueType VT, SelectionDAG &DAG) {
2814 // Force LHS/RHS to be the right type.
2815 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2816 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2817
Chris Lattnere2199452006-08-11 17:38:39 +00002818 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002819 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002820 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002821 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002822 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002823 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2824}
2825
Chris Lattnerf1b47082006-04-14 05:19:18 +00002826// If this is a case we can't handle, return null and let the default
2827// expansion code take care of it. If we CAN select this case, and if it
2828// selects to a single instruction, return Op. Otherwise, if we can codegen
2829// this case more efficiently than a constant pool load, lower it to the
2830// sequence of ops that should be used.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002831SDOperand PPCTargetLowering::LowerBUILD_VECTOR(SDOperand Op,
2832 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00002833 // If this is a vector of constants or undefs, get the bits. A bit in
2834 // UndefBits is set if the corresponding element of the vector is an
2835 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2836 // zero.
2837 uint64_t VectorBits[2];
2838 uint64_t UndefBits[2];
2839 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2840 return SDOperand(); // Not a constant vector.
2841
Chris Lattnerb17f1672006-04-16 01:01:29 +00002842 // If this is a splat (repetition) of a value across the whole vector, return
2843 // the smallest size that splats it. For example, "0x01010101010101..." is a
2844 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2845 // SplatSize = 1 byte.
2846 unsigned SplatBits, SplatUndef, SplatSize;
2847 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2848 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2849
2850 // First, handle single instruction cases.
2851
2852 // All zeros?
2853 if (SplatBits == 0) {
2854 // Canonicalize all zero vectors to be v4i32.
2855 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2856 SDOperand Z = DAG.getConstant(0, MVT::i32);
2857 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2858 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2859 }
2860 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002861 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002862
2863 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2864 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002865 if (SextVal >= -16 && SextVal <= 15)
2866 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002867
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002868
2869 // Two instruction sequences.
2870
Chris Lattner4a998b92006-04-17 06:00:21 +00002871 // If this value is in the range [-32,30] and is even, use:
2872 // tmp = VSPLTI[bhw], result = add tmp, tmp
2873 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2874 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2875 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2876 }
Chris Lattner6876e662006-04-17 06:58:41 +00002877
2878 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2879 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2880 // for fneg/fabs.
2881 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2882 // Make -1 and vspltisw -1:
2883 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2884
2885 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002886 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2887 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002888
2889 // xor by OnesV to invert it.
2890 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2891 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2892 }
2893
2894 // Check to see if this is a wide variety of vsplti*, binop self cases.
2895 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00002896 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00002897 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002898 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002899 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002900
Owen Anderson718cb662007-09-07 04:06:50 +00002901 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00002902 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2903 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2904 int i = SplatCsts[idx];
2905
2906 // Figure out what shift amount will be used by altivec if shifted by i in
2907 // this splat size.
2908 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2909
2910 // vsplti + shl self.
2911 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002912 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002913 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2914 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2915 Intrinsic::ppc_altivec_vslw
2916 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002917 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2918 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002919 }
2920
2921 // vsplti + srl self.
2922 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002923 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002924 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2925 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2926 Intrinsic::ppc_altivec_vsrw
2927 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002928 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2929 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002930 }
2931
2932 // vsplti + sra self.
2933 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002934 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002935 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2936 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2937 Intrinsic::ppc_altivec_vsraw
2938 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002939 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2940 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002941 }
2942
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002943 // vsplti + rol self.
2944 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2945 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002946 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002947 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2948 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2949 Intrinsic::ppc_altivec_vrlw
2950 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002951 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2952 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002953 }
2954
2955 // t = vsplti c, result = vsldoi t, t, 1
2956 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2957 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2958 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2959 }
2960 // t = vsplti c, result = vsldoi t, t, 2
2961 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2962 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2963 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2964 }
2965 // t = vsplti c, result = vsldoi t, t, 3
2966 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2967 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2968 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2969 }
Chris Lattner6876e662006-04-17 06:58:41 +00002970 }
2971
Chris Lattner6876e662006-04-17 06:58:41 +00002972 // Three instruction sequences.
2973
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002974 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2975 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002976 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2977 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002978 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002979 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002980 }
2981 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2982 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002983 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2984 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00002985 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00002986 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002987 }
2988 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002989
Chris Lattnerf1b47082006-04-14 05:19:18 +00002990 return SDOperand();
2991}
2992
Chris Lattner59138102006-04-17 05:28:54 +00002993/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2994/// the specified operations to build the shuffle.
2995static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2996 SDOperand RHS, SelectionDAG &DAG) {
2997 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2998 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2999 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3000
3001 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003002 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003003 OP_VMRGHW,
3004 OP_VMRGLW,
3005 OP_VSPLTISW0,
3006 OP_VSPLTISW1,
3007 OP_VSPLTISW2,
3008 OP_VSPLTISW3,
3009 OP_VSLDOI4,
3010 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003011 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003012 };
3013
3014 if (OpNum == OP_COPY) {
3015 if (LHSID == (1*9+2)*9+3) return LHS;
3016 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3017 return RHS;
3018 }
3019
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003020 SDOperand OpLHS, OpRHS;
3021 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3022 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3023
Chris Lattner59138102006-04-17 05:28:54 +00003024 unsigned ShufIdxs[16];
3025 switch (OpNum) {
3026 default: assert(0 && "Unknown i32 permute!");
3027 case OP_VMRGHW:
3028 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3029 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3030 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3031 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3032 break;
3033 case OP_VMRGLW:
3034 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3035 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3036 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3037 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3038 break;
3039 case OP_VSPLTISW0:
3040 for (unsigned i = 0; i != 16; ++i)
3041 ShufIdxs[i] = (i&3)+0;
3042 break;
3043 case OP_VSPLTISW1:
3044 for (unsigned i = 0; i != 16; ++i)
3045 ShufIdxs[i] = (i&3)+4;
3046 break;
3047 case OP_VSPLTISW2:
3048 for (unsigned i = 0; i != 16; ++i)
3049 ShufIdxs[i] = (i&3)+8;
3050 break;
3051 case OP_VSPLTISW3:
3052 for (unsigned i = 0; i != 16; ++i)
3053 ShufIdxs[i] = (i&3)+12;
3054 break;
3055 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003056 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003057 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003058 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003059 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003060 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003061 }
Chris Lattnere2199452006-08-11 17:38:39 +00003062 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003063 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00003064 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00003065
3066 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003067 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003068}
3069
Chris Lattnerf1b47082006-04-14 05:19:18 +00003070/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3071/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3072/// return the code it can be lowered into. Worst case, it can always be
3073/// lowered into a vperm.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003074SDOperand PPCTargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op,
3075 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003076 SDOperand V1 = Op.getOperand(0);
3077 SDOperand V2 = Op.getOperand(1);
3078 SDOperand PermMask = Op.getOperand(2);
3079
3080 // Cases that are handled by instructions that take permute immediates
3081 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3082 // selected by the instruction selector.
3083 if (V2.getOpcode() == ISD::UNDEF) {
3084 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
3085 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
3086 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
3087 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
3088 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
3089 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
3090 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
3091 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
3092 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
3093 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
3094 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
3095 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
3096 return Op;
3097 }
3098 }
3099
3100 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3101 // and produce a fixed permutation. If any of these match, do not lower to
3102 // VPERM.
3103 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
3104 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
3105 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
3106 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
3107 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
3108 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
3109 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
3110 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
3111 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
3112 return Op;
3113
Chris Lattner59138102006-04-17 05:28:54 +00003114 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3115 // perfect shuffle table to emit an optimal matching sequence.
3116 unsigned PFIndexes[4];
3117 bool isFourElementShuffle = true;
3118 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3119 unsigned EltNo = 8; // Start out undef.
3120 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3121 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3122 continue; // Undef, ignore it.
3123
3124 unsigned ByteSource =
3125 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
3126 if ((ByteSource & 3) != j) {
3127 isFourElementShuffle = false;
3128 break;
3129 }
3130
3131 if (EltNo == 8) {
3132 EltNo = ByteSource/4;
3133 } else if (EltNo != ByteSource/4) {
3134 isFourElementShuffle = false;
3135 break;
3136 }
3137 }
3138 PFIndexes[i] = EltNo;
3139 }
3140
3141 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3142 // perfect shuffle vector to determine if it is cost effective to do this as
3143 // discrete instructions, or whether we should use a vperm.
3144 if (isFourElementShuffle) {
3145 // Compute the index in the perfect shuffle table.
3146 unsigned PFTableIndex =
3147 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3148
3149 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3150 unsigned Cost = (PFEntry >> 30);
3151
3152 // Determining when to avoid vperm is tricky. Many things affect the cost
3153 // of vperm, particularly how many times the perm mask needs to be computed.
3154 // For example, if the perm mask can be hoisted out of a loop or is already
3155 // used (perhaps because there are multiple permutes with the same shuffle
3156 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3157 // the loop requires an extra register.
3158 //
3159 // As a compromise, we only emit discrete instructions if the shuffle can be
3160 // generated in 3 or fewer operations. When we have loop information
3161 // available, if this block is within a loop, we should avoid using vperm
3162 // for 3-operation perms and use a constant pool load instead.
3163 if (Cost < 3)
3164 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3165 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003166
3167 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3168 // vector that will get spilled to the constant pool.
3169 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3170
3171 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3172 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00003173 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003174 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
3175
Chris Lattnere2199452006-08-11 17:38:39 +00003176 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003177 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003178 unsigned SrcElt;
3179 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3180 SrcElt = 0;
3181 else
3182 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003183
3184 for (unsigned j = 0; j != BytesPerElement; ++j)
3185 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3186 MVT::i8));
3187 }
3188
Chris Lattnere2199452006-08-11 17:38:39 +00003189 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
3190 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003191 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3192}
3193
Chris Lattner90564f22006-04-18 17:59:36 +00003194/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3195/// altivec comparison. If it is, return true and fill in Opc/isDot with
3196/// information about the intrinsic.
3197static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
3198 bool &isDot) {
3199 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
3200 CompareOpc = -1;
3201 isDot = false;
3202 switch (IntrinsicID) {
3203 default: return false;
3204 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003205 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3206 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3207 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3208 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3209 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3210 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3211 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3212 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3213 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3214 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3215 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3216 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3217 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3218
3219 // Normal Comparisons.
3220 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3221 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3222 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3223 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3224 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3225 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3226 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3227 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3228 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3229 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3230 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3231 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3232 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3233 }
Chris Lattner90564f22006-04-18 17:59:36 +00003234 return true;
3235}
3236
3237/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3238/// lower, do it, otherwise return null.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003239SDOperand PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op,
3240 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003241 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3242 // opcode number of the comparison.
3243 int CompareOpc;
3244 bool isDot;
3245 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
3246 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003247
Chris Lattner90564f22006-04-18 17:59:36 +00003248 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003249 if (!isDot) {
3250 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
3251 Op.getOperand(1), Op.getOperand(2),
3252 DAG.getConstant(CompareOpc, MVT::i32));
3253 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3254 }
3255
3256 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00003257 SDOperand Ops[] = {
3258 Op.getOperand(2), // LHS
3259 Op.getOperand(3), // RHS
3260 DAG.getConstant(CompareOpc, MVT::i32)
3261 };
Chris Lattner1a635d62006-04-14 06:01:58 +00003262 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003263 VTs.push_back(Op.getOperand(2).getValueType());
3264 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003265 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003266
3267 // Now that we have the comparison, emit a copy from the CR to a GPR.
3268 // This is flagged to the above dot comparison.
3269 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
3270 DAG.getRegister(PPC::CR6, MVT::i32),
3271 CompNode.getValue(1));
3272
3273 // Unpack the result based on how the target uses it.
3274 unsigned BitNo; // Bit # of CR6.
3275 bool InvertBit; // Invert result?
3276 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
3277 default: // Can't happen, don't crash on invalid number though.
3278 case 0: // Return the value of the EQ bit of CR6.
3279 BitNo = 0; InvertBit = false;
3280 break;
3281 case 1: // Return the inverted value of the EQ bit of CR6.
3282 BitNo = 0; InvertBit = true;
3283 break;
3284 case 2: // Return the value of the LT bit of CR6.
3285 BitNo = 2; InvertBit = false;
3286 break;
3287 case 3: // Return the inverted value of the LT bit of CR6.
3288 BitNo = 2; InvertBit = true;
3289 break;
3290 }
3291
3292 // Shift the bit into the low position.
3293 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3294 DAG.getConstant(8-(3-BitNo), MVT::i32));
3295 // Isolate the bit.
3296 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3297 DAG.getConstant(1, MVT::i32));
3298
3299 // If we are supposed to, toggle the bit.
3300 if (InvertBit)
3301 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3302 DAG.getConstant(1, MVT::i32));
3303 return Flags;
3304}
3305
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003306SDOperand PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op,
3307 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003308 // Create a stack slot that is 16-byte aligned.
3309 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3310 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00003311 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3312 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003313
3314 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00003315 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003316 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003317 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003318 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003319}
3320
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003321SDOperand PPCTargetLowering::LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003322 if (Op.getValueType() == MVT::v4i32) {
3323 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3324
3325 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3326 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
3327
3328 SDOperand RHSSwap = // = vrlw RHS, 16
3329 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3330
3331 // Shrinkify inputs to v8i16.
3332 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3333 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3334 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3335
3336 // Low parts multiplied together, generating 32-bit results (we ignore the
3337 // top parts).
3338 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
3339 LHS, RHS, DAG, MVT::v4i32);
3340
3341 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
3342 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3343 // Shift the high parts up 16 bits.
3344 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3345 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3346 } else if (Op.getValueType() == MVT::v8i16) {
3347 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3348
Chris Lattnercea2aa72006-04-18 04:28:57 +00003349 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003350
Chris Lattnercea2aa72006-04-18 04:28:57 +00003351 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3352 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003353 } else if (Op.getValueType() == MVT::v16i8) {
3354 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3355
3356 // Multiply the even 8-bit parts, producing 16-bit sums.
3357 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
3358 LHS, RHS, DAG, MVT::v8i16);
3359 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3360
3361 // Multiply the odd 8-bit parts, producing 16-bit sums.
3362 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
3363 LHS, RHS, DAG, MVT::v8i16);
3364 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3365
3366 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00003367 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003368 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003369 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3370 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003371 }
Chris Lattner19a81522006-04-18 03:57:35 +00003372 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003373 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003374 } else {
3375 assert(0 && "Unknown mul to lower!");
3376 abort();
3377 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003378}
3379
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003380/// LowerOperation - Provide custom lowering hooks for some operations.
3381///
Nate Begeman21e463b2005-10-16 05:39:50 +00003382SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003383 switch (Op.getOpcode()) {
3384 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003385 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3386 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003387 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003388 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003389 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003390 case ISD::VASTART:
3391 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3392 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3393
3394 case ISD::VAARG:
3395 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3396 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3397
Chris Lattneref957102006-06-21 00:34:03 +00003398 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003399 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3400 VarArgsStackOffset, VarArgsNumGPR,
3401 VarArgsNumFPR, PPCSubTarget);
3402
Dan Gohman7925ed02008-03-19 21:39:28 +00003403 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3404 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003405 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003406 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003407 case ISD::DYNAMIC_STACKALLOC:
3408 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003409
Chris Lattner1a635d62006-04-14 06:01:58 +00003410 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3411 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3412 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003413 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003414 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003415
Chris Lattner1a635d62006-04-14 06:01:58 +00003416 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003417 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3418 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3419 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003420
Chris Lattner1a635d62006-04-14 06:01:58 +00003421 // Vector-related lowering.
3422 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3423 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3424 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3425 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003426 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003427
Chris Lattner3fc027d2007-12-08 06:59:59 +00003428 // Frame & Return address.
3429 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003430 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003431 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003432 return SDOperand();
3433}
3434
Chris Lattner1f873002007-11-28 18:44:47 +00003435SDNode *PPCTargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
3436 switch (N->getOpcode()) {
3437 default: assert(0 && "Wasn't expecting to be able to lower this!");
3438 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(SDOperand(N, 0), DAG).Val;
3439 }
3440}
3441
3442
Chris Lattner1a635d62006-04-14 06:01:58 +00003443//===----------------------------------------------------------------------===//
3444// Other Lowering Code
3445//===----------------------------------------------------------------------===//
3446
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003447MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003448PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3449 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003450 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00003451 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
3452 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00003453 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00003454 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3455 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003456 "Unexpected instr type to insert");
3457
3458 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
3459 // control-flow pattern. The incoming instruction knows the destination vreg
3460 // to set, the condition code register to branch on, the true/false values to
3461 // select between, and a branch opcode to use.
3462 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3463 ilist<MachineBasicBlock>::iterator It = BB;
3464 ++It;
3465
3466 // thisMBB:
3467 // ...
3468 // TrueVal = ...
3469 // cmpTY ccX, r1, r2
3470 // bCC copy1MBB
3471 // fallthrough --> copy0MBB
3472 MachineBasicBlock *thisMBB = BB;
3473 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
3474 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003475 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00003476 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00003477 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003478 MachineFunction *F = BB->getParent();
3479 F->getBasicBlockList().insert(It, copy0MBB);
3480 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00003481 // Update machine-CFG edges by first adding all successors of the current
3482 // block to the new block which will contain the Phi node for the select.
3483 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
3484 e = BB->succ_end(); i != e; ++i)
3485 sinkMBB->addSuccessor(*i);
3486 // Next, remove all successors of the current block, and add the true
3487 // and fallthrough blocks as its successors.
3488 while(!BB->succ_empty())
3489 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003490 BB->addSuccessor(copy0MBB);
3491 BB->addSuccessor(sinkMBB);
3492
3493 // copy0MBB:
3494 // %FalseValue = ...
3495 // # fallthrough to sinkMBB
3496 BB = copy0MBB;
3497
3498 // Update machine-CFG edges
3499 BB->addSuccessor(sinkMBB);
3500
3501 // sinkMBB:
3502 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3503 // ...
3504 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00003505 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003506 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3507 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3508
3509 delete MI; // The pseudo instruction is gone now.
3510 return BB;
3511}
3512
Chris Lattner1a635d62006-04-14 06:01:58 +00003513//===----------------------------------------------------------------------===//
3514// Target Optimization Hooks
3515//===----------------------------------------------------------------------===//
3516
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003517SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
3518 DAGCombinerInfo &DCI) const {
3519 TargetMachine &TM = getTargetMachine();
3520 SelectionDAG &DAG = DCI.DAG;
3521 switch (N->getOpcode()) {
3522 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00003523 case PPCISD::SHL:
3524 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3525 if (C->getValue() == 0) // 0 << V -> 0.
3526 return N->getOperand(0);
3527 }
3528 break;
3529 case PPCISD::SRL:
3530 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3531 if (C->getValue() == 0) // 0 >>u V -> 0.
3532 return N->getOperand(0);
3533 }
3534 break;
3535 case PPCISD::SRA:
3536 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3537 if (C->getValue() == 0 || // 0 >>s V -> 0.
3538 C->isAllOnesValue()) // -1 >>s V -> -1.
3539 return N->getOperand(0);
3540 }
3541 break;
3542
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003543 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00003544 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003545 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3546 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3547 // We allow the src/dst to be either f32/f64, but the intermediate
3548 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00003549 if (N->getOperand(0).getValueType() == MVT::i64 &&
3550 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003551 SDOperand Val = N->getOperand(0).getOperand(0);
3552 if (Val.getValueType() == MVT::f32) {
3553 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3554 DCI.AddToWorklist(Val.Val);
3555 }
3556
3557 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003558 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003559 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003560 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003561 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00003562 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
3563 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003564 DCI.AddToWorklist(Val.Val);
3565 }
3566 return Val;
3567 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3568 // If the intermediate type is i32, we can avoid the load/store here
3569 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003570 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003571 }
3572 }
3573 break;
Chris Lattner51269842006-03-01 05:50:56 +00003574 case ISD::STORE:
3575 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3576 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00003577 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00003578 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00003579 N->getOperand(1).getValueType() == MVT::i32 &&
3580 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattner51269842006-03-01 05:50:56 +00003581 SDOperand Val = N->getOperand(1).getOperand(0);
3582 if (Val.getValueType() == MVT::f32) {
3583 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3584 DCI.AddToWorklist(Val.Val);
3585 }
3586 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3587 DCI.AddToWorklist(Val.Val);
3588
3589 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3590 N->getOperand(2), N->getOperand(3));
3591 DCI.AddToWorklist(Val.Val);
3592 return Val;
3593 }
Chris Lattnerd9989382006-07-10 20:56:58 +00003594
3595 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3596 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3597 N->getOperand(1).Val->hasOneUse() &&
3598 (N->getOperand(1).getValueType() == MVT::i32 ||
3599 N->getOperand(1).getValueType() == MVT::i16)) {
3600 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3601 // Do an any-extend to 32-bits if this is a half-word input.
3602 if (BSwapOp.getValueType() == MVT::i16)
3603 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3604
3605 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3606 N->getOperand(2), N->getOperand(3),
3607 DAG.getValueType(N->getOperand(1).getValueType()));
3608 }
3609 break;
3610 case ISD::BSWAP:
3611 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00003612 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00003613 N->getOperand(0).hasOneUse() &&
3614 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3615 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00003616 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00003617 // Create the byte-swapping load.
3618 std::vector<MVT::ValueType> VTs;
3619 VTs.push_back(MVT::i32);
3620 VTs.push_back(MVT::Other);
Dan Gohman69de1932008-02-06 22:27:42 +00003621 SDOperand MO = DAG.getMemOperand(LD->getMemOperand());
Chris Lattner79e490a2006-08-11 17:18:05 +00003622 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00003623 LD->getChain(), // Chain
3624 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00003625 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00003626 DAG.getValueType(N->getValueType(0)) // VT
3627 };
3628 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00003629
3630 // If this is an i16 load, insert the truncate.
3631 SDOperand ResVal = BSLoad;
3632 if (N->getValueType(0) == MVT::i16)
3633 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3634
3635 // First, combine the bswap away. This makes the value produced by the
3636 // load dead.
3637 DCI.CombineTo(N, ResVal);
3638
3639 // Next, combine the load away, we give it a bogus result value but a real
3640 // chain result. The result value is dead because the bswap is dead.
3641 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3642
3643 // Return N so it doesn't get rechecked!
3644 return SDOperand(N, 0);
3645 }
3646
Chris Lattner51269842006-03-01 05:50:56 +00003647 break;
Chris Lattner4468c222006-03-31 06:02:07 +00003648 case PPCISD::VCMP: {
3649 // If a VCMPo node already exists with exactly the same operands as this
3650 // node, use its result instead of this node (VCMPo computes both a CR6 and
3651 // a normal output).
3652 //
3653 if (!N->getOperand(0).hasOneUse() &&
3654 !N->getOperand(1).hasOneUse() &&
3655 !N->getOperand(2).hasOneUse()) {
3656
3657 // Scan all of the users of the LHS, looking for VCMPo's that match.
3658 SDNode *VCMPoNode = 0;
3659
3660 SDNode *LHSN = N->getOperand(0).Val;
3661 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3662 UI != E; ++UI)
3663 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3664 (*UI)->getOperand(1) == N->getOperand(1) &&
3665 (*UI)->getOperand(2) == N->getOperand(2) &&
3666 (*UI)->getOperand(0) == N->getOperand(0)) {
3667 VCMPoNode = *UI;
3668 break;
3669 }
3670
Chris Lattner00901202006-04-18 18:28:22 +00003671 // If there is no VCMPo node, or if the flag value has a single use, don't
3672 // transform this.
3673 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3674 break;
3675
3676 // Look at the (necessarily single) use of the flag value. If it has a
3677 // chain, this transformation is more complex. Note that multiple things
3678 // could use the value result, which we should ignore.
3679 SDNode *FlagUser = 0;
3680 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3681 FlagUser == 0; ++UI) {
3682 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3683 SDNode *User = *UI;
3684 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3685 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3686 FlagUser = User;
3687 break;
3688 }
3689 }
3690 }
3691
3692 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3693 // give up for right now.
3694 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00003695 return SDOperand(VCMPoNode, 0);
3696 }
3697 break;
3698 }
Chris Lattner90564f22006-04-18 17:59:36 +00003699 case ISD::BR_CC: {
3700 // If this is a branch on an altivec predicate comparison, lower this so
3701 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3702 // lowering is done pre-legalize, because the legalizer lowers the predicate
3703 // compare down to code that is difficult to reassemble.
3704 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3705 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3706 int CompareOpc;
3707 bool isDot;
3708
3709 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3710 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3711 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3712 assert(isDot && "Can't compare against a vector result!");
3713
3714 // If this is a comparison against something other than 0/1, then we know
3715 // that the condition is never/always true.
3716 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3717 if (Val != 0 && Val != 1) {
3718 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3719 return N->getOperand(0);
3720 // Always !=, turn it into an unconditional branch.
3721 return DAG.getNode(ISD::BR, MVT::Other,
3722 N->getOperand(0), N->getOperand(4));
3723 }
3724
3725 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3726
3727 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00003728 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00003729 SDOperand Ops[] = {
3730 LHS.getOperand(2), // LHS of compare
3731 LHS.getOperand(3), // RHS of compare
3732 DAG.getConstant(CompareOpc, MVT::i32)
3733 };
Chris Lattner90564f22006-04-18 17:59:36 +00003734 VTs.push_back(LHS.getOperand(2).getValueType());
3735 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003736 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00003737
3738 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003739 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003740 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3741 default: // Can't happen, don't crash on invalid number though.
3742 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003743 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003744 break;
3745 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003746 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003747 break;
3748 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003749 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003750 break;
3751 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003752 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003753 break;
3754 }
3755
3756 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003757 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003758 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003759 N->getOperand(4), CompNode.getValue(1));
3760 }
3761 break;
3762 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003763 }
3764
3765 return SDOperand();
3766}
3767
Chris Lattner1a635d62006-04-14 06:01:58 +00003768//===----------------------------------------------------------------------===//
3769// Inline Assembly Support
3770//===----------------------------------------------------------------------===//
3771
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003772void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003773 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003774 APInt &KnownZero,
3775 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003776 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003777 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003778 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003779 switch (Op.getOpcode()) {
3780 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003781 case PPCISD::LBRX: {
3782 // lhbrx is known to have the top bits cleared out.
3783 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3784 KnownZero = 0xFFFF0000;
3785 break;
3786 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003787 case ISD::INTRINSIC_WO_CHAIN: {
3788 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3789 default: break;
3790 case Intrinsic::ppc_altivec_vcmpbfp_p:
3791 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3792 case Intrinsic::ppc_altivec_vcmpequb_p:
3793 case Intrinsic::ppc_altivec_vcmpequh_p:
3794 case Intrinsic::ppc_altivec_vcmpequw_p:
3795 case Intrinsic::ppc_altivec_vcmpgefp_p:
3796 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3797 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3798 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3799 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3800 case Intrinsic::ppc_altivec_vcmpgtub_p:
3801 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3802 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3803 KnownZero = ~1U; // All bits but the low one are known to be zero.
3804 break;
3805 }
3806 }
3807 }
3808}
3809
3810
Chris Lattner4234f572007-03-25 02:14:49 +00003811/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003812/// constraint it is for this target.
3813PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003814PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3815 if (Constraint.size() == 1) {
3816 switch (Constraint[0]) {
3817 default: break;
3818 case 'b':
3819 case 'r':
3820 case 'f':
3821 case 'v':
3822 case 'y':
3823 return C_RegisterClass;
3824 }
3825 }
3826 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003827}
3828
Chris Lattner331d1bc2006-11-02 01:44:04 +00003829std::pair<unsigned, const TargetRegisterClass*>
3830PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3831 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003832 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003833 // GCC RS6000 Constraint Letters
3834 switch (Constraint[0]) {
3835 case 'b': // R1-R31
3836 case 'r': // R0-R31
3837 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3838 return std::make_pair(0U, PPC::G8RCRegisterClass);
3839 return std::make_pair(0U, PPC::GPRCRegisterClass);
3840 case 'f':
3841 if (VT == MVT::f32)
3842 return std::make_pair(0U, PPC::F4RCRegisterClass);
3843 else if (VT == MVT::f64)
3844 return std::make_pair(0U, PPC::F8RCRegisterClass);
3845 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003846 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003847 return std::make_pair(0U, PPC::VRRCRegisterClass);
3848 case 'y': // crrc
3849 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003850 }
3851 }
3852
Chris Lattner331d1bc2006-11-02 01:44:04 +00003853 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003854}
Chris Lattner763317d2006-02-07 00:47:13 +00003855
Chris Lattner331d1bc2006-11-02 01:44:04 +00003856
Chris Lattner48884cd2007-08-25 00:47:38 +00003857/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3858/// vector. If it is invalid, don't add anything to Ops.
3859void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
3860 std::vector<SDOperand>&Ops,
3861 SelectionDAG &DAG) {
3862 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00003863 switch (Letter) {
3864 default: break;
3865 case 'I':
3866 case 'J':
3867 case 'K':
3868 case 'L':
3869 case 'M':
3870 case 'N':
3871 case 'O':
3872 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00003873 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00003874 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003875 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00003876 switch (Letter) {
3877 default: assert(0 && "Unknown constraint letter!");
3878 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003879 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003880 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003881 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003882 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3883 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003884 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003885 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003886 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003887 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003888 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003889 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003890 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003891 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003892 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00003893 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003894 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003895 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003896 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00003897 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003898 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003899 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003900 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00003901 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003902 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003903 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003904 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00003905 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003906 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003907 }
3908 break;
3909 }
3910 }
3911
Chris Lattner48884cd2007-08-25 00:47:38 +00003912 if (Result.Val) {
3913 Ops.push_back(Result);
3914 return;
3915 }
3916
Chris Lattner763317d2006-02-07 00:47:13 +00003917 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00003918 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003919}
Evan Chengc4c62572006-03-13 23:20:37 +00003920
Chris Lattnerc9addb72007-03-30 23:15:24 +00003921// isLegalAddressingMode - Return true if the addressing mode represented
3922// by AM is legal for this target, for a load/store of the specified type.
3923bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3924 const Type *Ty) const {
3925 // FIXME: PPC does not allow r+i addressing modes for vectors!
3926
3927 // PPC allows a sign-extended 16-bit immediate field.
3928 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3929 return false;
3930
3931 // No global is ever allowed as a base.
3932 if (AM.BaseGV)
3933 return false;
3934
3935 // PPC only support r+r,
3936 switch (AM.Scale) {
3937 case 0: // "r+i" or just "i", depending on HasBaseReg.
3938 break;
3939 case 1:
3940 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3941 return false;
3942 // Otherwise we have r+r or r+i.
3943 break;
3944 case 2:
3945 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3946 return false;
3947 // Allow 2*r as r+r.
3948 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00003949 default:
3950 // No other scales are supported.
3951 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00003952 }
3953
3954 return true;
3955}
3956
Evan Chengc4c62572006-03-13 23:20:37 +00003957/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00003958/// as the offset of the target addressing mode for load / store of the
3959/// given type.
3960bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00003961 // PPC allows a sign-extended 16-bit immediate field.
3962 return (V > -(1 << 16) && V < (1 << 16)-1);
3963}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003964
3965bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00003966 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00003967}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003968
Chris Lattner3fc027d2007-12-08 06:59:59 +00003969SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
3970 // Depths > 0 not supported yet!
3971 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3972 return SDOperand();
3973
3974 MachineFunction &MF = DAG.getMachineFunction();
3975 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3976 int RAIdx = FuncInfo->getReturnAddrSaveIndex();
3977 if (RAIdx == 0) {
3978 bool isPPC64 = PPCSubTarget.isPPC64();
3979 int Offset =
3980 PPCFrameInfo::getReturnSaveOffset(isPPC64, PPCSubTarget.isMachoABI());
3981
3982 // Set up a frame object for the return address.
3983 RAIdx = MF.getFrameInfo()->CreateFixedObject(isPPC64 ? 8 : 4, Offset);
3984
3985 // Remember it for next time.
3986 FuncInfo->setReturnAddrSaveIndex(RAIdx);
3987
3988 // Make sure the function really does not optimize away the store of the RA
3989 // to the stack.
3990 FuncInfo->setLRStoreRequired();
3991 }
3992
3993 // Just load the return address off the stack.
3994 SDOperand RetAddrFI = DAG.getFrameIndex(RAIdx, getPointerTy());
3995 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
3996}
3997
3998SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003999 // Depths > 0 not supported yet!
4000 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4001 return SDOperand();
4002
4003 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4004 bool isPPC64 = PtrVT == MVT::i64;
4005
4006 MachineFunction &MF = DAG.getMachineFunction();
4007 MachineFrameInfo *MFI = MF.getFrameInfo();
4008 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4009 && MFI->getStackSize();
4010
4011 if (isPPC64)
4012 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004013 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004014 else
4015 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4016 MVT::i32);
4017}