blob: 5f99faef136863b6a536a20eca849b5006f5914c [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
336 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000337 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000339 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000348
Evan Chengd2cde682008-03-10 19:38:10 +0000349 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000351
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000598 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000599 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
604 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
605 setTruncStoreAction((MVT::SimpleValueType)VT,
606 (MVT::SimpleValueType)InnerVT, Expand);
607 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
608 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000610 }
611
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
613 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000614 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
616 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
617 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
618 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
619 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
622 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
623 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
624 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000625
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
627 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
628 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
629 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
632 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::AND, MVT::v8i8, Promote);
635 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
636 setOperationAction(ISD::AND, MVT::v4i16, Promote);
637 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
638 setOperationAction(ISD::AND, MVT::v2i32, Promote);
639 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
640 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::OR, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::OR, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::OR, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
665 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
666 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000667
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
670 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
671 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
676 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
677 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000678
Owen Anderson825b72b2009-08-11 20:47:22 +0000679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
681 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
682 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000683
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000685
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
687 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
688 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
689 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
692 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000693 }
694
Evan Cheng92722532009-03-26 23:06:32 +0000695 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
699 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
700 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
701 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
702 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
703 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
704 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
705 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
706 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
707 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
708 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000710 }
711
Evan Cheng92722532009-03-26 23:06:32 +0000712 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000714
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000715 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
716 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
718 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
719 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
720 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000721
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
723 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
724 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
725 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
726 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
727 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
728 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
729 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
730 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
731 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
732 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
733 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
734 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
735 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
736 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
737 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000738
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
740 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
741 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
742 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000743
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
745 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
746 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
747 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
748 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000749
Evan Cheng2c3ae372006-04-12 21:21:57 +0000750 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
752 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000753 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000754 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000755 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000756 // Do not attempt to custom lower non-128-bit vectors
757 if (!VT.is128BitVector())
758 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 setOperationAction(ISD::BUILD_VECTOR,
760 VT.getSimpleVT().SimpleTy, Custom);
761 setOperationAction(ISD::VECTOR_SHUFFLE,
762 VT.getSimpleVT().SimpleTy, Custom);
763 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
764 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000765 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000766
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
768 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
769 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
770 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
771 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
772 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000773
Nate Begemancdd1eec2008-02-12 22:51:28 +0000774 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
776 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000777 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000778
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000779 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
781 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000782 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000783
784 // Do not attempt to promote non-128-bit vectors
785 if (!VT.is128BitVector()) {
786 continue;
787 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000788 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000790 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000792 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000794 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000796 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000798 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000799
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000801
Evan Cheng2c3ae372006-04-12 21:21:57 +0000802 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
804 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
805 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
806 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000807
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
809 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000810 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
812 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000813 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000815
Nate Begeman14d12ca2008-02-11 04:19:36 +0000816 if (Subtarget->hasSSE41()) {
817 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000819
820 // i8 and i16 vectors are custom , because the source register and source
821 // source memory operand types are not the same width. f32 vectors are
822 // custom since the immediate controlling the insert encodes additional
823 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
825 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
826 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
827 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
830 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
831 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
832 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
836 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 }
838 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000839
Nate Begeman30a0de92008-07-17 16:51:19 +0000840 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000842 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000843
David Greene9b9838d2009-06-29 16:47:10 +0000844 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
846 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
847 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
848 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
851 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
852 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
853 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
854 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
855 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
856 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
857 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
858 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
859 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
860 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
861 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
862 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
863 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
864 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000865
866 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
868 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
869 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
870 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
871 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
872 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
873 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
874 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
875 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
876 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
877 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
878 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
880 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
883 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
884 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
885 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
888 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
889 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
890 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
891 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000899
900#if 0
901 // Not sure we want to do this since there are no 256-bit integer
902 // operations in AVX
903
904 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
905 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
907 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000908
909 // Do not attempt to custom lower non-power-of-2 vectors
910 if (!isPowerOf2_32(VT.getVectorNumElements()))
911 continue;
912
913 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
914 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
915 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
916 }
917
918 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
920 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000921 }
David Greene9b9838d2009-06-29 16:47:10 +0000922#endif
923
924#if 0
925 // Not sure we want to do this since there are no 256-bit integer
926 // operations in AVX
927
928 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
929 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
931 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000932
933 if (!VT.is256BitVector()) {
934 continue;
935 }
936 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000938 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000940 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000942 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000944 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000946 }
947
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000949#endif
950 }
951
Evan Cheng6be2c582006-04-05 23:38:46 +0000952 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000954
Bill Wendling74c37652008-12-09 22:08:41 +0000955 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 setOperationAction(ISD::SADDO, MVT::i32, Custom);
957 setOperationAction(ISD::SADDO, MVT::i64, Custom);
958 setOperationAction(ISD::UADDO, MVT::i32, Custom);
959 setOperationAction(ISD::UADDO, MVT::i64, Custom);
960 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
961 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
962 setOperationAction(ISD::USUBO, MVT::i32, Custom);
963 setOperationAction(ISD::USUBO, MVT::i64, Custom);
964 setOperationAction(ISD::SMULO, MVT::i32, Custom);
965 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000966
Evan Chengd54f2d52009-03-31 19:38:51 +0000967 if (!Subtarget->is64Bit()) {
968 // These libcalls are not available in 32-bit.
969 setLibcallName(RTLIB::SHL_I128, 0);
970 setLibcallName(RTLIB::SRL_I128, 0);
971 setLibcallName(RTLIB::SRA_I128, 0);
972 }
973
Evan Cheng206ee9d2006-07-07 08:33:52 +0000974 // We have target-specific dag combine patterns for the following nodes:
975 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000976 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000977 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000978 setTargetDAGCombine(ISD::SHL);
979 setTargetDAGCombine(ISD::SRA);
980 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000981 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000982 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000983 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000984 if (Subtarget->is64Bit())
985 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000986
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000987 computeRegisterProperties();
988
Mon P Wangcd6e7252009-11-30 02:42:02 +0000989 // Divide and reminder operations have no vector equivalent and can
990 // trap. Do a custom widening for these operations in which we never
991 // generate more divides/remainder than the original vector width.
992 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
993 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
994 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
995 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
996 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
997 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
998 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
999 }
1000 }
1001
Evan Cheng87ed7162006-02-14 08:25:08 +00001002 // FIXME: These should be based on subtarget info. Plus, the values should
1003 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001004 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1005 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1006 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001007 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001008 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001009}
1010
Scott Michel5b8f82e2008-03-10 15:42:14 +00001011
Owen Anderson825b72b2009-08-11 20:47:22 +00001012MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1013 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001014}
1015
1016
Evan Cheng29286502008-01-23 23:17:41 +00001017/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1018/// the desired ByVal argument alignment.
1019static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1020 if (MaxAlign == 16)
1021 return;
1022 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1023 if (VTy->getBitWidth() == 128)
1024 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001025 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1026 unsigned EltAlign = 0;
1027 getMaxByValAlign(ATy->getElementType(), EltAlign);
1028 if (EltAlign > MaxAlign)
1029 MaxAlign = EltAlign;
1030 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1031 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1032 unsigned EltAlign = 0;
1033 getMaxByValAlign(STy->getElementType(i), EltAlign);
1034 if (EltAlign > MaxAlign)
1035 MaxAlign = EltAlign;
1036 if (MaxAlign == 16)
1037 break;
1038 }
1039 }
1040 return;
1041}
1042
1043/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1044/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001045/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1046/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001047unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001048 if (Subtarget->is64Bit()) {
1049 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001050 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001051 if (TyAlign > 8)
1052 return TyAlign;
1053 return 8;
1054 }
1055
Evan Cheng29286502008-01-23 23:17:41 +00001056 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001057 if (Subtarget->hasSSE1())
1058 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001059 return Align;
1060}
Chris Lattner2b02a442007-02-25 08:29:00 +00001061
Evan Chengf0df0312008-05-15 08:39:06 +00001062/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001063/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001064/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001065/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001066EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001067X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001068 bool isSrcConst, bool isSrcStr,
1069 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001070 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1071 // linux. This is because the stack realignment code can't handle certain
1072 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001073 const Function *F = DAG.getMachineFunction().getFunction();
1074 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1075 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001076 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001077 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001078 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001079 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001080 }
Evan Chengf0df0312008-05-15 08:39:06 +00001081 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001082 return MVT::i64;
1083 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001084}
1085
Evan Chengcc415862007-11-09 01:32:10 +00001086/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1087/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001088SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001089 SelectionDAG &DAG) const {
1090 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001091 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001092 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001093 // This doesn't have DebugLoc associated with it, but is not really the
1094 // same as a Register.
1095 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1096 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001097 return Table;
1098}
1099
Bill Wendlingb4202b82009-07-01 18:50:55 +00001100/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001101unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001102 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001103}
1104
Chris Lattner2b02a442007-02-25 08:29:00 +00001105//===----------------------------------------------------------------------===//
1106// Return Value Calling Convention Implementation
1107//===----------------------------------------------------------------------===//
1108
Chris Lattner59ed56b2007-02-28 04:55:35 +00001109#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001110
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001111bool
1112X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1113 const SmallVectorImpl<EVT> &OutTys,
1114 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1115 SelectionDAG &DAG) {
1116 SmallVector<CCValAssign, 16> RVLocs;
1117 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1118 RVLocs, *DAG.getContext());
1119 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1120}
1121
Dan Gohman98ca4f22009-08-05 01:29:28 +00001122SDValue
1123X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001124 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125 const SmallVectorImpl<ISD::OutputArg> &Outs,
1126 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001127
Chris Lattner9774c912007-02-27 05:28:59 +00001128 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001129 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1130 RVLocs, *DAG.getContext());
1131 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001132
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001133 // If this is the first return lowered for this function, add the regs to the
1134 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001135 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001136 for (unsigned i = 0; i != RVLocs.size(); ++i)
1137 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001138 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001139 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001140
Dan Gohman475871a2008-07-27 21:46:04 +00001141 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001142
Dan Gohman475871a2008-07-27 21:46:04 +00001143 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001144 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1145 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001146 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001147
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001148 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001149 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1150 CCValAssign &VA = RVLocs[i];
1151 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001152 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001153
Chris Lattner447ff682008-03-11 03:23:40 +00001154 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1155 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001156 if (VA.getLocReg() == X86::ST0 ||
1157 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001158 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1159 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001160 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001162 RetOps.push_back(ValToCopy);
1163 // Don't emit a copytoreg.
1164 continue;
1165 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001166
Evan Cheng242b38b2009-02-23 09:03:22 +00001167 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1168 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001169 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001170 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001171 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001172 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001173 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001174 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001175 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001176 }
1177
Dale Johannesendd64c412009-02-04 00:33:20 +00001178 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001179 Flag = Chain.getValue(1);
1180 }
Dan Gohman61a92132008-04-21 23:59:07 +00001181
1182 // The x86-64 ABI for returning structs by value requires that we copy
1183 // the sret argument into %rax for the return. We saved the argument into
1184 // a virtual register in the entry block, so now we copy the value out
1185 // and into %rax.
1186 if (Subtarget->is64Bit() &&
1187 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1188 MachineFunction &MF = DAG.getMachineFunction();
1189 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1190 unsigned Reg = FuncInfo->getSRetReturnReg();
1191 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001192 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001193 FuncInfo->setSRetReturnReg(Reg);
1194 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001195 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001196
Dale Johannesendd64c412009-02-04 00:33:20 +00001197 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001198 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001199
1200 // RAX now acts like a return value.
1201 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001202 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001203
Chris Lattner447ff682008-03-11 03:23:40 +00001204 RetOps[0] = Chain; // Update chain.
1205
1206 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001207 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001208 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001209
1210 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001212}
1213
Dan Gohman98ca4f22009-08-05 01:29:28 +00001214/// LowerCallResult - Lower the result values of a call into the
1215/// appropriate copies out of appropriate physical registers.
1216///
1217SDValue
1218X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001219 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001220 const SmallVectorImpl<ISD::InputArg> &Ins,
1221 DebugLoc dl, SelectionDAG &DAG,
1222 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001223
Chris Lattnere32bbf62007-02-28 07:09:55 +00001224 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001225 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001226 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001227 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001228 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001229 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001230
Chris Lattner3085e152007-02-25 08:59:22 +00001231 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001232 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001233 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001234 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001235
Torok Edwin3f142c32009-02-01 18:15:56 +00001236 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001238 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001239 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001240 }
1241
Chris Lattner8e6da152008-03-10 21:08:41 +00001242 // If this is a call to a function that returns an fp value on the floating
1243 // point stack, but where we prefer to use the value in xmm registers, copy
1244 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001245 if ((VA.getLocReg() == X86::ST0 ||
1246 VA.getLocReg() == X86::ST1) &&
1247 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001250
Evan Cheng79fb3b42009-02-20 20:43:02 +00001251 SDValue Val;
1252 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001253 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1254 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1255 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001257 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001258 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1259 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001260 } else {
1261 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001262 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001263 Val = Chain.getValue(0);
1264 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001265 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1266 } else {
1267 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1268 CopyVT, InFlag).getValue(1);
1269 Val = Chain.getValue(0);
1270 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001271 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001272
Dan Gohman37eed792009-02-04 17:28:58 +00001273 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001274 // Round the F80 the right size, which also moves to the appropriate xmm
1275 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001276 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001277 // This truncation won't change the value.
1278 DAG.getIntPtrConstant(1));
1279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001280
Dan Gohman98ca4f22009-08-05 01:29:28 +00001281 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001282 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001283
Dan Gohman98ca4f22009-08-05 01:29:28 +00001284 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001285}
1286
1287
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001288//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001289// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001290//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001291// StdCall calling convention seems to be standard for many Windows' API
1292// routines and around. It differs from C calling convention just a little:
1293// callee should clean up the stack, not caller. Symbols should be also
1294// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001295// For info on fast calling convention see Fast Calling Convention (tail call)
1296// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001297
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001299/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001300static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1301 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001302 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001303
Dan Gohman98ca4f22009-08-05 01:29:28 +00001304 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001305}
1306
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001307/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001308/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001309static bool
1310ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1311 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001312 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001313
Dan Gohman98ca4f22009-08-05 01:29:28 +00001314 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001315}
1316
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001317/// IsCalleePop - Determines whether the callee is required to pop its
1318/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001319bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001320 if (IsVarArg)
1321 return false;
1322
Dan Gohman095cc292008-09-13 01:54:27 +00001323 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001324 default:
1325 return false;
1326 case CallingConv::X86_StdCall:
1327 return !Subtarget->is64Bit();
1328 case CallingConv::X86_FastCall:
1329 return !Subtarget->is64Bit();
1330 case CallingConv::Fast:
1331 return PerformTailCallOpt;
1332 }
1333}
1334
Dan Gohman095cc292008-09-13 01:54:27 +00001335/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1336/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001337CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001338 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001339 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001340 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001341 else
1342 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001343 }
1344
Gordon Henriksen86737662008-01-05 16:56:59 +00001345 if (CC == CallingConv::X86_FastCall)
1346 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001347 else if (CC == CallingConv::Fast)
1348 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001349 else
1350 return CC_X86_32_C;
1351}
1352
Dan Gohman98ca4f22009-08-05 01:29:28 +00001353/// NameDecorationForCallConv - Selects the appropriate decoration to
1354/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001355NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001356X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001358 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001360 return StdCall;
1361 return None;
1362}
1363
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001364
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001365/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1366/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001367/// the specific parameter attribute. The copy will be passed as a byval
1368/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001369static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001370CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001371 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1372 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001373 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001374 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001375 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001376}
1377
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378SDValue
1379X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001380 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001381 const SmallVectorImpl<ISD::InputArg> &Ins,
1382 DebugLoc dl, SelectionDAG &DAG,
1383 const CCValAssign &VA,
1384 MachineFrameInfo *MFI,
1385 unsigned i) {
1386
Rafael Espindola7effac52007-09-14 15:48:13 +00001387 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001388 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1389 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001390 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001391 EVT ValVT;
1392
1393 // If value is passed by pointer we have address passed instead of the value
1394 // itself.
1395 if (VA.getLocInfo() == CCValAssign::Indirect)
1396 ValVT = VA.getLocVT();
1397 else
1398 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001399
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001400 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001401 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001402 // In case of tail call optimization mark all arguments mutable. Since they
1403 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001404 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001405 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001406 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001407 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001408 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001409 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001410 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001411}
1412
Dan Gohman475871a2008-07-27 21:46:04 +00001413SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001415 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001416 bool isVarArg,
1417 const SmallVectorImpl<ISD::InputArg> &Ins,
1418 DebugLoc dl,
1419 SelectionDAG &DAG,
1420 SmallVectorImpl<SDValue> &InVals) {
1421
Evan Cheng1bc78042006-04-26 01:20:17 +00001422 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001424
Gordon Henriksen86737662008-01-05 16:56:59 +00001425 const Function* Fn = MF.getFunction();
1426 if (Fn->hasExternalLinkage() &&
1427 Subtarget->isTargetCygMing() &&
1428 Fn->getName() == "main")
1429 FuncInfo->setForceFramePointer(true);
1430
1431 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001432 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001433
Evan Cheng1bc78042006-04-26 01:20:17 +00001434 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001435 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001436 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001437
Dan Gohman98ca4f22009-08-05 01:29:28 +00001438 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001439 "Var args not supported with calling convention fastcc");
1440
Chris Lattner638402b2007-02-28 07:00:42 +00001441 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001442 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001443 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1444 ArgLocs, *DAG.getContext());
1445 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001446
Chris Lattnerf39f7712007-02-28 05:46:49 +00001447 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001448 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001449 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1450 CCValAssign &VA = ArgLocs[i];
1451 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1452 // places.
1453 assert(VA.getValNo() != LastVal &&
1454 "Don't support value assigned to multiple locs yet");
1455 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Chris Lattnerf39f7712007-02-28 05:46:49 +00001457 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001458 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001459 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001460 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001461 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001463 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001464 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001465 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001466 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001467 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001468 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001469 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001470 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1471 RC = X86::VR64RegisterClass;
1472 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001473 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001474
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001475 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattnerf39f7712007-02-28 05:46:49 +00001478 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1479 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1480 // right size.
1481 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001482 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001483 DAG.getValueType(VA.getValVT()));
1484 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001485 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001486 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001487 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001488 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001489
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001490 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001491 // Handle MMX values passed in XMM regs.
1492 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1494 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001495 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1496 } else
1497 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001498 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001499 } else {
1500 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001502 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001503
1504 // If value is passed via pointer - do a load.
1505 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001506 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001507
Dan Gohman98ca4f22009-08-05 01:29:28 +00001508 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001509 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001510
Dan Gohman61a92132008-04-21 23:59:07 +00001511 // The x86-64 ABI for returning structs by value requires that we copy
1512 // the sret argument into %rax for the return. Save the argument into
1513 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001514 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001515 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1516 unsigned Reg = FuncInfo->getSRetReturnReg();
1517 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001518 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001519 FuncInfo->setSRetReturnReg(Reg);
1520 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001521 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001523 }
1524
Chris Lattnerf39f7712007-02-28 05:46:49 +00001525 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001526 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001527 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001528 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001529
Evan Cheng1bc78042006-04-26 01:20:17 +00001530 // If the function takes variable number of arguments, make a frame index for
1531 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001532 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001533 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001534 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 }
1536 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001537 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1538
1539 // FIXME: We should really autogenerate these arrays
1540 static const unsigned GPR64ArgRegsWin64[] = {
1541 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001542 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001543 static const unsigned XMMArgRegsWin64[] = {
1544 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1545 };
1546 static const unsigned GPR64ArgRegs64Bit[] = {
1547 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1548 };
1549 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001550 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1551 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1552 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001553 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1554
1555 if (IsWin64) {
1556 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1557 GPR64ArgRegs = GPR64ArgRegsWin64;
1558 XMMArgRegs = XMMArgRegsWin64;
1559 } else {
1560 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1561 GPR64ArgRegs = GPR64ArgRegs64Bit;
1562 XMMArgRegs = XMMArgRegs64Bit;
1563 }
1564 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1565 TotalNumIntRegs);
1566 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1567 TotalNumXMMRegs);
1568
Devang Patel578efa92009-06-05 21:57:13 +00001569 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001570 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001571 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001572 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001573 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001574 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001575 // Kernel mode asks for SSE to be disabled, so don't push them
1576 // on the stack.
1577 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001578
Gordon Henriksen86737662008-01-05 16:56:59 +00001579 // For X86-64, if there are vararg parameters that are passed via
1580 // registers, then we must store them to their spots on the stack so they
1581 // may be loaded by deferencing the result of va_next.
1582 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001583 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1584 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001585 TotalNumXMMRegs * 16, 16,
1586 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001587
Gordon Henriksen86737662008-01-05 16:56:59 +00001588 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001589 SmallVector<SDValue, 8> MemOps;
1590 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001591 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001592 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001593 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1594 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001595 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1596 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001598 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001599 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001600 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001601 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001603 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001604 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001605
Dan Gohmanface41a2009-08-16 21:24:25 +00001606 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1607 // Now store the XMM (fp + vector) parameter registers.
1608 SmallVector<SDValue, 11> SaveXMMOps;
1609 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001610
Dan Gohmanface41a2009-08-16 21:24:25 +00001611 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1612 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1613 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001614
Dan Gohmanface41a2009-08-16 21:24:25 +00001615 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1616 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001617
Dan Gohmanface41a2009-08-16 21:24:25 +00001618 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1619 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1620 X86::VR128RegisterClass);
1621 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1622 SaveXMMOps.push_back(Val);
1623 }
1624 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1625 MVT::Other,
1626 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001627 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001628
1629 if (!MemOps.empty())
1630 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1631 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001632 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001633 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001634
Gordon Henriksen86737662008-01-05 16:56:59 +00001635 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001637 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001638 BytesCallerReserves = 0;
1639 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001640 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001641 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001643 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001644 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001645 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001646
Gordon Henriksen86737662008-01-05 16:56:59 +00001647 if (!Is64Bit) {
1648 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001649 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001650 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1651 }
Evan Cheng25caf632006-05-23 21:06:34 +00001652
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001653 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001654
Dan Gohman98ca4f22009-08-05 01:29:28 +00001655 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001656}
1657
Dan Gohman475871a2008-07-27 21:46:04 +00001658SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001659X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1660 SDValue StackPtr, SDValue Arg,
1661 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001662 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001663 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001664 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001665 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001666 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001667 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001668 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001669 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001670 }
Dale Johannesenace16102009-02-03 19:33:06 +00001671 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001672 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001673}
1674
Bill Wendling64e87322009-01-16 19:25:27 +00001675/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001676/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001677SDValue
1678X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001679 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001680 SDValue Chain,
1681 bool IsTailCall,
1682 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001683 int FPDiff,
1684 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001685 if (!IsTailCall || FPDiff==0) return Chain;
1686
1687 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001688 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001689 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001690
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001691 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001692 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001693 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001694}
1695
1696/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1697/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001698static SDValue
1699EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001700 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001701 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001702 // Store the return address to the appropriate stack slot.
1703 if (!FPDiff) return Chain;
1704 // Calculate the new stack slot for the return address.
1705 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001706 int NewReturnAddrFI =
David Greene3f2bf852009-11-12 20:49:22 +00001707 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize,
1708 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001710 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001711 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001712 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001713 return Chain;
1714}
1715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716SDValue
1717X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001718 CallingConv::ID CallConv, bool isVarArg,
1719 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 const SmallVectorImpl<ISD::OutputArg> &Outs,
1721 const SmallVectorImpl<ISD::InputArg> &Ins,
1722 DebugLoc dl, SelectionDAG &DAG,
1723 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001724
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 MachineFunction &MF = DAG.getMachineFunction();
1726 bool Is64Bit = Subtarget->is64Bit();
1727 bool IsStructRet = CallIsStructReturn(Outs);
1728
1729 assert((!isTailCall ||
1730 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1731 "IsEligibleForTailCallOptimization missed a case!");
1732 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001733 "Var args not supported with calling convention fastcc");
1734
Chris Lattner638402b2007-02-28 07:00:42 +00001735 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001736 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001737 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1738 ArgLocs, *DAG.getContext());
1739 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001740
Chris Lattner423c5f42007-02-28 05:31:48 +00001741 // Get a count of how many bytes are to be pushed on the stack.
1742 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001744 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001745
Gordon Henriksen86737662008-01-05 16:56:59 +00001746 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001748 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001749 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001750 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1751 FPDiff = NumBytesCallerPushed - NumBytes;
1752
1753 // Set the delta of movement of the returnaddr stackslot.
1754 // But only set if delta is greater than previous delta.
1755 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1756 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1757 }
1758
Chris Lattnere563bbc2008-10-11 22:08:30 +00001759 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001760
Dan Gohman475871a2008-07-27 21:46:04 +00001761 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001762 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001763 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001764 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001765
Dan Gohman475871a2008-07-27 21:46:04 +00001766 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1767 SmallVector<SDValue, 8> MemOpChains;
1768 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001769
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001770 // Walk the register/memloc assignments, inserting copies/loads. In the case
1771 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001772 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1773 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001774 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001775 SDValue Arg = Outs[i].Val;
1776 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001777 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001778
Chris Lattner423c5f42007-02-28 05:31:48 +00001779 // Promote the value if needed.
1780 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001781 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001782 case CCValAssign::Full: break;
1783 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001784 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001785 break;
1786 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001787 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001788 break;
1789 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001790 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1791 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001792 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1793 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1794 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001795 } else
1796 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1797 break;
1798 case CCValAssign::BCvt:
1799 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001800 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001801 case CCValAssign::Indirect: {
1802 // Store the argument.
1803 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001804 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001805 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001806 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001807 Arg = SpillSlot;
1808 break;
1809 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001810 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001811
Chris Lattner423c5f42007-02-28 05:31:48 +00001812 if (VA.isRegLoc()) {
1813 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1814 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001815 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001816 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001817 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001818 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001819
Dan Gohman98ca4f22009-08-05 01:29:28 +00001820 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1821 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001822 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001823 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001824 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001825
Evan Cheng32fe1032006-05-25 00:59:30 +00001826 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001827 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001828 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001829
Evan Cheng347d5f72006-04-28 21:29:37 +00001830 // Build a sequence of copy-to-reg nodes chained together with token chain
1831 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001833 // Tail call byval lowering might overwrite argument registers so in case of
1834 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001836 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001837 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001838 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001839 InFlag = Chain.getValue(1);
1840 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001841
Eric Christopherfd179292009-08-27 18:07:15 +00001842
Chris Lattner88e1fd52009-07-09 04:24:46 +00001843 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001844 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1845 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001847 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1848 DAG.getNode(X86ISD::GlobalBaseReg,
1849 DebugLoc::getUnknownLoc(),
1850 getPointerTy()),
1851 InFlag);
1852 InFlag = Chain.getValue(1);
1853 } else {
1854 // If we are tail calling and generating PIC/GOT style code load the
1855 // address of the callee into ECX. The value in ecx is used as target of
1856 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1857 // for tail calls on PIC/GOT architectures. Normally we would just put the
1858 // address of GOT into ebx and then call target@PLT. But for tail calls
1859 // ebx would be restored (since ebx is callee saved) before jumping to the
1860 // target@PLT.
1861
1862 // Note: The actual moving to ECX is done further down.
1863 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1864 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1865 !G->getGlobal()->hasProtectedVisibility())
1866 Callee = LowerGlobalAddress(Callee, DAG);
1867 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001868 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001869 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001870 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001871
Gordon Henriksen86737662008-01-05 16:56:59 +00001872 if (Is64Bit && isVarArg) {
1873 // From AMD64 ABI document:
1874 // For calls that may call functions that use varargs or stdargs
1875 // (prototype-less calls or calls to functions containing ellipsis (...) in
1876 // the declaration) %al is used as hidden argument to specify the number
1877 // of SSE registers used. The contents of %al do not need to match exactly
1878 // the number of registers, but must be an ubound on the number of SSE
1879 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001880
1881 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001882 // Count the number of XMM registers allocated.
1883 static const unsigned XMMArgRegs[] = {
1884 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1885 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1886 };
1887 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001888 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001889 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001890
Dale Johannesendd64c412009-02-04 00:33:20 +00001891 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001893 InFlag = Chain.getValue(1);
1894 }
1895
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001896
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001897 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 if (isTailCall) {
1899 // Force all the incoming stack arguments to be loaded from the stack
1900 // before any new outgoing arguments are stored to the stack, because the
1901 // outgoing stack slots may alias the incoming argument stack slots, and
1902 // the alias isn't otherwise explicit. This is slightly more conservative
1903 // than necessary, because it means that each store effectively depends
1904 // on every argument instead of just those arguments it would clobber.
1905 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1906
Dan Gohman475871a2008-07-27 21:46:04 +00001907 SmallVector<SDValue, 8> MemOpChains2;
1908 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001909 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001910 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001911 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001912 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1913 CCValAssign &VA = ArgLocs[i];
1914 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001915 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001916 SDValue Arg = Outs[i].Val;
1917 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001918 // Create frame index.
1919 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001920 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001921 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001922 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001923
Duncan Sands276dcbd2008-03-21 09:14:45 +00001924 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001925 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001926 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001927 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001928 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001929 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001930 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001931
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1933 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001934 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001936 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001937 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001938 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001939 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001940 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001941 }
1942 }
1943
1944 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001946 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001947
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001948 // Copy arguments to their registers.
1949 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001950 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001951 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001952 InFlag = Chain.getValue(1);
1953 }
Dan Gohman475871a2008-07-27 21:46:04 +00001954 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001955
Gordon Henriksen86737662008-01-05 16:56:59 +00001956 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001957 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001958 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001959 }
1960
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001961 bool WasGlobalOrExternal = false;
1962 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
1963 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
1964 // In the 64-bit large code model, we have to make all calls
1965 // through a register, since the call instruction's 32-bit
1966 // pc-relative offset may not be large enough to hold the whole
1967 // address.
1968 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1969 WasGlobalOrExternal = true;
1970 // If the callee is a GlobalAddress node (quite common, every direct call
1971 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
1972 // it.
1973
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001974 // We should use extra load for direct calls to dllimported functions in
1975 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001976 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001977 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001978 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001979
Chris Lattner48a7d022009-07-09 05:02:21 +00001980 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1981 // external symbols most go through the PLT in PIC mode. If the symbol
1982 // has hidden or protected visibility, or if it is static or local, then
1983 // we don't need to use the PLT - we can directly call it.
1984 if (Subtarget->isTargetELF() &&
1985 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001986 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001987 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001988 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001989 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1990 Subtarget->getDarwinVers() < 9) {
1991 // PC-relative references to external symbols should go through $stub,
1992 // unless we're building with the leopard linker or later, which
1993 // automatically synthesizes these stubs.
1994 OpFlags = X86II::MO_DARWIN_STUB;
1995 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001996
Chris Lattner74e726e2009-07-09 05:27:35 +00001997 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001998 G->getOffset(), OpFlags);
1999 }
Bill Wendling056292f2008-09-16 21:48:12 +00002000 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002001 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002002 unsigned char OpFlags = 0;
2003
2004 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2005 // symbols should go through the PLT.
2006 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002007 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002008 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002009 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002010 Subtarget->getDarwinVers() < 9) {
2011 // PC-relative references to external symbols should go through $stub,
2012 // unless we're building with the leopard linker or later, which
2013 // automatically synthesizes these stubs.
2014 OpFlags = X86II::MO_DARWIN_STUB;
2015 }
Eric Christopherfd179292009-08-27 18:07:15 +00002016
Chris Lattner48a7d022009-07-09 05:02:21 +00002017 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2018 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002019 }
2020
2021 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00002022 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00002023
Dale Johannesendd64c412009-02-04 00:33:20 +00002024 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002025 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 Callee,InFlag);
2027 Callee = DAG.getRegister(Opc, getPointerTy());
2028 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002029 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002030 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002031
Chris Lattnerd96d0722007-02-25 06:40:16 +00002032 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002034 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002035
Dan Gohman98ca4f22009-08-05 01:29:28 +00002036 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002037 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2038 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002039 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002041
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002042 Ops.push_back(Chain);
2043 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002044
Dan Gohman98ca4f22009-08-05 01:29:28 +00002045 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002046 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002047
Gordon Henriksen86737662008-01-05 16:56:59 +00002048 // Add argument registers to the end of the list so that they are known live
2049 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002050 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2051 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2052 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002053
Evan Cheng586ccac2008-03-18 23:36:35 +00002054 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002055 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002056 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2057
2058 // Add an implicit use of AL for x86 vararg functions.
2059 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002061
Gabor Greifba36cb52008-08-28 21:40:38 +00002062 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002063 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002064
Dan Gohman98ca4f22009-08-05 01:29:28 +00002065 if (isTailCall) {
2066 // If this is the first return lowered for this function, add the regs
2067 // to the liveout set for the function.
2068 if (MF.getRegInfo().liveout_empty()) {
2069 SmallVector<CCValAssign, 16> RVLocs;
2070 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2071 *DAG.getContext());
2072 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2073 for (unsigned i = 0; i != RVLocs.size(); ++i)
2074 if (RVLocs[i].isRegLoc())
2075 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2076 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002077
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078 assert(((Callee.getOpcode() == ISD::Register &&
2079 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2080 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2081 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2082 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2083 "Expecting an global address, external symbol, or register");
2084
2085 return DAG.getNode(X86ISD::TC_RETURN, dl,
2086 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002087 }
2088
Dale Johannesenace16102009-02-03 19:33:06 +00002089 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002090 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002091
Chris Lattner2d297092006-05-23 18:50:38 +00002092 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002093 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002094 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002095 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002096 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002097 // If this is is a call to a struct-return function, the callee
2098 // pops the hidden struct pointer, so we have to push it back.
2099 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002100 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002101 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002102 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002103
Gordon Henriksenae636f82008-01-03 16:47:34 +00002104 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002105 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002106 DAG.getIntPtrConstant(NumBytes, true),
2107 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2108 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002109 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002110 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002111
Chris Lattner3085e152007-02-25 08:59:22 +00002112 // Handle result values, copying them out of physregs into vregs that we
2113 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2115 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002116}
2117
Evan Cheng25ab6902006-09-08 06:48:29 +00002118
2119//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002120// Fast Calling Convention (tail call) implementation
2121//===----------------------------------------------------------------------===//
2122
2123// Like std call, callee cleans arguments, convention except that ECX is
2124// reserved for storing the tail called function address. Only 2 registers are
2125// free for argument passing (inreg). Tail call optimization is performed
2126// provided:
2127// * tailcallopt is enabled
2128// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002129// On X86_64 architecture with GOT-style position independent code only local
2130// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002131// To keep the stack aligned according to platform abi the function
2132// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2133// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002134// If a tail called function callee has more arguments than the caller the
2135// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002136// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002137// original REtADDR, but before the saved framepointer or the spilled registers
2138// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2139// stack layout:
2140// arg1
2141// arg2
2142// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002143// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002144// move area ]
2145// (possible EBP)
2146// ESI
2147// EDI
2148// local1 ..
2149
2150/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2151/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002152unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002153 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002154 MachineFunction &MF = DAG.getMachineFunction();
2155 const TargetMachine &TM = MF.getTarget();
2156 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2157 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002158 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002159 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002160 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002161 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2162 // Number smaller than 12 so just add the difference.
2163 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2164 } else {
2165 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002166 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002167 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002168 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002169 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002170}
2171
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2173/// for tail call optimization. Targets which want to do tail call
2174/// optimization should implement this function.
2175bool
2176X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002177 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002178 bool isVarArg,
2179 const SmallVectorImpl<ISD::InputArg> &Ins,
2180 SelectionDAG& DAG) const {
2181 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002182 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002183 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002184}
2185
Dan Gohman3df24e62008-09-03 23:12:08 +00002186FastISel *
2187X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002188 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002189 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002190 DenseMap<const Value *, unsigned> &vm,
2191 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002192 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002193 DenseMap<const AllocaInst *, int> &am
2194#ifndef NDEBUG
2195 , SmallSet<Instruction*, 8> &cil
2196#endif
2197 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002198 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002199#ifndef NDEBUG
2200 , cil
2201#endif
2202 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002203}
2204
2205
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002206//===----------------------------------------------------------------------===//
2207// Other Lowering Hooks
2208//===----------------------------------------------------------------------===//
2209
2210
Dan Gohman475871a2008-07-27 21:46:04 +00002211SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002212 MachineFunction &MF = DAG.getMachineFunction();
2213 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2214 int ReturnAddrIndex = FuncInfo->getRAIndex();
2215
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002216 if (ReturnAddrIndex == 0) {
2217 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002218 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002219 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2220 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002221 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002222 }
2223
Evan Cheng25ab6902006-09-08 06:48:29 +00002224 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002225}
2226
2227
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002228bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2229 bool hasSymbolicDisplacement) {
2230 // Offset should fit into 32 bit immediate field.
2231 if (!isInt32(Offset))
2232 return false;
2233
2234 // If we don't have a symbolic displacement - we don't have any extra
2235 // restrictions.
2236 if (!hasSymbolicDisplacement)
2237 return true;
2238
2239 // FIXME: Some tweaks might be needed for medium code model.
2240 if (M != CodeModel::Small && M != CodeModel::Kernel)
2241 return false;
2242
2243 // For small code model we assume that latest object is 16MB before end of 31
2244 // bits boundary. We may also accept pretty large negative constants knowing
2245 // that all objects are in the positive half of address space.
2246 if (M == CodeModel::Small && Offset < 16*1024*1024)
2247 return true;
2248
2249 // For kernel code model we know that all object resist in the negative half
2250 // of 32bits address space. We may not accept negative offsets, since they may
2251 // be just off and we may accept pretty large positive ones.
2252 if (M == CodeModel::Kernel && Offset > 0)
2253 return true;
2254
2255 return false;
2256}
2257
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002258/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2259/// specific condition code, returning the condition code and the LHS/RHS of the
2260/// comparison to make.
2261static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2262 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002263 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002264 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2265 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2266 // X > -1 -> X == 0, jump !sign.
2267 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002268 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002269 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2270 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002271 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002272 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002273 // X < 1 -> X <= 0
2274 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002275 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002276 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002277 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002278
Evan Chengd9558e02006-01-06 00:43:03 +00002279 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002280 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002281 case ISD::SETEQ: return X86::COND_E;
2282 case ISD::SETGT: return X86::COND_G;
2283 case ISD::SETGE: return X86::COND_GE;
2284 case ISD::SETLT: return X86::COND_L;
2285 case ISD::SETLE: return X86::COND_LE;
2286 case ISD::SETNE: return X86::COND_NE;
2287 case ISD::SETULT: return X86::COND_B;
2288 case ISD::SETUGT: return X86::COND_A;
2289 case ISD::SETULE: return X86::COND_BE;
2290 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002291 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002292 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002293
Chris Lattner4c78e022008-12-23 23:42:27 +00002294 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002295
Chris Lattner4c78e022008-12-23 23:42:27 +00002296 // If LHS is a foldable load, but RHS is not, flip the condition.
2297 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2298 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2299 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2300 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002301 }
2302
Chris Lattner4c78e022008-12-23 23:42:27 +00002303 switch (SetCCOpcode) {
2304 default: break;
2305 case ISD::SETOLT:
2306 case ISD::SETOLE:
2307 case ISD::SETUGT:
2308 case ISD::SETUGE:
2309 std::swap(LHS, RHS);
2310 break;
2311 }
2312
2313 // On a floating point condition, the flags are set as follows:
2314 // ZF PF CF op
2315 // 0 | 0 | 0 | X > Y
2316 // 0 | 0 | 1 | X < Y
2317 // 1 | 0 | 0 | X == Y
2318 // 1 | 1 | 1 | unordered
2319 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002320 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002321 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002322 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002323 case ISD::SETOLT: // flipped
2324 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002325 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002326 case ISD::SETOLE: // flipped
2327 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002328 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002329 case ISD::SETUGT: // flipped
2330 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002331 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002332 case ISD::SETUGE: // flipped
2333 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002334 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002335 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002336 case ISD::SETNE: return X86::COND_NE;
2337 case ISD::SETUO: return X86::COND_P;
2338 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002339 case ISD::SETOEQ:
2340 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002341 }
Evan Chengd9558e02006-01-06 00:43:03 +00002342}
2343
Evan Cheng4a460802006-01-11 00:33:36 +00002344/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2345/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002346/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002347static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002348 switch (X86CC) {
2349 default:
2350 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002351 case X86::COND_B:
2352 case X86::COND_BE:
2353 case X86::COND_E:
2354 case X86::COND_P:
2355 case X86::COND_A:
2356 case X86::COND_AE:
2357 case X86::COND_NE:
2358 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002359 return true;
2360 }
2361}
2362
Evan Chengeb2f9692009-10-27 19:56:55 +00002363/// isFPImmLegal - Returns true if the target can instruction select the
2364/// specified FP immediate natively. If false, the legalizer will
2365/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002366bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002367 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2368 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2369 return true;
2370 }
2371 return false;
2372}
2373
Nate Begeman9008ca62009-04-27 18:41:29 +00002374/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2375/// the specified range (L, H].
2376static bool isUndefOrInRange(int Val, int Low, int Hi) {
2377 return (Val < 0) || (Val >= Low && Val < Hi);
2378}
2379
2380/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2381/// specified value.
2382static bool isUndefOrEqual(int Val, int CmpVal) {
2383 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002384 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002385 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002386}
2387
Nate Begeman9008ca62009-04-27 18:41:29 +00002388/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2389/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2390/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002391static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002392 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002393 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002395 return (Mask[0] < 2 && Mask[1] < 2);
2396 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002397}
2398
Nate Begeman9008ca62009-04-27 18:41:29 +00002399bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002400 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002401 N->getMask(M);
2402 return ::isPSHUFDMask(M, N->getValueType(0));
2403}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002404
Nate Begeman9008ca62009-04-27 18:41:29 +00002405/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2406/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002407static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002408 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002409 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002410
Nate Begeman9008ca62009-04-27 18:41:29 +00002411 // Lower quadword copied in order or undef.
2412 for (int i = 0; i != 4; ++i)
2413 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002414 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002415
Evan Cheng506d3df2006-03-29 23:07:14 +00002416 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002417 for (int i = 4; i != 8; ++i)
2418 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002419 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002420
Evan Cheng506d3df2006-03-29 23:07:14 +00002421 return true;
2422}
2423
Nate Begeman9008ca62009-04-27 18:41:29 +00002424bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002425 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002426 N->getMask(M);
2427 return ::isPSHUFHWMask(M, N->getValueType(0));
2428}
Evan Cheng506d3df2006-03-29 23:07:14 +00002429
Nate Begeman9008ca62009-04-27 18:41:29 +00002430/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2431/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002432static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002433 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002434 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002435
Rafael Espindola15684b22009-04-24 12:40:33 +00002436 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002437 for (int i = 4; i != 8; ++i)
2438 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002439 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002440
Rafael Espindola15684b22009-04-24 12:40:33 +00002441 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002442 for (int i = 0; i != 4; ++i)
2443 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002444 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002445
Rafael Espindola15684b22009-04-24 12:40:33 +00002446 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002447}
2448
Nate Begeman9008ca62009-04-27 18:41:29 +00002449bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002450 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002451 N->getMask(M);
2452 return ::isPSHUFLWMask(M, N->getValueType(0));
2453}
2454
Nate Begemana09008b2009-10-19 02:17:23 +00002455/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2456/// is suitable for input to PALIGNR.
2457static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2458 bool hasSSSE3) {
2459 int i, e = VT.getVectorNumElements();
2460
2461 // Do not handle v2i64 / v2f64 shuffles with palignr.
2462 if (e < 4 || !hasSSSE3)
2463 return false;
2464
2465 for (i = 0; i != e; ++i)
2466 if (Mask[i] >= 0)
2467 break;
2468
2469 // All undef, not a palignr.
2470 if (i == e)
2471 return false;
2472
2473 // Determine if it's ok to perform a palignr with only the LHS, since we
2474 // don't have access to the actual shuffle elements to see if RHS is undef.
2475 bool Unary = Mask[i] < (int)e;
2476 bool NeedsUnary = false;
2477
2478 int s = Mask[i] - i;
2479
2480 // Check the rest of the elements to see if they are consecutive.
2481 for (++i; i != e; ++i) {
2482 int m = Mask[i];
2483 if (m < 0)
2484 continue;
2485
2486 Unary = Unary && (m < (int)e);
2487 NeedsUnary = NeedsUnary || (m < s);
2488
2489 if (NeedsUnary && !Unary)
2490 return false;
2491 if (Unary && m != ((s+i) & (e-1)))
2492 return false;
2493 if (!Unary && m != (s+i))
2494 return false;
2495 }
2496 return true;
2497}
2498
2499bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2500 SmallVector<int, 8> M;
2501 N->getMask(M);
2502 return ::isPALIGNRMask(M, N->getValueType(0), true);
2503}
2504
Evan Cheng14aed5e2006-03-24 01:18:28 +00002505/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2506/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002507static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002508 int NumElems = VT.getVectorNumElements();
2509 if (NumElems != 2 && NumElems != 4)
2510 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002511
Nate Begeman9008ca62009-04-27 18:41:29 +00002512 int Half = NumElems / 2;
2513 for (int i = 0; i < Half; ++i)
2514 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002515 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002516 for (int i = Half; i < NumElems; ++i)
2517 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002518 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002519
Evan Cheng14aed5e2006-03-24 01:18:28 +00002520 return true;
2521}
2522
Nate Begeman9008ca62009-04-27 18:41:29 +00002523bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2524 SmallVector<int, 8> M;
2525 N->getMask(M);
2526 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002527}
2528
Evan Cheng213d2cf2007-05-17 18:45:50 +00002529/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002530/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2531/// half elements to come from vector 1 (which would equal the dest.) and
2532/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002533static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002534 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002535
2536 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002537 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002538
Nate Begeman9008ca62009-04-27 18:41:29 +00002539 int Half = NumElems / 2;
2540 for (int i = 0; i < Half; ++i)
2541 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002542 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002543 for (int i = Half; i < NumElems; ++i)
2544 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002545 return false;
2546 return true;
2547}
2548
Nate Begeman9008ca62009-04-27 18:41:29 +00002549static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2550 SmallVector<int, 8> M;
2551 N->getMask(M);
2552 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002553}
2554
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002555/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2556/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002557bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2558 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002559 return false;
2560
Evan Cheng2064a2b2006-03-28 06:50:32 +00002561 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002562 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2563 isUndefOrEqual(N->getMaskElt(1), 7) &&
2564 isUndefOrEqual(N->getMaskElt(2), 2) &&
2565 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002566}
2567
Nate Begeman0b10b912009-11-07 23:17:15 +00002568/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2569/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2570/// <2, 3, 2, 3>
2571bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2572 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2573
2574 if (NumElems != 4)
2575 return false;
2576
2577 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2578 isUndefOrEqual(N->getMaskElt(1), 3) &&
2579 isUndefOrEqual(N->getMaskElt(2), 2) &&
2580 isUndefOrEqual(N->getMaskElt(3), 3);
2581}
2582
Evan Cheng5ced1d82006-04-06 23:23:56 +00002583/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2584/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002585bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2586 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002587
Evan Cheng5ced1d82006-04-06 23:23:56 +00002588 if (NumElems != 2 && NumElems != 4)
2589 return false;
2590
Evan Chengc5cdff22006-04-07 21:53:05 +00002591 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002592 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002593 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002594
Evan Chengc5cdff22006-04-07 21:53:05 +00002595 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002596 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002597 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002598
2599 return true;
2600}
2601
Nate Begeman0b10b912009-11-07 23:17:15 +00002602/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2603/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2604bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002605 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002606
Evan Cheng5ced1d82006-04-06 23:23:56 +00002607 if (NumElems != 2 && NumElems != 4)
2608 return false;
2609
Evan Chengc5cdff22006-04-07 21:53:05 +00002610 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002611 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002612 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002613
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 for (unsigned i = 0; i < NumElems/2; ++i)
2615 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002616 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002617
2618 return true;
2619}
2620
Evan Cheng0038e592006-03-28 00:39:58 +00002621/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2622/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002623static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002624 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002625 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002626 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002627 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002628
Nate Begeman9008ca62009-04-27 18:41:29 +00002629 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2630 int BitI = Mask[i];
2631 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002632 if (!isUndefOrEqual(BitI, j))
2633 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002634 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002635 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002636 return false;
2637 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002638 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002639 return false;
2640 }
Evan Cheng0038e592006-03-28 00:39:58 +00002641 }
Evan Cheng0038e592006-03-28 00:39:58 +00002642 return true;
2643}
2644
Nate Begeman9008ca62009-04-27 18:41:29 +00002645bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2646 SmallVector<int, 8> M;
2647 N->getMask(M);
2648 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002649}
2650
Evan Cheng4fcb9222006-03-28 02:43:26 +00002651/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2652/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002653static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002654 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002655 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002656 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002657 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002658
Nate Begeman9008ca62009-04-27 18:41:29 +00002659 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2660 int BitI = Mask[i];
2661 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002662 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002663 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002664 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002665 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002666 return false;
2667 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002668 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002669 return false;
2670 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002671 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002672 return true;
2673}
2674
Nate Begeman9008ca62009-04-27 18:41:29 +00002675bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2676 SmallVector<int, 8> M;
2677 N->getMask(M);
2678 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002679}
2680
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002681/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2682/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2683/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002684static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002685 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002686 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002687 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002688
Nate Begeman9008ca62009-04-27 18:41:29 +00002689 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2690 int BitI = Mask[i];
2691 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002692 if (!isUndefOrEqual(BitI, j))
2693 return false;
2694 if (!isUndefOrEqual(BitI1, j))
2695 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002696 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002697 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002698}
2699
Nate Begeman9008ca62009-04-27 18:41:29 +00002700bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2701 SmallVector<int, 8> M;
2702 N->getMask(M);
2703 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2704}
2705
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002706/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2707/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2708/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002709static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002710 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002711 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2712 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002713
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2715 int BitI = Mask[i];
2716 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002717 if (!isUndefOrEqual(BitI, j))
2718 return false;
2719 if (!isUndefOrEqual(BitI1, j))
2720 return false;
2721 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002722 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002723}
2724
Nate Begeman9008ca62009-04-27 18:41:29 +00002725bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2726 SmallVector<int, 8> M;
2727 N->getMask(M);
2728 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2729}
2730
Evan Cheng017dcc62006-04-21 01:05:10 +00002731/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2732/// specifies a shuffle of elements that is suitable for input to MOVSS,
2733/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002734static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002735 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002736 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002737
2738 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002739
Nate Begeman9008ca62009-04-27 18:41:29 +00002740 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002741 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002742
Nate Begeman9008ca62009-04-27 18:41:29 +00002743 for (int i = 1; i < NumElts; ++i)
2744 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002745 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002746
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002747 return true;
2748}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002749
Nate Begeman9008ca62009-04-27 18:41:29 +00002750bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2751 SmallVector<int, 8> M;
2752 N->getMask(M);
2753 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002754}
2755
Evan Cheng017dcc62006-04-21 01:05:10 +00002756/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2757/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002758/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002759static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002760 bool V2IsSplat = false, bool V2IsUndef = false) {
2761 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002762 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002763 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002764
Nate Begeman9008ca62009-04-27 18:41:29 +00002765 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002766 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002767
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 for (int i = 1; i < NumOps; ++i)
2769 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2770 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2771 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002772 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002773
Evan Cheng39623da2006-04-20 08:58:49 +00002774 return true;
2775}
2776
Nate Begeman9008ca62009-04-27 18:41:29 +00002777static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002778 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002779 SmallVector<int, 8> M;
2780 N->getMask(M);
2781 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002782}
2783
Evan Chengd9539472006-04-14 21:59:03 +00002784/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2785/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002786bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2787 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002788 return false;
2789
2790 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002791 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 int Elt = N->getMaskElt(i);
2793 if (Elt >= 0 && Elt != 1)
2794 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002795 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002796
2797 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002798 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002799 int Elt = N->getMaskElt(i);
2800 if (Elt >= 0 && Elt != 3)
2801 return false;
2802 if (Elt == 3)
2803 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002804 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002805 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002806 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002807 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002808}
2809
2810/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2811/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002812bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2813 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002814 return false;
2815
2816 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002817 for (unsigned i = 0; i < 2; ++i)
2818 if (N->getMaskElt(i) > 0)
2819 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002820
2821 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002822 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002823 int Elt = N->getMaskElt(i);
2824 if (Elt >= 0 && Elt != 2)
2825 return false;
2826 if (Elt == 2)
2827 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002828 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002830 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002831}
2832
Evan Cheng0b457f02008-09-25 20:50:48 +00002833/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2834/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002835bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2836 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002837
Nate Begeman9008ca62009-04-27 18:41:29 +00002838 for (int i = 0; i < e; ++i)
2839 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002840 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 for (int i = 0; i < e; ++i)
2842 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002843 return false;
2844 return true;
2845}
2846
Evan Cheng63d33002006-03-22 08:01:21 +00002847/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002848/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002849unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2851 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2852
Evan Chengb9df0ca2006-03-22 02:53:00 +00002853 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2854 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 for (int i = 0; i < NumOperands; ++i) {
2856 int Val = SVOp->getMaskElt(NumOperands-i-1);
2857 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002858 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002859 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002860 if (i != NumOperands - 1)
2861 Mask <<= Shift;
2862 }
Evan Cheng63d33002006-03-22 08:01:21 +00002863 return Mask;
2864}
2865
Evan Cheng506d3df2006-03-29 23:07:14 +00002866/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002867/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002868unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002869 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002870 unsigned Mask = 0;
2871 // 8 nodes, but we only care about the last 4.
2872 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 int Val = SVOp->getMaskElt(i);
2874 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002875 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002876 if (i != 4)
2877 Mask <<= 2;
2878 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002879 return Mask;
2880}
2881
2882/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002883/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002884unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002886 unsigned Mask = 0;
2887 // 8 nodes, but we only care about the first 4.
2888 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 int Val = SVOp->getMaskElt(i);
2890 if (Val >= 0)
2891 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002892 if (i != 0)
2893 Mask <<= 2;
2894 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002895 return Mask;
2896}
2897
Nate Begemana09008b2009-10-19 02:17:23 +00002898/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2899/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2900unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2901 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2902 EVT VVT = N->getValueType(0);
2903 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2904 int Val = 0;
2905
2906 unsigned i, e;
2907 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2908 Val = SVOp->getMaskElt(i);
2909 if (Val >= 0)
2910 break;
2911 }
2912 return (Val - i) * EltSize;
2913}
2914
Evan Cheng37b73872009-07-30 08:33:02 +00002915/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2916/// constant +0.0.
2917bool X86::isZeroNode(SDValue Elt) {
2918 return ((isa<ConstantSDNode>(Elt) &&
2919 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2920 (isa<ConstantFPSDNode>(Elt) &&
2921 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2922}
2923
Nate Begeman9008ca62009-04-27 18:41:29 +00002924/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2925/// their permute mask.
2926static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2927 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002928 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002929 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002930 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002931
Nate Begeman5a5ca152009-04-29 05:20:52 +00002932 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002933 int idx = SVOp->getMaskElt(i);
2934 if (idx < 0)
2935 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002936 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002938 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002939 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002940 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002941 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2942 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002943}
2944
Evan Cheng779ccea2007-12-07 21:30:01 +00002945/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2946/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002947static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002948 unsigned NumElems = VT.getVectorNumElements();
2949 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 int idx = Mask[i];
2951 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002952 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002953 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002954 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002955 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002957 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002958}
2959
Evan Cheng533a0aa2006-04-19 20:35:22 +00002960/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2961/// match movhlps. The lower half elements should come from upper half of
2962/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002963/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002964static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2965 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002966 return false;
2967 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002968 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002969 return false;
2970 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002972 return false;
2973 return true;
2974}
2975
Evan Cheng5ced1d82006-04-06 23:23:56 +00002976/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002977/// is promoted to a vector. It also returns the LoadSDNode by reference if
2978/// required.
2979static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002980 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2981 return false;
2982 N = N->getOperand(0).getNode();
2983 if (!ISD::isNON_EXTLoad(N))
2984 return false;
2985 if (LD)
2986 *LD = cast<LoadSDNode>(N);
2987 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002988}
2989
Evan Cheng533a0aa2006-04-19 20:35:22 +00002990/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2991/// match movlp{s|d}. The lower half elements should come from lower half of
2992/// V1 (and in order), and the upper half elements should come from the upper
2993/// half of V2 (and in order). And since V1 will become the source of the
2994/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002995static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2996 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002997 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002998 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002999 // Is V2 is a vector load, don't do this transformation. We will try to use
3000 // load folding shufps op.
3001 if (ISD::isNON_EXTLoad(V2))
3002 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003003
Nate Begeman5a5ca152009-04-29 05:20:52 +00003004 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003005
Evan Cheng533a0aa2006-04-19 20:35:22 +00003006 if (NumElems != 2 && NumElems != 4)
3007 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003008 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003009 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003010 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003011 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003012 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003013 return false;
3014 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003015}
3016
Evan Cheng39623da2006-04-20 08:58:49 +00003017/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3018/// all the same.
3019static bool isSplatVector(SDNode *N) {
3020 if (N->getOpcode() != ISD::BUILD_VECTOR)
3021 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003022
Dan Gohman475871a2008-07-27 21:46:04 +00003023 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003024 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3025 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003026 return false;
3027 return true;
3028}
3029
Evan Cheng213d2cf2007-05-17 18:45:50 +00003030/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003031/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003032/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003033static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003034 SDValue V1 = N->getOperand(0);
3035 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003036 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3037 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003039 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003040 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003041 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3042 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003043 if (Opc != ISD::BUILD_VECTOR ||
3044 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003045 return false;
3046 } else if (Idx >= 0) {
3047 unsigned Opc = V1.getOpcode();
3048 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3049 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003050 if (Opc != ISD::BUILD_VECTOR ||
3051 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003052 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003053 }
3054 }
3055 return true;
3056}
3057
3058/// getZeroVector - Returns a vector of specified type with all zero elements.
3059///
Owen Andersone50ed302009-08-10 22:56:29 +00003060static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003061 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003062 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003063
Chris Lattner8a594482007-11-25 00:24:49 +00003064 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3065 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003066 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003067 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003068 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3069 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003070 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003071 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3072 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003073 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003074 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3075 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003076 }
Dale Johannesenace16102009-02-03 19:33:06 +00003077 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003078}
3079
Chris Lattner8a594482007-11-25 00:24:49 +00003080/// getOnesVector - Returns a vector of specified type with all bits set.
3081///
Owen Andersone50ed302009-08-10 22:56:29 +00003082static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003083 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003084
Chris Lattner8a594482007-11-25 00:24:49 +00003085 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3086 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003087 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003088 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003089 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003090 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003091 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003092 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003093 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003094}
3095
3096
Evan Cheng39623da2006-04-20 08:58:49 +00003097/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3098/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003099static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003100 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003101 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003102
Evan Cheng39623da2006-04-20 08:58:49 +00003103 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 SmallVector<int, 8> MaskVec;
3105 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003106
Nate Begeman5a5ca152009-04-29 05:20:52 +00003107 for (unsigned i = 0; i != NumElems; ++i) {
3108 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 MaskVec[i] = NumElems;
3110 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003111 }
Evan Cheng39623da2006-04-20 08:58:49 +00003112 }
Evan Cheng39623da2006-04-20 08:58:49 +00003113 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003114 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3115 SVOp->getOperand(1), &MaskVec[0]);
3116 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003117}
3118
Evan Cheng017dcc62006-04-21 01:05:10 +00003119/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3120/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003121static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003122 SDValue V2) {
3123 unsigned NumElems = VT.getVectorNumElements();
3124 SmallVector<int, 8> Mask;
3125 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003126 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 Mask.push_back(i);
3128 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003129}
3130
Nate Begeman9008ca62009-04-27 18:41:29 +00003131/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003132static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 SDValue V2) {
3134 unsigned NumElems = VT.getVectorNumElements();
3135 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003136 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003137 Mask.push_back(i);
3138 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003139 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003141}
3142
Nate Begeman9008ca62009-04-27 18:41:29 +00003143/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003144static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 SDValue V2) {
3146 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003147 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003149 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 Mask.push_back(i + Half);
3151 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003152 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003154}
3155
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003156/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003157static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 bool HasSSE2) {
3159 if (SV->getValueType(0).getVectorNumElements() <= 4)
3160 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003161
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003163 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 DebugLoc dl = SV->getDebugLoc();
3165 SDValue V1 = SV->getOperand(0);
3166 int NumElems = VT.getVectorNumElements();
3167 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003168
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 // unpack elements to the correct location
3170 while (NumElems > 4) {
3171 if (EltNo < NumElems/2) {
3172 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3173 } else {
3174 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3175 EltNo -= NumElems/2;
3176 }
3177 NumElems >>= 1;
3178 }
Eric Christopherfd179292009-08-27 18:07:15 +00003179
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 // Perform the splat.
3181 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003182 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3184 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003185}
3186
Evan Chengba05f722006-04-21 23:03:30 +00003187/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003188/// vector of zero or undef vector. This produces a shuffle where the low
3189/// element of V2 is swizzled into the zero/undef vector, landing at element
3190/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003191static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003192 bool isZero, bool HasSSE2,
3193 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003194 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003195 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003196 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3197 unsigned NumElems = VT.getVectorNumElements();
3198 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003199 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003200 // If this is the insertion idx, put the low elt of V2 here.
3201 MaskVec.push_back(i == Idx ? NumElems : i);
3202 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003203}
3204
Evan Chengf26ffe92008-05-29 08:22:04 +00003205/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3206/// a shuffle that is zero.
3207static
Nate Begeman9008ca62009-04-27 18:41:29 +00003208unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3209 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003210 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003212 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 int Idx = SVOp->getMaskElt(Index);
3214 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003215 ++NumZeros;
3216 continue;
3217 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003219 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003220 ++NumZeros;
3221 else
3222 break;
3223 }
3224 return NumZeros;
3225}
3226
3227/// isVectorShift - Returns true if the shuffle can be implemented as a
3228/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003229/// FIXME: split into pslldqi, psrldqi, palignr variants.
3230static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003231 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003233
3234 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003235 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003236 if (!NumZeros) {
3237 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003238 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003239 if (!NumZeros)
3240 return false;
3241 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003242 bool SeenV1 = false;
3243 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003244 for (int i = NumZeros; i < NumElems; ++i) {
3245 int Val = isLeft ? (i - NumZeros) : i;
3246 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3247 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003248 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003249 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003250 SeenV1 = true;
3251 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003253 SeenV2 = true;
3254 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003255 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003256 return false;
3257 }
3258 if (SeenV1 && SeenV2)
3259 return false;
3260
Nate Begeman9008ca62009-04-27 18:41:29 +00003261 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003262 ShAmt = NumZeros;
3263 return true;
3264}
3265
3266
Evan Chengc78d3b42006-04-24 18:01:45 +00003267/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3268///
Dan Gohman475871a2008-07-27 21:46:04 +00003269static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003270 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003271 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003272 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003273 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003274
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003275 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003276 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003277 bool First = true;
3278 for (unsigned i = 0; i < 16; ++i) {
3279 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3280 if (ThisIsNonZero && First) {
3281 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003283 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003285 First = false;
3286 }
3287
3288 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003289 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003290 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3291 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003292 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003293 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003294 }
3295 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003296 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3297 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3298 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003299 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003300 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003301 } else
3302 ThisElt = LastElt;
3303
Gabor Greifba36cb52008-08-28 21:40:38 +00003304 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003306 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003307 }
3308 }
3309
Owen Anderson825b72b2009-08-11 20:47:22 +00003310 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003311}
3312
Bill Wendlinga348c562007-03-22 18:42:45 +00003313/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003314///
Dan Gohman475871a2008-07-27 21:46:04 +00003315static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003316 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003317 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003318 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003319 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003320
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003321 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003322 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003323 bool First = true;
3324 for (unsigned i = 0; i < 8; ++i) {
3325 bool isNonZero = (NonZeros & (1 << i)) != 0;
3326 if (isNonZero) {
3327 if (First) {
3328 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003329 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003330 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003332 First = false;
3333 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003334 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003336 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003337 }
3338 }
3339
3340 return V;
3341}
3342
Evan Chengf26ffe92008-05-29 08:22:04 +00003343/// getVShift - Return a vector logical shift node.
3344///
Owen Andersone50ed302009-08-10 22:56:29 +00003345static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003346 unsigned NumBits, SelectionDAG &DAG,
3347 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003348 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003350 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003351 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3352 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3353 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003354 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003355}
3356
Dan Gohman475871a2008-07-27 21:46:04 +00003357SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003358X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3359 SelectionDAG &DAG) {
3360
3361 // Check if the scalar load can be widened into a vector load. And if
3362 // the address is "base + cst" see if the cst can be "absorbed" into
3363 // the shuffle mask.
3364 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3365 SDValue Ptr = LD->getBasePtr();
3366 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3367 return SDValue();
3368 EVT PVT = LD->getValueType(0);
3369 if (PVT != MVT::i32 && PVT != MVT::f32)
3370 return SDValue();
3371
3372 int FI = -1;
3373 int64_t Offset = 0;
3374 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3375 FI = FINode->getIndex();
3376 Offset = 0;
3377 } else if (Ptr.getOpcode() == ISD::ADD &&
3378 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3379 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3380 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3381 Offset = Ptr.getConstantOperandVal(1);
3382 Ptr = Ptr.getOperand(0);
3383 } else {
3384 return SDValue();
3385 }
3386
3387 SDValue Chain = LD->getChain();
3388 // Make sure the stack object alignment is at least 16.
3389 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3390 if (DAG.InferPtrAlignment(Ptr) < 16) {
3391 if (MFI->isFixedObjectIndex(FI)) {
3392 // Can't change the alignment. Reference stack + offset explicitly
3393 // if stack pointer is at least 16-byte aligned.
3394 unsigned StackAlign = Subtarget->getStackAlignment();
3395 if (StackAlign < 16)
3396 return SDValue();
3397 Offset = MFI->getObjectOffset(FI) + Offset;
3398 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
3399 getPointerTy());
3400 Ptr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr,
3401 DAG.getConstant(Offset & ~15, getPointerTy()));
3402 Offset %= 16;
3403 } else {
3404 MFI->setObjectAlignment(FI, 16);
3405 }
3406 }
3407
3408 // (Offset % 16) must be multiple of 4. Then address is then
3409 // Ptr + (Offset & ~15).
3410 if (Offset < 0)
3411 return SDValue();
3412 if ((Offset % 16) & 3)
3413 return SDValue();
3414 int64_t StartOffset = Offset & ~15;
3415 if (StartOffset)
3416 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3417 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3418
3419 int EltNo = (Offset - StartOffset) >> 2;
3420 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3421 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3422 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3423 // Canonicalize it to a v4i32 shuffle.
3424 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3425 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3426 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3427 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3428 }
3429
3430 return SDValue();
3431}
3432
3433SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003434X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003435 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003436 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003437 if (ISD::isBuildVectorAllZeros(Op.getNode())
3438 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003439 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3440 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3441 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003442 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003443 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003444
Gabor Greifba36cb52008-08-28 21:40:38 +00003445 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003446 return getOnesVector(Op.getValueType(), DAG, dl);
3447 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003448 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003449
Owen Andersone50ed302009-08-10 22:56:29 +00003450 EVT VT = Op.getValueType();
3451 EVT ExtVT = VT.getVectorElementType();
3452 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003453
3454 unsigned NumElems = Op.getNumOperands();
3455 unsigned NumZero = 0;
3456 unsigned NumNonZero = 0;
3457 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003458 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003459 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003460 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003461 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003462 if (Elt.getOpcode() == ISD::UNDEF)
3463 continue;
3464 Values.insert(Elt);
3465 if (Elt.getOpcode() != ISD::Constant &&
3466 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003467 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003468 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003469 NumZero++;
3470 else {
3471 NonZeros |= (1 << i);
3472 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003473 }
3474 }
3475
Dan Gohman7f321562007-06-25 16:23:39 +00003476 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003477 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003478 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003479 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003480
Chris Lattner67f453a2008-03-09 05:42:06 +00003481 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003482 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003483 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003484 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003485
Chris Lattner62098042008-03-09 01:05:04 +00003486 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3487 // the value are obviously zero, truncate the value to i32 and do the
3488 // insertion that way. Only do this if the value is non-constant or if the
3489 // value is a constant being inserted into element 0. It is cheaper to do
3490 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003492 (!IsAllConstants || Idx == 0)) {
3493 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3494 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3496 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003497
Chris Lattner62098042008-03-09 01:05:04 +00003498 // Truncate the value (which may itself be a constant) to i32, and
3499 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003501 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003502 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3503 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003504
Chris Lattner62098042008-03-09 01:05:04 +00003505 // Now we have our 32-bit value zero extended in the low element of
3506 // a vector. If Idx != 0, swizzle it into place.
3507 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003508 SmallVector<int, 4> Mask;
3509 Mask.push_back(Idx);
3510 for (unsigned i = 1; i != VecElts; ++i)
3511 Mask.push_back(i);
3512 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003513 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003514 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003515 }
Dale Johannesenace16102009-02-03 19:33:06 +00003516 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003517 }
3518 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003519
Chris Lattner19f79692008-03-08 22:59:52 +00003520 // If we have a constant or non-constant insertion into the low element of
3521 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3522 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003523 // depending on what the source datatype is.
3524 if (Idx == 0) {
3525 if (NumZero == 0) {
3526 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003527 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3528 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003529 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3530 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3531 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3532 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3534 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3535 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003536 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3537 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3538 Subtarget->hasSSE2(), DAG);
3539 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3540 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003541 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003542
3543 // Is it a vector logical left shift?
3544 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003545 X86::isZeroNode(Op.getOperand(0)) &&
3546 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003547 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003548 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003549 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003550 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003551 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003552 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003553
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003554 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003555 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003556
Chris Lattner19f79692008-03-08 22:59:52 +00003557 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3558 // is a non-constant being inserted into an element other than the low one,
3559 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3560 // movd/movss) to move this into the low element, then shuffle it into
3561 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003562 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003563 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003564
Evan Cheng0db9fe62006-04-25 20:13:52 +00003565 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003566 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3567 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003568 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003569 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003570 MaskVec.push_back(i == Idx ? 0 : 1);
3571 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003572 }
3573 }
3574
Chris Lattner67f453a2008-03-09 05:42:06 +00003575 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003576 if (Values.size() == 1) {
3577 if (EVTBits == 32) {
3578 // Instead of a shuffle like this:
3579 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3580 // Check if it's possible to issue this instead.
3581 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3582 unsigned Idx = CountTrailingZeros_32(NonZeros);
3583 SDValue Item = Op.getOperand(Idx);
3584 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3585 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3586 }
Dan Gohman475871a2008-07-27 21:46:04 +00003587 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003588 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003589
Dan Gohmana3941172007-07-24 22:55:08 +00003590 // A vector full of immediates; various special cases are already
3591 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003592 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003593 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003594
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003595 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003596 if (EVTBits == 64) {
3597 if (NumNonZero == 1) {
3598 // One half is zero or undef.
3599 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003600 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003601 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003602 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3603 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003604 }
Dan Gohman475871a2008-07-27 21:46:04 +00003605 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003606 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003607
3608 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003609 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003610 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003611 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003612 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003613 }
3614
Bill Wendling826f36f2007-03-28 00:57:11 +00003615 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003616 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003617 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003618 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003619 }
3620
3621 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003622 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003623 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003624 if (NumElems == 4 && NumZero > 0) {
3625 for (unsigned i = 0; i < 4; ++i) {
3626 bool isZero = !(NonZeros & (1 << i));
3627 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003628 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003629 else
Dale Johannesenace16102009-02-03 19:33:06 +00003630 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003631 }
3632
3633 for (unsigned i = 0; i < 2; ++i) {
3634 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3635 default: break;
3636 case 0:
3637 V[i] = V[i*2]; // Must be a zero vector.
3638 break;
3639 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003640 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003641 break;
3642 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003643 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003644 break;
3645 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003646 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003647 break;
3648 }
3649 }
3650
Nate Begeman9008ca62009-04-27 18:41:29 +00003651 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003652 bool Reverse = (NonZeros & 0x3) == 2;
3653 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003654 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003655 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3656 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003657 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3658 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003659 }
3660
3661 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003662 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3663 // values to be inserted is equal to the number of elements, in which case
3664 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003665 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003666 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003667 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003668 getSubtarget()->hasSSE41()) {
3669 V[0] = DAG.getUNDEF(VT);
3670 for (unsigned i = 0; i < NumElems; ++i)
3671 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3672 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3673 Op.getOperand(i), DAG.getIntPtrConstant(i));
3674 return V[0];
3675 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003676 // Expand into a number of unpckl*.
3677 // e.g. for v4f32
3678 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3679 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3680 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003681 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003682 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003683 NumElems >>= 1;
3684 while (NumElems != 0) {
3685 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003686 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003687 NumElems >>= 1;
3688 }
3689 return V[0];
3690 }
3691
Dan Gohman475871a2008-07-27 21:46:04 +00003692 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003693}
3694
Nate Begemanb9a47b82009-02-23 08:49:38 +00003695// v8i16 shuffles - Prefer shuffles in the following order:
3696// 1. [all] pshuflw, pshufhw, optional move
3697// 2. [ssse3] 1 x pshufb
3698// 3. [ssse3] 2 x pshufb + 1 x por
3699// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003700static
Nate Begeman9008ca62009-04-27 18:41:29 +00003701SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3702 SelectionDAG &DAG, X86TargetLowering &TLI) {
3703 SDValue V1 = SVOp->getOperand(0);
3704 SDValue V2 = SVOp->getOperand(1);
3705 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003706 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003707
Nate Begemanb9a47b82009-02-23 08:49:38 +00003708 // Determine if more than 1 of the words in each of the low and high quadwords
3709 // of the result come from the same quadword of one of the two inputs. Undef
3710 // mask values count as coming from any quadword, for better codegen.
3711 SmallVector<unsigned, 4> LoQuad(4);
3712 SmallVector<unsigned, 4> HiQuad(4);
3713 BitVector InputQuads(4);
3714 for (unsigned i = 0; i < 8; ++i) {
3715 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003716 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003717 MaskVals.push_back(EltIdx);
3718 if (EltIdx < 0) {
3719 ++Quad[0];
3720 ++Quad[1];
3721 ++Quad[2];
3722 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003723 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003724 }
3725 ++Quad[EltIdx / 4];
3726 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003727 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003728
Nate Begemanb9a47b82009-02-23 08:49:38 +00003729 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003730 unsigned MaxQuad = 1;
3731 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003732 if (LoQuad[i] > MaxQuad) {
3733 BestLoQuad = i;
3734 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003735 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003736 }
3737
Nate Begemanb9a47b82009-02-23 08:49:38 +00003738 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003739 MaxQuad = 1;
3740 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003741 if (HiQuad[i] > MaxQuad) {
3742 BestHiQuad = i;
3743 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003744 }
3745 }
3746
Nate Begemanb9a47b82009-02-23 08:49:38 +00003747 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003748 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003749 // single pshufb instruction is necessary. If There are more than 2 input
3750 // quads, disable the next transformation since it does not help SSSE3.
3751 bool V1Used = InputQuads[0] || InputQuads[1];
3752 bool V2Used = InputQuads[2] || InputQuads[3];
3753 if (TLI.getSubtarget()->hasSSSE3()) {
3754 if (InputQuads.count() == 2 && V1Used && V2Used) {
3755 BestLoQuad = InputQuads.find_first();
3756 BestHiQuad = InputQuads.find_next(BestLoQuad);
3757 }
3758 if (InputQuads.count() > 2) {
3759 BestLoQuad = -1;
3760 BestHiQuad = -1;
3761 }
3762 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003763
Nate Begemanb9a47b82009-02-23 08:49:38 +00003764 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3765 // the shuffle mask. If a quad is scored as -1, that means that it contains
3766 // words from all 4 input quadwords.
3767 SDValue NewV;
3768 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003769 SmallVector<int, 8> MaskV;
3770 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3771 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003772 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3774 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3775 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003776
Nate Begemanb9a47b82009-02-23 08:49:38 +00003777 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3778 // source words for the shuffle, to aid later transformations.
3779 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003780 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003781 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003782 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003783 if (idx != (int)i)
3784 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003785 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003786 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003787 AllWordsInNewV = false;
3788 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003789 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003790
Nate Begemanb9a47b82009-02-23 08:49:38 +00003791 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3792 if (AllWordsInNewV) {
3793 for (int i = 0; i != 8; ++i) {
3794 int idx = MaskVals[i];
3795 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003796 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003797 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003798 if ((idx != i) && idx < 4)
3799 pshufhw = false;
3800 if ((idx != i) && idx > 3)
3801 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003802 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003803 V1 = NewV;
3804 V2Used = false;
3805 BestLoQuad = 0;
3806 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003807 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003808
Nate Begemanb9a47b82009-02-23 08:49:38 +00003809 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3810 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003811 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003812 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003814 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003815 }
Eric Christopherfd179292009-08-27 18:07:15 +00003816
Nate Begemanb9a47b82009-02-23 08:49:38 +00003817 // If we have SSSE3, and all words of the result are from 1 input vector,
3818 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3819 // is present, fall back to case 4.
3820 if (TLI.getSubtarget()->hasSSSE3()) {
3821 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003822
Nate Begemanb9a47b82009-02-23 08:49:38 +00003823 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003824 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003825 // mask, and elements that come from V1 in the V2 mask, so that the two
3826 // results can be OR'd together.
3827 bool TwoInputs = V1Used && V2Used;
3828 for (unsigned i = 0; i != 8; ++i) {
3829 int EltIdx = MaskVals[i] * 2;
3830 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3832 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003833 continue;
3834 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3836 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003837 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003839 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003840 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003841 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003842 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003843 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003844
Nate Begemanb9a47b82009-02-23 08:49:38 +00003845 // Calculate the shuffle mask for the second input, shuffle it, and
3846 // OR it with the first shuffled input.
3847 pshufbMask.clear();
3848 for (unsigned i = 0; i != 8; ++i) {
3849 int EltIdx = MaskVals[i] * 2;
3850 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3852 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003853 continue;
3854 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3856 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003857 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003859 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003860 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 MVT::v16i8, &pshufbMask[0], 16));
3862 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3863 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003864 }
3865
3866 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3867 // and update MaskVals with new element order.
3868 BitVector InOrder(8);
3869 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003870 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003871 for (int i = 0; i != 4; ++i) {
3872 int idx = MaskVals[i];
3873 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003874 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003875 InOrder.set(i);
3876 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003877 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003878 InOrder.set(i);
3879 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003880 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003881 }
3882 }
3883 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003884 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003886 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003887 }
Eric Christopherfd179292009-08-27 18:07:15 +00003888
Nate Begemanb9a47b82009-02-23 08:49:38 +00003889 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3890 // and update MaskVals with the new element order.
3891 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003892 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003893 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003894 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003895 for (unsigned i = 4; i != 8; ++i) {
3896 int idx = MaskVals[i];
3897 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003898 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003899 InOrder.set(i);
3900 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003901 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003902 InOrder.set(i);
3903 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003904 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003905 }
3906 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003908 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003909 }
Eric Christopherfd179292009-08-27 18:07:15 +00003910
Nate Begemanb9a47b82009-02-23 08:49:38 +00003911 // In case BestHi & BestLo were both -1, which means each quadword has a word
3912 // from each of the four input quadwords, calculate the InOrder bitvector now
3913 // before falling through to the insert/extract cleanup.
3914 if (BestLoQuad == -1 && BestHiQuad == -1) {
3915 NewV = V1;
3916 for (int i = 0; i != 8; ++i)
3917 if (MaskVals[i] < 0 || MaskVals[i] == i)
3918 InOrder.set(i);
3919 }
Eric Christopherfd179292009-08-27 18:07:15 +00003920
Nate Begemanb9a47b82009-02-23 08:49:38 +00003921 // The other elements are put in the right place using pextrw and pinsrw.
3922 for (unsigned i = 0; i != 8; ++i) {
3923 if (InOrder[i])
3924 continue;
3925 int EltIdx = MaskVals[i];
3926 if (EltIdx < 0)
3927 continue;
3928 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003930 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003932 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003934 DAG.getIntPtrConstant(i));
3935 }
3936 return NewV;
3937}
3938
3939// v16i8 shuffles - Prefer shuffles in the following order:
3940// 1. [ssse3] 1 x pshufb
3941// 2. [ssse3] 2 x pshufb + 1 x por
3942// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3943static
Nate Begeman9008ca62009-04-27 18:41:29 +00003944SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3945 SelectionDAG &DAG, X86TargetLowering &TLI) {
3946 SDValue V1 = SVOp->getOperand(0);
3947 SDValue V2 = SVOp->getOperand(1);
3948 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003949 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003950 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003951
Nate Begemanb9a47b82009-02-23 08:49:38 +00003952 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003953 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003954 // present, fall back to case 3.
3955 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3956 bool V1Only = true;
3957 bool V2Only = true;
3958 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003959 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003960 if (EltIdx < 0)
3961 continue;
3962 if (EltIdx < 16)
3963 V2Only = false;
3964 else
3965 V1Only = false;
3966 }
Eric Christopherfd179292009-08-27 18:07:15 +00003967
Nate Begemanb9a47b82009-02-23 08:49:38 +00003968 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3969 if (TLI.getSubtarget()->hasSSSE3()) {
3970 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003971
Nate Begemanb9a47b82009-02-23 08:49:38 +00003972 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003973 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003974 //
3975 // Otherwise, we have elements from both input vectors, and must zero out
3976 // elements that come from V2 in the first mask, and V1 in the second mask
3977 // so that we can OR them together.
3978 bool TwoInputs = !(V1Only || V2Only);
3979 for (unsigned i = 0; i != 16; ++i) {
3980 int EltIdx = MaskVals[i];
3981 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003983 continue;
3984 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003985 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003986 }
3987 // If all the elements are from V2, assign it to V1 and return after
3988 // building the first pshufb.
3989 if (V2Only)
3990 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003992 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003993 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003994 if (!TwoInputs)
3995 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003996
Nate Begemanb9a47b82009-02-23 08:49:38 +00003997 // Calculate the shuffle mask for the second input, shuffle it, and
3998 // OR it with the first shuffled input.
3999 pshufbMask.clear();
4000 for (unsigned i = 0; i != 16; ++i) {
4001 int EltIdx = MaskVals[i];
4002 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004003 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004004 continue;
4005 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004007 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004008 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004009 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004010 MVT::v16i8, &pshufbMask[0], 16));
4011 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004012 }
Eric Christopherfd179292009-08-27 18:07:15 +00004013
Nate Begemanb9a47b82009-02-23 08:49:38 +00004014 // No SSSE3 - Calculate in place words and then fix all out of place words
4015 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4016 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4018 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004019 SDValue NewV = V2Only ? V2 : V1;
4020 for (int i = 0; i != 8; ++i) {
4021 int Elt0 = MaskVals[i*2];
4022 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004023
Nate Begemanb9a47b82009-02-23 08:49:38 +00004024 // This word of the result is all undef, skip it.
4025 if (Elt0 < 0 && Elt1 < 0)
4026 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004027
Nate Begemanb9a47b82009-02-23 08:49:38 +00004028 // This word of the result is already in the correct place, skip it.
4029 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4030 continue;
4031 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4032 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004033
Nate Begemanb9a47b82009-02-23 08:49:38 +00004034 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4035 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4036 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004037
4038 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4039 // using a single extract together, load it and store it.
4040 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004042 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004044 DAG.getIntPtrConstant(i));
4045 continue;
4046 }
4047
Nate Begemanb9a47b82009-02-23 08:49:38 +00004048 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004049 // source byte is not also odd, shift the extracted word left 8 bits
4050 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004051 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004052 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004053 DAG.getIntPtrConstant(Elt1 / 2));
4054 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004055 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004056 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004057 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004058 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4059 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004060 }
4061 // If Elt0 is defined, extract it from the appropriate source. If the
4062 // source byte is not also even, shift the extracted word right 8 bits. If
4063 // Elt1 was also defined, OR the extracted values together before
4064 // inserting them in the result.
4065 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004067 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4068 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004069 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004070 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004071 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4073 DAG.getConstant(0x00FF, MVT::i16));
4074 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004075 : InsElt0;
4076 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004077 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004078 DAG.getIntPtrConstant(i));
4079 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004081}
4082
Evan Cheng7a831ce2007-12-15 03:00:47 +00004083/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4084/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4085/// done when every pair / quad of shuffle mask elements point to elements in
4086/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004087/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4088static
Nate Begeman9008ca62009-04-27 18:41:29 +00004089SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4090 SelectionDAG &DAG,
4091 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004092 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 SDValue V1 = SVOp->getOperand(0);
4094 SDValue V2 = SVOp->getOperand(1);
4095 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004096 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004097 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004098 EVT MaskEltVT = MaskVT.getVectorElementType();
4099 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004101 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004102 case MVT::v4f32: NewVT = MVT::v2f64; break;
4103 case MVT::v4i32: NewVT = MVT::v2i64; break;
4104 case MVT::v8i16: NewVT = MVT::v4i32; break;
4105 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004106 }
4107
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004108 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004109 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004111 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004113 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 int Scale = NumElems / NewWidth;
4115 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004116 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 int StartIdx = -1;
4118 for (int j = 0; j < Scale; ++j) {
4119 int EltIdx = SVOp->getMaskElt(i+j);
4120 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004121 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004123 StartIdx = EltIdx - (EltIdx % Scale);
4124 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004125 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004126 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004127 if (StartIdx == -1)
4128 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004129 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004131 }
4132
Dale Johannesenace16102009-02-03 19:33:06 +00004133 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4134 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004135 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004136}
4137
Evan Chengd880b972008-05-09 21:53:03 +00004138/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004139///
Owen Andersone50ed302009-08-10 22:56:29 +00004140static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004141 SDValue SrcOp, SelectionDAG &DAG,
4142 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004144 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004145 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004146 LD = dyn_cast<LoadSDNode>(SrcOp);
4147 if (!LD) {
4148 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4149 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004150 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4151 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004152 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4153 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004154 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004155 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004157 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4158 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4159 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4160 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004161 SrcOp.getOperand(0)
4162 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004163 }
4164 }
4165 }
4166
Dale Johannesenace16102009-02-03 19:33:06 +00004167 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4168 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004169 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004170 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004171}
4172
Evan Chengace3c172008-07-22 21:13:36 +00004173/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4174/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004175static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004176LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4177 SDValue V1 = SVOp->getOperand(0);
4178 SDValue V2 = SVOp->getOperand(1);
4179 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004180 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004181
Evan Chengace3c172008-07-22 21:13:36 +00004182 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004183 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 SmallVector<int, 8> Mask1(4U, -1);
4185 SmallVector<int, 8> PermMask;
4186 SVOp->getMask(PermMask);
4187
Evan Chengace3c172008-07-22 21:13:36 +00004188 unsigned NumHi = 0;
4189 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004190 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 int Idx = PermMask[i];
4192 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004193 Locs[i] = std::make_pair(-1, -1);
4194 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004195 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4196 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004197 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004199 NumLo++;
4200 } else {
4201 Locs[i] = std::make_pair(1, NumHi);
4202 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004204 NumHi++;
4205 }
4206 }
4207 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004208
Evan Chengace3c172008-07-22 21:13:36 +00004209 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004210 // If no more than two elements come from either vector. This can be
4211 // implemented with two shuffles. First shuffle gather the elements.
4212 // The second shuffle, which takes the first shuffle as both of its
4213 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004215
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004217
Evan Chengace3c172008-07-22 21:13:36 +00004218 for (unsigned i = 0; i != 4; ++i) {
4219 if (Locs[i].first == -1)
4220 continue;
4221 else {
4222 unsigned Idx = (i < 2) ? 0 : 4;
4223 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004224 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004225 }
4226 }
4227
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004229 } else if (NumLo == 3 || NumHi == 3) {
4230 // Otherwise, we must have three elements from one vector, call it X, and
4231 // one element from the other, call it Y. First, use a shufps to build an
4232 // intermediate vector with the one element from Y and the element from X
4233 // that will be in the same half in the final destination (the indexes don't
4234 // matter). Then, use a shufps to build the final vector, taking the half
4235 // containing the element from Y from the intermediate, and the other half
4236 // from X.
4237 if (NumHi == 3) {
4238 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004240 std::swap(V1, V2);
4241 }
4242
4243 // Find the element from V2.
4244 unsigned HiIndex;
4245 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 int Val = PermMask[HiIndex];
4247 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004248 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004249 if (Val >= 4)
4250 break;
4251 }
4252
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 Mask1[0] = PermMask[HiIndex];
4254 Mask1[1] = -1;
4255 Mask1[2] = PermMask[HiIndex^1];
4256 Mask1[3] = -1;
4257 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004258
4259 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 Mask1[0] = PermMask[0];
4261 Mask1[1] = PermMask[1];
4262 Mask1[2] = HiIndex & 1 ? 6 : 4;
4263 Mask1[3] = HiIndex & 1 ? 4 : 6;
4264 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004265 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 Mask1[0] = HiIndex & 1 ? 2 : 0;
4267 Mask1[1] = HiIndex & 1 ? 0 : 2;
4268 Mask1[2] = PermMask[2];
4269 Mask1[3] = PermMask[3];
4270 if (Mask1[2] >= 0)
4271 Mask1[2] += 4;
4272 if (Mask1[3] >= 0)
4273 Mask1[3] += 4;
4274 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004275 }
Evan Chengace3c172008-07-22 21:13:36 +00004276 }
4277
4278 // Break it into (shuffle shuffle_hi, shuffle_lo).
4279 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004280 SmallVector<int,8> LoMask(4U, -1);
4281 SmallVector<int,8> HiMask(4U, -1);
4282
4283 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004284 unsigned MaskIdx = 0;
4285 unsigned LoIdx = 0;
4286 unsigned HiIdx = 2;
4287 for (unsigned i = 0; i != 4; ++i) {
4288 if (i == 2) {
4289 MaskPtr = &HiMask;
4290 MaskIdx = 1;
4291 LoIdx = 0;
4292 HiIdx = 2;
4293 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 int Idx = PermMask[i];
4295 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004296 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004297 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004298 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004300 LoIdx++;
4301 } else {
4302 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004304 HiIdx++;
4305 }
4306 }
4307
Nate Begeman9008ca62009-04-27 18:41:29 +00004308 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4309 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4310 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004311 for (unsigned i = 0; i != 4; ++i) {
4312 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004314 } else {
4315 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004317 }
4318 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004320}
4321
Dan Gohman475871a2008-07-27 21:46:04 +00004322SDValue
4323X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004325 SDValue V1 = Op.getOperand(0);
4326 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004327 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004328 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004330 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004331 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4332 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004333 bool V1IsSplat = false;
4334 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004335
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004337 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004338
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 // Promote splats to v4f32.
4340 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004341 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 return Op;
4343 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004344 }
4345
Evan Cheng7a831ce2007-12-15 03:00:47 +00004346 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4347 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004348 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004350 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004351 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004352 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004354 // FIXME: Figure out a cleaner way to do this.
4355 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004356 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004358 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4360 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4361 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004362 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004363 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004364 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4365 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004366 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004368 }
4369 }
Eric Christopherfd179292009-08-27 18:07:15 +00004370
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 if (X86::isPSHUFDMask(SVOp))
4372 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004373
Evan Chengf26ffe92008-05-29 08:22:04 +00004374 // Check if this can be converted into a logical shift.
4375 bool isLeft = false;
4376 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004377 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004379 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004380 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004381 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004382 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004383 EVT EltVT = VT.getVectorElementType();
4384 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004385 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004386 }
Eric Christopherfd179292009-08-27 18:07:15 +00004387
Nate Begeman9008ca62009-04-27 18:41:29 +00004388 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004389 if (V1IsUndef)
4390 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004391 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004392 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004393 if (!isMMX)
4394 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004395 }
Eric Christopherfd179292009-08-27 18:07:15 +00004396
Nate Begeman9008ca62009-04-27 18:41:29 +00004397 // FIXME: fold these into legal mask.
4398 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4399 X86::isMOVSLDUPMask(SVOp) ||
4400 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004401 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004402 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004403 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004404
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 if (ShouldXformToMOVHLPS(SVOp) ||
4406 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4407 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004408
Evan Chengf26ffe92008-05-29 08:22:04 +00004409 if (isShift) {
4410 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004411 EVT EltVT = VT.getVectorElementType();
4412 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004413 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004414 }
Eric Christopherfd179292009-08-27 18:07:15 +00004415
Evan Cheng9eca5e82006-10-25 21:49:50 +00004416 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004417 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4418 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004419 V1IsSplat = isSplatVector(V1.getNode());
4420 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004421
Chris Lattner8a594482007-11-25 00:24:49 +00004422 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004423 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 Op = CommuteVectorShuffle(SVOp, DAG);
4425 SVOp = cast<ShuffleVectorSDNode>(Op);
4426 V1 = SVOp->getOperand(0);
4427 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004428 std::swap(V1IsSplat, V2IsSplat);
4429 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004430 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004431 }
4432
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4434 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004435 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004436 return V1;
4437 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4438 // the instruction selector will not match, so get a canonical MOVL with
4439 // swapped operands to undo the commute.
4440 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004441 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004442
Nate Begeman9008ca62009-04-27 18:41:29 +00004443 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4444 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4445 X86::isUNPCKLMask(SVOp) ||
4446 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004447 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004448
Evan Cheng9bbbb982006-10-25 20:48:19 +00004449 if (V2IsSplat) {
4450 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004451 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004452 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 SDValue NewMask = NormalizeMask(SVOp, DAG);
4454 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4455 if (NSVOp != SVOp) {
4456 if (X86::isUNPCKLMask(NSVOp, true)) {
4457 return NewMask;
4458 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4459 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004460 }
4461 }
4462 }
4463
Evan Cheng9eca5e82006-10-25 21:49:50 +00004464 if (Commuted) {
4465 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 // FIXME: this seems wrong.
4467 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4468 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4469 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4470 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4471 X86::isUNPCKLMask(NewSVOp) ||
4472 X86::isUNPCKHMask(NewSVOp))
4473 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004474 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004475
Nate Begemanb9a47b82009-02-23 08:49:38 +00004476 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004477
4478 // Normalize the node to match x86 shuffle ops if needed
4479 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4480 return CommuteVectorShuffle(SVOp, DAG);
4481
4482 // Check for legal shuffle and return?
4483 SmallVector<int, 16> PermMask;
4484 SVOp->getMask(PermMask);
4485 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004486 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004487
Evan Cheng14b32e12007-12-11 01:46:18 +00004488 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004489 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004490 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004491 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004492 return NewOp;
4493 }
4494
Owen Anderson825b72b2009-08-11 20:47:22 +00004495 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004497 if (NewOp.getNode())
4498 return NewOp;
4499 }
Eric Christopherfd179292009-08-27 18:07:15 +00004500
Evan Chengace3c172008-07-22 21:13:36 +00004501 // Handle all 4 wide cases with a number of shuffles except for MMX.
4502 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004503 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004504
Dan Gohman475871a2008-07-27 21:46:04 +00004505 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004506}
4507
Dan Gohman475871a2008-07-27 21:46:04 +00004508SDValue
4509X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004510 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004511 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004512 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004513 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004515 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004516 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004517 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004518 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004519 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004520 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4521 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4522 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004523 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4524 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004525 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004526 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004527 Op.getOperand(0)),
4528 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004529 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004530 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004532 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004533 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004534 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004535 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4536 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004537 // result has a single use which is a store or a bitcast to i32. And in
4538 // the case of a store, it's not worth it if the index is a constant 0,
4539 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004540 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004541 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004542 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004543 if ((User->getOpcode() != ISD::STORE ||
4544 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4545 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004546 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004547 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004548 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004549 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4550 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004551 Op.getOperand(0)),
4552 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004553 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4554 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004555 // ExtractPS works with constant index.
4556 if (isa<ConstantSDNode>(Op.getOperand(1)))
4557 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004558 }
Dan Gohman475871a2008-07-27 21:46:04 +00004559 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004560}
4561
4562
Dan Gohman475871a2008-07-27 21:46:04 +00004563SDValue
4564X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004565 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004566 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004567
Evan Cheng62a3f152008-03-24 21:52:23 +00004568 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004569 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004570 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004571 return Res;
4572 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004573
Owen Andersone50ed302009-08-10 22:56:29 +00004574 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004575 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004576 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004577 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004578 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004579 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004580 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004581 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4582 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004583 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004584 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004585 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004586 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004587 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004588 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004589 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004590 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004591 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004592 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004593 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004594 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004595 if (Idx == 0)
4596 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004597
Evan Cheng0db9fe62006-04-25 20:13:52 +00004598 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004599 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004600 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004601 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004602 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004603 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004604 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004605 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004606 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4607 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4608 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004609 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004610 if (Idx == 0)
4611 return Op;
4612
4613 // UNPCKHPD the element to the lowest double word, then movsd.
4614 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4615 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004616 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004617 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004618 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004619 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004620 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004621 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004622 }
4623
Dan Gohman475871a2008-07-27 21:46:04 +00004624 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004625}
4626
Dan Gohman475871a2008-07-27 21:46:04 +00004627SDValue
4628X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004629 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004630 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004631 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004632
Dan Gohman475871a2008-07-27 21:46:04 +00004633 SDValue N0 = Op.getOperand(0);
4634 SDValue N1 = Op.getOperand(1);
4635 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004636
Dan Gohman8a55ce42009-09-23 21:02:20 +00004637 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004638 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004639 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4640 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004641 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4642 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004643 if (N1.getValueType() != MVT::i32)
4644 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4645 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004646 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004647 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004648 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004649 // Bits [7:6] of the constant are the source select. This will always be
4650 // zero here. The DAG Combiner may combine an extract_elt index into these
4651 // bits. For example (insert (extract, 3), 2) could be matched by putting
4652 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004653 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004654 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004655 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004656 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004657 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004658 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004660 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004661 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004662 // PINSR* works with constant index.
4663 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004664 }
Dan Gohman475871a2008-07-27 21:46:04 +00004665 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004666}
4667
Dan Gohman475871a2008-07-27 21:46:04 +00004668SDValue
4669X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004670 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004671 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004672
4673 if (Subtarget->hasSSE41())
4674 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4675
Dan Gohman8a55ce42009-09-23 21:02:20 +00004676 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004677 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004678
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004679 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004680 SDValue N0 = Op.getOperand(0);
4681 SDValue N1 = Op.getOperand(1);
4682 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004683
Dan Gohman8a55ce42009-09-23 21:02:20 +00004684 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004685 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4686 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 if (N1.getValueType() != MVT::i32)
4688 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4689 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004690 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004691 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004692 }
Dan Gohman475871a2008-07-27 21:46:04 +00004693 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004694}
4695
Dan Gohman475871a2008-07-27 21:46:04 +00004696SDValue
4697X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004698 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004699 if (Op.getValueType() == MVT::v2f32)
4700 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4701 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4702 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004703 Op.getOperand(0))));
4704
Owen Anderson825b72b2009-08-11 20:47:22 +00004705 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4706 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004707
Owen Anderson825b72b2009-08-11 20:47:22 +00004708 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4709 EVT VT = MVT::v2i32;
4710 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004711 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004712 case MVT::v16i8:
4713 case MVT::v8i16:
4714 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004715 break;
4716 }
Dale Johannesenace16102009-02-03 19:33:06 +00004717 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4718 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004719}
4720
Bill Wendling056292f2008-09-16 21:48:12 +00004721// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4722// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4723// one of the above mentioned nodes. It has to be wrapped because otherwise
4724// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4725// be used to form addressing mode. These wrapped nodes will be selected
4726// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004727SDValue
4728X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004729 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004730
Chris Lattner41621a22009-06-26 19:22:52 +00004731 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4732 // global base reg.
4733 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004734 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004735 CodeModel::Model M = getTargetMachine().getCodeModel();
4736
Chris Lattner4f066492009-07-11 20:29:19 +00004737 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004738 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004739 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004740 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004741 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004742 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004743 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004744
Evan Cheng1606e8e2009-03-13 07:51:59 +00004745 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004746 CP->getAlignment(),
4747 CP->getOffset(), OpFlag);
4748 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004749 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004750 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004751 if (OpFlag) {
4752 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004753 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004754 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004755 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004756 }
4757
4758 return Result;
4759}
4760
Chris Lattner18c59872009-06-27 04:16:01 +00004761SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4762 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004763
Chris Lattner18c59872009-06-27 04:16:01 +00004764 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4765 // global base reg.
4766 unsigned char OpFlag = 0;
4767 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004768 CodeModel::Model M = getTargetMachine().getCodeModel();
4769
Chris Lattner4f066492009-07-11 20:29:19 +00004770 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004771 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004772 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004773 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004774 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004775 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004776 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004777
Chris Lattner18c59872009-06-27 04:16:01 +00004778 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4779 OpFlag);
4780 DebugLoc DL = JT->getDebugLoc();
4781 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004782
Chris Lattner18c59872009-06-27 04:16:01 +00004783 // With PIC, the address is actually $g + Offset.
4784 if (OpFlag) {
4785 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4786 DAG.getNode(X86ISD::GlobalBaseReg,
4787 DebugLoc::getUnknownLoc(), getPointerTy()),
4788 Result);
4789 }
Eric Christopherfd179292009-08-27 18:07:15 +00004790
Chris Lattner18c59872009-06-27 04:16:01 +00004791 return Result;
4792}
4793
4794SDValue
4795X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4796 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004797
Chris Lattner18c59872009-06-27 04:16:01 +00004798 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4799 // global base reg.
4800 unsigned char OpFlag = 0;
4801 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004802 CodeModel::Model M = getTargetMachine().getCodeModel();
4803
Chris Lattner4f066492009-07-11 20:29:19 +00004804 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004805 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004806 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004807 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004808 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004809 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004810 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004811
Chris Lattner18c59872009-06-27 04:16:01 +00004812 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004813
Chris Lattner18c59872009-06-27 04:16:01 +00004814 DebugLoc DL = Op.getDebugLoc();
4815 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004816
4817
Chris Lattner18c59872009-06-27 04:16:01 +00004818 // With PIC, the address is actually $g + Offset.
4819 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004820 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004821 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4822 DAG.getNode(X86ISD::GlobalBaseReg,
4823 DebugLoc::getUnknownLoc(),
4824 getPointerTy()),
4825 Result);
4826 }
Eric Christopherfd179292009-08-27 18:07:15 +00004827
Chris Lattner18c59872009-06-27 04:16:01 +00004828 return Result;
4829}
4830
Dan Gohman475871a2008-07-27 21:46:04 +00004831SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004832X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004833 // Create the TargetBlockAddressAddress node.
4834 unsigned char OpFlags =
4835 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004836 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004837 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4838 DebugLoc dl = Op.getDebugLoc();
4839 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4840 /*isTarget=*/true, OpFlags);
4841
Dan Gohmanf705adb2009-10-30 01:28:02 +00004842 if (Subtarget->isPICStyleRIPRel() &&
4843 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004844 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4845 else
4846 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004847
Dan Gohman29cbade2009-11-20 23:18:13 +00004848 // With PIC, the address is actually $g + Offset.
4849 if (isGlobalRelativeToPICBase(OpFlags)) {
4850 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4851 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4852 Result);
4853 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004854
4855 return Result;
4856}
4857
4858SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004859X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004860 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004861 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004862 // Create the TargetGlobalAddress node, folding in the constant
4863 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004864 unsigned char OpFlags =
4865 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004866 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004867 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004868 if (OpFlags == X86II::MO_NO_FLAG &&
4869 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004870 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004871 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004872 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004873 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004874 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004875 }
Eric Christopherfd179292009-08-27 18:07:15 +00004876
Chris Lattner4f066492009-07-11 20:29:19 +00004877 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004878 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004879 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4880 else
4881 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004882
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004883 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004884 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004885 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4886 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004887 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004888 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004889
Chris Lattner36c25012009-07-10 07:34:39 +00004890 // For globals that require a load from a stub to get the address, emit the
4891 // load.
4892 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004893 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004894 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004895
Dan Gohman6520e202008-10-18 02:06:02 +00004896 // If there was a non-zero offset that we didn't fold, create an explicit
4897 // addition for it.
4898 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004899 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004900 DAG.getConstant(Offset, getPointerTy()));
4901
Evan Cheng0db9fe62006-04-25 20:13:52 +00004902 return Result;
4903}
4904
Evan Chengda43bcf2008-09-24 00:05:32 +00004905SDValue
4906X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4907 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004908 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004909 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004910}
4911
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004912static SDValue
4913GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004914 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004915 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00004916 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00004917 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004918 DebugLoc dl = GA->getDebugLoc();
4919 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4920 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004921 GA->getOffset(),
4922 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004923 if (InFlag) {
4924 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004925 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004926 } else {
4927 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004928 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004929 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00004930
4931 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
4932 MFI->setHasCalls(true);
4933
Rafael Espindola15f1b662009-04-24 12:59:40 +00004934 SDValue Flag = Chain.getValue(1);
4935 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004936}
4937
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004938// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004939static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004940LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004941 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004942 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004943 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4944 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004945 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004946 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004947 PtrVT), InFlag);
4948 InFlag = Chain.getValue(1);
4949
Chris Lattnerb903bed2009-06-26 21:20:29 +00004950 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004951}
4952
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004953// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004954static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004955LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004956 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004957 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4958 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004959}
4960
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004961// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4962// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004963static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004964 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004965 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004966 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004967 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004968 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4969 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004970 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004971 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004972
4973 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4974 NULL, 0);
4975
Chris Lattnerb903bed2009-06-26 21:20:29 +00004976 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004977 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4978 // initialexec.
4979 unsigned WrapperKind = X86ISD::Wrapper;
4980 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004981 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004982 } else if (is64Bit) {
4983 assert(model == TLSModel::InitialExec);
4984 OperandFlags = X86II::MO_GOTTPOFF;
4985 WrapperKind = X86ISD::WrapperRIP;
4986 } else {
4987 assert(model == TLSModel::InitialExec);
4988 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004989 }
Eric Christopherfd179292009-08-27 18:07:15 +00004990
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004991 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4992 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004993 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004994 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004995 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004996
Rafael Espindola9a580232009-02-27 13:37:18 +00004997 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004998 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004999 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005000
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005001 // The address of the thread local variable is the add of the thread
5002 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005003 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005004}
5005
Dan Gohman475871a2008-07-27 21:46:04 +00005006SDValue
5007X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005008 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005009 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005010 assert(Subtarget->isTargetELF() &&
5011 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005012 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005013 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005014
Chris Lattnerb903bed2009-06-26 21:20:29 +00005015 // If GV is an alias then use the aliasee for determining
5016 // thread-localness.
5017 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5018 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005019
Chris Lattnerb903bed2009-06-26 21:20:29 +00005020 TLSModel::Model model = getTLSModel(GV,
5021 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005022
Chris Lattnerb903bed2009-06-26 21:20:29 +00005023 switch (model) {
5024 case TLSModel::GeneralDynamic:
5025 case TLSModel::LocalDynamic: // not implemented
5026 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005027 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005028 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005029
Chris Lattnerb903bed2009-06-26 21:20:29 +00005030 case TLSModel::InitialExec:
5031 case TLSModel::LocalExec:
5032 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5033 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005034 }
Eric Christopherfd179292009-08-27 18:07:15 +00005035
Torok Edwinc23197a2009-07-14 16:55:14 +00005036 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005037 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005038}
5039
Evan Cheng0db9fe62006-04-25 20:13:52 +00005040
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005041/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005042/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005043SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005044 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005045 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005046 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005047 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005048 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005049 SDValue ShOpLo = Op.getOperand(0);
5050 SDValue ShOpHi = Op.getOperand(1);
5051 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005052 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005053 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005054 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005055
Dan Gohman475871a2008-07-27 21:46:04 +00005056 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005057 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005058 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5059 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005060 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005061 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5062 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005063 }
Evan Chenge3413162006-01-09 18:33:28 +00005064
Owen Anderson825b72b2009-08-11 20:47:22 +00005065 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5066 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005067 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005068 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005069
Dan Gohman475871a2008-07-27 21:46:04 +00005070 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005071 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005072 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5073 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005074
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005075 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005076 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5077 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005078 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005079 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5080 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005081 }
5082
Dan Gohman475871a2008-07-27 21:46:04 +00005083 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005084 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005085}
Evan Chenga3195e82006-01-12 22:54:21 +00005086
Dan Gohman475871a2008-07-27 21:46:04 +00005087SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005088 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005089
5090 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005091 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005092 return Op;
5093 }
5094 return SDValue();
5095 }
5096
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005098 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005099
Eli Friedman36df4992009-05-27 00:47:34 +00005100 // These are really Legal; return the operand so the caller accepts it as
5101 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005102 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005103 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005105 Subtarget->is64Bit()) {
5106 return Op;
5107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005108
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005109 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005110 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005111 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005112 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005113 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005114 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005115 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005116 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005117 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5118}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005119
Owen Andersone50ed302009-08-10 22:56:29 +00005120SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005121 SDValue StackSlot,
5122 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005123 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005124 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005125 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005126 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005127 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005128 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005129 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005130 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005131 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005132 Ops.push_back(Chain);
5133 Ops.push_back(StackSlot);
5134 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00005135 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00005136 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005137
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005138 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005139 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005140 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005141
5142 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5143 // shouldn't be necessary except that RFP cannot be live across
5144 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005145 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005146 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005147 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005148 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005149 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00005150 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005151 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005152 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005153 Ops.push_back(DAG.getValueType(Op.getValueType()));
5154 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00005155 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
5156 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005157 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005158 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005159
Evan Cheng0db9fe62006-04-25 20:13:52 +00005160 return Result;
5161}
5162
Bill Wendling8b8a6362009-01-17 03:56:04 +00005163// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5164SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5165 // This algorithm is not obvious. Here it is in C code, more or less:
5166 /*
5167 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5168 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5169 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005170
Bill Wendling8b8a6362009-01-17 03:56:04 +00005171 // Copy ints to xmm registers.
5172 __m128i xh = _mm_cvtsi32_si128( hi );
5173 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005174
Bill Wendling8b8a6362009-01-17 03:56:04 +00005175 // Combine into low half of a single xmm register.
5176 __m128i x = _mm_unpacklo_epi32( xh, xl );
5177 __m128d d;
5178 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005179
Bill Wendling8b8a6362009-01-17 03:56:04 +00005180 // Merge in appropriate exponents to give the integer bits the right
5181 // magnitude.
5182 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005183
Bill Wendling8b8a6362009-01-17 03:56:04 +00005184 // Subtract away the biases to deal with the IEEE-754 double precision
5185 // implicit 1.
5186 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005187
Bill Wendling8b8a6362009-01-17 03:56:04 +00005188 // All conversions up to here are exact. The correctly rounded result is
5189 // calculated using the current rounding mode using the following
5190 // horizontal add.
5191 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5192 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5193 // store doesn't really need to be here (except
5194 // maybe to zero the other double)
5195 return sd;
5196 }
5197 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005198
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005199 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005200 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005201
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005202 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005203 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005204 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5205 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5206 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5207 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005208 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005209 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005210
Bill Wendling8b8a6362009-01-17 03:56:04 +00005211 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005212 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005213 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005214 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005215 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005216 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005217 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005218
Owen Anderson825b72b2009-08-11 20:47:22 +00005219 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5220 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005221 Op.getOperand(0),
5222 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005223 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5224 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005225 Op.getOperand(0),
5226 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005227 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5228 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005229 PseudoSourceValue::getConstantPool(), 0,
5230 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005231 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5232 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5233 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005234 PseudoSourceValue::getConstantPool(), 0,
5235 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005236 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005237
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005238 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005239 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005240 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5241 DAG.getUNDEF(MVT::v2f64), ShufMask);
5242 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5243 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005244 DAG.getIntPtrConstant(0));
5245}
5246
Bill Wendling8b8a6362009-01-17 03:56:04 +00005247// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5248SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005249 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005250 // FP constant to bias correct the final result.
5251 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005253
5254 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5256 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005257 Op.getOperand(0),
5258 DAG.getIntPtrConstant(0)));
5259
Owen Anderson825b72b2009-08-11 20:47:22 +00005260 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5261 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005262 DAG.getIntPtrConstant(0));
5263
5264 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5266 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005267 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005268 MVT::v2f64, Load)),
5269 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005270 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005271 MVT::v2f64, Bias)));
5272 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5273 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005274 DAG.getIntPtrConstant(0));
5275
5276 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005277 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005278
5279 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005280 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005281
Owen Anderson825b72b2009-08-11 20:47:22 +00005282 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005283 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005284 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005285 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005286 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005287 }
5288
5289 // Handle final rounding.
5290 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005291}
5292
5293SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005294 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005295 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005296
Evan Chenga06ec9e2009-01-19 08:08:22 +00005297 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5298 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5299 // the optimization here.
5300 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005301 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005302
Owen Andersone50ed302009-08-10 22:56:29 +00005303 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005305 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005306 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005307 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005308
Bill Wendling8b8a6362009-01-17 03:56:04 +00005309 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005310 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005311 return LowerUINT_TO_FP_i32(Op, DAG);
5312 }
5313
Owen Anderson825b72b2009-08-11 20:47:22 +00005314 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005315
5316 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005317 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005318 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5319 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5320 getPointerTy(), StackSlot, WordOff);
5321 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5322 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005323 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005324 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005325 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005326}
5327
Dan Gohman475871a2008-07-27 21:46:04 +00005328std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005329FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005330 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005331
Owen Andersone50ed302009-08-10 22:56:29 +00005332 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005333
5334 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005335 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5336 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005337 }
5338
Owen Anderson825b72b2009-08-11 20:47:22 +00005339 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5340 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005342
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005343 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005344 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005345 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005346 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005347 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005348 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005349 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005350 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005351
Evan Cheng87c89352007-10-15 20:11:21 +00005352 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5353 // stack slot.
5354 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005355 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005356 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005357 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005358
Evan Cheng0db9fe62006-04-25 20:13:52 +00005359 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005361 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005362 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5363 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5364 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005365 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005366
Dan Gohman475871a2008-07-27 21:46:04 +00005367 SDValue Chain = DAG.getEntryNode();
5368 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005369 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005370 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005371 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005372 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005373 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005374 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005375 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5376 };
Dale Johannesenace16102009-02-03 19:33:06 +00005377 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005378 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005379 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005380 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5381 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005382
Evan Cheng0db9fe62006-04-25 20:13:52 +00005383 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005384 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005386
Chris Lattner27a6c732007-11-24 07:07:01 +00005387 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005388}
5389
Dan Gohman475871a2008-07-27 21:46:04 +00005390SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005391 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005392 if (Op.getValueType() == MVT::v2i32 &&
5393 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005394 return Op;
5395 }
5396 return SDValue();
5397 }
5398
Eli Friedman948e95a2009-05-23 09:59:16 +00005399 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005400 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005401 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5402 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005403
Chris Lattner27a6c732007-11-24 07:07:01 +00005404 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005405 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005406 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005407}
5408
Eli Friedman948e95a2009-05-23 09:59:16 +00005409SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5410 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5411 SDValue FIST = Vals.first, StackSlot = Vals.second;
5412 assert(FIST.getNode() && "Unexpected failure");
5413
5414 // Load the result.
5415 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5416 FIST, StackSlot, NULL, 0);
5417}
5418
Dan Gohman475871a2008-07-27 21:46:04 +00005419SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005420 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005421 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005422 EVT VT = Op.getValueType();
5423 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005424 if (VT.isVector())
5425 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005426 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005428 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005429 CV.push_back(C);
5430 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005431 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005432 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005433 CV.push_back(C);
5434 CV.push_back(C);
5435 CV.push_back(C);
5436 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005437 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005438 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005439 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005440 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005441 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005442 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005443 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005444}
5445
Dan Gohman475871a2008-07-27 21:46:04 +00005446SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005447 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005448 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005449 EVT VT = Op.getValueType();
5450 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005451 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005452 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005453 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005454 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005455 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005456 CV.push_back(C);
5457 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005458 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005459 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005460 CV.push_back(C);
5461 CV.push_back(C);
5462 CV.push_back(C);
5463 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005464 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005465 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005466 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005467 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005468 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005469 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005470 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005471 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5473 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005474 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005475 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005476 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005477 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005478 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005479}
5480
Dan Gohman475871a2008-07-27 21:46:04 +00005481SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005482 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005483 SDValue Op0 = Op.getOperand(0);
5484 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005485 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005486 EVT VT = Op.getValueType();
5487 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005488
5489 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005490 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005491 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005492 SrcVT = VT;
5493 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005494 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005495 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005496 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005497 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005498 }
5499
5500 // At this point the operands and the result should have the same
5501 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005502
Evan Cheng68c47cb2007-01-05 07:55:56 +00005503 // First get the sign bit of second operand.
5504 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005506 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5507 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005508 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005509 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5510 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5511 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5512 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005513 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005514 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005515 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005516 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005517 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005518 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005519 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005520
5521 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005522 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005523 // Op0 is MVT::f32, Op1 is MVT::f64.
5524 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5525 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5526 DAG.getConstant(32, MVT::i32));
5527 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5528 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005529 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005530 }
5531
Evan Cheng73d6cf12007-01-05 21:37:56 +00005532 // Clear first operand sign bit.
5533 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005535 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5536 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005537 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005538 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5539 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5540 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5541 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005542 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005543 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005544 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005545 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005546 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005547 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005548 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005549
5550 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005551 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005552}
5553
Dan Gohman076aee32009-03-04 19:44:21 +00005554/// Emit nodes that will be selected as "test Op0,Op0", or something
5555/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005556SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5557 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005558 DebugLoc dl = Op.getDebugLoc();
5559
Dan Gohman31125812009-03-07 01:58:32 +00005560 // CF and OF aren't always set the way we want. Determine which
5561 // of these we need.
5562 bool NeedCF = false;
5563 bool NeedOF = false;
5564 switch (X86CC) {
5565 case X86::COND_A: case X86::COND_AE:
5566 case X86::COND_B: case X86::COND_BE:
5567 NeedCF = true;
5568 break;
5569 case X86::COND_G: case X86::COND_GE:
5570 case X86::COND_L: case X86::COND_LE:
5571 case X86::COND_O: case X86::COND_NO:
5572 NeedOF = true;
5573 break;
5574 default: break;
5575 }
5576
Dan Gohman076aee32009-03-04 19:44:21 +00005577 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005578 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5579 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5580 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005581 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005582 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005583 switch (Op.getNode()->getOpcode()) {
5584 case ISD::ADD:
5585 // Due to an isel shortcoming, be conservative if this add is likely to
5586 // be selected as part of a load-modify-store instruction. When the root
5587 // node in a match is a store, isel doesn't know how to remap non-chain
5588 // non-flag uses of other nodes in the match, such as the ADD in this
5589 // case. This leads to the ADD being left around and reselected, with
5590 // the result being two adds in the output.
5591 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5592 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5593 if (UI->getOpcode() == ISD::STORE)
5594 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005595 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005596 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5597 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005598 if (C->getAPIntValue() == 1) {
5599 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005600 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005601 break;
5602 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005603 // An add of negative one (subtract of one) will be selected as a DEC.
5604 if (C->getAPIntValue().isAllOnesValue()) {
5605 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005606 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005607 break;
5608 }
5609 }
Dan Gohman076aee32009-03-04 19:44:21 +00005610 // Otherwise use a regular EFLAGS-setting add.
5611 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005612 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005613 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005614 case ISD::AND: {
5615 // If the primary and result isn't used, don't bother using X86ISD::AND,
5616 // because a TEST instruction will be better.
5617 bool NonFlagUse = false;
5618 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5619 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5620 if (UI->getOpcode() != ISD::BRCOND &&
5621 UI->getOpcode() != ISD::SELECT &&
5622 UI->getOpcode() != ISD::SETCC) {
5623 NonFlagUse = true;
5624 break;
5625 }
5626 if (!NonFlagUse)
5627 break;
5628 }
5629 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005630 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005631 case ISD::OR:
5632 case ISD::XOR:
5633 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005634 // likely to be selected as part of a load-modify-store instruction.
5635 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5636 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5637 if (UI->getOpcode() == ISD::STORE)
5638 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005639 // Otherwise use a regular EFLAGS-setting instruction.
5640 switch (Op.getNode()->getOpcode()) {
5641 case ISD::SUB: Opcode = X86ISD::SUB; break;
5642 case ISD::OR: Opcode = X86ISD::OR; break;
5643 case ISD::XOR: Opcode = X86ISD::XOR; break;
5644 case ISD::AND: Opcode = X86ISD::AND; break;
5645 default: llvm_unreachable("unexpected operator!");
5646 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005647 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005648 break;
5649 case X86ISD::ADD:
5650 case X86ISD::SUB:
5651 case X86ISD::INC:
5652 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005653 case X86ISD::OR:
5654 case X86ISD::XOR:
5655 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005656 return SDValue(Op.getNode(), 1);
5657 default:
5658 default_case:
5659 break;
5660 }
5661 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005662 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005663 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005664 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005665 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005666 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005667 DAG.ReplaceAllUsesWith(Op, New);
5668 return SDValue(New.getNode(), 1);
5669 }
5670 }
5671
5672 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005673 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005674 DAG.getConstant(0, Op.getValueType()));
5675}
5676
5677/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5678/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005679SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5680 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005681 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5682 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005683 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005684
5685 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005687}
5688
Dan Gohman475871a2008-07-27 21:46:04 +00005689SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005691 SDValue Op0 = Op.getOperand(0);
5692 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005693 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005694 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005695
Dan Gohmane5af2d32009-01-29 01:59:02 +00005696 // Lower (X & (1 << N)) == 0 to BT(X, N).
5697 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5698 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005699 if (Op0.getOpcode() == ISD::AND &&
5700 Op0.hasOneUse() &&
5701 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005702 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005703 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005704 SDValue LHS, RHS;
5705 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5706 if (ConstantSDNode *Op010C =
5707 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5708 if (Op010C->getZExtValue() == 1) {
5709 LHS = Op0.getOperand(0);
5710 RHS = Op0.getOperand(1).getOperand(1);
5711 }
5712 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5713 if (ConstantSDNode *Op000C =
5714 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5715 if (Op000C->getZExtValue() == 1) {
5716 LHS = Op0.getOperand(1);
5717 RHS = Op0.getOperand(0).getOperand(1);
5718 }
5719 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5720 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5721 SDValue AndLHS = Op0.getOperand(0);
5722 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5723 LHS = AndLHS.getOperand(0);
5724 RHS = AndLHS.getOperand(1);
5725 }
5726 }
Evan Cheng0488db92007-09-25 01:57:46 +00005727
Dan Gohmane5af2d32009-01-29 01:59:02 +00005728 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005729 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5730 // instruction. Since the shift amount is in-range-or-undefined, we know
5731 // that doing a bittest on the i16 value is ok. We extend to i32 because
5732 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005733 if (LHS.getValueType() == MVT::i8)
5734 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005735
5736 // If the operand types disagree, extend the shift amount to match. Since
5737 // BT ignores high bits (like shifts) we can use anyextend.
5738 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005739 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005740
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005742 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005743 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5744 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005745 }
5746 }
5747
5748 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5749 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005750 if (X86CC == X86::COND_INVALID)
5751 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005752
Dan Gohman31125812009-03-07 01:58:32 +00005753 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005754
5755 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005756 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005757 return DAG.getNode(ISD::AND, dl, MVT::i8,
5758 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5759 DAG.getConstant(X86CC, MVT::i8), Cond),
5760 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005761
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5763 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005764}
5765
Dan Gohman475871a2008-07-27 21:46:04 +00005766SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5767 SDValue Cond;
5768 SDValue Op0 = Op.getOperand(0);
5769 SDValue Op1 = Op.getOperand(1);
5770 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005771 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005772 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5773 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005774 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005775
5776 if (isFP) {
5777 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005778 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005779 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5780 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005781 bool Swap = false;
5782
5783 switch (SetCCOpcode) {
5784 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005785 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005786 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005787 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005788 case ISD::SETGT: Swap = true; // Fallthrough
5789 case ISD::SETLT:
5790 case ISD::SETOLT: SSECC = 1; break;
5791 case ISD::SETOGE:
5792 case ISD::SETGE: Swap = true; // Fallthrough
5793 case ISD::SETLE:
5794 case ISD::SETOLE: SSECC = 2; break;
5795 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005796 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005797 case ISD::SETNE: SSECC = 4; break;
5798 case ISD::SETULE: Swap = true;
5799 case ISD::SETUGE: SSECC = 5; break;
5800 case ISD::SETULT: Swap = true;
5801 case ISD::SETUGT: SSECC = 6; break;
5802 case ISD::SETO: SSECC = 7; break;
5803 }
5804 if (Swap)
5805 std::swap(Op0, Op1);
5806
Nate Begemanfb8ead02008-07-25 19:05:58 +00005807 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005808 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005809 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005810 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5812 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005813 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005814 }
5815 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005816 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5818 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005819 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005820 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005821 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005822 }
5823 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005825 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005826
Nate Begeman30a0de92008-07-17 16:51:19 +00005827 // We are handling one of the integer comparisons here. Since SSE only has
5828 // GT and EQ comparisons for integer, swapping operands and multiple
5829 // operations may be required for some comparisons.
5830 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5831 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005832
Owen Anderson825b72b2009-08-11 20:47:22 +00005833 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005834 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 case MVT::v8i8:
5836 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5837 case MVT::v4i16:
5838 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5839 case MVT::v2i32:
5840 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5841 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005842 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005843
Nate Begeman30a0de92008-07-17 16:51:19 +00005844 switch (SetCCOpcode) {
5845 default: break;
5846 case ISD::SETNE: Invert = true;
5847 case ISD::SETEQ: Opc = EQOpc; break;
5848 case ISD::SETLT: Swap = true;
5849 case ISD::SETGT: Opc = GTOpc; break;
5850 case ISD::SETGE: Swap = true;
5851 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5852 case ISD::SETULT: Swap = true;
5853 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5854 case ISD::SETUGE: Swap = true;
5855 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5856 }
5857 if (Swap)
5858 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005859
Nate Begeman30a0de92008-07-17 16:51:19 +00005860 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5861 // bits of the inputs before performing those operations.
5862 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005863 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005864 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5865 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005866 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005867 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5868 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005869 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5870 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005871 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005872
Dale Johannesenace16102009-02-03 19:33:06 +00005873 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005874
5875 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005876 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005877 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005878
Nate Begeman30a0de92008-07-17 16:51:19 +00005879 return Result;
5880}
Evan Cheng0488db92007-09-25 01:57:46 +00005881
Evan Cheng370e5342008-12-03 08:38:43 +00005882// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005883static bool isX86LogicalCmp(SDValue Op) {
5884 unsigned Opc = Op.getNode()->getOpcode();
5885 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5886 return true;
5887 if (Op.getResNo() == 1 &&
5888 (Opc == X86ISD::ADD ||
5889 Opc == X86ISD::SUB ||
5890 Opc == X86ISD::SMUL ||
5891 Opc == X86ISD::UMUL ||
5892 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005893 Opc == X86ISD::DEC ||
5894 Opc == X86ISD::OR ||
5895 Opc == X86ISD::XOR ||
5896 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005897 return true;
5898
5899 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005900}
5901
Dan Gohman475871a2008-07-27 21:46:04 +00005902SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005903 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005904 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005905 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005906 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005907
Dan Gohman1a492952009-10-20 16:22:37 +00005908 if (Cond.getOpcode() == ISD::SETCC) {
5909 SDValue NewCond = LowerSETCC(Cond, DAG);
5910 if (NewCond.getNode())
5911 Cond = NewCond;
5912 }
Evan Cheng734503b2006-09-11 02:19:56 +00005913
Evan Chengad9c0a32009-12-15 00:53:42 +00005914 // Look pass (and (setcc_carry (cmp ...)), 1).
5915 if (Cond.getOpcode() == ISD::AND &&
5916 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
5917 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
5918 if (C && C->getAPIntValue() == 1)
5919 Cond = Cond.getOperand(0);
5920 }
5921
Evan Cheng3f41d662007-10-08 22:16:29 +00005922 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5923 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00005924 if (Cond.getOpcode() == X86ISD::SETCC ||
5925 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00005926 CC = Cond.getOperand(0);
5927
Dan Gohman475871a2008-07-27 21:46:04 +00005928 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005929 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005930 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005931
Evan Cheng3f41d662007-10-08 22:16:29 +00005932 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005933 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005934 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005935 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005936
Chris Lattnerd1980a52009-03-12 06:52:53 +00005937 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5938 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005939 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005940 addTest = false;
5941 }
5942 }
5943
5944 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005945 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005946 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005947 }
5948
Owen Anderson825b72b2009-08-11 20:47:22 +00005949 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005950 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005951 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5952 // condition is true.
5953 Ops.push_back(Op.getOperand(2));
5954 Ops.push_back(Op.getOperand(1));
5955 Ops.push_back(CC);
5956 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005957 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005958}
5959
Evan Cheng370e5342008-12-03 08:38:43 +00005960// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5961// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5962// from the AND / OR.
5963static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5964 Opc = Op.getOpcode();
5965 if (Opc != ISD::OR && Opc != ISD::AND)
5966 return false;
5967 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5968 Op.getOperand(0).hasOneUse() &&
5969 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5970 Op.getOperand(1).hasOneUse());
5971}
5972
Evan Cheng961d6d42009-02-02 08:19:07 +00005973// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5974// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005975static bool isXor1OfSetCC(SDValue Op) {
5976 if (Op.getOpcode() != ISD::XOR)
5977 return false;
5978 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5979 if (N1C && N1C->getAPIntValue() == 1) {
5980 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5981 Op.getOperand(0).hasOneUse();
5982 }
5983 return false;
5984}
5985
Dan Gohman475871a2008-07-27 21:46:04 +00005986SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005987 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005988 SDValue Chain = Op.getOperand(0);
5989 SDValue Cond = Op.getOperand(1);
5990 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005991 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005992 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005993
Dan Gohman1a492952009-10-20 16:22:37 +00005994 if (Cond.getOpcode() == ISD::SETCC) {
5995 SDValue NewCond = LowerSETCC(Cond, DAG);
5996 if (NewCond.getNode())
5997 Cond = NewCond;
5998 }
Chris Lattnere55484e2008-12-25 05:34:37 +00005999#if 0
6000 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006001 else if (Cond.getOpcode() == X86ISD::ADD ||
6002 Cond.getOpcode() == X86ISD::SUB ||
6003 Cond.getOpcode() == X86ISD::SMUL ||
6004 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006005 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006006#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006007
Evan Chengad9c0a32009-12-15 00:53:42 +00006008 // Look pass (and (setcc_carry (cmp ...)), 1).
6009 if (Cond.getOpcode() == ISD::AND &&
6010 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6011 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6012 if (C && C->getAPIntValue() == 1)
6013 Cond = Cond.getOperand(0);
6014 }
6015
Evan Cheng3f41d662007-10-08 22:16:29 +00006016 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6017 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006018 if (Cond.getOpcode() == X86ISD::SETCC ||
6019 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006020 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006021
Dan Gohman475871a2008-07-27 21:46:04 +00006022 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006023 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006024 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006025 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006026 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006027 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006028 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006029 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006030 default: break;
6031 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006032 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006033 // These can only come from an arithmetic instruction with overflow,
6034 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006035 Cond = Cond.getNode()->getOperand(1);
6036 addTest = false;
6037 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006038 }
Evan Cheng0488db92007-09-25 01:57:46 +00006039 }
Evan Cheng370e5342008-12-03 08:38:43 +00006040 } else {
6041 unsigned CondOpc;
6042 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6043 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006044 if (CondOpc == ISD::OR) {
6045 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6046 // two branches instead of an explicit OR instruction with a
6047 // separate test.
6048 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006049 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006050 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006051 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006052 Chain, Dest, CC, Cmp);
6053 CC = Cond.getOperand(1).getOperand(0);
6054 Cond = Cmp;
6055 addTest = false;
6056 }
6057 } else { // ISD::AND
6058 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6059 // two branches instead of an explicit AND instruction with a
6060 // separate test. However, we only do this if this block doesn't
6061 // have a fall-through edge, because this requires an explicit
6062 // jmp when the condition is false.
6063 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006064 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006065 Op.getNode()->hasOneUse()) {
6066 X86::CondCode CCode =
6067 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6068 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006069 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006070 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6071 // Look for an unconditional branch following this conditional branch.
6072 // We need this because we need to reverse the successors in order
6073 // to implement FCMP_OEQ.
6074 if (User.getOpcode() == ISD::BR) {
6075 SDValue FalseBB = User.getOperand(1);
6076 SDValue NewBR =
6077 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6078 assert(NewBR == User);
6079 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006080
Dale Johannesene4d209d2009-02-03 20:21:25 +00006081 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006082 Chain, Dest, CC, Cmp);
6083 X86::CondCode CCode =
6084 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6085 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006086 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006087 Cond = Cmp;
6088 addTest = false;
6089 }
6090 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006091 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006092 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6093 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6094 // It should be transformed during dag combiner except when the condition
6095 // is set by a arithmetics with overflow node.
6096 X86::CondCode CCode =
6097 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6098 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006099 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006100 Cond = Cond.getOperand(0).getOperand(1);
6101 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006102 }
Evan Cheng0488db92007-09-25 01:57:46 +00006103 }
6104
6105 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006106 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006107 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006108 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006109 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006110 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006111}
6112
Anton Korobeynikove060b532007-04-17 19:34:00 +00006113
6114// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6115// Calls to _alloca is needed to probe the stack when allocating more than 4k
6116// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6117// that the guard pages used by the OS virtual memory manager are allocated in
6118// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006119SDValue
6120X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006121 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006122 assert(Subtarget->isTargetCygMing() &&
6123 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006124 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006125
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006126 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006127 SDValue Chain = Op.getOperand(0);
6128 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006129 // FIXME: Ensure alignment here
6130
Dan Gohman475871a2008-07-27 21:46:04 +00006131 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006132
Owen Andersone50ed302009-08-10 22:56:29 +00006133 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006134 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006135
Chris Lattnere563bbc2008-10-11 22:08:30 +00006136 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006137
Dale Johannesendd64c412009-02-04 00:33:20 +00006138 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006139 Flag = Chain.getValue(1);
6140
Owen Anderson825b72b2009-08-11 20:47:22 +00006141 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006142 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006143 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006144 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006145 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006146 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006147 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006148 Flag = Chain.getValue(1);
6149
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006150 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006151 DAG.getIntPtrConstant(0, true),
6152 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006153 Flag);
6154
Dale Johannesendd64c412009-02-04 00:33:20 +00006155 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006156
Dan Gohman475871a2008-07-27 21:46:04 +00006157 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006158 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006159}
6160
Dan Gohman475871a2008-07-27 21:46:04 +00006161SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006162X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006163 SDValue Chain,
6164 SDValue Dst, SDValue Src,
6165 SDValue Size, unsigned Align,
6166 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006167 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006168 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006169
Bill Wendling6f287b22008-09-30 21:22:07 +00006170 // If not DWORD aligned or size is more than the threshold, call the library.
6171 // The libc version is likely to be faster for these cases. It can use the
6172 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006173 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006174 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006175 ConstantSize->getZExtValue() >
6176 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006177 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006178
6179 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006180 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006181
Bill Wendling6158d842008-10-01 00:59:58 +00006182 if (const char *bzeroEntry = V &&
6183 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006184 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006185 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006186 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006187 TargetLowering::ArgListEntry Entry;
6188 Entry.Node = Dst;
6189 Entry.Ty = IntPtrTy;
6190 Args.push_back(Entry);
6191 Entry.Node = Size;
6192 Args.push_back(Entry);
6193 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006194 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6195 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006196 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006197 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6198 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006199 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006200 }
6201
Dan Gohman707e0182008-04-12 04:36:06 +00006202 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006203 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006204 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006205
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006206 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006207 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006208 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006209 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006210 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006211 unsigned BytesLeft = 0;
6212 bool TwoRepStos = false;
6213 if (ValC) {
6214 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006215 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006216
Evan Cheng0db9fe62006-04-25 20:13:52 +00006217 // If the value is a constant, then we can potentially use larger sets.
6218 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006219 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006220 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006221 ValReg = X86::AX;
6222 Val = (Val << 8) | Val;
6223 break;
6224 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006225 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006226 ValReg = X86::EAX;
6227 Val = (Val << 8) | Val;
6228 Val = (Val << 16) | Val;
6229 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006230 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006231 ValReg = X86::RAX;
6232 Val = (Val << 32) | Val;
6233 }
6234 break;
6235 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006236 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006237 ValReg = X86::AL;
6238 Count = DAG.getIntPtrConstant(SizeVal);
6239 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006240 }
6241
Owen Anderson825b72b2009-08-11 20:47:22 +00006242 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006243 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006244 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6245 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006246 }
6247
Dale Johannesen0f502f62009-02-03 22:26:09 +00006248 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006249 InFlag);
6250 InFlag = Chain.getValue(1);
6251 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006252 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006253 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006254 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006255 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006256 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006257
Scott Michelfdc40a02009-02-17 22:15:04 +00006258 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006259 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006260 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006261 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006262 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006263 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006264 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006265 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006266
Owen Anderson825b72b2009-08-11 20:47:22 +00006267 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006268 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006269 Ops.push_back(Chain);
6270 Ops.push_back(DAG.getValueType(AVT));
6271 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006272 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006273
Evan Cheng0db9fe62006-04-25 20:13:52 +00006274 if (TwoRepStos) {
6275 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006276 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006277 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006278 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006279 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6280 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006281 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006282 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006283 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006284 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006285 Ops.clear();
6286 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006287 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006288 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006289 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006290 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006291 // Handle the last 1 - 7 bytes.
6292 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006293 EVT AddrVT = Dst.getValueType();
6294 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006295
Dale Johannesen0f502f62009-02-03 22:26:09 +00006296 Chain = DAG.getMemset(Chain, dl,
6297 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006298 DAG.getConstant(Offset, AddrVT)),
6299 Src,
6300 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006301 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006302 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006303
Dan Gohman707e0182008-04-12 04:36:06 +00006304 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006305 return Chain;
6306}
Evan Cheng11e15b32006-04-03 20:53:28 +00006307
Dan Gohman475871a2008-07-27 21:46:04 +00006308SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006309X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006310 SDValue Chain, SDValue Dst, SDValue Src,
6311 SDValue Size, unsigned Align,
6312 bool AlwaysInline,
6313 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006314 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006315 // This requires the copy size to be a constant, preferrably
6316 // within a subtarget-specific limit.
6317 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6318 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006319 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006320 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006321 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006322 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006323
Evan Cheng1887c1c2008-08-21 21:00:15 +00006324 /// If not DWORD aligned, call the library.
6325 if ((Align & 3) != 0)
6326 return SDValue();
6327
6328 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006329 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006330 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006331 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006332
Duncan Sands83ec4b62008-06-06 12:08:01 +00006333 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006334 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006335 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006336 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006337
Dan Gohman475871a2008-07-27 21:46:04 +00006338 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006339 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006340 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006341 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006342 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006343 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006344 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006345 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006346 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006347 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006348 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006349 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006350 InFlag = Chain.getValue(1);
6351
Owen Anderson825b72b2009-08-11 20:47:22 +00006352 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006353 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006354 Ops.push_back(Chain);
6355 Ops.push_back(DAG.getValueType(AVT));
6356 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006357 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006358
Dan Gohman475871a2008-07-27 21:46:04 +00006359 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006360 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006361 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006362 // Handle the last 1 - 7 bytes.
6363 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006364 EVT DstVT = Dst.getValueType();
6365 EVT SrcVT = Src.getValueType();
6366 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006367 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006368 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006369 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006370 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006371 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006372 DAG.getConstant(BytesLeft, SizeVT),
6373 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006374 DstSV, DstSVOff + Offset,
6375 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006376 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006377
Owen Anderson825b72b2009-08-11 20:47:22 +00006378 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006379 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006380}
6381
Dan Gohman475871a2008-07-27 21:46:04 +00006382SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006383 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006384 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006385
Evan Cheng25ab6902006-09-08 06:48:29 +00006386 if (!Subtarget->is64Bit()) {
6387 // vastart just stores the address of the VarArgsFrameIndex slot into the
6388 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006389 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006390 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006391 }
6392
6393 // __va_list_tag:
6394 // gp_offset (0 - 6 * 8)
6395 // fp_offset (48 - 48 + 8 * 16)
6396 // overflow_arg_area (point to parameters coming in memory).
6397 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006398 SmallVector<SDValue, 8> MemOps;
6399 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006400 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006401 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006402 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006403 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006404 MemOps.push_back(Store);
6405
6406 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006407 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006408 FIN, DAG.getIntPtrConstant(4));
6409 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006410 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006411 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006412 MemOps.push_back(Store);
6413
6414 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006415 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006416 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006417 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006418 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006419 MemOps.push_back(Store);
6420
6421 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006422 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006423 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006424 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006425 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006426 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006427 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006428 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006429}
6430
Dan Gohman475871a2008-07-27 21:46:04 +00006431SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006432 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6433 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006434 SDValue Chain = Op.getOperand(0);
6435 SDValue SrcPtr = Op.getOperand(1);
6436 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006437
Torok Edwindac237e2009-07-08 20:53:28 +00006438 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006439 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006440}
6441
Dan Gohman475871a2008-07-27 21:46:04 +00006442SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006443 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006444 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006445 SDValue Chain = Op.getOperand(0);
6446 SDValue DstPtr = Op.getOperand(1);
6447 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006448 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6449 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006450 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006451
Dale Johannesendd64c412009-02-04 00:33:20 +00006452 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006453 DAG.getIntPtrConstant(24), 8, false,
6454 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006455}
6456
Dan Gohman475871a2008-07-27 21:46:04 +00006457SDValue
6458X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006459 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006460 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006461 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006462 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006463 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006464 case Intrinsic::x86_sse_comieq_ss:
6465 case Intrinsic::x86_sse_comilt_ss:
6466 case Intrinsic::x86_sse_comile_ss:
6467 case Intrinsic::x86_sse_comigt_ss:
6468 case Intrinsic::x86_sse_comige_ss:
6469 case Intrinsic::x86_sse_comineq_ss:
6470 case Intrinsic::x86_sse_ucomieq_ss:
6471 case Intrinsic::x86_sse_ucomilt_ss:
6472 case Intrinsic::x86_sse_ucomile_ss:
6473 case Intrinsic::x86_sse_ucomigt_ss:
6474 case Intrinsic::x86_sse_ucomige_ss:
6475 case Intrinsic::x86_sse_ucomineq_ss:
6476 case Intrinsic::x86_sse2_comieq_sd:
6477 case Intrinsic::x86_sse2_comilt_sd:
6478 case Intrinsic::x86_sse2_comile_sd:
6479 case Intrinsic::x86_sse2_comigt_sd:
6480 case Intrinsic::x86_sse2_comige_sd:
6481 case Intrinsic::x86_sse2_comineq_sd:
6482 case Intrinsic::x86_sse2_ucomieq_sd:
6483 case Intrinsic::x86_sse2_ucomilt_sd:
6484 case Intrinsic::x86_sse2_ucomile_sd:
6485 case Intrinsic::x86_sse2_ucomigt_sd:
6486 case Intrinsic::x86_sse2_ucomige_sd:
6487 case Intrinsic::x86_sse2_ucomineq_sd: {
6488 unsigned Opc = 0;
6489 ISD::CondCode CC = ISD::SETCC_INVALID;
6490 switch (IntNo) {
6491 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006492 case Intrinsic::x86_sse_comieq_ss:
6493 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006494 Opc = X86ISD::COMI;
6495 CC = ISD::SETEQ;
6496 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006497 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006498 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006499 Opc = X86ISD::COMI;
6500 CC = ISD::SETLT;
6501 break;
6502 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006503 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006504 Opc = X86ISD::COMI;
6505 CC = ISD::SETLE;
6506 break;
6507 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006508 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006509 Opc = X86ISD::COMI;
6510 CC = ISD::SETGT;
6511 break;
6512 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006513 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006514 Opc = X86ISD::COMI;
6515 CC = ISD::SETGE;
6516 break;
6517 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006518 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006519 Opc = X86ISD::COMI;
6520 CC = ISD::SETNE;
6521 break;
6522 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006523 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006524 Opc = X86ISD::UCOMI;
6525 CC = ISD::SETEQ;
6526 break;
6527 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006528 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006529 Opc = X86ISD::UCOMI;
6530 CC = ISD::SETLT;
6531 break;
6532 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006533 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006534 Opc = X86ISD::UCOMI;
6535 CC = ISD::SETLE;
6536 break;
6537 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006538 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006539 Opc = X86ISD::UCOMI;
6540 CC = ISD::SETGT;
6541 break;
6542 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006543 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006544 Opc = X86ISD::UCOMI;
6545 CC = ISD::SETGE;
6546 break;
6547 case Intrinsic::x86_sse_ucomineq_ss:
6548 case Intrinsic::x86_sse2_ucomineq_sd:
6549 Opc = X86ISD::UCOMI;
6550 CC = ISD::SETNE;
6551 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006552 }
Evan Cheng734503b2006-09-11 02:19:56 +00006553
Dan Gohman475871a2008-07-27 21:46:04 +00006554 SDValue LHS = Op.getOperand(1);
6555 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006556 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006557 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006558 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6559 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6560 DAG.getConstant(X86CC, MVT::i8), Cond);
6561 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006562 }
Eric Christopher71c67532009-07-29 00:28:05 +00006563 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006564 // an integer value, not just an instruction so lower it to the ptest
6565 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006566 case Intrinsic::x86_sse41_ptestz:
6567 case Intrinsic::x86_sse41_ptestc:
6568 case Intrinsic::x86_sse41_ptestnzc:{
6569 unsigned X86CC = 0;
6570 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006571 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006572 case Intrinsic::x86_sse41_ptestz:
6573 // ZF = 1
6574 X86CC = X86::COND_E;
6575 break;
6576 case Intrinsic::x86_sse41_ptestc:
6577 // CF = 1
6578 X86CC = X86::COND_B;
6579 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006580 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006581 // ZF and CF = 0
6582 X86CC = X86::COND_A;
6583 break;
6584 }
Eric Christopherfd179292009-08-27 18:07:15 +00006585
Eric Christopher71c67532009-07-29 00:28:05 +00006586 SDValue LHS = Op.getOperand(1);
6587 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006588 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6589 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6590 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6591 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006592 }
Evan Cheng5759f972008-05-04 09:15:50 +00006593
6594 // Fix vector shift instructions where the last operand is a non-immediate
6595 // i32 value.
6596 case Intrinsic::x86_sse2_pslli_w:
6597 case Intrinsic::x86_sse2_pslli_d:
6598 case Intrinsic::x86_sse2_pslli_q:
6599 case Intrinsic::x86_sse2_psrli_w:
6600 case Intrinsic::x86_sse2_psrli_d:
6601 case Intrinsic::x86_sse2_psrli_q:
6602 case Intrinsic::x86_sse2_psrai_w:
6603 case Intrinsic::x86_sse2_psrai_d:
6604 case Intrinsic::x86_mmx_pslli_w:
6605 case Intrinsic::x86_mmx_pslli_d:
6606 case Intrinsic::x86_mmx_pslli_q:
6607 case Intrinsic::x86_mmx_psrli_w:
6608 case Intrinsic::x86_mmx_psrli_d:
6609 case Intrinsic::x86_mmx_psrli_q:
6610 case Intrinsic::x86_mmx_psrai_w:
6611 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006612 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006613 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006614 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006615
6616 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006617 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006618 switch (IntNo) {
6619 case Intrinsic::x86_sse2_pslli_w:
6620 NewIntNo = Intrinsic::x86_sse2_psll_w;
6621 break;
6622 case Intrinsic::x86_sse2_pslli_d:
6623 NewIntNo = Intrinsic::x86_sse2_psll_d;
6624 break;
6625 case Intrinsic::x86_sse2_pslli_q:
6626 NewIntNo = Intrinsic::x86_sse2_psll_q;
6627 break;
6628 case Intrinsic::x86_sse2_psrli_w:
6629 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6630 break;
6631 case Intrinsic::x86_sse2_psrli_d:
6632 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6633 break;
6634 case Intrinsic::x86_sse2_psrli_q:
6635 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6636 break;
6637 case Intrinsic::x86_sse2_psrai_w:
6638 NewIntNo = Intrinsic::x86_sse2_psra_w;
6639 break;
6640 case Intrinsic::x86_sse2_psrai_d:
6641 NewIntNo = Intrinsic::x86_sse2_psra_d;
6642 break;
6643 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006644 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006645 switch (IntNo) {
6646 case Intrinsic::x86_mmx_pslli_w:
6647 NewIntNo = Intrinsic::x86_mmx_psll_w;
6648 break;
6649 case Intrinsic::x86_mmx_pslli_d:
6650 NewIntNo = Intrinsic::x86_mmx_psll_d;
6651 break;
6652 case Intrinsic::x86_mmx_pslli_q:
6653 NewIntNo = Intrinsic::x86_mmx_psll_q;
6654 break;
6655 case Intrinsic::x86_mmx_psrli_w:
6656 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6657 break;
6658 case Intrinsic::x86_mmx_psrli_d:
6659 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6660 break;
6661 case Intrinsic::x86_mmx_psrli_q:
6662 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6663 break;
6664 case Intrinsic::x86_mmx_psrai_w:
6665 NewIntNo = Intrinsic::x86_mmx_psra_w;
6666 break;
6667 case Intrinsic::x86_mmx_psrai_d:
6668 NewIntNo = Intrinsic::x86_mmx_psra_d;
6669 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006670 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006671 }
6672 break;
6673 }
6674 }
Mon P Wangefa42202009-09-03 19:56:25 +00006675
6676 // The vector shift intrinsics with scalars uses 32b shift amounts but
6677 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6678 // to be zero.
6679 SDValue ShOps[4];
6680 ShOps[0] = ShAmt;
6681 ShOps[1] = DAG.getConstant(0, MVT::i32);
6682 if (ShAmtVT == MVT::v4i32) {
6683 ShOps[2] = DAG.getUNDEF(MVT::i32);
6684 ShOps[3] = DAG.getUNDEF(MVT::i32);
6685 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6686 } else {
6687 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6688 }
6689
Owen Andersone50ed302009-08-10 22:56:29 +00006690 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006691 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006692 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006693 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006694 Op.getOperand(1), ShAmt);
6695 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006696 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006697}
Evan Cheng72261582005-12-20 06:22:03 +00006698
Dan Gohman475871a2008-07-27 21:46:04 +00006699SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006700 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006701 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006702
6703 if (Depth > 0) {
6704 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6705 SDValue Offset =
6706 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006707 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006708 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006709 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006710 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006711 NULL, 0);
6712 }
6713
6714 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006716 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006717 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006718}
6719
Dan Gohman475871a2008-07-27 21:46:04 +00006720SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006721 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6722 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006723 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006724 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006725 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6726 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006727 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006728 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006729 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006730 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006731}
6732
Dan Gohman475871a2008-07-27 21:46:04 +00006733SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006734 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006735 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006736}
6737
Dan Gohman475871a2008-07-27 21:46:04 +00006738SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006739{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006740 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006741 SDValue Chain = Op.getOperand(0);
6742 SDValue Offset = Op.getOperand(1);
6743 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006744 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006745
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006746 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6747 getPointerTy());
6748 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006749
Dale Johannesene4d209d2009-02-03 20:21:25 +00006750 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006751 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006752 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6753 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006754 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006755 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006756
Dale Johannesene4d209d2009-02-03 20:21:25 +00006757 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006759 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006760}
6761
Dan Gohman475871a2008-07-27 21:46:04 +00006762SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006763 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006764 SDValue Root = Op.getOperand(0);
6765 SDValue Trmp = Op.getOperand(1); // trampoline
6766 SDValue FPtr = Op.getOperand(2); // nested function
6767 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006768 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006769
Dan Gohman69de1932008-02-06 22:27:42 +00006770 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006771
Duncan Sands339e14f2008-01-16 22:55:25 +00006772 const X86InstrInfo *TII =
6773 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6774
Duncan Sandsb116fac2007-07-27 20:02:49 +00006775 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006776 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006777
6778 // Large code-model.
6779
6780 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6781 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6782
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006783 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6784 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006785
6786 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6787
6788 // Load the pointer to the nested function into R11.
6789 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006790 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006791 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006792 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006793
Owen Anderson825b72b2009-08-11 20:47:22 +00006794 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6795 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006796 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006797
6798 // Load the 'nest' parameter value into R10.
6799 // R10 is specified in X86CallingConv.td
6800 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006801 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6802 DAG.getConstant(10, MVT::i64));
6803 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006804 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006805
Owen Anderson825b72b2009-08-11 20:47:22 +00006806 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6807 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006808 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006809
6810 // Jump to the nested function.
6811 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006812 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6813 DAG.getConstant(20, MVT::i64));
6814 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006815 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006816
6817 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006818 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6819 DAG.getConstant(22, MVT::i64));
6820 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006821 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006822
Dan Gohman475871a2008-07-27 21:46:04 +00006823 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006824 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006825 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006826 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006827 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006828 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006829 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006830 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006831
6832 switch (CC) {
6833 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006834 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006835 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006836 case CallingConv::X86_StdCall: {
6837 // Pass 'nest' parameter in ECX.
6838 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006839 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006840
6841 // Check that ECX wasn't needed by an 'inreg' parameter.
6842 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006843 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006844
Chris Lattner58d74912008-03-12 17:45:29 +00006845 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006846 unsigned InRegCount = 0;
6847 unsigned Idx = 1;
6848
6849 for (FunctionType::param_iterator I = FTy->param_begin(),
6850 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006851 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006852 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006853 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006854
6855 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006856 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006857 }
6858 }
6859 break;
6860 }
6861 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006862 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006863 // Pass 'nest' parameter in EAX.
6864 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006865 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006866 break;
6867 }
6868
Dan Gohman475871a2008-07-27 21:46:04 +00006869 SDValue OutChains[4];
6870 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006871
Owen Anderson825b72b2009-08-11 20:47:22 +00006872 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6873 DAG.getConstant(10, MVT::i32));
6874 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006875
Duncan Sands339e14f2008-01-16 22:55:25 +00006876 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006877 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006878 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006879 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006880 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006881
Owen Anderson825b72b2009-08-11 20:47:22 +00006882 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6883 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006884 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006885
Duncan Sands339e14f2008-01-16 22:55:25 +00006886 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006887 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6888 DAG.getConstant(5, MVT::i32));
6889 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006890 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006891
Owen Anderson825b72b2009-08-11 20:47:22 +00006892 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6893 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006894 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006895
Dan Gohman475871a2008-07-27 21:46:04 +00006896 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006897 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006898 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006899 }
6900}
6901
Dan Gohman475871a2008-07-27 21:46:04 +00006902SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006903 /*
6904 The rounding mode is in bits 11:10 of FPSR, and has the following
6905 settings:
6906 00 Round to nearest
6907 01 Round to -inf
6908 10 Round to +inf
6909 11 Round to 0
6910
6911 FLT_ROUNDS, on the other hand, expects the following:
6912 -1 Undefined
6913 0 Round to 0
6914 1 Round to nearest
6915 2 Round to +inf
6916 3 Round to -inf
6917
6918 To perform the conversion, we do:
6919 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6920 */
6921
6922 MachineFunction &MF = DAG.getMachineFunction();
6923 const TargetMachine &TM = MF.getTarget();
6924 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6925 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006926 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006927 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006928
6929 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00006930 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006931 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006932
Owen Anderson825b72b2009-08-11 20:47:22 +00006933 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006934 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006935
6936 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006937 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006938
6939 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006940 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006941 DAG.getNode(ISD::SRL, dl, MVT::i16,
6942 DAG.getNode(ISD::AND, dl, MVT::i16,
6943 CWD, DAG.getConstant(0x800, MVT::i16)),
6944 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006945 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006946 DAG.getNode(ISD::SRL, dl, MVT::i16,
6947 DAG.getNode(ISD::AND, dl, MVT::i16,
6948 CWD, DAG.getConstant(0x400, MVT::i16)),
6949 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006950
Dan Gohman475871a2008-07-27 21:46:04 +00006951 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006952 DAG.getNode(ISD::AND, dl, MVT::i16,
6953 DAG.getNode(ISD::ADD, dl, MVT::i16,
6954 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6955 DAG.getConstant(1, MVT::i16)),
6956 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006957
6958
Duncan Sands83ec4b62008-06-06 12:08:01 +00006959 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006960 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006961}
6962
Dan Gohman475871a2008-07-27 21:46:04 +00006963SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006964 EVT VT = Op.getValueType();
6965 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006966 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006967 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006968
6969 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006970 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006971 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006972 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006973 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006974 }
Evan Cheng18efe262007-12-14 02:13:44 +00006975
Evan Cheng152804e2007-12-14 08:30:15 +00006976 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006977 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006978 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006979
6980 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006981 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006982 Ops.push_back(Op);
6983 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006984 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006985 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006986 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006987
6988 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006989 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006990
Owen Anderson825b72b2009-08-11 20:47:22 +00006991 if (VT == MVT::i8)
6992 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006993 return Op;
6994}
6995
Dan Gohman475871a2008-07-27 21:46:04 +00006996SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006997 EVT VT = Op.getValueType();
6998 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006999 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007000 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007001
7002 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007003 if (VT == MVT::i8) {
7004 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007005 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007006 }
Evan Cheng152804e2007-12-14 08:30:15 +00007007
7008 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007009 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007010 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007011
7012 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00007013 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00007014 Ops.push_back(Op);
7015 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00007017 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007018 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00007019
Owen Anderson825b72b2009-08-11 20:47:22 +00007020 if (VT == MVT::i8)
7021 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007022 return Op;
7023}
7024
Mon P Wangaf9b9522008-12-18 21:42:19 +00007025SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007026 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007027 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007028 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007029
Mon P Wangaf9b9522008-12-18 21:42:19 +00007030 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7031 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7032 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7033 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7034 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7035 //
7036 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7037 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7038 // return AloBlo + AloBhi + AhiBlo;
7039
7040 SDValue A = Op.getOperand(0);
7041 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007042
Dale Johannesene4d209d2009-02-03 20:21:25 +00007043 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007044 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7045 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007046 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007047 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7048 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007049 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007050 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007051 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007052 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007053 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007054 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007055 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007056 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007057 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007058 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007059 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7060 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007061 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007062 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7063 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007064 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7065 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007066 return Res;
7067}
7068
7069
Bill Wendling74c37652008-12-09 22:08:41 +00007070SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7071 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7072 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007073 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7074 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007075 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007076 SDValue LHS = N->getOperand(0);
7077 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007078 unsigned BaseOp = 0;
7079 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007080 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007081
7082 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007083 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007084 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007085 // A subtract of one will be selected as a INC. Note that INC doesn't
7086 // set CF, so we can't do this for UADDO.
7087 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7088 if (C->getAPIntValue() == 1) {
7089 BaseOp = X86ISD::INC;
7090 Cond = X86::COND_O;
7091 break;
7092 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007093 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007094 Cond = X86::COND_O;
7095 break;
7096 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007097 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007098 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007099 break;
7100 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007101 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7102 // set CF, so we can't do this for USUBO.
7103 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7104 if (C->getAPIntValue() == 1) {
7105 BaseOp = X86ISD::DEC;
7106 Cond = X86::COND_O;
7107 break;
7108 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007109 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007110 Cond = X86::COND_O;
7111 break;
7112 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007113 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007114 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007115 break;
7116 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007117 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007118 Cond = X86::COND_O;
7119 break;
7120 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007121 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007122 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007123 break;
7124 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007125
Bill Wendling61edeb52008-12-02 01:06:39 +00007126 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007127 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007128 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007129
Bill Wendling61edeb52008-12-02 01:06:39 +00007130 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007131 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007132 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007133
Bill Wendling61edeb52008-12-02 01:06:39 +00007134 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7135 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007136}
7137
Dan Gohman475871a2008-07-27 21:46:04 +00007138SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007139 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007140 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007141 unsigned Reg = 0;
7142 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007144 default:
7145 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007146 case MVT::i8: Reg = X86::AL; size = 1; break;
7147 case MVT::i16: Reg = X86::AX; size = 2; break;
7148 case MVT::i32: Reg = X86::EAX; size = 4; break;
7149 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007150 assert(Subtarget->is64Bit() && "Node not type legal!");
7151 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007152 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007153 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007154 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007155 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007156 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007157 Op.getOperand(1),
7158 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007159 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007160 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007161 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007162 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007163 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007164 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007165 return cpOut;
7166}
7167
Duncan Sands1607f052008-12-01 11:39:25 +00007168SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007169 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007170 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007172 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007173 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007174 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007175 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7176 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007177 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007178 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7179 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007180 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007181 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007182 rdx.getValue(1)
7183 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007184 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007185}
7186
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007187SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7188 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007189 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007190 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007191 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007192 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007193 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007194 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007195 Node->getOperand(0),
7196 Node->getOperand(1), negOp,
7197 cast<AtomicSDNode>(Node)->getSrcValue(),
7198 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007199}
7200
Evan Cheng0db9fe62006-04-25 20:13:52 +00007201/// LowerOperation - Provide custom lowering hooks for some operations.
7202///
Dan Gohman475871a2008-07-27 21:46:04 +00007203SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007204 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007205 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007206 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7207 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007208 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7209 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7210 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7211 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7212 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7213 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7214 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007215 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007216 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007217 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007218 case ISD::SHL_PARTS:
7219 case ISD::SRA_PARTS:
7220 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7221 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007222 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007223 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007224 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007225 case ISD::FABS: return LowerFABS(Op, DAG);
7226 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007227 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007228 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007229 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007230 case ISD::SELECT: return LowerSELECT(Op, DAG);
7231 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007232 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007233 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007234 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007235 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007236 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007237 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7238 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007239 case ISD::FRAME_TO_ARGS_OFFSET:
7240 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007241 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007242 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007243 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007244 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007245 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7246 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007247 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007248 case ISD::SADDO:
7249 case ISD::UADDO:
7250 case ISD::SSUBO:
7251 case ISD::USUBO:
7252 case ISD::SMULO:
7253 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007254 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007255 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007256}
7257
Duncan Sands1607f052008-12-01 11:39:25 +00007258void X86TargetLowering::
7259ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7260 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007261 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007262 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007263 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007264
7265 SDValue Chain = Node->getOperand(0);
7266 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007267 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007268 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007269 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007270 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007271 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007272 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007273 SDValue Result =
7274 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7275 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007276 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007277 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007278 Results.push_back(Result.getValue(2));
7279}
7280
Duncan Sands126d9072008-07-04 11:47:58 +00007281/// ReplaceNodeResults - Replace a node with an illegal result type
7282/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007283void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7284 SmallVectorImpl<SDValue>&Results,
7285 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007286 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007287 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007288 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007289 assert(false && "Do not know how to custom type legalize this operation!");
7290 return;
7291 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007292 std::pair<SDValue,SDValue> Vals =
7293 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007294 SDValue FIST = Vals.first, StackSlot = Vals.second;
7295 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007296 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007297 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007298 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007299 }
7300 return;
7301 }
7302 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007303 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007304 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007305 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007306 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007307 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007308 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007309 eax.getValue(2));
7310 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7311 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007312 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007313 Results.push_back(edx.getValue(1));
7314 return;
7315 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007316 case ISD::SDIV:
7317 case ISD::UDIV:
7318 case ISD::SREM:
7319 case ISD::UREM: {
7320 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7321 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7322 return;
7323 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007324 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007325 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007326 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007327 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007328 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7329 DAG.getConstant(0, MVT::i32));
7330 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7331 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007332 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7333 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007334 cpInL.getValue(1));
7335 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007336 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7337 DAG.getConstant(0, MVT::i32));
7338 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7339 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007340 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007341 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007342 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007343 swapInL.getValue(1));
7344 SDValue Ops[] = { swapInH.getValue(0),
7345 N->getOperand(1),
7346 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007347 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007348 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007349 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007350 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007351 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007352 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007353 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007354 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007355 Results.push_back(cpOutH.getValue(1));
7356 return;
7357 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007358 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007359 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7360 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007361 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007362 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7363 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007364 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007365 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7366 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007367 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007368 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7369 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007370 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007371 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7372 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007373 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007374 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7375 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007376 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007377 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7378 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007379 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007380}
7381
Evan Cheng72261582005-12-20 06:22:03 +00007382const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7383 switch (Opcode) {
7384 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007385 case X86ISD::BSF: return "X86ISD::BSF";
7386 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007387 case X86ISD::SHLD: return "X86ISD::SHLD";
7388 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007389 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007390 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007391 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007392 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007393 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007394 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007395 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7396 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7397 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007398 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007399 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007400 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007401 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007402 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007403 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007404 case X86ISD::COMI: return "X86ISD::COMI";
7405 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007406 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007407 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007408 case X86ISD::CMOV: return "X86ISD::CMOV";
7409 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007410 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007411 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7412 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007413 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007414 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007415 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007416 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007417 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007418 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7419 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007420 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007421 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007422 case X86ISD::FMAX: return "X86ISD::FMAX";
7423 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007424 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7425 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007426 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007427 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007428 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007429 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007430 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007431 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7432 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007433 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7434 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7435 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7436 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7437 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7438 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007439 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7440 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007441 case X86ISD::VSHL: return "X86ISD::VSHL";
7442 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007443 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7444 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7445 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7446 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7447 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7448 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7449 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7450 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7451 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7452 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007453 case X86ISD::ADD: return "X86ISD::ADD";
7454 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007455 case X86ISD::SMUL: return "X86ISD::SMUL";
7456 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007457 case X86ISD::INC: return "X86ISD::INC";
7458 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007459 case X86ISD::OR: return "X86ISD::OR";
7460 case X86ISD::XOR: return "X86ISD::XOR";
7461 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007462 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007463 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007464 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007465 }
7466}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007467
Chris Lattnerc9addb72007-03-30 23:15:24 +00007468// isLegalAddressingMode - Return true if the addressing mode represented
7469// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007470bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007471 const Type *Ty) const {
7472 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007473 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007474
Chris Lattnerc9addb72007-03-30 23:15:24 +00007475 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007476 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007477 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007478
Chris Lattnerc9addb72007-03-30 23:15:24 +00007479 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007480 unsigned GVFlags =
7481 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007482
Chris Lattnerdfed4132009-07-10 07:38:24 +00007483 // If a reference to this global requires an extra load, we can't fold it.
7484 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007485 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007486
Chris Lattnerdfed4132009-07-10 07:38:24 +00007487 // If BaseGV requires a register for the PIC base, we cannot also have a
7488 // BaseReg specified.
7489 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007490 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007491
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007492 // If lower 4G is not available, then we must use rip-relative addressing.
7493 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7494 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007495 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007496
Chris Lattnerc9addb72007-03-30 23:15:24 +00007497 switch (AM.Scale) {
7498 case 0:
7499 case 1:
7500 case 2:
7501 case 4:
7502 case 8:
7503 // These scales always work.
7504 break;
7505 case 3:
7506 case 5:
7507 case 9:
7508 // These scales are formed with basereg+scalereg. Only accept if there is
7509 // no basereg yet.
7510 if (AM.HasBaseReg)
7511 return false;
7512 break;
7513 default: // Other stuff never works.
7514 return false;
7515 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007516
Chris Lattnerc9addb72007-03-30 23:15:24 +00007517 return true;
7518}
7519
7520
Evan Cheng2bd122c2007-10-26 01:56:11 +00007521bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7522 if (!Ty1->isInteger() || !Ty2->isInteger())
7523 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007524 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7525 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007526 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007527 return false;
7528 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007529}
7530
Owen Andersone50ed302009-08-10 22:56:29 +00007531bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007532 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007533 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007534 unsigned NumBits1 = VT1.getSizeInBits();
7535 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007536 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007537 return false;
7538 return Subtarget->is64Bit() || NumBits1 < 64;
7539}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007540
Dan Gohman97121ba2009-04-08 00:15:30 +00007541bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007542 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007543 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7544 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007545}
7546
Owen Andersone50ed302009-08-10 22:56:29 +00007547bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007548 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007549 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007550}
7551
Owen Andersone50ed302009-08-10 22:56:29 +00007552bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007553 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007554 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007555}
7556
Evan Cheng60c07e12006-07-05 22:17:51 +00007557/// isShuffleMaskLegal - Targets can use this to indicate that they only
7558/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7559/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7560/// are assumed to be legal.
7561bool
Eric Christopherfd179292009-08-27 18:07:15 +00007562X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007563 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007564 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007565 if (VT.getSizeInBits() == 64)
7566 return false;
7567
Nate Begemana09008b2009-10-19 02:17:23 +00007568 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007569 return (VT.getVectorNumElements() == 2 ||
7570 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7571 isMOVLMask(M, VT) ||
7572 isSHUFPMask(M, VT) ||
7573 isPSHUFDMask(M, VT) ||
7574 isPSHUFHWMask(M, VT) ||
7575 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007576 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007577 isUNPCKLMask(M, VT) ||
7578 isUNPCKHMask(M, VT) ||
7579 isUNPCKL_v_undef_Mask(M, VT) ||
7580 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007581}
7582
Dan Gohman7d8143f2008-04-09 20:09:42 +00007583bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007584X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007585 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007586 unsigned NumElts = VT.getVectorNumElements();
7587 // FIXME: This collection of masks seems suspect.
7588 if (NumElts == 2)
7589 return true;
7590 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7591 return (isMOVLMask(Mask, VT) ||
7592 isCommutedMOVLMask(Mask, VT, true) ||
7593 isSHUFPMask(Mask, VT) ||
7594 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007595 }
7596 return false;
7597}
7598
7599//===----------------------------------------------------------------------===//
7600// X86 Scheduler Hooks
7601//===----------------------------------------------------------------------===//
7602
Mon P Wang63307c32008-05-05 19:05:59 +00007603// private utility function
7604MachineBasicBlock *
7605X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7606 MachineBasicBlock *MBB,
7607 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007608 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007609 unsigned LoadOpc,
7610 unsigned CXchgOpc,
7611 unsigned copyOpc,
7612 unsigned notOpc,
7613 unsigned EAXreg,
7614 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007615 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007616 // For the atomic bitwise operator, we generate
7617 // thisMBB:
7618 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007619 // ld t1 = [bitinstr.addr]
7620 // op t2 = t1, [bitinstr.val]
7621 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007622 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7623 // bz newMBB
7624 // fallthrough -->nextMBB
7625 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7626 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007627 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007628 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007629
Mon P Wang63307c32008-05-05 19:05:59 +00007630 /// First build the CFG
7631 MachineFunction *F = MBB->getParent();
7632 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007633 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7634 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7635 F->insert(MBBIter, newMBB);
7636 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007637
Mon P Wang63307c32008-05-05 19:05:59 +00007638 // Move all successors to thisMBB to nextMBB
7639 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007640
Mon P Wang63307c32008-05-05 19:05:59 +00007641 // Update thisMBB to fall through to newMBB
7642 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007643
Mon P Wang63307c32008-05-05 19:05:59 +00007644 // newMBB jumps to itself and fall through to nextMBB
7645 newMBB->addSuccessor(nextMBB);
7646 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007647
Mon P Wang63307c32008-05-05 19:05:59 +00007648 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007649 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007650 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007651 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007652 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007653 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007654 int numArgs = bInstr->getNumOperands() - 1;
7655 for (int i=0; i < numArgs; ++i)
7656 argOpers[i] = &bInstr->getOperand(i+1);
7657
7658 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007659 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7660 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007661
Dale Johannesen140be2d2008-08-19 18:47:28 +00007662 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007663 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007664 for (int i=0; i <= lastAddrIndx; ++i)
7665 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007666
Dale Johannesen140be2d2008-08-19 18:47:28 +00007667 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007668 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007669 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007670 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007671 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007672 tt = t1;
7673
Dale Johannesen140be2d2008-08-19 18:47:28 +00007674 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007675 assert((argOpers[valArgIndx]->isReg() ||
7676 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007677 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007678 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007679 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007680 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007681 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007682 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007683 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007684
Dale Johannesene4d209d2009-02-03 20:21:25 +00007685 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007686 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007687
Dale Johannesene4d209d2009-02-03 20:21:25 +00007688 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007689 for (int i=0; i <= lastAddrIndx; ++i)
7690 (*MIB).addOperand(*argOpers[i]);
7691 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007692 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007693 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7694 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007695
Dale Johannesene4d209d2009-02-03 20:21:25 +00007696 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007697 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007698
Mon P Wang63307c32008-05-05 19:05:59 +00007699 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007700 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007701
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007702 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007703 return nextMBB;
7704}
7705
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007706// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007707MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007708X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7709 MachineBasicBlock *MBB,
7710 unsigned regOpcL,
7711 unsigned regOpcH,
7712 unsigned immOpcL,
7713 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007714 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007715 // For the atomic bitwise operator, we generate
7716 // thisMBB (instructions are in pairs, except cmpxchg8b)
7717 // ld t1,t2 = [bitinstr.addr]
7718 // newMBB:
7719 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7720 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007721 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007722 // mov ECX, EBX <- t5, t6
7723 // mov EAX, EDX <- t1, t2
7724 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7725 // mov t3, t4 <- EAX, EDX
7726 // bz newMBB
7727 // result in out1, out2
7728 // fallthrough -->nextMBB
7729
7730 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7731 const unsigned LoadOpc = X86::MOV32rm;
7732 const unsigned copyOpc = X86::MOV32rr;
7733 const unsigned NotOpc = X86::NOT32r;
7734 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7735 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7736 MachineFunction::iterator MBBIter = MBB;
7737 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007738
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007739 /// First build the CFG
7740 MachineFunction *F = MBB->getParent();
7741 MachineBasicBlock *thisMBB = MBB;
7742 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7743 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7744 F->insert(MBBIter, newMBB);
7745 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007746
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007747 // Move all successors to thisMBB to nextMBB
7748 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007749
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007750 // Update thisMBB to fall through to newMBB
7751 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007752
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007753 // newMBB jumps to itself and fall through to nextMBB
7754 newMBB->addSuccessor(nextMBB);
7755 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007756
Dale Johannesene4d209d2009-02-03 20:21:25 +00007757 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007758 // Insert instructions into newMBB based on incoming instruction
7759 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007760 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007761 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007762 MachineOperand& dest1Oper = bInstr->getOperand(0);
7763 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007764 MachineOperand* argOpers[2 + X86AddrNumOperands];
7765 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007766 argOpers[i] = &bInstr->getOperand(i+2);
7767
7768 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007769 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007770
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007771 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007772 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007773 for (int i=0; i <= lastAddrIndx; ++i)
7774 (*MIB).addOperand(*argOpers[i]);
7775 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007776 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007777 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007778 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007779 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007780 MachineOperand newOp3 = *(argOpers[3]);
7781 if (newOp3.isImm())
7782 newOp3.setImm(newOp3.getImm()+4);
7783 else
7784 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007785 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007786 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007787
7788 // t3/4 are defined later, at the bottom of the loop
7789 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7790 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007791 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007792 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007793 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007794 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7795
7796 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7797 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007798 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007799 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7800 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007801 } else {
7802 tt1 = t1;
7803 tt2 = t2;
7804 }
7805
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007806 int valArgIndx = lastAddrIndx + 1;
7807 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007808 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007809 "invalid operand");
7810 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7811 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007812 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007813 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007814 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007815 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007816 if (regOpcL != X86::MOV32rr)
7817 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007818 (*MIB).addOperand(*argOpers[valArgIndx]);
7819 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007820 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007821 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007822 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007823 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007824 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007825 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007826 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007827 if (regOpcH != X86::MOV32rr)
7828 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007829 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007830
Dale Johannesene4d209d2009-02-03 20:21:25 +00007831 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007832 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007833 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007834 MIB.addReg(t2);
7835
Dale Johannesene4d209d2009-02-03 20:21:25 +00007836 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007837 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007838 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007839 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007840
Dale Johannesene4d209d2009-02-03 20:21:25 +00007841 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007842 for (int i=0; i <= lastAddrIndx; ++i)
7843 (*MIB).addOperand(*argOpers[i]);
7844
7845 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007846 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7847 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007848
Dale Johannesene4d209d2009-02-03 20:21:25 +00007849 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007850 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007851 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007852 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007853
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007854 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007855 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007856
7857 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7858 return nextMBB;
7859}
7860
7861// private utility function
7862MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007863X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7864 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007865 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007866 // For the atomic min/max operator, we generate
7867 // thisMBB:
7868 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007869 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007870 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007871 // cmp t1, t2
7872 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007873 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007874 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7875 // bz newMBB
7876 // fallthrough -->nextMBB
7877 //
7878 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7879 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007880 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007881 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007882
Mon P Wang63307c32008-05-05 19:05:59 +00007883 /// First build the CFG
7884 MachineFunction *F = MBB->getParent();
7885 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007886 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7887 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7888 F->insert(MBBIter, newMBB);
7889 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007890
Dan Gohmand6708ea2009-08-15 01:38:56 +00007891 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007892 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007893
Mon P Wang63307c32008-05-05 19:05:59 +00007894 // Update thisMBB to fall through to newMBB
7895 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007896
Mon P Wang63307c32008-05-05 19:05:59 +00007897 // newMBB jumps to newMBB and fall through to nextMBB
7898 newMBB->addSuccessor(nextMBB);
7899 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007900
Dale Johannesene4d209d2009-02-03 20:21:25 +00007901 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007902 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007903 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007904 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007905 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007906 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007907 int numArgs = mInstr->getNumOperands() - 1;
7908 for (int i=0; i < numArgs; ++i)
7909 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007910
Mon P Wang63307c32008-05-05 19:05:59 +00007911 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007912 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7913 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007914
Mon P Wangab3e7472008-05-05 22:56:23 +00007915 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007916 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007917 for (int i=0; i <= lastAddrIndx; ++i)
7918 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007919
Mon P Wang63307c32008-05-05 19:05:59 +00007920 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007921 assert((argOpers[valArgIndx]->isReg() ||
7922 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007923 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007924
7925 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007926 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007927 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007928 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007929 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007930 (*MIB).addOperand(*argOpers[valArgIndx]);
7931
Dale Johannesene4d209d2009-02-03 20:21:25 +00007932 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007933 MIB.addReg(t1);
7934
Dale Johannesene4d209d2009-02-03 20:21:25 +00007935 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007936 MIB.addReg(t1);
7937 MIB.addReg(t2);
7938
7939 // Generate movc
7940 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007941 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007942 MIB.addReg(t2);
7943 MIB.addReg(t1);
7944
7945 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007946 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007947 for (int i=0; i <= lastAddrIndx; ++i)
7948 (*MIB).addOperand(*argOpers[i]);
7949 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007950 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007951 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7952 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007953
Dale Johannesene4d209d2009-02-03 20:21:25 +00007954 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007955 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007956
Mon P Wang63307c32008-05-05 19:05:59 +00007957 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007958 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007959
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007960 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007961 return nextMBB;
7962}
7963
Eric Christopherf83a5de2009-08-27 18:08:16 +00007964// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7965// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007966MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007967X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007968 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007969
7970 MachineFunction *F = BB->getParent();
7971 DebugLoc dl = MI->getDebugLoc();
7972 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7973
7974 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007975 if (memArg)
7976 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7977 else
7978 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007979
7980 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7981
7982 for (unsigned i = 0; i < numArgs; ++i) {
7983 MachineOperand &Op = MI->getOperand(i+1);
7984
7985 if (!(Op.isReg() && Op.isImplicit()))
7986 MIB.addOperand(Op);
7987 }
7988
7989 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7990 .addReg(X86::XMM0);
7991
7992 F->DeleteMachineInstr(MI);
7993
7994 return BB;
7995}
7996
7997MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007998X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7999 MachineInstr *MI,
8000 MachineBasicBlock *MBB) const {
8001 // Emit code to save XMM registers to the stack. The ABI says that the
8002 // number of registers to save is given in %al, so it's theoretically
8003 // possible to do an indirect jump trick to avoid saving all of them,
8004 // however this code takes a simpler approach and just executes all
8005 // of the stores if %al is non-zero. It's less code, and it's probably
8006 // easier on the hardware branch predictor, and stores aren't all that
8007 // expensive anyway.
8008
8009 // Create the new basic blocks. One block contains all the XMM stores,
8010 // and one block is the final destination regardless of whether any
8011 // stores were performed.
8012 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8013 MachineFunction *F = MBB->getParent();
8014 MachineFunction::iterator MBBIter = MBB;
8015 ++MBBIter;
8016 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8017 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8018 F->insert(MBBIter, XMMSaveMBB);
8019 F->insert(MBBIter, EndMBB);
8020
8021 // Set up the CFG.
8022 // Move any original successors of MBB to the end block.
8023 EndMBB->transferSuccessors(MBB);
8024 // The original block will now fall through to the XMM save block.
8025 MBB->addSuccessor(XMMSaveMBB);
8026 // The XMMSaveMBB will fall through to the end block.
8027 XMMSaveMBB->addSuccessor(EndMBB);
8028
8029 // Now add the instructions.
8030 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8031 DebugLoc DL = MI->getDebugLoc();
8032
8033 unsigned CountReg = MI->getOperand(0).getReg();
8034 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8035 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8036
8037 if (!Subtarget->isTargetWin64()) {
8038 // If %al is 0, branch around the XMM save block.
8039 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8040 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8041 MBB->addSuccessor(EndMBB);
8042 }
8043
8044 // In the XMM save block, save all the XMM argument registers.
8045 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8046 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008047 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008048 F->getMachineMemOperand(
8049 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8050 MachineMemOperand::MOStore, Offset,
8051 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008052 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8053 .addFrameIndex(RegSaveFrameIndex)
8054 .addImm(/*Scale=*/1)
8055 .addReg(/*IndexReg=*/0)
8056 .addImm(/*Disp=*/Offset)
8057 .addReg(/*Segment=*/0)
8058 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008059 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008060 }
8061
8062 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8063
8064 return EndMBB;
8065}
Mon P Wang63307c32008-05-05 19:05:59 +00008066
Evan Cheng60c07e12006-07-05 22:17:51 +00008067MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008068X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008069 MachineBasicBlock *BB,
8070 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008071 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8072 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008073
Chris Lattner52600972009-09-02 05:57:00 +00008074 // To "insert" a SELECT_CC instruction, we actually have to insert the
8075 // diamond control-flow pattern. The incoming instruction knows the
8076 // destination vreg to set, the condition code register to branch on, the
8077 // true/false values to select between, and a branch opcode to use.
8078 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8079 MachineFunction::iterator It = BB;
8080 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008081
Chris Lattner52600972009-09-02 05:57:00 +00008082 // thisMBB:
8083 // ...
8084 // TrueVal = ...
8085 // cmpTY ccX, r1, r2
8086 // bCC copy1MBB
8087 // fallthrough --> copy0MBB
8088 MachineBasicBlock *thisMBB = BB;
8089 MachineFunction *F = BB->getParent();
8090 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8091 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8092 unsigned Opc =
8093 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8094 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8095 F->insert(It, copy0MBB);
8096 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008097 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008098 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008099 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008100 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008101 E = BB->succ_end(); I != E; ++I) {
8102 EM->insert(std::make_pair(*I, sinkMBB));
8103 sinkMBB->addSuccessor(*I);
8104 }
8105 // Next, remove all successors of the current block, and add the true
8106 // and fallthrough blocks as its successors.
8107 while (!BB->succ_empty())
8108 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008109 // Add the true and fallthrough blocks as its successors.
8110 BB->addSuccessor(copy0MBB);
8111 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008112
Chris Lattner52600972009-09-02 05:57:00 +00008113 // copy0MBB:
8114 // %FalseValue = ...
8115 // # fallthrough to sinkMBB
8116 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008117
Chris Lattner52600972009-09-02 05:57:00 +00008118 // Update machine-CFG edges
8119 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008120
Chris Lattner52600972009-09-02 05:57:00 +00008121 // sinkMBB:
8122 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8123 // ...
8124 BB = sinkMBB;
8125 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8126 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8127 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8128
8129 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8130 return BB;
8131}
8132
8133
8134MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008135X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008136 MachineBasicBlock *BB,
8137 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008138 switch (MI->getOpcode()) {
8139 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008140 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008141 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008142 case X86::CMOV_FR32:
8143 case X86::CMOV_FR64:
8144 case X86::CMOV_V4F32:
8145 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008146 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008147 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008148
Dale Johannesen849f2142007-07-03 00:53:03 +00008149 case X86::FP32_TO_INT16_IN_MEM:
8150 case X86::FP32_TO_INT32_IN_MEM:
8151 case X86::FP32_TO_INT64_IN_MEM:
8152 case X86::FP64_TO_INT16_IN_MEM:
8153 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008154 case X86::FP64_TO_INT64_IN_MEM:
8155 case X86::FP80_TO_INT16_IN_MEM:
8156 case X86::FP80_TO_INT32_IN_MEM:
8157 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008158 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8159 DebugLoc DL = MI->getDebugLoc();
8160
Evan Cheng60c07e12006-07-05 22:17:51 +00008161 // Change the floating point control register to use "round towards zero"
8162 // mode when truncating to an integer value.
8163 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008164 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008165 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008166
8167 // Load the old value of the high byte of the control word...
8168 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008169 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008170 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008171 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008172
8173 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008174 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008175 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008176
8177 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008178 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008179
8180 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008181 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008182 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008183
8184 // Get the X86 opcode to use.
8185 unsigned Opc;
8186 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008187 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008188 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8189 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8190 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8191 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8192 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8193 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008194 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8195 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8196 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008197 }
8198
8199 X86AddressMode AM;
8200 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008201 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008202 AM.BaseType = X86AddressMode::RegBase;
8203 AM.Base.Reg = Op.getReg();
8204 } else {
8205 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008206 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008207 }
8208 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008209 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008210 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008211 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008212 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008213 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008214 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008215 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008216 AM.GV = Op.getGlobal();
8217 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008218 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008219 }
Chris Lattner52600972009-09-02 05:57:00 +00008220 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008221 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008222
8223 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008224 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008225
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008226 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008227 return BB;
8228 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008229 // String/text processing lowering.
8230 case X86::PCMPISTRM128REG:
8231 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8232 case X86::PCMPISTRM128MEM:
8233 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8234 case X86::PCMPESTRM128REG:
8235 return EmitPCMP(MI, BB, 5, false /* in mem */);
8236 case X86::PCMPESTRM128MEM:
8237 return EmitPCMP(MI, BB, 5, true /* in mem */);
8238
8239 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008240 case X86::ATOMAND32:
8241 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008242 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008243 X86::LCMPXCHG32, X86::MOV32rr,
8244 X86::NOT32r, X86::EAX,
8245 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008246 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008247 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8248 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008249 X86::LCMPXCHG32, X86::MOV32rr,
8250 X86::NOT32r, X86::EAX,
8251 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008252 case X86::ATOMXOR32:
8253 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008254 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008255 X86::LCMPXCHG32, X86::MOV32rr,
8256 X86::NOT32r, X86::EAX,
8257 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008258 case X86::ATOMNAND32:
8259 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008260 X86::AND32ri, X86::MOV32rm,
8261 X86::LCMPXCHG32, X86::MOV32rr,
8262 X86::NOT32r, X86::EAX,
8263 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008264 case X86::ATOMMIN32:
8265 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8266 case X86::ATOMMAX32:
8267 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8268 case X86::ATOMUMIN32:
8269 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8270 case X86::ATOMUMAX32:
8271 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008272
8273 case X86::ATOMAND16:
8274 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8275 X86::AND16ri, X86::MOV16rm,
8276 X86::LCMPXCHG16, X86::MOV16rr,
8277 X86::NOT16r, X86::AX,
8278 X86::GR16RegisterClass);
8279 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008280 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008281 X86::OR16ri, X86::MOV16rm,
8282 X86::LCMPXCHG16, X86::MOV16rr,
8283 X86::NOT16r, X86::AX,
8284 X86::GR16RegisterClass);
8285 case X86::ATOMXOR16:
8286 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8287 X86::XOR16ri, X86::MOV16rm,
8288 X86::LCMPXCHG16, X86::MOV16rr,
8289 X86::NOT16r, X86::AX,
8290 X86::GR16RegisterClass);
8291 case X86::ATOMNAND16:
8292 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8293 X86::AND16ri, X86::MOV16rm,
8294 X86::LCMPXCHG16, X86::MOV16rr,
8295 X86::NOT16r, X86::AX,
8296 X86::GR16RegisterClass, true);
8297 case X86::ATOMMIN16:
8298 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8299 case X86::ATOMMAX16:
8300 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8301 case X86::ATOMUMIN16:
8302 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8303 case X86::ATOMUMAX16:
8304 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8305
8306 case X86::ATOMAND8:
8307 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8308 X86::AND8ri, X86::MOV8rm,
8309 X86::LCMPXCHG8, X86::MOV8rr,
8310 X86::NOT8r, X86::AL,
8311 X86::GR8RegisterClass);
8312 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008313 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008314 X86::OR8ri, X86::MOV8rm,
8315 X86::LCMPXCHG8, X86::MOV8rr,
8316 X86::NOT8r, X86::AL,
8317 X86::GR8RegisterClass);
8318 case X86::ATOMXOR8:
8319 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8320 X86::XOR8ri, X86::MOV8rm,
8321 X86::LCMPXCHG8, X86::MOV8rr,
8322 X86::NOT8r, X86::AL,
8323 X86::GR8RegisterClass);
8324 case X86::ATOMNAND8:
8325 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8326 X86::AND8ri, X86::MOV8rm,
8327 X86::LCMPXCHG8, X86::MOV8rr,
8328 X86::NOT8r, X86::AL,
8329 X86::GR8RegisterClass, true);
8330 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008331 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008332 case X86::ATOMAND64:
8333 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008334 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008335 X86::LCMPXCHG64, X86::MOV64rr,
8336 X86::NOT64r, X86::RAX,
8337 X86::GR64RegisterClass);
8338 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008339 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8340 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008341 X86::LCMPXCHG64, X86::MOV64rr,
8342 X86::NOT64r, X86::RAX,
8343 X86::GR64RegisterClass);
8344 case X86::ATOMXOR64:
8345 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008346 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008347 X86::LCMPXCHG64, X86::MOV64rr,
8348 X86::NOT64r, X86::RAX,
8349 X86::GR64RegisterClass);
8350 case X86::ATOMNAND64:
8351 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8352 X86::AND64ri32, X86::MOV64rm,
8353 X86::LCMPXCHG64, X86::MOV64rr,
8354 X86::NOT64r, X86::RAX,
8355 X86::GR64RegisterClass, true);
8356 case X86::ATOMMIN64:
8357 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8358 case X86::ATOMMAX64:
8359 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8360 case X86::ATOMUMIN64:
8361 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8362 case X86::ATOMUMAX64:
8363 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008364
8365 // This group does 64-bit operations on a 32-bit host.
8366 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008367 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008368 X86::AND32rr, X86::AND32rr,
8369 X86::AND32ri, X86::AND32ri,
8370 false);
8371 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008372 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008373 X86::OR32rr, X86::OR32rr,
8374 X86::OR32ri, X86::OR32ri,
8375 false);
8376 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008377 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008378 X86::XOR32rr, X86::XOR32rr,
8379 X86::XOR32ri, X86::XOR32ri,
8380 false);
8381 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008382 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008383 X86::AND32rr, X86::AND32rr,
8384 X86::AND32ri, X86::AND32ri,
8385 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008386 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008387 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008388 X86::ADD32rr, X86::ADC32rr,
8389 X86::ADD32ri, X86::ADC32ri,
8390 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008391 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008392 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008393 X86::SUB32rr, X86::SBB32rr,
8394 X86::SUB32ri, X86::SBB32ri,
8395 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008396 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008397 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008398 X86::MOV32rr, X86::MOV32rr,
8399 X86::MOV32ri, X86::MOV32ri,
8400 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008401 case X86::VASTART_SAVE_XMM_REGS:
8402 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008403 }
8404}
8405
8406//===----------------------------------------------------------------------===//
8407// X86 Optimization Hooks
8408//===----------------------------------------------------------------------===//
8409
Dan Gohman475871a2008-07-27 21:46:04 +00008410void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008411 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008412 APInt &KnownZero,
8413 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008414 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008415 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008416 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008417 assert((Opc >= ISD::BUILTIN_OP_END ||
8418 Opc == ISD::INTRINSIC_WO_CHAIN ||
8419 Opc == ISD::INTRINSIC_W_CHAIN ||
8420 Opc == ISD::INTRINSIC_VOID) &&
8421 "Should use MaskedValueIsZero if you don't know whether Op"
8422 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008423
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008424 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008425 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008426 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008427 case X86ISD::ADD:
8428 case X86ISD::SUB:
8429 case X86ISD::SMUL:
8430 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008431 case X86ISD::INC:
8432 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008433 case X86ISD::OR:
8434 case X86ISD::XOR:
8435 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008436 // These nodes' second result is a boolean.
8437 if (Op.getResNo() == 0)
8438 break;
8439 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008440 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008441 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8442 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008443 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008444 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008445}
Chris Lattner259e97c2006-01-31 19:43:35 +00008446
Evan Cheng206ee9d2006-07-07 08:33:52 +00008447/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008448/// node is a GlobalAddress + offset.
8449bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8450 GlobalValue* &GA, int64_t &Offset) const{
8451 if (N->getOpcode() == X86ISD::Wrapper) {
8452 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008453 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008454 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008455 return true;
8456 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008457 }
Evan Chengad4196b2008-05-12 19:56:52 +00008458 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008459}
8460
Nate Begeman9008ca62009-04-27 18:41:29 +00008461static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008462 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008463 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008464 SelectionDAG &DAG, MachineFrameInfo *MFI,
8465 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008466 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008467 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008468 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008469 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008470 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008471 return false;
8472 continue;
8473 }
8474
Dan Gohman475871a2008-07-27 21:46:04 +00008475 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008476 if (!Elt.getNode() ||
8477 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008478 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008479 if (!LDBase) {
8480 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008481 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008482 LDBase = cast<LoadSDNode>(Elt.getNode());
8483 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008484 continue;
8485 }
8486 if (Elt.getOpcode() == ISD::UNDEF)
8487 continue;
8488
Nate Begemanabc01992009-06-05 21:37:30 +00008489 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008490 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008491 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008492 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008493 }
8494 return true;
8495}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008496
8497/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8498/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8499/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008500/// order. In the case of v2i64, it will see if it can rewrite the
8501/// shuffle to be an appropriate build vector so it can take advantage of
8502// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008503static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008504 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008505 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008506 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008507 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008508 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8509 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008510
Eli Friedman7a5e5552009-06-07 06:52:44 +00008511 if (VT.getSizeInBits() != 128)
8512 return SDValue();
8513
Mon P Wang1e955802009-04-03 02:43:30 +00008514 // Try to combine a vector_shuffle into a 128-bit load.
8515 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008516 LoadSDNode *LD = NULL;
8517 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008518 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008519 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008520 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008521
Eli Friedman7a5e5552009-06-07 06:52:44 +00008522 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008523 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008524 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8525 LD->getSrcValue(), LD->getSrcValueOffset(),
8526 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008527 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008528 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008529 LD->isVolatile(), LD->getAlignment());
8530 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008531 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008532 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8533 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008534 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8535 }
8536 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008537}
Evan Chengd880b972008-05-09 21:53:03 +00008538
Chris Lattner83e6c992006-10-04 06:57:07 +00008539/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008540static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008541 const X86Subtarget *Subtarget) {
8542 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008543 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008544 // Get the LHS/RHS of the select.
8545 SDValue LHS = N->getOperand(1);
8546 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008547
Dan Gohman670e5392009-09-21 18:03:22 +00008548 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8549 // instructions have the peculiarity that if either operand is a NaN,
8550 // they chose what we call the RHS operand (and as such are not symmetric).
8551 // It happens that this matches the semantics of the common C idiom
8552 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008553 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008554 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008555 Cond.getOpcode() == ISD::SETCC) {
8556 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008557
Chris Lattner47b4ce82009-03-11 05:48:52 +00008558 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008559 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008560 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8561 switch (CC) {
8562 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008563 case ISD::SETULT:
8564 // This can be a min if we can prove that at least one of the operands
8565 // is not a nan.
8566 if (!FiniteOnlyFPMath()) {
8567 if (DAG.isKnownNeverNaN(RHS)) {
8568 // Put the potential NaN in the RHS so that SSE will preserve it.
8569 std::swap(LHS, RHS);
8570 } else if (!DAG.isKnownNeverNaN(LHS))
8571 break;
8572 }
8573 Opcode = X86ISD::FMIN;
8574 break;
8575 case ISD::SETOLE:
8576 // This can be a min if we can prove that at least one of the operands
8577 // is not a nan.
8578 if (!FiniteOnlyFPMath()) {
8579 if (DAG.isKnownNeverNaN(LHS)) {
8580 // Put the potential NaN in the RHS so that SSE will preserve it.
8581 std::swap(LHS, RHS);
8582 } else if (!DAG.isKnownNeverNaN(RHS))
8583 break;
8584 }
8585 Opcode = X86ISD::FMIN;
8586 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008587 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008588 // This can be a min, but if either operand is a NaN we need it to
8589 // preserve the original LHS.
8590 std::swap(LHS, RHS);
8591 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008592 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008593 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008594 Opcode = X86ISD::FMIN;
8595 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008596
Dan Gohman670e5392009-09-21 18:03:22 +00008597 case ISD::SETOGE:
8598 // This can be a max if we can prove that at least one of the operands
8599 // is not a nan.
8600 if (!FiniteOnlyFPMath()) {
8601 if (DAG.isKnownNeverNaN(LHS)) {
8602 // Put the potential NaN in the RHS so that SSE will preserve it.
8603 std::swap(LHS, RHS);
8604 } else if (!DAG.isKnownNeverNaN(RHS))
8605 break;
8606 }
8607 Opcode = X86ISD::FMAX;
8608 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008609 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008610 // This can be a max if we can prove that at least one of the operands
8611 // is not a nan.
8612 if (!FiniteOnlyFPMath()) {
8613 if (DAG.isKnownNeverNaN(RHS)) {
8614 // Put the potential NaN in the RHS so that SSE will preserve it.
8615 std::swap(LHS, RHS);
8616 } else if (!DAG.isKnownNeverNaN(LHS))
8617 break;
8618 }
8619 Opcode = X86ISD::FMAX;
8620 break;
8621 case ISD::SETUGE:
8622 // This can be a max, but if either operand is a NaN we need it to
8623 // preserve the original LHS.
8624 std::swap(LHS, RHS);
8625 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008626 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008627 case ISD::SETGE:
8628 Opcode = X86ISD::FMAX;
8629 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008630 }
Dan Gohman670e5392009-09-21 18:03:22 +00008631 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008632 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8633 switch (CC) {
8634 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008635 case ISD::SETOGE:
8636 // This can be a min if we can prove that at least one of the operands
8637 // is not a nan.
8638 if (!FiniteOnlyFPMath()) {
8639 if (DAG.isKnownNeverNaN(RHS)) {
8640 // Put the potential NaN in the RHS so that SSE will preserve it.
8641 std::swap(LHS, RHS);
8642 } else if (!DAG.isKnownNeverNaN(LHS))
8643 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008644 }
Dan Gohman670e5392009-09-21 18:03:22 +00008645 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008646 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008647 case ISD::SETUGT:
8648 // This can be a min if we can prove that at least one of the operands
8649 // is not a nan.
8650 if (!FiniteOnlyFPMath()) {
8651 if (DAG.isKnownNeverNaN(LHS)) {
8652 // Put the potential NaN in the RHS so that SSE will preserve it.
8653 std::swap(LHS, RHS);
8654 } else if (!DAG.isKnownNeverNaN(RHS))
8655 break;
8656 }
8657 Opcode = X86ISD::FMIN;
8658 break;
8659 case ISD::SETUGE:
8660 // This can be a min, but if either operand is a NaN we need it to
8661 // preserve the original LHS.
8662 std::swap(LHS, RHS);
8663 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008664 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008665 case ISD::SETGE:
8666 Opcode = X86ISD::FMIN;
8667 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008668
Dan Gohman670e5392009-09-21 18:03:22 +00008669 case ISD::SETULT:
8670 // This can be a max if we can prove that at least one of the operands
8671 // is not a nan.
8672 if (!FiniteOnlyFPMath()) {
8673 if (DAG.isKnownNeverNaN(LHS)) {
8674 // Put the potential NaN in the RHS so that SSE will preserve it.
8675 std::swap(LHS, RHS);
8676 } else if (!DAG.isKnownNeverNaN(RHS))
8677 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008678 }
Dan Gohman670e5392009-09-21 18:03:22 +00008679 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008680 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008681 case ISD::SETOLE:
8682 // This can be a max if we can prove that at least one of the operands
8683 // is not a nan.
8684 if (!FiniteOnlyFPMath()) {
8685 if (DAG.isKnownNeverNaN(RHS)) {
8686 // Put the potential NaN in the RHS so that SSE will preserve it.
8687 std::swap(LHS, RHS);
8688 } else if (!DAG.isKnownNeverNaN(LHS))
8689 break;
8690 }
8691 Opcode = X86ISD::FMAX;
8692 break;
8693 case ISD::SETULE:
8694 // This can be a max, but if either operand is a NaN we need it to
8695 // preserve the original LHS.
8696 std::swap(LHS, RHS);
8697 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008698 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008699 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008700 Opcode = X86ISD::FMAX;
8701 break;
8702 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008703 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008704
Chris Lattner47b4ce82009-03-11 05:48:52 +00008705 if (Opcode)
8706 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008707 }
Eric Christopherfd179292009-08-27 18:07:15 +00008708
Chris Lattnerd1980a52009-03-12 06:52:53 +00008709 // If this is a select between two integer constants, try to do some
8710 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008711 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8712 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008713 // Don't do this for crazy integer types.
8714 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8715 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008716 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008717 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008718
Chris Lattnercee56e72009-03-13 05:53:31 +00008719 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008720 // Efficiently invertible.
8721 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8722 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8723 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8724 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008725 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008726 }
Eric Christopherfd179292009-08-27 18:07:15 +00008727
Chris Lattnerd1980a52009-03-12 06:52:53 +00008728 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008729 if (FalseC->getAPIntValue() == 0 &&
8730 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008731 if (NeedsCondInvert) // Invert the condition if needed.
8732 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8733 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008734
Chris Lattnerd1980a52009-03-12 06:52:53 +00008735 // Zero extend the condition if needed.
8736 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008737
Chris Lattnercee56e72009-03-13 05:53:31 +00008738 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008739 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008740 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008741 }
Eric Christopherfd179292009-08-27 18:07:15 +00008742
Chris Lattner97a29a52009-03-13 05:22:11 +00008743 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008744 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008745 if (NeedsCondInvert) // Invert the condition if needed.
8746 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8747 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008748
Chris Lattner97a29a52009-03-13 05:22:11 +00008749 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008750 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8751 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008752 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008753 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008754 }
Eric Christopherfd179292009-08-27 18:07:15 +00008755
Chris Lattnercee56e72009-03-13 05:53:31 +00008756 // Optimize cases that will turn into an LEA instruction. This requires
8757 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008758 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008759 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008760 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008761
Chris Lattnercee56e72009-03-13 05:53:31 +00008762 bool isFastMultiplier = false;
8763 if (Diff < 10) {
8764 switch ((unsigned char)Diff) {
8765 default: break;
8766 case 1: // result = add base, cond
8767 case 2: // result = lea base( , cond*2)
8768 case 3: // result = lea base(cond, cond*2)
8769 case 4: // result = lea base( , cond*4)
8770 case 5: // result = lea base(cond, cond*4)
8771 case 8: // result = lea base( , cond*8)
8772 case 9: // result = lea base(cond, cond*8)
8773 isFastMultiplier = true;
8774 break;
8775 }
8776 }
Eric Christopherfd179292009-08-27 18:07:15 +00008777
Chris Lattnercee56e72009-03-13 05:53:31 +00008778 if (isFastMultiplier) {
8779 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8780 if (NeedsCondInvert) // Invert the condition if needed.
8781 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8782 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008783
Chris Lattnercee56e72009-03-13 05:53:31 +00008784 // Zero extend the condition if needed.
8785 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8786 Cond);
8787 // Scale the condition by the difference.
8788 if (Diff != 1)
8789 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8790 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008791
Chris Lattnercee56e72009-03-13 05:53:31 +00008792 // Add the base if non-zero.
8793 if (FalseC->getAPIntValue() != 0)
8794 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8795 SDValue(FalseC, 0));
8796 return Cond;
8797 }
Eric Christopherfd179292009-08-27 18:07:15 +00008798 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008799 }
8800 }
Eric Christopherfd179292009-08-27 18:07:15 +00008801
Dan Gohman475871a2008-07-27 21:46:04 +00008802 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008803}
8804
Chris Lattnerd1980a52009-03-12 06:52:53 +00008805/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8806static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8807 TargetLowering::DAGCombinerInfo &DCI) {
8808 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008809
Chris Lattnerd1980a52009-03-12 06:52:53 +00008810 // If the flag operand isn't dead, don't touch this CMOV.
8811 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8812 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008813
Chris Lattnerd1980a52009-03-12 06:52:53 +00008814 // If this is a select between two integer constants, try to do some
8815 // optimizations. Note that the operands are ordered the opposite of SELECT
8816 // operands.
8817 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8818 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8819 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8820 // larger than FalseC (the false value).
8821 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008822
Chris Lattnerd1980a52009-03-12 06:52:53 +00008823 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8824 CC = X86::GetOppositeBranchCondition(CC);
8825 std::swap(TrueC, FalseC);
8826 }
Eric Christopherfd179292009-08-27 18:07:15 +00008827
Chris Lattnerd1980a52009-03-12 06:52:53 +00008828 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008829 // This is efficient for any integer data type (including i8/i16) and
8830 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008831 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8832 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008833 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8834 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008835
Chris Lattnerd1980a52009-03-12 06:52:53 +00008836 // Zero extend the condition if needed.
8837 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008838
Chris Lattnerd1980a52009-03-12 06:52:53 +00008839 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8840 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008841 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008842 if (N->getNumValues() == 2) // Dead flag value?
8843 return DCI.CombineTo(N, Cond, SDValue());
8844 return Cond;
8845 }
Eric Christopherfd179292009-08-27 18:07:15 +00008846
Chris Lattnercee56e72009-03-13 05:53:31 +00008847 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8848 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008849 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8850 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008851 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8852 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008853
Chris Lattner97a29a52009-03-13 05:22:11 +00008854 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008855 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8856 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008857 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8858 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008859
Chris Lattner97a29a52009-03-13 05:22:11 +00008860 if (N->getNumValues() == 2) // Dead flag value?
8861 return DCI.CombineTo(N, Cond, SDValue());
8862 return Cond;
8863 }
Eric Christopherfd179292009-08-27 18:07:15 +00008864
Chris Lattnercee56e72009-03-13 05:53:31 +00008865 // Optimize cases that will turn into an LEA instruction. This requires
8866 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008867 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008868 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008869 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008870
Chris Lattnercee56e72009-03-13 05:53:31 +00008871 bool isFastMultiplier = false;
8872 if (Diff < 10) {
8873 switch ((unsigned char)Diff) {
8874 default: break;
8875 case 1: // result = add base, cond
8876 case 2: // result = lea base( , cond*2)
8877 case 3: // result = lea base(cond, cond*2)
8878 case 4: // result = lea base( , cond*4)
8879 case 5: // result = lea base(cond, cond*4)
8880 case 8: // result = lea base( , cond*8)
8881 case 9: // result = lea base(cond, cond*8)
8882 isFastMultiplier = true;
8883 break;
8884 }
8885 }
Eric Christopherfd179292009-08-27 18:07:15 +00008886
Chris Lattnercee56e72009-03-13 05:53:31 +00008887 if (isFastMultiplier) {
8888 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8889 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008890 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8891 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008892 // Zero extend the condition if needed.
8893 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8894 Cond);
8895 // Scale the condition by the difference.
8896 if (Diff != 1)
8897 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8898 DAG.getConstant(Diff, Cond.getValueType()));
8899
8900 // Add the base if non-zero.
8901 if (FalseC->getAPIntValue() != 0)
8902 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8903 SDValue(FalseC, 0));
8904 if (N->getNumValues() == 2) // Dead flag value?
8905 return DCI.CombineTo(N, Cond, SDValue());
8906 return Cond;
8907 }
Eric Christopherfd179292009-08-27 18:07:15 +00008908 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008909 }
8910 }
8911 return SDValue();
8912}
8913
8914
Evan Cheng0b0cd912009-03-28 05:57:29 +00008915/// PerformMulCombine - Optimize a single multiply with constant into two
8916/// in order to implement it with two cheaper instructions, e.g.
8917/// LEA + SHL, LEA + LEA.
8918static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8919 TargetLowering::DAGCombinerInfo &DCI) {
8920 if (DAG.getMachineFunction().
8921 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8922 return SDValue();
8923
8924 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8925 return SDValue();
8926
Owen Andersone50ed302009-08-10 22:56:29 +00008927 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008928 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008929 return SDValue();
8930
8931 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8932 if (!C)
8933 return SDValue();
8934 uint64_t MulAmt = C->getZExtValue();
8935 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8936 return SDValue();
8937
8938 uint64_t MulAmt1 = 0;
8939 uint64_t MulAmt2 = 0;
8940 if ((MulAmt % 9) == 0) {
8941 MulAmt1 = 9;
8942 MulAmt2 = MulAmt / 9;
8943 } else if ((MulAmt % 5) == 0) {
8944 MulAmt1 = 5;
8945 MulAmt2 = MulAmt / 5;
8946 } else if ((MulAmt % 3) == 0) {
8947 MulAmt1 = 3;
8948 MulAmt2 = MulAmt / 3;
8949 }
8950 if (MulAmt2 &&
8951 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8952 DebugLoc DL = N->getDebugLoc();
8953
8954 if (isPowerOf2_64(MulAmt2) &&
8955 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8956 // If second multiplifer is pow2, issue it first. We want the multiply by
8957 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8958 // is an add.
8959 std::swap(MulAmt1, MulAmt2);
8960
8961 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008962 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008963 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008964 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008965 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008966 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008967 DAG.getConstant(MulAmt1, VT));
8968
Eric Christopherfd179292009-08-27 18:07:15 +00008969 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008970 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008971 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008972 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008973 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008974 DAG.getConstant(MulAmt2, VT));
8975
8976 // Do not add new nodes to DAG combiner worklist.
8977 DCI.CombineTo(N, NewMul, false);
8978 }
8979 return SDValue();
8980}
8981
Evan Chengad9c0a32009-12-15 00:53:42 +00008982static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
8983 SDValue N0 = N->getOperand(0);
8984 SDValue N1 = N->getOperand(1);
8985 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
8986 EVT VT = N0.getValueType();
8987
8988 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
8989 // since the result of setcc_c is all zero's or all ones.
8990 if (N1C && N0.getOpcode() == ISD::AND &&
8991 N0.getOperand(1).getOpcode() == ISD::Constant) {
8992 SDValue N00 = N0.getOperand(0);
8993 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
8994 ((N00.getOpcode() == ISD::ANY_EXTEND ||
8995 N00.getOpcode() == ISD::ZERO_EXTEND) &&
8996 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
8997 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
8998 APInt ShAmt = N1C->getAPIntValue();
8999 Mask = Mask.shl(ShAmt);
9000 if (Mask != 0)
9001 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9002 N00, DAG.getConstant(Mask, VT));
9003 }
9004 }
9005
9006 return SDValue();
9007}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009008
Nate Begeman740ab032009-01-26 00:52:55 +00009009/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9010/// when possible.
9011static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9012 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009013 EVT VT = N->getValueType(0);
9014 if (!VT.isVector() && VT.isInteger() &&
9015 N->getOpcode() == ISD::SHL)
9016 return PerformSHLCombine(N, DAG);
9017
Nate Begeman740ab032009-01-26 00:52:55 +00009018 // On X86 with SSE2 support, we can transform this to a vector shift if
9019 // all elements are shifted by the same amount. We can't do this in legalize
9020 // because the a constant vector is typically transformed to a constant pool
9021 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009022 if (!Subtarget->hasSSE2())
9023 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009024
Owen Anderson825b72b2009-08-11 20:47:22 +00009025 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009026 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009027
Mon P Wang3becd092009-01-28 08:12:05 +00009028 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009029 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009030 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009031 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009032 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9033 unsigned NumElts = VT.getVectorNumElements();
9034 unsigned i = 0;
9035 for (; i != NumElts; ++i) {
9036 SDValue Arg = ShAmtOp.getOperand(i);
9037 if (Arg.getOpcode() == ISD::UNDEF) continue;
9038 BaseShAmt = Arg;
9039 break;
9040 }
9041 for (; i != NumElts; ++i) {
9042 SDValue Arg = ShAmtOp.getOperand(i);
9043 if (Arg.getOpcode() == ISD::UNDEF) continue;
9044 if (Arg != BaseShAmt) {
9045 return SDValue();
9046 }
9047 }
9048 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009049 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009050 SDValue InVec = ShAmtOp.getOperand(0);
9051 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9052 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9053 unsigned i = 0;
9054 for (; i != NumElts; ++i) {
9055 SDValue Arg = InVec.getOperand(i);
9056 if (Arg.getOpcode() == ISD::UNDEF) continue;
9057 BaseShAmt = Arg;
9058 break;
9059 }
9060 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9061 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9062 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9063 if (C->getZExtValue() == SplatIdx)
9064 BaseShAmt = InVec.getOperand(1);
9065 }
9066 }
9067 if (BaseShAmt.getNode() == 0)
9068 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9069 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009070 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009071 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009072
Mon P Wangefa42202009-09-03 19:56:25 +00009073 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009074 if (EltVT.bitsGT(MVT::i32))
9075 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9076 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009077 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009078
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009079 // The shift amount is identical so we can do a vector shift.
9080 SDValue ValOp = N->getOperand(0);
9081 switch (N->getOpcode()) {
9082 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009083 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009084 break;
9085 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009086 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009087 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009088 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009089 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009090 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009091 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009092 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009093 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009094 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009095 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009096 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009097 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009098 break;
9099 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009100 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009101 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009102 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009103 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009104 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009105 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009106 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009107 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009108 break;
9109 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009110 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009111 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009112 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009113 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009114 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009115 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009116 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009117 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009118 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009119 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009120 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009121 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009122 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009123 }
9124 return SDValue();
9125}
9126
Chris Lattner149a4e52008-02-22 02:09:43 +00009127/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009128static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009129 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009130 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9131 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009132 // A preferable solution to the general problem is to figure out the right
9133 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009134
9135 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009136 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009137 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009138 if (VT.getSizeInBits() != 64)
9139 return SDValue();
9140
Devang Patel578efa92009-06-05 21:57:13 +00009141 const Function *F = DAG.getMachineFunction().getFunction();
9142 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009143 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009144 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009145 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009146 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009147 isa<LoadSDNode>(St->getValue()) &&
9148 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9149 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009150 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009151 LoadSDNode *Ld = 0;
9152 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009153 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009154 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009155 // Must be a store of a load. We currently handle two cases: the load
9156 // is a direct child, and it's under an intervening TokenFactor. It is
9157 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009158 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009159 Ld = cast<LoadSDNode>(St->getChain());
9160 else if (St->getValue().hasOneUse() &&
9161 ChainVal->getOpcode() == ISD::TokenFactor) {
9162 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009163 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009164 TokenFactorIndex = i;
9165 Ld = cast<LoadSDNode>(St->getValue());
9166 } else
9167 Ops.push_back(ChainVal->getOperand(i));
9168 }
9169 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009170
Evan Cheng536e6672009-03-12 05:59:15 +00009171 if (!Ld || !ISD::isNormalLoad(Ld))
9172 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009173
Evan Cheng536e6672009-03-12 05:59:15 +00009174 // If this is not the MMX case, i.e. we are just turning i64 load/store
9175 // into f64 load/store, avoid the transformation if there are multiple
9176 // uses of the loaded value.
9177 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9178 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009179
Evan Cheng536e6672009-03-12 05:59:15 +00009180 DebugLoc LdDL = Ld->getDebugLoc();
9181 DebugLoc StDL = N->getDebugLoc();
9182 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9183 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9184 // pair instead.
9185 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009186 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009187 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9188 Ld->getBasePtr(), Ld->getSrcValue(),
9189 Ld->getSrcValueOffset(), Ld->isVolatile(),
9190 Ld->getAlignment());
9191 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009192 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009193 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009194 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009195 Ops.size());
9196 }
Evan Cheng536e6672009-03-12 05:59:15 +00009197 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009198 St->getSrcValue(), St->getSrcValueOffset(),
9199 St->isVolatile(), St->getAlignment());
9200 }
Evan Cheng536e6672009-03-12 05:59:15 +00009201
9202 // Otherwise, lower to two pairs of 32-bit loads / stores.
9203 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009204 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9205 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009206
Owen Anderson825b72b2009-08-11 20:47:22 +00009207 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009208 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9209 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009210 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009211 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9212 Ld->isVolatile(),
9213 MinAlign(Ld->getAlignment(), 4));
9214
9215 SDValue NewChain = LoLd.getValue(1);
9216 if (TokenFactorIndex != -1) {
9217 Ops.push_back(LoLd);
9218 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009219 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009220 Ops.size());
9221 }
9222
9223 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009224 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9225 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009226
9227 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9228 St->getSrcValue(), St->getSrcValueOffset(),
9229 St->isVolatile(), St->getAlignment());
9230 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9231 St->getSrcValue(),
9232 St->getSrcValueOffset() + 4,
9233 St->isVolatile(),
9234 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009235 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009236 }
Dan Gohman475871a2008-07-27 21:46:04 +00009237 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009238}
9239
Chris Lattner6cf73262008-01-25 06:14:17 +00009240/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9241/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009242static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009243 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9244 // F[X]OR(0.0, x) -> x
9245 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009246 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9247 if (C->getValueAPF().isPosZero())
9248 return N->getOperand(1);
9249 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9250 if (C->getValueAPF().isPosZero())
9251 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009252 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009253}
9254
9255/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009256static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009257 // FAND(0.0, x) -> 0.0
9258 // FAND(x, 0.0) -> 0.0
9259 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9260 if (C->getValueAPF().isPosZero())
9261 return N->getOperand(0);
9262 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9263 if (C->getValueAPF().isPosZero())
9264 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009265 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009266}
9267
Dan Gohmane5af2d32009-01-29 01:59:02 +00009268static SDValue PerformBTCombine(SDNode *N,
9269 SelectionDAG &DAG,
9270 TargetLowering::DAGCombinerInfo &DCI) {
9271 // BT ignores high bits in the bit index operand.
9272 SDValue Op1 = N->getOperand(1);
9273 if (Op1.hasOneUse()) {
9274 unsigned BitWidth = Op1.getValueSizeInBits();
9275 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9276 APInt KnownZero, KnownOne;
9277 TargetLowering::TargetLoweringOpt TLO(DAG);
9278 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9279 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9280 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9281 DCI.CommitTargetLoweringOpt(TLO);
9282 }
9283 return SDValue();
9284}
Chris Lattner83e6c992006-10-04 06:57:07 +00009285
Eli Friedman7a5e5552009-06-07 06:52:44 +00009286static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9287 SDValue Op = N->getOperand(0);
9288 if (Op.getOpcode() == ISD::BIT_CONVERT)
9289 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009290 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009291 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009292 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009293 OpVT.getVectorElementType().getSizeInBits()) {
9294 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9295 }
9296 return SDValue();
9297}
9298
Owen Anderson99177002009-06-29 18:04:45 +00009299// On X86 and X86-64, atomic operations are lowered to locked instructions.
9300// Locked instructions, in turn, have implicit fence semantics (all memory
9301// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009302// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009303// fence-atomic-fence.
9304static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9305 SDValue atomic = N->getOperand(0);
9306 switch (atomic.getOpcode()) {
9307 case ISD::ATOMIC_CMP_SWAP:
9308 case ISD::ATOMIC_SWAP:
9309 case ISD::ATOMIC_LOAD_ADD:
9310 case ISD::ATOMIC_LOAD_SUB:
9311 case ISD::ATOMIC_LOAD_AND:
9312 case ISD::ATOMIC_LOAD_OR:
9313 case ISD::ATOMIC_LOAD_XOR:
9314 case ISD::ATOMIC_LOAD_NAND:
9315 case ISD::ATOMIC_LOAD_MIN:
9316 case ISD::ATOMIC_LOAD_MAX:
9317 case ISD::ATOMIC_LOAD_UMIN:
9318 case ISD::ATOMIC_LOAD_UMAX:
9319 break;
9320 default:
9321 return SDValue();
9322 }
Eric Christopherfd179292009-08-27 18:07:15 +00009323
Owen Anderson99177002009-06-29 18:04:45 +00009324 SDValue fence = atomic.getOperand(0);
9325 if (fence.getOpcode() != ISD::MEMBARRIER)
9326 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009327
Owen Anderson99177002009-06-29 18:04:45 +00009328 switch (atomic.getOpcode()) {
9329 case ISD::ATOMIC_CMP_SWAP:
9330 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9331 atomic.getOperand(1), atomic.getOperand(2),
9332 atomic.getOperand(3));
9333 case ISD::ATOMIC_SWAP:
9334 case ISD::ATOMIC_LOAD_ADD:
9335 case ISD::ATOMIC_LOAD_SUB:
9336 case ISD::ATOMIC_LOAD_AND:
9337 case ISD::ATOMIC_LOAD_OR:
9338 case ISD::ATOMIC_LOAD_XOR:
9339 case ISD::ATOMIC_LOAD_NAND:
9340 case ISD::ATOMIC_LOAD_MIN:
9341 case ISD::ATOMIC_LOAD_MAX:
9342 case ISD::ATOMIC_LOAD_UMIN:
9343 case ISD::ATOMIC_LOAD_UMAX:
9344 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9345 atomic.getOperand(1), atomic.getOperand(2));
9346 default:
9347 return SDValue();
9348 }
9349}
9350
Evan Cheng2e489c42009-12-16 00:53:11 +00009351static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9352 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9353 // (and (i32 x86isd::setcc_carry), 1)
9354 // This eliminates the zext. This transformation is necessary because
9355 // ISD::SETCC is always legalized to i8.
9356 DebugLoc dl = N->getDebugLoc();
9357 SDValue N0 = N->getOperand(0);
9358 EVT VT = N->getValueType(0);
9359 if (N0.getOpcode() == ISD::AND &&
9360 N0.hasOneUse() &&
9361 N0.getOperand(0).hasOneUse()) {
9362 SDValue N00 = N0.getOperand(0);
9363 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9364 return SDValue();
9365 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9366 if (!C || C->getZExtValue() != 1)
9367 return SDValue();
9368 return DAG.getNode(ISD::AND, dl, VT,
9369 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9370 N00.getOperand(0), N00.getOperand(1)),
9371 DAG.getConstant(1, VT));
9372 }
9373
9374 return SDValue();
9375}
9376
Dan Gohman475871a2008-07-27 21:46:04 +00009377SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009378 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009379 SelectionDAG &DAG = DCI.DAG;
9380 switch (N->getOpcode()) {
9381 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009382 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009383 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009384 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009385 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009386 case ISD::SHL:
9387 case ISD::SRA:
9388 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009389 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009390 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009391 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9392 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009393 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009394 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009395 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009396 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009397 }
9398
Dan Gohman475871a2008-07-27 21:46:04 +00009399 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009400}
9401
Evan Cheng60c07e12006-07-05 22:17:51 +00009402//===----------------------------------------------------------------------===//
9403// X86 Inline Assembly Support
9404//===----------------------------------------------------------------------===//
9405
Chris Lattnerb8105652009-07-20 17:51:36 +00009406static bool LowerToBSwap(CallInst *CI) {
9407 // FIXME: this should verify that we are targetting a 486 or better. If not,
9408 // we will turn this bswap into something that will be lowered to logical ops
9409 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9410 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009411
Chris Lattnerb8105652009-07-20 17:51:36 +00009412 // Verify this is a simple bswap.
9413 if (CI->getNumOperands() != 2 ||
9414 CI->getType() != CI->getOperand(1)->getType() ||
9415 !CI->getType()->isInteger())
9416 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009417
Chris Lattnerb8105652009-07-20 17:51:36 +00009418 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9419 if (!Ty || Ty->getBitWidth() % 16 != 0)
9420 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009421
Chris Lattnerb8105652009-07-20 17:51:36 +00009422 // Okay, we can do this xform, do so now.
9423 const Type *Tys[] = { Ty };
9424 Module *M = CI->getParent()->getParent()->getParent();
9425 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009426
Chris Lattnerb8105652009-07-20 17:51:36 +00009427 Value *Op = CI->getOperand(1);
9428 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009429
Chris Lattnerb8105652009-07-20 17:51:36 +00009430 CI->replaceAllUsesWith(Op);
9431 CI->eraseFromParent();
9432 return true;
9433}
9434
9435bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9436 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9437 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9438
9439 std::string AsmStr = IA->getAsmString();
9440
9441 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9442 std::vector<std::string> AsmPieces;
9443 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9444
9445 switch (AsmPieces.size()) {
9446 default: return false;
9447 case 1:
9448 AsmStr = AsmPieces[0];
9449 AsmPieces.clear();
9450 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9451
9452 // bswap $0
9453 if (AsmPieces.size() == 2 &&
9454 (AsmPieces[0] == "bswap" ||
9455 AsmPieces[0] == "bswapq" ||
9456 AsmPieces[0] == "bswapl") &&
9457 (AsmPieces[1] == "$0" ||
9458 AsmPieces[1] == "${0:q}")) {
9459 // No need to check constraints, nothing other than the equivalent of
9460 // "=r,0" would be valid here.
9461 return LowerToBSwap(CI);
9462 }
9463 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009464 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009465 AsmPieces.size() == 3 &&
9466 AsmPieces[0] == "rorw" &&
9467 AsmPieces[1] == "$$8," &&
9468 AsmPieces[2] == "${0:w}" &&
9469 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9470 return LowerToBSwap(CI);
9471 }
9472 break;
9473 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009474 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009475 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009476 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9477 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9478 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9479 std::vector<std::string> Words;
9480 SplitString(AsmPieces[0], Words, " \t");
9481 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9482 Words.clear();
9483 SplitString(AsmPieces[1], Words, " \t");
9484 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9485 Words.clear();
9486 SplitString(AsmPieces[2], Words, " \t,");
9487 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9488 Words[2] == "%edx") {
9489 return LowerToBSwap(CI);
9490 }
9491 }
9492 }
9493 }
9494 break;
9495 }
9496 return false;
9497}
9498
9499
9500
Chris Lattnerf4dff842006-07-11 02:54:03 +00009501/// getConstraintType - Given a constraint letter, return the type of
9502/// constraint it is for this target.
9503X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009504X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9505 if (Constraint.size() == 1) {
9506 switch (Constraint[0]) {
9507 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009508 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009509 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009510 case 'r':
9511 case 'R':
9512 case 'l':
9513 case 'q':
9514 case 'Q':
9515 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009516 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009517 case 'Y':
9518 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009519 case 'e':
9520 case 'Z':
9521 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009522 default:
9523 break;
9524 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009525 }
Chris Lattner4234f572007-03-25 02:14:49 +00009526 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009527}
9528
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009529/// LowerXConstraint - try to replace an X constraint, which matches anything,
9530/// with another that has more specific requirements based on the type of the
9531/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009532const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009533LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009534 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9535 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009536 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009537 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009538 return "Y";
9539 if (Subtarget->hasSSE1())
9540 return "x";
9541 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009542
Chris Lattner5e764232008-04-26 23:02:14 +00009543 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009544}
9545
Chris Lattner48884cd2007-08-25 00:47:38 +00009546/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9547/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009548void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009549 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009550 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009551 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009552 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009553 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009554
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009555 switch (Constraint) {
9556 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009557 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009558 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009559 if (C->getZExtValue() <= 31) {
9560 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009561 break;
9562 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009563 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009564 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009565 case 'J':
9566 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009567 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009568 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9569 break;
9570 }
9571 }
9572 return;
9573 case 'K':
9574 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009575 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009576 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9577 break;
9578 }
9579 }
9580 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009581 case 'N':
9582 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009583 if (C->getZExtValue() <= 255) {
9584 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009585 break;
9586 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009587 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009588 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009589 case 'e': {
9590 // 32-bit signed value
9591 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9592 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009593 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9594 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009595 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009596 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009597 break;
9598 }
9599 // FIXME gcc accepts some relocatable values here too, but only in certain
9600 // memory models; it's complicated.
9601 }
9602 return;
9603 }
9604 case 'Z': {
9605 // 32-bit unsigned value
9606 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9607 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009608 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9609 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009610 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9611 break;
9612 }
9613 }
9614 // FIXME gcc accepts some relocatable values here too, but only in certain
9615 // memory models; it's complicated.
9616 return;
9617 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009618 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009619 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009620 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009621 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009622 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009623 break;
9624 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009625
Chris Lattnerdc43a882007-05-03 16:52:29 +00009626 // If we are in non-pic codegen mode, we allow the address of a global (with
9627 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009628 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009629 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009630
Chris Lattner49921962009-05-08 18:23:14 +00009631 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9632 while (1) {
9633 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9634 Offset += GA->getOffset();
9635 break;
9636 } else if (Op.getOpcode() == ISD::ADD) {
9637 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9638 Offset += C->getZExtValue();
9639 Op = Op.getOperand(0);
9640 continue;
9641 }
9642 } else if (Op.getOpcode() == ISD::SUB) {
9643 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9644 Offset += -C->getZExtValue();
9645 Op = Op.getOperand(0);
9646 continue;
9647 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009648 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009649
Chris Lattner49921962009-05-08 18:23:14 +00009650 // Otherwise, this isn't something we can handle, reject it.
9651 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009652 }
Eric Christopherfd179292009-08-27 18:07:15 +00009653
Chris Lattner36c25012009-07-10 07:34:39 +00009654 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009655 // If we require an extra load to get this address, as in PIC mode, we
9656 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009657 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9658 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009659 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009660
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009661 if (hasMemory)
9662 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9663 else
9664 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009665 Result = Op;
9666 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009667 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009668 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009669
Gabor Greifba36cb52008-08-28 21:40:38 +00009670 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009671 Ops.push_back(Result);
9672 return;
9673 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009674 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9675 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009676}
9677
Chris Lattner259e97c2006-01-31 19:43:35 +00009678std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009679getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009680 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009681 if (Constraint.size() == 1) {
9682 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009683 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009684 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009685 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9686 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009687 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009688 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9689 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9690 X86::R10D,X86::R11D,X86::R12D,
9691 X86::R13D,X86::R14D,X86::R15D,
9692 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009693 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009694 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9695 X86::SI, X86::DI, X86::R8W,X86::R9W,
9696 X86::R10W,X86::R11W,X86::R12W,
9697 X86::R13W,X86::R14W,X86::R15W,
9698 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009699 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009700 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9701 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9702 X86::R10B,X86::R11B,X86::R12B,
9703 X86::R13B,X86::R14B,X86::R15B,
9704 X86::BPL, X86::SPL, 0);
9705
Owen Anderson825b72b2009-08-11 20:47:22 +00009706 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009707 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9708 X86::RSI, X86::RDI, X86::R8, X86::R9,
9709 X86::R10, X86::R11, X86::R12,
9710 X86::R13, X86::R14, X86::R15,
9711 X86::RBP, X86::RSP, 0);
9712
9713 break;
9714 }
Eric Christopherfd179292009-08-27 18:07:15 +00009715 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009716 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009717 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009718 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009719 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009720 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009721 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009722 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009723 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009724 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9725 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009726 }
9727 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009728
Chris Lattner1efa40f2006-02-22 00:56:39 +00009729 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009730}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009731
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009732std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009733X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009734 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009735 // First, see if this is a constraint that directly corresponds to an LLVM
9736 // register class.
9737 if (Constraint.size() == 1) {
9738 // GCC Constraint Letters
9739 switch (Constraint[0]) {
9740 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009741 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009742 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009743 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009744 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009745 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009746 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009747 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009748 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009749 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009750 case 'R': // LEGACY_REGS
9751 if (VT == MVT::i8)
9752 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9753 if (VT == MVT::i16)
9754 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9755 if (VT == MVT::i32 || !Subtarget->is64Bit())
9756 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9757 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009758 case 'f': // FP Stack registers.
9759 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9760 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009761 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009762 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009763 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009764 return std::make_pair(0U, X86::RFP64RegisterClass);
9765 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009766 case 'y': // MMX_REGS if MMX allowed.
9767 if (!Subtarget->hasMMX()) break;
9768 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009769 case 'Y': // SSE_REGS if SSE2 allowed
9770 if (!Subtarget->hasSSE2()) break;
9771 // FALL THROUGH.
9772 case 'x': // SSE_REGS if SSE1 allowed
9773 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009774
Owen Anderson825b72b2009-08-11 20:47:22 +00009775 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009776 default: break;
9777 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009778 case MVT::f32:
9779 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009780 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009781 case MVT::f64:
9782 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009783 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009784 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009785 case MVT::v16i8:
9786 case MVT::v8i16:
9787 case MVT::v4i32:
9788 case MVT::v2i64:
9789 case MVT::v4f32:
9790 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009791 return std::make_pair(0U, X86::VR128RegisterClass);
9792 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009793 break;
9794 }
9795 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009796
Chris Lattnerf76d1802006-07-31 23:26:50 +00009797 // Use the default implementation in TargetLowering to convert the register
9798 // constraint into a member of a register class.
9799 std::pair<unsigned, const TargetRegisterClass*> Res;
9800 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009801
9802 // Not found as a standard register?
9803 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009804 // Map st(0) -> st(7) -> ST0
9805 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9806 tolower(Constraint[1]) == 's' &&
9807 tolower(Constraint[2]) == 't' &&
9808 Constraint[3] == '(' &&
9809 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9810 Constraint[5] == ')' &&
9811 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009812
Chris Lattner56d77c72009-09-13 22:41:48 +00009813 Res.first = X86::ST0+Constraint[4]-'0';
9814 Res.second = X86::RFP80RegisterClass;
9815 return Res;
9816 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009817
Chris Lattner56d77c72009-09-13 22:41:48 +00009818 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009819 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +00009820 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009821 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009822 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009823 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009824
9825 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009826 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009827 Res.first = X86::EFLAGS;
9828 Res.second = X86::CCRRegisterClass;
9829 return Res;
9830 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009831
Dale Johannesen330169f2008-11-13 21:52:36 +00009832 // 'A' means EAX + EDX.
9833 if (Constraint == "A") {
9834 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009835 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009836 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009837 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009838 return Res;
9839 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009840
Chris Lattnerf76d1802006-07-31 23:26:50 +00009841 // Otherwise, check to see if this is a register class of the wrong value
9842 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9843 // turn into {ax},{dx}.
9844 if (Res.second->hasType(VT))
9845 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009846
Chris Lattnerf76d1802006-07-31 23:26:50 +00009847 // All of the single-register GCC register classes map their values onto
9848 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9849 // really want an 8-bit or 32-bit register, map to the appropriate register
9850 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009851 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009852 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009853 unsigned DestReg = 0;
9854 switch (Res.first) {
9855 default: break;
9856 case X86::AX: DestReg = X86::AL; break;
9857 case X86::DX: DestReg = X86::DL; break;
9858 case X86::CX: DestReg = X86::CL; break;
9859 case X86::BX: DestReg = X86::BL; break;
9860 }
9861 if (DestReg) {
9862 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009863 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009864 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009865 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009866 unsigned DestReg = 0;
9867 switch (Res.first) {
9868 default: break;
9869 case X86::AX: DestReg = X86::EAX; break;
9870 case X86::DX: DestReg = X86::EDX; break;
9871 case X86::CX: DestReg = X86::ECX; break;
9872 case X86::BX: DestReg = X86::EBX; break;
9873 case X86::SI: DestReg = X86::ESI; break;
9874 case X86::DI: DestReg = X86::EDI; break;
9875 case X86::BP: DestReg = X86::EBP; break;
9876 case X86::SP: DestReg = X86::ESP; break;
9877 }
9878 if (DestReg) {
9879 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009880 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009881 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009882 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009883 unsigned DestReg = 0;
9884 switch (Res.first) {
9885 default: break;
9886 case X86::AX: DestReg = X86::RAX; break;
9887 case X86::DX: DestReg = X86::RDX; break;
9888 case X86::CX: DestReg = X86::RCX; break;
9889 case X86::BX: DestReg = X86::RBX; break;
9890 case X86::SI: DestReg = X86::RSI; break;
9891 case X86::DI: DestReg = X86::RDI; break;
9892 case X86::BP: DestReg = X86::RBP; break;
9893 case X86::SP: DestReg = X86::RSP; break;
9894 }
9895 if (DestReg) {
9896 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009897 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009898 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009899 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009900 } else if (Res.second == X86::FR32RegisterClass ||
9901 Res.second == X86::FR64RegisterClass ||
9902 Res.second == X86::VR128RegisterClass) {
9903 // Handle references to XMM physical registers that got mapped into the
9904 // wrong class. This can happen with constraints like {xmm0} where the
9905 // target independent register mapper will just pick the first match it can
9906 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009907 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009908 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009909 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009910 Res.second = X86::FR64RegisterClass;
9911 else if (X86::VR128RegisterClass->hasType(VT))
9912 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009913 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009914
Chris Lattnerf76d1802006-07-31 23:26:50 +00009915 return Res;
9916}
Mon P Wang0c397192008-10-30 08:01:45 +00009917
9918//===----------------------------------------------------------------------===//
9919// X86 Widen vector type
9920//===----------------------------------------------------------------------===//
9921
9922/// getWidenVectorType: given a vector type, returns the type to widen
9923/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009924/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009925/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009926/// scalarizing vs using the wider vector type.
9927
Owen Andersone50ed302009-08-10 22:56:29 +00009928EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009929 assert(VT.isVector());
9930 if (isTypeLegal(VT))
9931 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009932
Mon P Wang0c397192008-10-30 08:01:45 +00009933 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9934 // type based on element type. This would speed up our search (though
9935 // it may not be worth it since the size of the list is relatively
9936 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009937 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009938 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009939
Mon P Wang0c397192008-10-30 08:01:45 +00009940 // On X86, it make sense to widen any vector wider than 1
9941 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009942 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009943
Owen Anderson825b72b2009-08-11 20:47:22 +00009944 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9945 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9946 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009947
9948 if (isTypeLegal(SVT) &&
9949 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009950 SVT.getVectorNumElements() > NElts)
9951 return SVT;
9952 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009953 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009954}