blob: 6d932ec04da9abbfcf1f1a6eef40b52cad0a00b6 [file] [log] [blame]
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000034#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035using namespace llvm;
36
Chris Lattnerf0144122009-07-28 03:13:23 +000037const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
38 switch (Opcode) {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000039 case MipsISD::JmpLink : return "MipsISD::JmpLink";
40 case MipsISD::Hi : return "MipsISD::Hi";
41 case MipsISD::Lo : return "MipsISD::Lo";
42 case MipsISD::GPRel : return "MipsISD::GPRel";
43 case MipsISD::Ret : return "MipsISD::Ret";
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +000044 case MipsISD::CMov : return "MipsISD::CMov";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000045 case MipsISD::SelectCC : return "MipsISD::SelectCC";
46 case MipsISD::FPSelectCC : return "MipsISD::FPSelectCC";
47 case MipsISD::FPBrcond : return "MipsISD::FPBrcond";
48 case MipsISD::FPCmp : return "MipsISD::FPCmp";
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +000049 case MipsISD::FPRound : return "MipsISD::FPRound";
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +000050 default : return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000051 }
52}
53
54MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000055MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000056 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000057 Subtarget = &TM.getSubtarget<MipsSubtarget>();
58
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000059 // Mips does not have i1 type, so use i32 for
60 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000061 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000062
63 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000064 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
65 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000066
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000067 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000068 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000069 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000070 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000071
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000072 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000073 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
74 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
75 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
Eli Friedman6055a6a2009-07-17 04:07:24 +000077 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000078 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
79 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000080
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000081 // Used by legalize types to correctly generate the setcc result.
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +000082 // Without this, every float setcc comes with a AND/OR with the result,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000083 // we don't want this, since the fpcmp result goes to a flag register,
84 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000085 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000086
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000087 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
89 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
90 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
91 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
92 setOperationAction(ISD::SELECT, MVT::f32, Custom);
93 setOperationAction(ISD::SELECT, MVT::f64, Custom);
94 setOperationAction(ISD::SELECT, MVT::i32, Custom);
95 setOperationAction(ISD::SETCC, MVT::f32, Custom);
96 setOperationAction(ISD::SETCC, MVT::f64, Custom);
97 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
98 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
99 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000100
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000101 // We custom lower AND/OR to handle the case where the DAG contain 'ands/ors'
102 // with operands comming from setcc fp comparions. This is necessary since
103 // the result from these setcc are in a flag registers (FCR31).
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::AND, MVT::i32, Custom);
105 setOperationAction(ISD::OR, MVT::i32, Custom);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000106
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000107 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
109 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
110 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
111 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
112 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
113 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
114 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
115 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
116 setOperationAction(ISD::ROTL, MVT::i32, Expand);
117 setOperationAction(ISD::ROTR, MVT::i32, Expand);
118 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
119 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
120 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
121 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
122 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
123 setOperationAction(ISD::FSIN, MVT::f32, Expand);
124 setOperationAction(ISD::FCOS, MVT::f32, Expand);
125 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
126 setOperationAction(ISD::FPOW, MVT::f32, Expand);
127 setOperationAction(ISD::FLOG, MVT::f32, Expand);
128 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
129 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
130 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000131
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000133
134 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
136 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
137 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000138
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000139 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000141
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000142 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
144 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000145 }
146
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000147 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000149
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000150 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000151 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000152
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000153 setStackPointerRegisterToSaveRestore(Mips::SP);
154 computeRegisterProperties();
155}
156
Owen Anderson825b72b2009-08-11 20:47:22 +0000157MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
158 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000159}
160
Bill Wendlingb4202b82009-07-01 18:50:55 +0000161/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000162unsigned MipsTargetLowering::getFunctionAlignment(const Function *) const {
163 return 2;
164}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000165
Dan Gohman475871a2008-07-27 21:46:04 +0000166SDValue MipsTargetLowering::
167LowerOperation(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000168{
169 switch (Op.getOpcode())
170 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000171 case ISD::AND: return LowerANDOR(Op, DAG);
172 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000173 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
174 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000175 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000176 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
177 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
178 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
179 case ISD::OR: return LowerANDOR(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000180 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000181 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000182 }
Dan Gohman475871a2008-07-27 21:46:04 +0000183 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000184}
185
186//===----------------------------------------------------------------------===//
187// Lower helper functions
188//===----------------------------------------------------------------------===//
189
190// AddLiveIn - This helper function adds the specified physical register to the
191// MachineFunction as a live in value. It also creates a corresponding
192// virtual register for it.
193static unsigned
194AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
195{
196 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000197 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
198 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000199 return VReg;
200}
201
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000202// Get fp branch code (not opcode) from condition code.
203static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
204 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
205 return Mips::BRANCH_T;
206
207 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
208 return Mips::BRANCH_F;
209
210 return Mips::BRANCH_INVALID;
211}
212
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000213static unsigned FPBranchCodeToOpc(Mips::FPBranchCode BC) {
214 switch(BC) {
215 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000216 llvm_unreachable("Unknown branch code");
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000217 case Mips::BRANCH_T : return Mips::BC1T;
218 case Mips::BRANCH_F : return Mips::BC1F;
219 case Mips::BRANCH_TL : return Mips::BC1TL;
220 case Mips::BRANCH_FL : return Mips::BC1FL;
221 }
222}
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000223
224static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
225 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000226 default: llvm_unreachable("Unknown fp condition code!");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000227 case ISD::SETEQ:
228 case ISD::SETOEQ: return Mips::FCOND_EQ;
229 case ISD::SETUNE: return Mips::FCOND_OGL;
230 case ISD::SETLT:
231 case ISD::SETOLT: return Mips::FCOND_OLT;
232 case ISD::SETGT:
233 case ISD::SETOGT: return Mips::FCOND_OGT;
234 case ISD::SETLE:
235 case ISD::SETOLE: return Mips::FCOND_OLE;
236 case ISD::SETGE:
237 case ISD::SETOGE: return Mips::FCOND_OGE;
238 case ISD::SETULT: return Mips::FCOND_ULT;
239 case ISD::SETULE: return Mips::FCOND_ULE;
240 case ISD::SETUGT: return Mips::FCOND_UGT;
241 case ISD::SETUGE: return Mips::FCOND_UGE;
242 case ISD::SETUO: return Mips::FCOND_UN;
243 case ISD::SETO: return Mips::FCOND_OR;
244 case ISD::SETNE:
245 case ISD::SETONE: return Mips::FCOND_NEQ;
246 case ISD::SETUEQ: return Mips::FCOND_UEQ;
247 }
248}
249
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000250MachineBasicBlock *
251MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000252 MachineBasicBlock *BB,
253 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000254 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
255 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000256 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000257
258 switch (MI->getOpcode()) {
259 default: assert(false && "Unexpected instr type to insert");
260 case Mips::Select_FCC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000261 case Mips::Select_FCC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000262 case Mips::Select_FCC_D32:
263 isFPCmp = true; // FALL THROUGH
264 case Mips::Select_CC:
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000265 case Mips::Select_CC_S32:
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000266 case Mips::Select_CC_D32: {
267 // To "insert" a SELECT_CC instruction, we actually have to insert the
268 // diamond control-flow pattern. The incoming instruction knows the
269 // destination vreg to set, the condition code register to branch on, the
270 // true/false values to select between, and a branch opcode to use.
271 const BasicBlock *LLVM_BB = BB->getBasicBlock();
272 MachineFunction::iterator It = BB;
273 ++It;
274
275 // thisMBB:
276 // ...
277 // TrueVal = ...
278 // setcc r1, r2, r3
279 // bNE r1, r0, copy1MBB
280 // fallthrough --> copy0MBB
281 MachineBasicBlock *thisMBB = BB;
282 MachineFunction *F = BB->getParent();
283 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
284 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
285
286 // Emit the right instruction according to the type of the operands compared
287 if (isFPCmp) {
288 // Find the condiction code present in the setcc operation.
289 Mips::CondCode CC = (Mips::CondCode)MI->getOperand(4).getImm();
290 // Get the branch opcode from the branch code.
291 unsigned Opc = FPBranchCodeToOpc(GetFPBranchCodeFromCond(CC));
Dale Johannesen94817572009-02-13 02:34:39 +0000292 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000293 } else
Dale Johannesen94817572009-02-13 02:34:39 +0000294 BuildMI(BB, dl, TII->get(Mips::BNE)).addReg(MI->getOperand(1).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000295 .addReg(Mips::ZERO).addMBB(sinkMBB);
296
297 F->insert(It, copy0MBB);
298 F->insert(It, sinkMBB);
299 // Update machine-CFG edges by first adding all successors of the current
300 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +0000301 // Also inform sdisel of the edge changes.
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000302 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +0000303 e = BB->succ_end(); i != e; ++i) {
304 EM->insert(std::make_pair(*i, sinkMBB));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000305 sinkMBB->addSuccessor(*i);
Evan Chengce319102009-09-19 09:51:03 +0000306 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000307 // Next, remove all successors of the current block, and add the true
308 // and fallthrough blocks as its successors.
309 while(!BB->succ_empty())
310 BB->removeSuccessor(BB->succ_begin());
311 BB->addSuccessor(copy0MBB);
312 BB->addSuccessor(sinkMBB);
313
314 // copy0MBB:
315 // %FalseValue = ...
316 // # fallthrough to sinkMBB
317 BB = copy0MBB;
318
319 // Update machine-CFG edges
320 BB->addSuccessor(sinkMBB);
321
322 // sinkMBB:
323 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
324 // ...
325 BB = sinkMBB;
Dale Johannesen94817572009-02-13 02:34:39 +0000326 BuildMI(BB, dl, TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000327 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
328 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB);
329
330 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
331 return BB;
332 }
333 }
334}
335
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000336//===----------------------------------------------------------------------===//
337// Misc Lower Operation implementation
338//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000339
Dan Gohman475871a2008-07-27 21:46:04 +0000340SDValue MipsTargetLowering::
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000341LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG)
342{
343 if (!Subtarget->isMips1())
344 return Op;
345
346 MachineFunction &MF = DAG.getMachineFunction();
347 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
348
349 SDValue Chain = DAG.getEntryNode();
350 DebugLoc dl = Op.getDebugLoc();
351 SDValue Src = Op.getOperand(0);
352
353 // Set the condition register
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000355 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000357
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 SDValue Cst = DAG.getConstant(3, MVT::i32);
359 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
360 Cst = DAG.getConstant(2, MVT::i32);
361 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000362
363 SDValue InFlag(0, 0);
364 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
365
366 // Emit the round instruction and bit convert to integer
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000368 Src, CondReg.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 SDValue BitCvt = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Trunc);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000370 return BitCvt;
371}
372
373SDValue MipsTargetLowering::
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000374LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG)
375{
376 SDValue Chain = Op.getOperand(0);
377 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000378 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000379
380 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000382
383 // Subtract the dynamic size from the actual stack size to
384 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000386
387 // The Sub result contains the new stack start address, so it
388 // must be placed in the stack pointer register.
Dale Johannesena05dca42009-02-04 23:02:30 +0000389 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000390
391 // This node always has two return values: a new stack pointer
392 // value and a chain
393 SDValue Ops[2] = { Sub, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000394 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000395}
396
397SDValue MipsTargetLowering::
Bruno Cardoso Lopes1906c5a2008-08-02 19:37:33 +0000398LowerANDOR(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000399{
400 SDValue LHS = Op.getOperand(0);
401 SDValue RHS = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +0000402 DebugLoc dl = Op.getDebugLoc();
403
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000404 if (LHS.getOpcode() != MipsISD::FPCmp || RHS.getOpcode() != MipsISD::FPCmp)
405 return Op;
406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 SDValue True = DAG.getConstant(1, MVT::i32);
408 SDValue False = DAG.getConstant(0, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000409
Dale Johannesende064702009-02-06 21:50:26 +0000410 SDValue LSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000411 LHS, True, False, LHS.getOperand(2));
Dale Johannesende064702009-02-06 21:50:26 +0000412 SDValue RSEL = DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000413 RHS, True, False, RHS.getOperand(2));
414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 return DAG.getNode(Op.getOpcode(), dl, MVT::i32, LSEL, RSEL);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000416}
417
418SDValue MipsTargetLowering::
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000419LowerBRCOND(SDValue Op, SelectionDAG &DAG)
420{
421 // The first operand is the chain, the second is the condition, the third is
422 // the block to branch to if the condition is true.
423 SDValue Chain = Op.getOperand(0);
424 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000425 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000426
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000427 if (Op.getOperand(1).getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000428 return Op;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000429
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000430 SDValue CondRes = Op.getOperand(1);
431 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000432 Mips::CondCode CC =
433 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000435
Dale Johannesende064702009-02-06 21:50:26 +0000436 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000437 Dest, CondRes);
438}
439
440SDValue MipsTargetLowering::
441LowerSETCC(SDValue Op, SelectionDAG &DAG)
442{
443 // The operands to this are the left and right operands to compare (ops #0,
444 // and #1) and the condition code to compare them with (op #2) as a
445 // CondCodeSDNode.
446 SDValue LHS = Op.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000447 SDValue RHS = Op.getOperand(1);
448 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000449
450 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
451
Dale Johannesende064702009-02-06 21:50:26 +0000452 return DAG.getNode(MipsISD::FPCmp, dl, Op.getValueType(), LHS, RHS,
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000454}
455
456SDValue MipsTargetLowering::
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000457LowerSELECT(SDValue Op, SelectionDAG &DAG)
458{
459 SDValue Cond = Op.getOperand(0);
460 SDValue True = Op.getOperand(1);
461 SDValue False = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000462 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000463
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000464 // if the incomming condition comes from a integer compare, the select
465 // operation must be SelectCC or a conditional move if the subtarget
466 // supports it.
467 if (Cond.getOpcode() != MipsISD::FPCmp) {
468 if (Subtarget->hasCondMov() && !True.getValueType().isFloatingPoint())
469 return Op;
Dale Johannesende064702009-02-06 21:50:26 +0000470 return DAG.getNode(MipsISD::SelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000471 Cond, True, False);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000472 }
473
474 // if the incomming condition comes from fpcmp, the select
475 // operation must use FPSelectCC.
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000476 SDValue CCNode = Cond.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000477 return DAG.getNode(MipsISD::FPSelectCC, dl, True.getValueType(),
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000478 Cond, True, False, CCNode);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000479}
480
Chris Lattnere3736f82009-08-13 05:41:27 +0000481SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +0000482 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000483 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000484 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000485
Eli Friedmane2c74082009-08-03 02:22:28 +0000486 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +0000487 SDVTList VTs = DAG.getVTList(MVT::i32);
488
Chris Lattnerb71b9092009-08-13 06:28:06 +0000489 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
490
Chris Lattnere3736f82009-08-13 05:41:27 +0000491 // %gp_rel relocation
Chris Lattnerb71b9092009-08-13 06:28:06 +0000492 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000493 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
494 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +0000495 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
496 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
497 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
498 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000499 // %hi/%lo relocation
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000500 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
501 MipsII::MO_ABS_HILO);
Chris Lattnere3736f82009-08-13 05:41:27 +0000502 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GA, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
504 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000505
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000506 } else {
507 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i32, 0,
508 MipsII::MO_GOT);
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000510 DAG.getEntryNode(), GA, NULL, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000511 // On functions and global targets not internal linked only
512 // a load from got/GP is necessary for PIC to work.
Rafael Espindolabb46f522009-01-15 20:18:42 +0000513 if (!GV->hasLocalLinkage() || isa<Function>(GV))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000514 return ResNode;
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GA);
516 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000517 }
518
Torok Edwinc23197a2009-07-14 16:55:14 +0000519 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000520 return SDValue(0,0);
521}
522
523SDValue MipsTargetLowering::
524LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG)
525{
Torok Edwinc23197a2009-07-14 16:55:14 +0000526 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000527 return SDValue(); // Not reached
528}
529
530SDValue MipsTargetLowering::
Dan Gohman475871a2008-07-27 21:46:04 +0000531LowerJumpTable(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000532{
Dan Gohman475871a2008-07-27 21:46:04 +0000533 SDValue ResNode;
534 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000535 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000536 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000537 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
538 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HILO;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000539
Owen Andersone50ed302009-08-10 22:56:29 +0000540 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000541 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000542
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000543 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
544
545 if (IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +0000546 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000547 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000548 } else // Emit Load from Global Pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI, NULL, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000550
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTI);
552 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000553
554 return ResNode;
555}
556
Dan Gohman475871a2008-07-27 21:46:04 +0000557SDValue MipsTargetLowering::
558LowerConstantPool(SDValue Op, SelectionDAG &DAG)
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000559{
Dan Gohman475871a2008-07-27 21:46:04 +0000560 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000561 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
562 Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +0000563 // FIXME there isn't actually debug info here
564 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000565
566 // gp_rel relocation
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000567 // FIXME: we should reference the constant pool using small data sections,
568 // but the asm printer currently doens't support this feature without
569 // hacking it. This feature should come soon so we can uncomment the
570 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +0000571 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
573 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
574 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000575
576 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
577 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
578 N->getOffset(), MipsII::MO_ABS_HILO);
Owen Anderson825b72b2009-08-11 20:47:22 +0000579 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CP);
580 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
581 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000582 } else {
583 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
584 N->getOffset(), MipsII::MO_GOT);
585 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
586 CP, NULL, 0);
587 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CP);
588 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
589 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000590
591 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000592}
593
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000594//===----------------------------------------------------------------------===//
595// Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000596//===----------------------------------------------------------------------===//
597
598#include "MipsGenCallingConv.inc"
599
600//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000601// TODO: Implement a generic logic using tblgen that can support this.
602// Mips O32 ABI rules:
603// ---
604// i32 - Passed in A0, A1, A2, A3 and stack
605// f32 - Only passed in f32 registers if no int reg has been used yet to hold
606// an argument. Otherwise, passed in A1, A2, A3 and stack.
607// f64 - Only passed in two aliased f32 registers if no int reg has been used
608// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
609// not used, it must be shadowed. If only A3 is avaiable, shadow it and
610// go to stack.
611//===----------------------------------------------------------------------===//
612
Owen Andersone50ed302009-08-10 22:56:29 +0000613static bool CC_MipsO32(unsigned ValNo, EVT ValVT,
614 EVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000615 ISD::ArgFlagsTy ArgFlags, CCState &State) {
616
617 static const unsigned IntRegsSize=4, FloatRegsSize=2;
618
619 static const unsigned IntRegs[] = {
620 Mips::A0, Mips::A1, Mips::A2, Mips::A3
621 };
622 static const unsigned F32Regs[] = {
623 Mips::F12, Mips::F14
624 };
625 static const unsigned F64Regs[] = {
626 Mips::D6, Mips::D7
627 };
628
629 unsigned Reg=0;
630 unsigned UnallocIntReg = State.getFirstUnallocated(IntRegs, IntRegsSize);
631 bool IntRegUsed = (IntRegs[UnallocIntReg] != (unsigned (Mips::A0)));
632
633 // Promote i8 and i16
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
635 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000636 if (ArgFlags.isSExt())
637 LocInfo = CCValAssign::SExt;
638 else if (ArgFlags.isZExt())
639 LocInfo = CCValAssign::ZExt;
640 else
641 LocInfo = CCValAssign::AExt;
642 }
643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && IntRegUsed)) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000645 Reg = State.AllocateReg(IntRegs, IntRegsSize);
646 IntRegUsed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000648 }
649
650 if (ValVT.isFloatingPoint() && !IntRegUsed) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 if (ValVT == MVT::f32)
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000652 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
653 else
654 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
655 }
656
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 if (ValVT == MVT::f64 && IntRegUsed) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000658 if (UnallocIntReg != IntRegsSize) {
659 // If we hit register A3 as the first not allocated, we must
660 // mark it as allocated (shadow) and use the stack instead.
661 if (IntRegs[UnallocIntReg] != (unsigned (Mips::A3)))
662 Reg = Mips::A2;
663 for (;UnallocIntReg < IntRegsSize; ++UnallocIntReg)
664 State.AllocateReg(UnallocIntReg);
665 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 LocVT = MVT::i32;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000667 }
668
669 if (!Reg) {
670 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
671 unsigned Offset = State.AllocateStack(SizeInBytes, SizeInBytes);
672 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
673 } else
674 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
675
676 return false; // CC must always match
677}
678
679//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000680// Call Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000681//===----------------------------------------------------------------------===//
682
Dan Gohman98ca4f22009-08-05 01:29:28 +0000683/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +0000684/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000685/// TODO: isVarArg, isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000686SDValue
687MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000688 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000689 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000690 const SmallVectorImpl<ISD::OutputArg> &Outs,
691 const SmallVectorImpl<ISD::InputArg> &Ins,
692 DebugLoc dl, SelectionDAG &DAG,
693 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000694 // MIPs target does not yet support tail call optimization.
695 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000696
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000697 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000698 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000699 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000700
701 // Analyze operands of the call, assigning locations to each operand.
702 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000703 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
704 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000705
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000706 // To meet O32 ABI, Mips must always allocate 16 bytes on
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000707 // the stack (even if less than 4 are used as arguments)
Bruno Cardoso Lopesb27cb552008-07-15 02:03:36 +0000708 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 int VTsize = EVT(MVT::i32).getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +0000710 MFI->CreateFixedObject(VTsize, (VTsize*3), true, false);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000711 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000712 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000713 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000714
715 // Get a count of how many bytes are to be pushed on the stack.
716 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +0000717 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000718
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000719 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +0000720 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
721 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000722
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000723 // First/LastArgStackLoc contains the first/last
724 // "at stack" argument location.
725 int LastArgStackLoc = 0;
726 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000727
728 // Walk the register/memloc assignments, inserting copies/loads.
729 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000730 SDValue Arg = Outs[i].Val;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000731 CCValAssign &VA = ArgLocs[i];
732
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000733 // Promote the value if needed.
734 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000735 default: llvm_unreachable("Unknown loc info!");
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000736 case CCValAssign::Full:
737 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000738 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
739 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Arg);
740 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
741 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
742 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000743 DAG.getConstant(0, getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Arg,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000745 DAG.getConstant(1, getPointerTy()));
746 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
747 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
748 continue;
749 }
750 }
751 break;
Chris Lattnere0b12152008-03-17 06:57:02 +0000752 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000753 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000754 break;
755 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000756 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000757 break;
758 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000759 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +0000760 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000761 }
762
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000763 // Arguments that can be passed on register must be kept at
764 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000765 if (VA.isRegLoc()) {
766 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +0000767 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000768 }
Chris Lattnere0b12152008-03-17 06:57:02 +0000769
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000770 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +0000771 assert(VA.isMemLoc());
772
773 // Create the frame index object for this incoming parameter
774 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000775 // 16 bytes which are alwayes reserved won't be overwritten
776 // if O32 ABI is used. For EABI the first address is zero.
777 LastArgStackLoc = (FirstStackArgLoc + VA.getLocMemOffset());
Duncan Sands83ec4b62008-06-06 12:08:01 +0000778 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +0000779 LastArgStackLoc, true, false);
Chris Lattnere0b12152008-03-17 06:57:02 +0000780
Dan Gohman475871a2008-07-27 21:46:04 +0000781 SDValue PtrOff = DAG.getFrameIndex(FI,getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +0000782
783 // emit ISD::STORE whichs stores the
784 // parameter value to a stack Location
Dale Johannesen33c960f2009-02-04 20:06:27 +0000785 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000786 }
787
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000788 // Transform all store nodes into one single node because all store
789 // nodes are independent of each other.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000790 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000792 &MemOpChains[0], MemOpChains.size());
793
794 // Build a sequence of copy-to-reg nodes chained together with token
795 // chain and flag operands which copy the outgoing args into registers.
796 // The InFlag in necessary since all emited instructions must be
797 // stuck together.
Dan Gohman475871a2008-07-27 21:46:04 +0000798 SDValue InFlag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000799 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000800 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000801 RegsToPass[i].second, InFlag);
802 InFlag = Chain.getValue(1);
803 }
804
Bill Wendling056292f2008-09-16 21:48:12 +0000805 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
806 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
807 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000808 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000809 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000810 Callee = DAG.getTargetGlobalAddress(G->getGlobal(),
811 getPointerTy(), 0, OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000812 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000813 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
814 getPointerTy(), OpFlag);
Bill Wendling056292f2008-09-16 21:48:12 +0000815
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000816 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
817 // = Chain, Callee, Reg#1, Reg#2, ...
818 //
819 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +0000821 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000822 Ops.push_back(Chain);
823 Ops.push_back(Callee);
824
825 // Add argument registers to the end of the list so that they are
826 // known live into the call.
827 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
828 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
829 RegsToPass[i].second.getValueType()));
830
Gabor Greifba36cb52008-08-28 21:40:38 +0000831 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000832 Ops.push_back(InFlag);
833
Dale Johannesen33c960f2009-02-04 20:06:27 +0000834 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000835 InFlag = Chain.getValue(1);
836
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000837 // Create a stack location to hold GP when PIC is used. This stack
838 // location is used on function prologue to save GP and also after all
839 // emited CALL's to restore GP.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000840 if (IsPIC) {
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000841 // Function can have an arbitrary number of calls, so
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000842 // hold the LastArgStackLoc with the biggest offset.
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000843 int FI;
844 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000845 if (LastArgStackLoc >= MipsFI->getGPStackOffset()) {
846 LastArgStackLoc = (!LastArgStackLoc) ? (16) : (LastArgStackLoc+4);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000847 // Create the frame index only once. SPOffset here can be anything
848 // (this will be fixed on processFunctionBeforeFrameFinalized)
849 if (MipsFI->getGPStackOffset() == -1) {
David Greene3f2bf852009-11-12 20:49:22 +0000850 FI = MFI->CreateFixedObject(4, 0, true, false);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000851 MipsFI->setGPFI(FI);
852 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000853 MipsFI->setGPStackOffset(LastArgStackLoc);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000854 }
855
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000856 // Reload GP value.
857 FI = MipsFI->getGPFI();
Dan Gohman475871a2008-07-27 21:46:04 +0000858 SDValue FIN = DAG.getFrameIndex(FI,getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 SDValue GPLoad = DAG.getLoad(MVT::i32, dl, Chain, FIN, NULL, 0);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000860 Chain = GPLoad.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000861 Chain = DAG.getCopyToReg(Chain, dl, DAG.getRegister(Mips::GP, MVT::i32),
Dan Gohman475871a2008-07-27 21:46:04 +0000862 GPLoad, SDValue(0,0));
Bruno Cardoso Lopesbdbb7502008-06-01 03:49:39 +0000863 InFlag = Chain.getValue(1);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000864 }
865
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +0000866 // Create the CALLSEQ_END node.
867 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
868 DAG.getIntPtrConstant(0, true), InFlag);
869 InFlag = Chain.getValue(1);
870
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000871 // Handle result values, copying them out of physregs into vregs that we
872 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000873 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
874 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000875}
876
Dan Gohman98ca4f22009-08-05 01:29:28 +0000877/// LowerCallResult - Lower the result values of a call into the
878/// appropriate copies out of appropriate physical registers.
879SDValue
880MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000881 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000882 const SmallVectorImpl<ISD::InputArg> &Ins,
883 DebugLoc dl, SelectionDAG &DAG,
884 SmallVectorImpl<SDValue> &InVals) {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000885
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000886 // Assign locations to each value returned by this call.
887 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000888 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000889 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000890
Dan Gohman98ca4f22009-08-05 01:29:28 +0000891 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000892
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000893 // Copy all of the result registers out of their specified physreg.
894 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000895 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000896 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000897 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000898 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000899 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000900
Dan Gohman98ca4f22009-08-05 01:29:28 +0000901 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000902}
903
904//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +0000905// Formal Arguments Calling Convention Implementation
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000906//===----------------------------------------------------------------------===//
907
Dan Gohman98ca4f22009-08-05 01:29:28 +0000908/// LowerFormalArguments - transform physical registers into
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000909/// virtual registers and generate load operations for
910/// arguments places on the stack.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000911/// TODO: isVarArg
Dan Gohman98ca4f22009-08-05 01:29:28 +0000912SDValue
913MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000914 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000915 const SmallVectorImpl<ISD::InputArg>
916 &Ins,
917 DebugLoc dl, SelectionDAG &DAG,
918 SmallVectorImpl<SDValue> &InVals) {
919
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +0000920 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000921 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000922 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000923
924 unsigned StackReg = MF.getTarget().getRegisterInfo()->getFrameRegister(MF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000925
926 // Assign locations to all of the incoming arguments.
927 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000928 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
929 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000930
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000931 if (Subtarget->isABI_O32())
Dan Gohman98ca4f22009-08-05 01:29:28 +0000932 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000933 else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000934 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000935
Dan Gohman475871a2008-07-27 21:46:04 +0000936 SDValue StackPtr;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000937
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000938 unsigned FirstStackArgLoc = (Subtarget->isABI_EABI() ? 0 : 16);
939
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000940 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000941 CCValAssign &VA = ArgLocs[i];
942
943 // Arguments stored on registers
944 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000945 EVT RegVT = VA.getLocVT();
Bill Wendling06b8c192008-07-09 05:55:53 +0000946 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000947
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 if (RegVT == MVT::i32)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000949 RC = Mips::CPURegsRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +0000951 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 else if (RegVT == MVT::f64) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000953 if (!Subtarget->isSingleFloat())
954 RC = Mips::AFGR64RegisterClass;
955 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +0000956 llvm_unreachable("RegVT not supported by LowerFormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000957
958 // Transform the arguments stored on
959 // physical registers into virtual ones
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000960 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000961 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000962
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000963 // If this is an 8 or 16-bit value, it has been passed promoted
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000964 // to 32 bits. Insert an assert[sz]ext to capture this, then
965 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000966 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +0000967 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000968 if (VA.getLocInfo() == CCValAssign::SExt)
969 Opcode = ISD::AssertSext;
970 else if (VA.getLocInfo() == CCValAssign::ZExt)
971 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +0000972 if (Opcode)
973 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
974 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000975 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000976 }
977
978 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
979 if (Subtarget->isABI_O32()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
981 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
982 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000983 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
984 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000985 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 SDValue Hi = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue);
987 SDValue Lo = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, ArgValue2);
988 ArgValue = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::f64, Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000989 }
990 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000991
Dan Gohman98ca4f22009-08-05 01:29:28 +0000992 InVals.push_back(ArgValue);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000993
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000994 // To meet ABI, when VARARGS are passed on registers, the registers
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +0000995 // must have their values written to the caller stack frame.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000996 if ((isVarArg) && (Subtarget->isABI_O32())) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000997 if (StackPtr.getNode() == 0)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +0000998 StackPtr = DAG.getRegister(StackReg, getPointerTy());
999
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001000 // The stack pointer offset is relative to the caller stack frame.
1001 // Since the real stack size is unknown here, a negative SPOffset
1002 // is used so there's a way to adjust these offsets when the stack
1003 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1004 // used instead of a direct negative address (which is recorded to
1005 // be used on emitPrologue) to avoid mis-calc of the first stack
1006 // offset on PEI::calculateFrameObjectOffsets.
1007 // Arguments are always 32-bit.
David Greene3f2bf852009-11-12 20:49:22 +00001008 int FI = MFI->CreateFixedObject(4, 0, true, false);
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001009 MipsFI->recordStoreVarArgsFI(FI, -(4+(i*4)));
Dan Gohman475871a2008-07-27 21:46:04 +00001010 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001011
1012 // emit ISD::STORE whichs stores the
1013 // parameter value to a stack Location
Dan Gohman98ca4f22009-08-05 01:29:28 +00001014 InVals.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff, NULL, 0));
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001015 }
1016
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001017 } else { // VA.isRegLoc()
1018
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001019 // sanity check
1020 assert(VA.isMemLoc());
1021
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001022 // The stack pointer offset is relative to the caller stack frame.
1023 // Since the real stack size is unknown here, a negative SPOffset
1024 // is used so there's a way to adjust these offsets when the stack
1025 // size get known (on EliminateFrameIndex). A dummy SPOffset is
1026 // used instead of a direct negative address (which is recorded to
1027 // be used on emitPrologue) to avoid mis-calc of the first stack
1028 // offset on PEI::calculateFrameObjectOffsets.
1029 // Arguments are always 32-bit.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001030 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001031 int FI = MFI->CreateFixedObject(ArgSize, 0, true, false);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001032 MipsFI->recordLoadArgsFI(FI, -(ArgSize+
1033 (FirstStackArgLoc + VA.getLocMemOffset())));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001034
1035 // Create load nodes to retrieve arguments from the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001036 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001037 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001038 }
1039 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001040
1041 // The mips ABIs for returning structs by value requires that we copy
1042 // the sret argument into $v0 for the return. Save the argument into
1043 // a virtual register so that we can access it from the return points.
1044 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1045 unsigned Reg = MipsFI->getSRetReturnReg();
1046 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001048 MipsFI->setSRetReturnReg(Reg);
1049 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001050 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001052 }
1053
Dan Gohman98ca4f22009-08-05 01:29:28 +00001054 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001055}
1056
1057//===----------------------------------------------------------------------===//
1058// Return Value Calling Convention Implementation
1059//===----------------------------------------------------------------------===//
1060
Dan Gohman98ca4f22009-08-05 01:29:28 +00001061SDValue
1062MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001063 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001064 const SmallVectorImpl<ISD::OutputArg> &Outs,
1065 DebugLoc dl, SelectionDAG &DAG) {
1066
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001067 // CCValAssign - represent the assignment of
1068 // the return value to a location
1069 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001070
1071 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001072 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1073 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001074
Dan Gohman98ca4f22009-08-05 01:29:28 +00001075 // Analize return values.
1076 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001077
1078 // If this is the first return lowered for this function, add
1079 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001080 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001081 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001082 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001083 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001084 }
1085
Dan Gohman475871a2008-07-27 21:46:04 +00001086 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001087
1088 // Copy the result values into the output registers.
1089 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1090 CCValAssign &VA = RVLocs[i];
1091 assert(VA.isRegLoc() && "Can only return in registers!");
1092
Dale Johannesena05dca42009-02-04 23:02:30 +00001093 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001094 Outs[i].Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001095
1096 // guarantee that all emitted copies are
1097 // stuck together, avoiding something bad
1098 Flag = Chain.getValue(1);
1099 }
1100
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001101 // The mips ABIs for returning structs by value requires that we copy
1102 // the sret argument into $v0 for the return. We saved the argument into
1103 // a virtual register in the entry block, so now we copy the value out
1104 // and into $v0.
1105 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1106 MachineFunction &MF = DAG.getMachineFunction();
1107 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1108 unsigned Reg = MipsFI->getSRetReturnReg();
1109
1110 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001111 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001112 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001113
Dale Johannesena05dca42009-02-04 23:02:30 +00001114 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001115 Flag = Chain.getValue(1);
1116 }
1117
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001118 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001119 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001120 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1121 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001122 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
1124 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001125}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001126
1127//===----------------------------------------------------------------------===//
1128// Mips Inline Assembly Support
1129//===----------------------------------------------------------------------===//
1130
1131/// getConstraintType - Given a constraint letter, return the type of
1132/// constraint it is for this target.
1133MipsTargetLowering::ConstraintType MipsTargetLowering::
1134getConstraintType(const std::string &Constraint) const
1135{
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001136 // Mips specific constrainy
1137 // GCC config/mips/constraints.md
1138 //
1139 // 'd' : An address register. Equivalent to r
1140 // unless generating MIPS16 code.
1141 // 'y' : Equivalent to r; retained for
1142 // backwards compatibility.
Bruno Cardoso Lopes7b76da12008-07-09 04:45:36 +00001143 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001144 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001145 switch (Constraint[0]) {
1146 default : break;
1147 case 'd':
1148 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001149 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001150 return C_RegisterClass;
1151 break;
1152 }
1153 }
1154 return TargetLowering::getConstraintType(Constraint);
1155}
1156
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001157/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1158/// return a list of registers that can be used to satisfy the constraint.
1159/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001160std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00001161getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001162{
1163 if (Constraint.size() == 1) {
1164 switch (Constraint[0]) {
1165 case 'r':
1166 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001167 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001169 return std::make_pair(0U, Mips::FGR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001171 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1172 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001173 }
1174 }
1175 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1176}
1177
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001178/// Given a register class constraint, like 'r', if this corresponds directly
1179/// to an LLVM register class, return a register of 0 and the register class
1180/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001181std::vector<unsigned> MipsTargetLowering::
1182getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001183 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001184{
1185 if (Constraint.size() != 1)
1186 return std::vector<unsigned>();
1187
1188 switch (Constraint[0]) {
1189 default : break;
1190 case 'r':
1191 // GCC Mips Constraint Letters
1192 case 'd':
1193 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001194 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1195 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1196 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
1197 Mips::T8, 0);
1198
1199 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001200 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001201 if (Subtarget->isSingleFloat())
1202 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1203 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1204 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1205 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1206 Mips::F30, Mips::F31, 0);
1207 else
1208 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1209 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
1210 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001211 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001212
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001214 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1215 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1216 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
1217 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001218 }
1219 return std::vector<unsigned>();
1220}
Dan Gohman6520e202008-10-18 02:06:02 +00001221
1222bool
1223MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1224 // The Mips target isn't yet aware of offsets.
1225 return false;
1226}
Evan Chengeb2f9692009-10-27 19:56:55 +00001227
Evan Chenga1eaa3c2009-10-28 01:43:28 +00001228bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
1229 if (VT != MVT::f32 && VT != MVT::f64)
1230 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00001231 return Imm.isZero();
1232}