blob: f47abb3c30d54d8a555145bdb4fa85d394ecf151 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Evan Cheng381cb072008-08-08 07:27:28 +000015#include "llvm/CodeGen/SelectionDAGISel.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000016#include "SelectionDAGBuild.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000017#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000018#include "llvm/Analysis/AliasAnalysis.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Dan Gohman78eca172008-08-19 22:33:34 +000029#include "llvm/CodeGen/FastISel.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000030#include "llvm/CodeGen/GCStrategy.h"
Gordon Henriksen5eca0752008-08-17 18:44:35 +000031#include "llvm/CodeGen/GCMetadata.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
36#include "llvm/CodeGen/MachineModuleInfo.h"
37#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng381cb072008-08-08 07:27:28 +000038#include "llvm/CodeGen/ScheduleDAG.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000039#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000040#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000041#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000042#include "llvm/Target/TargetData.h"
43#include "llvm/Target/TargetFrameInfo.h"
44#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000047#include "llvm/Target/TargetOptions.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000048#include "llvm/Support/Compiler.h"
Evan Chengdb8d56b2008-06-30 20:45:06 +000049#include "llvm/Support/Debug.h"
50#include "llvm/Support/MathExtras.h"
51#include "llvm/Support/Timer.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000052#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000053using namespace llvm;
54
Chris Lattneread0d882008-06-17 06:09:18 +000055static cl::opt<bool>
Chris Lattner70587ea2008-07-10 23:37:50 +000056EnableValueProp("enable-value-prop", cl::Hidden);
57static cl::opt<bool>
Duncan Sandsf00e74f2008-07-17 17:06:03 +000058EnableLegalizeTypes("enable-legalize-types", cl::Hidden);
Dan Gohman78eca172008-08-19 22:33:34 +000059static cl::opt<bool>
60EnableFastISel("fast-isel", cl::Hidden,
61 cl::desc("Enable the experimental \"fast\" instruction selector"));
Dan Gohman3e697cf2008-08-20 00:47:54 +000062static cl::opt<bool>
Dan Gohman293d5f82008-09-09 22:06:46 +000063EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
64 cl::desc("Enable verbose messages in the experimental \"fast\" "
65 "instruction selector"));
66static cl::opt<bool>
Dan Gohman4344a5d2008-09-09 23:05:00 +000067EnableFastISelAbort("fast-isel-abort", cl::Hidden,
68 cl::desc("Enable abort calls when \"fast\" instruction fails"));
Dan Gohman8a110532008-09-05 22:59:21 +000069static cl::opt<bool>
70SchedLiveInCopies("schedule-livein-copies",
71 cl::desc("Schedule copies of livein registers"),
72 cl::init(false));
Chris Lattneread0d882008-06-17 06:09:18 +000073
Chris Lattnerda8abb02005-09-01 18:44:10 +000074#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000075static cl::opt<bool>
Dan Gohman462dc7f2008-07-21 20:00:07 +000076ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
77 cl::desc("Pop up a window to show dags before the first "
78 "dag combine pass"));
79static cl::opt<bool>
80ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
81 cl::desc("Pop up a window to show dags before legalize types"));
82static cl::opt<bool>
83ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
84 cl::desc("Pop up a window to show dags before legalize"));
85static cl::opt<bool>
86ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
87 cl::desc("Pop up a window to show dags before the second "
88 "dag combine pass"));
89static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000090ViewISelDAGs("view-isel-dags", cl::Hidden,
91 cl::desc("Pop up a window to show isel dags as they are selected"));
92static cl::opt<bool>
93ViewSchedDAGs("view-sched-dags", cl::Hidden,
94 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000095static cl::opt<bool>
96ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000097 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000098#else
Dan Gohman462dc7f2008-07-21 20:00:07 +000099static const bool ViewDAGCombine1 = false,
100 ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
101 ViewDAGCombine2 = false,
102 ViewISelDAGs = false, ViewSchedDAGs = false,
103 ViewSUnitDAGs = false;
Chris Lattner7944d9d2005-01-12 03:41:21 +0000104#endif
105
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000106//===---------------------------------------------------------------------===//
107///
108/// RegisterScheduler class - Track the registration of instruction schedulers.
109///
110//===---------------------------------------------------------------------===//
111MachinePassRegistry RegisterScheduler::Registry;
112
113//===---------------------------------------------------------------------===//
114///
115/// ISHeuristic command line option for instruction schedulers.
116///
117//===---------------------------------------------------------------------===//
Dan Gohman844731a2008-05-13 00:00:25 +0000118static cl::opt<RegisterScheduler::FunctionPassCtor, false,
119 RegisterPassParser<RegisterScheduler> >
120ISHeuristic("pre-RA-sched",
121 cl::init(&createDefaultScheduler),
122 cl::desc("Instruction schedulers available (before register"
123 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +0000124
Dan Gohman844731a2008-05-13 00:00:25 +0000125static RegisterScheduler
126defaultListDAGScheduler("default", " Best scheduler for the target",
127 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +0000128
Chris Lattner1c08c712005-01-07 07:47:53 +0000129namespace llvm {
130 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000131 /// createDefaultScheduler - This creates an instruction scheduler appropriate
132 /// for the target.
133 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
134 SelectionDAG *DAG,
Evan Cheng4576f6d2008-07-01 18:05:03 +0000135 MachineBasicBlock *BB,
136 bool Fast) {
Jim Laskey9373beb2006-08-01 19:14:14 +0000137 TargetLowering &TLI = IS->getTargetLowering();
138
139 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
Evan Cheng4576f6d2008-07-01 18:05:03 +0000140 return createTDListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000141 } else {
142 assert(TLI.getSchedulingPreference() ==
143 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Evan Cheng4576f6d2008-07-01 18:05:03 +0000144 return createBURRListDAGScheduler(IS, DAG, BB, Fast);
Jim Laskey9373beb2006-08-01 19:14:14 +0000145 }
146 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000147}
148
Evan Chengff9b3732008-01-30 18:18:23 +0000149// EmitInstrWithCustomInserter - This method should be implemented by targets
150// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +0000151// instructions are special in various ways, which require special support to
152// insert. The specified MachineInstr is created but not inserted into any
153// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +0000154MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +0000155 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +0000156 cerr << "If a target marks an instruction with "
157 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +0000158 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +0000159 abort();
160 return 0;
161}
162
Dan Gohman8a110532008-09-05 22:59:21 +0000163/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
164/// physical register has only a single copy use, then coalesced the copy
165/// if possible.
166static void EmitLiveInCopy(MachineBasicBlock *MBB,
167 MachineBasicBlock::iterator &InsertPos,
168 unsigned VirtReg, unsigned PhysReg,
169 const TargetRegisterClass *RC,
170 DenseMap<MachineInstr*, unsigned> &CopyRegMap,
171 const MachineRegisterInfo &MRI,
172 const TargetRegisterInfo &TRI,
173 const TargetInstrInfo &TII) {
174 unsigned NumUses = 0;
175 MachineInstr *UseMI = NULL;
176 for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
177 UE = MRI.use_end(); UI != UE; ++UI) {
178 UseMI = &*UI;
179 if (++NumUses > 1)
180 break;
181 }
182
183 // If the number of uses is not one, or the use is not a move instruction,
184 // don't coalesce. Also, only coalesce away a virtual register to virtual
185 // register copy.
186 bool Coalesced = false;
187 unsigned SrcReg, DstReg;
188 if (NumUses == 1 &&
189 TII.isMoveInstr(*UseMI, SrcReg, DstReg) &&
190 TargetRegisterInfo::isVirtualRegister(DstReg)) {
191 VirtReg = DstReg;
192 Coalesced = true;
193 }
194
195 // Now find an ideal location to insert the copy.
196 MachineBasicBlock::iterator Pos = InsertPos;
197 while (Pos != MBB->begin()) {
198 MachineInstr *PrevMI = prior(Pos);
199 DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
200 // copyRegToReg might emit multiple instructions to do a copy.
201 unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
202 if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
203 // This is what the BB looks like right now:
204 // r1024 = mov r0
205 // ...
206 // r1 = mov r1024
207 //
208 // We want to insert "r1025 = mov r1". Inserting this copy below the
209 // move to r1024 makes it impossible for that move to be coalesced.
210 //
211 // r1025 = mov r1
212 // r1024 = mov r0
213 // ...
214 // r1 = mov 1024
215 // r2 = mov 1025
216 break; // Woot! Found a good location.
217 --Pos;
218 }
219
220 TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
221 CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
222 if (Coalesced) {
223 if (&*InsertPos == UseMI) ++InsertPos;
224 MBB->erase(UseMI);
225 }
226}
227
228/// EmitLiveInCopies - If this is the first basic block in the function,
229/// and if it has live ins that need to be copied into vregs, emit the
230/// copies into the block.
231static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
232 const MachineRegisterInfo &MRI,
233 const TargetRegisterInfo &TRI,
234 const TargetInstrInfo &TII) {
235 if (SchedLiveInCopies) {
236 // Emit the copies at a heuristically-determined location in the block.
237 DenseMap<MachineInstr*, unsigned> CopyRegMap;
238 MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
239 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
240 E = MRI.livein_end(); LI != E; ++LI)
241 if (LI->second) {
242 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
243 EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
244 RC, CopyRegMap, MRI, TRI, TII);
245 }
246 } else {
247 // Emit the copies into the top of the block.
248 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
249 E = MRI.livein_end(); LI != E; ++LI)
250 if (LI->second) {
251 const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
252 TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
253 LI->second, LI->first, RC, RC);
254 }
255 }
256}
257
Chris Lattner7041ee32005-01-11 05:56:49 +0000258//===----------------------------------------------------------------------===//
259// SelectionDAGISel code
260//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000261
Dan Gohman7c3234c2008-08-27 23:52:12 +0000262SelectionDAGISel::SelectionDAGISel(TargetLowering &tli, bool fast) :
Dan Gohmanae73dc12008-09-04 17:05:41 +0000263 FunctionPass(&ID), TLI(tli),
Dan Gohman7c3234c2008-08-27 23:52:12 +0000264 FuncInfo(new FunctionLoweringInfo(TLI)),
265 CurDAG(new SelectionDAG(TLI, *FuncInfo)),
266 SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo)),
267 GFI(),
268 Fast(fast),
269 DAGSize(0)
270{}
271
272SelectionDAGISel::~SelectionDAGISel() {
273 delete SDL;
274 delete CurDAG;
275 delete FuncInfo;
276}
277
Duncan Sands83ec4b62008-06-06 12:08:01 +0000278unsigned SelectionDAGISel::MakeReg(MVT VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000279 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000280}
281
Chris Lattner495a0b52005-08-17 06:37:43 +0000282void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000283 AU.addRequired<AliasAnalysis>();
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000284 AU.addRequired<GCModuleInfo>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000285 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +0000286}
Chris Lattner1c08c712005-01-07 07:47:53 +0000287
Chris Lattner1c08c712005-01-07 07:47:53 +0000288bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000289 // Do some sanity-checking on the command-line options.
290 assert((!EnableFastISelVerbose || EnableFastISel) &&
291 "-fast-isel-verbose requires -fast-isel");
292 assert((!EnableFastISelAbort || EnableFastISel) &&
293 "-fast-isel-abort requires -fast-isel");
294
Dan Gohman5f43f922007-08-27 16:26:13 +0000295 // Get alias analysis for load/store combining.
296 AA = &getAnalysis<AliasAnalysis>();
297
Dan Gohman8a110532008-09-05 22:59:21 +0000298 TargetMachine &TM = TLI.getTargetMachine();
299 MachineFunction &MF = MachineFunction::construct(&Fn, TM);
300 const MachineRegisterInfo &MRI = MF.getRegInfo();
301 const TargetInstrInfo &TII = *TM.getInstrInfo();
302 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
303
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000304 if (MF.getFunction()->hasGC())
305 GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF.getFunction());
Gordon Henriksence224772008-01-07 01:30:38 +0000306 else
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000307 GFI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +0000308 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +0000309 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000311 FuncInfo->set(Fn, MF, EnableFastISel);
Dan Gohman7c3234c2008-08-27 23:52:12 +0000312 CurDAG->init(MF, getAnalysisToUpdate<MachineModuleInfo>());
313 SDL->init(GFI, *AA);
Chris Lattner1c08c712005-01-07 07:47:53 +0000314
Dale Johannesen1532f3d2008-04-02 00:25:04 +0000315 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
316 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
317 // Mark landing pad.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000318 FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +0000319
Dan Gohman7c3234c2008-08-27 23:52:12 +0000320 SelectAllBasicBlocks(Fn, MF);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000321
Dan Gohman8a110532008-09-05 22:59:21 +0000322 // If the first basic block in the function has live ins that need to be
323 // copied into vregs, emit the copies into the top of the block before
324 // emitting the code for the block.
325 EmitLiveInCopies(MF.begin(), MRI, TRI, TII);
326
Evan Chengad2070c2007-02-10 02:43:39 +0000327 // Add function live-ins to entry block live-in set.
Dan Gohman8a110532008-09-05 22:59:21 +0000328 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
329 E = RegInfo->livein_end(); I != E; ++I)
330 MF.begin()->addLiveIn(I->first);
Evan Chengad2070c2007-02-10 02:43:39 +0000331
Duncan Sandsf4070822007-06-15 19:04:19 +0000332#ifndef NDEBUG
Dan Gohman7c3234c2008-08-27 23:52:12 +0000333 assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
Duncan Sandsf4070822007-06-15 19:04:19 +0000334 "Not all catch info was assigned to a landing pad!");
335#endif
336
Dan Gohman7c3234c2008-08-27 23:52:12 +0000337 FuncInfo->clear();
338
Chris Lattner1c08c712005-01-07 07:47:53 +0000339 return true;
340}
341
Duncan Sandsf4070822007-06-15 19:04:19 +0000342static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
343 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000344 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000345 if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000346 // Apply the catch info to DestBB.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000347 AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]);
Duncan Sandsf4070822007-06-15 19:04:19 +0000348#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +0000349 if (!FLI.MBBMap[SrcBB]->isLandingPad())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000350 FLI.CatchInfoFound.insert(EHSel);
Duncan Sandsf4070822007-06-15 19:04:19 +0000351#endif
352 }
353}
354
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000355/// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and
356/// whether object offset >= 0.
357static bool
Dan Gohman475871a2008-07-27 21:46:04 +0000358IsFixedFrameObjectWithPosOffset(MachineFrameInfo * MFI, SDValue Op) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000359 if (!isa<FrameIndexSDNode>(Op)) return false;
360
361 FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op);
362 int FrameIdx = FrameIdxNode->getIndex();
363 return MFI->isFixedObjectIndex(FrameIdx) &&
364 MFI->getObjectOffset(FrameIdx) >= 0;
365}
366
367/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
368/// possibly be overwritten when lowering the outgoing arguments in a tail
369/// call. Currently the implementation of this call is very conservative and
370/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
371/// virtual registers would be overwritten by direct lowering.
Dan Gohman475871a2008-07-27 21:46:04 +0000372static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000373 MachineFrameInfo * MFI) {
374 RegisterSDNode * OpReg = NULL;
375 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
376 (Op.getOpcode()== ISD::CopyFromReg &&
377 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
378 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
379 (Op.getOpcode() == ISD::LOAD &&
380 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) ||
381 (Op.getOpcode() == ISD::MERGE_VALUES &&
Gabor Greif99a6cb92008-08-26 22:36:50 +0000382 Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD &&
383 IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()).
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000384 getOperand(1))))
385 return true;
386 return false;
387}
388
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000389/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000390/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000391static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
392 TargetLowering& TLI) {
393 SDNode * Ret = NULL;
Dan Gohman475871a2008-07-27 21:46:04 +0000394 SDValue Terminator = DAG.getRoot();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000395
396 // Find RET node.
397 if (Terminator.getOpcode() == ISD::RET) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000398 Ret = Terminator.getNode();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000399 }
400
401 // Fix tail call attribute of CALL nodes.
402 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
Dan Gohman0e5f1302008-07-07 23:02:41 +0000403 BI = DAG.allnodes_end(); BI != BE; ) {
404 --BI;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000405 if (BI->getOpcode() == ISD::CALL) {
Dan Gohman475871a2008-07-27 21:46:04 +0000406 SDValue OpRet(Ret, 0);
407 SDValue OpCall(BI, 0);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000408 bool isMarkedTailCall =
409 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
410 // If CALL node has tail call attribute set to true and the call is not
411 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +0000412 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000413 // must correctly identify tail call optimizable calls.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000414 if (!isMarkedTailCall) continue;
415 if (Ret==NULL ||
416 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG)) {
417 // Not eligible. Mark CALL node as non tail call.
Dan Gohman475871a2008-07-27 21:46:04 +0000418 SmallVector<SDValue, 32> Ops;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000419 unsigned idx=0;
Gabor Greifba36cb52008-08-28 21:40:38 +0000420 for(SDNode::op_iterator I =OpCall.getNode()->op_begin(),
421 E = OpCall.getNode()->op_end(); I != E; I++, idx++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000422 if (idx!=3)
423 Ops.push_back(*I);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000424 else
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000425 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
426 }
427 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000428 } else {
429 // Look for tail call clobbered arguments. Emit a series of
430 // copyto/copyfrom virtual register nodes to protect them.
Dan Gohman475871a2008-07-27 21:46:04 +0000431 SmallVector<SDValue, 32> Ops;
432 SDValue Chain = OpCall.getOperand(0), InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000433 unsigned idx=0;
Gabor Greifba36cb52008-08-28 21:40:38 +0000434 for(SDNode::op_iterator I = OpCall.getNode()->op_begin(),
435 E = OpCall.getNode()->op_end(); I != E; I++, idx++) {
Dan Gohman475871a2008-07-27 21:46:04 +0000436 SDValue Arg = *I;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000437 if (idx > 4 && (idx % 2)) {
438 bool isByVal = cast<ARG_FLAGSSDNode>(OpCall.getOperand(idx+1))->
439 getArgFlags().isByVal();
440 MachineFunction &MF = DAG.getMachineFunction();
441 MachineFrameInfo *MFI = MF.getFrameInfo();
442 if (!isByVal &&
443 IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000444 MVT VT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000445 unsigned VReg = MF.getRegInfo().
446 createVirtualRegister(TLI.getRegClassFor(VT));
447 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
448 InFlag = Chain.getValue(1);
449 Arg = DAG.getCopyFromReg(Chain, VReg, VT, InFlag);
450 Chain = Arg.getValue(1);
451 InFlag = Arg.getValue(2);
452 }
453 }
454 Ops.push_back(Arg);
455 }
456 // Link in chain of CopyTo/CopyFromReg.
457 Ops[0] = Chain;
458 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000459 }
460 }
461 }
462}
463
Dan Gohmanf350b272008-08-23 02:25:05 +0000464void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
465 BasicBlock::iterator Begin,
Dan Gohman5edd3612008-08-28 20:28:56 +0000466 BasicBlock::iterator End) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000467 SDL->setCurrentBasicBlock(BB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000468
469 MachineModuleInfo *MMI = CurDAG->getMachineModuleInfo();
470
471 if (MMI && BB->isLandingPad()) {
472 // Add a label to mark the beginning of the landing pad. Deletion of the
473 // landing pad can thus be detected via the MachineModuleInfo.
474 unsigned LabelID = MMI->addLandingPad(BB);
475 CurDAG->setRoot(CurDAG->getLabel(ISD::EH_LABEL,
476 CurDAG->getEntryNode(), LabelID));
477
478 // Mark exception register as live in.
479 unsigned Reg = TLI.getExceptionAddressRegister();
480 if (Reg) BB->addLiveIn(Reg);
481
482 // Mark exception selector register as live in.
483 Reg = TLI.getExceptionSelectorRegister();
484 if (Reg) BB->addLiveIn(Reg);
485
486 // FIXME: Hack around an exception handling flaw (PR1508): the personality
487 // function and list of typeids logically belong to the invoke (or, if you
488 // like, the basic block containing the invoke), and need to be associated
489 // with it in the dwarf exception handling tables. Currently however the
490 // information is provided by an intrinsic (eh.selector) that can be moved
491 // to unexpected places by the optimizers: if the unwind edge is critical,
492 // then breaking it can result in the intrinsics being in the successor of
493 // the landing pad, not the landing pad itself. This results in exceptions
494 // not being caught because no typeids are associated with the invoke.
495 // This may not be the only way things can go wrong, but it is the only way
496 // we try to work around for the moment.
497 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
498
499 if (Br && Br->isUnconditional()) { // Critical edge?
500 BasicBlock::iterator I, E;
501 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000502 if (isa<EHSelectorInst>(I))
Dan Gohmanf350b272008-08-23 02:25:05 +0000503 break;
504
505 if (I == E)
506 // No catch info found - try to extract some from the successor.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000507 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
Dan Gohmanf350b272008-08-23 02:25:05 +0000508 }
509 }
510
511 // Lower all of the non-terminator instructions.
512 for (BasicBlock::iterator I = Begin; I != End; ++I)
513 if (!isa<TerminatorInst>(I))
Dan Gohman7c3234c2008-08-27 23:52:12 +0000514 SDL->visit(*I);
Dan Gohmanf350b272008-08-23 02:25:05 +0000515
516 // Ensure that all instructions which are used outside of their defining
517 // blocks are available as virtual registers. Invoke is handled elsewhere.
518 for (BasicBlock::iterator I = Begin; I != End; ++I)
519 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000520 DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I);
521 if (VMI != FuncInfo->ValueMap.end())
522 SDL->CopyValueToVirtualRegister(I, VMI->second);
Dan Gohmanf350b272008-08-23 02:25:05 +0000523 }
524
525 // Handle PHI nodes in successor blocks.
Dan Gohman3df24e62008-09-03 23:12:08 +0000526 if (End == LLVMBB->end()) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000527 HandlePHINodesInSuccessorBlocks(LLVMBB);
Dan Gohman3df24e62008-09-03 23:12:08 +0000528
529 // Lower the terminator after the copies are emitted.
530 SDL->visit(*LLVMBB->getTerminator());
531 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000532
Chris Lattnera651cf62005-01-17 19:43:36 +0000533 // Make sure the root of the DAG is up-to-date.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000534 CurDAG->setRoot(SDL->getControlRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000535
536 // Check whether calls in this block are real tail calls. Fix up CALL nodes
537 // with correct tailcall attribute so that the target can rely on the tailcall
538 // attribute indicating whether the call is really eligible for tail call
539 // optimization.
Dan Gohmanf350b272008-08-23 02:25:05 +0000540 CheckDAGForTailCallsAndFixThem(*CurDAG, TLI);
541
542 // Final step, emit the lowered DAG as machine code.
543 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000544 SDL->clear();
Chris Lattner1c08c712005-01-07 07:47:53 +0000545}
546
Dan Gohmanf350b272008-08-23 02:25:05 +0000547void SelectionDAGISel::ComputeLiveOutVRegInfo() {
Chris Lattneread0d882008-06-17 06:09:18 +0000548 SmallPtrSet<SDNode*, 128> VisitedNodes;
549 SmallVector<SDNode*, 128> Worklist;
550
Gabor Greifba36cb52008-08-28 21:40:38 +0000551 Worklist.push_back(CurDAG->getRoot().getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000552
553 APInt Mask;
554 APInt KnownZero;
555 APInt KnownOne;
556
557 while (!Worklist.empty()) {
558 SDNode *N = Worklist.back();
559 Worklist.pop_back();
560
561 // If we've already seen this node, ignore it.
562 if (!VisitedNodes.insert(N))
563 continue;
564
565 // Otherwise, add all chain operands to the worklist.
566 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
567 if (N->getOperand(i).getValueType() == MVT::Other)
Gabor Greifba36cb52008-08-28 21:40:38 +0000568 Worklist.push_back(N->getOperand(i).getNode());
Chris Lattneread0d882008-06-17 06:09:18 +0000569
570 // If this is a CopyToReg with a vreg dest, process it.
571 if (N->getOpcode() != ISD::CopyToReg)
572 continue;
573
574 unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
575 if (!TargetRegisterInfo::isVirtualRegister(DestReg))
576 continue;
577
578 // Ignore non-scalar or non-integer values.
Dan Gohman475871a2008-07-27 21:46:04 +0000579 SDValue Src = N->getOperand(2);
Chris Lattneread0d882008-06-17 06:09:18 +0000580 MVT SrcVT = Src.getValueType();
581 if (!SrcVT.isInteger() || SrcVT.isVector())
582 continue;
583
Dan Gohmanf350b272008-08-23 02:25:05 +0000584 unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
Chris Lattneread0d882008-06-17 06:09:18 +0000585 Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
Dan Gohmanf350b272008-08-23 02:25:05 +0000586 CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
Chris Lattneread0d882008-06-17 06:09:18 +0000587
588 // Only install this information if it tells us something.
589 if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
590 DestReg -= TargetRegisterInfo::FirstVirtualRegister;
Dan Gohmanf350b272008-08-23 02:25:05 +0000591 FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo();
Chris Lattneread0d882008-06-17 06:09:18 +0000592 if (DestReg >= FLI.LiveOutRegInfo.size())
593 FLI.LiveOutRegInfo.resize(DestReg+1);
594 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg];
595 LOI.NumSignBits = NumSignBits;
596 LOI.KnownOne = NumSignBits;
597 LOI.KnownZero = NumSignBits;
598 }
599 }
600}
601
Dan Gohmanf350b272008-08-23 02:25:05 +0000602void SelectionDAGISel::CodeGenAndEmitDAG() {
Dan Gohman462dc7f2008-07-21 20:00:07 +0000603 std::string GroupName;
604 if (TimePassesIsEnabled)
605 GroupName = "Instruction Selection and Scheduling";
606 std::string BlockName;
607 if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
608 ViewDAGCombine2 || ViewISelDAGs || ViewSchedDAGs || ViewSUnitDAGs)
Dan Gohmanf350b272008-08-23 02:25:05 +0000609 BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' +
Dan Gohman462dc7f2008-07-21 20:00:07 +0000610 BB->getBasicBlock()->getName();
611
612 DOUT << "Initial selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000613 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000614
Dan Gohmanf350b272008-08-23 02:25:05 +0000615 if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
Dan Gohman417e11b2007-10-08 15:12:17 +0000616
Chris Lattneraf21d552005-10-10 16:47:10 +0000617 // Run the DAG combiner in pre-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000618 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000619 NamedRegionTimer T("DAG Combining 1", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000620 CurDAG->Combine(false, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000621 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000622 CurDAG->Combine(false, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000623 }
Nate Begeman2300f552005-09-07 00:15:36 +0000624
Dan Gohman417e11b2007-10-08 15:12:17 +0000625 DOUT << "Optimized lowered selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000626 DEBUG(CurDAG->dump());
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000627
Chris Lattner1c08c712005-01-07 07:47:53 +0000628 // Second step, hack on the DAG until it only uses operations and types that
629 // the target supports.
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000630 if (EnableLegalizeTypes) {// Enable this some day.
Dan Gohmanf350b272008-08-23 02:25:05 +0000631 if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
632 BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000633
634 if (TimePassesIsEnabled) {
635 NamedRegionTimer T("Type Legalization", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000636 CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000637 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000638 CurDAG->LegalizeTypes();
Dan Gohman462dc7f2008-07-21 20:00:07 +0000639 }
640
641 DOUT << "Type-legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000642 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000643
Chris Lattner70587ea2008-07-10 23:37:50 +0000644 // TODO: enable a dag combine pass here.
645 }
Duncan Sandsf00e74f2008-07-17 17:06:03 +0000646
Dan Gohmanf350b272008-08-23 02:25:05 +0000647 if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000648
Evan Chengebffb662008-07-01 17:59:20 +0000649 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000650 NamedRegionTimer T("DAG Legalization", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000651 CurDAG->Legalize();
Evan Chengebffb662008-07-01 17:59:20 +0000652 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000653 CurDAG->Legalize();
Evan Chengebffb662008-07-01 17:59:20 +0000654 }
Nate Begemanf15485a2006-03-27 01:32:24 +0000655
Bill Wendling832171c2006-12-07 20:04:42 +0000656 DOUT << "Legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000657 DEBUG(CurDAG->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000658
Dan Gohmanf350b272008-08-23 02:25:05 +0000659 if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000660
Chris Lattneraf21d552005-10-10 16:47:10 +0000661 // Run the DAG combiner in post-legalize mode.
Evan Chengebffb662008-07-01 17:59:20 +0000662 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000663 NamedRegionTimer T("DAG Combining 2", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000664 CurDAG->Combine(true, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000665 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000666 CurDAG->Combine(true, *AA, Fast);
Evan Chengebffb662008-07-01 17:59:20 +0000667 }
Nate Begeman2300f552005-09-07 00:15:36 +0000668
Dan Gohman417e11b2007-10-08 15:12:17 +0000669 DOUT << "Optimized legalized selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000670 DEBUG(CurDAG->dump());
Dan Gohman417e11b2007-10-08 15:12:17 +0000671
Dan Gohmanf350b272008-08-23 02:25:05 +0000672 if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
Chris Lattneread0d882008-06-17 06:09:18 +0000673
Dan Gohman925a7e82008-08-13 19:47:40 +0000674 if (!Fast && EnableValueProp)
Dan Gohmanf350b272008-08-23 02:25:05 +0000675 ComputeLiveOutVRegInfo();
Evan Cheng552c4a82006-04-28 02:09:19 +0000676
Chris Lattnera33ef482005-03-30 01:10:47 +0000677 // Third, instruction select all of the operations to machine code, adding the
678 // code to the MachineBasicBlock.
Evan Chengebffb662008-07-01 17:59:20 +0000679 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000680 NamedRegionTimer T("Instruction Selection", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000681 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000682 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000683 InstructionSelect();
Evan Chengebffb662008-07-01 17:59:20 +0000684 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000685
Dan Gohman462dc7f2008-07-21 20:00:07 +0000686 DOUT << "Selected selection DAG:\n";
Dan Gohmanf350b272008-08-23 02:25:05 +0000687 DEBUG(CurDAG->dump());
Dan Gohman462dc7f2008-07-21 20:00:07 +0000688
Dan Gohmanf350b272008-08-23 02:25:05 +0000689 if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
Dan Gohman462dc7f2008-07-21 20:00:07 +0000690
Dan Gohman5e843682008-07-14 18:19:29 +0000691 // Schedule machine code.
692 ScheduleDAG *Scheduler;
693 if (TimePassesIsEnabled) {
694 NamedRegionTimer T("Instruction Scheduling", GroupName);
Dan Gohmanf350b272008-08-23 02:25:05 +0000695 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000696 } else {
Dan Gohmanf350b272008-08-23 02:25:05 +0000697 Scheduler = Schedule();
Dan Gohman5e843682008-07-14 18:19:29 +0000698 }
699
Dan Gohman462dc7f2008-07-21 20:00:07 +0000700 if (ViewSUnitDAGs) Scheduler->viewGraph();
701
Evan Chengdb8d56b2008-06-30 20:45:06 +0000702 // Emit machine code to BB. This can change 'BB' to the last block being
703 // inserted into.
Evan Chengebffb662008-07-01 17:59:20 +0000704 if (TimePassesIsEnabled) {
Dan Gohman5e843682008-07-14 18:19:29 +0000705 NamedRegionTimer T("Instruction Creation", GroupName);
706 BB = Scheduler->EmitSchedule();
Evan Chengebffb662008-07-01 17:59:20 +0000707 } else {
Dan Gohman5e843682008-07-14 18:19:29 +0000708 BB = Scheduler->EmitSchedule();
709 }
710
711 // Free the scheduler state.
712 if (TimePassesIsEnabled) {
713 NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
714 delete Scheduler;
715 } else {
716 delete Scheduler;
Evan Chengebffb662008-07-01 17:59:20 +0000717 }
Evan Chengdb8d56b2008-06-30 20:45:06 +0000718
Bill Wendling832171c2006-12-07 20:04:42 +0000719 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +0000720 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000721}
Chris Lattner1c08c712005-01-07 07:47:53 +0000722
Dan Gohman7c3234c2008-08-27 23:52:12 +0000723void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, MachineFunction &MF) {
Evan Cheng39fd6e82008-08-07 00:43:25 +0000724 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
725 BasicBlock *LLVMBB = &*I;
Dan Gohman7c3234c2008-08-27 23:52:12 +0000726 BB = FuncInfo->MBBMap[LLVMBB];
Dan Gohmanf350b272008-08-23 02:25:05 +0000727
Dan Gohman3df24e62008-09-03 23:12:08 +0000728 BasicBlock::iterator const Begin = LLVMBB->begin();
729 BasicBlock::iterator const End = LLVMBB->end();
Evan Cheng9f118502008-09-08 16:01:27 +0000730 BasicBlock::iterator BI = Begin;
Dan Gohman5edd3612008-08-28 20:28:56 +0000731
732 // Lower any arguments needed in this block if this is the entry block.
733 if (LLVMBB == &Fn.getEntryBlock())
734 LowerArguments(LLVMBB);
Dan Gohmanf350b272008-08-23 02:25:05 +0000735
736 // Before doing SelectionDAG ISel, see if FastISel has been requested.
737 // FastISel doesn't support EH landing pads, which require special handling.
738 if (EnableFastISel && !BB->isLandingPad()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000739 if (FastISel *F = TLI.createFastISel(*FuncInfo->MF, FuncInfo->ValueMap,
740 FuncInfo->MBBMap)) {
Dan Gohman5edd3612008-08-28 20:28:56 +0000741 // Emit code for any incoming arguments. This must happen before
742 // beginning FastISel on the entry block.
743 if (LLVMBB == &Fn.getEntryBlock()) {
744 CurDAG->setRoot(SDL->getControlRoot());
745 CodeGenAndEmitDAG();
746 SDL->clear();
747 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000748 F->setCurrentBlock(BB);
Dan Gohman5edd3612008-08-28 20:28:56 +0000749 // Do FastISel on as many instructions as possible.
Evan Cheng9f118502008-09-08 16:01:27 +0000750 for (; BI != End; ++BI) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000751 // Just before the terminator instruction, insert instructions to
752 // feed PHI nodes in successor blocks.
Dan Gohmana8657e32008-09-08 20:37:59 +0000753 if (isa<TerminatorInst>(BI))
Dan Gohman3df24e62008-09-03 23:12:08 +0000754 if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, F)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000755 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman293d5f82008-09-09 22:06:46 +0000756 cerr << "FastISel miss: ";
757 BI->dump();
758 }
Dan Gohman4344a5d2008-09-09 23:05:00 +0000759 if (EnableFastISelAbort)
Dan Gohman293d5f82008-09-09 22:06:46 +0000760 assert(0 && "FastISel didn't handle a PHI in a successor");
Dan Gohman3ee25dc2008-09-10 15:52:34 +0000761 break;
Dan Gohmanf350b272008-08-23 02:25:05 +0000762 }
763
Dan Gohman3df24e62008-09-03 23:12:08 +0000764 // First try normal tablegen-generated "fast" selection.
Evan Cheng9f118502008-09-08 16:01:27 +0000765 if (F->SelectInstruction(BI))
Dan Gohman3df24e62008-09-03 23:12:08 +0000766 continue;
767
768 // Next, try calling the target to attempt to handle the instruction.
Evan Cheng9f118502008-09-08 16:01:27 +0000769 if (F->TargetSelectInstruction(BI))
Dan Gohman3df24e62008-09-03 23:12:08 +0000770 continue;
771
772 // Then handle certain instructions as single-LLVM-Instruction blocks.
Dan Gohmancf01f7a2008-09-09 02:40:04 +0000773 if (isa<CallInst>(BI)) {
Evan Cheng9f118502008-09-08 16:01:27 +0000774 if (BI->getType() != Type::VoidTy) {
Dan Gohmana8657e32008-09-08 20:37:59 +0000775 unsigned &R = FuncInfo->ValueMap[BI];
Dan Gohman3df24e62008-09-03 23:12:08 +0000776 if (!R)
Evan Cheng9f118502008-09-08 16:01:27 +0000777 R = FuncInfo->CreateRegForValue(BI);
Dan Gohman3df24e62008-09-03 23:12:08 +0000778 }
779
Evan Cheng9f118502008-09-08 16:01:27 +0000780 SelectBasicBlock(LLVMBB, BI, next(BI));
Dan Gohmanf350b272008-08-23 02:25:05 +0000781 continue;
782 }
783
Dan Gohman293d5f82008-09-09 22:06:46 +0000784 // Otherwise, give up on FastISel for the rest of the block.
785 // For now, be a little lenient about non-branch terminators.
786 if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
Dan Gohman4344a5d2008-09-09 23:05:00 +0000787 if (EnableFastISelVerbose || EnableFastISelAbort) {
Dan Gohman293d5f82008-09-09 22:06:46 +0000788 cerr << "FastISel miss: ";
789 BI->dump();
790 }
Dan Gohman4344a5d2008-09-09 23:05:00 +0000791 if (EnableFastISelAbort)
Dan Gohman293d5f82008-09-09 22:06:46 +0000792 // The "fast" selector couldn't handle something and bailed.
793 // For the purpose of debugging, just abort.
794 assert(0 && "FastISel didn't select the entire block");
Dan Gohmanf350b272008-08-23 02:25:05 +0000795 }
796 break;
797 }
798 delete F;
799 }
800 }
801
Dan Gohmand2ff6472008-09-02 20:17:56 +0000802 // Run SelectionDAG instruction selection on the remainder of the block
803 // not handled by FastISel. If FastISel is not run, this is the entire
Dan Gohman3df24e62008-09-03 23:12:08 +0000804 // block.
Evan Cheng9f118502008-09-08 16:01:27 +0000805 if (BI != End)
806 SelectBasicBlock(LLVMBB, BI, End);
Dan Gohmanf350b272008-08-23 02:25:05 +0000807
Dan Gohman7c3234c2008-08-27 23:52:12 +0000808 FinishBasicBlock();
Evan Cheng39fd6e82008-08-07 00:43:25 +0000809 }
Dan Gohman0e5f1302008-07-07 23:02:41 +0000810}
811
Dan Gohmanfed90b62008-07-28 21:51:04 +0000812void
Dan Gohman7c3234c2008-08-27 23:52:12 +0000813SelectionDAGISel::FinishBasicBlock() {
Dan Gohmanf350b272008-08-23 02:25:05 +0000814
815 // Perform target specific isel post processing.
816 InstructionSelectPostProcessing();
Nate Begemanf15485a2006-03-27 01:32:24 +0000817
Dan Gohmanf350b272008-08-23 02:25:05 +0000818 DOUT << "Target-post-processed machine code:\n";
819 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +0000820
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000821 DOUT << "Total amount of phi nodes to update: "
Dan Gohman7c3234c2008-08-27 23:52:12 +0000822 << SDL->PHINodesToUpdate.size() << "\n";
823 DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i)
824 DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first
825 << ", " << SDL->PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +0000826
Chris Lattnera33ef482005-03-30 01:10:47 +0000827 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +0000828 // PHI nodes in successors.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000829 if (SDL->SwitchCases.empty() &&
830 SDL->JTCases.empty() &&
831 SDL->BitTestCases.empty()) {
832 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
833 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Nate Begemanf15485a2006-03-27 01:32:24 +0000834 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
835 "This is not a machine PHI node that we are updating!");
Dan Gohman7c3234c2008-08-27 23:52:12 +0000836 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000837 false));
838 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +0000839 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000840 SDL->PHINodesToUpdate.clear();
Nate Begemanf15485a2006-03-27 01:32:24 +0000841 return;
Chris Lattner1c08c712005-01-07 07:47:53 +0000842 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000843
Dan Gohman7c3234c2008-08-27 23:52:12 +0000844 for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000845 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000846 if (!SDL->BitTestCases[i].Emitted) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000847 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000848 BB = SDL->BitTestCases[i].Parent;
849 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000850 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000851 SDL->visitBitTestHeader(SDL->BitTestCases[i]);
852 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000853 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000854 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000855 }
856
Dan Gohman7c3234c2008-08-27 23:52:12 +0000857 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000858 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000859 BB = SDL->BitTestCases[i].Cases[j].ThisBB;
860 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000861 // Emit the code
862 if (j+1 != ej)
Dan Gohman7c3234c2008-08-27 23:52:12 +0000863 SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB,
864 SDL->BitTestCases[i].Reg,
865 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000866 else
Dan Gohman7c3234c2008-08-27 23:52:12 +0000867 SDL->visitBitTestCase(SDL->BitTestCases[i].Default,
868 SDL->BitTestCases[i].Reg,
869 SDL->BitTestCases[i].Cases[j]);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000870
871
Dan Gohman7c3234c2008-08-27 23:52:12 +0000872 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000873 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000874 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000875 }
876
877 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000878 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
879 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000880 MachineBasicBlock *PHIBB = PHI->getParent();
881 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
882 "This is not a machine PHI node that we are updating!");
883 // This is "default" BB. We have two jumps to it. From "header" BB and
884 // from last "case" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000885 if (PHIBB == SDL->BitTestCases[i].Default) {
886 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000887 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000888 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent));
889 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000890 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000891 PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases.
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000892 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000893 }
894 // One of "cases" BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000895 for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size();
896 j != ej; ++j) {
897 MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000898 if (cBB->succ_end() !=
899 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000900 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000901 false));
902 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000903 }
904 }
905 }
906 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000907 SDL->BitTestCases.clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000908
Nate Begeman9453eea2006-04-23 06:26:20 +0000909 // If the JumpTable record is filled in, then we need to emit a jump table.
910 // Updating the PHI nodes is tricky in this case, since we need to determine
911 // whether the PHI is a successor of the range check MBB or the jump table MBB
Dan Gohman7c3234c2008-08-27 23:52:12 +0000912 for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000913 // Lower header first, if it wasn't already lowered
Dan Gohman7c3234c2008-08-27 23:52:12 +0000914 if (!SDL->JTCases[i].first.Emitted) {
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000915 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000916 BB = SDL->JTCases[i].first.HeaderBB;
917 SDL->setCurrentBasicBlock(BB);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000918 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000919 SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first);
920 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000921 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000922 SDL->clear();
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000923 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000924
Nate Begeman37efe672006-04-22 18:53:45 +0000925 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000926 BB = SDL->JTCases[i].second.MBB;
927 SDL->setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +0000928 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000929 SDL->visitJumpTable(SDL->JTCases[i].second);
930 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000931 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000932 SDL->clear();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000933
Nate Begeman37efe672006-04-22 18:53:45 +0000934 // Update PHI Nodes
Dan Gohman7c3234c2008-08-27 23:52:12 +0000935 for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) {
936 MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first;
Nate Begeman37efe672006-04-22 18:53:45 +0000937 MachineBasicBlock *PHIBB = PHI->getParent();
938 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
939 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000940 // "default" BB. We can go there only from header BB.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000941 if (PHIBB == SDL->JTCases[i].second.Default) {
942 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000943 false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000944 PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +0000945 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000946 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +0000947 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000948 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000949 false));
950 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +0000951 }
952 }
Nate Begeman37efe672006-04-22 18:53:45 +0000953 }
Dan Gohman7c3234c2008-08-27 23:52:12 +0000954 SDL->JTCases.clear();
Nate Begeman37efe672006-04-22 18:53:45 +0000955
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000956 // If the switch block involved a branch to one of the actual successors, we
957 // need to update PHI nodes in that block.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000958 for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) {
959 MachineInstr *PHI = SDL->PHINodesToUpdate[i].first;
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000960 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
961 "This is not a machine PHI node that we are updating!");
962 if (BB->isSuccessor(PHI->getParent())) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000963 PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second,
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000964 false));
965 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +0000966 }
967 }
968
Nate Begemanf15485a2006-03-27 01:32:24 +0000969 // If we generated any switch lowering information, build and codegen any
970 // additional DAGs necessary.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000971 for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) {
Nate Begemanf15485a2006-03-27 01:32:24 +0000972 // Set the current basic block to the mbb we wish to insert the code into
Dan Gohman7c3234c2008-08-27 23:52:12 +0000973 BB = SDL->SwitchCases[i].ThisBB;
974 SDL->setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000975
Nate Begemanf15485a2006-03-27 01:32:24 +0000976 // Emit the code
Dan Gohman7c3234c2008-08-27 23:52:12 +0000977 SDL->visitSwitchCase(SDL->SwitchCases[i]);
978 CurDAG->setRoot(SDL->getRoot());
Dan Gohmanf350b272008-08-23 02:25:05 +0000979 CodeGenAndEmitDAG();
Dan Gohman7c3234c2008-08-27 23:52:12 +0000980 SDL->clear();
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000981
982 // Handle any PHI nodes in successors of this chunk, as if we were coming
983 // from the original BB before switch expansion. Note that PHI nodes can
984 // occur multiple times in PHINodesToUpdate. We have to be very careful to
985 // handle them the right number of times.
Dan Gohman7c3234c2008-08-27 23:52:12 +0000986 while ((BB = SDL->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000987 for (MachineBasicBlock::iterator Phi = BB->begin();
988 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
989 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
990 for (unsigned pn = 0; ; ++pn) {
Dan Gohman7c3234c2008-08-27 23:52:12 +0000991 assert(pn != SDL->PHINodesToUpdate.size() &&
992 "Didn't find PHI entry!");
993 if (SDL->PHINodesToUpdate[pn].first == Phi) {
994 Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn].
Chris Lattner9ce2e9d2007-12-30 00:57:42 +0000995 second, false));
Dan Gohman7c3234c2008-08-27 23:52:12 +0000996 Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +0000997 break;
998 }
999 }
Nate Begemanf15485a2006-03-27 01:32:24 +00001000 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001001
1002 // Don't process RHS if same block as LHS.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001003 if (BB == SDL->SwitchCases[i].FalseBB)
1004 SDL->SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00001005
1006 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Dan Gohman7c3234c2008-08-27 23:52:12 +00001007 SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB;
1008 SDL->SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00001009 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001010 assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00001011 }
Dan Gohman7c3234c2008-08-27 23:52:12 +00001012 SDL->SwitchCases.clear();
1013
1014 SDL->PHINodesToUpdate.clear();
Chris Lattner1c08c712005-01-07 07:47:53 +00001015}
Evan Chenga9c20912006-01-21 02:32:06 +00001016
Jim Laskey13ec7022006-08-01 14:21:23 +00001017
Dan Gohman5e843682008-07-14 18:19:29 +00001018/// Schedule - Pick a safe ordering for instructions for each
Evan Chenga9c20912006-01-21 02:32:06 +00001019/// target node in the graph.
Dan Gohman5e843682008-07-14 18:19:29 +00001020///
Dan Gohmanf350b272008-08-23 02:25:05 +00001021ScheduleDAG *SelectionDAGISel::Schedule() {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001022 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00001023
1024 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00001025 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00001026 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00001027 }
Jim Laskey13ec7022006-08-01 14:21:23 +00001028
Dan Gohmanf350b272008-08-23 02:25:05 +00001029 ScheduleDAG *Scheduler = Ctor(this, CurDAG, BB, Fast);
Dan Gohman5e843682008-07-14 18:19:29 +00001030 Scheduler->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00001031
Dan Gohman5e843682008-07-14 18:19:29 +00001032 return Scheduler;
Evan Chenga9c20912006-01-21 02:32:06 +00001033}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001034
Chris Lattner03fc53c2006-03-06 00:22:00 +00001035
Jim Laskey9ff542f2006-08-01 18:29:48 +00001036HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1037 return new HazardRecognizer();
1038}
1039
Chris Lattner75548062006-10-11 03:58:02 +00001040//===----------------------------------------------------------------------===//
1041// Helper functions used by the generated instruction selector.
1042//===----------------------------------------------------------------------===//
1043// Calls to these methods are generated by tblgen.
1044
1045/// CheckAndMask - The isel is trying to match something like (and X, 255). If
1046/// the dag combiner simplified the 255, we still want to match. RHS is the
1047/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1048/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001049bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00001050 int64_t DesiredMaskS) const {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001051 const APInt &ActualMask = RHS->getAPIntValue();
1052 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001053
1054 // If the actual mask exactly matches, success!
1055 if (ActualMask == DesiredMask)
1056 return true;
1057
1058 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001059 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001060 return false;
1061
1062 // Otherwise, the DAG Combiner may have proven that the value coming in is
1063 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001064 APInt NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00001065 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00001066 return true;
1067
1068 // TODO: check to see if missing bits are just not demanded.
1069
1070 // Otherwise, this pattern doesn't match.
1071 return false;
1072}
1073
1074/// CheckOrMask - The isel is trying to match something like (or X, 255). If
1075/// the dag combiner simplified the 255, we still want to match. RHS is the
1076/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1077/// specified in the .td file (e.g. 255).
Dan Gohman475871a2008-07-27 21:46:04 +00001078bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001079 int64_t DesiredMaskS) const {
1080 const APInt &ActualMask = RHS->getAPIntValue();
1081 const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
Chris Lattner75548062006-10-11 03:58:02 +00001082
1083 // If the actual mask exactly matches, success!
1084 if (ActualMask == DesiredMask)
1085 return true;
1086
1087 // If the actual AND mask is allowing unallowed bits, this doesn't match.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001088 if (ActualMask.intersects(~DesiredMask))
Chris Lattner75548062006-10-11 03:58:02 +00001089 return false;
1090
1091 // Otherwise, the DAG Combiner may have proven that the value coming in is
1092 // either already zero or is not demanded. Check for known zero input bits.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001093 APInt NeededMask = DesiredMask & ~ActualMask;
Chris Lattner75548062006-10-11 03:58:02 +00001094
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001095 APInt KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00001096 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00001097
1098 // If all the missing bits in the or are already known to be set, match!
1099 if ((NeededMask & KnownOne) == NeededMask)
1100 return true;
1101
1102 // TODO: check to see if missing bits are just not demanded.
1103
1104 // Otherwise, this pattern doesn't match.
1105 return false;
1106}
1107
Jim Laskey9ff542f2006-08-01 18:29:48 +00001108
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001109/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1110/// by tblgen. Others should not call it.
1111void SelectionDAGISel::
Dan Gohmanf350b272008-08-23 02:25:05 +00001112SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
Dan Gohman475871a2008-07-27 21:46:04 +00001113 std::vector<SDValue> InOps;
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001114 std::swap(InOps, Ops);
1115
1116 Ops.push_back(InOps[0]); // input chain.
1117 Ops.push_back(InOps[1]); // input asm string.
1118
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001119 unsigned i = 2, e = InOps.size();
1120 if (InOps[e-1].getValueType() == MVT::Flag)
1121 --e; // Don't process a flag operand if it is here.
1122
1123 while (i != e) {
1124 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
1125 if ((Flags & 7) != 4 /*MEM*/) {
1126 // Just skip over this operand, copying the operands verbatim.
1127 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
1128 i += (Flags >> 3) + 1;
1129 } else {
1130 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
1131 // Otherwise, this is a memory operand. Ask the target to select it.
Dan Gohman475871a2008-07-27 21:46:04 +00001132 std::vector<SDValue> SelOps;
Dan Gohmanf350b272008-08-23 02:25:05 +00001133 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
Bill Wendling832171c2006-12-07 20:04:42 +00001134 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001135 exit(1);
1136 }
1137
1138 // Add this to the output node.
Dan Gohmanf350b272008-08-23 02:25:05 +00001139 MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy();
1140 Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
1141 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00001142 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1143 i += 2;
1144 }
1145 }
1146
1147 // Add the flag input back if present.
1148 if (e != InOps.size())
1149 Ops.push_back(InOps.back());
1150}
Devang Patel794fd752007-05-01 21:15:47 +00001151
Devang Patel19974732007-05-03 01:11:54 +00001152char SelectionDAGISel::ID = 0;