blob: bf07fc615e8815cf0cd3d01a2199603bfc3a6af9 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000019#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000020#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000026#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000027#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000029#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000030#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000031#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000033using namespace llvm;
34
Chris Lattner3ee77402007-06-19 05:46:06 +000035static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
36cl::desc("enable preincrement load/store generation on PPC (experimental)"),
37 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000038
Chris Lattner331d1bc2006-11-02 01:44:04 +000039PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
40 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000041
Nate Begeman405e3ec2005-10-21 00:02:42 +000042 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000043
Chris Lattnerd145a612005-09-27 22:18:25 +000044 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000045 setUseUnderscoreSetJmp(true);
46 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000047
Chris Lattner7c5a3d32005-08-16 17:14:42 +000048 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000049 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
50 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
51 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000052
Evan Chengc5484282006-10-04 00:56:09 +000053 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
54 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
55 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
56
Evan Cheng8b2794a2006-10-13 21:14:26 +000057 // PowerPC does not have truncstore for i1.
58 setStoreXAction(MVT::i1, Promote);
59
Chris Lattner94e509c2006-11-10 23:58:45 +000060 // PowerPC has pre-inc load and store's.
61 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000064 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000066 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
67 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000069 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
71
Chris Lattnera54aa942006-01-29 06:26:08 +000072 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
73 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
74
Chris Lattner7c5a3d32005-08-16 17:14:42 +000075 // PowerPC has no intrinsics for these particular operations
76 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
77 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
78 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
79
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no SREM/UREM instructions
81 setOperationAction(ISD::SREM, MVT::i32, Expand);
82 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000083 setOperationAction(ISD::SREM, MVT::i64, Expand);
84 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000085
86 // We don't support sin/cos/sqrt/fmod
87 setOperationAction(ISD::FSIN , MVT::f64, Expand);
88 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000089 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000090 setOperationAction(ISD::FSIN , MVT::f32, Expand);
91 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000092 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000093
94 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000095 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000096 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
97 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
98 }
99
Chris Lattner9601a862006-03-05 05:08:37 +0000100 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
101 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
102
Nate Begemand88fc032006-01-14 03:14:10 +0000103 // PowerPC does not have BSWAP, CTPOP or CTTZ
104 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000105 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
106 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000107 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
108 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
109 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110
Nate Begeman35ef9132006-01-11 21:21:00 +0000111 // PowerPC does not have ROTR
112 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
113
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000114 // PowerPC does not have Select
115 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000116 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000117 setOperationAction(ISD::SELECT, MVT::f32, Expand);
118 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000119
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000120 // PowerPC wants to turn select_cc of FP into fsel when possible.
121 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
122 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000123
Nate Begeman750ac1b2006-02-01 07:19:44 +0000124 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000125 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000126
Nate Begeman81e80972006-03-17 01:40:33 +0000127 // PowerPC does not have BRCOND which requires SetCC
128 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000129
130 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000131
Chris Lattnerf7605322005-08-31 21:09:52 +0000132 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
133 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000134
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000135 // PowerPC does not have [U|S]INT_TO_FP
136 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
137 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
138
Chris Lattner53e88452005-12-23 05:13:35 +0000139 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
140 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000141 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
142 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000143
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000144 // We cannot sextinreg(i1). Expand to shifts.
145 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000146
Jim Laskeyabf6d172006-01-05 01:25:28 +0000147 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000148 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000149 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000150 if (!TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Jim Laskey1ee29252007-01-26 14:34:52 +0000151 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000152 } else {
153 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
154 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
155 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
156 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
157 }
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000158
Nate Begeman28a6b022005-12-10 02:36:00 +0000159 // We want to legalize GlobalAddress and ConstantPool nodes into the
160 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000161 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000162 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000163 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000164 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
165 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
166 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
167
Nate Begemanee625572006-01-27 21:09:22 +0000168 // RET must be custom lowered, to meet ABI requirements
169 setOperationAction(ISD::RET , MVT::Other, Custom);
170
Nate Begemanacc398c2006-01-25 18:21:52 +0000171 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
172 setOperationAction(ISD::VASTART , MVT::Other, Custom);
173
Nicolas Geoffray01119992007-04-03 13:59:52 +0000174 // VAARG is custom lowered with ELF 32 ABI
175 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
176 setOperationAction(ISD::VAARG, MVT::Other, Custom);
177 else
178 setOperationAction(ISD::VAARG, MVT::Other, Expand);
179
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000180 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000181 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
182 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000183 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000184 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000185 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
186 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000187
Chris Lattner6d92cad2006-03-26 10:06:40 +0000188 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000189 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000190
Chris Lattnera7a58542006-06-16 17:34:12 +0000191 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000192 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000193 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000194 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000195 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000196 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000197 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
198
Chris Lattner7fbcef72006-03-24 07:53:47 +0000199 // FIXME: disable this lowered code. This generates 64-bit register values,
200 // and we don't model the fact that the top part is clobbered by calls. We
201 // need to flag these together so that the value isn't live across a call.
202 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
203
Nate Begemanae749a92005-10-25 23:48:36 +0000204 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
205 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
206 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000207 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000208 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000209 }
210
Chris Lattnera7a58542006-06-16 17:34:12 +0000211 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000212 // 64 bit PowerPC implementations can support i64 types directly
213 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000214 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
215 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000216 } else {
217 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000218 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
219 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
220 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000221 }
Evan Chengd30bf012006-03-01 01:11:20 +0000222
Nate Begeman425a9692005-11-29 08:17:20 +0000223 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000224 // First set operation action for all vector types to expand. Then we
225 // will selectively turn on ones that can be effectively codegen'd.
226 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Dan Gohmanf5135be2007-05-18 23:21:46 +0000227 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000228 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000229 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
230 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000231
Chris Lattner7ff7e672006-04-04 17:25:31 +0000232 // We promote all shuffles to v16i8.
233 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000234 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
235
236 // We promote all non-typed operations to v4i32.
237 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
238 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
239 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
240 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
241 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
242 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
243 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
244 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
245 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
246 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
247 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
248 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000249
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000250 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000251 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
252 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
253 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
254 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
255 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000256 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000257 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
258 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
259 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000260
261 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000262 }
263
Chris Lattner7ff7e672006-04-04 17:25:31 +0000264 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
265 // with merges, splats, etc.
266 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
267
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000268 setOperationAction(ISD::AND , MVT::v4i32, Legal);
269 setOperationAction(ISD::OR , MVT::v4i32, Legal);
270 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
271 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
272 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
273 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
274
Nate Begeman425a9692005-11-29 08:17:20 +0000275 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000276 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000277 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
278 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000279
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000280 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000281 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000282 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000283 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000284
Chris Lattnerb2177b92006-03-19 06:55:52 +0000285 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
286 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000287
Chris Lattner541f91b2006-04-02 00:43:36 +0000288 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
289 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000290 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
291 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000292 }
293
Chris Lattnerc08f9022006-06-27 00:04:13 +0000294 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000295 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000296 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000297
Jim Laskey2ad9f172007-02-22 14:56:36 +0000298 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000299 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000300 setExceptionPointerRegister(PPC::X3);
301 setExceptionSelectorRegister(PPC::X4);
302 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000303 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000304 setExceptionPointerRegister(PPC::R3);
305 setExceptionSelectorRegister(PPC::R4);
306 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000307
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000308 // We have target-specific dag combine patterns for the following nodes:
309 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000310 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000311 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000312 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000313
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000314 computeRegisterProperties();
315}
316
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000317const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
318 switch (Opcode) {
319 default: return 0;
320 case PPCISD::FSEL: return "PPCISD::FSEL";
321 case PPCISD::FCFID: return "PPCISD::FCFID";
322 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
323 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000324 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000325 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
326 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000327 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000328 case PPCISD::Hi: return "PPCISD::Hi";
329 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000330 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000331 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
332 case PPCISD::SRL: return "PPCISD::SRL";
333 case PPCISD::SRA: return "PPCISD::SRA";
334 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000335 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
336 case PPCISD::STD_32: return "PPCISD::STD_32";
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000337 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
338 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000339 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Chris Lattner9f0bc652007-02-25 05:34:32 +0000340 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
341 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000342 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000343 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000344 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000345 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000346 case PPCISD::LBRX: return "PPCISD::LBRX";
347 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000348 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000349 }
350}
351
Chris Lattner1a635d62006-04-14 06:01:58 +0000352//===----------------------------------------------------------------------===//
353// Node matching predicates, for use by the tblgen matching code.
354//===----------------------------------------------------------------------===//
355
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000356/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
357static bool isFloatingPointZero(SDOperand Op) {
358 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
359 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Cheng466685d2006-10-09 20:57:25 +0000360 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000361 // Maybe this has already been legalized into the constant pool?
362 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000363 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000364 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
365 }
366 return false;
367}
368
Chris Lattnerddb739e2006-04-06 17:23:16 +0000369/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
370/// true if Op is undef or if it matches the specified value.
371static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
372 return Op.getOpcode() == ISD::UNDEF ||
373 cast<ConstantSDNode>(Op)->getValue() == Val;
374}
375
376/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
377/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000378bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
379 if (!isUnary) {
380 for (unsigned i = 0; i != 16; ++i)
381 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
382 return false;
383 } else {
384 for (unsigned i = 0; i != 8; ++i)
385 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
386 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
387 return false;
388 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000389 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000390}
391
392/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
393/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000394bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
395 if (!isUnary) {
396 for (unsigned i = 0; i != 16; i += 2)
397 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
398 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
399 return false;
400 } else {
401 for (unsigned i = 0; i != 8; i += 2)
402 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
403 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
404 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
405 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
406 return false;
407 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000408 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000409}
410
Chris Lattnercaad1632006-04-06 22:02:42 +0000411/// isVMerge - Common function, used to match vmrg* shuffles.
412///
413static bool isVMerge(SDNode *N, unsigned UnitSize,
414 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000415 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
416 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
417 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
418 "Unsupported merge size!");
419
420 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
421 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
422 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000423 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000424 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000425 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000426 return false;
427 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000428 return true;
429}
430
431/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
432/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
433bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
434 if (!isUnary)
435 return isVMerge(N, UnitSize, 8, 24);
436 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000437}
438
439/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
440/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000441bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
442 if (!isUnary)
443 return isVMerge(N, UnitSize, 0, 16);
444 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000445}
446
447
Chris Lattnerd0608e12006-04-06 18:26:28 +0000448/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
449/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000450int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000451 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
452 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000453 // Find the first non-undef value in the shuffle mask.
454 unsigned i;
455 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
456 /*search*/;
457
458 if (i == 16) return -1; // all undef.
459
460 // Otherwise, check to see if the rest of the elements are consequtively
461 // numbered from this value.
462 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
463 if (ShiftAmt < i) return -1;
464 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000465
Chris Lattnerf24380e2006-04-06 22:28:36 +0000466 if (!isUnary) {
467 // Check the rest of the elements to see if they are consequtive.
468 for (++i; i != 16; ++i)
469 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
470 return -1;
471 } else {
472 // Check the rest of the elements to see if they are consequtive.
473 for (++i; i != 16; ++i)
474 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
475 return -1;
476 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000477
478 return ShiftAmt;
479}
Chris Lattneref819f82006-03-20 06:33:01 +0000480
481/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
482/// specifies a splat of a single element that is suitable for input to
483/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000484bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
485 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
486 N->getNumOperands() == 16 &&
487 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000488
Chris Lattner88a99ef2006-03-20 06:37:44 +0000489 // This is a splat operation if each element of the permute is the same, and
490 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000491 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000492 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000493 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
494 ElementBase = EltV->getValue();
495 else
496 return false; // FIXME: Handle UNDEF elements too!
497
498 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
499 return false;
500
501 // Check that they are consequtive.
502 for (unsigned i = 1; i != EltSize; ++i) {
503 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
504 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
505 return false;
506 }
507
Chris Lattner88a99ef2006-03-20 06:37:44 +0000508 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000509 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000510 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000511 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
512 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000513 for (unsigned j = 0; j != EltSize; ++j)
514 if (N->getOperand(i+j) != N->getOperand(j))
515 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000516 }
517
Chris Lattner7ff7e672006-04-04 17:25:31 +0000518 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000519}
520
521/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
522/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000523unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
524 assert(isSplatShuffleMask(N, EltSize));
525 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000526}
527
Chris Lattnere87192a2006-04-12 17:37:20 +0000528/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000529/// by using a vspltis[bhw] instruction of the specified element size, return
530/// the constant being splatted. The ByteSize field indicates the number of
531/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000532SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000533 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000534
535 // If ByteSize of the splat is bigger than the element size of the
536 // build_vector, then we have a case where we are checking for a splat where
537 // multiple elements of the buildvector are folded together into a single
538 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
539 unsigned EltSize = 16/N->getNumOperands();
540 if (EltSize < ByteSize) {
541 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
542 SDOperand UniquedVals[4];
543 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
544
545 // See if all of the elements in the buildvector agree across.
546 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
547 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
548 // If the element isn't a constant, bail fully out.
549 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
550
551
552 if (UniquedVals[i&(Multiple-1)].Val == 0)
553 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
554 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
555 return SDOperand(); // no match.
556 }
557
558 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
559 // either constant or undef values that are identical for each chunk. See
560 // if these chunks can form into a larger vspltis*.
561
562 // Check to see if all of the leading entries are either 0 or -1. If
563 // neither, then this won't fit into the immediate field.
564 bool LeadingZero = true;
565 bool LeadingOnes = true;
566 for (unsigned i = 0; i != Multiple-1; ++i) {
567 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
568
569 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
570 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
571 }
572 // Finally, check the least significant entry.
573 if (LeadingZero) {
574 if (UniquedVals[Multiple-1].Val == 0)
575 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
576 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
577 if (Val < 16)
578 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
579 }
580 if (LeadingOnes) {
581 if (UniquedVals[Multiple-1].Val == 0)
582 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
583 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
584 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
585 return DAG.getTargetConstant(Val, MVT::i32);
586 }
587
588 return SDOperand();
589 }
590
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000591 // Check to see if this buildvec has a single non-undef value in its elements.
592 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
593 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
594 if (OpVal.Val == 0)
595 OpVal = N->getOperand(i);
596 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000597 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000598 }
599
Chris Lattner140a58f2006-04-08 06:46:53 +0000600 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000601
Nate Begeman98e70cc2006-03-28 04:15:58 +0000602 unsigned ValSizeInBytes = 0;
603 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000604 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
605 Value = CN->getValue();
606 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
607 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
608 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
609 Value = FloatToBits(CN->getValue());
610 ValSizeInBytes = 4;
611 }
612
613 // If the splat value is larger than the element value, then we can never do
614 // this splat. The only case that we could fit the replicated bits into our
615 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000616 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000617
618 // If the element value is larger than the splat value, cut it in half and
619 // check to see if the two halves are equal. Continue doing this until we
620 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
621 while (ValSizeInBytes > ByteSize) {
622 ValSizeInBytes >>= 1;
623
624 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000625 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
626 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000627 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000628 }
629
630 // Properly sign extend the value.
631 int ShAmt = (4-ByteSize)*8;
632 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
633
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000634 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000635 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000636
Chris Lattner140a58f2006-04-08 06:46:53 +0000637 // Finally, if this value fits in a 5 bit sext field, return it
638 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
639 return DAG.getTargetConstant(MaskVal, MVT::i32);
640 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000641}
642
Chris Lattner1a635d62006-04-14 06:01:58 +0000643//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000644// Addressing Mode Selection
645//===----------------------------------------------------------------------===//
646
647/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
648/// or 64-bit immediate, and if the value can be accurately represented as a
649/// sign extension from a 16-bit value. If so, this returns true and the
650/// immediate.
651static bool isIntS16Immediate(SDNode *N, short &Imm) {
652 if (N->getOpcode() != ISD::Constant)
653 return false;
654
655 Imm = (short)cast<ConstantSDNode>(N)->getValue();
656 if (N->getValueType(0) == MVT::i32)
657 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
658 else
659 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
660}
661static bool isIntS16Immediate(SDOperand Op, short &Imm) {
662 return isIntS16Immediate(Op.Val, Imm);
663}
664
665
666/// SelectAddressRegReg - Given the specified addressed, check to see if it
667/// can be represented as an indexed [r+r] operation. Returns false if it
668/// can be more efficiently represented with [r+imm].
669bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
670 SDOperand &Index,
671 SelectionDAG &DAG) {
672 short imm = 0;
673 if (N.getOpcode() == ISD::ADD) {
674 if (isIntS16Immediate(N.getOperand(1), imm))
675 return false; // r+i
676 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
677 return false; // r+i
678
679 Base = N.getOperand(0);
680 Index = N.getOperand(1);
681 return true;
682 } else if (N.getOpcode() == ISD::OR) {
683 if (isIntS16Immediate(N.getOperand(1), imm))
684 return false; // r+i can fold it if we can.
685
686 // If this is an or of disjoint bitfields, we can codegen this as an add
687 // (for better address arithmetic) if the LHS and RHS of the OR are provably
688 // disjoint.
689 uint64_t LHSKnownZero, LHSKnownOne;
690 uint64_t RHSKnownZero, RHSKnownOne;
691 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
692
693 if (LHSKnownZero) {
694 ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
695 // If all of the bits are known zero on the LHS or RHS, the add won't
696 // carry.
697 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
698 Base = N.getOperand(0);
699 Index = N.getOperand(1);
700 return true;
701 }
702 }
703 }
704
705 return false;
706}
707
708/// Returns true if the address N can be represented by a base register plus
709/// a signed 16-bit displacement [r+imm], and if it is not better
710/// represented as reg+reg.
711bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
712 SDOperand &Base, SelectionDAG &DAG){
713 // If this can be more profitably realized as r+r, fail.
714 if (SelectAddressRegReg(N, Disp, Base, DAG))
715 return false;
716
717 if (N.getOpcode() == ISD::ADD) {
718 short imm = 0;
719 if (isIntS16Immediate(N.getOperand(1), imm)) {
720 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
721 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
722 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
723 } else {
724 Base = N.getOperand(0);
725 }
726 return true; // [r+i]
727 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
728 // Match LOAD (ADD (X, Lo(G))).
729 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
730 && "Cannot handle constant offsets yet!");
731 Disp = N.getOperand(1).getOperand(0); // The global address.
732 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
733 Disp.getOpcode() == ISD::TargetConstantPool ||
734 Disp.getOpcode() == ISD::TargetJumpTable);
735 Base = N.getOperand(0);
736 return true; // [&g+r]
737 }
738 } else if (N.getOpcode() == ISD::OR) {
739 short imm = 0;
740 if (isIntS16Immediate(N.getOperand(1), imm)) {
741 // If this is an or of disjoint bitfields, we can codegen this as an add
742 // (for better address arithmetic) if the LHS and RHS of the OR are
743 // provably disjoint.
744 uint64_t LHSKnownZero, LHSKnownOne;
745 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
746 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
747 // If all of the bits are known zero on the LHS or RHS, the add won't
748 // carry.
749 Base = N.getOperand(0);
750 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
751 return true;
752 }
753 }
754 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
755 // Loading from a constant address.
756
757 // If this address fits entirely in a 16-bit sext immediate field, codegen
758 // this as "d, 0"
759 short Imm;
760 if (isIntS16Immediate(CN, Imm)) {
761 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
762 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
763 return true;
764 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000765
766 // Handle 32-bit sext immediates with LIS + addr mode.
767 if (CN->getValueType(0) == MVT::i32 ||
768 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000769 int Addr = (int)CN->getValue();
770
771 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000772 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
773
774 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
775 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
776 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000777 return true;
778 }
779 }
780
781 Disp = DAG.getTargetConstant(0, getPointerTy());
782 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
783 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
784 else
785 Base = N;
786 return true; // [r+0]
787}
788
789/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
790/// represented as an indexed [r+r] operation.
791bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
792 SDOperand &Index,
793 SelectionDAG &DAG) {
794 // Check to see if we can easily represent this as an [r+r] address. This
795 // will fail if it thinks that the address is more profitably represented as
796 // reg+imm, e.g. where imm = 0.
797 if (SelectAddressRegReg(N, Base, Index, DAG))
798 return true;
799
800 // If the operand is an addition, always emit this as [r+r], since this is
801 // better (for code size, and execution, as the memop does the add for free)
802 // than emitting an explicit add.
803 if (N.getOpcode() == ISD::ADD) {
804 Base = N.getOperand(0);
805 Index = N.getOperand(1);
806 return true;
807 }
808
809 // Otherwise, do it the hard way, using R0 as the base register.
810 Base = DAG.getRegister(PPC::R0, N.getValueType());
811 Index = N;
812 return true;
813}
814
815/// SelectAddressRegImmShift - Returns true if the address N can be
816/// represented by a base register plus a signed 14-bit displacement
817/// [r+imm*4]. Suitable for use by STD and friends.
818bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
819 SDOperand &Base,
820 SelectionDAG &DAG) {
821 // If this can be more profitably realized as r+r, fail.
822 if (SelectAddressRegReg(N, Disp, Base, DAG))
823 return false;
824
825 if (N.getOpcode() == ISD::ADD) {
826 short imm = 0;
827 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
828 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
829 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
830 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
831 } else {
832 Base = N.getOperand(0);
833 }
834 return true; // [r+i]
835 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
836 // Match LOAD (ADD (X, Lo(G))).
837 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
838 && "Cannot handle constant offsets yet!");
839 Disp = N.getOperand(1).getOperand(0); // The global address.
840 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
841 Disp.getOpcode() == ISD::TargetConstantPool ||
842 Disp.getOpcode() == ISD::TargetJumpTable);
843 Base = N.getOperand(0);
844 return true; // [&g+r]
845 }
846 } else if (N.getOpcode() == ISD::OR) {
847 short imm = 0;
848 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
849 // If this is an or of disjoint bitfields, we can codegen this as an add
850 // (for better address arithmetic) if the LHS and RHS of the OR are
851 // provably disjoint.
852 uint64_t LHSKnownZero, LHSKnownOne;
853 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
854 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
855 // If all of the bits are known zero on the LHS or RHS, the add won't
856 // carry.
857 Base = N.getOperand(0);
858 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
859 return true;
860 }
861 }
862 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000863 // Loading from a constant address. Verify low two bits are clear.
864 if ((CN->getValue() & 3) == 0) {
865 // If this address fits entirely in a 14-bit sext immediate field, codegen
866 // this as "d, 0"
867 short Imm;
868 if (isIntS16Immediate(CN, Imm)) {
869 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
870 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
871 return true;
872 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000873
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000874 // Fold the low-part of 32-bit absolute addresses into addr mode.
875 if (CN->getValueType(0) == MVT::i32 ||
876 (int64_t)CN->getValue() == (int)CN->getValue()) {
877 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000878
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000879 // Otherwise, break this down into an LIS + disp.
880 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
881
882 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
883 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
884 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
885 return true;
886 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000887 }
888 }
889
890 Disp = DAG.getTargetConstant(0, getPointerTy());
891 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
892 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
893 else
894 Base = N;
895 return true; // [r+0]
896}
897
898
899/// getPreIndexedAddressParts - returns true by value, base pointer and
900/// offset pointer and addressing mode by reference if the node's address
901/// can be legally represented as pre-indexed load / store address.
902bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
903 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000904 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000906 // Disabled by default for now.
907 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000910 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000911 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
912 Ptr = LD->getBasePtr();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000913 VT = LD->getLoadedVT();
914
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000915 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000916 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000917 Ptr = ST->getBasePtr();
918 VT = ST->getStoredVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 } else
920 return false;
921
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000922 // PowerPC doesn't have preinc load/store instructions for vectors.
923 if (MVT::isVector(VT))
924 return false;
925
Chris Lattner0851b4f2006-11-15 19:55:13 +0000926 // TODO: Check reg+reg first.
927
928 // LDU/STU use reg+imm*4, others use reg+imm.
929 if (VT != MVT::i64) {
930 // reg + imm
931 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
932 return false;
933 } else {
934 // reg + imm * 4.
935 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
936 return false;
937 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000938
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000939 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000940 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
941 // sext i32 to i64 when addr mode is r+i.
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000942 if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 &&
943 LD->getExtensionType() == ISD::SEXTLOAD &&
944 isa<ConstantSDNode>(Offset))
945 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000946 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947
Chris Lattner4eab7142006-11-10 02:08:47 +0000948 AM = ISD::PRE_INC;
949 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950}
951
952//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +0000953// LowerOperation implementation
954//===----------------------------------------------------------------------===//
955
956static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000957 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000958 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000959 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000960 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
961 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000962
963 const TargetMachine &TM = DAG.getTarget();
964
Chris Lattner059ca0f2006-06-16 21:01:35 +0000965 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
966 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
967
Chris Lattner1a635d62006-04-14 06:01:58 +0000968 // If this is a non-darwin platform, we don't support non-static relo models
969 // yet.
970 if (TM.getRelocationModel() == Reloc::Static ||
971 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
972 // Generate non-pic code that has direct accesses to the constant pool.
973 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000974 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000975 }
976
Chris Lattner35d86fe2006-07-26 21:12:04 +0000977 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000978 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000979 Hi = DAG.getNode(ISD::ADD, PtrVT,
980 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000981 }
982
Chris Lattner059ca0f2006-06-16 21:01:35 +0000983 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000984 return Lo;
985}
986
Nate Begeman37efe672006-04-22 18:53:45 +0000987static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000988 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000989 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000990 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
991 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000992
993 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000994
995 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
996 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
997
Nate Begeman37efe672006-04-22 18:53:45 +0000998 // If this is a non-darwin platform, we don't support non-static relo models
999 // yet.
1000 if (TM.getRelocationModel() == Reloc::Static ||
1001 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1002 // Generate non-pic code that has direct accesses to the constant pool.
1003 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001004 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001005 }
1006
Chris Lattner35d86fe2006-07-26 21:12:04 +00001007 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001008 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001009 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001010 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001011 }
1012
Chris Lattner059ca0f2006-06-16 21:01:35 +00001013 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001014 return Lo;
1015}
1016
Chris Lattner1a635d62006-04-14 06:01:58 +00001017static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +00001018 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001019 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1020 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001021 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
1022 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001023
1024 const TargetMachine &TM = DAG.getTarget();
1025
Chris Lattner059ca0f2006-06-16 21:01:35 +00001026 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1027 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1028
Chris Lattner1a635d62006-04-14 06:01:58 +00001029 // If this is a non-darwin platform, we don't support non-static relo models
1030 // yet.
1031 if (TM.getRelocationModel() == Reloc::Static ||
1032 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1033 // Generate non-pic code that has direct accesses to globals.
1034 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001035 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001036 }
1037
Chris Lattner35d86fe2006-07-26 21:12:04 +00001038 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001039 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001040 Hi = DAG.getNode(ISD::ADD, PtrVT,
1041 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001042 }
1043
Chris Lattner059ca0f2006-06-16 21:01:35 +00001044 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001045
Chris Lattner57fc62c2006-12-11 23:22:45 +00001046 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001047 return Lo;
1048
1049 // If the global is weak or external, we have to go through the lazy
1050 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001051 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001052}
1053
1054static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1055 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1056
1057 // If we're comparing for equality to zero, expose the fact that this is
1058 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1059 // fold the new nodes.
1060 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1061 if (C->isNullValue() && CC == ISD::SETEQ) {
1062 MVT::ValueType VT = Op.getOperand(0).getValueType();
1063 SDOperand Zext = Op.getOperand(0);
1064 if (VT < MVT::i32) {
1065 VT = MVT::i32;
1066 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1067 }
1068 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1069 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1070 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1071 DAG.getConstant(Log2b, MVT::i32));
1072 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1073 }
1074 // Leave comparisons against 0 and -1 alone for now, since they're usually
1075 // optimized. FIXME: revisit this when we can custom lower all setcc
1076 // optimizations.
1077 if (C->isAllOnesValue() || C->isNullValue())
1078 return SDOperand();
1079 }
1080
1081 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001082 // by xor'ing the rhs with the lhs, which is faster than setting a
1083 // condition register, reading it back out, and masking the correct bit. The
1084 // normal approach here uses sub to do this instead of xor. Using xor exposes
1085 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001086 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1087 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1088 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001089 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001090 Op.getOperand(1));
1091 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1092 }
1093 return SDOperand();
1094}
1095
Nicolas Geoffray01119992007-04-03 13:59:52 +00001096static SDOperand LowerVAARG(SDOperand Op, SelectionDAG &DAG,
1097 int VarArgsFrameIndex,
1098 int VarArgsStackOffset,
1099 unsigned VarArgsNumGPR,
1100 unsigned VarArgsNumFPR,
1101 const PPCSubtarget &Subtarget) {
1102
1103 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
1104}
1105
Chris Lattner1a635d62006-04-14 06:01:58 +00001106static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001107 int VarArgsFrameIndex,
1108 int VarArgsStackOffset,
1109 unsigned VarArgsNumGPR,
1110 unsigned VarArgsNumFPR,
1111 const PPCSubtarget &Subtarget) {
1112
1113 if (Subtarget.isMachoABI()) {
1114 // vastart just stores the address of the VarArgsFrameIndex slot into the
1115 // memory location argument.
1116 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1117 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1118 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1119 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1120 SV->getOffset());
1121 }
1122
1123 // For ELF 32 ABI we follow the layout of the va_list struct.
1124 // We suppose the given va_list is already allocated.
1125 //
1126 // typedef struct {
1127 // char gpr; /* index into the array of 8 GPRs
1128 // * stored in the register save area
1129 // * gpr=0 corresponds to r3,
1130 // * gpr=1 to r4, etc.
1131 // */
1132 // char fpr; /* index into the array of 8 FPRs
1133 // * stored in the register save area
1134 // * fpr=0 corresponds to f1,
1135 // * fpr=1 to f2, etc.
1136 // */
1137 // char *overflow_arg_area;
1138 // /* location on stack that holds
1139 // * the next overflow argument
1140 // */
1141 // char *reg_save_area;
1142 // /* where r3:r10 and f1:f8 (if saved)
1143 // * are stored
1144 // */
1145 // } va_list[1];
1146
1147
1148 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1149 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1150
1151
Chris Lattner0d72a202006-07-28 16:45:47 +00001152 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001153
1154 SDOperand StackOffset = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001155 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001156
1157 SDOperand ConstFrameOffset = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8,
1158 PtrVT);
1159 SDOperand ConstStackOffset = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8 - 1,
1160 PtrVT);
1161 SDOperand ConstFPROffset = DAG.getConstant(1, PtrVT);
1162
Evan Cheng8b2794a2006-10-13 21:14:26 +00001163 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
Nicolas Geoffray01119992007-04-03 13:59:52 +00001164
1165 // Store first byte : number of int regs
1166 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
1167 Op.getOperand(1), SV->getValue(),
1168 SV->getOffset());
1169 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1170 ConstFPROffset);
1171
1172 // Store second byte : number of float regs
1173 SDOperand secondStore = DAG.getStore(firstStore, ArgFPR, nextPtr,
1174 SV->getValue(), SV->getOffset());
1175 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1176
1177 // Store second word : arguments given on stack
1178 SDOperand thirdStore = DAG.getStore(secondStore, StackOffset, nextPtr,
1179 SV->getValue(), SV->getOffset());
1180 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1181
1182 // Store third word : arguments given in registers
1183 return DAG.getStore(thirdStore, FR, nextPtr, SV->getValue(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00001184 SV->getOffset());
Nicolas Geoffray01119992007-04-03 13:59:52 +00001185
Chris Lattner1a635d62006-04-14 06:01:58 +00001186}
1187
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001188#include "PPCGenCallingConv.inc"
1189
Chris Lattner9f0bc652007-02-25 05:34:32 +00001190/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1191/// depending on which subtarget is selected.
1192static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1193 if (Subtarget.isMachoABI()) {
1194 static const unsigned FPR[] = {
1195 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1196 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1197 };
1198 return FPR;
1199 }
1200
1201
1202 static const unsigned FPR[] = {
1203 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001204 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001205 };
1206 return FPR;
1207}
1208
Chris Lattnerc91a4752006-06-26 22:48:35 +00001209static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001210 int &VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001211 int &VarArgsStackOffset,
1212 unsigned &VarArgsNumGPR,
1213 unsigned &VarArgsNumFPR,
Chris Lattner9f0bc652007-02-25 05:34:32 +00001214 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001215 // TODO: add description of PPC stack frame format, or at least some docs.
1216 //
1217 MachineFunction &MF = DAG.getMachineFunction();
1218 MachineFrameInfo *MFI = MF.getFrameInfo();
1219 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +00001220 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001221 SDOperand Root = Op.getOperand(0);
1222
Jim Laskey2f616bf2006-11-16 22:43:37 +00001223 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1224 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001225 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001226 bool isELF32_ABI = Subtarget.isELF32_ABI();
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001227 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001228
Chris Lattner9f0bc652007-02-25 05:34:32 +00001229 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001230
1231 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001232 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1233 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1234 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001235 static const unsigned GPR_64[] = { // 64-bit registers.
1236 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1237 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1238 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001239
1240 static const unsigned *FPR = GetFPR(Subtarget);
1241
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001242 static const unsigned VR[] = {
1243 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1244 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1245 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001246
Jim Laskey2f616bf2006-11-16 22:43:37 +00001247 const unsigned Num_GPR_Regs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001248 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001249 const unsigned Num_VR_Regs = sizeof( VR)/sizeof( VR[0]);
1250
1251 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1252
Chris Lattnerc91a4752006-06-26 22:48:35 +00001253 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001254
1255 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001256 // entry to a function on PPC, the arguments start after the linkage area,
1257 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001258 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001259 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001260 // represented with two words (long long or double) must be copied to an
1261 // even GPR_idx value or to an even ArgOffset value.
1262
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001263 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1264 SDOperand ArgVal;
1265 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001266 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1267 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001268 unsigned ArgSize = ObjSize;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001269 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(ArgNo+3))->getValue();
1270 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1271 // See if next argument requires stack alignment in ELF
1272 bool Expand = (ObjectVT == MVT::f64) || ((ArgNo + 1 < e) &&
1273 (cast<ConstantSDNode>(Op.getOperand(ArgNo+4))->getValue() & AlignFlag) &&
1274 (!(Flags & AlignFlag)));
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001275
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001276 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001277 switch (ObjectVT) {
1278 default: assert(0 && "Unhandled argument type!");
1279 case MVT::i32:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001280 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001281 if (Expand && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001282 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001283 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1284 MF.addLiveIn(GPR[GPR_idx], VReg);
1285 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001286 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001287 } else {
1288 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001289 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001290 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001291 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001292 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001293 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001294 // All int arguments reserve stack space in Macho ABI.
1295 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001296 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001297
Chris Lattner9f0bc652007-02-25 05:34:32 +00001298 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001299 if (GPR_idx != Num_GPR_Regs) {
1300 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1301 MF.addLiveIn(GPR[GPR_idx], VReg);
1302 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1303 ++GPR_idx;
1304 } else {
1305 needsLoad = true;
1306 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001307 // All int arguments reserve stack space in Macho ABI.
1308 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001309 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001310
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001311 case MVT::f32:
1312 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001313 // Every 4 bytes of argument space consumes one of the GPRs available for
1314 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001315 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001316 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001317 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001318 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001319 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001320 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001321 unsigned VReg;
1322 if (ObjectVT == MVT::f32)
1323 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
1324 else
1325 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1326 MF.addLiveIn(FPR[FPR_idx], VReg);
1327 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001328 ++FPR_idx;
1329 } else {
1330 needsLoad = true;
1331 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001332
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001333 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001334 if (needsLoad && Expand && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001335 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001336 // All FP arguments reserve stack space in Macho ABI.
1337 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001338 break;
1339 case MVT::v4f32:
1340 case MVT::v4i32:
1341 case MVT::v8i16:
1342 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001343 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001344 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001345 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
1346 MF.addLiveIn(VR[VR_idx], VReg);
1347 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001348 ++VR_idx;
1349 } else {
1350 // This should be simple, but requires getting 16-byte aligned stack
1351 // values.
1352 assert(0 && "Loading VR argument not implemented yet!");
1353 needsLoad = true;
1354 }
1355 break;
1356 }
1357
1358 // We need to load the argument to a virtual register if we determined above
1359 // that we ran out of physical registers of the appropriate type
1360 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001361 // If the argument is actually used, emit a load from the right stack
1362 // slot.
1363 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Jim Laskey619965d2006-11-29 13:37:09 +00001364 int FI = MFI->CreateFixedObject(ObjSize,
1365 CurArgOffset + (ArgSize - ObjSize));
Chris Lattnerc91a4752006-06-26 22:48:35 +00001366 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001367 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001368 } else {
1369 // Don't emit a dead load.
1370 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1371 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001372 }
1373
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001374 ArgValues.push_back(ArgVal);
1375 }
1376
1377 // If the function takes variable number of arguments, make a frame index for
1378 // the start of the first vararg value... for expansion of llvm.va_start.
1379 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1380 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001381
1382 int depth;
1383 if (isELF32_ABI) {
1384 VarArgsNumGPR = GPR_idx;
1385 VarArgsNumFPR = FPR_idx;
1386
1387 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1388 // pointer.
1389 depth = -(Num_GPR_Regs * MVT::getSizeInBits(PtrVT)/8 +
1390 Num_FPR_Regs * MVT::getSizeInBits(MVT::f64)/8 +
1391 MVT::getSizeInBits(PtrVT)/8);
1392
1393 VarArgsStackOffset = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1394 ArgOffset);
1395
1396 }
1397 else
1398 depth = ArgOffset;
1399
Chris Lattnerc91a4752006-06-26 22:48:35 +00001400 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001401 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001402 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001403
1404 SmallVector<SDOperand, 8> MemOps;
1405
1406 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1407 // stored to the VarArgsFrameIndex on the stack.
1408 if (isELF32_ABI) {
1409 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1410 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1411 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1412 MemOps.push_back(Store);
1413 // Increment the address by four for the next argument to store
1414 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1415 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1416 }
1417 }
1418
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001419 // If this function is vararg, store any remaining integer argument regs
1420 // to their spots on the stack so that they may be loaded by deferencing the
1421 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001422 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001423 unsigned VReg;
1424 if (isPPC64)
1425 VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1426 else
1427 VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1428
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001429 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001430 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001431 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001432 MemOps.push_back(Store);
1433 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001434 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1435 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001436 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001437
1438 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1439 // on the stack.
1440 if (isELF32_ABI) {
1441 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1442 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1443 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1444 MemOps.push_back(Store);
1445 // Increment the address by eight for the next argument to store
1446 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1447 PtrVT);
1448 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1449 }
1450
1451 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1452 unsigned VReg;
1453 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1454
1455 MF.addLiveIn(FPR[FPR_idx], VReg);
1456 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1457 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1458 MemOps.push_back(Store);
1459 // Increment the address by eight for the next argument to store
1460 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(MVT::f64)/8,
1461 PtrVT);
1462 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1463 }
1464 }
1465
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001466 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001467 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001468 }
1469
1470 ArgValues.push_back(Root);
1471
1472 // Return the new list of results.
1473 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1474 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001475 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001476}
1477
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001478/// isCallCompatibleAddress - Return the immediate to use if the specified
1479/// 32-bit value is representable in the immediate field of a BxA instruction.
1480static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1481 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1482 if (!C) return 0;
1483
1484 int Addr = C->getValue();
1485 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1486 (Addr << 6 >> 6) != Addr)
1487 return 0; // Top 6 bits have to be sext of immediate.
1488
1489 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
1490}
1491
Chris Lattner9f0bc652007-02-25 05:34:32 +00001492
1493static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG,
1494 const PPCSubtarget &Subtarget) {
1495 SDOperand Chain = Op.getOperand(0);
1496 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1497 SDOperand Callee = Op.getOperand(4);
1498 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1499
1500 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001501 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00001502
Chris Lattnerc91a4752006-06-26 22:48:35 +00001503 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1504 bool isPPC64 = PtrVT == MVT::i64;
1505 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001506
Chris Lattnerabde4602006-05-16 22:56:08 +00001507 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1508 // SelectExpr to use to put the arguments in the appropriate registers.
1509 std::vector<SDOperand> args_to_use;
1510
1511 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001512 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001513 // prereserved space for [SP][CR][LR][3 x unused].
Chris Lattner9f0bc652007-02-25 05:34:32 +00001514 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattnerabde4602006-05-16 22:56:08 +00001515
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001516 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001517 for (unsigned i = 0; i != NumOps; ++i) {
1518 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1519 ArgSize = std::max(ArgSize, PtrByteSize);
1520 NumBytes += ArgSize;
1521 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001522
Chris Lattner7b053502006-05-30 21:21:04 +00001523 // The prolog code of the callee may store up to 8 GPR argument registers to
1524 // the stack, allowing va_start to index over them in memory if its varargs.
1525 // Because we cannot tell if this is needed on the caller side, we have to
1526 // conservatively assume that it is needed. As such, make sure we have at
1527 // least enough stack space for the caller to store the 8 GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001528 NumBytes = std::max(NumBytes,
1529 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001530
1531 // Adjust the stack pointer for the new arguments...
1532 // These operations are automatically eliminated by the prolog/epilog pass
1533 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001534 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001535
1536 // Set up a copy of the stack pointer for use loading and storing any
1537 // arguments that may not fit in the registers available for argument
1538 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001539 SDOperand StackPtr;
1540 if (isPPC64)
1541 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1542 else
1543 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001544
1545 // Figure out which arguments are going to go in registers, and which in
1546 // memory. Also, if this is a vararg function, floating point operations
1547 // must be stored to our stack, and loaded into integer regs as well, if
1548 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001549 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001550 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001551
Chris Lattnerc91a4752006-06-26 22:48:35 +00001552 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001553 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1554 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1555 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001556 static const unsigned GPR_64[] = { // 64-bit registers.
1557 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1558 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1559 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001560 static const unsigned *FPR = GetFPR(Subtarget);
1561
Chris Lattner9a2a4972006-05-17 06:01:33 +00001562 static const unsigned VR[] = {
1563 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1564 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1565 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001566 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001567 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001568 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1569
Chris Lattnerc91a4752006-06-26 22:48:35 +00001570 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1571
Chris Lattner9a2a4972006-05-17 06:01:33 +00001572 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001573 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001574 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001575 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001576 SDOperand Arg = Op.getOperand(5+2*i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001577 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
1578 unsigned AlignFlag = 1 << ISD::ParamFlags::OrigAlignmentOffs;
1579 // See if next argument requires stack alignment in ELF
1580 unsigned next = 5+2*(i+1)+1;
1581 bool Expand = (Arg.getValueType() == MVT::f64) || ((i + 1 < NumOps) &&
1582 (cast<ConstantSDNode>(Op.getOperand(next))->getValue() & AlignFlag) &&
1583 (!(Flags & AlignFlag)));
1584
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001585 // PtrOff will be used to store the current argument to the stack if a
1586 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001587 SDOperand PtrOff;
1588
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001589 // Stack align in ELF 32
1590 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001591 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
1592 StackPtr.getValueType());
1593 else
1594 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
1595
Chris Lattnerc91a4752006-06-26 22:48:35 +00001596 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1597
1598 // On PPC64, promote integers to 64-bit values.
1599 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001600 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
1601
Chris Lattnerc91a4752006-06-26 22:48:35 +00001602 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1603 }
1604
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001605 switch (Arg.getValueType()) {
1606 default: assert(0 && "Unexpected ValueType for argument!");
1607 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001608 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001609 // Double word align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001610 if (isELF32_ABI && Expand) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001611 if (GPR_idx != NumGPRs) {
1612 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001613 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001614 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001615 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001616 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001617 if (inMem || isMachoABI) {
1618 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001619 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001620 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1621
1622 ArgOffset += PtrByteSize;
1623 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001624 break;
1625 case MVT::f32:
1626 case MVT::f64:
Chris Lattner4ddf7a42007-02-25 20:01:40 +00001627 if (isVarArg) {
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001628 // Float varargs need to be promoted to double.
1629 if (Arg.getValueType() == MVT::f32)
1630 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1631 }
1632
Chris Lattner9a2a4972006-05-17 06:01:33 +00001633 if (FPR_idx != NumFPRs) {
1634 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1635
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001636 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001637 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001638 MemOpChains.push_back(Store);
1639
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001640 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001641 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001642 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001643 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001644 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1645 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001646 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001647 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001648 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001649 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001650 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001651 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001652 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
1653 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001654 }
1655 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001656 // If we have any FPRs remaining, we may also have GPRs remaining.
1657 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1658 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001659 if (isMachoABI) {
1660 if (GPR_idx != NumGPRs)
1661 ++GPR_idx;
1662 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
1663 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
1664 ++GPR_idx;
1665 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001666 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001667 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001668 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner9f0bc652007-02-25 05:34:32 +00001669 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00001670 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001671 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001672 // Stack align in ELF
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001673 if (isELF32_ABI && Expand)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001674 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001675 if (isPPC64)
1676 ArgOffset += 8;
1677 else
1678 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
1679 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001680 break;
1681 case MVT::v4f32:
1682 case MVT::v4i32:
1683 case MVT::v8i16:
1684 case MVT::v16i8:
1685 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001686 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001687 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001688 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001689 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001690 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001691 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001692 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001693 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1694 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001695
Chris Lattner9a2a4972006-05-17 06:01:33 +00001696 // Build a sequence of copy-to-reg nodes chained together with token chain
1697 // and flag operands which copy the outgoing args into the appropriate regs.
1698 SDOperand InFlag;
1699 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1700 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1701 InFlag);
1702 InFlag = Chain.getValue(1);
1703 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001704
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001705 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
1706 if (isVarArg && isELF32_ABI) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001707 SDOperand SetCR(DAG.getTargetNode(PPC::SETCR, MVT::i32), 0);
1708 Chain = DAG.getCopyToReg(Chain, PPC::CR6, SetCR, InFlag);
1709 InFlag = Chain.getValue(1);
1710 }
1711
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001712 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001713 NodeTys.push_back(MVT::Other); // Returns a chain
1714 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1715
Chris Lattner79e490a2006-08-11 17:18:05 +00001716 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001717 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001718
1719 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1720 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1721 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001722 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001723 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001724 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1725 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1726 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1727 // If this is an absolute destination address, use the munged value.
1728 Callee = SDOperand(Dest, 0);
1729 else {
1730 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1731 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001732 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1733 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001734 InFlag = Chain.getValue(1);
1735
1736 // Copy the callee address into R12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001737 if (isMachoABI) {
1738 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1739 InFlag = Chain.getValue(1);
1740 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001741
1742 NodeTys.clear();
1743 NodeTys.push_back(MVT::Other);
1744 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001745 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00001746 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001747 Callee.Val = 0;
1748 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001749
Chris Lattner4a45abf2006-06-10 01:14:28 +00001750 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001751 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001752 Ops.push_back(Chain);
1753 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001754 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001755
Chris Lattner4a45abf2006-06-10 01:14:28 +00001756 // Add argument registers to the end of the list so that they are known live
1757 // into the call.
1758 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1759 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1760 RegsToPass[i].second.getValueType()));
1761
1762 if (InFlag.Val)
1763 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001764 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001765 InFlag = Chain.getValue(1);
1766
Chris Lattner79e490a2006-08-11 17:18:05 +00001767 SDOperand ResultVals[3];
1768 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001769 NodeTys.clear();
1770
1771 // If the call has results, copy the values out of the ret val registers.
1772 switch (Op.Val->getValueType(0)) {
1773 default: assert(0 && "Unexpected ret value!");
1774 case MVT::Other: break;
1775 case MVT::i32:
1776 if (Op.Val->getValueType(1) == MVT::i32) {
1777 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001778 ResultVals[0] = Chain.getValue(0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001779 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1780 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001781 ResultVals[1] = Chain.getValue(0);
1782 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001783 NodeTys.push_back(MVT::i32);
1784 } else {
1785 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001786 ResultVals[0] = Chain.getValue(0);
1787 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001788 }
1789 NodeTys.push_back(MVT::i32);
1790 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001791 case MVT::i64:
1792 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001793 ResultVals[0] = Chain.getValue(0);
1794 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001795 NodeTys.push_back(MVT::i64);
1796 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001797 case MVT::f32:
1798 case MVT::f64:
1799 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1800 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001801 ResultVals[0] = Chain.getValue(0);
1802 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001803 NodeTys.push_back(Op.Val->getValueType(0));
1804 break;
1805 case MVT::v4f32:
1806 case MVT::v4i32:
1807 case MVT::v8i16:
1808 case MVT::v16i8:
1809 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1810 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001811 ResultVals[0] = Chain.getValue(0);
1812 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001813 NodeTys.push_back(Op.Val->getValueType(0));
1814 break;
1815 }
1816
Chris Lattnerabde4602006-05-16 22:56:08 +00001817 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001818 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001819 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001820
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001821 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001822 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001823 return Chain;
1824
1825 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001826 ResultVals[NumResults++] = Chain;
1827 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1828 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001829 return Res.getValue(Op.ResNo);
1830}
1831
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001832static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG, TargetMachine &TM) {
1833 SmallVector<CCValAssign, 16> RVLocs;
1834 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001835 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1836 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001837 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
1838
1839 // If this is the first return lowered for this function, add the regs to the
1840 // liveout set for the function.
1841 if (DAG.getMachineFunction().liveout_empty()) {
1842 for (unsigned i = 0; i != RVLocs.size(); ++i)
1843 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
1844 }
1845
Chris Lattnercaddd442007-02-26 19:44:02 +00001846 SDOperand Chain = Op.getOperand(0);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001847 SDOperand Flag;
1848
1849 // Copy the result values into the output registers.
1850 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1851 CCValAssign &VA = RVLocs[i];
1852 assert(VA.isRegLoc() && "Can only return in registers!");
1853 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
1854 Flag = Chain.getValue(1);
1855 }
1856
1857 if (Flag.Val)
1858 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
1859 else
Chris Lattnercaddd442007-02-26 19:44:02 +00001860 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00001861}
1862
Jim Laskeyefc7e522006-12-04 22:04:42 +00001863static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1864 const PPCSubtarget &Subtarget) {
1865 // When we pop the dynamic allocation we need to restore the SP link.
1866
1867 // Get the corect type for pointers.
1868 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1869
1870 // Construct the stack pointer operand.
1871 bool IsPPC64 = Subtarget.isPPC64();
1872 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1873 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1874
1875 // Get the operands for the STACKRESTORE.
1876 SDOperand Chain = Op.getOperand(0);
1877 SDOperand SaveSP = Op.getOperand(1);
1878
1879 // Load the old link SP.
1880 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1881
1882 // Restore the stack pointer.
1883 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1884
1885 // Store the old link SP.
1886 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1887}
1888
Jim Laskey2f616bf2006-11-16 22:43:37 +00001889static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1890 const PPCSubtarget &Subtarget) {
1891 MachineFunction &MF = DAG.getMachineFunction();
1892 bool IsPPC64 = Subtarget.isPPC64();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001893 bool isMachoABI = Subtarget.isMachoABI();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001894
1895 // Get current frame pointer save index. The users of this index will be
1896 // primarily DYNALLOC instructions.
1897 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1898 int FPSI = FI->getFramePointerSaveIndex();
Chris Lattner9f0bc652007-02-25 05:34:32 +00001899
Jim Laskey2f616bf2006-11-16 22:43:37 +00001900 // If the frame pointer save index hasn't been defined yet.
1901 if (!FPSI) {
1902 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001903 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
1904
Jim Laskey2f616bf2006-11-16 22:43:37 +00001905 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00001906 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001907 // Save the result.
1908 FI->setFramePointerSaveIndex(FPSI);
1909 }
1910
1911 // Get the inputs.
1912 SDOperand Chain = Op.getOperand(0);
1913 SDOperand Size = Op.getOperand(1);
1914
1915 // Get the corect type for pointers.
1916 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1917 // Negate the size.
1918 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1919 DAG.getConstant(0, PtrVT), Size);
1920 // Construct a node for the frame pointer save index.
1921 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1922 // Build a DYNALLOC node.
1923 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1924 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
1925 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
1926}
1927
1928
Chris Lattner1a635d62006-04-14 06:01:58 +00001929/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1930/// possible.
1931static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1932 // Not FP? Not a fsel.
1933 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1934 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1935 return SDOperand();
1936
1937 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1938
1939 // Cannot handle SETEQ/SETNE.
1940 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1941
1942 MVT::ValueType ResVT = Op.getValueType();
1943 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1944 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1945 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1946
1947 // If the RHS of the comparison is a 0.0, we don't need to do the
1948 // subtraction at all.
1949 if (isFloatingPointZero(RHS))
1950 switch (CC) {
1951 default: break; // SETUO etc aren't handled by fsel.
1952 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001953 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001954 case ISD::SETLT:
1955 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1956 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001957 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001958 case ISD::SETGE:
1959 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1960 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1961 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1962 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001963 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001964 case ISD::SETGT:
1965 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1966 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001967 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001968 case ISD::SETLE:
1969 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1970 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1971 return DAG.getNode(PPCISD::FSEL, ResVT,
1972 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1973 }
1974
1975 SDOperand Cmp;
1976 switch (CC) {
1977 default: break; // SETUO etc aren't handled by fsel.
1978 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001979 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001980 case ISD::SETLT:
1981 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1982 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1983 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1984 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1985 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001986 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001987 case ISD::SETGE:
1988 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1989 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1990 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1991 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1992 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001993 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001994 case ISD::SETGT:
1995 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1996 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1997 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1998 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1999 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002000 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002001 case ISD::SETLE:
2002 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2003 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2004 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2005 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2006 }
2007 return SDOperand();
2008}
2009
2010static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
2011 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
2012 SDOperand Src = Op.getOperand(0);
2013 if (Src.getValueType() == MVT::f32)
2014 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
2015
2016 SDOperand Tmp;
2017 switch (Op.getValueType()) {
2018 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2019 case MVT::i32:
2020 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2021 break;
2022 case MVT::i64:
2023 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2024 break;
2025 }
2026
2027 // Convert the FP value to an int value through memory.
2028 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
2029 if (Op.getValueType() == MVT::i32)
2030 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
2031 return Bits;
2032}
2033
2034static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
2035 if (Op.getOperand(0).getValueType() == MVT::i64) {
2036 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2037 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2038 if (Op.getValueType() == MVT::f32)
2039 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
2040 return FP;
2041 }
2042
2043 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2044 "Unhandled SINT_TO_FP type in custom expander!");
2045 // Since we only generate this in 64-bit mode, we can take advantage of
2046 // 64-bit registers. In particular, sign extend the input value into the
2047 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2048 // then lfd it and fcfid it.
2049 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2050 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00002051 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2052 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002053
2054 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2055 Op.getOperand(0));
2056
2057 // STD the extended value into the stack slot.
2058 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2059 DAG.getEntryNode(), Ext64, FIdx,
2060 DAG.getSrcValue(NULL));
2061 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002062 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002063
2064 // FCFID it and return it.
2065 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2066 if (Op.getValueType() == MVT::f32)
2067 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
2068 return FP;
2069}
2070
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002071static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2072 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002073 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002074
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002075 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00002076 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002077 SDOperand Lo = Op.getOperand(0);
2078 SDOperand Hi = Op.getOperand(1);
2079 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002080
2081 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2082 DAG.getConstant(32, MVT::i32), Amt);
2083 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
2084 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
2085 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2086 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2087 DAG.getConstant(-32U, MVT::i32));
2088 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
2089 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2090 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002091 SDOperand OutOps[] = { OutLo, OutHi };
2092 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2093 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002094}
2095
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002096static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
2097 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
2098 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002099
2100 // Otherwise, expand into a bunch of logical ops. Note that these ops
2101 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002102 SDOperand Lo = Op.getOperand(0);
2103 SDOperand Hi = Op.getOperand(1);
2104 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002105
2106 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2107 DAG.getConstant(32, MVT::i32), Amt);
2108 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2109 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2110 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2111 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2112 DAG.getConstant(-32U, MVT::i32));
2113 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
2114 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
2115 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002116 SDOperand OutOps[] = { OutLo, OutHi };
2117 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2118 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002119}
2120
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002121static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
2122 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00002123 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002124
2125 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002126 SDOperand Lo = Op.getOperand(0);
2127 SDOperand Hi = Op.getOperand(1);
2128 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002129
2130 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
2131 DAG.getConstant(32, MVT::i32), Amt);
2132 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
2133 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
2134 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
2135 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
2136 DAG.getConstant(-32U, MVT::i32));
2137 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
2138 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
2139 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
2140 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002141 SDOperand OutOps[] = { OutLo, OutHi };
2142 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
2143 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00002144}
2145
2146//===----------------------------------------------------------------------===//
2147// Vector related lowering.
2148//
2149
Chris Lattnerac225ca2006-04-12 19:07:14 +00002150// If this is a vector of constants or undefs, get the bits. A bit in
2151// UndefBits is set if the corresponding element of the vector is an
2152// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2153// zero. Return true if this is not an array of constants, false if it is.
2154//
Chris Lattnerac225ca2006-04-12 19:07:14 +00002155static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
2156 uint64_t UndefBits[2]) {
2157 // Start with zero'd results.
2158 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
2159
2160 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
2161 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
2162 SDOperand OpVal = BV->getOperand(i);
2163
2164 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00002165 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00002166
2167 uint64_t EltBits = 0;
2168 if (OpVal.getOpcode() == ISD::UNDEF) {
2169 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
2170 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
2171 continue;
2172 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
2173 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
2174 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
2175 assert(CN->getValueType(0) == MVT::f32 &&
2176 "Only one legal FP vector type!");
2177 EltBits = FloatToBits(CN->getValue());
2178 } else {
2179 // Nonconstant element.
2180 return true;
2181 }
2182
2183 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
2184 }
2185
2186 //printf("%llx %llx %llx %llx\n",
2187 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
2188 return false;
2189}
Chris Lattneref819f82006-03-20 06:33:01 +00002190
Chris Lattnerb17f1672006-04-16 01:01:29 +00002191// If this is a splat (repetition) of a value across the whole vector, return
2192// the smallest size that splats it. For example, "0x01010101010101..." is a
2193// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2194// SplatSize = 1 byte.
2195static bool isConstantSplat(const uint64_t Bits128[2],
2196 const uint64_t Undef128[2],
2197 unsigned &SplatBits, unsigned &SplatUndef,
2198 unsigned &SplatSize) {
2199
2200 // Don't let undefs prevent splats from matching. See if the top 64-bits are
2201 // the same as the lower 64-bits, ignoring undefs.
2202 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
2203 return false; // Can't be a splat if two pieces don't match.
2204
2205 uint64_t Bits64 = Bits128[0] | Bits128[1];
2206 uint64_t Undef64 = Undef128[0] & Undef128[1];
2207
2208 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
2209 // undefs.
2210 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
2211 return false; // Can't be a splat if two pieces don't match.
2212
2213 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
2214 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
2215
2216 // If the top 16-bits are different than the lower 16-bits, ignoring
2217 // undefs, we have an i32 splat.
2218 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
2219 SplatBits = Bits32;
2220 SplatUndef = Undef32;
2221 SplatSize = 4;
2222 return true;
2223 }
2224
2225 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
2226 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
2227
2228 // If the top 8-bits are different than the lower 8-bits, ignoring
2229 // undefs, we have an i16 splat.
2230 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
2231 SplatBits = Bits16;
2232 SplatUndef = Undef16;
2233 SplatSize = 2;
2234 return true;
2235 }
2236
2237 // Otherwise, we have an 8-bit splat.
2238 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
2239 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
2240 SplatSize = 1;
2241 return true;
2242}
2243
Chris Lattner4a998b92006-04-17 06:00:21 +00002244/// BuildSplatI - Build a canonical splati of Val with an element size of
2245/// SplatSize. Cast the result to VT.
2246static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
2247 SelectionDAG &DAG) {
2248 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00002249
Chris Lattner4a998b92006-04-17 06:00:21 +00002250 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
2251 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2252 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002253
2254 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2255
2256 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2257 if (Val == -1)
2258 SplatSize = 1;
2259
Chris Lattner4a998b92006-04-17 06:00:21 +00002260 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2261
2262 // Build a canonical splat for this value.
Dan Gohman51eaa862007-06-14 22:58:02 +00002263 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorElementType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002264 SmallVector<SDOperand, 8> Ops;
2265 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2266 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2267 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002268 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002269}
2270
Chris Lattnere7c768e2006-04-18 03:24:30 +00002271/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002272/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002273static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2274 SelectionDAG &DAG,
2275 MVT::ValueType DestVT = MVT::Other) {
2276 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2277 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002278 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2279}
2280
Chris Lattnere7c768e2006-04-18 03:24:30 +00002281/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2282/// specified intrinsic ID.
2283static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2284 SDOperand Op2, SelectionDAG &DAG,
2285 MVT::ValueType DestVT = MVT::Other) {
2286 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2287 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2288 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2289}
2290
2291
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002292/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2293/// amount. The result has the specified value type.
2294static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2295 MVT::ValueType VT, SelectionDAG &DAG) {
2296 // Force LHS/RHS to be the right type.
2297 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2298 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2299
Chris Lattnere2199452006-08-11 17:38:39 +00002300 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002301 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002302 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002303 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002304 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002305 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2306}
2307
Chris Lattnerf1b47082006-04-14 05:19:18 +00002308// If this is a case we can't handle, return null and let the default
2309// expansion code take care of it. If we CAN select this case, and if it
2310// selects to a single instruction, return Op. Otherwise, if we can codegen
2311// this case more efficiently than a constant pool load, lower it to the
2312// sequence of ops that should be used.
2313static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2314 // If this is a vector of constants or undefs, get the bits. A bit in
2315 // UndefBits is set if the corresponding element of the vector is an
2316 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2317 // zero.
2318 uint64_t VectorBits[2];
2319 uint64_t UndefBits[2];
2320 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2321 return SDOperand(); // Not a constant vector.
2322
Chris Lattnerb17f1672006-04-16 01:01:29 +00002323 // If this is a splat (repetition) of a value across the whole vector, return
2324 // the smallest size that splats it. For example, "0x01010101010101..." is a
2325 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2326 // SplatSize = 1 byte.
2327 unsigned SplatBits, SplatUndef, SplatSize;
2328 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2329 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2330
2331 // First, handle single instruction cases.
2332
2333 // All zeros?
2334 if (SplatBits == 0) {
2335 // Canonicalize all zero vectors to be v4i32.
2336 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2337 SDOperand Z = DAG.getConstant(0, MVT::i32);
2338 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2339 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2340 }
2341 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002342 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002343
2344 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2345 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002346 if (SextVal >= -16 && SextVal <= 15)
2347 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002348
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002349
2350 // Two instruction sequences.
2351
Chris Lattner4a998b92006-04-17 06:00:21 +00002352 // If this value is in the range [-32,30] and is even, use:
2353 // tmp = VSPLTI[bhw], result = add tmp, tmp
2354 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2355 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2356 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2357 }
Chris Lattner6876e662006-04-17 06:58:41 +00002358
2359 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2360 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2361 // for fneg/fabs.
2362 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2363 // Make -1 and vspltisw -1:
2364 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2365
2366 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002367 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2368 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002369
2370 // xor by OnesV to invert it.
2371 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2372 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2373 }
2374
2375 // Check to see if this is a wide variety of vsplti*, binop self cases.
2376 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00002377 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00002378 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002379 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002380 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002381
Chris Lattner6876e662006-04-17 06:58:41 +00002382 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
2383 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2384 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2385 int i = SplatCsts[idx];
2386
2387 // Figure out what shift amount will be used by altivec if shifted by i in
2388 // this splat size.
2389 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2390
2391 // vsplti + shl self.
2392 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002393 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002394 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2395 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2396 Intrinsic::ppc_altivec_vslw
2397 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002398 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2399 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002400 }
2401
2402 // vsplti + srl self.
2403 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002404 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002405 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2406 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2407 Intrinsic::ppc_altivec_vsrw
2408 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002409 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2410 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002411 }
2412
2413 // vsplti + sra self.
2414 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002415 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002416 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2417 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2418 Intrinsic::ppc_altivec_vsraw
2419 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002420 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2421 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002422 }
2423
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002424 // vsplti + rol self.
2425 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2426 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002427 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002428 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2429 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2430 Intrinsic::ppc_altivec_vrlw
2431 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002432 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2433 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002434 }
2435
2436 // t = vsplti c, result = vsldoi t, t, 1
2437 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2438 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2439 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2440 }
2441 // t = vsplti c, result = vsldoi t, t, 2
2442 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2443 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2444 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2445 }
2446 // t = vsplti c, result = vsldoi t, t, 3
2447 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2448 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2449 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2450 }
Chris Lattner6876e662006-04-17 06:58:41 +00002451 }
2452
Chris Lattner6876e662006-04-17 06:58:41 +00002453 // Three instruction sequences.
2454
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002455 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2456 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002457 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2458 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2459 LHS = DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
2460 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002461 }
2462 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2463 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002464 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2465 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2466 LHS = DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
2467 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002468 }
2469 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002470
Chris Lattnerf1b47082006-04-14 05:19:18 +00002471 return SDOperand();
2472}
2473
Chris Lattner59138102006-04-17 05:28:54 +00002474/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2475/// the specified operations to build the shuffle.
2476static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2477 SDOperand RHS, SelectionDAG &DAG) {
2478 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2479 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2480 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2481
2482 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002483 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002484 OP_VMRGHW,
2485 OP_VMRGLW,
2486 OP_VSPLTISW0,
2487 OP_VSPLTISW1,
2488 OP_VSPLTISW2,
2489 OP_VSPLTISW3,
2490 OP_VSLDOI4,
2491 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002492 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002493 };
2494
2495 if (OpNum == OP_COPY) {
2496 if (LHSID == (1*9+2)*9+3) return LHS;
2497 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2498 return RHS;
2499 }
2500
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002501 SDOperand OpLHS, OpRHS;
2502 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2503 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2504
Chris Lattner59138102006-04-17 05:28:54 +00002505 unsigned ShufIdxs[16];
2506 switch (OpNum) {
2507 default: assert(0 && "Unknown i32 permute!");
2508 case OP_VMRGHW:
2509 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2510 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2511 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2512 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2513 break;
2514 case OP_VMRGLW:
2515 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2516 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2517 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2518 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2519 break;
2520 case OP_VSPLTISW0:
2521 for (unsigned i = 0; i != 16; ++i)
2522 ShufIdxs[i] = (i&3)+0;
2523 break;
2524 case OP_VSPLTISW1:
2525 for (unsigned i = 0; i != 16; ++i)
2526 ShufIdxs[i] = (i&3)+4;
2527 break;
2528 case OP_VSPLTISW2:
2529 for (unsigned i = 0; i != 16; ++i)
2530 ShufIdxs[i] = (i&3)+8;
2531 break;
2532 case OP_VSPLTISW3:
2533 for (unsigned i = 0; i != 16; ++i)
2534 ShufIdxs[i] = (i&3)+12;
2535 break;
2536 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002537 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002538 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002539 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002540 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002541 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002542 }
Chris Lattnere2199452006-08-11 17:38:39 +00002543 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002544 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002545 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002546
2547 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002548 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002549}
2550
Chris Lattnerf1b47082006-04-14 05:19:18 +00002551/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2552/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2553/// return the code it can be lowered into. Worst case, it can always be
2554/// lowered into a vperm.
2555static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2556 SDOperand V1 = Op.getOperand(0);
2557 SDOperand V2 = Op.getOperand(1);
2558 SDOperand PermMask = Op.getOperand(2);
2559
2560 // Cases that are handled by instructions that take permute immediates
2561 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2562 // selected by the instruction selector.
2563 if (V2.getOpcode() == ISD::UNDEF) {
2564 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2565 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2566 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2567 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2568 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2569 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2570 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2571 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2572 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2573 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2574 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2575 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2576 return Op;
2577 }
2578 }
2579
2580 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2581 // and produce a fixed permutation. If any of these match, do not lower to
2582 // VPERM.
2583 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2584 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2585 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2586 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2587 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2588 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2589 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2590 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2591 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2592 return Op;
2593
Chris Lattner59138102006-04-17 05:28:54 +00002594 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2595 // perfect shuffle table to emit an optimal matching sequence.
2596 unsigned PFIndexes[4];
2597 bool isFourElementShuffle = true;
2598 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2599 unsigned EltNo = 8; // Start out undef.
2600 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2601 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2602 continue; // Undef, ignore it.
2603
2604 unsigned ByteSource =
2605 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2606 if ((ByteSource & 3) != j) {
2607 isFourElementShuffle = false;
2608 break;
2609 }
2610
2611 if (EltNo == 8) {
2612 EltNo = ByteSource/4;
2613 } else if (EltNo != ByteSource/4) {
2614 isFourElementShuffle = false;
2615 break;
2616 }
2617 }
2618 PFIndexes[i] = EltNo;
2619 }
2620
2621 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2622 // perfect shuffle vector to determine if it is cost effective to do this as
2623 // discrete instructions, or whether we should use a vperm.
2624 if (isFourElementShuffle) {
2625 // Compute the index in the perfect shuffle table.
2626 unsigned PFTableIndex =
2627 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2628
2629 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2630 unsigned Cost = (PFEntry >> 30);
2631
2632 // Determining when to avoid vperm is tricky. Many things affect the cost
2633 // of vperm, particularly how many times the perm mask needs to be computed.
2634 // For example, if the perm mask can be hoisted out of a loop or is already
2635 // used (perhaps because there are multiple permutes with the same shuffle
2636 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2637 // the loop requires an extra register.
2638 //
2639 // As a compromise, we only emit discrete instructions if the shuffle can be
2640 // generated in 3 or fewer operations. When we have loop information
2641 // available, if this block is within a loop, we should avoid using vperm
2642 // for 3-operation perms and use a constant pool load instead.
2643 if (Cost < 3)
2644 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2645 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002646
2647 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2648 // vector that will get spilled to the constant pool.
2649 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2650
2651 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2652 // that it is in input element units, not in bytes. Convert now.
Dan Gohman51eaa862007-06-14 22:58:02 +00002653 MVT::ValueType EltVT = MVT::getVectorElementType(V1.getValueType());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002654 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2655
Chris Lattnere2199452006-08-11 17:38:39 +00002656 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002657 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002658 unsigned SrcElt;
2659 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2660 SrcElt = 0;
2661 else
2662 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002663
2664 for (unsigned j = 0; j != BytesPerElement; ++j)
2665 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2666 MVT::i8));
2667 }
2668
Chris Lattnere2199452006-08-11 17:38:39 +00002669 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2670 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002671 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2672}
2673
Chris Lattner90564f22006-04-18 17:59:36 +00002674/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2675/// altivec comparison. If it is, return true and fill in Opc/isDot with
2676/// information about the intrinsic.
2677static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2678 bool &isDot) {
2679 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2680 CompareOpc = -1;
2681 isDot = false;
2682 switch (IntrinsicID) {
2683 default: return false;
2684 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002685 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2686 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2687 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2688 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2689 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2690 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2691 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2692 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2693 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2694 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2695 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2696 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2697 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2698
2699 // Normal Comparisons.
2700 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2701 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2702 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2703 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2704 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2705 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2706 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2707 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2708 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2709 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2710 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2711 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2712 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2713 }
Chris Lattner90564f22006-04-18 17:59:36 +00002714 return true;
2715}
2716
2717/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2718/// lower, do it, otherwise return null.
2719static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2720 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2721 // opcode number of the comparison.
2722 int CompareOpc;
2723 bool isDot;
2724 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2725 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002726
Chris Lattner90564f22006-04-18 17:59:36 +00002727 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002728 if (!isDot) {
2729 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2730 Op.getOperand(1), Op.getOperand(2),
2731 DAG.getConstant(CompareOpc, MVT::i32));
2732 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2733 }
2734
2735 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002736 SDOperand Ops[] = {
2737 Op.getOperand(2), // LHS
2738 Op.getOperand(3), // RHS
2739 DAG.getConstant(CompareOpc, MVT::i32)
2740 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002741 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002742 VTs.push_back(Op.getOperand(2).getValueType());
2743 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002744 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002745
2746 // Now that we have the comparison, emit a copy from the CR to a GPR.
2747 // This is flagged to the above dot comparison.
2748 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2749 DAG.getRegister(PPC::CR6, MVT::i32),
2750 CompNode.getValue(1));
2751
2752 // Unpack the result based on how the target uses it.
2753 unsigned BitNo; // Bit # of CR6.
2754 bool InvertBit; // Invert result?
2755 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2756 default: // Can't happen, don't crash on invalid number though.
2757 case 0: // Return the value of the EQ bit of CR6.
2758 BitNo = 0; InvertBit = false;
2759 break;
2760 case 1: // Return the inverted value of the EQ bit of CR6.
2761 BitNo = 0; InvertBit = true;
2762 break;
2763 case 2: // Return the value of the LT bit of CR6.
2764 BitNo = 2; InvertBit = false;
2765 break;
2766 case 3: // Return the inverted value of the LT bit of CR6.
2767 BitNo = 2; InvertBit = true;
2768 break;
2769 }
2770
2771 // Shift the bit into the low position.
2772 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2773 DAG.getConstant(8-(3-BitNo), MVT::i32));
2774 // Isolate the bit.
2775 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2776 DAG.getConstant(1, MVT::i32));
2777
2778 // If we are supposed to, toggle the bit.
2779 if (InvertBit)
2780 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2781 DAG.getConstant(1, MVT::i32));
2782 return Flags;
2783}
2784
2785static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2786 // Create a stack slot that is 16-byte aligned.
2787 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2788 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002789 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2790 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002791
2792 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002793 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002794 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002795 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002796 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002797}
2798
Chris Lattnere7c768e2006-04-18 03:24:30 +00002799static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002800 if (Op.getValueType() == MVT::v4i32) {
2801 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2802
2803 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2804 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2805
2806 SDOperand RHSSwap = // = vrlw RHS, 16
2807 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2808
2809 // Shrinkify inputs to v8i16.
2810 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2811 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2812 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2813
2814 // Low parts multiplied together, generating 32-bit results (we ignore the
2815 // top parts).
2816 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2817 LHS, RHS, DAG, MVT::v4i32);
2818
2819 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2820 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2821 // Shift the high parts up 16 bits.
2822 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2823 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2824 } else if (Op.getValueType() == MVT::v8i16) {
2825 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2826
Chris Lattnercea2aa72006-04-18 04:28:57 +00002827 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002828
Chris Lattnercea2aa72006-04-18 04:28:57 +00002829 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2830 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002831 } else if (Op.getValueType() == MVT::v16i8) {
2832 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2833
2834 // Multiply the even 8-bit parts, producing 16-bit sums.
2835 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2836 LHS, RHS, DAG, MVT::v8i16);
2837 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2838
2839 // Multiply the odd 8-bit parts, producing 16-bit sums.
2840 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2841 LHS, RHS, DAG, MVT::v8i16);
2842 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2843
2844 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002845 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002846 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002847 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2848 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002849 }
Chris Lattner19a81522006-04-18 03:57:35 +00002850 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002851 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002852 } else {
2853 assert(0 && "Unknown mul to lower!");
2854 abort();
2855 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002856}
2857
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002858/// LowerOperation - Provide custom lowering hooks for some operations.
2859///
Nate Begeman21e463b2005-10-16 05:39:50 +00002860SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002861 switch (Op.getOpcode()) {
2862 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002863 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2864 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002865 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002866 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00002867 case ISD::VASTART:
2868 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
2869 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
2870
2871 case ISD::VAARG:
2872 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
2873 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
2874
Chris Lattneref957102006-06-21 00:34:03 +00002875 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00002876 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
2877 VarArgsStackOffset, VarArgsNumGPR,
2878 VarArgsNumFPR, PPCSubTarget);
2879
Chris Lattner9f0bc652007-02-25 05:34:32 +00002880 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002881 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00002882 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002883 case ISD::DYNAMIC_STACKALLOC:
2884 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002885
Chris Lattner1a635d62006-04-14 06:01:58 +00002886 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2887 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2888 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002889
Chris Lattner1a635d62006-04-14 06:01:58 +00002890 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002891 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2892 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2893 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002894
Chris Lattner1a635d62006-04-14 06:01:58 +00002895 // Vector-related lowering.
2896 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2897 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2898 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2899 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002900 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002901
2902 // Frame & Return address. Currently unimplemented
2903 case ISD::RETURNADDR: break;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00002904 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002905 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002906 return SDOperand();
2907}
2908
Chris Lattner1a635d62006-04-14 06:01:58 +00002909//===----------------------------------------------------------------------===//
2910// Other Lowering Code
2911//===----------------------------------------------------------------------===//
2912
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002913MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002914PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2915 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00002916 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00002917 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2918 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002919 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002920 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2921 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002922 "Unexpected instr type to insert");
2923
2924 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2925 // control-flow pattern. The incoming instruction knows the destination vreg
2926 // to set, the condition code register to branch on, the true/false values to
2927 // select between, and a branch opcode to use.
2928 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2929 ilist<MachineBasicBlock>::iterator It = BB;
2930 ++It;
2931
2932 // thisMBB:
2933 // ...
2934 // TrueVal = ...
2935 // cmpTY ccX, r1, r2
2936 // bCC copy1MBB
2937 // fallthrough --> copy0MBB
2938 MachineBasicBlock *thisMBB = BB;
2939 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2940 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002941 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00002942 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00002943 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002944 MachineFunction *F = BB->getParent();
2945 F->getBasicBlockList().insert(It, copy0MBB);
2946 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002947 // Update machine-CFG edges by first adding all successors of the current
2948 // block to the new block which will contain the Phi node for the select.
2949 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2950 e = BB->succ_end(); i != e; ++i)
2951 sinkMBB->addSuccessor(*i);
2952 // Next, remove all successors of the current block, and add the true
2953 // and fallthrough blocks as its successors.
2954 while(!BB->succ_empty())
2955 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002956 BB->addSuccessor(copy0MBB);
2957 BB->addSuccessor(sinkMBB);
2958
2959 // copy0MBB:
2960 // %FalseValue = ...
2961 // # fallthrough to sinkMBB
2962 BB = copy0MBB;
2963
2964 // Update machine-CFG edges
2965 BB->addSuccessor(sinkMBB);
2966
2967 // sinkMBB:
2968 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2969 // ...
2970 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00002971 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002972 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2973 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2974
2975 delete MI; // The pseudo instruction is gone now.
2976 return BB;
2977}
2978
Chris Lattner1a635d62006-04-14 06:01:58 +00002979//===----------------------------------------------------------------------===//
2980// Target Optimization Hooks
2981//===----------------------------------------------------------------------===//
2982
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002983SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2984 DAGCombinerInfo &DCI) const {
2985 TargetMachine &TM = getTargetMachine();
2986 SelectionDAG &DAG = DCI.DAG;
2987 switch (N->getOpcode()) {
2988 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002989 case PPCISD::SHL:
2990 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2991 if (C->getValue() == 0) // 0 << V -> 0.
2992 return N->getOperand(0);
2993 }
2994 break;
2995 case PPCISD::SRL:
2996 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2997 if (C->getValue() == 0) // 0 >>u V -> 0.
2998 return N->getOperand(0);
2999 }
3000 break;
3001 case PPCISD::SRA:
3002 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
3003 if (C->getValue() == 0 || // 0 >>s V -> 0.
3004 C->isAllOnesValue()) // -1 >>s V -> -1.
3005 return N->getOperand(0);
3006 }
3007 break;
3008
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003009 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00003010 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003011 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
3012 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
3013 // We allow the src/dst to be either f32/f64, but the intermediate
3014 // type must be i64.
3015 if (N->getOperand(0).getValueType() == MVT::i64) {
3016 SDOperand Val = N->getOperand(0).getOperand(0);
3017 if (Val.getValueType() == MVT::f32) {
3018 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3019 DCI.AddToWorklist(Val.Val);
3020 }
3021
3022 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003023 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003024 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003025 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003026 if (N->getValueType(0) == MVT::f32) {
3027 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
3028 DCI.AddToWorklist(Val.Val);
3029 }
3030 return Val;
3031 } else if (N->getOperand(0).getValueType() == MVT::i32) {
3032 // If the intermediate type is i32, we can avoid the load/store here
3033 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003034 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003035 }
3036 }
3037 break;
Chris Lattner51269842006-03-01 05:50:56 +00003038 case ISD::STORE:
3039 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
3040 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
3041 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
3042 N->getOperand(1).getValueType() == MVT::i32) {
3043 SDOperand Val = N->getOperand(1).getOperand(0);
3044 if (Val.getValueType() == MVT::f32) {
3045 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
3046 DCI.AddToWorklist(Val.Val);
3047 }
3048 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
3049 DCI.AddToWorklist(Val.Val);
3050
3051 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
3052 N->getOperand(2), N->getOperand(3));
3053 DCI.AddToWorklist(Val.Val);
3054 return Val;
3055 }
Chris Lattnerd9989382006-07-10 20:56:58 +00003056
3057 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
3058 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
3059 N->getOperand(1).Val->hasOneUse() &&
3060 (N->getOperand(1).getValueType() == MVT::i32 ||
3061 N->getOperand(1).getValueType() == MVT::i16)) {
3062 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
3063 // Do an any-extend to 32-bits if this is a half-word input.
3064 if (BSwapOp.getValueType() == MVT::i16)
3065 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
3066
3067 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
3068 N->getOperand(2), N->getOperand(3),
3069 DAG.getValueType(N->getOperand(1).getValueType()));
3070 }
3071 break;
3072 case ISD::BSWAP:
3073 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00003074 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00003075 N->getOperand(0).hasOneUse() &&
3076 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
3077 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00003078 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00003079 // Create the byte-swapping load.
3080 std::vector<MVT::ValueType> VTs;
3081 VTs.push_back(MVT::i32);
3082 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00003083 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00003084 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00003085 LD->getChain(), // Chain
3086 LD->getBasePtr(), // Ptr
3087 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00003088 DAG.getValueType(N->getValueType(0)) // VT
3089 };
3090 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00003091
3092 // If this is an i16 load, insert the truncate.
3093 SDOperand ResVal = BSLoad;
3094 if (N->getValueType(0) == MVT::i16)
3095 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
3096
3097 // First, combine the bswap away. This makes the value produced by the
3098 // load dead.
3099 DCI.CombineTo(N, ResVal);
3100
3101 // Next, combine the load away, we give it a bogus result value but a real
3102 // chain result. The result value is dead because the bswap is dead.
3103 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
3104
3105 // Return N so it doesn't get rechecked!
3106 return SDOperand(N, 0);
3107 }
3108
Chris Lattner51269842006-03-01 05:50:56 +00003109 break;
Chris Lattner4468c222006-03-31 06:02:07 +00003110 case PPCISD::VCMP: {
3111 // If a VCMPo node already exists with exactly the same operands as this
3112 // node, use its result instead of this node (VCMPo computes both a CR6 and
3113 // a normal output).
3114 //
3115 if (!N->getOperand(0).hasOneUse() &&
3116 !N->getOperand(1).hasOneUse() &&
3117 !N->getOperand(2).hasOneUse()) {
3118
3119 // Scan all of the users of the LHS, looking for VCMPo's that match.
3120 SDNode *VCMPoNode = 0;
3121
3122 SDNode *LHSN = N->getOperand(0).Val;
3123 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
3124 UI != E; ++UI)
3125 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
3126 (*UI)->getOperand(1) == N->getOperand(1) &&
3127 (*UI)->getOperand(2) == N->getOperand(2) &&
3128 (*UI)->getOperand(0) == N->getOperand(0)) {
3129 VCMPoNode = *UI;
3130 break;
3131 }
3132
Chris Lattner00901202006-04-18 18:28:22 +00003133 // If there is no VCMPo node, or if the flag value has a single use, don't
3134 // transform this.
3135 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
3136 break;
3137
3138 // Look at the (necessarily single) use of the flag value. If it has a
3139 // chain, this transformation is more complex. Note that multiple things
3140 // could use the value result, which we should ignore.
3141 SDNode *FlagUser = 0;
3142 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
3143 FlagUser == 0; ++UI) {
3144 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
3145 SDNode *User = *UI;
3146 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
3147 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
3148 FlagUser = User;
3149 break;
3150 }
3151 }
3152 }
3153
3154 // If the user is a MFCR instruction, we know this is safe. Otherwise we
3155 // give up for right now.
3156 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00003157 return SDOperand(VCMPoNode, 0);
3158 }
3159 break;
3160 }
Chris Lattner90564f22006-04-18 17:59:36 +00003161 case ISD::BR_CC: {
3162 // If this is a branch on an altivec predicate comparison, lower this so
3163 // that we don't have to do a MFCR: instead, branch directly on CR6. This
3164 // lowering is done pre-legalize, because the legalizer lowers the predicate
3165 // compare down to code that is difficult to reassemble.
3166 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
3167 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
3168 int CompareOpc;
3169 bool isDot;
3170
3171 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
3172 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
3173 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
3174 assert(isDot && "Can't compare against a vector result!");
3175
3176 // If this is a comparison against something other than 0/1, then we know
3177 // that the condition is never/always true.
3178 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
3179 if (Val != 0 && Val != 1) {
3180 if (CC == ISD::SETEQ) // Cond never true, remove branch.
3181 return N->getOperand(0);
3182 // Always !=, turn it into an unconditional branch.
3183 return DAG.getNode(ISD::BR, MVT::Other,
3184 N->getOperand(0), N->getOperand(4));
3185 }
3186
3187 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
3188
3189 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00003190 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00003191 SDOperand Ops[] = {
3192 LHS.getOperand(2), // LHS of compare
3193 LHS.getOperand(3), // RHS of compare
3194 DAG.getConstant(CompareOpc, MVT::i32)
3195 };
Chris Lattner90564f22006-04-18 17:59:36 +00003196 VTs.push_back(LHS.getOperand(2).getValueType());
3197 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003198 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00003199
3200 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003201 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00003202 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
3203 default: // Can't happen, don't crash on invalid number though.
3204 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003205 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00003206 break;
3207 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003208 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00003209 break;
3210 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003211 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00003212 break;
3213 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00003214 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00003215 break;
3216 }
3217
3218 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00003219 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00003220 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00003221 N->getOperand(4), CompNode.getValue(1));
3222 }
3223 break;
3224 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00003225 }
3226
3227 return SDOperand();
3228}
3229
Chris Lattner1a635d62006-04-14 06:01:58 +00003230//===----------------------------------------------------------------------===//
3231// Inline Assembly Support
3232//===----------------------------------------------------------------------===//
3233
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003234void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
3235 uint64_t Mask,
3236 uint64_t &KnownZero,
3237 uint64_t &KnownOne,
3238 unsigned Depth) const {
3239 KnownZero = 0;
3240 KnownOne = 0;
3241 switch (Op.getOpcode()) {
3242 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00003243 case PPCISD::LBRX: {
3244 // lhbrx is known to have the top bits cleared out.
3245 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
3246 KnownZero = 0xFFFF0000;
3247 break;
3248 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00003249 case ISD::INTRINSIC_WO_CHAIN: {
3250 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
3251 default: break;
3252 case Intrinsic::ppc_altivec_vcmpbfp_p:
3253 case Intrinsic::ppc_altivec_vcmpeqfp_p:
3254 case Intrinsic::ppc_altivec_vcmpequb_p:
3255 case Intrinsic::ppc_altivec_vcmpequh_p:
3256 case Intrinsic::ppc_altivec_vcmpequw_p:
3257 case Intrinsic::ppc_altivec_vcmpgefp_p:
3258 case Intrinsic::ppc_altivec_vcmpgtfp_p:
3259 case Intrinsic::ppc_altivec_vcmpgtsb_p:
3260 case Intrinsic::ppc_altivec_vcmpgtsh_p:
3261 case Intrinsic::ppc_altivec_vcmpgtsw_p:
3262 case Intrinsic::ppc_altivec_vcmpgtub_p:
3263 case Intrinsic::ppc_altivec_vcmpgtuh_p:
3264 case Intrinsic::ppc_altivec_vcmpgtuw_p:
3265 KnownZero = ~1U; // All bits but the low one are known to be zero.
3266 break;
3267 }
3268 }
3269 }
3270}
3271
3272
Chris Lattner4234f572007-03-25 02:14:49 +00003273/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003274/// constraint it is for this target.
3275PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003276PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
3277 if (Constraint.size() == 1) {
3278 switch (Constraint[0]) {
3279 default: break;
3280 case 'b':
3281 case 'r':
3282 case 'f':
3283 case 'v':
3284 case 'y':
3285 return C_RegisterClass;
3286 }
3287 }
3288 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003289}
3290
Chris Lattner331d1bc2006-11-02 01:44:04 +00003291std::pair<unsigned, const TargetRegisterClass*>
3292PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3293 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003294 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003295 // GCC RS6000 Constraint Letters
3296 switch (Constraint[0]) {
3297 case 'b': // R1-R31
3298 case 'r': // R0-R31
3299 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3300 return std::make_pair(0U, PPC::G8RCRegisterClass);
3301 return std::make_pair(0U, PPC::GPRCRegisterClass);
3302 case 'f':
3303 if (VT == MVT::f32)
3304 return std::make_pair(0U, PPC::F4RCRegisterClass);
3305 else if (VT == MVT::f64)
3306 return std::make_pair(0U, PPC::F8RCRegisterClass);
3307 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003308 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003309 return std::make_pair(0U, PPC::VRRCRegisterClass);
3310 case 'y': // crrc
3311 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003312 }
3313 }
3314
Chris Lattner331d1bc2006-11-02 01:44:04 +00003315 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003316}
Chris Lattner763317d2006-02-07 00:47:13 +00003317
Chris Lattner331d1bc2006-11-02 01:44:04 +00003318
Chris Lattner763317d2006-02-07 00:47:13 +00003319// isOperandValidForConstraint
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003320SDOperand PPCTargetLowering::
3321isOperandValidForConstraint(SDOperand Op, char Letter, SelectionDAG &DAG) {
Chris Lattner763317d2006-02-07 00:47:13 +00003322 switch (Letter) {
3323 default: break;
3324 case 'I':
3325 case 'J':
3326 case 'K':
3327 case 'L':
3328 case 'M':
3329 case 'N':
3330 case 'O':
3331 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00003332 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
3333 if (!CST) return SDOperand(0, 0); // Must be an immediate to match.
3334 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00003335 switch (Letter) {
3336 default: assert(0 && "Unknown constraint letter!");
3337 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003338 if ((short)Value == (int)Value)
3339 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003340 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003341 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3342 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003343 if ((short)Value == 0)
3344 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003345 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003346 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003347 if ((Value >> 16) == 0)
3348 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003349 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003350 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003351 if (Value > 31)
3352 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003353 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003354 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003355 if ((int)Value > 0 && isPowerOf2_32(Value))
3356 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003357 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003358 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003359 if (Value == 0)
3360 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003361 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003362 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00003363 if ((short)-Value == (int)-Value)
3364 return DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003365 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003366 }
3367 break;
3368 }
3369 }
3370
3371 // Handle standard constraint letters.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003372 return TargetLowering::isOperandValidForConstraint(Op, Letter, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003373}
Evan Chengc4c62572006-03-13 23:20:37 +00003374
Chris Lattnerc9addb72007-03-30 23:15:24 +00003375// isLegalAddressingMode - Return true if the addressing mode represented
3376// by AM is legal for this target, for a load/store of the specified type.
3377bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3378 const Type *Ty) const {
3379 // FIXME: PPC does not allow r+i addressing modes for vectors!
3380
3381 // PPC allows a sign-extended 16-bit immediate field.
3382 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3383 return false;
3384
3385 // No global is ever allowed as a base.
3386 if (AM.BaseGV)
3387 return false;
3388
3389 // PPC only support r+r,
3390 switch (AM.Scale) {
3391 case 0: // "r+i" or just "i", depending on HasBaseReg.
3392 break;
3393 case 1:
3394 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3395 return false;
3396 // Otherwise we have r+r or r+i.
3397 break;
3398 case 2:
3399 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3400 return false;
3401 // Allow 2*r as r+r.
3402 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00003403 default:
3404 // No other scales are supported.
3405 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00003406 }
3407
3408 return true;
3409}
3410
Evan Chengc4c62572006-03-13 23:20:37 +00003411/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00003412/// as the offset of the target addressing mode for load / store of the
3413/// given type.
3414bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00003415 // PPC allows a sign-extended 16-bit immediate field.
3416 return (V > -(1 << 16) && V < (1 << 16)-1);
3417}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003418
3419bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00003420 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00003421}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003422
3423SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG)
3424{
3425 // Depths > 0 not supported yet!
3426 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
3427 return SDOperand();
3428
3429 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3430 bool isPPC64 = PtrVT == MVT::i64;
3431
3432 MachineFunction &MF = DAG.getMachineFunction();
3433 MachineFrameInfo *MFI = MF.getFrameInfo();
3434 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
3435 && MFI->getStackSize();
3436
3437 if (isPPC64)
3438 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
3439 MVT::i32);
3440 else
3441 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
3442 MVT::i32);
3443}