blob: f3693e3abb1061a77ac190ebf935126058ec53c8 [file] [log] [blame]
Chris Lattner23e70eb2010-08-17 16:20:04 +00001//===- ARM.td - Describe the ARM Target Machine ------------*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13//===----------------------------------------------------------------------===//
14// Target-independent interfaces which we are implementing
15//===----------------------------------------------------------------------===//
16
Evan Cheng027fdbe2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018
19//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000020// ARM Subtarget features.
21//
22
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000023def FeatureVFP2 : SubtargetFeature<"vfp2", "ARMFPUType", "VFPv2",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000024 "Enable VFP2 instructions">;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000025def FeatureVFP3 : SubtargetFeature<"vfp3", "ARMFPUType", "VFPv3",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000026 "Enable VFP3 instructions">;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000027def FeatureNEON : SubtargetFeature<"neon", "ARMFPUType", "NEON",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000028 "Enable NEON instructions">;
29def FeatureThumb2 : SubtargetFeature<"thumb2", "ThumbMode", "Thumb2",
30 "Enable Thumb2 instructions">;
Evan Cheng7b4d3112010-08-11 07:17:46 +000031def FeatureNoARM : SubtargetFeature<"noarm", "NoARM", "true",
32 "Does not support ARM mode execution">;
Anton Korobeynikov631379e2010-03-14 18:42:38 +000033def FeatureFP16 : SubtargetFeature<"fp16", "HasFP16", "true",
34 "Enable half-precision floating point">;
Jim Grosbach29402132010-05-05 23:44:43 +000035def FeatureHWDiv : SubtargetFeature<"hwdiv", "HasHardwareDivide", "true",
36 "Enable divide instructions">;
Evan Chengd6b46322010-08-11 06:51:54 +000037def FeatureT2XtPk : SubtargetFeature<"t2xtpk", "HasT2ExtractPack", "true",
Jim Grosbach29402132010-05-05 23:44:43 +000038 "Enable Thumb2 extract and pack instructions">;
Evan Chengd6b46322010-08-11 06:51:54 +000039def FeatureDB : SubtargetFeature<"db", "HasDataBarrier", "true",
40 "Has data barrier (dmb / dsb) instructions">;
Evan Cheng7a415992010-07-13 19:21:50 +000041def FeatureSlowFPBrcc : SubtargetFeature<"slow-fp-brcc", "SlowFPBrcc", "true",
42 "FP compare + branch is slow">;
Jim Grosbachfcba5e62010-08-11 15:44:15 +000043def FeatureVFPOnlySP : SubtargetFeature<"fp-only-sp", "FPOnlySP", "true",
44 "Floating point unit supports single precision only">;
Evan Chenga8e29892007-01-19 07:51:42 +000045
Jim Grosbach6b2e8dc2010-03-25 23:11:16 +000046// Some processors have multiply-accumulate instructions that don't
47// play nicely with other VFP instructions, and it's generally better
48// to just not use them.
49// FIXME: Currently, this is only flagged for Cortex-A8. It may be true for
50// others as well. We should do more benchmarking and confirm one way or
51// the other.
Evan Chengd6b46322010-08-11 06:51:54 +000052def FeatureHasSlowVMLx : SubtargetFeature<"vmlx", "SlowVMLx", "true",
53 "Disable VFP MAC instructions">;
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000054// Some processors benefit from using NEON instructions for scalar
55// single-precision FP operations.
Jim Grosbachc5ed0132010-08-17 18:39:16 +000056def FeatureNEONForFP : SubtargetFeature<"neonfp", "UseNEONForSinglePrecisionFP",
57 "true",
58 "Use NEON for single precision FP">;
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000059
Evan Chenge44be632010-08-09 18:35:19 +000060// Disable 32-bit to 16-bit narrowing for experimentation.
61def FeaturePref32BitThumb : SubtargetFeature<"32bit", "Pref32BitThumb", "true",
62 "Prefer 32-bit Thumb instrs">;
Jim Grosbach6b2e8dc2010-03-25 23:11:16 +000063
Evan Chengd6b46322010-08-11 06:51:54 +000064
65// ARM architectures.
66def ArchV4T : SubtargetFeature<"v4t", "ARMArchVersion", "V4T",
67 "ARM v4T">;
68def ArchV5T : SubtargetFeature<"v5t", "ARMArchVersion", "V5T",
69 "ARM v5T">;
70def ArchV5TE : SubtargetFeature<"v5te", "ARMArchVersion", "V5TE",
71 "ARM v5TE, v5TEj, v5TExp">;
72def ArchV6 : SubtargetFeature<"v6", "ARMArchVersion", "V6",
73 "ARM v6">;
74def ArchV6M : SubtargetFeature<"v6m", "ARMArchVersion", "V6M",
75 "ARM v6m",
Evan Cheng7b4d3112010-08-11 07:17:46 +000076 [FeatureNoARM, FeatureDB]>;
Evan Chengd6b46322010-08-11 06:51:54 +000077def ArchV6T2 : SubtargetFeature<"v6t2", "ARMArchVersion", "V6T2",
Evan Chengcb5ce6e2010-08-11 06:57:53 +000078 "ARM v6t2",
79 [FeatureThumb2]>;
Evan Chengd6b46322010-08-11 06:51:54 +000080def ArchV7A : SubtargetFeature<"v7a", "ARMArchVersion", "V7A",
81 "ARM v7A",
Evan Chengcb5ce6e2010-08-11 06:57:53 +000082 [FeatureThumb2, FeatureNEON, FeatureDB]>;
Evan Chengd6b46322010-08-11 06:51:54 +000083def ArchV7M : SubtargetFeature<"v7m", "ARMArchVersion", "V7M",
84 "ARM v7M",
Evan Cheng7b4d3112010-08-11 07:17:46 +000085 [FeatureThumb2, FeatureNoARM, FeatureDB,
86 FeatureHWDiv]>;
Evan Chengd6b46322010-08-11 06:51:54 +000087
Evan Chenga8e29892007-01-19 07:51:42 +000088//===----------------------------------------------------------------------===//
89// ARM Processors supported.
90//
91
Evan Cheng8557c2b2009-06-19 01:51:50 +000092include "ARMSchedule.td"
93
Evan Cheng3ef1c872010-09-10 01:29:16 +000094// ARM processor families.
95def ProcOthers : SubtargetFeature<"others", "ARMProcFamily", "Others",
96 "One of the other ARM processor families">;
97def ProcA8 : SubtargetFeature<"a8", "ARMProcFamily", "CortexA8",
98 "Cortex-A8 ARM processors",
99 [FeatureSlowFPBrcc, FeatureNEONForFP]>;
100def ProcA9 : SubtargetFeature<"a9", "ARMProcFamily", "CortexA9",
101 "Cortex-A9 ARM processors">;
102
Evan Cheng8557c2b2009-06-19 01:51:50 +0000103class ProcNoItin<string Name, list<SubtargetFeature> Features>
104 : Processor<Name, GenericItineraries, Features>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
106// V4 Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000107def : ProcNoItin<"generic", []>;
108def : ProcNoItin<"arm8", []>;
109def : ProcNoItin<"arm810", []>;
110def : ProcNoItin<"strongarm", []>;
111def : ProcNoItin<"strongarm110", []>;
112def : ProcNoItin<"strongarm1100", []>;
113def : ProcNoItin<"strongarm1110", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000114
115// V4T Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000116def : ProcNoItin<"arm7tdmi", [ArchV4T]>;
117def : ProcNoItin<"arm7tdmi-s", [ArchV4T]>;
118def : ProcNoItin<"arm710t", [ArchV4T]>;
119def : ProcNoItin<"arm720t", [ArchV4T]>;
120def : ProcNoItin<"arm9", [ArchV4T]>;
121def : ProcNoItin<"arm9tdmi", [ArchV4T]>;
122def : ProcNoItin<"arm920", [ArchV4T]>;
123def : ProcNoItin<"arm920t", [ArchV4T]>;
124def : ProcNoItin<"arm922t", [ArchV4T]>;
125def : ProcNoItin<"arm940t", [ArchV4T]>;
126def : ProcNoItin<"ep9312", [ArchV4T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000127
128// V5T Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000129def : ProcNoItin<"arm10tdmi", [ArchV5T]>;
130def : ProcNoItin<"arm1020t", [ArchV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000131
132// V5TE Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000133def : ProcNoItin<"arm9e", [ArchV5TE]>;
134def : ProcNoItin<"arm926ej-s", [ArchV5TE]>;
135def : ProcNoItin<"arm946e-s", [ArchV5TE]>;
136def : ProcNoItin<"arm966e-s", [ArchV5TE]>;
137def : ProcNoItin<"arm968e-s", [ArchV5TE]>;
138def : ProcNoItin<"arm10e", [ArchV5TE]>;
139def : ProcNoItin<"arm1020e", [ArchV5TE]>;
140def : ProcNoItin<"arm1022e", [ArchV5TE]>;
141def : ProcNoItin<"xscale", [ArchV5TE]>;
142def : ProcNoItin<"iwmmxt", [ArchV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000143
144// V6 Processors.
David Goodwinebb5cb92009-11-18 18:39:57 +0000145def : Processor<"arm1136j-s", ARMV6Itineraries, [ArchV6]>;
Jim Grosbach1118b5e2010-04-01 00:13:43 +0000146def : Processor<"arm1136jf-s", ARMV6Itineraries, [ArchV6, FeatureVFP2,
147 FeatureHasSlowVMLx]>;
David Goodwinebb5cb92009-11-18 18:39:57 +0000148def : Processor<"arm1176jz-s", ARMV6Itineraries, [ArchV6]>;
149def : Processor<"arm1176jzf-s", ARMV6Itineraries, [ArchV6, FeatureVFP2]>;
150def : Processor<"mpcorenovfp", ARMV6Itineraries, [ArchV6]>;
151def : Processor<"mpcore", ARMV6Itineraries, [ArchV6, FeatureVFP2]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000152
Evan Chengc7569ed2010-08-11 06:30:38 +0000153// V6M Processors.
Evan Chengd6b46322010-08-11 06:51:54 +0000154def : Processor<"cortex-m0", ARMV6Itineraries, [ArchV6M]>;
Evan Chengc7569ed2010-08-11 06:30:38 +0000155
Anton Korobeynikovfbbf1ee2009-06-08 21:20:36 +0000156// V6T2 Processors.
Evan Chengcb5ce6e2010-08-11 06:57:53 +0000157def : Processor<"arm1156t2-s", ARMV6Itineraries, [ArchV6T2]>;
158def : Processor<"arm1156t2f-s", ARMV6Itineraries, [ArchV6T2, FeatureVFP2]>;
Anton Korobeynikovd4022c32009-05-29 23:41:08 +0000159
Anton Korobeynikovfbbf1ee2009-06-08 21:20:36 +0000160// V7 Processors.
Evan Cheng6762d912009-07-21 18:54:14 +0000161def : Processor<"cortex-a8", CortexA8Itineraries,
Evan Cheng3ef1c872010-09-10 01:29:16 +0000162 [ArchV7A, ProcA8,
163 FeatureHasSlowVMLx, FeatureT2XtPk]>;
Anton Korobeynikov2eeeff82010-04-07 18:19:18 +0000164def : Processor<"cortex-a9", CortexA9Itineraries,
Evan Cheng3ef1c872010-09-10 01:29:16 +0000165 [ArchV7A, ProcA9, FeatureT2XtPk]>;
Evan Chengc7569ed2010-08-11 06:30:38 +0000166
167// V7M Processors.
Evan Cheng8d62e712010-08-11 07:00:16 +0000168def : ProcNoItin<"cortex-m3", [ArchV7M]>;
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000169def : ProcNoItin<"cortex-m4", [ArchV7M, FeatureVFP2, FeatureVFPOnlySP]>;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000170
Evan Chenga8e29892007-01-19 07:51:42 +0000171//===----------------------------------------------------------------------===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000172// Register File Description
173//===----------------------------------------------------------------------===//
174
175include "ARMRegisterInfo.td"
176
Bob Wilson1f595bb2009-04-17 19:07:39 +0000177include "ARMCallingConv.td"
178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
180// Instruction Descriptions
181//===----------------------------------------------------------------------===//
182
183include "ARMInstrInfo.td"
184
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000185def ARMInstrInfo : InstrInfo;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000186
187//===----------------------------------------------------------------------===//
188// Declare the target which we are implementing
189//===----------------------------------------------------------------------===//
190
191def ARM : Target {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000192 // Pull in Instruction Info:
193 let InstructionSet = ARMInstrInfo;
194}