blob: e72b960e30c07b065e9825dedf2e95908153fdf1 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Evan Cheng10e86422008-04-25 19:11:04 +000060// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000062 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000063
Chris Lattnerf0144122009-07-28 03:13:23 +000064static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Eric Christopher62f35a22010-07-05 19:26:33 +000065
66 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
67
68 if (TM.getSubtarget<X86Subtarget>().isTargetDarwin()) {
69 if (is64Bit) return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000070 return new TargetLoweringObjectFileMachO();
Eric Christopher62f35a22010-07-05 19:26:33 +000071 } else if (TM.getSubtarget<X86Subtarget>().isTargetELF() ){
72 if (is64Bit) return new X8664_ELFTargetObjectFile(TM);
Anton Korobeynikov9184b252010-02-15 22:35:59 +000073 return new X8632_ELFTargetObjectFile(TM);
Eric Christopher62f35a22010-07-05 19:26:33 +000074 } else if (TM.getSubtarget<X86Subtarget>().isTargetCOFF()) {
Chris Lattnerf0144122009-07-28 03:13:23 +000075 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +000076 }
77 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +000078}
79
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000080X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000081 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000082 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000083 X86ScalarSSEf64 = Subtarget->hasSSE2();
84 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000085 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000086
Anton Korobeynikov2365f512007-07-14 14:06:15 +000087 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000088 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000089
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000090 // Set up the TargetLowering object.
91
92 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000094 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng211ffa12010-05-19 20:19:50 +000095 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000097
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000098 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000099 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000100 setUseUnderscoreSetJmp(false);
101 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000102 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000103 // MS runtime is weird: it exports _setjmp, but longjmp!
104 setUseUnderscoreSetJmp(true);
105 setUseUnderscoreLongJmp(false);
106 } else {
107 setUseUnderscoreSetJmp(true);
108 setUseUnderscoreLongJmp(true);
109 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000110
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000111 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000122 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000124 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
126 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000127
128 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
130 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
131 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
132 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
133 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000135
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000136 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
137 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
139 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
140 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000141
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
144 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000145 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000146 // We have an algorithm for SSE2->double, and we turn this into a
147 // 64-bit FILD followed by conditional FADD for other targets.
148 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000149 // We have an algorithm for SSE2, and we turn this into a 64-bit
150 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000151 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000153
154 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
155 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158
Devang Patel6a784892009-06-05 18:48:29 +0000159 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000160 // SSE has no i16 to fp conversion, only i32
161 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000169 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
171 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000172 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000173
Dale Johannesen73328d12007-09-19 23:55:34 +0000174 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
175 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
177 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000178
Evan Cheng02568ff2006-01-30 22:13:22 +0000179 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
180 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
182 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000183
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000184 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000191 }
192
193 // Handle FP_TO_UINT by promoting the destination to a larger signed
194 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
196 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
197 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000198
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000202 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000203 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000204 // Expand FP_TO_UINT into a select.
205 // FIXME: We would like to use a Custom expander here eventually to do
206 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000208 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000209 // With SSE3 we can use fisttpll to convert to a signed i64; without
210 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000213
Chris Lattner399610a2006-12-05 18:22:22 +0000214 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenacbf6342010-05-21 18:44:47 +0000215 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
217 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000218 if (Subtarget->is64Bit()) {
Dale Johannesen7d07b482010-05-21 00:52:33 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f64 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000220 // Without SSE, i64->f64 goes through memory; i64->MMX is Legal.
221 if (Subtarget->hasMMX() && !DisableMMX)
222 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Custom);
223 else
224 setOperationAction(ISD::BIT_CONVERT , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000225 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000226 }
Chris Lattner21f66852005-12-23 05:15:23 +0000227
Dan Gohmanb00ee212008-02-18 19:34:53 +0000228 // Scalar integer divide and remainder are lowered to use operations that
229 // produce two results, to match the available instructions. This exposes
230 // the two-result form to trivial CSE, which is able to combine x/y and x%y
231 // into a single instruction.
232 //
233 // Scalar integer multiply-high is also lowered to use two-result
234 // operations, to match the available instructions. However, plain multiply
235 // (low) operations are left as Legal, as there are single-result
236 // instructions for this in x86. Using the two-result multiply instructions
237 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
242 setOperationAction(ISD::SREM , MVT::i8 , Expand);
243 setOperationAction(ISD::UREM , MVT::i8 , Expand);
244 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
246 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
247 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
248 setOperationAction(ISD::SREM , MVT::i16 , Expand);
249 setOperationAction(ISD::UREM , MVT::i16 , Expand);
250 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
252 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
253 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
254 setOperationAction(ISD::SREM , MVT::i32 , Expand);
255 setOperationAction(ISD::UREM , MVT::i32 , Expand);
256 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
257 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
258 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
259 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
260 setOperationAction(ISD::SREM , MVT::i64 , Expand);
261 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000262
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
264 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
265 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
266 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
272 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
273 setOperationAction(ISD::FREM , MVT::f32 , Expand);
274 setOperationAction(ISD::FREM , MVT::f64 , Expand);
275 setOperationAction(ISD::FREM , MVT::f80 , Expand);
276 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
279 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
280 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
281 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000282 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000300 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
302 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
303 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
304 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
305 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000306 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
308 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
309 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
310 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
313 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000314 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000316
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000317 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
319 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
320 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
321 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000322 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
324 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000325 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
328 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
329 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
330 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000333 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
335 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
336 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000337 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000342
Evan Chengd2cde682008-03-10 19:38:10 +0000343 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000345
Eric Christopher9a9d2752010-07-22 02:48:34 +0000346 // We may not have a libcall for MEMBARRIER so we should lower this.
347 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
348
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000349 // On X86 and X86-64, atomic operations are lowered to locked instructions.
350 // Locked instructions, in turn, have implicit fence semantics (all memory
351 // operations are flushed before issuing the locked instruction, and they
352 // are not buffered), so we can fold away the common pattern of
353 // fence-atomic-fence.
354 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000355
Mon P Wang63307c32008-05-05 19:05:59 +0000356 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
360 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
365 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000367 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
374 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000375 }
376
Evan Cheng3c992d22006-03-07 02:02:57 +0000377 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000378 if (!Subtarget->isTargetDarwin() &&
379 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000380 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000599 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000600 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
604 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
605 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
606 setTruncStoreAction((MVT::SimpleValueType)VT,
607 (MVT::SimpleValueType)InnerVT, Expand);
608 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
609 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
610 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000611 }
612
Evan Chengc7ce29b2009-02-13 22:36:38 +0000613 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
614 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000615 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Dale Johannesen76090172010-04-20 22:34:09 +0000616 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass, false);
617 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass, false);
618 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass, false);
Chris Lattnere35d9842010-07-04 22:57:10 +0000619
Dale Johannesen76090172010-04-20 22:34:09 +0000620 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass, false);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
624 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
625 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000626
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
628 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
629 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
630 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
633 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::AND, MVT::v8i8, Promote);
636 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
637 setOperationAction(ISD::AND, MVT::v4i16, Promote);
638 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
639 setOperationAction(ISD::AND, MVT::v2i32, Promote);
640 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
641 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000642
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::OR, MVT::v8i8, Promote);
644 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
645 setOperationAction(ISD::OR, MVT::v4i16, Promote);
646 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
647 setOperationAction(ISD::OR, MVT::v2i32, Promote);
648 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
649 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
652 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
653 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
654 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
655 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
656 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
657 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
660 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
661 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
662 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
663 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
664 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
668 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
669 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
675 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
678 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
679 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000680
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000682
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
684 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
685 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
686 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
687 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
688 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000690
691 if (!X86ScalarSSEf64 && Subtarget->is64Bit()) {
692 setOperationAction(ISD::BIT_CONVERT, MVT::v8i8, Custom);
693 setOperationAction(ISD::BIT_CONVERT, MVT::v4i16, Custom);
694 setOperationAction(ISD::BIT_CONVERT, MVT::v2i32, Custom);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000695 setOperationAction(ISD::BIT_CONVERT, MVT::v1i64, Custom);
696 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000697 }
698
Evan Cheng92722532009-03-26 23:06:32 +0000699 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
703 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
704 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
705 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
706 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
707 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
708 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
709 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
710 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
711 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
712 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
713 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714 }
715
Evan Cheng92722532009-03-26 23:06:32 +0000716 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000718
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
720 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
722 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
723 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
724 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000725
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
727 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
728 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
729 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
730 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
731 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
732 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
733 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
734 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
735 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
736 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
737 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
738 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
739 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
740 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
741 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
744 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
745 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
746 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000747
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
749 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
750 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
751 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
752 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000753
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000754 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
755 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
756 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
757 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
759
Evan Cheng2c3ae372006-04-12 21:21:57 +0000760 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
762 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000763 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000764 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000765 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000766 // Do not attempt to custom lower non-128-bit vectors
767 if (!VT.is128BitVector())
768 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000769 setOperationAction(ISD::BUILD_VECTOR,
770 VT.getSimpleVT().SimpleTy, Custom);
771 setOperationAction(ISD::VECTOR_SHUFFLE,
772 VT.getSimpleVT().SimpleTy, Custom);
773 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
774 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000775 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000776
Owen Anderson825b72b2009-08-11 20:47:22 +0000777 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
778 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
779 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
780 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
781 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
782 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000783
Nate Begemancdd1eec2008-02-12 22:51:28 +0000784 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000787 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000788
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000789 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
791 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000792 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000793
794 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000795 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000796 continue;
Eric Christopher4bd24c22010-03-30 01:04:59 +0000797
Owen Andersond6662ad2009-08-10 20:46:15 +0000798 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000800 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000808 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000809
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000811
Evan Cheng2c3ae372006-04-12 21:21:57 +0000812 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
814 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
815 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
816 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
819 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000820 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
822 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000823 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826 if (Subtarget->hasSSE41()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000827 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
828 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
829 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
830 setOperationAction(ISD::FRINT, MVT::f32, Legal);
831 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
832 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
833 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
834 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
835 setOperationAction(ISD::FRINT, MVT::f64, Legal);
836 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
837
Nate Begeman14d12ca2008-02-11 04:19:36 +0000838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000841 // Can turn SHL into an integer multiply.
842 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Nate Begeman51409212010-07-28 00:21:48 +0000843 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nate Begemanbdcb5af2010-07-27 22:37:06 +0000844
Nate Begeman14d12ca2008-02-11 04:19:36 +0000845 // i8 and i16 vectors are custom , because the source register and source
846 // source memory operand types are not the same width. f32 vectors are
847 // custom since the immediate controlling the insert encodes additional
848 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
850 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
851 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
852 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
855 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
856 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858
859 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
861 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000862 }
863 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000864
Nate Begeman30a0de92008-07-17 16:51:19 +0000865 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000867 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000868
David Greene9b9838d2009-06-29 16:47:10 +0000869 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
871 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
872 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
873 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
Bruno Cardoso Lopes405f11b2010-08-10 01:43:16 +0000874 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000875
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
877 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
878 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
879 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
880 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
881 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
882 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
883 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
884 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
885 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
888 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
889 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
890 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000891
892 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
894 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
895 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
896 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
897 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
898 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
899 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
900 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
901 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
902 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
903 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
904 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
905 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
906 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
909 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
910 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
911 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
914 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
915 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
916 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
917 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000918
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
920 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
921 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
923 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
924 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000925
926#if 0
927 // Not sure we want to do this since there are no 256-bit integer
928 // operations in AVX
929
930 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
931 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
933 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000934
935 // Do not attempt to custom lower non-power-of-2 vectors
936 if (!isPowerOf2_32(VT.getVectorNumElements()))
937 continue;
938
939 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
940 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
942 }
943
944 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
946 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000947 }
David Greene9b9838d2009-06-29 16:47:10 +0000948#endif
949
950#if 0
951 // Not sure we want to do this since there are no 256-bit integer
952 // operations in AVX
953
954 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
955 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000956 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
957 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000958
959 if (!VT.is256BitVector()) {
960 continue;
961 }
962 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000964 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000966 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000968 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000970 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000972 }
973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000975#endif
976 }
977
Evan Cheng6be2c582006-04-05 23:38:46 +0000978 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000979 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000980
Bill Wendling74c37652008-12-09 22:08:41 +0000981 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 setOperationAction(ISD::SADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000983 setOperationAction(ISD::UADDO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 setOperationAction(ISD::USUBO, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 setOperationAction(ISD::SMULO, MVT::i32, Custom);
Dan Gohman71c62a22010-06-02 19:13:40 +0000987
Eli Friedman962f5492010-06-02 19:35:46 +0000988 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
989 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +0000990 //
Eli Friedman962f5492010-06-02 19:35:46 +0000991 // FIXME: We really should do custom legalization for addition and
992 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
993 // than generic legalization for 64-bit multiplication-with-overflow, though.
Eli Friedmana993f0a2010-06-02 00:27:18 +0000994 if (Subtarget->is64Bit()) {
995 setOperationAction(ISD::SADDO, MVT::i64, Custom);
996 setOperationAction(ISD::UADDO, MVT::i64, Custom);
997 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
998 setOperationAction(ISD::USUBO, MVT::i64, Custom);
999 setOperationAction(ISD::SMULO, MVT::i64, Custom);
1000 }
Bill Wendling41ea7e72008-11-24 19:21:46 +00001001
Evan Chengd54f2d52009-03-31 19:38:51 +00001002 if (!Subtarget->is64Bit()) {
1003 // These libcalls are not available in 32-bit.
1004 setLibcallName(RTLIB::SHL_I128, 0);
1005 setLibcallName(RTLIB::SRL_I128, 0);
1006 setLibcallName(RTLIB::SRA_I128, 0);
1007 }
1008
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009 // We have target-specific dag combine patterns for the following nodes:
1010 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001011 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001012 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +00001013 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001014 setTargetDAGCombine(ISD::SHL);
1015 setTargetDAGCombine(ISD::SRA);
1016 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001017 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001018 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001019 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001020 if (Subtarget->is64Bit())
1021 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001022
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001023 computeRegisterProperties();
1024
Evan Cheng87ed7162006-02-14 08:25:08 +00001025 // FIXME: These should be based on subtarget info. Plus, the values should
1026 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001027 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001028 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001029 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001030 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001031 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001032}
1033
Scott Michel5b8f82e2008-03-10 15:42:14 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1036 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001037}
1038
1039
Evan Cheng29286502008-01-23 23:17:41 +00001040/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1041/// the desired ByVal argument alignment.
1042static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1043 if (MaxAlign == 16)
1044 return;
1045 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1046 if (VTy->getBitWidth() == 128)
1047 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001048 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1049 unsigned EltAlign = 0;
1050 getMaxByValAlign(ATy->getElementType(), EltAlign);
1051 if (EltAlign > MaxAlign)
1052 MaxAlign = EltAlign;
1053 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1054 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1055 unsigned EltAlign = 0;
1056 getMaxByValAlign(STy->getElementType(i), EltAlign);
1057 if (EltAlign > MaxAlign)
1058 MaxAlign = EltAlign;
1059 if (MaxAlign == 16)
1060 break;
1061 }
1062 }
1063 return;
1064}
1065
1066/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1067/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001068/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1069/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001070unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001071 if (Subtarget->is64Bit()) {
1072 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001073 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001074 if (TyAlign > 8)
1075 return TyAlign;
1076 return 8;
1077 }
1078
Evan Cheng29286502008-01-23 23:17:41 +00001079 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001080 if (Subtarget->hasSSE1())
1081 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001082 return Align;
1083}
Chris Lattner2b02a442007-02-25 08:29:00 +00001084
Evan Chengf0df0312008-05-15 08:39:06 +00001085/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001086/// and store operations as a result of memset, memcpy, and memmove
1087/// lowering. If DstAlign is zero that means it's safe to destination
1088/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1089/// means there isn't a need to check it against alignment requirement,
1090/// probably because the source does not need to be loaded. If
1091/// 'NonScalarIntSafe' is true, that means it's safe to return a
1092/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1093/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1094/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001095/// It returns EVT::Other if the type should be determined using generic
1096/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001097EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001098X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1099 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001100 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001101 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001102 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001103 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1104 // linux. This is because the stack realignment code can't handle certain
1105 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001106 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001107 if (NonScalarIntSafe &&
1108 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001109 if (Size >= 16 &&
1110 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001111 ((DstAlign == 0 || DstAlign >= 16) &&
1112 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001113 Subtarget->getStackAlignment() >= 16) {
1114 if (Subtarget->hasSSE2())
1115 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001116 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001117 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001118 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001119 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001120 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001121 Subtarget->hasSSE2()) {
1122 // Do not use f64 to lower memcpy if source is string constant. It's
1123 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001124 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001125 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001126 }
Evan Chengf0df0312008-05-15 08:39:06 +00001127 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 return MVT::i64;
1129 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001130}
1131
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001132/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1133/// current function. The returned value is a member of the
1134/// MachineJumpTableInfo::JTEntryKind enum.
1135unsigned X86TargetLowering::getJumpTableEncoding() const {
1136 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1137 // symbol.
1138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1139 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001140 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001141
1142 // Otherwise, use the normal jump table encoding heuristics.
1143 return TargetLowering::getJumpTableEncoding();
1144}
1145
Chris Lattner589c6f62010-01-26 06:28:43 +00001146/// getPICBaseSymbol - Return the X86-32 PIC base.
1147MCSymbol *
1148X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1149 MCContext &Ctx) const {
1150 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001151 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1152 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001153}
1154
1155
Chris Lattnerc64daab2010-01-26 05:02:42 +00001156const MCExpr *
1157X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1158 const MachineBasicBlock *MBB,
1159 unsigned uid,MCContext &Ctx) const{
1160 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1161 Subtarget->isPICStyleGOT());
1162 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1163 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001164 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1165 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001166}
1167
Evan Chengcc415862007-11-09 01:32:10 +00001168/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1169/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001170SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001171 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001172 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001173 // This doesn't have DebugLoc associated with it, but is not really the
1174 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001175 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001176 return Table;
1177}
1178
Chris Lattner589c6f62010-01-26 06:28:43 +00001179/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1180/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1181/// MCExpr.
1182const MCExpr *X86TargetLowering::
1183getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1184 MCContext &Ctx) const {
1185 // X86-64 uses RIP relative addressing based on the jump table label.
1186 if (Subtarget->isPICStyleRIPRel())
1187 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1188
1189 // Otherwise, the reference is relative to the PIC base.
1190 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1191}
1192
Bill Wendlingb4202b82009-07-01 18:50:55 +00001193/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001194unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001195 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001196}
1197
Evan Chengdee81012010-07-26 21:50:05 +00001198std::pair<const TargetRegisterClass*, uint8_t>
1199X86TargetLowering::findRepresentativeClass(EVT VT) const{
1200 const TargetRegisterClass *RRC = 0;
1201 uint8_t Cost = 1;
1202 switch (VT.getSimpleVT().SimpleTy) {
1203 default:
1204 return TargetLowering::findRepresentativeClass(VT);
1205 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1206 RRC = (Subtarget->is64Bit()
1207 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1208 break;
1209 case MVT::v8i8: case MVT::v4i16:
1210 case MVT::v2i32: case MVT::v1i64:
1211 RRC = X86::VR64RegisterClass;
1212 break;
1213 case MVT::f32: case MVT::f64:
1214 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1215 case MVT::v4f32: case MVT::v2f64:
1216 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1217 case MVT::v4f64:
1218 RRC = X86::VR128RegisterClass;
1219 break;
1220 }
1221 return std::make_pair(RRC, Cost);
1222}
1223
Evan Cheng70017e42010-07-24 00:39:05 +00001224unsigned
1225X86TargetLowering::getRegPressureLimit(const TargetRegisterClass *RC,
1226 MachineFunction &MF) const {
1227 unsigned FPDiff = RegInfo->hasFP(MF) ? 1 : 0;
1228 switch (RC->getID()) {
1229 default:
1230 return 0;
1231 case X86::GR32RegClassID:
1232 return 4 - FPDiff;
1233 case X86::GR64RegClassID:
1234 return 8 - FPDiff;
1235 case X86::VR128RegClassID:
1236 return Subtarget->is64Bit() ? 10 : 4;
1237 case X86::VR64RegClassID:
1238 return 4;
1239 }
1240}
1241
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001242bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1243 unsigned &Offset) const {
1244 if (!Subtarget->isTargetLinux())
1245 return false;
1246
1247 if (Subtarget->is64Bit()) {
1248 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1249 Offset = 0x28;
1250 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1251 AddressSpace = 256;
1252 else
1253 AddressSpace = 257;
1254 } else {
1255 // %gs:0x14 on i386
1256 Offset = 0x14;
1257 AddressSpace = 256;
1258 }
1259 return true;
1260}
1261
1262
Chris Lattner2b02a442007-02-25 08:29:00 +00001263//===----------------------------------------------------------------------===//
1264// Return Value Calling Convention Implementation
1265//===----------------------------------------------------------------------===//
1266
Chris Lattner59ed56b2007-02-28 04:55:35 +00001267#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001269bool
1270X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001271 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001272 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001273 SmallVector<CCValAssign, 16> RVLocs;
1274 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001275 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001276 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001277}
1278
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279SDValue
1280X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001281 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001283 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001284 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001285 MachineFunction &MF = DAG.getMachineFunction();
1286 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001289 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1290 RVLocs, *DAG.getContext());
1291 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001292
Evan Chengdcea1632010-02-04 02:40:39 +00001293 // Add the regs to the liveout set for the function.
1294 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1295 for (unsigned i = 0; i != RVLocs.size(); ++i)
1296 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1297 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Dan Gohman475871a2008-07-27 21:46:04 +00001299 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001300
Dan Gohman475871a2008-07-27 21:46:04 +00001301 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001302 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1303 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001304 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1305 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001306
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001307 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001308 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1309 CCValAssign &VA = RVLocs[i];
1310 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001311 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001312 EVT ValVT = ValToCopy.getValueType();
1313
1314 // If this is x86-64, and we disabled SSE, we can't return FP values
1315 if ((ValVT == MVT::f32 || ValVT == MVT::f64) &&
1316 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
1317 report_fatal_error("SSE register return with SSE disabled");
1318 }
1319 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1320 // llvm-gcc has never done it right and no one has noticed, so this
1321 // should be OK for now.
1322 if (ValVT == MVT::f64 &&
1323 (Subtarget->is64Bit() && !Subtarget->hasSSE2())) {
1324 report_fatal_error("SSE2 register return with SSE2 disabled");
1325 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001326
Chris Lattner447ff682008-03-11 03:23:40 +00001327 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1328 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001329 if (VA.getLocReg() == X86::ST0 ||
1330 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001331 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1332 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001333 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001335 RetOps.push_back(ValToCopy);
1336 // Don't emit a copytoreg.
1337 continue;
1338 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001339
Evan Cheng242b38b2009-02-23 09:03:22 +00001340 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1341 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001342 if (Subtarget->is64Bit()) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001343 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001345 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Eric Christopher90eb4022010-07-22 00:26:08 +00001346 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1347 ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001348 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001349 }
1350
Dale Johannesendd64c412009-02-04 00:33:20 +00001351 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001352 Flag = Chain.getValue(1);
1353 }
Dan Gohman61a92132008-04-21 23:59:07 +00001354
1355 // The x86-64 ABI for returning structs by value requires that we copy
1356 // the sret argument into %rax for the return. We saved the argument into
1357 // a virtual register in the entry block, so now we copy the value out
1358 // and into %rax.
1359 if (Subtarget->is64Bit() &&
1360 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1361 MachineFunction &MF = DAG.getMachineFunction();
1362 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1363 unsigned Reg = FuncInfo->getSRetReturnReg();
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001364 assert(Reg &&
1365 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001366 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001367
Dale Johannesendd64c412009-02-04 00:33:20 +00001368 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001369 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001370
1371 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001372 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001373 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001374
Chris Lattner447ff682008-03-11 03:23:40 +00001375 RetOps[0] = Chain; // Update chain.
1376
1377 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001378 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001379 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001380
1381 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001383}
1384
Dan Gohman98ca4f22009-08-05 01:29:28 +00001385/// LowerCallResult - Lower the result values of a call into the
1386/// appropriate copies out of appropriate physical registers.
1387///
1388SDValue
1389X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001390 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001391 const SmallVectorImpl<ISD::InputArg> &Ins,
1392 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001393 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001394
Chris Lattnere32bbf62007-02-28 07:09:55 +00001395 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001396 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001397 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001398 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001399 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001400 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001401
Chris Lattner3085e152007-02-25 08:59:22 +00001402 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001403 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001404 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001405 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001406
Torok Edwin3f142c32009-02-01 18:15:56 +00001407 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001410 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001411 }
1412
Evan Cheng79fb3b42009-02-20 20:43:02 +00001413 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001414
1415 // If this is a call to a function that returns an fp value on the floating
1416 // point stack, we must guarantee the the value is popped from the stack, so
1417 // a CopyFromReg is not good enough - the copy instruction may be eliminated
1418 // if the return value is not used. We use the FpGET_ST0 instructions
1419 // instead.
1420 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1421 // If we prefer to use the value in xmm registers, copy it out as f80 and
1422 // use a truncate to move it from fp stack reg to xmm reg.
1423 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
1424 bool isST0 = VA.getLocReg() == X86::ST0;
1425 unsigned Opc = 0;
1426 if (CopyVT == MVT::f32) Opc = isST0 ? X86::FpGET_ST0_32:X86::FpGET_ST1_32;
1427 if (CopyVT == MVT::f64) Opc = isST0 ? X86::FpGET_ST0_64:X86::FpGET_ST1_64;
1428 if (CopyVT == MVT::f80) Opc = isST0 ? X86::FpGET_ST0_80:X86::FpGET_ST1_80;
1429 SDValue Ops[] = { Chain, InFlag };
1430 Chain = SDValue(DAG.getMachineNode(Opc, dl, CopyVT, MVT::Other, MVT::Flag,
1431 Ops, 2), 1);
1432 Val = Chain.getValue(0);
1433
1434 // Round the f80 to the right size, which also moves it to the appropriate
1435 // xmm register.
1436 if (CopyVT != VA.getValVT())
1437 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1438 // This truncation won't change the value.
1439 DAG.getIntPtrConstant(1));
1440 } else if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001441 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1442 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1443 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001444 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001445 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1447 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001448 } else {
1449 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001450 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001451 Val = Chain.getValue(0);
1452 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001453 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1454 } else {
1455 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1456 CopyVT, InFlag).getValue(1);
1457 Val = Chain.getValue(0);
1458 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001459 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001461 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001462
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001464}
1465
1466
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001467//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001468// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001469//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001470// StdCall calling convention seems to be standard for many Windows' API
1471// routines and around. It differs from C calling convention just a little:
1472// callee should clean up the stack, not caller. Symbols should be also
1473// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001474// For info on fast calling convention see Fast Calling Convention (tail call)
1475// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001476
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001478/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001479static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1480 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001481 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001482
Dan Gohman98ca4f22009-08-05 01:29:28 +00001483 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001484}
1485
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001486/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001487/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488static bool
1489ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1490 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001491 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001492
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001494}
1495
Dan Gohman095cc292008-09-13 01:54:27 +00001496/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1497/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001498CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001499 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001500 if (CC == CallingConv::GHC)
1501 return CC_X86_64_GHC;
1502 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001503 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001504 else
1505 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001506 }
1507
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 if (CC == CallingConv::X86_FastCall)
1509 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001510 else if (CC == CallingConv::X86_ThisCall)
1511 return CC_X86_32_ThisCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001512 else if (CC == CallingConv::Fast)
1513 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001514 else if (CC == CallingConv::GHC)
1515 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001516 else
1517 return CC_X86_32_C;
1518}
1519
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001520/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1521/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001522/// the specific parameter attribute. The copy will be passed as a byval
1523/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001524static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001525CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001526 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1527 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001529 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001530 /*isVolatile*/false, /*AlwaysInline=*/true,
1531 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001532}
1533
Chris Lattner29689432010-03-11 00:22:57 +00001534/// IsTailCallConvention - Return true if the calling convention is one that
1535/// supports tail call optimization.
1536static bool IsTailCallConvention(CallingConv::ID CC) {
1537 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1538}
1539
Evan Cheng0c439eb2010-01-27 00:07:07 +00001540/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1541/// a tailcall target by changing its ABI.
1542static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001543 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001544}
1545
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546SDValue
1547X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001548 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001549 const SmallVectorImpl<ISD::InputArg> &Ins,
1550 DebugLoc dl, SelectionDAG &DAG,
1551 const CCValAssign &VA,
1552 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001553 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001554 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001555 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001556 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001557 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001558 EVT ValVT;
1559
1560 // If value is passed by pointer we have address passed instead of the value
1561 // itself.
1562 if (VA.getLocInfo() == CCValAssign::Indirect)
1563 ValVT = VA.getLocVT();
1564 else
1565 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001566
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001567 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001568 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001569 // In case of tail call optimization mark all arguments mutable. Since they
1570 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001571 if (Flags.isByVal()) {
1572 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
Evan Chenged2ae132010-07-03 00:40:23 +00001573 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001574 return DAG.getFrameIndex(FI, getPointerTy());
1575 } else {
1576 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001577 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001578 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1579 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001580 PseudoSourceValue::getFixedStack(FI), 0,
1581 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001582 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001583}
1584
Dan Gohman475871a2008-07-27 21:46:04 +00001585SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001586X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001587 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588 bool isVarArg,
1589 const SmallVectorImpl<ISD::InputArg> &Ins,
1590 DebugLoc dl,
1591 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001592 SmallVectorImpl<SDValue> &InVals)
1593 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001594 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001595 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001596
Gordon Henriksen86737662008-01-05 16:56:59 +00001597 const Function* Fn = MF.getFunction();
1598 if (Fn->hasExternalLinkage() &&
1599 Subtarget->isTargetCygMing() &&
1600 Fn->getName() == "main")
1601 FuncInfo->setForceFramePointer(true);
1602
Evan Cheng1bc78042006-04-26 01:20:17 +00001603 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001604 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001605 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001606
Chris Lattner29689432010-03-11 00:22:57 +00001607 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1608 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001609
Chris Lattner638402b2007-02-28 07:00:42 +00001610 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001611 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1613 ArgLocs, *DAG.getContext());
1614 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001615
Chris Lattnerf39f7712007-02-28 05:46:49 +00001616 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001617 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001618 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1619 CCValAssign &VA = ArgLocs[i];
1620 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1621 // places.
1622 assert(VA.getValNo() != LastVal &&
1623 "Don't support value assigned to multiple locs yet");
1624 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001625
Chris Lattnerf39f7712007-02-28 05:46:49 +00001626 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001627 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001628 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001629 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001630 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001632 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001634 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001637 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1638 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001639 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001640 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001641 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1642 RC = X86::VR64RegisterClass;
1643 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001644 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001645
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001646 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001648
Chris Lattnerf39f7712007-02-28 05:46:49 +00001649 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1650 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1651 // right size.
1652 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001653 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001654 DAG.getValueType(VA.getValVT()));
1655 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001656 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001657 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001658 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001659 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001660
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001661 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001662 // Handle MMX values passed in XMM regs.
1663 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001664 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1665 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001666 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1667 } else
1668 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001669 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001670 } else {
1671 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001672 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001673 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001674
1675 // If value is passed via pointer - do a load.
1676 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001677 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1678 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001681 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001682
Dan Gohman61a92132008-04-21 23:59:07 +00001683 // The x86-64 ABI for returning structs by value requires that we copy
1684 // the sret argument into %rax for the return. Save the argument into
1685 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001686 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001687 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1688 unsigned Reg = FuncInfo->getSRetReturnReg();
1689 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001691 FuncInfo->setSRetReturnReg(Reg);
1692 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001695 }
1696
Chris Lattnerf39f7712007-02-28 05:46:49 +00001697 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001698 // Align stack specially for tail calls.
1699 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001700 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001701
Evan Cheng1bc78042006-04-26 01:20:17 +00001702 // If the function takes variable number of arguments, make a frame index for
1703 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001704 if (isVarArg) {
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001705 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1706 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001707 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 }
1709 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001710 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1711
1712 // FIXME: We should really autogenerate these arrays
1713 static const unsigned GPR64ArgRegsWin64[] = {
1714 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001715 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001716 static const unsigned XMMArgRegsWin64[] = {
1717 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1718 };
1719 static const unsigned GPR64ArgRegs64Bit[] = {
1720 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1721 };
1722 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1724 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1725 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001726 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1727
1728 if (IsWin64) {
1729 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1730 GPR64ArgRegs = GPR64ArgRegsWin64;
1731 XMMArgRegs = XMMArgRegsWin64;
1732 } else {
1733 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1734 GPR64ArgRegs = GPR64ArgRegs64Bit;
1735 XMMArgRegs = XMMArgRegs64Bit;
1736 }
1737 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1738 TotalNumIntRegs);
1739 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1740 TotalNumXMMRegs);
1741
Devang Patel578efa92009-06-05 21:57:13 +00001742 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001743 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001744 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001745 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001746 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001747 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001748 // Kernel mode asks for SSE to be disabled, so don't push them
1749 // on the stack.
1750 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001751
Gordon Henriksen86737662008-01-05 16:56:59 +00001752 // For X86-64, if there are vararg parameters that are passed via
1753 // registers, then we must store them to their spots on the stack so they
1754 // may be loaded by deferencing the result of va_next.
Dan Gohman1e93df62010-04-17 14:41:14 +00001755 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1756 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1757 FuncInfo->setRegSaveFrameIndex(
1758 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
1759 false));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001760
Gordon Henriksen86737662008-01-05 16:56:59 +00001761 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001762 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001763 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1764 getPointerTy());
1765 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001766 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001767 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1768 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001769 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1770 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001773 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohman1e93df62010-04-17 14:41:14 +00001774 PseudoSourceValue::getFixedStack(
1775 FuncInfo->getRegSaveFrameIndex()),
David Greene67c9d422010-02-15 16:53:33 +00001776 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001777 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001778 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001779 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001780
Dan Gohmanface41a2009-08-16 21:24:25 +00001781 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1782 // Now store the XMM (fp + vector) parameter registers.
1783 SmallVector<SDValue, 11> SaveXMMOps;
1784 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001785
Dan Gohmanface41a2009-08-16 21:24:25 +00001786 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1787 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1788 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001789
Dan Gohman1e93df62010-04-17 14:41:14 +00001790 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1791 FuncInfo->getRegSaveFrameIndex()));
1792 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1793 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001794
Dan Gohmanface41a2009-08-16 21:24:25 +00001795 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1796 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1797 X86::VR128RegisterClass);
1798 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1799 SaveXMMOps.push_back(Val);
1800 }
1801 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1802 MVT::Other,
1803 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001805
1806 if (!MemOps.empty())
1807 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1808 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001810 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001811
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 // Some CCs need callee pop.
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001813 if (Subtarget->IsCalleePop(isVarArg, CallConv)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001814 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001815 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00001816 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001817 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001818 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00001819 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001820 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001821
Gordon Henriksen86737662008-01-05 16:56:59 +00001822 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001823 // RegSaveFrameIndex is X86-64 only.
1824 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00001825 if (CallConv == CallingConv::X86_FastCall ||
1826 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00001827 // fastcc functions can't have varargs.
1828 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 }
Evan Cheng25caf632006-05-23 21:06:34 +00001830
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001832}
1833
Dan Gohman475871a2008-07-27 21:46:04 +00001834SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1836 SDValue StackPtr, SDValue Arg,
1837 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001838 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00001839 ISD::ArgFlagsTy Flags) const {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001840 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001841 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001842 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001843 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001844 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001845 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001846 }
Dale Johannesenace16102009-02-03 19:33:06 +00001847 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001848 PseudoSourceValue::getStack(), LocMemOffset,
1849 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001850}
1851
Bill Wendling64e87322009-01-16 19:25:27 +00001852/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001853/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001854SDValue
1855X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001856 SDValue &OutRetAddr, SDValue Chain,
1857 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00001858 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001859 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001860 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001861 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001862
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001863 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001864 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001865 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001866}
1867
1868/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1869/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001870static SDValue
1871EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001872 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001873 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001874 // Store the return address to the appropriate stack slot.
1875 if (!FPDiff) return Chain;
1876 // Calculate the new stack slot for the return address.
1877 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001878 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00001879 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001880 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001881 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001882 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001883 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1884 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001885 return Chain;
1886}
1887
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001889X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001890 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001891 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001893 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 const SmallVectorImpl<ISD::InputArg> &Ins,
1895 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001896 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001897 MachineFunction &MF = DAG.getMachineFunction();
1898 bool Is64Bit = Subtarget->is64Bit();
1899 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001900 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001901
Evan Cheng5f941932010-02-05 02:21:12 +00001902 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001903 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001904 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1905 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001906 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001907
1908 // Sibcalls are automatically detected tailcalls which do not require
1909 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001910 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001911 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001912
1913 if (isTailCall)
1914 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001915 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001916
Chris Lattner29689432010-03-11 00:22:57 +00001917 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1918 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001919
Chris Lattner638402b2007-02-28 07:00:42 +00001920 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001921 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1923 ArgLocs, *DAG.getContext());
1924 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001925
Chris Lattner423c5f42007-02-28 05:31:48 +00001926 // Get a count of how many bytes are to be pushed on the stack.
1927 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001928 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001929 // This is a sibcall. The memory operands are available in caller's
1930 // own caller's stack.
1931 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001932 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001933 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001934
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001936 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001938 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001939 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1940 FPDiff = NumBytesCallerPushed - NumBytes;
1941
1942 // Set the delta of movement of the returnaddr stackslot.
1943 // But only set if delta is greater than previous delta.
1944 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1945 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1946 }
1947
Evan Chengf22f9b32010-02-06 03:28:46 +00001948 if (!IsSibcall)
1949 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001950
Dan Gohman475871a2008-07-27 21:46:04 +00001951 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001952 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001953 if (isTailCall && FPDiff)
1954 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1955 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001956
Dan Gohman475871a2008-07-27 21:46:04 +00001957 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1958 SmallVector<SDValue, 8> MemOpChains;
1959 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001960
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001961 // Walk the register/memloc assignments, inserting copies/loads. In the case
1962 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001963 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1964 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001965 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00001966 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00001967 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001968 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001969
Chris Lattner423c5f42007-02-28 05:31:48 +00001970 // Promote the value if needed.
1971 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001972 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001973 case CCValAssign::Full: break;
1974 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001975 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001976 break;
1977 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001978 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001979 break;
1980 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001981 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1982 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1984 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1985 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001986 } else
1987 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1988 break;
1989 case CCValAssign::BCvt:
1990 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001991 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001992 case CCValAssign::Indirect: {
1993 // Store the argument.
1994 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001995 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001996 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001997 PseudoSourceValue::getFixedStack(FI), 0,
1998 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001999 Arg = SpillSlot;
2000 break;
2001 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002002 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002003
Chris Lattner423c5f42007-02-28 05:31:48 +00002004 if (VA.isRegLoc()) {
2005 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00002006 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002007 assert(VA.isMemLoc());
2008 if (StackPtr.getNode() == 0)
2009 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2010 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2011 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002012 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002013 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002014
Evan Cheng32fe1032006-05-25 00:59:30 +00002015 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002017 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002018
Evan Cheng347d5f72006-04-28 21:29:37 +00002019 // Build a sequence of copy-to-reg nodes chained together with token chain
2020 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002021 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002022 // Tail call byval lowering might overwrite argument registers so in case of
2023 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002024 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002025 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002026 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002027 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002028 InFlag = Chain.getValue(1);
2029 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002030
Chris Lattner88e1fd52009-07-09 04:24:46 +00002031 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002032 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2033 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002035 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2036 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002037 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002038 InFlag);
2039 InFlag = Chain.getValue(1);
2040 } else {
2041 // If we are tail calling and generating PIC/GOT style code load the
2042 // address of the callee into ECX. The value in ecx is used as target of
2043 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2044 // for tail calls on PIC/GOT architectures. Normally we would just put the
2045 // address of GOT into ebx and then call target@PLT. But for tail calls
2046 // ebx would be restored (since ebx is callee saved) before jumping to the
2047 // target@PLT.
2048
2049 // Note: The actual moving to ECX is done further down.
2050 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2051 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2052 !G->getGlobal()->hasProtectedVisibility())
2053 Callee = LowerGlobalAddress(Callee, DAG);
2054 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002055 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002056 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002057 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002058
Nate Begemanc8ea6732010-07-21 20:49:52 +00002059 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002060 // From AMD64 ABI document:
2061 // For calls that may call functions that use varargs or stdargs
2062 // (prototype-less calls or calls to functions containing ellipsis (...) in
2063 // the declaration) %al is used as hidden argument to specify the number
2064 // of SSE registers used. The contents of %al do not need to match exactly
2065 // the number of registers, but must be an ubound on the number of SSE
2066 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002067
Gordon Henriksen86737662008-01-05 16:56:59 +00002068 // Count the number of XMM registers allocated.
2069 static const unsigned XMMArgRegs[] = {
2070 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2071 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2072 };
2073 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00002074 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002075 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002076
Dale Johannesendd64c412009-02-04 00:33:20 +00002077 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002079 InFlag = Chain.getValue(1);
2080 }
2081
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002082
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002083 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 if (isTailCall) {
2085 // Force all the incoming stack arguments to be loaded from the stack
2086 // before any new outgoing arguments are stored to the stack, because the
2087 // outgoing stack slots may alias the incoming argument stack slots, and
2088 // the alias isn't otherwise explicit. This is slightly more conservative
2089 // than necessary, because it means that each store effectively depends
2090 // on every argument instead of just those arguments it would clobber.
2091 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2092
Dan Gohman475871a2008-07-27 21:46:04 +00002093 SmallVector<SDValue, 8> MemOpChains2;
2094 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002095 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002096 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002097 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002098 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002099 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2100 CCValAssign &VA = ArgLocs[i];
2101 if (VA.isRegLoc())
2102 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002103 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002104 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 // Create frame index.
2107 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002108 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002109 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002111
Duncan Sands276dcbd2008-03-21 09:14:45 +00002112 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002113 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002114 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002115 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002116 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002117 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002118 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002119
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2121 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002122 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002123 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002124 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002125 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002127 PseudoSourceValue::getFixedStack(FI), 0,
2128 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002129 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002130 }
2131 }
2132
2133 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002135 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002136
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002137 // Copy arguments to their registers.
2138 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002139 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002140 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002141 InFlag = Chain.getValue(1);
2142 }
Dan Gohman475871a2008-07-27 21:46:04 +00002143 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002144
Gordon Henriksen86737662008-01-05 16:56:59 +00002145 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002146 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002147 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002148 }
2149
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002150 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2151 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2152 // In the 64-bit large code model, we have to make all calls
2153 // through a register, since the call instruction's 32-bit
2154 // pc-relative offset may not be large enough to hold the whole
2155 // address.
2156 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002157 // If the callee is a GlobalAddress node (quite common, every direct call
2158 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2159 // it.
2160
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002161 // We should use extra load for direct calls to dllimported functions in
2162 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002163 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002164 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002165 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002166
Chris Lattner48a7d022009-07-09 05:02:21 +00002167 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2168 // external symbols most go through the PLT in PIC mode. If the symbol
2169 // has hidden or protected visibility, or if it is static or local, then
2170 // we don't need to use the PLT - we can directly call it.
2171 if (Subtarget->isTargetELF() &&
2172 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002173 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002174 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002175 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002176 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2177 Subtarget->getDarwinVers() < 9) {
2178 // PC-relative references to external symbols should go through $stub,
2179 // unless we're building with the leopard linker or later, which
2180 // automatically synthesizes these stubs.
2181 OpFlags = X86II::MO_DARWIN_STUB;
2182 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002183
Devang Patel0d881da2010-07-06 22:08:15 +00002184 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002185 G->getOffset(), OpFlags);
2186 }
Bill Wendling056292f2008-09-16 21:48:12 +00002187 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002188 unsigned char OpFlags = 0;
2189
2190 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2191 // symbols should go through the PLT.
2192 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002193 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002194 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002195 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002196 Subtarget->getDarwinVers() < 9) {
2197 // PC-relative references to external symbols should go through $stub,
2198 // unless we're building with the leopard linker or later, which
2199 // automatically synthesizes these stubs.
2200 OpFlags = X86II::MO_DARWIN_STUB;
2201 }
Eric Christopherfd179292009-08-27 18:07:15 +00002202
Chris Lattner48a7d022009-07-09 05:02:21 +00002203 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2204 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002205 }
2206
Chris Lattnerd96d0722007-02-25 06:40:16 +00002207 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002209 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002210
Evan Chengf22f9b32010-02-06 03:28:46 +00002211 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002212 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2213 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002214 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002215 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002217 Ops.push_back(Chain);
2218 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002219
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002222
Gordon Henriksen86737662008-01-05 16:56:59 +00002223 // Add argument registers to the end of the list so that they are known live
2224 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002225 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2226 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2227 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002228
Evan Cheng586ccac2008-03-18 23:36:35 +00002229 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002230 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002231 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2232
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002233 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
2234 if (Is64Bit && isVarArg && !Subtarget->isTargetWin64())
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002236
Gabor Greifba36cb52008-08-28 21:40:38 +00002237 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002238 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002239
Dan Gohman98ca4f22009-08-05 01:29:28 +00002240 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002241 // We used to do:
2242 //// If this is the first return lowered for this function, add the regs
2243 //// to the liveout set for the function.
2244 // This isn't right, although it's probably harmless on x86; liveouts
2245 // should be computed from returns not tail calls. Consider a void
2246 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002247 return DAG.getNode(X86ISD::TC_RETURN, dl,
2248 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002249 }
2250
Dale Johannesenace16102009-02-03 19:33:06 +00002251 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002252 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002253
Chris Lattner2d297092006-05-23 18:50:38 +00002254 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002255 unsigned NumBytesForCalleeToPush;
Dan Gohman4d3d6e12010-05-27 18:43:40 +00002256 if (Subtarget->IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002257 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002258 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002259 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002260 // pops the hidden struct pointer, so we have to push it back.
2261 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002262 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002263 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002264 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002265
Gordon Henriksenae636f82008-01-03 16:47:34 +00002266 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002267 if (!IsSibcall) {
2268 Chain = DAG.getCALLSEQ_END(Chain,
2269 DAG.getIntPtrConstant(NumBytes, true),
2270 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2271 true),
2272 InFlag);
2273 InFlag = Chain.getValue(1);
2274 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002275
Chris Lattner3085e152007-02-25 08:59:22 +00002276 // Handle result values, copying them out of physregs into vregs that we
2277 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2279 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002280}
2281
Evan Cheng25ab6902006-09-08 06:48:29 +00002282
2283//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002284// Fast Calling Convention (tail call) implementation
2285//===----------------------------------------------------------------------===//
2286
2287// Like std call, callee cleans arguments, convention except that ECX is
2288// reserved for storing the tail called function address. Only 2 registers are
2289// free for argument passing (inreg). Tail call optimization is performed
2290// provided:
2291// * tailcallopt is enabled
2292// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002293// On X86_64 architecture with GOT-style position independent code only local
2294// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002295// To keep the stack aligned according to platform abi the function
2296// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2297// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002298// If a tail called function callee has more arguments than the caller the
2299// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002300// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002301// original REtADDR, but before the saved framepointer or the spilled registers
2302// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2303// stack layout:
2304// arg1
2305// arg2
2306// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002307// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002308// move area ]
2309// (possible EBP)
2310// ESI
2311// EDI
2312// local1 ..
2313
2314/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2315/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002316unsigned
2317X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2318 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002319 MachineFunction &MF = DAG.getMachineFunction();
2320 const TargetMachine &TM = MF.getTarget();
2321 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2322 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002323 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002324 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002325 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002326 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2327 // Number smaller than 12 so just add the difference.
2328 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2329 } else {
2330 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002331 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002332 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002333 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002334 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002335}
2336
Evan Cheng5f941932010-02-05 02:21:12 +00002337/// MatchingStackOffset - Return true if the given stack call argument is
2338/// already available in the same position (relatively) of the caller's
2339/// incoming argument stack.
2340static
2341bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2342 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2343 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002344 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2345 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002346 if (Arg.getOpcode() == ISD::CopyFromReg) {
2347 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2348 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2349 return false;
2350 MachineInstr *Def = MRI->getVRegDef(VR);
2351 if (!Def)
2352 return false;
2353 if (!Flags.isByVal()) {
2354 if (!TII->isLoadFromStackSlot(Def, FI))
2355 return false;
2356 } else {
2357 unsigned Opcode = Def->getOpcode();
2358 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2359 Def->getOperand(1).isFI()) {
2360 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002361 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002362 } else
2363 return false;
2364 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002365 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2366 if (Flags.isByVal())
2367 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002368 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002369 // define @foo(%struct.X* %A) {
2370 // tail call @bar(%struct.X* byval %A)
2371 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002372 return false;
2373 SDValue Ptr = Ld->getBasePtr();
2374 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2375 if (!FINode)
2376 return false;
2377 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002378 } else
2379 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002380
Evan Cheng4cae1332010-03-05 08:38:04 +00002381 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002382 if (!MFI->isFixedObjectIndex(FI))
2383 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002384 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002385}
2386
Dan Gohman98ca4f22009-08-05 01:29:28 +00002387/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2388/// for tail call optimization. Targets which want to do tail call
2389/// optimization should implement this function.
2390bool
2391X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002392 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002393 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002394 bool isCalleeStructRet,
2395 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002396 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002397 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002398 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002399 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002400 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002401 CalleeCC != CallingConv::C)
2402 return false;
2403
Evan Cheng7096ae42010-01-29 06:45:59 +00002404 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002405 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002406 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002407 CallingConv::ID CallerCC = CallerF->getCallingConv();
2408 bool CCMatch = CallerCC == CalleeCC;
2409
Dan Gohman1797ed52010-02-08 20:27:50 +00002410 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002411 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002412 return true;
2413 return false;
2414 }
2415
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002416 // Look for obvious safe cases to perform tail call optimization that do not
2417 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002418
Evan Cheng2c12cb42010-03-26 16:26:03 +00002419 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2420 // emit a special epilogue.
2421 if (RegInfo->needsStackRealignment(MF))
2422 return false;
2423
Eric Christopher90eb4022010-07-22 00:26:08 +00002424 // Do not sibcall optimize vararg calls unless the call site is not passing
2425 // any arguments.
Evan Cheng3c262ee2010-03-26 02:13:13 +00002426 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002427 return false;
2428
Evan Chenga375d472010-03-15 18:54:48 +00002429 // Also avoid sibcall optimization if either caller or callee uses struct
2430 // return semantics.
2431 if (isCalleeStructRet || isCallerStructRet)
2432 return false;
2433
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002434 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2435 // Therefore if it's not used by the call it is not safe to optimize this into
2436 // a sibcall.
2437 bool Unused = false;
2438 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2439 if (!Ins[i].Used) {
2440 Unused = true;
2441 break;
2442 }
2443 }
2444 if (Unused) {
2445 SmallVector<CCValAssign, 16> RVLocs;
2446 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2447 RVLocs, *DAG.getContext());
2448 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002449 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002450 CCValAssign &VA = RVLocs[i];
2451 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2452 return false;
2453 }
2454 }
2455
Evan Cheng13617962010-04-30 01:12:32 +00002456 // If the calling conventions do not match, then we'd better make sure the
2457 // results are returned in the same way as what the caller expects.
2458 if (!CCMatch) {
2459 SmallVector<CCValAssign, 16> RVLocs1;
2460 CCState CCInfo1(CalleeCC, false, getTargetMachine(),
2461 RVLocs1, *DAG.getContext());
2462 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2463
2464 SmallVector<CCValAssign, 16> RVLocs2;
2465 CCState CCInfo2(CallerCC, false, getTargetMachine(),
2466 RVLocs2, *DAG.getContext());
2467 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2468
2469 if (RVLocs1.size() != RVLocs2.size())
2470 return false;
2471 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2472 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2473 return false;
2474 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2475 return false;
2476 if (RVLocs1[i].isRegLoc()) {
2477 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2478 return false;
2479 } else {
2480 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2481 return false;
2482 }
2483 }
2484 }
2485
Evan Chenga6bff982010-01-30 01:22:00 +00002486 // If the callee takes no arguments then go on to check the results of the
2487 // call.
2488 if (!Outs.empty()) {
2489 // Check if stack adjustment is needed. For now, do not do this if any
2490 // argument is passed on the stack.
2491 SmallVector<CCValAssign, 16> ArgLocs;
2492 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2493 ArgLocs, *DAG.getContext());
2494 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002495 if (CCInfo.getNextStackOffset()) {
2496 MachineFunction &MF = DAG.getMachineFunction();
2497 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2498 return false;
2499 if (Subtarget->isTargetWin64())
2500 // Win64 ABI has additional complications.
2501 return false;
2502
2503 // Check if the arguments are already laid out in the right way as
2504 // the caller's fixed stack objects.
2505 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002506 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2507 const X86InstrInfo *TII =
2508 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002509 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2510 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002511 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002512 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002513 if (VA.getLocInfo() == CCValAssign::Indirect)
2514 return false;
2515 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002516 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2517 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002518 return false;
2519 }
2520 }
2521 }
Evan Cheng9c044672010-05-29 01:35:22 +00002522
2523 // If the tailcall address may be in a register, then make sure it's
2524 // possible to register allocate for it. In 32-bit, the call address can
2525 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002526 // callee-saved registers are restored. These happen to be the same
2527 // registers used to pass 'inreg' arguments so watch out for those.
2528 if (!Subtarget->is64Bit() &&
2529 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002530 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002531 unsigned NumInRegs = 0;
2532 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2533 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002534 if (!VA.isRegLoc())
2535 continue;
2536 unsigned Reg = VA.getLocReg();
2537 switch (Reg) {
2538 default: break;
2539 case X86::EAX: case X86::EDX: case X86::ECX:
2540 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002541 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002542 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002543 }
2544 }
2545 }
Evan Chenga6bff982010-01-30 01:22:00 +00002546 }
Evan Chengb1712452010-01-27 06:25:16 +00002547
Evan Cheng86809cc2010-02-03 03:28:02 +00002548 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002549}
2550
Dan Gohman3df24e62008-09-03 23:12:08 +00002551FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002552X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2553 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002554}
2555
2556
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002557//===----------------------------------------------------------------------===//
2558// Other Lowering Hooks
2559//===----------------------------------------------------------------------===//
2560
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002561static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2562 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2563
2564 switch(Opc) {
2565 default: llvm_unreachable("Unknown x86 shuffle node");
2566 case X86ISD::PSHUFHW:
2567 case X86ISD::PSHUFLW:
2568 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2569 }
2570
2571 return SDValue();
2572}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002573
Dan Gohmand858e902010-04-17 15:26:15 +00002574SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002575 MachineFunction &MF = DAG.getMachineFunction();
2576 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2577 int ReturnAddrIndex = FuncInfo->getRAIndex();
2578
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002579 if (ReturnAddrIndex == 0) {
2580 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002581 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002582 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002583 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002584 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002585 }
2586
Evan Cheng25ab6902006-09-08 06:48:29 +00002587 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002588}
2589
2590
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002591bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2592 bool hasSymbolicDisplacement) {
2593 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002594 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002595 return false;
2596
2597 // If we don't have a symbolic displacement - we don't have any extra
2598 // restrictions.
2599 if (!hasSymbolicDisplacement)
2600 return true;
2601
2602 // FIXME: Some tweaks might be needed for medium code model.
2603 if (M != CodeModel::Small && M != CodeModel::Kernel)
2604 return false;
2605
2606 // For small code model we assume that latest object is 16MB before end of 31
2607 // bits boundary. We may also accept pretty large negative constants knowing
2608 // that all objects are in the positive half of address space.
2609 if (M == CodeModel::Small && Offset < 16*1024*1024)
2610 return true;
2611
2612 // For kernel code model we know that all object resist in the negative half
2613 // of 32bits address space. We may not accept negative offsets, since they may
2614 // be just off and we may accept pretty large positive ones.
2615 if (M == CodeModel::Kernel && Offset > 0)
2616 return true;
2617
2618 return false;
2619}
2620
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002621/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2622/// specific condition code, returning the condition code and the LHS/RHS of the
2623/// comparison to make.
2624static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2625 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002626 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002627 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2628 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2629 // X > -1 -> X == 0, jump !sign.
2630 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002631 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002632 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2633 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002634 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002635 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002636 // X < 1 -> X <= 0
2637 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002638 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002639 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002640 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002641
Evan Chengd9558e02006-01-06 00:43:03 +00002642 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002643 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002644 case ISD::SETEQ: return X86::COND_E;
2645 case ISD::SETGT: return X86::COND_G;
2646 case ISD::SETGE: return X86::COND_GE;
2647 case ISD::SETLT: return X86::COND_L;
2648 case ISD::SETLE: return X86::COND_LE;
2649 case ISD::SETNE: return X86::COND_NE;
2650 case ISD::SETULT: return X86::COND_B;
2651 case ISD::SETUGT: return X86::COND_A;
2652 case ISD::SETULE: return X86::COND_BE;
2653 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002654 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002655 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002656
Chris Lattner4c78e022008-12-23 23:42:27 +00002657 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002658
Chris Lattner4c78e022008-12-23 23:42:27 +00002659 // If LHS is a foldable load, but RHS is not, flip the condition.
2660 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2661 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2662 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2663 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002664 }
2665
Chris Lattner4c78e022008-12-23 23:42:27 +00002666 switch (SetCCOpcode) {
2667 default: break;
2668 case ISD::SETOLT:
2669 case ISD::SETOLE:
2670 case ISD::SETUGT:
2671 case ISD::SETUGE:
2672 std::swap(LHS, RHS);
2673 break;
2674 }
2675
2676 // On a floating point condition, the flags are set as follows:
2677 // ZF PF CF op
2678 // 0 | 0 | 0 | X > Y
2679 // 0 | 0 | 1 | X < Y
2680 // 1 | 0 | 0 | X == Y
2681 // 1 | 1 | 1 | unordered
2682 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002683 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002684 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002685 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002686 case ISD::SETOLT: // flipped
2687 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002688 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002689 case ISD::SETOLE: // flipped
2690 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002691 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002692 case ISD::SETUGT: // flipped
2693 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002694 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002695 case ISD::SETUGE: // flipped
2696 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002697 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002698 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002699 case ISD::SETNE: return X86::COND_NE;
2700 case ISD::SETUO: return X86::COND_P;
2701 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002702 case ISD::SETOEQ:
2703 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002704 }
Evan Chengd9558e02006-01-06 00:43:03 +00002705}
2706
Evan Cheng4a460802006-01-11 00:33:36 +00002707/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2708/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002709/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002710static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002711 switch (X86CC) {
2712 default:
2713 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002714 case X86::COND_B:
2715 case X86::COND_BE:
2716 case X86::COND_E:
2717 case X86::COND_P:
2718 case X86::COND_A:
2719 case X86::COND_AE:
2720 case X86::COND_NE:
2721 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002722 return true;
2723 }
2724}
2725
Evan Chengeb2f9692009-10-27 19:56:55 +00002726/// isFPImmLegal - Returns true if the target can instruction select the
2727/// specified FP immediate natively. If false, the legalizer will
2728/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002729bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002730 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2731 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2732 return true;
2733 }
2734 return false;
2735}
2736
Nate Begeman9008ca62009-04-27 18:41:29 +00002737/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2738/// the specified range (L, H].
2739static bool isUndefOrInRange(int Val, int Low, int Hi) {
2740 return (Val < 0) || (Val >= Low && Val < Hi);
2741}
2742
2743/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2744/// specified value.
2745static bool isUndefOrEqual(int Val, int CmpVal) {
2746 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002747 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002748 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002749}
2750
Nate Begeman9008ca62009-04-27 18:41:29 +00002751/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2752/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2753/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002754static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002755 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002756 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002757 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 return (Mask[0] < 2 && Mask[1] < 2);
2759 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002760}
2761
Nate Begeman9008ca62009-04-27 18:41:29 +00002762bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002763 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002764 N->getMask(M);
2765 return ::isPSHUFDMask(M, N->getValueType(0));
2766}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002767
Nate Begeman9008ca62009-04-27 18:41:29 +00002768/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2769/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002770static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002771 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002772 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002773
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 // Lower quadword copied in order or undef.
2775 for (int i = 0; i != 4; ++i)
2776 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002777 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002778
Evan Cheng506d3df2006-03-29 23:07:14 +00002779 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 for (int i = 4; i != 8; ++i)
2781 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002782 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002783
Evan Cheng506d3df2006-03-29 23:07:14 +00002784 return true;
2785}
2786
Nate Begeman9008ca62009-04-27 18:41:29 +00002787bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002788 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002789 N->getMask(M);
2790 return ::isPSHUFHWMask(M, N->getValueType(0));
2791}
Evan Cheng506d3df2006-03-29 23:07:14 +00002792
Nate Begeman9008ca62009-04-27 18:41:29 +00002793/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2794/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002795static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002796 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002797 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002798
Rafael Espindola15684b22009-04-24 12:40:33 +00002799 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002800 for (int i = 4; i != 8; ++i)
2801 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002802 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002803
Rafael Espindola15684b22009-04-24 12:40:33 +00002804 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002805 for (int i = 0; i != 4; ++i)
2806 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002807 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002808
Rafael Espindola15684b22009-04-24 12:40:33 +00002809 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002810}
2811
Nate Begeman9008ca62009-04-27 18:41:29 +00002812bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002813 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 N->getMask(M);
2815 return ::isPSHUFLWMask(M, N->getValueType(0));
2816}
2817
Nate Begemana09008b2009-10-19 02:17:23 +00002818/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2819/// is suitable for input to PALIGNR.
2820static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2821 bool hasSSSE3) {
2822 int i, e = VT.getVectorNumElements();
2823
2824 // Do not handle v2i64 / v2f64 shuffles with palignr.
2825 if (e < 4 || !hasSSSE3)
2826 return false;
2827
2828 for (i = 0; i != e; ++i)
2829 if (Mask[i] >= 0)
2830 break;
2831
2832 // All undef, not a palignr.
2833 if (i == e)
2834 return false;
2835
2836 // Determine if it's ok to perform a palignr with only the LHS, since we
2837 // don't have access to the actual shuffle elements to see if RHS is undef.
2838 bool Unary = Mask[i] < (int)e;
2839 bool NeedsUnary = false;
2840
2841 int s = Mask[i] - i;
2842
2843 // Check the rest of the elements to see if they are consecutive.
2844 for (++i; i != e; ++i) {
2845 int m = Mask[i];
2846 if (m < 0)
2847 continue;
2848
2849 Unary = Unary && (m < (int)e);
2850 NeedsUnary = NeedsUnary || (m < s);
2851
2852 if (NeedsUnary && !Unary)
2853 return false;
2854 if (Unary && m != ((s+i) & (e-1)))
2855 return false;
2856 if (!Unary && m != (s+i))
2857 return false;
2858 }
2859 return true;
2860}
2861
2862bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2863 SmallVector<int, 8> M;
2864 N->getMask(M);
2865 return ::isPALIGNRMask(M, N->getValueType(0), true);
2866}
2867
Evan Cheng14aed5e2006-03-24 01:18:28 +00002868/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2869/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002870static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002871 int NumElems = VT.getVectorNumElements();
2872 if (NumElems != 2 && NumElems != 4)
2873 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002874
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 int Half = NumElems / 2;
2876 for (int i = 0; i < Half; ++i)
2877 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002878 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 for (int i = Half; i < NumElems; ++i)
2880 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002881 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002882
Evan Cheng14aed5e2006-03-24 01:18:28 +00002883 return true;
2884}
2885
Nate Begeman9008ca62009-04-27 18:41:29 +00002886bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2887 SmallVector<int, 8> M;
2888 N->getMask(M);
2889 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002890}
2891
Evan Cheng213d2cf2007-05-17 18:45:50 +00002892/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002893/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2894/// half elements to come from vector 1 (which would equal the dest.) and
2895/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002896static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002897 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002898
2899 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002901
Nate Begeman9008ca62009-04-27 18:41:29 +00002902 int Half = NumElems / 2;
2903 for (int i = 0; i < Half; ++i)
2904 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002905 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002906 for (int i = Half; i < NumElems; ++i)
2907 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002908 return false;
2909 return true;
2910}
2911
Nate Begeman9008ca62009-04-27 18:41:29 +00002912static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2913 SmallVector<int, 8> M;
2914 N->getMask(M);
2915 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002916}
2917
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002918/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2919/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002920bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2921 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002922 return false;
2923
Evan Cheng2064a2b2006-03-28 06:50:32 +00002924 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2926 isUndefOrEqual(N->getMaskElt(1), 7) &&
2927 isUndefOrEqual(N->getMaskElt(2), 2) &&
2928 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002929}
2930
Nate Begeman0b10b912009-11-07 23:17:15 +00002931/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2932/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2933/// <2, 3, 2, 3>
2934bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2935 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2936
2937 if (NumElems != 4)
2938 return false;
2939
2940 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2941 isUndefOrEqual(N->getMaskElt(1), 3) &&
2942 isUndefOrEqual(N->getMaskElt(2), 2) &&
2943 isUndefOrEqual(N->getMaskElt(3), 3);
2944}
2945
Evan Cheng5ced1d82006-04-06 23:23:56 +00002946/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2947/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002948bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2949 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002950
Evan Cheng5ced1d82006-04-06 23:23:56 +00002951 if (NumElems != 2 && NumElems != 4)
2952 return false;
2953
Evan Chengc5cdff22006-04-07 21:53:05 +00002954 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002955 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002956 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002957
Evan Chengc5cdff22006-04-07 21:53:05 +00002958 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002960 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002961
2962 return true;
2963}
2964
Nate Begeman0b10b912009-11-07 23:17:15 +00002965/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2966/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2967bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002968 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002969
Evan Cheng5ced1d82006-04-06 23:23:56 +00002970 if (NumElems != 2 && NumElems != 4)
2971 return false;
2972
Evan Chengc5cdff22006-04-07 21:53:05 +00002973 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002975 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002976
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 for (unsigned i = 0; i < NumElems/2; ++i)
2978 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002979 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002980
2981 return true;
2982}
2983
Evan Cheng0038e592006-03-28 00:39:58 +00002984/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2985/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002986static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002987 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002989 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002990 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002991
Nate Begeman9008ca62009-04-27 18:41:29 +00002992 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2993 int BitI = Mask[i];
2994 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002995 if (!isUndefOrEqual(BitI, j))
2996 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002997 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002998 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002999 return false;
3000 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003001 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003002 return false;
3003 }
Evan Cheng0038e592006-03-28 00:39:58 +00003004 }
Evan Cheng0038e592006-03-28 00:39:58 +00003005 return true;
3006}
3007
Nate Begeman9008ca62009-04-27 18:41:29 +00003008bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3009 SmallVector<int, 8> M;
3010 N->getMask(M);
3011 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003012}
3013
Evan Cheng4fcb9222006-03-28 02:43:26 +00003014/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3015/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003016static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00003017 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003018 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003019 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00003020 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003021
Nate Begeman9008ca62009-04-27 18:41:29 +00003022 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
3023 int BitI = Mask[i];
3024 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00003025 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00003026 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00003027 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00003028 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003029 return false;
3030 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00003031 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00003032 return false;
3033 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003034 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003035 return true;
3036}
3037
Nate Begeman9008ca62009-04-27 18:41:29 +00003038bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
3039 SmallVector<int, 8> M;
3040 N->getMask(M);
3041 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003042}
3043
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003044/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3045/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3046/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003047static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003049 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003050 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003051
Nate Begeman9008ca62009-04-27 18:41:29 +00003052 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
3053 int BitI = Mask[i];
3054 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00003055 if (!isUndefOrEqual(BitI, j))
3056 return false;
3057 if (!isUndefOrEqual(BitI1, j))
3058 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003059 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003060 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003061}
3062
Nate Begeman9008ca62009-04-27 18:41:29 +00003063bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3064 SmallVector<int, 8> M;
3065 N->getMask(M);
3066 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3067}
3068
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003069/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3070/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3071/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003072static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003074 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3075 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003076
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3078 int BitI = Mask[i];
3079 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003080 if (!isUndefOrEqual(BitI, j))
3081 return false;
3082 if (!isUndefOrEqual(BitI1, j))
3083 return false;
3084 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003085 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003086}
3087
Nate Begeman9008ca62009-04-27 18:41:29 +00003088bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3089 SmallVector<int, 8> M;
3090 N->getMask(M);
3091 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3092}
3093
Evan Cheng017dcc62006-04-21 01:05:10 +00003094/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3095/// specifies a shuffle of elements that is suitable for input to MOVSS,
3096/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003097static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003098 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003099 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003100
3101 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003102
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003104 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003105
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 for (int i = 1; i < NumElts; ++i)
3107 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003108 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003109
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003110 return true;
3111}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003112
Nate Begeman9008ca62009-04-27 18:41:29 +00003113bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3114 SmallVector<int, 8> M;
3115 N->getMask(M);
3116 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003117}
3118
Evan Cheng017dcc62006-04-21 01:05:10 +00003119/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3120/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003121/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003122static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 bool V2IsSplat = false, bool V2IsUndef = false) {
3124 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003125 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003126 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003127
Nate Begeman9008ca62009-04-27 18:41:29 +00003128 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003129 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003130
Nate Begeman9008ca62009-04-27 18:41:29 +00003131 for (int i = 1; i < NumOps; ++i)
3132 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3133 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3134 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003135 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003136
Evan Cheng39623da2006-04-20 08:58:49 +00003137 return true;
3138}
3139
Nate Begeman9008ca62009-04-27 18:41:29 +00003140static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003141 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003142 SmallVector<int, 8> M;
3143 N->getMask(M);
3144 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003145}
3146
Evan Chengd9539472006-04-14 21:59:03 +00003147/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3148/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003149bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3150 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003151 return false;
3152
3153 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003154 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003155 int Elt = N->getMaskElt(i);
3156 if (Elt >= 0 && Elt != 1)
3157 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003158 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003159
3160 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003161 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 int Elt = N->getMaskElt(i);
3163 if (Elt >= 0 && Elt != 3)
3164 return false;
3165 if (Elt == 3)
3166 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003167 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003168 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003170 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003171}
3172
3173/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3174/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003175bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3176 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003177 return false;
3178
3179 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 for (unsigned i = 0; i < 2; ++i)
3181 if (N->getMaskElt(i) > 0)
3182 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003183
3184 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003185 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003186 int Elt = N->getMaskElt(i);
3187 if (Elt >= 0 && Elt != 2)
3188 return false;
3189 if (Elt == 2)
3190 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003191 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003193 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003194}
3195
Evan Cheng0b457f02008-09-25 20:50:48 +00003196/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3197/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003198bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3199 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003200
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 for (int i = 0; i < e; ++i)
3202 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003203 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003204 for (int i = 0; i < e; ++i)
3205 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003206 return false;
3207 return true;
3208}
3209
Evan Cheng63d33002006-03-22 08:01:21 +00003210/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003211/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003212unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003213 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3214 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3215
Evan Chengb9df0ca2006-03-22 02:53:00 +00003216 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3217 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 for (int i = 0; i < NumOperands; ++i) {
3219 int Val = SVOp->getMaskElt(NumOperands-i-1);
3220 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003221 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003222 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003223 if (i != NumOperands - 1)
3224 Mask <<= Shift;
3225 }
Evan Cheng63d33002006-03-22 08:01:21 +00003226 return Mask;
3227}
3228
Evan Cheng506d3df2006-03-29 23:07:14 +00003229/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003230/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003231unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003232 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003233 unsigned Mask = 0;
3234 // 8 nodes, but we only care about the last 4.
3235 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003236 int Val = SVOp->getMaskElt(i);
3237 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003238 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003239 if (i != 4)
3240 Mask <<= 2;
3241 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003242 return Mask;
3243}
3244
3245/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003246/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003247unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003248 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003249 unsigned Mask = 0;
3250 // 8 nodes, but we only care about the first 4.
3251 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003252 int Val = SVOp->getMaskElt(i);
3253 if (Val >= 0)
3254 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003255 if (i != 0)
3256 Mask <<= 2;
3257 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003258 return Mask;
3259}
3260
Nate Begemana09008b2009-10-19 02:17:23 +00003261/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3262/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3263unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3264 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3265 EVT VVT = N->getValueType(0);
3266 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3267 int Val = 0;
3268
3269 unsigned i, e;
3270 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3271 Val = SVOp->getMaskElt(i);
3272 if (Val >= 0)
3273 break;
3274 }
3275 return (Val - i) * EltSize;
3276}
3277
Evan Cheng37b73872009-07-30 08:33:02 +00003278/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3279/// constant +0.0.
3280bool X86::isZeroNode(SDValue Elt) {
3281 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003282 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003283 (isa<ConstantFPSDNode>(Elt) &&
3284 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3285}
3286
Nate Begeman9008ca62009-04-27 18:41:29 +00003287/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3288/// their permute mask.
3289static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3290 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003291 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003292 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003293 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003294
Nate Begeman5a5ca152009-04-29 05:20:52 +00003295 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003296 int idx = SVOp->getMaskElt(i);
3297 if (idx < 0)
3298 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003299 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003300 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003301 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003302 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003303 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3305 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003306}
3307
Evan Cheng779ccea2007-12-07 21:30:01 +00003308/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3309/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003310static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003311 unsigned NumElems = VT.getVectorNumElements();
3312 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003313 int idx = Mask[i];
3314 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003315 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003316 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003317 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003318 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003320 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003321}
3322
Evan Cheng533a0aa2006-04-19 20:35:22 +00003323/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3324/// match movhlps. The lower half elements should come from upper half of
3325/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003326/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003327static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3328 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003329 return false;
3330 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003331 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003332 return false;
3333 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003334 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003335 return false;
3336 return true;
3337}
3338
Evan Cheng5ced1d82006-04-06 23:23:56 +00003339/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003340/// is promoted to a vector. It also returns the LoadSDNode by reference if
3341/// required.
3342static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003343 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3344 return false;
3345 N = N->getOperand(0).getNode();
3346 if (!ISD::isNON_EXTLoad(N))
3347 return false;
3348 if (LD)
3349 *LD = cast<LoadSDNode>(N);
3350 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003351}
3352
Evan Cheng533a0aa2006-04-19 20:35:22 +00003353/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3354/// match movlp{s|d}. The lower half elements should come from lower half of
3355/// V1 (and in order), and the upper half elements should come from the upper
3356/// half of V2 (and in order). And since V1 will become the source of the
3357/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003358static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3359 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003360 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003361 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003362 // Is V2 is a vector load, don't do this transformation. We will try to use
3363 // load folding shufps op.
3364 if (ISD::isNON_EXTLoad(V2))
3365 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003366
Nate Begeman5a5ca152009-04-29 05:20:52 +00003367 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003368
Evan Cheng533a0aa2006-04-19 20:35:22 +00003369 if (NumElems != 2 && NumElems != 4)
3370 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003371 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003373 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003374 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003375 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003376 return false;
3377 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003378}
3379
Evan Cheng39623da2006-04-20 08:58:49 +00003380/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3381/// all the same.
3382static bool isSplatVector(SDNode *N) {
3383 if (N->getOpcode() != ISD::BUILD_VECTOR)
3384 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003385
Dan Gohman475871a2008-07-27 21:46:04 +00003386 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003387 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3388 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003389 return false;
3390 return true;
3391}
3392
Evan Cheng213d2cf2007-05-17 18:45:50 +00003393/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003394/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003395/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003396static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003397 SDValue V1 = N->getOperand(0);
3398 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003399 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3400 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003402 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003404 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3405 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003406 if (Opc != ISD::BUILD_VECTOR ||
3407 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 return false;
3409 } else if (Idx >= 0) {
3410 unsigned Opc = V1.getOpcode();
3411 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3412 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003413 if (Opc != ISD::BUILD_VECTOR ||
3414 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003415 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003416 }
3417 }
3418 return true;
3419}
3420
3421/// getZeroVector - Returns a vector of specified type with all zero elements.
3422///
Owen Andersone50ed302009-08-10 22:56:29 +00003423static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003424 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003425 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003426
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003427 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted
3428 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003429 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003430 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3432 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003433 } else if (VT.getSizeInBits() == 128) {
3434 if (HasSSE2) { // SSE2
3435 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3436 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
3437 } else { // SSE1
3438 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3439 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
3440 }
3441 } else if (VT.getSizeInBits() == 256) { // AVX
3442 // 256-bit logic and arithmetic instructions in AVX are
3443 // all floating-point, no support for integer ops. Default
3444 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003446 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
3447 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00003448 }
Dale Johannesenace16102009-02-03 19:33:06 +00003449 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003450}
3451
Chris Lattner8a594482007-11-25 00:24:49 +00003452/// getOnesVector - Returns a vector of specified type with all bits set.
3453///
Owen Andersone50ed302009-08-10 22:56:29 +00003454static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003455 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003456
Chris Lattner8a594482007-11-25 00:24:49 +00003457 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3458 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003460 SDValue Vec;
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003461 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003462 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003463 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003465 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003466}
3467
3468
Evan Cheng39623da2006-04-20 08:58:49 +00003469/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3470/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003471static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003472 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003473 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003474
Evan Cheng39623da2006-04-20 08:58:49 +00003475 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003476 SmallVector<int, 8> MaskVec;
3477 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003478
Nate Begeman5a5ca152009-04-29 05:20:52 +00003479 for (unsigned i = 0; i != NumElems; ++i) {
3480 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003481 MaskVec[i] = NumElems;
3482 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003483 }
Evan Cheng39623da2006-04-20 08:58:49 +00003484 }
Evan Cheng39623da2006-04-20 08:58:49 +00003485 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003486 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3487 SVOp->getOperand(1), &MaskVec[0]);
3488 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003489}
3490
Evan Cheng017dcc62006-04-21 01:05:10 +00003491/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3492/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003493static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003494 SDValue V2) {
3495 unsigned NumElems = VT.getVectorNumElements();
3496 SmallVector<int, 8> Mask;
3497 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003498 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003499 Mask.push_back(i);
3500 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003501}
3502
Nate Begeman9008ca62009-04-27 18:41:29 +00003503/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003504static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003505 SDValue V2) {
3506 unsigned NumElems = VT.getVectorNumElements();
3507 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003508 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003509 Mask.push_back(i);
3510 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003511 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003512 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003513}
3514
Nate Begeman9008ca62009-04-27 18:41:29 +00003515/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003516static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003517 SDValue V2) {
3518 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003519 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003520 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003521 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003522 Mask.push_back(i + Half);
3523 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003524 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003525 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003526}
3527
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00003528/// PromoteSplat - Promote a splat of v4i32, v8i16 or v16i8 to v4f32.
3529static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003530 if (SV->getValueType(0).getVectorNumElements() <= 4)
3531 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003532
Owen Anderson825b72b2009-08-11 20:47:22 +00003533 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003534 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003535 DebugLoc dl = SV->getDebugLoc();
3536 SDValue V1 = SV->getOperand(0);
3537 int NumElems = VT.getVectorNumElements();
3538 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003539
Nate Begeman9008ca62009-04-27 18:41:29 +00003540 // unpack elements to the correct location
3541 while (NumElems > 4) {
3542 if (EltNo < NumElems/2) {
3543 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3544 } else {
3545 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3546 EltNo -= NumElems/2;
3547 }
3548 NumElems >>= 1;
3549 }
Eric Christopherfd179292009-08-27 18:07:15 +00003550
Nate Begeman9008ca62009-04-27 18:41:29 +00003551 // Perform the splat.
3552 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003553 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003554 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3555 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003556}
3557
Evan Chengba05f722006-04-21 23:03:30 +00003558/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003559/// vector of zero or undef vector. This produces a shuffle where the low
3560/// element of V2 is swizzled into the zero/undef vector, landing at element
3561/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003562static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003563 bool isZero, bool HasSSE2,
3564 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003565 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003566 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003567 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3568 unsigned NumElems = VT.getVectorNumElements();
3569 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003570 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003571 // If this is the insertion idx, put the low elt of V2 here.
3572 MaskVec.push_back(i == Idx ? NumElems : i);
3573 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003574}
3575
Evan Chengf26ffe92008-05-29 08:22:04 +00003576/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3577/// a shuffle that is zero.
3578static
Nate Begeman9008ca62009-04-27 18:41:29 +00003579unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3580 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003581 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003583 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003584 int Idx = SVOp->getMaskElt(Index);
3585 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003586 ++NumZeros;
3587 continue;
3588 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003589 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003590 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003591 ++NumZeros;
3592 else
3593 break;
3594 }
3595 return NumZeros;
3596}
3597
3598/// isVectorShift - Returns true if the shuffle can be implemented as a
3599/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003600/// FIXME: split into pslldqi, psrldqi, palignr variants.
3601static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003602 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003603 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003604
3605 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003606 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003607 if (!NumZeros) {
3608 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003610 if (!NumZeros)
3611 return false;
3612 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003613 bool SeenV1 = false;
3614 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003615 for (unsigned i = NumZeros; i < NumElems; ++i) {
3616 unsigned Val = isLeft ? (i - NumZeros) : i;
3617 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3618 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003619 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003620 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003621 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003622 SeenV1 = true;
3623 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003624 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003625 SeenV2 = true;
3626 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003628 return false;
3629 }
3630 if (SeenV1 && SeenV2)
3631 return false;
3632
Nate Begeman9008ca62009-04-27 18:41:29 +00003633 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003634 ShAmt = NumZeros;
3635 return true;
3636}
3637
3638
Evan Chengc78d3b42006-04-24 18:01:45 +00003639/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3640///
Dan Gohman475871a2008-07-27 21:46:04 +00003641static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003642 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00003643 SelectionDAG &DAG,
3644 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003645 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003646 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003647
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003648 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003649 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003650 bool First = true;
3651 for (unsigned i = 0; i < 16; ++i) {
3652 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3653 if (ThisIsNonZero && First) {
3654 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003656 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003658 First = false;
3659 }
3660
3661 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003662 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003663 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3664 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003665 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003667 }
3668 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3670 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3671 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003672 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003674 } else
3675 ThisElt = LastElt;
3676
Gabor Greifba36cb52008-08-28 21:40:38 +00003677 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003679 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003680 }
3681 }
3682
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003684}
3685
Bill Wendlinga348c562007-03-22 18:42:45 +00003686/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003687///
Dan Gohman475871a2008-07-27 21:46:04 +00003688static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00003689 unsigned NumNonZero, unsigned NumZero,
3690 SelectionDAG &DAG,
3691 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003692 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003693 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003694
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003695 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003696 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003697 bool First = true;
3698 for (unsigned i = 0; i < 8; ++i) {
3699 bool isNonZero = (NonZeros & (1 << i)) != 0;
3700 if (isNonZero) {
3701 if (First) {
3702 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003704 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003706 First = false;
3707 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003708 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003710 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003711 }
3712 }
3713
3714 return V;
3715}
3716
Evan Chengf26ffe92008-05-29 08:22:04 +00003717/// getVShift - Return a vector logical shift node.
3718///
Owen Andersone50ed302009-08-10 22:56:29 +00003719static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003720 unsigned NumBits, SelectionDAG &DAG,
3721 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003722 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003724 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003725 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3726 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3727 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003728 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003729}
3730
Dan Gohman475871a2008-07-27 21:46:04 +00003731SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003732X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00003733 SelectionDAG &DAG) const {
Evan Chengc3630942009-12-09 21:00:30 +00003734
3735 // Check if the scalar load can be widened into a vector load. And if
3736 // the address is "base + cst" see if the cst can be "absorbed" into
3737 // the shuffle mask.
3738 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3739 SDValue Ptr = LD->getBasePtr();
3740 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3741 return SDValue();
3742 EVT PVT = LD->getValueType(0);
3743 if (PVT != MVT::i32 && PVT != MVT::f32)
3744 return SDValue();
3745
3746 int FI = -1;
3747 int64_t Offset = 0;
3748 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3749 FI = FINode->getIndex();
3750 Offset = 0;
3751 } else if (Ptr.getOpcode() == ISD::ADD &&
3752 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3753 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3754 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3755 Offset = Ptr.getConstantOperandVal(1);
3756 Ptr = Ptr.getOperand(0);
3757 } else {
3758 return SDValue();
3759 }
3760
3761 SDValue Chain = LD->getChain();
3762 // Make sure the stack object alignment is at least 16.
3763 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3764 if (DAG.InferPtrAlignment(Ptr) < 16) {
3765 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003766 // Can't change the alignment. FIXME: It's possible to compute
3767 // the exact stack offset and reference FI + adjust offset instead.
3768 // If someone *really* cares about this. That's the way to implement it.
3769 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003770 } else {
3771 MFI->setObjectAlignment(FI, 16);
3772 }
3773 }
3774
3775 // (Offset % 16) must be multiple of 4. Then address is then
3776 // Ptr + (Offset & ~15).
3777 if (Offset < 0)
3778 return SDValue();
3779 if ((Offset % 16) & 3)
3780 return SDValue();
3781 int64_t StartOffset = Offset & ~15;
3782 if (StartOffset)
3783 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3784 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3785
3786 int EltNo = (Offset - StartOffset) >> 2;
3787 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3788 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003789 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3790 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003791 // Canonicalize it to a v4i32 shuffle.
3792 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3793 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3794 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3795 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3796 }
3797
3798 return SDValue();
3799}
3800
Nate Begeman1449f292010-03-24 22:19:06 +00003801/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3802/// vector of type 'VT', see if the elements can be replaced by a single large
3803/// load which has the same value as a build_vector whose operands are 'elts'.
3804///
3805/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3806///
3807/// FIXME: we'd also like to handle the case where the last elements are zero
3808/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3809/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003810static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3811 DebugLoc &dl, SelectionDAG &DAG) {
3812 EVT EltVT = VT.getVectorElementType();
3813 unsigned NumElems = Elts.size();
3814
Nate Begemanfdea31a2010-03-24 20:49:50 +00003815 LoadSDNode *LDBase = NULL;
3816 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003817
3818 // For each element in the initializer, see if we've found a load or an undef.
3819 // If we don't find an initial load element, or later load elements are
3820 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003821 for (unsigned i = 0; i < NumElems; ++i) {
3822 SDValue Elt = Elts[i];
3823
3824 if (!Elt.getNode() ||
3825 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3826 return SDValue();
3827 if (!LDBase) {
3828 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3829 return SDValue();
3830 LDBase = cast<LoadSDNode>(Elt.getNode());
3831 LastLoadedElt = i;
3832 continue;
3833 }
3834 if (Elt.getOpcode() == ISD::UNDEF)
3835 continue;
3836
3837 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3838 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3839 return SDValue();
3840 LastLoadedElt = i;
3841 }
Nate Begeman1449f292010-03-24 22:19:06 +00003842
3843 // If we have found an entire vector of loads and undefs, then return a large
3844 // load of the entire vector width starting at the base pointer. If we found
3845 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003846 if (LastLoadedElt == NumElems - 1) {
3847 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3848 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3849 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3850 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3851 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3852 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3853 LDBase->isVolatile(), LDBase->isNonTemporal(),
3854 LDBase->getAlignment());
3855 } else if (NumElems == 4 && LastLoadedElt == 1) {
3856 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3857 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3858 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3859 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3860 }
3861 return SDValue();
3862}
3863
Evan Chengc3630942009-12-09 21:00:30 +00003864SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00003865X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003866 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00003867 // All zero's are handled with pxor in SSE2 and above, xorps in SSE1 and
3868 // all one's are handled with pcmpeqd. In AVX, zero's are handled with
3869 // vpxor in 128-bit and xor{pd,ps} in 256-bit, but no 256 version of pcmpeqd
3870 // is present, so AllOnes is ignored.
3871 if (ISD::isBuildVectorAllZeros(Op.getNode()) ||
3872 (Op.getValueType().getSizeInBits() != 256 &&
3873 ISD::isBuildVectorAllOnes(Op.getNode()))) {
Chris Lattner8a594482007-11-25 00:24:49 +00003874 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3875 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3876 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003877 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003878 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003879
Gabor Greifba36cb52008-08-28 21:40:38 +00003880 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003881 return getOnesVector(Op.getValueType(), DAG, dl);
3882 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003883 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003884
Owen Andersone50ed302009-08-10 22:56:29 +00003885 EVT VT = Op.getValueType();
3886 EVT ExtVT = VT.getVectorElementType();
3887 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003888
3889 unsigned NumElems = Op.getNumOperands();
3890 unsigned NumZero = 0;
3891 unsigned NumNonZero = 0;
3892 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003893 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003894 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003895 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003896 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003897 if (Elt.getOpcode() == ISD::UNDEF)
3898 continue;
3899 Values.insert(Elt);
3900 if (Elt.getOpcode() != ISD::Constant &&
3901 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003902 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003903 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003904 NumZero++;
3905 else {
3906 NonZeros |= (1 << i);
3907 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003908 }
3909 }
3910
Dan Gohman7f321562007-06-25 16:23:39 +00003911 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003912 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003913 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003914 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003915
Chris Lattner67f453a2008-03-09 05:42:06 +00003916 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003917 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003918 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003919 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003920
Chris Lattner62098042008-03-09 01:05:04 +00003921 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3922 // the value are obviously zero, truncate the value to i32 and do the
3923 // insertion that way. Only do this if the value is non-constant or if the
3924 // value is a constant being inserted into element 0. It is cheaper to do
3925 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003927 (!IsAllConstants || Idx == 0)) {
3928 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3929 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3931 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003932
Chris Lattner62098042008-03-09 01:05:04 +00003933 // Truncate the value (which may itself be a constant) to i32, and
3934 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003936 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003937 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3938 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003939
Chris Lattner62098042008-03-09 01:05:04 +00003940 // Now we have our 32-bit value zero extended in the low element of
3941 // a vector. If Idx != 0, swizzle it into place.
3942 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003943 SmallVector<int, 4> Mask;
3944 Mask.push_back(Idx);
3945 for (unsigned i = 1; i != VecElts; ++i)
3946 Mask.push_back(i);
3947 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003948 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003949 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003950 }
Dale Johannesenace16102009-02-03 19:33:06 +00003951 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003952 }
3953 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003954
Chris Lattner19f79692008-03-08 22:59:52 +00003955 // If we have a constant or non-constant insertion into the low element of
3956 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3957 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003958 // depending on what the source datatype is.
3959 if (Idx == 0) {
3960 if (NumZero == 0) {
3961 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3963 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003964 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3965 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3966 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3967 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3969 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3970 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003971 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3972 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3973 Subtarget->hasSSE2(), DAG);
3974 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3975 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003976 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003977
3978 // Is it a vector logical left shift?
3979 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003980 X86::isZeroNode(Op.getOperand(0)) &&
3981 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003982 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003983 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003984 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003985 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003986 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003987 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003988
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003989 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003990 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003991
Chris Lattner19f79692008-03-08 22:59:52 +00003992 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3993 // is a non-constant being inserted into an element other than the low one,
3994 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3995 // movd/movss) to move this into the low element, then shuffle it into
3996 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003997 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003998 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003999
Evan Cheng0db9fe62006-04-25 20:13:52 +00004000 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00004001 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
4002 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004004 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00004005 MaskVec.push_back(i == Idx ? 0 : 1);
4006 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004007 }
4008 }
4009
Chris Lattner67f453a2008-03-09 05:42:06 +00004010 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00004011 if (Values.size() == 1) {
4012 if (EVTBits == 32) {
4013 // Instead of a shuffle like this:
4014 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
4015 // Check if it's possible to issue this instead.
4016 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
4017 unsigned Idx = CountTrailingZeros_32(NonZeros);
4018 SDValue Item = Op.getOperand(Idx);
4019 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
4020 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
4021 }
Dan Gohman475871a2008-07-27 21:46:04 +00004022 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004023 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004024
Dan Gohmana3941172007-07-24 22:55:08 +00004025 // A vector full of immediates; various special cases are already
4026 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004027 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00004028 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00004029
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004030 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004031 if (EVTBits == 64) {
4032 if (NumNonZero == 1) {
4033 // One half is zero or undef.
4034 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00004035 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00004036 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00004037 return getShuffleVectorZeroOrUndef(V2, Idx, true,
4038 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00004039 }
Dan Gohman475871a2008-07-27 21:46:04 +00004040 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00004041 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004042
4043 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00004044 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004045 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004046 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004047 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004048 }
4049
Bill Wendling826f36f2007-03-28 00:57:11 +00004050 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004051 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00004052 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004053 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004054 }
4055
4056 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004057 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00004058 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004059 if (NumElems == 4 && NumZero > 0) {
4060 for (unsigned i = 0; i < 4; ++i) {
4061 bool isZero = !(NonZeros & (1 << i));
4062 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00004063 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004064 else
Dale Johannesenace16102009-02-03 19:33:06 +00004065 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004066 }
4067
4068 for (unsigned i = 0; i < 2; ++i) {
4069 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
4070 default: break;
4071 case 0:
4072 V[i] = V[i*2]; // Must be a zero vector.
4073 break;
4074 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004076 break;
4077 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004079 break;
4080 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004082 break;
4083 }
4084 }
4085
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004087 bool Reverse = (NonZeros & 0x3) == 2;
4088 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004090 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
4091 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
4093 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004094 }
4095
Nate Begemanfdea31a2010-03-24 20:49:50 +00004096 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
4097 // Check for a build vector of consecutive loads.
4098 for (unsigned i = 0; i < NumElems; ++i)
4099 V[i] = Op.getOperand(i);
4100
4101 // Check for elements which are consecutive loads.
4102 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
4103 if (LD.getNode())
4104 return LD;
4105
4106 // For SSE 4.1, use inserts into undef.
4107 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 V[0] = DAG.getUNDEF(VT);
4109 for (unsigned i = 0; i < NumElems; ++i)
4110 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
4111 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
4112 Op.getOperand(i), DAG.getIntPtrConstant(i));
4113 return V[0];
4114 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00004115
4116 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00004117 // e.g. for v4f32
4118 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
4119 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
4120 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00004121 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00004122 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004123 NumElems >>= 1;
4124 while (NumElems != 0) {
4125 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004126 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004127 NumElems >>= 1;
4128 }
4129 return V[0];
4130 }
Dan Gohman475871a2008-07-27 21:46:04 +00004131 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004132}
4133
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004134SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004135X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00004136 // We support concatenate two MMX registers and place them in a MMX
4137 // register. This is better than doing a stack convert.
4138 DebugLoc dl = Op.getDebugLoc();
4139 EVT ResVT = Op.getValueType();
4140 assert(Op.getNumOperands() == 2);
4141 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
4142 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
4143 int Mask[2];
4144 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
4145 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4146 InVec = Op.getOperand(1);
4147 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4148 unsigned NumElts = ResVT.getVectorNumElements();
4149 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4150 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
4151 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
4152 } else {
4153 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
4154 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
4155 Mask[0] = 0; Mask[1] = 2;
4156 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4157 }
4158 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4159}
4160
Nate Begemanb9a47b82009-02-23 08:49:38 +00004161// v8i16 shuffles - Prefer shuffles in the following order:
4162// 1. [all] pshuflw, pshufhw, optional move
4163// 2. [ssse3] 1 x pshufb
4164// 3. [ssse3] 2 x pshufb + 1 x por
4165// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004166SDValue
4167X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
4168 SelectionDAG &DAG) const {
4169 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00004170 SDValue V1 = SVOp->getOperand(0);
4171 SDValue V2 = SVOp->getOperand(1);
4172 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004173 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004174
Nate Begemanb9a47b82009-02-23 08:49:38 +00004175 // Determine if more than 1 of the words in each of the low and high quadwords
4176 // of the result come from the same quadword of one of the two inputs. Undef
4177 // mask values count as coming from any quadword, for better codegen.
4178 SmallVector<unsigned, 4> LoQuad(4);
4179 SmallVector<unsigned, 4> HiQuad(4);
4180 BitVector InputQuads(4);
4181 for (unsigned i = 0; i < 8; ++i) {
4182 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004183 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 MaskVals.push_back(EltIdx);
4185 if (EltIdx < 0) {
4186 ++Quad[0];
4187 ++Quad[1];
4188 ++Quad[2];
4189 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004190 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 }
4192 ++Quad[EltIdx / 4];
4193 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004194 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004195
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004197 unsigned MaxQuad = 1;
4198 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 if (LoQuad[i] > MaxQuad) {
4200 BestLoQuad = i;
4201 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004202 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004203 }
4204
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004206 MaxQuad = 1;
4207 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004208 if (HiQuad[i] > MaxQuad) {
4209 BestHiQuad = i;
4210 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004211 }
4212 }
4213
Nate Begemanb9a47b82009-02-23 08:49:38 +00004214 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004215 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004216 // single pshufb instruction is necessary. If There are more than 2 input
4217 // quads, disable the next transformation since it does not help SSSE3.
4218 bool V1Used = InputQuads[0] || InputQuads[1];
4219 bool V2Used = InputQuads[2] || InputQuads[3];
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004220 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 if (InputQuads.count() == 2 && V1Used && V2Used) {
4222 BestLoQuad = InputQuads.find_first();
4223 BestHiQuad = InputQuads.find_next(BestLoQuad);
4224 }
4225 if (InputQuads.count() > 2) {
4226 BestLoQuad = -1;
4227 BestHiQuad = -1;
4228 }
4229 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004230
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4232 // the shuffle mask. If a quad is scored as -1, that means that it contains
4233 // words from all 4 input quadwords.
4234 SDValue NewV;
4235 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 SmallVector<int, 8> MaskV;
4237 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4238 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004239 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4241 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004242 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE)
4243 NewV = LowerVECTOR_SHUFFLE(NewV, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004245
Nate Begemanb9a47b82009-02-23 08:49:38 +00004246 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4247 // source words for the shuffle, to aid later transformations.
4248 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004249 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004250 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004251 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004252 if (idx != (int)i)
4253 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004254 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004255 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004256 AllWordsInNewV = false;
4257 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004258 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004259
Nate Begemanb9a47b82009-02-23 08:49:38 +00004260 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4261 if (AllWordsInNewV) {
4262 for (int i = 0; i != 8; ++i) {
4263 int idx = MaskVals[i];
4264 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004265 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004266 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004267 if ((idx != i) && idx < 4)
4268 pshufhw = false;
4269 if ((idx != i) && idx > 3)
4270 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004271 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 V1 = NewV;
4273 V2Used = false;
4274 BestLoQuad = 0;
4275 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004276 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004277
Nate Begemanb9a47b82009-02-23 08:49:38 +00004278 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4279 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004280 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004281 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
4282 unsigned TargetMask = 0;
4283 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00004285 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
4286 X86::getShufflePSHUFLWImmediate(NewV.getNode());
4287 V1 = NewV.getOperand(0);
4288 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00004289 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004290 }
Eric Christopherfd179292009-08-27 18:07:15 +00004291
Nate Begemanb9a47b82009-02-23 08:49:38 +00004292 // If we have SSSE3, and all words of the result are from 1 input vector,
4293 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4294 // is present, fall back to case 4.
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004295 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004296 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004297
Nate Begemanb9a47b82009-02-23 08:49:38 +00004298 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004299 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004300 // mask, and elements that come from V1 in the V2 mask, so that the two
4301 // results can be OR'd together.
4302 bool TwoInputs = V1Used && V2Used;
4303 for (unsigned i = 0; i != 8; ++i) {
4304 int EltIdx = MaskVals[i] * 2;
4305 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4307 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004308 continue;
4309 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4311 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004312 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004314 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004315 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004317 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004318 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004319
Nate Begemanb9a47b82009-02-23 08:49:38 +00004320 // Calculate the shuffle mask for the second input, shuffle it, and
4321 // OR it with the first shuffled input.
4322 pshufbMask.clear();
4323 for (unsigned i = 0; i != 8; ++i) {
4324 int EltIdx = MaskVals[i] * 2;
4325 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004326 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4327 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004328 continue;
4329 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004330 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4331 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004332 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004333 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004334 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004335 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 MVT::v16i8, &pshufbMask[0], 16));
4337 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4338 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004339 }
4340
4341 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4342 // and update MaskVals with new element order.
4343 BitVector InOrder(8);
4344 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004346 for (int i = 0; i != 4; ++i) {
4347 int idx = MaskVals[i];
4348 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004350 InOrder.set(i);
4351 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004352 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004353 InOrder.set(i);
4354 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004356 }
4357 }
4358 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004360 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004362 }
Eric Christopherfd179292009-08-27 18:07:15 +00004363
Nate Begemanb9a47b82009-02-23 08:49:38 +00004364 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4365 // and update MaskVals with the new element order.
4366 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004368 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004369 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004370 for (unsigned i = 4; i != 8; ++i) {
4371 int idx = MaskVals[i];
4372 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004374 InOrder.set(i);
4375 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004376 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004377 InOrder.set(i);
4378 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004380 }
4381 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004382 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004383 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004384 }
Eric Christopherfd179292009-08-27 18:07:15 +00004385
Nate Begemanb9a47b82009-02-23 08:49:38 +00004386 // In case BestHi & BestLo were both -1, which means each quadword has a word
4387 // from each of the four input quadwords, calculate the InOrder bitvector now
4388 // before falling through to the insert/extract cleanup.
4389 if (BestLoQuad == -1 && BestHiQuad == -1) {
4390 NewV = V1;
4391 for (int i = 0; i != 8; ++i)
4392 if (MaskVals[i] < 0 || MaskVals[i] == i)
4393 InOrder.set(i);
4394 }
Eric Christopherfd179292009-08-27 18:07:15 +00004395
Nate Begemanb9a47b82009-02-23 08:49:38 +00004396 // The other elements are put in the right place using pextrw and pinsrw.
4397 for (unsigned i = 0; i != 8; ++i) {
4398 if (InOrder[i])
4399 continue;
4400 int EltIdx = MaskVals[i];
4401 if (EltIdx < 0)
4402 continue;
4403 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004404 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004405 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004407 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004408 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004409 DAG.getIntPtrConstant(i));
4410 }
4411 return NewV;
4412}
4413
4414// v16i8 shuffles - Prefer shuffles in the following order:
4415// 1. [ssse3] 1 x pshufb
4416// 2. [ssse3] 2 x pshufb + 1 x por
4417// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4418static
Nate Begeman9008ca62009-04-27 18:41:29 +00004419SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00004420 SelectionDAG &DAG,
4421 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004422 SDValue V1 = SVOp->getOperand(0);
4423 SDValue V2 = SVOp->getOperand(1);
4424 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004425 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004427
Nate Begemanb9a47b82009-02-23 08:49:38 +00004428 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004429 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004430 // present, fall back to case 3.
4431 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4432 bool V1Only = true;
4433 bool V2Only = true;
4434 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004435 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004436 if (EltIdx < 0)
4437 continue;
4438 if (EltIdx < 16)
4439 V2Only = false;
4440 else
4441 V1Only = false;
4442 }
Eric Christopherfd179292009-08-27 18:07:15 +00004443
Nate Begemanb9a47b82009-02-23 08:49:38 +00004444 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4445 if (TLI.getSubtarget()->hasSSSE3()) {
4446 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004447
Nate Begemanb9a47b82009-02-23 08:49:38 +00004448 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004449 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004450 //
4451 // Otherwise, we have elements from both input vectors, and must zero out
4452 // elements that come from V2 in the first mask, and V1 in the second mask
4453 // so that we can OR them together.
4454 bool TwoInputs = !(V1Only || V2Only);
4455 for (unsigned i = 0; i != 16; ++i) {
4456 int EltIdx = MaskVals[i];
4457 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004458 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004459 continue;
4460 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004461 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004462 }
4463 // If all the elements are from V2, assign it to V1 and return after
4464 // building the first pshufb.
4465 if (V2Only)
4466 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004467 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004468 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004470 if (!TwoInputs)
4471 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004472
Nate Begemanb9a47b82009-02-23 08:49:38 +00004473 // Calculate the shuffle mask for the second input, shuffle it, and
4474 // OR it with the first shuffled input.
4475 pshufbMask.clear();
4476 for (unsigned i = 0; i != 16; ++i) {
4477 int EltIdx = MaskVals[i];
4478 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004480 continue;
4481 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004482 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004483 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004484 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004485 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004486 MVT::v16i8, &pshufbMask[0], 16));
4487 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004488 }
Eric Christopherfd179292009-08-27 18:07:15 +00004489
Nate Begemanb9a47b82009-02-23 08:49:38 +00004490 // No SSSE3 - Calculate in place words and then fix all out of place words
4491 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4492 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004493 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4494 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004495 SDValue NewV = V2Only ? V2 : V1;
4496 for (int i = 0; i != 8; ++i) {
4497 int Elt0 = MaskVals[i*2];
4498 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004499
Nate Begemanb9a47b82009-02-23 08:49:38 +00004500 // This word of the result is all undef, skip it.
4501 if (Elt0 < 0 && Elt1 < 0)
4502 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004503
Nate Begemanb9a47b82009-02-23 08:49:38 +00004504 // This word of the result is already in the correct place, skip it.
4505 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4506 continue;
4507 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4508 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004509
Nate Begemanb9a47b82009-02-23 08:49:38 +00004510 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4511 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4512 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004513
4514 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4515 // using a single extract together, load it and store it.
4516 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004517 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004518 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004519 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004520 DAG.getIntPtrConstant(i));
4521 continue;
4522 }
4523
Nate Begemanb9a47b82009-02-23 08:49:38 +00004524 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004525 // source byte is not also odd, shift the extracted word left 8 bits
4526 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004527 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004528 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004529 DAG.getIntPtrConstant(Elt1 / 2));
4530 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004532 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004533 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004534 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4535 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004536 }
4537 // If Elt0 is defined, extract it from the appropriate source. If the
4538 // source byte is not also even, shift the extracted word right 8 bits. If
4539 // Elt1 was also defined, OR the extracted values together before
4540 // inserting them in the result.
4541 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004542 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004543 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4544 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004545 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004546 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004547 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004548 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4549 DAG.getConstant(0x00FF, MVT::i16));
4550 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004551 : InsElt0;
4552 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004553 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004554 DAG.getIntPtrConstant(i));
4555 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004556 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004557}
4558
Evan Cheng7a831ce2007-12-15 03:00:47 +00004559/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Chris Lattnerf172ecd2010-07-04 23:07:25 +00004560/// ones, or rewriting v4i32 / v2i32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00004561/// done when every pair / quad of shuffle mask elements point to elements in
4562/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004563/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4564static
Nate Begeman9008ca62009-04-27 18:41:29 +00004565SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4566 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004567 const TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004568 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 SDValue V1 = SVOp->getOperand(0);
4570 SDValue V2 = SVOp->getOperand(1);
4571 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004572 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004573 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004574 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004575 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004576 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004577 case MVT::v4f32: NewVT = MVT::v2f64; break;
4578 case MVT::v4i32: NewVT = MVT::v2i64; break;
4579 case MVT::v8i16: NewVT = MVT::v4i32; break;
4580 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004581 }
4582
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004583 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004584 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004585 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004586 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004588 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004589 int Scale = NumElems / NewWidth;
4590 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004591 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004592 int StartIdx = -1;
4593 for (int j = 0; j < Scale; ++j) {
4594 int EltIdx = SVOp->getMaskElt(i+j);
4595 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004596 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004597 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004598 StartIdx = EltIdx - (EltIdx % Scale);
4599 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004600 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004601 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004602 if (StartIdx == -1)
4603 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004604 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004605 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004606 }
4607
Dale Johannesenace16102009-02-03 19:33:06 +00004608 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4609 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004610 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004611}
4612
Evan Chengd880b972008-05-09 21:53:03 +00004613/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004614///
Owen Andersone50ed302009-08-10 22:56:29 +00004615static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004616 SDValue SrcOp, SelectionDAG &DAG,
4617 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004618 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004619 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004620 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004621 LD = dyn_cast<LoadSDNode>(SrcOp);
4622 if (!LD) {
4623 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4624 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004625 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4626 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004627 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4628 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004629 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004630 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004631 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004632 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4633 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4634 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4635 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004636 SrcOp.getOperand(0)
4637 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004638 }
4639 }
4640 }
4641
Dale Johannesenace16102009-02-03 19:33:06 +00004642 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4643 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004644 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004645 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004646}
4647
Evan Chengace3c172008-07-22 21:13:36 +00004648/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4649/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004650static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004651LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4652 SDValue V1 = SVOp->getOperand(0);
4653 SDValue V2 = SVOp->getOperand(1);
4654 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004655 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004656
Evan Chengace3c172008-07-22 21:13:36 +00004657 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004658 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 SmallVector<int, 8> Mask1(4U, -1);
4660 SmallVector<int, 8> PermMask;
4661 SVOp->getMask(PermMask);
4662
Evan Chengace3c172008-07-22 21:13:36 +00004663 unsigned NumHi = 0;
4664 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004665 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 int Idx = PermMask[i];
4667 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004668 Locs[i] = std::make_pair(-1, -1);
4669 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004670 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4671 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004672 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004673 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004674 NumLo++;
4675 } else {
4676 Locs[i] = std::make_pair(1, NumHi);
4677 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004678 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004679 NumHi++;
4680 }
4681 }
4682 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004683
Evan Chengace3c172008-07-22 21:13:36 +00004684 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004685 // If no more than two elements come from either vector. This can be
4686 // implemented with two shuffles. First shuffle gather the elements.
4687 // The second shuffle, which takes the first shuffle as both of its
4688 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004689 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004690
Nate Begeman9008ca62009-04-27 18:41:29 +00004691 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004692
Evan Chengace3c172008-07-22 21:13:36 +00004693 for (unsigned i = 0; i != 4; ++i) {
4694 if (Locs[i].first == -1)
4695 continue;
4696 else {
4697 unsigned Idx = (i < 2) ? 0 : 4;
4698 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004699 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004700 }
4701 }
4702
Nate Begeman9008ca62009-04-27 18:41:29 +00004703 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004704 } else if (NumLo == 3 || NumHi == 3) {
4705 // Otherwise, we must have three elements from one vector, call it X, and
4706 // one element from the other, call it Y. First, use a shufps to build an
4707 // intermediate vector with the one element from Y and the element from X
4708 // that will be in the same half in the final destination (the indexes don't
4709 // matter). Then, use a shufps to build the final vector, taking the half
4710 // containing the element from Y from the intermediate, and the other half
4711 // from X.
4712 if (NumHi == 3) {
4713 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004714 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004715 std::swap(V1, V2);
4716 }
4717
4718 // Find the element from V2.
4719 unsigned HiIndex;
4720 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004721 int Val = PermMask[HiIndex];
4722 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004723 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004724 if (Val >= 4)
4725 break;
4726 }
4727
Nate Begeman9008ca62009-04-27 18:41:29 +00004728 Mask1[0] = PermMask[HiIndex];
4729 Mask1[1] = -1;
4730 Mask1[2] = PermMask[HiIndex^1];
4731 Mask1[3] = -1;
4732 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004733
4734 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004735 Mask1[0] = PermMask[0];
4736 Mask1[1] = PermMask[1];
4737 Mask1[2] = HiIndex & 1 ? 6 : 4;
4738 Mask1[3] = HiIndex & 1 ? 4 : 6;
4739 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004740 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004741 Mask1[0] = HiIndex & 1 ? 2 : 0;
4742 Mask1[1] = HiIndex & 1 ? 0 : 2;
4743 Mask1[2] = PermMask[2];
4744 Mask1[3] = PermMask[3];
4745 if (Mask1[2] >= 0)
4746 Mask1[2] += 4;
4747 if (Mask1[3] >= 0)
4748 Mask1[3] += 4;
4749 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004750 }
Evan Chengace3c172008-07-22 21:13:36 +00004751 }
4752
4753 // Break it into (shuffle shuffle_hi, shuffle_lo).
4754 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004755 SmallVector<int,8> LoMask(4U, -1);
4756 SmallVector<int,8> HiMask(4U, -1);
4757
4758 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004759 unsigned MaskIdx = 0;
4760 unsigned LoIdx = 0;
4761 unsigned HiIdx = 2;
4762 for (unsigned i = 0; i != 4; ++i) {
4763 if (i == 2) {
4764 MaskPtr = &HiMask;
4765 MaskIdx = 1;
4766 LoIdx = 0;
4767 HiIdx = 2;
4768 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004769 int Idx = PermMask[i];
4770 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004771 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004772 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004773 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004774 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004775 LoIdx++;
4776 } else {
4777 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004778 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004779 HiIdx++;
4780 }
4781 }
4782
Nate Begeman9008ca62009-04-27 18:41:29 +00004783 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4784 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4785 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004786 for (unsigned i = 0; i != 4; ++i) {
4787 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004789 } else {
4790 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004791 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004792 }
4793 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004794 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004795}
4796
Dan Gohman475871a2008-07-27 21:46:04 +00004797SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004798X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00004799 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004800 SDValue V1 = Op.getOperand(0);
4801 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004802 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004803 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004804 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004805 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004806 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4807 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004808 bool V1IsSplat = false;
4809 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004810
Nate Begeman9008ca62009-04-27 18:41:29 +00004811 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004812 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004813
Nate Begeman9008ca62009-04-27 18:41:29 +00004814 // Promote splats to v4f32.
4815 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004816 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004817 return Op;
Bruno Cardoso Lopesbb0a9482010-08-13 17:50:47 +00004818 return PromoteSplat(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004819 }
4820
Evan Cheng7a831ce2007-12-15 03:00:47 +00004821 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4822 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004824 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004825 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004826 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004827 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004829 // FIXME: Figure out a cleaner way to do this.
4830 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004831 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004832 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004833 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004834 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4835 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4836 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004837 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004838 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004839 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4840 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004841 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004842 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004843 }
4844 }
Eric Christopherfd179292009-08-27 18:07:15 +00004845
Nate Begeman9008ca62009-04-27 18:41:29 +00004846 if (X86::isPSHUFDMask(SVOp))
4847 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004848
Evan Chengf26ffe92008-05-29 08:22:04 +00004849 // Check if this can be converted into a logical shift.
4850 bool isLeft = false;
4851 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004852 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004853 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004854 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004855 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004856 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004857 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004858 EVT EltVT = VT.getVectorElementType();
4859 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004860 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004861 }
Eric Christopherfd179292009-08-27 18:07:15 +00004862
Nate Begeman9008ca62009-04-27 18:41:29 +00004863 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004864 if (V1IsUndef)
4865 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004866 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004867 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004868 if (!isMMX)
4869 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004870 }
Eric Christopherfd179292009-08-27 18:07:15 +00004871
Nate Begeman9008ca62009-04-27 18:41:29 +00004872 // FIXME: fold these into legal mask.
4873 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4874 X86::isMOVSLDUPMask(SVOp) ||
4875 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004876 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004877 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004878 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004879
Nate Begeman9008ca62009-04-27 18:41:29 +00004880 if (ShouldXformToMOVHLPS(SVOp) ||
4881 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4882 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004883
Evan Chengf26ffe92008-05-29 08:22:04 +00004884 if (isShift) {
4885 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004886 EVT EltVT = VT.getVectorElementType();
4887 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004888 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004889 }
Eric Christopherfd179292009-08-27 18:07:15 +00004890
Evan Cheng9eca5e82006-10-25 21:49:50 +00004891 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004892 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4893 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004894 V1IsSplat = isSplatVector(V1.getNode());
4895 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004896
Chris Lattner8a594482007-11-25 00:24:49 +00004897 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004898 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004899 Op = CommuteVectorShuffle(SVOp, DAG);
4900 SVOp = cast<ShuffleVectorSDNode>(Op);
4901 V1 = SVOp->getOperand(0);
4902 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004903 std::swap(V1IsSplat, V2IsSplat);
4904 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004905 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004906 }
4907
Nate Begeman9008ca62009-04-27 18:41:29 +00004908 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4909 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004910 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004911 return V1;
4912 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4913 // the instruction selector will not match, so get a canonical MOVL with
4914 // swapped operands to undo the commute.
4915 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004916 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004917
Nate Begeman9008ca62009-04-27 18:41:29 +00004918 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4919 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4920 X86::isUNPCKLMask(SVOp) ||
4921 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004922 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004923
Evan Cheng9bbbb982006-10-25 20:48:19 +00004924 if (V2IsSplat) {
4925 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004926 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004927 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004928 SDValue NewMask = NormalizeMask(SVOp, DAG);
4929 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4930 if (NSVOp != SVOp) {
4931 if (X86::isUNPCKLMask(NSVOp, true)) {
4932 return NewMask;
4933 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4934 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004935 }
4936 }
4937 }
4938
Evan Cheng9eca5e82006-10-25 21:49:50 +00004939 if (Commuted) {
4940 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004941 // FIXME: this seems wrong.
4942 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4943 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4944 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4945 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4946 X86::isUNPCKLMask(NewSVOp) ||
4947 X86::isUNPCKHMask(NewSVOp))
4948 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004949 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004950
Nate Begemanb9a47b82009-02-23 08:49:38 +00004951 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004952
4953 // Normalize the node to match x86 shuffle ops if needed
4954 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4955 return CommuteVectorShuffle(SVOp, DAG);
4956
4957 // Check for legal shuffle and return?
4958 SmallVector<int, 16> PermMask;
4959 SVOp->getMask(PermMask);
4960 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004961 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004962
Evan Cheng14b32e12007-12-11 01:46:18 +00004963 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 if (VT == MVT::v8i16) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00004965 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004966 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004967 return NewOp;
4968 }
4969
Owen Anderson825b72b2009-08-11 20:47:22 +00004970 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004971 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004972 if (NewOp.getNode())
4973 return NewOp;
4974 }
Eric Christopherfd179292009-08-27 18:07:15 +00004975
Evan Chengace3c172008-07-22 21:13:36 +00004976 // Handle all 4 wide cases with a number of shuffles except for MMX.
4977 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004978 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004979
Dan Gohman475871a2008-07-27 21:46:04 +00004980 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004981}
4982
Dan Gohman475871a2008-07-27 21:46:04 +00004983SDValue
4984X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004985 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004986 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004987 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004988 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004989 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004990 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004991 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004992 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004993 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004994 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004995 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4996 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4997 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004998 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4999 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005000 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005001 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00005002 Op.getOperand(0)),
5003 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005004 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005005 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005006 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00005007 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005008 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00005009 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00005010 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
5011 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005012 // result has a single use which is a store or a bitcast to i32. And in
5013 // the case of a store, it's not worth it if the index is a constant 0,
5014 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00005015 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00005016 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00005017 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00005018 if ((User->getOpcode() != ISD::STORE ||
5019 (isa<ConstantSDNode>(Op.getOperand(1)) &&
5020 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00005021 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005022 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00005023 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00005024 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
5025 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00005026 Op.getOperand(0)),
5027 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00005028 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
5029 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00005030 // ExtractPS works with constant index.
5031 if (isa<ConstantSDNode>(Op.getOperand(1)))
5032 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005033 }
Dan Gohman475871a2008-07-27 21:46:04 +00005034 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005035}
5036
5037
Dan Gohman475871a2008-07-27 21:46:04 +00005038SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005039X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
5040 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005041 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00005042 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005043
Evan Cheng62a3f152008-03-24 21:52:23 +00005044 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005045 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00005046 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00005047 return Res;
5048 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00005049
Owen Andersone50ed302009-08-10 22:56:29 +00005050 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005051 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005052 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005053 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005054 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005055 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005056 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
5058 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00005059 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005060 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00005061 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005062 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00005063 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00005064 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005065 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00005066 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00005068 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005069 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005070 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005071 if (Idx == 0)
5072 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00005073
Evan Cheng0db9fe62006-04-25 20:13:52 +00005074 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00005075 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005076 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005077 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005078 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005079 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005080 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00005081 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005082 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
5083 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
5084 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005085 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005086 if (Idx == 0)
5087 return Op;
5088
5089 // UNPCKHPD the element to the lowest double word, then movsd.
5090 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
5091 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00005092 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00005093 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00005094 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00005095 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00005096 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00005097 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005098 }
5099
Dan Gohman475871a2008-07-27 21:46:04 +00005100 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005101}
5102
Dan Gohman475871a2008-07-27 21:46:04 +00005103SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005104X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
5105 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005106 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005107 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005108 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005109
Dan Gohman475871a2008-07-27 21:46:04 +00005110 SDValue N0 = Op.getOperand(0);
5111 SDValue N1 = Op.getOperand(1);
5112 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00005113
Dan Gohman8a55ce42009-09-23 21:02:20 +00005114 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00005115 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005116 unsigned Opc;
5117 if (VT == MVT::v8i16)
5118 Opc = X86ISD::PINSRW;
5119 else if (VT == MVT::v4i16)
5120 Opc = X86ISD::MMX_PINSRW;
5121 else if (VT == MVT::v16i8)
5122 Opc = X86ISD::PINSRB;
5123 else
5124 Opc = X86ISD::PINSRB;
5125
Nate Begeman14d12ca2008-02-11 04:19:36 +00005126 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
5127 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005128 if (N1.getValueType() != MVT::i32)
5129 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5130 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005131 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00005132 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005133 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00005134 // Bits [7:6] of the constant are the source select. This will always be
5135 // zero here. The DAG Combiner may combine an extract_elt index into these
5136 // bits. For example (insert (extract, 3), 2) could be matched by putting
5137 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00005138 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00005139 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00005140 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00005141 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005142 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00005143 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00005144 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00005145 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00005146 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00005147 // PINSR* works with constant index.
5148 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00005149 }
Dan Gohman475871a2008-07-27 21:46:04 +00005150 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005151}
5152
Dan Gohman475871a2008-07-27 21:46:04 +00005153SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005154X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005155 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00005156 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00005157
5158 if (Subtarget->hasSSE41())
5159 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
5160
Dan Gohman8a55ce42009-09-23 21:02:20 +00005161 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00005162 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00005163
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005164 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005165 SDValue N0 = Op.getOperand(0);
5166 SDValue N1 = Op.getOperand(1);
5167 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005168
Dan Gohman8a55ce42009-09-23 21:02:20 +00005169 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005170 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5171 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005172 if (N1.getValueType() != MVT::i32)
5173 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5174 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005175 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005176 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5177 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005178 }
Dan Gohman475871a2008-07-27 21:46:04 +00005179 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005180}
5181
Dan Gohman475871a2008-07-27 21:46:04 +00005182SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005183X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005184 DebugLoc dl = Op.getDebugLoc();
Chris Lattnerf172ecd2010-07-04 23:07:25 +00005185
5186 if (Op.getValueType() == MVT::v1i64 &&
5187 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00005188 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005189
Owen Anderson825b72b2009-08-11 20:47:22 +00005190 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5191 EVT VT = MVT::v2i32;
5192 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005193 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005194 case MVT::v16i8:
5195 case MVT::v8i16:
5196 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005197 break;
5198 }
Dale Johannesenace16102009-02-03 19:33:06 +00005199 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5200 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005201}
5202
Bill Wendling056292f2008-09-16 21:48:12 +00005203// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5204// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5205// one of the above mentioned nodes. It has to be wrapped because otherwise
5206// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5207// be used to form addressing mode. These wrapped nodes will be selected
5208// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005209SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005210X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005211 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005212
Chris Lattner41621a22009-06-26 19:22:52 +00005213 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5214 // global base reg.
5215 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005216 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005217 CodeModel::Model M = getTargetMachine().getCodeModel();
5218
Chris Lattner4f066492009-07-11 20:29:19 +00005219 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005220 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005221 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005222 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005223 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005224 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005225 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005226
Evan Cheng1606e8e2009-03-13 07:51:59 +00005227 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005228 CP->getAlignment(),
5229 CP->getOffset(), OpFlag);
5230 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005231 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005232 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005233 if (OpFlag) {
5234 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005235 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005236 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005237 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005238 }
5239
5240 return Result;
5241}
5242
Dan Gohmand858e902010-04-17 15:26:15 +00005243SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005244 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005245
Chris Lattner18c59872009-06-27 04:16:01 +00005246 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5247 // global base reg.
5248 unsigned char OpFlag = 0;
5249 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005250 CodeModel::Model M = getTargetMachine().getCodeModel();
5251
Chris Lattner4f066492009-07-11 20:29:19 +00005252 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005253 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005254 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005255 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005256 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005257 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005258 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005259
Chris Lattner18c59872009-06-27 04:16:01 +00005260 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5261 OpFlag);
5262 DebugLoc DL = JT->getDebugLoc();
5263 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005264
Chris Lattner18c59872009-06-27 04:16:01 +00005265 // With PIC, the address is actually $g + Offset.
5266 if (OpFlag) {
5267 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5268 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005269 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005270 Result);
5271 }
Eric Christopherfd179292009-08-27 18:07:15 +00005272
Chris Lattner18c59872009-06-27 04:16:01 +00005273 return Result;
5274}
5275
5276SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005277X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00005278 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005279
Chris Lattner18c59872009-06-27 04:16:01 +00005280 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5281 // global base reg.
5282 unsigned char OpFlag = 0;
5283 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005284 CodeModel::Model M = getTargetMachine().getCodeModel();
5285
Chris Lattner4f066492009-07-11 20:29:19 +00005286 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005287 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005288 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005289 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005290 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005291 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005292 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005293
Chris Lattner18c59872009-06-27 04:16:01 +00005294 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005295
Chris Lattner18c59872009-06-27 04:16:01 +00005296 DebugLoc DL = Op.getDebugLoc();
5297 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005298
5299
Chris Lattner18c59872009-06-27 04:16:01 +00005300 // With PIC, the address is actually $g + Offset.
5301 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005302 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005303 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5304 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005305 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005306 Result);
5307 }
Eric Christopherfd179292009-08-27 18:07:15 +00005308
Chris Lattner18c59872009-06-27 04:16:01 +00005309 return Result;
5310}
5311
Dan Gohman475871a2008-07-27 21:46:04 +00005312SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005313X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00005314 // Create the TargetBlockAddressAddress node.
5315 unsigned char OpFlags =
5316 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005317 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005318 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005319 DebugLoc dl = Op.getDebugLoc();
5320 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5321 /*isTarget=*/true, OpFlags);
5322
Dan Gohmanf705adb2009-10-30 01:28:02 +00005323 if (Subtarget->isPICStyleRIPRel() &&
5324 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005325 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5326 else
5327 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005328
Dan Gohman29cbade2009-11-20 23:18:13 +00005329 // With PIC, the address is actually $g + Offset.
5330 if (isGlobalRelativeToPICBase(OpFlags)) {
5331 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5332 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5333 Result);
5334 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005335
5336 return Result;
5337}
5338
5339SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005340X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005341 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005342 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005343 // Create the TargetGlobalAddress node, folding in the constant
5344 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005345 unsigned char OpFlags =
5346 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005347 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005348 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005349 if (OpFlags == X86II::MO_NO_FLAG &&
5350 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005351 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00005352 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005353 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005354 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00005355 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005356 }
Eric Christopherfd179292009-08-27 18:07:15 +00005357
Chris Lattner4f066492009-07-11 20:29:19 +00005358 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005359 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005360 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5361 else
5362 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005363
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005364 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005365 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005366 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5367 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005368 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005369 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
Chris Lattner36c25012009-07-10 07:34:39 +00005371 // For globals that require a load from a stub to get the address, emit the
5372 // load.
5373 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005374 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005375 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005376
Dan Gohman6520e202008-10-18 02:06:02 +00005377 // If there was a non-zero offset that we didn't fold, create an explicit
5378 // addition for it.
5379 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005380 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005381 DAG.getConstant(Offset, getPointerTy()));
5382
Evan Cheng0db9fe62006-04-25 20:13:52 +00005383 return Result;
5384}
5385
Evan Chengda43bcf2008-09-24 00:05:32 +00005386SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005387X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00005388 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005389 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005390 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005391}
5392
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005393static SDValue
5394GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005395 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005396 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005397 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005398 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005399 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00005400 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005401 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005402 GA->getOffset(),
5403 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005404 if (InFlag) {
5405 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005406 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005407 } else {
5408 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005409 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005410 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005411
5412 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00005413 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005414
Rafael Espindola15f1b662009-04-24 12:59:40 +00005415 SDValue Flag = Chain.getValue(1);
5416 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005417}
5418
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005419// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005420static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005421LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005422 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005423 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005424 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5425 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005426 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005427 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005428 InFlag = Chain.getValue(1);
5429
Chris Lattnerb903bed2009-06-26 21:20:29 +00005430 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005431}
5432
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005433// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005434static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005435LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005436 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005437 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5438 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005439}
5440
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005441// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5442// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005443static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005444 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005445 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005446 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005447 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005448 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005449 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005450 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005451 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005452
5453 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005454 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005455
Chris Lattnerb903bed2009-06-26 21:20:29 +00005456 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005457 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5458 // initialexec.
5459 unsigned WrapperKind = X86ISD::Wrapper;
5460 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005461 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005462 } else if (is64Bit) {
5463 assert(model == TLSModel::InitialExec);
5464 OperandFlags = X86II::MO_GOTTPOFF;
5465 WrapperKind = X86ISD::WrapperRIP;
5466 } else {
5467 assert(model == TLSModel::InitialExec);
5468 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005469 }
Eric Christopherfd179292009-08-27 18:07:15 +00005470
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005471 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5472 // exec)
Devang Patel0d881da2010-07-06 22:08:15 +00005473 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
5474 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005475 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005476 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005477
Rafael Espindola9a580232009-02-27 13:37:18 +00005478 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005479 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005480 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005481
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005482 // The address of the thread local variable is the add of the thread
5483 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005484 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005485}
5486
Dan Gohman475871a2008-07-27 21:46:04 +00005487SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005488X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher30ef0e52010-06-03 04:07:48 +00005489
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005490 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005491 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005492
Eric Christopher30ef0e52010-06-03 04:07:48 +00005493 if (Subtarget->isTargetELF()) {
5494 // TODO: implement the "local dynamic" model
5495 // TODO: implement the "initial exec"model for pic executables
5496
5497 // If GV is an alias then use the aliasee for determining
5498 // thread-localness.
5499 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5500 GV = GA->resolveAliasedGlobal(false);
5501
5502 TLSModel::Model model
5503 = getTLSModel(GV, getTargetMachine().getRelocationModel());
5504
5505 switch (model) {
5506 case TLSModel::GeneralDynamic:
5507 case TLSModel::LocalDynamic: // not implemented
5508 if (Subtarget->is64Bit())
5509 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
5510 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
5511
5512 case TLSModel::InitialExec:
5513 case TLSModel::LocalExec:
5514 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5515 Subtarget->is64Bit());
5516 }
5517 } else if (Subtarget->isTargetDarwin()) {
5518 // Darwin only has one model of TLS. Lower to that.
5519 unsigned char OpFlag = 0;
5520 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
5521 X86ISD::WrapperRIP : X86ISD::Wrapper;
5522
5523 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5524 // global base reg.
5525 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
5526 !Subtarget->is64Bit();
5527 if (PIC32)
5528 OpFlag = X86II::MO_TLVP_PIC_BASE;
5529 else
5530 OpFlag = X86II::MO_TLVP;
Devang Patel0d881da2010-07-06 22:08:15 +00005531 DebugLoc DL = Op.getDebugLoc();
5532 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopher30ef0e52010-06-03 04:07:48 +00005533 getPointerTy(),
5534 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00005535 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
5536
5537 // With PIC32, the address is actually $g + Offset.
5538 if (PIC32)
5539 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5540 DAG.getNode(X86ISD::GlobalBaseReg,
5541 DebugLoc(), getPointerTy()),
5542 Offset);
5543
5544 // Lowering the machine isd will make sure everything is in the right
5545 // location.
5546 SDValue Args[] = { Offset };
5547 SDValue Chain = DAG.getNode(X86ISD::TLSCALL, DL, MVT::Other, Args, 1);
5548
5549 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
5550 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
5551 MFI->setAdjustsStack(true);
Eric Christopherfd179292009-08-27 18:07:15 +00005552
Eric Christopher30ef0e52010-06-03 04:07:48 +00005553 // And our return value (tls address) is in the standard call return value
5554 // location.
5555 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
5556 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005557 }
Eric Christopher30ef0e52010-06-03 04:07:48 +00005558
5559 assert(false &&
5560 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00005561
Torok Edwinc23197a2009-07-14 16:55:14 +00005562 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005563 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005564}
5565
Evan Cheng0db9fe62006-04-25 20:13:52 +00005566
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005567/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005568/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00005569SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005570 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005571 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005572 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005573 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005574 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue ShOpLo = Op.getOperand(0);
5576 SDValue ShOpHi = Op.getOperand(1);
5577 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005578 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005579 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005580 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005581
Dan Gohman475871a2008-07-27 21:46:04 +00005582 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005583 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005584 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5585 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005586 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005587 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5588 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005589 }
Evan Chenge3413162006-01-09 18:33:28 +00005590
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5592 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005593 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005594 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005595
Dan Gohman475871a2008-07-27 21:46:04 +00005596 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005597 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005598 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5599 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005600
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005601 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005602 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5603 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005604 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005605 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5606 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005607 }
5608
Dan Gohman475871a2008-07-27 21:46:04 +00005609 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005610 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005611}
Evan Chenga3195e82006-01-12 22:54:21 +00005612
Dan Gohmand858e902010-04-17 15:26:15 +00005613SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
5614 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005615 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005616
5617 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005619 return Op;
5620 }
5621 return SDValue();
5622 }
5623
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005625 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005626
Eli Friedman36df4992009-05-27 00:47:34 +00005627 // These are really Legal; return the operand so the caller accepts it as
5628 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005630 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005632 Subtarget->is64Bit()) {
5633 return Op;
5634 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005635
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005636 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005637 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005638 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005639 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005640 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005641 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005642 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005643 PseudoSourceValue::getFixedStack(SSFI), 0,
5644 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005645 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5646}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005647
Owen Andersone50ed302009-08-10 22:56:29 +00005648SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005649 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00005650 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005651 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005652 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005653 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005654 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005655 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005657 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005658 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005659 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005660 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005661 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005662
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005663 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005664 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005665 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005666
5667 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5668 // shouldn't be necessary except that RFP cannot be live across
5669 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005670 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005671 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005672 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005673 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005674 SDValue Ops[] = {
5675 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5676 };
5677 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005678 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005679 PseudoSourceValue::getFixedStack(SSFI), 0,
5680 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005681 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005682
Evan Cheng0db9fe62006-04-25 20:13:52 +00005683 return Result;
5684}
5685
Bill Wendling8b8a6362009-01-17 03:56:04 +00005686// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005687SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
5688 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005689 // This algorithm is not obvious. Here it is in C code, more or less:
5690 /*
5691 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5692 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5693 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005694
Bill Wendling8b8a6362009-01-17 03:56:04 +00005695 // Copy ints to xmm registers.
5696 __m128i xh = _mm_cvtsi32_si128( hi );
5697 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005698
Bill Wendling8b8a6362009-01-17 03:56:04 +00005699 // Combine into low half of a single xmm register.
5700 __m128i x = _mm_unpacklo_epi32( xh, xl );
5701 __m128d d;
5702 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005703
Bill Wendling8b8a6362009-01-17 03:56:04 +00005704 // Merge in appropriate exponents to give the integer bits the right
5705 // magnitude.
5706 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005707
Bill Wendling8b8a6362009-01-17 03:56:04 +00005708 // Subtract away the biases to deal with the IEEE-754 double precision
5709 // implicit 1.
5710 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005711
Bill Wendling8b8a6362009-01-17 03:56:04 +00005712 // All conversions up to here are exact. The correctly rounded result is
5713 // calculated using the current rounding mode using the following
5714 // horizontal add.
5715 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5716 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5717 // store doesn't really need to be here (except
5718 // maybe to zero the other double)
5719 return sd;
5720 }
5721 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005722
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005723 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005724 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005725
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005726 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005727 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005728 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5729 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5730 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5731 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005732 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005733 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005734
Bill Wendling8b8a6362009-01-17 03:56:04 +00005735 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005736 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005737 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005738 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005739 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005740 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005741 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005742
Owen Anderson825b72b2009-08-11 20:47:22 +00005743 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5744 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005745 Op.getOperand(0),
5746 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005747 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5748 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005749 Op.getOperand(0),
5750 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005751 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5752 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005753 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005754 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005755 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5756 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5757 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005758 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005759 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005761
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005762 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005763 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005764 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5765 DAG.getUNDEF(MVT::v2f64), ShufMask);
5766 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5767 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005768 DAG.getIntPtrConstant(0));
5769}
5770
Bill Wendling8b8a6362009-01-17 03:56:04 +00005771// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00005772SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
5773 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005774 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005775 // FP constant to bias correct the final result.
5776 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005777 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005778
5779 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5781 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005782 Op.getOperand(0),
5783 DAG.getIntPtrConstant(0)));
5784
Owen Anderson825b72b2009-08-11 20:47:22 +00005785 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5786 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005787 DAG.getIntPtrConstant(0));
5788
5789 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5791 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005792 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 MVT::v2f64, Load)),
5794 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005795 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 MVT::v2f64, Bias)));
5797 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5798 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005799 DAG.getIntPtrConstant(0));
5800
5801 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005803
5804 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005805 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005806
Owen Anderson825b72b2009-08-11 20:47:22 +00005807 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005808 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005809 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005811 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005812 }
5813
5814 // Handle final rounding.
5815 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005816}
5817
Dan Gohmand858e902010-04-17 15:26:15 +00005818SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
5819 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005820 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005821 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005822
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005823 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00005824 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5825 // the optimization here.
5826 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005827 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005828
Owen Andersone50ed302009-08-10 22:56:29 +00005829 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005830 EVT DstVT = Op.getValueType();
5831 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005832 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005833 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00005834 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00005835
5836 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005838 if (SrcVT == MVT::i32) {
5839 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5840 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5841 getPointerTy(), StackSlot, WordOff);
5842 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5843 StackSlot, NULL, 0, false, false, 0);
5844 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
5845 OffsetSlot, NULL, 0, false, false, 0);
5846 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
5847 return Fild;
5848 }
5849
5850 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
5851 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005852 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005853 // For i64 source, we need to add the appropriate power of 2 if the input
5854 // was negative. This is the same as the optimization in
5855 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
5856 // we must be careful to do the computation in x87 extended precision, not
5857 // in SSE. (The generic code can't know it's OK to do this, or how to.)
5858 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
5859 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
5860 SDValue Fild = DAG.getNode(X86ISD::FILD, dl, Tys, Ops, 3);
5861
5862 APInt FF(32, 0x5F800000ULL);
5863
5864 // Check whether the sign bit is set.
5865 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
5866 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
5867 ISD::SETLT);
5868
5869 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
5870 SDValue FudgePtr = DAG.getConstantPool(
5871 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
5872 getPointerTy());
5873
5874 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
5875 SDValue Zero = DAG.getIntPtrConstant(0);
5876 SDValue Four = DAG.getIntPtrConstant(4);
5877 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
5878 Zero, Four);
5879 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
5880
5881 // Load the value out, extending it from f32 to f80.
5882 // FIXME: Avoid the extend by constructing the right constant pool?
Evan Chengbcc80172010-07-07 22:15:37 +00005883 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, MVT::f80, dl, DAG.getEntryNode(),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00005884 FudgePtr, PseudoSourceValue::getConstantPool(),
5885 0, MVT::f32, false, false, 4);
5886 // Extend everything to 80 bits to force it to be done on x87.
5887 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
5888 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00005889}
5890
Dan Gohman475871a2008-07-27 21:46:04 +00005891std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00005892FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005893 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005894
Owen Andersone50ed302009-08-10 22:56:29 +00005895 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005896
5897 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5899 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005900 }
5901
Owen Anderson825b72b2009-08-11 20:47:22 +00005902 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5903 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005904 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005905
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005906 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005907 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005908 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005909 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005910 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005911 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005912 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005913 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005914
Evan Cheng87c89352007-10-15 20:11:21 +00005915 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5916 // stack slot.
5917 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005918 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005919 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005920 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005921
Evan Cheng0db9fe62006-04-25 20:13:52 +00005922 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005923 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005924 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5926 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5927 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005928 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005929
Dan Gohman475871a2008-07-27 21:46:04 +00005930 SDValue Chain = DAG.getEntryNode();
5931 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005932 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005933 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005934 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005935 PseudoSourceValue::getFixedStack(SSFI), 0,
5936 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005937 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005938 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005939 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5940 };
Dale Johannesenace16102009-02-03 19:33:06 +00005941 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005942 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005943 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005944 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5945 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005946
Evan Cheng0db9fe62006-04-25 20:13:52 +00005947 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005948 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005949 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005950
Chris Lattner27a6c732007-11-24 07:07:01 +00005951 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005952}
5953
Dan Gohmand858e902010-04-17 15:26:15 +00005954SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
5955 SelectionDAG &DAG) const {
Eli Friedman23ef1052009-06-06 03:57:58 +00005956 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005957 if (Op.getValueType() == MVT::v2i32 &&
5958 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005959 return Op;
5960 }
5961 return SDValue();
5962 }
5963
Eli Friedman948e95a2009-05-23 09:59:16 +00005964 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005965 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005966 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5967 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005968
Chris Lattner27a6c732007-11-24 07:07:01 +00005969 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005970 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005971 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005972}
5973
Dan Gohmand858e902010-04-17 15:26:15 +00005974SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
5975 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00005976 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5977 SDValue FIST = Vals.first, StackSlot = Vals.second;
5978 assert(FIST.getNode() && "Unexpected failure");
5979
5980 // Load the result.
5981 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005982 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005983}
5984
Dan Gohmand858e902010-04-17 15:26:15 +00005985SDValue X86TargetLowering::LowerFABS(SDValue Op,
5986 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005987 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005988 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005989 EVT VT = Op.getValueType();
5990 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005991 if (VT.isVector())
5992 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005993 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005994 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005995 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005996 CV.push_back(C);
5997 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005998 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005999 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00006000 CV.push_back(C);
6001 CV.push_back(C);
6002 CV.push_back(C);
6003 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006004 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006005 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006006 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006007 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006008 PseudoSourceValue::getConstantPool(), 0,
6009 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006010 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006011}
6012
Dan Gohmand858e902010-04-17 15:26:15 +00006013SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006014 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006015 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006016 EVT VT = Op.getValueType();
6017 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00006018 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00006019 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006020 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006021 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006022 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00006023 CV.push_back(C);
6024 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006025 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006026 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00006027 CV.push_back(C);
6028 CV.push_back(C);
6029 CV.push_back(C);
6030 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006031 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006032 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006033 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006034 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006035 PseudoSourceValue::getConstantPool(), 0,
6036 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006037 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00006038 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006039 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
6040 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00006041 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00006042 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00006043 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00006044 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00006045 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006046}
6047
Dan Gohmand858e902010-04-17 15:26:15 +00006048SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00006049 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00006050 SDValue Op0 = Op.getOperand(0);
6051 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006052 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006053 EVT VT = Op.getValueType();
6054 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00006055
6056 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006057 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006058 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006059 SrcVT = VT;
6060 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006061 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006062 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00006063 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006064 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00006065 }
6066
6067 // At this point the operands and the result should have the same
6068 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00006069
Evan Cheng68c47cb2007-01-05 07:55:56 +00006070 // First get the sign bit of second operand.
6071 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00006072 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006073 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
6074 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006075 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006076 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
6077 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6078 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6079 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006080 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006081 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006082 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006083 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006084 PseudoSourceValue::getConstantPool(), 0,
6085 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006086 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006087
6088 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00006089 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006090 // Op0 is MVT::f32, Op1 is MVT::f64.
6091 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
6092 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
6093 DAG.getConstant(32, MVT::i32));
6094 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
6095 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00006096 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00006097 }
6098
Evan Cheng73d6cf12007-01-05 21:37:56 +00006099 // Clear first operand sign bit.
6100 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00006101 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006102 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
6103 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006104 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00006105 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
6106 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6107 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
6108 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00006109 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00006110 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00006111 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006112 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00006113 PseudoSourceValue::getConstantPool(), 0,
6114 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00006115 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00006116
6117 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00006118 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006119}
6120
Dan Gohman076aee32009-03-04 19:44:21 +00006121/// Emit nodes that will be selected as "test Op0,Op0", or something
6122/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006123SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006124 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006125 DebugLoc dl = Op.getDebugLoc();
6126
Dan Gohman31125812009-03-07 01:58:32 +00006127 // CF and OF aren't always set the way we want. Determine which
6128 // of these we need.
6129 bool NeedCF = false;
6130 bool NeedOF = false;
6131 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006132 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00006133 case X86::COND_A: case X86::COND_AE:
6134 case X86::COND_B: case X86::COND_BE:
6135 NeedCF = true;
6136 break;
6137 case X86::COND_G: case X86::COND_GE:
6138 case X86::COND_L: case X86::COND_LE:
6139 case X86::COND_O: case X86::COND_NO:
6140 NeedOF = true;
6141 break;
Dan Gohman31125812009-03-07 01:58:32 +00006142 }
6143
Dan Gohman076aee32009-03-04 19:44:21 +00006144 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00006145 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
6146 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006147 if (Op.getResNo() != 0 || NeedOF || NeedCF)
6148 // Emit a CMP with 0, which is the TEST pattern.
6149 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6150 DAG.getConstant(0, Op.getValueType()));
6151
6152 unsigned Opcode = 0;
6153 unsigned NumOperands = 0;
6154 switch (Op.getNode()->getOpcode()) {
6155 case ISD::ADD:
6156 // Due to an isel shortcoming, be conservative if this add is likely to be
6157 // selected as part of a load-modify-store instruction. When the root node
6158 // in a match is a store, isel doesn't know how to remap non-chain non-flag
6159 // uses of other nodes in the match, such as the ADD in this case. This
6160 // leads to the ADD being left around and reselected, with the result being
6161 // two adds in the output. Alas, even if none our users are stores, that
6162 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
6163 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
6164 // climbing the DAG back to the root, and it doesn't seem to be worth the
6165 // effort.
6166 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Dan Gohman076aee32009-03-04 19:44:21 +00006167 UE = Op.getNode()->use_end(); UI != UE; ++UI)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006168 if (UI->getOpcode() != ISD::CopyToReg && UI->getOpcode() != ISD::SETCC)
6169 goto default_case;
6170
6171 if (ConstantSDNode *C =
6172 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
6173 // An add of one will be selected as an INC.
6174 if (C->getAPIntValue() == 1) {
6175 Opcode = X86ISD::INC;
6176 NumOperands = 1;
6177 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00006178 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006179
6180 // An add of negative one (subtract of one) will be selected as a DEC.
6181 if (C->getAPIntValue().isAllOnesValue()) {
6182 Opcode = X86ISD::DEC;
6183 NumOperands = 1;
6184 break;
6185 }
Dan Gohman076aee32009-03-04 19:44:21 +00006186 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006187
6188 // Otherwise use a regular EFLAGS-setting add.
6189 Opcode = X86ISD::ADD;
6190 NumOperands = 2;
6191 break;
6192 case ISD::AND: {
6193 // If the primary and result isn't used, don't bother using X86ISD::AND,
6194 // because a TEST instruction will be better.
6195 bool NonFlagUse = false;
6196 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6197 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
6198 SDNode *User = *UI;
6199 unsigned UOpNo = UI.getOperandNo();
6200 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
6201 // Look pass truncate.
6202 UOpNo = User->use_begin().getOperandNo();
6203 User = *User->use_begin();
6204 }
6205
6206 if (User->getOpcode() != ISD::BRCOND &&
6207 User->getOpcode() != ISD::SETCC &&
6208 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
6209 NonFlagUse = true;
6210 break;
6211 }
Dan Gohman076aee32009-03-04 19:44:21 +00006212 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006213
6214 if (!NonFlagUse)
6215 break;
6216 }
6217 // FALL THROUGH
6218 case ISD::SUB:
6219 case ISD::OR:
6220 case ISD::XOR:
6221 // Due to the ISEL shortcoming noted above, be conservative if this op is
6222 // likely to be selected as part of a load-modify-store instruction.
6223 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
6224 UE = Op.getNode()->use_end(); UI != UE; ++UI)
6225 if (UI->getOpcode() == ISD::STORE)
6226 goto default_case;
6227
6228 // Otherwise use a regular EFLAGS-setting instruction.
6229 switch (Op.getNode()->getOpcode()) {
6230 default: llvm_unreachable("unexpected operator!");
6231 case ISD::SUB: Opcode = X86ISD::SUB; break;
6232 case ISD::OR: Opcode = X86ISD::OR; break;
6233 case ISD::XOR: Opcode = X86ISD::XOR; break;
6234 case ISD::AND: Opcode = X86ISD::AND; break;
6235 }
6236
6237 NumOperands = 2;
6238 break;
6239 case X86ISD::ADD:
6240 case X86ISD::SUB:
6241 case X86ISD::INC:
6242 case X86ISD::DEC:
6243 case X86ISD::OR:
6244 case X86ISD::XOR:
6245 case X86ISD::AND:
6246 return SDValue(Op.getNode(), 1);
6247 default:
6248 default_case:
6249 break;
Dan Gohman076aee32009-03-04 19:44:21 +00006250 }
6251
Bill Wendlingc25ccf82010-06-28 21:08:32 +00006252 if (Opcode == 0)
6253 // Emit a CMP with 0, which is the TEST pattern.
6254 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
6255 DAG.getConstant(0, Op.getValueType()));
6256
6257 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
6258 SmallVector<SDValue, 4> Ops;
6259 for (unsigned i = 0; i != NumOperands; ++i)
6260 Ops.push_back(Op.getOperand(i));
6261
6262 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
6263 DAG.ReplaceAllUsesWith(Op, New);
6264 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00006265}
6266
6267/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6268/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006269SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00006270 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00006271 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6272 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00006273 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006274
6275 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006276 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006277}
6278
Evan Chengd40d03e2010-01-06 19:38:29 +00006279/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6280/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00006281SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
6282 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006283 SDValue Op0 = And.getOperand(0);
6284 SDValue Op1 = And.getOperand(1);
6285 if (Op0.getOpcode() == ISD::TRUNCATE)
6286 Op0 = Op0.getOperand(0);
6287 if (Op1.getOpcode() == ISD::TRUNCATE)
6288 Op1 = Op1.getOperand(0);
6289
Evan Chengd40d03e2010-01-06 19:38:29 +00006290 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006291 if (Op1.getOpcode() == ISD::SHL)
6292 std::swap(Op0, Op1);
6293 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006294 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6295 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00006296 // If we looked past a truncate, check that it's only truncating away
6297 // known zeros.
6298 unsigned BitWidth = Op0.getValueSizeInBits();
6299 unsigned AndBitWidth = And.getValueSizeInBits();
6300 if (BitWidth > AndBitWidth) {
6301 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
6302 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
6303 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
6304 return SDValue();
6305 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006306 LHS = Op1;
6307 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006308 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006309 } else if (Op1.getOpcode() == ISD::Constant) {
6310 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6311 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006312 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6313 LHS = AndLHS.getOperand(0);
6314 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006315 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006316 }
Evan Cheng0488db92007-09-25 01:57:46 +00006317
Evan Chengd40d03e2010-01-06 19:38:29 +00006318 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006319 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006320 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006321 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006322 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006323 // Also promote i16 to i32 for performance / code size reason.
6324 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00006325 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00006326 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006327
Evan Chengd40d03e2010-01-06 19:38:29 +00006328 // If the operand types disagree, extend the shift amount to match. Since
6329 // BT ignores high bits (like shifts) we can use anyextend.
6330 if (LHS.getValueType() != RHS.getValueType())
6331 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006332
Evan Chengd40d03e2010-01-06 19:38:29 +00006333 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6334 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6335 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6336 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006337 }
6338
Evan Cheng54de3ea2010-01-05 06:52:31 +00006339 return SDValue();
6340}
6341
Dan Gohmand858e902010-04-17 15:26:15 +00006342SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng54de3ea2010-01-05 06:52:31 +00006343 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6344 SDValue Op0 = Op.getOperand(0);
6345 SDValue Op1 = Op.getOperand(1);
6346 DebugLoc dl = Op.getDebugLoc();
6347 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6348
6349 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006350 // Lower (X & (1 << N)) == 0 to BT(X, N).
6351 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6352 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6353 if (Op0.getOpcode() == ISD::AND &&
6354 Op0.hasOneUse() &&
6355 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00006356 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00006357 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6358 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6359 if (NewSetCC.getNode())
6360 return NewSetCC;
6361 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006362
Evan Cheng2c755ba2010-02-27 07:36:59 +00006363 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6364 if (Op0.getOpcode() == X86ISD::SETCC &&
6365 Op1.getOpcode() == ISD::Constant &&
6366 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6367 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6368 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6369 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6370 bool Invert = (CC == ISD::SETNE) ^
6371 cast<ConstantSDNode>(Op1)->isNullValue();
6372 if (Invert)
6373 CCode = X86::GetOppositeBranchCondition(CCode);
6374 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6375 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6376 }
6377
Evan Chenge5b51ac2010-04-17 06:13:15 +00006378 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006379 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006380 if (X86CC == X86::COND_INVALID)
6381 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006382
Evan Cheng552f09a2010-04-26 19:06:11 +00006383 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006384
6385 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006386 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006387 return DAG.getNode(ISD::AND, dl, MVT::i8,
6388 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6389 DAG.getConstant(X86CC, MVT::i8), Cond),
6390 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006391
Owen Anderson825b72b2009-08-11 20:47:22 +00006392 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6393 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006394}
6395
Dan Gohmand858e902010-04-17 15:26:15 +00006396SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006397 SDValue Cond;
6398 SDValue Op0 = Op.getOperand(0);
6399 SDValue Op1 = Op.getOperand(1);
6400 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006401 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006402 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6403 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006404 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006405
6406 if (isFP) {
6407 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006408 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006409 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6410 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006411 bool Swap = false;
6412
6413 switch (SetCCOpcode) {
6414 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006415 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006416 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006417 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006418 case ISD::SETGT: Swap = true; // Fallthrough
6419 case ISD::SETLT:
6420 case ISD::SETOLT: SSECC = 1; break;
6421 case ISD::SETOGE:
6422 case ISD::SETGE: Swap = true; // Fallthrough
6423 case ISD::SETLE:
6424 case ISD::SETOLE: SSECC = 2; break;
6425 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006426 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006427 case ISD::SETNE: SSECC = 4; break;
6428 case ISD::SETULE: Swap = true;
6429 case ISD::SETUGE: SSECC = 5; break;
6430 case ISD::SETULT: Swap = true;
6431 case ISD::SETUGT: SSECC = 6; break;
6432 case ISD::SETO: SSECC = 7; break;
6433 }
6434 if (Swap)
6435 std::swap(Op0, Op1);
6436
Nate Begemanfb8ead02008-07-25 19:05:58 +00006437 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006438 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006439 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006440 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006441 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6442 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006443 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006444 }
6445 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006446 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006447 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6448 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006449 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006450 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006451 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006452 }
6453 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006454 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006455 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006456
Nate Begeman30a0de92008-07-17 16:51:19 +00006457 // We are handling one of the integer comparisons here. Since SSE only has
6458 // GT and EQ comparisons for integer, swapping operands and multiple
6459 // operations may be required for some comparisons.
6460 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6461 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006462
Owen Anderson825b72b2009-08-11 20:47:22 +00006463 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006464 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006465 case MVT::v8i8:
6466 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6467 case MVT::v4i16:
6468 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6469 case MVT::v2i32:
6470 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6471 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006472 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006473
Nate Begeman30a0de92008-07-17 16:51:19 +00006474 switch (SetCCOpcode) {
6475 default: break;
6476 case ISD::SETNE: Invert = true;
6477 case ISD::SETEQ: Opc = EQOpc; break;
6478 case ISD::SETLT: Swap = true;
6479 case ISD::SETGT: Opc = GTOpc; break;
6480 case ISD::SETGE: Swap = true;
6481 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6482 case ISD::SETULT: Swap = true;
6483 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6484 case ISD::SETUGE: Swap = true;
6485 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6486 }
6487 if (Swap)
6488 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006489
Nate Begeman30a0de92008-07-17 16:51:19 +00006490 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6491 // bits of the inputs before performing those operations.
6492 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006493 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006494 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6495 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006496 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006497 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6498 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006499 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6500 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006501 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006502
Dale Johannesenace16102009-02-03 19:33:06 +00006503 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006504
6505 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006506 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006507 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006508
Nate Begeman30a0de92008-07-17 16:51:19 +00006509 return Result;
6510}
Evan Cheng0488db92007-09-25 01:57:46 +00006511
Evan Cheng370e5342008-12-03 08:38:43 +00006512// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006513static bool isX86LogicalCmp(SDValue Op) {
6514 unsigned Opc = Op.getNode()->getOpcode();
6515 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6516 return true;
6517 if (Op.getResNo() == 1 &&
6518 (Opc == X86ISD::ADD ||
6519 Opc == X86ISD::SUB ||
6520 Opc == X86ISD::SMUL ||
6521 Opc == X86ISD::UMUL ||
6522 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006523 Opc == X86ISD::DEC ||
6524 Opc == X86ISD::OR ||
6525 Opc == X86ISD::XOR ||
6526 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006527 return true;
6528
6529 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006530}
6531
Dan Gohmand858e902010-04-17 15:26:15 +00006532SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006533 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006534 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006535 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006536 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006537
Dan Gohman1a492952009-10-20 16:22:37 +00006538 if (Cond.getOpcode() == ISD::SETCC) {
6539 SDValue NewCond = LowerSETCC(Cond, DAG);
6540 if (NewCond.getNode())
6541 Cond = NewCond;
6542 }
Evan Cheng734503b2006-09-11 02:19:56 +00006543
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006544 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6545 SDValue Op1 = Op.getOperand(1);
6546 SDValue Op2 = Op.getOperand(2);
6547 if (Cond.getOpcode() == X86ISD::SETCC &&
6548 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6549 SDValue Cmp = Cond.getOperand(1);
6550 if (Cmp.getOpcode() == X86ISD::CMP) {
6551 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6552 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6553 ConstantSDNode *RHSC =
6554 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6555 if (N1C && N1C->isAllOnesValue() &&
6556 N2C && N2C->isNullValue() &&
6557 RHSC && RHSC->isNullValue()) {
6558 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006559 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006560 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6561 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6562 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6563 }
6564 }
6565 }
6566
Evan Chengad9c0a32009-12-15 00:53:42 +00006567 // Look pass (and (setcc_carry (cmp ...)), 1).
6568 if (Cond.getOpcode() == ISD::AND &&
6569 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6570 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6571 if (C && C->getAPIntValue() == 1)
6572 Cond = Cond.getOperand(0);
6573 }
6574
Evan Cheng3f41d662007-10-08 22:16:29 +00006575 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6576 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006577 if (Cond.getOpcode() == X86ISD::SETCC ||
6578 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006579 CC = Cond.getOperand(0);
6580
Dan Gohman475871a2008-07-27 21:46:04 +00006581 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006582 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006583 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006584
Evan Cheng3f41d662007-10-08 22:16:29 +00006585 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006586 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006587 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006588 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006589
Chris Lattnerd1980a52009-03-12 06:52:53 +00006590 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6591 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006592 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006593 addTest = false;
6594 }
6595 }
6596
6597 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006598 // Look pass the truncate.
6599 if (Cond.getOpcode() == ISD::TRUNCATE)
6600 Cond = Cond.getOperand(0);
6601
6602 // We know the result of AND is compared against zero. Try to match
6603 // it to BT.
6604 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6605 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6606 if (NewSetCC.getNode()) {
6607 CC = NewSetCC.getOperand(0);
6608 Cond = NewSetCC.getOperand(1);
6609 addTest = false;
6610 }
6611 }
6612 }
6613
6614 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006615 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006616 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006617 }
6618
Evan Cheng0488db92007-09-25 01:57:46 +00006619 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6620 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006621 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6622 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006623 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006624}
6625
Evan Cheng370e5342008-12-03 08:38:43 +00006626// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6627// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6628// from the AND / OR.
6629static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6630 Opc = Op.getOpcode();
6631 if (Opc != ISD::OR && Opc != ISD::AND)
6632 return false;
6633 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6634 Op.getOperand(0).hasOneUse() &&
6635 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6636 Op.getOperand(1).hasOneUse());
6637}
6638
Evan Cheng961d6d42009-02-02 08:19:07 +00006639// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6640// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006641static bool isXor1OfSetCC(SDValue Op) {
6642 if (Op.getOpcode() != ISD::XOR)
6643 return false;
6644 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6645 if (N1C && N1C->getAPIntValue() == 1) {
6646 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6647 Op.getOperand(0).hasOneUse();
6648 }
6649 return false;
6650}
6651
Dan Gohmand858e902010-04-17 15:26:15 +00006652SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00006653 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006654 SDValue Chain = Op.getOperand(0);
6655 SDValue Cond = Op.getOperand(1);
6656 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006657 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006658 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006659
Dan Gohman1a492952009-10-20 16:22:37 +00006660 if (Cond.getOpcode() == ISD::SETCC) {
6661 SDValue NewCond = LowerSETCC(Cond, DAG);
6662 if (NewCond.getNode())
6663 Cond = NewCond;
6664 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006665#if 0
6666 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006667 else if (Cond.getOpcode() == X86ISD::ADD ||
6668 Cond.getOpcode() == X86ISD::SUB ||
6669 Cond.getOpcode() == X86ISD::SMUL ||
6670 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006671 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006672#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006673
Evan Chengad9c0a32009-12-15 00:53:42 +00006674 // Look pass (and (setcc_carry (cmp ...)), 1).
6675 if (Cond.getOpcode() == ISD::AND &&
6676 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6677 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6678 if (C && C->getAPIntValue() == 1)
6679 Cond = Cond.getOperand(0);
6680 }
6681
Evan Cheng3f41d662007-10-08 22:16:29 +00006682 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6683 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006684 if (Cond.getOpcode() == X86ISD::SETCC ||
6685 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006686 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006687
Dan Gohman475871a2008-07-27 21:46:04 +00006688 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006689 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006690 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006691 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006692 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006693 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006694 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006695 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006696 default: break;
6697 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006698 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006699 // These can only come from an arithmetic instruction with overflow,
6700 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006701 Cond = Cond.getNode()->getOperand(1);
6702 addTest = false;
6703 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006704 }
Evan Cheng0488db92007-09-25 01:57:46 +00006705 }
Evan Cheng370e5342008-12-03 08:38:43 +00006706 } else {
6707 unsigned CondOpc;
6708 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6709 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006710 if (CondOpc == ISD::OR) {
6711 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6712 // two branches instead of an explicit OR instruction with a
6713 // separate test.
6714 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006715 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006716 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006717 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006718 Chain, Dest, CC, Cmp);
6719 CC = Cond.getOperand(1).getOperand(0);
6720 Cond = Cmp;
6721 addTest = false;
6722 }
6723 } else { // ISD::AND
6724 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6725 // two branches instead of an explicit AND instruction with a
6726 // separate test. However, we only do this if this block doesn't
6727 // have a fall-through edge, because this requires an explicit
6728 // jmp when the condition is false.
6729 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006730 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006731 Op.getNode()->hasOneUse()) {
6732 X86::CondCode CCode =
6733 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6734 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006735 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00006736 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00006737 // Look for an unconditional branch following this conditional branch.
6738 // We need this because we need to reverse the successors in order
6739 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00006740 if (User->getOpcode() == ISD::BR) {
6741 SDValue FalseBB = User->getOperand(1);
6742 SDNode *NewBR =
6743 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00006744 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00006745 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00006746 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006747
Dale Johannesene4d209d2009-02-03 20:21:25 +00006748 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006749 Chain, Dest, CC, Cmp);
6750 X86::CondCode CCode =
6751 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6752 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006753 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006754 Cond = Cmp;
6755 addTest = false;
6756 }
6757 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006758 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006759 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6760 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6761 // It should be transformed during dag combiner except when the condition
6762 // is set by a arithmetics with overflow node.
6763 X86::CondCode CCode =
6764 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6765 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006766 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006767 Cond = Cond.getOperand(0).getOperand(1);
6768 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006769 }
Evan Cheng0488db92007-09-25 01:57:46 +00006770 }
6771
6772 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006773 // Look pass the truncate.
6774 if (Cond.getOpcode() == ISD::TRUNCATE)
6775 Cond = Cond.getOperand(0);
6776
6777 // We know the result of AND is compared against zero. Try to match
6778 // it to BT.
6779 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6780 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6781 if (NewSetCC.getNode()) {
6782 CC = NewSetCC.getOperand(0);
6783 Cond = NewSetCC.getOperand(1);
6784 addTest = false;
6785 }
6786 }
6787 }
6788
6789 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006790 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00006791 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006792 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006793 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006794 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006795}
6796
Anton Korobeynikove060b532007-04-17 19:34:00 +00006797
6798// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6799// Calls to _alloca is needed to probe the stack when allocating more than 4k
6800// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6801// that the guard pages used by the OS virtual memory manager are allocated in
6802// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006803SDValue
6804X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006805 SelectionDAG &DAG) const {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006806 assert(Subtarget->isTargetCygMing() &&
6807 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006808 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006809
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006810 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006811 SDValue Chain = Op.getOperand(0);
6812 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006813 // FIXME: Ensure alignment here
6814
Dan Gohman475871a2008-07-27 21:46:04 +00006815 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006816
Owen Anderson825b72b2009-08-11 20:47:22 +00006817 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006818
Dale Johannesendd64c412009-02-04 00:33:20 +00006819 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006820 Flag = Chain.getValue(1);
6821
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006822 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006823
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006824 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6825 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006826
Dale Johannesendd64c412009-02-04 00:33:20 +00006827 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006828
Dan Gohman475871a2008-07-27 21:46:04 +00006829 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006830 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006831}
6832
Dan Gohmand858e902010-04-17 15:26:15 +00006833SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00006834 MachineFunction &MF = DAG.getMachineFunction();
6835 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
6836
Dan Gohman69de1932008-02-06 22:27:42 +00006837 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006838 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006839
Evan Cheng25ab6902006-09-08 06:48:29 +00006840 if (!Subtarget->is64Bit()) {
6841 // vastart just stores the address of the VarArgsFrameIndex slot into the
6842 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00006843 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6844 getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006845 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6846 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006847 }
6848
6849 // __va_list_tag:
6850 // gp_offset (0 - 6 * 8)
6851 // fp_offset (48 - 48 + 8 * 16)
6852 // overflow_arg_area (point to parameters coming in memory).
6853 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006854 SmallVector<SDValue, 8> MemOps;
6855 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006856 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006857 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006858 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
6859 MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006860 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006861 MemOps.push_back(Store);
6862
6863 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006864 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006865 FIN, DAG.getIntPtrConstant(4));
6866 Store = DAG.getStore(Op.getOperand(0), dl,
Dan Gohman1e93df62010-04-17 14:41:14 +00006867 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
6868 MVT::i32),
Dan Gohman01dcb182010-07-09 01:06:48 +00006869 FIN, SV, 4, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006870 MemOps.push_back(Store);
6871
6872 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006873 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006874 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00006875 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
6876 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006877 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 8,
David Greene67c9d422010-02-15 16:53:33 +00006878 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006879 MemOps.push_back(Store);
6880
6881 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006882 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006883 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00006884 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
6885 getPointerTy());
Dan Gohman01dcb182010-07-09 01:06:48 +00006886 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 16,
David Greene67c9d422010-02-15 16:53:33 +00006887 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006888 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006889 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006890 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006891}
6892
Dan Gohmand858e902010-04-17 15:26:15 +00006893SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman9018e832008-05-10 01:26:14 +00006894 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6895 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman9018e832008-05-10 01:26:14 +00006896
Chris Lattner75361b62010-04-07 22:58:41 +00006897 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006898 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006899}
6900
Dan Gohmand858e902010-04-17 15:26:15 +00006901SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00006902 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006903 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006904 SDValue Chain = Op.getOperand(0);
6905 SDValue DstPtr = Op.getOperand(1);
6906 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006907 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6908 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006909 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006910
Dale Johannesendd64c412009-02-04 00:33:20 +00006911 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006912 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6913 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006914}
6915
Dan Gohman475871a2008-07-27 21:46:04 +00006916SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006917X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006918 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006919 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006920 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006921 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006922 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006923 case Intrinsic::x86_sse_comieq_ss:
6924 case Intrinsic::x86_sse_comilt_ss:
6925 case Intrinsic::x86_sse_comile_ss:
6926 case Intrinsic::x86_sse_comigt_ss:
6927 case Intrinsic::x86_sse_comige_ss:
6928 case Intrinsic::x86_sse_comineq_ss:
6929 case Intrinsic::x86_sse_ucomieq_ss:
6930 case Intrinsic::x86_sse_ucomilt_ss:
6931 case Intrinsic::x86_sse_ucomile_ss:
6932 case Intrinsic::x86_sse_ucomigt_ss:
6933 case Intrinsic::x86_sse_ucomige_ss:
6934 case Intrinsic::x86_sse_ucomineq_ss:
6935 case Intrinsic::x86_sse2_comieq_sd:
6936 case Intrinsic::x86_sse2_comilt_sd:
6937 case Intrinsic::x86_sse2_comile_sd:
6938 case Intrinsic::x86_sse2_comigt_sd:
6939 case Intrinsic::x86_sse2_comige_sd:
6940 case Intrinsic::x86_sse2_comineq_sd:
6941 case Intrinsic::x86_sse2_ucomieq_sd:
6942 case Intrinsic::x86_sse2_ucomilt_sd:
6943 case Intrinsic::x86_sse2_ucomile_sd:
6944 case Intrinsic::x86_sse2_ucomigt_sd:
6945 case Intrinsic::x86_sse2_ucomige_sd:
6946 case Intrinsic::x86_sse2_ucomineq_sd: {
6947 unsigned Opc = 0;
6948 ISD::CondCode CC = ISD::SETCC_INVALID;
6949 switch (IntNo) {
6950 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006951 case Intrinsic::x86_sse_comieq_ss:
6952 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006953 Opc = X86ISD::COMI;
6954 CC = ISD::SETEQ;
6955 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006956 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006957 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006958 Opc = X86ISD::COMI;
6959 CC = ISD::SETLT;
6960 break;
6961 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006962 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006963 Opc = X86ISD::COMI;
6964 CC = ISD::SETLE;
6965 break;
6966 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006967 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006968 Opc = X86ISD::COMI;
6969 CC = ISD::SETGT;
6970 break;
6971 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006972 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006973 Opc = X86ISD::COMI;
6974 CC = ISD::SETGE;
6975 break;
6976 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006977 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006978 Opc = X86ISD::COMI;
6979 CC = ISD::SETNE;
6980 break;
6981 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006982 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006983 Opc = X86ISD::UCOMI;
6984 CC = ISD::SETEQ;
6985 break;
6986 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006987 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006988 Opc = X86ISD::UCOMI;
6989 CC = ISD::SETLT;
6990 break;
6991 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006992 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006993 Opc = X86ISD::UCOMI;
6994 CC = ISD::SETLE;
6995 break;
6996 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006997 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006998 Opc = X86ISD::UCOMI;
6999 CC = ISD::SETGT;
7000 break;
7001 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00007002 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00007003 Opc = X86ISD::UCOMI;
7004 CC = ISD::SETGE;
7005 break;
7006 case Intrinsic::x86_sse_ucomineq_ss:
7007 case Intrinsic::x86_sse2_ucomineq_sd:
7008 Opc = X86ISD::UCOMI;
7009 CC = ISD::SETNE;
7010 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00007011 }
Evan Cheng734503b2006-09-11 02:19:56 +00007012
Dan Gohman475871a2008-07-27 21:46:04 +00007013 SDValue LHS = Op.getOperand(1);
7014 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00007015 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00007016 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007017 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
7018 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
7019 DAG.getConstant(X86CC, MVT::i8), Cond);
7020 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00007021 }
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007022 // ptest and testp intrinsics. The intrinsic these come from are designed to
7023 // return an integer value, not just an instruction so lower it to the ptest
7024 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00007025 case Intrinsic::x86_sse41_ptestz:
7026 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007027 case Intrinsic::x86_sse41_ptestnzc:
7028 case Intrinsic::x86_avx_ptestz_256:
7029 case Intrinsic::x86_avx_ptestc_256:
7030 case Intrinsic::x86_avx_ptestnzc_256:
7031 case Intrinsic::x86_avx_vtestz_ps:
7032 case Intrinsic::x86_avx_vtestc_ps:
7033 case Intrinsic::x86_avx_vtestnzc_ps:
7034 case Intrinsic::x86_avx_vtestz_pd:
7035 case Intrinsic::x86_avx_vtestc_pd:
7036 case Intrinsic::x86_avx_vtestnzc_pd:
7037 case Intrinsic::x86_avx_vtestz_ps_256:
7038 case Intrinsic::x86_avx_vtestc_ps_256:
7039 case Intrinsic::x86_avx_vtestnzc_ps_256:
7040 case Intrinsic::x86_avx_vtestz_pd_256:
7041 case Intrinsic::x86_avx_vtestc_pd_256:
7042 case Intrinsic::x86_avx_vtestnzc_pd_256: {
7043 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00007044 unsigned X86CC = 0;
7045 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00007046 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007047 case Intrinsic::x86_avx_vtestz_ps:
7048 case Intrinsic::x86_avx_vtestz_pd:
7049 case Intrinsic::x86_avx_vtestz_ps_256:
7050 case Intrinsic::x86_avx_vtestz_pd_256:
7051 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007052 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007053 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007054 // ZF = 1
7055 X86CC = X86::COND_E;
7056 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007057 case Intrinsic::x86_avx_vtestc_ps:
7058 case Intrinsic::x86_avx_vtestc_pd:
7059 case Intrinsic::x86_avx_vtestc_ps_256:
7060 case Intrinsic::x86_avx_vtestc_pd_256:
7061 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00007062 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007063 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007064 // CF = 1
7065 X86CC = X86::COND_B;
7066 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007067 case Intrinsic::x86_avx_vtestnzc_ps:
7068 case Intrinsic::x86_avx_vtestnzc_pd:
7069 case Intrinsic::x86_avx_vtestnzc_ps_256:
7070 case Intrinsic::x86_avx_vtestnzc_pd_256:
7071 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00007072 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007073 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00007074 // ZF and CF = 0
7075 X86CC = X86::COND_A;
7076 break;
7077 }
Eric Christopherfd179292009-08-27 18:07:15 +00007078
Eric Christopher71c67532009-07-29 00:28:05 +00007079 SDValue LHS = Op.getOperand(1);
7080 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00007081 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
7082 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00007083 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
7084 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
7085 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00007086 }
Evan Cheng5759f972008-05-04 09:15:50 +00007087
7088 // Fix vector shift instructions where the last operand is a non-immediate
7089 // i32 value.
7090 case Intrinsic::x86_sse2_pslli_w:
7091 case Intrinsic::x86_sse2_pslli_d:
7092 case Intrinsic::x86_sse2_pslli_q:
7093 case Intrinsic::x86_sse2_psrli_w:
7094 case Intrinsic::x86_sse2_psrli_d:
7095 case Intrinsic::x86_sse2_psrli_q:
7096 case Intrinsic::x86_sse2_psrai_w:
7097 case Intrinsic::x86_sse2_psrai_d:
7098 case Intrinsic::x86_mmx_pslli_w:
7099 case Intrinsic::x86_mmx_pslli_d:
7100 case Intrinsic::x86_mmx_pslli_q:
7101 case Intrinsic::x86_mmx_psrli_w:
7102 case Intrinsic::x86_mmx_psrli_d:
7103 case Intrinsic::x86_mmx_psrli_q:
7104 case Intrinsic::x86_mmx_psrai_w:
7105 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007106 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007107 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007108 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007109
7110 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007111 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007112 switch (IntNo) {
7113 case Intrinsic::x86_sse2_pslli_w:
7114 NewIntNo = Intrinsic::x86_sse2_psll_w;
7115 break;
7116 case Intrinsic::x86_sse2_pslli_d:
7117 NewIntNo = Intrinsic::x86_sse2_psll_d;
7118 break;
7119 case Intrinsic::x86_sse2_pslli_q:
7120 NewIntNo = Intrinsic::x86_sse2_psll_q;
7121 break;
7122 case Intrinsic::x86_sse2_psrli_w:
7123 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7124 break;
7125 case Intrinsic::x86_sse2_psrli_d:
7126 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7127 break;
7128 case Intrinsic::x86_sse2_psrli_q:
7129 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7130 break;
7131 case Intrinsic::x86_sse2_psrai_w:
7132 NewIntNo = Intrinsic::x86_sse2_psra_w;
7133 break;
7134 case Intrinsic::x86_sse2_psrai_d:
7135 NewIntNo = Intrinsic::x86_sse2_psra_d;
7136 break;
7137 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007138 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007139 switch (IntNo) {
7140 case Intrinsic::x86_mmx_pslli_w:
7141 NewIntNo = Intrinsic::x86_mmx_psll_w;
7142 break;
7143 case Intrinsic::x86_mmx_pslli_d:
7144 NewIntNo = Intrinsic::x86_mmx_psll_d;
7145 break;
7146 case Intrinsic::x86_mmx_pslli_q:
7147 NewIntNo = Intrinsic::x86_mmx_psll_q;
7148 break;
7149 case Intrinsic::x86_mmx_psrli_w:
7150 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7151 break;
7152 case Intrinsic::x86_mmx_psrli_d:
7153 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7154 break;
7155 case Intrinsic::x86_mmx_psrli_q:
7156 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7157 break;
7158 case Intrinsic::x86_mmx_psrai_w:
7159 NewIntNo = Intrinsic::x86_mmx_psra_w;
7160 break;
7161 case Intrinsic::x86_mmx_psrai_d:
7162 NewIntNo = Intrinsic::x86_mmx_psra_d;
7163 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007164 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007165 }
7166 break;
7167 }
7168 }
Mon P Wangefa42202009-09-03 19:56:25 +00007169
7170 // The vector shift intrinsics with scalars uses 32b shift amounts but
7171 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7172 // to be zero.
7173 SDValue ShOps[4];
7174 ShOps[0] = ShAmt;
7175 ShOps[1] = DAG.getConstant(0, MVT::i32);
7176 if (ShAmtVT == MVT::v4i32) {
7177 ShOps[2] = DAG.getUNDEF(MVT::i32);
7178 ShOps[3] = DAG.getUNDEF(MVT::i32);
7179 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7180 } else {
7181 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7182 }
7183
Owen Andersone50ed302009-08-10 22:56:29 +00007184 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007185 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007186 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007187 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007188 Op.getOperand(1), ShAmt);
7189 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007190 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007191}
Evan Cheng72261582005-12-20 06:22:03 +00007192
Dan Gohmand858e902010-04-17 15:26:15 +00007193SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
7194 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007195 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7196 MFI->setReturnAddressIsTaken(true);
7197
Bill Wendling64e87322009-01-16 19:25:27 +00007198 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007199 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007200
7201 if (Depth > 0) {
7202 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7203 SDValue Offset =
7204 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007205 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007206 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007207 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007208 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007209 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007210 }
7211
7212 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007213 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007214 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007215 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007216}
7217
Dan Gohmand858e902010-04-17 15:26:15 +00007218SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00007219 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7220 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00007221
Owen Andersone50ed302009-08-10 22:56:29 +00007222 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007223 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007224 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7225 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007226 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007227 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007228 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7229 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007230 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007231}
7232
Dan Gohman475871a2008-07-27 21:46:04 +00007233SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007234 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007235 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007236}
7237
Dan Gohmand858e902010-04-17 15:26:15 +00007238SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007239 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007240 SDValue Chain = Op.getOperand(0);
7241 SDValue Offset = Op.getOperand(1);
7242 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007243 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007244
Dan Gohmand8816272010-08-11 18:14:00 +00007245 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
7246 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7247 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007248 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007249
Dan Gohmand8816272010-08-11 18:14:00 +00007250 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
7251 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007252 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007253 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007254 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007255 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007256
Dale Johannesene4d209d2009-02-03 20:21:25 +00007257 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007258 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007259 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007260}
7261
Dan Gohman475871a2008-07-27 21:46:04 +00007262SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007263 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007264 SDValue Root = Op.getOperand(0);
7265 SDValue Trmp = Op.getOperand(1); // trampoline
7266 SDValue FPtr = Op.getOperand(2); // nested function
7267 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007268 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007269
Dan Gohman69de1932008-02-06 22:27:42 +00007270 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007271
7272 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007273 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007274
7275 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007276 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7277 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007278
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007279 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7280 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007281
7282 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7283
7284 // Load the pointer to the nested function into R11.
7285 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007286 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007287 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007288 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007289
Owen Anderson825b72b2009-08-11 20:47:22 +00007290 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7291 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007292 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7293 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007294
7295 // Load the 'nest' parameter value into R10.
7296 // R10 is specified in X86CallingConv.td
7297 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7299 DAG.getConstant(10, MVT::i64));
7300 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007301 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007302
Owen Anderson825b72b2009-08-11 20:47:22 +00007303 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7304 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007305 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7306 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007307
7308 // Jump to the nested function.
7309 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007310 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7311 DAG.getConstant(20, MVT::i64));
7312 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007313 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007314
7315 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007316 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7317 DAG.getConstant(22, MVT::i64));
7318 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007319 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007320
Dan Gohman475871a2008-07-27 21:46:04 +00007321 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007322 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007323 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007324 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007325 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007326 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007327 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007328 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007329
7330 switch (CC) {
7331 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007332 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007333 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007334 case CallingConv::X86_StdCall: {
7335 // Pass 'nest' parameter in ECX.
7336 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007337 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007338
7339 // Check that ECX wasn't needed by an 'inreg' parameter.
7340 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007341 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007342
Chris Lattner58d74912008-03-12 17:45:29 +00007343 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007344 unsigned InRegCount = 0;
7345 unsigned Idx = 1;
7346
7347 for (FunctionType::param_iterator I = FTy->param_begin(),
7348 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007349 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007350 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007351 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007352
7353 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00007354 report_fatal_error("Nest register in use - reduce number of inreg"
7355 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007356 }
7357 }
7358 break;
7359 }
7360 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00007361 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007362 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007363 // Pass 'nest' parameter in EAX.
7364 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007365 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007366 break;
7367 }
7368
Dan Gohman475871a2008-07-27 21:46:04 +00007369 SDValue OutChains[4];
7370 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007371
Owen Anderson825b72b2009-08-11 20:47:22 +00007372 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7373 DAG.getConstant(10, MVT::i32));
7374 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007375
Chris Lattnera62fe662010-02-05 19:20:30 +00007376 // This is storing the opcode for MOV32ri.
7377 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007378 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007379 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007380 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007381 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007382
Owen Anderson825b72b2009-08-11 20:47:22 +00007383 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7384 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007385 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7386 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007387
Chris Lattnera62fe662010-02-05 19:20:30 +00007388 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007389 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7390 DAG.getConstant(5, MVT::i32));
7391 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007392 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007393
Owen Anderson825b72b2009-08-11 20:47:22 +00007394 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7395 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007396 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7397 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007398
Dan Gohman475871a2008-07-27 21:46:04 +00007399 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007400 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007401 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007402 }
7403}
7404
Dan Gohmand858e902010-04-17 15:26:15 +00007405SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
7406 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007407 /*
7408 The rounding mode is in bits 11:10 of FPSR, and has the following
7409 settings:
7410 00 Round to nearest
7411 01 Round to -inf
7412 10 Round to +inf
7413 11 Round to 0
7414
7415 FLT_ROUNDS, on the other hand, expects the following:
7416 -1 Undefined
7417 0 Round to 0
7418 1 Round to nearest
7419 2 Round to +inf
7420 3 Round to -inf
7421
7422 To perform the conversion, we do:
7423 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7424 */
7425
7426 MachineFunction &MF = DAG.getMachineFunction();
7427 const TargetMachine &TM = MF.getTarget();
7428 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7429 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007430 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007431 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007432
7433 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007434 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007435 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007436
Owen Anderson825b72b2009-08-11 20:47:22 +00007437 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007438 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007439
7440 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007441 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7442 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007443
7444 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007445 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007446 DAG.getNode(ISD::SRL, dl, MVT::i16,
7447 DAG.getNode(ISD::AND, dl, MVT::i16,
7448 CWD, DAG.getConstant(0x800, MVT::i16)),
7449 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007450 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 DAG.getNode(ISD::SRL, dl, MVT::i16,
7452 DAG.getNode(ISD::AND, dl, MVT::i16,
7453 CWD, DAG.getConstant(0x400, MVT::i16)),
7454 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007455
Dan Gohman475871a2008-07-27 21:46:04 +00007456 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007457 DAG.getNode(ISD::AND, dl, MVT::i16,
7458 DAG.getNode(ISD::ADD, dl, MVT::i16,
7459 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7460 DAG.getConstant(1, MVT::i16)),
7461 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007462
7463
Duncan Sands83ec4b62008-06-06 12:08:01 +00007464 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007465 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007466}
7467
Dan Gohmand858e902010-04-17 15:26:15 +00007468SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007469 EVT VT = Op.getValueType();
7470 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007471 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007472 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007473
7474 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007475 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007476 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007477 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007478 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007479 }
Evan Cheng18efe262007-12-14 02:13:44 +00007480
Evan Cheng152804e2007-12-14 08:30:15 +00007481 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007482 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007483 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007484
7485 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007486 SDValue Ops[] = {
7487 Op,
7488 DAG.getConstant(NumBits+NumBits-1, OpVT),
7489 DAG.getConstant(X86::COND_E, MVT::i8),
7490 Op.getValue(1)
7491 };
7492 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007493
7494 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007495 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007496
Owen Anderson825b72b2009-08-11 20:47:22 +00007497 if (VT == MVT::i8)
7498 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007499 return Op;
7500}
7501
Dan Gohmand858e902010-04-17 15:26:15 +00007502SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007503 EVT VT = Op.getValueType();
7504 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007505 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007506 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007507
7508 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007509 if (VT == MVT::i8) {
7510 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007511 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007512 }
Evan Cheng152804e2007-12-14 08:30:15 +00007513
7514 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007515 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007516 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007517
7518 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007519 SDValue Ops[] = {
7520 Op,
7521 DAG.getConstant(NumBits, OpVT),
7522 DAG.getConstant(X86::COND_E, MVT::i8),
7523 Op.getValue(1)
7524 };
7525 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007526
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 if (VT == MVT::i8)
7528 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007529 return Op;
7530}
7531
Dan Gohmand858e902010-04-17 15:26:15 +00007532SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007533 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007534 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007535 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007536
Mon P Wangaf9b9522008-12-18 21:42:19 +00007537 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7538 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7539 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7540 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7541 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7542 //
7543 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7544 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7545 // return AloBlo + AloBhi + AhiBlo;
7546
7547 SDValue A = Op.getOperand(0);
7548 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007549
Dale Johannesene4d209d2009-02-03 20:21:25 +00007550 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007551 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7552 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007553 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007554 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7555 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007556 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007557 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007558 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007559 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007560 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007561 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007562 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007563 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007564 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007565 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007566 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7567 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007568 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007569 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7570 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007571 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7572 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007573 return Res;
7574}
7575
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007576SDValue X86TargetLowering::LowerSHL(SDValue Op, SelectionDAG &DAG) const {
7577 EVT VT = Op.getValueType();
7578 DebugLoc dl = Op.getDebugLoc();
7579 SDValue R = Op.getOperand(0);
7580
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007581 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007582
Nate Begeman51409212010-07-28 00:21:48 +00007583 assert(Subtarget->hasSSE41() && "Cannot lower SHL without SSE4.1 or later");
7584
7585 if (VT == MVT::v4i32) {
7586 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7587 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
7588 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
7589
7590 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
7591
7592 std::vector<Constant*> CV(4, CI);
7593 Constant *C = ConstantVector::get(CV);
7594 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7595 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7596 PseudoSourceValue::getConstantPool(), 0,
7597 false, false, 16);
7598
7599 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
7600 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, Op);
7601 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
7602 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
7603 }
7604 if (VT == MVT::v16i8) {
7605 // a = a << 5;
7606 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7607 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
7608 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
7609
7610 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
7611 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
7612
7613 std::vector<Constant*> CVM1(16, CM1);
7614 std::vector<Constant*> CVM2(16, CM2);
7615 Constant *C = ConstantVector::get(CVM1);
7616 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7617 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7618 PseudoSourceValue::getConstantPool(), 0,
7619 false, false, 16);
7620
7621 // r = pblendv(r, psllw(r & (char16)15, 4), a);
7622 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7623 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7624 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7625 DAG.getConstant(4, MVT::i32));
7626 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7627 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7628 R, M, Op);
7629 // a += a
7630 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7631
7632 C = ConstantVector::get(CVM2);
7633 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
7634 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
7635 PseudoSourceValue::getConstantPool(), 0, false, false, 16);
7636
7637 // r = pblendv(r, psllw(r & (char16)63, 2), a);
7638 M = DAG.getNode(ISD::AND, dl, VT, R, M);
7639 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7640 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
7641 DAG.getConstant(2, MVT::i32));
7642 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7643 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7644 R, M, Op);
7645 // a += a
7646 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
7647
7648 // return pblendv(r, r+r, a);
7649 R = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
7650 DAG.getConstant(Intrinsic::x86_sse41_pblendvb, MVT::i32),
7651 R, DAG.getNode(ISD::ADD, dl, VT, R, R), Op);
7652 return R;
7653 }
7654 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007655}
Mon P Wangaf9b9522008-12-18 21:42:19 +00007656
Dan Gohmand858e902010-04-17 15:26:15 +00007657SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +00007658 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7659 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007660 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7661 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007662 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007663 SDValue LHS = N->getOperand(0);
7664 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007665 unsigned BaseOp = 0;
7666 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007667 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007668
7669 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007670 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007671 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007672 // A subtract of one will be selected as a INC. Note that INC doesn't
7673 // set CF, so we can't do this for UADDO.
7674 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7675 if (C->getAPIntValue() == 1) {
7676 BaseOp = X86ISD::INC;
7677 Cond = X86::COND_O;
7678 break;
7679 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007680 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007681 Cond = X86::COND_O;
7682 break;
7683 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007684 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007685 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007686 break;
7687 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007688 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7689 // set CF, so we can't do this for USUBO.
7690 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7691 if (C->getAPIntValue() == 1) {
7692 BaseOp = X86ISD::DEC;
7693 Cond = X86::COND_O;
7694 break;
7695 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007696 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007697 Cond = X86::COND_O;
7698 break;
7699 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007700 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007701 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007702 break;
7703 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007704 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007705 Cond = X86::COND_O;
7706 break;
7707 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007708 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007709 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007710 break;
7711 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007712
Bill Wendling61edeb52008-12-02 01:06:39 +00007713 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007715 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007716
Bill Wendling61edeb52008-12-02 01:06:39 +00007717 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007718 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007720
Bill Wendling61edeb52008-12-02 01:06:39 +00007721 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7722 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007723}
7724
Eric Christopher9a9d2752010-07-22 02:48:34 +00007725SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
7726 DebugLoc dl = Op.getDebugLoc();
7727
Eric Christopherb6729dc2010-08-04 23:03:04 +00007728 if (!Subtarget->hasSSE2()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +00007729 SDValue Chain = Op.getOperand(0);
7730 SDValue Zero = DAG.getConstant(0,
Eric Christopherb6729dc2010-08-04 23:03:04 +00007731 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +00007732 SDValue Ops[] = {
7733 DAG.getRegister(X86::ESP, MVT::i32), // Base
7734 DAG.getTargetConstant(1, MVT::i8), // Scale
7735 DAG.getRegister(0, MVT::i32), // Index
7736 DAG.getTargetConstant(0, MVT::i32), // Disp
7737 DAG.getRegister(0, MVT::i32), // Segment.
7738 Zero,
7739 Chain
7740 };
7741 SDNode *Res =
7742 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
7743 array_lengthof(Ops));
7744 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +00007745 }
Eric Christopher9a9d2752010-07-22 02:48:34 +00007746
7747 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +00007748 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +00007749 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Chris Lattner132929a2010-08-14 17:26:09 +00007750
7751 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7752 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
7753 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
7754 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
7755
7756 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
7757 if (!Op1 && !Op2 && !Op3 && Op4)
7758 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
7759
7760 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
7761 if (Op1 && !Op2 && !Op3 && !Op4)
7762 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
7763
7764 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
7765 // (MFENCE)>;
7766 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +00007767}
7768
Dan Gohmand858e902010-04-17 15:26:15 +00007769SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007770 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007771 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007772 unsigned Reg = 0;
7773 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007775 default:
7776 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007777 case MVT::i8: Reg = X86::AL; size = 1; break;
7778 case MVT::i16: Reg = X86::AX; size = 2; break;
7779 case MVT::i32: Reg = X86::EAX; size = 4; break;
7780 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007781 assert(Subtarget->is64Bit() && "Node not type legal!");
7782 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007783 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007784 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007785 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007786 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007787 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007788 Op.getOperand(1),
7789 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007790 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007791 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007792 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007793 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007794 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007795 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007796 return cpOut;
7797}
7798
Duncan Sands1607f052008-12-01 11:39:25 +00007799SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007800 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +00007801 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007802 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007803 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007804 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007805 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007806 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7807 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007808 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7810 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007811 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007813 rdx.getValue(1)
7814 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007815 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007816}
7817
Dale Johannesen7d07b482010-05-21 00:52:33 +00007818SDValue X86TargetLowering::LowerBIT_CONVERT(SDValue Op,
7819 SelectionDAG &DAG) const {
7820 EVT SrcVT = Op.getOperand(0).getValueType();
7821 EVT DstVT = Op.getValueType();
7822 assert((Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
7823 Subtarget->hasMMX() && !DisableMMX) &&
7824 "Unexpected custom BIT_CONVERT");
7825 assert((DstVT == MVT::i64 ||
7826 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
7827 "Unexpected custom BIT_CONVERT");
7828 // i64 <=> MMX conversions are Legal.
7829 if (SrcVT==MVT::i64 && DstVT.isVector())
7830 return Op;
7831 if (DstVT==MVT::i64 && SrcVT.isVector())
7832 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +00007833 // MMX <=> MMX conversions are Legal.
7834 if (SrcVT.isVector() && DstVT.isVector())
7835 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +00007836 // All other conversions need to be expanded.
7837 return SDValue();
7838}
Dan Gohmand858e902010-04-17 15:26:15 +00007839SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007840 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007841 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007842 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007843 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007844 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007845 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007846 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007847 Node->getOperand(0),
7848 Node->getOperand(1), negOp,
7849 cast<AtomicSDNode>(Node)->getSrcValue(),
7850 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007851}
7852
Evan Cheng0db9fe62006-04-25 20:13:52 +00007853/// LowerOperation - Provide custom lowering hooks for some operations.
7854///
Dan Gohmand858e902010-04-17 15:26:15 +00007855SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007856 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007857 default: llvm_unreachable("Should not custom lower this!");
Eric Christopher9a9d2752010-07-22 02:48:34 +00007858 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007859 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7860 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007861 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007862 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007863 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7864 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7865 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7866 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7867 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7868 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007869 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007870 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007871 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007872 case ISD::SHL_PARTS:
7873 case ISD::SRA_PARTS:
7874 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7875 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007876 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007877 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007878 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007879 case ISD::FABS: return LowerFABS(Op, DAG);
7880 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007881 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007882 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007883 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007884 case ISD::SELECT: return LowerSELECT(Op, DAG);
7885 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007886 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007887 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007888 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007889 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007890 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007891 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7892 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007893 case ISD::FRAME_TO_ARGS_OFFSET:
7894 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007895 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007896 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007897 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007898 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007899 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7900 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007901 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Nate Begemanbdcb5af2010-07-27 22:37:06 +00007902 case ISD::SHL: return LowerSHL(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007903 case ISD::SADDO:
7904 case ISD::UADDO:
7905 case ISD::SSUBO:
7906 case ISD::USUBO:
7907 case ISD::SMULO:
7908 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007909 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Dale Johannesen7d07b482010-05-21 00:52:33 +00007910 case ISD::BIT_CONVERT: return LowerBIT_CONVERT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007911 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007912}
7913
Duncan Sands1607f052008-12-01 11:39:25 +00007914void X86TargetLowering::
7915ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007916 SelectionDAG &DAG, unsigned NewOp) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007917 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007918 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007919 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007920
7921 SDValue Chain = Node->getOperand(0);
7922 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007923 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007924 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007925 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007926 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007927 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007928 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007929 SDValue Result =
7930 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7931 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007932 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007933 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007934 Results.push_back(Result.getValue(2));
7935}
7936
Duncan Sands126d9072008-07-04 11:47:58 +00007937/// ReplaceNodeResults - Replace a node with an illegal result type
7938/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007939void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7940 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00007941 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007942 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007943 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007944 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007945 assert(false && "Do not know how to custom type legalize this operation!");
7946 return;
7947 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007948 std::pair<SDValue,SDValue> Vals =
7949 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007950 SDValue FIST = Vals.first, StackSlot = Vals.second;
7951 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007952 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007953 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007954 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7955 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007956 }
7957 return;
7958 }
7959 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007960 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007961 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007962 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007963 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007964 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007965 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007966 eax.getValue(2));
7967 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7968 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007969 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007970 Results.push_back(edx.getValue(1));
7971 return;
7972 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007973 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007974 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007975 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007976 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007977 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7978 DAG.getConstant(0, MVT::i32));
7979 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7980 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007981 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7982 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007983 cpInL.getValue(1));
7984 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007985 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7986 DAG.getConstant(0, MVT::i32));
7987 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7988 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007989 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007990 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007991 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007992 swapInL.getValue(1));
7993 SDValue Ops[] = { swapInH.getValue(0),
7994 N->getOperand(1),
7995 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007996 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007997 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007998 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007999 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00008000 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00008001 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00008002 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00008003 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00008004 Results.push_back(cpOutH.getValue(1));
8005 return;
8006 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008007 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00008008 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
8009 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008010 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00008011 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
8012 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008013 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00008014 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
8015 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008016 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00008017 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
8018 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008019 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00008020 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
8021 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008022 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00008023 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
8024 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00008025 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00008026 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
8027 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00008028 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008029}
8030
Evan Cheng72261582005-12-20 06:22:03 +00008031const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
8032 switch (Opcode) {
8033 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00008034 case X86ISD::BSF: return "X86ISD::BSF";
8035 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00008036 case X86ISD::SHLD: return "X86ISD::SHLD";
8037 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00008038 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008039 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00008040 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00008041 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00008042 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00008043 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00008044 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
8045 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
8046 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00008047 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00008048 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00008049 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00008050 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00008051 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00008052 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00008053 case X86ISD::COMI: return "X86ISD::COMI";
8054 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00008055 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00008056 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00008057 case X86ISD::CMOV: return "X86ISD::CMOV";
8058 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00008059 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00008060 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
8061 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00008062 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00008063 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00008064 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008065 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00008066 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00008067 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
8068 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00008069 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00008070 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00008071 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00008072 case X86ISD::FMAX: return "X86ISD::FMAX";
8073 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00008074 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
8075 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008076 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +00008077 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Rafael Espindola094fad32009-04-08 21:14:34 +00008078 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00008079 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00008080 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00008081 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00008082 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
8083 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008084 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
8085 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
8086 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
8087 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
8088 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
8089 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00008090 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
8091 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00008092 case X86ISD::VSHL: return "X86ISD::VSHL";
8093 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00008094 case X86ISD::CMPPD: return "X86ISD::CMPPD";
8095 case X86ISD::CMPPS: return "X86ISD::CMPPS";
8096 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
8097 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
8098 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
8099 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
8100 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
8101 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
8102 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
8103 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00008104 case X86ISD::ADD: return "X86ISD::ADD";
8105 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00008106 case X86ISD::SMUL: return "X86ISD::SMUL";
8107 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00008108 case X86ISD::INC: return "X86ISD::INC";
8109 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00008110 case X86ISD::OR: return "X86ISD::OR";
8111 case X86ISD::XOR: return "X86ISD::XOR";
8112 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00008113 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00008114 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00008115 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +00008116 case X86ISD::PALIGN: return "X86ISD::PALIGN";
8117 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
8118 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
8119 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
8120 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
8121 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
8122 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
8123 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
8124 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
8125 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
8126 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
8127 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
8128 case X86ISD::MOVHPS: return "X86ISD::MOVHPS";
8129 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
8130 case X86ISD::MOVHPD: return "X86ISD::MOVHPD";
8131 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
8132 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
8133 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
8134 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
8135 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
8136 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
8137 case X86ISD::MOVSD: return "X86ISD::MOVSD";
8138 case X86ISD::MOVSS: return "X86ISD::MOVSS";
8139 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
8140 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
8141 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
8142 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
8143 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
8144 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
8145 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
8146 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
8147 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
8148 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
8149 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
8150 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +00008151 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008152 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00008153 }
8154}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008155
Chris Lattnerc9addb72007-03-30 23:15:24 +00008156// isLegalAddressingMode - Return true if the addressing mode represented
8157// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00008158bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00008159 const Type *Ty) const {
8160 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008161 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00008162
Chris Lattnerc9addb72007-03-30 23:15:24 +00008163 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008164 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008165 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008166
Chris Lattnerc9addb72007-03-30 23:15:24 +00008167 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00008168 unsigned GVFlags =
8169 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008170
Chris Lattnerdfed4132009-07-10 07:38:24 +00008171 // If a reference to this global requires an extra load, we can't fold it.
8172 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00008173 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008174
Chris Lattnerdfed4132009-07-10 07:38:24 +00008175 // If BaseGV requires a register for the PIC base, we cannot also have a
8176 // BaseReg specified.
8177 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00008178 return false;
Evan Cheng52787842007-08-01 23:46:47 +00008179
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008180 // If lower 4G is not available, then we must use rip-relative addressing.
8181 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
8182 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00008183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008184
Chris Lattnerc9addb72007-03-30 23:15:24 +00008185 switch (AM.Scale) {
8186 case 0:
8187 case 1:
8188 case 2:
8189 case 4:
8190 case 8:
8191 // These scales always work.
8192 break;
8193 case 3:
8194 case 5:
8195 case 9:
8196 // These scales are formed with basereg+scalereg. Only accept if there is
8197 // no basereg yet.
8198 if (AM.HasBaseReg)
8199 return false;
8200 break;
8201 default: // Other stuff never works.
8202 return false;
8203 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008204
Chris Lattnerc9addb72007-03-30 23:15:24 +00008205 return true;
8206}
8207
8208
Evan Cheng2bd122c2007-10-26 01:56:11 +00008209bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008210 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00008211 return false;
Evan Chenge127a732007-10-29 07:57:50 +00008212 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8213 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008214 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00008215 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008216 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00008217}
8218
Owen Andersone50ed302009-08-10 22:56:29 +00008219bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008220 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008221 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008222 unsigned NumBits1 = VT1.getSizeInBits();
8223 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00008224 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008225 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00008226 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00008227}
Evan Cheng2bd122c2007-10-26 01:56:11 +00008228
Dan Gohman97121ba2009-04-08 00:15:30 +00008229bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008230 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00008231 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008232}
8233
Owen Andersone50ed302009-08-10 22:56:29 +00008234bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00008235 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00008236 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00008237}
8238
Owen Andersone50ed302009-08-10 22:56:29 +00008239bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00008240 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00008241 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00008242}
8243
Evan Cheng60c07e12006-07-05 22:17:51 +00008244/// isShuffleMaskLegal - Targets can use this to indicate that they only
8245/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
8246/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
8247/// are assumed to be legal.
8248bool
Eric Christopherfd179292009-08-27 18:07:15 +00008249X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00008250 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00008251 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00008252 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00008253 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00008254
Nate Begemana09008b2009-10-19 02:17:23 +00008255 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00008256 return (VT.getVectorNumElements() == 2 ||
8257 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
8258 isMOVLMask(M, VT) ||
8259 isSHUFPMask(M, VT) ||
8260 isPSHUFDMask(M, VT) ||
8261 isPSHUFHWMask(M, VT) ||
8262 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00008263 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00008264 isUNPCKLMask(M, VT) ||
8265 isUNPCKHMask(M, VT) ||
8266 isUNPCKL_v_undef_Mask(M, VT) ||
8267 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008268}
8269
Dan Gohman7d8143f2008-04-09 20:09:42 +00008270bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00008271X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00008272 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00008273 unsigned NumElts = VT.getVectorNumElements();
8274 // FIXME: This collection of masks seems suspect.
8275 if (NumElts == 2)
8276 return true;
8277 if (NumElts == 4 && VT.getSizeInBits() == 128) {
8278 return (isMOVLMask(Mask, VT) ||
8279 isCommutedMOVLMask(Mask, VT, true) ||
8280 isSHUFPMask(Mask, VT) ||
8281 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00008282 }
8283 return false;
8284}
8285
8286//===----------------------------------------------------------------------===//
8287// X86 Scheduler Hooks
8288//===----------------------------------------------------------------------===//
8289
Mon P Wang63307c32008-05-05 19:05:59 +00008290// private utility function
8291MachineBasicBlock *
8292X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8293 MachineBasicBlock *MBB,
8294 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008295 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008296 unsigned LoadOpc,
8297 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008298 unsigned notOpc,
8299 unsigned EAXreg,
8300 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008301 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008302 // For the atomic bitwise operator, we generate
8303 // thisMBB:
8304 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008305 // ld t1 = [bitinstr.addr]
8306 // op t2 = t1, [bitinstr.val]
8307 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008308 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8309 // bz newMBB
8310 // fallthrough -->nextMBB
8311 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8312 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008313 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008314 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008315
Mon P Wang63307c32008-05-05 19:05:59 +00008316 /// First build the CFG
8317 MachineFunction *F = MBB->getParent();
8318 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008319 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8320 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8321 F->insert(MBBIter, newMBB);
8322 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008323
Dan Gohman14152b42010-07-06 20:24:04 +00008324 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8325 nextMBB->splice(nextMBB->begin(), thisMBB,
8326 llvm::next(MachineBasicBlock::iterator(bInstr)),
8327 thisMBB->end());
8328 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008329
Mon P Wang63307c32008-05-05 19:05:59 +00008330 // Update thisMBB to fall through to newMBB
8331 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008332
Mon P Wang63307c32008-05-05 19:05:59 +00008333 // newMBB jumps to itself and fall through to nextMBB
8334 newMBB->addSuccessor(nextMBB);
8335 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008336
Mon P Wang63307c32008-05-05 19:05:59 +00008337 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008338 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008339 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008340 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008341 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008342 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008343 int numArgs = bInstr->getNumOperands() - 1;
8344 for (int i=0; i < numArgs; ++i)
8345 argOpers[i] = &bInstr->getOperand(i+1);
8346
8347 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008348 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008349 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008350
Dale Johannesen140be2d2008-08-19 18:47:28 +00008351 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008352 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008353 for (int i=0; i <= lastAddrIndx; ++i)
8354 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008355
Dale Johannesen140be2d2008-08-19 18:47:28 +00008356 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008357 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008358 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008359 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008360 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008361 tt = t1;
8362
Dale Johannesen140be2d2008-08-19 18:47:28 +00008363 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008364 assert((argOpers[valArgIndx]->isReg() ||
8365 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008366 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008367 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008368 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008369 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008370 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008371 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008372 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008373
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008374 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008375 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008376
Dale Johannesene4d209d2009-02-03 20:21:25 +00008377 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008378 for (int i=0; i <= lastAddrIndx; ++i)
8379 (*MIB).addOperand(*argOpers[i]);
8380 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008381 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008382 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8383 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008384
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008385 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008386 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008387
Mon P Wang63307c32008-05-05 19:05:59 +00008388 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008389 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008390
Dan Gohman14152b42010-07-06 20:24:04 +00008391 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008392 return nextMBB;
8393}
8394
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008395// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008396MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008397X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8398 MachineBasicBlock *MBB,
8399 unsigned regOpcL,
8400 unsigned regOpcH,
8401 unsigned immOpcL,
8402 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008403 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008404 // For the atomic bitwise operator, we generate
8405 // thisMBB (instructions are in pairs, except cmpxchg8b)
8406 // ld t1,t2 = [bitinstr.addr]
8407 // newMBB:
8408 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8409 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008410 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008411 // mov ECX, EBX <- t5, t6
8412 // mov EAX, EDX <- t1, t2
8413 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8414 // mov t3, t4 <- EAX, EDX
8415 // bz newMBB
8416 // result in out1, out2
8417 // fallthrough -->nextMBB
8418
8419 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8420 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008421 const unsigned NotOpc = X86::NOT32r;
8422 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8423 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8424 MachineFunction::iterator MBBIter = MBB;
8425 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008426
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008427 /// First build the CFG
8428 MachineFunction *F = MBB->getParent();
8429 MachineBasicBlock *thisMBB = MBB;
8430 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8431 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8432 F->insert(MBBIter, newMBB);
8433 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008434
Dan Gohman14152b42010-07-06 20:24:04 +00008435 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8436 nextMBB->splice(nextMBB->begin(), thisMBB,
8437 llvm::next(MachineBasicBlock::iterator(bInstr)),
8438 thisMBB->end());
8439 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008440
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008441 // Update thisMBB to fall through to newMBB
8442 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008443
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008444 // newMBB jumps to itself and fall through to nextMBB
8445 newMBB->addSuccessor(nextMBB);
8446 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008447
Dale Johannesene4d209d2009-02-03 20:21:25 +00008448 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008449 // Insert instructions into newMBB based on incoming instruction
8450 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008451 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008452 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008453 MachineOperand& dest1Oper = bInstr->getOperand(0);
8454 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008455 MachineOperand* argOpers[2 + X86::AddrNumOperands];
8456 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008457 argOpers[i] = &bInstr->getOperand(i+2);
8458
Dan Gohman71ea4e52010-05-14 21:01:44 +00008459 // We use some of the operands multiple times, so conservatively just
8460 // clear any kill flags that might be present.
8461 if (argOpers[i]->isReg() && argOpers[i]->isUse())
8462 argOpers[i]->setIsKill(false);
8463 }
8464
Evan Chengad5b52f2010-01-08 19:14:57 +00008465 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008466 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008467
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008468 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008469 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008470 for (int i=0; i <= lastAddrIndx; ++i)
8471 (*MIB).addOperand(*argOpers[i]);
8472 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008473 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008474 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008475 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008476 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008477 MachineOperand newOp3 = *(argOpers[3]);
8478 if (newOp3.isImm())
8479 newOp3.setImm(newOp3.getImm()+4);
8480 else
8481 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008482 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008483 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008484
8485 // t3/4 are defined later, at the bottom of the loop
8486 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8487 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008488 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008489 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008490 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008491 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8492
Evan Cheng306b4ca2010-01-08 23:41:50 +00008493 // The subsequent operations should be using the destination registers of
8494 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008495 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008496 t1 = F->getRegInfo().createVirtualRegister(RC);
8497 t2 = F->getRegInfo().createVirtualRegister(RC);
8498 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8499 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008500 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008501 t1 = dest1Oper.getReg();
8502 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008503 }
8504
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008505 int valArgIndx = lastAddrIndx + 1;
8506 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008507 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008508 "invalid operand");
8509 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8510 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008511 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008512 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008513 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008514 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008515 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008516 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008517 (*MIB).addOperand(*argOpers[valArgIndx]);
8518 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008519 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008520 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008521 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008522 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008523 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008524 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008525 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008526 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008527 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008528 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008529
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008530 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008531 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008532 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008533 MIB.addReg(t2);
8534
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008535 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008536 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008537 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008538 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008539
Dale Johannesene4d209d2009-02-03 20:21:25 +00008540 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008541 for (int i=0; i <= lastAddrIndx; ++i)
8542 (*MIB).addOperand(*argOpers[i]);
8543
8544 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008545 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8546 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008547
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008548 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008549 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008550 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008551 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008552
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008553 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008554 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008555
Dan Gohman14152b42010-07-06 20:24:04 +00008556 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008557 return nextMBB;
8558}
8559
8560// private utility function
8561MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008562X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8563 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008564 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008565 // For the atomic min/max operator, we generate
8566 // thisMBB:
8567 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008568 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008569 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008570 // cmp t1, t2
8571 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008572 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008573 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8574 // bz newMBB
8575 // fallthrough -->nextMBB
8576 //
8577 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8578 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008579 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008580 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008581
Mon P Wang63307c32008-05-05 19:05:59 +00008582 /// First build the CFG
8583 MachineFunction *F = MBB->getParent();
8584 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008585 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8586 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8587 F->insert(MBBIter, newMBB);
8588 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008589
Dan Gohman14152b42010-07-06 20:24:04 +00008590 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
8591 nextMBB->splice(nextMBB->begin(), thisMBB,
8592 llvm::next(MachineBasicBlock::iterator(mInstr)),
8593 thisMBB->end());
8594 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008595
Mon P Wang63307c32008-05-05 19:05:59 +00008596 // Update thisMBB to fall through to newMBB
8597 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008598
Mon P Wang63307c32008-05-05 19:05:59 +00008599 // newMBB jumps to newMBB and fall through to nextMBB
8600 newMBB->addSuccessor(nextMBB);
8601 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008602
Dale Johannesene4d209d2009-02-03 20:21:25 +00008603 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008604 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008605 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008606 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008607 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008608 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008609 int numArgs = mInstr->getNumOperands() - 1;
8610 for (int i=0; i < numArgs; ++i)
8611 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008612
Mon P Wang63307c32008-05-05 19:05:59 +00008613 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00008614 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008615 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008616
Mon P Wangab3e7472008-05-05 22:56:23 +00008617 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008618 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008619 for (int i=0; i <= lastAddrIndx; ++i)
8620 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008621
Mon P Wang63307c32008-05-05 19:05:59 +00008622 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008623 assert((argOpers[valArgIndx]->isReg() ||
8624 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008625 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008626
8627 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008628 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008629 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008630 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008631 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008632 (*MIB).addOperand(*argOpers[valArgIndx]);
8633
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008634 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008635 MIB.addReg(t1);
8636
Dale Johannesene4d209d2009-02-03 20:21:25 +00008637 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008638 MIB.addReg(t1);
8639 MIB.addReg(t2);
8640
8641 // Generate movc
8642 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008643 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008644 MIB.addReg(t2);
8645 MIB.addReg(t1);
8646
8647 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008648 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008649 for (int i=0; i <= lastAddrIndx; ++i)
8650 (*MIB).addOperand(*argOpers[i]);
8651 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008652 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008653 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8654 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008655
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00008656 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008657 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008658
Mon P Wang63307c32008-05-05 19:05:59 +00008659 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008660 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008661
Dan Gohman14152b42010-07-06 20:24:04 +00008662 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008663 return nextMBB;
8664}
8665
Eric Christopherf83a5de2009-08-27 18:08:16 +00008666// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008667// or XMM0_V32I8 in AVX all of this code can be replaced with that
8668// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008669MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008670X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008671 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008672
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008673 assert((Subtarget->hasSSE42() || Subtarget->hasAVX()) &&
8674 "Target must have SSE4.2 or AVX features enabled");
8675
Eric Christopherb120ab42009-08-18 22:50:32 +00008676 DebugLoc dl = MI->getDebugLoc();
8677 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8678
8679 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00008680
8681 if (!Subtarget->hasAVX()) {
8682 if (memArg)
8683 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8684 else
8685 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
8686 } else {
8687 if (memArg)
8688 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
8689 else
8690 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
8691 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008692
8693 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8694
8695 for (unsigned i = 0; i < numArgs; ++i) {
8696 MachineOperand &Op = MI->getOperand(i+1);
8697
8698 if (!(Op.isReg() && Op.isImplicit()))
8699 MIB.addOperand(Op);
8700 }
8701
8702 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8703 .addReg(X86::XMM0);
8704
Dan Gohman14152b42010-07-06 20:24:04 +00008705 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +00008706
8707 return BB;
8708}
8709
8710MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008711X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8712 MachineInstr *MI,
8713 MachineBasicBlock *MBB) const {
8714 // Emit code to save XMM registers to the stack. The ABI says that the
8715 // number of registers to save is given in %al, so it's theoretically
8716 // possible to do an indirect jump trick to avoid saving all of them,
8717 // however this code takes a simpler approach and just executes all
8718 // of the stores if %al is non-zero. It's less code, and it's probably
8719 // easier on the hardware branch predictor, and stores aren't all that
8720 // expensive anyway.
8721
8722 // Create the new basic blocks. One block contains all the XMM stores,
8723 // and one block is the final destination regardless of whether any
8724 // stores were performed.
8725 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8726 MachineFunction *F = MBB->getParent();
8727 MachineFunction::iterator MBBIter = MBB;
8728 ++MBBIter;
8729 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8730 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8731 F->insert(MBBIter, XMMSaveMBB);
8732 F->insert(MBBIter, EndMBB);
8733
Dan Gohman14152b42010-07-06 20:24:04 +00008734 // Transfer the remainder of MBB and its successor edges to EndMBB.
8735 EndMBB->splice(EndMBB->begin(), MBB,
8736 llvm::next(MachineBasicBlock::iterator(MI)),
8737 MBB->end());
8738 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
8739
Dan Gohmand6708ea2009-08-15 01:38:56 +00008740 // The original block will now fall through to the XMM save block.
8741 MBB->addSuccessor(XMMSaveMBB);
8742 // The XMMSaveMBB will fall through to the end block.
8743 XMMSaveMBB->addSuccessor(EndMBB);
8744
8745 // Now add the instructions.
8746 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8747 DebugLoc DL = MI->getDebugLoc();
8748
8749 unsigned CountReg = MI->getOperand(0).getReg();
8750 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8751 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8752
8753 if (!Subtarget->isTargetWin64()) {
8754 // If %al is 0, branch around the XMM save block.
8755 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008756 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008757 MBB->addSuccessor(EndMBB);
8758 }
8759
8760 // In the XMM save block, save all the XMM argument registers.
8761 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8762 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008763 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008764 F->getMachineMemOperand(
8765 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8766 MachineMemOperand::MOStore, Offset,
8767 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008768 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8769 .addFrameIndex(RegSaveFrameIndex)
8770 .addImm(/*Scale=*/1)
8771 .addReg(/*IndexReg=*/0)
8772 .addImm(/*Disp=*/Offset)
8773 .addReg(/*Segment=*/0)
8774 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008775 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008776 }
8777
Dan Gohman14152b42010-07-06 20:24:04 +00008778 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008779
8780 return EndMBB;
8781}
Mon P Wang63307c32008-05-05 19:05:59 +00008782
Evan Cheng60c07e12006-07-05 22:17:51 +00008783MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008784X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008785 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +00008786 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8787 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008788
Chris Lattner52600972009-09-02 05:57:00 +00008789 // To "insert" a SELECT_CC instruction, we actually have to insert the
8790 // diamond control-flow pattern. The incoming instruction knows the
8791 // destination vreg to set, the condition code register to branch on, the
8792 // true/false values to select between, and a branch opcode to use.
8793 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8794 MachineFunction::iterator It = BB;
8795 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008796
Chris Lattner52600972009-09-02 05:57:00 +00008797 // thisMBB:
8798 // ...
8799 // TrueVal = ...
8800 // cmpTY ccX, r1, r2
8801 // bCC copy1MBB
8802 // fallthrough --> copy0MBB
8803 MachineBasicBlock *thisMBB = BB;
8804 MachineFunction *F = BB->getParent();
8805 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8806 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +00008807 F->insert(It, copy0MBB);
8808 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +00008809
Bill Wendling730c07e2010-06-25 20:48:10 +00008810 // If the EFLAGS register isn't dead in the terminator, then claim that it's
8811 // live into the sink and copy blocks.
8812 const MachineFunction *MF = BB->getParent();
8813 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
8814 BitVector ReservedRegs = TRI->getReservedRegs(*MF);
Bill Wendling730c07e2010-06-25 20:48:10 +00008815
Dan Gohman14152b42010-07-06 20:24:04 +00008816 for (unsigned I = 0, E = MI->getNumOperands(); I != E; ++I) {
8817 const MachineOperand &MO = MI->getOperand(I);
8818 if (!MO.isReg() || !MO.isUse() || MO.isKill()) continue;
Bill Wendling730c07e2010-06-25 20:48:10 +00008819 unsigned Reg = MO.getReg();
8820 if (Reg != X86::EFLAGS) continue;
8821 copy0MBB->addLiveIn(Reg);
8822 sinkMBB->addLiveIn(Reg);
8823 }
8824
Dan Gohman14152b42010-07-06 20:24:04 +00008825 // Transfer the remainder of BB and its successor edges to sinkMBB.
8826 sinkMBB->splice(sinkMBB->begin(), BB,
8827 llvm::next(MachineBasicBlock::iterator(MI)),
8828 BB->end());
8829 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8830
8831 // Add the true and fallthrough blocks as its successors.
8832 BB->addSuccessor(copy0MBB);
8833 BB->addSuccessor(sinkMBB);
8834
8835 // Create the conditional branch instruction.
8836 unsigned Opc =
8837 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8838 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8839
Chris Lattner52600972009-09-02 05:57:00 +00008840 // copy0MBB:
8841 // %FalseValue = ...
8842 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +00008843 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008844
Chris Lattner52600972009-09-02 05:57:00 +00008845 // sinkMBB:
8846 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8847 // ...
Dan Gohman14152b42010-07-06 20:24:04 +00008848 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8849 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +00008850 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8851 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8852
Dan Gohman14152b42010-07-06 20:24:04 +00008853 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +00008854 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +00008855}
8856
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008857MachineBasicBlock *
8858X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008859 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008860 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8861 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008862
8863 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8864 // non-trivial part is impdef of ESP.
8865 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8866 // mingw-w64.
8867
Dan Gohman14152b42010-07-06 20:24:04 +00008868 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008869 .addExternalSymbol("_alloca")
8870 .addReg(X86::EAX, RegState::Implicit)
8871 .addReg(X86::ESP, RegState::Implicit)
8872 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8873 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8874
Dan Gohman14152b42010-07-06 20:24:04 +00008875 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008876 return BB;
8877}
Chris Lattner52600972009-09-02 05:57:00 +00008878
8879MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +00008880X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
8881 MachineBasicBlock *BB) const {
8882 // This is pretty easy. We're taking the value that we received from
8883 // our load from the relocation, sticking it in either RDI (x86-64)
8884 // or EAX and doing an indirect call. The return value will then
8885 // be in the normal return register.
Eric Christopher54415362010-06-08 22:04:25 +00008886 const X86InstrInfo *TII
8887 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008888 DebugLoc DL = MI->getDebugLoc();
8889 MachineFunction *F = BB->getParent();
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00008890 bool IsWin64 = Subtarget->isTargetWin64();
Eric Christopher30ef0e52010-06-03 04:07:48 +00008891
Eric Christopher54415362010-06-08 22:04:25 +00008892 assert(MI->getOperand(3).isGlobal() && "This should be a global");
8893
Eric Christopher30ef0e52010-06-03 04:07:48 +00008894 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +00008895 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8896 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +00008897 .addReg(X86::RIP)
8898 .addImm(0).addReg(0)
8899 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8900 MI->getOperand(3).getTargetFlags())
8901 .addReg(0);
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00008902 MIB = BuildMI(*BB, MI, DL, TII->get(IsWin64 ? X86::WINCALL64m : X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +00008903 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +00008904 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +00008905 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8906 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +00008907 .addReg(0)
8908 .addImm(0).addReg(0)
8909 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8910 MI->getOperand(3).getTargetFlags())
8911 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008912 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008913 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008914 } else {
Dan Gohman14152b42010-07-06 20:24:04 +00008915 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
8916 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +00008917 .addReg(TII->getGlobalBaseReg(F))
8918 .addImm(0).addReg(0)
8919 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
8920 MI->getOperand(3).getTargetFlags())
8921 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +00008922 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +00008923 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008924 }
8925
Dan Gohman14152b42010-07-06 20:24:04 +00008926 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +00008927 return BB;
8928}
8929
8930MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008931X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008932 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008933 switch (MI->getOpcode()) {
8934 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008935 case X86::MINGW_ALLOCA:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008936 return EmitLoweredMingwAlloca(MI, BB);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008937 case X86::TLSCall_32:
8938 case X86::TLSCall_64:
8939 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008940 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008941 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008942 case X86::CMOV_FR32:
8943 case X86::CMOV_FR64:
8944 case X86::CMOV_V4F32:
8945 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008946 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008947 case X86::CMOV_GR16:
8948 case X86::CMOV_GR32:
8949 case X86::CMOV_RFP32:
8950 case X86::CMOV_RFP64:
8951 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00008952 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008953
Dale Johannesen849f2142007-07-03 00:53:03 +00008954 case X86::FP32_TO_INT16_IN_MEM:
8955 case X86::FP32_TO_INT32_IN_MEM:
8956 case X86::FP32_TO_INT64_IN_MEM:
8957 case X86::FP64_TO_INT16_IN_MEM:
8958 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008959 case X86::FP64_TO_INT64_IN_MEM:
8960 case X86::FP80_TO_INT16_IN_MEM:
8961 case X86::FP80_TO_INT32_IN_MEM:
8962 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008963 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8964 DebugLoc DL = MI->getDebugLoc();
8965
Evan Cheng60c07e12006-07-05 22:17:51 +00008966 // Change the floating point control register to use "round towards zero"
8967 // mode when truncating to an integer value.
8968 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008969 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +00008970 addFrameReference(BuildMI(*BB, MI, DL,
8971 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008972
8973 // Load the old value of the high byte of the control word...
8974 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008975 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +00008976 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008977 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008978
8979 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +00008980 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008981 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008982
8983 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +00008984 addFrameReference(BuildMI(*BB, MI, DL,
8985 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008986
8987 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +00008988 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008989 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008990
8991 // Get the X86 opcode to use.
8992 unsigned Opc;
8993 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008994 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008995 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8996 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8997 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8998 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8999 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
9000 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00009001 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
9002 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
9003 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00009004 }
9005
9006 X86AddressMode AM;
9007 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00009008 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009009 AM.BaseType = X86AddressMode::RegBase;
9010 AM.Base.Reg = Op.getReg();
9011 } else {
9012 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00009013 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00009014 }
9015 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00009016 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009017 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009018 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00009019 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00009020 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009021 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00009022 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00009023 AM.GV = Op.getGlobal();
9024 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00009025 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00009026 }
Dan Gohman14152b42010-07-06 20:24:04 +00009027 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00009028 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00009029
9030 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +00009031 addFrameReference(BuildMI(*BB, MI, DL,
9032 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00009033
Dan Gohman14152b42010-07-06 20:24:04 +00009034 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00009035 return BB;
9036 }
Eric Christopherb120ab42009-08-18 22:50:32 +00009037 // String/text processing lowering.
9038 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009039 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009040 return EmitPCMP(MI, BB, 3, false /* in-mem */);
9041 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009042 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009043 return EmitPCMP(MI, BB, 3, true /* in-mem */);
9044 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009045 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +00009046 return EmitPCMP(MI, BB, 5, false /* in mem */);
9047 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +00009048 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +00009049 return EmitPCMP(MI, BB, 5, true /* in mem */);
9050
9051 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00009052 case X86::ATOMAND32:
9053 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009054 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009055 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009056 X86::NOT32r, X86::EAX,
9057 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009058 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00009059 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
9060 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009061 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009062 X86::NOT32r, X86::EAX,
9063 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00009064 case X86::ATOMXOR32:
9065 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009066 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009067 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009068 X86::NOT32r, X86::EAX,
9069 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00009070 case X86::ATOMNAND32:
9071 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009072 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009073 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009074 X86::NOT32r, X86::EAX,
9075 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00009076 case X86::ATOMMIN32:
9077 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
9078 case X86::ATOMMAX32:
9079 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
9080 case X86::ATOMUMIN32:
9081 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
9082 case X86::ATOMUMAX32:
9083 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00009084
9085 case X86::ATOMAND16:
9086 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9087 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009088 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009089 X86::NOT16r, X86::AX,
9090 X86::GR16RegisterClass);
9091 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00009092 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009093 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009094 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009095 X86::NOT16r, X86::AX,
9096 X86::GR16RegisterClass);
9097 case X86::ATOMXOR16:
9098 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
9099 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009100 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009101 X86::NOT16r, X86::AX,
9102 X86::GR16RegisterClass);
9103 case X86::ATOMNAND16:
9104 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
9105 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009106 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009107 X86::NOT16r, X86::AX,
9108 X86::GR16RegisterClass, true);
9109 case X86::ATOMMIN16:
9110 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
9111 case X86::ATOMMAX16:
9112 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
9113 case X86::ATOMUMIN16:
9114 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
9115 case X86::ATOMUMAX16:
9116 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
9117
9118 case X86::ATOMAND8:
9119 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9120 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009121 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009122 X86::NOT8r, X86::AL,
9123 X86::GR8RegisterClass);
9124 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00009125 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009126 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009127 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009128 X86::NOT8r, X86::AL,
9129 X86::GR8RegisterClass);
9130 case X86::ATOMXOR8:
9131 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
9132 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009133 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009134 X86::NOT8r, X86::AL,
9135 X86::GR8RegisterClass);
9136 case X86::ATOMNAND8:
9137 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
9138 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009139 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +00009140 X86::NOT8r, X86::AL,
9141 X86::GR8RegisterClass, true);
9142 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009143 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00009144 case X86::ATOMAND64:
9145 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009146 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009147 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009148 X86::NOT64r, X86::RAX,
9149 X86::GR64RegisterClass);
9150 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00009151 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
9152 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009153 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009154 X86::NOT64r, X86::RAX,
9155 X86::GR64RegisterClass);
9156 case X86::ATOMXOR64:
9157 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00009158 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009159 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009160 X86::NOT64r, X86::RAX,
9161 X86::GR64RegisterClass);
9162 case X86::ATOMNAND64:
9163 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
9164 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +00009165 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +00009166 X86::NOT64r, X86::RAX,
9167 X86::GR64RegisterClass, true);
9168 case X86::ATOMMIN64:
9169 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
9170 case X86::ATOMMAX64:
9171 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
9172 case X86::ATOMUMIN64:
9173 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
9174 case X86::ATOMUMAX64:
9175 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009176
9177 // This group does 64-bit operations on a 32-bit host.
9178 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009179 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009180 X86::AND32rr, X86::AND32rr,
9181 X86::AND32ri, X86::AND32ri,
9182 false);
9183 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009184 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009185 X86::OR32rr, X86::OR32rr,
9186 X86::OR32ri, X86::OR32ri,
9187 false);
9188 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009189 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009190 X86::XOR32rr, X86::XOR32rr,
9191 X86::XOR32ri, X86::XOR32ri,
9192 false);
9193 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009194 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009195 X86::AND32rr, X86::AND32rr,
9196 X86::AND32ri, X86::AND32ri,
9197 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009198 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009199 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009200 X86::ADD32rr, X86::ADC32rr,
9201 X86::ADD32ri, X86::ADC32ri,
9202 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009203 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009204 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00009205 X86::SUB32rr, X86::SBB32rr,
9206 X86::SUB32ri, X86::SBB32ri,
9207 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00009208 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00009209 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00009210 X86::MOV32rr, X86::MOV32rr,
9211 X86::MOV32ri, X86::MOV32ri,
9212 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00009213 case X86::VASTART_SAVE_XMM_REGS:
9214 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00009215 }
9216}
9217
9218//===----------------------------------------------------------------------===//
9219// X86 Optimization Hooks
9220//===----------------------------------------------------------------------===//
9221
Dan Gohman475871a2008-07-27 21:46:04 +00009222void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00009223 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009224 APInt &KnownZero,
9225 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00009226 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00009227 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009228 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00009229 assert((Opc >= ISD::BUILTIN_OP_END ||
9230 Opc == ISD::INTRINSIC_WO_CHAIN ||
9231 Opc == ISD::INTRINSIC_W_CHAIN ||
9232 Opc == ISD::INTRINSIC_VOID) &&
9233 "Should use MaskedValueIsZero if you don't know whether Op"
9234 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009235
Dan Gohmanf4f92f52008-02-13 23:07:24 +00009236 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009237 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00009238 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009239 case X86ISD::ADD:
9240 case X86ISD::SUB:
9241 case X86ISD::SMUL:
9242 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00009243 case X86ISD::INC:
9244 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00009245 case X86ISD::OR:
9246 case X86ISD::XOR:
9247 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00009248 // These nodes' second result is a boolean.
9249 if (Op.getResNo() == 0)
9250 break;
9251 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009252 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00009253 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
9254 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00009255 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009256 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00009257}
Chris Lattner259e97c2006-01-31 19:43:35 +00009258
Evan Cheng206ee9d2006-07-07 08:33:52 +00009259/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00009260/// node is a GlobalAddress + offset.
9261bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00009262 const GlobalValue* &GA,
9263 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00009264 if (N->getOpcode() == X86ISD::Wrapper) {
9265 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009266 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00009267 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009268 return true;
9269 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00009270 }
Evan Chengad4196b2008-05-12 19:56:52 +00009271 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009272}
9273
Evan Cheng206ee9d2006-07-07 08:33:52 +00009274/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
9275/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
9276/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00009277/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00009278static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00009279 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00009280 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00009281 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00009282 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00009283
Eli Friedman7a5e5552009-06-07 06:52:44 +00009284 if (VT.getSizeInBits() != 128)
9285 return SDValue();
9286
Nate Begemanfdea31a2010-03-24 20:49:50 +00009287 SmallVector<SDValue, 16> Elts;
9288 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
9289 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
9290
9291 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009292}
Evan Chengd880b972008-05-09 21:53:03 +00009293
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009294/// PerformShuffleCombine - Detect vector gather/scatter index generation
9295/// and convert it from being a bunch of shuffles and extracts to a simple
9296/// store and scalar loads to extract the elements.
9297static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
9298 const TargetLowering &TLI) {
9299 SDValue InputVector = N->getOperand(0);
9300
9301 // Only operate on vectors of 4 elements, where the alternative shuffling
9302 // gets to be more expensive.
9303 if (InputVector.getValueType() != MVT::v4i32)
9304 return SDValue();
9305
9306 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
9307 // single use which is a sign-extend or zero-extend, and all elements are
9308 // used.
9309 SmallVector<SDNode *, 4> Uses;
9310 unsigned ExtractedElements = 0;
9311 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
9312 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
9313 if (UI.getUse().getResNo() != InputVector.getResNo())
9314 return SDValue();
9315
9316 SDNode *Extract = *UI;
9317 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9318 return SDValue();
9319
9320 if (Extract->getValueType(0) != MVT::i32)
9321 return SDValue();
9322 if (!Extract->hasOneUse())
9323 return SDValue();
9324 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
9325 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
9326 return SDValue();
9327 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
9328 return SDValue();
9329
9330 // Record which element was extracted.
9331 ExtractedElements |=
9332 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
9333
9334 Uses.push_back(Extract);
9335 }
9336
9337 // If not all the elements were used, this may not be worthwhile.
9338 if (ExtractedElements != 15)
9339 return SDValue();
9340
9341 // Ok, we've now decided to do the transformation.
9342 DebugLoc dl = InputVector.getDebugLoc();
9343
9344 // Store the value to a temporary stack slot.
9345 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Eric Christopher90eb4022010-07-22 00:26:08 +00009346 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL,
9347 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009348
9349 // Replace each use (extract) with a load of the appropriate element.
9350 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
9351 UE = Uses.end(); UI != UE; ++UI) {
9352 SDNode *Extract = *UI;
9353
9354 // Compute the element's address.
9355 SDValue Idx = Extract->getOperand(1);
9356 unsigned EltSize =
9357 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
9358 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
9359 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
9360
Eric Christopher90eb4022010-07-22 00:26:08 +00009361 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(),
9362 OffsetVal, StackPtr);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009363
9364 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +00009365 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
9366 ScalarAddr, NULL, 0, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009367
9368 // Replace the exact with the load.
9369 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9370 }
9371
9372 // The replacement was made in place; don't return anything.
9373 return SDValue();
9374}
9375
Chris Lattner83e6c992006-10-04 06:57:07 +00009376/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009377static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009378 const X86Subtarget *Subtarget) {
9379 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009380 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009381 // Get the LHS/RHS of the select.
9382 SDValue LHS = N->getOperand(1);
9383 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009384
Dan Gohman670e5392009-09-21 18:03:22 +00009385 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009386 // instructions match the semantics of the common C idiom x<y?x:y but not
9387 // x<=y?x:y, because of how they handle negative zero (which can be
9388 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009389 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009390 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009391 Cond.getOpcode() == ISD::SETCC) {
9392 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009393
Chris Lattner47b4ce82009-03-11 05:48:52 +00009394 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009395 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009396 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9397 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009398 switch (CC) {
9399 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009400 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009401 // Converting this to a min would handle NaNs incorrectly, and swapping
9402 // the operands would cause it to handle comparisons between positive
9403 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009404 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009405 if (!UnsafeFPMath &&
9406 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9407 break;
9408 std::swap(LHS, RHS);
9409 }
Dan Gohman670e5392009-09-21 18:03:22 +00009410 Opcode = X86ISD::FMIN;
9411 break;
9412 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009413 // Converting this to a min would handle comparisons between positive
9414 // and negative zero incorrectly.
9415 if (!UnsafeFPMath &&
9416 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9417 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009418 Opcode = X86ISD::FMIN;
9419 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009420 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009421 // Converting this to a min would handle both negative zeros and NaNs
9422 // incorrectly, but we can swap the operands to fix both.
9423 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009424 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009425 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009426 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009427 Opcode = X86ISD::FMIN;
9428 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009429
Dan Gohman670e5392009-09-21 18:03:22 +00009430 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009431 // Converting this to a max would handle comparisons between positive
9432 // and negative zero incorrectly.
9433 if (!UnsafeFPMath &&
9434 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9435 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009436 Opcode = X86ISD::FMAX;
9437 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009438 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009439 // Converting this to a max would handle NaNs incorrectly, and swapping
9440 // the operands would cause it to handle comparisons between positive
9441 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009442 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +00009443 if (!UnsafeFPMath &&
9444 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9445 break;
9446 std::swap(LHS, RHS);
9447 }
Dan Gohman670e5392009-09-21 18:03:22 +00009448 Opcode = X86ISD::FMAX;
9449 break;
9450 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009451 // Converting this to a max would handle both negative zeros and NaNs
9452 // incorrectly, but we can swap the operands to fix both.
9453 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009454 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009455 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009456 case ISD::SETGE:
9457 Opcode = X86ISD::FMAX;
9458 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009459 }
Dan Gohman670e5392009-09-21 18:03:22 +00009460 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009461 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9462 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009463 switch (CC) {
9464 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009465 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009466 // Converting this to a min would handle comparisons between positive
9467 // and negative zero incorrectly, and swapping the operands would
9468 // cause it to handle NaNs incorrectly.
9469 if (!UnsafeFPMath &&
9470 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +00009471 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009472 break;
9473 std::swap(LHS, RHS);
9474 }
Dan Gohman670e5392009-09-21 18:03:22 +00009475 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009476 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009477 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009478 // Converting this to a min would handle NaNs incorrectly.
9479 if (!UnsafeFPMath &&
9480 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9481 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009482 Opcode = X86ISD::FMIN;
9483 break;
9484 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009485 // Converting this to a min would handle both negative zeros and NaNs
9486 // incorrectly, but we can swap the operands to fix both.
9487 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009488 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009489 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009490 case ISD::SETGE:
9491 Opcode = X86ISD::FMIN;
9492 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009493
Dan Gohman670e5392009-09-21 18:03:22 +00009494 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009495 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +00009496 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009497 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009498 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009499 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009500 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009501 // Converting this to a max would handle comparisons between positive
9502 // and negative zero incorrectly, and swapping the operands would
9503 // cause it to handle NaNs incorrectly.
9504 if (!UnsafeFPMath &&
9505 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +00009506 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +00009507 break;
9508 std::swap(LHS, RHS);
9509 }
Dan Gohman670e5392009-09-21 18:03:22 +00009510 Opcode = X86ISD::FMAX;
9511 break;
9512 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009513 // Converting this to a max would handle both negative zeros and NaNs
9514 // incorrectly, but we can swap the operands to fix both.
9515 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009516 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009517 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009518 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009519 Opcode = X86ISD::FMAX;
9520 break;
9521 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009522 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009523
Chris Lattner47b4ce82009-03-11 05:48:52 +00009524 if (Opcode)
9525 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009526 }
Eric Christopherfd179292009-08-27 18:07:15 +00009527
Chris Lattnerd1980a52009-03-12 06:52:53 +00009528 // If this is a select between two integer constants, try to do some
9529 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009530 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9531 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009532 // Don't do this for crazy integer types.
9533 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9534 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009535 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009536 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009537
Chris Lattnercee56e72009-03-13 05:53:31 +00009538 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009539 // Efficiently invertible.
9540 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9541 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9542 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9543 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009544 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009545 }
Eric Christopherfd179292009-08-27 18:07:15 +00009546
Chris Lattnerd1980a52009-03-12 06:52:53 +00009547 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009548 if (FalseC->getAPIntValue() == 0 &&
9549 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009550 if (NeedsCondInvert) // Invert the condition if needed.
9551 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9552 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009553
Chris Lattnerd1980a52009-03-12 06:52:53 +00009554 // Zero extend the condition if needed.
9555 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009556
Chris Lattnercee56e72009-03-13 05:53:31 +00009557 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009558 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009559 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009560 }
Eric Christopherfd179292009-08-27 18:07:15 +00009561
Chris Lattner97a29a52009-03-13 05:22:11 +00009562 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009563 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009564 if (NeedsCondInvert) // Invert the condition if needed.
9565 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9566 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009567
Chris Lattner97a29a52009-03-13 05:22:11 +00009568 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009569 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9570 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009571 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009572 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009573 }
Eric Christopherfd179292009-08-27 18:07:15 +00009574
Chris Lattnercee56e72009-03-13 05:53:31 +00009575 // Optimize cases that will turn into an LEA instruction. This requires
9576 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009577 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009578 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009579 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009580
Chris Lattnercee56e72009-03-13 05:53:31 +00009581 bool isFastMultiplier = false;
9582 if (Diff < 10) {
9583 switch ((unsigned char)Diff) {
9584 default: break;
9585 case 1: // result = add base, cond
9586 case 2: // result = lea base( , cond*2)
9587 case 3: // result = lea base(cond, cond*2)
9588 case 4: // result = lea base( , cond*4)
9589 case 5: // result = lea base(cond, cond*4)
9590 case 8: // result = lea base( , cond*8)
9591 case 9: // result = lea base(cond, cond*8)
9592 isFastMultiplier = true;
9593 break;
9594 }
9595 }
Eric Christopherfd179292009-08-27 18:07:15 +00009596
Chris Lattnercee56e72009-03-13 05:53:31 +00009597 if (isFastMultiplier) {
9598 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9599 if (NeedsCondInvert) // Invert the condition if needed.
9600 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9601 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009602
Chris Lattnercee56e72009-03-13 05:53:31 +00009603 // Zero extend the condition if needed.
9604 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9605 Cond);
9606 // Scale the condition by the difference.
9607 if (Diff != 1)
9608 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9609 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009610
Chris Lattnercee56e72009-03-13 05:53:31 +00009611 // Add the base if non-zero.
9612 if (FalseC->getAPIntValue() != 0)
9613 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9614 SDValue(FalseC, 0));
9615 return Cond;
9616 }
Eric Christopherfd179292009-08-27 18:07:15 +00009617 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009618 }
9619 }
Eric Christopherfd179292009-08-27 18:07:15 +00009620
Dan Gohman475871a2008-07-27 21:46:04 +00009621 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009622}
9623
Chris Lattnerd1980a52009-03-12 06:52:53 +00009624/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9625static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9626 TargetLowering::DAGCombinerInfo &DCI) {
9627 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009628
Chris Lattnerd1980a52009-03-12 06:52:53 +00009629 // If the flag operand isn't dead, don't touch this CMOV.
9630 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9631 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009632
Chris Lattnerd1980a52009-03-12 06:52:53 +00009633 // If this is a select between two integer constants, try to do some
9634 // optimizations. Note that the operands are ordered the opposite of SELECT
9635 // operands.
9636 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9637 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9638 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9639 // larger than FalseC (the false value).
9640 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009641
Chris Lattnerd1980a52009-03-12 06:52:53 +00009642 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9643 CC = X86::GetOppositeBranchCondition(CC);
9644 std::swap(TrueC, FalseC);
9645 }
Eric Christopherfd179292009-08-27 18:07:15 +00009646
Chris Lattnerd1980a52009-03-12 06:52:53 +00009647 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009648 // This is efficient for any integer data type (including i8/i16) and
9649 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009650 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9651 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009652 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9653 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009654
Chris Lattnerd1980a52009-03-12 06:52:53 +00009655 // Zero extend the condition if needed.
9656 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009657
Chris Lattnerd1980a52009-03-12 06:52:53 +00009658 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9659 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009660 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009661 if (N->getNumValues() == 2) // Dead flag value?
9662 return DCI.CombineTo(N, Cond, SDValue());
9663 return Cond;
9664 }
Eric Christopherfd179292009-08-27 18:07:15 +00009665
Chris Lattnercee56e72009-03-13 05:53:31 +00009666 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9667 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009668 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9669 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009670 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9671 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009672
Chris Lattner97a29a52009-03-13 05:22:11 +00009673 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009674 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9675 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009676 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9677 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009678
Chris Lattner97a29a52009-03-13 05:22:11 +00009679 if (N->getNumValues() == 2) // Dead flag value?
9680 return DCI.CombineTo(N, Cond, SDValue());
9681 return Cond;
9682 }
Eric Christopherfd179292009-08-27 18:07:15 +00009683
Chris Lattnercee56e72009-03-13 05:53:31 +00009684 // Optimize cases that will turn into an LEA instruction. This requires
9685 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009686 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009687 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009688 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009689
Chris Lattnercee56e72009-03-13 05:53:31 +00009690 bool isFastMultiplier = false;
9691 if (Diff < 10) {
9692 switch ((unsigned char)Diff) {
9693 default: break;
9694 case 1: // result = add base, cond
9695 case 2: // result = lea base( , cond*2)
9696 case 3: // result = lea base(cond, cond*2)
9697 case 4: // result = lea base( , cond*4)
9698 case 5: // result = lea base(cond, cond*4)
9699 case 8: // result = lea base( , cond*8)
9700 case 9: // result = lea base(cond, cond*8)
9701 isFastMultiplier = true;
9702 break;
9703 }
9704 }
Eric Christopherfd179292009-08-27 18:07:15 +00009705
Chris Lattnercee56e72009-03-13 05:53:31 +00009706 if (isFastMultiplier) {
9707 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9708 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009709 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9710 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009711 // Zero extend the condition if needed.
9712 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9713 Cond);
9714 // Scale the condition by the difference.
9715 if (Diff != 1)
9716 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9717 DAG.getConstant(Diff, Cond.getValueType()));
9718
9719 // Add the base if non-zero.
9720 if (FalseC->getAPIntValue() != 0)
9721 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9722 SDValue(FalseC, 0));
9723 if (N->getNumValues() == 2) // Dead flag value?
9724 return DCI.CombineTo(N, Cond, SDValue());
9725 return Cond;
9726 }
Eric Christopherfd179292009-08-27 18:07:15 +00009727 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009728 }
9729 }
9730 return SDValue();
9731}
9732
9733
Evan Cheng0b0cd912009-03-28 05:57:29 +00009734/// PerformMulCombine - Optimize a single multiply with constant into two
9735/// in order to implement it with two cheaper instructions, e.g.
9736/// LEA + SHL, LEA + LEA.
9737static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9738 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009739 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9740 return SDValue();
9741
Owen Andersone50ed302009-08-10 22:56:29 +00009742 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009743 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009744 return SDValue();
9745
9746 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9747 if (!C)
9748 return SDValue();
9749 uint64_t MulAmt = C->getZExtValue();
9750 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9751 return SDValue();
9752
9753 uint64_t MulAmt1 = 0;
9754 uint64_t MulAmt2 = 0;
9755 if ((MulAmt % 9) == 0) {
9756 MulAmt1 = 9;
9757 MulAmt2 = MulAmt / 9;
9758 } else if ((MulAmt % 5) == 0) {
9759 MulAmt1 = 5;
9760 MulAmt2 = MulAmt / 5;
9761 } else if ((MulAmt % 3) == 0) {
9762 MulAmt1 = 3;
9763 MulAmt2 = MulAmt / 3;
9764 }
9765 if (MulAmt2 &&
9766 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9767 DebugLoc DL = N->getDebugLoc();
9768
9769 if (isPowerOf2_64(MulAmt2) &&
9770 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9771 // If second multiplifer is pow2, issue it first. We want the multiply by
9772 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9773 // is an add.
9774 std::swap(MulAmt1, MulAmt2);
9775
9776 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009777 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009778 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009779 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009780 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009781 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009782 DAG.getConstant(MulAmt1, VT));
9783
Eric Christopherfd179292009-08-27 18:07:15 +00009784 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009785 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009786 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009787 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009788 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009789 DAG.getConstant(MulAmt2, VT));
9790
9791 // Do not add new nodes to DAG combiner worklist.
9792 DCI.CombineTo(N, NewMul, false);
9793 }
9794 return SDValue();
9795}
9796
Evan Chengad9c0a32009-12-15 00:53:42 +00009797static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9798 SDValue N0 = N->getOperand(0);
9799 SDValue N1 = N->getOperand(1);
9800 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9801 EVT VT = N0.getValueType();
9802
9803 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9804 // since the result of setcc_c is all zero's or all ones.
9805 if (N1C && N0.getOpcode() == ISD::AND &&
9806 N0.getOperand(1).getOpcode() == ISD::Constant) {
9807 SDValue N00 = N0.getOperand(0);
9808 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9809 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9810 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9811 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9812 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9813 APInt ShAmt = N1C->getAPIntValue();
9814 Mask = Mask.shl(ShAmt);
9815 if (Mask != 0)
9816 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9817 N00, DAG.getConstant(Mask, VT));
9818 }
9819 }
9820
9821 return SDValue();
9822}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009823
Nate Begeman740ab032009-01-26 00:52:55 +00009824/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9825/// when possible.
9826static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9827 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009828 EVT VT = N->getValueType(0);
9829 if (!VT.isVector() && VT.isInteger() &&
9830 N->getOpcode() == ISD::SHL)
9831 return PerformSHLCombine(N, DAG);
9832
Nate Begeman740ab032009-01-26 00:52:55 +00009833 // On X86 with SSE2 support, we can transform this to a vector shift if
9834 // all elements are shifted by the same amount. We can't do this in legalize
9835 // because the a constant vector is typically transformed to a constant pool
9836 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009837 if (!Subtarget->hasSSE2())
9838 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009839
Owen Anderson825b72b2009-08-11 20:47:22 +00009840 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009841 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009842
Mon P Wang3becd092009-01-28 08:12:05 +00009843 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009844 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009845 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009846 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009847 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9848 unsigned NumElts = VT.getVectorNumElements();
9849 unsigned i = 0;
9850 for (; i != NumElts; ++i) {
9851 SDValue Arg = ShAmtOp.getOperand(i);
9852 if (Arg.getOpcode() == ISD::UNDEF) continue;
9853 BaseShAmt = Arg;
9854 break;
9855 }
9856 for (; i != NumElts; ++i) {
9857 SDValue Arg = ShAmtOp.getOperand(i);
9858 if (Arg.getOpcode() == ISD::UNDEF) continue;
9859 if (Arg != BaseShAmt) {
9860 return SDValue();
9861 }
9862 }
9863 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009864 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009865 SDValue InVec = ShAmtOp.getOperand(0);
9866 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9867 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9868 unsigned i = 0;
9869 for (; i != NumElts; ++i) {
9870 SDValue Arg = InVec.getOperand(i);
9871 if (Arg.getOpcode() == ISD::UNDEF) continue;
9872 BaseShAmt = Arg;
9873 break;
9874 }
9875 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9876 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009877 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009878 if (C->getZExtValue() == SplatIdx)
9879 BaseShAmt = InVec.getOperand(1);
9880 }
9881 }
9882 if (BaseShAmt.getNode() == 0)
9883 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9884 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009885 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009886 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009887
Mon P Wangefa42202009-09-03 19:56:25 +00009888 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009889 if (EltVT.bitsGT(MVT::i32))
9890 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9891 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009892 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009893
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009894 // The shift amount is identical so we can do a vector shift.
9895 SDValue ValOp = N->getOperand(0);
9896 switch (N->getOpcode()) {
9897 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009898 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009899 break;
9900 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009901 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009902 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009903 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009904 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009905 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009906 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009907 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009908 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009909 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009910 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009911 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009912 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009913 break;
9914 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009915 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009916 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009917 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009918 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009919 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009920 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009921 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009922 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009923 break;
9924 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009925 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009926 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009927 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009928 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009929 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009930 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009931 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009932 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009933 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009934 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009935 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009936 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009937 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009938 }
9939 return SDValue();
9940}
9941
Evan Cheng760d1942010-01-04 21:22:48 +00009942static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +00009943 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +00009944 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +00009945 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +00009946 return SDValue();
9947
Evan Cheng760d1942010-01-04 21:22:48 +00009948 EVT VT = N->getValueType(0);
Evan Cheng8b1190a2010-04-28 01:18:01 +00009949 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
Evan Cheng760d1942010-01-04 21:22:48 +00009950 return SDValue();
9951
9952 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9953 SDValue N0 = N->getOperand(0);
9954 SDValue N1 = N->getOperand(1);
9955 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9956 std::swap(N0, N1);
9957 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9958 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +00009959 if (!N0.hasOneUse() || !N1.hasOneUse())
9960 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +00009961
9962 SDValue ShAmt0 = N0.getOperand(1);
9963 if (ShAmt0.getValueType() != MVT::i8)
9964 return SDValue();
9965 SDValue ShAmt1 = N1.getOperand(1);
9966 if (ShAmt1.getValueType() != MVT::i8)
9967 return SDValue();
9968 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9969 ShAmt0 = ShAmt0.getOperand(0);
9970 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9971 ShAmt1 = ShAmt1.getOperand(0);
9972
9973 DebugLoc DL = N->getDebugLoc();
9974 unsigned Opc = X86ISD::SHLD;
9975 SDValue Op0 = N0.getOperand(0);
9976 SDValue Op1 = N1.getOperand(0);
9977 if (ShAmt0.getOpcode() == ISD::SUB) {
9978 Opc = X86ISD::SHRD;
9979 std::swap(Op0, Op1);
9980 std::swap(ShAmt0, ShAmt1);
9981 }
9982
Evan Cheng8b1190a2010-04-28 01:18:01 +00009983 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +00009984 if (ShAmt1.getOpcode() == ISD::SUB) {
9985 SDValue Sum = ShAmt1.getOperand(0);
9986 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +00009987 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
9988 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
9989 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
9990 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +00009991 return DAG.getNode(Opc, DL, VT,
9992 Op0, Op1,
9993 DAG.getNode(ISD::TRUNCATE, DL,
9994 MVT::i8, ShAmt0));
9995 }
9996 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9997 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9998 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +00009999 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000010000 return DAG.getNode(Opc, DL, VT,
10001 N0.getOperand(0), N1.getOperand(0),
10002 DAG.getNode(ISD::TRUNCATE, DL,
10003 MVT::i8, ShAmt0));
10004 }
10005
10006 return SDValue();
10007}
10008
Chris Lattner149a4e52008-02-22 02:09:43 +000010009/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010010static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000010011 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +000010012 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
10013 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000010014 // A preferable solution to the general problem is to figure out the right
10015 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000010016
10017 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +000010018 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +000010019 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +000010020 if (VT.getSizeInBits() != 64)
10021 return SDValue();
10022
Devang Patel578efa92009-06-05 21:57:13 +000010023 const Function *F = DAG.getMachineFunction().getFunction();
10024 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000010025 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +000010026 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000010027 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000010028 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000010029 isa<LoadSDNode>(St->getValue()) &&
10030 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
10031 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010032 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010033 LoadSDNode *Ld = 0;
10034 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000010035 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000010036 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010037 // Must be a store of a load. We currently handle two cases: the load
10038 // is a direct child, and it's under an intervening TokenFactor. It is
10039 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000010040 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000010041 Ld = cast<LoadSDNode>(St->getChain());
10042 else if (St->getValue().hasOneUse() &&
10043 ChainVal->getOpcode() == ISD::TokenFactor) {
10044 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000010045 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000010046 TokenFactorIndex = i;
10047 Ld = cast<LoadSDNode>(St->getValue());
10048 } else
10049 Ops.push_back(ChainVal->getOperand(i));
10050 }
10051 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000010052
Evan Cheng536e6672009-03-12 05:59:15 +000010053 if (!Ld || !ISD::isNormalLoad(Ld))
10054 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010055
Evan Cheng536e6672009-03-12 05:59:15 +000010056 // If this is not the MMX case, i.e. we are just turning i64 load/store
10057 // into f64 load/store, avoid the transformation if there are multiple
10058 // uses of the loaded value.
10059 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
10060 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000010061
Evan Cheng536e6672009-03-12 05:59:15 +000010062 DebugLoc LdDL = Ld->getDebugLoc();
10063 DebugLoc StDL = N->getDebugLoc();
10064 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
10065 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
10066 // pair instead.
10067 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010068 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +000010069 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
10070 Ld->getBasePtr(), Ld->getSrcValue(),
10071 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010072 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010073 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000010074 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000010075 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000010076 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000010077 Ops.size());
10078 }
Evan Cheng536e6672009-03-12 05:59:15 +000010079 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +000010080 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010081 St->isVolatile(), St->isNonTemporal(),
10082 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000010083 }
Evan Cheng536e6672009-03-12 05:59:15 +000010084
10085 // Otherwise, lower to two pairs of 32-bit loads / stores.
10086 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010087 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
10088 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010089
Owen Anderson825b72b2009-08-11 20:47:22 +000010090 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010091 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010092 Ld->isVolatile(), Ld->isNonTemporal(),
10093 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000010094 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +000010095 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +000010096 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010097 MinAlign(Ld->getAlignment(), 4));
10098
10099 SDValue NewChain = LoLd.getValue(1);
10100 if (TokenFactorIndex != -1) {
10101 Ops.push_back(LoLd);
10102 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000010103 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000010104 Ops.size());
10105 }
10106
10107 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000010108 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
10109 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000010110
10111 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
10112 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +000010113 St->isVolatile(), St->isNonTemporal(),
10114 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000010115 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
10116 St->getSrcValue(),
10117 St->getSrcValueOffset() + 4,
10118 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000010119 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000010120 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000010121 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000010122 }
Dan Gohman475871a2008-07-27 21:46:04 +000010123 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000010124}
10125
Chris Lattner6cf73262008-01-25 06:14:17 +000010126/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
10127/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010128static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000010129 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
10130 // F[X]OR(0.0, x) -> x
10131 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000010132 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10133 if (C->getValueAPF().isPosZero())
10134 return N->getOperand(1);
10135 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10136 if (C->getValueAPF().isPosZero())
10137 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000010138 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010139}
10140
10141/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000010142static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000010143 // FAND(0.0, x) -> 0.0
10144 // FAND(x, 0.0) -> 0.0
10145 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
10146 if (C->getValueAPF().isPosZero())
10147 return N->getOperand(0);
10148 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
10149 if (C->getValueAPF().isPosZero())
10150 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000010151 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000010152}
10153
Dan Gohmane5af2d32009-01-29 01:59:02 +000010154static SDValue PerformBTCombine(SDNode *N,
10155 SelectionDAG &DAG,
10156 TargetLowering::DAGCombinerInfo &DCI) {
10157 // BT ignores high bits in the bit index operand.
10158 SDValue Op1 = N->getOperand(1);
10159 if (Op1.hasOneUse()) {
10160 unsigned BitWidth = Op1.getValueSizeInBits();
10161 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
10162 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010163 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
10164 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000010165 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000010166 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
10167 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
10168 DCI.CommitTargetLoweringOpt(TLO);
10169 }
10170 return SDValue();
10171}
Chris Lattner83e6c992006-10-04 06:57:07 +000010172
Eli Friedman7a5e5552009-06-07 06:52:44 +000010173static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
10174 SDValue Op = N->getOperand(0);
10175 if (Op.getOpcode() == ISD::BIT_CONVERT)
10176 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000010177 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000010178 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000010179 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000010180 OpVT.getVectorElementType().getSizeInBits()) {
10181 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
10182 }
10183 return SDValue();
10184}
10185
Evan Cheng2e489c42009-12-16 00:53:11 +000010186static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
10187 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
10188 // (and (i32 x86isd::setcc_carry), 1)
10189 // This eliminates the zext. This transformation is necessary because
10190 // ISD::SETCC is always legalized to i8.
10191 DebugLoc dl = N->getDebugLoc();
10192 SDValue N0 = N->getOperand(0);
10193 EVT VT = N->getValueType(0);
10194 if (N0.getOpcode() == ISD::AND &&
10195 N0.hasOneUse() &&
10196 N0.getOperand(0).hasOneUse()) {
10197 SDValue N00 = N0.getOperand(0);
10198 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
10199 return SDValue();
10200 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
10201 if (!C || C->getZExtValue() != 1)
10202 return SDValue();
10203 return DAG.getNode(ISD::AND, dl, VT,
10204 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
10205 N00.getOperand(0), N00.getOperand(1)),
10206 DAG.getConstant(1, VT));
10207 }
10208
10209 return SDValue();
10210}
10211
Dan Gohman475871a2008-07-27 21:46:04 +000010212SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000010213 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000010214 SelectionDAG &DAG = DCI.DAG;
10215 switch (N->getOpcode()) {
10216 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +000010217 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000010218 case ISD::EXTRACT_VECTOR_ELT:
10219 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +000010220 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000010221 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000010222 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000010223 case ISD::SHL:
10224 case ISD::SRA:
10225 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000010226 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000010227 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000010228 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000010229 case X86ISD::FOR: return PerformFORCombine(N, DAG);
10230 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000010231 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000010232 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000010233 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +000010234 }
10235
Dan Gohman475871a2008-07-27 21:46:04 +000010236 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000010237}
10238
Evan Chenge5b51ac2010-04-17 06:13:15 +000010239/// isTypeDesirableForOp - Return true if the target has native support for
10240/// the specified value type and it is 'desirable' to use the type for the
10241/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
10242/// instruction encodings are longer and some i16 instructions are slow.
10243bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
10244 if (!isTypeLegal(VT))
10245 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010246 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000010247 return true;
10248
10249 switch (Opc) {
10250 default:
10251 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000010252 case ISD::LOAD:
10253 case ISD::SIGN_EXTEND:
10254 case ISD::ZERO_EXTEND:
10255 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010256 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000010257 case ISD::SRL:
10258 case ISD::SUB:
10259 case ISD::ADD:
10260 case ISD::MUL:
10261 case ISD::AND:
10262 case ISD::OR:
10263 case ISD::XOR:
10264 return false;
10265 }
10266}
10267
Evan Chengc82c20b2010-04-24 04:44:57 +000010268static bool MayFoldLoad(SDValue Op) {
10269 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
10270}
10271
10272static bool MayFoldIntoStore(SDValue Op) {
10273 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
10274}
10275
Evan Chenge5b51ac2010-04-17 06:13:15 +000010276/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000010277/// beneficial for dag combiner to promote the specified node. If true, it
10278/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000010279bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010280 EVT VT = Op.getValueType();
10281 if (VT != MVT::i16)
10282 return false;
10283
Evan Cheng4c26e932010-04-19 19:29:22 +000010284 bool Promote = false;
10285 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010286 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000010287 default: break;
10288 case ISD::LOAD: {
10289 LoadSDNode *LD = cast<LoadSDNode>(Op);
10290 // If the non-extending load has a single use and it's not live out, then it
10291 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010292 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
10293 Op.hasOneUse()*/) {
10294 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
10295 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
10296 // The only case where we'd want to promote LOAD (rather then it being
10297 // promoted as an operand is when it's only use is liveout.
10298 if (UI->getOpcode() != ISD::CopyToReg)
10299 return false;
10300 }
10301 }
Evan Cheng4c26e932010-04-19 19:29:22 +000010302 Promote = true;
10303 break;
10304 }
10305 case ISD::SIGN_EXTEND:
10306 case ISD::ZERO_EXTEND:
10307 case ISD::ANY_EXTEND:
10308 Promote = true;
10309 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010310 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000010311 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000010312 SDValue N0 = Op.getOperand(0);
10313 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000010314 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000010315 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010316 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000010317 break;
10318 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000010319 case ISD::ADD:
10320 case ISD::MUL:
10321 case ISD::AND:
10322 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000010323 case ISD::XOR:
10324 Commute = true;
10325 // fallthrough
10326 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000010327 SDValue N0 = Op.getOperand(0);
10328 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000010329 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010330 return false;
10331 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000010332 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010333 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000010334 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000010335 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000010336 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010337 }
10338 }
10339
10340 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000010341 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000010342}
10343
Evan Cheng60c07e12006-07-05 22:17:51 +000010344//===----------------------------------------------------------------------===//
10345// X86 Inline Assembly Support
10346//===----------------------------------------------------------------------===//
10347
Chris Lattnerb8105652009-07-20 17:51:36 +000010348static bool LowerToBSwap(CallInst *CI) {
10349 // FIXME: this should verify that we are targetting a 486 or better. If not,
10350 // we will turn this bswap into something that will be lowered to logical ops
10351 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10352 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010353
Chris Lattnerb8105652009-07-20 17:51:36 +000010354 // Verify this is a simple bswap.
Gabor Greife1c2b9c2010-06-30 13:03:37 +000010355 if (CI->getNumArgOperands() != 1 ||
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010356 CI->getType() != CI->getArgOperand(0)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010357 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010358 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010359
Chris Lattnerb8105652009-07-20 17:51:36 +000010360 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10361 if (!Ty || Ty->getBitWidth() % 16 != 0)
10362 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010363
Chris Lattnerb8105652009-07-20 17:51:36 +000010364 // Okay, we can do this xform, do so now.
10365 const Type *Tys[] = { Ty };
10366 Module *M = CI->getParent()->getParent()->getParent();
10367 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010368
Gabor Greif1cfe44a2010-06-26 11:51:52 +000010369 Value *Op = CI->getArgOperand(0);
Chris Lattnerb8105652009-07-20 17:51:36 +000010370 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010371
Chris Lattnerb8105652009-07-20 17:51:36 +000010372 CI->replaceAllUsesWith(Op);
10373 CI->eraseFromParent();
10374 return true;
10375}
10376
10377bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10378 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10379 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10380
10381 std::string AsmStr = IA->getAsmString();
10382
10383 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010384 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010385 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10386
10387 switch (AsmPieces.size()) {
10388 default: return false;
10389 case 1:
10390 AsmStr = AsmPieces[0];
10391 AsmPieces.clear();
10392 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10393
10394 // bswap $0
10395 if (AsmPieces.size() == 2 &&
10396 (AsmPieces[0] == "bswap" ||
10397 AsmPieces[0] == "bswapq" ||
10398 AsmPieces[0] == "bswapl") &&
10399 (AsmPieces[1] == "$0" ||
10400 AsmPieces[1] == "${0:q}")) {
10401 // No need to check constraints, nothing other than the equivalent of
10402 // "=r,0" would be valid here.
10403 return LowerToBSwap(CI);
10404 }
10405 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010406 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010407 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010408 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010409 AsmPieces[1] == "$$8," &&
10410 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010411 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10412 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010413 const std::string &Constraints = IA->getConstraintString();
10414 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010415 std::sort(AsmPieces.begin(), AsmPieces.end());
10416 if (AsmPieces.size() == 4 &&
10417 AsmPieces[0] == "~{cc}" &&
10418 AsmPieces[1] == "~{dirflag}" &&
10419 AsmPieces[2] == "~{flags}" &&
10420 AsmPieces[3] == "~{fpsr}") {
10421 return LowerToBSwap(CI);
10422 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010423 }
10424 break;
10425 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010426 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010427 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010428 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10429 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10430 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010431 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010432 SplitString(AsmPieces[0], Words, " \t");
10433 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10434 Words.clear();
10435 SplitString(AsmPieces[1], Words, " \t");
10436 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10437 Words.clear();
10438 SplitString(AsmPieces[2], Words, " \t,");
10439 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10440 Words[2] == "%edx") {
10441 return LowerToBSwap(CI);
10442 }
10443 }
10444 }
10445 }
10446 break;
10447 }
10448 return false;
10449}
10450
10451
10452
Chris Lattnerf4dff842006-07-11 02:54:03 +000010453/// getConstraintType - Given a constraint letter, return the type of
10454/// constraint it is for this target.
10455X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010456X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10457 if (Constraint.size() == 1) {
10458 switch (Constraint[0]) {
10459 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010460 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010461 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010462 case 'r':
10463 case 'R':
10464 case 'l':
10465 case 'q':
10466 case 'Q':
10467 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010468 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010469 case 'Y':
10470 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010471 case 'e':
10472 case 'Z':
10473 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010474 default:
10475 break;
10476 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010477 }
Chris Lattner4234f572007-03-25 02:14:49 +000010478 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010479}
10480
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010481/// LowerXConstraint - try to replace an X constraint, which matches anything,
10482/// with another that has more specific requirements based on the type of the
10483/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010484const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010485LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010486 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10487 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010488 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010489 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010490 return "Y";
10491 if (Subtarget->hasSSE1())
10492 return "x";
10493 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010494
Chris Lattner5e764232008-04-26 23:02:14 +000010495 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010496}
10497
Chris Lattner48884cd2007-08-25 00:47:38 +000010498/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10499/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010500void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010501 char Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000010502 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010503 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010504 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010505
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010506 switch (Constraint) {
10507 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010508 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010509 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010510 if (C->getZExtValue() <= 31) {
10511 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010512 break;
10513 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010514 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010515 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010516 case 'J':
10517 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010518 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010519 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10520 break;
10521 }
10522 }
10523 return;
10524 case 'K':
10525 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010526 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010527 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10528 break;
10529 }
10530 }
10531 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010532 case 'N':
10533 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010534 if (C->getZExtValue() <= 255) {
10535 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010536 break;
10537 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010538 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010539 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010540 case 'e': {
10541 // 32-bit signed value
10542 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010543 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10544 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010545 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010546 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010547 break;
10548 }
10549 // FIXME gcc accepts some relocatable values here too, but only in certain
10550 // memory models; it's complicated.
10551 }
10552 return;
10553 }
10554 case 'Z': {
10555 // 32-bit unsigned value
10556 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000010557 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10558 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010559 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10560 break;
10561 }
10562 }
10563 // FIXME gcc accepts some relocatable values here too, but only in certain
10564 // memory models; it's complicated.
10565 return;
10566 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010567 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010568 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010569 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010570 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010571 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010572 break;
10573 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010574
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010575 // In any sort of PIC mode addresses need to be computed at runtime by
10576 // adding in a register or some sort of table lookup. These can't
10577 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000010578 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000010579 return;
10580
Chris Lattnerdc43a882007-05-03 16:52:29 +000010581 // If we are in non-pic codegen mode, we allow the address of a global (with
10582 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010583 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010584 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010585
Chris Lattner49921962009-05-08 18:23:14 +000010586 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10587 while (1) {
10588 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10589 Offset += GA->getOffset();
10590 break;
10591 } else if (Op.getOpcode() == ISD::ADD) {
10592 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10593 Offset += C->getZExtValue();
10594 Op = Op.getOperand(0);
10595 continue;
10596 }
10597 } else if (Op.getOpcode() == ISD::SUB) {
10598 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10599 Offset += -C->getZExtValue();
10600 Op = Op.getOperand(0);
10601 continue;
10602 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010603 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010604
Chris Lattner49921962009-05-08 18:23:14 +000010605 // Otherwise, this isn't something we can handle, reject it.
10606 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010607 }
Eric Christopherfd179292009-08-27 18:07:15 +000010608
Dan Gohman46510a72010-04-15 01:51:59 +000010609 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010610 // If we require an extra load to get this address, as in PIC mode, we
10611 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010612 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10613 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010614 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010615
Devang Patel0d881da2010-07-06 22:08:15 +000010616 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
10617 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010618 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010619 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010620 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010621
Gabor Greifba36cb52008-08-28 21:40:38 +000010622 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010623 Ops.push_back(Result);
10624 return;
10625 }
Dale Johannesen1784d162010-06-25 21:55:36 +000010626 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010627}
10628
Chris Lattner259e97c2006-01-31 19:43:35 +000010629std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010630getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010631 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010632 if (Constraint.size() == 1) {
10633 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010634 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010635 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010636 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10637 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010638 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010639 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10640 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10641 X86::R10D,X86::R11D,X86::R12D,
10642 X86::R13D,X86::R14D,X86::R15D,
10643 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010644 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010645 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10646 X86::SI, X86::DI, X86::R8W,X86::R9W,
10647 X86::R10W,X86::R11W,X86::R12W,
10648 X86::R13W,X86::R14W,X86::R15W,
10649 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010650 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010651 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10652 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10653 X86::R10B,X86::R11B,X86::R12B,
10654 X86::R13B,X86::R14B,X86::R15B,
10655 X86::BPL, X86::SPL, 0);
10656
Owen Anderson825b72b2009-08-11 20:47:22 +000010657 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010658 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10659 X86::RSI, X86::RDI, X86::R8, X86::R9,
10660 X86::R10, X86::R11, X86::R12,
10661 X86::R13, X86::R14, X86::R15,
10662 X86::RBP, X86::RSP, 0);
10663
10664 break;
10665 }
Eric Christopherfd179292009-08-27 18:07:15 +000010666 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010667 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010668 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010669 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010670 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010671 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010672 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010673 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010674 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010675 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10676 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010677 }
10678 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010679
Chris Lattner1efa40f2006-02-22 00:56:39 +000010680 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010681}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010682
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010683std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010684X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010685 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010686 // First, see if this is a constraint that directly corresponds to an LLVM
10687 // register class.
10688 if (Constraint.size() == 1) {
10689 // GCC Constraint Letters
10690 switch (Constraint[0]) {
10691 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010692 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010693 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010694 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010695 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010696 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010697 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010698 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010699 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010700 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010701 case 'R': // LEGACY_REGS
10702 if (VT == MVT::i8)
10703 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10704 if (VT == MVT::i16)
10705 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10706 if (VT == MVT::i32 || !Subtarget->is64Bit())
10707 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10708 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010709 case 'f': // FP Stack registers.
10710 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10711 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010712 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010713 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010714 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010715 return std::make_pair(0U, X86::RFP64RegisterClass);
10716 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010717 case 'y': // MMX_REGS if MMX allowed.
10718 if (!Subtarget->hasMMX()) break;
10719 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010720 case 'Y': // SSE_REGS if SSE2 allowed
10721 if (!Subtarget->hasSSE2()) break;
10722 // FALL THROUGH.
10723 case 'x': // SSE_REGS if SSE1 allowed
10724 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010725
Owen Anderson825b72b2009-08-11 20:47:22 +000010726 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010727 default: break;
10728 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010729 case MVT::f32:
10730 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010731 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010732 case MVT::f64:
10733 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010734 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010735 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010736 case MVT::v16i8:
10737 case MVT::v8i16:
10738 case MVT::v4i32:
10739 case MVT::v2i64:
10740 case MVT::v4f32:
10741 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010742 return std::make_pair(0U, X86::VR128RegisterClass);
10743 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010744 break;
10745 }
10746 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010747
Chris Lattnerf76d1802006-07-31 23:26:50 +000010748 // Use the default implementation in TargetLowering to convert the register
10749 // constraint into a member of a register class.
10750 std::pair<unsigned, const TargetRegisterClass*> Res;
10751 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010752
10753 // Not found as a standard register?
10754 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010755 // Map st(0) -> st(7) -> ST0
10756 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10757 tolower(Constraint[1]) == 's' &&
10758 tolower(Constraint[2]) == 't' &&
10759 Constraint[3] == '(' &&
10760 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10761 Constraint[5] == ')' &&
10762 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010763
Chris Lattner56d77c72009-09-13 22:41:48 +000010764 Res.first = X86::ST0+Constraint[4]-'0';
10765 Res.second = X86::RFP80RegisterClass;
10766 return Res;
10767 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010768
Chris Lattner56d77c72009-09-13 22:41:48 +000010769 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010770 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010771 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010772 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010773 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010774 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010775
10776 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010777 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010778 Res.first = X86::EFLAGS;
10779 Res.second = X86::CCRRegisterClass;
10780 return Res;
10781 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010782
Dale Johannesen330169f2008-11-13 21:52:36 +000010783 // 'A' means EAX + EDX.
10784 if (Constraint == "A") {
10785 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010786 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010787 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010788 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010789 return Res;
10790 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010791
Chris Lattnerf76d1802006-07-31 23:26:50 +000010792 // Otherwise, check to see if this is a register class of the wrong value
10793 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10794 // turn into {ax},{dx}.
10795 if (Res.second->hasType(VT))
10796 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010797
Chris Lattnerf76d1802006-07-31 23:26:50 +000010798 // All of the single-register GCC register classes map their values onto
10799 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10800 // really want an 8-bit or 32-bit register, map to the appropriate register
10801 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010802 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010803 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010804 unsigned DestReg = 0;
10805 switch (Res.first) {
10806 default: break;
10807 case X86::AX: DestReg = X86::AL; break;
10808 case X86::DX: DestReg = X86::DL; break;
10809 case X86::CX: DestReg = X86::CL; break;
10810 case X86::BX: DestReg = X86::BL; break;
10811 }
10812 if (DestReg) {
10813 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010814 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010815 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010816 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010817 unsigned DestReg = 0;
10818 switch (Res.first) {
10819 default: break;
10820 case X86::AX: DestReg = X86::EAX; break;
10821 case X86::DX: DestReg = X86::EDX; break;
10822 case X86::CX: DestReg = X86::ECX; break;
10823 case X86::BX: DestReg = X86::EBX; break;
10824 case X86::SI: DestReg = X86::ESI; break;
10825 case X86::DI: DestReg = X86::EDI; break;
10826 case X86::BP: DestReg = X86::EBP; break;
10827 case X86::SP: DestReg = X86::ESP; break;
10828 }
10829 if (DestReg) {
10830 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010831 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010832 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010833 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010834 unsigned DestReg = 0;
10835 switch (Res.first) {
10836 default: break;
10837 case X86::AX: DestReg = X86::RAX; break;
10838 case X86::DX: DestReg = X86::RDX; break;
10839 case X86::CX: DestReg = X86::RCX; break;
10840 case X86::BX: DestReg = X86::RBX; break;
10841 case X86::SI: DestReg = X86::RSI; break;
10842 case X86::DI: DestReg = X86::RDI; break;
10843 case X86::BP: DestReg = X86::RBP; break;
10844 case X86::SP: DestReg = X86::RSP; break;
10845 }
10846 if (DestReg) {
10847 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010848 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010849 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010850 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010851 } else if (Res.second == X86::FR32RegisterClass ||
10852 Res.second == X86::FR64RegisterClass ||
10853 Res.second == X86::VR128RegisterClass) {
10854 // Handle references to XMM physical registers that got mapped into the
10855 // wrong class. This can happen with constraints like {xmm0} where the
10856 // target independent register mapper will just pick the first match it can
10857 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010858 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010859 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010860 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010861 Res.second = X86::FR64RegisterClass;
10862 else if (X86::VR128RegisterClass->hasType(VT))
10863 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010864 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010865
Chris Lattnerf76d1802006-07-31 23:26:50 +000010866 return Res;
10867}