blob: 7da1d1c631eb582964e49193d97bea770094da6f [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
336 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000337 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000339 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000348
Evan Chengd2cde682008-03-10 19:38:10 +0000349 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000351
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Devang Patel24f20e02009-08-22 17:12:53 +0000376 // Use the default ISD::DBG_STOPPOINT.
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000378 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000379 if (!Subtarget->isTargetDarwin() &&
380 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000381 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
383 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000384 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
388 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
389 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000390 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000391 setExceptionPointerRegister(X86::RAX);
392 setExceptionSelectorRegister(X86::RDX);
393 } else {
394 setExceptionPointerRegister(X86::EAX);
395 setExceptionSelectorRegister(X86::EDX);
396 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
398 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000403
Nate Begemanacc398c2006-01-25 18:21:52 +0000404 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VASTART , MVT::Other, Custom);
406 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Custom);
409 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VAARG , MVT::Other, Expand);
412 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 }
Evan Chengae642192007-03-02 23:16:35 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
416 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000421 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000423
Evan Chengc7ce29b2009-02-13 22:36:38 +0000424 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000425 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
428 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000429
Evan Cheng223547a2006-01-31 22:28:30 +0000430 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::FABS , MVT::f64, Custom);
432 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000433
434 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::FNEG , MVT::f64, Custom);
436 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000437
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
440 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000441
Evan Chengd25e9e82006-02-02 00:28:23 +0000442 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FSIN , MVT::f64, Expand);
444 setOperationAction(ISD::FCOS , MVT::f64, Expand);
445 setOperationAction(ISD::FSIN , MVT::f32, Expand);
446 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000447
Chris Lattnera54aa942006-01-29 06:26:08 +0000448 // Expand FP immediates into loads from the stack, except for the special
449 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 addLegalFPImmediate(APFloat(+0.0)); // xorpd
451 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000452 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453 // Use SSE for f32, x87 for f64.
454 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
456 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
461 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
468 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
470 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::FSIN , MVT::f32, Expand);
472 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
Nate Begemane1795842008-02-14 08:57:00 +0000474 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000475 addLegalFPImmediate(APFloat(+0.0f)); // xorps
476 addLegalFPImmediate(APFloat(+0.0)); // FLD0
477 addLegalFPImmediate(APFloat(+1.0)); // FLD1
478 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
479 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
480
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
483 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000485 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000487 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
489 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
492 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
494 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000495
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
498 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000499 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000500 addLegalFPImmediate(APFloat(+0.0)); // FLD0
501 addLegalFPImmediate(APFloat(+1.0)); // FLD1
502 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
503 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000504 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
505 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
506 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
507 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000508 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000509
Dale Johannesen59a58732007-08-05 18:49:15 +0000510 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000511 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
513 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
514 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000515 {
516 bool ignored;
517 APFloat TmpFlt(+0.0);
518 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
519 &ignored);
520 addLegalFPImmediate(TmpFlt); // FLD0
521 TmpFlt.changeSign();
522 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
523 APFloat TmpFlt2(+1.0);
524 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
525 &ignored);
526 addLegalFPImmediate(TmpFlt2); // FLD1
527 TmpFlt2.changeSign();
528 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
529 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000530
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
533 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000534 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000535 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000536
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000537 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
539 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
540 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::FLOG, MVT::f80, Expand);
543 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
544 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
545 setOperationAction(ISD::FEXP, MVT::f80, Expand);
546 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000547
Mon P Wangf007a8b2008-11-06 05:31:54 +0000548 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000549 // (for widening) or expand (for scalarization). Then we will selectively
550 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
552 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
553 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
568 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
569 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000601 }
602
Evan Chengc7ce29b2009-02-13 22:36:38 +0000603 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
604 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000605 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
607 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
608 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
609 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
610 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000611
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
613 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
614 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
615 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
618 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
619 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
620 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
623 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000624
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::AND, MVT::v8i8, Promote);
626 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
627 setOperationAction(ISD::AND, MVT::v4i16, Promote);
628 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
629 setOperationAction(ISD::AND, MVT::v2i32, Promote);
630 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
631 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000632
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::OR, MVT::v8i8, Promote);
634 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
635 setOperationAction(ISD::OR, MVT::v4i16, Promote);
636 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
637 setOperationAction(ISD::OR, MVT::v2i32, Promote);
638 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
639 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000640
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
642 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
643 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
644 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
645 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
646 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
647 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000648
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
650 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
651 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
652 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
653 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
654 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
655 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
656 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
657 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
660 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
661 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
662 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
663 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
666 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
667 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
668 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000669
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
671 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
672 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
673 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
678 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
679 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
680 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
681 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
682 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
683 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
684 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
685 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 }
687
Evan Cheng92722532009-03-26 23:06:32 +0000688 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000690
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
692 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
693 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
694 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
695 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
696 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
697 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
698 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
699 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
700 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
701 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000703 }
704
Evan Cheng92722532009-03-26 23:06:32 +0000705 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000707
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000708 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
709 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
711 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
712 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
713 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
716 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
717 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
718 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
719 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
720 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
721 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
722 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
723 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
724 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
725 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
726 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
727 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
728 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
729 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
730 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000731
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
733 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
734 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
735 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000736
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
738 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
740 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
741 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000742
Evan Cheng2c3ae372006-04-12 21:21:57 +0000743 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
745 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000746 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000747 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000748 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000749 // Do not attempt to custom lower non-128-bit vectors
750 if (!VT.is128BitVector())
751 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::BUILD_VECTOR,
753 VT.getSimpleVT().SimpleTy, Custom);
754 setOperationAction(ISD::VECTOR_SHUFFLE,
755 VT.getSimpleVT().SimpleTy, Custom);
756 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
757 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000758 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000759
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
761 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
762 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
763 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
764 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
765 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000766
Nate Begemancdd1eec2008-02-12 22:51:28 +0000767 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
769 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000770 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000771
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000772 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
774 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000775 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000776
777 // Do not attempt to promote non-128-bit vectors
778 if (!VT.is128BitVector()) {
779 continue;
780 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000781 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000783 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000785 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000787 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000789 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000794
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
797 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
798 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
799 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000800
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
802 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000803 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
805 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000806 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000807 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000808
Nate Begeman14d12ca2008-02-11 04:19:36 +0000809 if (Subtarget->hasSSE41()) {
810 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000812
813 // i8 and i16 vectors are custom , because the source register and source
814 // source memory operand types are not the same width. f32 vectors are
815 // custom since the immediate controlling the insert encodes additional
816 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
818 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
819 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
820 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
824 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
825 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826
827 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
829 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 }
831 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832
Nate Begeman30a0de92008-07-17 16:51:19 +0000833 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000835 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
David Greene9b9838d2009-06-29 16:47:10 +0000837 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
839 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
840 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
841 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
844 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
845 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
846 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
847 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
848 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
849 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
850 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
851 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
852 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
853 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
854 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
855 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
856 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
857 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000858
859 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
861 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
862 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
863 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
864 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
865 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
866 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
867 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
868 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
869 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
870 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
871 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
873 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000874
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
876 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
877 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
878 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
881 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
882 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
883 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
884 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000885
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
887 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
888 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
890 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
891 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000892
893#if 0
894 // Not sure we want to do this since there are no 256-bit integer
895 // operations in AVX
896
897 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
898 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
900 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000901
902 // Do not attempt to custom lower non-power-of-2 vectors
903 if (!isPowerOf2_32(VT.getVectorNumElements()))
904 continue;
905
906 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
907 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
908 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
909 }
910
911 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
913 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000914 }
David Greene9b9838d2009-06-29 16:47:10 +0000915#endif
916
917#if 0
918 // Not sure we want to do this since there are no 256-bit integer
919 // operations in AVX
920
921 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
922 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
924 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000925
926 if (!VT.is256BitVector()) {
927 continue;
928 }
929 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000933 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000935 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000937 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000939 }
940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000942#endif
943 }
944
Evan Cheng6be2c582006-04-05 23:38:46 +0000945 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000947
Bill Wendling74c37652008-12-09 22:08:41 +0000948 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::SADDO, MVT::i32, Custom);
950 setOperationAction(ISD::SADDO, MVT::i64, Custom);
951 setOperationAction(ISD::UADDO, MVT::i32, Custom);
952 setOperationAction(ISD::UADDO, MVT::i64, Custom);
953 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
954 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
955 setOperationAction(ISD::USUBO, MVT::i32, Custom);
956 setOperationAction(ISD::USUBO, MVT::i64, Custom);
957 setOperationAction(ISD::SMULO, MVT::i32, Custom);
958 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000959
Evan Chengd54f2d52009-03-31 19:38:51 +0000960 if (!Subtarget->is64Bit()) {
961 // These libcalls are not available in 32-bit.
962 setLibcallName(RTLIB::SHL_I128, 0);
963 setLibcallName(RTLIB::SRL_I128, 0);
964 setLibcallName(RTLIB::SRA_I128, 0);
965 }
966
Evan Cheng206ee9d2006-07-07 08:33:52 +0000967 // We have target-specific dag combine patterns for the following nodes:
968 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000969 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000970 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000971 setTargetDAGCombine(ISD::SHL);
972 setTargetDAGCombine(ISD::SRA);
973 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000974 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000975 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000976 if (Subtarget->is64Bit())
977 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000978
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000979 computeRegisterProperties();
980
Evan Cheng87ed7162006-02-14 08:25:08 +0000981 // FIXME: These should be based on subtarget info. Plus, the values should
982 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000983 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
984 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
985 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000986 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000987 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000988}
989
Scott Michel5b8f82e2008-03-10 15:42:14 +0000990
Owen Anderson825b72b2009-08-11 20:47:22 +0000991MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
992 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000993}
994
995
Evan Cheng29286502008-01-23 23:17:41 +0000996/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
997/// the desired ByVal argument alignment.
998static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
999 if (MaxAlign == 16)
1000 return;
1001 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1002 if (VTy->getBitWidth() == 128)
1003 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001004 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1005 unsigned EltAlign = 0;
1006 getMaxByValAlign(ATy->getElementType(), EltAlign);
1007 if (EltAlign > MaxAlign)
1008 MaxAlign = EltAlign;
1009 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1010 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1011 unsigned EltAlign = 0;
1012 getMaxByValAlign(STy->getElementType(i), EltAlign);
1013 if (EltAlign > MaxAlign)
1014 MaxAlign = EltAlign;
1015 if (MaxAlign == 16)
1016 break;
1017 }
1018 }
1019 return;
1020}
1021
1022/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1023/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001024/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1025/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001026unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001027 if (Subtarget->is64Bit()) {
1028 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001029 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001030 if (TyAlign > 8)
1031 return TyAlign;
1032 return 8;
1033 }
1034
Evan Cheng29286502008-01-23 23:17:41 +00001035 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001036 if (Subtarget->hasSSE1())
1037 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001038 return Align;
1039}
Chris Lattner2b02a442007-02-25 08:29:00 +00001040
Evan Chengf0df0312008-05-15 08:39:06 +00001041/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001042/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001043/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001044/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001045EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001046X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001047 bool isSrcConst, bool isSrcStr,
1048 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001049 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1050 // linux. This is because the stack realignment code can't handle certain
1051 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001052 const Function *F = DAG.getMachineFunction().getFunction();
1053 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1054 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001055 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001057 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001059 }
Evan Chengf0df0312008-05-15 08:39:06 +00001060 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 return MVT::i64;
1062 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001063}
1064
Evan Chengcc415862007-11-09 01:32:10 +00001065/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1066/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001067SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001068 SelectionDAG &DAG) const {
1069 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001070 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001071 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001072 // This doesn't have DebugLoc associated with it, but is not really the
1073 // same as a Register.
1074 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1075 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001076 return Table;
1077}
1078
Bill Wendlingb4202b82009-07-01 18:50:55 +00001079/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001080unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001081 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001082}
1083
Chris Lattner2b02a442007-02-25 08:29:00 +00001084//===----------------------------------------------------------------------===//
1085// Return Value Calling Convention Implementation
1086//===----------------------------------------------------------------------===//
1087
Chris Lattner59ed56b2007-02-28 04:55:35 +00001088#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001089
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001090bool
1091X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1092 const SmallVectorImpl<EVT> &OutTys,
1093 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1094 SelectionDAG &DAG) {
1095 SmallVector<CCValAssign, 16> RVLocs;
1096 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1097 RVLocs, *DAG.getContext());
1098 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1099}
1100
Dan Gohman98ca4f22009-08-05 01:29:28 +00001101SDValue
1102X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001103 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104 const SmallVectorImpl<ISD::OutputArg> &Outs,
1105 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Chris Lattner9774c912007-02-27 05:28:59 +00001107 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001108 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1109 RVLocs, *DAG.getContext());
1110 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001111
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001112 // If this is the first return lowered for this function, add the regs to the
1113 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001114 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001115 for (unsigned i = 0; i != RVLocs.size(); ++i)
1116 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001117 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001119
Dan Gohman475871a2008-07-27 21:46:04 +00001120 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001121
Dan Gohman475871a2008-07-27 21:46:04 +00001122 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001123 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1124 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001125 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001126
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001127 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001128 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1129 CCValAssign &VA = RVLocs[i];
1130 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001132
Chris Lattner447ff682008-03-11 03:23:40 +00001133 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1134 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001135 if (VA.getLocReg() == X86::ST0 ||
1136 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001137 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1138 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001139 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001141 RetOps.push_back(ValToCopy);
1142 // Don't emit a copytoreg.
1143 continue;
1144 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001145
Evan Cheng242b38b2009-02-23 09:03:22 +00001146 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1147 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001148 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001149 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001150 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001152 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001154 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001155 }
1156
Dale Johannesendd64c412009-02-04 00:33:20 +00001157 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001158 Flag = Chain.getValue(1);
1159 }
Dan Gohman61a92132008-04-21 23:59:07 +00001160
1161 // The x86-64 ABI for returning structs by value requires that we copy
1162 // the sret argument into %rax for the return. We saved the argument into
1163 // a virtual register in the entry block, so now we copy the value out
1164 // and into %rax.
1165 if (Subtarget->is64Bit() &&
1166 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1167 MachineFunction &MF = DAG.getMachineFunction();
1168 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1169 unsigned Reg = FuncInfo->getSRetReturnReg();
1170 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001172 FuncInfo->setSRetReturnReg(Reg);
1173 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001174 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001175
Dale Johannesendd64c412009-02-04 00:33:20 +00001176 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001177 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001178
1179 // RAX now acts like a return value.
1180 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001181 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001182
Chris Lattner447ff682008-03-11 03:23:40 +00001183 RetOps[0] = Chain; // Update chain.
1184
1185 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001186 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001187 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001188
1189 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001191}
1192
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193/// LowerCallResult - Lower the result values of a call into the
1194/// appropriate copies out of appropriate physical registers.
1195///
1196SDValue
1197X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001198 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001199 const SmallVectorImpl<ISD::InputArg> &Ins,
1200 DebugLoc dl, SelectionDAG &DAG,
1201 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001202
Chris Lattnere32bbf62007-02-28 07:09:55 +00001203 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001204 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001205 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001207 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001208 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001209
Chris Lattner3085e152007-02-25 08:59:22 +00001210 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001211 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001212 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001213 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001214
Torok Edwin3f142c32009-02-01 18:15:56 +00001215 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001218 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001219 }
1220
Chris Lattner8e6da152008-03-10 21:08:41 +00001221 // If this is a call to a function that returns an fp value on the floating
1222 // point stack, but where we prefer to use the value in xmm registers, copy
1223 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001224 if ((VA.getLocReg() == X86::ST0 ||
1225 VA.getLocReg() == X86::ST1) &&
1226 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001229
Evan Cheng79fb3b42009-02-20 20:43:02 +00001230 SDValue Val;
1231 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1233 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1234 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1238 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001239 } else {
1240 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001242 Val = Chain.getValue(0);
1243 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001244 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1245 } else {
1246 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1247 CopyVT, InFlag).getValue(1);
1248 Val = Chain.getValue(0);
1249 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001250 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001251
Dan Gohman37eed792009-02-04 17:28:58 +00001252 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001253 // Round the F80 the right size, which also moves to the appropriate xmm
1254 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001255 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001256 // This truncation won't change the value.
1257 DAG.getIntPtrConstant(1));
1258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001259
Dan Gohman98ca4f22009-08-05 01:29:28 +00001260 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001261 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001262
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001264}
1265
1266
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001267//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001269//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001270// StdCall calling convention seems to be standard for many Windows' API
1271// routines and around. It differs from C calling convention just a little:
1272// callee should clean up the stack, not caller. Symbols should be also
1273// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001274// For info on fast calling convention see Fast Calling Convention (tail call)
1275// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001276
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001278/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1280 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001281 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001282
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001284}
1285
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001286/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001287/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001288static bool
1289ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1290 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001291 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001292
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001294}
1295
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001296/// IsCalleePop - Determines whether the callee is required to pop its
1297/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001298bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001299 if (IsVarArg)
1300 return false;
1301
Dan Gohman095cc292008-09-13 01:54:27 +00001302 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001303 default:
1304 return false;
1305 case CallingConv::X86_StdCall:
1306 return !Subtarget->is64Bit();
1307 case CallingConv::X86_FastCall:
1308 return !Subtarget->is64Bit();
1309 case CallingConv::Fast:
1310 return PerformTailCallOpt;
1311 }
1312}
1313
Dan Gohman095cc292008-09-13 01:54:27 +00001314/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1315/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001316CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001317 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001318 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001319 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001320 else
1321 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001322 }
1323
Gordon Henriksen86737662008-01-05 16:56:59 +00001324 if (CC == CallingConv::X86_FastCall)
1325 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001326 else if (CC == CallingConv::Fast)
1327 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001328 else
1329 return CC_X86_32_C;
1330}
1331
Dan Gohman98ca4f22009-08-05 01:29:28 +00001332/// NameDecorationForCallConv - Selects the appropriate decoration to
1333/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001334NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001335X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001337 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001338 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001339 return StdCall;
1340 return None;
1341}
1342
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001343
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001344/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1345/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001346/// the specific parameter attribute. The copy will be passed as a byval
1347/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001348static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001349CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001350 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1351 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001353 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001354 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001355}
1356
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357SDValue
1358X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001359 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360 const SmallVectorImpl<ISD::InputArg> &Ins,
1361 DebugLoc dl, SelectionDAG &DAG,
1362 const CCValAssign &VA,
1363 MachineFrameInfo *MFI,
1364 unsigned i) {
1365
Rafael Espindola7effac52007-09-14 15:48:13 +00001366 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1368 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001369 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001370 EVT ValVT;
1371
1372 // If value is passed by pointer we have address passed instead of the value
1373 // itself.
1374 if (VA.getLocInfo() == CCValAssign::Indirect)
1375 ValVT = VA.getLocVT();
1376 else
1377 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001378
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001379 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001380 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001381 // In case of tail call optimization mark all arguments mutable. Since they
1382 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001383 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001384 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001385 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001386 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001387 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001388 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001389 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001390}
1391
Dan Gohman475871a2008-07-27 21:46:04 +00001392SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001393X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001394 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001395 bool isVarArg,
1396 const SmallVectorImpl<ISD::InputArg> &Ins,
1397 DebugLoc dl,
1398 SelectionDAG &DAG,
1399 SmallVectorImpl<SDValue> &InVals) {
1400
Evan Cheng1bc78042006-04-26 01:20:17 +00001401 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001402 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001403
Gordon Henriksen86737662008-01-05 16:56:59 +00001404 const Function* Fn = MF.getFunction();
1405 if (Fn->hasExternalLinkage() &&
1406 Subtarget->isTargetCygMing() &&
1407 Fn->getName() == "main")
1408 FuncInfo->setForceFramePointer(true);
1409
1410 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001411 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Evan Cheng1bc78042006-04-26 01:20:17 +00001413 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001415 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001416
Dan Gohman98ca4f22009-08-05 01:29:28 +00001417 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001418 "Var args not supported with calling convention fastcc");
1419
Chris Lattner638402b2007-02-28 07:00:42 +00001420 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001421 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1423 ArgLocs, *DAG.getContext());
1424 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001425
Chris Lattnerf39f7712007-02-28 05:46:49 +00001426 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001427 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001428 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1429 CCValAssign &VA = ArgLocs[i];
1430 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1431 // places.
1432 assert(VA.getValNo() != LastVal &&
1433 "Don't support value assigned to multiple locs yet");
1434 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001435
Chris Lattnerf39f7712007-02-28 05:46:49 +00001436 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001437 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001438 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001439 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001440 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001441 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001442 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001443 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001444 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001445 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001446 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001447 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001448 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001449 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1450 RC = X86::VR64RegisterClass;
1451 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001452 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001453
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001454 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001455 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Chris Lattnerf39f7712007-02-28 05:46:49 +00001457 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1458 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1459 // right size.
1460 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001461 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001462 DAG.getValueType(VA.getValVT()));
1463 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001464 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001465 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001466 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001467 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001468
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001469 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001470 // Handle MMX values passed in XMM regs.
1471 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001472 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1473 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001474 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1475 } else
1476 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001477 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001478 } else {
1479 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001481 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001482
1483 // If value is passed via pointer - do a load.
1484 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001486
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001488 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001489
Dan Gohman61a92132008-04-21 23:59:07 +00001490 // The x86-64 ABI for returning structs by value requires that we copy
1491 // the sret argument into %rax for the return. Save the argument into
1492 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001493 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001494 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1495 unsigned Reg = FuncInfo->getSRetReturnReg();
1496 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001498 FuncInfo->setSRetReturnReg(Reg);
1499 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001500 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001502 }
1503
Chris Lattnerf39f7712007-02-28 05:46:49 +00001504 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001505 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001506 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001507 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001508
Evan Cheng1bc78042006-04-26 01:20:17 +00001509 // If the function takes variable number of arguments, make a frame index for
1510 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001511 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001512 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001513 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1514 }
1515 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001516 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1517
1518 // FIXME: We should really autogenerate these arrays
1519 static const unsigned GPR64ArgRegsWin64[] = {
1520 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001522 static const unsigned XMMArgRegsWin64[] = {
1523 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1524 };
1525 static const unsigned GPR64ArgRegs64Bit[] = {
1526 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1527 };
1528 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001529 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1530 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1531 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001532 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1533
1534 if (IsWin64) {
1535 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1536 GPR64ArgRegs = GPR64ArgRegsWin64;
1537 XMMArgRegs = XMMArgRegsWin64;
1538 } else {
1539 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1540 GPR64ArgRegs = GPR64ArgRegs64Bit;
1541 XMMArgRegs = XMMArgRegs64Bit;
1542 }
1543 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1544 TotalNumIntRegs);
1545 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1546 TotalNumXMMRegs);
1547
Devang Patel578efa92009-06-05 21:57:13 +00001548 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001549 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001550 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001551 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001552 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001553 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001554 // Kernel mode asks for SSE to be disabled, so don't push them
1555 // on the stack.
1556 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001557
Gordon Henriksen86737662008-01-05 16:56:59 +00001558 // For X86-64, if there are vararg parameters that are passed via
1559 // registers, then we must store them to their spots on the stack so they
1560 // may be loaded by deferencing the result of va_next.
1561 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001562 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1563 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1564 TotalNumXMMRegs * 16, 16);
1565
Gordon Henriksen86737662008-01-05 16:56:59 +00001566 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001567 SmallVector<SDValue, 8> MemOps;
1568 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001569 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001570 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001571 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1572 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001573 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1574 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001576 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001577 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001578 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001579 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001581 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001582 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001583
Dan Gohmanface41a2009-08-16 21:24:25 +00001584 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1585 // Now store the XMM (fp + vector) parameter registers.
1586 SmallVector<SDValue, 11> SaveXMMOps;
1587 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001588
Dan Gohmanface41a2009-08-16 21:24:25 +00001589 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1590 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1591 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001592
Dan Gohmanface41a2009-08-16 21:24:25 +00001593 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1594 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001595
Dan Gohmanface41a2009-08-16 21:24:25 +00001596 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1597 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1598 X86::VR128RegisterClass);
1599 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1600 SaveXMMOps.push_back(Val);
1601 }
1602 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1603 MVT::Other,
1604 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001605 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001606
1607 if (!MemOps.empty())
1608 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1609 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001610 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001612
Gordon Henriksen86737662008-01-05 16:56:59 +00001613 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001615 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001616 BytesCallerReserves = 0;
1617 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001618 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001619 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001620 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001621 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001622 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001623 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001624
Gordon Henriksen86737662008-01-05 16:56:59 +00001625 if (!Is64Bit) {
1626 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001628 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1629 }
Evan Cheng25caf632006-05-23 21:06:34 +00001630
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001631 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001632
Dan Gohman98ca4f22009-08-05 01:29:28 +00001633 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001634}
1635
Dan Gohman475871a2008-07-27 21:46:04 +00001636SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001637X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1638 SDValue StackPtr, SDValue Arg,
1639 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001640 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001642 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001643 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001644 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001645 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001646 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001647 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001648 }
Dale Johannesenace16102009-02-03 19:33:06 +00001649 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001650 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001651}
1652
Bill Wendling64e87322009-01-16 19:25:27 +00001653/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001654/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001655SDValue
1656X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001657 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001658 SDValue Chain,
1659 bool IsTailCall,
1660 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001661 int FPDiff,
1662 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001663 if (!IsTailCall || FPDiff==0) return Chain;
1664
1665 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001666 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001667 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001668
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001669 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001670 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001671 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001672}
1673
1674/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1675/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001676static SDValue
1677EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001678 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001679 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001680 // Store the return address to the appropriate stack slot.
1681 if (!FPDiff) return Chain;
1682 // Calculate the new stack slot for the return address.
1683 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001684 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001685 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001687 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001688 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001689 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001690 return Chain;
1691}
1692
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693SDValue
1694X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001695 CallingConv::ID CallConv, bool isVarArg,
1696 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001697 const SmallVectorImpl<ISD::OutputArg> &Outs,
1698 const SmallVectorImpl<ISD::InputArg> &Ins,
1699 DebugLoc dl, SelectionDAG &DAG,
1700 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001701
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702 MachineFunction &MF = DAG.getMachineFunction();
1703 bool Is64Bit = Subtarget->is64Bit();
1704 bool IsStructRet = CallIsStructReturn(Outs);
1705
1706 assert((!isTailCall ||
1707 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1708 "IsEligibleForTailCallOptimization missed a case!");
1709 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001710 "Var args not supported with calling convention fastcc");
1711
Chris Lattner638402b2007-02-28 07:00:42 +00001712 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001713 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1715 ArgLocs, *DAG.getContext());
1716 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001717
Chris Lattner423c5f42007-02-28 05:31:48 +00001718 // Get a count of how many bytes are to be pushed on the stack.
1719 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001720 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001721 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001722
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001724 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001725 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001726 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001727 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1728 FPDiff = NumBytesCallerPushed - NumBytes;
1729
1730 // Set the delta of movement of the returnaddr stackslot.
1731 // But only set if delta is greater than previous delta.
1732 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1733 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1734 }
1735
Chris Lattnere563bbc2008-10-11 22:08:30 +00001736 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001737
Dan Gohman475871a2008-07-27 21:46:04 +00001738 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001739 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001740 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001741 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001742
Dan Gohman475871a2008-07-27 21:46:04 +00001743 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1744 SmallVector<SDValue, 8> MemOpChains;
1745 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001746
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001747 // Walk the register/memloc assignments, inserting copies/loads. In the case
1748 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001749 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1750 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001751 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 SDValue Arg = Outs[i].Val;
1753 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001754 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001755
Chris Lattner423c5f42007-02-28 05:31:48 +00001756 // Promote the value if needed.
1757 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001758 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001759 case CCValAssign::Full: break;
1760 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001761 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001762 break;
1763 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001764 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001765 break;
1766 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001767 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1768 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001769 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1770 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1771 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001772 } else
1773 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1774 break;
1775 case CCValAssign::BCvt:
1776 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001777 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001778 case CCValAssign::Indirect: {
1779 // Store the argument.
1780 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001781 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001782 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001783 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001784 Arg = SpillSlot;
1785 break;
1786 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001787 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001788
Chris Lattner423c5f42007-02-28 05:31:48 +00001789 if (VA.isRegLoc()) {
1790 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1791 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001792 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001793 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001794 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001795 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001796
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1798 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001799 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001800 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001801 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001802
Evan Cheng32fe1032006-05-25 00:59:30 +00001803 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001805 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001806
Evan Cheng347d5f72006-04-28 21:29:37 +00001807 // Build a sequence of copy-to-reg nodes chained together with token chain
1808 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001809 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001810 // Tail call byval lowering might overwrite argument registers so in case of
1811 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001812 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001813 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001814 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001815 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001816 InFlag = Chain.getValue(1);
1817 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001818
Eric Christopherfd179292009-08-27 18:07:15 +00001819
Chris Lattner88e1fd52009-07-09 04:24:46 +00001820 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001821 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1822 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001824 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1825 DAG.getNode(X86ISD::GlobalBaseReg,
1826 DebugLoc::getUnknownLoc(),
1827 getPointerTy()),
1828 InFlag);
1829 InFlag = Chain.getValue(1);
1830 } else {
1831 // If we are tail calling and generating PIC/GOT style code load the
1832 // address of the callee into ECX. The value in ecx is used as target of
1833 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1834 // for tail calls on PIC/GOT architectures. Normally we would just put the
1835 // address of GOT into ebx and then call target@PLT. But for tail calls
1836 // ebx would be restored (since ebx is callee saved) before jumping to the
1837 // target@PLT.
1838
1839 // Note: The actual moving to ECX is done further down.
1840 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1841 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1842 !G->getGlobal()->hasProtectedVisibility())
1843 Callee = LowerGlobalAddress(Callee, DAG);
1844 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001845 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001846 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001847 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001848
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 if (Is64Bit && isVarArg) {
1850 // From AMD64 ABI document:
1851 // For calls that may call functions that use varargs or stdargs
1852 // (prototype-less calls or calls to functions containing ellipsis (...) in
1853 // the declaration) %al is used as hidden argument to specify the number
1854 // of SSE registers used. The contents of %al do not need to match exactly
1855 // the number of registers, but must be an ubound on the number of SSE
1856 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001857
1858 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 // Count the number of XMM registers allocated.
1860 static const unsigned XMMArgRegs[] = {
1861 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1862 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1863 };
1864 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001865 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001866 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001867
Dale Johannesendd64c412009-02-04 00:33:20 +00001868 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001869 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001870 InFlag = Chain.getValue(1);
1871 }
1872
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001873
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001874 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001875 if (isTailCall) {
1876 // Force all the incoming stack arguments to be loaded from the stack
1877 // before any new outgoing arguments are stored to the stack, because the
1878 // outgoing stack slots may alias the incoming argument stack slots, and
1879 // the alias isn't otherwise explicit. This is slightly more conservative
1880 // than necessary, because it means that each store effectively depends
1881 // on every argument instead of just those arguments it would clobber.
1882 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1883
Dan Gohman475871a2008-07-27 21:46:04 +00001884 SmallVector<SDValue, 8> MemOpChains2;
1885 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001886 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001887 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001888 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001889 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1890 CCValAssign &VA = ArgLocs[i];
1891 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001892 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893 SDValue Arg = Outs[i].Val;
1894 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001895 // Create frame index.
1896 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001897 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001898 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001899 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001900
Duncan Sands276dcbd2008-03-21 09:14:45 +00001901 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001902 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001903 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001904 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001905 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001906 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001907 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001908
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1910 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001911 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001912 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001913 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001914 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001916 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001917 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001918 }
1919 }
1920
1921 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001922 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001923 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001924
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001925 // Copy arguments to their registers.
1926 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001927 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001928 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001929 InFlag = Chain.getValue(1);
1930 }
Dan Gohman475871a2008-07-27 21:46:04 +00001931 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001932
Gordon Henriksen86737662008-01-05 16:56:59 +00001933 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001934 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001935 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001936 }
1937
Evan Cheng32fe1032006-05-25 00:59:30 +00001938 // If the callee is a GlobalAddress node (quite common, every direct call is)
1939 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001940 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001941 // We should use extra load for direct calls to dllimported functions in
1942 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001943 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001944 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001945 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001946
Chris Lattner48a7d022009-07-09 05:02:21 +00001947 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1948 // external symbols most go through the PLT in PIC mode. If the symbol
1949 // has hidden or protected visibility, or if it is static or local, then
1950 // we don't need to use the PLT - we can directly call it.
1951 if (Subtarget->isTargetELF() &&
1952 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001953 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001954 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001955 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001956 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1957 Subtarget->getDarwinVers() < 9) {
1958 // PC-relative references to external symbols should go through $stub,
1959 // unless we're building with the leopard linker or later, which
1960 // automatically synthesizes these stubs.
1961 OpFlags = X86II::MO_DARWIN_STUB;
1962 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001963
Chris Lattner74e726e2009-07-09 05:27:35 +00001964 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001965 G->getOffset(), OpFlags);
1966 }
Bill Wendling056292f2008-09-16 21:48:12 +00001967 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001968 unsigned char OpFlags = 0;
1969
1970 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1971 // symbols should go through the PLT.
1972 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001973 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001974 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001975 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001976 Subtarget->getDarwinVers() < 9) {
1977 // PC-relative references to external symbols should go through $stub,
1978 // unless we're building with the leopard linker or later, which
1979 // automatically synthesizes these stubs.
1980 OpFlags = X86II::MO_DARWIN_STUB;
1981 }
Eric Christopherfd179292009-08-27 18:07:15 +00001982
Chris Lattner48a7d022009-07-09 05:02:21 +00001983 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1984 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001985 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001986 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001987
Dale Johannesendd64c412009-02-04 00:33:20 +00001988 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001989 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001990 Callee,InFlag);
1991 Callee = DAG.getRegister(Opc, getPointerTy());
1992 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001993 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001994 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001995
Chris Lattnerd96d0722007-02-25 06:40:16 +00001996 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001999
Dan Gohman98ca4f22009-08-05 01:29:28 +00002000 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002001 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2002 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002004 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002005
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002006 Ops.push_back(Chain);
2007 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002008
Dan Gohman98ca4f22009-08-05 01:29:28 +00002009 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002010 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002011
Gordon Henriksen86737662008-01-05 16:56:59 +00002012 // Add argument registers to the end of the list so that they are known live
2013 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002014 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2015 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2016 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002017
Evan Cheng586ccac2008-03-18 23:36:35 +00002018 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002019 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002020 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2021
2022 // Add an implicit use of AL for x86 vararg functions.
2023 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002025
Gabor Greifba36cb52008-08-28 21:40:38 +00002026 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002027 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002028
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029 if (isTailCall) {
2030 // If this is the first return lowered for this function, add the regs
2031 // to the liveout set for the function.
2032 if (MF.getRegInfo().liveout_empty()) {
2033 SmallVector<CCValAssign, 16> RVLocs;
2034 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2035 *DAG.getContext());
2036 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2037 for (unsigned i = 0; i != RVLocs.size(); ++i)
2038 if (RVLocs[i].isRegLoc())
2039 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2040 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002041
Dan Gohman98ca4f22009-08-05 01:29:28 +00002042 assert(((Callee.getOpcode() == ISD::Register &&
2043 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2044 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2045 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2046 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2047 "Expecting an global address, external symbol, or register");
2048
2049 return DAG.getNode(X86ISD::TC_RETURN, dl,
2050 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002051 }
2052
Dale Johannesenace16102009-02-03 19:33:06 +00002053 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002054 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002055
Chris Lattner2d297092006-05-23 18:50:38 +00002056 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002057 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002058 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002061 // If this is is a call to a struct-return function, the callee
2062 // pops the hidden struct pointer, so we have to push it back.
2063 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002064 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002065 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002066 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002067
Gordon Henriksenae636f82008-01-03 16:47:34 +00002068 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002069 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002070 DAG.getIntPtrConstant(NumBytes, true),
2071 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2072 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002073 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002074 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002075
Chris Lattner3085e152007-02-25 08:59:22 +00002076 // Handle result values, copying them out of physregs into vregs that we
2077 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2079 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002080}
2081
Evan Cheng25ab6902006-09-08 06:48:29 +00002082
2083//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002084// Fast Calling Convention (tail call) implementation
2085//===----------------------------------------------------------------------===//
2086
2087// Like std call, callee cleans arguments, convention except that ECX is
2088// reserved for storing the tail called function address. Only 2 registers are
2089// free for argument passing (inreg). Tail call optimization is performed
2090// provided:
2091// * tailcallopt is enabled
2092// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002093// On X86_64 architecture with GOT-style position independent code only local
2094// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002095// To keep the stack aligned according to platform abi the function
2096// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2097// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002098// If a tail called function callee has more arguments than the caller the
2099// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002100// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002101// original REtADDR, but before the saved framepointer or the spilled registers
2102// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2103// stack layout:
2104// arg1
2105// arg2
2106// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002107// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002108// move area ]
2109// (possible EBP)
2110// ESI
2111// EDI
2112// local1 ..
2113
2114/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2115/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002116unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002117 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002118 MachineFunction &MF = DAG.getMachineFunction();
2119 const TargetMachine &TM = MF.getTarget();
2120 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2121 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002122 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002123 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002124 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002125 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2126 // Number smaller than 12 so just add the difference.
2127 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2128 } else {
2129 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002130 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002131 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002132 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002133 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002134}
2135
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2137/// for tail call optimization. Targets which want to do tail call
2138/// optimization should implement this function.
2139bool
2140X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002141 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 bool isVarArg,
2143 const SmallVectorImpl<ISD::InputArg> &Ins,
2144 SelectionDAG& DAG) const {
2145 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002146 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002148}
2149
Dan Gohman3df24e62008-09-03 23:12:08 +00002150FastISel *
2151X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002152 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002153 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002154 DenseMap<const Value *, unsigned> &vm,
2155 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002156 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002157 DenseMap<const AllocaInst *, int> &am
2158#ifndef NDEBUG
2159 , SmallSet<Instruction*, 8> &cil
2160#endif
2161 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002162 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002163#ifndef NDEBUG
2164 , cil
2165#endif
2166 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002167}
2168
2169
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002170//===----------------------------------------------------------------------===//
2171// Other Lowering Hooks
2172//===----------------------------------------------------------------------===//
2173
2174
Dan Gohman475871a2008-07-27 21:46:04 +00002175SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002176 MachineFunction &MF = DAG.getMachineFunction();
2177 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2178 int ReturnAddrIndex = FuncInfo->getRAIndex();
2179
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002180 if (ReturnAddrIndex == 0) {
2181 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002182 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002183 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002184 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002185 }
2186
Evan Cheng25ab6902006-09-08 06:48:29 +00002187 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002188}
2189
2190
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002191bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2192 bool hasSymbolicDisplacement) {
2193 // Offset should fit into 32 bit immediate field.
2194 if (!isInt32(Offset))
2195 return false;
2196
2197 // If we don't have a symbolic displacement - we don't have any extra
2198 // restrictions.
2199 if (!hasSymbolicDisplacement)
2200 return true;
2201
2202 // FIXME: Some tweaks might be needed for medium code model.
2203 if (M != CodeModel::Small && M != CodeModel::Kernel)
2204 return false;
2205
2206 // For small code model we assume that latest object is 16MB before end of 31
2207 // bits boundary. We may also accept pretty large negative constants knowing
2208 // that all objects are in the positive half of address space.
2209 if (M == CodeModel::Small && Offset < 16*1024*1024)
2210 return true;
2211
2212 // For kernel code model we know that all object resist in the negative half
2213 // of 32bits address space. We may not accept negative offsets, since they may
2214 // be just off and we may accept pretty large positive ones.
2215 if (M == CodeModel::Kernel && Offset > 0)
2216 return true;
2217
2218 return false;
2219}
2220
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002221/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2222/// specific condition code, returning the condition code and the LHS/RHS of the
2223/// comparison to make.
2224static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2225 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002226 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002227 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2228 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2229 // X > -1 -> X == 0, jump !sign.
2230 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002231 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002232 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2233 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002234 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002235 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002236 // X < 1 -> X <= 0
2237 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002238 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002239 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002240 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002241
Evan Chengd9558e02006-01-06 00:43:03 +00002242 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002243 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002244 case ISD::SETEQ: return X86::COND_E;
2245 case ISD::SETGT: return X86::COND_G;
2246 case ISD::SETGE: return X86::COND_GE;
2247 case ISD::SETLT: return X86::COND_L;
2248 case ISD::SETLE: return X86::COND_LE;
2249 case ISD::SETNE: return X86::COND_NE;
2250 case ISD::SETULT: return X86::COND_B;
2251 case ISD::SETUGT: return X86::COND_A;
2252 case ISD::SETULE: return X86::COND_BE;
2253 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002254 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002256
Chris Lattner4c78e022008-12-23 23:42:27 +00002257 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002258
Chris Lattner4c78e022008-12-23 23:42:27 +00002259 // If LHS is a foldable load, but RHS is not, flip the condition.
2260 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2261 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2262 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2263 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002264 }
2265
Chris Lattner4c78e022008-12-23 23:42:27 +00002266 switch (SetCCOpcode) {
2267 default: break;
2268 case ISD::SETOLT:
2269 case ISD::SETOLE:
2270 case ISD::SETUGT:
2271 case ISD::SETUGE:
2272 std::swap(LHS, RHS);
2273 break;
2274 }
2275
2276 // On a floating point condition, the flags are set as follows:
2277 // ZF PF CF op
2278 // 0 | 0 | 0 | X > Y
2279 // 0 | 0 | 1 | X < Y
2280 // 1 | 0 | 0 | X == Y
2281 // 1 | 1 | 1 | unordered
2282 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002283 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002284 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002285 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002286 case ISD::SETOLT: // flipped
2287 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002288 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002289 case ISD::SETOLE: // flipped
2290 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002291 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002292 case ISD::SETUGT: // flipped
2293 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002294 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002295 case ISD::SETUGE: // flipped
2296 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002297 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002298 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002299 case ISD::SETNE: return X86::COND_NE;
2300 case ISD::SETUO: return X86::COND_P;
2301 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002302 case ISD::SETOEQ:
2303 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002304 }
Evan Chengd9558e02006-01-06 00:43:03 +00002305}
2306
Evan Cheng4a460802006-01-11 00:33:36 +00002307/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2308/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002309/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002310static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002311 switch (X86CC) {
2312 default:
2313 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002314 case X86::COND_B:
2315 case X86::COND_BE:
2316 case X86::COND_E:
2317 case X86::COND_P:
2318 case X86::COND_A:
2319 case X86::COND_AE:
2320 case X86::COND_NE:
2321 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002322 return true;
2323 }
2324}
2325
Evan Chengeb2f9692009-10-27 19:56:55 +00002326/// isFPImmLegal - Returns true if the target can instruction select the
2327/// specified FP immediate natively. If false, the legalizer will
2328/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002329bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002330 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2331 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2332 return true;
2333 }
2334 return false;
2335}
2336
Nate Begeman9008ca62009-04-27 18:41:29 +00002337/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2338/// the specified range (L, H].
2339static bool isUndefOrInRange(int Val, int Low, int Hi) {
2340 return (Val < 0) || (Val >= Low && Val < Hi);
2341}
2342
2343/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2344/// specified value.
2345static bool isUndefOrEqual(int Val, int CmpVal) {
2346 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002347 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002348 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002349}
2350
Nate Begeman9008ca62009-04-27 18:41:29 +00002351/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2352/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2353/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002354static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002355 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002356 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002358 return (Mask[0] < 2 && Mask[1] < 2);
2359 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002360}
2361
Nate Begeman9008ca62009-04-27 18:41:29 +00002362bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002363 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002364 N->getMask(M);
2365 return ::isPSHUFDMask(M, N->getValueType(0));
2366}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002367
Nate Begeman9008ca62009-04-27 18:41:29 +00002368/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2369/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002370static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002372 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002373
Nate Begeman9008ca62009-04-27 18:41:29 +00002374 // Lower quadword copied in order or undef.
2375 for (int i = 0; i != 4; ++i)
2376 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002377 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002378
Evan Cheng506d3df2006-03-29 23:07:14 +00002379 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002380 for (int i = 4; i != 8; ++i)
2381 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002382 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002383
Evan Cheng506d3df2006-03-29 23:07:14 +00002384 return true;
2385}
2386
Nate Begeman9008ca62009-04-27 18:41:29 +00002387bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002388 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002389 N->getMask(M);
2390 return ::isPSHUFHWMask(M, N->getValueType(0));
2391}
Evan Cheng506d3df2006-03-29 23:07:14 +00002392
Nate Begeman9008ca62009-04-27 18:41:29 +00002393/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2394/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002395static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002396 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002397 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002398
Rafael Espindola15684b22009-04-24 12:40:33 +00002399 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002400 for (int i = 4; i != 8; ++i)
2401 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002402 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002403
Rafael Espindola15684b22009-04-24 12:40:33 +00002404 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002405 for (int i = 0; i != 4; ++i)
2406 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002407 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002408
Rafael Espindola15684b22009-04-24 12:40:33 +00002409 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002410}
2411
Nate Begeman9008ca62009-04-27 18:41:29 +00002412bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002413 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002414 N->getMask(M);
2415 return ::isPSHUFLWMask(M, N->getValueType(0));
2416}
2417
Nate Begemana09008b2009-10-19 02:17:23 +00002418/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2419/// is suitable for input to PALIGNR.
2420static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2421 bool hasSSSE3) {
2422 int i, e = VT.getVectorNumElements();
2423
2424 // Do not handle v2i64 / v2f64 shuffles with palignr.
2425 if (e < 4 || !hasSSSE3)
2426 return false;
2427
2428 for (i = 0; i != e; ++i)
2429 if (Mask[i] >= 0)
2430 break;
2431
2432 // All undef, not a palignr.
2433 if (i == e)
2434 return false;
2435
2436 // Determine if it's ok to perform a palignr with only the LHS, since we
2437 // don't have access to the actual shuffle elements to see if RHS is undef.
2438 bool Unary = Mask[i] < (int)e;
2439 bool NeedsUnary = false;
2440
2441 int s = Mask[i] - i;
2442
2443 // Check the rest of the elements to see if they are consecutive.
2444 for (++i; i != e; ++i) {
2445 int m = Mask[i];
2446 if (m < 0)
2447 continue;
2448
2449 Unary = Unary && (m < (int)e);
2450 NeedsUnary = NeedsUnary || (m < s);
2451
2452 if (NeedsUnary && !Unary)
2453 return false;
2454 if (Unary && m != ((s+i) & (e-1)))
2455 return false;
2456 if (!Unary && m != (s+i))
2457 return false;
2458 }
2459 return true;
2460}
2461
2462bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2463 SmallVector<int, 8> M;
2464 N->getMask(M);
2465 return ::isPALIGNRMask(M, N->getValueType(0), true);
2466}
2467
Evan Cheng14aed5e2006-03-24 01:18:28 +00002468/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2469/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002470static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002471 int NumElems = VT.getVectorNumElements();
2472 if (NumElems != 2 && NumElems != 4)
2473 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002474
Nate Begeman9008ca62009-04-27 18:41:29 +00002475 int Half = NumElems / 2;
2476 for (int i = 0; i < Half; ++i)
2477 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002478 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002479 for (int i = Half; i < NumElems; ++i)
2480 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002481 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002482
Evan Cheng14aed5e2006-03-24 01:18:28 +00002483 return true;
2484}
2485
Nate Begeman9008ca62009-04-27 18:41:29 +00002486bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2487 SmallVector<int, 8> M;
2488 N->getMask(M);
2489 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002490}
2491
Evan Cheng213d2cf2007-05-17 18:45:50 +00002492/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002493/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2494/// half elements to come from vector 1 (which would equal the dest.) and
2495/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002496static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002497 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002498
2499 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002500 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002501
Nate Begeman9008ca62009-04-27 18:41:29 +00002502 int Half = NumElems / 2;
2503 for (int i = 0; i < Half; ++i)
2504 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002505 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002506 for (int i = Half; i < NumElems; ++i)
2507 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002508 return false;
2509 return true;
2510}
2511
Nate Begeman9008ca62009-04-27 18:41:29 +00002512static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2513 SmallVector<int, 8> M;
2514 N->getMask(M);
2515 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002516}
2517
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002518/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2519/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002520bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2521 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002522 return false;
2523
Evan Cheng2064a2b2006-03-28 06:50:32 +00002524 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002525 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2526 isUndefOrEqual(N->getMaskElt(1), 7) &&
2527 isUndefOrEqual(N->getMaskElt(2), 2) &&
2528 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002529}
2530
Nate Begeman0b10b912009-11-07 23:17:15 +00002531/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2532/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2533/// <2, 3, 2, 3>
2534bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2535 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2536
2537 if (NumElems != 4)
2538 return false;
2539
2540 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2541 isUndefOrEqual(N->getMaskElt(1), 3) &&
2542 isUndefOrEqual(N->getMaskElt(2), 2) &&
2543 isUndefOrEqual(N->getMaskElt(3), 3);
2544}
2545
Evan Cheng5ced1d82006-04-06 23:23:56 +00002546/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2547/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002548bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2549 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002550
Evan Cheng5ced1d82006-04-06 23:23:56 +00002551 if (NumElems != 2 && NumElems != 4)
2552 return false;
2553
Evan Chengc5cdff22006-04-07 21:53:05 +00002554 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002555 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002556 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002557
Evan Chengc5cdff22006-04-07 21:53:05 +00002558 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002559 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002560 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002561
2562 return true;
2563}
2564
Nate Begeman0b10b912009-11-07 23:17:15 +00002565/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2566/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2567bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002568 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002569
Evan Cheng5ced1d82006-04-06 23:23:56 +00002570 if (NumElems != 2 && NumElems != 4)
2571 return false;
2572
Evan Chengc5cdff22006-04-07 21:53:05 +00002573 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002574 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002575 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002576
Nate Begeman9008ca62009-04-27 18:41:29 +00002577 for (unsigned i = 0; i < NumElems/2; ++i)
2578 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002579 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002580
2581 return true;
2582}
2583
Evan Cheng0038e592006-03-28 00:39:58 +00002584/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2585/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002586static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002587 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002588 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002589 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002590 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002591
Nate Begeman9008ca62009-04-27 18:41:29 +00002592 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2593 int BitI = Mask[i];
2594 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002595 if (!isUndefOrEqual(BitI, j))
2596 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002597 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002598 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002599 return false;
2600 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002601 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002602 return false;
2603 }
Evan Cheng0038e592006-03-28 00:39:58 +00002604 }
Evan Cheng0038e592006-03-28 00:39:58 +00002605 return true;
2606}
2607
Nate Begeman9008ca62009-04-27 18:41:29 +00002608bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2609 SmallVector<int, 8> M;
2610 N->getMask(M);
2611 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002612}
2613
Evan Cheng4fcb9222006-03-28 02:43:26 +00002614/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2615/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002616static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002617 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002619 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002620 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002621
Nate Begeman9008ca62009-04-27 18:41:29 +00002622 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2623 int BitI = Mask[i];
2624 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002625 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002626 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002627 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002628 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002629 return false;
2630 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002631 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002632 return false;
2633 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002634 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002635 return true;
2636}
2637
Nate Begeman9008ca62009-04-27 18:41:29 +00002638bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2639 SmallVector<int, 8> M;
2640 N->getMask(M);
2641 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002642}
2643
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002644/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2645/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2646/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002647static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002648 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002649 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002650 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002651
Nate Begeman9008ca62009-04-27 18:41:29 +00002652 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2653 int BitI = Mask[i];
2654 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002655 if (!isUndefOrEqual(BitI, j))
2656 return false;
2657 if (!isUndefOrEqual(BitI1, j))
2658 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002659 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002660 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002661}
2662
Nate Begeman9008ca62009-04-27 18:41:29 +00002663bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2664 SmallVector<int, 8> M;
2665 N->getMask(M);
2666 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2667}
2668
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002669/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2670/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2671/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002672static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002674 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2675 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002676
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2678 int BitI = Mask[i];
2679 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002680 if (!isUndefOrEqual(BitI, j))
2681 return false;
2682 if (!isUndefOrEqual(BitI1, j))
2683 return false;
2684 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002685 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002686}
2687
Nate Begeman9008ca62009-04-27 18:41:29 +00002688bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2689 SmallVector<int, 8> M;
2690 N->getMask(M);
2691 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2692}
2693
Evan Cheng017dcc62006-04-21 01:05:10 +00002694/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2695/// specifies a shuffle of elements that is suitable for input to MOVSS,
2696/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002697static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002698 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002699 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002700
2701 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002702
Nate Begeman9008ca62009-04-27 18:41:29 +00002703 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002704 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002705
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 for (int i = 1; i < NumElts; ++i)
2707 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002708 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002709
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002710 return true;
2711}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002712
Nate Begeman9008ca62009-04-27 18:41:29 +00002713bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2714 SmallVector<int, 8> M;
2715 N->getMask(M);
2716 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002717}
2718
Evan Cheng017dcc62006-04-21 01:05:10 +00002719/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2720/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002721/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002722static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002723 bool V2IsSplat = false, bool V2IsUndef = false) {
2724 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002725 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002726 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002727
Nate Begeman9008ca62009-04-27 18:41:29 +00002728 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002729 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002730
Nate Begeman9008ca62009-04-27 18:41:29 +00002731 for (int i = 1; i < NumOps; ++i)
2732 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2733 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2734 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002735 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002736
Evan Cheng39623da2006-04-20 08:58:49 +00002737 return true;
2738}
2739
Nate Begeman9008ca62009-04-27 18:41:29 +00002740static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002741 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002742 SmallVector<int, 8> M;
2743 N->getMask(M);
2744 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002745}
2746
Evan Chengd9539472006-04-14 21:59:03 +00002747/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2748/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002749bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2750 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002751 return false;
2752
2753 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002754 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 int Elt = N->getMaskElt(i);
2756 if (Elt >= 0 && Elt != 1)
2757 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002758 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002759
2760 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002761 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002762 int Elt = N->getMaskElt(i);
2763 if (Elt >= 0 && Elt != 3)
2764 return false;
2765 if (Elt == 3)
2766 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002767 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002768 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002770 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002771}
2772
2773/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2774/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002775bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2776 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002777 return false;
2778
2779 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 for (unsigned i = 0; i < 2; ++i)
2781 if (N->getMaskElt(i) > 0)
2782 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002783
2784 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002785 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002786 int Elt = N->getMaskElt(i);
2787 if (Elt >= 0 && Elt != 2)
2788 return false;
2789 if (Elt == 2)
2790 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002791 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002792 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002793 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002794}
2795
Evan Cheng0b457f02008-09-25 20:50:48 +00002796/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2797/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002798bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2799 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002800
Nate Begeman9008ca62009-04-27 18:41:29 +00002801 for (int i = 0; i < e; ++i)
2802 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002803 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 for (int i = 0; i < e; ++i)
2805 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002806 return false;
2807 return true;
2808}
2809
Evan Cheng63d33002006-03-22 08:01:21 +00002810/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002811/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002812unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002813 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2814 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2815
Evan Chengb9df0ca2006-03-22 02:53:00 +00002816 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2817 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002818 for (int i = 0; i < NumOperands; ++i) {
2819 int Val = SVOp->getMaskElt(NumOperands-i-1);
2820 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002821 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002822 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002823 if (i != NumOperands - 1)
2824 Mask <<= Shift;
2825 }
Evan Cheng63d33002006-03-22 08:01:21 +00002826 return Mask;
2827}
2828
Evan Cheng506d3df2006-03-29 23:07:14 +00002829/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002830/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002831unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002833 unsigned Mask = 0;
2834 // 8 nodes, but we only care about the last 4.
2835 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002836 int Val = SVOp->getMaskElt(i);
2837 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002838 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002839 if (i != 4)
2840 Mask <<= 2;
2841 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002842 return Mask;
2843}
2844
2845/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002846/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002847unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002848 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002849 unsigned Mask = 0;
2850 // 8 nodes, but we only care about the first 4.
2851 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002852 int Val = SVOp->getMaskElt(i);
2853 if (Val >= 0)
2854 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002855 if (i != 0)
2856 Mask <<= 2;
2857 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002858 return Mask;
2859}
2860
Nate Begemana09008b2009-10-19 02:17:23 +00002861/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2862/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2863unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2864 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2865 EVT VVT = N->getValueType(0);
2866 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2867 int Val = 0;
2868
2869 unsigned i, e;
2870 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2871 Val = SVOp->getMaskElt(i);
2872 if (Val >= 0)
2873 break;
2874 }
2875 return (Val - i) * EltSize;
2876}
2877
Evan Cheng37b73872009-07-30 08:33:02 +00002878/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2879/// constant +0.0.
2880bool X86::isZeroNode(SDValue Elt) {
2881 return ((isa<ConstantSDNode>(Elt) &&
2882 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2883 (isa<ConstantFPSDNode>(Elt) &&
2884 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2885}
2886
Nate Begeman9008ca62009-04-27 18:41:29 +00002887/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2888/// their permute mask.
2889static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2890 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002891 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002892 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002893 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002894
Nate Begeman5a5ca152009-04-29 05:20:52 +00002895 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002896 int idx = SVOp->getMaskElt(i);
2897 if (idx < 0)
2898 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002899 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002900 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002901 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002902 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002903 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002904 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2905 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002906}
2907
Evan Cheng779ccea2007-12-07 21:30:01 +00002908/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2909/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002910static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002911 unsigned NumElems = VT.getVectorNumElements();
2912 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002913 int idx = Mask[i];
2914 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002915 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002916 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002917 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002918 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002919 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002920 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002921}
2922
Evan Cheng533a0aa2006-04-19 20:35:22 +00002923/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2924/// match movhlps. The lower half elements should come from upper half of
2925/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002926/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002927static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2928 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002929 return false;
2930 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002932 return false;
2933 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002934 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002935 return false;
2936 return true;
2937}
2938
Evan Cheng5ced1d82006-04-06 23:23:56 +00002939/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002940/// is promoted to a vector. It also returns the LoadSDNode by reference if
2941/// required.
2942static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002943 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2944 return false;
2945 N = N->getOperand(0).getNode();
2946 if (!ISD::isNON_EXTLoad(N))
2947 return false;
2948 if (LD)
2949 *LD = cast<LoadSDNode>(N);
2950 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002951}
2952
Evan Cheng533a0aa2006-04-19 20:35:22 +00002953/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2954/// match movlp{s|d}. The lower half elements should come from lower half of
2955/// V1 (and in order), and the upper half elements should come from the upper
2956/// half of V2 (and in order). And since V1 will become the source of the
2957/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002958static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2959 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002960 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002961 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002962 // Is V2 is a vector load, don't do this transformation. We will try to use
2963 // load folding shufps op.
2964 if (ISD::isNON_EXTLoad(V2))
2965 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002966
Nate Begeman5a5ca152009-04-29 05:20:52 +00002967 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002968
Evan Cheng533a0aa2006-04-19 20:35:22 +00002969 if (NumElems != 2 && NumElems != 4)
2970 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002971 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002972 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002973 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002974 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002976 return false;
2977 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002978}
2979
Evan Cheng39623da2006-04-20 08:58:49 +00002980/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2981/// all the same.
2982static bool isSplatVector(SDNode *N) {
2983 if (N->getOpcode() != ISD::BUILD_VECTOR)
2984 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002985
Dan Gohman475871a2008-07-27 21:46:04 +00002986 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002987 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2988 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002989 return false;
2990 return true;
2991}
2992
Evan Cheng213d2cf2007-05-17 18:45:50 +00002993/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00002994/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002995/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002996static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002997 SDValue V1 = N->getOperand(0);
2998 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002999 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3000 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003002 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003003 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003004 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3005 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003006 if (Opc != ISD::BUILD_VECTOR ||
3007 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003008 return false;
3009 } else if (Idx >= 0) {
3010 unsigned Opc = V1.getOpcode();
3011 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3012 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003013 if (Opc != ISD::BUILD_VECTOR ||
3014 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003015 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003016 }
3017 }
3018 return true;
3019}
3020
3021/// getZeroVector - Returns a vector of specified type with all zero elements.
3022///
Owen Andersone50ed302009-08-10 22:56:29 +00003023static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003024 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003025 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003026
Chris Lattner8a594482007-11-25 00:24:49 +00003027 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3028 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003029 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003030 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003031 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3032 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003033 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003034 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3035 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003036 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003037 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3038 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003039 }
Dale Johannesenace16102009-02-03 19:33:06 +00003040 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003041}
3042
Chris Lattner8a594482007-11-25 00:24:49 +00003043/// getOnesVector - Returns a vector of specified type with all bits set.
3044///
Owen Andersone50ed302009-08-10 22:56:29 +00003045static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003046 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003047
Chris Lattner8a594482007-11-25 00:24:49 +00003048 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3049 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003050 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003051 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003052 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003053 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003054 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003055 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003056 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003057}
3058
3059
Evan Cheng39623da2006-04-20 08:58:49 +00003060/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3061/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003062static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003063 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003064 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003065
Evan Cheng39623da2006-04-20 08:58:49 +00003066 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 SmallVector<int, 8> MaskVec;
3068 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003069
Nate Begeman5a5ca152009-04-29 05:20:52 +00003070 for (unsigned i = 0; i != NumElems; ++i) {
3071 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003072 MaskVec[i] = NumElems;
3073 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003074 }
Evan Cheng39623da2006-04-20 08:58:49 +00003075 }
Evan Cheng39623da2006-04-20 08:58:49 +00003076 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3078 SVOp->getOperand(1), &MaskVec[0]);
3079 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003080}
3081
Evan Cheng017dcc62006-04-21 01:05:10 +00003082/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3083/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003084static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 SDValue V2) {
3086 unsigned NumElems = VT.getVectorNumElements();
3087 SmallVector<int, 8> Mask;
3088 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003089 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 Mask.push_back(i);
3091 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003092}
3093
Nate Begeman9008ca62009-04-27 18:41:29 +00003094/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003095static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003096 SDValue V2) {
3097 unsigned NumElems = VT.getVectorNumElements();
3098 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003099 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003100 Mask.push_back(i);
3101 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003102 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003104}
3105
Nate Begeman9008ca62009-04-27 18:41:29 +00003106/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003107static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003108 SDValue V2) {
3109 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003110 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003112 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003113 Mask.push_back(i + Half);
3114 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003115 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003117}
3118
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003119/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003120static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 bool HasSSE2) {
3122 if (SV->getValueType(0).getVectorNumElements() <= 4)
3123 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003124
Owen Anderson825b72b2009-08-11 20:47:22 +00003125 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003126 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003127 DebugLoc dl = SV->getDebugLoc();
3128 SDValue V1 = SV->getOperand(0);
3129 int NumElems = VT.getVectorNumElements();
3130 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003131
Nate Begeman9008ca62009-04-27 18:41:29 +00003132 // unpack elements to the correct location
3133 while (NumElems > 4) {
3134 if (EltNo < NumElems/2) {
3135 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3136 } else {
3137 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3138 EltNo -= NumElems/2;
3139 }
3140 NumElems >>= 1;
3141 }
Eric Christopherfd179292009-08-27 18:07:15 +00003142
Nate Begeman9008ca62009-04-27 18:41:29 +00003143 // Perform the splat.
3144 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003145 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3147 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003148}
3149
Evan Chengba05f722006-04-21 23:03:30 +00003150/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003151/// vector of zero or undef vector. This produces a shuffle where the low
3152/// element of V2 is swizzled into the zero/undef vector, landing at element
3153/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003154static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003155 bool isZero, bool HasSSE2,
3156 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003157 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003158 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3160 unsigned NumElems = VT.getVectorNumElements();
3161 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003162 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003163 // If this is the insertion idx, put the low elt of V2 here.
3164 MaskVec.push_back(i == Idx ? NumElems : i);
3165 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003166}
3167
Evan Chengf26ffe92008-05-29 08:22:04 +00003168/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3169/// a shuffle that is zero.
3170static
Nate Begeman9008ca62009-04-27 18:41:29 +00003171unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3172 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003173 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003174 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003175 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 int Idx = SVOp->getMaskElt(Index);
3177 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003178 ++NumZeros;
3179 continue;
3180 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003181 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003182 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003183 ++NumZeros;
3184 else
3185 break;
3186 }
3187 return NumZeros;
3188}
3189
3190/// isVectorShift - Returns true if the shuffle can be implemented as a
3191/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003192/// FIXME: split into pslldqi, psrldqi, palignr variants.
3193static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003194 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003196
3197 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003199 if (!NumZeros) {
3200 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003202 if (!NumZeros)
3203 return false;
3204 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003205 bool SeenV1 = false;
3206 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 for (int i = NumZeros; i < NumElems; ++i) {
3208 int Val = isLeft ? (i - NumZeros) : i;
3209 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3210 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003211 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003213 SeenV1 = true;
3214 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003216 SeenV2 = true;
3217 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003219 return false;
3220 }
3221 if (SeenV1 && SeenV2)
3222 return false;
3223
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003225 ShAmt = NumZeros;
3226 return true;
3227}
3228
3229
Evan Chengc78d3b42006-04-24 18:01:45 +00003230/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3231///
Dan Gohman475871a2008-07-27 21:46:04 +00003232static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003233 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003234 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003235 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003236 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003237
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003238 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003239 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003240 bool First = true;
3241 for (unsigned i = 0; i < 16; ++i) {
3242 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3243 if (ThisIsNonZero && First) {
3244 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003246 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003248 First = false;
3249 }
3250
3251 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003252 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003253 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3254 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003255 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003256 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003257 }
3258 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003259 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3260 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3261 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003262 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003264 } else
3265 ThisElt = LastElt;
3266
Gabor Greifba36cb52008-08-28 21:40:38 +00003267 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003268 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003269 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003270 }
3271 }
3272
Owen Anderson825b72b2009-08-11 20:47:22 +00003273 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003274}
3275
Bill Wendlinga348c562007-03-22 18:42:45 +00003276/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003277///
Dan Gohman475871a2008-07-27 21:46:04 +00003278static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003279 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003280 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003281 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003282 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003283
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003284 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003285 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003286 bool First = true;
3287 for (unsigned i = 0; i < 8; ++i) {
3288 bool isNonZero = (NonZeros & (1 << i)) != 0;
3289 if (isNonZero) {
3290 if (First) {
3291 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003293 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003295 First = false;
3296 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003297 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003298 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003299 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003300 }
3301 }
3302
3303 return V;
3304}
3305
Evan Chengf26ffe92008-05-29 08:22:04 +00003306/// getVShift - Return a vector logical shift node.
3307///
Owen Andersone50ed302009-08-10 22:56:29 +00003308static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003309 unsigned NumBits, SelectionDAG &DAG,
3310 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003311 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003313 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003314 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3315 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3316 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003317 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003318}
3319
Dan Gohman475871a2008-07-27 21:46:04 +00003320SDValue
3321X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003322 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003323 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003324 if (ISD::isBuildVectorAllZeros(Op.getNode())
3325 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003326 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3327 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3328 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003329 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003330 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003331
Gabor Greifba36cb52008-08-28 21:40:38 +00003332 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003333 return getOnesVector(Op.getValueType(), DAG, dl);
3334 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003335 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003336
Owen Andersone50ed302009-08-10 22:56:29 +00003337 EVT VT = Op.getValueType();
3338 EVT ExtVT = VT.getVectorElementType();
3339 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003340
3341 unsigned NumElems = Op.getNumOperands();
3342 unsigned NumZero = 0;
3343 unsigned NumNonZero = 0;
3344 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003345 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003346 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003347 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003348 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003349 if (Elt.getOpcode() == ISD::UNDEF)
3350 continue;
3351 Values.insert(Elt);
3352 if (Elt.getOpcode() != ISD::Constant &&
3353 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003354 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003355 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003356 NumZero++;
3357 else {
3358 NonZeros |= (1 << i);
3359 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003360 }
3361 }
3362
Dan Gohman7f321562007-06-25 16:23:39 +00003363 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003364 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003365 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003366 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003367
Chris Lattner67f453a2008-03-09 05:42:06 +00003368 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003369 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003370 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003371 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003372
Chris Lattner62098042008-03-09 01:05:04 +00003373 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3374 // the value are obviously zero, truncate the value to i32 and do the
3375 // insertion that way. Only do this if the value is non-constant or if the
3376 // value is a constant being inserted into element 0. It is cheaper to do
3377 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003378 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003379 (!IsAllConstants || Idx == 0)) {
3380 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3381 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003382 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3383 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003384
Chris Lattner62098042008-03-09 01:05:04 +00003385 // Truncate the value (which may itself be a constant) to i32, and
3386 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003388 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003389 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3390 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003391
Chris Lattner62098042008-03-09 01:05:04 +00003392 // Now we have our 32-bit value zero extended in the low element of
3393 // a vector. If Idx != 0, swizzle it into place.
3394 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 SmallVector<int, 4> Mask;
3396 Mask.push_back(Idx);
3397 for (unsigned i = 1; i != VecElts; ++i)
3398 Mask.push_back(i);
3399 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003400 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003402 }
Dale Johannesenace16102009-02-03 19:33:06 +00003403 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003404 }
3405 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003406
Chris Lattner19f79692008-03-08 22:59:52 +00003407 // If we have a constant or non-constant insertion into the low element of
3408 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3409 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003410 // depending on what the source datatype is.
3411 if (Idx == 0) {
3412 if (NumZero == 0) {
3413 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003414 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3415 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003416 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3417 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3418 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3419 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003420 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3421 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3422 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003423 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3424 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3425 Subtarget->hasSSE2(), DAG);
3426 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3427 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003428 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003429
3430 // Is it a vector logical left shift?
3431 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003432 X86::isZeroNode(Op.getOperand(0)) &&
3433 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003434 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003435 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003436 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003437 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003438 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003439 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003440
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003441 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003442 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003443
Chris Lattner19f79692008-03-08 22:59:52 +00003444 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3445 // is a non-constant being inserted into an element other than the low one,
3446 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3447 // movd/movss) to move this into the low element, then shuffle it into
3448 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003449 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003450 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003451
Evan Cheng0db9fe62006-04-25 20:13:52 +00003452 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003453 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3454 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003455 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003456 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 MaskVec.push_back(i == Idx ? 0 : 1);
3458 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003459 }
3460 }
3461
Chris Lattner67f453a2008-03-09 05:42:06 +00003462 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3463 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003464 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003465
Dan Gohmana3941172007-07-24 22:55:08 +00003466 // A vector full of immediates; various special cases are already
3467 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003468 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003469 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003470
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003471 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003472 if (EVTBits == 64) {
3473 if (NumNonZero == 1) {
3474 // One half is zero or undef.
3475 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003476 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003477 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003478 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3479 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003480 }
Dan Gohman475871a2008-07-27 21:46:04 +00003481 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003482 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003483
3484 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003485 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003486 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003487 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003488 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003489 }
3490
Bill Wendling826f36f2007-03-28 00:57:11 +00003491 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003492 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003493 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003494 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003495 }
3496
3497 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003498 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003499 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003500 if (NumElems == 4 && NumZero > 0) {
3501 for (unsigned i = 0; i < 4; ++i) {
3502 bool isZero = !(NonZeros & (1 << i));
3503 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003504 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003505 else
Dale Johannesenace16102009-02-03 19:33:06 +00003506 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003507 }
3508
3509 for (unsigned i = 0; i < 2; ++i) {
3510 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3511 default: break;
3512 case 0:
3513 V[i] = V[i*2]; // Must be a zero vector.
3514 break;
3515 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003516 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003517 break;
3518 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003519 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003520 break;
3521 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003522 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003523 break;
3524 }
3525 }
3526
Nate Begeman9008ca62009-04-27 18:41:29 +00003527 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003528 bool Reverse = (NonZeros & 0x3) == 2;
3529 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003530 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003531 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3532 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003533 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3534 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003535 }
3536
3537 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003538 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3539 // values to be inserted is equal to the number of elements, in which case
3540 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003541 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003542 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003543 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003544 getSubtarget()->hasSSE41()) {
3545 V[0] = DAG.getUNDEF(VT);
3546 for (unsigned i = 0; i < NumElems; ++i)
3547 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3548 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3549 Op.getOperand(i), DAG.getIntPtrConstant(i));
3550 return V[0];
3551 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003552 // Expand into a number of unpckl*.
3553 // e.g. for v4f32
3554 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3555 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3556 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003557 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003558 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003559 NumElems >>= 1;
3560 while (NumElems != 0) {
3561 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003562 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003563 NumElems >>= 1;
3564 }
3565 return V[0];
3566 }
3567
Dan Gohman475871a2008-07-27 21:46:04 +00003568 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003569}
3570
Nate Begemanb9a47b82009-02-23 08:49:38 +00003571// v8i16 shuffles - Prefer shuffles in the following order:
3572// 1. [all] pshuflw, pshufhw, optional move
3573// 2. [ssse3] 1 x pshufb
3574// 3. [ssse3] 2 x pshufb + 1 x por
3575// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003576static
Nate Begeman9008ca62009-04-27 18:41:29 +00003577SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3578 SelectionDAG &DAG, X86TargetLowering &TLI) {
3579 SDValue V1 = SVOp->getOperand(0);
3580 SDValue V2 = SVOp->getOperand(1);
3581 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003582 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003583
Nate Begemanb9a47b82009-02-23 08:49:38 +00003584 // Determine if more than 1 of the words in each of the low and high quadwords
3585 // of the result come from the same quadword of one of the two inputs. Undef
3586 // mask values count as coming from any quadword, for better codegen.
3587 SmallVector<unsigned, 4> LoQuad(4);
3588 SmallVector<unsigned, 4> HiQuad(4);
3589 BitVector InputQuads(4);
3590 for (unsigned i = 0; i < 8; ++i) {
3591 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003592 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003593 MaskVals.push_back(EltIdx);
3594 if (EltIdx < 0) {
3595 ++Quad[0];
3596 ++Quad[1];
3597 ++Quad[2];
3598 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003599 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003600 }
3601 ++Quad[EltIdx / 4];
3602 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003603 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003604
Nate Begemanb9a47b82009-02-23 08:49:38 +00003605 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003606 unsigned MaxQuad = 1;
3607 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003608 if (LoQuad[i] > MaxQuad) {
3609 BestLoQuad = i;
3610 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003611 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003612 }
3613
Nate Begemanb9a47b82009-02-23 08:49:38 +00003614 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003615 MaxQuad = 1;
3616 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003617 if (HiQuad[i] > MaxQuad) {
3618 BestHiQuad = i;
3619 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003620 }
3621 }
3622
Nate Begemanb9a47b82009-02-23 08:49:38 +00003623 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003624 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003625 // single pshufb instruction is necessary. If There are more than 2 input
3626 // quads, disable the next transformation since it does not help SSSE3.
3627 bool V1Used = InputQuads[0] || InputQuads[1];
3628 bool V2Used = InputQuads[2] || InputQuads[3];
3629 if (TLI.getSubtarget()->hasSSSE3()) {
3630 if (InputQuads.count() == 2 && V1Used && V2Used) {
3631 BestLoQuad = InputQuads.find_first();
3632 BestHiQuad = InputQuads.find_next(BestLoQuad);
3633 }
3634 if (InputQuads.count() > 2) {
3635 BestLoQuad = -1;
3636 BestHiQuad = -1;
3637 }
3638 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003639
Nate Begemanb9a47b82009-02-23 08:49:38 +00003640 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3641 // the shuffle mask. If a quad is scored as -1, that means that it contains
3642 // words from all 4 input quadwords.
3643 SDValue NewV;
3644 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003645 SmallVector<int, 8> MaskV;
3646 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3647 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003648 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3650 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3651 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003652
Nate Begemanb9a47b82009-02-23 08:49:38 +00003653 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3654 // source words for the shuffle, to aid later transformations.
3655 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003656 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003657 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003658 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003659 if (idx != (int)i)
3660 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003661 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003662 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003663 AllWordsInNewV = false;
3664 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003665 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003666
Nate Begemanb9a47b82009-02-23 08:49:38 +00003667 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3668 if (AllWordsInNewV) {
3669 for (int i = 0; i != 8; ++i) {
3670 int idx = MaskVals[i];
3671 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003672 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003673 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003674 if ((idx != i) && idx < 4)
3675 pshufhw = false;
3676 if ((idx != i) && idx > 3)
3677 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003678 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003679 V1 = NewV;
3680 V2Used = false;
3681 BestLoQuad = 0;
3682 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003683 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003684
Nate Begemanb9a47b82009-02-23 08:49:38 +00003685 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3686 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003687 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003688 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003689 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003690 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003691 }
Eric Christopherfd179292009-08-27 18:07:15 +00003692
Nate Begemanb9a47b82009-02-23 08:49:38 +00003693 // If we have SSSE3, and all words of the result are from 1 input vector,
3694 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3695 // is present, fall back to case 4.
3696 if (TLI.getSubtarget()->hasSSSE3()) {
3697 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003698
Nate Begemanb9a47b82009-02-23 08:49:38 +00003699 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003700 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003701 // mask, and elements that come from V1 in the V2 mask, so that the two
3702 // results can be OR'd together.
3703 bool TwoInputs = V1Used && V2Used;
3704 for (unsigned i = 0; i != 8; ++i) {
3705 int EltIdx = MaskVals[i] * 2;
3706 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3708 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003709 continue;
3710 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3712 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003713 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003715 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003716 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003718 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003720
Nate Begemanb9a47b82009-02-23 08:49:38 +00003721 // Calculate the shuffle mask for the second input, shuffle it, and
3722 // OR it with the first shuffled input.
3723 pshufbMask.clear();
3724 for (unsigned i = 0; i != 8; ++i) {
3725 int EltIdx = MaskVals[i] * 2;
3726 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3728 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003729 continue;
3730 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003731 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3732 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003733 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003735 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003736 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 MVT::v16i8, &pshufbMask[0], 16));
3738 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3739 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003740 }
3741
3742 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3743 // and update MaskVals with new element order.
3744 BitVector InOrder(8);
3745 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003746 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003747 for (int i = 0; i != 4; ++i) {
3748 int idx = MaskVals[i];
3749 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003750 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003751 InOrder.set(i);
3752 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003753 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003754 InOrder.set(i);
3755 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003756 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003757 }
3758 }
3759 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003760 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003762 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003763 }
Eric Christopherfd179292009-08-27 18:07:15 +00003764
Nate Begemanb9a47b82009-02-23 08:49:38 +00003765 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3766 // and update MaskVals with the new element order.
3767 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003768 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003769 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003770 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003771 for (unsigned i = 4; i != 8; ++i) {
3772 int idx = MaskVals[i];
3773 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003774 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003775 InOrder.set(i);
3776 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003777 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003778 InOrder.set(i);
3779 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003780 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003781 }
3782 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003785 }
Eric Christopherfd179292009-08-27 18:07:15 +00003786
Nate Begemanb9a47b82009-02-23 08:49:38 +00003787 // In case BestHi & BestLo were both -1, which means each quadword has a word
3788 // from each of the four input quadwords, calculate the InOrder bitvector now
3789 // before falling through to the insert/extract cleanup.
3790 if (BestLoQuad == -1 && BestHiQuad == -1) {
3791 NewV = V1;
3792 for (int i = 0; i != 8; ++i)
3793 if (MaskVals[i] < 0 || MaskVals[i] == i)
3794 InOrder.set(i);
3795 }
Eric Christopherfd179292009-08-27 18:07:15 +00003796
Nate Begemanb9a47b82009-02-23 08:49:38 +00003797 // The other elements are put in the right place using pextrw and pinsrw.
3798 for (unsigned i = 0; i != 8; ++i) {
3799 if (InOrder[i])
3800 continue;
3801 int EltIdx = MaskVals[i];
3802 if (EltIdx < 0)
3803 continue;
3804 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003806 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003808 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003810 DAG.getIntPtrConstant(i));
3811 }
3812 return NewV;
3813}
3814
3815// v16i8 shuffles - Prefer shuffles in the following order:
3816// 1. [ssse3] 1 x pshufb
3817// 2. [ssse3] 2 x pshufb + 1 x por
3818// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3819static
Nate Begeman9008ca62009-04-27 18:41:29 +00003820SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3821 SelectionDAG &DAG, X86TargetLowering &TLI) {
3822 SDValue V1 = SVOp->getOperand(0);
3823 SDValue V2 = SVOp->getOperand(1);
3824 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003825 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003826 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003827
Nate Begemanb9a47b82009-02-23 08:49:38 +00003828 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003829 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003830 // present, fall back to case 3.
3831 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3832 bool V1Only = true;
3833 bool V2Only = true;
3834 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003835 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003836 if (EltIdx < 0)
3837 continue;
3838 if (EltIdx < 16)
3839 V2Only = false;
3840 else
3841 V1Only = false;
3842 }
Eric Christopherfd179292009-08-27 18:07:15 +00003843
Nate Begemanb9a47b82009-02-23 08:49:38 +00003844 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3845 if (TLI.getSubtarget()->hasSSSE3()) {
3846 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003847
Nate Begemanb9a47b82009-02-23 08:49:38 +00003848 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003849 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003850 //
3851 // Otherwise, we have elements from both input vectors, and must zero out
3852 // elements that come from V2 in the first mask, and V1 in the second mask
3853 // so that we can OR them together.
3854 bool TwoInputs = !(V1Only || V2Only);
3855 for (unsigned i = 0; i != 16; ++i) {
3856 int EltIdx = MaskVals[i];
3857 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003859 continue;
3860 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003862 }
3863 // If all the elements are from V2, assign it to V1 and return after
3864 // building the first pshufb.
3865 if (V2Only)
3866 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003868 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003870 if (!TwoInputs)
3871 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003872
Nate Begemanb9a47b82009-02-23 08:49:38 +00003873 // Calculate the shuffle mask for the second input, shuffle it, and
3874 // OR it with the first shuffled input.
3875 pshufbMask.clear();
3876 for (unsigned i = 0; i != 16; ++i) {
3877 int EltIdx = MaskVals[i];
3878 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003879 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003880 continue;
3881 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003883 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003885 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 MVT::v16i8, &pshufbMask[0], 16));
3887 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003888 }
Eric Christopherfd179292009-08-27 18:07:15 +00003889
Nate Begemanb9a47b82009-02-23 08:49:38 +00003890 // No SSSE3 - Calculate in place words and then fix all out of place words
3891 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3892 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3894 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003895 SDValue NewV = V2Only ? V2 : V1;
3896 for (int i = 0; i != 8; ++i) {
3897 int Elt0 = MaskVals[i*2];
3898 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00003899
Nate Begemanb9a47b82009-02-23 08:49:38 +00003900 // This word of the result is all undef, skip it.
3901 if (Elt0 < 0 && Elt1 < 0)
3902 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003903
Nate Begemanb9a47b82009-02-23 08:49:38 +00003904 // This word of the result is already in the correct place, skip it.
3905 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3906 continue;
3907 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3908 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003909
Nate Begemanb9a47b82009-02-23 08:49:38 +00003910 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3911 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3912 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003913
3914 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3915 // using a single extract together, load it and store it.
3916 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003918 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003920 DAG.getIntPtrConstant(i));
3921 continue;
3922 }
3923
Nate Begemanb9a47b82009-02-23 08:49:38 +00003924 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003925 // source byte is not also odd, shift the extracted word left 8 bits
3926 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003927 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003929 DAG.getIntPtrConstant(Elt1 / 2));
3930 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003932 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003933 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3935 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003936 }
3937 // If Elt0 is defined, extract it from the appropriate source. If the
3938 // source byte is not also even, shift the extracted word right 8 bits. If
3939 // Elt1 was also defined, OR the extracted values together before
3940 // inserting them in the result.
3941 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003942 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003943 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3944 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003946 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003947 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3949 DAG.getConstant(0x00FF, MVT::i16));
3950 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003951 : InsElt0;
3952 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003954 DAG.getIntPtrConstant(i));
3955 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003957}
3958
Evan Cheng7a831ce2007-12-15 03:00:47 +00003959/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3960/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3961/// done when every pair / quad of shuffle mask elements point to elements in
3962/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003963/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3964static
Nate Begeman9008ca62009-04-27 18:41:29 +00003965SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3966 SelectionDAG &DAG,
3967 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003968 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003969 SDValue V1 = SVOp->getOperand(0);
3970 SDValue V2 = SVOp->getOperand(1);
3971 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003972 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003974 EVT MaskEltVT = MaskVT.getVectorElementType();
3975 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003977 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 case MVT::v4f32: NewVT = MVT::v2f64; break;
3979 case MVT::v4i32: NewVT = MVT::v2i64; break;
3980 case MVT::v8i16: NewVT = MVT::v4i32; break;
3981 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003982 }
3983
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003984 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003985 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003987 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003988 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003989 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 int Scale = NumElems / NewWidth;
3991 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003992 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 int StartIdx = -1;
3994 for (int j = 0; j < Scale; ++j) {
3995 int EltIdx = SVOp->getMaskElt(i+j);
3996 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003997 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003998 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003999 StartIdx = EltIdx - (EltIdx % Scale);
4000 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004001 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004002 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 if (StartIdx == -1)
4004 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004005 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004007 }
4008
Dale Johannesenace16102009-02-03 19:33:06 +00004009 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4010 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004011 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004012}
4013
Evan Chengd880b972008-05-09 21:53:03 +00004014/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004015///
Owen Andersone50ed302009-08-10 22:56:29 +00004016static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004017 SDValue SrcOp, SelectionDAG &DAG,
4018 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004020 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004021 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004022 LD = dyn_cast<LoadSDNode>(SrcOp);
4023 if (!LD) {
4024 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4025 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004026 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4027 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004028 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4029 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004030 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004031 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004033 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4034 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4035 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4036 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004037 SrcOp.getOperand(0)
4038 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004039 }
4040 }
4041 }
4042
Dale Johannesenace16102009-02-03 19:33:06 +00004043 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4044 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004045 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004046 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004047}
4048
Evan Chengace3c172008-07-22 21:13:36 +00004049/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4050/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004051static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004052LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4053 SDValue V1 = SVOp->getOperand(0);
4054 SDValue V2 = SVOp->getOperand(1);
4055 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004056 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004057
Evan Chengace3c172008-07-22 21:13:36 +00004058 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004059 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 SmallVector<int, 8> Mask1(4U, -1);
4061 SmallVector<int, 8> PermMask;
4062 SVOp->getMask(PermMask);
4063
Evan Chengace3c172008-07-22 21:13:36 +00004064 unsigned NumHi = 0;
4065 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004066 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 int Idx = PermMask[i];
4068 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004069 Locs[i] = std::make_pair(-1, -1);
4070 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004071 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4072 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004073 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004075 NumLo++;
4076 } else {
4077 Locs[i] = std::make_pair(1, NumHi);
4078 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004080 NumHi++;
4081 }
4082 }
4083 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004084
Evan Chengace3c172008-07-22 21:13:36 +00004085 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004086 // If no more than two elements come from either vector. This can be
4087 // implemented with two shuffles. First shuffle gather the elements.
4088 // The second shuffle, which takes the first shuffle as both of its
4089 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004091
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004093
Evan Chengace3c172008-07-22 21:13:36 +00004094 for (unsigned i = 0; i != 4; ++i) {
4095 if (Locs[i].first == -1)
4096 continue;
4097 else {
4098 unsigned Idx = (i < 2) ? 0 : 4;
4099 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004100 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004101 }
4102 }
4103
Nate Begeman9008ca62009-04-27 18:41:29 +00004104 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004105 } else if (NumLo == 3 || NumHi == 3) {
4106 // Otherwise, we must have three elements from one vector, call it X, and
4107 // one element from the other, call it Y. First, use a shufps to build an
4108 // intermediate vector with the one element from Y and the element from X
4109 // that will be in the same half in the final destination (the indexes don't
4110 // matter). Then, use a shufps to build the final vector, taking the half
4111 // containing the element from Y from the intermediate, and the other half
4112 // from X.
4113 if (NumHi == 3) {
4114 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004115 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004116 std::swap(V1, V2);
4117 }
4118
4119 // Find the element from V2.
4120 unsigned HiIndex;
4121 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004122 int Val = PermMask[HiIndex];
4123 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004124 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004125 if (Val >= 4)
4126 break;
4127 }
4128
Nate Begeman9008ca62009-04-27 18:41:29 +00004129 Mask1[0] = PermMask[HiIndex];
4130 Mask1[1] = -1;
4131 Mask1[2] = PermMask[HiIndex^1];
4132 Mask1[3] = -1;
4133 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004134
4135 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004136 Mask1[0] = PermMask[0];
4137 Mask1[1] = PermMask[1];
4138 Mask1[2] = HiIndex & 1 ? 6 : 4;
4139 Mask1[3] = HiIndex & 1 ? 4 : 6;
4140 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004141 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004142 Mask1[0] = HiIndex & 1 ? 2 : 0;
4143 Mask1[1] = HiIndex & 1 ? 0 : 2;
4144 Mask1[2] = PermMask[2];
4145 Mask1[3] = PermMask[3];
4146 if (Mask1[2] >= 0)
4147 Mask1[2] += 4;
4148 if (Mask1[3] >= 0)
4149 Mask1[3] += 4;
4150 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004151 }
Evan Chengace3c172008-07-22 21:13:36 +00004152 }
4153
4154 // Break it into (shuffle shuffle_hi, shuffle_lo).
4155 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004156 SmallVector<int,8> LoMask(4U, -1);
4157 SmallVector<int,8> HiMask(4U, -1);
4158
4159 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004160 unsigned MaskIdx = 0;
4161 unsigned LoIdx = 0;
4162 unsigned HiIdx = 2;
4163 for (unsigned i = 0; i != 4; ++i) {
4164 if (i == 2) {
4165 MaskPtr = &HiMask;
4166 MaskIdx = 1;
4167 LoIdx = 0;
4168 HiIdx = 2;
4169 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004170 int Idx = PermMask[i];
4171 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004172 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004173 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004174 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004175 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004176 LoIdx++;
4177 } else {
4178 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004180 HiIdx++;
4181 }
4182 }
4183
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4185 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4186 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004187 for (unsigned i = 0; i != 4; ++i) {
4188 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004190 } else {
4191 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004193 }
4194 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004195 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004196}
4197
Dan Gohman475871a2008-07-27 21:46:04 +00004198SDValue
4199X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004201 SDValue V1 = Op.getOperand(0);
4202 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004203 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004204 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004206 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004207 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4208 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004209 bool V1IsSplat = false;
4210 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004211
Nate Begeman9008ca62009-04-27 18:41:29 +00004212 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004213 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004214
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 // Promote splats to v4f32.
4216 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004217 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 return Op;
4219 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004220 }
4221
Evan Cheng7a831ce2007-12-15 03:00:47 +00004222 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4223 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004224 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004226 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004227 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004228 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004230 // FIXME: Figure out a cleaner way to do this.
4231 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004232 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004234 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004235 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4236 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4237 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004238 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004239 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4241 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004242 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004244 }
4245 }
Eric Christopherfd179292009-08-27 18:07:15 +00004246
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 if (X86::isPSHUFDMask(SVOp))
4248 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004249
Evan Chengf26ffe92008-05-29 08:22:04 +00004250 // Check if this can be converted into a logical shift.
4251 bool isLeft = false;
4252 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004253 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 bool isShift = getSubtarget()->hasSSE2() &&
4255 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004256 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004257 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004258 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004259 EVT EltVT = VT.getVectorElementType();
4260 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004261 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004262 }
Eric Christopherfd179292009-08-27 18:07:15 +00004263
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004265 if (V1IsUndef)
4266 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004267 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004268 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004269 if (!isMMX)
4270 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004271 }
Eric Christopherfd179292009-08-27 18:07:15 +00004272
Nate Begeman9008ca62009-04-27 18:41:29 +00004273 // FIXME: fold these into legal mask.
4274 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4275 X86::isMOVSLDUPMask(SVOp) ||
4276 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004277 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004278 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004279 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004280
Nate Begeman9008ca62009-04-27 18:41:29 +00004281 if (ShouldXformToMOVHLPS(SVOp) ||
4282 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4283 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004284
Evan Chengf26ffe92008-05-29 08:22:04 +00004285 if (isShift) {
4286 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004287 EVT EltVT = VT.getVectorElementType();
4288 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004289 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004290 }
Eric Christopherfd179292009-08-27 18:07:15 +00004291
Evan Cheng9eca5e82006-10-25 21:49:50 +00004292 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004293 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4294 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004295 V1IsSplat = isSplatVector(V1.getNode());
4296 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004297
Chris Lattner8a594482007-11-25 00:24:49 +00004298 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004299 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 Op = CommuteVectorShuffle(SVOp, DAG);
4301 SVOp = cast<ShuffleVectorSDNode>(Op);
4302 V1 = SVOp->getOperand(0);
4303 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004304 std::swap(V1IsSplat, V2IsSplat);
4305 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004306 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004307 }
4308
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4310 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004311 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 return V1;
4313 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4314 // the instruction selector will not match, so get a canonical MOVL with
4315 // swapped operands to undo the commute.
4316 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004317 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004318
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4320 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4321 X86::isUNPCKLMask(SVOp) ||
4322 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004323 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004324
Evan Cheng9bbbb982006-10-25 20:48:19 +00004325 if (V2IsSplat) {
4326 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004327 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004328 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 SDValue NewMask = NormalizeMask(SVOp, DAG);
4330 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4331 if (NSVOp != SVOp) {
4332 if (X86::isUNPCKLMask(NSVOp, true)) {
4333 return NewMask;
4334 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4335 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004336 }
4337 }
4338 }
4339
Evan Cheng9eca5e82006-10-25 21:49:50 +00004340 if (Commuted) {
4341 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 // FIXME: this seems wrong.
4343 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4344 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4345 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4346 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4347 X86::isUNPCKLMask(NewSVOp) ||
4348 X86::isUNPCKHMask(NewSVOp))
4349 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004350 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004351
Nate Begemanb9a47b82009-02-23 08:49:38 +00004352 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004353
4354 // Normalize the node to match x86 shuffle ops if needed
4355 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4356 return CommuteVectorShuffle(SVOp, DAG);
4357
4358 // Check for legal shuffle and return?
4359 SmallVector<int, 16> PermMask;
4360 SVOp->getMask(PermMask);
4361 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004362 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004363
Evan Cheng14b32e12007-12-11 01:46:18 +00004364 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004365 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004367 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004368 return NewOp;
4369 }
4370
Owen Anderson825b72b2009-08-11 20:47:22 +00004371 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004373 if (NewOp.getNode())
4374 return NewOp;
4375 }
Eric Christopherfd179292009-08-27 18:07:15 +00004376
Evan Chengace3c172008-07-22 21:13:36 +00004377 // Handle all 4 wide cases with a number of shuffles except for MMX.
4378 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004380
Dan Gohman475871a2008-07-27 21:46:04 +00004381 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004382}
4383
Dan Gohman475871a2008-07-27 21:46:04 +00004384SDValue
4385X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004386 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004387 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004388 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004389 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004391 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004392 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004393 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004394 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004395 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004396 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4397 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4398 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004399 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4400 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004401 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004403 Op.getOperand(0)),
4404 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004405 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004406 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004407 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004408 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004409 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004410 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004411 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4412 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004413 // result has a single use which is a store or a bitcast to i32. And in
4414 // the case of a store, it's not worth it if the index is a constant 0,
4415 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004416 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004417 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004418 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004419 if ((User->getOpcode() != ISD::STORE ||
4420 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4421 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004422 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004424 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004425 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4426 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004427 Op.getOperand(0)),
4428 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4430 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004431 // ExtractPS works with constant index.
4432 if (isa<ConstantSDNode>(Op.getOperand(1)))
4433 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004434 }
Dan Gohman475871a2008-07-27 21:46:04 +00004435 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004436}
4437
4438
Dan Gohman475871a2008-07-27 21:46:04 +00004439SDValue
4440X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004441 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004442 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004443
Evan Cheng62a3f152008-03-24 21:52:23 +00004444 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004445 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004446 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004447 return Res;
4448 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004449
Owen Andersone50ed302009-08-10 22:56:29 +00004450 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004451 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004452 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004453 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004454 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004455 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004456 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004457 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4458 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004459 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004460 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004461 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004462 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004463 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4464 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004465 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004466 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004467 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004468 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004469 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004470 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004471 if (Idx == 0)
4472 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004473
Evan Cheng0db9fe62006-04-25 20:13:52 +00004474 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004475 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004476 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004477 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004479 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004480 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004481 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004482 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4483 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4484 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004485 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004486 if (Idx == 0)
4487 return Op;
4488
4489 // UNPCKHPD the element to the lowest double word, then movsd.
4490 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4491 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004493 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004494 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004496 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004497 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004498 }
4499
Dan Gohman475871a2008-07-27 21:46:04 +00004500 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004501}
4502
Dan Gohman475871a2008-07-27 21:46:04 +00004503SDValue
4504X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004505 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004506 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004507 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004508
Dan Gohman475871a2008-07-27 21:46:04 +00004509 SDValue N0 = Op.getOperand(0);
4510 SDValue N1 = Op.getOperand(1);
4511 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004512
Dan Gohman8a55ce42009-09-23 21:02:20 +00004513 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004514 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004515 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4516 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004517 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4518 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004519 if (N1.getValueType() != MVT::i32)
4520 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4521 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004522 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004523 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004524 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004525 // Bits [7:6] of the constant are the source select. This will always be
4526 // zero here. The DAG Combiner may combine an extract_elt index into these
4527 // bits. For example (insert (extract, 3), 2) could be matched by putting
4528 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004529 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004530 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004531 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004532 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004533 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004534 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004535 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004536 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004537 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004538 // PINSR* works with constant index.
4539 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004540 }
Dan Gohman475871a2008-07-27 21:46:04 +00004541 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004542}
4543
Dan Gohman475871a2008-07-27 21:46:04 +00004544SDValue
4545X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004546 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004547 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004548
4549 if (Subtarget->hasSSE41())
4550 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4551
Dan Gohman8a55ce42009-09-23 21:02:20 +00004552 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004553 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004554
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004555 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004556 SDValue N0 = Op.getOperand(0);
4557 SDValue N1 = Op.getOperand(1);
4558 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004559
Dan Gohman8a55ce42009-09-23 21:02:20 +00004560 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004561 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4562 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004563 if (N1.getValueType() != MVT::i32)
4564 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4565 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004566 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004567 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004568 }
Dan Gohman475871a2008-07-27 21:46:04 +00004569 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004570}
4571
Dan Gohman475871a2008-07-27 21:46:04 +00004572SDValue
4573X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004574 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004575 if (Op.getValueType() == MVT::v2f32)
4576 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4577 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4578 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004579 Op.getOperand(0))));
4580
Owen Anderson825b72b2009-08-11 20:47:22 +00004581 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4582 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004583
Owen Anderson825b72b2009-08-11 20:47:22 +00004584 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4585 EVT VT = MVT::v2i32;
4586 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004587 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004588 case MVT::v16i8:
4589 case MVT::v8i16:
4590 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004591 break;
4592 }
Dale Johannesenace16102009-02-03 19:33:06 +00004593 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4594 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004595}
4596
Bill Wendling056292f2008-09-16 21:48:12 +00004597// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4598// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4599// one of the above mentioned nodes. It has to be wrapped because otherwise
4600// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4601// be used to form addressing mode. These wrapped nodes will be selected
4602// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004603SDValue
4604X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004605 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004606
Chris Lattner41621a22009-06-26 19:22:52 +00004607 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4608 // global base reg.
4609 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004610 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004611 CodeModel::Model M = getTargetMachine().getCodeModel();
4612
Chris Lattner4f066492009-07-11 20:29:19 +00004613 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004614 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004615 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004616 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004617 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004618 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004619 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004620
Evan Cheng1606e8e2009-03-13 07:51:59 +00004621 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004622 CP->getAlignment(),
4623 CP->getOffset(), OpFlag);
4624 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004625 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004626 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004627 if (OpFlag) {
4628 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004629 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004630 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004631 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004632 }
4633
4634 return Result;
4635}
4636
Chris Lattner18c59872009-06-27 04:16:01 +00004637SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4638 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004639
Chris Lattner18c59872009-06-27 04:16:01 +00004640 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4641 // global base reg.
4642 unsigned char OpFlag = 0;
4643 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004644 CodeModel::Model M = getTargetMachine().getCodeModel();
4645
Chris Lattner4f066492009-07-11 20:29:19 +00004646 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004647 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004648 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004649 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004650 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004651 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004652 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004653
Chris Lattner18c59872009-06-27 04:16:01 +00004654 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4655 OpFlag);
4656 DebugLoc DL = JT->getDebugLoc();
4657 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004658
Chris Lattner18c59872009-06-27 04:16:01 +00004659 // With PIC, the address is actually $g + Offset.
4660 if (OpFlag) {
4661 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4662 DAG.getNode(X86ISD::GlobalBaseReg,
4663 DebugLoc::getUnknownLoc(), getPointerTy()),
4664 Result);
4665 }
Eric Christopherfd179292009-08-27 18:07:15 +00004666
Chris Lattner18c59872009-06-27 04:16:01 +00004667 return Result;
4668}
4669
4670SDValue
4671X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4672 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004673
Chris Lattner18c59872009-06-27 04:16:01 +00004674 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4675 // global base reg.
4676 unsigned char OpFlag = 0;
4677 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004678 CodeModel::Model M = getTargetMachine().getCodeModel();
4679
Chris Lattner4f066492009-07-11 20:29:19 +00004680 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004681 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004682 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004683 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004684 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004685 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004686 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004687
Chris Lattner18c59872009-06-27 04:16:01 +00004688 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004689
Chris Lattner18c59872009-06-27 04:16:01 +00004690 DebugLoc DL = Op.getDebugLoc();
4691 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004692
4693
Chris Lattner18c59872009-06-27 04:16:01 +00004694 // With PIC, the address is actually $g + Offset.
4695 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004696 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004697 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4698 DAG.getNode(X86ISD::GlobalBaseReg,
4699 DebugLoc::getUnknownLoc(),
4700 getPointerTy()),
4701 Result);
4702 }
Eric Christopherfd179292009-08-27 18:07:15 +00004703
Chris Lattner18c59872009-06-27 04:16:01 +00004704 return Result;
4705}
4706
Dan Gohman475871a2008-07-27 21:46:04 +00004707SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004708X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
4709 unsigned WrapperKind = X86ISD::Wrapper;
4710 CodeModel::Model M = getTargetMachine().getCodeModel();
4711 if (Subtarget->isPICStyleRIPRel() &&
4712 (M == CodeModel::Small || M == CodeModel::Kernel))
4713 WrapperKind = X86ISD::WrapperRIP;
4714
4715 DebugLoc DL = Op.getDebugLoc();
4716
4717 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4718 SDValue Result = DAG.getBlockAddress(BA, DL, /*isTarget=*/true);
4719
4720 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4721
4722 return Result;
4723}
4724
4725SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004726X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004727 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004728 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004729 // Create the TargetGlobalAddress node, folding in the constant
4730 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004731 unsigned char OpFlags =
4732 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004733 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004734 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004735 if (OpFlags == X86II::MO_NO_FLAG &&
4736 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004737 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004738 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004739 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004740 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004741 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004742 }
Eric Christopherfd179292009-08-27 18:07:15 +00004743
Chris Lattner4f066492009-07-11 20:29:19 +00004744 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004745 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004746 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4747 else
4748 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004749
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004750 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004751 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004752 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4753 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004754 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004755 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004756
Chris Lattner36c25012009-07-10 07:34:39 +00004757 // For globals that require a load from a stub to get the address, emit the
4758 // load.
4759 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004760 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004761 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004762
Dan Gohman6520e202008-10-18 02:06:02 +00004763 // If there was a non-zero offset that we didn't fold, create an explicit
4764 // addition for it.
4765 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004766 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004767 DAG.getConstant(Offset, getPointerTy()));
4768
Evan Cheng0db9fe62006-04-25 20:13:52 +00004769 return Result;
4770}
4771
Evan Chengda43bcf2008-09-24 00:05:32 +00004772SDValue
4773X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4774 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004775 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004776 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004777}
4778
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004779static SDValue
4780GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004781 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004782 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004784 DebugLoc dl = GA->getDebugLoc();
4785 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4786 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004787 GA->getOffset(),
4788 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004789 if (InFlag) {
4790 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004791 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004792 } else {
4793 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004794 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004795 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004796 SDValue Flag = Chain.getValue(1);
4797 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004798}
4799
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004800// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004801static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004802LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004803 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004804 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004805 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4806 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004807 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004808 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004809 PtrVT), InFlag);
4810 InFlag = Chain.getValue(1);
4811
Chris Lattnerb903bed2009-06-26 21:20:29 +00004812 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004813}
4814
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004815// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004816static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004817LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004818 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004819 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4820 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004821}
4822
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004823// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4824// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004825static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004826 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004827 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004828 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004829 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004830 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4831 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004832 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004834
4835 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4836 NULL, 0);
4837
Chris Lattnerb903bed2009-06-26 21:20:29 +00004838 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004839 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4840 // initialexec.
4841 unsigned WrapperKind = X86ISD::Wrapper;
4842 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004843 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004844 } else if (is64Bit) {
4845 assert(model == TLSModel::InitialExec);
4846 OperandFlags = X86II::MO_GOTTPOFF;
4847 WrapperKind = X86ISD::WrapperRIP;
4848 } else {
4849 assert(model == TLSModel::InitialExec);
4850 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004851 }
Eric Christopherfd179292009-08-27 18:07:15 +00004852
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004853 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4854 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004855 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004856 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004857 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004858
Rafael Espindola9a580232009-02-27 13:37:18 +00004859 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004860 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004861 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004862
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004863 // The address of the thread local variable is the add of the thread
4864 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004865 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004866}
4867
Dan Gohman475871a2008-07-27 21:46:04 +00004868SDValue
4869X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004870 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004871 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004872 assert(Subtarget->isTargetELF() &&
4873 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004874 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004875 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00004876
Chris Lattnerb903bed2009-06-26 21:20:29 +00004877 // If GV is an alias then use the aliasee for determining
4878 // thread-localness.
4879 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4880 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00004881
Chris Lattnerb903bed2009-06-26 21:20:29 +00004882 TLSModel::Model model = getTLSModel(GV,
4883 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00004884
Chris Lattnerb903bed2009-06-26 21:20:29 +00004885 switch (model) {
4886 case TLSModel::GeneralDynamic:
4887 case TLSModel::LocalDynamic: // not implemented
4888 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004889 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004890 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00004891
Chris Lattnerb903bed2009-06-26 21:20:29 +00004892 case TLSModel::InitialExec:
4893 case TLSModel::LocalExec:
4894 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4895 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004896 }
Eric Christopherfd179292009-08-27 18:07:15 +00004897
Torok Edwinc23197a2009-07-14 16:55:14 +00004898 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004899 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004900}
4901
Evan Cheng0db9fe62006-04-25 20:13:52 +00004902
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004903/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004904/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004905SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004906 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004907 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004908 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004909 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004910 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004911 SDValue ShOpLo = Op.getOperand(0);
4912 SDValue ShOpHi = Op.getOperand(1);
4913 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004914 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004915 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004916 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004917
Dan Gohman475871a2008-07-27 21:46:04 +00004918 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004919 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004920 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4921 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004922 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004923 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4924 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004925 }
Evan Chenge3413162006-01-09 18:33:28 +00004926
Owen Anderson825b72b2009-08-11 20:47:22 +00004927 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4928 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004929 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004930 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004931
Dan Gohman475871a2008-07-27 21:46:04 +00004932 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004933 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004934 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4935 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004936
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004937 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004938 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4939 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004940 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004941 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4942 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004943 }
4944
Dan Gohman475871a2008-07-27 21:46:04 +00004945 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004946 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004947}
Evan Chenga3195e82006-01-12 22:54:21 +00004948
Dan Gohman475871a2008-07-27 21:46:04 +00004949SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004950 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004951
4952 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004954 return Op;
4955 }
4956 return SDValue();
4957 }
4958
Owen Anderson825b72b2009-08-11 20:47:22 +00004959 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004960 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004961
Eli Friedman36df4992009-05-27 00:47:34 +00004962 // These are really Legal; return the operand so the caller accepts it as
4963 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004965 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004966 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004967 Subtarget->is64Bit()) {
4968 return Op;
4969 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004970
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004971 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004972 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004973 MachineFunction &MF = DAG.getMachineFunction();
4974 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004975 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004976 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004977 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00004978 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004979 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4980}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004981
Owen Andersone50ed302009-08-10 22:56:29 +00004982SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00004983 SDValue StackSlot,
4984 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004985 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004986 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004987 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004988 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004989 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00004990 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004991 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004993 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004994 Ops.push_back(Chain);
4995 Ops.push_back(StackSlot);
4996 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004997 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004998 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004999
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005000 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005001 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005002 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005003
5004 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5005 // shouldn't be necessary except that RFP cannot be live across
5006 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005007 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005008 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00005009 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005011 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00005012 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005013 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005014 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005015 Ops.push_back(DAG.getValueType(Op.getValueType()));
5016 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00005017 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
5018 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005019 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005020 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005021
Evan Cheng0db9fe62006-04-25 20:13:52 +00005022 return Result;
5023}
5024
Bill Wendling8b8a6362009-01-17 03:56:04 +00005025// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5026SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5027 // This algorithm is not obvious. Here it is in C code, more or less:
5028 /*
5029 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5030 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5031 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005032
Bill Wendling8b8a6362009-01-17 03:56:04 +00005033 // Copy ints to xmm registers.
5034 __m128i xh = _mm_cvtsi32_si128( hi );
5035 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005036
Bill Wendling8b8a6362009-01-17 03:56:04 +00005037 // Combine into low half of a single xmm register.
5038 __m128i x = _mm_unpacklo_epi32( xh, xl );
5039 __m128d d;
5040 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005041
Bill Wendling8b8a6362009-01-17 03:56:04 +00005042 // Merge in appropriate exponents to give the integer bits the right
5043 // magnitude.
5044 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005045
Bill Wendling8b8a6362009-01-17 03:56:04 +00005046 // Subtract away the biases to deal with the IEEE-754 double precision
5047 // implicit 1.
5048 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005049
Bill Wendling8b8a6362009-01-17 03:56:04 +00005050 // All conversions up to here are exact. The correctly rounded result is
5051 // calculated using the current rounding mode using the following
5052 // horizontal add.
5053 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5054 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5055 // store doesn't really need to be here (except
5056 // maybe to zero the other double)
5057 return sd;
5058 }
5059 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005060
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005061 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005062 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005063
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005064 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005065 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005066 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5067 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5068 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5069 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005070 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005071 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005072
Bill Wendling8b8a6362009-01-17 03:56:04 +00005073 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005074 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005075 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005076 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005077 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005078 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005079 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005080
Owen Anderson825b72b2009-08-11 20:47:22 +00005081 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5082 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005083 Op.getOperand(0),
5084 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005085 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5086 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005087 Op.getOperand(0),
5088 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5090 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005091 PseudoSourceValue::getConstantPool(), 0,
5092 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5094 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5095 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005096 PseudoSourceValue::getConstantPool(), 0,
5097 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005099
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005100 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005101 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005102 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5103 DAG.getUNDEF(MVT::v2f64), ShufMask);
5104 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5105 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005106 DAG.getIntPtrConstant(0));
5107}
5108
Bill Wendling8b8a6362009-01-17 03:56:04 +00005109// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5110SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005111 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005112 // FP constant to bias correct the final result.
5113 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005114 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005115
5116 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5118 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005119 Op.getOperand(0),
5120 DAG.getIntPtrConstant(0)));
5121
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5123 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005124 DAG.getIntPtrConstant(0));
5125
5126 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005127 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5128 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005129 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005130 MVT::v2f64, Load)),
5131 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005132 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 MVT::v2f64, Bias)));
5134 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5135 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005136 DAG.getIntPtrConstant(0));
5137
5138 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005140
5141 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005142 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005143
Owen Anderson825b72b2009-08-11 20:47:22 +00005144 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005145 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005146 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005147 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005148 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005149 }
5150
5151 // Handle final rounding.
5152 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005153}
5154
5155SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005156 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005157 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005158
Evan Chenga06ec9e2009-01-19 08:08:22 +00005159 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5160 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5161 // the optimization here.
5162 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005163 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005164
Owen Andersone50ed302009-08-10 22:56:29 +00005165 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005166 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005167 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005168 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005169 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005170
Bill Wendling8b8a6362009-01-17 03:56:04 +00005171 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005172 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005173 return LowerUINT_TO_FP_i32(Op, DAG);
5174 }
5175
Owen Anderson825b72b2009-08-11 20:47:22 +00005176 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005177
5178 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005179 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005180 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5181 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5182 getPointerTy(), StackSlot, WordOff);
5183 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5184 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005185 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005186 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005187 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005188}
5189
Dan Gohman475871a2008-07-27 21:46:04 +00005190std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005191FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005192 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005193
Owen Andersone50ed302009-08-10 22:56:29 +00005194 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005195
5196 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005197 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5198 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005199 }
5200
Owen Anderson825b72b2009-08-11 20:47:22 +00005201 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5202 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005203 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005204
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005205 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005206 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005207 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005208 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005209 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005210 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005211 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005212 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005213
Evan Cheng87c89352007-10-15 20:11:21 +00005214 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5215 // stack slot.
5216 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005217 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005218 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005219 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005220
Evan Cheng0db9fe62006-04-25 20:13:52 +00005221 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005223 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005224 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5225 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5226 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005227 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005228
Dan Gohman475871a2008-07-27 21:46:04 +00005229 SDValue Chain = DAG.getEntryNode();
5230 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005231 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005232 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005233 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005234 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005236 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005237 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5238 };
Dale Johannesenace16102009-02-03 19:33:06 +00005239 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005240 Chain = Value.getValue(1);
5241 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5242 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5243 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005244
Evan Cheng0db9fe62006-04-25 20:13:52 +00005245 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005246 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005248
Chris Lattner27a6c732007-11-24 07:07:01 +00005249 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005250}
5251
Dan Gohman475871a2008-07-27 21:46:04 +00005252SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005253 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 if (Op.getValueType() == MVT::v2i32 &&
5255 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005256 return Op;
5257 }
5258 return SDValue();
5259 }
5260
Eli Friedman948e95a2009-05-23 09:59:16 +00005261 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005262 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005263 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5264 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005265
Chris Lattner27a6c732007-11-24 07:07:01 +00005266 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005267 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005268 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005269}
5270
Eli Friedman948e95a2009-05-23 09:59:16 +00005271SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5272 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5273 SDValue FIST = Vals.first, StackSlot = Vals.second;
5274 assert(FIST.getNode() && "Unexpected failure");
5275
5276 // Load the result.
5277 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5278 FIST, StackSlot, NULL, 0);
5279}
5280
Dan Gohman475871a2008-07-27 21:46:04 +00005281SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005282 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005283 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005284 EVT VT = Op.getValueType();
5285 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005286 if (VT.isVector())
5287 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005288 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005290 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005291 CV.push_back(C);
5292 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005294 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005295 CV.push_back(C);
5296 CV.push_back(C);
5297 CV.push_back(C);
5298 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005299 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005300 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005301 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005302 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005303 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005304 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005305 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005306}
5307
Dan Gohman475871a2008-07-27 21:46:04 +00005308SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005309 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005310 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005311 EVT VT = Op.getValueType();
5312 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005313 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005314 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005315 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005316 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005317 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005318 CV.push_back(C);
5319 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005320 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005321 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005322 CV.push_back(C);
5323 CV.push_back(C);
5324 CV.push_back(C);
5325 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005326 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005327 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005328 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005329 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005330 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005331 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005332 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005333 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005334 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5335 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005336 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005338 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005339 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005340 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005341}
5342
Dan Gohman475871a2008-07-27 21:46:04 +00005343SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005344 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005345 SDValue Op0 = Op.getOperand(0);
5346 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005347 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005348 EVT VT = Op.getValueType();
5349 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005350
5351 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005352 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005353 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005354 SrcVT = VT;
5355 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005356 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005357 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005358 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005359 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005360 }
5361
5362 // At this point the operands and the result should have the same
5363 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005364
Evan Cheng68c47cb2007-01-05 07:55:56 +00005365 // First get the sign bit of second operand.
5366 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005367 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005368 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5369 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005370 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005371 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5372 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5373 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5374 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005375 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005376 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005377 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005378 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005379 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005380 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005381 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005382
5383 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005384 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 // Op0 is MVT::f32, Op1 is MVT::f64.
5386 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5387 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5388 DAG.getConstant(32, MVT::i32));
5389 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5390 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005391 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005392 }
5393
Evan Cheng73d6cf12007-01-05 21:37:56 +00005394 // Clear first operand sign bit.
5395 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005396 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005397 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5398 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005399 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005400 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5401 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5402 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5403 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005404 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005405 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005406 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005407 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005408 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005409 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005410 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005411
5412 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005413 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005414}
5415
Dan Gohman076aee32009-03-04 19:44:21 +00005416/// Emit nodes that will be selected as "test Op0,Op0", or something
5417/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005418SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5419 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005420 DebugLoc dl = Op.getDebugLoc();
5421
Dan Gohman31125812009-03-07 01:58:32 +00005422 // CF and OF aren't always set the way we want. Determine which
5423 // of these we need.
5424 bool NeedCF = false;
5425 bool NeedOF = false;
5426 switch (X86CC) {
5427 case X86::COND_A: case X86::COND_AE:
5428 case X86::COND_B: case X86::COND_BE:
5429 NeedCF = true;
5430 break;
5431 case X86::COND_G: case X86::COND_GE:
5432 case X86::COND_L: case X86::COND_LE:
5433 case X86::COND_O: case X86::COND_NO:
5434 NeedOF = true;
5435 break;
5436 default: break;
5437 }
5438
Dan Gohman076aee32009-03-04 19:44:21 +00005439 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005440 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5441 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5442 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005443 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005444 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005445 switch (Op.getNode()->getOpcode()) {
5446 case ISD::ADD:
5447 // Due to an isel shortcoming, be conservative if this add is likely to
5448 // be selected as part of a load-modify-store instruction. When the root
5449 // node in a match is a store, isel doesn't know how to remap non-chain
5450 // non-flag uses of other nodes in the match, such as the ADD in this
5451 // case. This leads to the ADD being left around and reselected, with
5452 // the result being two adds in the output.
5453 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5454 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5455 if (UI->getOpcode() == ISD::STORE)
5456 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005457 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005458 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5459 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005460 if (C->getAPIntValue() == 1) {
5461 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005462 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005463 break;
5464 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005465 // An add of negative one (subtract of one) will be selected as a DEC.
5466 if (C->getAPIntValue().isAllOnesValue()) {
5467 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005468 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005469 break;
5470 }
5471 }
Dan Gohman076aee32009-03-04 19:44:21 +00005472 // Otherwise use a regular EFLAGS-setting add.
5473 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005474 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005475 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005476 case ISD::AND: {
5477 // If the primary and result isn't used, don't bother using X86ISD::AND,
5478 // because a TEST instruction will be better.
5479 bool NonFlagUse = false;
5480 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5481 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5482 if (UI->getOpcode() != ISD::BRCOND &&
5483 UI->getOpcode() != ISD::SELECT &&
5484 UI->getOpcode() != ISD::SETCC) {
5485 NonFlagUse = true;
5486 break;
5487 }
5488 if (!NonFlagUse)
5489 break;
5490 }
5491 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005492 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005493 case ISD::OR:
5494 case ISD::XOR:
5495 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005496 // likely to be selected as part of a load-modify-store instruction.
5497 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5498 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5499 if (UI->getOpcode() == ISD::STORE)
5500 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005501 // Otherwise use a regular EFLAGS-setting instruction.
5502 switch (Op.getNode()->getOpcode()) {
5503 case ISD::SUB: Opcode = X86ISD::SUB; break;
5504 case ISD::OR: Opcode = X86ISD::OR; break;
5505 case ISD::XOR: Opcode = X86ISD::XOR; break;
5506 case ISD::AND: Opcode = X86ISD::AND; break;
5507 default: llvm_unreachable("unexpected operator!");
5508 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005509 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005510 break;
5511 case X86ISD::ADD:
5512 case X86ISD::SUB:
5513 case X86ISD::INC:
5514 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005515 case X86ISD::OR:
5516 case X86ISD::XOR:
5517 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005518 return SDValue(Op.getNode(), 1);
5519 default:
5520 default_case:
5521 break;
5522 }
5523 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005524 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005525 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005526 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005527 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005528 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005529 DAG.ReplaceAllUsesWith(Op, New);
5530 return SDValue(New.getNode(), 1);
5531 }
5532 }
5533
5534 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005536 DAG.getConstant(0, Op.getValueType()));
5537}
5538
5539/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5540/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005541SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5542 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005543 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5544 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005545 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005546
5547 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005548 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005549}
5550
Dan Gohman475871a2008-07-27 21:46:04 +00005551SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005553 SDValue Op0 = Op.getOperand(0);
5554 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005555 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005556 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005557
Dan Gohmane5af2d32009-01-29 01:59:02 +00005558 // Lower (X & (1 << N)) == 0 to BT(X, N).
5559 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5560 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005561 if (Op0.getOpcode() == ISD::AND &&
5562 Op0.hasOneUse() &&
5563 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005564 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005565 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005566 SDValue LHS, RHS;
5567 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5568 if (ConstantSDNode *Op010C =
5569 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5570 if (Op010C->getZExtValue() == 1) {
5571 LHS = Op0.getOperand(0);
5572 RHS = Op0.getOperand(1).getOperand(1);
5573 }
5574 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5575 if (ConstantSDNode *Op000C =
5576 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5577 if (Op000C->getZExtValue() == 1) {
5578 LHS = Op0.getOperand(1);
5579 RHS = Op0.getOperand(0).getOperand(1);
5580 }
5581 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5582 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5583 SDValue AndLHS = Op0.getOperand(0);
5584 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5585 LHS = AndLHS.getOperand(0);
5586 RHS = AndLHS.getOperand(1);
5587 }
5588 }
Evan Cheng0488db92007-09-25 01:57:46 +00005589
Dan Gohmane5af2d32009-01-29 01:59:02 +00005590 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005591 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5592 // instruction. Since the shift amount is in-range-or-undefined, we know
5593 // that doing a bittest on the i16 value is ok. We extend to i32 because
5594 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005595 if (LHS.getValueType() == MVT::i8)
5596 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005597
5598 // If the operand types disagree, extend the shift amount to match. Since
5599 // BT ignores high bits (like shifts) we can use anyextend.
5600 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005601 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005602
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005604 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5606 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005607 }
5608 }
5609
5610 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5611 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005612 if (X86CC == X86::COND_INVALID)
5613 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005614
Dan Gohman31125812009-03-07 01:58:32 +00005615 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005616 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5617 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005618}
5619
Dan Gohman475871a2008-07-27 21:46:04 +00005620SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5621 SDValue Cond;
5622 SDValue Op0 = Op.getOperand(0);
5623 SDValue Op1 = Op.getOperand(1);
5624 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005625 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005626 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5627 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005628 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005629
5630 if (isFP) {
5631 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005632 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5634 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005635 bool Swap = false;
5636
5637 switch (SetCCOpcode) {
5638 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005639 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005640 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005641 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005642 case ISD::SETGT: Swap = true; // Fallthrough
5643 case ISD::SETLT:
5644 case ISD::SETOLT: SSECC = 1; break;
5645 case ISD::SETOGE:
5646 case ISD::SETGE: Swap = true; // Fallthrough
5647 case ISD::SETLE:
5648 case ISD::SETOLE: SSECC = 2; break;
5649 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005650 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005651 case ISD::SETNE: SSECC = 4; break;
5652 case ISD::SETULE: Swap = true;
5653 case ISD::SETUGE: SSECC = 5; break;
5654 case ISD::SETULT: Swap = true;
5655 case ISD::SETUGT: SSECC = 6; break;
5656 case ISD::SETO: SSECC = 7; break;
5657 }
5658 if (Swap)
5659 std::swap(Op0, Op1);
5660
Nate Begemanfb8ead02008-07-25 19:05:58 +00005661 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005662 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005663 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005664 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005665 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5666 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005667 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005668 }
5669 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005670 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5672 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005673 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005674 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005675 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005676 }
5677 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005679 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005680
Nate Begeman30a0de92008-07-17 16:51:19 +00005681 // We are handling one of the integer comparisons here. Since SSE only has
5682 // GT and EQ comparisons for integer, swapping operands and multiple
5683 // operations may be required for some comparisons.
5684 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5685 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005686
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005688 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 case MVT::v8i8:
5690 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5691 case MVT::v4i16:
5692 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5693 case MVT::v2i32:
5694 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5695 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005696 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005697
Nate Begeman30a0de92008-07-17 16:51:19 +00005698 switch (SetCCOpcode) {
5699 default: break;
5700 case ISD::SETNE: Invert = true;
5701 case ISD::SETEQ: Opc = EQOpc; break;
5702 case ISD::SETLT: Swap = true;
5703 case ISD::SETGT: Opc = GTOpc; break;
5704 case ISD::SETGE: Swap = true;
5705 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5706 case ISD::SETULT: Swap = true;
5707 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5708 case ISD::SETUGE: Swap = true;
5709 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5710 }
5711 if (Swap)
5712 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005713
Nate Begeman30a0de92008-07-17 16:51:19 +00005714 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5715 // bits of the inputs before performing those operations.
5716 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005717 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005718 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5719 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005720 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005721 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5722 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005723 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5724 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005725 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005726
Dale Johannesenace16102009-02-03 19:33:06 +00005727 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005728
5729 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005730 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005731 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005732
Nate Begeman30a0de92008-07-17 16:51:19 +00005733 return Result;
5734}
Evan Cheng0488db92007-09-25 01:57:46 +00005735
Evan Cheng370e5342008-12-03 08:38:43 +00005736// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005737static bool isX86LogicalCmp(SDValue Op) {
5738 unsigned Opc = Op.getNode()->getOpcode();
5739 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5740 return true;
5741 if (Op.getResNo() == 1 &&
5742 (Opc == X86ISD::ADD ||
5743 Opc == X86ISD::SUB ||
5744 Opc == X86ISD::SMUL ||
5745 Opc == X86ISD::UMUL ||
5746 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005747 Opc == X86ISD::DEC ||
5748 Opc == X86ISD::OR ||
5749 Opc == X86ISD::XOR ||
5750 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005751 return true;
5752
5753 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005754}
5755
Dan Gohman475871a2008-07-27 21:46:04 +00005756SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005757 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005758 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005759 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005760 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005761
Dan Gohman1a492952009-10-20 16:22:37 +00005762 if (Cond.getOpcode() == ISD::SETCC) {
5763 SDValue NewCond = LowerSETCC(Cond, DAG);
5764 if (NewCond.getNode())
5765 Cond = NewCond;
5766 }
Evan Cheng734503b2006-09-11 02:19:56 +00005767
Evan Cheng3f41d662007-10-08 22:16:29 +00005768 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5769 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005770 if (Cond.getOpcode() == X86ISD::SETCC) {
5771 CC = Cond.getOperand(0);
5772
Dan Gohman475871a2008-07-27 21:46:04 +00005773 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005774 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005775 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005776
Evan Cheng3f41d662007-10-08 22:16:29 +00005777 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005778 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005779 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005780 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005781
Chris Lattnerd1980a52009-03-12 06:52:53 +00005782 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5783 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005784 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005785 addTest = false;
5786 }
5787 }
5788
5789 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005791 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005792 }
5793
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005795 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005796 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5797 // condition is true.
5798 Ops.push_back(Op.getOperand(2));
5799 Ops.push_back(Op.getOperand(1));
5800 Ops.push_back(CC);
5801 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005802 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005803}
5804
Evan Cheng370e5342008-12-03 08:38:43 +00005805// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5806// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5807// from the AND / OR.
5808static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5809 Opc = Op.getOpcode();
5810 if (Opc != ISD::OR && Opc != ISD::AND)
5811 return false;
5812 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5813 Op.getOperand(0).hasOneUse() &&
5814 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5815 Op.getOperand(1).hasOneUse());
5816}
5817
Evan Cheng961d6d42009-02-02 08:19:07 +00005818// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5819// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005820static bool isXor1OfSetCC(SDValue Op) {
5821 if (Op.getOpcode() != ISD::XOR)
5822 return false;
5823 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5824 if (N1C && N1C->getAPIntValue() == 1) {
5825 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5826 Op.getOperand(0).hasOneUse();
5827 }
5828 return false;
5829}
5830
Dan Gohman475871a2008-07-27 21:46:04 +00005831SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005832 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005833 SDValue Chain = Op.getOperand(0);
5834 SDValue Cond = Op.getOperand(1);
5835 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005836 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005837 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005838
Dan Gohman1a492952009-10-20 16:22:37 +00005839 if (Cond.getOpcode() == ISD::SETCC) {
5840 SDValue NewCond = LowerSETCC(Cond, DAG);
5841 if (NewCond.getNode())
5842 Cond = NewCond;
5843 }
Chris Lattnere55484e2008-12-25 05:34:37 +00005844#if 0
5845 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005846 else if (Cond.getOpcode() == X86ISD::ADD ||
5847 Cond.getOpcode() == X86ISD::SUB ||
5848 Cond.getOpcode() == X86ISD::SMUL ||
5849 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005850 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005851#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005852
Evan Cheng3f41d662007-10-08 22:16:29 +00005853 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5854 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005855 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005856 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005857
Dan Gohman475871a2008-07-27 21:46:04 +00005858 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005859 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005860 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005861 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005862 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005863 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005864 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005865 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005866 default: break;
5867 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005868 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005869 // These can only come from an arithmetic instruction with overflow,
5870 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005871 Cond = Cond.getNode()->getOperand(1);
5872 addTest = false;
5873 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005874 }
Evan Cheng0488db92007-09-25 01:57:46 +00005875 }
Evan Cheng370e5342008-12-03 08:38:43 +00005876 } else {
5877 unsigned CondOpc;
5878 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5879 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005880 if (CondOpc == ISD::OR) {
5881 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5882 // two branches instead of an explicit OR instruction with a
5883 // separate test.
5884 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005885 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005886 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005887 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005888 Chain, Dest, CC, Cmp);
5889 CC = Cond.getOperand(1).getOperand(0);
5890 Cond = Cmp;
5891 addTest = false;
5892 }
5893 } else { // ISD::AND
5894 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5895 // two branches instead of an explicit AND instruction with a
5896 // separate test. However, we only do this if this block doesn't
5897 // have a fall-through edge, because this requires an explicit
5898 // jmp when the condition is false.
5899 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005900 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005901 Op.getNode()->hasOneUse()) {
5902 X86::CondCode CCode =
5903 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5904 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005905 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005906 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5907 // Look for an unconditional branch following this conditional branch.
5908 // We need this because we need to reverse the successors in order
5909 // to implement FCMP_OEQ.
5910 if (User.getOpcode() == ISD::BR) {
5911 SDValue FalseBB = User.getOperand(1);
5912 SDValue NewBR =
5913 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5914 assert(NewBR == User);
5915 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005916
Dale Johannesene4d209d2009-02-03 20:21:25 +00005917 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005918 Chain, Dest, CC, Cmp);
5919 X86::CondCode CCode =
5920 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5921 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005922 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005923 Cond = Cmp;
5924 addTest = false;
5925 }
5926 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005927 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005928 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5929 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5930 // It should be transformed during dag combiner except when the condition
5931 // is set by a arithmetics with overflow node.
5932 X86::CondCode CCode =
5933 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5934 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005935 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005936 Cond = Cond.getOperand(0).getOperand(1);
5937 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005938 }
Evan Cheng0488db92007-09-25 01:57:46 +00005939 }
5940
5941 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005942 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005943 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005944 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005945 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005946 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005947}
5948
Anton Korobeynikove060b532007-04-17 19:34:00 +00005949
5950// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5951// Calls to _alloca is needed to probe the stack when allocating more than 4k
5952// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5953// that the guard pages used by the OS virtual memory manager are allocated in
5954// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005955SDValue
5956X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005957 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005958 assert(Subtarget->isTargetCygMing() &&
5959 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005960 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005961
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005962 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005963 SDValue Chain = Op.getOperand(0);
5964 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005965 // FIXME: Ensure alignment here
5966
Dan Gohman475871a2008-07-27 21:46:04 +00005967 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005968
Owen Andersone50ed302009-08-10 22:56:29 +00005969 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005970 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005971
Chris Lattnere563bbc2008-10-11 22:08:30 +00005972 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005973
Dale Johannesendd64c412009-02-04 00:33:20 +00005974 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005975 Flag = Chain.getValue(1);
5976
Owen Anderson825b72b2009-08-11 20:47:22 +00005977 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005978 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005979 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005980 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005981 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005982 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005983 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005984 Flag = Chain.getValue(1);
5985
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005986 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005987 DAG.getIntPtrConstant(0, true),
5988 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005989 Flag);
5990
Dale Johannesendd64c412009-02-04 00:33:20 +00005991 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005992
Dan Gohman475871a2008-07-27 21:46:04 +00005993 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005994 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005995}
5996
Dan Gohman475871a2008-07-27 21:46:04 +00005997SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005998X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005999 SDValue Chain,
6000 SDValue Dst, SDValue Src,
6001 SDValue Size, unsigned Align,
6002 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006003 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006004 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006005
Bill Wendling6f287b22008-09-30 21:22:07 +00006006 // If not DWORD aligned or size is more than the threshold, call the library.
6007 // The libc version is likely to be faster for these cases. It can use the
6008 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006009 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006010 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006011 ConstantSize->getZExtValue() >
6012 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006013 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006014
6015 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006016 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006017
Bill Wendling6158d842008-10-01 00:59:58 +00006018 if (const char *bzeroEntry = V &&
6019 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006020 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006021 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006022 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006023 TargetLowering::ArgListEntry Entry;
6024 Entry.Node = Dst;
6025 Entry.Ty = IntPtrTy;
6026 Args.push_back(Entry);
6027 Entry.Node = Size;
6028 Args.push_back(Entry);
6029 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006030 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6031 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006032 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006033 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006034 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006035 }
6036
Dan Gohman707e0182008-04-12 04:36:06 +00006037 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006038 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006039 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006040
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006041 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006042 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006043 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006044 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006045 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006046 unsigned BytesLeft = 0;
6047 bool TwoRepStos = false;
6048 if (ValC) {
6049 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006050 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006051
Evan Cheng0db9fe62006-04-25 20:13:52 +00006052 // If the value is a constant, then we can potentially use larger sets.
6053 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006054 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006055 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006056 ValReg = X86::AX;
6057 Val = (Val << 8) | Val;
6058 break;
6059 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006060 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006061 ValReg = X86::EAX;
6062 Val = (Val << 8) | Val;
6063 Val = (Val << 16) | Val;
6064 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006065 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006066 ValReg = X86::RAX;
6067 Val = (Val << 32) | Val;
6068 }
6069 break;
6070 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006071 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006072 ValReg = X86::AL;
6073 Count = DAG.getIntPtrConstant(SizeVal);
6074 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006075 }
6076
Owen Anderson825b72b2009-08-11 20:47:22 +00006077 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006078 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006079 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6080 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006081 }
6082
Dale Johannesen0f502f62009-02-03 22:26:09 +00006083 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006084 InFlag);
6085 InFlag = Chain.getValue(1);
6086 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006087 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006088 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006089 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006090 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006091 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006092
Scott Michelfdc40a02009-02-17 22:15:04 +00006093 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006094 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006095 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006096 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006097 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006098 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006099 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006100 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006101
Owen Anderson825b72b2009-08-11 20:47:22 +00006102 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006103 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006104 Ops.push_back(Chain);
6105 Ops.push_back(DAG.getValueType(AVT));
6106 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006107 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006108
Evan Cheng0db9fe62006-04-25 20:13:52 +00006109 if (TwoRepStos) {
6110 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006111 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006112 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006113 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006114 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6115 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006116 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006117 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006118 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006119 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006120 Ops.clear();
6121 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006122 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006123 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006124 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006125 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006126 // Handle the last 1 - 7 bytes.
6127 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006128 EVT AddrVT = Dst.getValueType();
6129 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006130
Dale Johannesen0f502f62009-02-03 22:26:09 +00006131 Chain = DAG.getMemset(Chain, dl,
6132 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006133 DAG.getConstant(Offset, AddrVT)),
6134 Src,
6135 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006136 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006137 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006138
Dan Gohman707e0182008-04-12 04:36:06 +00006139 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006140 return Chain;
6141}
Evan Cheng11e15b32006-04-03 20:53:28 +00006142
Dan Gohman475871a2008-07-27 21:46:04 +00006143SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006144X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006145 SDValue Chain, SDValue Dst, SDValue Src,
6146 SDValue Size, unsigned Align,
6147 bool AlwaysInline,
6148 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006149 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006150 // This requires the copy size to be a constant, preferrably
6151 // within a subtarget-specific limit.
6152 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6153 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006154 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006155 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006156 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006157 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006158
Evan Cheng1887c1c2008-08-21 21:00:15 +00006159 /// If not DWORD aligned, call the library.
6160 if ((Align & 3) != 0)
6161 return SDValue();
6162
6163 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006164 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006165 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006166 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006167
Duncan Sands83ec4b62008-06-06 12:08:01 +00006168 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006169 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006170 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006171 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006172
Dan Gohman475871a2008-07-27 21:46:04 +00006173 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006174 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006175 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006176 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006177 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006178 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006179 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006180 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006181 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006182 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006183 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006184 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006185 InFlag = Chain.getValue(1);
6186
Owen Anderson825b72b2009-08-11 20:47:22 +00006187 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006188 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006189 Ops.push_back(Chain);
6190 Ops.push_back(DAG.getValueType(AVT));
6191 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006192 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006193
Dan Gohman475871a2008-07-27 21:46:04 +00006194 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006195 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006196 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006197 // Handle the last 1 - 7 bytes.
6198 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006199 EVT DstVT = Dst.getValueType();
6200 EVT SrcVT = Src.getValueType();
6201 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006202 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006203 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006204 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006205 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006206 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006207 DAG.getConstant(BytesLeft, SizeVT),
6208 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006209 DstSV, DstSVOff + Offset,
6210 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006211 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006212
Owen Anderson825b72b2009-08-11 20:47:22 +00006213 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006214 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006215}
6216
Dan Gohman475871a2008-07-27 21:46:04 +00006217SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006218 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006219 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006220
Evan Cheng25ab6902006-09-08 06:48:29 +00006221 if (!Subtarget->is64Bit()) {
6222 // vastart just stores the address of the VarArgsFrameIndex slot into the
6223 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006224 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006225 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006226 }
6227
6228 // __va_list_tag:
6229 // gp_offset (0 - 6 * 8)
6230 // fp_offset (48 - 48 + 8 * 16)
6231 // overflow_arg_area (point to parameters coming in memory).
6232 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006233 SmallVector<SDValue, 8> MemOps;
6234 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006235 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006236 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006237 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006238 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006239 MemOps.push_back(Store);
6240
6241 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006242 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006243 FIN, DAG.getIntPtrConstant(4));
6244 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006245 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006246 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006247 MemOps.push_back(Store);
6248
6249 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006250 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006251 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006252 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006253 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006254 MemOps.push_back(Store);
6255
6256 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006257 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006258 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006259 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006260 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006261 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006262 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006263 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006264}
6265
Dan Gohman475871a2008-07-27 21:46:04 +00006266SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006267 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6268 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006269 SDValue Chain = Op.getOperand(0);
6270 SDValue SrcPtr = Op.getOperand(1);
6271 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006272
Torok Edwindac237e2009-07-08 20:53:28 +00006273 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006274 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006275}
6276
Dan Gohman475871a2008-07-27 21:46:04 +00006277SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006278 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006279 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006280 SDValue Chain = Op.getOperand(0);
6281 SDValue DstPtr = Op.getOperand(1);
6282 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006283 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6284 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006285 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006286
Dale Johannesendd64c412009-02-04 00:33:20 +00006287 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006288 DAG.getIntPtrConstant(24), 8, false,
6289 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006290}
6291
Dan Gohman475871a2008-07-27 21:46:04 +00006292SDValue
6293X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006294 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006295 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006296 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006297 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006298 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006299 case Intrinsic::x86_sse_comieq_ss:
6300 case Intrinsic::x86_sse_comilt_ss:
6301 case Intrinsic::x86_sse_comile_ss:
6302 case Intrinsic::x86_sse_comigt_ss:
6303 case Intrinsic::x86_sse_comige_ss:
6304 case Intrinsic::x86_sse_comineq_ss:
6305 case Intrinsic::x86_sse_ucomieq_ss:
6306 case Intrinsic::x86_sse_ucomilt_ss:
6307 case Intrinsic::x86_sse_ucomile_ss:
6308 case Intrinsic::x86_sse_ucomigt_ss:
6309 case Intrinsic::x86_sse_ucomige_ss:
6310 case Intrinsic::x86_sse_ucomineq_ss:
6311 case Intrinsic::x86_sse2_comieq_sd:
6312 case Intrinsic::x86_sse2_comilt_sd:
6313 case Intrinsic::x86_sse2_comile_sd:
6314 case Intrinsic::x86_sse2_comigt_sd:
6315 case Intrinsic::x86_sse2_comige_sd:
6316 case Intrinsic::x86_sse2_comineq_sd:
6317 case Intrinsic::x86_sse2_ucomieq_sd:
6318 case Intrinsic::x86_sse2_ucomilt_sd:
6319 case Intrinsic::x86_sse2_ucomile_sd:
6320 case Intrinsic::x86_sse2_ucomigt_sd:
6321 case Intrinsic::x86_sse2_ucomige_sd:
6322 case Intrinsic::x86_sse2_ucomineq_sd: {
6323 unsigned Opc = 0;
6324 ISD::CondCode CC = ISD::SETCC_INVALID;
6325 switch (IntNo) {
6326 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006327 case Intrinsic::x86_sse_comieq_ss:
6328 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006329 Opc = X86ISD::COMI;
6330 CC = ISD::SETEQ;
6331 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006332 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006333 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006334 Opc = X86ISD::COMI;
6335 CC = ISD::SETLT;
6336 break;
6337 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006338 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006339 Opc = X86ISD::COMI;
6340 CC = ISD::SETLE;
6341 break;
6342 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006343 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006344 Opc = X86ISD::COMI;
6345 CC = ISD::SETGT;
6346 break;
6347 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006348 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006349 Opc = X86ISD::COMI;
6350 CC = ISD::SETGE;
6351 break;
6352 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006353 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006354 Opc = X86ISD::COMI;
6355 CC = ISD::SETNE;
6356 break;
6357 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006358 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006359 Opc = X86ISD::UCOMI;
6360 CC = ISD::SETEQ;
6361 break;
6362 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006363 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006364 Opc = X86ISD::UCOMI;
6365 CC = ISD::SETLT;
6366 break;
6367 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006368 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006369 Opc = X86ISD::UCOMI;
6370 CC = ISD::SETLE;
6371 break;
6372 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006373 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006374 Opc = X86ISD::UCOMI;
6375 CC = ISD::SETGT;
6376 break;
6377 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006378 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006379 Opc = X86ISD::UCOMI;
6380 CC = ISD::SETGE;
6381 break;
6382 case Intrinsic::x86_sse_ucomineq_ss:
6383 case Intrinsic::x86_sse2_ucomineq_sd:
6384 Opc = X86ISD::UCOMI;
6385 CC = ISD::SETNE;
6386 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006387 }
Evan Cheng734503b2006-09-11 02:19:56 +00006388
Dan Gohman475871a2008-07-27 21:46:04 +00006389 SDValue LHS = Op.getOperand(1);
6390 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006391 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006392 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006393 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6394 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6395 DAG.getConstant(X86CC, MVT::i8), Cond);
6396 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006397 }
Eric Christopher71c67532009-07-29 00:28:05 +00006398 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006399 // an integer value, not just an instruction so lower it to the ptest
6400 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006401 case Intrinsic::x86_sse41_ptestz:
6402 case Intrinsic::x86_sse41_ptestc:
6403 case Intrinsic::x86_sse41_ptestnzc:{
6404 unsigned X86CC = 0;
6405 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006406 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006407 case Intrinsic::x86_sse41_ptestz:
6408 // ZF = 1
6409 X86CC = X86::COND_E;
6410 break;
6411 case Intrinsic::x86_sse41_ptestc:
6412 // CF = 1
6413 X86CC = X86::COND_B;
6414 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006415 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006416 // ZF and CF = 0
6417 X86CC = X86::COND_A;
6418 break;
6419 }
Eric Christopherfd179292009-08-27 18:07:15 +00006420
Eric Christopher71c67532009-07-29 00:28:05 +00006421 SDValue LHS = Op.getOperand(1);
6422 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006423 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6424 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6425 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6426 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006427 }
Evan Cheng5759f972008-05-04 09:15:50 +00006428
6429 // Fix vector shift instructions where the last operand is a non-immediate
6430 // i32 value.
6431 case Intrinsic::x86_sse2_pslli_w:
6432 case Intrinsic::x86_sse2_pslli_d:
6433 case Intrinsic::x86_sse2_pslli_q:
6434 case Intrinsic::x86_sse2_psrli_w:
6435 case Intrinsic::x86_sse2_psrli_d:
6436 case Intrinsic::x86_sse2_psrli_q:
6437 case Intrinsic::x86_sse2_psrai_w:
6438 case Intrinsic::x86_sse2_psrai_d:
6439 case Intrinsic::x86_mmx_pslli_w:
6440 case Intrinsic::x86_mmx_pslli_d:
6441 case Intrinsic::x86_mmx_pslli_q:
6442 case Intrinsic::x86_mmx_psrli_w:
6443 case Intrinsic::x86_mmx_psrli_d:
6444 case Intrinsic::x86_mmx_psrli_q:
6445 case Intrinsic::x86_mmx_psrai_w:
6446 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006447 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006448 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006449 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006450
6451 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006452 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006453 switch (IntNo) {
6454 case Intrinsic::x86_sse2_pslli_w:
6455 NewIntNo = Intrinsic::x86_sse2_psll_w;
6456 break;
6457 case Intrinsic::x86_sse2_pslli_d:
6458 NewIntNo = Intrinsic::x86_sse2_psll_d;
6459 break;
6460 case Intrinsic::x86_sse2_pslli_q:
6461 NewIntNo = Intrinsic::x86_sse2_psll_q;
6462 break;
6463 case Intrinsic::x86_sse2_psrli_w:
6464 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6465 break;
6466 case Intrinsic::x86_sse2_psrli_d:
6467 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6468 break;
6469 case Intrinsic::x86_sse2_psrli_q:
6470 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6471 break;
6472 case Intrinsic::x86_sse2_psrai_w:
6473 NewIntNo = Intrinsic::x86_sse2_psra_w;
6474 break;
6475 case Intrinsic::x86_sse2_psrai_d:
6476 NewIntNo = Intrinsic::x86_sse2_psra_d;
6477 break;
6478 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006479 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006480 switch (IntNo) {
6481 case Intrinsic::x86_mmx_pslli_w:
6482 NewIntNo = Intrinsic::x86_mmx_psll_w;
6483 break;
6484 case Intrinsic::x86_mmx_pslli_d:
6485 NewIntNo = Intrinsic::x86_mmx_psll_d;
6486 break;
6487 case Intrinsic::x86_mmx_pslli_q:
6488 NewIntNo = Intrinsic::x86_mmx_psll_q;
6489 break;
6490 case Intrinsic::x86_mmx_psrli_w:
6491 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6492 break;
6493 case Intrinsic::x86_mmx_psrli_d:
6494 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6495 break;
6496 case Intrinsic::x86_mmx_psrli_q:
6497 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6498 break;
6499 case Intrinsic::x86_mmx_psrai_w:
6500 NewIntNo = Intrinsic::x86_mmx_psra_w;
6501 break;
6502 case Intrinsic::x86_mmx_psrai_d:
6503 NewIntNo = Intrinsic::x86_mmx_psra_d;
6504 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006505 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006506 }
6507 break;
6508 }
6509 }
Mon P Wangefa42202009-09-03 19:56:25 +00006510
6511 // The vector shift intrinsics with scalars uses 32b shift amounts but
6512 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6513 // to be zero.
6514 SDValue ShOps[4];
6515 ShOps[0] = ShAmt;
6516 ShOps[1] = DAG.getConstant(0, MVT::i32);
6517 if (ShAmtVT == MVT::v4i32) {
6518 ShOps[2] = DAG.getUNDEF(MVT::i32);
6519 ShOps[3] = DAG.getUNDEF(MVT::i32);
6520 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6521 } else {
6522 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6523 }
6524
Owen Andersone50ed302009-08-10 22:56:29 +00006525 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006526 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006527 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006528 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006529 Op.getOperand(1), ShAmt);
6530 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006531 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006532}
Evan Cheng72261582005-12-20 06:22:03 +00006533
Dan Gohman475871a2008-07-27 21:46:04 +00006534SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006535 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006536 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006537
6538 if (Depth > 0) {
6539 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6540 SDValue Offset =
6541 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006542 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006543 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006544 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006545 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006546 NULL, 0);
6547 }
6548
6549 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006550 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006551 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006552 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006553}
6554
Dan Gohman475871a2008-07-27 21:46:04 +00006555SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006556 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6557 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006558 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006559 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006560 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6561 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006562 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006563 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006564 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006565 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006566}
6567
Dan Gohman475871a2008-07-27 21:46:04 +00006568SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006569 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006570 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006571}
6572
Dan Gohman475871a2008-07-27 21:46:04 +00006573SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006574{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006575 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006576 SDValue Chain = Op.getOperand(0);
6577 SDValue Offset = Op.getOperand(1);
6578 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006579 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006580
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006581 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6582 getPointerTy());
6583 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006584
Dale Johannesene4d209d2009-02-03 20:21:25 +00006585 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006586 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006587 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6588 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006589 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006590 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006591
Dale Johannesene4d209d2009-02-03 20:21:25 +00006592 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006593 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006594 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006595}
6596
Dan Gohman475871a2008-07-27 21:46:04 +00006597SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006598 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006599 SDValue Root = Op.getOperand(0);
6600 SDValue Trmp = Op.getOperand(1); // trampoline
6601 SDValue FPtr = Op.getOperand(2); // nested function
6602 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006603 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006604
Dan Gohman69de1932008-02-06 22:27:42 +00006605 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006606
Duncan Sands339e14f2008-01-16 22:55:25 +00006607 const X86InstrInfo *TII =
6608 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6609
Duncan Sandsb116fac2007-07-27 20:02:49 +00006610 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006611 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006612
6613 // Large code-model.
6614
6615 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6616 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6617
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006618 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6619 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006620
6621 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6622
6623 // Load the pointer to the nested function into R11.
6624 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006625 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006626 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006627 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006628
Owen Anderson825b72b2009-08-11 20:47:22 +00006629 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6630 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006631 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006632
6633 // Load the 'nest' parameter value into R10.
6634 // R10 is specified in X86CallingConv.td
6635 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006636 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6637 DAG.getConstant(10, MVT::i64));
6638 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006639 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006640
Owen Anderson825b72b2009-08-11 20:47:22 +00006641 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6642 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006643 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006644
6645 // Jump to the nested function.
6646 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006647 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6648 DAG.getConstant(20, MVT::i64));
6649 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006650 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006651
6652 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006653 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6654 DAG.getConstant(22, MVT::i64));
6655 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006656 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006657
Dan Gohman475871a2008-07-27 21:46:04 +00006658 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006659 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006660 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006661 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006662 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006663 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006664 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006665 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006666
6667 switch (CC) {
6668 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006669 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006670 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006671 case CallingConv::X86_StdCall: {
6672 // Pass 'nest' parameter in ECX.
6673 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006674 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006675
6676 // Check that ECX wasn't needed by an 'inreg' parameter.
6677 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006678 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006679
Chris Lattner58d74912008-03-12 17:45:29 +00006680 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006681 unsigned InRegCount = 0;
6682 unsigned Idx = 1;
6683
6684 for (FunctionType::param_iterator I = FTy->param_begin(),
6685 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006686 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006687 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006688 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006689
6690 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006691 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006692 }
6693 }
6694 break;
6695 }
6696 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006697 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006698 // Pass 'nest' parameter in EAX.
6699 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006700 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006701 break;
6702 }
6703
Dan Gohman475871a2008-07-27 21:46:04 +00006704 SDValue OutChains[4];
6705 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006706
Owen Anderson825b72b2009-08-11 20:47:22 +00006707 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6708 DAG.getConstant(10, MVT::i32));
6709 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006710
Duncan Sands339e14f2008-01-16 22:55:25 +00006711 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006712 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006713 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006714 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006715 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006716
Owen Anderson825b72b2009-08-11 20:47:22 +00006717 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6718 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006719 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006720
Duncan Sands339e14f2008-01-16 22:55:25 +00006721 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006722 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6723 DAG.getConstant(5, MVT::i32));
6724 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006725 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006726
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6728 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006729 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006730
Dan Gohman475871a2008-07-27 21:46:04 +00006731 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006732 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006733 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006734 }
6735}
6736
Dan Gohman475871a2008-07-27 21:46:04 +00006737SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006738 /*
6739 The rounding mode is in bits 11:10 of FPSR, and has the following
6740 settings:
6741 00 Round to nearest
6742 01 Round to -inf
6743 10 Round to +inf
6744 11 Round to 0
6745
6746 FLT_ROUNDS, on the other hand, expects the following:
6747 -1 Undefined
6748 0 Round to 0
6749 1 Round to nearest
6750 2 Round to +inf
6751 3 Round to -inf
6752
6753 To perform the conversion, we do:
6754 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6755 */
6756
6757 MachineFunction &MF = DAG.getMachineFunction();
6758 const TargetMachine &TM = MF.getTarget();
6759 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6760 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006761 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006762 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006763
6764 // Save FP Control Word to stack slot
6765 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006766 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006767
Owen Anderson825b72b2009-08-11 20:47:22 +00006768 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006769 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006770
6771 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006772 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006773
6774 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006775 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006776 DAG.getNode(ISD::SRL, dl, MVT::i16,
6777 DAG.getNode(ISD::AND, dl, MVT::i16,
6778 CWD, DAG.getConstant(0x800, MVT::i16)),
6779 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006780 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006781 DAG.getNode(ISD::SRL, dl, MVT::i16,
6782 DAG.getNode(ISD::AND, dl, MVT::i16,
6783 CWD, DAG.getConstant(0x400, MVT::i16)),
6784 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006785
Dan Gohman475871a2008-07-27 21:46:04 +00006786 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006787 DAG.getNode(ISD::AND, dl, MVT::i16,
6788 DAG.getNode(ISD::ADD, dl, MVT::i16,
6789 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6790 DAG.getConstant(1, MVT::i16)),
6791 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006792
6793
Duncan Sands83ec4b62008-06-06 12:08:01 +00006794 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006795 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006796}
6797
Dan Gohman475871a2008-07-27 21:46:04 +00006798SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006799 EVT VT = Op.getValueType();
6800 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006801 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006802 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006803
6804 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006805 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006806 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006807 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006808 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006809 }
Evan Cheng18efe262007-12-14 02:13:44 +00006810
Evan Cheng152804e2007-12-14 08:30:15 +00006811 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006812 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006813 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006814
6815 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006816 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006817 Ops.push_back(Op);
6818 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006820 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006821 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006822
6823 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006824 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006825
Owen Anderson825b72b2009-08-11 20:47:22 +00006826 if (VT == MVT::i8)
6827 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006828 return Op;
6829}
6830
Dan Gohman475871a2008-07-27 21:46:04 +00006831SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006832 EVT VT = Op.getValueType();
6833 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006834 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006835 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006836
6837 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006838 if (VT == MVT::i8) {
6839 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006840 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006841 }
Evan Cheng152804e2007-12-14 08:30:15 +00006842
6843 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006844 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006845 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006846
6847 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006848 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006849 Ops.push_back(Op);
6850 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006851 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006852 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006853 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006854
Owen Anderson825b72b2009-08-11 20:47:22 +00006855 if (VT == MVT::i8)
6856 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006857 return Op;
6858}
6859
Mon P Wangaf9b9522008-12-18 21:42:19 +00006860SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006861 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006862 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006863 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006864
Mon P Wangaf9b9522008-12-18 21:42:19 +00006865 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6866 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6867 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6868 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6869 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6870 //
6871 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6872 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6873 // return AloBlo + AloBhi + AhiBlo;
6874
6875 SDValue A = Op.getOperand(0);
6876 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006877
Dale Johannesene4d209d2009-02-03 20:21:25 +00006878 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006879 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6880 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006881 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006882 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6883 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006884 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006885 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006886 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006887 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006888 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006889 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006890 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006891 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006892 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006893 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006894 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6895 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006896 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006897 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6898 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006899 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6900 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006901 return Res;
6902}
6903
6904
Bill Wendling74c37652008-12-09 22:08:41 +00006905SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6906 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6907 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006908 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6909 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006910 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006911 SDValue LHS = N->getOperand(0);
6912 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006913 unsigned BaseOp = 0;
6914 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006915 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006916
6917 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006918 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006919 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006920 // A subtract of one will be selected as a INC. Note that INC doesn't
6921 // set CF, so we can't do this for UADDO.
6922 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6923 if (C->getAPIntValue() == 1) {
6924 BaseOp = X86ISD::INC;
6925 Cond = X86::COND_O;
6926 break;
6927 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006928 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006929 Cond = X86::COND_O;
6930 break;
6931 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006932 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006933 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006934 break;
6935 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006936 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6937 // set CF, so we can't do this for USUBO.
6938 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6939 if (C->getAPIntValue() == 1) {
6940 BaseOp = X86ISD::DEC;
6941 Cond = X86::COND_O;
6942 break;
6943 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006944 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006945 Cond = X86::COND_O;
6946 break;
6947 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006948 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006949 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006950 break;
6951 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006952 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006953 Cond = X86::COND_O;
6954 break;
6955 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006956 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006957 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006958 break;
6959 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006960
Bill Wendling61edeb52008-12-02 01:06:39 +00006961 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006962 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006963 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006964
Bill Wendling61edeb52008-12-02 01:06:39 +00006965 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006966 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006967 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006968
Bill Wendling61edeb52008-12-02 01:06:39 +00006969 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6970 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006971}
6972
Dan Gohman475871a2008-07-27 21:46:04 +00006973SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006974 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006975 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006976 unsigned Reg = 0;
6977 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006978 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006979 default:
6980 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006981 case MVT::i8: Reg = X86::AL; size = 1; break;
6982 case MVT::i16: Reg = X86::AX; size = 2; break;
6983 case MVT::i32: Reg = X86::EAX; size = 4; break;
6984 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006985 assert(Subtarget->is64Bit() && "Node not type legal!");
6986 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006987 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006988 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006989 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006990 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006991 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006992 Op.getOperand(1),
6993 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00006994 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006995 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006996 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006997 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006998 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006999 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007000 return cpOut;
7001}
7002
Duncan Sands1607f052008-12-01 11:39:25 +00007003SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007004 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007005 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007006 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007007 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007008 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007009 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007010 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7011 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007012 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007013 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7014 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007015 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007017 rdx.getValue(1)
7018 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007019 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007020}
7021
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007022SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7023 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007024 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007025 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007026 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007027 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007028 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007029 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007030 Node->getOperand(0),
7031 Node->getOperand(1), negOp,
7032 cast<AtomicSDNode>(Node)->getSrcValue(),
7033 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007034}
7035
Evan Cheng0db9fe62006-04-25 20:13:52 +00007036/// LowerOperation - Provide custom lowering hooks for some operations.
7037///
Dan Gohman475871a2008-07-27 21:46:04 +00007038SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007039 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007040 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007041 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7042 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007043 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7044 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7045 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7046 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7047 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7048 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7049 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007050 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007051 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007052 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007053 case ISD::SHL_PARTS:
7054 case ISD::SRA_PARTS:
7055 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7056 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007057 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007058 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007059 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007060 case ISD::FABS: return LowerFABS(Op, DAG);
7061 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007062 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007063 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007064 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007065 case ISD::SELECT: return LowerSELECT(Op, DAG);
7066 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007067 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007068 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007069 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007070 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007071 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007072 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7073 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007074 case ISD::FRAME_TO_ARGS_OFFSET:
7075 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007076 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007077 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007078 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007079 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007080 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7081 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007082 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007083 case ISD::SADDO:
7084 case ISD::UADDO:
7085 case ISD::SSUBO:
7086 case ISD::USUBO:
7087 case ISD::SMULO:
7088 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007089 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007090 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007091}
7092
Duncan Sands1607f052008-12-01 11:39:25 +00007093void X86TargetLowering::
7094ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7095 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007096 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007097 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007098 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007099
7100 SDValue Chain = Node->getOperand(0);
7101 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007102 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007103 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007104 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007105 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007106 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007107 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007108 SDValue Result =
7109 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7110 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007111 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007112 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007113 Results.push_back(Result.getValue(2));
7114}
7115
Duncan Sands126d9072008-07-04 11:47:58 +00007116/// ReplaceNodeResults - Replace a node with an illegal result type
7117/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007118void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7119 SmallVectorImpl<SDValue>&Results,
7120 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007121 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007122 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007123 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007124 assert(false && "Do not know how to custom type legalize this operation!");
7125 return;
7126 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007127 std::pair<SDValue,SDValue> Vals =
7128 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007129 SDValue FIST = Vals.first, StackSlot = Vals.second;
7130 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007131 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007132 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007133 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007134 }
7135 return;
7136 }
7137 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007138 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007139 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007140 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007141 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007142 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007144 eax.getValue(2));
7145 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7146 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007147 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007148 Results.push_back(edx.getValue(1));
7149 return;
7150 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007151 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007152 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007153 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007154 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7156 DAG.getConstant(0, MVT::i32));
7157 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7158 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007159 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7160 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007161 cpInL.getValue(1));
7162 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007163 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7164 DAG.getConstant(0, MVT::i32));
7165 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7166 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007167 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007168 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007169 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007170 swapInL.getValue(1));
7171 SDValue Ops[] = { swapInH.getValue(0),
7172 N->getOperand(1),
7173 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007174 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007175 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007176 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007178 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007179 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007180 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007181 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007182 Results.push_back(cpOutH.getValue(1));
7183 return;
7184 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007185 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007186 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7187 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007188 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007189 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7190 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007191 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007192 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7193 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007194 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007195 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7196 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007197 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007198 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7199 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007200 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007201 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7202 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007203 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007204 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7205 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007206 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007207}
7208
Evan Cheng72261582005-12-20 06:22:03 +00007209const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7210 switch (Opcode) {
7211 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007212 case X86ISD::BSF: return "X86ISD::BSF";
7213 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007214 case X86ISD::SHLD: return "X86ISD::SHLD";
7215 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007216 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007217 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007218 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007219 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007220 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007221 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007222 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7223 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7224 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007225 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007226 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007227 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007228 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007229 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007230 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007231 case X86ISD::COMI: return "X86ISD::COMI";
7232 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007233 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007234 case X86ISD::CMOV: return "X86ISD::CMOV";
7235 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007236 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007237 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7238 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007239 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007240 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007241 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007242 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007243 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007244 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7245 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007246 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007247 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007248 case X86ISD::FMAX: return "X86ISD::FMAX";
7249 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007250 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7251 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007252 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007253 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007254 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007255 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007256 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007257 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7258 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007259 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7260 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7261 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7262 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7263 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7264 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007265 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7266 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007267 case X86ISD::VSHL: return "X86ISD::VSHL";
7268 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007269 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7270 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7271 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7272 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7273 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7274 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7275 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7276 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7277 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7278 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007279 case X86ISD::ADD: return "X86ISD::ADD";
7280 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007281 case X86ISD::SMUL: return "X86ISD::SMUL";
7282 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007283 case X86ISD::INC: return "X86ISD::INC";
7284 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007285 case X86ISD::OR: return "X86ISD::OR";
7286 case X86ISD::XOR: return "X86ISD::XOR";
7287 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007288 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007289 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007290 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007291 }
7292}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007293
Chris Lattnerc9addb72007-03-30 23:15:24 +00007294// isLegalAddressingMode - Return true if the addressing mode represented
7295// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007296bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007297 const Type *Ty) const {
7298 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007299 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007300
Chris Lattnerc9addb72007-03-30 23:15:24 +00007301 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007302 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007303 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007304
Chris Lattnerc9addb72007-03-30 23:15:24 +00007305 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007306 unsigned GVFlags =
7307 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007308
Chris Lattnerdfed4132009-07-10 07:38:24 +00007309 // If a reference to this global requires an extra load, we can't fold it.
7310 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007311 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007312
Chris Lattnerdfed4132009-07-10 07:38:24 +00007313 // If BaseGV requires a register for the PIC base, we cannot also have a
7314 // BaseReg specified.
7315 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007316 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007317
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007318 // If lower 4G is not available, then we must use rip-relative addressing.
7319 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7320 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007321 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007322
Chris Lattnerc9addb72007-03-30 23:15:24 +00007323 switch (AM.Scale) {
7324 case 0:
7325 case 1:
7326 case 2:
7327 case 4:
7328 case 8:
7329 // These scales always work.
7330 break;
7331 case 3:
7332 case 5:
7333 case 9:
7334 // These scales are formed with basereg+scalereg. Only accept if there is
7335 // no basereg yet.
7336 if (AM.HasBaseReg)
7337 return false;
7338 break;
7339 default: // Other stuff never works.
7340 return false;
7341 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007342
Chris Lattnerc9addb72007-03-30 23:15:24 +00007343 return true;
7344}
7345
7346
Evan Cheng2bd122c2007-10-26 01:56:11 +00007347bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7348 if (!Ty1->isInteger() || !Ty2->isInteger())
7349 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007350 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7351 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007352 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007353 return false;
7354 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007355}
7356
Owen Andersone50ed302009-08-10 22:56:29 +00007357bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007358 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007359 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007360 unsigned NumBits1 = VT1.getSizeInBits();
7361 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007362 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007363 return false;
7364 return Subtarget->is64Bit() || NumBits1 < 64;
7365}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007366
Dan Gohman97121ba2009-04-08 00:15:30 +00007367bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007368 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007369 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7370 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007371}
7372
Owen Andersone50ed302009-08-10 22:56:29 +00007373bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007374 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007375 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007376}
7377
Owen Andersone50ed302009-08-10 22:56:29 +00007378bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007379 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007380 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007381}
7382
Evan Cheng60c07e12006-07-05 22:17:51 +00007383/// isShuffleMaskLegal - Targets can use this to indicate that they only
7384/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7385/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7386/// are assumed to be legal.
7387bool
Eric Christopherfd179292009-08-27 18:07:15 +00007388X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007389 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007390 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007391 if (VT.getSizeInBits() == 64)
7392 return false;
7393
Nate Begemana09008b2009-10-19 02:17:23 +00007394 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007395 return (VT.getVectorNumElements() == 2 ||
7396 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7397 isMOVLMask(M, VT) ||
7398 isSHUFPMask(M, VT) ||
7399 isPSHUFDMask(M, VT) ||
7400 isPSHUFHWMask(M, VT) ||
7401 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007402 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007403 isUNPCKLMask(M, VT) ||
7404 isUNPCKHMask(M, VT) ||
7405 isUNPCKL_v_undef_Mask(M, VT) ||
7406 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007407}
7408
Dan Gohman7d8143f2008-04-09 20:09:42 +00007409bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007410X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007411 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007412 unsigned NumElts = VT.getVectorNumElements();
7413 // FIXME: This collection of masks seems suspect.
7414 if (NumElts == 2)
7415 return true;
7416 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7417 return (isMOVLMask(Mask, VT) ||
7418 isCommutedMOVLMask(Mask, VT, true) ||
7419 isSHUFPMask(Mask, VT) ||
7420 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007421 }
7422 return false;
7423}
7424
7425//===----------------------------------------------------------------------===//
7426// X86 Scheduler Hooks
7427//===----------------------------------------------------------------------===//
7428
Mon P Wang63307c32008-05-05 19:05:59 +00007429// private utility function
7430MachineBasicBlock *
7431X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7432 MachineBasicBlock *MBB,
7433 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007434 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007435 unsigned LoadOpc,
7436 unsigned CXchgOpc,
7437 unsigned copyOpc,
7438 unsigned notOpc,
7439 unsigned EAXreg,
7440 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007441 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007442 // For the atomic bitwise operator, we generate
7443 // thisMBB:
7444 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007445 // ld t1 = [bitinstr.addr]
7446 // op t2 = t1, [bitinstr.val]
7447 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007448 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7449 // bz newMBB
7450 // fallthrough -->nextMBB
7451 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7452 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007453 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007454 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007455
Mon P Wang63307c32008-05-05 19:05:59 +00007456 /// First build the CFG
7457 MachineFunction *F = MBB->getParent();
7458 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007459 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7460 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7461 F->insert(MBBIter, newMBB);
7462 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007463
Mon P Wang63307c32008-05-05 19:05:59 +00007464 // Move all successors to thisMBB to nextMBB
7465 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007466
Mon P Wang63307c32008-05-05 19:05:59 +00007467 // Update thisMBB to fall through to newMBB
7468 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007469
Mon P Wang63307c32008-05-05 19:05:59 +00007470 // newMBB jumps to itself and fall through to nextMBB
7471 newMBB->addSuccessor(nextMBB);
7472 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007473
Mon P Wang63307c32008-05-05 19:05:59 +00007474 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007475 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007476 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007477 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007478 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007479 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007480 int numArgs = bInstr->getNumOperands() - 1;
7481 for (int i=0; i < numArgs; ++i)
7482 argOpers[i] = &bInstr->getOperand(i+1);
7483
7484 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007485 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7486 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007487
Dale Johannesen140be2d2008-08-19 18:47:28 +00007488 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007489 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007490 for (int i=0; i <= lastAddrIndx; ++i)
7491 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007492
Dale Johannesen140be2d2008-08-19 18:47:28 +00007493 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007494 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007495 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007496 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007497 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007498 tt = t1;
7499
Dale Johannesen140be2d2008-08-19 18:47:28 +00007500 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007501 assert((argOpers[valArgIndx]->isReg() ||
7502 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007503 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007504 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007505 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007506 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007507 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007508 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007509 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007510
Dale Johannesene4d209d2009-02-03 20:21:25 +00007511 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007512 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007513
Dale Johannesene4d209d2009-02-03 20:21:25 +00007514 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007515 for (int i=0; i <= lastAddrIndx; ++i)
7516 (*MIB).addOperand(*argOpers[i]);
7517 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007518 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007519 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7520 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007521
Dale Johannesene4d209d2009-02-03 20:21:25 +00007522 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007523 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007524
Mon P Wang63307c32008-05-05 19:05:59 +00007525 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007526 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007527
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007528 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007529 return nextMBB;
7530}
7531
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007532// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007533MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007534X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7535 MachineBasicBlock *MBB,
7536 unsigned regOpcL,
7537 unsigned regOpcH,
7538 unsigned immOpcL,
7539 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007540 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007541 // For the atomic bitwise operator, we generate
7542 // thisMBB (instructions are in pairs, except cmpxchg8b)
7543 // ld t1,t2 = [bitinstr.addr]
7544 // newMBB:
7545 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7546 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007547 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007548 // mov ECX, EBX <- t5, t6
7549 // mov EAX, EDX <- t1, t2
7550 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7551 // mov t3, t4 <- EAX, EDX
7552 // bz newMBB
7553 // result in out1, out2
7554 // fallthrough -->nextMBB
7555
7556 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7557 const unsigned LoadOpc = X86::MOV32rm;
7558 const unsigned copyOpc = X86::MOV32rr;
7559 const unsigned NotOpc = X86::NOT32r;
7560 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7561 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7562 MachineFunction::iterator MBBIter = MBB;
7563 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007564
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007565 /// First build the CFG
7566 MachineFunction *F = MBB->getParent();
7567 MachineBasicBlock *thisMBB = MBB;
7568 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7569 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7570 F->insert(MBBIter, newMBB);
7571 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007572
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007573 // Move all successors to thisMBB to nextMBB
7574 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007575
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007576 // Update thisMBB to fall through to newMBB
7577 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007578
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007579 // newMBB jumps to itself and fall through to nextMBB
7580 newMBB->addSuccessor(nextMBB);
7581 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007582
Dale Johannesene4d209d2009-02-03 20:21:25 +00007583 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007584 // Insert instructions into newMBB based on incoming instruction
7585 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007586 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007587 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007588 MachineOperand& dest1Oper = bInstr->getOperand(0);
7589 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007590 MachineOperand* argOpers[2 + X86AddrNumOperands];
7591 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007592 argOpers[i] = &bInstr->getOperand(i+2);
7593
7594 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007595 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007596
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007597 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007598 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007599 for (int i=0; i <= lastAddrIndx; ++i)
7600 (*MIB).addOperand(*argOpers[i]);
7601 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007602 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007603 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007604 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007605 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007606 MachineOperand newOp3 = *(argOpers[3]);
7607 if (newOp3.isImm())
7608 newOp3.setImm(newOp3.getImm()+4);
7609 else
7610 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007611 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007612 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007613
7614 // t3/4 are defined later, at the bottom of the loop
7615 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7616 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007617 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007618 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007619 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007620 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7621
7622 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7623 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007624 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007625 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7626 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007627 } else {
7628 tt1 = t1;
7629 tt2 = t2;
7630 }
7631
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007632 int valArgIndx = lastAddrIndx + 1;
7633 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007634 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007635 "invalid operand");
7636 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7637 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007638 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007639 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007640 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007641 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007642 if (regOpcL != X86::MOV32rr)
7643 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007644 (*MIB).addOperand(*argOpers[valArgIndx]);
7645 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007646 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007647 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007648 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007649 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007650 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007651 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007652 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007653 if (regOpcH != X86::MOV32rr)
7654 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007655 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007656
Dale Johannesene4d209d2009-02-03 20:21:25 +00007657 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007658 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007659 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007660 MIB.addReg(t2);
7661
Dale Johannesene4d209d2009-02-03 20:21:25 +00007662 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007663 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007664 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007665 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007666
Dale Johannesene4d209d2009-02-03 20:21:25 +00007667 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007668 for (int i=0; i <= lastAddrIndx; ++i)
7669 (*MIB).addOperand(*argOpers[i]);
7670
7671 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007672 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7673 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007674
Dale Johannesene4d209d2009-02-03 20:21:25 +00007675 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007676 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007677 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007678 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007679
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007680 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007681 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007682
7683 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7684 return nextMBB;
7685}
7686
7687// private utility function
7688MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007689X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7690 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007691 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007692 // For the atomic min/max operator, we generate
7693 // thisMBB:
7694 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007695 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007696 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007697 // cmp t1, t2
7698 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007699 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007700 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7701 // bz newMBB
7702 // fallthrough -->nextMBB
7703 //
7704 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7705 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007706 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007707 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007708
Mon P Wang63307c32008-05-05 19:05:59 +00007709 /// First build the CFG
7710 MachineFunction *F = MBB->getParent();
7711 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007712 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7713 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7714 F->insert(MBBIter, newMBB);
7715 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007716
Dan Gohmand6708ea2009-08-15 01:38:56 +00007717 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007718 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007719
Mon P Wang63307c32008-05-05 19:05:59 +00007720 // Update thisMBB to fall through to newMBB
7721 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007722
Mon P Wang63307c32008-05-05 19:05:59 +00007723 // newMBB jumps to newMBB and fall through to nextMBB
7724 newMBB->addSuccessor(nextMBB);
7725 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007726
Dale Johannesene4d209d2009-02-03 20:21:25 +00007727 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007728 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007729 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007730 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007731 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007732 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007733 int numArgs = mInstr->getNumOperands() - 1;
7734 for (int i=0; i < numArgs; ++i)
7735 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007736
Mon P Wang63307c32008-05-05 19:05:59 +00007737 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007738 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7739 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007740
Mon P Wangab3e7472008-05-05 22:56:23 +00007741 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007742 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007743 for (int i=0; i <= lastAddrIndx; ++i)
7744 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007745
Mon P Wang63307c32008-05-05 19:05:59 +00007746 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007747 assert((argOpers[valArgIndx]->isReg() ||
7748 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007749 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007750
7751 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007752 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007753 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007754 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007755 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007756 (*MIB).addOperand(*argOpers[valArgIndx]);
7757
Dale Johannesene4d209d2009-02-03 20:21:25 +00007758 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007759 MIB.addReg(t1);
7760
Dale Johannesene4d209d2009-02-03 20:21:25 +00007761 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007762 MIB.addReg(t1);
7763 MIB.addReg(t2);
7764
7765 // Generate movc
7766 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007767 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007768 MIB.addReg(t2);
7769 MIB.addReg(t1);
7770
7771 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007772 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007773 for (int i=0; i <= lastAddrIndx; ++i)
7774 (*MIB).addOperand(*argOpers[i]);
7775 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007776 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007777 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7778 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007779
Dale Johannesene4d209d2009-02-03 20:21:25 +00007780 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007781 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007782
Mon P Wang63307c32008-05-05 19:05:59 +00007783 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007784 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007785
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007786 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007787 return nextMBB;
7788}
7789
Eric Christopherf83a5de2009-08-27 18:08:16 +00007790// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7791// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007792MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007793X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007794 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007795
7796 MachineFunction *F = BB->getParent();
7797 DebugLoc dl = MI->getDebugLoc();
7798 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7799
7800 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007801 if (memArg)
7802 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7803 else
7804 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007805
7806 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7807
7808 for (unsigned i = 0; i < numArgs; ++i) {
7809 MachineOperand &Op = MI->getOperand(i+1);
7810
7811 if (!(Op.isReg() && Op.isImplicit()))
7812 MIB.addOperand(Op);
7813 }
7814
7815 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7816 .addReg(X86::XMM0);
7817
7818 F->DeleteMachineInstr(MI);
7819
7820 return BB;
7821}
7822
7823MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007824X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7825 MachineInstr *MI,
7826 MachineBasicBlock *MBB) const {
7827 // Emit code to save XMM registers to the stack. The ABI says that the
7828 // number of registers to save is given in %al, so it's theoretically
7829 // possible to do an indirect jump trick to avoid saving all of them,
7830 // however this code takes a simpler approach and just executes all
7831 // of the stores if %al is non-zero. It's less code, and it's probably
7832 // easier on the hardware branch predictor, and stores aren't all that
7833 // expensive anyway.
7834
7835 // Create the new basic blocks. One block contains all the XMM stores,
7836 // and one block is the final destination regardless of whether any
7837 // stores were performed.
7838 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7839 MachineFunction *F = MBB->getParent();
7840 MachineFunction::iterator MBBIter = MBB;
7841 ++MBBIter;
7842 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7843 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7844 F->insert(MBBIter, XMMSaveMBB);
7845 F->insert(MBBIter, EndMBB);
7846
7847 // Set up the CFG.
7848 // Move any original successors of MBB to the end block.
7849 EndMBB->transferSuccessors(MBB);
7850 // The original block will now fall through to the XMM save block.
7851 MBB->addSuccessor(XMMSaveMBB);
7852 // The XMMSaveMBB will fall through to the end block.
7853 XMMSaveMBB->addSuccessor(EndMBB);
7854
7855 // Now add the instructions.
7856 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7857 DebugLoc DL = MI->getDebugLoc();
7858
7859 unsigned CountReg = MI->getOperand(0).getReg();
7860 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7861 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7862
7863 if (!Subtarget->isTargetWin64()) {
7864 // If %al is 0, branch around the XMM save block.
7865 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7866 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7867 MBB->addSuccessor(EndMBB);
7868 }
7869
7870 // In the XMM save block, save all the XMM argument registers.
7871 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7872 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00007873 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00007874 F->getMachineMemOperand(
7875 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7876 MachineMemOperand::MOStore, Offset,
7877 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007878 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7879 .addFrameIndex(RegSaveFrameIndex)
7880 .addImm(/*Scale=*/1)
7881 .addReg(/*IndexReg=*/0)
7882 .addImm(/*Disp=*/Offset)
7883 .addReg(/*Segment=*/0)
7884 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00007885 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007886 }
7887
7888 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7889
7890 return EndMBB;
7891}
Mon P Wang63307c32008-05-05 19:05:59 +00007892
Evan Cheng60c07e12006-07-05 22:17:51 +00007893MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00007894X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00007895 MachineBasicBlock *BB,
7896 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00007897 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7898 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00007899
Chris Lattner52600972009-09-02 05:57:00 +00007900 // To "insert" a SELECT_CC instruction, we actually have to insert the
7901 // diamond control-flow pattern. The incoming instruction knows the
7902 // destination vreg to set, the condition code register to branch on, the
7903 // true/false values to select between, and a branch opcode to use.
7904 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7905 MachineFunction::iterator It = BB;
7906 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007907
Chris Lattner52600972009-09-02 05:57:00 +00007908 // thisMBB:
7909 // ...
7910 // TrueVal = ...
7911 // cmpTY ccX, r1, r2
7912 // bCC copy1MBB
7913 // fallthrough --> copy0MBB
7914 MachineBasicBlock *thisMBB = BB;
7915 MachineFunction *F = BB->getParent();
7916 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7917 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7918 unsigned Opc =
7919 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7920 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
7921 F->insert(It, copy0MBB);
7922 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00007923 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00007924 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00007925 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00007926 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00007927 E = BB->succ_end(); I != E; ++I) {
7928 EM->insert(std::make_pair(*I, sinkMBB));
7929 sinkMBB->addSuccessor(*I);
7930 }
7931 // Next, remove all successors of the current block, and add the true
7932 // and fallthrough blocks as its successors.
7933 while (!BB->succ_empty())
7934 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00007935 // Add the true and fallthrough blocks as its successors.
7936 BB->addSuccessor(copy0MBB);
7937 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007938
Chris Lattner52600972009-09-02 05:57:00 +00007939 // copy0MBB:
7940 // %FalseValue = ...
7941 // # fallthrough to sinkMBB
7942 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007943
Chris Lattner52600972009-09-02 05:57:00 +00007944 // Update machine-CFG edges
7945 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007946
Chris Lattner52600972009-09-02 05:57:00 +00007947 // sinkMBB:
7948 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7949 // ...
7950 BB = sinkMBB;
7951 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
7952 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7953 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7954
7955 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7956 return BB;
7957}
7958
7959
7960MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007961X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00007962 MachineBasicBlock *BB,
7963 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007964 switch (MI->getOpcode()) {
7965 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00007966 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007967 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007968 case X86::CMOV_FR32:
7969 case X86::CMOV_FR64:
7970 case X86::CMOV_V4F32:
7971 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00007972 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00007973 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00007974
Dale Johannesen849f2142007-07-03 00:53:03 +00007975 case X86::FP32_TO_INT16_IN_MEM:
7976 case X86::FP32_TO_INT32_IN_MEM:
7977 case X86::FP32_TO_INT64_IN_MEM:
7978 case X86::FP64_TO_INT16_IN_MEM:
7979 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007980 case X86::FP64_TO_INT64_IN_MEM:
7981 case X86::FP80_TO_INT16_IN_MEM:
7982 case X86::FP80_TO_INT32_IN_MEM:
7983 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00007984 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7985 DebugLoc DL = MI->getDebugLoc();
7986
Evan Cheng60c07e12006-07-05 22:17:51 +00007987 // Change the floating point control register to use "round towards zero"
7988 // mode when truncating to an integer value.
7989 MachineFunction *F = BB->getParent();
7990 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Chris Lattner52600972009-09-02 05:57:00 +00007991 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007992
7993 // Load the old value of the high byte of the control word...
7994 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007995 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00007996 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007997 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007998
7999 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008000 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008001 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008002
8003 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008004 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008005
8006 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008007 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008008 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008009
8010 // Get the X86 opcode to use.
8011 unsigned Opc;
8012 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008013 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008014 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8015 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8016 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8017 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8018 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8019 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008020 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8021 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8022 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008023 }
8024
8025 X86AddressMode AM;
8026 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008027 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008028 AM.BaseType = X86AddressMode::RegBase;
8029 AM.Base.Reg = Op.getReg();
8030 } else {
8031 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008032 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008033 }
8034 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008035 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008036 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008037 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008038 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008039 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008040 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008041 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008042 AM.GV = Op.getGlobal();
8043 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008044 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008045 }
Chris Lattner52600972009-09-02 05:57:00 +00008046 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008047 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008048
8049 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008050 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008051
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008052 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008053 return BB;
8054 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008055 // String/text processing lowering.
8056 case X86::PCMPISTRM128REG:
8057 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8058 case X86::PCMPISTRM128MEM:
8059 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8060 case X86::PCMPESTRM128REG:
8061 return EmitPCMP(MI, BB, 5, false /* in mem */);
8062 case X86::PCMPESTRM128MEM:
8063 return EmitPCMP(MI, BB, 5, true /* in mem */);
8064
8065 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008066 case X86::ATOMAND32:
8067 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008068 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008069 X86::LCMPXCHG32, X86::MOV32rr,
8070 X86::NOT32r, X86::EAX,
8071 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008072 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008073 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8074 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008075 X86::LCMPXCHG32, X86::MOV32rr,
8076 X86::NOT32r, X86::EAX,
8077 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008078 case X86::ATOMXOR32:
8079 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008080 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008081 X86::LCMPXCHG32, X86::MOV32rr,
8082 X86::NOT32r, X86::EAX,
8083 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008084 case X86::ATOMNAND32:
8085 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008086 X86::AND32ri, X86::MOV32rm,
8087 X86::LCMPXCHG32, X86::MOV32rr,
8088 X86::NOT32r, X86::EAX,
8089 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008090 case X86::ATOMMIN32:
8091 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8092 case X86::ATOMMAX32:
8093 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8094 case X86::ATOMUMIN32:
8095 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8096 case X86::ATOMUMAX32:
8097 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008098
8099 case X86::ATOMAND16:
8100 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8101 X86::AND16ri, X86::MOV16rm,
8102 X86::LCMPXCHG16, X86::MOV16rr,
8103 X86::NOT16r, X86::AX,
8104 X86::GR16RegisterClass);
8105 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008106 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008107 X86::OR16ri, X86::MOV16rm,
8108 X86::LCMPXCHG16, X86::MOV16rr,
8109 X86::NOT16r, X86::AX,
8110 X86::GR16RegisterClass);
8111 case X86::ATOMXOR16:
8112 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8113 X86::XOR16ri, X86::MOV16rm,
8114 X86::LCMPXCHG16, X86::MOV16rr,
8115 X86::NOT16r, X86::AX,
8116 X86::GR16RegisterClass);
8117 case X86::ATOMNAND16:
8118 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8119 X86::AND16ri, X86::MOV16rm,
8120 X86::LCMPXCHG16, X86::MOV16rr,
8121 X86::NOT16r, X86::AX,
8122 X86::GR16RegisterClass, true);
8123 case X86::ATOMMIN16:
8124 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8125 case X86::ATOMMAX16:
8126 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8127 case X86::ATOMUMIN16:
8128 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8129 case X86::ATOMUMAX16:
8130 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8131
8132 case X86::ATOMAND8:
8133 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8134 X86::AND8ri, X86::MOV8rm,
8135 X86::LCMPXCHG8, X86::MOV8rr,
8136 X86::NOT8r, X86::AL,
8137 X86::GR8RegisterClass);
8138 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008139 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008140 X86::OR8ri, X86::MOV8rm,
8141 X86::LCMPXCHG8, X86::MOV8rr,
8142 X86::NOT8r, X86::AL,
8143 X86::GR8RegisterClass);
8144 case X86::ATOMXOR8:
8145 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8146 X86::XOR8ri, X86::MOV8rm,
8147 X86::LCMPXCHG8, X86::MOV8rr,
8148 X86::NOT8r, X86::AL,
8149 X86::GR8RegisterClass);
8150 case X86::ATOMNAND8:
8151 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8152 X86::AND8ri, X86::MOV8rm,
8153 X86::LCMPXCHG8, X86::MOV8rr,
8154 X86::NOT8r, X86::AL,
8155 X86::GR8RegisterClass, true);
8156 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008158 case X86::ATOMAND64:
8159 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008160 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008161 X86::LCMPXCHG64, X86::MOV64rr,
8162 X86::NOT64r, X86::RAX,
8163 X86::GR64RegisterClass);
8164 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008165 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8166 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008167 X86::LCMPXCHG64, X86::MOV64rr,
8168 X86::NOT64r, X86::RAX,
8169 X86::GR64RegisterClass);
8170 case X86::ATOMXOR64:
8171 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008172 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008173 X86::LCMPXCHG64, X86::MOV64rr,
8174 X86::NOT64r, X86::RAX,
8175 X86::GR64RegisterClass);
8176 case X86::ATOMNAND64:
8177 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8178 X86::AND64ri32, X86::MOV64rm,
8179 X86::LCMPXCHG64, X86::MOV64rr,
8180 X86::NOT64r, X86::RAX,
8181 X86::GR64RegisterClass, true);
8182 case X86::ATOMMIN64:
8183 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8184 case X86::ATOMMAX64:
8185 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8186 case X86::ATOMUMIN64:
8187 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8188 case X86::ATOMUMAX64:
8189 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008190
8191 // This group does 64-bit operations on a 32-bit host.
8192 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008193 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008194 X86::AND32rr, X86::AND32rr,
8195 X86::AND32ri, X86::AND32ri,
8196 false);
8197 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008198 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008199 X86::OR32rr, X86::OR32rr,
8200 X86::OR32ri, X86::OR32ri,
8201 false);
8202 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008203 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008204 X86::XOR32rr, X86::XOR32rr,
8205 X86::XOR32ri, X86::XOR32ri,
8206 false);
8207 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008208 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008209 X86::AND32rr, X86::AND32rr,
8210 X86::AND32ri, X86::AND32ri,
8211 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008212 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008213 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008214 X86::ADD32rr, X86::ADC32rr,
8215 X86::ADD32ri, X86::ADC32ri,
8216 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008217 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008218 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008219 X86::SUB32rr, X86::SBB32rr,
8220 X86::SUB32ri, X86::SBB32ri,
8221 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008222 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008223 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008224 X86::MOV32rr, X86::MOV32rr,
8225 X86::MOV32ri, X86::MOV32ri,
8226 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008227 case X86::VASTART_SAVE_XMM_REGS:
8228 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008229 }
8230}
8231
8232//===----------------------------------------------------------------------===//
8233// X86 Optimization Hooks
8234//===----------------------------------------------------------------------===//
8235
Dan Gohman475871a2008-07-27 21:46:04 +00008236void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008237 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008238 APInt &KnownZero,
8239 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008240 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008241 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008242 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008243 assert((Opc >= ISD::BUILTIN_OP_END ||
8244 Opc == ISD::INTRINSIC_WO_CHAIN ||
8245 Opc == ISD::INTRINSIC_W_CHAIN ||
8246 Opc == ISD::INTRINSIC_VOID) &&
8247 "Should use MaskedValueIsZero if you don't know whether Op"
8248 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008249
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008250 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008251 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008252 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008253 case X86ISD::ADD:
8254 case X86ISD::SUB:
8255 case X86ISD::SMUL:
8256 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008257 case X86ISD::INC:
8258 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008259 case X86ISD::OR:
8260 case X86ISD::XOR:
8261 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008262 // These nodes' second result is a boolean.
8263 if (Op.getResNo() == 0)
8264 break;
8265 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008266 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008267 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8268 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008269 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008270 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008271}
Chris Lattner259e97c2006-01-31 19:43:35 +00008272
Evan Cheng206ee9d2006-07-07 08:33:52 +00008273/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008274/// node is a GlobalAddress + offset.
8275bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8276 GlobalValue* &GA, int64_t &Offset) const{
8277 if (N->getOpcode() == X86ISD::Wrapper) {
8278 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008279 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008280 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008281 return true;
8282 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008283 }
Evan Chengad4196b2008-05-12 19:56:52 +00008284 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008285}
8286
Evan Chengad4196b2008-05-12 19:56:52 +00008287static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8288 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008289 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008290 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008291 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008292 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008293 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008294 return false;
8295}
8296
Nate Begeman9008ca62009-04-27 18:41:29 +00008297static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008298 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008299 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008300 SelectionDAG &DAG, MachineFrameInfo *MFI,
8301 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008302 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008303 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008304 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008305 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008306 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008307 return false;
8308 continue;
8309 }
8310
Dan Gohman475871a2008-07-27 21:46:04 +00008311 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008312 if (!Elt.getNode() ||
8313 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008314 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008315 if (!LDBase) {
8316 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008317 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008318 LDBase = cast<LoadSDNode>(Elt.getNode());
8319 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008320 continue;
8321 }
8322 if (Elt.getOpcode() == ISD::UNDEF)
8323 continue;
8324
Nate Begemanabc01992009-06-05 21:37:30 +00008325 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008326 if (!TLI.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008327 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008328 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008329 }
8330 return true;
8331}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008332
8333/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8334/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8335/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008336/// order. In the case of v2i64, it will see if it can rewrite the
8337/// shuffle to be an appropriate build vector so it can take advantage of
8338// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008339static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008340 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008341 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008342 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008343 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008344 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8345 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008346
Eli Friedman7a5e5552009-06-07 06:52:44 +00008347 if (VT.getSizeInBits() != 128)
8348 return SDValue();
8349
Mon P Wang1e955802009-04-03 02:43:30 +00008350 // Try to combine a vector_shuffle into a 128-bit load.
8351 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008352 LoadSDNode *LD = NULL;
8353 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008354 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008355 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008356 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008357
Eli Friedman7a5e5552009-06-07 06:52:44 +00008358 if (LastLoadedElt == NumElems - 1) {
8359 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8360 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8361 LD->getSrcValue(), LD->getSrcValueOffset(),
8362 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008363 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008364 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008365 LD->isVolatile(), LD->getAlignment());
8366 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008367 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008368 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8369 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008370 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8371 }
8372 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008373}
Evan Chengd880b972008-05-09 21:53:03 +00008374
Chris Lattner83e6c992006-10-04 06:57:07 +00008375/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008376static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008377 const X86Subtarget *Subtarget) {
8378 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008379 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008380 // Get the LHS/RHS of the select.
8381 SDValue LHS = N->getOperand(1);
8382 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008383
Dan Gohman670e5392009-09-21 18:03:22 +00008384 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8385 // instructions have the peculiarity that if either operand is a NaN,
8386 // they chose what we call the RHS operand (and as such are not symmetric).
8387 // It happens that this matches the semantics of the common C idiom
8388 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008389 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008390 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008391 Cond.getOpcode() == ISD::SETCC) {
8392 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008393
Chris Lattner47b4ce82009-03-11 05:48:52 +00008394 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008395 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008396 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8397 switch (CC) {
8398 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008399 case ISD::SETULT:
8400 // This can be a min if we can prove that at least one of the operands
8401 // is not a nan.
8402 if (!FiniteOnlyFPMath()) {
8403 if (DAG.isKnownNeverNaN(RHS)) {
8404 // Put the potential NaN in the RHS so that SSE will preserve it.
8405 std::swap(LHS, RHS);
8406 } else if (!DAG.isKnownNeverNaN(LHS))
8407 break;
8408 }
8409 Opcode = X86ISD::FMIN;
8410 break;
8411 case ISD::SETOLE:
8412 // This can be a min if we can prove that at least one of the operands
8413 // is not a nan.
8414 if (!FiniteOnlyFPMath()) {
8415 if (DAG.isKnownNeverNaN(LHS)) {
8416 // Put the potential NaN in the RHS so that SSE will preserve it.
8417 std::swap(LHS, RHS);
8418 } else if (!DAG.isKnownNeverNaN(RHS))
8419 break;
8420 }
8421 Opcode = X86ISD::FMIN;
8422 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008423 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008424 // This can be a min, but if either operand is a NaN we need it to
8425 // preserve the original LHS.
8426 std::swap(LHS, RHS);
8427 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008428 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008429 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008430 Opcode = X86ISD::FMIN;
8431 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008432
Dan Gohman670e5392009-09-21 18:03:22 +00008433 case ISD::SETOGE:
8434 // This can be a max if we can prove that at least one of the operands
8435 // is not a nan.
8436 if (!FiniteOnlyFPMath()) {
8437 if (DAG.isKnownNeverNaN(LHS)) {
8438 // Put the potential NaN in the RHS so that SSE will preserve it.
8439 std::swap(LHS, RHS);
8440 } else if (!DAG.isKnownNeverNaN(RHS))
8441 break;
8442 }
8443 Opcode = X86ISD::FMAX;
8444 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008445 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008446 // This can be a max if we can prove that at least one of the operands
8447 // is not a nan.
8448 if (!FiniteOnlyFPMath()) {
8449 if (DAG.isKnownNeverNaN(RHS)) {
8450 // Put the potential NaN in the RHS so that SSE will preserve it.
8451 std::swap(LHS, RHS);
8452 } else if (!DAG.isKnownNeverNaN(LHS))
8453 break;
8454 }
8455 Opcode = X86ISD::FMAX;
8456 break;
8457 case ISD::SETUGE:
8458 // This can be a max, but if either operand is a NaN we need it to
8459 // preserve the original LHS.
8460 std::swap(LHS, RHS);
8461 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008462 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008463 case ISD::SETGE:
8464 Opcode = X86ISD::FMAX;
8465 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008466 }
Dan Gohman670e5392009-09-21 18:03:22 +00008467 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008468 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8469 switch (CC) {
8470 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008471 case ISD::SETOGE:
8472 // This can be a min if we can prove that at least one of the operands
8473 // is not a nan.
8474 if (!FiniteOnlyFPMath()) {
8475 if (DAG.isKnownNeverNaN(RHS)) {
8476 // Put the potential NaN in the RHS so that SSE will preserve it.
8477 std::swap(LHS, RHS);
8478 } else if (!DAG.isKnownNeverNaN(LHS))
8479 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008480 }
Dan Gohman670e5392009-09-21 18:03:22 +00008481 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008482 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008483 case ISD::SETUGT:
8484 // This can be a min if we can prove that at least one of the operands
8485 // is not a nan.
8486 if (!FiniteOnlyFPMath()) {
8487 if (DAG.isKnownNeverNaN(LHS)) {
8488 // Put the potential NaN in the RHS so that SSE will preserve it.
8489 std::swap(LHS, RHS);
8490 } else if (!DAG.isKnownNeverNaN(RHS))
8491 break;
8492 }
8493 Opcode = X86ISD::FMIN;
8494 break;
8495 case ISD::SETUGE:
8496 // This can be a min, but if either operand is a NaN we need it to
8497 // preserve the original LHS.
8498 std::swap(LHS, RHS);
8499 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008500 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008501 case ISD::SETGE:
8502 Opcode = X86ISD::FMIN;
8503 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008504
Dan Gohman670e5392009-09-21 18:03:22 +00008505 case ISD::SETULT:
8506 // This can be a max if we can prove that at least one of the operands
8507 // is not a nan.
8508 if (!FiniteOnlyFPMath()) {
8509 if (DAG.isKnownNeverNaN(LHS)) {
8510 // Put the potential NaN in the RHS so that SSE will preserve it.
8511 std::swap(LHS, RHS);
8512 } else if (!DAG.isKnownNeverNaN(RHS))
8513 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008514 }
Dan Gohman670e5392009-09-21 18:03:22 +00008515 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008516 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008517 case ISD::SETOLE:
8518 // This can be a max if we can prove that at least one of the operands
8519 // is not a nan.
8520 if (!FiniteOnlyFPMath()) {
8521 if (DAG.isKnownNeverNaN(RHS)) {
8522 // Put the potential NaN in the RHS so that SSE will preserve it.
8523 std::swap(LHS, RHS);
8524 } else if (!DAG.isKnownNeverNaN(LHS))
8525 break;
8526 }
8527 Opcode = X86ISD::FMAX;
8528 break;
8529 case ISD::SETULE:
8530 // This can be a max, but if either operand is a NaN we need it to
8531 // preserve the original LHS.
8532 std::swap(LHS, RHS);
8533 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008534 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008535 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008536 Opcode = X86ISD::FMAX;
8537 break;
8538 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008539 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008540
Chris Lattner47b4ce82009-03-11 05:48:52 +00008541 if (Opcode)
8542 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008543 }
Eric Christopherfd179292009-08-27 18:07:15 +00008544
Chris Lattnerd1980a52009-03-12 06:52:53 +00008545 // If this is a select between two integer constants, try to do some
8546 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008547 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8548 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008549 // Don't do this for crazy integer types.
8550 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8551 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008552 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008553 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008554
Chris Lattnercee56e72009-03-13 05:53:31 +00008555 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008556 // Efficiently invertible.
8557 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8558 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8559 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8560 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008561 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008562 }
Eric Christopherfd179292009-08-27 18:07:15 +00008563
Chris Lattnerd1980a52009-03-12 06:52:53 +00008564 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008565 if (FalseC->getAPIntValue() == 0 &&
8566 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008567 if (NeedsCondInvert) // Invert the condition if needed.
8568 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8569 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008570
Chris Lattnerd1980a52009-03-12 06:52:53 +00008571 // Zero extend the condition if needed.
8572 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008573
Chris Lattnercee56e72009-03-13 05:53:31 +00008574 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008575 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008576 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008577 }
Eric Christopherfd179292009-08-27 18:07:15 +00008578
Chris Lattner97a29a52009-03-13 05:22:11 +00008579 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008580 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008581 if (NeedsCondInvert) // Invert the condition if needed.
8582 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8583 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008584
Chris Lattner97a29a52009-03-13 05:22:11 +00008585 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008586 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8587 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008588 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008589 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008590 }
Eric Christopherfd179292009-08-27 18:07:15 +00008591
Chris Lattnercee56e72009-03-13 05:53:31 +00008592 // Optimize cases that will turn into an LEA instruction. This requires
8593 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008594 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008595 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008596 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008597
Chris Lattnercee56e72009-03-13 05:53:31 +00008598 bool isFastMultiplier = false;
8599 if (Diff < 10) {
8600 switch ((unsigned char)Diff) {
8601 default: break;
8602 case 1: // result = add base, cond
8603 case 2: // result = lea base( , cond*2)
8604 case 3: // result = lea base(cond, cond*2)
8605 case 4: // result = lea base( , cond*4)
8606 case 5: // result = lea base(cond, cond*4)
8607 case 8: // result = lea base( , cond*8)
8608 case 9: // result = lea base(cond, cond*8)
8609 isFastMultiplier = true;
8610 break;
8611 }
8612 }
Eric Christopherfd179292009-08-27 18:07:15 +00008613
Chris Lattnercee56e72009-03-13 05:53:31 +00008614 if (isFastMultiplier) {
8615 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8616 if (NeedsCondInvert) // Invert the condition if needed.
8617 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8618 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008619
Chris Lattnercee56e72009-03-13 05:53:31 +00008620 // Zero extend the condition if needed.
8621 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8622 Cond);
8623 // Scale the condition by the difference.
8624 if (Diff != 1)
8625 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8626 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008627
Chris Lattnercee56e72009-03-13 05:53:31 +00008628 // Add the base if non-zero.
8629 if (FalseC->getAPIntValue() != 0)
8630 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8631 SDValue(FalseC, 0));
8632 return Cond;
8633 }
Eric Christopherfd179292009-08-27 18:07:15 +00008634 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008635 }
8636 }
Eric Christopherfd179292009-08-27 18:07:15 +00008637
Dan Gohman475871a2008-07-27 21:46:04 +00008638 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008639}
8640
Chris Lattnerd1980a52009-03-12 06:52:53 +00008641/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8642static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8643 TargetLowering::DAGCombinerInfo &DCI) {
8644 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008645
Chris Lattnerd1980a52009-03-12 06:52:53 +00008646 // If the flag operand isn't dead, don't touch this CMOV.
8647 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8648 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008649
Chris Lattnerd1980a52009-03-12 06:52:53 +00008650 // If this is a select between two integer constants, try to do some
8651 // optimizations. Note that the operands are ordered the opposite of SELECT
8652 // operands.
8653 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8654 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8655 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8656 // larger than FalseC (the false value).
8657 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008658
Chris Lattnerd1980a52009-03-12 06:52:53 +00008659 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8660 CC = X86::GetOppositeBranchCondition(CC);
8661 std::swap(TrueC, FalseC);
8662 }
Eric Christopherfd179292009-08-27 18:07:15 +00008663
Chris Lattnerd1980a52009-03-12 06:52:53 +00008664 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008665 // This is efficient for any integer data type (including i8/i16) and
8666 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008667 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8668 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008669 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8670 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008671
Chris Lattnerd1980a52009-03-12 06:52:53 +00008672 // Zero extend the condition if needed.
8673 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008674
Chris Lattnerd1980a52009-03-12 06:52:53 +00008675 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8676 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008677 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008678 if (N->getNumValues() == 2) // Dead flag value?
8679 return DCI.CombineTo(N, Cond, SDValue());
8680 return Cond;
8681 }
Eric Christopherfd179292009-08-27 18:07:15 +00008682
Chris Lattnercee56e72009-03-13 05:53:31 +00008683 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8684 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008685 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8686 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008687 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8688 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008689
Chris Lattner97a29a52009-03-13 05:22:11 +00008690 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008691 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8692 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008693 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8694 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008695
Chris Lattner97a29a52009-03-13 05:22:11 +00008696 if (N->getNumValues() == 2) // Dead flag value?
8697 return DCI.CombineTo(N, Cond, SDValue());
8698 return Cond;
8699 }
Eric Christopherfd179292009-08-27 18:07:15 +00008700
Chris Lattnercee56e72009-03-13 05:53:31 +00008701 // Optimize cases that will turn into an LEA instruction. This requires
8702 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008703 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008704 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008705 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008706
Chris Lattnercee56e72009-03-13 05:53:31 +00008707 bool isFastMultiplier = false;
8708 if (Diff < 10) {
8709 switch ((unsigned char)Diff) {
8710 default: break;
8711 case 1: // result = add base, cond
8712 case 2: // result = lea base( , cond*2)
8713 case 3: // result = lea base(cond, cond*2)
8714 case 4: // result = lea base( , cond*4)
8715 case 5: // result = lea base(cond, cond*4)
8716 case 8: // result = lea base( , cond*8)
8717 case 9: // result = lea base(cond, cond*8)
8718 isFastMultiplier = true;
8719 break;
8720 }
8721 }
Eric Christopherfd179292009-08-27 18:07:15 +00008722
Chris Lattnercee56e72009-03-13 05:53:31 +00008723 if (isFastMultiplier) {
8724 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8725 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008726 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8727 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008728 // Zero extend the condition if needed.
8729 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8730 Cond);
8731 // Scale the condition by the difference.
8732 if (Diff != 1)
8733 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8734 DAG.getConstant(Diff, Cond.getValueType()));
8735
8736 // Add the base if non-zero.
8737 if (FalseC->getAPIntValue() != 0)
8738 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8739 SDValue(FalseC, 0));
8740 if (N->getNumValues() == 2) // Dead flag value?
8741 return DCI.CombineTo(N, Cond, SDValue());
8742 return Cond;
8743 }
Eric Christopherfd179292009-08-27 18:07:15 +00008744 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008745 }
8746 }
8747 return SDValue();
8748}
8749
8750
Evan Cheng0b0cd912009-03-28 05:57:29 +00008751/// PerformMulCombine - Optimize a single multiply with constant into two
8752/// in order to implement it with two cheaper instructions, e.g.
8753/// LEA + SHL, LEA + LEA.
8754static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8755 TargetLowering::DAGCombinerInfo &DCI) {
8756 if (DAG.getMachineFunction().
8757 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8758 return SDValue();
8759
8760 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8761 return SDValue();
8762
Owen Andersone50ed302009-08-10 22:56:29 +00008763 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008764 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008765 return SDValue();
8766
8767 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8768 if (!C)
8769 return SDValue();
8770 uint64_t MulAmt = C->getZExtValue();
8771 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8772 return SDValue();
8773
8774 uint64_t MulAmt1 = 0;
8775 uint64_t MulAmt2 = 0;
8776 if ((MulAmt % 9) == 0) {
8777 MulAmt1 = 9;
8778 MulAmt2 = MulAmt / 9;
8779 } else if ((MulAmt % 5) == 0) {
8780 MulAmt1 = 5;
8781 MulAmt2 = MulAmt / 5;
8782 } else if ((MulAmt % 3) == 0) {
8783 MulAmt1 = 3;
8784 MulAmt2 = MulAmt / 3;
8785 }
8786 if (MulAmt2 &&
8787 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8788 DebugLoc DL = N->getDebugLoc();
8789
8790 if (isPowerOf2_64(MulAmt2) &&
8791 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8792 // If second multiplifer is pow2, issue it first. We want the multiply by
8793 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8794 // is an add.
8795 std::swap(MulAmt1, MulAmt2);
8796
8797 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008798 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008799 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008800 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008801 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008802 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008803 DAG.getConstant(MulAmt1, VT));
8804
Eric Christopherfd179292009-08-27 18:07:15 +00008805 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008806 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008807 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008808 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008809 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008810 DAG.getConstant(MulAmt2, VT));
8811
8812 // Do not add new nodes to DAG combiner worklist.
8813 DCI.CombineTo(N, NewMul, false);
8814 }
8815 return SDValue();
8816}
8817
8818
Nate Begeman740ab032009-01-26 00:52:55 +00008819/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8820/// when possible.
8821static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8822 const X86Subtarget *Subtarget) {
8823 // On X86 with SSE2 support, we can transform this to a vector shift if
8824 // all elements are shifted by the same amount. We can't do this in legalize
8825 // because the a constant vector is typically transformed to a constant pool
8826 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008827 if (!Subtarget->hasSSE2())
8828 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008829
Owen Andersone50ed302009-08-10 22:56:29 +00008830 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008831 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008832 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008833
Mon P Wang3becd092009-01-28 08:12:05 +00008834 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008835 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008836 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008837 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008838 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8839 unsigned NumElts = VT.getVectorNumElements();
8840 unsigned i = 0;
8841 for (; i != NumElts; ++i) {
8842 SDValue Arg = ShAmtOp.getOperand(i);
8843 if (Arg.getOpcode() == ISD::UNDEF) continue;
8844 BaseShAmt = Arg;
8845 break;
8846 }
8847 for (; i != NumElts; ++i) {
8848 SDValue Arg = ShAmtOp.getOperand(i);
8849 if (Arg.getOpcode() == ISD::UNDEF) continue;
8850 if (Arg != BaseShAmt) {
8851 return SDValue();
8852 }
8853 }
8854 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008855 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008856 SDValue InVec = ShAmtOp.getOperand(0);
8857 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8858 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8859 unsigned i = 0;
8860 for (; i != NumElts; ++i) {
8861 SDValue Arg = InVec.getOperand(i);
8862 if (Arg.getOpcode() == ISD::UNDEF) continue;
8863 BaseShAmt = Arg;
8864 break;
8865 }
8866 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8867 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8868 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8869 if (C->getZExtValue() == SplatIdx)
8870 BaseShAmt = InVec.getOperand(1);
8871 }
8872 }
8873 if (BaseShAmt.getNode() == 0)
8874 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8875 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008876 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008877 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008878
Mon P Wangefa42202009-09-03 19:56:25 +00008879 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00008880 if (EltVT.bitsGT(MVT::i32))
8881 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8882 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00008883 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008884
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008885 // The shift amount is identical so we can do a vector shift.
8886 SDValue ValOp = N->getOperand(0);
8887 switch (N->getOpcode()) {
8888 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008889 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008890 break;
8891 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008892 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008893 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008894 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008895 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008896 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008897 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008898 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008899 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008900 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008901 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008902 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008903 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008904 break;
8905 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008906 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008907 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008908 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008909 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008910 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008911 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008912 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008913 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008914 break;
8915 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008916 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008917 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008918 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008919 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008920 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008921 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008922 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008923 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008924 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008925 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008926 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008927 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008928 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008929 }
8930 return SDValue();
8931}
8932
Chris Lattner149a4e52008-02-22 02:09:43 +00008933/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008934static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008935 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008936 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8937 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008938 // A preferable solution to the general problem is to figure out the right
8939 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008940
8941 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008942 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008943 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008944 if (VT.getSizeInBits() != 64)
8945 return SDValue();
8946
Devang Patel578efa92009-06-05 21:57:13 +00008947 const Function *F = DAG.getMachineFunction().getFunction();
8948 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00008949 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00008950 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008951 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008952 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008953 isa<LoadSDNode>(St->getValue()) &&
8954 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8955 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008956 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008957 LoadSDNode *Ld = 0;
8958 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008959 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008960 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008961 // Must be a store of a load. We currently handle two cases: the load
8962 // is a direct child, and it's under an intervening TokenFactor. It is
8963 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008964 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008965 Ld = cast<LoadSDNode>(St->getChain());
8966 else if (St->getValue().hasOneUse() &&
8967 ChainVal->getOpcode() == ISD::TokenFactor) {
8968 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008969 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008970 TokenFactorIndex = i;
8971 Ld = cast<LoadSDNode>(St->getValue());
8972 } else
8973 Ops.push_back(ChainVal->getOperand(i));
8974 }
8975 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008976
Evan Cheng536e6672009-03-12 05:59:15 +00008977 if (!Ld || !ISD::isNormalLoad(Ld))
8978 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008979
Evan Cheng536e6672009-03-12 05:59:15 +00008980 // If this is not the MMX case, i.e. we are just turning i64 load/store
8981 // into f64 load/store, avoid the transformation if there are multiple
8982 // uses of the loaded value.
8983 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8984 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008985
Evan Cheng536e6672009-03-12 05:59:15 +00008986 DebugLoc LdDL = Ld->getDebugLoc();
8987 DebugLoc StDL = N->getDebugLoc();
8988 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8989 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8990 // pair instead.
8991 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008992 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00008993 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8994 Ld->getBasePtr(), Ld->getSrcValue(),
8995 Ld->getSrcValueOffset(), Ld->isVolatile(),
8996 Ld->getAlignment());
8997 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008998 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008999 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009000 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009001 Ops.size());
9002 }
Evan Cheng536e6672009-03-12 05:59:15 +00009003 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009004 St->getSrcValue(), St->getSrcValueOffset(),
9005 St->isVolatile(), St->getAlignment());
9006 }
Evan Cheng536e6672009-03-12 05:59:15 +00009007
9008 // Otherwise, lower to two pairs of 32-bit loads / stores.
9009 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009010 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9011 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009012
Owen Anderson825b72b2009-08-11 20:47:22 +00009013 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009014 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9015 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009016 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009017 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9018 Ld->isVolatile(),
9019 MinAlign(Ld->getAlignment(), 4));
9020
9021 SDValue NewChain = LoLd.getValue(1);
9022 if (TokenFactorIndex != -1) {
9023 Ops.push_back(LoLd);
9024 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009025 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009026 Ops.size());
9027 }
9028
9029 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009030 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9031 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009032
9033 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9034 St->getSrcValue(), St->getSrcValueOffset(),
9035 St->isVolatile(), St->getAlignment());
9036 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9037 St->getSrcValue(),
9038 St->getSrcValueOffset() + 4,
9039 St->isVolatile(),
9040 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009041 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009042 }
Dan Gohman475871a2008-07-27 21:46:04 +00009043 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009044}
9045
Chris Lattner6cf73262008-01-25 06:14:17 +00009046/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9047/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009048static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009049 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9050 // F[X]OR(0.0, x) -> x
9051 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009052 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9053 if (C->getValueAPF().isPosZero())
9054 return N->getOperand(1);
9055 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9056 if (C->getValueAPF().isPosZero())
9057 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009058 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009059}
9060
9061/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009062static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009063 // FAND(0.0, x) -> 0.0
9064 // FAND(x, 0.0) -> 0.0
9065 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9066 if (C->getValueAPF().isPosZero())
9067 return N->getOperand(0);
9068 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9069 if (C->getValueAPF().isPosZero())
9070 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009071 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009072}
9073
Dan Gohmane5af2d32009-01-29 01:59:02 +00009074static SDValue PerformBTCombine(SDNode *N,
9075 SelectionDAG &DAG,
9076 TargetLowering::DAGCombinerInfo &DCI) {
9077 // BT ignores high bits in the bit index operand.
9078 SDValue Op1 = N->getOperand(1);
9079 if (Op1.hasOneUse()) {
9080 unsigned BitWidth = Op1.getValueSizeInBits();
9081 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9082 APInt KnownZero, KnownOne;
9083 TargetLowering::TargetLoweringOpt TLO(DAG);
9084 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9085 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9086 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9087 DCI.CommitTargetLoweringOpt(TLO);
9088 }
9089 return SDValue();
9090}
Chris Lattner83e6c992006-10-04 06:57:07 +00009091
Eli Friedman7a5e5552009-06-07 06:52:44 +00009092static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9093 SDValue Op = N->getOperand(0);
9094 if (Op.getOpcode() == ISD::BIT_CONVERT)
9095 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009096 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009097 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009098 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009099 OpVT.getVectorElementType().getSizeInBits()) {
9100 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9101 }
9102 return SDValue();
9103}
9104
Owen Anderson99177002009-06-29 18:04:45 +00009105// On X86 and X86-64, atomic operations are lowered to locked instructions.
9106// Locked instructions, in turn, have implicit fence semantics (all memory
9107// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009108// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009109// fence-atomic-fence.
9110static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9111 SDValue atomic = N->getOperand(0);
9112 switch (atomic.getOpcode()) {
9113 case ISD::ATOMIC_CMP_SWAP:
9114 case ISD::ATOMIC_SWAP:
9115 case ISD::ATOMIC_LOAD_ADD:
9116 case ISD::ATOMIC_LOAD_SUB:
9117 case ISD::ATOMIC_LOAD_AND:
9118 case ISD::ATOMIC_LOAD_OR:
9119 case ISD::ATOMIC_LOAD_XOR:
9120 case ISD::ATOMIC_LOAD_NAND:
9121 case ISD::ATOMIC_LOAD_MIN:
9122 case ISD::ATOMIC_LOAD_MAX:
9123 case ISD::ATOMIC_LOAD_UMIN:
9124 case ISD::ATOMIC_LOAD_UMAX:
9125 break;
9126 default:
9127 return SDValue();
9128 }
Eric Christopherfd179292009-08-27 18:07:15 +00009129
Owen Anderson99177002009-06-29 18:04:45 +00009130 SDValue fence = atomic.getOperand(0);
9131 if (fence.getOpcode() != ISD::MEMBARRIER)
9132 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009133
Owen Anderson99177002009-06-29 18:04:45 +00009134 switch (atomic.getOpcode()) {
9135 case ISD::ATOMIC_CMP_SWAP:
9136 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9137 atomic.getOperand(1), atomic.getOperand(2),
9138 atomic.getOperand(3));
9139 case ISD::ATOMIC_SWAP:
9140 case ISD::ATOMIC_LOAD_ADD:
9141 case ISD::ATOMIC_LOAD_SUB:
9142 case ISD::ATOMIC_LOAD_AND:
9143 case ISD::ATOMIC_LOAD_OR:
9144 case ISD::ATOMIC_LOAD_XOR:
9145 case ISD::ATOMIC_LOAD_NAND:
9146 case ISD::ATOMIC_LOAD_MIN:
9147 case ISD::ATOMIC_LOAD_MAX:
9148 case ISD::ATOMIC_LOAD_UMIN:
9149 case ISD::ATOMIC_LOAD_UMAX:
9150 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9151 atomic.getOperand(1), atomic.getOperand(2));
9152 default:
9153 return SDValue();
9154 }
9155}
9156
Dan Gohman475871a2008-07-27 21:46:04 +00009157SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009158 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009159 SelectionDAG &DAG = DCI.DAG;
9160 switch (N->getOpcode()) {
9161 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009162 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009163 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009164 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009165 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009166 case ISD::SHL:
9167 case ISD::SRA:
9168 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009169 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009170 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009171 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9172 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009173 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009174 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009175 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009176 }
9177
Dan Gohman475871a2008-07-27 21:46:04 +00009178 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009179}
9180
Evan Cheng60c07e12006-07-05 22:17:51 +00009181//===----------------------------------------------------------------------===//
9182// X86 Inline Assembly Support
9183//===----------------------------------------------------------------------===//
9184
Chris Lattnerb8105652009-07-20 17:51:36 +00009185static bool LowerToBSwap(CallInst *CI) {
9186 // FIXME: this should verify that we are targetting a 486 or better. If not,
9187 // we will turn this bswap into something that will be lowered to logical ops
9188 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9189 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009190
Chris Lattnerb8105652009-07-20 17:51:36 +00009191 // Verify this is a simple bswap.
9192 if (CI->getNumOperands() != 2 ||
9193 CI->getType() != CI->getOperand(1)->getType() ||
9194 !CI->getType()->isInteger())
9195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009196
Chris Lattnerb8105652009-07-20 17:51:36 +00009197 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9198 if (!Ty || Ty->getBitWidth() % 16 != 0)
9199 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009200
Chris Lattnerb8105652009-07-20 17:51:36 +00009201 // Okay, we can do this xform, do so now.
9202 const Type *Tys[] = { Ty };
9203 Module *M = CI->getParent()->getParent()->getParent();
9204 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009205
Chris Lattnerb8105652009-07-20 17:51:36 +00009206 Value *Op = CI->getOperand(1);
9207 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009208
Chris Lattnerb8105652009-07-20 17:51:36 +00009209 CI->replaceAllUsesWith(Op);
9210 CI->eraseFromParent();
9211 return true;
9212}
9213
9214bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9215 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9216 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9217
9218 std::string AsmStr = IA->getAsmString();
9219
9220 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9221 std::vector<std::string> AsmPieces;
9222 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9223
9224 switch (AsmPieces.size()) {
9225 default: return false;
9226 case 1:
9227 AsmStr = AsmPieces[0];
9228 AsmPieces.clear();
9229 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9230
9231 // bswap $0
9232 if (AsmPieces.size() == 2 &&
9233 (AsmPieces[0] == "bswap" ||
9234 AsmPieces[0] == "bswapq" ||
9235 AsmPieces[0] == "bswapl") &&
9236 (AsmPieces[1] == "$0" ||
9237 AsmPieces[1] == "${0:q}")) {
9238 // No need to check constraints, nothing other than the equivalent of
9239 // "=r,0" would be valid here.
9240 return LowerToBSwap(CI);
9241 }
9242 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009243 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009244 AsmPieces.size() == 3 &&
9245 AsmPieces[0] == "rorw" &&
9246 AsmPieces[1] == "$$8," &&
9247 AsmPieces[2] == "${0:w}" &&
9248 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9249 return LowerToBSwap(CI);
9250 }
9251 break;
9252 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009253 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009254 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009255 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9256 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9257 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9258 std::vector<std::string> Words;
9259 SplitString(AsmPieces[0], Words, " \t");
9260 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9261 Words.clear();
9262 SplitString(AsmPieces[1], Words, " \t");
9263 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9264 Words.clear();
9265 SplitString(AsmPieces[2], Words, " \t,");
9266 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9267 Words[2] == "%edx") {
9268 return LowerToBSwap(CI);
9269 }
9270 }
9271 }
9272 }
9273 break;
9274 }
9275 return false;
9276}
9277
9278
9279
Chris Lattnerf4dff842006-07-11 02:54:03 +00009280/// getConstraintType - Given a constraint letter, return the type of
9281/// constraint it is for this target.
9282X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009283X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9284 if (Constraint.size() == 1) {
9285 switch (Constraint[0]) {
9286 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009287 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009288 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009289 case 'r':
9290 case 'R':
9291 case 'l':
9292 case 'q':
9293 case 'Q':
9294 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009295 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009296 case 'Y':
9297 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009298 case 'e':
9299 case 'Z':
9300 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009301 default:
9302 break;
9303 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009304 }
Chris Lattner4234f572007-03-25 02:14:49 +00009305 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009306}
9307
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009308/// LowerXConstraint - try to replace an X constraint, which matches anything,
9309/// with another that has more specific requirements based on the type of the
9310/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009311const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009312LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009313 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9314 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009315 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009316 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009317 return "Y";
9318 if (Subtarget->hasSSE1())
9319 return "x";
9320 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009321
Chris Lattner5e764232008-04-26 23:02:14 +00009322 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009323}
9324
Chris Lattner48884cd2007-08-25 00:47:38 +00009325/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9326/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009327void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009328 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009329 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009330 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009331 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009332 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009333
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009334 switch (Constraint) {
9335 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009336 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009337 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009338 if (C->getZExtValue() <= 31) {
9339 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009340 break;
9341 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009342 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009343 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009344 case 'J':
9345 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009346 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009347 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9348 break;
9349 }
9350 }
9351 return;
9352 case 'K':
9353 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009354 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009355 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9356 break;
9357 }
9358 }
9359 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009360 case 'N':
9361 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009362 if (C->getZExtValue() <= 255) {
9363 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009364 break;
9365 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009366 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009367 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009368 case 'e': {
9369 // 32-bit signed value
9370 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9371 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009372 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9373 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009374 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009375 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009376 break;
9377 }
9378 // FIXME gcc accepts some relocatable values here too, but only in certain
9379 // memory models; it's complicated.
9380 }
9381 return;
9382 }
9383 case 'Z': {
9384 // 32-bit unsigned value
9385 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9386 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009387 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9388 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009389 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9390 break;
9391 }
9392 }
9393 // FIXME gcc accepts some relocatable values here too, but only in certain
9394 // memory models; it's complicated.
9395 return;
9396 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009397 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009398 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009399 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009400 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009401 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009402 break;
9403 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009404
Chris Lattnerdc43a882007-05-03 16:52:29 +00009405 // If we are in non-pic codegen mode, we allow the address of a global (with
9406 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009407 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009408 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009409
Chris Lattner49921962009-05-08 18:23:14 +00009410 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9411 while (1) {
9412 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9413 Offset += GA->getOffset();
9414 break;
9415 } else if (Op.getOpcode() == ISD::ADD) {
9416 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9417 Offset += C->getZExtValue();
9418 Op = Op.getOperand(0);
9419 continue;
9420 }
9421 } else if (Op.getOpcode() == ISD::SUB) {
9422 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9423 Offset += -C->getZExtValue();
9424 Op = Op.getOperand(0);
9425 continue;
9426 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009427 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009428
Chris Lattner49921962009-05-08 18:23:14 +00009429 // Otherwise, this isn't something we can handle, reject it.
9430 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009431 }
Eric Christopherfd179292009-08-27 18:07:15 +00009432
Chris Lattner36c25012009-07-10 07:34:39 +00009433 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009434 // If we require an extra load to get this address, as in PIC mode, we
9435 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009436 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9437 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009438 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009439
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009440 if (hasMemory)
9441 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9442 else
9443 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009444 Result = Op;
9445 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009446 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009448
Gabor Greifba36cb52008-08-28 21:40:38 +00009449 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009450 Ops.push_back(Result);
9451 return;
9452 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009453 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9454 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009455}
9456
Chris Lattner259e97c2006-01-31 19:43:35 +00009457std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009458getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009459 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009460 if (Constraint.size() == 1) {
9461 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009462 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009463 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009464 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9465 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009466 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009467 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9468 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9469 X86::R10D,X86::R11D,X86::R12D,
9470 X86::R13D,X86::R14D,X86::R15D,
9471 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009472 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009473 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9474 X86::SI, X86::DI, X86::R8W,X86::R9W,
9475 X86::R10W,X86::R11W,X86::R12W,
9476 X86::R13W,X86::R14W,X86::R15W,
9477 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009478 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009479 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9480 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9481 X86::R10B,X86::R11B,X86::R12B,
9482 X86::R13B,X86::R14B,X86::R15B,
9483 X86::BPL, X86::SPL, 0);
9484
Owen Anderson825b72b2009-08-11 20:47:22 +00009485 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009486 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9487 X86::RSI, X86::RDI, X86::R8, X86::R9,
9488 X86::R10, X86::R11, X86::R12,
9489 X86::R13, X86::R14, X86::R15,
9490 X86::RBP, X86::RSP, 0);
9491
9492 break;
9493 }
Eric Christopherfd179292009-08-27 18:07:15 +00009494 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009495 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009496 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009497 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009498 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009499 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009500 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009501 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009502 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009503 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9504 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009505 }
9506 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009507
Chris Lattner1efa40f2006-02-22 00:56:39 +00009508 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009509}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009510
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009511std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009512X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009513 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009514 // First, see if this is a constraint that directly corresponds to an LLVM
9515 // register class.
9516 if (Constraint.size() == 1) {
9517 // GCC Constraint Letters
9518 switch (Constraint[0]) {
9519 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009520 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009521 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009522 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009523 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009524 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009525 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009526 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009527 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009528 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009529 case 'R': // LEGACY_REGS
9530 if (VT == MVT::i8)
9531 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9532 if (VT == MVT::i16)
9533 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9534 if (VT == MVT::i32 || !Subtarget->is64Bit())
9535 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9536 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009537 case 'f': // FP Stack registers.
9538 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9539 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009540 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009541 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009542 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009543 return std::make_pair(0U, X86::RFP64RegisterClass);
9544 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009545 case 'y': // MMX_REGS if MMX allowed.
9546 if (!Subtarget->hasMMX()) break;
9547 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009548 case 'Y': // SSE_REGS if SSE2 allowed
9549 if (!Subtarget->hasSSE2()) break;
9550 // FALL THROUGH.
9551 case 'x': // SSE_REGS if SSE1 allowed
9552 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009553
Owen Anderson825b72b2009-08-11 20:47:22 +00009554 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009555 default: break;
9556 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009557 case MVT::f32:
9558 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009559 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009560 case MVT::f64:
9561 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009562 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009563 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009564 case MVT::v16i8:
9565 case MVT::v8i16:
9566 case MVT::v4i32:
9567 case MVT::v2i64:
9568 case MVT::v4f32:
9569 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009570 return std::make_pair(0U, X86::VR128RegisterClass);
9571 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009572 break;
9573 }
9574 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009575
Chris Lattnerf76d1802006-07-31 23:26:50 +00009576 // Use the default implementation in TargetLowering to convert the register
9577 // constraint into a member of a register class.
9578 std::pair<unsigned, const TargetRegisterClass*> Res;
9579 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009580
9581 // Not found as a standard register?
9582 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009583 // Map st(0) -> st(7) -> ST0
9584 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9585 tolower(Constraint[1]) == 's' &&
9586 tolower(Constraint[2]) == 't' &&
9587 Constraint[3] == '(' &&
9588 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9589 Constraint[5] == ')' &&
9590 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009591
Chris Lattner56d77c72009-09-13 22:41:48 +00009592 Res.first = X86::ST0+Constraint[4]-'0';
9593 Res.second = X86::RFP80RegisterClass;
9594 return Res;
9595 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009596
Chris Lattner56d77c72009-09-13 22:41:48 +00009597 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009598 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +00009599 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009600 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009601 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009602 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009603
9604 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009605 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009606 Res.first = X86::EFLAGS;
9607 Res.second = X86::CCRRegisterClass;
9608 return Res;
9609 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009610
Dale Johannesen330169f2008-11-13 21:52:36 +00009611 // 'A' means EAX + EDX.
9612 if (Constraint == "A") {
9613 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009614 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009615 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009616 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009617 return Res;
9618 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009619
Chris Lattnerf76d1802006-07-31 23:26:50 +00009620 // Otherwise, check to see if this is a register class of the wrong value
9621 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9622 // turn into {ax},{dx}.
9623 if (Res.second->hasType(VT))
9624 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009625
Chris Lattnerf76d1802006-07-31 23:26:50 +00009626 // All of the single-register GCC register classes map their values onto
9627 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9628 // really want an 8-bit or 32-bit register, map to the appropriate register
9629 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009630 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009631 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009632 unsigned DestReg = 0;
9633 switch (Res.first) {
9634 default: break;
9635 case X86::AX: DestReg = X86::AL; break;
9636 case X86::DX: DestReg = X86::DL; break;
9637 case X86::CX: DestReg = X86::CL; break;
9638 case X86::BX: DestReg = X86::BL; break;
9639 }
9640 if (DestReg) {
9641 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009642 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009643 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009644 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009645 unsigned DestReg = 0;
9646 switch (Res.first) {
9647 default: break;
9648 case X86::AX: DestReg = X86::EAX; break;
9649 case X86::DX: DestReg = X86::EDX; break;
9650 case X86::CX: DestReg = X86::ECX; break;
9651 case X86::BX: DestReg = X86::EBX; break;
9652 case X86::SI: DestReg = X86::ESI; break;
9653 case X86::DI: DestReg = X86::EDI; break;
9654 case X86::BP: DestReg = X86::EBP; break;
9655 case X86::SP: DestReg = X86::ESP; break;
9656 }
9657 if (DestReg) {
9658 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009659 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009660 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009661 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009662 unsigned DestReg = 0;
9663 switch (Res.first) {
9664 default: break;
9665 case X86::AX: DestReg = X86::RAX; break;
9666 case X86::DX: DestReg = X86::RDX; break;
9667 case X86::CX: DestReg = X86::RCX; break;
9668 case X86::BX: DestReg = X86::RBX; break;
9669 case X86::SI: DestReg = X86::RSI; break;
9670 case X86::DI: DestReg = X86::RDI; break;
9671 case X86::BP: DestReg = X86::RBP; break;
9672 case X86::SP: DestReg = X86::RSP; break;
9673 }
9674 if (DestReg) {
9675 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009676 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009677 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009678 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009679 } else if (Res.second == X86::FR32RegisterClass ||
9680 Res.second == X86::FR64RegisterClass ||
9681 Res.second == X86::VR128RegisterClass) {
9682 // Handle references to XMM physical registers that got mapped into the
9683 // wrong class. This can happen with constraints like {xmm0} where the
9684 // target independent register mapper will just pick the first match it can
9685 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009686 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009687 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009688 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009689 Res.second = X86::FR64RegisterClass;
9690 else if (X86::VR128RegisterClass->hasType(VT))
9691 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009692 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009693
Chris Lattnerf76d1802006-07-31 23:26:50 +00009694 return Res;
9695}
Mon P Wang0c397192008-10-30 08:01:45 +00009696
9697//===----------------------------------------------------------------------===//
9698// X86 Widen vector type
9699//===----------------------------------------------------------------------===//
9700
9701/// getWidenVectorType: given a vector type, returns the type to widen
9702/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009703/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009704/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009705/// scalarizing vs using the wider vector type.
9706
Owen Andersone50ed302009-08-10 22:56:29 +00009707EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009708 assert(VT.isVector());
9709 if (isTypeLegal(VT))
9710 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009711
Mon P Wang0c397192008-10-30 08:01:45 +00009712 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9713 // type based on element type. This would speed up our search (though
9714 // it may not be worth it since the size of the list is relatively
9715 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009716 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009717 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009718
Mon P Wang0c397192008-10-30 08:01:45 +00009719 // On X86, it make sense to widen any vector wider than 1
9720 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009721 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009722
Owen Anderson825b72b2009-08-11 20:47:22 +00009723 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9724 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9725 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009726
9727 if (isTypeLegal(SVT) &&
9728 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009729 SVT.getVectorNumElements() > NElts)
9730 return SVT;
9731 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009732 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009733}