blob: dacb2c3b2567bbf1ec64b8522c545c9f0213de4b [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
336 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000337 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000339 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000348
Evan Chengd2cde682008-03-10 19:38:10 +0000349 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000351
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Devang Patel24f20e02009-08-22 17:12:53 +0000376 // Use the default ISD::DBG_STOPPOINT.
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000378 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000379 if (!Subtarget->isTargetDarwin() &&
380 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000381 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
383 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000384 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
388 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
389 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000390 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000391 setExceptionPointerRegister(X86::RAX);
392 setExceptionSelectorRegister(X86::RDX);
393 } else {
394 setExceptionPointerRegister(X86::EAX);
395 setExceptionSelectorRegister(X86::EDX);
396 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
398 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000403
Nate Begemanacc398c2006-01-25 18:21:52 +0000404 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VASTART , MVT::Other, Custom);
406 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Custom);
409 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VAARG , MVT::Other, Expand);
412 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 }
Evan Chengae642192007-03-02 23:16:35 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
416 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000421 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000423
Evan Chengc7ce29b2009-02-13 22:36:38 +0000424 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000425 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
428 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000429
Evan Cheng223547a2006-01-31 22:28:30 +0000430 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::FABS , MVT::f64, Custom);
432 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000433
434 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::FNEG , MVT::f64, Custom);
436 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000437
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
440 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000441
Evan Chengd25e9e82006-02-02 00:28:23 +0000442 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FSIN , MVT::f64, Expand);
444 setOperationAction(ISD::FCOS , MVT::f64, Expand);
445 setOperationAction(ISD::FSIN , MVT::f32, Expand);
446 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000447
Chris Lattnera54aa942006-01-29 06:26:08 +0000448 // Expand FP immediates into loads from the stack, except for the special
449 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 addLegalFPImmediate(APFloat(+0.0)); // xorpd
451 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000452 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453 // Use SSE for f32, x87 for f64.
454 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
456 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
461 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
468 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
470 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::FSIN , MVT::f32, Expand);
472 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
Nate Begemane1795842008-02-14 08:57:00 +0000474 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000475 addLegalFPImmediate(APFloat(+0.0f)); // xorps
476 addLegalFPImmediate(APFloat(+0.0)); // FLD0
477 addLegalFPImmediate(APFloat(+1.0)); // FLD1
478 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
479 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
480
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
483 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000485 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000487 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
489 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
492 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
494 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000495
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
498 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000499 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000500 addLegalFPImmediate(APFloat(+0.0)); // FLD0
501 addLegalFPImmediate(APFloat(+1.0)); // FLD1
502 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
503 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000504 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
505 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
506 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
507 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000508 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000509
Dale Johannesen59a58732007-08-05 18:49:15 +0000510 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000511 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
513 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
514 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000515 {
516 bool ignored;
517 APFloat TmpFlt(+0.0);
518 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
519 &ignored);
520 addLegalFPImmediate(TmpFlt); // FLD0
521 TmpFlt.changeSign();
522 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
523 APFloat TmpFlt2(+1.0);
524 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
525 &ignored);
526 addLegalFPImmediate(TmpFlt2); // FLD1
527 TmpFlt2.changeSign();
528 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
529 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000530
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
533 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000534 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000535 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000536
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000537 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
539 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
540 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::FLOG, MVT::f80, Expand);
543 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
544 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
545 setOperationAction(ISD::FEXP, MVT::f80, Expand);
546 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000547
Mon P Wangf007a8b2008-11-06 05:31:54 +0000548 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000549 // (for widening) or expand (for scalarization). Then we will selectively
550 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
552 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
553 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
568 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
569 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000601 }
602
Evan Chengc7ce29b2009-02-13 22:36:38 +0000603 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
604 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000605 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
607 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
608 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
609 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
610 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000611
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
613 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
614 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
615 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
618 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
619 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
620 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
623 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000624
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::AND, MVT::v8i8, Promote);
626 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
627 setOperationAction(ISD::AND, MVT::v4i16, Promote);
628 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
629 setOperationAction(ISD::AND, MVT::v2i32, Promote);
630 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
631 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000632
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::OR, MVT::v8i8, Promote);
634 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
635 setOperationAction(ISD::OR, MVT::v4i16, Promote);
636 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
637 setOperationAction(ISD::OR, MVT::v2i32, Promote);
638 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
639 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000640
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
642 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
643 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
644 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
645 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
646 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
647 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000648
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
650 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
651 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
652 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
653 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
654 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
655 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
656 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
657 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
660 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
661 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
662 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
663 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
666 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
667 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
668 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000669
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
671 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
672 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
673 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
678 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
679 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
680 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
681 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
682 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
683 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
684 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
685 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 }
687
Evan Cheng92722532009-03-26 23:06:32 +0000688 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000690
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
692 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
693 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
694 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
695 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
696 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
697 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
698 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
699 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
700 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
701 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000703 }
704
Evan Cheng92722532009-03-26 23:06:32 +0000705 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000707
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000708 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
709 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
711 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
712 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
713 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
716 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
717 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
718 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
719 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
720 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
721 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
722 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
723 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
724 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
725 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
726 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
727 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
728 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
729 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
730 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000731
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
733 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
734 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
735 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000736
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
738 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
740 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
741 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000742
Evan Cheng2c3ae372006-04-12 21:21:57 +0000743 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
745 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000746 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000747 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000748 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000749 // Do not attempt to custom lower non-128-bit vectors
750 if (!VT.is128BitVector())
751 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::BUILD_VECTOR,
753 VT.getSimpleVT().SimpleTy, Custom);
754 setOperationAction(ISD::VECTOR_SHUFFLE,
755 VT.getSimpleVT().SimpleTy, Custom);
756 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
757 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000758 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000759
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
761 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
762 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
763 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
764 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
765 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000766
Nate Begemancdd1eec2008-02-12 22:51:28 +0000767 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
769 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000770 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000771
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000772 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
774 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000775 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000776
777 // Do not attempt to promote non-128-bit vectors
778 if (!VT.is128BitVector()) {
779 continue;
780 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000781 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000783 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000785 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000787 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000789 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000794
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
797 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
798 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
799 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000800
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
802 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000803 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
805 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000806 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000807 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000808
Nate Begeman14d12ca2008-02-11 04:19:36 +0000809 if (Subtarget->hasSSE41()) {
810 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000812
813 // i8 and i16 vectors are custom , because the source register and source
814 // source memory operand types are not the same width. f32 vectors are
815 // custom since the immediate controlling the insert encodes additional
816 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
818 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
819 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
820 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
824 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
825 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826
827 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
829 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 }
831 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832
Nate Begeman30a0de92008-07-17 16:51:19 +0000833 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000835 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
David Greene9b9838d2009-06-29 16:47:10 +0000837 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
839 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
840 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
841 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
844 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
845 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
846 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
847 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
848 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
849 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
850 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
851 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
852 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
853 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
854 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
855 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
856 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
857 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000858
859 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
861 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
862 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
863 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
864 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
865 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
866 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
867 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
868 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
869 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
870 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
871 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
873 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000874
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
876 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
877 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
878 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
881 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
882 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
883 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
884 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000885
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
887 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
888 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
890 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
891 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000892
893#if 0
894 // Not sure we want to do this since there are no 256-bit integer
895 // operations in AVX
896
897 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
898 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
900 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000901
902 // Do not attempt to custom lower non-power-of-2 vectors
903 if (!isPowerOf2_32(VT.getVectorNumElements()))
904 continue;
905
906 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
907 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
908 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
909 }
910
911 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
913 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000914 }
David Greene9b9838d2009-06-29 16:47:10 +0000915#endif
916
917#if 0
918 // Not sure we want to do this since there are no 256-bit integer
919 // operations in AVX
920
921 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
922 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
924 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000925
926 if (!VT.is256BitVector()) {
927 continue;
928 }
929 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000933 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000935 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000937 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000939 }
940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000942#endif
943 }
944
Evan Cheng6be2c582006-04-05 23:38:46 +0000945 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000947
Bill Wendling74c37652008-12-09 22:08:41 +0000948 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::SADDO, MVT::i32, Custom);
950 setOperationAction(ISD::SADDO, MVT::i64, Custom);
951 setOperationAction(ISD::UADDO, MVT::i32, Custom);
952 setOperationAction(ISD::UADDO, MVT::i64, Custom);
953 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
954 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
955 setOperationAction(ISD::USUBO, MVT::i32, Custom);
956 setOperationAction(ISD::USUBO, MVT::i64, Custom);
957 setOperationAction(ISD::SMULO, MVT::i32, Custom);
958 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000959
Evan Chengd54f2d52009-03-31 19:38:51 +0000960 if (!Subtarget->is64Bit()) {
961 // These libcalls are not available in 32-bit.
962 setLibcallName(RTLIB::SHL_I128, 0);
963 setLibcallName(RTLIB::SRL_I128, 0);
964 setLibcallName(RTLIB::SRA_I128, 0);
965 }
966
Evan Cheng206ee9d2006-07-07 08:33:52 +0000967 // We have target-specific dag combine patterns for the following nodes:
968 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000969 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000970 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000971 setTargetDAGCombine(ISD::SHL);
972 setTargetDAGCombine(ISD::SRA);
973 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000974 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000975 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000976 if (Subtarget->is64Bit())
977 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000978
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000979 computeRegisterProperties();
980
Evan Cheng87ed7162006-02-14 08:25:08 +0000981 // FIXME: These should be based on subtarget info. Plus, the values should
982 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000983 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
984 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
985 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000986 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000987 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000988}
989
Scott Michel5b8f82e2008-03-10 15:42:14 +0000990
Owen Anderson825b72b2009-08-11 20:47:22 +0000991MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
992 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000993}
994
995
Evan Cheng29286502008-01-23 23:17:41 +0000996/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
997/// the desired ByVal argument alignment.
998static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
999 if (MaxAlign == 16)
1000 return;
1001 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1002 if (VTy->getBitWidth() == 128)
1003 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001004 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1005 unsigned EltAlign = 0;
1006 getMaxByValAlign(ATy->getElementType(), EltAlign);
1007 if (EltAlign > MaxAlign)
1008 MaxAlign = EltAlign;
1009 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1010 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1011 unsigned EltAlign = 0;
1012 getMaxByValAlign(STy->getElementType(i), EltAlign);
1013 if (EltAlign > MaxAlign)
1014 MaxAlign = EltAlign;
1015 if (MaxAlign == 16)
1016 break;
1017 }
1018 }
1019 return;
1020}
1021
1022/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1023/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001024/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1025/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001026unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001027 if (Subtarget->is64Bit()) {
1028 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001029 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001030 if (TyAlign > 8)
1031 return TyAlign;
1032 return 8;
1033 }
1034
Evan Cheng29286502008-01-23 23:17:41 +00001035 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001036 if (Subtarget->hasSSE1())
1037 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001038 return Align;
1039}
Chris Lattner2b02a442007-02-25 08:29:00 +00001040
Evan Chengf0df0312008-05-15 08:39:06 +00001041/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001042/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001043/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001044/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001045EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001046X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001047 bool isSrcConst, bool isSrcStr,
1048 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001049 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1050 // linux. This is because the stack realignment code can't handle certain
1051 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001052 const Function *F = DAG.getMachineFunction().getFunction();
1053 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1054 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001055 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001057 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001059 }
Evan Chengf0df0312008-05-15 08:39:06 +00001060 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 return MVT::i64;
1062 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001063}
1064
Evan Chengcc415862007-11-09 01:32:10 +00001065/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1066/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001067SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001068 SelectionDAG &DAG) const {
1069 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001070 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001071 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001072 // This doesn't have DebugLoc associated with it, but is not really the
1073 // same as a Register.
1074 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1075 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001076 return Table;
1077}
1078
Bill Wendlingb4202b82009-07-01 18:50:55 +00001079/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001080unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001081 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001082}
1083
Chris Lattner2b02a442007-02-25 08:29:00 +00001084//===----------------------------------------------------------------------===//
1085// Return Value Calling Convention Implementation
1086//===----------------------------------------------------------------------===//
1087
Chris Lattner59ed56b2007-02-28 04:55:35 +00001088#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001089
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001090bool
1091X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1092 const SmallVectorImpl<EVT> &OutTys,
1093 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1094 SelectionDAG &DAG) {
1095 SmallVector<CCValAssign, 16> RVLocs;
1096 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1097 RVLocs, *DAG.getContext());
1098 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1099}
1100
Dan Gohman98ca4f22009-08-05 01:29:28 +00001101SDValue
1102X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001103 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104 const SmallVectorImpl<ISD::OutputArg> &Outs,
1105 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Chris Lattner9774c912007-02-27 05:28:59 +00001107 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001108 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1109 RVLocs, *DAG.getContext());
1110 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001111
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001112 // If this is the first return lowered for this function, add the regs to the
1113 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001114 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001115 for (unsigned i = 0; i != RVLocs.size(); ++i)
1116 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001117 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001118 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001119
Dan Gohman475871a2008-07-27 21:46:04 +00001120 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001121
Dan Gohman475871a2008-07-27 21:46:04 +00001122 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001123 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1124 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001125 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001126
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001127 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001128 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1129 CCValAssign &VA = RVLocs[i];
1130 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001132
Chris Lattner447ff682008-03-11 03:23:40 +00001133 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1134 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001135 if (VA.getLocReg() == X86::ST0 ||
1136 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001137 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1138 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001139 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001141 RetOps.push_back(ValToCopy);
1142 // Don't emit a copytoreg.
1143 continue;
1144 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001145
Evan Cheng242b38b2009-02-23 09:03:22 +00001146 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1147 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001148 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001149 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001150 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001152 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001154 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001155 }
1156
Dale Johannesendd64c412009-02-04 00:33:20 +00001157 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001158 Flag = Chain.getValue(1);
1159 }
Dan Gohman61a92132008-04-21 23:59:07 +00001160
1161 // The x86-64 ABI for returning structs by value requires that we copy
1162 // the sret argument into %rax for the return. We saved the argument into
1163 // a virtual register in the entry block, so now we copy the value out
1164 // and into %rax.
1165 if (Subtarget->is64Bit() &&
1166 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1167 MachineFunction &MF = DAG.getMachineFunction();
1168 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1169 unsigned Reg = FuncInfo->getSRetReturnReg();
1170 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001172 FuncInfo->setSRetReturnReg(Reg);
1173 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001174 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001175
Dale Johannesendd64c412009-02-04 00:33:20 +00001176 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001177 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001178
1179 // RAX now acts like a return value.
1180 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001181 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001182
Chris Lattner447ff682008-03-11 03:23:40 +00001183 RetOps[0] = Chain; // Update chain.
1184
1185 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001186 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001187 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001188
1189 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001191}
1192
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193/// LowerCallResult - Lower the result values of a call into the
1194/// appropriate copies out of appropriate physical registers.
1195///
1196SDValue
1197X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001198 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001199 const SmallVectorImpl<ISD::InputArg> &Ins,
1200 DebugLoc dl, SelectionDAG &DAG,
1201 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001202
Chris Lattnere32bbf62007-02-28 07:09:55 +00001203 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001204 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001205 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001207 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001208 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001209
Chris Lattner3085e152007-02-25 08:59:22 +00001210 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001211 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001212 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001213 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001214
Torok Edwin3f142c32009-02-01 18:15:56 +00001215 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001217 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001218 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001219 }
1220
Chris Lattner8e6da152008-03-10 21:08:41 +00001221 // If this is a call to a function that returns an fp value on the floating
1222 // point stack, but where we prefer to use the value in xmm registers, copy
1223 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001224 if ((VA.getLocReg() == X86::ST0 ||
1225 VA.getLocReg() == X86::ST1) &&
1226 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001229
Evan Cheng79fb3b42009-02-20 20:43:02 +00001230 SDValue Val;
1231 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001232 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1233 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1234 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1238 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001239 } else {
1240 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001242 Val = Chain.getValue(0);
1243 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001244 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1245 } else {
1246 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1247 CopyVT, InFlag).getValue(1);
1248 Val = Chain.getValue(0);
1249 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001250 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001251
Dan Gohman37eed792009-02-04 17:28:58 +00001252 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001253 // Round the F80 the right size, which also moves to the appropriate xmm
1254 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001255 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001256 // This truncation won't change the value.
1257 DAG.getIntPtrConstant(1));
1258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001259
Dan Gohman98ca4f22009-08-05 01:29:28 +00001260 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001261 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001262
Dan Gohman98ca4f22009-08-05 01:29:28 +00001263 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001264}
1265
1266
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001267//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001268// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001269//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001270// StdCall calling convention seems to be standard for many Windows' API
1271// routines and around. It differs from C calling convention just a little:
1272// callee should clean up the stack, not caller. Symbols should be also
1273// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001274// For info on fast calling convention see Fast Calling Convention (tail call)
1275// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001276
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001278/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001279static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1280 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001281 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001282
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001284}
1285
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001286/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001287/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001288static bool
1289ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1290 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001291 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001292
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001294}
1295
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001296/// IsCalleePop - Determines whether the callee is required to pop its
1297/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001298bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001299 if (IsVarArg)
1300 return false;
1301
Dan Gohman095cc292008-09-13 01:54:27 +00001302 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001303 default:
1304 return false;
1305 case CallingConv::X86_StdCall:
1306 return !Subtarget->is64Bit();
1307 case CallingConv::X86_FastCall:
1308 return !Subtarget->is64Bit();
1309 case CallingConv::Fast:
1310 return PerformTailCallOpt;
1311 }
1312}
1313
Dan Gohman095cc292008-09-13 01:54:27 +00001314/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1315/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001316CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001317 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001318 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001319 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001320 else
1321 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001322 }
1323
Gordon Henriksen86737662008-01-05 16:56:59 +00001324 if (CC == CallingConv::X86_FastCall)
1325 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001326 else if (CC == CallingConv::Fast)
1327 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001328 else
1329 return CC_X86_32_C;
1330}
1331
Dan Gohman98ca4f22009-08-05 01:29:28 +00001332/// NameDecorationForCallConv - Selects the appropriate decoration to
1333/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001334NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001335X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001336 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001337 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001338 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001339 return StdCall;
1340 return None;
1341}
1342
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001343
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001344/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1345/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001346/// the specific parameter attribute. The copy will be passed as a byval
1347/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001348static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001349CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001350 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1351 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001352 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001353 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001354 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001355}
1356
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357SDValue
1358X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001359 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001360 const SmallVectorImpl<ISD::InputArg> &Ins,
1361 DebugLoc dl, SelectionDAG &DAG,
1362 const CCValAssign &VA,
1363 MachineFrameInfo *MFI,
1364 unsigned i) {
1365
Rafael Espindola7effac52007-09-14 15:48:13 +00001366 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1368 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001369 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001370 EVT ValVT;
1371
1372 // If value is passed by pointer we have address passed instead of the value
1373 // itself.
1374 if (VA.getLocInfo() == CCValAssign::Indirect)
1375 ValVT = VA.getLocVT();
1376 else
1377 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001378
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001379 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001380 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001381 // In case of tail call optimization mark all arguments mutable. Since they
1382 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001383 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001384 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001385 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001386 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001387 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001388 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001389 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001390}
1391
Dan Gohman475871a2008-07-27 21:46:04 +00001392SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001393X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001394 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001395 bool isVarArg,
1396 const SmallVectorImpl<ISD::InputArg> &Ins,
1397 DebugLoc dl,
1398 SelectionDAG &DAG,
1399 SmallVectorImpl<SDValue> &InVals) {
1400
Evan Cheng1bc78042006-04-26 01:20:17 +00001401 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001402 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001403
Gordon Henriksen86737662008-01-05 16:56:59 +00001404 const Function* Fn = MF.getFunction();
1405 if (Fn->hasExternalLinkage() &&
1406 Subtarget->isTargetCygMing() &&
1407 Fn->getName() == "main")
1408 FuncInfo->setForceFramePointer(true);
1409
1410 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001411 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Evan Cheng1bc78042006-04-26 01:20:17 +00001413 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001414 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001415 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001416
Dan Gohman98ca4f22009-08-05 01:29:28 +00001417 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001418 "Var args not supported with calling convention fastcc");
1419
Chris Lattner638402b2007-02-28 07:00:42 +00001420 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001421 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1423 ArgLocs, *DAG.getContext());
1424 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001425
Chris Lattnerf39f7712007-02-28 05:46:49 +00001426 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001427 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001428 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1429 CCValAssign &VA = ArgLocs[i];
1430 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1431 // places.
1432 assert(VA.getValNo() != LastVal &&
1433 "Don't support value assigned to multiple locs yet");
1434 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001435
Chris Lattnerf39f7712007-02-28 05:46:49 +00001436 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001437 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001438 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001439 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001440 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001441 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001442 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001443 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001444 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001445 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001446 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001447 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001448 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001449 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1450 RC = X86::VR64RegisterClass;
1451 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001452 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001453
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001454 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001455 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Chris Lattnerf39f7712007-02-28 05:46:49 +00001457 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1458 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1459 // right size.
1460 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001461 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001462 DAG.getValueType(VA.getValVT()));
1463 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001464 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001465 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001466 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001467 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001468
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001469 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001470 // Handle MMX values passed in XMM regs.
1471 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001472 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1473 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001474 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1475 } else
1476 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001477 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001478 } else {
1479 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001481 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001482
1483 // If value is passed via pointer - do a load.
1484 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001486
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001488 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001489
Dan Gohman61a92132008-04-21 23:59:07 +00001490 // The x86-64 ABI for returning structs by value requires that we copy
1491 // the sret argument into %rax for the return. Save the argument into
1492 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001493 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001494 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1495 unsigned Reg = FuncInfo->getSRetReturnReg();
1496 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001498 FuncInfo->setSRetReturnReg(Reg);
1499 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001500 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001502 }
1503
Chris Lattnerf39f7712007-02-28 05:46:49 +00001504 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001505 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001506 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001507 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001508
Evan Cheng1bc78042006-04-26 01:20:17 +00001509 // If the function takes variable number of arguments, make a frame index for
1510 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001511 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001512 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001513 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001514 }
1515 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001516 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1517
1518 // FIXME: We should really autogenerate these arrays
1519 static const unsigned GPR64ArgRegsWin64[] = {
1520 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001521 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001522 static const unsigned XMMArgRegsWin64[] = {
1523 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1524 };
1525 static const unsigned GPR64ArgRegs64Bit[] = {
1526 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1527 };
1528 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001529 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1530 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1531 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001532 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1533
1534 if (IsWin64) {
1535 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1536 GPR64ArgRegs = GPR64ArgRegsWin64;
1537 XMMArgRegs = XMMArgRegsWin64;
1538 } else {
1539 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1540 GPR64ArgRegs = GPR64ArgRegs64Bit;
1541 XMMArgRegs = XMMArgRegs64Bit;
1542 }
1543 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1544 TotalNumIntRegs);
1545 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1546 TotalNumXMMRegs);
1547
Devang Patel578efa92009-06-05 21:57:13 +00001548 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001549 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001550 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001551 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001552 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001553 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001554 // Kernel mode asks for SSE to be disabled, so don't push them
1555 // on the stack.
1556 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001557
Gordon Henriksen86737662008-01-05 16:56:59 +00001558 // For X86-64, if there are vararg parameters that are passed via
1559 // registers, then we must store them to their spots on the stack so they
1560 // may be loaded by deferencing the result of va_next.
1561 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001562 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1563 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001564 TotalNumXMMRegs * 16, 16,
1565 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001566
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001568 SmallVector<SDValue, 8> MemOps;
1569 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001570 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001571 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001572 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1573 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001574 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1575 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001577 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001578 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001579 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001580 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001581 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001582 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001583 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001584
Dan Gohmanface41a2009-08-16 21:24:25 +00001585 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1586 // Now store the XMM (fp + vector) parameter registers.
1587 SmallVector<SDValue, 11> SaveXMMOps;
1588 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001589
Dan Gohmanface41a2009-08-16 21:24:25 +00001590 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1591 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1592 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001593
Dan Gohmanface41a2009-08-16 21:24:25 +00001594 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1595 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001596
Dan Gohmanface41a2009-08-16 21:24:25 +00001597 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1598 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1599 X86::VR128RegisterClass);
1600 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1601 SaveXMMOps.push_back(Val);
1602 }
1603 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1604 MVT::Other,
1605 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001606 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001607
1608 if (!MemOps.empty())
1609 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1610 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001611 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001612 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001613
Gordon Henriksen86737662008-01-05 16:56:59 +00001614 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001616 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001617 BytesCallerReserves = 0;
1618 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001619 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001620 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001622 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001623 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001624 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001625
Gordon Henriksen86737662008-01-05 16:56:59 +00001626 if (!Is64Bit) {
1627 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001629 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1630 }
Evan Cheng25caf632006-05-23 21:06:34 +00001631
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001632 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001633
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001635}
1636
Dan Gohman475871a2008-07-27 21:46:04 +00001637SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001638X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1639 SDValue StackPtr, SDValue Arg,
1640 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001641 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001643 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001644 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001645 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001646 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001647 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001648 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001649 }
Dale Johannesenace16102009-02-03 19:33:06 +00001650 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001651 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001652}
1653
Bill Wendling64e87322009-01-16 19:25:27 +00001654/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001655/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001656SDValue
1657X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001658 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001659 SDValue Chain,
1660 bool IsTailCall,
1661 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001662 int FPDiff,
1663 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001664 if (!IsTailCall || FPDiff==0) return Chain;
1665
1666 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001667 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001668 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001669
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001670 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001671 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001672 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001673}
1674
1675/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1676/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001677static SDValue
1678EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001679 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001680 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001681 // Store the return address to the appropriate stack slot.
1682 if (!FPDiff) return Chain;
1683 // Calculate the new stack slot for the return address.
1684 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001685 int NewReturnAddrFI =
David Greene3f2bf852009-11-12 20:49:22 +00001686 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize,
1687 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001689 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001690 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001691 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001692 return Chain;
1693}
1694
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695SDValue
1696X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001697 CallingConv::ID CallConv, bool isVarArg,
1698 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699 const SmallVectorImpl<ISD::OutputArg> &Outs,
1700 const SmallVectorImpl<ISD::InputArg> &Ins,
1701 DebugLoc dl, SelectionDAG &DAG,
1702 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 MachineFunction &MF = DAG.getMachineFunction();
1705 bool Is64Bit = Subtarget->is64Bit();
1706 bool IsStructRet = CallIsStructReturn(Outs);
1707
1708 assert((!isTailCall ||
1709 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1710 "IsEligibleForTailCallOptimization missed a case!");
1711 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001712 "Var args not supported with calling convention fastcc");
1713
Chris Lattner638402b2007-02-28 07:00:42 +00001714 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001715 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1717 ArgLocs, *DAG.getContext());
1718 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001719
Chris Lattner423c5f42007-02-28 05:31:48 +00001720 // Get a count of how many bytes are to be pushed on the stack.
1721 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001722 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001723 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724
Gordon Henriksen86737662008-01-05 16:56:59 +00001725 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001726 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001727 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001728 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001729 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1730 FPDiff = NumBytesCallerPushed - NumBytes;
1731
1732 // Set the delta of movement of the returnaddr stackslot.
1733 // But only set if delta is greater than previous delta.
1734 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1735 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1736 }
1737
Chris Lattnere563bbc2008-10-11 22:08:30 +00001738 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001739
Dan Gohman475871a2008-07-27 21:46:04 +00001740 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001741 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001743 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001744
Dan Gohman475871a2008-07-27 21:46:04 +00001745 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1746 SmallVector<SDValue, 8> MemOpChains;
1747 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001748
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001749 // Walk the register/memloc assignments, inserting copies/loads. In the case
1750 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001751 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1752 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001754 SDValue Arg = Outs[i].Val;
1755 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001756 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001757
Chris Lattner423c5f42007-02-28 05:31:48 +00001758 // Promote the value if needed.
1759 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001760 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001761 case CCValAssign::Full: break;
1762 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001763 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001764 break;
1765 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001766 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001767 break;
1768 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001769 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1770 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001771 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1772 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1773 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001774 } else
1775 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1776 break;
1777 case CCValAssign::BCvt:
1778 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001779 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001780 case CCValAssign::Indirect: {
1781 // Store the argument.
1782 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001783 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001784 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001785 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001786 Arg = SpillSlot;
1787 break;
1788 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001789 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001790
Chris Lattner423c5f42007-02-28 05:31:48 +00001791 if (VA.isRegLoc()) {
1792 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1793 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001794 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001795 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001796 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001797 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001798
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1800 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001801 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001802 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001803 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001804
Evan Cheng32fe1032006-05-25 00:59:30 +00001805 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001807 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001808
Evan Cheng347d5f72006-04-28 21:29:37 +00001809 // Build a sequence of copy-to-reg nodes chained together with token chain
1810 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001811 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001812 // Tail call byval lowering might overwrite argument registers so in case of
1813 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001814 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001815 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001816 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001817 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001818 InFlag = Chain.getValue(1);
1819 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001820
Eric Christopherfd179292009-08-27 18:07:15 +00001821
Chris Lattner88e1fd52009-07-09 04:24:46 +00001822 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001823 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1824 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001826 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1827 DAG.getNode(X86ISD::GlobalBaseReg,
1828 DebugLoc::getUnknownLoc(),
1829 getPointerTy()),
1830 InFlag);
1831 InFlag = Chain.getValue(1);
1832 } else {
1833 // If we are tail calling and generating PIC/GOT style code load the
1834 // address of the callee into ECX. The value in ecx is used as target of
1835 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1836 // for tail calls on PIC/GOT architectures. Normally we would just put the
1837 // address of GOT into ebx and then call target@PLT. But for tail calls
1838 // ebx would be restored (since ebx is callee saved) before jumping to the
1839 // target@PLT.
1840
1841 // Note: The actual moving to ECX is done further down.
1842 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1843 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1844 !G->getGlobal()->hasProtectedVisibility())
1845 Callee = LowerGlobalAddress(Callee, DAG);
1846 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001847 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001848 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001849 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001850
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 if (Is64Bit && isVarArg) {
1852 // From AMD64 ABI document:
1853 // For calls that may call functions that use varargs or stdargs
1854 // (prototype-less calls or calls to functions containing ellipsis (...) in
1855 // the declaration) %al is used as hidden argument to specify the number
1856 // of SSE registers used. The contents of %al do not need to match exactly
1857 // the number of registers, but must be an ubound on the number of SSE
1858 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001859
1860 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001861 // Count the number of XMM registers allocated.
1862 static const unsigned XMMArgRegs[] = {
1863 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1864 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1865 };
1866 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001867 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001868 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001869
Dale Johannesendd64c412009-02-04 00:33:20 +00001870 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001872 InFlag = Chain.getValue(1);
1873 }
1874
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001875
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001876 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001877 if (isTailCall) {
1878 // Force all the incoming stack arguments to be loaded from the stack
1879 // before any new outgoing arguments are stored to the stack, because the
1880 // outgoing stack slots may alias the incoming argument stack slots, and
1881 // the alias isn't otherwise explicit. This is slightly more conservative
1882 // than necessary, because it means that each store effectively depends
1883 // on every argument instead of just those arguments it would clobber.
1884 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1885
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SmallVector<SDValue, 8> MemOpChains2;
1887 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001888 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001889 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001890 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001891 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1892 CCValAssign &VA = ArgLocs[i];
1893 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001894 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 SDValue Arg = Outs[i].Val;
1896 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 // Create frame index.
1898 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001899 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001900 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001901 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001902
Duncan Sands276dcbd2008-03-21 09:14:45 +00001903 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001904 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001905 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001906 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001907 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001908 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001909 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001910
Dan Gohman98ca4f22009-08-05 01:29:28 +00001911 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1912 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001913 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001914 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001915 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001916 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001917 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001918 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001919 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001920 }
1921 }
1922
1923 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001925 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001926
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001927 // Copy arguments to their registers.
1928 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001929 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001930 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001931 InFlag = Chain.getValue(1);
1932 }
Dan Gohman475871a2008-07-27 21:46:04 +00001933 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001934
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001936 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001937 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001938 }
1939
Evan Cheng32fe1032006-05-25 00:59:30 +00001940 // If the callee is a GlobalAddress node (quite common, every direct call is)
1941 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001942 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001943 // We should use extra load for direct calls to dllimported functions in
1944 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001945 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001946 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001947 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001948
Chris Lattner48a7d022009-07-09 05:02:21 +00001949 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1950 // external symbols most go through the PLT in PIC mode. If the symbol
1951 // has hidden or protected visibility, or if it is static or local, then
1952 // we don't need to use the PLT - we can directly call it.
1953 if (Subtarget->isTargetELF() &&
1954 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001955 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001956 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001957 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001958 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1959 Subtarget->getDarwinVers() < 9) {
1960 // PC-relative references to external symbols should go through $stub,
1961 // unless we're building with the leopard linker or later, which
1962 // automatically synthesizes these stubs.
1963 OpFlags = X86II::MO_DARWIN_STUB;
1964 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001965
Chris Lattner74e726e2009-07-09 05:27:35 +00001966 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001967 G->getOffset(), OpFlags);
1968 }
Bill Wendling056292f2008-09-16 21:48:12 +00001969 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001970 unsigned char OpFlags = 0;
1971
1972 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1973 // symbols should go through the PLT.
1974 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001975 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001976 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001977 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001978 Subtarget->getDarwinVers() < 9) {
1979 // PC-relative references to external symbols should go through $stub,
1980 // unless we're building with the leopard linker or later, which
1981 // automatically synthesizes these stubs.
1982 OpFlags = X86II::MO_DARWIN_STUB;
1983 }
Eric Christopherfd179292009-08-27 18:07:15 +00001984
Chris Lattner48a7d022009-07-09 05:02:21 +00001985 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1986 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001988 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001989
Dale Johannesendd64c412009-02-04 00:33:20 +00001990 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001991 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 Callee,InFlag);
1993 Callee = DAG.getRegister(Opc, getPointerTy());
1994 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001995 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001996 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001997
Chris Lattnerd96d0722007-02-25 06:40:16 +00001998 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002000 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002001
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002003 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2004 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002006 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002007
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002008 Ops.push_back(Chain);
2009 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002010
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002013
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 // Add argument registers to the end of the list so that they are known live
2015 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002016 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2017 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2018 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002019
Evan Cheng586ccac2008-03-18 23:36:35 +00002020 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002022 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2023
2024 // Add an implicit use of AL for x86 vararg functions.
2025 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002027
Gabor Greifba36cb52008-08-28 21:40:38 +00002028 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002029 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002030
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 if (isTailCall) {
2032 // If this is the first return lowered for this function, add the regs
2033 // to the liveout set for the function.
2034 if (MF.getRegInfo().liveout_empty()) {
2035 SmallVector<CCValAssign, 16> RVLocs;
2036 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2037 *DAG.getContext());
2038 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2039 for (unsigned i = 0; i != RVLocs.size(); ++i)
2040 if (RVLocs[i].isRegLoc())
2041 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2042 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002043
Dan Gohman98ca4f22009-08-05 01:29:28 +00002044 assert(((Callee.getOpcode() == ISD::Register &&
2045 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2046 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2047 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2048 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2049 "Expecting an global address, external symbol, or register");
2050
2051 return DAG.getNode(X86ISD::TC_RETURN, dl,
2052 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002053 }
2054
Dale Johannesenace16102009-02-03 19:33:06 +00002055 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002056 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002057
Chris Lattner2d297092006-05-23 18:50:38 +00002058 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002061 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002062 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002063 // If this is is a call to a struct-return function, the callee
2064 // pops the hidden struct pointer, so we have to push it back.
2065 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002066 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002067 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002068 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002069
Gordon Henriksenae636f82008-01-03 16:47:34 +00002070 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002071 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002072 DAG.getIntPtrConstant(NumBytes, true),
2073 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2074 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002075 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002076 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002077
Chris Lattner3085e152007-02-25 08:59:22 +00002078 // Handle result values, copying them out of physregs into vregs that we
2079 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002080 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2081 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002082}
2083
Evan Cheng25ab6902006-09-08 06:48:29 +00002084
2085//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002086// Fast Calling Convention (tail call) implementation
2087//===----------------------------------------------------------------------===//
2088
2089// Like std call, callee cleans arguments, convention except that ECX is
2090// reserved for storing the tail called function address. Only 2 registers are
2091// free for argument passing (inreg). Tail call optimization is performed
2092// provided:
2093// * tailcallopt is enabled
2094// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002095// On X86_64 architecture with GOT-style position independent code only local
2096// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002097// To keep the stack aligned according to platform abi the function
2098// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2099// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002100// If a tail called function callee has more arguments than the caller the
2101// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002102// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002103// original REtADDR, but before the saved framepointer or the spilled registers
2104// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2105// stack layout:
2106// arg1
2107// arg2
2108// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002109// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002110// move area ]
2111// (possible EBP)
2112// ESI
2113// EDI
2114// local1 ..
2115
2116/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2117/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002118unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002119 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002120 MachineFunction &MF = DAG.getMachineFunction();
2121 const TargetMachine &TM = MF.getTarget();
2122 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2123 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002124 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002125 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002126 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002127 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2128 // Number smaller than 12 so just add the difference.
2129 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2130 } else {
2131 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002132 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002133 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002134 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002135 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002136}
2137
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2139/// for tail call optimization. Targets which want to do tail call
2140/// optimization should implement this function.
2141bool
2142X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002143 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144 bool isVarArg,
2145 const SmallVectorImpl<ISD::InputArg> &Ins,
2146 SelectionDAG& DAG) const {
2147 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002148 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002149 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002150}
2151
Dan Gohman3df24e62008-09-03 23:12:08 +00002152FastISel *
2153X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002154 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002155 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002156 DenseMap<const Value *, unsigned> &vm,
2157 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002158 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002159 DenseMap<const AllocaInst *, int> &am
2160#ifndef NDEBUG
2161 , SmallSet<Instruction*, 8> &cil
2162#endif
2163 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002164 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002165#ifndef NDEBUG
2166 , cil
2167#endif
2168 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002169}
2170
2171
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002172//===----------------------------------------------------------------------===//
2173// Other Lowering Hooks
2174//===----------------------------------------------------------------------===//
2175
2176
Dan Gohman475871a2008-07-27 21:46:04 +00002177SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002178 MachineFunction &MF = DAG.getMachineFunction();
2179 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2180 int ReturnAddrIndex = FuncInfo->getRAIndex();
2181
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002182 if (ReturnAddrIndex == 0) {
2183 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002184 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002185 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2186 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002187 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002188 }
2189
Evan Cheng25ab6902006-09-08 06:48:29 +00002190 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002191}
2192
2193
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002194bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2195 bool hasSymbolicDisplacement) {
2196 // Offset should fit into 32 bit immediate field.
2197 if (!isInt32(Offset))
2198 return false;
2199
2200 // If we don't have a symbolic displacement - we don't have any extra
2201 // restrictions.
2202 if (!hasSymbolicDisplacement)
2203 return true;
2204
2205 // FIXME: Some tweaks might be needed for medium code model.
2206 if (M != CodeModel::Small && M != CodeModel::Kernel)
2207 return false;
2208
2209 // For small code model we assume that latest object is 16MB before end of 31
2210 // bits boundary. We may also accept pretty large negative constants knowing
2211 // that all objects are in the positive half of address space.
2212 if (M == CodeModel::Small && Offset < 16*1024*1024)
2213 return true;
2214
2215 // For kernel code model we know that all object resist in the negative half
2216 // of 32bits address space. We may not accept negative offsets, since they may
2217 // be just off and we may accept pretty large positive ones.
2218 if (M == CodeModel::Kernel && Offset > 0)
2219 return true;
2220
2221 return false;
2222}
2223
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002224/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2225/// specific condition code, returning the condition code and the LHS/RHS of the
2226/// comparison to make.
2227static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2228 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002229 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002230 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2231 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2232 // X > -1 -> X == 0, jump !sign.
2233 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002234 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002235 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2236 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002237 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002238 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002239 // X < 1 -> X <= 0
2240 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002241 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002242 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002243 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002244
Evan Chengd9558e02006-01-06 00:43:03 +00002245 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002246 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002247 case ISD::SETEQ: return X86::COND_E;
2248 case ISD::SETGT: return X86::COND_G;
2249 case ISD::SETGE: return X86::COND_GE;
2250 case ISD::SETLT: return X86::COND_L;
2251 case ISD::SETLE: return X86::COND_LE;
2252 case ISD::SETNE: return X86::COND_NE;
2253 case ISD::SETULT: return X86::COND_B;
2254 case ISD::SETUGT: return X86::COND_A;
2255 case ISD::SETULE: return X86::COND_BE;
2256 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002257 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002259
Chris Lattner4c78e022008-12-23 23:42:27 +00002260 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002261
Chris Lattner4c78e022008-12-23 23:42:27 +00002262 // If LHS is a foldable load, but RHS is not, flip the condition.
2263 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2264 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2265 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2266 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002267 }
2268
Chris Lattner4c78e022008-12-23 23:42:27 +00002269 switch (SetCCOpcode) {
2270 default: break;
2271 case ISD::SETOLT:
2272 case ISD::SETOLE:
2273 case ISD::SETUGT:
2274 case ISD::SETUGE:
2275 std::swap(LHS, RHS);
2276 break;
2277 }
2278
2279 // On a floating point condition, the flags are set as follows:
2280 // ZF PF CF op
2281 // 0 | 0 | 0 | X > Y
2282 // 0 | 0 | 1 | X < Y
2283 // 1 | 0 | 0 | X == Y
2284 // 1 | 1 | 1 | unordered
2285 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002286 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002287 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002288 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002289 case ISD::SETOLT: // flipped
2290 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002291 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002292 case ISD::SETOLE: // flipped
2293 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002294 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002295 case ISD::SETUGT: // flipped
2296 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002297 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002298 case ISD::SETUGE: // flipped
2299 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002300 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002301 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002302 case ISD::SETNE: return X86::COND_NE;
2303 case ISD::SETUO: return X86::COND_P;
2304 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002305 case ISD::SETOEQ:
2306 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002307 }
Evan Chengd9558e02006-01-06 00:43:03 +00002308}
2309
Evan Cheng4a460802006-01-11 00:33:36 +00002310/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2311/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002312/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002313static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002314 switch (X86CC) {
2315 default:
2316 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002317 case X86::COND_B:
2318 case X86::COND_BE:
2319 case X86::COND_E:
2320 case X86::COND_P:
2321 case X86::COND_A:
2322 case X86::COND_AE:
2323 case X86::COND_NE:
2324 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002325 return true;
2326 }
2327}
2328
Evan Chengeb2f9692009-10-27 19:56:55 +00002329/// isFPImmLegal - Returns true if the target can instruction select the
2330/// specified FP immediate natively. If false, the legalizer will
2331/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002332bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002333 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2334 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2335 return true;
2336 }
2337 return false;
2338}
2339
Nate Begeman9008ca62009-04-27 18:41:29 +00002340/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2341/// the specified range (L, H].
2342static bool isUndefOrInRange(int Val, int Low, int Hi) {
2343 return (Val < 0) || (Val >= Low && Val < Hi);
2344}
2345
2346/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2347/// specified value.
2348static bool isUndefOrEqual(int Val, int CmpVal) {
2349 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002350 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002351 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002352}
2353
Nate Begeman9008ca62009-04-27 18:41:29 +00002354/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2355/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2356/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002357static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002358 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002359 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002361 return (Mask[0] < 2 && Mask[1] < 2);
2362 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002363}
2364
Nate Begeman9008ca62009-04-27 18:41:29 +00002365bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002366 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002367 N->getMask(M);
2368 return ::isPSHUFDMask(M, N->getValueType(0));
2369}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002370
Nate Begeman9008ca62009-04-27 18:41:29 +00002371/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2372/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002373static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002374 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002375 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002376
Nate Begeman9008ca62009-04-27 18:41:29 +00002377 // Lower quadword copied in order or undef.
2378 for (int i = 0; i != 4; ++i)
2379 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002380 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002381
Evan Cheng506d3df2006-03-29 23:07:14 +00002382 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002383 for (int i = 4; i != 8; ++i)
2384 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002385 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002386
Evan Cheng506d3df2006-03-29 23:07:14 +00002387 return true;
2388}
2389
Nate Begeman9008ca62009-04-27 18:41:29 +00002390bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002391 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002392 N->getMask(M);
2393 return ::isPSHUFHWMask(M, N->getValueType(0));
2394}
Evan Cheng506d3df2006-03-29 23:07:14 +00002395
Nate Begeman9008ca62009-04-27 18:41:29 +00002396/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2397/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002398static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002400 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002401
Rafael Espindola15684b22009-04-24 12:40:33 +00002402 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002403 for (int i = 4; i != 8; ++i)
2404 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002405 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002406
Rafael Espindola15684b22009-04-24 12:40:33 +00002407 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002408 for (int i = 0; i != 4; ++i)
2409 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002410 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002411
Rafael Espindola15684b22009-04-24 12:40:33 +00002412 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002413}
2414
Nate Begeman9008ca62009-04-27 18:41:29 +00002415bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002416 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002417 N->getMask(M);
2418 return ::isPSHUFLWMask(M, N->getValueType(0));
2419}
2420
Nate Begemana09008b2009-10-19 02:17:23 +00002421/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2422/// is suitable for input to PALIGNR.
2423static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2424 bool hasSSSE3) {
2425 int i, e = VT.getVectorNumElements();
2426
2427 // Do not handle v2i64 / v2f64 shuffles with palignr.
2428 if (e < 4 || !hasSSSE3)
2429 return false;
2430
2431 for (i = 0; i != e; ++i)
2432 if (Mask[i] >= 0)
2433 break;
2434
2435 // All undef, not a palignr.
2436 if (i == e)
2437 return false;
2438
2439 // Determine if it's ok to perform a palignr with only the LHS, since we
2440 // don't have access to the actual shuffle elements to see if RHS is undef.
2441 bool Unary = Mask[i] < (int)e;
2442 bool NeedsUnary = false;
2443
2444 int s = Mask[i] - i;
2445
2446 // Check the rest of the elements to see if they are consecutive.
2447 for (++i; i != e; ++i) {
2448 int m = Mask[i];
2449 if (m < 0)
2450 continue;
2451
2452 Unary = Unary && (m < (int)e);
2453 NeedsUnary = NeedsUnary || (m < s);
2454
2455 if (NeedsUnary && !Unary)
2456 return false;
2457 if (Unary && m != ((s+i) & (e-1)))
2458 return false;
2459 if (!Unary && m != (s+i))
2460 return false;
2461 }
2462 return true;
2463}
2464
2465bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2466 SmallVector<int, 8> M;
2467 N->getMask(M);
2468 return ::isPALIGNRMask(M, N->getValueType(0), true);
2469}
2470
Evan Cheng14aed5e2006-03-24 01:18:28 +00002471/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2472/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002473static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002474 int NumElems = VT.getVectorNumElements();
2475 if (NumElems != 2 && NumElems != 4)
2476 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002477
Nate Begeman9008ca62009-04-27 18:41:29 +00002478 int Half = NumElems / 2;
2479 for (int i = 0; i < Half; ++i)
2480 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002481 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002482 for (int i = Half; i < NumElems; ++i)
2483 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002484 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002485
Evan Cheng14aed5e2006-03-24 01:18:28 +00002486 return true;
2487}
2488
Nate Begeman9008ca62009-04-27 18:41:29 +00002489bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2490 SmallVector<int, 8> M;
2491 N->getMask(M);
2492 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002493}
2494
Evan Cheng213d2cf2007-05-17 18:45:50 +00002495/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002496/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2497/// half elements to come from vector 1 (which would equal the dest.) and
2498/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002499static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002500 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002501
2502 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002503 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002504
Nate Begeman9008ca62009-04-27 18:41:29 +00002505 int Half = NumElems / 2;
2506 for (int i = 0; i < Half; ++i)
2507 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002508 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002509 for (int i = Half; i < NumElems; ++i)
2510 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002511 return false;
2512 return true;
2513}
2514
Nate Begeman9008ca62009-04-27 18:41:29 +00002515static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2516 SmallVector<int, 8> M;
2517 N->getMask(M);
2518 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002519}
2520
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002521/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2522/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002523bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2524 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002525 return false;
2526
Evan Cheng2064a2b2006-03-28 06:50:32 +00002527 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002528 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2529 isUndefOrEqual(N->getMaskElt(1), 7) &&
2530 isUndefOrEqual(N->getMaskElt(2), 2) &&
2531 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002532}
2533
Nate Begeman0b10b912009-11-07 23:17:15 +00002534/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2535/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2536/// <2, 3, 2, 3>
2537bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2538 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2539
2540 if (NumElems != 4)
2541 return false;
2542
2543 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2544 isUndefOrEqual(N->getMaskElt(1), 3) &&
2545 isUndefOrEqual(N->getMaskElt(2), 2) &&
2546 isUndefOrEqual(N->getMaskElt(3), 3);
2547}
2548
Evan Cheng5ced1d82006-04-06 23:23:56 +00002549/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2550/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002551bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2552 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002553
Evan Cheng5ced1d82006-04-06 23:23:56 +00002554 if (NumElems != 2 && NumElems != 4)
2555 return false;
2556
Evan Chengc5cdff22006-04-07 21:53:05 +00002557 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002558 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002559 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002560
Evan Chengc5cdff22006-04-07 21:53:05 +00002561 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002562 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002563 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002564
2565 return true;
2566}
2567
Nate Begeman0b10b912009-11-07 23:17:15 +00002568/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2569/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2570bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002571 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002572
Evan Cheng5ced1d82006-04-06 23:23:56 +00002573 if (NumElems != 2 && NumElems != 4)
2574 return false;
2575
Evan Chengc5cdff22006-04-07 21:53:05 +00002576 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002577 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002578 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002579
Nate Begeman9008ca62009-04-27 18:41:29 +00002580 for (unsigned i = 0; i < NumElems/2; ++i)
2581 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002582 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002583
2584 return true;
2585}
2586
Evan Cheng0038e592006-03-28 00:39:58 +00002587/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2588/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002589static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002590 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002591 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002592 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002593 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002594
Nate Begeman9008ca62009-04-27 18:41:29 +00002595 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2596 int BitI = Mask[i];
2597 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002598 if (!isUndefOrEqual(BitI, j))
2599 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002600 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002601 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002602 return false;
2603 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002604 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002605 return false;
2606 }
Evan Cheng0038e592006-03-28 00:39:58 +00002607 }
Evan Cheng0038e592006-03-28 00:39:58 +00002608 return true;
2609}
2610
Nate Begeman9008ca62009-04-27 18:41:29 +00002611bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2612 SmallVector<int, 8> M;
2613 N->getMask(M);
2614 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002615}
2616
Evan Cheng4fcb9222006-03-28 02:43:26 +00002617/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2618/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002619static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002620 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002621 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002622 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002623 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002624
Nate Begeman9008ca62009-04-27 18:41:29 +00002625 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2626 int BitI = Mask[i];
2627 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002628 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002629 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002630 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002631 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002632 return false;
2633 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002634 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002635 return false;
2636 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002637 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002638 return true;
2639}
2640
Nate Begeman9008ca62009-04-27 18:41:29 +00002641bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2642 SmallVector<int, 8> M;
2643 N->getMask(M);
2644 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002645}
2646
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002647/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2648/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2649/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002650static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002651 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002652 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002653 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002654
Nate Begeman9008ca62009-04-27 18:41:29 +00002655 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2656 int BitI = Mask[i];
2657 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002658 if (!isUndefOrEqual(BitI, j))
2659 return false;
2660 if (!isUndefOrEqual(BitI1, j))
2661 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002662 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002663 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002664}
2665
Nate Begeman9008ca62009-04-27 18:41:29 +00002666bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2667 SmallVector<int, 8> M;
2668 N->getMask(M);
2669 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2670}
2671
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002672/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2673/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2674/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002675static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002677 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2678 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002679
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2681 int BitI = Mask[i];
2682 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002683 if (!isUndefOrEqual(BitI, j))
2684 return false;
2685 if (!isUndefOrEqual(BitI1, j))
2686 return false;
2687 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002688 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002689}
2690
Nate Begeman9008ca62009-04-27 18:41:29 +00002691bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2692 SmallVector<int, 8> M;
2693 N->getMask(M);
2694 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2695}
2696
Evan Cheng017dcc62006-04-21 01:05:10 +00002697/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2698/// specifies a shuffle of elements that is suitable for input to MOVSS,
2699/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002700static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002701 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002702 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002703
2704 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002705
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002707 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002708
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 for (int i = 1; i < NumElts; ++i)
2710 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002711 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002712
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002713 return true;
2714}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002715
Nate Begeman9008ca62009-04-27 18:41:29 +00002716bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2717 SmallVector<int, 8> M;
2718 N->getMask(M);
2719 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002720}
2721
Evan Cheng017dcc62006-04-21 01:05:10 +00002722/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2723/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002724/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002725static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 bool V2IsSplat = false, bool V2IsUndef = false) {
2727 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002728 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002729 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002730
Nate Begeman9008ca62009-04-27 18:41:29 +00002731 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002732 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002733
Nate Begeman9008ca62009-04-27 18:41:29 +00002734 for (int i = 1; i < NumOps; ++i)
2735 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2736 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2737 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002738 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002739
Evan Cheng39623da2006-04-20 08:58:49 +00002740 return true;
2741}
2742
Nate Begeman9008ca62009-04-27 18:41:29 +00002743static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002744 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 SmallVector<int, 8> M;
2746 N->getMask(M);
2747 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002748}
2749
Evan Chengd9539472006-04-14 21:59:03 +00002750/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2751/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002752bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2753 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002754 return false;
2755
2756 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002757 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 int Elt = N->getMaskElt(i);
2759 if (Elt >= 0 && Elt != 1)
2760 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002761 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002762
2763 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002764 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002765 int Elt = N->getMaskElt(i);
2766 if (Elt >= 0 && Elt != 3)
2767 return false;
2768 if (Elt == 3)
2769 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002770 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002771 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002772 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002773 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002774}
2775
2776/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2777/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002778bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2779 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002780 return false;
2781
2782 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002783 for (unsigned i = 0; i < 2; ++i)
2784 if (N->getMaskElt(i) > 0)
2785 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002786
2787 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002788 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002789 int Elt = N->getMaskElt(i);
2790 if (Elt >= 0 && Elt != 2)
2791 return false;
2792 if (Elt == 2)
2793 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002794 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002796 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002797}
2798
Evan Cheng0b457f02008-09-25 20:50:48 +00002799/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2800/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002801bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2802 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002803
Nate Begeman9008ca62009-04-27 18:41:29 +00002804 for (int i = 0; i < e; ++i)
2805 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002806 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 for (int i = 0; i < e; ++i)
2808 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002809 return false;
2810 return true;
2811}
2812
Evan Cheng63d33002006-03-22 08:01:21 +00002813/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002814/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002815unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002816 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2817 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2818
Evan Chengb9df0ca2006-03-22 02:53:00 +00002819 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2820 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002821 for (int i = 0; i < NumOperands; ++i) {
2822 int Val = SVOp->getMaskElt(NumOperands-i-1);
2823 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002824 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002825 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002826 if (i != NumOperands - 1)
2827 Mask <<= Shift;
2828 }
Evan Cheng63d33002006-03-22 08:01:21 +00002829 return Mask;
2830}
2831
Evan Cheng506d3df2006-03-29 23:07:14 +00002832/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002833/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002834unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002835 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002836 unsigned Mask = 0;
2837 // 8 nodes, but we only care about the last 4.
2838 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002839 int Val = SVOp->getMaskElt(i);
2840 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002841 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002842 if (i != 4)
2843 Mask <<= 2;
2844 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002845 return Mask;
2846}
2847
2848/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002849/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002850unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002852 unsigned Mask = 0;
2853 // 8 nodes, but we only care about the first 4.
2854 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002855 int Val = SVOp->getMaskElt(i);
2856 if (Val >= 0)
2857 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002858 if (i != 0)
2859 Mask <<= 2;
2860 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002861 return Mask;
2862}
2863
Nate Begemana09008b2009-10-19 02:17:23 +00002864/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2865/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2866unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2867 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2868 EVT VVT = N->getValueType(0);
2869 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2870 int Val = 0;
2871
2872 unsigned i, e;
2873 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2874 Val = SVOp->getMaskElt(i);
2875 if (Val >= 0)
2876 break;
2877 }
2878 return (Val - i) * EltSize;
2879}
2880
Evan Cheng37b73872009-07-30 08:33:02 +00002881/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2882/// constant +0.0.
2883bool X86::isZeroNode(SDValue Elt) {
2884 return ((isa<ConstantSDNode>(Elt) &&
2885 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2886 (isa<ConstantFPSDNode>(Elt) &&
2887 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2888}
2889
Nate Begeman9008ca62009-04-27 18:41:29 +00002890/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2891/// their permute mask.
2892static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2893 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002894 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002895 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002896 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002897
Nate Begeman5a5ca152009-04-29 05:20:52 +00002898 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002899 int idx = SVOp->getMaskElt(i);
2900 if (idx < 0)
2901 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002902 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002903 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002904 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002905 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002906 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2908 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002909}
2910
Evan Cheng779ccea2007-12-07 21:30:01 +00002911/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2912/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002913static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002914 unsigned NumElems = VT.getVectorNumElements();
2915 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002916 int idx = Mask[i];
2917 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002918 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002919 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002921 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002923 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002924}
2925
Evan Cheng533a0aa2006-04-19 20:35:22 +00002926/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2927/// match movhlps. The lower half elements should come from upper half of
2928/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002929/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002930static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2931 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002932 return false;
2933 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002934 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002935 return false;
2936 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002937 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002938 return false;
2939 return true;
2940}
2941
Evan Cheng5ced1d82006-04-06 23:23:56 +00002942/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002943/// is promoted to a vector. It also returns the LoadSDNode by reference if
2944/// required.
2945static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002946 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2947 return false;
2948 N = N->getOperand(0).getNode();
2949 if (!ISD::isNON_EXTLoad(N))
2950 return false;
2951 if (LD)
2952 *LD = cast<LoadSDNode>(N);
2953 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002954}
2955
Evan Cheng533a0aa2006-04-19 20:35:22 +00002956/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2957/// match movlp{s|d}. The lower half elements should come from lower half of
2958/// V1 (and in order), and the upper half elements should come from the upper
2959/// half of V2 (and in order). And since V1 will become the source of the
2960/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002961static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2962 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002963 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002964 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002965 // Is V2 is a vector load, don't do this transformation. We will try to use
2966 // load folding shufps op.
2967 if (ISD::isNON_EXTLoad(V2))
2968 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002969
Nate Begeman5a5ca152009-04-29 05:20:52 +00002970 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002971
Evan Cheng533a0aa2006-04-19 20:35:22 +00002972 if (NumElems != 2 && NumElems != 4)
2973 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002974 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002976 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002977 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002979 return false;
2980 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002981}
2982
Evan Cheng39623da2006-04-20 08:58:49 +00002983/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2984/// all the same.
2985static bool isSplatVector(SDNode *N) {
2986 if (N->getOpcode() != ISD::BUILD_VECTOR)
2987 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002988
Dan Gohman475871a2008-07-27 21:46:04 +00002989 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002990 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2991 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002992 return false;
2993 return true;
2994}
2995
Evan Cheng213d2cf2007-05-17 18:45:50 +00002996/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00002997/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002998/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002999static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003000 SDValue V1 = N->getOperand(0);
3001 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003002 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3003 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003004 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003005 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003007 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3008 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003009 if (Opc != ISD::BUILD_VECTOR ||
3010 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 return false;
3012 } else if (Idx >= 0) {
3013 unsigned Opc = V1.getOpcode();
3014 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3015 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003016 if (Opc != ISD::BUILD_VECTOR ||
3017 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003018 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003019 }
3020 }
3021 return true;
3022}
3023
3024/// getZeroVector - Returns a vector of specified type with all zero elements.
3025///
Owen Andersone50ed302009-08-10 22:56:29 +00003026static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003027 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003028 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003029
Chris Lattner8a594482007-11-25 00:24:49 +00003030 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3031 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003032 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003033 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003034 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3035 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003036 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003037 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3038 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003039 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003040 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3041 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003042 }
Dale Johannesenace16102009-02-03 19:33:06 +00003043 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003044}
3045
Chris Lattner8a594482007-11-25 00:24:49 +00003046/// getOnesVector - Returns a vector of specified type with all bits set.
3047///
Owen Andersone50ed302009-08-10 22:56:29 +00003048static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003049 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003050
Chris Lattner8a594482007-11-25 00:24:49 +00003051 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3052 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003053 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003054 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003055 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003056 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003057 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003058 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003059 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003060}
3061
3062
Evan Cheng39623da2006-04-20 08:58:49 +00003063/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3064/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003065static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003066 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003067 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003068
Evan Cheng39623da2006-04-20 08:58:49 +00003069 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003070 SmallVector<int, 8> MaskVec;
3071 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003072
Nate Begeman5a5ca152009-04-29 05:20:52 +00003073 for (unsigned i = 0; i != NumElems; ++i) {
3074 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 MaskVec[i] = NumElems;
3076 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003077 }
Evan Cheng39623da2006-04-20 08:58:49 +00003078 }
Evan Cheng39623da2006-04-20 08:58:49 +00003079 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3081 SVOp->getOperand(1), &MaskVec[0]);
3082 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003083}
3084
Evan Cheng017dcc62006-04-21 01:05:10 +00003085/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3086/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003087static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003088 SDValue V2) {
3089 unsigned NumElems = VT.getVectorNumElements();
3090 SmallVector<int, 8> Mask;
3091 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003092 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 Mask.push_back(i);
3094 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003095}
3096
Nate Begeman9008ca62009-04-27 18:41:29 +00003097/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003098static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003099 SDValue V2) {
3100 unsigned NumElems = VT.getVectorNumElements();
3101 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003102 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 Mask.push_back(i);
3104 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003105 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003107}
3108
Nate Begeman9008ca62009-04-27 18:41:29 +00003109/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003110static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 SDValue V2) {
3112 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003113 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003114 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003115 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 Mask.push_back(i + Half);
3117 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003118 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003120}
3121
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003122/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003123static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 bool HasSSE2) {
3125 if (SV->getValueType(0).getVectorNumElements() <= 4)
3126 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003127
Owen Anderson825b72b2009-08-11 20:47:22 +00003128 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003129 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003130 DebugLoc dl = SV->getDebugLoc();
3131 SDValue V1 = SV->getOperand(0);
3132 int NumElems = VT.getVectorNumElements();
3133 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003134
Nate Begeman9008ca62009-04-27 18:41:29 +00003135 // unpack elements to the correct location
3136 while (NumElems > 4) {
3137 if (EltNo < NumElems/2) {
3138 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3139 } else {
3140 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3141 EltNo -= NumElems/2;
3142 }
3143 NumElems >>= 1;
3144 }
Eric Christopherfd179292009-08-27 18:07:15 +00003145
Nate Begeman9008ca62009-04-27 18:41:29 +00003146 // Perform the splat.
3147 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003148 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3150 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003151}
3152
Evan Chengba05f722006-04-21 23:03:30 +00003153/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003154/// vector of zero or undef vector. This produces a shuffle where the low
3155/// element of V2 is swizzled into the zero/undef vector, landing at element
3156/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003157static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003158 bool isZero, bool HasSSE2,
3159 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003160 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003161 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3163 unsigned NumElems = VT.getVectorNumElements();
3164 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003165 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 // If this is the insertion idx, put the low elt of V2 here.
3167 MaskVec.push_back(i == Idx ? NumElems : i);
3168 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003169}
3170
Evan Chengf26ffe92008-05-29 08:22:04 +00003171/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3172/// a shuffle that is zero.
3173static
Nate Begeman9008ca62009-04-27 18:41:29 +00003174unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3175 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003176 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003178 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 int Idx = SVOp->getMaskElt(Index);
3180 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003181 ++NumZeros;
3182 continue;
3183 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003185 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003186 ++NumZeros;
3187 else
3188 break;
3189 }
3190 return NumZeros;
3191}
3192
3193/// isVectorShift - Returns true if the shuffle can be implemented as a
3194/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003195/// FIXME: split into pslldqi, psrldqi, palignr variants.
3196static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003197 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003199
3200 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003202 if (!NumZeros) {
3203 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003204 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003205 if (!NumZeros)
3206 return false;
3207 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003208 bool SeenV1 = false;
3209 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003210 for (int i = NumZeros; i < NumElems; ++i) {
3211 int Val = isLeft ? (i - NumZeros) : i;
3212 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3213 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003214 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003215 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003216 SeenV1 = true;
3217 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003219 SeenV2 = true;
3220 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003222 return false;
3223 }
3224 if (SeenV1 && SeenV2)
3225 return false;
3226
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003228 ShAmt = NumZeros;
3229 return true;
3230}
3231
3232
Evan Chengc78d3b42006-04-24 18:01:45 +00003233/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3234///
Dan Gohman475871a2008-07-27 21:46:04 +00003235static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003236 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003237 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003238 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003239 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003240
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003241 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003242 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003243 bool First = true;
3244 for (unsigned i = 0; i < 16; ++i) {
3245 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3246 if (ThisIsNonZero && First) {
3247 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003249 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003251 First = false;
3252 }
3253
3254 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003255 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003256 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3257 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003258 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003259 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003260 }
3261 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003262 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3263 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3264 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003265 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003267 } else
3268 ThisElt = LastElt;
3269
Gabor Greifba36cb52008-08-28 21:40:38 +00003270 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003272 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003273 }
3274 }
3275
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003277}
3278
Bill Wendlinga348c562007-03-22 18:42:45 +00003279/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003280///
Dan Gohman475871a2008-07-27 21:46:04 +00003281static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003282 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003283 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003284 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003285 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003286
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003287 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003288 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003289 bool First = true;
3290 for (unsigned i = 0; i < 8; ++i) {
3291 bool isNonZero = (NonZeros & (1 << i)) != 0;
3292 if (isNonZero) {
3293 if (First) {
3294 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003296 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003298 First = false;
3299 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003300 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003302 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003303 }
3304 }
3305
3306 return V;
3307}
3308
Evan Chengf26ffe92008-05-29 08:22:04 +00003309/// getVShift - Return a vector logical shift node.
3310///
Owen Andersone50ed302009-08-10 22:56:29 +00003311static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003312 unsigned NumBits, SelectionDAG &DAG,
3313 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003314 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003316 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003317 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3318 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3319 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003320 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003321}
3322
Dan Gohman475871a2008-07-27 21:46:04 +00003323SDValue
3324X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003325 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003326 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003327 if (ISD::isBuildVectorAllZeros(Op.getNode())
3328 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003329 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3330 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3331 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003333 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003334
Gabor Greifba36cb52008-08-28 21:40:38 +00003335 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003336 return getOnesVector(Op.getValueType(), DAG, dl);
3337 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003338 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003339
Owen Andersone50ed302009-08-10 22:56:29 +00003340 EVT VT = Op.getValueType();
3341 EVT ExtVT = VT.getVectorElementType();
3342 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003343
3344 unsigned NumElems = Op.getNumOperands();
3345 unsigned NumZero = 0;
3346 unsigned NumNonZero = 0;
3347 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003348 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003349 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003350 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003351 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003352 if (Elt.getOpcode() == ISD::UNDEF)
3353 continue;
3354 Values.insert(Elt);
3355 if (Elt.getOpcode() != ISD::Constant &&
3356 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003357 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003358 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003359 NumZero++;
3360 else {
3361 NonZeros |= (1 << i);
3362 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003363 }
3364 }
3365
Dan Gohman7f321562007-06-25 16:23:39 +00003366 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003367 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003368 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003369 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003370
Chris Lattner67f453a2008-03-09 05:42:06 +00003371 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003372 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003373 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003374 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003375
Chris Lattner62098042008-03-09 01:05:04 +00003376 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3377 // the value are obviously zero, truncate the value to i32 and do the
3378 // insertion that way. Only do this if the value is non-constant or if the
3379 // value is a constant being inserted into element 0. It is cheaper to do
3380 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003381 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003382 (!IsAllConstants || Idx == 0)) {
3383 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3384 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3386 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003387
Chris Lattner62098042008-03-09 01:05:04 +00003388 // Truncate the value (which may itself be a constant) to i32, and
3389 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003390 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003391 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003392 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3393 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003394
Chris Lattner62098042008-03-09 01:05:04 +00003395 // Now we have our 32-bit value zero extended in the low element of
3396 // a vector. If Idx != 0, swizzle it into place.
3397 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003398 SmallVector<int, 4> Mask;
3399 Mask.push_back(Idx);
3400 for (unsigned i = 1; i != VecElts; ++i)
3401 Mask.push_back(i);
3402 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003403 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003405 }
Dale Johannesenace16102009-02-03 19:33:06 +00003406 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003407 }
3408 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003409
Chris Lattner19f79692008-03-08 22:59:52 +00003410 // If we have a constant or non-constant insertion into the low element of
3411 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3412 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003413 // depending on what the source datatype is.
3414 if (Idx == 0) {
3415 if (NumZero == 0) {
3416 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003417 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3418 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003419 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3420 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3421 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3422 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003423 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3424 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3425 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003426 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3427 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3428 Subtarget->hasSSE2(), DAG);
3429 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3430 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003431 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003432
3433 // Is it a vector logical left shift?
3434 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003435 X86::isZeroNode(Op.getOperand(0)) &&
3436 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003437 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003438 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003439 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003440 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003441 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003442 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003443
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003444 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003445 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003446
Chris Lattner19f79692008-03-08 22:59:52 +00003447 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3448 // is a non-constant being inserted into an element other than the low one,
3449 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3450 // movd/movss) to move this into the low element, then shuffle it into
3451 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003452 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003453 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003454
Evan Cheng0db9fe62006-04-25 20:13:52 +00003455 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003456 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3457 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003458 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003459 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003460 MaskVec.push_back(i == Idx ? 0 : 1);
3461 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003462 }
3463 }
3464
Chris Lattner67f453a2008-03-09 05:42:06 +00003465 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3466 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003467 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003468
Dan Gohmana3941172007-07-24 22:55:08 +00003469 // A vector full of immediates; various special cases are already
3470 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003471 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003472 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003473
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003474 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003475 if (EVTBits == 64) {
3476 if (NumNonZero == 1) {
3477 // One half is zero or undef.
3478 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003479 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003480 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003481 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3482 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003483 }
Dan Gohman475871a2008-07-27 21:46:04 +00003484 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003485 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003486
3487 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003488 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003489 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003490 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003491 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003492 }
3493
Bill Wendling826f36f2007-03-28 00:57:11 +00003494 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003495 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003496 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003497 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003498 }
3499
3500 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003501 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003502 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003503 if (NumElems == 4 && NumZero > 0) {
3504 for (unsigned i = 0; i < 4; ++i) {
3505 bool isZero = !(NonZeros & (1 << i));
3506 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003507 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003508 else
Dale Johannesenace16102009-02-03 19:33:06 +00003509 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003510 }
3511
3512 for (unsigned i = 0; i < 2; ++i) {
3513 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3514 default: break;
3515 case 0:
3516 V[i] = V[i*2]; // Must be a zero vector.
3517 break;
3518 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003519 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003520 break;
3521 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003522 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003523 break;
3524 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003525 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003526 break;
3527 }
3528 }
3529
Nate Begeman9008ca62009-04-27 18:41:29 +00003530 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003531 bool Reverse = (NonZeros & 0x3) == 2;
3532 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003533 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003534 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3535 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003536 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3537 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003538 }
3539
3540 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003541 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3542 // values to be inserted is equal to the number of elements, in which case
3543 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003544 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003545 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003546 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003547 getSubtarget()->hasSSE41()) {
3548 V[0] = DAG.getUNDEF(VT);
3549 for (unsigned i = 0; i < NumElems; ++i)
3550 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3551 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3552 Op.getOperand(i), DAG.getIntPtrConstant(i));
3553 return V[0];
3554 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003555 // Expand into a number of unpckl*.
3556 // e.g. for v4f32
3557 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3558 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3559 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003560 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003561 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003562 NumElems >>= 1;
3563 while (NumElems != 0) {
3564 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003565 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003566 NumElems >>= 1;
3567 }
3568 return V[0];
3569 }
3570
Dan Gohman475871a2008-07-27 21:46:04 +00003571 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003572}
3573
Nate Begemanb9a47b82009-02-23 08:49:38 +00003574// v8i16 shuffles - Prefer shuffles in the following order:
3575// 1. [all] pshuflw, pshufhw, optional move
3576// 2. [ssse3] 1 x pshufb
3577// 3. [ssse3] 2 x pshufb + 1 x por
3578// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003579static
Nate Begeman9008ca62009-04-27 18:41:29 +00003580SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3581 SelectionDAG &DAG, X86TargetLowering &TLI) {
3582 SDValue V1 = SVOp->getOperand(0);
3583 SDValue V2 = SVOp->getOperand(1);
3584 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003585 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003586
Nate Begemanb9a47b82009-02-23 08:49:38 +00003587 // Determine if more than 1 of the words in each of the low and high quadwords
3588 // of the result come from the same quadword of one of the two inputs. Undef
3589 // mask values count as coming from any quadword, for better codegen.
3590 SmallVector<unsigned, 4> LoQuad(4);
3591 SmallVector<unsigned, 4> HiQuad(4);
3592 BitVector InputQuads(4);
3593 for (unsigned i = 0; i < 8; ++i) {
3594 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003596 MaskVals.push_back(EltIdx);
3597 if (EltIdx < 0) {
3598 ++Quad[0];
3599 ++Quad[1];
3600 ++Quad[2];
3601 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003602 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003603 }
3604 ++Quad[EltIdx / 4];
3605 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003606 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003607
Nate Begemanb9a47b82009-02-23 08:49:38 +00003608 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003609 unsigned MaxQuad = 1;
3610 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003611 if (LoQuad[i] > MaxQuad) {
3612 BestLoQuad = i;
3613 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003614 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003615 }
3616
Nate Begemanb9a47b82009-02-23 08:49:38 +00003617 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003618 MaxQuad = 1;
3619 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003620 if (HiQuad[i] > MaxQuad) {
3621 BestHiQuad = i;
3622 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003623 }
3624 }
3625
Nate Begemanb9a47b82009-02-23 08:49:38 +00003626 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003627 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003628 // single pshufb instruction is necessary. If There are more than 2 input
3629 // quads, disable the next transformation since it does not help SSSE3.
3630 bool V1Used = InputQuads[0] || InputQuads[1];
3631 bool V2Used = InputQuads[2] || InputQuads[3];
3632 if (TLI.getSubtarget()->hasSSSE3()) {
3633 if (InputQuads.count() == 2 && V1Used && V2Used) {
3634 BestLoQuad = InputQuads.find_first();
3635 BestHiQuad = InputQuads.find_next(BestLoQuad);
3636 }
3637 if (InputQuads.count() > 2) {
3638 BestLoQuad = -1;
3639 BestHiQuad = -1;
3640 }
3641 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003642
Nate Begemanb9a47b82009-02-23 08:49:38 +00003643 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3644 // the shuffle mask. If a quad is scored as -1, that means that it contains
3645 // words from all 4 input quadwords.
3646 SDValue NewV;
3647 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003648 SmallVector<int, 8> MaskV;
3649 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3650 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003651 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3653 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3654 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003655
Nate Begemanb9a47b82009-02-23 08:49:38 +00003656 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3657 // source words for the shuffle, to aid later transformations.
3658 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003659 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003660 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003661 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003662 if (idx != (int)i)
3663 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003664 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003665 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003666 AllWordsInNewV = false;
3667 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003668 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003669
Nate Begemanb9a47b82009-02-23 08:49:38 +00003670 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3671 if (AllWordsInNewV) {
3672 for (int i = 0; i != 8; ++i) {
3673 int idx = MaskVals[i];
3674 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003675 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003676 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003677 if ((idx != i) && idx < 4)
3678 pshufhw = false;
3679 if ((idx != i) && idx > 3)
3680 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003681 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003682 V1 = NewV;
3683 V2Used = false;
3684 BestLoQuad = 0;
3685 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003686 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003687
Nate Begemanb9a47b82009-02-23 08:49:38 +00003688 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3689 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003690 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003691 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003693 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003694 }
Eric Christopherfd179292009-08-27 18:07:15 +00003695
Nate Begemanb9a47b82009-02-23 08:49:38 +00003696 // If we have SSSE3, and all words of the result are from 1 input vector,
3697 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3698 // is present, fall back to case 4.
3699 if (TLI.getSubtarget()->hasSSSE3()) {
3700 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003701
Nate Begemanb9a47b82009-02-23 08:49:38 +00003702 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003703 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003704 // mask, and elements that come from V1 in the V2 mask, so that the two
3705 // results can be OR'd together.
3706 bool TwoInputs = V1Used && V2Used;
3707 for (unsigned i = 0; i != 8; ++i) {
3708 int EltIdx = MaskVals[i] * 2;
3709 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3711 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003712 continue;
3713 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3715 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003716 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003718 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003719 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003721 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003723
Nate Begemanb9a47b82009-02-23 08:49:38 +00003724 // Calculate the shuffle mask for the second input, shuffle it, and
3725 // OR it with the first shuffled input.
3726 pshufbMask.clear();
3727 for (unsigned i = 0; i != 8; ++i) {
3728 int EltIdx = MaskVals[i] * 2;
3729 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3731 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003732 continue;
3733 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3735 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003736 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003738 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003739 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 MVT::v16i8, &pshufbMask[0], 16));
3741 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3742 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003743 }
3744
3745 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3746 // and update MaskVals with new element order.
3747 BitVector InOrder(8);
3748 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003749 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003750 for (int i = 0; i != 4; ++i) {
3751 int idx = MaskVals[i];
3752 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003753 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003754 InOrder.set(i);
3755 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003756 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003757 InOrder.set(i);
3758 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003759 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003760 }
3761 }
3762 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003763 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003765 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003766 }
Eric Christopherfd179292009-08-27 18:07:15 +00003767
Nate Begemanb9a47b82009-02-23 08:49:38 +00003768 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3769 // and update MaskVals with the new element order.
3770 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003771 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003772 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003773 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003774 for (unsigned i = 4; i != 8; ++i) {
3775 int idx = MaskVals[i];
3776 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003777 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003778 InOrder.set(i);
3779 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003780 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003781 InOrder.set(i);
3782 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003783 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003784 }
3785 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003787 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003788 }
Eric Christopherfd179292009-08-27 18:07:15 +00003789
Nate Begemanb9a47b82009-02-23 08:49:38 +00003790 // In case BestHi & BestLo were both -1, which means each quadword has a word
3791 // from each of the four input quadwords, calculate the InOrder bitvector now
3792 // before falling through to the insert/extract cleanup.
3793 if (BestLoQuad == -1 && BestHiQuad == -1) {
3794 NewV = V1;
3795 for (int i = 0; i != 8; ++i)
3796 if (MaskVals[i] < 0 || MaskVals[i] == i)
3797 InOrder.set(i);
3798 }
Eric Christopherfd179292009-08-27 18:07:15 +00003799
Nate Begemanb9a47b82009-02-23 08:49:38 +00003800 // The other elements are put in the right place using pextrw and pinsrw.
3801 for (unsigned i = 0; i != 8; ++i) {
3802 if (InOrder[i])
3803 continue;
3804 int EltIdx = MaskVals[i];
3805 if (EltIdx < 0)
3806 continue;
3807 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003809 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003811 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003813 DAG.getIntPtrConstant(i));
3814 }
3815 return NewV;
3816}
3817
3818// v16i8 shuffles - Prefer shuffles in the following order:
3819// 1. [ssse3] 1 x pshufb
3820// 2. [ssse3] 2 x pshufb + 1 x por
3821// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3822static
Nate Begeman9008ca62009-04-27 18:41:29 +00003823SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3824 SelectionDAG &DAG, X86TargetLowering &TLI) {
3825 SDValue V1 = SVOp->getOperand(0);
3826 SDValue V2 = SVOp->getOperand(1);
3827 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003828 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003829 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003830
Nate Begemanb9a47b82009-02-23 08:49:38 +00003831 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003832 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003833 // present, fall back to case 3.
3834 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3835 bool V1Only = true;
3836 bool V2Only = true;
3837 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003838 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003839 if (EltIdx < 0)
3840 continue;
3841 if (EltIdx < 16)
3842 V2Only = false;
3843 else
3844 V1Only = false;
3845 }
Eric Christopherfd179292009-08-27 18:07:15 +00003846
Nate Begemanb9a47b82009-02-23 08:49:38 +00003847 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3848 if (TLI.getSubtarget()->hasSSSE3()) {
3849 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003850
Nate Begemanb9a47b82009-02-23 08:49:38 +00003851 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003852 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003853 //
3854 // Otherwise, we have elements from both input vectors, and must zero out
3855 // elements that come from V2 in the first mask, and V1 in the second mask
3856 // so that we can OR them together.
3857 bool TwoInputs = !(V1Only || V2Only);
3858 for (unsigned i = 0; i != 16; ++i) {
3859 int EltIdx = MaskVals[i];
3860 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003862 continue;
3863 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003865 }
3866 // If all the elements are from V2, assign it to V1 and return after
3867 // building the first pshufb.
3868 if (V2Only)
3869 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003871 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003873 if (!TwoInputs)
3874 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003875
Nate Begemanb9a47b82009-02-23 08:49:38 +00003876 // Calculate the shuffle mask for the second input, shuffle it, and
3877 // OR it with the first shuffled input.
3878 pshufbMask.clear();
3879 for (unsigned i = 0; i != 16; ++i) {
3880 int EltIdx = MaskVals[i];
3881 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003883 continue;
3884 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003886 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003888 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 MVT::v16i8, &pshufbMask[0], 16));
3890 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003891 }
Eric Christopherfd179292009-08-27 18:07:15 +00003892
Nate Begemanb9a47b82009-02-23 08:49:38 +00003893 // No SSSE3 - Calculate in place words and then fix all out of place words
3894 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3895 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3897 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003898 SDValue NewV = V2Only ? V2 : V1;
3899 for (int i = 0; i != 8; ++i) {
3900 int Elt0 = MaskVals[i*2];
3901 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00003902
Nate Begemanb9a47b82009-02-23 08:49:38 +00003903 // This word of the result is all undef, skip it.
3904 if (Elt0 < 0 && Elt1 < 0)
3905 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003906
Nate Begemanb9a47b82009-02-23 08:49:38 +00003907 // This word of the result is already in the correct place, skip it.
3908 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3909 continue;
3910 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3911 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003912
Nate Begemanb9a47b82009-02-23 08:49:38 +00003913 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3914 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3915 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003916
3917 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3918 // using a single extract together, load it and store it.
3919 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003921 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003923 DAG.getIntPtrConstant(i));
3924 continue;
3925 }
3926
Nate Begemanb9a47b82009-02-23 08:49:38 +00003927 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003928 // source byte is not also odd, shift the extracted word left 8 bits
3929 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003930 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003932 DAG.getIntPtrConstant(Elt1 / 2));
3933 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003935 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003936 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3938 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003939 }
3940 // If Elt0 is defined, extract it from the appropriate source. If the
3941 // source byte is not also even, shift the extracted word right 8 bits. If
3942 // Elt1 was also defined, OR the extracted values together before
3943 // inserting them in the result.
3944 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003946 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3947 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003949 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003950 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3952 DAG.getConstant(0x00FF, MVT::i16));
3953 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003954 : InsElt0;
3955 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003957 DAG.getIntPtrConstant(i));
3958 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003960}
3961
Evan Cheng7a831ce2007-12-15 03:00:47 +00003962/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3963/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3964/// done when every pair / quad of shuffle mask elements point to elements in
3965/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003966/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3967static
Nate Begeman9008ca62009-04-27 18:41:29 +00003968SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3969 SelectionDAG &DAG,
3970 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003971 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 SDValue V1 = SVOp->getOperand(0);
3973 SDValue V2 = SVOp->getOperand(1);
3974 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003975 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003977 EVT MaskEltVT = MaskVT.getVectorElementType();
3978 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003979 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003980 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003981 case MVT::v4f32: NewVT = MVT::v2f64; break;
3982 case MVT::v4i32: NewVT = MVT::v2i64; break;
3983 case MVT::v8i16: NewVT = MVT::v4i32; break;
3984 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003985 }
3986
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003987 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003988 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003990 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003992 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 int Scale = NumElems / NewWidth;
3994 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003995 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 int StartIdx = -1;
3997 for (int j = 0; j < Scale; ++j) {
3998 int EltIdx = SVOp->getMaskElt(i+j);
3999 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004000 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004002 StartIdx = EltIdx - (EltIdx % Scale);
4003 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004004 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004005 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 if (StartIdx == -1)
4007 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004008 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004009 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004010 }
4011
Dale Johannesenace16102009-02-03 19:33:06 +00004012 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4013 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004014 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004015}
4016
Evan Chengd880b972008-05-09 21:53:03 +00004017/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004018///
Owen Andersone50ed302009-08-10 22:56:29 +00004019static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004020 SDValue SrcOp, SelectionDAG &DAG,
4021 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004023 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004024 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004025 LD = dyn_cast<LoadSDNode>(SrcOp);
4026 if (!LD) {
4027 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4028 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004029 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4030 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004031 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4032 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004033 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004034 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004036 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4037 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4038 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4039 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004040 SrcOp.getOperand(0)
4041 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004042 }
4043 }
4044 }
4045
Dale Johannesenace16102009-02-03 19:33:06 +00004046 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4047 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004048 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004049 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004050}
4051
Evan Chengace3c172008-07-22 21:13:36 +00004052/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4053/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004054static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004055LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4056 SDValue V1 = SVOp->getOperand(0);
4057 SDValue V2 = SVOp->getOperand(1);
4058 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004059 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004060
Evan Chengace3c172008-07-22 21:13:36 +00004061 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004062 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 SmallVector<int, 8> Mask1(4U, -1);
4064 SmallVector<int, 8> PermMask;
4065 SVOp->getMask(PermMask);
4066
Evan Chengace3c172008-07-22 21:13:36 +00004067 unsigned NumHi = 0;
4068 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004069 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 int Idx = PermMask[i];
4071 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004072 Locs[i] = std::make_pair(-1, -1);
4073 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4075 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004076 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004078 NumLo++;
4079 } else {
4080 Locs[i] = std::make_pair(1, NumHi);
4081 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004083 NumHi++;
4084 }
4085 }
4086 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004087
Evan Chengace3c172008-07-22 21:13:36 +00004088 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004089 // If no more than two elements come from either vector. This can be
4090 // implemented with two shuffles. First shuffle gather the elements.
4091 // The second shuffle, which takes the first shuffle as both of its
4092 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004093 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004094
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004096
Evan Chengace3c172008-07-22 21:13:36 +00004097 for (unsigned i = 0; i != 4; ++i) {
4098 if (Locs[i].first == -1)
4099 continue;
4100 else {
4101 unsigned Idx = (i < 2) ? 0 : 4;
4102 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004104 }
4105 }
4106
Nate Begeman9008ca62009-04-27 18:41:29 +00004107 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004108 } else if (NumLo == 3 || NumHi == 3) {
4109 // Otherwise, we must have three elements from one vector, call it X, and
4110 // one element from the other, call it Y. First, use a shufps to build an
4111 // intermediate vector with the one element from Y and the element from X
4112 // that will be in the same half in the final destination (the indexes don't
4113 // matter). Then, use a shufps to build the final vector, taking the half
4114 // containing the element from Y from the intermediate, and the other half
4115 // from X.
4116 if (NumHi == 3) {
4117 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004118 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004119 std::swap(V1, V2);
4120 }
4121
4122 // Find the element from V2.
4123 unsigned HiIndex;
4124 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004125 int Val = PermMask[HiIndex];
4126 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004127 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004128 if (Val >= 4)
4129 break;
4130 }
4131
Nate Begeman9008ca62009-04-27 18:41:29 +00004132 Mask1[0] = PermMask[HiIndex];
4133 Mask1[1] = -1;
4134 Mask1[2] = PermMask[HiIndex^1];
4135 Mask1[3] = -1;
4136 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004137
4138 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004139 Mask1[0] = PermMask[0];
4140 Mask1[1] = PermMask[1];
4141 Mask1[2] = HiIndex & 1 ? 6 : 4;
4142 Mask1[3] = HiIndex & 1 ? 4 : 6;
4143 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004144 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004145 Mask1[0] = HiIndex & 1 ? 2 : 0;
4146 Mask1[1] = HiIndex & 1 ? 0 : 2;
4147 Mask1[2] = PermMask[2];
4148 Mask1[3] = PermMask[3];
4149 if (Mask1[2] >= 0)
4150 Mask1[2] += 4;
4151 if (Mask1[3] >= 0)
4152 Mask1[3] += 4;
4153 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004154 }
Evan Chengace3c172008-07-22 21:13:36 +00004155 }
4156
4157 // Break it into (shuffle shuffle_hi, shuffle_lo).
4158 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004159 SmallVector<int,8> LoMask(4U, -1);
4160 SmallVector<int,8> HiMask(4U, -1);
4161
4162 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004163 unsigned MaskIdx = 0;
4164 unsigned LoIdx = 0;
4165 unsigned HiIdx = 2;
4166 for (unsigned i = 0; i != 4; ++i) {
4167 if (i == 2) {
4168 MaskPtr = &HiMask;
4169 MaskIdx = 1;
4170 LoIdx = 0;
4171 HiIdx = 2;
4172 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004173 int Idx = PermMask[i];
4174 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004175 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004176 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004177 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004178 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004179 LoIdx++;
4180 } else {
4181 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004183 HiIdx++;
4184 }
4185 }
4186
Nate Begeman9008ca62009-04-27 18:41:29 +00004187 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4188 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4189 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004190 for (unsigned i = 0; i != 4; ++i) {
4191 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004193 } else {
4194 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004195 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004196 }
4197 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004198 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004199}
4200
Dan Gohman475871a2008-07-27 21:46:04 +00004201SDValue
4202X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004204 SDValue V1 = Op.getOperand(0);
4205 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004206 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004207 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004209 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004210 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4211 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004212 bool V1IsSplat = false;
4213 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004214
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004216 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004217
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 // Promote splats to v4f32.
4219 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004220 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004221 return Op;
4222 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004223 }
4224
Evan Cheng7a831ce2007-12-15 03:00:47 +00004225 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4226 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004229 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004230 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004231 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004233 // FIXME: Figure out a cleaner way to do this.
4234 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004235 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004237 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004238 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4239 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4240 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004241 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004242 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4244 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004245 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004247 }
4248 }
Eric Christopherfd179292009-08-27 18:07:15 +00004249
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 if (X86::isPSHUFDMask(SVOp))
4251 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004252
Evan Chengf26ffe92008-05-29 08:22:04 +00004253 // Check if this can be converted into a logical shift.
4254 bool isLeft = false;
4255 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004256 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004257 bool isShift = getSubtarget()->hasSSE2() &&
4258 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004259 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004260 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004261 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004262 EVT EltVT = VT.getVectorElementType();
4263 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004264 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004265 }
Eric Christopherfd179292009-08-27 18:07:15 +00004266
Nate Begeman9008ca62009-04-27 18:41:29 +00004267 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004268 if (V1IsUndef)
4269 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004270 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004271 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004272 if (!isMMX)
4273 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004274 }
Eric Christopherfd179292009-08-27 18:07:15 +00004275
Nate Begeman9008ca62009-04-27 18:41:29 +00004276 // FIXME: fold these into legal mask.
4277 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4278 X86::isMOVSLDUPMask(SVOp) ||
4279 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004280 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004281 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004282 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004283
Nate Begeman9008ca62009-04-27 18:41:29 +00004284 if (ShouldXformToMOVHLPS(SVOp) ||
4285 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4286 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004287
Evan Chengf26ffe92008-05-29 08:22:04 +00004288 if (isShift) {
4289 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004290 EVT EltVT = VT.getVectorElementType();
4291 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004292 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004293 }
Eric Christopherfd179292009-08-27 18:07:15 +00004294
Evan Cheng9eca5e82006-10-25 21:49:50 +00004295 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004296 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4297 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004298 V1IsSplat = isSplatVector(V1.getNode());
4299 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004300
Chris Lattner8a594482007-11-25 00:24:49 +00004301 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004302 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 Op = CommuteVectorShuffle(SVOp, DAG);
4304 SVOp = cast<ShuffleVectorSDNode>(Op);
4305 V1 = SVOp->getOperand(0);
4306 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004307 std::swap(V1IsSplat, V2IsSplat);
4308 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004309 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004310 }
4311
Nate Begeman9008ca62009-04-27 18:41:29 +00004312 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4313 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004314 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 return V1;
4316 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4317 // the instruction selector will not match, so get a canonical MOVL with
4318 // swapped operands to undo the commute.
4319 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004320 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004321
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4323 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4324 X86::isUNPCKLMask(SVOp) ||
4325 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004326 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004327
Evan Cheng9bbbb982006-10-25 20:48:19 +00004328 if (V2IsSplat) {
4329 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004330 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004331 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 SDValue NewMask = NormalizeMask(SVOp, DAG);
4333 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4334 if (NSVOp != SVOp) {
4335 if (X86::isUNPCKLMask(NSVOp, true)) {
4336 return NewMask;
4337 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4338 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004339 }
4340 }
4341 }
4342
Evan Cheng9eca5e82006-10-25 21:49:50 +00004343 if (Commuted) {
4344 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 // FIXME: this seems wrong.
4346 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4347 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4348 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4349 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4350 X86::isUNPCKLMask(NewSVOp) ||
4351 X86::isUNPCKHMask(NewSVOp))
4352 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004353 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004354
Nate Begemanb9a47b82009-02-23 08:49:38 +00004355 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004356
4357 // Normalize the node to match x86 shuffle ops if needed
4358 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4359 return CommuteVectorShuffle(SVOp, DAG);
4360
4361 // Check for legal shuffle and return?
4362 SmallVector<int, 16> PermMask;
4363 SVOp->getMask(PermMask);
4364 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004365 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004366
Evan Cheng14b32e12007-12-11 01:46:18 +00004367 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004369 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004370 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004371 return NewOp;
4372 }
4373
Owen Anderson825b72b2009-08-11 20:47:22 +00004374 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004375 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004376 if (NewOp.getNode())
4377 return NewOp;
4378 }
Eric Christopherfd179292009-08-27 18:07:15 +00004379
Evan Chengace3c172008-07-22 21:13:36 +00004380 // Handle all 4 wide cases with a number of shuffles except for MMX.
4381 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004382 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004383
Dan Gohman475871a2008-07-27 21:46:04 +00004384 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004385}
4386
Dan Gohman475871a2008-07-27 21:46:04 +00004387SDValue
4388X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004389 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004390 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004391 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004392 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004393 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004394 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004395 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004396 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004397 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004398 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004399 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4400 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4401 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4403 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004404 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004405 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004406 Op.getOperand(0)),
4407 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004408 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004409 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004410 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004411 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004412 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004413 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004414 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4415 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004416 // result has a single use which is a store or a bitcast to i32. And in
4417 // the case of a store, it's not worth it if the index is a constant 0,
4418 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004419 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004420 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004421 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004422 if ((User->getOpcode() != ISD::STORE ||
4423 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4424 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004425 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004427 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004428 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4429 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004430 Op.getOperand(0)),
4431 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004432 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4433 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004434 // ExtractPS works with constant index.
4435 if (isa<ConstantSDNode>(Op.getOperand(1)))
4436 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004437 }
Dan Gohman475871a2008-07-27 21:46:04 +00004438 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004439}
4440
4441
Dan Gohman475871a2008-07-27 21:46:04 +00004442SDValue
4443X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004444 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004445 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004446
Evan Cheng62a3f152008-03-24 21:52:23 +00004447 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004448 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004449 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004450 return Res;
4451 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004452
Owen Andersone50ed302009-08-10 22:56:29 +00004453 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004454 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004455 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004456 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004457 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004458 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004459 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004460 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4461 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004462 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004463 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004464 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004465 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004466 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4467 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004468 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004469 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004470 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004471 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004472 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004473 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004474 if (Idx == 0)
4475 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004476
Evan Cheng0db9fe62006-04-25 20:13:52 +00004477 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004478 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004479 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004480 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004481 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004482 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004483 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004484 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004485 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4486 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4487 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004488 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004489 if (Idx == 0)
4490 return Op;
4491
4492 // UNPCKHPD the element to the lowest double word, then movsd.
4493 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4494 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004495 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004496 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004497 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004498 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004499 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004500 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004501 }
4502
Dan Gohman475871a2008-07-27 21:46:04 +00004503 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004504}
4505
Dan Gohman475871a2008-07-27 21:46:04 +00004506SDValue
4507X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004508 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004509 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004510 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004511
Dan Gohman475871a2008-07-27 21:46:04 +00004512 SDValue N0 = Op.getOperand(0);
4513 SDValue N1 = Op.getOperand(1);
4514 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004515
Dan Gohman8a55ce42009-09-23 21:02:20 +00004516 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004517 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004518 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4519 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004520 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4521 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004522 if (N1.getValueType() != MVT::i32)
4523 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4524 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004525 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004526 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004527 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004528 // Bits [7:6] of the constant are the source select. This will always be
4529 // zero here. The DAG Combiner may combine an extract_elt index into these
4530 // bits. For example (insert (extract, 3), 2) could be matched by putting
4531 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004532 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004533 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004534 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004535 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004536 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004537 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004538 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004539 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004540 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004541 // PINSR* works with constant index.
4542 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004543 }
Dan Gohman475871a2008-07-27 21:46:04 +00004544 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004545}
4546
Dan Gohman475871a2008-07-27 21:46:04 +00004547SDValue
4548X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004549 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004550 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004551
4552 if (Subtarget->hasSSE41())
4553 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4554
Dan Gohman8a55ce42009-09-23 21:02:20 +00004555 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004556 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004557
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004558 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004559 SDValue N0 = Op.getOperand(0);
4560 SDValue N1 = Op.getOperand(1);
4561 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004562
Dan Gohman8a55ce42009-09-23 21:02:20 +00004563 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004564 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4565 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004566 if (N1.getValueType() != MVT::i32)
4567 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4568 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004569 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004570 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004571 }
Dan Gohman475871a2008-07-27 21:46:04 +00004572 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004573}
4574
Dan Gohman475871a2008-07-27 21:46:04 +00004575SDValue
4576X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004577 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004578 if (Op.getValueType() == MVT::v2f32)
4579 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4580 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4581 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004582 Op.getOperand(0))));
4583
Owen Anderson825b72b2009-08-11 20:47:22 +00004584 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4585 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004586
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4588 EVT VT = MVT::v2i32;
4589 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004590 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004591 case MVT::v16i8:
4592 case MVT::v8i16:
4593 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004594 break;
4595 }
Dale Johannesenace16102009-02-03 19:33:06 +00004596 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4597 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004598}
4599
Bill Wendling056292f2008-09-16 21:48:12 +00004600// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4601// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4602// one of the above mentioned nodes. It has to be wrapped because otherwise
4603// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4604// be used to form addressing mode. These wrapped nodes will be selected
4605// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004606SDValue
4607X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004608 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004609
Chris Lattner41621a22009-06-26 19:22:52 +00004610 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4611 // global base reg.
4612 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004613 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004614 CodeModel::Model M = getTargetMachine().getCodeModel();
4615
Chris Lattner4f066492009-07-11 20:29:19 +00004616 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004617 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004618 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004619 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004620 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004621 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004622 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004623
Evan Cheng1606e8e2009-03-13 07:51:59 +00004624 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004625 CP->getAlignment(),
4626 CP->getOffset(), OpFlag);
4627 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004628 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004629 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004630 if (OpFlag) {
4631 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004632 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004633 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004634 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004635 }
4636
4637 return Result;
4638}
4639
Chris Lattner18c59872009-06-27 04:16:01 +00004640SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4641 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004642
Chris Lattner18c59872009-06-27 04:16:01 +00004643 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4644 // global base reg.
4645 unsigned char OpFlag = 0;
4646 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004647 CodeModel::Model M = getTargetMachine().getCodeModel();
4648
Chris Lattner4f066492009-07-11 20:29:19 +00004649 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004650 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004651 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004652 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004653 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004654 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004655 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004656
Chris Lattner18c59872009-06-27 04:16:01 +00004657 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4658 OpFlag);
4659 DebugLoc DL = JT->getDebugLoc();
4660 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004661
Chris Lattner18c59872009-06-27 04:16:01 +00004662 // With PIC, the address is actually $g + Offset.
4663 if (OpFlag) {
4664 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4665 DAG.getNode(X86ISD::GlobalBaseReg,
4666 DebugLoc::getUnknownLoc(), getPointerTy()),
4667 Result);
4668 }
Eric Christopherfd179292009-08-27 18:07:15 +00004669
Chris Lattner18c59872009-06-27 04:16:01 +00004670 return Result;
4671}
4672
4673SDValue
4674X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4675 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004676
Chris Lattner18c59872009-06-27 04:16:01 +00004677 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4678 // global base reg.
4679 unsigned char OpFlag = 0;
4680 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004681 CodeModel::Model M = getTargetMachine().getCodeModel();
4682
Chris Lattner4f066492009-07-11 20:29:19 +00004683 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004684 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004685 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004686 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004687 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004688 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004689 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004690
Chris Lattner18c59872009-06-27 04:16:01 +00004691 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004692
Chris Lattner18c59872009-06-27 04:16:01 +00004693 DebugLoc DL = Op.getDebugLoc();
4694 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004695
4696
Chris Lattner18c59872009-06-27 04:16:01 +00004697 // With PIC, the address is actually $g + Offset.
4698 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004699 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004700 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4701 DAG.getNode(X86ISD::GlobalBaseReg,
4702 DebugLoc::getUnknownLoc(),
4703 getPointerTy()),
4704 Result);
4705 }
Eric Christopherfd179292009-08-27 18:07:15 +00004706
Chris Lattner18c59872009-06-27 04:16:01 +00004707 return Result;
4708}
4709
Dan Gohman475871a2008-07-27 21:46:04 +00004710SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004711X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
4712 unsigned WrapperKind = X86ISD::Wrapper;
4713 CodeModel::Model M = getTargetMachine().getCodeModel();
4714 if (Subtarget->isPICStyleRIPRel() &&
4715 (M == CodeModel::Small || M == CodeModel::Kernel))
4716 WrapperKind = X86ISD::WrapperRIP;
4717
4718 DebugLoc DL = Op.getDebugLoc();
4719
4720 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4721 SDValue Result = DAG.getBlockAddress(BA, DL, /*isTarget=*/true);
4722
4723 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4724
4725 return Result;
4726}
4727
4728SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004729X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004730 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004731 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004732 // Create the TargetGlobalAddress node, folding in the constant
4733 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004734 unsigned char OpFlags =
4735 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004736 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004737 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004738 if (OpFlags == X86II::MO_NO_FLAG &&
4739 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004740 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004741 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004742 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004743 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004744 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004745 }
Eric Christopherfd179292009-08-27 18:07:15 +00004746
Chris Lattner4f066492009-07-11 20:29:19 +00004747 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004748 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004749 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4750 else
4751 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004752
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004753 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004754 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004755 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4756 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004757 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004758 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004759
Chris Lattner36c25012009-07-10 07:34:39 +00004760 // For globals that require a load from a stub to get the address, emit the
4761 // load.
4762 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004763 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004764 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004765
Dan Gohman6520e202008-10-18 02:06:02 +00004766 // If there was a non-zero offset that we didn't fold, create an explicit
4767 // addition for it.
4768 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004769 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004770 DAG.getConstant(Offset, getPointerTy()));
4771
Evan Cheng0db9fe62006-04-25 20:13:52 +00004772 return Result;
4773}
4774
Evan Chengda43bcf2008-09-24 00:05:32 +00004775SDValue
4776X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4777 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004778 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004779 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004780}
4781
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004782static SDValue
4783GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004784 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004785 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004786 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004787 DebugLoc dl = GA->getDebugLoc();
4788 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4789 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004790 GA->getOffset(),
4791 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004792 if (InFlag) {
4793 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004794 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004795 } else {
4796 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004797 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004798 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004799 SDValue Flag = Chain.getValue(1);
4800 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004801}
4802
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004803// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004804static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004805LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004806 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004807 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004808 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4809 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004810 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004811 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004812 PtrVT), InFlag);
4813 InFlag = Chain.getValue(1);
4814
Chris Lattnerb903bed2009-06-26 21:20:29 +00004815 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004816}
4817
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004818// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004819static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004820LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004821 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004822 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4823 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004824}
4825
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004826// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4827// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004828static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004829 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004830 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004831 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004832 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004833 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4834 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004835 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004837
4838 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4839 NULL, 0);
4840
Chris Lattnerb903bed2009-06-26 21:20:29 +00004841 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004842 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4843 // initialexec.
4844 unsigned WrapperKind = X86ISD::Wrapper;
4845 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004846 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004847 } else if (is64Bit) {
4848 assert(model == TLSModel::InitialExec);
4849 OperandFlags = X86II::MO_GOTTPOFF;
4850 WrapperKind = X86ISD::WrapperRIP;
4851 } else {
4852 assert(model == TLSModel::InitialExec);
4853 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004854 }
Eric Christopherfd179292009-08-27 18:07:15 +00004855
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004856 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4857 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004858 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004859 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004860 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004861
Rafael Espindola9a580232009-02-27 13:37:18 +00004862 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004863 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004864 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004865
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004866 // The address of the thread local variable is the add of the thread
4867 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004868 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004869}
4870
Dan Gohman475871a2008-07-27 21:46:04 +00004871SDValue
4872X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004873 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004874 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004875 assert(Subtarget->isTargetELF() &&
4876 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004877 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004878 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00004879
Chris Lattnerb903bed2009-06-26 21:20:29 +00004880 // If GV is an alias then use the aliasee for determining
4881 // thread-localness.
4882 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4883 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00004884
Chris Lattnerb903bed2009-06-26 21:20:29 +00004885 TLSModel::Model model = getTLSModel(GV,
4886 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00004887
Chris Lattnerb903bed2009-06-26 21:20:29 +00004888 switch (model) {
4889 case TLSModel::GeneralDynamic:
4890 case TLSModel::LocalDynamic: // not implemented
4891 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004892 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004893 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00004894
Chris Lattnerb903bed2009-06-26 21:20:29 +00004895 case TLSModel::InitialExec:
4896 case TLSModel::LocalExec:
4897 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4898 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004899 }
Eric Christopherfd179292009-08-27 18:07:15 +00004900
Torok Edwinc23197a2009-07-14 16:55:14 +00004901 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004902 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004903}
4904
Evan Cheng0db9fe62006-04-25 20:13:52 +00004905
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004906/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004907/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004908SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004909 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004910 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004911 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004912 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004913 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004914 SDValue ShOpLo = Op.getOperand(0);
4915 SDValue ShOpHi = Op.getOperand(1);
4916 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004917 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004918 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004919 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004920
Dan Gohman475871a2008-07-27 21:46:04 +00004921 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004922 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004923 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4924 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004925 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004926 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4927 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004928 }
Evan Chenge3413162006-01-09 18:33:28 +00004929
Owen Anderson825b72b2009-08-11 20:47:22 +00004930 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4931 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004932 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004933 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004934
Dan Gohman475871a2008-07-27 21:46:04 +00004935 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004936 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004937 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4938 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004939
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004940 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004941 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4942 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004943 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004944 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4945 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004946 }
4947
Dan Gohman475871a2008-07-27 21:46:04 +00004948 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004949 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004950}
Evan Chenga3195e82006-01-12 22:54:21 +00004951
Dan Gohman475871a2008-07-27 21:46:04 +00004952SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004953 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004954
4955 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004956 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004957 return Op;
4958 }
4959 return SDValue();
4960 }
4961
Owen Anderson825b72b2009-08-11 20:47:22 +00004962 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004963 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004964
Eli Friedman36df4992009-05-27 00:47:34 +00004965 // These are really Legal; return the operand so the caller accepts it as
4966 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004967 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004968 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004969 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004970 Subtarget->is64Bit()) {
4971 return Op;
4972 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004973
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004974 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004975 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004976 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004977 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004978 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004979 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004980 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00004981 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004982 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4983}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004984
Owen Andersone50ed302009-08-10 22:56:29 +00004985SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00004986 SDValue StackSlot,
4987 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004988 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004989 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004990 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004991 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004992 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00004993 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004994 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004996 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004997 Ops.push_back(Chain);
4998 Ops.push_back(StackSlot);
4999 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00005000 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00005001 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005002
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005003 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005004 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005005 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005006
5007 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5008 // shouldn't be necessary except that RFP cannot be live across
5009 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005010 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005011 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005012 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005013 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005014 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00005015 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005016 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005017 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005018 Ops.push_back(DAG.getValueType(Op.getValueType()));
5019 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00005020 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
5021 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005022 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005023 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005024
Evan Cheng0db9fe62006-04-25 20:13:52 +00005025 return Result;
5026}
5027
Bill Wendling8b8a6362009-01-17 03:56:04 +00005028// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5029SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5030 // This algorithm is not obvious. Here it is in C code, more or less:
5031 /*
5032 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5033 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5034 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005035
Bill Wendling8b8a6362009-01-17 03:56:04 +00005036 // Copy ints to xmm registers.
5037 __m128i xh = _mm_cvtsi32_si128( hi );
5038 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005039
Bill Wendling8b8a6362009-01-17 03:56:04 +00005040 // Combine into low half of a single xmm register.
5041 __m128i x = _mm_unpacklo_epi32( xh, xl );
5042 __m128d d;
5043 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005044
Bill Wendling8b8a6362009-01-17 03:56:04 +00005045 // Merge in appropriate exponents to give the integer bits the right
5046 // magnitude.
5047 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005048
Bill Wendling8b8a6362009-01-17 03:56:04 +00005049 // Subtract away the biases to deal with the IEEE-754 double precision
5050 // implicit 1.
5051 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005052
Bill Wendling8b8a6362009-01-17 03:56:04 +00005053 // All conversions up to here are exact. The correctly rounded result is
5054 // calculated using the current rounding mode using the following
5055 // horizontal add.
5056 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5057 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5058 // store doesn't really need to be here (except
5059 // maybe to zero the other double)
5060 return sd;
5061 }
5062 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005063
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005064 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005065 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005066
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005067 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005068 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005069 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5070 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5071 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5072 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005073 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005074 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005075
Bill Wendling8b8a6362009-01-17 03:56:04 +00005076 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005077 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005078 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005079 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005080 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005081 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005082 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005083
Owen Anderson825b72b2009-08-11 20:47:22 +00005084 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5085 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005086 Op.getOperand(0),
5087 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005088 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5089 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005090 Op.getOperand(0),
5091 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5093 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005094 PseudoSourceValue::getConstantPool(), 0,
5095 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005096 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5097 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5098 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005099 PseudoSourceValue::getConstantPool(), 0,
5100 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005102
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005103 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005104 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005105 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5106 DAG.getUNDEF(MVT::v2f64), ShufMask);
5107 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5108 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005109 DAG.getIntPtrConstant(0));
5110}
5111
Bill Wendling8b8a6362009-01-17 03:56:04 +00005112// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5113SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005114 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005115 // FP constant to bias correct the final result.
5116 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005118
5119 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5121 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005122 Op.getOperand(0),
5123 DAG.getIntPtrConstant(0)));
5124
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5126 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005127 DAG.getIntPtrConstant(0));
5128
5129 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005130 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5131 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005132 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 MVT::v2f64, Load)),
5134 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005135 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 MVT::v2f64, Bias)));
5137 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5138 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005139 DAG.getIntPtrConstant(0));
5140
5141 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005142 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005143
5144 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005145 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005146
Owen Anderson825b72b2009-08-11 20:47:22 +00005147 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005148 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005149 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005150 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005151 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005152 }
5153
5154 // Handle final rounding.
5155 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005156}
5157
5158SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005159 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005160 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005161
Evan Chenga06ec9e2009-01-19 08:08:22 +00005162 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5163 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5164 // the optimization here.
5165 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005166 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005167
Owen Andersone50ed302009-08-10 22:56:29 +00005168 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005169 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005170 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005171 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005172 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005173
Bill Wendling8b8a6362009-01-17 03:56:04 +00005174 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005175 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005176 return LowerUINT_TO_FP_i32(Op, DAG);
5177 }
5178
Owen Anderson825b72b2009-08-11 20:47:22 +00005179 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005180
5181 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005182 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005183 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5184 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5185 getPointerTy(), StackSlot, WordOff);
5186 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5187 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005188 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005189 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005190 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005191}
5192
Dan Gohman475871a2008-07-27 21:46:04 +00005193std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005194FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005195 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005196
Owen Andersone50ed302009-08-10 22:56:29 +00005197 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005198
5199 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005200 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5201 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005202 }
5203
Owen Anderson825b72b2009-08-11 20:47:22 +00005204 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5205 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005206 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005207
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005208 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005209 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005210 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005211 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005212 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005213 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005214 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005215 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005216
Evan Cheng87c89352007-10-15 20:11:21 +00005217 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5218 // stack slot.
5219 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005220 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005221 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005222 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005223
Evan Cheng0db9fe62006-04-25 20:13:52 +00005224 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005226 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005227 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5228 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5229 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005230 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005231
Dan Gohman475871a2008-07-27 21:46:04 +00005232 SDValue Chain = DAG.getEntryNode();
5233 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005234 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005236 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005237 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005238 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005239 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005240 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5241 };
Dale Johannesenace16102009-02-03 19:33:06 +00005242 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005243 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005244 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005245 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5246 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005247
Evan Cheng0db9fe62006-04-25 20:13:52 +00005248 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005249 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005250 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005251
Chris Lattner27a6c732007-11-24 07:07:01 +00005252 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005253}
5254
Dan Gohman475871a2008-07-27 21:46:04 +00005255SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005256 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 if (Op.getValueType() == MVT::v2i32 &&
5258 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005259 return Op;
5260 }
5261 return SDValue();
5262 }
5263
Eli Friedman948e95a2009-05-23 09:59:16 +00005264 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005265 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005266 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5267 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005268
Chris Lattner27a6c732007-11-24 07:07:01 +00005269 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005270 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005271 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005272}
5273
Eli Friedman948e95a2009-05-23 09:59:16 +00005274SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5275 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5276 SDValue FIST = Vals.first, StackSlot = Vals.second;
5277 assert(FIST.getNode() && "Unexpected failure");
5278
5279 // Load the result.
5280 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5281 FIST, StackSlot, NULL, 0);
5282}
5283
Dan Gohman475871a2008-07-27 21:46:04 +00005284SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005285 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005286 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005287 EVT VT = Op.getValueType();
5288 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005289 if (VT.isVector())
5290 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005291 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005292 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005293 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005294 CV.push_back(C);
5295 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005297 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005298 CV.push_back(C);
5299 CV.push_back(C);
5300 CV.push_back(C);
5301 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005302 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005303 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005304 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005305 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005306 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005307 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005308 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005309}
5310
Dan Gohman475871a2008-07-27 21:46:04 +00005311SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005312 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005313 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005314 EVT VT = Op.getValueType();
5315 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005316 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005317 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005318 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005319 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005320 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005321 CV.push_back(C);
5322 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005323 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005324 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005325 CV.push_back(C);
5326 CV.push_back(C);
5327 CV.push_back(C);
5328 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005329 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005330 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005331 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005332 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005333 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005334 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005335 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005336 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5338 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005339 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005340 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005341 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005342 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005343 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005344}
5345
Dan Gohman475871a2008-07-27 21:46:04 +00005346SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005347 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005348 SDValue Op0 = Op.getOperand(0);
5349 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005350 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005351 EVT VT = Op.getValueType();
5352 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005353
5354 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005355 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005356 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005357 SrcVT = VT;
5358 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005359 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005360 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005361 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005362 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005363 }
5364
5365 // At this point the operands and the result should have the same
5366 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005367
Evan Cheng68c47cb2007-01-05 07:55:56 +00005368 // First get the sign bit of second operand.
5369 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005370 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005371 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5372 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005373 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005374 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5375 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5376 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5377 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005378 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005379 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005380 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005381 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005382 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005383 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005384 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005385
5386 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005387 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005388 // Op0 is MVT::f32, Op1 is MVT::f64.
5389 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5390 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5391 DAG.getConstant(32, MVT::i32));
5392 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5393 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005394 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005395 }
5396
Evan Cheng73d6cf12007-01-05 21:37:56 +00005397 // Clear first operand sign bit.
5398 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005400 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5401 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005402 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005403 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5404 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5405 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5406 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005407 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005408 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005409 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005410 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005411 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005412 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005413 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005414
5415 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005416 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005417}
5418
Dan Gohman076aee32009-03-04 19:44:21 +00005419/// Emit nodes that will be selected as "test Op0,Op0", or something
5420/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005421SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5422 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005423 DebugLoc dl = Op.getDebugLoc();
5424
Dan Gohman31125812009-03-07 01:58:32 +00005425 // CF and OF aren't always set the way we want. Determine which
5426 // of these we need.
5427 bool NeedCF = false;
5428 bool NeedOF = false;
5429 switch (X86CC) {
5430 case X86::COND_A: case X86::COND_AE:
5431 case X86::COND_B: case X86::COND_BE:
5432 NeedCF = true;
5433 break;
5434 case X86::COND_G: case X86::COND_GE:
5435 case X86::COND_L: case X86::COND_LE:
5436 case X86::COND_O: case X86::COND_NO:
5437 NeedOF = true;
5438 break;
5439 default: break;
5440 }
5441
Dan Gohman076aee32009-03-04 19:44:21 +00005442 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005443 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5444 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5445 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005446 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005447 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005448 switch (Op.getNode()->getOpcode()) {
5449 case ISD::ADD:
5450 // Due to an isel shortcoming, be conservative if this add is likely to
5451 // be selected as part of a load-modify-store instruction. When the root
5452 // node in a match is a store, isel doesn't know how to remap non-chain
5453 // non-flag uses of other nodes in the match, such as the ADD in this
5454 // case. This leads to the ADD being left around and reselected, with
5455 // the result being two adds in the output.
5456 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5457 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5458 if (UI->getOpcode() == ISD::STORE)
5459 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005460 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005461 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5462 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005463 if (C->getAPIntValue() == 1) {
5464 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005465 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005466 break;
5467 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005468 // An add of negative one (subtract of one) will be selected as a DEC.
5469 if (C->getAPIntValue().isAllOnesValue()) {
5470 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005471 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005472 break;
5473 }
5474 }
Dan Gohman076aee32009-03-04 19:44:21 +00005475 // Otherwise use a regular EFLAGS-setting add.
5476 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005477 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005478 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005479 case ISD::AND: {
5480 // If the primary and result isn't used, don't bother using X86ISD::AND,
5481 // because a TEST instruction will be better.
5482 bool NonFlagUse = false;
5483 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5484 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5485 if (UI->getOpcode() != ISD::BRCOND &&
5486 UI->getOpcode() != ISD::SELECT &&
5487 UI->getOpcode() != ISD::SETCC) {
5488 NonFlagUse = true;
5489 break;
5490 }
5491 if (!NonFlagUse)
5492 break;
5493 }
5494 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005495 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005496 case ISD::OR:
5497 case ISD::XOR:
5498 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005499 // likely to be selected as part of a load-modify-store instruction.
5500 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5501 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5502 if (UI->getOpcode() == ISD::STORE)
5503 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005504 // Otherwise use a regular EFLAGS-setting instruction.
5505 switch (Op.getNode()->getOpcode()) {
5506 case ISD::SUB: Opcode = X86ISD::SUB; break;
5507 case ISD::OR: Opcode = X86ISD::OR; break;
5508 case ISD::XOR: Opcode = X86ISD::XOR; break;
5509 case ISD::AND: Opcode = X86ISD::AND; break;
5510 default: llvm_unreachable("unexpected operator!");
5511 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005512 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005513 break;
5514 case X86ISD::ADD:
5515 case X86ISD::SUB:
5516 case X86ISD::INC:
5517 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005518 case X86ISD::OR:
5519 case X86ISD::XOR:
5520 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005521 return SDValue(Op.getNode(), 1);
5522 default:
5523 default_case:
5524 break;
5525 }
5526 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005528 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005529 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005530 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005531 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005532 DAG.ReplaceAllUsesWith(Op, New);
5533 return SDValue(New.getNode(), 1);
5534 }
5535 }
5536
5537 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005538 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005539 DAG.getConstant(0, Op.getValueType()));
5540}
5541
5542/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5543/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005544SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5545 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005546 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5547 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005548 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005549
5550 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005552}
5553
Dan Gohman475871a2008-07-27 21:46:04 +00005554SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005555 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005556 SDValue Op0 = Op.getOperand(0);
5557 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005558 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005559 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005560
Dan Gohmane5af2d32009-01-29 01:59:02 +00005561 // Lower (X & (1 << N)) == 0 to BT(X, N).
5562 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5563 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005564 if (Op0.getOpcode() == ISD::AND &&
5565 Op0.hasOneUse() &&
5566 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005567 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005568 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005569 SDValue LHS, RHS;
5570 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5571 if (ConstantSDNode *Op010C =
5572 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5573 if (Op010C->getZExtValue() == 1) {
5574 LHS = Op0.getOperand(0);
5575 RHS = Op0.getOperand(1).getOperand(1);
5576 }
5577 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5578 if (ConstantSDNode *Op000C =
5579 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5580 if (Op000C->getZExtValue() == 1) {
5581 LHS = Op0.getOperand(1);
5582 RHS = Op0.getOperand(0).getOperand(1);
5583 }
5584 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5585 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5586 SDValue AndLHS = Op0.getOperand(0);
5587 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5588 LHS = AndLHS.getOperand(0);
5589 RHS = AndLHS.getOperand(1);
5590 }
5591 }
Evan Cheng0488db92007-09-25 01:57:46 +00005592
Dan Gohmane5af2d32009-01-29 01:59:02 +00005593 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005594 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5595 // instruction. Since the shift amount is in-range-or-undefined, we know
5596 // that doing a bittest on the i16 value is ok. We extend to i32 because
5597 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005598 if (LHS.getValueType() == MVT::i8)
5599 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005600
5601 // If the operand types disagree, extend the shift amount to match. Since
5602 // BT ignores high bits (like shifts) we can use anyextend.
5603 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005604 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005605
Owen Anderson825b72b2009-08-11 20:47:22 +00005606 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005607 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5609 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005610 }
5611 }
5612
5613 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5614 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005615 if (X86CC == X86::COND_INVALID)
5616 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005617
Dan Gohman31125812009-03-07 01:58:32 +00005618 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5620 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005621}
5622
Dan Gohman475871a2008-07-27 21:46:04 +00005623SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5624 SDValue Cond;
5625 SDValue Op0 = Op.getOperand(0);
5626 SDValue Op1 = Op.getOperand(1);
5627 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005628 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005629 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5630 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005631 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005632
5633 if (isFP) {
5634 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005635 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5637 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005638 bool Swap = false;
5639
5640 switch (SetCCOpcode) {
5641 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005642 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005643 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005644 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005645 case ISD::SETGT: Swap = true; // Fallthrough
5646 case ISD::SETLT:
5647 case ISD::SETOLT: SSECC = 1; break;
5648 case ISD::SETOGE:
5649 case ISD::SETGE: Swap = true; // Fallthrough
5650 case ISD::SETLE:
5651 case ISD::SETOLE: SSECC = 2; break;
5652 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005653 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005654 case ISD::SETNE: SSECC = 4; break;
5655 case ISD::SETULE: Swap = true;
5656 case ISD::SETUGE: SSECC = 5; break;
5657 case ISD::SETULT: Swap = true;
5658 case ISD::SETUGT: SSECC = 6; break;
5659 case ISD::SETO: SSECC = 7; break;
5660 }
5661 if (Swap)
5662 std::swap(Op0, Op1);
5663
Nate Begemanfb8ead02008-07-25 19:05:58 +00005664 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005665 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005666 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005667 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5669 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005670 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005671 }
5672 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005673 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5675 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005676 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005677 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005678 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005679 }
5680 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005682 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005683
Nate Begeman30a0de92008-07-17 16:51:19 +00005684 // We are handling one of the integer comparisons here. Since SSE only has
5685 // GT and EQ comparisons for integer, swapping operands and multiple
5686 // operations may be required for some comparisons.
5687 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5688 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005689
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005691 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 case MVT::v8i8:
5693 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5694 case MVT::v4i16:
5695 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5696 case MVT::v2i32:
5697 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5698 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005700
Nate Begeman30a0de92008-07-17 16:51:19 +00005701 switch (SetCCOpcode) {
5702 default: break;
5703 case ISD::SETNE: Invert = true;
5704 case ISD::SETEQ: Opc = EQOpc; break;
5705 case ISD::SETLT: Swap = true;
5706 case ISD::SETGT: Opc = GTOpc; break;
5707 case ISD::SETGE: Swap = true;
5708 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5709 case ISD::SETULT: Swap = true;
5710 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5711 case ISD::SETUGE: Swap = true;
5712 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5713 }
5714 if (Swap)
5715 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005716
Nate Begeman30a0de92008-07-17 16:51:19 +00005717 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5718 // bits of the inputs before performing those operations.
5719 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005720 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005721 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5722 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005723 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005724 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5725 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005726 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5727 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005728 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005729
Dale Johannesenace16102009-02-03 19:33:06 +00005730 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005731
5732 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005733 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005734 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005735
Nate Begeman30a0de92008-07-17 16:51:19 +00005736 return Result;
5737}
Evan Cheng0488db92007-09-25 01:57:46 +00005738
Evan Cheng370e5342008-12-03 08:38:43 +00005739// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005740static bool isX86LogicalCmp(SDValue Op) {
5741 unsigned Opc = Op.getNode()->getOpcode();
5742 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5743 return true;
5744 if (Op.getResNo() == 1 &&
5745 (Opc == X86ISD::ADD ||
5746 Opc == X86ISD::SUB ||
5747 Opc == X86ISD::SMUL ||
5748 Opc == X86ISD::UMUL ||
5749 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005750 Opc == X86ISD::DEC ||
5751 Opc == X86ISD::OR ||
5752 Opc == X86ISD::XOR ||
5753 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005754 return true;
5755
5756 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005757}
5758
Dan Gohman475871a2008-07-27 21:46:04 +00005759SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005760 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005761 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005762 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005763 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005764
Dan Gohman1a492952009-10-20 16:22:37 +00005765 if (Cond.getOpcode() == ISD::SETCC) {
5766 SDValue NewCond = LowerSETCC(Cond, DAG);
5767 if (NewCond.getNode())
5768 Cond = NewCond;
5769 }
Evan Cheng734503b2006-09-11 02:19:56 +00005770
Evan Cheng3f41d662007-10-08 22:16:29 +00005771 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5772 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005773 if (Cond.getOpcode() == X86ISD::SETCC) {
5774 CC = Cond.getOperand(0);
5775
Dan Gohman475871a2008-07-27 21:46:04 +00005776 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005777 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005778 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005779
Evan Cheng3f41d662007-10-08 22:16:29 +00005780 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005781 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005782 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005783 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005784
Chris Lattnerd1980a52009-03-12 06:52:53 +00005785 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5786 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005787 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005788 addTest = false;
5789 }
5790 }
5791
5792 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005794 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005795 }
5796
Owen Anderson825b72b2009-08-11 20:47:22 +00005797 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005798 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005799 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5800 // condition is true.
5801 Ops.push_back(Op.getOperand(2));
5802 Ops.push_back(Op.getOperand(1));
5803 Ops.push_back(CC);
5804 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005805 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005806}
5807
Evan Cheng370e5342008-12-03 08:38:43 +00005808// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5809// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5810// from the AND / OR.
5811static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5812 Opc = Op.getOpcode();
5813 if (Opc != ISD::OR && Opc != ISD::AND)
5814 return false;
5815 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5816 Op.getOperand(0).hasOneUse() &&
5817 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5818 Op.getOperand(1).hasOneUse());
5819}
5820
Evan Cheng961d6d42009-02-02 08:19:07 +00005821// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5822// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005823static bool isXor1OfSetCC(SDValue Op) {
5824 if (Op.getOpcode() != ISD::XOR)
5825 return false;
5826 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5827 if (N1C && N1C->getAPIntValue() == 1) {
5828 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5829 Op.getOperand(0).hasOneUse();
5830 }
5831 return false;
5832}
5833
Dan Gohman475871a2008-07-27 21:46:04 +00005834SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005835 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005836 SDValue Chain = Op.getOperand(0);
5837 SDValue Cond = Op.getOperand(1);
5838 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005839 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005840 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005841
Dan Gohman1a492952009-10-20 16:22:37 +00005842 if (Cond.getOpcode() == ISD::SETCC) {
5843 SDValue NewCond = LowerSETCC(Cond, DAG);
5844 if (NewCond.getNode())
5845 Cond = NewCond;
5846 }
Chris Lattnere55484e2008-12-25 05:34:37 +00005847#if 0
5848 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005849 else if (Cond.getOpcode() == X86ISD::ADD ||
5850 Cond.getOpcode() == X86ISD::SUB ||
5851 Cond.getOpcode() == X86ISD::SMUL ||
5852 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005853 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005854#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005855
Evan Cheng3f41d662007-10-08 22:16:29 +00005856 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5857 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005858 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005859 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005860
Dan Gohman475871a2008-07-27 21:46:04 +00005861 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005862 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005863 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005864 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005865 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005866 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005867 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005868 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005869 default: break;
5870 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005871 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005872 // These can only come from an arithmetic instruction with overflow,
5873 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005874 Cond = Cond.getNode()->getOperand(1);
5875 addTest = false;
5876 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005877 }
Evan Cheng0488db92007-09-25 01:57:46 +00005878 }
Evan Cheng370e5342008-12-03 08:38:43 +00005879 } else {
5880 unsigned CondOpc;
5881 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5882 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005883 if (CondOpc == ISD::OR) {
5884 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5885 // two branches instead of an explicit OR instruction with a
5886 // separate test.
5887 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005888 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005889 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005890 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005891 Chain, Dest, CC, Cmp);
5892 CC = Cond.getOperand(1).getOperand(0);
5893 Cond = Cmp;
5894 addTest = false;
5895 }
5896 } else { // ISD::AND
5897 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5898 // two branches instead of an explicit AND instruction with a
5899 // separate test. However, we only do this if this block doesn't
5900 // have a fall-through edge, because this requires an explicit
5901 // jmp when the condition is false.
5902 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005903 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005904 Op.getNode()->hasOneUse()) {
5905 X86::CondCode CCode =
5906 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5907 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005908 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005909 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5910 // Look for an unconditional branch following this conditional branch.
5911 // We need this because we need to reverse the successors in order
5912 // to implement FCMP_OEQ.
5913 if (User.getOpcode() == ISD::BR) {
5914 SDValue FalseBB = User.getOperand(1);
5915 SDValue NewBR =
5916 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5917 assert(NewBR == User);
5918 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005919
Dale Johannesene4d209d2009-02-03 20:21:25 +00005920 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005921 Chain, Dest, CC, Cmp);
5922 X86::CondCode CCode =
5923 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5924 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005926 Cond = Cmp;
5927 addTest = false;
5928 }
5929 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005930 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005931 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5932 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5933 // It should be transformed during dag combiner except when the condition
5934 // is set by a arithmetics with overflow node.
5935 X86::CondCode CCode =
5936 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5937 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005938 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005939 Cond = Cond.getOperand(0).getOperand(1);
5940 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005941 }
Evan Cheng0488db92007-09-25 01:57:46 +00005942 }
5943
5944 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005945 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005946 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005947 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005948 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005949 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005950}
5951
Anton Korobeynikove060b532007-04-17 19:34:00 +00005952
5953// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5954// Calls to _alloca is needed to probe the stack when allocating more than 4k
5955// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5956// that the guard pages used by the OS virtual memory manager are allocated in
5957// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005958SDValue
5959X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005960 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005961 assert(Subtarget->isTargetCygMing() &&
5962 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005963 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005964
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005965 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005966 SDValue Chain = Op.getOperand(0);
5967 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005968 // FIXME: Ensure alignment here
5969
Dan Gohman475871a2008-07-27 21:46:04 +00005970 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005971
Owen Andersone50ed302009-08-10 22:56:29 +00005972 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005973 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005974
Chris Lattnere563bbc2008-10-11 22:08:30 +00005975 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005976
Dale Johannesendd64c412009-02-04 00:33:20 +00005977 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005978 Flag = Chain.getValue(1);
5979
Owen Anderson825b72b2009-08-11 20:47:22 +00005980 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005981 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005982 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005983 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005984 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005985 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005986 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005987 Flag = Chain.getValue(1);
5988
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005989 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005990 DAG.getIntPtrConstant(0, true),
5991 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005992 Flag);
5993
Dale Johannesendd64c412009-02-04 00:33:20 +00005994 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005995
Dan Gohman475871a2008-07-27 21:46:04 +00005996 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005997 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005998}
5999
Dan Gohman475871a2008-07-27 21:46:04 +00006000SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006001X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006002 SDValue Chain,
6003 SDValue Dst, SDValue Src,
6004 SDValue Size, unsigned Align,
6005 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006006 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006007 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006008
Bill Wendling6f287b22008-09-30 21:22:07 +00006009 // If not DWORD aligned or size is more than the threshold, call the library.
6010 // The libc version is likely to be faster for these cases. It can use the
6011 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006012 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006013 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006014 ConstantSize->getZExtValue() >
6015 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006016 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006017
6018 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006019 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006020
Bill Wendling6158d842008-10-01 00:59:58 +00006021 if (const char *bzeroEntry = V &&
6022 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006023 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006024 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006025 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006026 TargetLowering::ArgListEntry Entry;
6027 Entry.Node = Dst;
6028 Entry.Ty = IntPtrTy;
6029 Args.push_back(Entry);
6030 Entry.Node = Size;
6031 Args.push_back(Entry);
6032 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006033 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6034 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006035 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006036 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006037 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006038 }
6039
Dan Gohman707e0182008-04-12 04:36:06 +00006040 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006041 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006042 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006043
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006044 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006045 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006046 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006047 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006048 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006049 unsigned BytesLeft = 0;
6050 bool TwoRepStos = false;
6051 if (ValC) {
6052 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006053 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006054
Evan Cheng0db9fe62006-04-25 20:13:52 +00006055 // If the value is a constant, then we can potentially use larger sets.
6056 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006057 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006058 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006059 ValReg = X86::AX;
6060 Val = (Val << 8) | Val;
6061 break;
6062 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006063 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006064 ValReg = X86::EAX;
6065 Val = (Val << 8) | Val;
6066 Val = (Val << 16) | Val;
6067 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006068 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006069 ValReg = X86::RAX;
6070 Val = (Val << 32) | Val;
6071 }
6072 break;
6073 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006074 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006075 ValReg = X86::AL;
6076 Count = DAG.getIntPtrConstant(SizeVal);
6077 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006078 }
6079
Owen Anderson825b72b2009-08-11 20:47:22 +00006080 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006081 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006082 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6083 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006084 }
6085
Dale Johannesen0f502f62009-02-03 22:26:09 +00006086 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006087 InFlag);
6088 InFlag = Chain.getValue(1);
6089 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006090 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006091 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006092 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006093 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006094 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006095
Scott Michelfdc40a02009-02-17 22:15:04 +00006096 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006097 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006098 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006099 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006100 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006101 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006102 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006103 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006104
Owen Anderson825b72b2009-08-11 20:47:22 +00006105 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006106 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006107 Ops.push_back(Chain);
6108 Ops.push_back(DAG.getValueType(AVT));
6109 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006110 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006111
Evan Cheng0db9fe62006-04-25 20:13:52 +00006112 if (TwoRepStos) {
6113 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006114 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006115 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006116 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006117 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6118 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006119 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006120 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006121 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006122 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006123 Ops.clear();
6124 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006125 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006126 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006127 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006128 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006129 // Handle the last 1 - 7 bytes.
6130 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006131 EVT AddrVT = Dst.getValueType();
6132 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006133
Dale Johannesen0f502f62009-02-03 22:26:09 +00006134 Chain = DAG.getMemset(Chain, dl,
6135 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006136 DAG.getConstant(Offset, AddrVT)),
6137 Src,
6138 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006139 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006140 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006141
Dan Gohman707e0182008-04-12 04:36:06 +00006142 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006143 return Chain;
6144}
Evan Cheng11e15b32006-04-03 20:53:28 +00006145
Dan Gohman475871a2008-07-27 21:46:04 +00006146SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006147X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006148 SDValue Chain, SDValue Dst, SDValue Src,
6149 SDValue Size, unsigned Align,
6150 bool AlwaysInline,
6151 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006152 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006153 // This requires the copy size to be a constant, preferrably
6154 // within a subtarget-specific limit.
6155 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6156 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006157 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006158 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006159 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006160 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006161
Evan Cheng1887c1c2008-08-21 21:00:15 +00006162 /// If not DWORD aligned, call the library.
6163 if ((Align & 3) != 0)
6164 return SDValue();
6165
6166 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006167 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006168 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006169 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006170
Duncan Sands83ec4b62008-06-06 12:08:01 +00006171 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006172 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006173 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006174 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006175
Dan Gohman475871a2008-07-27 21:46:04 +00006176 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006177 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006178 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006179 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006180 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006181 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006182 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006183 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006184 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006185 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006186 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006187 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006188 InFlag = Chain.getValue(1);
6189
Owen Anderson825b72b2009-08-11 20:47:22 +00006190 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006191 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006192 Ops.push_back(Chain);
6193 Ops.push_back(DAG.getValueType(AVT));
6194 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006195 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006196
Dan Gohman475871a2008-07-27 21:46:04 +00006197 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006198 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006199 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006200 // Handle the last 1 - 7 bytes.
6201 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006202 EVT DstVT = Dst.getValueType();
6203 EVT SrcVT = Src.getValueType();
6204 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006205 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006206 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006207 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006208 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006209 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006210 DAG.getConstant(BytesLeft, SizeVT),
6211 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006212 DstSV, DstSVOff + Offset,
6213 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006214 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006215
Owen Anderson825b72b2009-08-11 20:47:22 +00006216 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006217 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006218}
6219
Dan Gohman475871a2008-07-27 21:46:04 +00006220SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006221 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006222 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006223
Evan Cheng25ab6902006-09-08 06:48:29 +00006224 if (!Subtarget->is64Bit()) {
6225 // vastart just stores the address of the VarArgsFrameIndex slot into the
6226 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006227 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006228 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006229 }
6230
6231 // __va_list_tag:
6232 // gp_offset (0 - 6 * 8)
6233 // fp_offset (48 - 48 + 8 * 16)
6234 // overflow_arg_area (point to parameters coming in memory).
6235 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006236 SmallVector<SDValue, 8> MemOps;
6237 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006238 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006239 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006240 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006241 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006242 MemOps.push_back(Store);
6243
6244 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006245 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006246 FIN, DAG.getIntPtrConstant(4));
6247 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006248 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006249 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006250 MemOps.push_back(Store);
6251
6252 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006253 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006254 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006255 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006256 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006257 MemOps.push_back(Store);
6258
6259 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006260 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006261 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006262 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006263 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006264 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006265 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006266 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006267}
6268
Dan Gohman475871a2008-07-27 21:46:04 +00006269SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006270 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6271 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006272 SDValue Chain = Op.getOperand(0);
6273 SDValue SrcPtr = Op.getOperand(1);
6274 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006275
Torok Edwindac237e2009-07-08 20:53:28 +00006276 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006277 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006278}
6279
Dan Gohman475871a2008-07-27 21:46:04 +00006280SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006281 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006282 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006283 SDValue Chain = Op.getOperand(0);
6284 SDValue DstPtr = Op.getOperand(1);
6285 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006286 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6287 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006288 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006289
Dale Johannesendd64c412009-02-04 00:33:20 +00006290 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006291 DAG.getIntPtrConstant(24), 8, false,
6292 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006293}
6294
Dan Gohman475871a2008-07-27 21:46:04 +00006295SDValue
6296X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006297 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006298 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006299 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006300 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006301 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006302 case Intrinsic::x86_sse_comieq_ss:
6303 case Intrinsic::x86_sse_comilt_ss:
6304 case Intrinsic::x86_sse_comile_ss:
6305 case Intrinsic::x86_sse_comigt_ss:
6306 case Intrinsic::x86_sse_comige_ss:
6307 case Intrinsic::x86_sse_comineq_ss:
6308 case Intrinsic::x86_sse_ucomieq_ss:
6309 case Intrinsic::x86_sse_ucomilt_ss:
6310 case Intrinsic::x86_sse_ucomile_ss:
6311 case Intrinsic::x86_sse_ucomigt_ss:
6312 case Intrinsic::x86_sse_ucomige_ss:
6313 case Intrinsic::x86_sse_ucomineq_ss:
6314 case Intrinsic::x86_sse2_comieq_sd:
6315 case Intrinsic::x86_sse2_comilt_sd:
6316 case Intrinsic::x86_sse2_comile_sd:
6317 case Intrinsic::x86_sse2_comigt_sd:
6318 case Intrinsic::x86_sse2_comige_sd:
6319 case Intrinsic::x86_sse2_comineq_sd:
6320 case Intrinsic::x86_sse2_ucomieq_sd:
6321 case Intrinsic::x86_sse2_ucomilt_sd:
6322 case Intrinsic::x86_sse2_ucomile_sd:
6323 case Intrinsic::x86_sse2_ucomigt_sd:
6324 case Intrinsic::x86_sse2_ucomige_sd:
6325 case Intrinsic::x86_sse2_ucomineq_sd: {
6326 unsigned Opc = 0;
6327 ISD::CondCode CC = ISD::SETCC_INVALID;
6328 switch (IntNo) {
6329 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006330 case Intrinsic::x86_sse_comieq_ss:
6331 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006332 Opc = X86ISD::COMI;
6333 CC = ISD::SETEQ;
6334 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006335 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006336 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006337 Opc = X86ISD::COMI;
6338 CC = ISD::SETLT;
6339 break;
6340 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006341 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006342 Opc = X86ISD::COMI;
6343 CC = ISD::SETLE;
6344 break;
6345 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006346 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006347 Opc = X86ISD::COMI;
6348 CC = ISD::SETGT;
6349 break;
6350 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006351 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006352 Opc = X86ISD::COMI;
6353 CC = ISD::SETGE;
6354 break;
6355 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006356 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006357 Opc = X86ISD::COMI;
6358 CC = ISD::SETNE;
6359 break;
6360 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006361 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006362 Opc = X86ISD::UCOMI;
6363 CC = ISD::SETEQ;
6364 break;
6365 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006366 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006367 Opc = X86ISD::UCOMI;
6368 CC = ISD::SETLT;
6369 break;
6370 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006371 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006372 Opc = X86ISD::UCOMI;
6373 CC = ISD::SETLE;
6374 break;
6375 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006376 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006377 Opc = X86ISD::UCOMI;
6378 CC = ISD::SETGT;
6379 break;
6380 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006381 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006382 Opc = X86ISD::UCOMI;
6383 CC = ISD::SETGE;
6384 break;
6385 case Intrinsic::x86_sse_ucomineq_ss:
6386 case Intrinsic::x86_sse2_ucomineq_sd:
6387 Opc = X86ISD::UCOMI;
6388 CC = ISD::SETNE;
6389 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006390 }
Evan Cheng734503b2006-09-11 02:19:56 +00006391
Dan Gohman475871a2008-07-27 21:46:04 +00006392 SDValue LHS = Op.getOperand(1);
6393 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006394 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006395 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006396 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6397 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6398 DAG.getConstant(X86CC, MVT::i8), Cond);
6399 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006400 }
Eric Christopher71c67532009-07-29 00:28:05 +00006401 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006402 // an integer value, not just an instruction so lower it to the ptest
6403 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006404 case Intrinsic::x86_sse41_ptestz:
6405 case Intrinsic::x86_sse41_ptestc:
6406 case Intrinsic::x86_sse41_ptestnzc:{
6407 unsigned X86CC = 0;
6408 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006409 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006410 case Intrinsic::x86_sse41_ptestz:
6411 // ZF = 1
6412 X86CC = X86::COND_E;
6413 break;
6414 case Intrinsic::x86_sse41_ptestc:
6415 // CF = 1
6416 X86CC = X86::COND_B;
6417 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006418 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006419 // ZF and CF = 0
6420 X86CC = X86::COND_A;
6421 break;
6422 }
Eric Christopherfd179292009-08-27 18:07:15 +00006423
Eric Christopher71c67532009-07-29 00:28:05 +00006424 SDValue LHS = Op.getOperand(1);
6425 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006426 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6427 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6428 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6429 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006430 }
Evan Cheng5759f972008-05-04 09:15:50 +00006431
6432 // Fix vector shift instructions where the last operand is a non-immediate
6433 // i32 value.
6434 case Intrinsic::x86_sse2_pslli_w:
6435 case Intrinsic::x86_sse2_pslli_d:
6436 case Intrinsic::x86_sse2_pslli_q:
6437 case Intrinsic::x86_sse2_psrli_w:
6438 case Intrinsic::x86_sse2_psrli_d:
6439 case Intrinsic::x86_sse2_psrli_q:
6440 case Intrinsic::x86_sse2_psrai_w:
6441 case Intrinsic::x86_sse2_psrai_d:
6442 case Intrinsic::x86_mmx_pslli_w:
6443 case Intrinsic::x86_mmx_pslli_d:
6444 case Intrinsic::x86_mmx_pslli_q:
6445 case Intrinsic::x86_mmx_psrli_w:
6446 case Intrinsic::x86_mmx_psrli_d:
6447 case Intrinsic::x86_mmx_psrli_q:
6448 case Intrinsic::x86_mmx_psrai_w:
6449 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006450 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006451 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006452 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006453
6454 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006455 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006456 switch (IntNo) {
6457 case Intrinsic::x86_sse2_pslli_w:
6458 NewIntNo = Intrinsic::x86_sse2_psll_w;
6459 break;
6460 case Intrinsic::x86_sse2_pslli_d:
6461 NewIntNo = Intrinsic::x86_sse2_psll_d;
6462 break;
6463 case Intrinsic::x86_sse2_pslli_q:
6464 NewIntNo = Intrinsic::x86_sse2_psll_q;
6465 break;
6466 case Intrinsic::x86_sse2_psrli_w:
6467 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6468 break;
6469 case Intrinsic::x86_sse2_psrli_d:
6470 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6471 break;
6472 case Intrinsic::x86_sse2_psrli_q:
6473 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6474 break;
6475 case Intrinsic::x86_sse2_psrai_w:
6476 NewIntNo = Intrinsic::x86_sse2_psra_w;
6477 break;
6478 case Intrinsic::x86_sse2_psrai_d:
6479 NewIntNo = Intrinsic::x86_sse2_psra_d;
6480 break;
6481 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006482 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006483 switch (IntNo) {
6484 case Intrinsic::x86_mmx_pslli_w:
6485 NewIntNo = Intrinsic::x86_mmx_psll_w;
6486 break;
6487 case Intrinsic::x86_mmx_pslli_d:
6488 NewIntNo = Intrinsic::x86_mmx_psll_d;
6489 break;
6490 case Intrinsic::x86_mmx_pslli_q:
6491 NewIntNo = Intrinsic::x86_mmx_psll_q;
6492 break;
6493 case Intrinsic::x86_mmx_psrli_w:
6494 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6495 break;
6496 case Intrinsic::x86_mmx_psrli_d:
6497 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6498 break;
6499 case Intrinsic::x86_mmx_psrli_q:
6500 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6501 break;
6502 case Intrinsic::x86_mmx_psrai_w:
6503 NewIntNo = Intrinsic::x86_mmx_psra_w;
6504 break;
6505 case Intrinsic::x86_mmx_psrai_d:
6506 NewIntNo = Intrinsic::x86_mmx_psra_d;
6507 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006508 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006509 }
6510 break;
6511 }
6512 }
Mon P Wangefa42202009-09-03 19:56:25 +00006513
6514 // The vector shift intrinsics with scalars uses 32b shift amounts but
6515 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6516 // to be zero.
6517 SDValue ShOps[4];
6518 ShOps[0] = ShAmt;
6519 ShOps[1] = DAG.getConstant(0, MVT::i32);
6520 if (ShAmtVT == MVT::v4i32) {
6521 ShOps[2] = DAG.getUNDEF(MVT::i32);
6522 ShOps[3] = DAG.getUNDEF(MVT::i32);
6523 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6524 } else {
6525 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6526 }
6527
Owen Andersone50ed302009-08-10 22:56:29 +00006528 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006529 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006530 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006531 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006532 Op.getOperand(1), ShAmt);
6533 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006534 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006535}
Evan Cheng72261582005-12-20 06:22:03 +00006536
Dan Gohman475871a2008-07-27 21:46:04 +00006537SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006538 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006539 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006540
6541 if (Depth > 0) {
6542 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6543 SDValue Offset =
6544 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006545 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006546 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006547 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006548 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006549 NULL, 0);
6550 }
6551
6552 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006553 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006554 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006555 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006556}
6557
Dan Gohman475871a2008-07-27 21:46:04 +00006558SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006559 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6560 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006561 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006562 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006563 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6564 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006565 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006566 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006567 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006568 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006569}
6570
Dan Gohman475871a2008-07-27 21:46:04 +00006571SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006572 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006573 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006574}
6575
Dan Gohman475871a2008-07-27 21:46:04 +00006576SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006577{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006578 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006579 SDValue Chain = Op.getOperand(0);
6580 SDValue Offset = Op.getOperand(1);
6581 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006582 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006583
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006584 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6585 getPointerTy());
6586 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006587
Dale Johannesene4d209d2009-02-03 20:21:25 +00006588 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006589 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006590 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6591 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006592 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006593 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006594
Dale Johannesene4d209d2009-02-03 20:21:25 +00006595 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006596 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006597 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006598}
6599
Dan Gohman475871a2008-07-27 21:46:04 +00006600SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006601 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006602 SDValue Root = Op.getOperand(0);
6603 SDValue Trmp = Op.getOperand(1); // trampoline
6604 SDValue FPtr = Op.getOperand(2); // nested function
6605 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006606 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006607
Dan Gohman69de1932008-02-06 22:27:42 +00006608 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006609
Duncan Sands339e14f2008-01-16 22:55:25 +00006610 const X86InstrInfo *TII =
6611 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6612
Duncan Sandsb116fac2007-07-27 20:02:49 +00006613 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006614 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006615
6616 // Large code-model.
6617
6618 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6619 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6620
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006621 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6622 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006623
6624 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6625
6626 // Load the pointer to the nested function into R11.
6627 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006628 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006629 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006630 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006631
Owen Anderson825b72b2009-08-11 20:47:22 +00006632 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6633 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006634 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006635
6636 // Load the 'nest' parameter value into R10.
6637 // R10 is specified in X86CallingConv.td
6638 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006639 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6640 DAG.getConstant(10, MVT::i64));
6641 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006642 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006643
Owen Anderson825b72b2009-08-11 20:47:22 +00006644 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6645 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006646 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006647
6648 // Jump to the nested function.
6649 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006650 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6651 DAG.getConstant(20, MVT::i64));
6652 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006653 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006654
6655 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6657 DAG.getConstant(22, MVT::i64));
6658 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006659 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006660
Dan Gohman475871a2008-07-27 21:46:04 +00006661 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006662 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006663 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006664 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006665 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006666 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006667 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006668 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006669
6670 switch (CC) {
6671 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006672 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006673 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006674 case CallingConv::X86_StdCall: {
6675 // Pass 'nest' parameter in ECX.
6676 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006677 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006678
6679 // Check that ECX wasn't needed by an 'inreg' parameter.
6680 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006681 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006682
Chris Lattner58d74912008-03-12 17:45:29 +00006683 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006684 unsigned InRegCount = 0;
6685 unsigned Idx = 1;
6686
6687 for (FunctionType::param_iterator I = FTy->param_begin(),
6688 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006689 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006690 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006691 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006692
6693 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006694 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006695 }
6696 }
6697 break;
6698 }
6699 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006700 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006701 // Pass 'nest' parameter in EAX.
6702 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006703 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006704 break;
6705 }
6706
Dan Gohman475871a2008-07-27 21:46:04 +00006707 SDValue OutChains[4];
6708 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006709
Owen Anderson825b72b2009-08-11 20:47:22 +00006710 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6711 DAG.getConstant(10, MVT::i32));
6712 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006713
Duncan Sands339e14f2008-01-16 22:55:25 +00006714 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006715 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006716 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006717 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006718 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006719
Owen Anderson825b72b2009-08-11 20:47:22 +00006720 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6721 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006722 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006723
Duncan Sands339e14f2008-01-16 22:55:25 +00006724 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006725 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6726 DAG.getConstant(5, MVT::i32));
6727 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006728 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006729
Owen Anderson825b72b2009-08-11 20:47:22 +00006730 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6731 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006732 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006733
Dan Gohman475871a2008-07-27 21:46:04 +00006734 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006735 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006736 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006737 }
6738}
6739
Dan Gohman475871a2008-07-27 21:46:04 +00006740SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006741 /*
6742 The rounding mode is in bits 11:10 of FPSR, and has the following
6743 settings:
6744 00 Round to nearest
6745 01 Round to -inf
6746 10 Round to +inf
6747 11 Round to 0
6748
6749 FLT_ROUNDS, on the other hand, expects the following:
6750 -1 Undefined
6751 0 Round to 0
6752 1 Round to nearest
6753 2 Round to +inf
6754 3 Round to -inf
6755
6756 To perform the conversion, we do:
6757 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6758 */
6759
6760 MachineFunction &MF = DAG.getMachineFunction();
6761 const TargetMachine &TM = MF.getTarget();
6762 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6763 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006764 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006765 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006766
6767 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00006768 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006769 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006770
Owen Anderson825b72b2009-08-11 20:47:22 +00006771 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006772 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006773
6774 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006776
6777 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006778 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006779 DAG.getNode(ISD::SRL, dl, MVT::i16,
6780 DAG.getNode(ISD::AND, dl, MVT::i16,
6781 CWD, DAG.getConstant(0x800, MVT::i16)),
6782 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006783 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006784 DAG.getNode(ISD::SRL, dl, MVT::i16,
6785 DAG.getNode(ISD::AND, dl, MVT::i16,
6786 CWD, DAG.getConstant(0x400, MVT::i16)),
6787 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006788
Dan Gohman475871a2008-07-27 21:46:04 +00006789 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006790 DAG.getNode(ISD::AND, dl, MVT::i16,
6791 DAG.getNode(ISD::ADD, dl, MVT::i16,
6792 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6793 DAG.getConstant(1, MVT::i16)),
6794 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006795
6796
Duncan Sands83ec4b62008-06-06 12:08:01 +00006797 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006798 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006799}
6800
Dan Gohman475871a2008-07-27 21:46:04 +00006801SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006802 EVT VT = Op.getValueType();
6803 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006804 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006805 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006806
6807 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006808 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006809 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006810 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006811 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006812 }
Evan Cheng18efe262007-12-14 02:13:44 +00006813
Evan Cheng152804e2007-12-14 08:30:15 +00006814 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006815 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006816 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006817
6818 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006819 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006820 Ops.push_back(Op);
6821 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006822 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006823 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006824 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006825
6826 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006827 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006828
Owen Anderson825b72b2009-08-11 20:47:22 +00006829 if (VT == MVT::i8)
6830 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006831 return Op;
6832}
6833
Dan Gohman475871a2008-07-27 21:46:04 +00006834SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006835 EVT VT = Op.getValueType();
6836 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006837 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006838 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006839
6840 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006841 if (VT == MVT::i8) {
6842 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006843 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006844 }
Evan Cheng152804e2007-12-14 08:30:15 +00006845
6846 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006847 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006848 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006849
6850 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006851 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006852 Ops.push_back(Op);
6853 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006854 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006855 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006856 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006857
Owen Anderson825b72b2009-08-11 20:47:22 +00006858 if (VT == MVT::i8)
6859 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006860 return Op;
6861}
6862
Mon P Wangaf9b9522008-12-18 21:42:19 +00006863SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006864 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006865 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006866 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006867
Mon P Wangaf9b9522008-12-18 21:42:19 +00006868 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6869 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6870 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6871 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6872 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6873 //
6874 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6875 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6876 // return AloBlo + AloBhi + AhiBlo;
6877
6878 SDValue A = Op.getOperand(0);
6879 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006880
Dale Johannesene4d209d2009-02-03 20:21:25 +00006881 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006882 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6883 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006884 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006885 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6886 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006887 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006888 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006889 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006890 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006891 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006892 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006893 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006894 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006895 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006896 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006897 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6898 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006899 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006900 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6901 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006902 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6903 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006904 return Res;
6905}
6906
6907
Bill Wendling74c37652008-12-09 22:08:41 +00006908SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6909 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6910 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006911 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6912 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006913 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006914 SDValue LHS = N->getOperand(0);
6915 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006916 unsigned BaseOp = 0;
6917 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006918 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006919
6920 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006921 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006922 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006923 // A subtract of one will be selected as a INC. Note that INC doesn't
6924 // set CF, so we can't do this for UADDO.
6925 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6926 if (C->getAPIntValue() == 1) {
6927 BaseOp = X86ISD::INC;
6928 Cond = X86::COND_O;
6929 break;
6930 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006931 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006932 Cond = X86::COND_O;
6933 break;
6934 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006935 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006936 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006937 break;
6938 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006939 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6940 // set CF, so we can't do this for USUBO.
6941 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6942 if (C->getAPIntValue() == 1) {
6943 BaseOp = X86ISD::DEC;
6944 Cond = X86::COND_O;
6945 break;
6946 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006947 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006948 Cond = X86::COND_O;
6949 break;
6950 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006951 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006952 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006953 break;
6954 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006955 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006956 Cond = X86::COND_O;
6957 break;
6958 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006959 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006960 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006961 break;
6962 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006963
Bill Wendling61edeb52008-12-02 01:06:39 +00006964 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006965 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006966 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006967
Bill Wendling61edeb52008-12-02 01:06:39 +00006968 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006969 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006970 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006971
Bill Wendling61edeb52008-12-02 01:06:39 +00006972 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6973 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006974}
6975
Dan Gohman475871a2008-07-27 21:46:04 +00006976SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006977 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006978 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006979 unsigned Reg = 0;
6980 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006981 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006982 default:
6983 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006984 case MVT::i8: Reg = X86::AL; size = 1; break;
6985 case MVT::i16: Reg = X86::AX; size = 2; break;
6986 case MVT::i32: Reg = X86::EAX; size = 4; break;
6987 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006988 assert(Subtarget->is64Bit() && "Node not type legal!");
6989 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006990 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006991 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006992 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006993 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006994 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006995 Op.getOperand(1),
6996 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00006997 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006998 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006999 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007000 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007001 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007002 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007003 return cpOut;
7004}
7005
Duncan Sands1607f052008-12-01 11:39:25 +00007006SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007007 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007008 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007009 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007010 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007011 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007012 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007013 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7014 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007015 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7017 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007018 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007019 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007020 rdx.getValue(1)
7021 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007022 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007023}
7024
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007025SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7026 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007027 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007028 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007029 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007030 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007031 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007032 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007033 Node->getOperand(0),
7034 Node->getOperand(1), negOp,
7035 cast<AtomicSDNode>(Node)->getSrcValue(),
7036 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007037}
7038
Evan Cheng0db9fe62006-04-25 20:13:52 +00007039/// LowerOperation - Provide custom lowering hooks for some operations.
7040///
Dan Gohman475871a2008-07-27 21:46:04 +00007041SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007042 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007043 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007044 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7045 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007046 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7047 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7048 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7049 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7050 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7051 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7052 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007053 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007054 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007055 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007056 case ISD::SHL_PARTS:
7057 case ISD::SRA_PARTS:
7058 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7059 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007060 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007061 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007062 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007063 case ISD::FABS: return LowerFABS(Op, DAG);
7064 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007065 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007066 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007067 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007068 case ISD::SELECT: return LowerSELECT(Op, DAG);
7069 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007070 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007071 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007072 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007073 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007074 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007075 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7076 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007077 case ISD::FRAME_TO_ARGS_OFFSET:
7078 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007079 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007080 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007081 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007082 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007083 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7084 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007085 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007086 case ISD::SADDO:
7087 case ISD::UADDO:
7088 case ISD::SSUBO:
7089 case ISD::USUBO:
7090 case ISD::SMULO:
7091 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007092 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007093 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007094}
7095
Duncan Sands1607f052008-12-01 11:39:25 +00007096void X86TargetLowering::
7097ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7098 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007099 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007100 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007101 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007102
7103 SDValue Chain = Node->getOperand(0);
7104 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007105 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007106 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007107 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007108 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007109 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007110 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007111 SDValue Result =
7112 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7113 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007114 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007115 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007116 Results.push_back(Result.getValue(2));
7117}
7118
Duncan Sands126d9072008-07-04 11:47:58 +00007119/// ReplaceNodeResults - Replace a node with an illegal result type
7120/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007121void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7122 SmallVectorImpl<SDValue>&Results,
7123 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007124 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007125 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007126 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007127 assert(false && "Do not know how to custom type legalize this operation!");
7128 return;
7129 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007130 std::pair<SDValue,SDValue> Vals =
7131 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007132 SDValue FIST = Vals.first, StackSlot = Vals.second;
7133 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007134 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007135 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007136 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007137 }
7138 return;
7139 }
7140 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007141 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007142 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007143 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007144 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007145 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007146 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007147 eax.getValue(2));
7148 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7149 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007150 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007151 Results.push_back(edx.getValue(1));
7152 return;
7153 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007154 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007155 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007156 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007157 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007158 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7159 DAG.getConstant(0, MVT::i32));
7160 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7161 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007162 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7163 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007164 cpInL.getValue(1));
7165 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7167 DAG.getConstant(0, MVT::i32));
7168 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7169 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007170 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007171 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007172 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007173 swapInL.getValue(1));
7174 SDValue Ops[] = { swapInH.getValue(0),
7175 N->getOperand(1),
7176 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007178 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007179 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007180 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007181 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007182 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007183 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007184 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007185 Results.push_back(cpOutH.getValue(1));
7186 return;
7187 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007188 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007189 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7190 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007191 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007192 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7193 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007194 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007195 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7196 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007197 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007198 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7199 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007200 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007201 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7202 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007203 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007204 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7205 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007206 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007207 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7208 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007209 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007210}
7211
Evan Cheng72261582005-12-20 06:22:03 +00007212const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7213 switch (Opcode) {
7214 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007215 case X86ISD::BSF: return "X86ISD::BSF";
7216 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007217 case X86ISD::SHLD: return "X86ISD::SHLD";
7218 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007219 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007220 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007221 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007222 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007223 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007224 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007225 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7226 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7227 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007228 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007229 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007230 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007231 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007232 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007233 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007234 case X86ISD::COMI: return "X86ISD::COMI";
7235 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007236 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007237 case X86ISD::CMOV: return "X86ISD::CMOV";
7238 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007239 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007240 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7241 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007242 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007243 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007244 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007245 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007246 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007247 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7248 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007249 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007250 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007251 case X86ISD::FMAX: return "X86ISD::FMAX";
7252 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007253 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7254 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007255 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007256 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007257 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007258 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007259 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007260 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7261 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007262 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7263 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7264 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7265 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7266 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7267 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007268 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7269 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007270 case X86ISD::VSHL: return "X86ISD::VSHL";
7271 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007272 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7273 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7274 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7275 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7276 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7277 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7278 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7279 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7280 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7281 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007282 case X86ISD::ADD: return "X86ISD::ADD";
7283 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007284 case X86ISD::SMUL: return "X86ISD::SMUL";
7285 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007286 case X86ISD::INC: return "X86ISD::INC";
7287 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007288 case X86ISD::OR: return "X86ISD::OR";
7289 case X86ISD::XOR: return "X86ISD::XOR";
7290 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007291 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007292 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007293 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007294 }
7295}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007296
Chris Lattnerc9addb72007-03-30 23:15:24 +00007297// isLegalAddressingMode - Return true if the addressing mode represented
7298// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007299bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007300 const Type *Ty) const {
7301 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007302 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007303
Chris Lattnerc9addb72007-03-30 23:15:24 +00007304 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007305 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007306 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007307
Chris Lattnerc9addb72007-03-30 23:15:24 +00007308 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007309 unsigned GVFlags =
7310 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007311
Chris Lattnerdfed4132009-07-10 07:38:24 +00007312 // If a reference to this global requires an extra load, we can't fold it.
7313 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007314 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007315
Chris Lattnerdfed4132009-07-10 07:38:24 +00007316 // If BaseGV requires a register for the PIC base, we cannot also have a
7317 // BaseReg specified.
7318 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007319 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007320
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007321 // If lower 4G is not available, then we must use rip-relative addressing.
7322 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7323 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007324 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007325
Chris Lattnerc9addb72007-03-30 23:15:24 +00007326 switch (AM.Scale) {
7327 case 0:
7328 case 1:
7329 case 2:
7330 case 4:
7331 case 8:
7332 // These scales always work.
7333 break;
7334 case 3:
7335 case 5:
7336 case 9:
7337 // These scales are formed with basereg+scalereg. Only accept if there is
7338 // no basereg yet.
7339 if (AM.HasBaseReg)
7340 return false;
7341 break;
7342 default: // Other stuff never works.
7343 return false;
7344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007345
Chris Lattnerc9addb72007-03-30 23:15:24 +00007346 return true;
7347}
7348
7349
Evan Cheng2bd122c2007-10-26 01:56:11 +00007350bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7351 if (!Ty1->isInteger() || !Ty2->isInteger())
7352 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007353 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7354 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007355 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007356 return false;
7357 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007358}
7359
Owen Andersone50ed302009-08-10 22:56:29 +00007360bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007361 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007362 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007363 unsigned NumBits1 = VT1.getSizeInBits();
7364 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007365 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007366 return false;
7367 return Subtarget->is64Bit() || NumBits1 < 64;
7368}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007369
Dan Gohman97121ba2009-04-08 00:15:30 +00007370bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007371 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007372 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7373 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007374}
7375
Owen Andersone50ed302009-08-10 22:56:29 +00007376bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007377 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007378 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007379}
7380
Owen Andersone50ed302009-08-10 22:56:29 +00007381bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007382 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007383 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007384}
7385
Evan Cheng60c07e12006-07-05 22:17:51 +00007386/// isShuffleMaskLegal - Targets can use this to indicate that they only
7387/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7388/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7389/// are assumed to be legal.
7390bool
Eric Christopherfd179292009-08-27 18:07:15 +00007391X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007392 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007393 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007394 if (VT.getSizeInBits() == 64)
7395 return false;
7396
Nate Begemana09008b2009-10-19 02:17:23 +00007397 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007398 return (VT.getVectorNumElements() == 2 ||
7399 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7400 isMOVLMask(M, VT) ||
7401 isSHUFPMask(M, VT) ||
7402 isPSHUFDMask(M, VT) ||
7403 isPSHUFHWMask(M, VT) ||
7404 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007405 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007406 isUNPCKLMask(M, VT) ||
7407 isUNPCKHMask(M, VT) ||
7408 isUNPCKL_v_undef_Mask(M, VT) ||
7409 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007410}
7411
Dan Gohman7d8143f2008-04-09 20:09:42 +00007412bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007413X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007414 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007415 unsigned NumElts = VT.getVectorNumElements();
7416 // FIXME: This collection of masks seems suspect.
7417 if (NumElts == 2)
7418 return true;
7419 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7420 return (isMOVLMask(Mask, VT) ||
7421 isCommutedMOVLMask(Mask, VT, true) ||
7422 isSHUFPMask(Mask, VT) ||
7423 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007424 }
7425 return false;
7426}
7427
7428//===----------------------------------------------------------------------===//
7429// X86 Scheduler Hooks
7430//===----------------------------------------------------------------------===//
7431
Mon P Wang63307c32008-05-05 19:05:59 +00007432// private utility function
7433MachineBasicBlock *
7434X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7435 MachineBasicBlock *MBB,
7436 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007437 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007438 unsigned LoadOpc,
7439 unsigned CXchgOpc,
7440 unsigned copyOpc,
7441 unsigned notOpc,
7442 unsigned EAXreg,
7443 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007444 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007445 // For the atomic bitwise operator, we generate
7446 // thisMBB:
7447 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007448 // ld t1 = [bitinstr.addr]
7449 // op t2 = t1, [bitinstr.val]
7450 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007451 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7452 // bz newMBB
7453 // fallthrough -->nextMBB
7454 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7455 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007456 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007457 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007458
Mon P Wang63307c32008-05-05 19:05:59 +00007459 /// First build the CFG
7460 MachineFunction *F = MBB->getParent();
7461 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007462 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7463 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7464 F->insert(MBBIter, newMBB);
7465 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007466
Mon P Wang63307c32008-05-05 19:05:59 +00007467 // Move all successors to thisMBB to nextMBB
7468 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007469
Mon P Wang63307c32008-05-05 19:05:59 +00007470 // Update thisMBB to fall through to newMBB
7471 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007472
Mon P Wang63307c32008-05-05 19:05:59 +00007473 // newMBB jumps to itself and fall through to nextMBB
7474 newMBB->addSuccessor(nextMBB);
7475 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007476
Mon P Wang63307c32008-05-05 19:05:59 +00007477 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007478 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007479 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007480 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007481 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007482 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007483 int numArgs = bInstr->getNumOperands() - 1;
7484 for (int i=0; i < numArgs; ++i)
7485 argOpers[i] = &bInstr->getOperand(i+1);
7486
7487 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007488 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7489 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007490
Dale Johannesen140be2d2008-08-19 18:47:28 +00007491 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007492 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007493 for (int i=0; i <= lastAddrIndx; ++i)
7494 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007495
Dale Johannesen140be2d2008-08-19 18:47:28 +00007496 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007497 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007498 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007499 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007500 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007501 tt = t1;
7502
Dale Johannesen140be2d2008-08-19 18:47:28 +00007503 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007504 assert((argOpers[valArgIndx]->isReg() ||
7505 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007506 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007507 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007508 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007509 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007510 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007511 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007512 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007513
Dale Johannesene4d209d2009-02-03 20:21:25 +00007514 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007515 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007516
Dale Johannesene4d209d2009-02-03 20:21:25 +00007517 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007518 for (int i=0; i <= lastAddrIndx; ++i)
7519 (*MIB).addOperand(*argOpers[i]);
7520 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007521 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007522 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7523 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007524
Dale Johannesene4d209d2009-02-03 20:21:25 +00007525 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007526 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007527
Mon P Wang63307c32008-05-05 19:05:59 +00007528 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007529 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007530
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007531 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007532 return nextMBB;
7533}
7534
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007535// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007536MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007537X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7538 MachineBasicBlock *MBB,
7539 unsigned regOpcL,
7540 unsigned regOpcH,
7541 unsigned immOpcL,
7542 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007543 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007544 // For the atomic bitwise operator, we generate
7545 // thisMBB (instructions are in pairs, except cmpxchg8b)
7546 // ld t1,t2 = [bitinstr.addr]
7547 // newMBB:
7548 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7549 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007550 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007551 // mov ECX, EBX <- t5, t6
7552 // mov EAX, EDX <- t1, t2
7553 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7554 // mov t3, t4 <- EAX, EDX
7555 // bz newMBB
7556 // result in out1, out2
7557 // fallthrough -->nextMBB
7558
7559 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7560 const unsigned LoadOpc = X86::MOV32rm;
7561 const unsigned copyOpc = X86::MOV32rr;
7562 const unsigned NotOpc = X86::NOT32r;
7563 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7564 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7565 MachineFunction::iterator MBBIter = MBB;
7566 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007567
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007568 /// First build the CFG
7569 MachineFunction *F = MBB->getParent();
7570 MachineBasicBlock *thisMBB = MBB;
7571 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7572 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7573 F->insert(MBBIter, newMBB);
7574 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007575
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007576 // Move all successors to thisMBB to nextMBB
7577 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007578
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007579 // Update thisMBB to fall through to newMBB
7580 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007581
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007582 // newMBB jumps to itself and fall through to nextMBB
7583 newMBB->addSuccessor(nextMBB);
7584 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007585
Dale Johannesene4d209d2009-02-03 20:21:25 +00007586 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007587 // Insert instructions into newMBB based on incoming instruction
7588 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007589 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007590 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007591 MachineOperand& dest1Oper = bInstr->getOperand(0);
7592 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007593 MachineOperand* argOpers[2 + X86AddrNumOperands];
7594 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007595 argOpers[i] = &bInstr->getOperand(i+2);
7596
7597 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007598 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007599
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007600 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007601 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007602 for (int i=0; i <= lastAddrIndx; ++i)
7603 (*MIB).addOperand(*argOpers[i]);
7604 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007605 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007606 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007607 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007608 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007609 MachineOperand newOp3 = *(argOpers[3]);
7610 if (newOp3.isImm())
7611 newOp3.setImm(newOp3.getImm()+4);
7612 else
7613 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007614 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007615 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007616
7617 // t3/4 are defined later, at the bottom of the loop
7618 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7619 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007620 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007621 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007622 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007623 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7624
7625 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7626 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007627 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007628 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7629 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007630 } else {
7631 tt1 = t1;
7632 tt2 = t2;
7633 }
7634
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007635 int valArgIndx = lastAddrIndx + 1;
7636 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007637 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007638 "invalid operand");
7639 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7640 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007641 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007642 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007643 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007644 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007645 if (regOpcL != X86::MOV32rr)
7646 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007647 (*MIB).addOperand(*argOpers[valArgIndx]);
7648 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007649 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007650 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007651 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007652 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007653 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007654 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007655 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007656 if (regOpcH != X86::MOV32rr)
7657 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007658 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007659
Dale Johannesene4d209d2009-02-03 20:21:25 +00007660 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007661 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007662 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007663 MIB.addReg(t2);
7664
Dale Johannesene4d209d2009-02-03 20:21:25 +00007665 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007666 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007667 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007668 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007669
Dale Johannesene4d209d2009-02-03 20:21:25 +00007670 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007671 for (int i=0; i <= lastAddrIndx; ++i)
7672 (*MIB).addOperand(*argOpers[i]);
7673
7674 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007675 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7676 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007677
Dale Johannesene4d209d2009-02-03 20:21:25 +00007678 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007679 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007680 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007681 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007682
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007683 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007684 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007685
7686 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7687 return nextMBB;
7688}
7689
7690// private utility function
7691MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007692X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7693 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007694 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007695 // For the atomic min/max operator, we generate
7696 // thisMBB:
7697 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007698 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007699 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007700 // cmp t1, t2
7701 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007702 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007703 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7704 // bz newMBB
7705 // fallthrough -->nextMBB
7706 //
7707 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7708 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007709 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007710 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007711
Mon P Wang63307c32008-05-05 19:05:59 +00007712 /// First build the CFG
7713 MachineFunction *F = MBB->getParent();
7714 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007715 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7716 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7717 F->insert(MBBIter, newMBB);
7718 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007719
Dan Gohmand6708ea2009-08-15 01:38:56 +00007720 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007721 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007722
Mon P Wang63307c32008-05-05 19:05:59 +00007723 // Update thisMBB to fall through to newMBB
7724 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007725
Mon P Wang63307c32008-05-05 19:05:59 +00007726 // newMBB jumps to newMBB and fall through to nextMBB
7727 newMBB->addSuccessor(nextMBB);
7728 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007729
Dale Johannesene4d209d2009-02-03 20:21:25 +00007730 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007731 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007732 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007733 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007734 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007735 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007736 int numArgs = mInstr->getNumOperands() - 1;
7737 for (int i=0; i < numArgs; ++i)
7738 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007739
Mon P Wang63307c32008-05-05 19:05:59 +00007740 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007741 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7742 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007743
Mon P Wangab3e7472008-05-05 22:56:23 +00007744 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007745 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007746 for (int i=0; i <= lastAddrIndx; ++i)
7747 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007748
Mon P Wang63307c32008-05-05 19:05:59 +00007749 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007750 assert((argOpers[valArgIndx]->isReg() ||
7751 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007752 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007753
7754 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007755 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007756 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007757 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007758 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007759 (*MIB).addOperand(*argOpers[valArgIndx]);
7760
Dale Johannesene4d209d2009-02-03 20:21:25 +00007761 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007762 MIB.addReg(t1);
7763
Dale Johannesene4d209d2009-02-03 20:21:25 +00007764 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007765 MIB.addReg(t1);
7766 MIB.addReg(t2);
7767
7768 // Generate movc
7769 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007770 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007771 MIB.addReg(t2);
7772 MIB.addReg(t1);
7773
7774 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007775 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007776 for (int i=0; i <= lastAddrIndx; ++i)
7777 (*MIB).addOperand(*argOpers[i]);
7778 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007779 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007780 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7781 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007782
Dale Johannesene4d209d2009-02-03 20:21:25 +00007783 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007784 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007785
Mon P Wang63307c32008-05-05 19:05:59 +00007786 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007787 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007788
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007789 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007790 return nextMBB;
7791}
7792
Eric Christopherf83a5de2009-08-27 18:08:16 +00007793// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7794// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007795MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007796X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007797 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007798
7799 MachineFunction *F = BB->getParent();
7800 DebugLoc dl = MI->getDebugLoc();
7801 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7802
7803 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007804 if (memArg)
7805 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7806 else
7807 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007808
7809 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7810
7811 for (unsigned i = 0; i < numArgs; ++i) {
7812 MachineOperand &Op = MI->getOperand(i+1);
7813
7814 if (!(Op.isReg() && Op.isImplicit()))
7815 MIB.addOperand(Op);
7816 }
7817
7818 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7819 .addReg(X86::XMM0);
7820
7821 F->DeleteMachineInstr(MI);
7822
7823 return BB;
7824}
7825
7826MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007827X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7828 MachineInstr *MI,
7829 MachineBasicBlock *MBB) const {
7830 // Emit code to save XMM registers to the stack. The ABI says that the
7831 // number of registers to save is given in %al, so it's theoretically
7832 // possible to do an indirect jump trick to avoid saving all of them,
7833 // however this code takes a simpler approach and just executes all
7834 // of the stores if %al is non-zero. It's less code, and it's probably
7835 // easier on the hardware branch predictor, and stores aren't all that
7836 // expensive anyway.
7837
7838 // Create the new basic blocks. One block contains all the XMM stores,
7839 // and one block is the final destination regardless of whether any
7840 // stores were performed.
7841 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7842 MachineFunction *F = MBB->getParent();
7843 MachineFunction::iterator MBBIter = MBB;
7844 ++MBBIter;
7845 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7846 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7847 F->insert(MBBIter, XMMSaveMBB);
7848 F->insert(MBBIter, EndMBB);
7849
7850 // Set up the CFG.
7851 // Move any original successors of MBB to the end block.
7852 EndMBB->transferSuccessors(MBB);
7853 // The original block will now fall through to the XMM save block.
7854 MBB->addSuccessor(XMMSaveMBB);
7855 // The XMMSaveMBB will fall through to the end block.
7856 XMMSaveMBB->addSuccessor(EndMBB);
7857
7858 // Now add the instructions.
7859 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7860 DebugLoc DL = MI->getDebugLoc();
7861
7862 unsigned CountReg = MI->getOperand(0).getReg();
7863 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7864 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7865
7866 if (!Subtarget->isTargetWin64()) {
7867 // If %al is 0, branch around the XMM save block.
7868 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7869 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7870 MBB->addSuccessor(EndMBB);
7871 }
7872
7873 // In the XMM save block, save all the XMM argument registers.
7874 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7875 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00007876 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00007877 F->getMachineMemOperand(
7878 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7879 MachineMemOperand::MOStore, Offset,
7880 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007881 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7882 .addFrameIndex(RegSaveFrameIndex)
7883 .addImm(/*Scale=*/1)
7884 .addReg(/*IndexReg=*/0)
7885 .addImm(/*Disp=*/Offset)
7886 .addReg(/*Segment=*/0)
7887 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00007888 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007889 }
7890
7891 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7892
7893 return EndMBB;
7894}
Mon P Wang63307c32008-05-05 19:05:59 +00007895
Evan Cheng60c07e12006-07-05 22:17:51 +00007896MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00007897X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00007898 MachineBasicBlock *BB,
7899 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00007900 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7901 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00007902
Chris Lattner52600972009-09-02 05:57:00 +00007903 // To "insert" a SELECT_CC instruction, we actually have to insert the
7904 // diamond control-flow pattern. The incoming instruction knows the
7905 // destination vreg to set, the condition code register to branch on, the
7906 // true/false values to select between, and a branch opcode to use.
7907 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7908 MachineFunction::iterator It = BB;
7909 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007910
Chris Lattner52600972009-09-02 05:57:00 +00007911 // thisMBB:
7912 // ...
7913 // TrueVal = ...
7914 // cmpTY ccX, r1, r2
7915 // bCC copy1MBB
7916 // fallthrough --> copy0MBB
7917 MachineBasicBlock *thisMBB = BB;
7918 MachineFunction *F = BB->getParent();
7919 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7920 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7921 unsigned Opc =
7922 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7923 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
7924 F->insert(It, copy0MBB);
7925 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00007926 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00007927 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00007928 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00007929 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00007930 E = BB->succ_end(); I != E; ++I) {
7931 EM->insert(std::make_pair(*I, sinkMBB));
7932 sinkMBB->addSuccessor(*I);
7933 }
7934 // Next, remove all successors of the current block, and add the true
7935 // and fallthrough blocks as its successors.
7936 while (!BB->succ_empty())
7937 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00007938 // Add the true and fallthrough blocks as its successors.
7939 BB->addSuccessor(copy0MBB);
7940 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007941
Chris Lattner52600972009-09-02 05:57:00 +00007942 // copy0MBB:
7943 // %FalseValue = ...
7944 // # fallthrough to sinkMBB
7945 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007946
Chris Lattner52600972009-09-02 05:57:00 +00007947 // Update machine-CFG edges
7948 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007949
Chris Lattner52600972009-09-02 05:57:00 +00007950 // sinkMBB:
7951 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7952 // ...
7953 BB = sinkMBB;
7954 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
7955 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7956 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7957
7958 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7959 return BB;
7960}
7961
7962
7963MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007964X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00007965 MachineBasicBlock *BB,
7966 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007967 switch (MI->getOpcode()) {
7968 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00007969 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007970 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007971 case X86::CMOV_FR32:
7972 case X86::CMOV_FR64:
7973 case X86::CMOV_V4F32:
7974 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00007975 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00007976 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00007977
Dale Johannesen849f2142007-07-03 00:53:03 +00007978 case X86::FP32_TO_INT16_IN_MEM:
7979 case X86::FP32_TO_INT32_IN_MEM:
7980 case X86::FP32_TO_INT64_IN_MEM:
7981 case X86::FP64_TO_INT16_IN_MEM:
7982 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007983 case X86::FP64_TO_INT64_IN_MEM:
7984 case X86::FP80_TO_INT16_IN_MEM:
7985 case X86::FP80_TO_INT32_IN_MEM:
7986 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00007987 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7988 DebugLoc DL = MI->getDebugLoc();
7989
Evan Cheng60c07e12006-07-05 22:17:51 +00007990 // Change the floating point control register to use "round towards zero"
7991 // mode when truncating to an integer value.
7992 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00007993 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00007994 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007995
7996 // Load the old value of the high byte of the control word...
7997 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007998 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00007999 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008000 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008001
8002 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008003 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008004 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008005
8006 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008007 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008008
8009 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008010 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008011 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008012
8013 // Get the X86 opcode to use.
8014 unsigned Opc;
8015 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008016 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008017 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8018 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8019 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8020 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8021 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8022 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008023 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8024 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8025 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008026 }
8027
8028 X86AddressMode AM;
8029 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008030 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008031 AM.BaseType = X86AddressMode::RegBase;
8032 AM.Base.Reg = Op.getReg();
8033 } else {
8034 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008035 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008036 }
8037 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008038 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008039 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008040 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008041 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008042 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008043 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008044 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008045 AM.GV = Op.getGlobal();
8046 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008047 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008048 }
Chris Lattner52600972009-09-02 05:57:00 +00008049 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008050 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008051
8052 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008053 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008054
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008055 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008056 return BB;
8057 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008058 // String/text processing lowering.
8059 case X86::PCMPISTRM128REG:
8060 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8061 case X86::PCMPISTRM128MEM:
8062 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8063 case X86::PCMPESTRM128REG:
8064 return EmitPCMP(MI, BB, 5, false /* in mem */);
8065 case X86::PCMPESTRM128MEM:
8066 return EmitPCMP(MI, BB, 5, true /* in mem */);
8067
8068 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008069 case X86::ATOMAND32:
8070 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008071 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008072 X86::LCMPXCHG32, X86::MOV32rr,
8073 X86::NOT32r, X86::EAX,
8074 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008075 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008076 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8077 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008078 X86::LCMPXCHG32, X86::MOV32rr,
8079 X86::NOT32r, X86::EAX,
8080 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008081 case X86::ATOMXOR32:
8082 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008083 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008084 X86::LCMPXCHG32, X86::MOV32rr,
8085 X86::NOT32r, X86::EAX,
8086 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008087 case X86::ATOMNAND32:
8088 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008089 X86::AND32ri, X86::MOV32rm,
8090 X86::LCMPXCHG32, X86::MOV32rr,
8091 X86::NOT32r, X86::EAX,
8092 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008093 case X86::ATOMMIN32:
8094 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8095 case X86::ATOMMAX32:
8096 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8097 case X86::ATOMUMIN32:
8098 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8099 case X86::ATOMUMAX32:
8100 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008101
8102 case X86::ATOMAND16:
8103 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8104 X86::AND16ri, X86::MOV16rm,
8105 X86::LCMPXCHG16, X86::MOV16rr,
8106 X86::NOT16r, X86::AX,
8107 X86::GR16RegisterClass);
8108 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008109 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008110 X86::OR16ri, X86::MOV16rm,
8111 X86::LCMPXCHG16, X86::MOV16rr,
8112 X86::NOT16r, X86::AX,
8113 X86::GR16RegisterClass);
8114 case X86::ATOMXOR16:
8115 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8116 X86::XOR16ri, X86::MOV16rm,
8117 X86::LCMPXCHG16, X86::MOV16rr,
8118 X86::NOT16r, X86::AX,
8119 X86::GR16RegisterClass);
8120 case X86::ATOMNAND16:
8121 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8122 X86::AND16ri, X86::MOV16rm,
8123 X86::LCMPXCHG16, X86::MOV16rr,
8124 X86::NOT16r, X86::AX,
8125 X86::GR16RegisterClass, true);
8126 case X86::ATOMMIN16:
8127 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8128 case X86::ATOMMAX16:
8129 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8130 case X86::ATOMUMIN16:
8131 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8132 case X86::ATOMUMAX16:
8133 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8134
8135 case X86::ATOMAND8:
8136 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8137 X86::AND8ri, X86::MOV8rm,
8138 X86::LCMPXCHG8, X86::MOV8rr,
8139 X86::NOT8r, X86::AL,
8140 X86::GR8RegisterClass);
8141 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008142 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008143 X86::OR8ri, X86::MOV8rm,
8144 X86::LCMPXCHG8, X86::MOV8rr,
8145 X86::NOT8r, X86::AL,
8146 X86::GR8RegisterClass);
8147 case X86::ATOMXOR8:
8148 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8149 X86::XOR8ri, X86::MOV8rm,
8150 X86::LCMPXCHG8, X86::MOV8rr,
8151 X86::NOT8r, X86::AL,
8152 X86::GR8RegisterClass);
8153 case X86::ATOMNAND8:
8154 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8155 X86::AND8ri, X86::MOV8rm,
8156 X86::LCMPXCHG8, X86::MOV8rr,
8157 X86::NOT8r, X86::AL,
8158 X86::GR8RegisterClass, true);
8159 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008160 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008161 case X86::ATOMAND64:
8162 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008163 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008164 X86::LCMPXCHG64, X86::MOV64rr,
8165 X86::NOT64r, X86::RAX,
8166 X86::GR64RegisterClass);
8167 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008168 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8169 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008170 X86::LCMPXCHG64, X86::MOV64rr,
8171 X86::NOT64r, X86::RAX,
8172 X86::GR64RegisterClass);
8173 case X86::ATOMXOR64:
8174 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008175 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008176 X86::LCMPXCHG64, X86::MOV64rr,
8177 X86::NOT64r, X86::RAX,
8178 X86::GR64RegisterClass);
8179 case X86::ATOMNAND64:
8180 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8181 X86::AND64ri32, X86::MOV64rm,
8182 X86::LCMPXCHG64, X86::MOV64rr,
8183 X86::NOT64r, X86::RAX,
8184 X86::GR64RegisterClass, true);
8185 case X86::ATOMMIN64:
8186 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8187 case X86::ATOMMAX64:
8188 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8189 case X86::ATOMUMIN64:
8190 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8191 case X86::ATOMUMAX64:
8192 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008193
8194 // This group does 64-bit operations on a 32-bit host.
8195 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008196 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008197 X86::AND32rr, X86::AND32rr,
8198 X86::AND32ri, X86::AND32ri,
8199 false);
8200 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008201 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008202 X86::OR32rr, X86::OR32rr,
8203 X86::OR32ri, X86::OR32ri,
8204 false);
8205 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008206 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008207 X86::XOR32rr, X86::XOR32rr,
8208 X86::XOR32ri, X86::XOR32ri,
8209 false);
8210 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008211 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008212 X86::AND32rr, X86::AND32rr,
8213 X86::AND32ri, X86::AND32ri,
8214 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008215 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008216 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008217 X86::ADD32rr, X86::ADC32rr,
8218 X86::ADD32ri, X86::ADC32ri,
8219 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008220 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008221 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008222 X86::SUB32rr, X86::SBB32rr,
8223 X86::SUB32ri, X86::SBB32ri,
8224 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008225 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008226 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008227 X86::MOV32rr, X86::MOV32rr,
8228 X86::MOV32ri, X86::MOV32ri,
8229 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008230 case X86::VASTART_SAVE_XMM_REGS:
8231 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008232 }
8233}
8234
8235//===----------------------------------------------------------------------===//
8236// X86 Optimization Hooks
8237//===----------------------------------------------------------------------===//
8238
Dan Gohman475871a2008-07-27 21:46:04 +00008239void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008240 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008241 APInt &KnownZero,
8242 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008243 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008244 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008245 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008246 assert((Opc >= ISD::BUILTIN_OP_END ||
8247 Opc == ISD::INTRINSIC_WO_CHAIN ||
8248 Opc == ISD::INTRINSIC_W_CHAIN ||
8249 Opc == ISD::INTRINSIC_VOID) &&
8250 "Should use MaskedValueIsZero if you don't know whether Op"
8251 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008252
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008253 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008254 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008255 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008256 case X86ISD::ADD:
8257 case X86ISD::SUB:
8258 case X86ISD::SMUL:
8259 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008260 case X86ISD::INC:
8261 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008262 case X86ISD::OR:
8263 case X86ISD::XOR:
8264 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008265 // These nodes' second result is a boolean.
8266 if (Op.getResNo() == 0)
8267 break;
8268 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008269 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008270 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8271 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008272 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008273 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008274}
Chris Lattner259e97c2006-01-31 19:43:35 +00008275
Evan Cheng206ee9d2006-07-07 08:33:52 +00008276/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008277/// node is a GlobalAddress + offset.
8278bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8279 GlobalValue* &GA, int64_t &Offset) const{
8280 if (N->getOpcode() == X86ISD::Wrapper) {
8281 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008282 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008283 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008284 return true;
8285 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008286 }
Evan Chengad4196b2008-05-12 19:56:52 +00008287 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008288}
8289
Evan Chengad4196b2008-05-12 19:56:52 +00008290static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8291 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008292 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008293 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008294 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008295 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008296 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008297 return false;
8298}
8299
Nate Begeman9008ca62009-04-27 18:41:29 +00008300static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008301 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008302 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008303 SelectionDAG &DAG, MachineFrameInfo *MFI,
8304 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008305 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008306 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008307 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008308 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008309 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008310 return false;
8311 continue;
8312 }
8313
Dan Gohman475871a2008-07-27 21:46:04 +00008314 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008315 if (!Elt.getNode() ||
8316 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008317 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008318 if (!LDBase) {
8319 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008320 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008321 LDBase = cast<LoadSDNode>(Elt.getNode());
8322 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008323 continue;
8324 }
8325 if (Elt.getOpcode() == ISD::UNDEF)
8326 continue;
8327
Nate Begemanabc01992009-06-05 21:37:30 +00008328 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008329 if (!TLI.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008330 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008331 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008332 }
8333 return true;
8334}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008335
8336/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8337/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8338/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008339/// order. In the case of v2i64, it will see if it can rewrite the
8340/// shuffle to be an appropriate build vector so it can take advantage of
8341// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008342static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008343 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008344 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008345 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008346 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008347 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8348 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008349
Eli Friedman7a5e5552009-06-07 06:52:44 +00008350 if (VT.getSizeInBits() != 128)
8351 return SDValue();
8352
Mon P Wang1e955802009-04-03 02:43:30 +00008353 // Try to combine a vector_shuffle into a 128-bit load.
8354 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008355 LoadSDNode *LD = NULL;
8356 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008357 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008358 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008359 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008360
Eli Friedman7a5e5552009-06-07 06:52:44 +00008361 if (LastLoadedElt == NumElems - 1) {
8362 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8363 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8364 LD->getSrcValue(), LD->getSrcValueOffset(),
8365 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008366 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008367 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008368 LD->isVolatile(), LD->getAlignment());
8369 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008370 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008371 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8372 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008373 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8374 }
8375 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008376}
Evan Chengd880b972008-05-09 21:53:03 +00008377
Chris Lattner83e6c992006-10-04 06:57:07 +00008378/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008379static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008380 const X86Subtarget *Subtarget) {
8381 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008382 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008383 // Get the LHS/RHS of the select.
8384 SDValue LHS = N->getOperand(1);
8385 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008386
Dan Gohman670e5392009-09-21 18:03:22 +00008387 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8388 // instructions have the peculiarity that if either operand is a NaN,
8389 // they chose what we call the RHS operand (and as such are not symmetric).
8390 // It happens that this matches the semantics of the common C idiom
8391 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008392 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008393 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008394 Cond.getOpcode() == ISD::SETCC) {
8395 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008396
Chris Lattner47b4ce82009-03-11 05:48:52 +00008397 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008398 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008399 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8400 switch (CC) {
8401 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008402 case ISD::SETULT:
8403 // This can be a min if we can prove that at least one of the operands
8404 // is not a nan.
8405 if (!FiniteOnlyFPMath()) {
8406 if (DAG.isKnownNeverNaN(RHS)) {
8407 // Put the potential NaN in the RHS so that SSE will preserve it.
8408 std::swap(LHS, RHS);
8409 } else if (!DAG.isKnownNeverNaN(LHS))
8410 break;
8411 }
8412 Opcode = X86ISD::FMIN;
8413 break;
8414 case ISD::SETOLE:
8415 // This can be a min if we can prove that at least one of the operands
8416 // is not a nan.
8417 if (!FiniteOnlyFPMath()) {
8418 if (DAG.isKnownNeverNaN(LHS)) {
8419 // Put the potential NaN in the RHS so that SSE will preserve it.
8420 std::swap(LHS, RHS);
8421 } else if (!DAG.isKnownNeverNaN(RHS))
8422 break;
8423 }
8424 Opcode = X86ISD::FMIN;
8425 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008426 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008427 // This can be a min, but if either operand is a NaN we need it to
8428 // preserve the original LHS.
8429 std::swap(LHS, RHS);
8430 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008431 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008432 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008433 Opcode = X86ISD::FMIN;
8434 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008435
Dan Gohman670e5392009-09-21 18:03:22 +00008436 case ISD::SETOGE:
8437 // This can be a max if we can prove that at least one of the operands
8438 // is not a nan.
8439 if (!FiniteOnlyFPMath()) {
8440 if (DAG.isKnownNeverNaN(LHS)) {
8441 // Put the potential NaN in the RHS so that SSE will preserve it.
8442 std::swap(LHS, RHS);
8443 } else if (!DAG.isKnownNeverNaN(RHS))
8444 break;
8445 }
8446 Opcode = X86ISD::FMAX;
8447 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008448 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008449 // This can be a max if we can prove that at least one of the operands
8450 // is not a nan.
8451 if (!FiniteOnlyFPMath()) {
8452 if (DAG.isKnownNeverNaN(RHS)) {
8453 // Put the potential NaN in the RHS so that SSE will preserve it.
8454 std::swap(LHS, RHS);
8455 } else if (!DAG.isKnownNeverNaN(LHS))
8456 break;
8457 }
8458 Opcode = X86ISD::FMAX;
8459 break;
8460 case ISD::SETUGE:
8461 // This can be a max, but if either operand is a NaN we need it to
8462 // preserve the original LHS.
8463 std::swap(LHS, RHS);
8464 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008465 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008466 case ISD::SETGE:
8467 Opcode = X86ISD::FMAX;
8468 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008469 }
Dan Gohman670e5392009-09-21 18:03:22 +00008470 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008471 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8472 switch (CC) {
8473 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008474 case ISD::SETOGE:
8475 // This can be a min if we can prove that at least one of the operands
8476 // is not a nan.
8477 if (!FiniteOnlyFPMath()) {
8478 if (DAG.isKnownNeverNaN(RHS)) {
8479 // Put the potential NaN in the RHS so that SSE will preserve it.
8480 std::swap(LHS, RHS);
8481 } else if (!DAG.isKnownNeverNaN(LHS))
8482 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008483 }
Dan Gohman670e5392009-09-21 18:03:22 +00008484 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008485 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008486 case ISD::SETUGT:
8487 // This can be a min if we can prove that at least one of the operands
8488 // is not a nan.
8489 if (!FiniteOnlyFPMath()) {
8490 if (DAG.isKnownNeverNaN(LHS)) {
8491 // Put the potential NaN in the RHS so that SSE will preserve it.
8492 std::swap(LHS, RHS);
8493 } else if (!DAG.isKnownNeverNaN(RHS))
8494 break;
8495 }
8496 Opcode = X86ISD::FMIN;
8497 break;
8498 case ISD::SETUGE:
8499 // This can be a min, but if either operand is a NaN we need it to
8500 // preserve the original LHS.
8501 std::swap(LHS, RHS);
8502 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008503 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008504 case ISD::SETGE:
8505 Opcode = X86ISD::FMIN;
8506 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008507
Dan Gohman670e5392009-09-21 18:03:22 +00008508 case ISD::SETULT:
8509 // This can be a max if we can prove that at least one of the operands
8510 // is not a nan.
8511 if (!FiniteOnlyFPMath()) {
8512 if (DAG.isKnownNeverNaN(LHS)) {
8513 // Put the potential NaN in the RHS so that SSE will preserve it.
8514 std::swap(LHS, RHS);
8515 } else if (!DAG.isKnownNeverNaN(RHS))
8516 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008517 }
Dan Gohman670e5392009-09-21 18:03:22 +00008518 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008519 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008520 case ISD::SETOLE:
8521 // This can be a max if we can prove that at least one of the operands
8522 // is not a nan.
8523 if (!FiniteOnlyFPMath()) {
8524 if (DAG.isKnownNeverNaN(RHS)) {
8525 // Put the potential NaN in the RHS so that SSE will preserve it.
8526 std::swap(LHS, RHS);
8527 } else if (!DAG.isKnownNeverNaN(LHS))
8528 break;
8529 }
8530 Opcode = X86ISD::FMAX;
8531 break;
8532 case ISD::SETULE:
8533 // This can be a max, but if either operand is a NaN we need it to
8534 // preserve the original LHS.
8535 std::swap(LHS, RHS);
8536 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008537 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008538 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008539 Opcode = X86ISD::FMAX;
8540 break;
8541 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008542 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008543
Chris Lattner47b4ce82009-03-11 05:48:52 +00008544 if (Opcode)
8545 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008546 }
Eric Christopherfd179292009-08-27 18:07:15 +00008547
Chris Lattnerd1980a52009-03-12 06:52:53 +00008548 // If this is a select between two integer constants, try to do some
8549 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008550 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8551 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008552 // Don't do this for crazy integer types.
8553 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8554 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008555 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008556 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008557
Chris Lattnercee56e72009-03-13 05:53:31 +00008558 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008559 // Efficiently invertible.
8560 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8561 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8562 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8563 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008564 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008565 }
Eric Christopherfd179292009-08-27 18:07:15 +00008566
Chris Lattnerd1980a52009-03-12 06:52:53 +00008567 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008568 if (FalseC->getAPIntValue() == 0 &&
8569 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008570 if (NeedsCondInvert) // Invert the condition if needed.
8571 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8572 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008573
Chris Lattnerd1980a52009-03-12 06:52:53 +00008574 // Zero extend the condition if needed.
8575 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008576
Chris Lattnercee56e72009-03-13 05:53:31 +00008577 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008578 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008579 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008580 }
Eric Christopherfd179292009-08-27 18:07:15 +00008581
Chris Lattner97a29a52009-03-13 05:22:11 +00008582 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008583 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008584 if (NeedsCondInvert) // Invert the condition if needed.
8585 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8586 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008587
Chris Lattner97a29a52009-03-13 05:22:11 +00008588 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008589 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8590 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008591 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008592 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008593 }
Eric Christopherfd179292009-08-27 18:07:15 +00008594
Chris Lattnercee56e72009-03-13 05:53:31 +00008595 // Optimize cases that will turn into an LEA instruction. This requires
8596 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008597 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008598 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008599 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008600
Chris Lattnercee56e72009-03-13 05:53:31 +00008601 bool isFastMultiplier = false;
8602 if (Diff < 10) {
8603 switch ((unsigned char)Diff) {
8604 default: break;
8605 case 1: // result = add base, cond
8606 case 2: // result = lea base( , cond*2)
8607 case 3: // result = lea base(cond, cond*2)
8608 case 4: // result = lea base( , cond*4)
8609 case 5: // result = lea base(cond, cond*4)
8610 case 8: // result = lea base( , cond*8)
8611 case 9: // result = lea base(cond, cond*8)
8612 isFastMultiplier = true;
8613 break;
8614 }
8615 }
Eric Christopherfd179292009-08-27 18:07:15 +00008616
Chris Lattnercee56e72009-03-13 05:53:31 +00008617 if (isFastMultiplier) {
8618 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8619 if (NeedsCondInvert) // Invert the condition if needed.
8620 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8621 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008622
Chris Lattnercee56e72009-03-13 05:53:31 +00008623 // Zero extend the condition if needed.
8624 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8625 Cond);
8626 // Scale the condition by the difference.
8627 if (Diff != 1)
8628 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8629 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008630
Chris Lattnercee56e72009-03-13 05:53:31 +00008631 // Add the base if non-zero.
8632 if (FalseC->getAPIntValue() != 0)
8633 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8634 SDValue(FalseC, 0));
8635 return Cond;
8636 }
Eric Christopherfd179292009-08-27 18:07:15 +00008637 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008638 }
8639 }
Eric Christopherfd179292009-08-27 18:07:15 +00008640
Dan Gohman475871a2008-07-27 21:46:04 +00008641 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008642}
8643
Chris Lattnerd1980a52009-03-12 06:52:53 +00008644/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8645static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8646 TargetLowering::DAGCombinerInfo &DCI) {
8647 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008648
Chris Lattnerd1980a52009-03-12 06:52:53 +00008649 // If the flag operand isn't dead, don't touch this CMOV.
8650 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8651 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008652
Chris Lattnerd1980a52009-03-12 06:52:53 +00008653 // If this is a select between two integer constants, try to do some
8654 // optimizations. Note that the operands are ordered the opposite of SELECT
8655 // operands.
8656 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8657 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8658 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8659 // larger than FalseC (the false value).
8660 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008661
Chris Lattnerd1980a52009-03-12 06:52:53 +00008662 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8663 CC = X86::GetOppositeBranchCondition(CC);
8664 std::swap(TrueC, FalseC);
8665 }
Eric Christopherfd179292009-08-27 18:07:15 +00008666
Chris Lattnerd1980a52009-03-12 06:52:53 +00008667 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008668 // This is efficient for any integer data type (including i8/i16) and
8669 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008670 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8671 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008672 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8673 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008674
Chris Lattnerd1980a52009-03-12 06:52:53 +00008675 // Zero extend the condition if needed.
8676 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008677
Chris Lattnerd1980a52009-03-12 06:52:53 +00008678 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8679 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008680 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008681 if (N->getNumValues() == 2) // Dead flag value?
8682 return DCI.CombineTo(N, Cond, SDValue());
8683 return Cond;
8684 }
Eric Christopherfd179292009-08-27 18:07:15 +00008685
Chris Lattnercee56e72009-03-13 05:53:31 +00008686 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8687 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008688 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8689 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008690 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8691 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008692
Chris Lattner97a29a52009-03-13 05:22:11 +00008693 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008694 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8695 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008696 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8697 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008698
Chris Lattner97a29a52009-03-13 05:22:11 +00008699 if (N->getNumValues() == 2) // Dead flag value?
8700 return DCI.CombineTo(N, Cond, SDValue());
8701 return Cond;
8702 }
Eric Christopherfd179292009-08-27 18:07:15 +00008703
Chris Lattnercee56e72009-03-13 05:53:31 +00008704 // Optimize cases that will turn into an LEA instruction. This requires
8705 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008706 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008707 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008708 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008709
Chris Lattnercee56e72009-03-13 05:53:31 +00008710 bool isFastMultiplier = false;
8711 if (Diff < 10) {
8712 switch ((unsigned char)Diff) {
8713 default: break;
8714 case 1: // result = add base, cond
8715 case 2: // result = lea base( , cond*2)
8716 case 3: // result = lea base(cond, cond*2)
8717 case 4: // result = lea base( , cond*4)
8718 case 5: // result = lea base(cond, cond*4)
8719 case 8: // result = lea base( , cond*8)
8720 case 9: // result = lea base(cond, cond*8)
8721 isFastMultiplier = true;
8722 break;
8723 }
8724 }
Eric Christopherfd179292009-08-27 18:07:15 +00008725
Chris Lattnercee56e72009-03-13 05:53:31 +00008726 if (isFastMultiplier) {
8727 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8728 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008729 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8730 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008731 // Zero extend the condition if needed.
8732 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8733 Cond);
8734 // Scale the condition by the difference.
8735 if (Diff != 1)
8736 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8737 DAG.getConstant(Diff, Cond.getValueType()));
8738
8739 // Add the base if non-zero.
8740 if (FalseC->getAPIntValue() != 0)
8741 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8742 SDValue(FalseC, 0));
8743 if (N->getNumValues() == 2) // Dead flag value?
8744 return DCI.CombineTo(N, Cond, SDValue());
8745 return Cond;
8746 }
Eric Christopherfd179292009-08-27 18:07:15 +00008747 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008748 }
8749 }
8750 return SDValue();
8751}
8752
8753
Evan Cheng0b0cd912009-03-28 05:57:29 +00008754/// PerformMulCombine - Optimize a single multiply with constant into two
8755/// in order to implement it with two cheaper instructions, e.g.
8756/// LEA + SHL, LEA + LEA.
8757static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8758 TargetLowering::DAGCombinerInfo &DCI) {
8759 if (DAG.getMachineFunction().
8760 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8761 return SDValue();
8762
8763 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8764 return SDValue();
8765
Owen Andersone50ed302009-08-10 22:56:29 +00008766 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008767 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008768 return SDValue();
8769
8770 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8771 if (!C)
8772 return SDValue();
8773 uint64_t MulAmt = C->getZExtValue();
8774 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8775 return SDValue();
8776
8777 uint64_t MulAmt1 = 0;
8778 uint64_t MulAmt2 = 0;
8779 if ((MulAmt % 9) == 0) {
8780 MulAmt1 = 9;
8781 MulAmt2 = MulAmt / 9;
8782 } else if ((MulAmt % 5) == 0) {
8783 MulAmt1 = 5;
8784 MulAmt2 = MulAmt / 5;
8785 } else if ((MulAmt % 3) == 0) {
8786 MulAmt1 = 3;
8787 MulAmt2 = MulAmt / 3;
8788 }
8789 if (MulAmt2 &&
8790 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8791 DebugLoc DL = N->getDebugLoc();
8792
8793 if (isPowerOf2_64(MulAmt2) &&
8794 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8795 // If second multiplifer is pow2, issue it first. We want the multiply by
8796 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8797 // is an add.
8798 std::swap(MulAmt1, MulAmt2);
8799
8800 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008801 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008802 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008803 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008804 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008805 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008806 DAG.getConstant(MulAmt1, VT));
8807
Eric Christopherfd179292009-08-27 18:07:15 +00008808 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008809 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008810 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008811 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008812 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008813 DAG.getConstant(MulAmt2, VT));
8814
8815 // Do not add new nodes to DAG combiner worklist.
8816 DCI.CombineTo(N, NewMul, false);
8817 }
8818 return SDValue();
8819}
8820
8821
Nate Begeman740ab032009-01-26 00:52:55 +00008822/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8823/// when possible.
8824static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8825 const X86Subtarget *Subtarget) {
8826 // On X86 with SSE2 support, we can transform this to a vector shift if
8827 // all elements are shifted by the same amount. We can't do this in legalize
8828 // because the a constant vector is typically transformed to a constant pool
8829 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008830 if (!Subtarget->hasSSE2())
8831 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008832
Owen Andersone50ed302009-08-10 22:56:29 +00008833 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008834 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008835 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008836
Mon P Wang3becd092009-01-28 08:12:05 +00008837 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008838 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008839 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008840 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008841 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8842 unsigned NumElts = VT.getVectorNumElements();
8843 unsigned i = 0;
8844 for (; i != NumElts; ++i) {
8845 SDValue Arg = ShAmtOp.getOperand(i);
8846 if (Arg.getOpcode() == ISD::UNDEF) continue;
8847 BaseShAmt = Arg;
8848 break;
8849 }
8850 for (; i != NumElts; ++i) {
8851 SDValue Arg = ShAmtOp.getOperand(i);
8852 if (Arg.getOpcode() == ISD::UNDEF) continue;
8853 if (Arg != BaseShAmt) {
8854 return SDValue();
8855 }
8856 }
8857 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008858 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008859 SDValue InVec = ShAmtOp.getOperand(0);
8860 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8861 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8862 unsigned i = 0;
8863 for (; i != NumElts; ++i) {
8864 SDValue Arg = InVec.getOperand(i);
8865 if (Arg.getOpcode() == ISD::UNDEF) continue;
8866 BaseShAmt = Arg;
8867 break;
8868 }
8869 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8870 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8871 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8872 if (C->getZExtValue() == SplatIdx)
8873 BaseShAmt = InVec.getOperand(1);
8874 }
8875 }
8876 if (BaseShAmt.getNode() == 0)
8877 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8878 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008879 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008880 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008881
Mon P Wangefa42202009-09-03 19:56:25 +00008882 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00008883 if (EltVT.bitsGT(MVT::i32))
8884 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8885 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00008886 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008887
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008888 // The shift amount is identical so we can do a vector shift.
8889 SDValue ValOp = N->getOperand(0);
8890 switch (N->getOpcode()) {
8891 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008892 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008893 break;
8894 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008895 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008896 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008897 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008898 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008899 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008900 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008901 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008902 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008903 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008904 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008905 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008906 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008907 break;
8908 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008909 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008910 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008911 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008912 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008913 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008914 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008915 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008916 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008917 break;
8918 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008919 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008920 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008921 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008922 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008923 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008924 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008925 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008926 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008927 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008928 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008929 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008930 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008931 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008932 }
8933 return SDValue();
8934}
8935
Chris Lattner149a4e52008-02-22 02:09:43 +00008936/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008937static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008938 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008939 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8940 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008941 // A preferable solution to the general problem is to figure out the right
8942 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008943
8944 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008945 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008946 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008947 if (VT.getSizeInBits() != 64)
8948 return SDValue();
8949
Devang Patel578efa92009-06-05 21:57:13 +00008950 const Function *F = DAG.getMachineFunction().getFunction();
8951 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00008952 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00008953 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008954 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008955 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008956 isa<LoadSDNode>(St->getValue()) &&
8957 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8958 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008959 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008960 LoadSDNode *Ld = 0;
8961 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008962 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008963 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008964 // Must be a store of a load. We currently handle two cases: the load
8965 // is a direct child, and it's under an intervening TokenFactor. It is
8966 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008967 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008968 Ld = cast<LoadSDNode>(St->getChain());
8969 else if (St->getValue().hasOneUse() &&
8970 ChainVal->getOpcode() == ISD::TokenFactor) {
8971 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008972 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008973 TokenFactorIndex = i;
8974 Ld = cast<LoadSDNode>(St->getValue());
8975 } else
8976 Ops.push_back(ChainVal->getOperand(i));
8977 }
8978 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008979
Evan Cheng536e6672009-03-12 05:59:15 +00008980 if (!Ld || !ISD::isNormalLoad(Ld))
8981 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008982
Evan Cheng536e6672009-03-12 05:59:15 +00008983 // If this is not the MMX case, i.e. we are just turning i64 load/store
8984 // into f64 load/store, avoid the transformation if there are multiple
8985 // uses of the loaded value.
8986 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8987 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008988
Evan Cheng536e6672009-03-12 05:59:15 +00008989 DebugLoc LdDL = Ld->getDebugLoc();
8990 DebugLoc StDL = N->getDebugLoc();
8991 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8992 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8993 // pair instead.
8994 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008995 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00008996 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8997 Ld->getBasePtr(), Ld->getSrcValue(),
8998 Ld->getSrcValueOffset(), Ld->isVolatile(),
8999 Ld->getAlignment());
9000 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009001 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009002 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009003 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009004 Ops.size());
9005 }
Evan Cheng536e6672009-03-12 05:59:15 +00009006 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009007 St->getSrcValue(), St->getSrcValueOffset(),
9008 St->isVolatile(), St->getAlignment());
9009 }
Evan Cheng536e6672009-03-12 05:59:15 +00009010
9011 // Otherwise, lower to two pairs of 32-bit loads / stores.
9012 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009013 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9014 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009015
Owen Anderson825b72b2009-08-11 20:47:22 +00009016 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009017 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9018 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009019 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009020 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9021 Ld->isVolatile(),
9022 MinAlign(Ld->getAlignment(), 4));
9023
9024 SDValue NewChain = LoLd.getValue(1);
9025 if (TokenFactorIndex != -1) {
9026 Ops.push_back(LoLd);
9027 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009028 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009029 Ops.size());
9030 }
9031
9032 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009033 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9034 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009035
9036 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9037 St->getSrcValue(), St->getSrcValueOffset(),
9038 St->isVolatile(), St->getAlignment());
9039 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9040 St->getSrcValue(),
9041 St->getSrcValueOffset() + 4,
9042 St->isVolatile(),
9043 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009044 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009045 }
Dan Gohman475871a2008-07-27 21:46:04 +00009046 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009047}
9048
Chris Lattner6cf73262008-01-25 06:14:17 +00009049/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9050/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009051static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009052 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9053 // F[X]OR(0.0, x) -> x
9054 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009055 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9056 if (C->getValueAPF().isPosZero())
9057 return N->getOperand(1);
9058 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9059 if (C->getValueAPF().isPosZero())
9060 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009061 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009062}
9063
9064/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009065static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009066 // FAND(0.0, x) -> 0.0
9067 // FAND(x, 0.0) -> 0.0
9068 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9069 if (C->getValueAPF().isPosZero())
9070 return N->getOperand(0);
9071 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9072 if (C->getValueAPF().isPosZero())
9073 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009074 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009075}
9076
Dan Gohmane5af2d32009-01-29 01:59:02 +00009077static SDValue PerformBTCombine(SDNode *N,
9078 SelectionDAG &DAG,
9079 TargetLowering::DAGCombinerInfo &DCI) {
9080 // BT ignores high bits in the bit index operand.
9081 SDValue Op1 = N->getOperand(1);
9082 if (Op1.hasOneUse()) {
9083 unsigned BitWidth = Op1.getValueSizeInBits();
9084 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9085 APInt KnownZero, KnownOne;
9086 TargetLowering::TargetLoweringOpt TLO(DAG);
9087 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9088 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9089 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9090 DCI.CommitTargetLoweringOpt(TLO);
9091 }
9092 return SDValue();
9093}
Chris Lattner83e6c992006-10-04 06:57:07 +00009094
Eli Friedman7a5e5552009-06-07 06:52:44 +00009095static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9096 SDValue Op = N->getOperand(0);
9097 if (Op.getOpcode() == ISD::BIT_CONVERT)
9098 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009099 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009100 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009101 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009102 OpVT.getVectorElementType().getSizeInBits()) {
9103 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9104 }
9105 return SDValue();
9106}
9107
Owen Anderson99177002009-06-29 18:04:45 +00009108// On X86 and X86-64, atomic operations are lowered to locked instructions.
9109// Locked instructions, in turn, have implicit fence semantics (all memory
9110// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009111// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009112// fence-atomic-fence.
9113static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9114 SDValue atomic = N->getOperand(0);
9115 switch (atomic.getOpcode()) {
9116 case ISD::ATOMIC_CMP_SWAP:
9117 case ISD::ATOMIC_SWAP:
9118 case ISD::ATOMIC_LOAD_ADD:
9119 case ISD::ATOMIC_LOAD_SUB:
9120 case ISD::ATOMIC_LOAD_AND:
9121 case ISD::ATOMIC_LOAD_OR:
9122 case ISD::ATOMIC_LOAD_XOR:
9123 case ISD::ATOMIC_LOAD_NAND:
9124 case ISD::ATOMIC_LOAD_MIN:
9125 case ISD::ATOMIC_LOAD_MAX:
9126 case ISD::ATOMIC_LOAD_UMIN:
9127 case ISD::ATOMIC_LOAD_UMAX:
9128 break;
9129 default:
9130 return SDValue();
9131 }
Eric Christopherfd179292009-08-27 18:07:15 +00009132
Owen Anderson99177002009-06-29 18:04:45 +00009133 SDValue fence = atomic.getOperand(0);
9134 if (fence.getOpcode() != ISD::MEMBARRIER)
9135 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009136
Owen Anderson99177002009-06-29 18:04:45 +00009137 switch (atomic.getOpcode()) {
9138 case ISD::ATOMIC_CMP_SWAP:
9139 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9140 atomic.getOperand(1), atomic.getOperand(2),
9141 atomic.getOperand(3));
9142 case ISD::ATOMIC_SWAP:
9143 case ISD::ATOMIC_LOAD_ADD:
9144 case ISD::ATOMIC_LOAD_SUB:
9145 case ISD::ATOMIC_LOAD_AND:
9146 case ISD::ATOMIC_LOAD_OR:
9147 case ISD::ATOMIC_LOAD_XOR:
9148 case ISD::ATOMIC_LOAD_NAND:
9149 case ISD::ATOMIC_LOAD_MIN:
9150 case ISD::ATOMIC_LOAD_MAX:
9151 case ISD::ATOMIC_LOAD_UMIN:
9152 case ISD::ATOMIC_LOAD_UMAX:
9153 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9154 atomic.getOperand(1), atomic.getOperand(2));
9155 default:
9156 return SDValue();
9157 }
9158}
9159
Dan Gohman475871a2008-07-27 21:46:04 +00009160SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009161 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009162 SelectionDAG &DAG = DCI.DAG;
9163 switch (N->getOpcode()) {
9164 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009165 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009166 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009167 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009168 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009169 case ISD::SHL:
9170 case ISD::SRA:
9171 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009172 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009173 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009174 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9175 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009176 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009177 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009178 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009179 }
9180
Dan Gohman475871a2008-07-27 21:46:04 +00009181 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009182}
9183
Evan Cheng60c07e12006-07-05 22:17:51 +00009184//===----------------------------------------------------------------------===//
9185// X86 Inline Assembly Support
9186//===----------------------------------------------------------------------===//
9187
Chris Lattnerb8105652009-07-20 17:51:36 +00009188static bool LowerToBSwap(CallInst *CI) {
9189 // FIXME: this should verify that we are targetting a 486 or better. If not,
9190 // we will turn this bswap into something that will be lowered to logical ops
9191 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9192 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009193
Chris Lattnerb8105652009-07-20 17:51:36 +00009194 // Verify this is a simple bswap.
9195 if (CI->getNumOperands() != 2 ||
9196 CI->getType() != CI->getOperand(1)->getType() ||
9197 !CI->getType()->isInteger())
9198 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009199
Chris Lattnerb8105652009-07-20 17:51:36 +00009200 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9201 if (!Ty || Ty->getBitWidth() % 16 != 0)
9202 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009203
Chris Lattnerb8105652009-07-20 17:51:36 +00009204 // Okay, we can do this xform, do so now.
9205 const Type *Tys[] = { Ty };
9206 Module *M = CI->getParent()->getParent()->getParent();
9207 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009208
Chris Lattnerb8105652009-07-20 17:51:36 +00009209 Value *Op = CI->getOperand(1);
9210 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009211
Chris Lattnerb8105652009-07-20 17:51:36 +00009212 CI->replaceAllUsesWith(Op);
9213 CI->eraseFromParent();
9214 return true;
9215}
9216
9217bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9218 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9219 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9220
9221 std::string AsmStr = IA->getAsmString();
9222
9223 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9224 std::vector<std::string> AsmPieces;
9225 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9226
9227 switch (AsmPieces.size()) {
9228 default: return false;
9229 case 1:
9230 AsmStr = AsmPieces[0];
9231 AsmPieces.clear();
9232 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9233
9234 // bswap $0
9235 if (AsmPieces.size() == 2 &&
9236 (AsmPieces[0] == "bswap" ||
9237 AsmPieces[0] == "bswapq" ||
9238 AsmPieces[0] == "bswapl") &&
9239 (AsmPieces[1] == "$0" ||
9240 AsmPieces[1] == "${0:q}")) {
9241 // No need to check constraints, nothing other than the equivalent of
9242 // "=r,0" would be valid here.
9243 return LowerToBSwap(CI);
9244 }
9245 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009246 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009247 AsmPieces.size() == 3 &&
9248 AsmPieces[0] == "rorw" &&
9249 AsmPieces[1] == "$$8," &&
9250 AsmPieces[2] == "${0:w}" &&
9251 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9252 return LowerToBSwap(CI);
9253 }
9254 break;
9255 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009256 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009257 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009258 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9259 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9260 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9261 std::vector<std::string> Words;
9262 SplitString(AsmPieces[0], Words, " \t");
9263 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9264 Words.clear();
9265 SplitString(AsmPieces[1], Words, " \t");
9266 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9267 Words.clear();
9268 SplitString(AsmPieces[2], Words, " \t,");
9269 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9270 Words[2] == "%edx") {
9271 return LowerToBSwap(CI);
9272 }
9273 }
9274 }
9275 }
9276 break;
9277 }
9278 return false;
9279}
9280
9281
9282
Chris Lattnerf4dff842006-07-11 02:54:03 +00009283/// getConstraintType - Given a constraint letter, return the type of
9284/// constraint it is for this target.
9285X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009286X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9287 if (Constraint.size() == 1) {
9288 switch (Constraint[0]) {
9289 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009290 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009291 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009292 case 'r':
9293 case 'R':
9294 case 'l':
9295 case 'q':
9296 case 'Q':
9297 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009298 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009299 case 'Y':
9300 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009301 case 'e':
9302 case 'Z':
9303 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009304 default:
9305 break;
9306 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009307 }
Chris Lattner4234f572007-03-25 02:14:49 +00009308 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009309}
9310
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009311/// LowerXConstraint - try to replace an X constraint, which matches anything,
9312/// with another that has more specific requirements based on the type of the
9313/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009314const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009315LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009316 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9317 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009318 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009319 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009320 return "Y";
9321 if (Subtarget->hasSSE1())
9322 return "x";
9323 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009324
Chris Lattner5e764232008-04-26 23:02:14 +00009325 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009326}
9327
Chris Lattner48884cd2007-08-25 00:47:38 +00009328/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9329/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009330void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009331 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009332 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009333 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009334 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009335 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009336
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009337 switch (Constraint) {
9338 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009339 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009340 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009341 if (C->getZExtValue() <= 31) {
9342 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009343 break;
9344 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009345 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009346 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009347 case 'J':
9348 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009349 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009350 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9351 break;
9352 }
9353 }
9354 return;
9355 case 'K':
9356 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009357 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009358 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9359 break;
9360 }
9361 }
9362 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009363 case 'N':
9364 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009365 if (C->getZExtValue() <= 255) {
9366 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009367 break;
9368 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009369 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009370 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009371 case 'e': {
9372 // 32-bit signed value
9373 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9374 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009375 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9376 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009377 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009378 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009379 break;
9380 }
9381 // FIXME gcc accepts some relocatable values here too, but only in certain
9382 // memory models; it's complicated.
9383 }
9384 return;
9385 }
9386 case 'Z': {
9387 // 32-bit unsigned value
9388 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9389 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009390 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9391 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009392 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9393 break;
9394 }
9395 }
9396 // FIXME gcc accepts some relocatable values here too, but only in certain
9397 // memory models; it's complicated.
9398 return;
9399 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009400 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009401 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009402 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009403 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009404 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009405 break;
9406 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009407
Chris Lattnerdc43a882007-05-03 16:52:29 +00009408 // If we are in non-pic codegen mode, we allow the address of a global (with
9409 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009410 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009411 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009412
Chris Lattner49921962009-05-08 18:23:14 +00009413 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9414 while (1) {
9415 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9416 Offset += GA->getOffset();
9417 break;
9418 } else if (Op.getOpcode() == ISD::ADD) {
9419 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9420 Offset += C->getZExtValue();
9421 Op = Op.getOperand(0);
9422 continue;
9423 }
9424 } else if (Op.getOpcode() == ISD::SUB) {
9425 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9426 Offset += -C->getZExtValue();
9427 Op = Op.getOperand(0);
9428 continue;
9429 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009430 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009431
Chris Lattner49921962009-05-08 18:23:14 +00009432 // Otherwise, this isn't something we can handle, reject it.
9433 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009434 }
Eric Christopherfd179292009-08-27 18:07:15 +00009435
Chris Lattner36c25012009-07-10 07:34:39 +00009436 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009437 // If we require an extra load to get this address, as in PIC mode, we
9438 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009439 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9440 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009441 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009442
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009443 if (hasMemory)
9444 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9445 else
9446 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009447 Result = Op;
9448 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009449 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009450 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009451
Gabor Greifba36cb52008-08-28 21:40:38 +00009452 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009453 Ops.push_back(Result);
9454 return;
9455 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009456 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9457 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009458}
9459
Chris Lattner259e97c2006-01-31 19:43:35 +00009460std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009461getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009462 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009463 if (Constraint.size() == 1) {
9464 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009465 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009466 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009467 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9468 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009469 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009470 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9471 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9472 X86::R10D,X86::R11D,X86::R12D,
9473 X86::R13D,X86::R14D,X86::R15D,
9474 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009475 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009476 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9477 X86::SI, X86::DI, X86::R8W,X86::R9W,
9478 X86::R10W,X86::R11W,X86::R12W,
9479 X86::R13W,X86::R14W,X86::R15W,
9480 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009481 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009482 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9483 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9484 X86::R10B,X86::R11B,X86::R12B,
9485 X86::R13B,X86::R14B,X86::R15B,
9486 X86::BPL, X86::SPL, 0);
9487
Owen Anderson825b72b2009-08-11 20:47:22 +00009488 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009489 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9490 X86::RSI, X86::RDI, X86::R8, X86::R9,
9491 X86::R10, X86::R11, X86::R12,
9492 X86::R13, X86::R14, X86::R15,
9493 X86::RBP, X86::RSP, 0);
9494
9495 break;
9496 }
Eric Christopherfd179292009-08-27 18:07:15 +00009497 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009498 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009499 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009500 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009501 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009502 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009503 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009504 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009505 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009506 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9507 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009508 }
9509 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009510
Chris Lattner1efa40f2006-02-22 00:56:39 +00009511 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009512}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009513
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009514std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009515X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009516 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009517 // First, see if this is a constraint that directly corresponds to an LLVM
9518 // register class.
9519 if (Constraint.size() == 1) {
9520 // GCC Constraint Letters
9521 switch (Constraint[0]) {
9522 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009523 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009524 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009525 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009526 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009528 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009529 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009530 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009531 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009532 case 'R': // LEGACY_REGS
9533 if (VT == MVT::i8)
9534 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9535 if (VT == MVT::i16)
9536 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9537 if (VT == MVT::i32 || !Subtarget->is64Bit())
9538 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9539 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009540 case 'f': // FP Stack registers.
9541 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9542 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009543 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009544 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009545 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009546 return std::make_pair(0U, X86::RFP64RegisterClass);
9547 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009548 case 'y': // MMX_REGS if MMX allowed.
9549 if (!Subtarget->hasMMX()) break;
9550 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009551 case 'Y': // SSE_REGS if SSE2 allowed
9552 if (!Subtarget->hasSSE2()) break;
9553 // FALL THROUGH.
9554 case 'x': // SSE_REGS if SSE1 allowed
9555 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009556
Owen Anderson825b72b2009-08-11 20:47:22 +00009557 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009558 default: break;
9559 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009560 case MVT::f32:
9561 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009562 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009563 case MVT::f64:
9564 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009565 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009566 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009567 case MVT::v16i8:
9568 case MVT::v8i16:
9569 case MVT::v4i32:
9570 case MVT::v2i64:
9571 case MVT::v4f32:
9572 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009573 return std::make_pair(0U, X86::VR128RegisterClass);
9574 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009575 break;
9576 }
9577 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009578
Chris Lattnerf76d1802006-07-31 23:26:50 +00009579 // Use the default implementation in TargetLowering to convert the register
9580 // constraint into a member of a register class.
9581 std::pair<unsigned, const TargetRegisterClass*> Res;
9582 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009583
9584 // Not found as a standard register?
9585 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009586 // Map st(0) -> st(7) -> ST0
9587 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9588 tolower(Constraint[1]) == 's' &&
9589 tolower(Constraint[2]) == 't' &&
9590 Constraint[3] == '(' &&
9591 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9592 Constraint[5] == ')' &&
9593 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009594
Chris Lattner56d77c72009-09-13 22:41:48 +00009595 Res.first = X86::ST0+Constraint[4]-'0';
9596 Res.second = X86::RFP80RegisterClass;
9597 return Res;
9598 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009599
Chris Lattner56d77c72009-09-13 22:41:48 +00009600 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009601 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +00009602 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009603 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009604 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009605 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009606
9607 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009608 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009609 Res.first = X86::EFLAGS;
9610 Res.second = X86::CCRRegisterClass;
9611 return Res;
9612 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009613
Dale Johannesen330169f2008-11-13 21:52:36 +00009614 // 'A' means EAX + EDX.
9615 if (Constraint == "A") {
9616 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009617 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009618 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009619 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009620 return Res;
9621 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009622
Chris Lattnerf76d1802006-07-31 23:26:50 +00009623 // Otherwise, check to see if this is a register class of the wrong value
9624 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9625 // turn into {ax},{dx}.
9626 if (Res.second->hasType(VT))
9627 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009628
Chris Lattnerf76d1802006-07-31 23:26:50 +00009629 // All of the single-register GCC register classes map their values onto
9630 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9631 // really want an 8-bit or 32-bit register, map to the appropriate register
9632 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009633 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009634 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009635 unsigned DestReg = 0;
9636 switch (Res.first) {
9637 default: break;
9638 case X86::AX: DestReg = X86::AL; break;
9639 case X86::DX: DestReg = X86::DL; break;
9640 case X86::CX: DestReg = X86::CL; break;
9641 case X86::BX: DestReg = X86::BL; break;
9642 }
9643 if (DestReg) {
9644 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009645 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009646 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009647 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009648 unsigned DestReg = 0;
9649 switch (Res.first) {
9650 default: break;
9651 case X86::AX: DestReg = X86::EAX; break;
9652 case X86::DX: DestReg = X86::EDX; break;
9653 case X86::CX: DestReg = X86::ECX; break;
9654 case X86::BX: DestReg = X86::EBX; break;
9655 case X86::SI: DestReg = X86::ESI; break;
9656 case X86::DI: DestReg = X86::EDI; break;
9657 case X86::BP: DestReg = X86::EBP; break;
9658 case X86::SP: DestReg = X86::ESP; break;
9659 }
9660 if (DestReg) {
9661 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009662 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009663 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009664 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009665 unsigned DestReg = 0;
9666 switch (Res.first) {
9667 default: break;
9668 case X86::AX: DestReg = X86::RAX; break;
9669 case X86::DX: DestReg = X86::RDX; break;
9670 case X86::CX: DestReg = X86::RCX; break;
9671 case X86::BX: DestReg = X86::RBX; break;
9672 case X86::SI: DestReg = X86::RSI; break;
9673 case X86::DI: DestReg = X86::RDI; break;
9674 case X86::BP: DestReg = X86::RBP; break;
9675 case X86::SP: DestReg = X86::RSP; break;
9676 }
9677 if (DestReg) {
9678 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009679 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009680 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009681 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009682 } else if (Res.second == X86::FR32RegisterClass ||
9683 Res.second == X86::FR64RegisterClass ||
9684 Res.second == X86::VR128RegisterClass) {
9685 // Handle references to XMM physical registers that got mapped into the
9686 // wrong class. This can happen with constraints like {xmm0} where the
9687 // target independent register mapper will just pick the first match it can
9688 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009689 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009690 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009691 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009692 Res.second = X86::FR64RegisterClass;
9693 else if (X86::VR128RegisterClass->hasType(VT))
9694 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009695 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009696
Chris Lattnerf76d1802006-07-31 23:26:50 +00009697 return Res;
9698}
Mon P Wang0c397192008-10-30 08:01:45 +00009699
9700//===----------------------------------------------------------------------===//
9701// X86 Widen vector type
9702//===----------------------------------------------------------------------===//
9703
9704/// getWidenVectorType: given a vector type, returns the type to widen
9705/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009706/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009707/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009708/// scalarizing vs using the wider vector type.
9709
Owen Andersone50ed302009-08-10 22:56:29 +00009710EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009711 assert(VT.isVector());
9712 if (isTypeLegal(VT))
9713 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009714
Mon P Wang0c397192008-10-30 08:01:45 +00009715 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9716 // type based on element type. This would speed up our search (though
9717 // it may not be worth it since the size of the list is relatively
9718 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009719 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009720 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009721
Mon P Wang0c397192008-10-30 08:01:45 +00009722 // On X86, it make sense to widen any vector wider than 1
9723 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009724 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009725
Owen Anderson825b72b2009-08-11 20:47:22 +00009726 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9727 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9728 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009729
9730 if (isTypeLegal(SVT) &&
9731 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009732 SVT.getVectorNumElements() > NElts)
9733 return SVT;
9734 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009735 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009736}