blob: 34d55ec59686ca5ec04d19cc9c186d9666e7ee5f [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/CodeGen/Passes.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000032#include "llvm/Target/TargetInstrInfo.h"
33#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000034#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/Support/CommandLine.h"
36#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
38#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000039#include "llvm/ADT/DepthFirstIterator.h"
40#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000041#include "llvm/ADT/Statistic.h"
42#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000043#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000044#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000045#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000046using namespace llvm;
47
Dan Gohman844731a2008-05-13 00:00:25 +000048// Hidden options for help debugging.
49static cl::opt<bool> DisableReMat("disable-rematerialization",
50 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000051
Dan Gohman4c8f8702008-07-25 15:08:37 +000052static cl::opt<bool> EnableAggressiveRemat("aggressive-remat", cl::Hidden);
53
Owen Andersonae339ba2008-08-19 00:17:30 +000054static cl::opt<bool> EnableFastSpilling("fast-spill",
55 cl::init(false), cl::Hidden);
56
Evan Cheng752195e2009-09-14 21:33:42 +000057static cl::opt<bool> EarlyCoalescing("early-coalescing", cl::init(false));
58
59static cl::opt<int> CoalescingLimit("early-coalescing-limit",
60 cl::init(-1), cl::Hidden);
61
62STATISTIC(numIntervals , "Number of original intervals");
63STATISTIC(numFolds , "Number of loads/stores folded into instructions");
64STATISTIC(numSplits , "Number of intervals split");
65STATISTIC(numCoalescing, "Number of early coalescing performed");
Chris Lattnercd3245a2006-12-19 22:41:21 +000066
Devang Patel19974732007-05-03 01:11:54 +000067char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000068static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000069
Chris Lattnerf7da2c72006-08-24 22:43:55 +000070void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000071 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000072 AU.addRequired<AliasAnalysis>();
73 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000074 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000075 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000076 AU.addPreservedID(MachineLoopInfoID);
77 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000078
79 if (!StrongPHIElim) {
80 AU.addPreservedID(PHIEliminationID);
81 AU.addRequiredID(PHIEliminationID);
82 }
83
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000084 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000085 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000086}
87
Chris Lattnerf7da2c72006-08-24 22:43:55 +000088void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000089 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000090 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000091 E = r2iMap_.end(); I != E; ++I)
92 delete I->second;
93
Evan Cheng3f32d652008-06-04 09:18:41 +000094 MBB2IdxMap.clear();
Evan Cheng4ca980e2007-10-17 02:10:22 +000095 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000096 mi2iMap_.clear();
97 i2miMap_.clear();
98 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000099 terminatorGaps.clear();
Evan Cheng752195e2009-09-14 21:33:42 +0000100 phiJoinCopies.clear();
Lang Hamesffd13262009-07-09 03:57:02 +0000101
Evan Chengdd199d22007-09-06 01:07:24 +0000102 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
103 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +0000104 while (!CloneMIs.empty()) {
105 MachineInstr *MI = CloneMIs.back();
106 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +0000107 mf_->DeleteMachineInstr(MI);
108 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000109}
110
Evan Cheng6ade93b2009-08-05 03:53:14 +0000111static bool CanTurnIntoImplicitDef(MachineInstr *MI, unsigned Reg,
112 const TargetInstrInfo *tii_) {
113 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
114 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
115 Reg == SrcReg)
116 return true;
117
118 if ((MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
119 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) &&
120 MI->getOperand(2).getReg() == Reg)
121 return true;
122 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG &&
123 MI->getOperand(1).getReg() == Reg)
124 return true;
125 return false;
126}
127
Evan Cheng2578ba22009-07-01 01:59:31 +0000128/// processImplicitDefs - Process IMPLICIT_DEF instructions and make sure
129/// there is one implicit_def for each use. Add isUndef marker to
130/// implicit_def defs and their uses.
131void LiveIntervals::processImplicitDefs() {
132 SmallSet<unsigned, 8> ImpDefRegs;
133 SmallVector<MachineInstr*, 8> ImpDefMIs;
134 MachineBasicBlock *Entry = mf_->begin();
135 SmallPtrSet<MachineBasicBlock*,16> Visited;
136 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
137 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
138 DFI != E; ++DFI) {
139 MachineBasicBlock *MBB = *DFI;
140 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
141 I != E; ) {
142 MachineInstr *MI = &*I;
143 ++I;
144 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
145 unsigned Reg = MI->getOperand(0).getReg();
Evan Cheng2578ba22009-07-01 01:59:31 +0000146 ImpDefRegs.insert(Reg);
147 ImpDefMIs.push_back(MI);
148 continue;
149 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000150
151 bool ChangedToImpDef = false;
152 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng2578ba22009-07-01 01:59:31 +0000153 MachineOperand& MO = MI->getOperand(i);
Evan Cheng6ade93b2009-08-05 03:53:14 +0000154 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng2578ba22009-07-01 01:59:31 +0000155 continue;
156 unsigned Reg = MO.getReg();
157 if (!Reg)
158 continue;
159 if (!ImpDefRegs.count(Reg))
160 continue;
Evan Cheng459a7c62009-07-01 08:19:36 +0000161 // Use is a copy, just turn it into an implicit_def.
Evan Cheng6ade93b2009-08-05 03:53:14 +0000162 if (CanTurnIntoImplicitDef(MI, Reg, tii_)) {
Evan Cheng459a7c62009-07-01 08:19:36 +0000163 bool isKill = MO.isKill();
164 MI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
165 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
166 MI->RemoveOperand(j);
167 if (isKill)
168 ImpDefRegs.erase(Reg);
169 ChangedToImpDef = true;
170 break;
171 }
172
Evan Cheng2578ba22009-07-01 01:59:31 +0000173 MO.setIsUndef();
Evan Cheng6ade93b2009-08-05 03:53:14 +0000174 if (MO.isKill() || MI->isRegTiedToDefOperand(i)) {
175 // Make sure other uses of
176 for (unsigned j = i+1; j != e; ++j) {
177 MachineOperand &MOJ = MI->getOperand(j);
178 if (MOJ.isReg() && MOJ.isUse() && MOJ.getReg() == Reg)
179 MOJ.setIsUndef();
180 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000181 ImpDefRegs.erase(Reg);
Evan Cheng6ade93b2009-08-05 03:53:14 +0000182 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000183 }
184
Evan Cheng459a7c62009-07-01 08:19:36 +0000185 if (ChangedToImpDef) {
186 // Backtrack to process this new implicit_def.
187 --I;
188 } else {
189 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
190 MachineOperand& MO = MI->getOperand(i);
191 if (!MO.isReg() || !MO.isDef())
192 continue;
193 ImpDefRegs.erase(MO.getReg());
194 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000195 }
196 }
197
198 // Any outstanding liveout implicit_def's?
199 for (unsigned i = 0, e = ImpDefMIs.size(); i != e; ++i) {
200 MachineInstr *MI = ImpDefMIs[i];
201 unsigned Reg = MI->getOperand(0).getReg();
Evan Chengd129d732009-07-17 19:43:40 +0000202 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
203 !ImpDefRegs.count(Reg)) {
204 // Delete all "local" implicit_def's. That include those which define
205 // physical registers since they cannot be liveout.
206 MI->eraseFromParent();
Evan Cheng2578ba22009-07-01 01:59:31 +0000207 continue;
Evan Chengd129d732009-07-17 19:43:40 +0000208 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000209
210 // If there are multiple defs of the same register and at least one
211 // is not an implicit_def, do not insert implicit_def's before the
212 // uses.
213 bool Skip = false;
214 for (MachineRegisterInfo::def_iterator DI = mri_->def_begin(Reg),
215 DE = mri_->def_end(); DI != DE; ++DI) {
216 if (DI->getOpcode() != TargetInstrInfo::IMPLICIT_DEF) {
217 Skip = true;
218 break;
Evan Cheng2578ba22009-07-01 01:59:31 +0000219 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000220 }
221 if (Skip)
222 continue;
223
Evan Chengd129d732009-07-17 19:43:40 +0000224 // The only implicit_def which we want to keep are those that are live
225 // out of its block.
226 MI->eraseFromParent();
227
Evan Cheng459a7c62009-07-01 08:19:36 +0000228 for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg),
229 UE = mri_->use_end(); UI != UE; ) {
230 MachineOperand &RMO = UI.getOperand();
231 MachineInstr *RMI = &*UI;
232 ++UI;
Evan Cheng2578ba22009-07-01 01:59:31 +0000233 MachineBasicBlock *RMBB = RMI->getParent();
Evan Cheng459a7c62009-07-01 08:19:36 +0000234 if (RMBB == MBB)
Evan Cheng2578ba22009-07-01 01:59:31 +0000235 continue;
Evan Chengd129d732009-07-17 19:43:40 +0000236
237 // Turn a copy use into an implicit_def.
238 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
239 if (tii_->isMoveInstr(*RMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
240 Reg == SrcReg) {
241 RMI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
242 for (int j = RMI->getNumOperands() - 1, ee = 0; j > ee; --j)
243 RMI->RemoveOperand(j);
244 continue;
245 }
246
Evan Cheng2578ba22009-07-01 01:59:31 +0000247 const TargetRegisterClass* RC = mri_->getRegClass(Reg);
248 unsigned NewVReg = mri_->createVirtualRegister(RC);
Evan Cheng2578ba22009-07-01 01:59:31 +0000249 RMO.setReg(NewVReg);
250 RMO.setIsUndef();
251 RMO.setIsKill();
252 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000253 }
254 ImpDefRegs.clear();
255 ImpDefMIs.clear();
256 }
257}
258
Lang Hames86511252009-09-04 20:41:11 +0000259
Owen Anderson80b3ce62008-05-28 20:54:50 +0000260void LiveIntervals::computeNumbering() {
261 Index2MiMap OldI2MI = i2miMap_;
Owen Anderson7fbad272008-07-23 21:37:49 +0000262 std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap;
Owen Anderson80b3ce62008-05-28 20:54:50 +0000263
264 Idx2MBBMap.clear();
265 MBB2IdxMap.clear();
266 mi2iMap_.clear();
267 i2miMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +0000268 terminatorGaps.clear();
Evan Cheng752195e2009-09-14 21:33:42 +0000269 phiJoinCopies.clear();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000270
Owen Andersona1566f22008-07-22 22:46:49 +0000271 FunctionSize = 0;
272
Chris Lattner428b92e2006-09-15 03:57:23 +0000273 // Number MachineInstrs and MachineBasicBlocks.
274 // Initialize MBB indexes to a sentinal.
Lang Hames86511252009-09-04 20:41:11 +0000275 MBB2IdxMap.resize(mf_->getNumBlockIDs(),
276 std::make_pair(MachineInstrIndex(),MachineInstrIndex()));
Chris Lattner428b92e2006-09-15 03:57:23 +0000277
Lang Hames86511252009-09-04 20:41:11 +0000278 MachineInstrIndex MIIndex;
Chris Lattner428b92e2006-09-15 03:57:23 +0000279 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
280 MBB != E; ++MBB) {
Lang Hames86511252009-09-04 20:41:11 +0000281 MachineInstrIndex StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000282
Owen Anderson7fbad272008-07-23 21:37:49 +0000283 // Insert an empty slot at the beginning of each block.
Lang Hames35f291d2009-09-12 03:34:03 +0000284 MIIndex = getNextIndex(MIIndex);
Owen Anderson7fbad272008-07-23 21:37:49 +0000285 i2miMap_.push_back(0);
286
Chris Lattner428b92e2006-09-15 03:57:23 +0000287 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
288 I != E; ++I) {
Lang Hamesffd13262009-07-09 03:57:02 +0000289
290 if (I == MBB->getFirstTerminator()) {
291 // Leave a gap for before terminators, this is where we will point
292 // PHI kills.
Lang Hames86511252009-09-04 20:41:11 +0000293 MachineInstrIndex tGap(true, MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000294 bool inserted =
Lang Hames86511252009-09-04 20:41:11 +0000295 terminatorGaps.insert(std::make_pair(&*MBB, tGap)).second;
Lang Hamesffd13262009-07-09 03:57:02 +0000296 assert(inserted &&
297 "Multiple 'first' terminators encountered during numbering.");
Duncan Sands413a15e2009-07-10 20:07:07 +0000298 inserted = inserted; // Avoid compiler warning if assertions turned off.
Lang Hamesffd13262009-07-09 03:57:02 +0000299 i2miMap_.push_back(0);
300
Lang Hames35f291d2009-09-12 03:34:03 +0000301 MIIndex = getNextIndex(MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000302 }
303
Chris Lattner428b92e2006-09-15 03:57:23 +0000304 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000305 assert(inserted && "multiple MachineInstr -> index mappings");
Devang Patel59500c82008-11-21 20:00:59 +0000306 inserted = true;
Chris Lattner428b92e2006-09-15 03:57:23 +0000307 i2miMap_.push_back(I);
Lang Hames35f291d2009-09-12 03:34:03 +0000308 MIIndex = getNextIndex(MIIndex);
Owen Andersona1566f22008-07-22 22:46:49 +0000309 FunctionSize++;
Owen Anderson7fbad272008-07-23 21:37:49 +0000310
Evan Cheng4ed43292008-10-18 05:21:37 +0000311 // Insert max(1, numdefs) empty slots after every instruction.
Evan Cheng99fe34b2008-10-18 05:18:55 +0000312 unsigned Slots = I->getDesc().getNumDefs();
313 if (Slots == 0)
314 Slots = 1;
Lang Hames86511252009-09-04 20:41:11 +0000315 while (Slots--) {
Lang Hames35f291d2009-09-12 03:34:03 +0000316 MIIndex = getNextIndex(MIIndex);
Evan Cheng99fe34b2008-10-18 05:18:55 +0000317 i2miMap_.push_back(0);
Lang Hames86511252009-09-04 20:41:11 +0000318 }
319
Owen Anderson35578012008-06-16 07:10:49 +0000320 }
Lang Hamesffd13262009-07-09 03:57:02 +0000321
322 if (MBB->getFirstTerminator() == MBB->end()) {
323 // Leave a gap for before terminators, this is where we will point
324 // PHI kills.
Lang Hames86511252009-09-04 20:41:11 +0000325 MachineInstrIndex tGap(true, MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000326 bool inserted =
Lang Hames86511252009-09-04 20:41:11 +0000327 terminatorGaps.insert(std::make_pair(&*MBB, tGap)).second;
Lang Hamesffd13262009-07-09 03:57:02 +0000328 assert(inserted &&
329 "Multiple 'first' terminators encountered during numbering.");
Duncan Sands413a15e2009-07-10 20:07:07 +0000330 inserted = inserted; // Avoid compiler warning if assertions turned off.
Lang Hamesffd13262009-07-09 03:57:02 +0000331 i2miMap_.push_back(0);
332
Lang Hames35f291d2009-09-12 03:34:03 +0000333 MIIndex = getNextIndex(MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000334 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000335
Owen Anderson1fbb4542008-06-16 16:58:24 +0000336 // Set the MBB2IdxMap entry for this MBB.
Lang Hames35f291d2009-09-12 03:34:03 +0000337 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, getPrevSlot(MIIndex));
Owen Anderson1fbb4542008-06-16 16:58:24 +0000338 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000339 }
Lang Hamesffd13262009-07-09 03:57:02 +0000340
Evan Cheng4ca980e2007-10-17 02:10:22 +0000341 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000342
343 if (!OldI2MI.empty())
Owen Anderson788d0412008-08-06 18:35:45 +0000344 for (iterator OI = begin(), OE = end(); OI != OE; ++OI) {
Owen Anderson03857b22008-08-13 21:49:13 +0000345 for (LiveInterval::iterator LI = OI->second->begin(),
346 LE = OI->second->end(); LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000347
Owen Anderson7eec0c22008-05-29 23:01:22 +0000348 // Remap the start index of the live range to the corresponding new
349 // number, or our best guess at what it _should_ correspond to if the
350 // original instruction has been erased. This is either the following
351 // instruction or its predecessor.
Lang Hames86511252009-09-04 20:41:11 +0000352 unsigned index = LI->start.getVecIndex();
353 MachineInstrIndex::Slot offset = LI->start.getSlot();
354 if (LI->start.isLoad()) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000355 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000356 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start);
Owen Anderson7fbad272008-07-23 21:37:49 +0000357 // Take the pair containing the index
358 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000359 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000360
Owen Anderson7fbad272008-07-23 21:37:49 +0000361 LI->start = getMBBStartIdx(J->second);
362 } else {
Lang Hames86511252009-09-04 20:41:11 +0000363 LI->start = MachineInstrIndex(
364 MachineInstrIndex(mi2iMap_[OldI2MI[index]]),
365 (MachineInstrIndex::Slot)offset);
Owen Anderson7eec0c22008-05-29 23:01:22 +0000366 }
367
368 // Remap the ending index in the same way that we remapped the start,
369 // except for the final step where we always map to the immediately
370 // following instruction.
Lang Hames35f291d2009-09-12 03:34:03 +0000371 index = (getPrevSlot(LI->end)).getVecIndex();
Lang Hames86511252009-09-04 20:41:11 +0000372 offset = LI->end.getSlot();
373 if (LI->end.isLoad()) {
Owen Anderson9382b932008-07-30 00:22:56 +0000374 // VReg dies at end of block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000375 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000376 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end);
Owen Anderson9382b932008-07-30 00:22:56 +0000377 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000378
Lang Hames35f291d2009-09-12 03:34:03 +0000379 LI->end = getNextSlot(getMBBEndIdx(I->second));
Owen Anderson4b5b2092008-05-29 18:15:49 +0000380 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000381 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000382 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
383
384 if (index != OldI2MI.size())
Lang Hames86511252009-09-04 20:41:11 +0000385 LI->end =
386 MachineInstrIndex(mi2iMap_[OldI2MI[index]],
387 (idx == index ? offset : MachineInstrIndex::LOAD));
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000388 else
Lang Hames86511252009-09-04 20:41:11 +0000389 LI->end =
390 MachineInstrIndex(MachineInstrIndex::NUM * i2miMap_.size());
Owen Anderson4b5b2092008-05-29 18:15:49 +0000391 }
Owen Anderson788d0412008-08-06 18:35:45 +0000392 }
393
Owen Anderson03857b22008-08-13 21:49:13 +0000394 for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(),
395 VNE = OI->second->vni_end(); VNI != VNE; ++VNI) {
Owen Anderson788d0412008-08-06 18:35:45 +0000396 VNInfo* vni = *VNI;
Owen Anderson745825f42008-05-28 22:40:08 +0000397
Owen Anderson7eec0c22008-05-29 23:01:22 +0000398 // Remap the VNInfo def index, which works the same as the
Owen Anderson788d0412008-08-06 18:35:45 +0000399 // start indices above. VN's with special sentinel defs
400 // don't need to be remapped.
Lang Hames857c4e02009-06-17 21:01:20 +0000401 if (vni->isDefAccurate() && !vni->isUnused()) {
Lang Hames86511252009-09-04 20:41:11 +0000402 unsigned index = vni->def.getVecIndex();
403 MachineInstrIndex::Slot offset = vni->def.getSlot();
404 if (vni->def.isLoad()) {
Owen Anderson91292392008-07-30 17:42:47 +0000405 std::vector<IdxMBBPair>::const_iterator I =
Owen Anderson0a7615a2008-07-25 23:06:59 +0000406 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def);
Owen Anderson91292392008-07-30 17:42:47 +0000407 // Take the pair containing the index
408 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000409 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000410
Owen Anderson91292392008-07-30 17:42:47 +0000411 vni->def = getMBBStartIdx(J->second);
412 } else {
Lang Hames86511252009-09-04 20:41:11 +0000413 vni->def = MachineInstrIndex(mi2iMap_[OldI2MI[index]], offset);
Owen Anderson91292392008-07-30 17:42:47 +0000414 }
Owen Anderson7eec0c22008-05-29 23:01:22 +0000415 }
Owen Anderson745825f42008-05-28 22:40:08 +0000416
Owen Anderson7eec0c22008-05-29 23:01:22 +0000417 // Remap the VNInfo kill indices, which works the same as
418 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000419 for (size_t i = 0; i < vni->kills.size(); ++i) {
Lang Hames35f291d2009-09-12 03:34:03 +0000420 unsigned index = getPrevSlot(vni->kills[i]).getVecIndex();
Lang Hames86511252009-09-04 20:41:11 +0000421 MachineInstrIndex::Slot offset = vni->kills[i].getSlot();
Lang Hamesffd13262009-07-09 03:57:02 +0000422
Lang Hames86511252009-09-04 20:41:11 +0000423 if (vni->kills[i].isLoad()) {
Lang Hamesffd13262009-07-09 03:57:02 +0000424 assert("Value killed at a load slot.");
425 /*std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000426 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Owen Anderson9382b932008-07-30 00:22:56 +0000427 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000428
Lang Hamesffd13262009-07-09 03:57:02 +0000429 vni->kills[i] = getMBBEndIdx(I->second);*/
Owen Anderson7fbad272008-07-23 21:37:49 +0000430 } else {
Lang Hames86511252009-09-04 20:41:11 +0000431 if (vni->kills[i].isPHIIndex()) {
Lang Hamesffd13262009-07-09 03:57:02 +0000432 std::vector<IdxMBBPair>::const_iterator I =
Lang Hames86511252009-09-04 20:41:11 +0000433 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Lang Hamesffd13262009-07-09 03:57:02 +0000434 --I;
Lang Hames86511252009-09-04 20:41:11 +0000435 vni->kills[i] = terminatorGaps[I->second];
Lang Hamesffd13262009-07-09 03:57:02 +0000436 } else {
437 assert(OldI2MI[index] != 0 &&
438 "Kill refers to instruction not present in index maps.");
Lang Hames86511252009-09-04 20:41:11 +0000439 vni->kills[i] = MachineInstrIndex(mi2iMap_[OldI2MI[index]], offset);
Lang Hamesffd13262009-07-09 03:57:02 +0000440 }
441
442 /*
Owen Andersond7dcbec2008-07-25 19:50:48 +0000443 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000444 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
445
446 if (index != OldI2MI.size())
447 vni->kills[i] = mi2iMap_[OldI2MI[index]] +
448 (idx == index ? offset : 0);
449 else
450 vni->kills[i] = InstrSlots::NUM * i2miMap_.size();
Lang Hamesffd13262009-07-09 03:57:02 +0000451 */
Owen Anderson7eec0c22008-05-29 23:01:22 +0000452 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000453 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000454 }
Owen Anderson788d0412008-08-06 18:35:45 +0000455 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000456}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000457
Lang Hamesf41538d2009-06-02 16:53:25 +0000458void LiveIntervals::scaleNumbering(int factor) {
459 // Need to
460 // * scale MBB begin and end points
461 // * scale all ranges.
462 // * Update VNI structures.
463 // * Scale instruction numberings
464
465 // Scale the MBB indices.
466 Idx2MBBMap.clear();
467 for (MachineFunction::iterator MBB = mf_->begin(), MBBE = mf_->end();
468 MBB != MBBE; ++MBB) {
Lang Hames86511252009-09-04 20:41:11 +0000469 std::pair<MachineInstrIndex, MachineInstrIndex> &mbbIndices = MBB2IdxMap[MBB->getNumber()];
470 mbbIndices.first = mbbIndices.first.scale(factor);
471 mbbIndices.second = mbbIndices.second.scale(factor);
Lang Hamesf41538d2009-06-02 16:53:25 +0000472 Idx2MBBMap.push_back(std::make_pair(mbbIndices.first, MBB));
473 }
474 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
475
Lang Hamesffd13262009-07-09 03:57:02 +0000476 // Scale terminator gaps.
Lang Hames86511252009-09-04 20:41:11 +0000477 for (DenseMap<MachineBasicBlock*, MachineInstrIndex>::iterator
Lang Hamesffd13262009-07-09 03:57:02 +0000478 TGI = terminatorGaps.begin(), TGE = terminatorGaps.end();
479 TGI != TGE; ++TGI) {
Lang Hames86511252009-09-04 20:41:11 +0000480 terminatorGaps[TGI->first] = TGI->second.scale(factor);
Lang Hamesffd13262009-07-09 03:57:02 +0000481 }
482
Lang Hamesf41538d2009-06-02 16:53:25 +0000483 // Scale the intervals.
484 for (iterator LI = begin(), LE = end(); LI != LE; ++LI) {
485 LI->second->scaleNumbering(factor);
486 }
487
488 // Scale MachineInstrs.
489 Mi2IndexMap oldmi2iMap = mi2iMap_;
Lang Hames86511252009-09-04 20:41:11 +0000490 MachineInstrIndex highestSlot;
Lang Hamesf41538d2009-06-02 16:53:25 +0000491 for (Mi2IndexMap::iterator MI = oldmi2iMap.begin(), ME = oldmi2iMap.end();
492 MI != ME; ++MI) {
Lang Hames86511252009-09-04 20:41:11 +0000493 MachineInstrIndex newSlot = MI->second.scale(factor);
Lang Hamesf41538d2009-06-02 16:53:25 +0000494 mi2iMap_[MI->first] = newSlot;
495 highestSlot = std::max(highestSlot, newSlot);
496 }
497
Lang Hames86511252009-09-04 20:41:11 +0000498 unsigned highestVIndex = highestSlot.getVecIndex();
Lang Hamesf41538d2009-06-02 16:53:25 +0000499 i2miMap_.clear();
Lang Hames86511252009-09-04 20:41:11 +0000500 i2miMap_.resize(highestVIndex + 1);
Lang Hamesf41538d2009-06-02 16:53:25 +0000501 for (Mi2IndexMap::iterator MI = mi2iMap_.begin(), ME = mi2iMap_.end();
502 MI != ME; ++MI) {
Lang Hames86511252009-09-04 20:41:11 +0000503 i2miMap_[MI->second.getVecIndex()] = const_cast<MachineInstr *>(MI->first);
Lang Hamesf41538d2009-06-02 16:53:25 +0000504 }
505
506}
507
508
Owen Anderson80b3ce62008-05-28 20:54:50 +0000509/// runOnMachineFunction - Register allocate the whole function
510///
511bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
512 mf_ = &fn;
513 mri_ = &mf_->getRegInfo();
514 tm_ = &fn.getTarget();
515 tri_ = tm_->getRegisterInfo();
516 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000517 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000518 lv_ = &getAnalysis<LiveVariables>();
519 allocatableRegs_ = tri_->getAllocatableSet(fn);
520
Evan Cheng2578ba22009-07-01 01:59:31 +0000521 processImplicitDefs();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000522 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000523 computeIntervals();
Evan Cheng752195e2009-09-14 21:33:42 +0000524 performEarlyCoalescing();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000525
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000526 numIntervals += getNumIntervals();
527
Chris Lattner70ca3582004-09-30 15:59:17 +0000528 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000529 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000530}
531
Chris Lattner70ca3582004-09-30 15:59:17 +0000532/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000533void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000534 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000535 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000536 I->second->print(OS, tri_);
537 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000538 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000539
Evan Cheng752195e2009-09-14 21:33:42 +0000540 printInstrs(OS);
541}
542
543void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000544 OS << "********** MACHINEINSTRS **********\n";
545
Chris Lattner3380d5c2009-07-21 21:12:58 +0000546 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
547 mbbi != mbbe; ++mbbi) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000548 OS << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000549 for (MachineBasicBlock::iterator mii = mbbi->begin(),
550 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000551 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000552 }
553 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000554}
555
Evan Cheng752195e2009-09-14 21:33:42 +0000556void LiveIntervals::dumpInstrs() const {
557 printInstrs(errs());
558}
559
Evan Chengc92da382007-11-03 07:20:12 +0000560/// conflictsWithPhysRegDef - Returns true if the specified register
561/// is defined during the duration of the specified interval.
562bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
563 VirtRegMap &vrm, unsigned reg) {
564 for (LiveInterval::Ranges::const_iterator
565 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames86511252009-09-04 20:41:11 +0000566 for (MachineInstrIndex index = getBaseIndex(I->start),
Lang Hames35f291d2009-09-12 03:34:03 +0000567 end = getNextIndex(getBaseIndex(getPrevSlot(I->end))); index != end;
568 index = getNextIndex(index)) {
Evan Chengc92da382007-11-03 07:20:12 +0000569 // skip deleted instructions
570 while (index != end && !getInstructionFromIndex(index))
Lang Hames35f291d2009-09-12 03:34:03 +0000571 index = getNextIndex(index);
Evan Chengc92da382007-11-03 07:20:12 +0000572 if (index == end) break;
573
574 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000575 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
576 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng5d446262007-11-15 08:13:29 +0000577 if (SrcReg == li.reg || DstReg == li.reg)
578 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000579 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
580 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000581 if (!mop.isReg())
Evan Chengc92da382007-11-03 07:20:12 +0000582 continue;
583 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000584 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000585 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000586 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000587 if (!vrm.hasPhys(PhysReg))
588 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000589 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000590 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000591 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000592 return true;
593 }
594 }
595 }
596
597 return false;
598}
599
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000600/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
601/// it can check use as well.
602bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
603 unsigned Reg, bool CheckUse,
604 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
605 for (LiveInterval::Ranges::const_iterator
606 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames86511252009-09-04 20:41:11 +0000607 for (MachineInstrIndex index = getBaseIndex(I->start),
Lang Hames35f291d2009-09-12 03:34:03 +0000608 end = getNextIndex(getBaseIndex(getPrevSlot(I->end))); index != end;
609 index = getNextIndex(index)) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000610 // Skip deleted instructions.
611 MachineInstr *MI = 0;
612 while (index != end) {
613 MI = getInstructionFromIndex(index);
614 if (MI)
615 break;
Lang Hames35f291d2009-09-12 03:34:03 +0000616 index = getNextIndex(index);
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000617 }
618 if (index == end) break;
619
620 if (JoinedCopies.count(MI))
621 continue;
622 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
623 MachineOperand& MO = MI->getOperand(i);
624 if (!MO.isReg())
625 continue;
626 if (MO.isUse() && !CheckUse)
627 continue;
628 unsigned PhysReg = MO.getReg();
629 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
630 continue;
631 if (tri_->isSubRegister(Reg, PhysReg))
632 return true;
633 }
634 }
635 }
636
637 return false;
638}
639
640
Evan Cheng752195e2009-09-14 21:33:42 +0000641static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000642 if (TargetRegisterInfo::isPhysicalRegister(reg))
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000643 errs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000644 else
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000645 errs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000646}
647
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000648void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000649 MachineBasicBlock::iterator mi,
Lang Hames86511252009-09-04 20:41:11 +0000650 MachineInstrIndex MIIdx,
651 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000652 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000653 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000654 DEBUG({
655 errs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000656 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000657 });
Evan Cheng419852c2008-04-03 16:39:43 +0000658
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000659 // Virtual registers may be defined multiple times (due to phi
660 // elimination and 2-addr elimination). Much of what we do only has to be
661 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000662 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000663 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000664 if (interval.empty()) {
665 // Get the Idx of the defining instructions.
Lang Hames86511252009-09-04 20:41:11 +0000666 MachineInstrIndex defIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000667 // Earlyclobbers move back one.
668 if (MO.isEarlyClobber())
669 defIndex = getUseIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000670 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000671 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000672 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000673 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000674 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000675 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000676 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000677 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000678 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000679 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000680
681 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000682
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000683 // Loop over all of the blocks that the vreg is defined in. There are
684 // two cases we have to handle here. The most common case is a vreg
685 // whose lifetime is contained within a basic block. In this case there
686 // will be a single kill, in MBB, which comes after the definition.
687 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
688 // FIXME: what about dead vars?
Lang Hames86511252009-09-04 20:41:11 +0000689 MachineInstrIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000690 if (vi.Kills[0] != mi)
Lang Hames35f291d2009-09-12 03:34:03 +0000691 killIdx = getNextSlot(getUseIndex(getInstructionIndex(vi.Kills[0])));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000692 else
Lang Hames35f291d2009-09-12 03:34:03 +0000693 killIdx = getNextSlot(defIndex);
Chris Lattner6097d132004-07-19 02:15:56 +0000694
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000695 // If the kill happens after the definition, we have an intra-block
696 // live range.
697 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000698 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000699 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000700 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000701 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000702 DEBUG(errs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000703 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000704 return;
705 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000706 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000707
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000708 // The other case we handle is when a virtual register lives to the end
709 // of the defining block, potentially live across some blocks, then is
710 // live into some number of blocks, but gets killed. Start by adding a
711 // range that goes from this definition to the end of the defining block.
Lang Hames35f291d2009-09-12 03:34:03 +0000712 LiveRange NewLR(defIndex, getNextSlot(getMBBEndIdx(mbb)), ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000713 DEBUG(errs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000714 interval.addRange(NewLR);
715
716 // Iterate over all of the blocks that the variable is completely
717 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
718 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000719 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
720 E = vi.AliveBlocks.end(); I != E; ++I) {
721 LiveRange LR(getMBBStartIdx(*I),
Lang Hames35f291d2009-09-12 03:34:03 +0000722 getNextSlot(getMBBEndIdx(*I)), // MBB ends at -1.
Dan Gohman4a829ec2008-11-13 16:31:27 +0000723 ValNo);
724 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000725 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000726 }
727
728 // Finally, this virtual register is live from the start of any killing
729 // block to the 'use' slot of the killing instruction.
730 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
731 MachineInstr *Kill = vi.Kills[i];
Evan Cheng21731112009-09-12 02:01:07 +0000732 MachineInstrIndex killIdx =
Lang Hames35f291d2009-09-12 03:34:03 +0000733 getNextSlot(getUseIndex(getInstructionIndex(Kill)));
Chris Lattner428b92e2006-09-15 03:57:23 +0000734 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000735 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000736 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000737 ValNo->addKill(killIdx);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000738 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000739 }
740
741 } else {
742 // If this is the second time we see a virtual register definition, it
743 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000744 // the result of two address elimination, then the vreg is one of the
745 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000746 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000747 // If this is a two-address definition, then we have already processed
748 // the live range. The only problem is that we didn't realize there
749 // are actually two values in the live interval. Because of this we
750 // need to take the LiveRegion that defines this register and split it
751 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000752 assert(interval.containsOneValue());
Lang Hames86511252009-09-04 20:41:11 +0000753 MachineInstrIndex DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
754 MachineInstrIndex RedefIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000755 if (MO.isEarlyClobber())
756 RedefIndex = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000757
Lang Hames35f291d2009-09-12 03:34:03 +0000758 const LiveRange *OldLR =
759 interval.getLiveRangeContaining(getPrevSlot(RedefIndex));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000760 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000761
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000762 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000763 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000764 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000765
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000766 // Two-address vregs should always only be redefined once. This means
767 // that at this point, there should be exactly one value number in it.
768 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
769
Chris Lattner91725b72006-08-31 05:54:43 +0000770 // The new value number (#1) is defined by the instruction we claimed
771 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000772 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000773 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000774 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000775 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
776
Chris Lattner91725b72006-08-31 05:54:43 +0000777 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000778 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000779 OldValNo->setCopy(0);
Evan Chengfb112882009-03-23 08:01:15 +0000780 if (MO.isEarlyClobber())
Lang Hames857c4e02009-06-17 21:01:20 +0000781 OldValNo->setHasRedefByEC(true);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000782
783 // Add the new live interval which replaces the range for the input copy.
784 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000785 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000786 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000787 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000788
789 // If this redefinition is dead, we need to add a dummy unit live
790 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000791 if (MO.isDead())
Lang Hames35f291d2009-09-12 03:34:03 +0000792 interval.addRange(
793 LiveRange(RedefIndex, getNextSlot(RedefIndex), OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000794
Bill Wendling8e6179f2009-08-22 20:18:03 +0000795 DEBUG({
796 errs() << " RESULT: ";
797 interval.print(errs(), tri_);
798 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000799 } else {
800 // Otherwise, this must be because of phi elimination. If this is the
801 // first redefinition of the vreg that we have seen, go back and change
802 // the live range in the PHI block to be a different value number.
803 if (interval.containsOneValue()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000804 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000805 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000806 MachineInstr *Killer = vi.Kills[0];
Evan Cheng752195e2009-09-14 21:33:42 +0000807 phiJoinCopies.push_back(Killer);
Lang Hames86511252009-09-04 20:41:11 +0000808 MachineInstrIndex Start = getMBBStartIdx(Killer->getParent());
Evan Cheng21731112009-09-12 02:01:07 +0000809 MachineInstrIndex End =
Lang Hames35f291d2009-09-12 03:34:03 +0000810 getNextSlot(getUseIndex(getInstructionIndex(Killer)));
Bill Wendling8e6179f2009-08-22 20:18:03 +0000811 DEBUG({
812 errs() << " Removing [" << Start << "," << End << "] from: ";
813 interval.print(errs(), tri_);
814 errs() << "\n";
815 });
Lang Hamesffd13262009-07-09 03:57:02 +0000816 interval.removeRange(Start, End);
817 assert(interval.ranges.size() == 1 &&
Evan Cheng752195e2009-09-14 21:33:42 +0000818 "Newly discovered PHI interval has >1 ranges.");
Lang Hames86511252009-09-04 20:41:11 +0000819 MachineBasicBlock *killMBB = getMBBFromIndex(interval.endIndex());
820 VNI->addKill(terminatorGaps[killMBB]);
Lang Hames857c4e02009-06-17 21:01:20 +0000821 VNI->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000822 DEBUG({
823 errs() << " RESULT: ";
824 interval.print(errs(), tri_);
825 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000826
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000827 // Replace the interval with one of a NEW value number. Note that this
828 // value number isn't actually defined by an instruction, weird huh? :)
Lang Hames10382fb2009-06-19 02:17:53 +0000829 LiveRange LR(Start, End,
Lang Hames86511252009-09-04 20:41:11 +0000830 interval.getNextValue(MachineInstrIndex(mbb->getNumber()),
831 0, false, VNInfoAllocator));
Lang Hames857c4e02009-06-17 21:01:20 +0000832 LR.valno->setIsPHIDef(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000833 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000834 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000835 LR.valno->addKill(End);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000836 DEBUG({
837 errs() << " RESULT: ";
838 interval.print(errs(), tri_);
839 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000840 }
841
842 // In the case of PHI elimination, each variable definition is only
843 // live until the end of the block. We've already taken care of the
844 // rest of the live range.
Lang Hames86511252009-09-04 20:41:11 +0000845 MachineInstrIndex defIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000846 if (MO.isEarlyClobber())
847 defIndex = getUseIndex(MIIdx);
Evan Cheng752195e2009-09-14 21:33:42 +0000848
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000849 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000850 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000851 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000852 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000853 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000854 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000855 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000856 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000857 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000858
Lang Hames35f291d2009-09-12 03:34:03 +0000859 MachineInstrIndex killIndex = getNextSlot(getMBBEndIdx(mbb));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000860 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000861 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000862 ValNo->addKill(terminatorGaps[mbb]);
Lang Hames857c4e02009-06-17 21:01:20 +0000863 ValNo->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000864 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000865 }
866 }
867
Bill Wendling8e6179f2009-08-22 20:18:03 +0000868 DEBUG(errs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000869}
870
Chris Lattnerf35fef72004-07-23 21:24:19 +0000871void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000872 MachineBasicBlock::iterator mi,
Lang Hames86511252009-09-04 20:41:11 +0000873 MachineInstrIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000874 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000875 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000876 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000877 // A physical register cannot be live across basic block, so its
878 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000879 DEBUG({
880 errs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000881 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000882 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000883
Lang Hames86511252009-09-04 20:41:11 +0000884 MachineInstrIndex baseIndex = MIIdx;
885 MachineInstrIndex start = getDefIndex(baseIndex);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000886 // Earlyclobbers move back one.
887 if (MO.isEarlyClobber())
888 start = getUseIndex(MIIdx);
Lang Hames86511252009-09-04 20:41:11 +0000889 MachineInstrIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000890
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000891 // If it is not used after definition, it is considered dead at
892 // the instruction defining it. Hence its interval is:
893 // [defSlot(def), defSlot(def)+1)
Owen Anderson6b098de2008-06-25 23:39:39 +0000894 if (MO.isDead()) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000895 DEBUG(errs() << " dead");
Lang Hames35f291d2009-09-12 03:34:03 +0000896 end = getNextSlot(start);
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000897 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000898 }
899
900 // If it is not dead on definition, it must be killed by a
901 // subsequent instruction. Hence its interval is:
902 // [defSlot(def), useSlot(kill)+1)
Lang Hames35f291d2009-09-12 03:34:03 +0000903 baseIndex = getNextIndex(baseIndex);
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000904 while (++mi != MBB->end()) {
Lang Hames86511252009-09-04 20:41:11 +0000905 while (baseIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson7fbad272008-07-23 21:37:49 +0000906 getInstructionFromIndex(baseIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +0000907 baseIndex = getNextIndex(baseIndex);
Evan Cheng6130f662008-03-05 00:59:57 +0000908 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000909 DEBUG(errs() << " killed");
Lang Hames35f291d2009-09-12 03:34:03 +0000910 end = getNextSlot(getUseIndex(baseIndex));
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000911 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000912 } else {
913 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
914 if (DefIdx != -1) {
915 if (mi->isRegTiedToUseOperand(DefIdx)) {
916 // Two-address instruction.
917 end = getDefIndex(baseIndex);
918 if (mi->getOperand(DefIdx).isEarlyClobber())
919 end = getUseIndex(baseIndex);
920 } else {
921 // Another instruction redefines the register before it is ever read.
922 // Then the register is essentially dead at the instruction that defines
923 // it. Hence its interval is:
924 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +0000925 DEBUG(errs() << " dead");
Lang Hames35f291d2009-09-12 03:34:03 +0000926 end = getNextSlot(start);
Evan Chengc45288e2009-04-27 20:42:46 +0000927 }
928 goto exit;
929 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000930 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000931
Lang Hames35f291d2009-09-12 03:34:03 +0000932 baseIndex = getNextIndex(baseIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000933 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000934
935 // The only case we should have a dead physreg here without a killing or
936 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000937 // and never used. Another possible case is the implicit use of the
938 // physical register has been deleted by two-address pass.
Lang Hames35f291d2009-09-12 03:34:03 +0000939 end = getNextSlot(start);
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000940
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000941exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000942 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000943
Evan Cheng24a3cc42007-04-25 07:30:23 +0000944 // Already exists? Extend old live interval.
945 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000946 bool Extend = OldLR != interval.end();
947 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000948 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000949 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000950 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000951 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000952 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000953 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000954 DEBUG(errs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000955}
956
Chris Lattnerf35fef72004-07-23 21:24:19 +0000957void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
958 MachineBasicBlock::iterator MI,
Lang Hames86511252009-09-04 20:41:11 +0000959 MachineInstrIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000960 MachineOperand& MO,
961 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000962 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000963 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000964 getOrCreateInterval(MO.getReg()));
965 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000966 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000967 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000968 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000969 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000970 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000971 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000972 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000973 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000974 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000975 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000976 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000977 // If MI also modifies the sub-register explicitly, avoid processing it
978 // more than once. Do not pass in TRI here so it checks for exact match.
979 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000980 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000981 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000982 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000983}
984
Evan Chengb371f452007-02-19 21:49:54 +0000985void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames86511252009-09-04 20:41:11 +0000986 MachineInstrIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000987 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000988 DEBUG({
989 errs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000990 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000991 });
Evan Chengb371f452007-02-19 21:49:54 +0000992
993 // Look for kills, if it reaches a def before it's killed, then it shouldn't
994 // be considered a livein.
995 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hames86511252009-09-04 20:41:11 +0000996 MachineInstrIndex baseIndex = MIIdx;
997 MachineInstrIndex start = baseIndex;
998 while (baseIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson99500ae2008-09-15 22:00:38 +0000999 getInstructionFromIndex(baseIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +00001000 baseIndex = getNextIndex(baseIndex);
Lang Hames86511252009-09-04 20:41:11 +00001001 MachineInstrIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +00001002 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +00001003
Evan Chengb371f452007-02-19 21:49:54 +00001004 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +00001005 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001006 DEBUG(errs() << " killed");
Lang Hames35f291d2009-09-12 03:34:03 +00001007 end = getNextSlot(getUseIndex(baseIndex));
Evan Cheng0076c612009-03-05 03:34:26 +00001008 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +00001009 break;
Evan Cheng6130f662008-03-05 00:59:57 +00001010 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +00001011 // Another instruction redefines the register before it is ever read.
1012 // Then the register is essentially dead at the instruction that defines
1013 // it. Hence its interval is:
1014 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +00001015 DEBUG(errs() << " dead");
Lang Hames35f291d2009-09-12 03:34:03 +00001016 end = getNextSlot(getDefIndex(start));
Evan Cheng0076c612009-03-05 03:34:26 +00001017 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +00001018 break;
Evan Chengb371f452007-02-19 21:49:54 +00001019 }
1020
Lang Hames35f291d2009-09-12 03:34:03 +00001021 baseIndex = getNextIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +00001022 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +00001023 if (mi != MBB->end()) {
Lang Hames86511252009-09-04 20:41:11 +00001024 while (baseIndex.getVecIndex() < i2miMap_.size() &&
Evan Cheng0076c612009-03-05 03:34:26 +00001025 getInstructionFromIndex(baseIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +00001026 baseIndex = getNextIndex(baseIndex);
Evan Cheng0076c612009-03-05 03:34:26 +00001027 }
Evan Chengb371f452007-02-19 21:49:54 +00001028 }
1029
Evan Cheng75611fb2007-06-27 01:16:36 +00001030 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +00001031 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +00001032 if (isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001033 DEBUG(errs() << " dead");
Lang Hames35f291d2009-09-12 03:34:03 +00001034 end = getNextSlot(getDefIndex(MIIdx));
Evan Cheng292da942007-06-27 18:47:28 +00001035 } else {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001036 DEBUG(errs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +00001037 end = baseIndex;
1038 }
Evan Cheng24a3cc42007-04-25 07:30:23 +00001039 }
1040
Lang Hames10382fb2009-06-19 02:17:53 +00001041 VNInfo *vni =
Lang Hames86511252009-09-04 20:41:11 +00001042 interval.getNextValue(MachineInstrIndex(MBB->getNumber()),
1043 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +00001044 vni->setIsPHIDef(true);
1045 LiveRange LR(start, end, vni);
1046
Jim Laskey9b25b8c2007-02-21 22:41:17 +00001047 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +00001048 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +00001049 DEBUG(errs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +00001050}
1051
Evan Cheng752195e2009-09-14 21:33:42 +00001052bool
1053LiveIntervals::isProfitableToCoalesce(LiveInterval &DstInt, LiveInterval &SrcInt,
1054 SmallVector<MachineInstr*,16> &IdentCopies,
Evan Cheng3f855492009-09-15 06:45:16 +00001055 SmallVector<MachineInstr*,16> &OtherCopies) {
1056 bool HaveConflict = false;
Evan Cheng752195e2009-09-14 21:33:42 +00001057 unsigned NumIdent = 0;
Evan Cheng752195e2009-09-14 21:33:42 +00001058 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(SrcInt.reg),
1059 re = mri_->reg_end(); ri != re; ++ri) {
1060 MachineOperand &O = ri.getOperand();
1061 if (!O.isDef())
1062 continue;
1063
Evan Cheng752195e2009-09-14 21:33:42 +00001064 MachineInstr *MI = &*ri;
1065 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
1066 if (!tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng3f855492009-09-15 06:45:16 +00001067 return false;
Evan Cheng752195e2009-09-14 21:33:42 +00001068 if (SrcReg != DstInt.reg) {
1069 OtherCopies.push_back(MI);
1070 HaveConflict |= DstInt.liveAt(getInstructionIndex(MI));
1071 } else {
1072 IdentCopies.push_back(MI);
1073 ++NumIdent;
1074 }
1075 }
1076
Evan Cheng3f855492009-09-15 06:45:16 +00001077 if (!HaveConflict)
1078 return false; // Let coalescer handle it
1079 return IdentCopies.size() > OtherCopies.size();
Evan Cheng752195e2009-09-14 21:33:42 +00001080}
1081
1082void LiveIntervals::performEarlyCoalescing() {
1083 if (!EarlyCoalescing)
1084 return;
1085
1086 /// Perform early coalescing: eliminate copies which feed into phi joins
1087 /// and whose sources are defined by the phi joins.
1088 for (unsigned i = 0, e = phiJoinCopies.size(); i != e; ++i) {
1089 MachineInstr *Join = phiJoinCopies[i];
1090 if (CoalescingLimit != -1 && (int)numCoalescing == CoalescingLimit)
1091 break;
1092
1093 unsigned PHISrc, PHIDst, SrcSubReg, DstSubReg;
1094 bool isMove= tii_->isMoveInstr(*Join, PHISrc, PHIDst, SrcSubReg, DstSubReg);
1095#ifndef NDEBUG
1096 assert(isMove && "PHI join instruction must be a move!");
1097#else
1098 isMove = isMove;
1099#endif
1100
1101 LiveInterval &DstInt = getInterval(PHIDst);
1102 LiveInterval &SrcInt = getInterval(PHISrc);
1103 SmallVector<MachineInstr*, 16> IdentCopies;
1104 SmallVector<MachineInstr*, 16> OtherCopies;
Evan Cheng3f855492009-09-15 06:45:16 +00001105 if (!isProfitableToCoalesce(DstInt, SrcInt, IdentCopies, OtherCopies))
Evan Cheng752195e2009-09-14 21:33:42 +00001106 continue;
1107
1108 DEBUG(errs() << "PHI Join: " << *Join);
1109 assert(DstInt.containsOneValue() && "PHI join should have just one val#!");
1110 VNInfo *VNI = DstInt.getValNumInfo(0);
Evan Cheng752195e2009-09-14 21:33:42 +00001111
Evan Cheng3f855492009-09-15 06:45:16 +00001112 // Change the non-identity copies to directly target the phi destination.
1113 for (unsigned i = 0, e = OtherCopies.size(); i != e; ++i) {
1114 MachineInstr *PHICopy = OtherCopies[i];
1115 DEBUG(errs() << "Moving: " << *PHICopy);
1116
Evan Cheng752195e2009-09-14 21:33:42 +00001117 MachineInstrIndex MIIndex = getInstructionIndex(PHICopy);
1118 MachineInstrIndex DefIndex = getDefIndex(MIIndex);
1119 LiveRange *SLR = SrcInt.getLiveRangeContaining(DefIndex);
Evan Cheng3f855492009-09-15 06:45:16 +00001120 MachineInstrIndex StartIndex = SLR->start;
Evan Cheng752195e2009-09-14 21:33:42 +00001121 MachineInstrIndex EndIndex = SLR->end;
1122
1123 // Delete val# defined by the now identity copy and add the range from
1124 // beginning of the mbb to the end of the range.
1125 SrcInt.removeValNo(SLR->valno);
Evan Cheng3f855492009-09-15 06:45:16 +00001126 DEBUG(errs() << " added range [" << StartIndex << ','
1127 << EndIndex << "] to reg" << DstInt.reg << '\n');
1128 if (DstInt.liveAt(StartIndex))
Evan Cheng752195e2009-09-14 21:33:42 +00001129 DstInt.removeRange(StartIndex, EndIndex);
Evan Cheng3f855492009-09-15 06:45:16 +00001130 VNInfo *NewVNI = DstInt.getNextValue(DefIndex, PHICopy, true,
1131 VNInfoAllocator);
1132 NewVNI->setHasPHIKill(true);
1133 DstInt.addRange(LiveRange(StartIndex, EndIndex, NewVNI));
1134 for (unsigned j = 0, ee = PHICopy->getNumOperands(); j != ee; ++j) {
1135 MachineOperand &MO = PHICopy->getOperand(j);
1136 if (!MO.isReg() || MO.getReg() != PHISrc)
1137 continue;
1138 MO.setReg(PHIDst);
Evan Cheng752195e2009-09-14 21:33:42 +00001139 }
Evan Cheng3f855492009-09-15 06:45:16 +00001140 }
1141
1142 // Now let's eliminate all the would-be identity copies.
1143 for (unsigned i = 0, e = IdentCopies.size(); i != e; ++i) {
1144 MachineInstr *PHICopy = IdentCopies[i];
1145 DEBUG(errs() << "Coalescing: " << *PHICopy);
1146
1147 MachineInstrIndex MIIndex = getInstructionIndex(PHICopy);
1148 MachineInstrIndex DefIndex = getDefIndex(MIIndex);
1149 LiveRange *SLR = SrcInt.getLiveRangeContaining(DefIndex);
1150 MachineInstrIndex StartIndex = SLR->start;
1151 MachineInstrIndex EndIndex = SLR->end;
1152
1153 // Delete val# defined by the now identity copy and add the range from
1154 // beginning of the mbb to the end of the range.
1155 SrcInt.removeValNo(SLR->valno);
Evan Cheng752195e2009-09-14 21:33:42 +00001156 RemoveMachineInstrFromMaps(PHICopy);
1157 PHICopy->eraseFromParent();
Evan Cheng3f855492009-09-15 06:45:16 +00001158 DEBUG(errs() << " added range [" << StartIndex << ','
1159 << EndIndex << "] to reg" << DstInt.reg << '\n');
1160 DstInt.addRange(LiveRange(StartIndex, EndIndex, VNI));
Evan Cheng752195e2009-09-14 21:33:42 +00001161 }
Evan Cheng752195e2009-09-14 21:33:42 +00001162
Evan Cheng3f855492009-09-15 06:45:16 +00001163 // Remove the phi join and update the phi block liveness.
1164 MachineInstrIndex MIIndex = getInstructionIndex(Join);
1165 MachineInstrIndex UseIndex = getUseIndex(MIIndex);
1166 MachineInstrIndex DefIndex = getDefIndex(MIIndex);
1167 LiveRange *SLR = SrcInt.getLiveRangeContaining(UseIndex);
1168 LiveRange *DLR = DstInt.getLiveRangeContaining(DefIndex);
1169 DLR->valno->setCopy(0);
1170 DLR->valno->setIsDefAccurate(false);
1171 DstInt.addRange(LiveRange(SLR->start, SLR->end, DLR->valno));
1172 SrcInt.removeRange(SLR->start, SLR->end);
1173 assert(SrcInt.empty());
1174 removeInterval(PHISrc);
1175 RemoveMachineInstrFromMaps(Join);
1176 Join->eraseFromParent();
Evan Cheng752195e2009-09-14 21:33:42 +00001177
1178 ++numCoalescing;
1179 }
1180}
1181
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001182/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +00001183/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +00001184/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001185/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +00001186void LiveIntervals::computeIntervals() {
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001187 DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +00001188 << "********** Function: "
1189 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +00001190
1191 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +00001192 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
1193 MBBI != E; ++MBBI) {
1194 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +00001195 // Track the index of the current machine instr.
Lang Hames86511252009-09-04 20:41:11 +00001196 MachineInstrIndex MIIndex = getMBBStartIdx(MBB);
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001197 DEBUG(errs() << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +00001198
Chris Lattner428b92e2006-09-15 03:57:23 +00001199 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +00001200
Dan Gohmancb406c22007-10-03 19:26:29 +00001201 // Create intervals for live-ins to this BB first.
1202 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
1203 LE = MBB->livein_end(); LI != LE; ++LI) {
1204 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
1205 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001206 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +00001207 if (!hasInterval(*AS))
1208 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
1209 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +00001210 }
1211
Owen Anderson99500ae2008-09-15 22:00:38 +00001212 // Skip over empty initial indices.
Lang Hames86511252009-09-04 20:41:11 +00001213 while (MIIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson99500ae2008-09-15 22:00:38 +00001214 getInstructionFromIndex(MIIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +00001215 MIIndex = getNextIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +00001216
Chris Lattner428b92e2006-09-15 03:57:23 +00001217 for (; MI != miEnd; ++MI) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001218 DEBUG(errs() << MIIndex << "\t" << *MI);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001219
Evan Cheng438f7bc2006-11-10 08:43:01 +00001220 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +00001221 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
1222 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +00001223 if (!MO.isReg() || !MO.getReg())
1224 continue;
1225
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001226 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +00001227 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +00001228 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +00001229 else if (MO.isUndef())
1230 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001231 }
Evan Cheng99fe34b2008-10-18 05:18:55 +00001232
1233 // Skip over the empty slots after each instruction.
1234 unsigned Slots = MI->getDesc().getNumDefs();
1235 if (Slots == 0)
1236 Slots = 1;
Lang Hames86511252009-09-04 20:41:11 +00001237
1238 while (Slots--)
Lang Hames35f291d2009-09-12 03:34:03 +00001239 MIIndex = getNextIndex(MIIndex);
Owen Anderson7fbad272008-07-23 21:37:49 +00001240
1241 // Skip over empty indices.
Lang Hames86511252009-09-04 20:41:11 +00001242 while (MIIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson7fbad272008-07-23 21:37:49 +00001243 getInstructionFromIndex(MIIndex) == 0)
Lang Hames35f291d2009-09-12 03:34:03 +00001244 MIIndex = getNextIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001245 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001246 }
Evan Chengd129d732009-07-17 19:43:40 +00001247
1248 // Create empty intervals for registers defined by implicit_def's (except
1249 // for those implicit_def that define values which are liveout of their
1250 // blocks.
1251 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
1252 unsigned UndefReg = UndefUses[i];
1253 (void)getOrCreateInterval(UndefReg);
1254 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001255}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +00001256
Lang Hames86511252009-09-04 20:41:11 +00001257bool LiveIntervals::findLiveInMBBs(
1258 MachineInstrIndex Start, MachineInstrIndex End,
Evan Chenga5bfc972007-10-17 06:53:44 +00001259 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +00001260 std::vector<IdxMBBPair>::const_iterator I =
Evan Chengd0e32c52008-10-29 05:06:14 +00001261 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
Evan Cheng4ca980e2007-10-17 02:10:22 +00001262
1263 bool ResVal = false;
1264 while (I != Idx2MBBMap.end()) {
Dan Gohman2ad82452008-11-26 05:50:31 +00001265 if (I->first >= End)
Evan Cheng4ca980e2007-10-17 02:10:22 +00001266 break;
1267 MBBs.push_back(I->second);
1268 ResVal = true;
1269 ++I;
1270 }
1271 return ResVal;
1272}
1273
Lang Hames86511252009-09-04 20:41:11 +00001274bool LiveIntervals::findReachableMBBs(
1275 MachineInstrIndex Start, MachineInstrIndex End,
Evan Chengd0e32c52008-10-29 05:06:14 +00001276 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
1277 std::vector<IdxMBBPair>::const_iterator I =
1278 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
1279
1280 bool ResVal = false;
1281 while (I != Idx2MBBMap.end()) {
1282 if (I->first > End)
1283 break;
1284 MachineBasicBlock *MBB = I->second;
1285 if (getMBBEndIdx(MBB) > End)
1286 break;
1287 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
1288 SE = MBB->succ_end(); SI != SE; ++SI)
1289 MBBs.push_back(*SI);
1290 ResVal = true;
1291 ++I;
1292 }
1293 return ResVal;
1294}
1295
Owen Anderson03857b22008-08-13 21:49:13 +00001296LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001297 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +00001298 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001299}
Evan Chengf2fbca62007-11-12 06:35:08 +00001300
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001301/// dupInterval - Duplicate a live interval. The caller is responsible for
1302/// managing the allocated memory.
1303LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
1304 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +00001305 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001306 return NewLI;
1307}
1308
Evan Chengc8d044e2008-02-15 18:24:29 +00001309/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
1310/// copy field and returns the source register that defines it.
1311unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +00001312 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +00001313 return 0;
1314
Lang Hames52c1afc2009-08-10 23:43:28 +00001315 if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001316 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +00001317 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001318 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Lang Hames52c1afc2009-08-10 23:43:28 +00001319 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001320 return Reg;
Lang Hames52c1afc2009-08-10 23:43:28 +00001321 } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
1322 VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
1323 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001324
Evan Cheng04ee5a12009-01-20 19:12:24 +00001325 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +00001326 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +00001327 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +00001328 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +00001329 return 0;
1330}
Evan Chengf2fbca62007-11-12 06:35:08 +00001331
1332//===----------------------------------------------------------------------===//
1333// Register allocator hooks.
1334//
1335
Evan Chengd70dbb52008-02-22 09:24:50 +00001336/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
1337/// allow one) virtual register operand, then its uses are implicitly using
1338/// the register. Returns the virtual register.
1339unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
1340 MachineInstr *MI) const {
1341 unsigned RegOp = 0;
1342 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1343 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001344 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +00001345 continue;
1346 unsigned Reg = MO.getReg();
1347 if (Reg == 0 || Reg == li.reg)
1348 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +00001349
1350 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
1351 !allocatableRegs_[Reg])
1352 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +00001353 // FIXME: For now, only remat MI with at most one register operand.
1354 assert(!RegOp &&
1355 "Can't rematerialize instruction with multiple register operand!");
1356 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +00001357#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +00001358 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001359#endif
Evan Chengd70dbb52008-02-22 09:24:50 +00001360 }
1361 return RegOp;
1362}
1363
1364/// isValNoAvailableAt - Return true if the val# of the specified interval
1365/// which reaches the given instruction also reaches the specified use index.
1366bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames86511252009-09-04 20:41:11 +00001367 MachineInstrIndex UseIdx) const {
1368 MachineInstrIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001369 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
1370 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
1371 return UI != li.end() && UI->valno == ValNo;
1372}
1373
Evan Chengf2fbca62007-11-12 06:35:08 +00001374/// isReMaterializable - Returns true if the definition MI of the specified
1375/// val# of the specified interval is re-materializable.
1376bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +00001377 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +00001378 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +00001379 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001380 if (DisableReMat)
1381 return false;
1382
Evan Cheng20ccded2008-03-15 00:19:36 +00001383 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +00001384 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +00001385
1386 int FrameIdx = 0;
1387 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +00001388 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001389 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
1390 // this but remember this is not safe to fold into a two-address
1391 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +00001392 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +00001393 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +00001394
Dan Gohman6d69ba82008-07-25 00:02:30 +00001395 // If the target-specific rules don't identify an instruction as
1396 // being trivially rematerializable, use some target-independent
1397 // rules.
1398 if (!MI->getDesc().isRematerializable() ||
1399 !tii_->isTriviallyReMaterializable(MI)) {
Dan Gohman4c8f8702008-07-25 15:08:37 +00001400 if (!EnableAggressiveRemat)
1401 return false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001402
Dan Gohman0471a792008-07-28 18:43:51 +00001403 // If the instruction accesses memory but the memoperands have been lost,
Dan Gohman6d69ba82008-07-25 00:02:30 +00001404 // we can't analyze it.
1405 const TargetInstrDesc &TID = MI->getDesc();
1406 if ((TID.mayLoad() || TID.mayStore()) && MI->memoperands_empty())
1407 return false;
1408
1409 // Avoid instructions obviously unsafe for remat.
1410 if (TID.hasUnmodeledSideEffects() || TID.isNotDuplicable())
1411 return false;
1412
1413 // If the instruction accesses memory and the memory could be non-constant,
1414 // assume the instruction is not rematerializable.
Evan Chengdc377862008-09-30 15:44:16 +00001415 for (std::list<MachineMemOperand>::const_iterator
1416 I = MI->memoperands_begin(), E = MI->memoperands_end(); I != E; ++I){
Dan Gohman6d69ba82008-07-25 00:02:30 +00001417 const MachineMemOperand &MMO = *I;
1418 if (MMO.isVolatile() || MMO.isStore())
1419 return false;
1420 const Value *V = MMO.getValue();
1421 if (!V)
1422 return false;
1423 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
1424 if (!PSV->isConstant(mf_->getFrameInfo()))
Evan Chengd70dbb52008-02-22 09:24:50 +00001425 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001426 } else if (!aa_->pointsToConstantMemory(V))
1427 return false;
1428 }
1429
1430 // If any of the registers accessed are non-constant, conservatively assume
1431 // the instruction is not rematerializable.
1432 unsigned ImpUse = 0;
1433 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1434 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001435 if (MO.isReg()) {
Dan Gohman6d69ba82008-07-25 00:02:30 +00001436 unsigned Reg = MO.getReg();
1437 if (Reg == 0)
1438 continue;
1439 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1440 return false;
1441
1442 // Only allow one def, and that in the first operand.
1443 if (MO.isDef() != (i == 0))
1444 return false;
1445
1446 // Only allow constant-valued registers.
1447 bool IsLiveIn = mri_->isLiveIn(Reg);
1448 MachineRegisterInfo::def_iterator I = mri_->def_begin(Reg),
1449 E = mri_->def_end();
1450
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001451 // For the def, it should be the only def of that register.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001452 if (MO.isDef() && (next(I) != E || IsLiveIn))
1453 return false;
1454
1455 if (MO.isUse()) {
1456 // Only allow one use other register use, as that's all the
1457 // remat mechanisms support currently.
1458 if (Reg != li.reg) {
1459 if (ImpUse == 0)
1460 ImpUse = Reg;
1461 else if (Reg != ImpUse)
1462 return false;
1463 }
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001464 // For the use, there should be only one associated def.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001465 if (I != E && (next(I) != E || IsLiveIn))
1466 return false;
1467 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001468 }
1469 }
Evan Cheng5ef3a042007-12-06 00:01:56 +00001470 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001471
Dan Gohman6d69ba82008-07-25 00:02:30 +00001472 unsigned ImpUse = getReMatImplicitUse(li, MI);
1473 if (ImpUse) {
1474 const LiveInterval &ImpLi = getInterval(ImpUse);
1475 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
1476 re = mri_->use_end(); ri != re; ++ri) {
1477 MachineInstr *UseMI = &*ri;
Lang Hames86511252009-09-04 20:41:11 +00001478 MachineInstrIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +00001479 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
1480 continue;
1481 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1482 return false;
1483 }
Evan Chengdc377862008-09-30 15:44:16 +00001484
1485 // If a register operand of the re-materialized instruction is going to
1486 // be spilled next, then it's not legal to re-materialize this instruction.
1487 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
1488 if (ImpUse == SpillIs[i]->reg)
1489 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001490 }
1491 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001492}
1493
Evan Cheng06587492008-10-24 02:05:00 +00001494/// isReMaterializable - Returns true if the definition MI of the specified
1495/// val# of the specified interval is re-materializable.
1496bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1497 const VNInfo *ValNo, MachineInstr *MI) {
1498 SmallVector<LiveInterval*, 4> Dummy1;
1499 bool Dummy2;
1500 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
1501}
1502
Evan Cheng5ef3a042007-12-06 00:01:56 +00001503/// isReMaterializable - Returns true if every definition of MI of every
1504/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +00001505bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1506 SmallVectorImpl<LiveInterval*> &SpillIs,
1507 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001508 isLoad = false;
1509 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1510 i != e; ++i) {
1511 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00001512 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001513 continue; // Dead val#.
1514 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001515 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001516 return false;
Lang Hames857c4e02009-06-17 21:01:20 +00001517 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001518 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001519 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001520 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001521 return false;
1522 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001523 }
1524 return true;
1525}
1526
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001527/// FilterFoldedOps - Filter out two-address use operands. Return
1528/// true if it finds any issue with the operands that ought to prevent
1529/// folding.
1530static bool FilterFoldedOps(MachineInstr *MI,
1531 SmallVector<unsigned, 2> &Ops,
1532 unsigned &MRInfo,
1533 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001534 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +00001535 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
1536 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +00001537 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +00001538 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +00001539 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001540 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +00001541 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +00001542 MRInfo |= (unsigned)VirtRegMap::isMod;
1543 else {
1544 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +00001545 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +00001546 MRInfo = VirtRegMap::isModRef;
1547 continue;
1548 }
1549 MRInfo |= (unsigned)VirtRegMap::isRef;
1550 }
1551 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +00001552 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001553 return false;
1554}
1555
1556
1557/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
1558/// slot / to reg or any rematerialized load into ith operand of specified
1559/// MI. If it is successul, MI is updated with the newly created MI and
1560/// returns true.
1561bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
1562 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames86511252009-09-04 20:41:11 +00001563 MachineInstrIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001564 SmallVector<unsigned, 2> &Ops,
1565 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001566 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +00001567 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001568 RemoveMachineInstrFromMaps(MI);
1569 vrm.RemoveMachineInstrFromMaps(MI);
1570 MI->eraseFromParent();
1571 ++numFolds;
1572 return true;
1573 }
1574
1575 // Filter the list of operand indexes that are to be folded. Abort if
1576 // any operand will prevent folding.
1577 unsigned MRInfo = 0;
1578 SmallVector<unsigned, 2> FoldOps;
1579 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1580 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +00001581
Evan Cheng427f4c12008-03-31 23:19:51 +00001582 // The only time it's safe to fold into a two address instruction is when
1583 // it's folding reload and spill from / into a spill stack slot.
1584 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +00001585 return false;
1586
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001587 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
1588 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001589 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001590 // Remember this instruction uses the spill slot.
1591 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1592
Evan Chengf2fbca62007-11-12 06:35:08 +00001593 // Attempt to fold the memory reference into the instruction. If
1594 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001595 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001596 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001597 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001598 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001599 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001600 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001601 mi2iMap_.erase(MI);
Lang Hames86511252009-09-04 20:41:11 +00001602 i2miMap_[InstrIdx.getVecIndex()] = fmi;
Evan Chengcddbb832007-11-30 21:23:43 +00001603 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +00001604 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001605 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001606 return true;
1607 }
1608 return false;
1609}
1610
Evan Cheng018f9b02007-12-05 03:22:34 +00001611/// canFoldMemoryOperand - Returns true if the specified load / store
1612/// folding is possible.
1613bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001614 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001615 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001616 // Filter the list of operand indexes that are to be folded. Abort if
1617 // any operand will prevent folding.
1618 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001619 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001620 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1621 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001622
Evan Cheng3c75ba82008-04-01 21:37:32 +00001623 // It's only legal to remat for a use, not a def.
1624 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001625 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001626
Evan Chengd70dbb52008-02-22 09:24:50 +00001627 return tii_->canFoldMemoryOperand(MI, FoldOps);
1628}
1629
Evan Cheng81a03822007-11-17 00:40:40 +00001630bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
1631 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
1632 for (LiveInterval::Ranges::const_iterator
1633 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1634 std::vector<IdxMBBPair>::const_iterator II =
1635 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
1636 if (II == Idx2MBBMap.end())
1637 continue;
1638 if (I->end > II->first) // crossing a MBB.
1639 return false;
1640 MBBs.insert(II->second);
1641 if (MBBs.size() > 1)
1642 return false;
1643 }
1644 return true;
1645}
1646
Evan Chengd70dbb52008-02-22 09:24:50 +00001647/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1648/// interval on to-be re-materialized operands of MI) with new register.
1649void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1650 MachineInstr *MI, unsigned NewVReg,
1651 VirtRegMap &vrm) {
1652 // There is an implicit use. That means one of the other operand is
1653 // being remat'ed and the remat'ed instruction has li.reg as an
1654 // use operand. Make sure we rewrite that as well.
1655 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1656 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001657 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001658 continue;
1659 unsigned Reg = MO.getReg();
1660 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1661 continue;
1662 if (!vrm.isReMaterialized(Reg))
1663 continue;
1664 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001665 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1666 if (UseMO)
1667 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001668 }
1669}
1670
Evan Chengf2fbca62007-11-12 06:35:08 +00001671/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1672/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001673bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001674rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001675 bool TrySplit, MachineInstrIndex index, MachineInstrIndex end,
1676 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001677 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001678 unsigned Slot, int LdSlot,
1679 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001680 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001681 const TargetRegisterClass* rc,
1682 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001683 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001684 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001685 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001686 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001687 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001688 RestartInstruction:
1689 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1690 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001691 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001692 continue;
1693 unsigned Reg = mop.getReg();
1694 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001695 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001696 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001697 if (Reg != li.reg)
1698 continue;
1699
1700 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001701 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001702 int FoldSlot = Slot;
1703 if (DefIsReMat) {
1704 // If this is the rematerializable definition MI itself and
1705 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001706 if (MI == ReMatOrigDefMI && CanDelete) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001707 DEBUG(errs() << "\t\t\t\tErasing re-materlizable def: "
1708 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001709 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001710 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001711 MI->eraseFromParent();
1712 break;
1713 }
1714
1715 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001716 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001717 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001718 if (isLoad) {
1719 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1720 FoldSS = isLoadSS;
1721 FoldSlot = LdSlot;
1722 }
1723 }
1724
Evan Chengf2fbca62007-11-12 06:35:08 +00001725 // Scan all of the operands of this instruction rewriting operands
1726 // to use NewVReg instead of li.reg as appropriate. We do this for
1727 // two reasons:
1728 //
1729 // 1. If the instr reads the same spilled vreg multiple times, we
1730 // want to reuse the NewVReg.
1731 // 2. If the instr is a two-addr instruction, we are required to
1732 // keep the src/dst regs pinned.
1733 //
1734 // Keep track of whether we replace a use and/or def so that we can
1735 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001736
Evan Cheng81a03822007-11-17 00:40:40 +00001737 HasUse = mop.isUse();
1738 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001739 SmallVector<unsigned, 2> Ops;
1740 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001741 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001742 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001743 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001744 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001745 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001746 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001747 continue;
1748 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001749 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001750 if (!MOj.isUndef()) {
1751 HasUse |= MOj.isUse();
1752 HasDef |= MOj.isDef();
1753 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001754 }
1755 }
1756
David Greene26b86a02008-10-27 17:38:59 +00001757 // Create a new virtual register for the spill interval.
1758 // Create the new register now so we can map the fold instruction
1759 // to the new register so when it is unfolded we get the correct
1760 // answer.
1761 bool CreatedNewVReg = false;
1762 if (NewVReg == 0) {
1763 NewVReg = mri_->createVirtualRegister(rc);
1764 vrm.grow();
1765 CreatedNewVReg = true;
1766 }
1767
Evan Cheng9c3c2212008-06-06 07:54:39 +00001768 if (!TryFold)
1769 CanFold = false;
1770 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001771 // Do not fold load / store here if we are splitting. We'll find an
1772 // optimal point to insert a load / store later.
1773 if (!TrySplit) {
1774 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001775 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001776 // Folding the load/store can completely change the instruction in
1777 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001778
1779 if (FoldSS) {
1780 // We need to give the new vreg the same stack slot as the
1781 // spilled interval.
1782 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1783 }
1784
Evan Cheng018f9b02007-12-05 03:22:34 +00001785 HasUse = false;
1786 HasDef = false;
1787 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001788 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001789 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001790 goto RestartInstruction;
1791 }
1792 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001793 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001794 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001795 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001796 }
Evan Chengcddbb832007-11-30 21:23:43 +00001797
Evan Chengcddbb832007-11-30 21:23:43 +00001798 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001799 if (mop.isImplicit())
1800 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001801
1802 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001803 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1804 MachineOperand &mopj = MI->getOperand(Ops[j]);
1805 mopj.setReg(NewVReg);
1806 if (mopj.isImplicit())
1807 rewriteImplicitOps(li, MI, NewVReg, vrm);
1808 }
Evan Chengcddbb832007-11-30 21:23:43 +00001809
Evan Cheng81a03822007-11-17 00:40:40 +00001810 if (CreatedNewVReg) {
1811 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001812 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001813 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001814 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001815 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001816 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001817 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001818 }
1819 if (!CanDelete || (HasUse && HasDef)) {
1820 // If this is a two-addr instruction then its use operands are
1821 // rematerializable but its def is not. It should be assigned a
1822 // stack slot.
1823 vrm.assignVirt2StackSlot(NewVReg, Slot);
1824 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001825 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001826 vrm.assignVirt2StackSlot(NewVReg, Slot);
1827 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001828 } else if (HasUse && HasDef &&
1829 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1830 // If this interval hasn't been assigned a stack slot (because earlier
1831 // def is a deleted remat def), do it now.
1832 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1833 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001834 }
1835
Evan Cheng313d4b82008-02-23 00:33:04 +00001836 // Re-matting an instruction with virtual register use. Add the
1837 // register as an implicit use on the use MI.
1838 if (DefIsReMat && ImpUse)
1839 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1840
Evan Cheng5b69eba2009-04-21 22:46:52 +00001841 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001842 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001843 if (CreatedNewVReg) {
1844 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001845 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001846 if (TrySplit)
1847 vrm.setIsSplitFromReg(NewVReg, li.reg);
1848 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001849
1850 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001851 if (CreatedNewVReg) {
Lang Hames35f291d2009-09-12 03:34:03 +00001852 LiveRange LR(getLoadIndex(index), getNextSlot(getUseIndex(index)),
Lang Hames86511252009-09-04 20:41:11 +00001853 nI.getNextValue(MachineInstrIndex(), 0, false,
1854 VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001855 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001856 nI.addRange(LR);
1857 } else {
1858 // Extend the split live interval to this def / use.
Lang Hames35f291d2009-09-12 03:34:03 +00001859 MachineInstrIndex End = getNextSlot(getUseIndex(index));
Evan Cheng81a03822007-11-17 00:40:40 +00001860 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1861 nI.getValNumInfo(nI.getNumValNums()-1));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001862 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001863 nI.addRange(LR);
1864 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001865 }
1866 if (HasDef) {
1867 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Lang Hames86511252009-09-04 20:41:11 +00001868 nI.getNextValue(MachineInstrIndex(), 0, false,
1869 VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001870 DEBUG(errs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001871 nI.addRange(LR);
1872 }
Evan Cheng81a03822007-11-17 00:40:40 +00001873
Bill Wendling8e6179f2009-08-22 20:18:03 +00001874 DEBUG({
1875 errs() << "\t\t\t\tAdded new interval: ";
1876 nI.print(errs(), tri_);
1877 errs() << '\n';
1878 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001879 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001880 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001881}
Evan Cheng81a03822007-11-17 00:40:40 +00001882bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001883 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001884 MachineBasicBlock *MBB,
1885 MachineInstrIndex Idx) const {
1886 MachineInstrIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001887 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames86511252009-09-04 20:41:11 +00001888 if (VNI->kills[j].isPHIIndex())
Lang Hamesffd13262009-07-09 03:57:02 +00001889 continue;
1890
Lang Hames86511252009-09-04 20:41:11 +00001891 MachineInstrIndex KillIdx = VNI->kills[j];
Evan Cheng0cbb1162007-11-29 01:06:25 +00001892 if (KillIdx > Idx && KillIdx < End)
1893 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001894 }
1895 return false;
1896}
1897
Evan Cheng063284c2008-02-21 00:34:19 +00001898/// RewriteInfo - Keep track of machine instrs that will be rewritten
1899/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001900namespace {
1901 struct RewriteInfo {
Lang Hames86511252009-09-04 20:41:11 +00001902 MachineInstrIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001903 MachineInstr *MI;
1904 bool HasUse;
1905 bool HasDef;
Lang Hames86511252009-09-04 20:41:11 +00001906 RewriteInfo(MachineInstrIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001907 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1908 };
Evan Cheng063284c2008-02-21 00:34:19 +00001909
Dan Gohman844731a2008-05-13 00:00:25 +00001910 struct RewriteInfoCompare {
1911 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1912 return LHS.Index < RHS.Index;
1913 }
1914 };
1915}
Evan Cheng063284c2008-02-21 00:34:19 +00001916
Evan Chengf2fbca62007-11-12 06:35:08 +00001917void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001918rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001919 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001920 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001921 unsigned Slot, int LdSlot,
1922 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001923 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001924 const TargetRegisterClass* rc,
1925 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001926 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001927 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001928 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001929 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001930 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1931 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001932 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001933 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001934 unsigned NewVReg = 0;
Lang Hames86511252009-09-04 20:41:11 +00001935 MachineInstrIndex start = getBaseIndex(I->start);
Lang Hames35f291d2009-09-12 03:34:03 +00001936 MachineInstrIndex end = getNextIndex(getBaseIndex(getPrevSlot(I->end)));
Evan Chengf2fbca62007-11-12 06:35:08 +00001937
Evan Cheng063284c2008-02-21 00:34:19 +00001938 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001939 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001940 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001941 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1942 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001943 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001944 MachineOperand &O = ri.getOperand();
1945 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001946 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames86511252009-09-04 20:41:11 +00001947 MachineInstrIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001948 if (index < start || index >= end)
1949 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001950
1951 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001952 // Must be defined by an implicit def. It should not be spilled. Note,
1953 // this is for correctness reason. e.g.
1954 // 8 %reg1024<def> = IMPLICIT_DEF
1955 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1956 // The live range [12, 14) are not part of the r1024 live interval since
1957 // it's defined by an implicit def. It will not conflicts with live
1958 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001959 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001960 // the INSERT_SUBREG and both target registers that would overlap.
1961 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001962 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1963 }
1964 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1965
Evan Cheng313d4b82008-02-23 00:33:04 +00001966 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001967 // Now rewrite the defs and uses.
1968 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1969 RewriteInfo &rwi = RewriteMIs[i];
1970 ++i;
Lang Hames86511252009-09-04 20:41:11 +00001971 MachineInstrIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001972 bool MIHasUse = rwi.HasUse;
1973 bool MIHasDef = rwi.HasDef;
1974 MachineInstr *MI = rwi.MI;
1975 // If MI def and/or use the same register multiple times, then there
1976 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001977 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001978 while (i != e && RewriteMIs[i].MI == MI) {
1979 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001980 bool isUse = RewriteMIs[i].HasUse;
1981 if (isUse) ++NumUses;
1982 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001983 MIHasDef |= RewriteMIs[i].HasDef;
1984 ++i;
1985 }
Evan Cheng81a03822007-11-17 00:40:40 +00001986 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001987
Evan Cheng0a891ed2008-05-23 23:00:04 +00001988 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001989 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001990 // register interval's spill weight to HUGE_VALF to prevent it from
1991 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001992 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001993 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001994 }
1995
Evan Cheng063284c2008-02-21 00:34:19 +00001996 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001997 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001998 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001999 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002000 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00002001 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002002 // One common case:
2003 // x = use
2004 // ...
2005 // ...
2006 // def = ...
2007 // = use
2008 // It's better to start a new interval to avoid artifically
2009 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00002010 if (MIHasDef && !MIHasUse) {
2011 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00002012 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002013 }
2014 }
Evan Chengcada2452007-11-28 01:28:46 +00002015 }
Evan Cheng018f9b02007-12-05 03:22:34 +00002016
2017 bool IsNew = ThisVReg == 0;
2018 if (IsNew) {
2019 // This ends the previous live interval. If all of its def / use
2020 // can be folded, give it a low spill weight.
2021 if (NewVReg && TrySplit && AllCanFold) {
2022 LiveInterval &nI = getOrCreateInterval(NewVReg);
2023 nI.weight /= 10.0F;
2024 }
2025 AllCanFold = true;
2026 }
2027 NewVReg = ThisVReg;
2028
Evan Cheng81a03822007-11-17 00:40:40 +00002029 bool HasDef = false;
2030 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00002031 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00002032 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
2033 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
2034 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00002035 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002036 if (!HasDef && !HasUse)
2037 continue;
2038
Evan Cheng018f9b02007-12-05 03:22:34 +00002039 AllCanFold &= CanFold;
2040
Evan Cheng81a03822007-11-17 00:40:40 +00002041 // Update weight of spill interval.
2042 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00002043 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00002044 // The spill weight is now infinity as it cannot be spilled again.
2045 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002046 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00002047 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002048
2049 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00002050 if (HasDef) {
2051 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002052 bool HasKill = false;
2053 if (!HasUse)
2054 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
2055 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00002056 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames86511252009-09-04 20:41:11 +00002057 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00002058 if (VNI)
2059 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
2060 }
Owen Anderson28998312008-08-13 22:28:50 +00002061 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00002062 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002063 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00002064 if (SII == SpillIdxes.end()) {
2065 std::vector<SRInfo> S;
2066 S.push_back(SRInfo(index, NewVReg, true));
2067 SpillIdxes.insert(std::make_pair(MBBId, S));
2068 } else if (SII->second.back().vreg != NewVReg) {
2069 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00002070 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002071 // If there is an earlier def and this is a two-address
2072 // instruction, then it's not possible to fold the store (which
2073 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00002074 SRInfo &Info = SII->second.back();
2075 Info.index = index;
2076 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002077 }
2078 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00002079 } else if (SII != SpillIdxes.end() &&
2080 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00002081 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00002082 // There is an earlier def that's not killed (must be two-address).
2083 // The spill is no longer needed.
2084 SII->second.pop_back();
2085 if (SII->second.empty()) {
2086 SpillIdxes.erase(MBBId);
2087 SpillMBBs.reset(MBBId);
2088 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002089 }
2090 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002091 }
2092
2093 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00002094 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00002095 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002096 if (SII != SpillIdxes.end() &&
2097 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00002098 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002099 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00002100 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00002101 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00002102 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002103 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002104 // If we are splitting live intervals, only fold if it's the first
2105 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00002106 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002107 else if (IsNew) {
2108 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00002109 if (RII == RestoreIdxes.end()) {
2110 std::vector<SRInfo> Infos;
2111 Infos.push_back(SRInfo(index, NewVReg, true));
2112 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
2113 } else {
2114 RII->second.push_back(SRInfo(index, NewVReg, true));
2115 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002116 RestoreMBBs.set(MBBId);
2117 }
2118 }
2119
2120 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00002121 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00002122 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00002123 }
Evan Cheng018f9b02007-12-05 03:22:34 +00002124
2125 if (NewVReg && TrySplit && AllCanFold) {
2126 // If all of its def / use can be folded, give it a low spill weight.
2127 LiveInterval &nI = getOrCreateInterval(NewVReg);
2128 nI.weight /= 10.0F;
2129 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002130}
2131
Lang Hames86511252009-09-04 20:41:11 +00002132bool LiveIntervals::alsoFoldARestore(int Id, MachineInstrIndex index,
2133 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00002134 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00002135 if (!RestoreMBBs[Id])
2136 return false;
2137 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
2138 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
2139 if (Restores[i].index == index &&
2140 Restores[i].vreg == vr &&
2141 Restores[i].canFold)
2142 return true;
2143 return false;
2144}
2145
Lang Hames86511252009-09-04 20:41:11 +00002146void LiveIntervals::eraseRestoreInfo(int Id, MachineInstrIndex index,
2147 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00002148 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00002149 if (!RestoreMBBs[Id])
2150 return;
2151 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
2152 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
2153 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames86511252009-09-04 20:41:11 +00002154 Restores[i].index = MachineInstrIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00002155}
Evan Cheng81a03822007-11-17 00:40:40 +00002156
Evan Cheng4cce6b42008-04-11 17:53:36 +00002157/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
2158/// spilled and create empty intervals for their uses.
2159void
2160LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
2161 const TargetRegisterClass* rc,
2162 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00002163 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
2164 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002165 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00002166 MachineInstr *MI = &*ri;
2167 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00002168 if (O.isDef()) {
2169 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
2170 "Register def was not rewritten?");
2171 RemoveMachineInstrFromMaps(MI);
2172 vrm.RemoveMachineInstrFromMaps(MI);
2173 MI->eraseFromParent();
2174 } else {
2175 // This must be an use of an implicit_def so it's not part of the live
2176 // interval. Create a new empty live interval for it.
2177 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
2178 unsigned NewVReg = mri_->createVirtualRegister(rc);
2179 vrm.grow();
2180 vrm.setIsImplicitlyDefined(NewVReg);
2181 NewLIs.push_back(&getOrCreateInterval(NewVReg));
2182 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2183 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00002184 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002185 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00002186 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00002187 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00002188 }
2189 }
Evan Cheng419852c2008-04-03 16:39:43 +00002190 }
2191}
2192
Evan Chengf2fbca62007-11-12 06:35:08 +00002193std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00002194addIntervalsForSpillsFast(const LiveInterval &li,
2195 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00002196 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00002197 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00002198
2199 std::vector<LiveInterval*> added;
2200
2201 assert(li.weight != HUGE_VALF &&
2202 "attempt to spill already spilled interval!");
2203
Bill Wendling8e6179f2009-08-22 20:18:03 +00002204 DEBUG({
2205 errs() << "\t\t\t\tadding intervals for spills for interval: ";
2206 li.dump();
2207 errs() << '\n';
2208 });
Owen Andersond6664312008-08-18 18:05:32 +00002209
2210 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
2211
Owen Andersona41e47a2008-08-19 22:12:11 +00002212 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
2213 while (RI != mri_->reg_end()) {
2214 MachineInstr* MI = &*RI;
2215
2216 SmallVector<unsigned, 2> Indices;
2217 bool HasUse = false;
2218 bool HasDef = false;
2219
2220 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
2221 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002222 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00002223
2224 HasUse |= MI->getOperand(i).isUse();
2225 HasDef |= MI->getOperand(i).isDef();
2226
2227 Indices.push_back(i);
2228 }
2229
2230 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
2231 Indices, true, slot, li.reg)) {
2232 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00002233 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00002234 vrm.assignVirt2StackSlot(NewVReg, slot);
2235
Owen Andersona41e47a2008-08-19 22:12:11 +00002236 // create a new register for this spill
2237 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00002238
Owen Andersona41e47a2008-08-19 22:12:11 +00002239 // the spill weight is now infinity as it
2240 // cannot be spilled again
2241 nI.weight = HUGE_VALF;
2242
2243 // Rewrite register operands to use the new vreg.
2244 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
2245 E = Indices.end(); I != E; ++I) {
2246 MI->getOperand(*I).setReg(NewVReg);
2247
2248 if (MI->getOperand(*I).isUse())
2249 MI->getOperand(*I).setIsKill(true);
2250 }
2251
2252 // Fill in the new live interval.
Lang Hames86511252009-09-04 20:41:11 +00002253 MachineInstrIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00002254 if (HasUse) {
2255 LiveRange LR(getLoadIndex(index), getUseIndex(index),
Lang Hames86511252009-09-04 20:41:11 +00002256 nI.getNextValue(MachineInstrIndex(), 0, false,
2257 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00002258 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00002259 nI.addRange(LR);
2260 vrm.addRestorePoint(NewVReg, MI);
2261 }
2262 if (HasDef) {
2263 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Lang Hames86511252009-09-04 20:41:11 +00002264 nI.getNextValue(MachineInstrIndex(), 0, false,
2265 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00002266 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00002267 nI.addRange(LR);
2268 vrm.addSpillPoint(NewVReg, true, MI);
2269 }
2270
Owen Anderson17197312008-08-18 23:41:04 +00002271 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00002272
Bill Wendling8e6179f2009-08-22 20:18:03 +00002273 DEBUG({
2274 errs() << "\t\t\t\tadded new interval: ";
2275 nI.dump();
2276 errs() << '\n';
2277 });
Owen Andersona41e47a2008-08-19 22:12:11 +00002278 }
Owen Anderson9a032932008-08-18 21:20:32 +00002279
Owen Anderson9a032932008-08-18 21:20:32 +00002280
Owen Andersona41e47a2008-08-19 22:12:11 +00002281 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00002282 }
Owen Andersond6664312008-08-18 18:05:32 +00002283
2284 return added;
2285}
2286
2287std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00002288addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00002289 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00002290 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00002291
2292 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00002293 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00002294
Evan Chengf2fbca62007-11-12 06:35:08 +00002295 assert(li.weight != HUGE_VALF &&
2296 "attempt to spill already spilled interval!");
2297
Bill Wendling8e6179f2009-08-22 20:18:03 +00002298 DEBUG({
2299 errs() << "\t\t\t\tadding intervals for spills for interval: ";
2300 li.print(errs(), tri_);
2301 errs() << '\n';
2302 });
Evan Chengf2fbca62007-11-12 06:35:08 +00002303
Evan Cheng72eeb942008-12-05 17:00:16 +00002304 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00002305 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00002306 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002307 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00002308 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
2309 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00002310 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00002311 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00002312
2313 unsigned NumValNums = li.getNumValNums();
2314 SmallVector<MachineInstr*, 4> ReMatDefs;
2315 ReMatDefs.resize(NumValNums, NULL);
2316 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
2317 ReMatOrigDefs.resize(NumValNums, NULL);
2318 SmallVector<int, 4> ReMatIds;
2319 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
2320 BitVector ReMatDelete(NumValNums);
2321 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
2322
Evan Cheng81a03822007-11-17 00:40:40 +00002323 // Spilling a split live interval. It cannot be split any further. Also,
2324 // it's also guaranteed to be a single val# / range interval.
2325 if (vrm.getPreSplitReg(li.reg)) {
2326 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00002327 // Unset the split kill marker on the last use.
Lang Hames86511252009-09-04 20:41:11 +00002328 MachineInstrIndex KillIdx = vrm.getKillPoint(li.reg);
2329 if (KillIdx != MachineInstrIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00002330 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
2331 assert(KillMI && "Last use disappeared?");
2332 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
2333 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00002334 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00002335 }
Evan Chengadf85902007-12-05 09:51:10 +00002336 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00002337 bool DefIsReMat = vrm.isReMaterialized(li.reg);
2338 Slot = vrm.getStackSlot(li.reg);
2339 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
2340 MachineInstr *ReMatDefMI = DefIsReMat ?
2341 vrm.getReMaterializedMI(li.reg) : NULL;
2342 int LdSlot = 0;
2343 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2344 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002345 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00002346 bool IsFirstRange = true;
2347 for (LiveInterval::Ranges::const_iterator
2348 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
2349 // If this is a split live interval with multiple ranges, it means there
2350 // are two-address instructions that re-defined the value. Only the
2351 // first def can be rematerialized!
2352 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00002353 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00002354 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
2355 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002356 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002357 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002358 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002359 } else {
2360 rewriteInstructionsForSpills(li, false, I, NULL, 0,
2361 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00002362 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002363 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002364 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002365 }
2366 IsFirstRange = false;
2367 }
Evan Cheng419852c2008-04-03 16:39:43 +00002368
Evan Cheng4cce6b42008-04-11 17:53:36 +00002369 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002370 return NewLIs;
2371 }
2372
Evan Cheng752195e2009-09-14 21:33:42 +00002373 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002374 if (TrySplit)
2375 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00002376 bool NeedStackSlot = false;
2377 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
2378 i != e; ++i) {
2379 const VNInfo *VNI = *i;
2380 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00002381 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00002382 continue; // Dead val#.
2383 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00002384 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
2385 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00002386 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00002387 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00002388 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00002389 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00002390 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00002391 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00002392 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00002393 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00002394
2395 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00002396 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00002397 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00002398 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00002399 CanDelete = false;
2400 // Need a stack slot if there is any live range where uses cannot be
2401 // rematerialized.
2402 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00002403 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002404 if (CanDelete)
2405 ReMatDelete.set(VN);
2406 } else {
2407 // Need a stack slot if there is any live range where uses cannot be
2408 // rematerialized.
2409 NeedStackSlot = true;
2410 }
2411 }
2412
2413 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00002414 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
2415 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
2416 Slot = vrm.assignVirt2StackSlot(li.reg);
2417
2418 // This case only occurs when the prealloc splitter has already assigned
2419 // a stack slot to this vreg.
2420 else
2421 Slot = vrm.getStackSlot(li.reg);
2422 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002423
2424 // Create new intervals and rewrite defs and uses.
2425 for (LiveInterval::Ranges::const_iterator
2426 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00002427 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
2428 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
2429 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00002430 bool CanDelete = ReMatDelete[I->valno->id];
2431 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00002432 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00002433 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002434 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00002435 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002436 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002437 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002438 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002439 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00002440 }
2441
Evan Cheng0cbb1162007-11-29 01:06:25 +00002442 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00002443 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002444 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002445 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00002446 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002447
Evan Chengb50bb8c2007-12-05 08:16:32 +00002448 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00002449 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002450 if (NeedStackSlot) {
2451 int Id = SpillMBBs.find_first();
2452 while (Id != -1) {
2453 std::vector<SRInfo> &spills = SpillIdxes[Id];
2454 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames86511252009-09-04 20:41:11 +00002455 MachineInstrIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002456 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002457 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002458 bool isReMat = vrm.isReMaterialized(VReg);
2459 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002460 bool CanFold = false;
2461 bool FoundUse = false;
2462 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002463 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002464 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002465 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2466 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002467 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002468 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002469
2470 Ops.push_back(j);
2471 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00002472 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002473 if (isReMat ||
2474 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
2475 RestoreMBBs, RestoreIdxes))) {
2476 // MI has two-address uses of the same register. If the use
2477 // isn't the first and only use in the BB, then we can't fold
2478 // it. FIXME: Move this to rewriteInstructionsForSpills.
2479 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00002480 break;
2481 }
Evan Chengaee4af62007-12-02 08:30:39 +00002482 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002483 }
2484 }
2485 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002486 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002487 if (CanFold && !Ops.empty()) {
2488 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00002489 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00002490 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00002491 // Also folded uses, do not issue a load.
2492 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames35f291d2009-09-12 03:34:03 +00002493 nI.removeRange(getLoadIndex(index), getNextSlot(getUseIndex(index)));
Evan Chengf38d14f2007-12-05 09:05:34 +00002494 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002495 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00002496 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002497 }
2498
Evan Cheng7e073ba2008-04-09 20:57:25 +00002499 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00002500 if (!Folded) {
2501 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
2502 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00002503 if (!MI->registerDefIsDead(nI.reg))
2504 // No need to spill a dead def.
2505 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002506 if (isKill)
2507 AddedKill.insert(&nI);
2508 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002509 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002510 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002511 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002512 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002513
Evan Cheng1953d0c2007-11-29 10:12:14 +00002514 int Id = RestoreMBBs.find_first();
2515 while (Id != -1) {
2516 std::vector<SRInfo> &restores = RestoreIdxes[Id];
2517 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames86511252009-09-04 20:41:11 +00002518 MachineInstrIndex index = restores[i].index;
2519 if (index == MachineInstrIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00002520 continue;
2521 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002522 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002523 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00002524 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002525 bool CanFold = false;
2526 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002527 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002528 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00002529 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2530 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002531 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00002532 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002533
Evan Cheng0cbb1162007-11-29 01:06:25 +00002534 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00002535 // If this restore were to be folded, it would have been folded
2536 // already.
2537 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00002538 break;
2539 }
Evan Chengaee4af62007-12-02 08:30:39 +00002540 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00002541 }
2542 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002543
2544 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002545 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002546 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002547 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00002548 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
2549 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002550 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
2551 int LdSlot = 0;
2552 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2553 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00002554 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002555 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2556 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00002557 if (!Folded) {
2558 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2559 if (ImpUse) {
2560 // Re-matting an instruction with virtual register use. Add the
2561 // register as an implicit use on the use MI and update the register
2562 // interval's spill weight to HUGE_VALF to prevent it from being
2563 // spilled.
2564 LiveInterval &ImpLi = getInterval(ImpUse);
2565 ImpLi.weight = HUGE_VALF;
2566 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2567 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002568 }
Evan Chengaee4af62007-12-02 08:30:39 +00002569 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002570 }
2571 // If folding is not possible / failed, then tell the spiller to issue a
2572 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002573 if (Folded)
Lang Hames35f291d2009-09-12 03:34:03 +00002574 nI.removeRange(getLoadIndex(index), getNextSlot(getUseIndex(index)));
Evan Chengb50bb8c2007-12-05 08:16:32 +00002575 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002576 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00002577 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002578 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002579 }
2580
Evan Chengb50bb8c2007-12-05 08:16:32 +00002581 // Finalize intervals: add kills, finalize spill weights, and filter out
2582 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002583 std::vector<LiveInterval*> RetNewLIs;
2584 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2585 LiveInterval *LI = NewLIs[i];
2586 if (!LI->empty()) {
Owen Anderson496bac52008-07-23 19:47:27 +00002587 LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002588 if (!AddedKill.count(LI)) {
2589 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames86511252009-09-04 20:41:11 +00002590 MachineInstrIndex LastUseIdx = getBaseIndex(LR->end);
Evan Chengd120ffd2007-12-05 10:24:35 +00002591 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002592 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002593 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002594 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002595 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002596 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002597 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002598 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002599 RetNewLIs.push_back(LI);
2600 }
2601 }
Evan Cheng81a03822007-11-17 00:40:40 +00002602
Evan Cheng4cce6b42008-04-11 17:53:36 +00002603 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002604 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002605}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002606
2607/// hasAllocatableSuperReg - Return true if the specified physical register has
2608/// any super register that's allocatable.
2609bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2610 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2611 if (allocatableRegs_[*AS] && hasInterval(*AS))
2612 return true;
2613 return false;
2614}
2615
2616/// getRepresentativeReg - Find the largest super register of the specified
2617/// physical register.
2618unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2619 // Find the largest super-register that is allocatable.
2620 unsigned BestReg = Reg;
2621 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2622 unsigned SuperReg = *AS;
2623 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2624 BestReg = SuperReg;
2625 break;
2626 }
2627 }
2628 return BestReg;
2629}
2630
2631/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2632/// specified interval that conflicts with the specified physical register.
2633unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2634 unsigned PhysReg) const {
2635 unsigned NumConflicts = 0;
2636 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2637 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2638 E = mri_->reg_end(); I != E; ++I) {
2639 MachineOperand &O = I.getOperand();
2640 MachineInstr *MI = O.getParent();
Lang Hames86511252009-09-04 20:41:11 +00002641 MachineInstrIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002642 if (pli.liveAt(Index))
2643 ++NumConflicts;
2644 }
2645 return NumConflicts;
2646}
2647
2648/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002649/// around all defs and uses of the specified interval. Return true if it
2650/// was able to cut its interval.
2651bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002652 unsigned PhysReg, VirtRegMap &vrm) {
2653 unsigned SpillReg = getRepresentativeReg(PhysReg);
2654
2655 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2656 // If there are registers which alias PhysReg, but which are not a
2657 // sub-register of the chosen representative super register. Assert
2658 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002659 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002660 tri_->isSuperRegister(*AS, SpillReg));
2661
Evan Cheng2824a652009-03-23 18:24:37 +00002662 bool Cut = false;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002663 LiveInterval &pli = getInterval(SpillReg);
2664 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2665 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2666 E = mri_->reg_end(); I != E; ++I) {
2667 MachineOperand &O = I.getOperand();
2668 MachineInstr *MI = O.getParent();
2669 if (SeenMIs.count(MI))
2670 continue;
2671 SeenMIs.insert(MI);
Lang Hames86511252009-09-04 20:41:11 +00002672 MachineInstrIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002673 if (pli.liveAt(Index)) {
2674 vrm.addEmergencySpill(SpillReg, MI);
Lang Hames86511252009-09-04 20:41:11 +00002675 MachineInstrIndex StartIdx = getLoadIndex(Index);
Lang Hames35f291d2009-09-12 03:34:03 +00002676 MachineInstrIndex EndIdx = getNextSlot(getStoreIndex(Index));
Evan Cheng2824a652009-03-23 18:24:37 +00002677 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002678 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002679 Cut = true;
2680 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002681 std::string msg;
2682 raw_string_ostream Msg(msg);
2683 Msg << "Ran out of registers during register allocation!";
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002684 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002685 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002686 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002687 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002688 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002689 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002690 }
Evan Cheng676dd7c2008-03-11 07:19:34 +00002691 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
2692 if (!hasInterval(*AS))
2693 continue;
2694 LiveInterval &spli = getInterval(*AS);
2695 if (spli.liveAt(Index))
Lang Hames35f291d2009-09-12 03:34:03 +00002696 spli.removeRange(getLoadIndex(Index), getNextSlot(getStoreIndex(Index)));
Evan Cheng676dd7c2008-03-11 07:19:34 +00002697 }
2698 }
2699 }
Evan Cheng2824a652009-03-23 18:24:37 +00002700 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002701}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002702
2703LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002704 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002705 LiveInterval& Interval = getOrCreateInterval(reg);
2706 VNInfo* VN = Interval.getNextValue(
Lang Hames86511252009-09-04 20:41:11 +00002707 MachineInstrIndex(getInstructionIndex(startInst), MachineInstrIndex::DEF),
2708 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002709 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00002710 VN->kills.push_back(terminatorGaps[startInst->getParent()]);
2711 LiveRange LR(
2712 MachineInstrIndex(getInstructionIndex(startInst), MachineInstrIndex::DEF),
Lang Hames35f291d2009-09-12 03:34:03 +00002713 getNextSlot(getMBBEndIdx(startInst->getParent())), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002714 Interval.addRange(LR);
2715
2716 return LR;
2717}
David Greeneb5257662009-08-03 21:55:09 +00002718