Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
| 18 | #define DEBUG_TYPE "liveintervals" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Misha Brukman | 08a6c76 | 2004-09-03 18:25:53 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 21 | #include "llvm/Value.h" |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 22 | #include "llvm/Analysis/AliasAnalysis.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/LiveVariables.h" |
| 24 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/Passes.h" |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 31 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetInstrInfo.h" |
| 33 | #include "llvm/Target/TargetMachine.h" |
Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetOptions.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 35 | #include "llvm/Support/CommandLine.h" |
| 36 | #include "llvm/Support/Debug.h" |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 37 | #include "llvm/Support/ErrorHandling.h" |
| 38 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 39 | #include "llvm/ADT/DepthFirstIterator.h" |
| 40 | #include "llvm/ADT/SmallSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 41 | #include "llvm/ADT/Statistic.h" |
| 42 | #include "llvm/ADT/STLExtras.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 43 | #include <algorithm> |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 44 | #include <limits> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 45 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 46 | using namespace llvm; |
| 47 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 48 | // Hidden options for help debugging. |
| 49 | static cl::opt<bool> DisableReMat("disable-rematerialization", |
| 50 | cl::init(false), cl::Hidden); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 51 | |
Dan Gohman | 4c8f870 | 2008-07-25 15:08:37 +0000 | [diff] [blame] | 52 | static cl::opt<bool> EnableAggressiveRemat("aggressive-remat", cl::Hidden); |
| 53 | |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 54 | static cl::opt<bool> EnableFastSpilling("fast-spill", |
| 55 | cl::init(false), cl::Hidden); |
| 56 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 57 | static cl::opt<bool> EarlyCoalescing("early-coalescing", cl::init(false)); |
| 58 | |
| 59 | static cl::opt<int> CoalescingLimit("early-coalescing-limit", |
| 60 | cl::init(-1), cl::Hidden); |
| 61 | |
| 62 | STATISTIC(numIntervals , "Number of original intervals"); |
| 63 | STATISTIC(numFolds , "Number of loads/stores folded into instructions"); |
| 64 | STATISTIC(numSplits , "Number of intervals split"); |
| 65 | STATISTIC(numCoalescing, "Number of early coalescing performed"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 66 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 67 | char LiveIntervals::ID = 0; |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 68 | static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 69 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 70 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | 845012e | 2009-07-31 23:37:33 +0000 | [diff] [blame] | 71 | AU.setPreservesCFG(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 72 | AU.addRequired<AliasAnalysis>(); |
| 73 | AU.addPreserved<AliasAnalysis>(); |
David Greene | 2513330 | 2007-06-08 17:18:56 +0000 | [diff] [blame] | 74 | AU.addPreserved<LiveVariables>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 75 | AU.addRequired<LiveVariables>(); |
Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 76 | AU.addPreservedID(MachineLoopInfoID); |
| 77 | AU.addPreservedID(MachineDominatorsID); |
Owen Anderson | 95dad83 | 2008-10-07 20:22:28 +0000 | [diff] [blame] | 78 | |
| 79 | if (!StrongPHIElim) { |
| 80 | AU.addPreservedID(PHIEliminationID); |
| 81 | AU.addRequiredID(PHIEliminationID); |
| 82 | } |
| 83 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 84 | AU.addRequiredID(TwoAddressInstructionPassID); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 85 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 86 | } |
| 87 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 88 | void LiveIntervals::releaseMemory() { |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 89 | // Free the live intervals themselves. |
Owen Anderson | 20e2839 | 2008-08-13 22:08:30 +0000 | [diff] [blame] | 90 | for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(), |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 91 | E = r2iMap_.end(); I != E; ++I) |
| 92 | delete I->second; |
| 93 | |
Evan Cheng | 3f32d65 | 2008-06-04 09:18:41 +0000 | [diff] [blame] | 94 | MBB2IdxMap.clear(); |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 95 | Idx2MBBMap.clear(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 96 | mi2iMap_.clear(); |
| 97 | i2miMap_.clear(); |
| 98 | r2iMap_.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 99 | terminatorGaps.clear(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 100 | phiJoinCopies.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 101 | |
Evan Cheng | dd199d2 | 2007-09-06 01:07:24 +0000 | [diff] [blame] | 102 | // Release VNInfo memroy regions after all VNInfo objects are dtor'd. |
| 103 | VNInfoAllocator.Reset(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 104 | while (!CloneMIs.empty()) { |
| 105 | MachineInstr *MI = CloneMIs.back(); |
| 106 | CloneMIs.pop_back(); |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 107 | mf_->DeleteMachineInstr(MI); |
| 108 | } |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 109 | } |
| 110 | |
Evan Cheng | 6ade93b | 2009-08-05 03:53:14 +0000 | [diff] [blame] | 111 | static bool CanTurnIntoImplicitDef(MachineInstr *MI, unsigned Reg, |
| 112 | const TargetInstrInfo *tii_) { |
| 113 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 114 | if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg) && |
| 115 | Reg == SrcReg) |
| 116 | return true; |
| 117 | |
| 118 | if ((MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
| 119 | MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) && |
| 120 | MI->getOperand(2).getReg() == Reg) |
| 121 | return true; |
| 122 | if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG && |
| 123 | MI->getOperand(1).getReg() == Reg) |
| 124 | return true; |
| 125 | return false; |
| 126 | } |
| 127 | |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 128 | /// processImplicitDefs - Process IMPLICIT_DEF instructions and make sure |
| 129 | /// there is one implicit_def for each use. Add isUndef marker to |
| 130 | /// implicit_def defs and their uses. |
| 131 | void LiveIntervals::processImplicitDefs() { |
| 132 | SmallSet<unsigned, 8> ImpDefRegs; |
| 133 | SmallVector<MachineInstr*, 8> ImpDefMIs; |
| 134 | MachineBasicBlock *Entry = mf_->begin(); |
| 135 | SmallPtrSet<MachineBasicBlock*,16> Visited; |
| 136 | for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> > |
| 137 | DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited); |
| 138 | DFI != E; ++DFI) { |
| 139 | MachineBasicBlock *MBB = *DFI; |
| 140 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
| 141 | I != E; ) { |
| 142 | MachineInstr *MI = &*I; |
| 143 | ++I; |
| 144 | if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) { |
| 145 | unsigned Reg = MI->getOperand(0).getReg(); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 146 | ImpDefRegs.insert(Reg); |
| 147 | ImpDefMIs.push_back(MI); |
| 148 | continue; |
| 149 | } |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 150 | |
| 151 | bool ChangedToImpDef = false; |
| 152 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 153 | MachineOperand& MO = MI->getOperand(i); |
Evan Cheng | 6ade93b | 2009-08-05 03:53:14 +0000 | [diff] [blame] | 154 | if (!MO.isReg() || !MO.isUse() || MO.isUndef()) |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 155 | continue; |
| 156 | unsigned Reg = MO.getReg(); |
| 157 | if (!Reg) |
| 158 | continue; |
| 159 | if (!ImpDefRegs.count(Reg)) |
| 160 | continue; |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 161 | // Use is a copy, just turn it into an implicit_def. |
Evan Cheng | 6ade93b | 2009-08-05 03:53:14 +0000 | [diff] [blame] | 162 | if (CanTurnIntoImplicitDef(MI, Reg, tii_)) { |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 163 | bool isKill = MO.isKill(); |
| 164 | MI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF)); |
| 165 | for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j) |
| 166 | MI->RemoveOperand(j); |
| 167 | if (isKill) |
| 168 | ImpDefRegs.erase(Reg); |
| 169 | ChangedToImpDef = true; |
| 170 | break; |
| 171 | } |
| 172 | |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 173 | MO.setIsUndef(); |
Evan Cheng | 6ade93b | 2009-08-05 03:53:14 +0000 | [diff] [blame] | 174 | if (MO.isKill() || MI->isRegTiedToDefOperand(i)) { |
| 175 | // Make sure other uses of |
| 176 | for (unsigned j = i+1; j != e; ++j) { |
| 177 | MachineOperand &MOJ = MI->getOperand(j); |
| 178 | if (MOJ.isReg() && MOJ.isUse() && MOJ.getReg() == Reg) |
| 179 | MOJ.setIsUndef(); |
| 180 | } |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 181 | ImpDefRegs.erase(Reg); |
Evan Cheng | 6ade93b | 2009-08-05 03:53:14 +0000 | [diff] [blame] | 182 | } |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 183 | } |
| 184 | |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 185 | if (ChangedToImpDef) { |
| 186 | // Backtrack to process this new implicit_def. |
| 187 | --I; |
| 188 | } else { |
| 189 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 190 | MachineOperand& MO = MI->getOperand(i); |
| 191 | if (!MO.isReg() || !MO.isDef()) |
| 192 | continue; |
| 193 | ImpDefRegs.erase(MO.getReg()); |
| 194 | } |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 195 | } |
| 196 | } |
| 197 | |
| 198 | // Any outstanding liveout implicit_def's? |
| 199 | for (unsigned i = 0, e = ImpDefMIs.size(); i != e; ++i) { |
| 200 | MachineInstr *MI = ImpDefMIs[i]; |
| 201 | unsigned Reg = MI->getOperand(0).getReg(); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 202 | if (TargetRegisterInfo::isPhysicalRegister(Reg) || |
| 203 | !ImpDefRegs.count(Reg)) { |
| 204 | // Delete all "local" implicit_def's. That include those which define |
| 205 | // physical registers since they cannot be liveout. |
| 206 | MI->eraseFromParent(); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 207 | continue; |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 208 | } |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 209 | |
| 210 | // If there are multiple defs of the same register and at least one |
| 211 | // is not an implicit_def, do not insert implicit_def's before the |
| 212 | // uses. |
| 213 | bool Skip = false; |
| 214 | for (MachineRegisterInfo::def_iterator DI = mri_->def_begin(Reg), |
| 215 | DE = mri_->def_end(); DI != DE; ++DI) { |
| 216 | if (DI->getOpcode() != TargetInstrInfo::IMPLICIT_DEF) { |
| 217 | Skip = true; |
| 218 | break; |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 219 | } |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 220 | } |
| 221 | if (Skip) |
| 222 | continue; |
| 223 | |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 224 | // The only implicit_def which we want to keep are those that are live |
| 225 | // out of its block. |
| 226 | MI->eraseFromParent(); |
| 227 | |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 228 | for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg), |
| 229 | UE = mri_->use_end(); UI != UE; ) { |
| 230 | MachineOperand &RMO = UI.getOperand(); |
| 231 | MachineInstr *RMI = &*UI; |
| 232 | ++UI; |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 233 | MachineBasicBlock *RMBB = RMI->getParent(); |
Evan Cheng | 459a7c6 | 2009-07-01 08:19:36 +0000 | [diff] [blame] | 234 | if (RMBB == MBB) |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 235 | continue; |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 236 | |
| 237 | // Turn a copy use into an implicit_def. |
| 238 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 239 | if (tii_->isMoveInstr(*RMI, SrcReg, DstReg, SrcSubReg, DstSubReg) && |
| 240 | Reg == SrcReg) { |
| 241 | RMI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF)); |
| 242 | for (int j = RMI->getNumOperands() - 1, ee = 0; j > ee; --j) |
| 243 | RMI->RemoveOperand(j); |
| 244 | continue; |
| 245 | } |
| 246 | |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 247 | const TargetRegisterClass* RC = mri_->getRegClass(Reg); |
| 248 | unsigned NewVReg = mri_->createVirtualRegister(RC); |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 249 | RMO.setReg(NewVReg); |
| 250 | RMO.setIsUndef(); |
| 251 | RMO.setIsKill(); |
| 252 | } |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 253 | } |
| 254 | ImpDefRegs.clear(); |
| 255 | ImpDefMIs.clear(); |
| 256 | } |
| 257 | } |
| 258 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 259 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 260 | void LiveIntervals::computeNumbering() { |
| 261 | Index2MiMap OldI2MI = i2miMap_; |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 262 | std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap; |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 263 | |
| 264 | Idx2MBBMap.clear(); |
| 265 | MBB2IdxMap.clear(); |
| 266 | mi2iMap_.clear(); |
| 267 | i2miMap_.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 268 | terminatorGaps.clear(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 269 | phiJoinCopies.clear(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 270 | |
Owen Anderson | a1566f2 | 2008-07-22 22:46:49 +0000 | [diff] [blame] | 271 | FunctionSize = 0; |
| 272 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 273 | // Number MachineInstrs and MachineBasicBlocks. |
| 274 | // Initialize MBB indexes to a sentinal. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 275 | MBB2IdxMap.resize(mf_->getNumBlockIDs(), |
| 276 | std::make_pair(MachineInstrIndex(),MachineInstrIndex())); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 277 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 278 | MachineInstrIndex MIIndex; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 279 | for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end(); |
| 280 | MBB != E; ++MBB) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 281 | MachineInstrIndex StartIdx = MIIndex; |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 282 | |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 283 | // Insert an empty slot at the beginning of each block. |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 284 | MIIndex = getNextIndex(MIIndex); |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 285 | i2miMap_.push_back(0); |
| 286 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 287 | for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); |
| 288 | I != E; ++I) { |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 289 | |
| 290 | if (I == MBB->getFirstTerminator()) { |
| 291 | // Leave a gap for before terminators, this is where we will point |
| 292 | // PHI kills. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 293 | MachineInstrIndex tGap(true, MIIndex); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 294 | bool inserted = |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 295 | terminatorGaps.insert(std::make_pair(&*MBB, tGap)).second; |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 296 | assert(inserted && |
| 297 | "Multiple 'first' terminators encountered during numbering."); |
Duncan Sands | 413a15e | 2009-07-10 20:07:07 +0000 | [diff] [blame] | 298 | inserted = inserted; // Avoid compiler warning if assertions turned off. |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 299 | i2miMap_.push_back(0); |
| 300 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 301 | MIIndex = getNextIndex(MIIndex); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 302 | } |
| 303 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 304 | bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 305 | assert(inserted && "multiple MachineInstr -> index mappings"); |
Devang Patel | 59500c8 | 2008-11-21 20:00:59 +0000 | [diff] [blame] | 306 | inserted = true; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 307 | i2miMap_.push_back(I); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 308 | MIIndex = getNextIndex(MIIndex); |
Owen Anderson | a1566f2 | 2008-07-22 22:46:49 +0000 | [diff] [blame] | 309 | FunctionSize++; |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 310 | |
Evan Cheng | 4ed4329 | 2008-10-18 05:21:37 +0000 | [diff] [blame] | 311 | // Insert max(1, numdefs) empty slots after every instruction. |
Evan Cheng | 99fe34b | 2008-10-18 05:18:55 +0000 | [diff] [blame] | 312 | unsigned Slots = I->getDesc().getNumDefs(); |
| 313 | if (Slots == 0) |
| 314 | Slots = 1; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 315 | while (Slots--) { |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 316 | MIIndex = getNextIndex(MIIndex); |
Evan Cheng | 99fe34b | 2008-10-18 05:18:55 +0000 | [diff] [blame] | 317 | i2miMap_.push_back(0); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 318 | } |
| 319 | |
Owen Anderson | 3557801 | 2008-06-16 07:10:49 +0000 | [diff] [blame] | 320 | } |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 321 | |
| 322 | if (MBB->getFirstTerminator() == MBB->end()) { |
| 323 | // Leave a gap for before terminators, this is where we will point |
| 324 | // PHI kills. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 325 | MachineInstrIndex tGap(true, MIIndex); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 326 | bool inserted = |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 327 | terminatorGaps.insert(std::make_pair(&*MBB, tGap)).second; |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 328 | assert(inserted && |
| 329 | "Multiple 'first' terminators encountered during numbering."); |
Duncan Sands | 413a15e | 2009-07-10 20:07:07 +0000 | [diff] [blame] | 330 | inserted = inserted; // Avoid compiler warning if assertions turned off. |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 331 | i2miMap_.push_back(0); |
| 332 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 333 | MIIndex = getNextIndex(MIIndex); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 334 | } |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 335 | |
Owen Anderson | 1fbb454 | 2008-06-16 16:58:24 +0000 | [diff] [blame] | 336 | // Set the MBB2IdxMap entry for this MBB. |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 337 | MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, getPrevSlot(MIIndex)); |
Owen Anderson | 1fbb454 | 2008-06-16 16:58:24 +0000 | [diff] [blame] | 338 | Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB)); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 339 | } |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 340 | |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 341 | std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare()); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 342 | |
| 343 | if (!OldI2MI.empty()) |
Owen Anderson | 788d041 | 2008-08-06 18:35:45 +0000 | [diff] [blame] | 344 | for (iterator OI = begin(), OE = end(); OI != OE; ++OI) { |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 345 | for (LiveInterval::iterator LI = OI->second->begin(), |
| 346 | LE = OI->second->end(); LI != LE; ++LI) { |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 347 | |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 348 | // Remap the start index of the live range to the corresponding new |
| 349 | // number, or our best guess at what it _should_ correspond to if the |
| 350 | // original instruction has been erased. This is either the following |
| 351 | // instruction or its predecessor. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 352 | unsigned index = LI->start.getVecIndex(); |
| 353 | MachineInstrIndex::Slot offset = LI->start.getSlot(); |
| 354 | if (LI->start.isLoad()) { |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 355 | std::vector<IdxMBBPair>::const_iterator I = |
Owen Anderson | d7dcbec | 2008-07-25 19:50:48 +0000 | [diff] [blame] | 356 | std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start); |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 357 | // Take the pair containing the index |
| 358 | std::vector<IdxMBBPair>::const_iterator J = |
Owen Anderson | a0c032f | 2008-07-29 21:15:44 +0000 | [diff] [blame] | 359 | (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I; |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 360 | |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 361 | LI->start = getMBBStartIdx(J->second); |
| 362 | } else { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 363 | LI->start = MachineInstrIndex( |
| 364 | MachineInstrIndex(mi2iMap_[OldI2MI[index]]), |
| 365 | (MachineInstrIndex::Slot)offset); |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 366 | } |
| 367 | |
| 368 | // Remap the ending index in the same way that we remapped the start, |
| 369 | // except for the final step where we always map to the immediately |
| 370 | // following instruction. |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 371 | index = (getPrevSlot(LI->end)).getVecIndex(); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 372 | offset = LI->end.getSlot(); |
| 373 | if (LI->end.isLoad()) { |
Owen Anderson | 9382b93 | 2008-07-30 00:22:56 +0000 | [diff] [blame] | 374 | // VReg dies at end of block. |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 375 | std::vector<IdxMBBPair>::const_iterator I = |
Owen Anderson | d7dcbec | 2008-07-25 19:50:48 +0000 | [diff] [blame] | 376 | std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end); |
Owen Anderson | 9382b93 | 2008-07-30 00:22:56 +0000 | [diff] [blame] | 377 | --I; |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 378 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 379 | LI->end = getNextSlot(getMBBEndIdx(I->second)); |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 380 | } else { |
Owen Anderson | d7dcbec | 2008-07-25 19:50:48 +0000 | [diff] [blame] | 381 | unsigned idx = index; |
Owen Anderson | 8d0cc0a | 2008-07-25 21:07:13 +0000 | [diff] [blame] | 382 | while (index < OldI2MI.size() && !OldI2MI[index]) ++index; |
| 383 | |
| 384 | if (index != OldI2MI.size()) |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 385 | LI->end = |
| 386 | MachineInstrIndex(mi2iMap_[OldI2MI[index]], |
| 387 | (idx == index ? offset : MachineInstrIndex::LOAD)); |
Owen Anderson | 8d0cc0a | 2008-07-25 21:07:13 +0000 | [diff] [blame] | 388 | else |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 389 | LI->end = |
| 390 | MachineInstrIndex(MachineInstrIndex::NUM * i2miMap_.size()); |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 391 | } |
Owen Anderson | 788d041 | 2008-08-06 18:35:45 +0000 | [diff] [blame] | 392 | } |
| 393 | |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 394 | for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(), |
| 395 | VNE = OI->second->vni_end(); VNI != VNE; ++VNI) { |
Owen Anderson | 788d041 | 2008-08-06 18:35:45 +0000 | [diff] [blame] | 396 | VNInfo* vni = *VNI; |
Owen Anderson | 745825f4 | 2008-05-28 22:40:08 +0000 | [diff] [blame] | 397 | |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 398 | // Remap the VNInfo def index, which works the same as the |
Owen Anderson | 788d041 | 2008-08-06 18:35:45 +0000 | [diff] [blame] | 399 | // start indices above. VN's with special sentinel defs |
| 400 | // don't need to be remapped. |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 401 | if (vni->isDefAccurate() && !vni->isUnused()) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 402 | unsigned index = vni->def.getVecIndex(); |
| 403 | MachineInstrIndex::Slot offset = vni->def.getSlot(); |
| 404 | if (vni->def.isLoad()) { |
Owen Anderson | 9129239 | 2008-07-30 17:42:47 +0000 | [diff] [blame] | 405 | std::vector<IdxMBBPair>::const_iterator I = |
Owen Anderson | 0a7615a | 2008-07-25 23:06:59 +0000 | [diff] [blame] | 406 | std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def); |
Owen Anderson | 9129239 | 2008-07-30 17:42:47 +0000 | [diff] [blame] | 407 | // Take the pair containing the index |
| 408 | std::vector<IdxMBBPair>::const_iterator J = |
Owen Anderson | a0c032f | 2008-07-29 21:15:44 +0000 | [diff] [blame] | 409 | (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I; |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 410 | |
Owen Anderson | 9129239 | 2008-07-30 17:42:47 +0000 | [diff] [blame] | 411 | vni->def = getMBBStartIdx(J->second); |
| 412 | } else { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 413 | vni->def = MachineInstrIndex(mi2iMap_[OldI2MI[index]], offset); |
Owen Anderson | 9129239 | 2008-07-30 17:42:47 +0000 | [diff] [blame] | 414 | } |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 415 | } |
Owen Anderson | 745825f4 | 2008-05-28 22:40:08 +0000 | [diff] [blame] | 416 | |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 417 | // Remap the VNInfo kill indices, which works the same as |
| 418 | // the end indices above. |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 419 | for (size_t i = 0; i < vni->kills.size(); ++i) { |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 420 | unsigned index = getPrevSlot(vni->kills[i]).getVecIndex(); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 421 | MachineInstrIndex::Slot offset = vni->kills[i].getSlot(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 422 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 423 | if (vni->kills[i].isLoad()) { |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 424 | assert("Value killed at a load slot."); |
| 425 | /*std::vector<IdxMBBPair>::const_iterator I = |
Owen Anderson | d7dcbec | 2008-07-25 19:50:48 +0000 | [diff] [blame] | 426 | std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]); |
Owen Anderson | 9382b93 | 2008-07-30 00:22:56 +0000 | [diff] [blame] | 427 | --I; |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 428 | |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 429 | vni->kills[i] = getMBBEndIdx(I->second);*/ |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 430 | } else { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 431 | if (vni->kills[i].isPHIIndex()) { |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 432 | std::vector<IdxMBBPair>::const_iterator I = |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 433 | std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 434 | --I; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 435 | vni->kills[i] = terminatorGaps[I->second]; |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 436 | } else { |
| 437 | assert(OldI2MI[index] != 0 && |
| 438 | "Kill refers to instruction not present in index maps."); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 439 | vni->kills[i] = MachineInstrIndex(mi2iMap_[OldI2MI[index]], offset); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 440 | } |
| 441 | |
| 442 | /* |
Owen Anderson | d7dcbec | 2008-07-25 19:50:48 +0000 | [diff] [blame] | 443 | unsigned idx = index; |
Owen Anderson | 8d0cc0a | 2008-07-25 21:07:13 +0000 | [diff] [blame] | 444 | while (index < OldI2MI.size() && !OldI2MI[index]) ++index; |
| 445 | |
| 446 | if (index != OldI2MI.size()) |
| 447 | vni->kills[i] = mi2iMap_[OldI2MI[index]] + |
| 448 | (idx == index ? offset : 0); |
| 449 | else |
| 450 | vni->kills[i] = InstrSlots::NUM * i2miMap_.size(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 451 | */ |
Owen Anderson | 7eec0c2 | 2008-05-29 23:01:22 +0000 | [diff] [blame] | 452 | } |
Owen Anderson | 4b5b209 | 2008-05-29 18:15:49 +0000 | [diff] [blame] | 453 | } |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 454 | } |
Owen Anderson | 788d041 | 2008-08-06 18:35:45 +0000 | [diff] [blame] | 455 | } |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 456 | } |
Alkis Evlogimenos | d6e40a6 | 2004-01-14 10:44:29 +0000 | [diff] [blame] | 457 | |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 458 | void LiveIntervals::scaleNumbering(int factor) { |
| 459 | // Need to |
| 460 | // * scale MBB begin and end points |
| 461 | // * scale all ranges. |
| 462 | // * Update VNI structures. |
| 463 | // * Scale instruction numberings |
| 464 | |
| 465 | // Scale the MBB indices. |
| 466 | Idx2MBBMap.clear(); |
| 467 | for (MachineFunction::iterator MBB = mf_->begin(), MBBE = mf_->end(); |
| 468 | MBB != MBBE; ++MBB) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 469 | std::pair<MachineInstrIndex, MachineInstrIndex> &mbbIndices = MBB2IdxMap[MBB->getNumber()]; |
| 470 | mbbIndices.first = mbbIndices.first.scale(factor); |
| 471 | mbbIndices.second = mbbIndices.second.scale(factor); |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 472 | Idx2MBBMap.push_back(std::make_pair(mbbIndices.first, MBB)); |
| 473 | } |
| 474 | std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare()); |
| 475 | |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 476 | // Scale terminator gaps. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 477 | for (DenseMap<MachineBasicBlock*, MachineInstrIndex>::iterator |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 478 | TGI = terminatorGaps.begin(), TGE = terminatorGaps.end(); |
| 479 | TGI != TGE; ++TGI) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 480 | terminatorGaps[TGI->first] = TGI->second.scale(factor); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 481 | } |
| 482 | |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 483 | // Scale the intervals. |
| 484 | for (iterator LI = begin(), LE = end(); LI != LE; ++LI) { |
| 485 | LI->second->scaleNumbering(factor); |
| 486 | } |
| 487 | |
| 488 | // Scale MachineInstrs. |
| 489 | Mi2IndexMap oldmi2iMap = mi2iMap_; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 490 | MachineInstrIndex highestSlot; |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 491 | for (Mi2IndexMap::iterator MI = oldmi2iMap.begin(), ME = oldmi2iMap.end(); |
| 492 | MI != ME; ++MI) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 493 | MachineInstrIndex newSlot = MI->second.scale(factor); |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 494 | mi2iMap_[MI->first] = newSlot; |
| 495 | highestSlot = std::max(highestSlot, newSlot); |
| 496 | } |
| 497 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 498 | unsigned highestVIndex = highestSlot.getVecIndex(); |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 499 | i2miMap_.clear(); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 500 | i2miMap_.resize(highestVIndex + 1); |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 501 | for (Mi2IndexMap::iterator MI = mi2iMap_.begin(), ME = mi2iMap_.end(); |
| 502 | MI != ME; ++MI) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 503 | i2miMap_[MI->second.getVecIndex()] = const_cast<MachineInstr *>(MI->first); |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 504 | } |
| 505 | |
| 506 | } |
| 507 | |
| 508 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 509 | /// runOnMachineFunction - Register allocate the whole function |
| 510 | /// |
| 511 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
| 512 | mf_ = &fn; |
| 513 | mri_ = &mf_->getRegInfo(); |
| 514 | tm_ = &fn.getTarget(); |
| 515 | tri_ = tm_->getRegisterInfo(); |
| 516 | tii_ = tm_->getInstrInfo(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 517 | aa_ = &getAnalysis<AliasAnalysis>(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 518 | lv_ = &getAnalysis<LiveVariables>(); |
| 519 | allocatableRegs_ = tri_->getAllocatableSet(fn); |
| 520 | |
Evan Cheng | 2578ba2 | 2009-07-01 01:59:31 +0000 | [diff] [blame] | 521 | processImplicitDefs(); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 522 | computeNumbering(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 523 | computeIntervals(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 524 | performEarlyCoalescing(); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 525 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 526 | numIntervals += getNumIntervals(); |
| 527 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 528 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 529 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 530 | } |
| 531 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 532 | /// print - Implement the dump method. |
Chris Lattner | 45cfe54 | 2009-08-23 06:03:38 +0000 | [diff] [blame] | 533 | void LiveIntervals::print(raw_ostream &OS, const Module* ) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 534 | OS << "********** INTERVALS **********\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 535 | for (const_iterator I = begin(), E = end(); I != E; ++I) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 536 | I->second->print(OS, tri_); |
| 537 | OS << "\n"; |
Chris Lattner | 8e7a709 | 2005-07-27 23:03:38 +0000 | [diff] [blame] | 538 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 539 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 540 | printInstrs(OS); |
| 541 | } |
| 542 | |
| 543 | void LiveIntervals::printInstrs(raw_ostream &OS) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 544 | OS << "********** MACHINEINSTRS **********\n"; |
| 545 | |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 546 | for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end(); |
| 547 | mbbi != mbbe; ++mbbi) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 548 | OS << ((Value*)mbbi->getBasicBlock())->getName() << ":\n"; |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 549 | for (MachineBasicBlock::iterator mii = mbbi->begin(), |
| 550 | mie = mbbi->end(); mii != mie; ++mii) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 551 | OS << getInstructionIndex(mii) << '\t' << *mii; |
Chris Lattner | 3380d5c | 2009-07-21 21:12:58 +0000 | [diff] [blame] | 552 | } |
| 553 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 554 | } |
| 555 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 556 | void LiveIntervals::dumpInstrs() const { |
| 557 | printInstrs(errs()); |
| 558 | } |
| 559 | |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 560 | /// conflictsWithPhysRegDef - Returns true if the specified register |
| 561 | /// is defined during the duration of the specified interval. |
| 562 | bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li, |
| 563 | VirtRegMap &vrm, unsigned reg) { |
| 564 | for (LiveInterval::Ranges::const_iterator |
| 565 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 566 | for (MachineInstrIndex index = getBaseIndex(I->start), |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 567 | end = getNextIndex(getBaseIndex(getPrevSlot(I->end))); index != end; |
| 568 | index = getNextIndex(index)) { |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 569 | // skip deleted instructions |
| 570 | while (index != end && !getInstructionFromIndex(index)) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 571 | index = getNextIndex(index); |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 572 | if (index == end) break; |
| 573 | |
| 574 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 575 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 576 | if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 577 | if (SrcReg == li.reg || DstReg == li.reg) |
| 578 | continue; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 579 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 580 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 581 | if (!mop.isReg()) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 582 | continue; |
| 583 | unsigned PhysReg = mop.getReg(); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 584 | if (PhysReg == 0 || PhysReg == li.reg) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 585 | continue; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 586 | if (TargetRegisterInfo::isVirtualRegister(PhysReg)) { |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 587 | if (!vrm.hasPhys(PhysReg)) |
| 588 | continue; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 589 | PhysReg = vrm.getPhys(PhysReg); |
Evan Cheng | 5d44626 | 2007-11-15 08:13:29 +0000 | [diff] [blame] | 590 | } |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 591 | if (PhysReg && tri_->regsOverlap(PhysReg, reg)) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 592 | return true; |
| 593 | } |
| 594 | } |
| 595 | } |
| 596 | |
| 597 | return false; |
| 598 | } |
| 599 | |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 600 | /// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except |
| 601 | /// it can check use as well. |
| 602 | bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li, |
| 603 | unsigned Reg, bool CheckUse, |
| 604 | SmallPtrSet<MachineInstr*,32> &JoinedCopies) { |
| 605 | for (LiveInterval::Ranges::const_iterator |
| 606 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 607 | for (MachineInstrIndex index = getBaseIndex(I->start), |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 608 | end = getNextIndex(getBaseIndex(getPrevSlot(I->end))); index != end; |
| 609 | index = getNextIndex(index)) { |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 610 | // Skip deleted instructions. |
| 611 | MachineInstr *MI = 0; |
| 612 | while (index != end) { |
| 613 | MI = getInstructionFromIndex(index); |
| 614 | if (MI) |
| 615 | break; |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 616 | index = getNextIndex(index); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 617 | } |
| 618 | if (index == end) break; |
| 619 | |
| 620 | if (JoinedCopies.count(MI)) |
| 621 | continue; |
| 622 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 623 | MachineOperand& MO = MI->getOperand(i); |
| 624 | if (!MO.isReg()) |
| 625 | continue; |
| 626 | if (MO.isUse() && !CheckUse) |
| 627 | continue; |
| 628 | unsigned PhysReg = MO.getReg(); |
| 629 | if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg)) |
| 630 | continue; |
| 631 | if (tri_->isSubRegister(Reg, PhysReg)) |
| 632 | return true; |
| 633 | } |
| 634 | } |
| 635 | } |
| 636 | |
| 637 | return false; |
| 638 | } |
| 639 | |
| 640 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 641 | static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 642 | if (TargetRegisterInfo::isPhysicalRegister(reg)) |
Daniel Dunbar | 3f0e830 | 2009-07-24 09:53:24 +0000 | [diff] [blame] | 643 | errs() << tri_->getName(reg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 644 | else |
Daniel Dunbar | 3f0e830 | 2009-07-24 09:53:24 +0000 | [diff] [blame] | 645 | errs() << "%reg" << reg; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 646 | } |
| 647 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 648 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 649 | MachineBasicBlock::iterator mi, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 650 | MachineInstrIndex MIIdx, |
| 651 | MachineOperand& MO, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 652 | unsigned MOIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 653 | LiveInterval &interval) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 654 | DEBUG({ |
| 655 | errs() << "\t\tregister: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 656 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 657 | }); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 658 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 659 | // Virtual registers may be defined multiple times (due to phi |
| 660 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 661 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 662 | // time we see a vreg. |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 663 | LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 664 | if (interval.empty()) { |
| 665 | // Get the Idx of the defining instructions. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 666 | MachineInstrIndex defIndex = getDefIndex(MIIdx); |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 667 | // Earlyclobbers move back one. |
| 668 | if (MO.isEarlyClobber()) |
| 669 | defIndex = getUseIndex(MIIdx); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 670 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 671 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 672 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 673 | if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 674 | mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 675 | mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 676 | tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 677 | CopyMI = mi; |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 678 | // Earlyclobbers move back one. |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 679 | ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 680 | |
| 681 | assert(ValNo->id == 0 && "First value in interval is not 0?"); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 682 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 683 | // Loop over all of the blocks that the vreg is defined in. There are |
| 684 | // two cases we have to handle here. The most common case is a vreg |
| 685 | // whose lifetime is contained within a basic block. In this case there |
| 686 | // will be a single kill, in MBB, which comes after the definition. |
| 687 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 688 | // FIXME: what about dead vars? |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 689 | MachineInstrIndex killIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 690 | if (vi.Kills[0] != mi) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 691 | killIdx = getNextSlot(getUseIndex(getInstructionIndex(vi.Kills[0]))); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 692 | else |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 693 | killIdx = getNextSlot(defIndex); |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 694 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 695 | // If the kill happens after the definition, we have an intra-block |
| 696 | // live range. |
| 697 | if (killIdx > defIndex) { |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 698 | assert(vi.AliveBlocks.empty() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 699 | "Shouldn't be alive across any blocks!"); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 700 | LiveRange LR(defIndex, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 701 | interval.addRange(LR); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 702 | DEBUG(errs() << " +" << LR << "\n"); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 703 | ValNo->addKill(killIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 704 | return; |
| 705 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 706 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 707 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 708 | // The other case we handle is when a virtual register lives to the end |
| 709 | // of the defining block, potentially live across some blocks, then is |
| 710 | // live into some number of blocks, but gets killed. Start by adding a |
| 711 | // range that goes from this definition to the end of the defining block. |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 712 | LiveRange NewLR(defIndex, getNextSlot(getMBBEndIdx(mbb)), ValNo); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 713 | DEBUG(errs() << " +" << NewLR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 714 | interval.addRange(NewLR); |
| 715 | |
| 716 | // Iterate over all of the blocks that the variable is completely |
| 717 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 718 | // live interval. |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 719 | for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(), |
| 720 | E = vi.AliveBlocks.end(); I != E; ++I) { |
| 721 | LiveRange LR(getMBBStartIdx(*I), |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 722 | getNextSlot(getMBBEndIdx(*I)), // MBB ends at -1. |
Dan Gohman | 4a829ec | 2008-11-13 16:31:27 +0000 | [diff] [blame] | 723 | ValNo); |
| 724 | interval.addRange(LR); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 725 | DEBUG(errs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 726 | } |
| 727 | |
| 728 | // Finally, this virtual register is live from the start of any killing |
| 729 | // block to the 'use' slot of the killing instruction. |
| 730 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 731 | MachineInstr *Kill = vi.Kills[i]; |
Evan Cheng | 2173111 | 2009-09-12 02:01:07 +0000 | [diff] [blame] | 732 | MachineInstrIndex killIdx = |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 733 | getNextSlot(getUseIndex(getInstructionIndex(Kill))); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 734 | LiveRange LR(getMBBStartIdx(Kill->getParent()), |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 735 | killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 736 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 737 | ValNo->addKill(killIdx); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 738 | DEBUG(errs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 739 | } |
| 740 | |
| 741 | } else { |
| 742 | // If this is the second time we see a virtual register definition, it |
| 743 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 744 | // the result of two address elimination, then the vreg is one of the |
| 745 | // def-and-use register operand. |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 746 | if (mi->isRegTiedToUseOperand(MOIdx)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 747 | // If this is a two-address definition, then we have already processed |
| 748 | // the live range. The only problem is that we didn't realize there |
| 749 | // are actually two values in the live interval. Because of this we |
| 750 | // need to take the LiveRegion that defines this register and split it |
| 751 | // into two values. |
Evan Cheng | a07cec9 | 2008-01-10 08:22:10 +0000 | [diff] [blame] | 752 | assert(interval.containsOneValue()); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 753 | MachineInstrIndex DefIndex = getDefIndex(interval.getValNumInfo(0)->def); |
| 754 | MachineInstrIndex RedefIndex = getDefIndex(MIIdx); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 755 | if (MO.isEarlyClobber()) |
| 756 | RedefIndex = getUseIndex(MIIdx); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 757 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 758 | const LiveRange *OldLR = |
| 759 | interval.getLiveRangeContaining(getPrevSlot(RedefIndex)); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 760 | VNInfo *OldValNo = OldLR->valno; |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 761 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 762 | // Delete the initial value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 763 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 764 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 765 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 766 | // Two-address vregs should always only be redefined once. This means |
| 767 | // that at this point, there should be exactly one value number in it. |
| 768 | assert(interval.containsOneValue() && "Unexpected 2-addr liveint!"); |
| 769 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 770 | // The new value number (#1) is defined by the instruction we claimed |
| 771 | // defined value #0. |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 772 | VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(), |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 773 | false, // update at * |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 774 | VNInfoAllocator); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 775 | ValNo->setFlags(OldValNo->getFlags()); // * <- updating here |
| 776 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 777 | // Value#0 is now defined by the 2-addr instruction. |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 778 | OldValNo->def = RedefIndex; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 779 | OldValNo->setCopy(0); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 780 | if (MO.isEarlyClobber()) |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 781 | OldValNo->setHasRedefByEC(true); |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 782 | |
| 783 | // Add the new live interval which replaces the range for the input copy. |
| 784 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 785 | DEBUG(errs() << " replace range with " << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 786 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 787 | ValNo->addKill(RedefIndex); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 788 | |
| 789 | // If this redefinition is dead, we need to add a dummy unit live |
| 790 | // range covering the def slot. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 791 | if (MO.isDead()) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 792 | interval.addRange( |
| 793 | LiveRange(RedefIndex, getNextSlot(RedefIndex), OldValNo)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 794 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 795 | DEBUG({ |
| 796 | errs() << " RESULT: "; |
| 797 | interval.print(errs(), tri_); |
| 798 | }); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 799 | } else { |
| 800 | // Otherwise, this must be because of phi elimination. If this is the |
| 801 | // first redefinition of the vreg that we have seen, go back and change |
| 802 | // the live range in the PHI block to be a different value number. |
| 803 | if (interval.containsOneValue()) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 804 | // Remove the old range that we now know has an incorrect number. |
Evan Cheng | f3bb2e6 | 2007-09-05 21:46:51 +0000 | [diff] [blame] | 805 | VNInfo *VNI = interval.getValNumInfo(0); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 806 | MachineInstr *Killer = vi.Kills[0]; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 807 | phiJoinCopies.push_back(Killer); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 808 | MachineInstrIndex Start = getMBBStartIdx(Killer->getParent()); |
Evan Cheng | 2173111 | 2009-09-12 02:01:07 +0000 | [diff] [blame] | 809 | MachineInstrIndex End = |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 810 | getNextSlot(getUseIndex(getInstructionIndex(Killer))); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 811 | DEBUG({ |
| 812 | errs() << " Removing [" << Start << "," << End << "] from: "; |
| 813 | interval.print(errs(), tri_); |
| 814 | errs() << "\n"; |
| 815 | }); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 816 | interval.removeRange(Start, End); |
| 817 | assert(interval.ranges.size() == 1 && |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 818 | "Newly discovered PHI interval has >1 ranges."); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 819 | MachineBasicBlock *killMBB = getMBBFromIndex(interval.endIndex()); |
| 820 | VNI->addKill(terminatorGaps[killMBB]); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 821 | VNI->setHasPHIKill(true); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 822 | DEBUG({ |
| 823 | errs() << " RESULT: "; |
| 824 | interval.print(errs(), tri_); |
| 825 | }); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 826 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 827 | // Replace the interval with one of a NEW value number. Note that this |
| 828 | // value number isn't actually defined by an instruction, weird huh? :) |
Lang Hames | 10382fb | 2009-06-19 02:17:53 +0000 | [diff] [blame] | 829 | LiveRange LR(Start, End, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 830 | interval.getNextValue(MachineInstrIndex(mbb->getNumber()), |
| 831 | 0, false, VNInfoAllocator)); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 832 | LR.valno->setIsPHIDef(true); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 833 | DEBUG(errs() << " replace range with " << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 834 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 835 | LR.valno->addKill(End); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 836 | DEBUG({ |
| 837 | errs() << " RESULT: "; |
| 838 | interval.print(errs(), tri_); |
| 839 | }); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 840 | } |
| 841 | |
| 842 | // In the case of PHI elimination, each variable definition is only |
| 843 | // live until the end of the block. We've already taken care of the |
| 844 | // rest of the live range. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 845 | MachineInstrIndex defIndex = getDefIndex(MIIdx); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 846 | if (MO.isEarlyClobber()) |
| 847 | defIndex = getUseIndex(MIIdx); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 848 | |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 849 | VNInfo *ValNo; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 850 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 851 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 852 | if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 853 | mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 854 | mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 855 | tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 856 | CopyMI = mi; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 857 | ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator); |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 858 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 859 | MachineInstrIndex killIndex = getNextSlot(getMBBEndIdx(mbb)); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 860 | LiveRange LR(defIndex, killIndex, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 861 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 862 | ValNo->addKill(terminatorGaps[mbb]); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 863 | ValNo->setHasPHIKill(true); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 864 | DEBUG(errs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 865 | } |
| 866 | } |
| 867 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 868 | DEBUG(errs() << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 869 | } |
| 870 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 871 | void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 872 | MachineBasicBlock::iterator mi, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 873 | MachineInstrIndex MIIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 874 | MachineOperand& MO, |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 875 | LiveInterval &interval, |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 876 | MachineInstr *CopyMI) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 877 | // A physical register cannot be live across basic block, so its |
| 878 | // lifetime must end somewhere in its defining basic block. |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 879 | DEBUG({ |
| 880 | errs() << "\t\tregister: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 881 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 882 | }); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 883 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 884 | MachineInstrIndex baseIndex = MIIdx; |
| 885 | MachineInstrIndex start = getDefIndex(baseIndex); |
Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 886 | // Earlyclobbers move back one. |
| 887 | if (MO.isEarlyClobber()) |
| 888 | start = getUseIndex(MIIdx); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 889 | MachineInstrIndex end = start; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 890 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 891 | // If it is not used after definition, it is considered dead at |
| 892 | // the instruction defining it. Hence its interval is: |
| 893 | // [defSlot(def), defSlot(def)+1) |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 894 | if (MO.isDead()) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 895 | DEBUG(errs() << " dead"); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 896 | end = getNextSlot(start); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 897 | goto exit; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 898 | } |
| 899 | |
| 900 | // If it is not dead on definition, it must be killed by a |
| 901 | // subsequent instruction. Hence its interval is: |
| 902 | // [defSlot(def), useSlot(kill)+1) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 903 | baseIndex = getNextIndex(baseIndex); |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 904 | while (++mi != MBB->end()) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 905 | while (baseIndex.getVecIndex() < i2miMap_.size() && |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 906 | getInstructionFromIndex(baseIndex) == 0) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 907 | baseIndex = getNextIndex(baseIndex); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 908 | if (mi->killsRegister(interval.reg, tri_)) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 909 | DEBUG(errs() << " killed"); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 910 | end = getNextSlot(getUseIndex(baseIndex)); |
Chris Lattner | ab4b66d | 2005-08-23 22:51:41 +0000 | [diff] [blame] | 911 | goto exit; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 912 | } else { |
| 913 | int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_); |
| 914 | if (DefIdx != -1) { |
| 915 | if (mi->isRegTiedToUseOperand(DefIdx)) { |
| 916 | // Two-address instruction. |
| 917 | end = getDefIndex(baseIndex); |
| 918 | if (mi->getOperand(DefIdx).isEarlyClobber()) |
| 919 | end = getUseIndex(baseIndex); |
| 920 | } else { |
| 921 | // Another instruction redefines the register before it is ever read. |
| 922 | // Then the register is essentially dead at the instruction that defines |
| 923 | // it. Hence its interval is: |
| 924 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 925 | DEBUG(errs() << " dead"); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 926 | end = getNextSlot(start); |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 927 | } |
| 928 | goto exit; |
| 929 | } |
Alkis Evlogimenos | af25473 | 2004-01-13 22:26:14 +0000 | [diff] [blame] | 930 | } |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 931 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 932 | baseIndex = getNextIndex(baseIndex); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 933 | } |
Chris Lattner | 5ab6f5f | 2005-09-02 00:20:32 +0000 | [diff] [blame] | 934 | |
| 935 | // The only case we should have a dead physreg here without a killing or |
| 936 | // instruction where we know it's dead is if it is live-in to the function |
Evan Cheng | d521bc9 | 2009-04-27 17:36:47 +0000 | [diff] [blame] | 937 | // and never used. Another possible case is the implicit use of the |
| 938 | // physical register has been deleted by two-address pass. |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 939 | end = getNextSlot(start); |
Alkis Evlogimenos | 02ba13c | 2004-01-31 23:13:30 +0000 | [diff] [blame] | 940 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 941 | exit: |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 942 | assert(start < end && "did not find end of interval?"); |
Chris Lattner | f768bba | 2005-03-09 23:05:19 +0000 | [diff] [blame] | 943 | |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 944 | // Already exists? Extend old live interval. |
| 945 | LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start); |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 946 | bool Extend = OldLR != interval.end(); |
| 947 | VNInfo *ValNo = Extend |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 948 | ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator); |
Evan Cheng | 5379f41 | 2008-12-19 20:58:01 +0000 | [diff] [blame] | 949 | if (MO.isEarlyClobber() && Extend) |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 950 | ValNo->setHasRedefByEC(true); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 951 | LiveRange LR(start, end, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 952 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 953 | LR.valno->addKill(end); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 954 | DEBUG(errs() << " +" << LR << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 955 | } |
| 956 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 957 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 958 | MachineBasicBlock::iterator MI, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 959 | MachineInstrIndex MIIdx, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 960 | MachineOperand& MO, |
| 961 | unsigned MOIdx) { |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 962 | if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 963 | handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 964 | getOrCreateInterval(MO.getReg())); |
| 965 | else if (allocatableRegs_[MO.getReg()]) { |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 966 | MachineInstr *CopyMI = NULL; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 967 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 968 | if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG || |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 969 | MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
Dan Gohman | 97121ba | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 970 | MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG || |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 971 | tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 972 | CopyMI = MI; |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 973 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 974 | getOrCreateInterval(MO.getReg()), CopyMI); |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 975 | // Def of a register also defines its sub-registers. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 976 | for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 977 | // If MI also modifies the sub-register explicitly, avoid processing it |
| 978 | // more than once. Do not pass in TRI here so it checks for exact match. |
| 979 | if (!MI->modifiesRegister(*AS)) |
Evan Cheng | c45288e | 2009-04-27 20:42:46 +0000 | [diff] [blame] | 980 | handlePhysicalRegisterDef(MBB, MI, MIIdx, MO, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 981 | getOrCreateInterval(*AS), 0); |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 982 | } |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 983 | } |
| 984 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 985 | void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 986 | MachineInstrIndex MIIdx, |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 987 | LiveInterval &interval, bool isAlias) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 988 | DEBUG({ |
| 989 | errs() << "\t\tlivein register: "; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 990 | printRegName(interval.reg, tri_); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 991 | }); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 992 | |
| 993 | // Look for kills, if it reaches a def before it's killed, then it shouldn't |
| 994 | // be considered a livein. |
| 995 | MachineBasicBlock::iterator mi = MBB->begin(); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 996 | MachineInstrIndex baseIndex = MIIdx; |
| 997 | MachineInstrIndex start = baseIndex; |
| 998 | while (baseIndex.getVecIndex() < i2miMap_.size() && |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 999 | getInstructionFromIndex(baseIndex) == 0) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1000 | baseIndex = getNextIndex(baseIndex); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1001 | MachineInstrIndex end = baseIndex; |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1002 | bool SeenDefUse = false; |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 1003 | |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1004 | while (mi != MBB->end()) { |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1005 | if (mi->killsRegister(interval.reg, tri_)) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1006 | DEBUG(errs() << " killed"); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1007 | end = getNextSlot(getUseIndex(baseIndex)); |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1008 | SeenDefUse = true; |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 1009 | break; |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1010 | } else if (mi->modifiesRegister(interval.reg, tri_)) { |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1011 | // Another instruction redefines the register before it is ever read. |
| 1012 | // Then the register is essentially dead at the instruction that defines |
| 1013 | // it. Hence its interval is: |
| 1014 | // [defSlot(def), defSlot(def)+1) |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1015 | DEBUG(errs() << " dead"); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1016 | end = getNextSlot(getDefIndex(start)); |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1017 | SeenDefUse = true; |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 1018 | break; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1019 | } |
| 1020 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1021 | baseIndex = getNextIndex(baseIndex); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1022 | ++mi; |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1023 | if (mi != MBB->end()) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1024 | while (baseIndex.getVecIndex() < i2miMap_.size() && |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1025 | getInstructionFromIndex(baseIndex) == 0) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1026 | baseIndex = getNextIndex(baseIndex); |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1027 | } |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1028 | } |
| 1029 | |
Evan Cheng | 75611fb | 2007-06-27 01:16:36 +0000 | [diff] [blame] | 1030 | // Live-in register might not be used at all. |
Evan Cheng | 0076c61 | 2009-03-05 03:34:26 +0000 | [diff] [blame] | 1031 | if (!SeenDefUse) { |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 1032 | if (isAlias) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1033 | DEBUG(errs() << " dead"); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1034 | end = getNextSlot(getDefIndex(MIIdx)); |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 1035 | } else { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1036 | DEBUG(errs() << " live through"); |
Evan Cheng | 292da94 | 2007-06-27 18:47:28 +0000 | [diff] [blame] | 1037 | end = baseIndex; |
| 1038 | } |
Evan Cheng | 24a3cc4 | 2007-04-25 07:30:23 +0000 | [diff] [blame] | 1039 | } |
| 1040 | |
Lang Hames | 10382fb | 2009-06-19 02:17:53 +0000 | [diff] [blame] | 1041 | VNInfo *vni = |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1042 | interval.getNextValue(MachineInstrIndex(MBB->getNumber()), |
| 1043 | 0, false, VNInfoAllocator); |
Lang Hames | d21c316 | 2009-06-18 22:01:47 +0000 | [diff] [blame] | 1044 | vni->setIsPHIDef(true); |
| 1045 | LiveRange LR(start, end, vni); |
| 1046 | |
Jim Laskey | 9b25b8c | 2007-02-21 22:41:17 +0000 | [diff] [blame] | 1047 | interval.addRange(LR); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1048 | LR.valno->addKill(end); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1049 | DEBUG(errs() << " +" << LR << '\n'); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1050 | } |
| 1051 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1052 | bool |
| 1053 | LiveIntervals::isProfitableToCoalesce(LiveInterval &DstInt, LiveInterval &SrcInt, |
| 1054 | SmallVector<MachineInstr*,16> &IdentCopies, |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame^] | 1055 | SmallVector<MachineInstr*,16> &OtherCopies) { |
| 1056 | bool HaveConflict = false; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1057 | unsigned NumIdent = 0; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1058 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(SrcInt.reg), |
| 1059 | re = mri_->reg_end(); ri != re; ++ri) { |
| 1060 | MachineOperand &O = ri.getOperand(); |
| 1061 | if (!O.isDef()) |
| 1062 | continue; |
| 1063 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1064 | MachineInstr *MI = &*ri; |
| 1065 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
| 1066 | if (!tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame^] | 1067 | return false; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1068 | if (SrcReg != DstInt.reg) { |
| 1069 | OtherCopies.push_back(MI); |
| 1070 | HaveConflict |= DstInt.liveAt(getInstructionIndex(MI)); |
| 1071 | } else { |
| 1072 | IdentCopies.push_back(MI); |
| 1073 | ++NumIdent; |
| 1074 | } |
| 1075 | } |
| 1076 | |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame^] | 1077 | if (!HaveConflict) |
| 1078 | return false; // Let coalescer handle it |
| 1079 | return IdentCopies.size() > OtherCopies.size(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1080 | } |
| 1081 | |
| 1082 | void LiveIntervals::performEarlyCoalescing() { |
| 1083 | if (!EarlyCoalescing) |
| 1084 | return; |
| 1085 | |
| 1086 | /// Perform early coalescing: eliminate copies which feed into phi joins |
| 1087 | /// and whose sources are defined by the phi joins. |
| 1088 | for (unsigned i = 0, e = phiJoinCopies.size(); i != e; ++i) { |
| 1089 | MachineInstr *Join = phiJoinCopies[i]; |
| 1090 | if (CoalescingLimit != -1 && (int)numCoalescing == CoalescingLimit) |
| 1091 | break; |
| 1092 | |
| 1093 | unsigned PHISrc, PHIDst, SrcSubReg, DstSubReg; |
| 1094 | bool isMove= tii_->isMoveInstr(*Join, PHISrc, PHIDst, SrcSubReg, DstSubReg); |
| 1095 | #ifndef NDEBUG |
| 1096 | assert(isMove && "PHI join instruction must be a move!"); |
| 1097 | #else |
| 1098 | isMove = isMove; |
| 1099 | #endif |
| 1100 | |
| 1101 | LiveInterval &DstInt = getInterval(PHIDst); |
| 1102 | LiveInterval &SrcInt = getInterval(PHISrc); |
| 1103 | SmallVector<MachineInstr*, 16> IdentCopies; |
| 1104 | SmallVector<MachineInstr*, 16> OtherCopies; |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame^] | 1105 | if (!isProfitableToCoalesce(DstInt, SrcInt, IdentCopies, OtherCopies)) |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1106 | continue; |
| 1107 | |
| 1108 | DEBUG(errs() << "PHI Join: " << *Join); |
| 1109 | assert(DstInt.containsOneValue() && "PHI join should have just one val#!"); |
| 1110 | VNInfo *VNI = DstInt.getValNumInfo(0); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1111 | |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame^] | 1112 | // Change the non-identity copies to directly target the phi destination. |
| 1113 | for (unsigned i = 0, e = OtherCopies.size(); i != e; ++i) { |
| 1114 | MachineInstr *PHICopy = OtherCopies[i]; |
| 1115 | DEBUG(errs() << "Moving: " << *PHICopy); |
| 1116 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1117 | MachineInstrIndex MIIndex = getInstructionIndex(PHICopy); |
| 1118 | MachineInstrIndex DefIndex = getDefIndex(MIIndex); |
| 1119 | LiveRange *SLR = SrcInt.getLiveRangeContaining(DefIndex); |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame^] | 1120 | MachineInstrIndex StartIndex = SLR->start; |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1121 | MachineInstrIndex EndIndex = SLR->end; |
| 1122 | |
| 1123 | // Delete val# defined by the now identity copy and add the range from |
| 1124 | // beginning of the mbb to the end of the range. |
| 1125 | SrcInt.removeValNo(SLR->valno); |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame^] | 1126 | DEBUG(errs() << " added range [" << StartIndex << ',' |
| 1127 | << EndIndex << "] to reg" << DstInt.reg << '\n'); |
| 1128 | if (DstInt.liveAt(StartIndex)) |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1129 | DstInt.removeRange(StartIndex, EndIndex); |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame^] | 1130 | VNInfo *NewVNI = DstInt.getNextValue(DefIndex, PHICopy, true, |
| 1131 | VNInfoAllocator); |
| 1132 | NewVNI->setHasPHIKill(true); |
| 1133 | DstInt.addRange(LiveRange(StartIndex, EndIndex, NewVNI)); |
| 1134 | for (unsigned j = 0, ee = PHICopy->getNumOperands(); j != ee; ++j) { |
| 1135 | MachineOperand &MO = PHICopy->getOperand(j); |
| 1136 | if (!MO.isReg() || MO.getReg() != PHISrc) |
| 1137 | continue; |
| 1138 | MO.setReg(PHIDst); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1139 | } |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame^] | 1140 | } |
| 1141 | |
| 1142 | // Now let's eliminate all the would-be identity copies. |
| 1143 | for (unsigned i = 0, e = IdentCopies.size(); i != e; ++i) { |
| 1144 | MachineInstr *PHICopy = IdentCopies[i]; |
| 1145 | DEBUG(errs() << "Coalescing: " << *PHICopy); |
| 1146 | |
| 1147 | MachineInstrIndex MIIndex = getInstructionIndex(PHICopy); |
| 1148 | MachineInstrIndex DefIndex = getDefIndex(MIIndex); |
| 1149 | LiveRange *SLR = SrcInt.getLiveRangeContaining(DefIndex); |
| 1150 | MachineInstrIndex StartIndex = SLR->start; |
| 1151 | MachineInstrIndex EndIndex = SLR->end; |
| 1152 | |
| 1153 | // Delete val# defined by the now identity copy and add the range from |
| 1154 | // beginning of the mbb to the end of the range. |
| 1155 | SrcInt.removeValNo(SLR->valno); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1156 | RemoveMachineInstrFromMaps(PHICopy); |
| 1157 | PHICopy->eraseFromParent(); |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame^] | 1158 | DEBUG(errs() << " added range [" << StartIndex << ',' |
| 1159 | << EndIndex << "] to reg" << DstInt.reg << '\n'); |
| 1160 | DstInt.addRange(LiveRange(StartIndex, EndIndex, VNI)); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1161 | } |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1162 | |
Evan Cheng | 3f85549 | 2009-09-15 06:45:16 +0000 | [diff] [blame^] | 1163 | // Remove the phi join and update the phi block liveness. |
| 1164 | MachineInstrIndex MIIndex = getInstructionIndex(Join); |
| 1165 | MachineInstrIndex UseIndex = getUseIndex(MIIndex); |
| 1166 | MachineInstrIndex DefIndex = getDefIndex(MIIndex); |
| 1167 | LiveRange *SLR = SrcInt.getLiveRangeContaining(UseIndex); |
| 1168 | LiveRange *DLR = DstInt.getLiveRangeContaining(DefIndex); |
| 1169 | DLR->valno->setCopy(0); |
| 1170 | DLR->valno->setIsDefAccurate(false); |
| 1171 | DstInt.addRange(LiveRange(SLR->start, SLR->end, DLR->valno)); |
| 1172 | SrcInt.removeRange(SLR->start, SLR->end); |
| 1173 | assert(SrcInt.empty()); |
| 1174 | removeInterval(PHISrc); |
| 1175 | RemoveMachineInstrFromMaps(Join); |
| 1176 | Join->eraseFromParent(); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 1177 | |
| 1178 | ++numCoalescing; |
| 1179 | } |
| 1180 | } |
| 1181 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1182 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 1183 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 1184 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1185 | /// which a variable is live |
Dale Johannesen | 91aac10 | 2008-09-17 21:13:11 +0000 | [diff] [blame] | 1186 | void LiveIntervals::computeIntervals() { |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 1187 | DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n" |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1188 | << "********** Function: " |
| 1189 | << ((Value*)mf_->getFunction())->getName() << '\n'); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1190 | |
| 1191 | SmallVector<unsigned, 8> UndefUses; |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 1192 | for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end(); |
| 1193 | MBBI != E; ++MBBI) { |
| 1194 | MachineBasicBlock *MBB = MBBI; |
Owen Anderson | 134eb73 | 2008-09-21 20:43:24 +0000 | [diff] [blame] | 1195 | // Track the index of the current machine instr. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1196 | MachineInstrIndex MIIndex = getMBBStartIdx(MBB); |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 1197 | DEBUG(errs() << ((Value*)MBB->getBasicBlock())->getName() << ":\n"); |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 1198 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 1199 | MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
Evan Cheng | 0c9f92e | 2007-02-13 01:30:55 +0000 | [diff] [blame] | 1200 | |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 1201 | // Create intervals for live-ins to this BB first. |
| 1202 | for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(), |
| 1203 | LE = MBB->livein_end(); LI != LE; ++LI) { |
| 1204 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI)); |
| 1205 | // Multiple live-ins can alias the same register. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1206 | for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS) |
Dan Gohman | cb406c2 | 2007-10-03 19:26:29 +0000 | [diff] [blame] | 1207 | if (!hasInterval(*AS)) |
| 1208 | handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS), |
| 1209 | true); |
Chris Lattner | dffb2e8 | 2006-09-04 18:27:40 +0000 | [diff] [blame] | 1210 | } |
| 1211 | |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 1212 | // Skip over empty initial indices. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1213 | while (MIIndex.getVecIndex() < i2miMap_.size() && |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 1214 | getInstructionFromIndex(MIIndex) == 0) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1215 | MIIndex = getNextIndex(MIIndex); |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 1216 | |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 1217 | for (; MI != miEnd; ++MI) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1218 | DEBUG(errs() << MIIndex << "\t" << *MI); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1219 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 1220 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 1221 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 1222 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1223 | if (!MO.isReg() || !MO.getReg()) |
| 1224 | continue; |
| 1225 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1226 | // handle register defs - build intervals |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1227 | if (MO.isDef()) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 1228 | handleRegisterDef(MBB, MI, MIIndex, MO, i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1229 | else if (MO.isUndef()) |
| 1230 | UndefUses.push_back(MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1231 | } |
Evan Cheng | 99fe34b | 2008-10-18 05:18:55 +0000 | [diff] [blame] | 1232 | |
| 1233 | // Skip over the empty slots after each instruction. |
| 1234 | unsigned Slots = MI->getDesc().getNumDefs(); |
| 1235 | if (Slots == 0) |
| 1236 | Slots = 1; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1237 | |
| 1238 | while (Slots--) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1239 | MIIndex = getNextIndex(MIIndex); |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 1240 | |
| 1241 | // Skip over empty indices. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1242 | while (MIIndex.getVecIndex() < i2miMap_.size() && |
Owen Anderson | 7fbad27 | 2008-07-23 21:37:49 +0000 | [diff] [blame] | 1243 | getInstructionFromIndex(MIIndex) == 0) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1244 | MIIndex = getNextIndex(MIIndex); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1245 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 1246 | } |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1247 | |
| 1248 | // Create empty intervals for registers defined by implicit_def's (except |
| 1249 | // for those implicit_def that define values which are liveout of their |
| 1250 | // blocks. |
| 1251 | for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) { |
| 1252 | unsigned UndefReg = UndefUses[i]; |
| 1253 | (void)getOrCreateInterval(UndefReg); |
| 1254 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1255 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 1256 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1257 | bool LiveIntervals::findLiveInMBBs( |
| 1258 | MachineInstrIndex Start, MachineInstrIndex End, |
Evan Cheng | a5bfc97 | 2007-10-17 06:53:44 +0000 | [diff] [blame] | 1259 | SmallVectorImpl<MachineBasicBlock*> &MBBs) const { |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 1260 | std::vector<IdxMBBPair>::const_iterator I = |
Evan Cheng | d0e32c5 | 2008-10-29 05:06:14 +0000 | [diff] [blame] | 1261 | std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start); |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 1262 | |
| 1263 | bool ResVal = false; |
| 1264 | while (I != Idx2MBBMap.end()) { |
Dan Gohman | 2ad8245 | 2008-11-26 05:50:31 +0000 | [diff] [blame] | 1265 | if (I->first >= End) |
Evan Cheng | 4ca980e | 2007-10-17 02:10:22 +0000 | [diff] [blame] | 1266 | break; |
| 1267 | MBBs.push_back(I->second); |
| 1268 | ResVal = true; |
| 1269 | ++I; |
| 1270 | } |
| 1271 | return ResVal; |
| 1272 | } |
| 1273 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1274 | bool LiveIntervals::findReachableMBBs( |
| 1275 | MachineInstrIndex Start, MachineInstrIndex End, |
Evan Cheng | d0e32c5 | 2008-10-29 05:06:14 +0000 | [diff] [blame] | 1276 | SmallVectorImpl<MachineBasicBlock*> &MBBs) const { |
| 1277 | std::vector<IdxMBBPair>::const_iterator I = |
| 1278 | std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start); |
| 1279 | |
| 1280 | bool ResVal = false; |
| 1281 | while (I != Idx2MBBMap.end()) { |
| 1282 | if (I->first > End) |
| 1283 | break; |
| 1284 | MachineBasicBlock *MBB = I->second; |
| 1285 | if (getMBBEndIdx(MBB) > End) |
| 1286 | break; |
| 1287 | for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(), |
| 1288 | SE = MBB->succ_end(); SI != SE; ++SI) |
| 1289 | MBBs.push_back(*SI); |
| 1290 | ResVal = true; |
| 1291 | ++I; |
| 1292 | } |
| 1293 | return ResVal; |
| 1294 | } |
| 1295 | |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 1296 | LiveInterval* LiveIntervals::createInterval(unsigned reg) { |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 1297 | float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F; |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 1298 | return new LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 1299 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1300 | |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 1301 | /// dupInterval - Duplicate a live interval. The caller is responsible for |
| 1302 | /// managing the allocated memory. |
| 1303 | LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) { |
| 1304 | LiveInterval *NewLI = createInterval(li->reg); |
Evan Cheng | 90f95f8 | 2009-06-14 20:22:55 +0000 | [diff] [blame] | 1305 | NewLI->Copy(*li, mri_, getVNInfoAllocator()); |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 1306 | return NewLI; |
| 1307 | } |
| 1308 | |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 1309 | /// getVNInfoSourceReg - Helper function that parses the specified VNInfo |
| 1310 | /// copy field and returns the source register that defines it. |
| 1311 | unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const { |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 1312 | if (!VNI->getCopy()) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 1313 | return 0; |
| 1314 | |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 1315 | if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) { |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 1316 | // If it's extracting out of a physical register, return the sub-register. |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 1317 | unsigned Reg = VNI->getCopy()->getOperand(1).getReg(); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 1318 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 1319 | Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm()); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 1320 | return Reg; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 1321 | } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG || |
| 1322 | VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) |
| 1323 | return VNI->getCopy()->getOperand(2).getReg(); |
Evan Cheng | 8f90b6e | 2009-01-07 02:08:57 +0000 | [diff] [blame] | 1324 | |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 1325 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; |
Lang Hames | 52c1afc | 2009-08-10 23:43:28 +0000 | [diff] [blame] | 1326 | if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg)) |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 1327 | return SrcReg; |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1328 | llvm_unreachable("Unrecognized copy instruction!"); |
Evan Cheng | c8d044e | 2008-02-15 18:24:29 +0000 | [diff] [blame] | 1329 | return 0; |
| 1330 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1331 | |
| 1332 | //===----------------------------------------------------------------------===// |
| 1333 | // Register allocator hooks. |
| 1334 | // |
| 1335 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1336 | /// getReMatImplicitUse - If the remat definition MI has one (for now, we only |
| 1337 | /// allow one) virtual register operand, then its uses are implicitly using |
| 1338 | /// the register. Returns the virtual register. |
| 1339 | unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li, |
| 1340 | MachineInstr *MI) const { |
| 1341 | unsigned RegOp = 0; |
| 1342 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1343 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1344 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1345 | continue; |
| 1346 | unsigned Reg = MO.getReg(); |
| 1347 | if (Reg == 0 || Reg == li.reg) |
| 1348 | continue; |
Chris Lattner | 1873d0c | 2009-06-27 04:06:41 +0000 | [diff] [blame] | 1349 | |
| 1350 | if (TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 1351 | !allocatableRegs_[Reg]) |
| 1352 | continue; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1353 | // FIXME: For now, only remat MI with at most one register operand. |
| 1354 | assert(!RegOp && |
| 1355 | "Can't rematerialize instruction with multiple register operand!"); |
| 1356 | RegOp = MO.getReg(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1357 | #ifndef NDEBUG |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1358 | break; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1359 | #endif |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1360 | } |
| 1361 | return RegOp; |
| 1362 | } |
| 1363 | |
| 1364 | /// isValNoAvailableAt - Return true if the val# of the specified interval |
| 1365 | /// which reaches the given instruction also reaches the specified use index. |
| 1366 | bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1367 | MachineInstrIndex UseIdx) const { |
| 1368 | MachineInstrIndex Index = getInstructionIndex(MI); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1369 | VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno; |
| 1370 | LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx); |
| 1371 | return UI != li.end() && UI->valno == ValNo; |
| 1372 | } |
| 1373 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1374 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 1375 | /// val# of the specified interval is re-materializable. |
| 1376 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1377 | const VNInfo *ValNo, MachineInstr *MI, |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1378 | SmallVectorImpl<LiveInterval*> &SpillIs, |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1379 | bool &isLoad) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1380 | if (DisableReMat) |
| 1381 | return false; |
| 1382 | |
Evan Cheng | 20ccded | 2008-03-15 00:19:36 +0000 | [diff] [blame] | 1383 | if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1384 | return true; |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 1385 | |
| 1386 | int FrameIdx = 0; |
| 1387 | if (tii_->isLoadFromStackSlot(MI, FrameIdx) && |
Evan Cheng | 249ded3 | 2008-02-23 03:38:34 +0000 | [diff] [blame] | 1388 | mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx)) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1389 | // FIXME: Let target specific isReallyTriviallyReMaterializable determines |
| 1390 | // this but remember this is not safe to fold into a two-address |
| 1391 | // instruction. |
Evan Cheng | 249ded3 | 2008-02-23 03:38:34 +0000 | [diff] [blame] | 1392 | // This is a load from fixed stack slot. It can be rematerialized. |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 1393 | return true; |
Evan Cheng | dd3465e | 2008-02-23 01:44:27 +0000 | [diff] [blame] | 1394 | |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1395 | // If the target-specific rules don't identify an instruction as |
| 1396 | // being trivially rematerializable, use some target-independent |
| 1397 | // rules. |
| 1398 | if (!MI->getDesc().isRematerializable() || |
| 1399 | !tii_->isTriviallyReMaterializable(MI)) { |
Dan Gohman | 4c8f870 | 2008-07-25 15:08:37 +0000 | [diff] [blame] | 1400 | if (!EnableAggressiveRemat) |
| 1401 | return false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1402 | |
Dan Gohman | 0471a79 | 2008-07-28 18:43:51 +0000 | [diff] [blame] | 1403 | // If the instruction accesses memory but the memoperands have been lost, |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1404 | // we can't analyze it. |
| 1405 | const TargetInstrDesc &TID = MI->getDesc(); |
| 1406 | if ((TID.mayLoad() || TID.mayStore()) && MI->memoperands_empty()) |
| 1407 | return false; |
| 1408 | |
| 1409 | // Avoid instructions obviously unsafe for remat. |
| 1410 | if (TID.hasUnmodeledSideEffects() || TID.isNotDuplicable()) |
| 1411 | return false; |
| 1412 | |
| 1413 | // If the instruction accesses memory and the memory could be non-constant, |
| 1414 | // assume the instruction is not rematerializable. |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1415 | for (std::list<MachineMemOperand>::const_iterator |
| 1416 | I = MI->memoperands_begin(), E = MI->memoperands_end(); I != E; ++I){ |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1417 | const MachineMemOperand &MMO = *I; |
| 1418 | if (MMO.isVolatile() || MMO.isStore()) |
| 1419 | return false; |
| 1420 | const Value *V = MMO.getValue(); |
| 1421 | if (!V) |
| 1422 | return false; |
| 1423 | if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) { |
| 1424 | if (!PSV->isConstant(mf_->getFrameInfo())) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1425 | return false; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1426 | } else if (!aa_->pointsToConstantMemory(V)) |
| 1427 | return false; |
| 1428 | } |
| 1429 | |
| 1430 | // If any of the registers accessed are non-constant, conservatively assume |
| 1431 | // the instruction is not rematerializable. |
| 1432 | unsigned ImpUse = 0; |
| 1433 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1434 | const MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1435 | if (MO.isReg()) { |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1436 | unsigned Reg = MO.getReg(); |
| 1437 | if (Reg == 0) |
| 1438 | continue; |
| 1439 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 1440 | return false; |
| 1441 | |
| 1442 | // Only allow one def, and that in the first operand. |
| 1443 | if (MO.isDef() != (i == 0)) |
| 1444 | return false; |
| 1445 | |
| 1446 | // Only allow constant-valued registers. |
| 1447 | bool IsLiveIn = mri_->isLiveIn(Reg); |
| 1448 | MachineRegisterInfo::def_iterator I = mri_->def_begin(Reg), |
| 1449 | E = mri_->def_end(); |
| 1450 | |
Dan Gohman | c93ced5b | 2008-12-08 04:53:23 +0000 | [diff] [blame] | 1451 | // For the def, it should be the only def of that register. |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1452 | if (MO.isDef() && (next(I) != E || IsLiveIn)) |
| 1453 | return false; |
| 1454 | |
| 1455 | if (MO.isUse()) { |
| 1456 | // Only allow one use other register use, as that's all the |
| 1457 | // remat mechanisms support currently. |
| 1458 | if (Reg != li.reg) { |
| 1459 | if (ImpUse == 0) |
| 1460 | ImpUse = Reg; |
| 1461 | else if (Reg != ImpUse) |
| 1462 | return false; |
| 1463 | } |
Dan Gohman | c93ced5b | 2008-12-08 04:53:23 +0000 | [diff] [blame] | 1464 | // For the use, there should be only one associated def. |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1465 | if (I != E && (next(I) != E || IsLiveIn)) |
| 1466 | return false; |
| 1467 | } |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1468 | } |
| 1469 | } |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1470 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1471 | |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1472 | unsigned ImpUse = getReMatImplicitUse(li, MI); |
| 1473 | if (ImpUse) { |
| 1474 | const LiveInterval &ImpLi = getInterval(ImpUse); |
| 1475 | for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg), |
| 1476 | re = mri_->use_end(); ri != re; ++ri) { |
| 1477 | MachineInstr *UseMI = &*ri; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1478 | MachineInstrIndex UseIdx = getInstructionIndex(UseMI); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1479 | if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo) |
| 1480 | continue; |
| 1481 | if (!isValNoAvailableAt(ImpLi, MI, UseIdx)) |
| 1482 | return false; |
| 1483 | } |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1484 | |
| 1485 | // If a register operand of the re-materialized instruction is going to |
| 1486 | // be spilled next, then it's not legal to re-materialize this instruction. |
| 1487 | for (unsigned i = 0, e = SpillIs.size(); i != e; ++i) |
| 1488 | if (ImpUse == SpillIs[i]->reg) |
| 1489 | return false; |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 1490 | } |
| 1491 | return true; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1492 | } |
| 1493 | |
Evan Cheng | 0658749 | 2008-10-24 02:05:00 +0000 | [diff] [blame] | 1494 | /// isReMaterializable - Returns true if the definition MI of the specified |
| 1495 | /// val# of the specified interval is re-materializable. |
| 1496 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 1497 | const VNInfo *ValNo, MachineInstr *MI) { |
| 1498 | SmallVector<LiveInterval*, 4> Dummy1; |
| 1499 | bool Dummy2; |
| 1500 | return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2); |
| 1501 | } |
| 1502 | |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1503 | /// isReMaterializable - Returns true if every definition of MI of every |
| 1504 | /// val# of the specified interval is re-materializable. |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1505 | bool LiveIntervals::isReMaterializable(const LiveInterval &li, |
| 1506 | SmallVectorImpl<LiveInterval*> &SpillIs, |
| 1507 | bool &isLoad) { |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1508 | isLoad = false; |
| 1509 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 1510 | i != e; ++i) { |
| 1511 | const VNInfo *VNI = *i; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1512 | if (VNI->isUnused()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1513 | continue; // Dead val#. |
| 1514 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1515 | if (!VNI->isDefAccurate()) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1516 | return false; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 1517 | MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def); |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1518 | bool DefIsLoad = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1519 | if (!ReMatDefMI || |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 1520 | !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad)) |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 1521 | return false; |
| 1522 | isLoad |= DefIsLoad; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1523 | } |
| 1524 | return true; |
| 1525 | } |
| 1526 | |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1527 | /// FilterFoldedOps - Filter out two-address use operands. Return |
| 1528 | /// true if it finds any issue with the operands that ought to prevent |
| 1529 | /// folding. |
| 1530 | static bool FilterFoldedOps(MachineInstr *MI, |
| 1531 | SmallVector<unsigned, 2> &Ops, |
| 1532 | unsigned &MRInfo, |
| 1533 | SmallVector<unsigned, 2> &FoldOps) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1534 | MRInfo = 0; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1535 | for (unsigned i = 0, e = Ops.size(); i != e; ++i) { |
| 1536 | unsigned OpIdx = Ops[i]; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1537 | MachineOperand &MO = MI->getOperand(OpIdx); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1538 | // FIXME: fold subreg use. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1539 | if (MO.getSubReg()) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1540 | return true; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1541 | if (MO.isDef()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1542 | MRInfo |= (unsigned)VirtRegMap::isMod; |
| 1543 | else { |
| 1544 | // Filter out two-address use operand(s). |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 1545 | if (MI->isRegTiedToDefOperand(OpIdx)) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1546 | MRInfo = VirtRegMap::isModRef; |
| 1547 | continue; |
| 1548 | } |
| 1549 | MRInfo |= (unsigned)VirtRegMap::isRef; |
| 1550 | } |
| 1551 | FoldOps.push_back(OpIdx); |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 1552 | } |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1553 | return false; |
| 1554 | } |
| 1555 | |
| 1556 | |
| 1557 | /// tryFoldMemoryOperand - Attempts to fold either a spill / restore from |
| 1558 | /// slot / to reg or any rematerialized load into ith operand of specified |
| 1559 | /// MI. If it is successul, MI is updated with the newly created MI and |
| 1560 | /// returns true. |
| 1561 | bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI, |
| 1562 | VirtRegMap &vrm, MachineInstr *DefMI, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1563 | MachineInstrIndex InstrIdx, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1564 | SmallVector<unsigned, 2> &Ops, |
| 1565 | bool isSS, int Slot, unsigned Reg) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1566 | // If it is an implicit def instruction, just delete it. |
Evan Cheng | 20ccded | 2008-03-15 00:19:36 +0000 | [diff] [blame] | 1567 | if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1568 | RemoveMachineInstrFromMaps(MI); |
| 1569 | vrm.RemoveMachineInstrFromMaps(MI); |
| 1570 | MI->eraseFromParent(); |
| 1571 | ++numFolds; |
| 1572 | return true; |
| 1573 | } |
| 1574 | |
| 1575 | // Filter the list of operand indexes that are to be folded. Abort if |
| 1576 | // any operand will prevent folding. |
| 1577 | unsigned MRInfo = 0; |
| 1578 | SmallVector<unsigned, 2> FoldOps; |
| 1579 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 1580 | return false; |
Evan Cheng | e62f97c | 2007-12-01 02:07:52 +0000 | [diff] [blame] | 1581 | |
Evan Cheng | 427f4c1 | 2008-03-31 23:19:51 +0000 | [diff] [blame] | 1582 | // The only time it's safe to fold into a two address instruction is when |
| 1583 | // it's folding reload and spill from / into a spill stack slot. |
| 1584 | if (DefMI && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 249ded3 | 2008-02-23 03:38:34 +0000 | [diff] [blame] | 1585 | return false; |
| 1586 | |
Evan Cheng | f2f8c2a | 2008-02-08 22:05:27 +0000 | [diff] [blame] | 1587 | MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot) |
| 1588 | : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1589 | if (fmi) { |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1590 | // Remember this instruction uses the spill slot. |
| 1591 | if (isSS) vrm.addSpillSlotUse(Slot, fmi); |
| 1592 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1593 | // Attempt to fold the memory reference into the instruction. If |
| 1594 | // we can do this, we don't need to insert spill code. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1595 | MachineBasicBlock &MBB = *MI->getParent(); |
Evan Cheng | 8480293 | 2008-01-10 08:24:38 +0000 | [diff] [blame] | 1596 | if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot)) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1597 | vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1598 | vrm.transferSpillPts(MI, fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1599 | vrm.transferRestorePts(MI, fmi); |
Evan Cheng | c1f53c7 | 2008-03-11 21:34:46 +0000 | [diff] [blame] | 1600 | vrm.transferEmergencySpills(MI, fmi); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1601 | mi2iMap_.erase(MI); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1602 | i2miMap_[InstrIdx.getVecIndex()] = fmi; |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1603 | mi2iMap_[fmi] = InstrIdx; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1604 | MI = MBB.insert(MBB.erase(MI), fmi); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1605 | ++numFolds; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1606 | return true; |
| 1607 | } |
| 1608 | return false; |
| 1609 | } |
| 1610 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1611 | /// canFoldMemoryOperand - Returns true if the specified load / store |
| 1612 | /// folding is possible. |
| 1613 | bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI, |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1614 | SmallVector<unsigned, 2> &Ops, |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1615 | bool ReMat) const { |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1616 | // Filter the list of operand indexes that are to be folded. Abort if |
| 1617 | // any operand will prevent folding. |
| 1618 | unsigned MRInfo = 0; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1619 | SmallVector<unsigned, 2> FoldOps; |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1620 | if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps)) |
| 1621 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1622 | |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1623 | // It's only legal to remat for a use, not a def. |
| 1624 | if (ReMat && (MRInfo & VirtRegMap::isMod)) |
Evan Cheng | 79a0c1e | 2008-02-25 08:50:41 +0000 | [diff] [blame] | 1625 | return false; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1626 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1627 | return tii_->canFoldMemoryOperand(MI, FoldOps); |
| 1628 | } |
| 1629 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1630 | bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const { |
| 1631 | SmallPtrSet<MachineBasicBlock*, 4> MBBs; |
| 1632 | for (LiveInterval::Ranges::const_iterator |
| 1633 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 1634 | std::vector<IdxMBBPair>::const_iterator II = |
| 1635 | std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start); |
| 1636 | if (II == Idx2MBBMap.end()) |
| 1637 | continue; |
| 1638 | if (I->end > II->first) // crossing a MBB. |
| 1639 | return false; |
| 1640 | MBBs.insert(II->second); |
| 1641 | if (MBBs.size() > 1) |
| 1642 | return false; |
| 1643 | } |
| 1644 | return true; |
| 1645 | } |
| 1646 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1647 | /// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of |
| 1648 | /// interval on to-be re-materialized operands of MI) with new register. |
| 1649 | void LiveIntervals::rewriteImplicitOps(const LiveInterval &li, |
| 1650 | MachineInstr *MI, unsigned NewVReg, |
| 1651 | VirtRegMap &vrm) { |
| 1652 | // There is an implicit use. That means one of the other operand is |
| 1653 | // being remat'ed and the remat'ed instruction has li.reg as an |
| 1654 | // use operand. Make sure we rewrite that as well. |
| 1655 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1656 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1657 | if (!MO.isReg()) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1658 | continue; |
| 1659 | unsigned Reg = MO.getReg(); |
| 1660 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
| 1661 | continue; |
| 1662 | if (!vrm.isReMaterialized(Reg)) |
| 1663 | continue; |
| 1664 | MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1665 | MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg); |
| 1666 | if (UseMO) |
| 1667 | UseMO->setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1668 | } |
| 1669 | } |
| 1670 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1671 | /// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions |
| 1672 | /// for addIntervalsForSpills to rewrite uses / defs for the given live range. |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1673 | bool LiveIntervals:: |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1674 | rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1675 | bool TrySplit, MachineInstrIndex index, MachineInstrIndex end, |
| 1676 | MachineInstr *MI, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1677 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1678 | unsigned Slot, int LdSlot, |
| 1679 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1680 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1681 | const TargetRegisterClass* rc, |
| 1682 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1683 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1684 | unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1685 | DenseMap<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1686 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1687 | bool CanFold = false; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1688 | RestartInstruction: |
| 1689 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 1690 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1691 | if (!mop.isReg()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1692 | continue; |
| 1693 | unsigned Reg = mop.getReg(); |
| 1694 | unsigned RegI = Reg; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1695 | if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1696 | continue; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1697 | if (Reg != li.reg) |
| 1698 | continue; |
| 1699 | |
| 1700 | bool TryFold = !DefIsReMat; |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1701 | bool FoldSS = true; // Default behavior unless it's a remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1702 | int FoldSlot = Slot; |
| 1703 | if (DefIsReMat) { |
| 1704 | // If this is the rematerializable definition MI itself and |
| 1705 | // all of its uses are rematerialized, simply delete it. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1706 | if (MI == ReMatOrigDefMI && CanDelete) { |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1707 | DEBUG(errs() << "\t\t\t\tErasing re-materlizable def: " |
| 1708 | << MI << '\n'); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1709 | RemoveMachineInstrFromMaps(MI); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1710 | vrm.RemoveMachineInstrFromMaps(MI); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1711 | MI->eraseFromParent(); |
| 1712 | break; |
| 1713 | } |
| 1714 | |
| 1715 | // If def for this use can't be rematerialized, then try folding. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1716 | // If def is rematerializable and it's a load, also try folding. |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1717 | TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad)); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1718 | if (isLoad) { |
| 1719 | // Try fold loads (from stack slot, constant pool, etc.) into uses. |
| 1720 | FoldSS = isLoadSS; |
| 1721 | FoldSlot = LdSlot; |
| 1722 | } |
| 1723 | } |
| 1724 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1725 | // Scan all of the operands of this instruction rewriting operands |
| 1726 | // to use NewVReg instead of li.reg as appropriate. We do this for |
| 1727 | // two reasons: |
| 1728 | // |
| 1729 | // 1. If the instr reads the same spilled vreg multiple times, we |
| 1730 | // want to reuse the NewVReg. |
| 1731 | // 2. If the instr is a two-addr instruction, we are required to |
| 1732 | // keep the src/dst regs pinned. |
| 1733 | // |
| 1734 | // Keep track of whether we replace a use and/or def so that we can |
| 1735 | // create the spill interval with the appropriate range. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1736 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1737 | HasUse = mop.isUse(); |
| 1738 | HasDef = mop.isDef(); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1739 | SmallVector<unsigned, 2> Ops; |
| 1740 | Ops.push_back(i); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1741 | for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1742 | const MachineOperand &MOj = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1743 | if (!MOj.isReg()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1744 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1745 | unsigned RegJ = MOj.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1746 | if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ)) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1747 | continue; |
| 1748 | if (RegJ == RegI) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 1749 | Ops.push_back(j); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1750 | if (!MOj.isUndef()) { |
| 1751 | HasUse |= MOj.isUse(); |
| 1752 | HasDef |= MOj.isDef(); |
| 1753 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1754 | } |
| 1755 | } |
| 1756 | |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1757 | // Create a new virtual register for the spill interval. |
| 1758 | // Create the new register now so we can map the fold instruction |
| 1759 | // to the new register so when it is unfolded we get the correct |
| 1760 | // answer. |
| 1761 | bool CreatedNewVReg = false; |
| 1762 | if (NewVReg == 0) { |
| 1763 | NewVReg = mri_->createVirtualRegister(rc); |
| 1764 | vrm.grow(); |
| 1765 | CreatedNewVReg = true; |
| 1766 | } |
| 1767 | |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1768 | if (!TryFold) |
| 1769 | CanFold = false; |
| 1770 | else { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1771 | // Do not fold load / store here if we are splitting. We'll find an |
| 1772 | // optimal point to insert a load / store later. |
| 1773 | if (!TrySplit) { |
| 1774 | if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1775 | Ops, FoldSS, FoldSlot, NewVReg)) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1776 | // Folding the load/store can completely change the instruction in |
| 1777 | // unpredictable ways, rescan it from the beginning. |
David Greene | 26b86a0 | 2008-10-27 17:38:59 +0000 | [diff] [blame] | 1778 | |
| 1779 | if (FoldSS) { |
| 1780 | // We need to give the new vreg the same stack slot as the |
| 1781 | // spilled interval. |
| 1782 | vrm.assignVirt2StackSlot(NewVReg, FoldSlot); |
| 1783 | } |
| 1784 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1785 | HasUse = false; |
| 1786 | HasDef = false; |
| 1787 | CanFold = false; |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1788 | if (isNotInMIMap(MI)) |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1789 | break; |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1790 | goto RestartInstruction; |
| 1791 | } |
| 1792 | } else { |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1793 | // We'll try to fold it later if it's profitable. |
Evan Cheng | 3c75ba8 | 2008-04-01 21:37:32 +0000 | [diff] [blame] | 1794 | CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1795 | } |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 1796 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1797 | |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1798 | mop.setReg(NewVReg); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1799 | if (mop.isImplicit()) |
| 1800 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1801 | |
| 1802 | // Reuse NewVReg for other reads. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1803 | for (unsigned j = 0, e = Ops.size(); j != e; ++j) { |
| 1804 | MachineOperand &mopj = MI->getOperand(Ops[j]); |
| 1805 | mopj.setReg(NewVReg); |
| 1806 | if (mopj.isImplicit()) |
| 1807 | rewriteImplicitOps(li, MI, NewVReg, vrm); |
| 1808 | } |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 1809 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1810 | if (CreatedNewVReg) { |
| 1811 | if (DefIsReMat) { |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 1812 | vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1813 | if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1814 | // Each valnum may have its own remat id. |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1815 | ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1816 | } else { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1817 | vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1818 | } |
| 1819 | if (!CanDelete || (HasUse && HasDef)) { |
| 1820 | // If this is a two-addr instruction then its use operands are |
| 1821 | // rematerializable but its def is not. It should be assigned a |
| 1822 | // stack slot. |
| 1823 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1824 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1825 | } else { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1826 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
| 1827 | } |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 1828 | } else if (HasUse && HasDef && |
| 1829 | vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) { |
| 1830 | // If this interval hasn't been assigned a stack slot (because earlier |
| 1831 | // def is a deleted remat def), do it now. |
| 1832 | assert(Slot != VirtRegMap::NO_STACK_SLOT); |
| 1833 | vrm.assignVirt2StackSlot(NewVReg, Slot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1834 | } |
| 1835 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1836 | // Re-matting an instruction with virtual register use. Add the |
| 1837 | // register as an implicit use on the use MI. |
| 1838 | if (DefIsReMat && ImpUse) |
| 1839 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 1840 | |
Evan Cheng | 5b69eba | 2009-04-21 22:46:52 +0000 | [diff] [blame] | 1841 | // Create a new register interval for this spill / remat. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1842 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1843 | if (CreatedNewVReg) { |
| 1844 | NewLIs.push_back(&nI); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 1845 | MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg)); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1846 | if (TrySplit) |
| 1847 | vrm.setIsSplitFromReg(NewVReg, li.reg); |
| 1848 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1849 | |
| 1850 | if (HasUse) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1851 | if (CreatedNewVReg) { |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1852 | LiveRange LR(getLoadIndex(index), getNextSlot(getUseIndex(index)), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1853 | nI.getNextValue(MachineInstrIndex(), 0, false, |
| 1854 | VNInfoAllocator)); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1855 | DEBUG(errs() << " +" << LR); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1856 | nI.addRange(LR); |
| 1857 | } else { |
| 1858 | // Extend the split live interval to this def / use. |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1859 | MachineInstrIndex End = getNextSlot(getUseIndex(index)); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1860 | LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End, |
| 1861 | nI.getValNumInfo(nI.getNumValNums()-1)); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1862 | DEBUG(errs() << " +" << LR); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1863 | nI.addRange(LR); |
| 1864 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1865 | } |
| 1866 | if (HasDef) { |
| 1867 | LiveRange LR(getDefIndex(index), getStoreIndex(index), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1868 | nI.getNextValue(MachineInstrIndex(), 0, false, |
| 1869 | VNInfoAllocator)); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1870 | DEBUG(errs() << " +" << LR); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1871 | nI.addRange(LR); |
| 1872 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1873 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 1874 | DEBUG({ |
| 1875 | errs() << "\t\t\t\tAdded new interval: "; |
| 1876 | nI.print(errs(), tri_); |
| 1877 | errs() << '\n'; |
| 1878 | }); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1879 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1880 | return CanFold; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1881 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1882 | bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1883 | const VNInfo *VNI, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1884 | MachineBasicBlock *MBB, |
| 1885 | MachineInstrIndex Idx) const { |
| 1886 | MachineInstrIndex End = getMBBEndIdx(MBB); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1887 | for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1888 | if (VNI->kills[j].isPHIIndex()) |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 1889 | continue; |
| 1890 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1891 | MachineInstrIndex KillIdx = VNI->kills[j]; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1892 | if (KillIdx > Idx && KillIdx < End) |
| 1893 | return true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1894 | } |
| 1895 | return false; |
| 1896 | } |
| 1897 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1898 | /// RewriteInfo - Keep track of machine instrs that will be rewritten |
| 1899 | /// during spilling. |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1900 | namespace { |
| 1901 | struct RewriteInfo { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1902 | MachineInstrIndex Index; |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1903 | MachineInstr *MI; |
| 1904 | bool HasUse; |
| 1905 | bool HasDef; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1906 | RewriteInfo(MachineInstrIndex i, MachineInstr *mi, bool u, bool d) |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1907 | : Index(i), MI(mi), HasUse(u), HasDef(d) {} |
| 1908 | }; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1909 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 1910 | struct RewriteInfoCompare { |
| 1911 | bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const { |
| 1912 | return LHS.Index < RHS.Index; |
| 1913 | } |
| 1914 | }; |
| 1915 | } |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1916 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1917 | void LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1918 | rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1919 | LiveInterval::Ranges::const_iterator &I, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1920 | MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1921 | unsigned Slot, int LdSlot, |
| 1922 | bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1923 | VirtRegMap &vrm, |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1924 | const TargetRegisterClass* rc, |
| 1925 | SmallVector<int, 4> &ReMatIds, |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 1926 | const MachineLoopInfo *loopInfo, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1927 | BitVector &SpillMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1928 | DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1929 | BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1930 | DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes, |
| 1931 | DenseMap<unsigned,unsigned> &MBBVRegsMap, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 1932 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1933 | bool AllCanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1934 | unsigned NewVReg = 0; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1935 | MachineInstrIndex start = getBaseIndex(I->start); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 1936 | MachineInstrIndex end = getNextIndex(getBaseIndex(getPrevSlot(I->end))); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 1937 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1938 | // First collect all the def / use in this live range that will be rewritten. |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 1939 | // Make sure they are sorted according to instruction index. |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1940 | std::vector<RewriteInfo> RewriteMIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1941 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 1942 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 1943 | MachineInstr *MI = &*ri; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1944 | MachineOperand &O = ri.getOperand(); |
| 1945 | ++ri; |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1946 | assert(!O.isImplicit() && "Spilling register that's used as implicit use?"); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1947 | MachineInstrIndex index = getInstructionIndex(MI); |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1948 | if (index < start || index >= end) |
| 1949 | continue; |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 1950 | |
| 1951 | if (O.isUndef()) |
Evan Cheng | 79a796c | 2008-07-12 01:56:02 +0000 | [diff] [blame] | 1952 | // Must be defined by an implicit def. It should not be spilled. Note, |
| 1953 | // this is for correctness reason. e.g. |
| 1954 | // 8 %reg1024<def> = IMPLICIT_DEF |
| 1955 | // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2 |
| 1956 | // The live range [12, 14) are not part of the r1024 live interval since |
| 1957 | // it's defined by an implicit def. It will not conflicts with live |
| 1958 | // interval of r1025. Now suppose both registers are spilled, you can |
Evan Cheng | b9890ae | 2008-07-12 02:22:07 +0000 | [diff] [blame] | 1959 | // easily see a situation where both registers are reloaded before |
Evan Cheng | 79a796c | 2008-07-12 01:56:02 +0000 | [diff] [blame] | 1960 | // the INSERT_SUBREG and both target registers that would overlap. |
| 1961 | continue; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1962 | RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef())); |
| 1963 | } |
| 1964 | std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare()); |
| 1965 | |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1966 | unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1967 | // Now rewrite the defs and uses. |
| 1968 | for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) { |
| 1969 | RewriteInfo &rwi = RewriteMIs[i]; |
| 1970 | ++i; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 1971 | MachineInstrIndex index = rwi.Index; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1972 | bool MIHasUse = rwi.HasUse; |
| 1973 | bool MIHasDef = rwi.HasDef; |
| 1974 | MachineInstr *MI = rwi.MI; |
| 1975 | // If MI def and/or use the same register multiple times, then there |
| 1976 | // are multiple entries. |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1977 | unsigned NumUses = MIHasUse; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1978 | while (i != e && RewriteMIs[i].MI == MI) { |
| 1979 | assert(RewriteMIs[i].Index == index); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1980 | bool isUse = RewriteMIs[i].HasUse; |
| 1981 | if (isUse) ++NumUses; |
| 1982 | MIHasUse |= isUse; |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1983 | MIHasDef |= RewriteMIs[i].HasDef; |
| 1984 | ++i; |
| 1985 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1986 | MachineBasicBlock *MBB = MI->getParent(); |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1987 | |
Evan Cheng | 0a891ed | 2008-05-23 23:00:04 +0000 | [diff] [blame] | 1988 | if (ImpUse && MI != ReMatDefMI) { |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1989 | // Re-matting an instruction with virtual register use. Update the |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1990 | // register interval's spill weight to HUGE_VALF to prevent it from |
| 1991 | // being spilled. |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1992 | LiveInterval &ImpLi = getInterval(ImpUse); |
Evan Cheng | 24d2f8a | 2008-03-31 07:53:30 +0000 | [diff] [blame] | 1993 | ImpLi.weight = HUGE_VALF; |
Evan Cheng | 313d4b8 | 2008-02-23 00:33:04 +0000 | [diff] [blame] | 1994 | } |
| 1995 | |
Evan Cheng | 063284c | 2008-02-21 00:34:19 +0000 | [diff] [blame] | 1996 | unsigned MBBId = MBB->getNumber(); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 1997 | unsigned ThisVReg = 0; |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1998 | if (TrySplit) { |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 1999 | DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2000 | if (NVI != MBBVRegsMap.end()) { |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 2001 | ThisVReg = NVI->second; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2002 | // One common case: |
| 2003 | // x = use |
| 2004 | // ... |
| 2005 | // ... |
| 2006 | // def = ... |
| 2007 | // = use |
| 2008 | // It's better to start a new interval to avoid artifically |
| 2009 | // extend the new interval. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2010 | if (MIHasDef && !MIHasUse) { |
| 2011 | MBBVRegsMap.erase(MBB->getNumber()); |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 2012 | ThisVReg = 0; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2013 | } |
| 2014 | } |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 2015 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 2016 | |
| 2017 | bool IsNew = ThisVReg == 0; |
| 2018 | if (IsNew) { |
| 2019 | // This ends the previous live interval. If all of its def / use |
| 2020 | // can be folded, give it a low spill weight. |
| 2021 | if (NewVReg && TrySplit && AllCanFold) { |
| 2022 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 2023 | nI.weight /= 10.0F; |
| 2024 | } |
| 2025 | AllCanFold = true; |
| 2026 | } |
| 2027 | NewVReg = ThisVReg; |
| 2028 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2029 | bool HasDef = false; |
| 2030 | bool HasUse = false; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 2031 | bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit, |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 2032 | index, end, MI, ReMatOrigDefMI, ReMatDefMI, |
| 2033 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
| 2034 | CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2035 | ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2036 | if (!HasDef && !HasUse) |
| 2037 | continue; |
| 2038 | |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 2039 | AllCanFold &= CanFold; |
| 2040 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2041 | // Update weight of spill interval. |
| 2042 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 2043 | if (!TrySplit) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2044 | // The spill weight is now infinity as it cannot be spilled again. |
| 2045 | nI.weight = HUGE_VALF; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2046 | continue; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2047 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2048 | |
| 2049 | // Keep track of the last def and first use in each MBB. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2050 | if (HasDef) { |
| 2051 | if (MI != ReMatOrigDefMI || !CanDelete) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2052 | bool HasKill = false; |
| 2053 | if (!HasUse) |
| 2054 | HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index)); |
| 2055 | else { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2056 | // If this is a two-address code, then this index starts a new VNInfo. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2057 | const VNInfo *VNI = li.findDefinedVNInfoForRegInt(getDefIndex(index)); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2058 | if (VNI) |
| 2059 | HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index)); |
| 2060 | } |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2061 | DenseMap<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 2062 | SpillIdxes.find(MBBId); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2063 | if (!HasKill) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2064 | if (SII == SpillIdxes.end()) { |
| 2065 | std::vector<SRInfo> S; |
| 2066 | S.push_back(SRInfo(index, NewVReg, true)); |
| 2067 | SpillIdxes.insert(std::make_pair(MBBId, S)); |
| 2068 | } else if (SII->second.back().vreg != NewVReg) { |
| 2069 | SII->second.push_back(SRInfo(index, NewVReg, true)); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2070 | } else if (index > SII->second.back().index) { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2071 | // If there is an earlier def and this is a two-address |
| 2072 | // instruction, then it's not possible to fold the store (which |
| 2073 | // would also fold the load). |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2074 | SRInfo &Info = SII->second.back(); |
| 2075 | Info.index = index; |
| 2076 | Info.canFold = !HasUse; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2077 | } |
| 2078 | SpillMBBs.set(MBBId); |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 2079 | } else if (SII != SpillIdxes.end() && |
| 2080 | SII->second.back().vreg == NewVReg && |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2081 | index > SII->second.back().index) { |
Evan Cheng | e3110d0 | 2007-12-01 04:42:39 +0000 | [diff] [blame] | 2082 | // There is an earlier def that's not killed (must be two-address). |
| 2083 | // The spill is no longer needed. |
| 2084 | SII->second.pop_back(); |
| 2085 | if (SII->second.empty()) { |
| 2086 | SpillIdxes.erase(MBBId); |
| 2087 | SpillMBBs.reset(MBBId); |
| 2088 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2089 | } |
| 2090 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2091 | } |
| 2092 | |
| 2093 | if (HasUse) { |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2094 | DenseMap<unsigned, std::vector<SRInfo> >::iterator SII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2095 | SpillIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2096 | if (SII != SpillIdxes.end() && |
| 2097 | SII->second.back().vreg == NewVReg && |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2098 | index > SII->second.back().index) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2099 | // Use(s) following the last def, it's not safe to fold the spill. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2100 | SII->second.back().canFold = false; |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2101 | DenseMap<unsigned, std::vector<SRInfo> >::iterator RII = |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2102 | RestoreIdxes.find(MBBId); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2103 | if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2104 | // If we are splitting live intervals, only fold if it's the first |
| 2105 | // use and there isn't another use later in the MBB. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2106 | RII->second.back().canFold = false; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2107 | else if (IsNew) { |
| 2108 | // Only need a reload if there isn't an earlier def / use. |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2109 | if (RII == RestoreIdxes.end()) { |
| 2110 | std::vector<SRInfo> Infos; |
| 2111 | Infos.push_back(SRInfo(index, NewVReg, true)); |
| 2112 | RestoreIdxes.insert(std::make_pair(MBBId, Infos)); |
| 2113 | } else { |
| 2114 | RII->second.push_back(SRInfo(index, NewVReg, true)); |
| 2115 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2116 | RestoreMBBs.set(MBBId); |
| 2117 | } |
| 2118 | } |
| 2119 | |
| 2120 | // Update spill weight. |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 2121 | unsigned loopDepth = loopInfo->getLoopDepth(MBB); |
Evan Cheng | c341760 | 2008-06-21 06:45:54 +0000 | [diff] [blame] | 2122 | nI.weight += getSpillWeight(HasDef, HasUse, loopDepth); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2123 | } |
Evan Cheng | 018f9b0 | 2007-12-05 03:22:34 +0000 | [diff] [blame] | 2124 | |
| 2125 | if (NewVReg && TrySplit && AllCanFold) { |
| 2126 | // If all of its def / use can be folded, give it a low spill weight. |
| 2127 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
| 2128 | nI.weight /= 10.0F; |
| 2129 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2130 | } |
| 2131 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2132 | bool LiveIntervals::alsoFoldARestore(int Id, MachineInstrIndex index, |
| 2133 | unsigned vr, BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2134 | DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2135 | if (!RestoreMBBs[Id]) |
| 2136 | return false; |
| 2137 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 2138 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 2139 | if (Restores[i].index == index && |
| 2140 | Restores[i].vreg == vr && |
| 2141 | Restores[i].canFold) |
| 2142 | return true; |
| 2143 | return false; |
| 2144 | } |
| 2145 | |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2146 | void LiveIntervals::eraseRestoreInfo(int Id, MachineInstrIndex index, |
| 2147 | unsigned vr, BitVector &RestoreMBBs, |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2148 | DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) { |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2149 | if (!RestoreMBBs[Id]) |
| 2150 | return; |
| 2151 | std::vector<SRInfo> &Restores = RestoreIdxes[Id]; |
| 2152 | for (unsigned i = 0, e = Restores.size(); i != e; ++i) |
| 2153 | if (Restores[i].index == index && Restores[i].vreg) |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2154 | Restores[i].index = MachineInstrIndex(); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2155 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2156 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2157 | /// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being |
| 2158 | /// spilled and create empty intervals for their uses. |
| 2159 | void |
| 2160 | LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm, |
| 2161 | const TargetRegisterClass* rc, |
| 2162 | std::vector<LiveInterval*> &NewLIs) { |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 2163 | for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg), |
| 2164 | re = mri_->reg_end(); ri != re; ) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2165 | MachineOperand &O = ri.getOperand(); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 2166 | MachineInstr *MI = &*ri; |
| 2167 | ++ri; |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2168 | if (O.isDef()) { |
| 2169 | assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF && |
| 2170 | "Register def was not rewritten?"); |
| 2171 | RemoveMachineInstrFromMaps(MI); |
| 2172 | vrm.RemoveMachineInstrFromMaps(MI); |
| 2173 | MI->eraseFromParent(); |
| 2174 | } else { |
| 2175 | // This must be an use of an implicit_def so it's not part of the live |
| 2176 | // interval. Create a new empty live interval for it. |
| 2177 | // FIXME: Can we simply erase some of the instructions? e.g. Stores? |
| 2178 | unsigned NewVReg = mri_->createVirtualRegister(rc); |
| 2179 | vrm.grow(); |
| 2180 | vrm.setIsImplicitlyDefined(NewVReg); |
| 2181 | NewLIs.push_back(&getOrCreateInterval(NewVReg)); |
| 2182 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 2183 | MachineOperand &MO = MI->getOperand(i); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 2184 | if (MO.isReg() && MO.getReg() == li.reg) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2185 | MO.setReg(NewVReg); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 2186 | MO.setIsUndef(); |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 2187 | } |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2188 | } |
| 2189 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 2190 | } |
| 2191 | } |
| 2192 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2193 | std::vector<LiveInterval*> LiveIntervals:: |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 2194 | addIntervalsForSpillsFast(const LiveInterval &li, |
| 2195 | const MachineLoopInfo *loopInfo, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2196 | VirtRegMap &vrm) { |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 2197 | unsigned slot = vrm.assignVirt2StackSlot(li.reg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 2198 | |
| 2199 | std::vector<LiveInterval*> added; |
| 2200 | |
| 2201 | assert(li.weight != HUGE_VALF && |
| 2202 | "attempt to spill already spilled interval!"); |
| 2203 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 2204 | DEBUG({ |
| 2205 | errs() << "\t\t\t\tadding intervals for spills for interval: "; |
| 2206 | li.dump(); |
| 2207 | errs() << '\n'; |
| 2208 | }); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 2209 | |
| 2210 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
| 2211 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2212 | MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg); |
| 2213 | while (RI != mri_->reg_end()) { |
| 2214 | MachineInstr* MI = &*RI; |
| 2215 | |
| 2216 | SmallVector<unsigned, 2> Indices; |
| 2217 | bool HasUse = false; |
| 2218 | bool HasDef = false; |
| 2219 | |
| 2220 | for (unsigned i = 0; i != MI->getNumOperands(); ++i) { |
| 2221 | MachineOperand& mop = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 2222 | if (!mop.isReg() || mop.getReg() != li.reg) continue; |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2223 | |
| 2224 | HasUse |= MI->getOperand(i).isUse(); |
| 2225 | HasDef |= MI->getOperand(i).isDef(); |
| 2226 | |
| 2227 | Indices.push_back(i); |
| 2228 | } |
| 2229 | |
| 2230 | if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI), |
| 2231 | Indices, true, slot, li.reg)) { |
| 2232 | unsigned NewVReg = mri_->createVirtualRegister(rc); |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 2233 | vrm.grow(); |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 2234 | vrm.assignVirt2StackSlot(NewVReg, slot); |
| 2235 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2236 | // create a new register for this spill |
| 2237 | LiveInterval &nI = getOrCreateInterval(NewVReg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 2238 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2239 | // the spill weight is now infinity as it |
| 2240 | // cannot be spilled again |
| 2241 | nI.weight = HUGE_VALF; |
| 2242 | |
| 2243 | // Rewrite register operands to use the new vreg. |
| 2244 | for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(), |
| 2245 | E = Indices.end(); I != E; ++I) { |
| 2246 | MI->getOperand(*I).setReg(NewVReg); |
| 2247 | |
| 2248 | if (MI->getOperand(*I).isUse()) |
| 2249 | MI->getOperand(*I).setIsKill(true); |
| 2250 | } |
| 2251 | |
| 2252 | // Fill in the new live interval. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2253 | MachineInstrIndex index = getInstructionIndex(MI); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2254 | if (HasUse) { |
| 2255 | LiveRange LR(getLoadIndex(index), getUseIndex(index), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2256 | nI.getNextValue(MachineInstrIndex(), 0, false, |
| 2257 | getVNInfoAllocator())); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 2258 | DEBUG(errs() << " +" << LR); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2259 | nI.addRange(LR); |
| 2260 | vrm.addRestorePoint(NewVReg, MI); |
| 2261 | } |
| 2262 | if (HasDef) { |
| 2263 | LiveRange LR(getDefIndex(index), getStoreIndex(index), |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2264 | nI.getNextValue(MachineInstrIndex(), 0, false, |
| 2265 | getVNInfoAllocator())); |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 2266 | DEBUG(errs() << " +" << LR); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2267 | nI.addRange(LR); |
| 2268 | vrm.addSpillPoint(NewVReg, true, MI); |
| 2269 | } |
| 2270 | |
Owen Anderson | 1719731 | 2008-08-18 23:41:04 +0000 | [diff] [blame] | 2271 | added.push_back(&nI); |
Owen Anderson | 8dc2cbe | 2008-08-18 18:38:12 +0000 | [diff] [blame] | 2272 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 2273 | DEBUG({ |
| 2274 | errs() << "\t\t\t\tadded new interval: "; |
| 2275 | nI.dump(); |
| 2276 | errs() << '\n'; |
| 2277 | }); |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2278 | } |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 2279 | |
Owen Anderson | 9a03293 | 2008-08-18 21:20:32 +0000 | [diff] [blame] | 2280 | |
Owen Anderson | a41e47a | 2008-08-19 22:12:11 +0000 | [diff] [blame] | 2281 | RI = mri_->reg_begin(li.reg); |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 2282 | } |
Owen Anderson | d666431 | 2008-08-18 18:05:32 +0000 | [diff] [blame] | 2283 | |
| 2284 | return added; |
| 2285 | } |
| 2286 | |
| 2287 | std::vector<LiveInterval*> LiveIntervals:: |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2288 | addIntervalsForSpills(const LiveInterval &li, |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 2289 | SmallVectorImpl<LiveInterval*> &SpillIs, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2290 | const MachineLoopInfo *loopInfo, VirtRegMap &vrm) { |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 2291 | |
| 2292 | if (EnableFastSpilling) |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2293 | return addIntervalsForSpillsFast(li, loopInfo, vrm); |
Owen Anderson | ae339ba | 2008-08-19 00:17:30 +0000 | [diff] [blame] | 2294 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2295 | assert(li.weight != HUGE_VALF && |
| 2296 | "attempt to spill already spilled interval!"); |
| 2297 | |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 2298 | DEBUG({ |
| 2299 | errs() << "\t\t\t\tadding intervals for spills for interval: "; |
| 2300 | li.print(errs(), tri_); |
| 2301 | errs() << '\n'; |
| 2302 | }); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2303 | |
Evan Cheng | 72eeb94 | 2008-12-05 17:00:16 +0000 | [diff] [blame] | 2304 | // Each bit specify whether a spill is required in the MBB. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2305 | BitVector SpillMBBs(mf_->getNumBlockIDs()); |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2306 | DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2307 | BitVector RestoreMBBs(mf_->getNumBlockIDs()); |
Owen Anderson | 2899831 | 2008-08-13 22:28:50 +0000 | [diff] [blame] | 2308 | DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes; |
| 2309 | DenseMap<unsigned,unsigned> MBBVRegsMap; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2310 | std::vector<LiveInterval*> NewLIs; |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 2311 | const TargetRegisterClass* rc = mri_->getRegClass(li.reg); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2312 | |
| 2313 | unsigned NumValNums = li.getNumValNums(); |
| 2314 | SmallVector<MachineInstr*, 4> ReMatDefs; |
| 2315 | ReMatDefs.resize(NumValNums, NULL); |
| 2316 | SmallVector<MachineInstr*, 4> ReMatOrigDefs; |
| 2317 | ReMatOrigDefs.resize(NumValNums, NULL); |
| 2318 | SmallVector<int, 4> ReMatIds; |
| 2319 | ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT); |
| 2320 | BitVector ReMatDelete(NumValNums); |
| 2321 | unsigned Slot = VirtRegMap::MAX_STACK_SLOT; |
| 2322 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2323 | // Spilling a split live interval. It cannot be split any further. Also, |
| 2324 | // it's also guaranteed to be a single val# / range interval. |
| 2325 | if (vrm.getPreSplitReg(li.reg)) { |
| 2326 | vrm.setIsSplitFromReg(li.reg, 0); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2327 | // Unset the split kill marker on the last use. |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2328 | MachineInstrIndex KillIdx = vrm.getKillPoint(li.reg); |
| 2329 | if (KillIdx != MachineInstrIndex()) { |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2330 | MachineInstr *KillMI = getInstructionFromIndex(KillIdx); |
| 2331 | assert(KillMI && "Last use disappeared?"); |
| 2332 | int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true); |
| 2333 | assert(KillOp != -1 && "Last use disappeared?"); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 2334 | KillMI->getOperand(KillOp).setIsKill(false); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2335 | } |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 2336 | vrm.removeKillPoint(li.reg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2337 | bool DefIsReMat = vrm.isReMaterialized(li.reg); |
| 2338 | Slot = vrm.getStackSlot(li.reg); |
| 2339 | assert(Slot != VirtRegMap::MAX_STACK_SLOT); |
| 2340 | MachineInstr *ReMatDefMI = DefIsReMat ? |
| 2341 | vrm.getReMaterializedMI(li.reg) : NULL; |
| 2342 | int LdSlot = 0; |
| 2343 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 2344 | bool isLoad = isLoadSS || |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 2345 | (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad())); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2346 | bool IsFirstRange = true; |
| 2347 | for (LiveInterval::Ranges::const_iterator |
| 2348 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
| 2349 | // If this is a split live interval with multiple ranges, it means there |
| 2350 | // are two-address instructions that re-defined the value. Only the |
| 2351 | // first def can be rematerialized! |
| 2352 | if (IsFirstRange) { |
Evan Cheng | cb3c330 | 2007-11-29 23:02:50 +0000 | [diff] [blame] | 2353 | // Note ReMatOrigDefMI has already been deleted. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2354 | rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI, |
| 2355 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 2356 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2357 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2358 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2359 | } else { |
| 2360 | rewriteInstructionsForSpills(li, false, I, NULL, 0, |
| 2361 | Slot, 0, false, false, false, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 2362 | false, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2363 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2364 | MBBVRegsMap, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2365 | } |
| 2366 | IsFirstRange = false; |
| 2367 | } |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 2368 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2369 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2370 | return NewLIs; |
| 2371 | } |
| 2372 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 2373 | bool TrySplit = !intervalIsInOneMBB(li); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2374 | if (TrySplit) |
| 2375 | ++numSplits; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2376 | bool NeedStackSlot = false; |
| 2377 | for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end(); |
| 2378 | i != e; ++i) { |
| 2379 | const VNInfo *VNI = *i; |
| 2380 | unsigned VN = VNI->id; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 2381 | if (VNI->isUnused()) |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2382 | continue; // Dead val#. |
| 2383 | // Is the def for the val# rematerializable? |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 2384 | MachineInstr *ReMatDefMI = VNI->isDefAccurate() |
| 2385 | ? getInstructionFromIndex(VNI->def) : 0; |
Evan Cheng | 5ef3a04 | 2007-12-06 00:01:56 +0000 | [diff] [blame] | 2386 | bool dummy; |
Evan Cheng | dc37786 | 2008-09-30 15:44:16 +0000 | [diff] [blame] | 2387 | if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) { |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2388 | // Remember how to remat the def of this val#. |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2389 | ReMatOrigDefs[VN] = ReMatDefMI; |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 2390 | // Original def may be modified so we have to make a copy here. |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 2391 | MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 2392 | CloneMIs.push_back(Clone); |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 2393 | ReMatDefs[VN] = Clone; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2394 | |
| 2395 | bool CanDelete = true; |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 2396 | if (VNI->hasPHIKill()) { |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 2397 | // A kill is a phi node, not all of its uses can be rematerialized. |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2398 | // It must not be deleted. |
Evan Cheng | c3fc7d9 | 2007-11-29 09:49:23 +0000 | [diff] [blame] | 2399 | CanDelete = false; |
| 2400 | // Need a stack slot if there is any live range where uses cannot be |
| 2401 | // rematerialized. |
| 2402 | NeedStackSlot = true; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2403 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2404 | if (CanDelete) |
| 2405 | ReMatDelete.set(VN); |
| 2406 | } else { |
| 2407 | // Need a stack slot if there is any live range where uses cannot be |
| 2408 | // rematerialized. |
| 2409 | NeedStackSlot = true; |
| 2410 | } |
| 2411 | } |
| 2412 | |
| 2413 | // One stack slot per live interval. |
Owen Anderson | b98bbb7 | 2009-03-26 18:53:38 +0000 | [diff] [blame] | 2414 | if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) { |
| 2415 | if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT) |
| 2416 | Slot = vrm.assignVirt2StackSlot(li.reg); |
| 2417 | |
| 2418 | // This case only occurs when the prealloc splitter has already assigned |
| 2419 | // a stack slot to this vreg. |
| 2420 | else |
| 2421 | Slot = vrm.getStackSlot(li.reg); |
| 2422 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2423 | |
| 2424 | // Create new intervals and rewrite defs and uses. |
| 2425 | for (LiveInterval::Ranges::const_iterator |
| 2426 | I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) { |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2427 | MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id]; |
| 2428 | MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id]; |
| 2429 | bool DefIsReMat = ReMatDefMI != NULL; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2430 | bool CanDelete = ReMatDelete[I->valno->id]; |
| 2431 | int LdSlot = 0; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2432 | bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2433 | bool isLoad = isLoadSS || |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 2434 | (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad()); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2435 | rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2436 | Slot, LdSlot, isLoad, isLoadSS, DefIsReMat, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 2437 | CanDelete, vrm, rc, ReMatIds, loopInfo, |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2438 | SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes, |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 2439 | MBBVRegsMap, NewLIs); |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2440 | } |
| 2441 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2442 | // Insert spills / restores if we are splitting. |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 2443 | if (!TrySplit) { |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2444 | handleSpilledImpDefs(li, vrm, rc, NewLIs); |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2445 | return NewLIs; |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 2446 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2447 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2448 | SmallPtrSet<LiveInterval*, 4> AddedKill; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2449 | SmallVector<unsigned, 2> Ops; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2450 | if (NeedStackSlot) { |
| 2451 | int Id = SpillMBBs.find_first(); |
| 2452 | while (Id != -1) { |
| 2453 | std::vector<SRInfo> &spills = SpillIdxes[Id]; |
| 2454 | for (unsigned i = 0, e = spills.size(); i != e; ++i) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2455 | MachineInstrIndex index = spills[i].index; |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2456 | unsigned VReg = spills[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2457 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2458 | bool isReMat = vrm.isReMaterialized(VReg); |
| 2459 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2460 | bool CanFold = false; |
| 2461 | bool FoundUse = false; |
| 2462 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2463 | if (spills[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2464 | CanFold = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2465 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 2466 | MachineOperand &MO = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 2467 | if (!MO.isReg() || MO.getReg() != VReg) |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2468 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2469 | |
| 2470 | Ops.push_back(j); |
| 2471 | if (MO.isDef()) |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2472 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2473 | if (isReMat || |
| 2474 | (!FoundUse && !alsoFoldARestore(Id, index, VReg, |
| 2475 | RestoreMBBs, RestoreIdxes))) { |
| 2476 | // MI has two-address uses of the same register. If the use |
| 2477 | // isn't the first and only use in the BB, then we can't fold |
| 2478 | // it. FIXME: Move this to rewriteInstructionsForSpills. |
| 2479 | CanFold = false; |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2480 | break; |
| 2481 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2482 | FoundUse = true; |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2483 | } |
| 2484 | } |
| 2485 | // Fold the store into the def if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2486 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2487 | if (CanFold && !Ops.empty()) { |
| 2488 | if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){ |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2489 | Folded = true; |
Sebastian Redl | 48fe635 | 2009-03-19 23:26:52 +0000 | [diff] [blame] | 2490 | if (FoundUse) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2491 | // Also folded uses, do not issue a load. |
| 2492 | eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 2493 | nI.removeRange(getLoadIndex(index), getNextSlot(getUseIndex(index))); |
Evan Cheng | f38d14f | 2007-12-05 09:05:34 +0000 | [diff] [blame] | 2494 | } |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2495 | nI.removeRange(getDefIndex(index), getStoreIndex(index)); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2496 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2497 | } |
| 2498 | |
Evan Cheng | 7e073ba | 2008-04-09 20:57:25 +0000 | [diff] [blame] | 2499 | // Otherwise tell the spiller to issue a spill. |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2500 | if (!Folded) { |
| 2501 | LiveRange *LR = &nI.ranges[nI.ranges.size()-1]; |
| 2502 | bool isKill = LR->end == getStoreIndex(index); |
Evan Cheng | b0a6f62 | 2008-05-20 08:10:37 +0000 | [diff] [blame] | 2503 | if (!MI->registerDefIsDead(nI.reg)) |
| 2504 | // No need to spill a dead def. |
| 2505 | vrm.addSpillPoint(VReg, isKill, MI); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2506 | if (isKill) |
| 2507 | AddedKill.insert(&nI); |
| 2508 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2509 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2510 | Id = SpillMBBs.find_next(Id); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2511 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2512 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2513 | |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2514 | int Id = RestoreMBBs.find_first(); |
| 2515 | while (Id != -1) { |
| 2516 | std::vector<SRInfo> &restores = RestoreIdxes[Id]; |
| 2517 | for (unsigned i = 0, e = restores.size(); i != e; ++i) { |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2518 | MachineInstrIndex index = restores[i].index; |
| 2519 | if (index == MachineInstrIndex()) |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2520 | continue; |
| 2521 | unsigned VReg = restores[i].vreg; |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2522 | LiveInterval &nI = getOrCreateInterval(VReg); |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 2523 | bool isReMat = vrm.isReMaterialized(VReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2524 | MachineInstr *MI = getInstructionFromIndex(index); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2525 | bool CanFold = false; |
| 2526 | Ops.clear(); |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2527 | if (restores[i].canFold) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2528 | CanFold = true; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2529 | for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) { |
| 2530 | MachineOperand &MO = MI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 2531 | if (!MO.isReg() || MO.getReg() != VReg) |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2532 | continue; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2533 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2534 | if (MO.isDef()) { |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2535 | // If this restore were to be folded, it would have been folded |
| 2536 | // already. |
| 2537 | CanFold = false; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2538 | break; |
| 2539 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2540 | Ops.push_back(j); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2541 | } |
| 2542 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2543 | |
| 2544 | // Fold the load into the use if possible. |
Evan Cheng | cddbb83 | 2007-11-30 21:23:43 +0000 | [diff] [blame] | 2545 | bool Folded = false; |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2546 | if (CanFold && !Ops.empty()) { |
Evan Cheng | 9c3c221 | 2008-06-06 07:54:39 +0000 | [diff] [blame] | 2547 | if (!isReMat) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2548 | Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg); |
| 2549 | else { |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2550 | MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg); |
| 2551 | int LdSlot = 0; |
| 2552 | bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot); |
| 2553 | // If the rematerializable def is a load, also try to fold it. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 2554 | if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad()) |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2555 | Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index, |
| 2556 | Ops, isLoadSS, LdSlot, VReg); |
Evan Cheng | 650d7f3 | 2008-12-05 17:41:31 +0000 | [diff] [blame] | 2557 | if (!Folded) { |
| 2558 | unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI); |
| 2559 | if (ImpUse) { |
| 2560 | // Re-matting an instruction with virtual register use. Add the |
| 2561 | // register as an implicit use on the use MI and update the register |
| 2562 | // interval's spill weight to HUGE_VALF to prevent it from being |
| 2563 | // spilled. |
| 2564 | LiveInterval &ImpLi = getInterval(ImpUse); |
| 2565 | ImpLi.weight = HUGE_VALF; |
| 2566 | MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true)); |
| 2567 | } |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 2568 | } |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 2569 | } |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2570 | } |
| 2571 | // If folding is not possible / failed, then tell the spiller to issue a |
| 2572 | // load / rematerialization for us. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2573 | if (Folded) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 2574 | nI.removeRange(getLoadIndex(index), getNextSlot(getUseIndex(index))); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2575 | else |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 2576 | vrm.addRestorePoint(VReg, MI); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2577 | } |
Evan Cheng | 1953d0c | 2007-11-29 10:12:14 +0000 | [diff] [blame] | 2578 | Id = RestoreMBBs.find_next(Id); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2579 | } |
| 2580 | |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2581 | // Finalize intervals: add kills, finalize spill weights, and filter out |
| 2582 | // dead intervals. |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2583 | std::vector<LiveInterval*> RetNewLIs; |
| 2584 | for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) { |
| 2585 | LiveInterval *LI = NewLIs[i]; |
| 2586 | if (!LI->empty()) { |
Owen Anderson | 496bac5 | 2008-07-23 19:47:27 +0000 | [diff] [blame] | 2587 | LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2588 | if (!AddedKill.count(LI)) { |
| 2589 | LiveRange *LR = &LI->ranges[LI->ranges.size()-1]; |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2590 | MachineInstrIndex LastUseIdx = getBaseIndex(LR->end); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2591 | MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 2592 | int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false); |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2593 | assert(UseIdx != -1); |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 2594 | if (!LastUse->isRegTiedToDefOperand(UseIdx)) { |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2595 | LastUse->getOperand(UseIdx).setIsKill(); |
Evan Cheng | d120ffd | 2007-12-05 10:24:35 +0000 | [diff] [blame] | 2596 | vrm.addKillPoint(LI->reg, LastUseIdx); |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 2597 | } |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 2598 | } |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2599 | RetNewLIs.push_back(LI); |
| 2600 | } |
| 2601 | } |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 2602 | |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 2603 | handleSpilledImpDefs(li, vrm, rc, RetNewLIs); |
Evan Cheng | 597d10d | 2007-12-04 00:32:23 +0000 | [diff] [blame] | 2604 | return RetNewLIs; |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 2605 | } |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2606 | |
| 2607 | /// hasAllocatableSuperReg - Return true if the specified physical register has |
| 2608 | /// any super register that's allocatable. |
| 2609 | bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const { |
| 2610 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) |
| 2611 | if (allocatableRegs_[*AS] && hasInterval(*AS)) |
| 2612 | return true; |
| 2613 | return false; |
| 2614 | } |
| 2615 | |
| 2616 | /// getRepresentativeReg - Find the largest super register of the specified |
| 2617 | /// physical register. |
| 2618 | unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const { |
| 2619 | // Find the largest super-register that is allocatable. |
| 2620 | unsigned BestReg = Reg; |
| 2621 | for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) { |
| 2622 | unsigned SuperReg = *AS; |
| 2623 | if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) { |
| 2624 | BestReg = SuperReg; |
| 2625 | break; |
| 2626 | } |
| 2627 | } |
| 2628 | return BestReg; |
| 2629 | } |
| 2630 | |
| 2631 | /// getNumConflictsWithPhysReg - Return the number of uses and defs of the |
| 2632 | /// specified interval that conflicts with the specified physical register. |
| 2633 | unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li, |
| 2634 | unsigned PhysReg) const { |
| 2635 | unsigned NumConflicts = 0; |
| 2636 | const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg)); |
| 2637 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 2638 | E = mri_->reg_end(); I != E; ++I) { |
| 2639 | MachineOperand &O = I.getOperand(); |
| 2640 | MachineInstr *MI = O.getParent(); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2641 | MachineInstrIndex Index = getInstructionIndex(MI); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2642 | if (pli.liveAt(Index)) |
| 2643 | ++NumConflicts; |
| 2644 | } |
| 2645 | return NumConflicts; |
| 2646 | } |
| 2647 | |
| 2648 | /// spillPhysRegAroundRegDefsUses - Spill the specified physical register |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2649 | /// around all defs and uses of the specified interval. Return true if it |
| 2650 | /// was able to cut its interval. |
| 2651 | bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li, |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2652 | unsigned PhysReg, VirtRegMap &vrm) { |
| 2653 | unsigned SpillReg = getRepresentativeReg(PhysReg); |
| 2654 | |
| 2655 | for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS) |
| 2656 | // If there are registers which alias PhysReg, but which are not a |
| 2657 | // sub-register of the chosen representative super register. Assert |
| 2658 | // since we can't handle it yet. |
Dan Gohman | 70f2f65 | 2009-04-13 15:22:29 +0000 | [diff] [blame] | 2659 | assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) || |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2660 | tri_->isSuperRegister(*AS, SpillReg)); |
| 2661 | |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2662 | bool Cut = false; |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2663 | LiveInterval &pli = getInterval(SpillReg); |
| 2664 | SmallPtrSet<MachineInstr*, 8> SeenMIs; |
| 2665 | for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg), |
| 2666 | E = mri_->reg_end(); I != E; ++I) { |
| 2667 | MachineOperand &O = I.getOperand(); |
| 2668 | MachineInstr *MI = O.getParent(); |
| 2669 | if (SeenMIs.count(MI)) |
| 2670 | continue; |
| 2671 | SeenMIs.insert(MI); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2672 | MachineInstrIndex Index = getInstructionIndex(MI); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2673 | if (pli.liveAt(Index)) { |
| 2674 | vrm.addEmergencySpill(SpillReg, MI); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2675 | MachineInstrIndex StartIdx = getLoadIndex(Index); |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 2676 | MachineInstrIndex EndIdx = getNextSlot(getStoreIndex(Index)); |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2677 | if (pli.isInOneLiveRange(StartIdx, EndIdx)) { |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2678 | pli.removeRange(StartIdx, EndIdx); |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2679 | Cut = true; |
| 2680 | } else { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2681 | std::string msg; |
| 2682 | raw_string_ostream Msg(msg); |
| 2683 | Msg << "Ran out of registers during register allocation!"; |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2684 | if (MI->getOpcode() == TargetInstrInfo::INLINEASM) { |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2685 | Msg << "\nPlease check your inline asm statement for invalid " |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2686 | << "constraints:\n"; |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2687 | MI->print(Msg, tm_); |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2688 | } |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 2689 | llvm_report_error(Msg.str()); |
Evan Cheng | 5a3c6a8 | 2009-01-29 02:20:59 +0000 | [diff] [blame] | 2690 | } |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2691 | for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) { |
| 2692 | if (!hasInterval(*AS)) |
| 2693 | continue; |
| 2694 | LiveInterval &spli = getInterval(*AS); |
| 2695 | if (spli.liveAt(Index)) |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 2696 | spli.removeRange(getLoadIndex(Index), getNextSlot(getStoreIndex(Index))); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2697 | } |
| 2698 | } |
| 2699 | } |
Evan Cheng | 2824a65 | 2009-03-23 18:24:37 +0000 | [diff] [blame] | 2700 | return Cut; |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 2701 | } |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2702 | |
| 2703 | LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg, |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 2704 | MachineInstr* startInst) { |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2705 | LiveInterval& Interval = getOrCreateInterval(reg); |
| 2706 | VNInfo* VN = Interval.getNextValue( |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2707 | MachineInstrIndex(getInstructionIndex(startInst), MachineInstrIndex::DEF), |
| 2708 | startInst, true, getVNInfoAllocator()); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 2709 | VN->setHasPHIKill(true); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 2710 | VN->kills.push_back(terminatorGaps[startInst->getParent()]); |
| 2711 | LiveRange LR( |
| 2712 | MachineInstrIndex(getInstructionIndex(startInst), MachineInstrIndex::DEF), |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 2713 | getNextSlot(getMBBEndIdx(startInst->getParent())), VN); |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 2714 | Interval.addRange(LR); |
| 2715 | |
| 2716 | return LR; |
| 2717 | } |
David Greene | b525766 | 2009-08-03 21:55:09 +0000 | [diff] [blame] | 2718 | |