blob: c491d49a969bab6942b966c81874fecfc234733b [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Oleseneb9f0402011-02-14 23:15:38 +000023#include "llvm/CodeGen/CalcSpillWeights.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/LiveVariables.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000027#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000028#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000029#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000031#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000032#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000033#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000034#include "llvm/Target/TargetInstrInfo.h"
35#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000036#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000037#include "llvm/Support/CommandLine.h"
38#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000039#include "llvm/Support/ErrorHandling.h"
40#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000041#include "llvm/ADT/DepthFirstIterator.h"
42#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000043#include "llvm/ADT/Statistic.h"
44#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000045#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000046#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000047#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000048using namespace llvm;
49
Dan Gohman844731a2008-05-13 00:00:25 +000050// Hidden options for help debugging.
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000051static cl::opt<bool> DisableReMat("disable-rematerialization",
Dan Gohman844731a2008-05-13 00:00:25 +000052 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000053
Evan Cheng752195e2009-09-14 21:33:42 +000054STATISTIC(numIntervals , "Number of original intervals");
Chris Lattnercd3245a2006-12-19 22:41:21 +000055
Devang Patel19974732007-05-03 01:11:54 +000056char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000057INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
58 "Live Interval Analysis", false, false)
59INITIALIZE_PASS_DEPENDENCY(LiveVariables)
60INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
61INITIALIZE_PASS_DEPENDENCY(PHIElimination)
62INITIALIZE_PASS_DEPENDENCY(TwoAddressInstructionPass)
63INITIALIZE_PASS_DEPENDENCY(ProcessImplicitDefs)
64INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
65INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
66INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000067 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000068
Chris Lattnerf7da2c72006-08-24 22:43:55 +000069void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000070 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000071 AU.addRequired<AliasAnalysis>();
72 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000073 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000074 AU.addPreserved<LiveVariables>();
75 AU.addRequired<MachineLoopInfo>();
76 AU.addPreserved<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000077 AU.addPreservedID(MachineDominatorsID);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000078
Owen Anderson95dad832008-10-07 20:22:28 +000079 if (!StrongPHIElim) {
80 AU.addPreservedID(PHIEliminationID);
81 AU.addRequiredID(PHIEliminationID);
82 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000083
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000084 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000085 AU.addPreserved<ProcessImplicitDefs>();
86 AU.addRequired<ProcessImplicitDefs>();
87 AU.addPreserved<SlotIndexes>();
88 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000089 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000090}
91
Chris Lattnerf7da2c72006-08-24 22:43:55 +000092void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000093 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000094 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000095 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000096 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000097
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000098 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000099
Benjamin Kramerce9a20b2010-06-26 11:30:59 +0000100 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
101 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +0000102 while (!CloneMIs.empty()) {
103 MachineInstr *MI = CloneMIs.back();
104 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +0000105 mf_->DeleteMachineInstr(MI);
106 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000107}
108
Owen Anderson80b3ce62008-05-28 20:54:50 +0000109/// runOnMachineFunction - Register allocate the whole function
110///
111bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
112 mf_ = &fn;
113 mri_ = &mf_->getRegInfo();
114 tm_ = &fn.getTarget();
115 tri_ = tm_->getRegisterInfo();
116 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000117 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000118 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000119 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000120 allocatableRegs_ = tri_->getAllocatableSet(fn);
121
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000122 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000123
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000124 numIntervals += getNumIntervals();
125
Chris Lattner70ca3582004-09-30 15:59:17 +0000126 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000127 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000128}
129
Chris Lattner70ca3582004-09-30 15:59:17 +0000130/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000131void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000132 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000133 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000134 I->second->print(OS, tri_);
135 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000136 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000137
Evan Cheng752195e2009-09-14 21:33:42 +0000138 printInstrs(OS);
139}
140
141void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000142 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesenf4a1e1a2010-10-26 20:21:46 +0000143 mf_->print(OS, indexes_);
Chris Lattner70ca3582004-09-30 15:59:17 +0000144}
145
Evan Cheng752195e2009-09-14 21:33:42 +0000146void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000147 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000148}
149
Evan Chengafff40a2010-05-04 20:26:52 +0000150static
Evan Cheng37499432010-05-05 18:27:40 +0000151bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000152 unsigned Reg = MI.getOperand(MOIdx).getReg();
153 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
154 const MachineOperand &MO = MI.getOperand(i);
155 if (!MO.isReg())
156 continue;
157 if (MO.getReg() == Reg && MO.isDef()) {
158 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
159 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000160 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000161 return true;
162 }
163 }
164 return false;
165}
166
Evan Cheng37499432010-05-05 18:27:40 +0000167/// isPartialRedef - Return true if the specified def at the specific index is
168/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000169/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000170bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
171 LiveInterval &interval) {
172 if (!MO.getSubReg() || MO.isEarlyClobber())
173 return false;
174
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000175 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000176 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000177 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000178 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
179 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000180 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
181 }
182 return false;
183}
184
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000185void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000186 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000187 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000188 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000189 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000190 LiveInterval &interval) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000191 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_));
Evan Cheng419852c2008-04-03 16:39:43 +0000192
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000193 // Virtual registers may be defined multiple times (due to phi
194 // elimination and 2-addr elimination). Much of what we do only has to be
195 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000196 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000197 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000198 if (interval.empty()) {
199 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000200 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000201
202 // Make sure the first definition is not a partial redefinition. Add an
203 // <imp-def> of the full register.
Jakob Stoklund Olesenb0e1bc72011-10-05 16:51:21 +0000204 // FIXME: LiveIntervals shouldn't modify the code like this. Whoever
205 // created the machine instruction should annotate it with <undef> flags
206 // as needed. Then we can simply assert here. The REG_SEQUENCE lowering
207 // is the main suspect.
Jakob Stoklund Olesen7016cf62011-10-04 21:49:33 +0000208 if (MO.getSubReg()) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000209 mi->addRegisterDefined(interval.reg);
Jakob Stoklund Olesen7016cf62011-10-04 21:49:33 +0000210 // Mark all defs of interval.reg on this instruction as reading <undef>.
211 for (unsigned i = MOIdx, e = mi->getNumOperands(); i != e; ++i) {
212 MachineOperand &MO2 = mi->getOperand(i);
213 if (MO2.isReg() && MO2.getReg() == interval.reg && MO2.getSubReg())
214 MO2.setIsUndef();
215 }
216 }
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000217
Evan Chengc8d044e2008-02-15 18:24:29 +0000218 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000219 if (mi->isCopyLike()) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000220 CopyMI = mi;
Jakob Stoklund Olesen0465bcf2010-06-18 22:29:44 +0000221 }
222
Lang Hames6e2968c2010-09-25 12:04:16 +0000223 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000224 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000225
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000226 // Loop over all of the blocks that the vreg is defined in. There are
227 // two cases we have to handle here. The most common case is a vreg
228 // whose lifetime is contained within a basic block. In this case there
229 // will be a single kill, in MBB, which comes after the definition.
230 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
231 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000232 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000233 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000234 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000235 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000236 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000237
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000238 // If the kill happens after the definition, we have an intra-block
239 // live range.
240 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000241 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000242 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000243 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000244 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000245 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000246 return;
247 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000248 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000249
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000250 // The other case we handle is when a virtual register lives to the end
251 // of the defining block, potentially live across some blocks, then is
252 // live into some number of blocks, but gets killed. Start by adding a
253 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000254 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000255 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000256 interval.addRange(NewLR);
257
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000258 bool PHIJoin = lv_->isPHIJoin(interval.reg);
259
260 if (PHIJoin) {
261 // A phi join register is killed at the end of the MBB and revived as a new
262 // valno in the killing blocks.
263 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
264 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000265 ValNo->setHasPHIKill(true);
266 } else {
267 // Iterate over all of the blocks that the variable is completely
268 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
269 // live interval.
270 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
271 E = vi.AliveBlocks.end(); I != E; ++I) {
272 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
273 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
274 interval.addRange(LR);
275 DEBUG(dbgs() << " +" << LR);
276 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000277 }
278
279 // Finally, this virtual register is live from the start of any killing
280 // block to the 'use' slot of the killing instruction.
281 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
282 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000283 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000284 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000285
286 // Create interval with one of a NEW value number. Note that this value
287 // number isn't actually defined by an instruction, weird huh? :)
288 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000289 assert(getInstructionFromIndex(Start) == 0 &&
290 "PHI def index points at actual instruction.");
291 ValNo = interval.getNextValue(Start, 0, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000292 ValNo->setIsPHIDef(true);
293 }
294 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000295 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000296 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000297 }
298
299 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000300 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000301 // Multiple defs of the same virtual register by the same instruction.
302 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000303 // This is likely due to elimination of REG_SEQUENCE instructions. Return
304 // here since there is nothing to do.
305 return;
306
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000307 // If this is the second time we see a virtual register definition, it
308 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000309 // the result of two address elimination, then the vreg is one of the
310 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000311
312 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000313 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
314 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000315 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
316 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000317 // If this is a two-address definition, then we have already processed
318 // the live range. The only problem is that we didn't realize there
319 // are actually two values in the live interval. Because of this we
320 // need to take the LiveRegion that defines this register and split it
321 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000322 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000323
Lang Hames35f291d2009-09-12 03:34:03 +0000324 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000325 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000326 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000327 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000328
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000329 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000330 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000331 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000332
Chris Lattner91725b72006-08-31 05:54:43 +0000333 // The new value number (#1) is defined by the instruction we claimed
334 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000335 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000336
Chris Lattner91725b72006-08-31 05:54:43 +0000337 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000338 OldValNo->def = RedefIndex;
Evan Chengad6c5a22010-05-17 01:47:47 +0000339 OldValNo->setCopy(0);
340
341 // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ...
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000342 if (PartReDef && mi->isCopyLike())
Evan Chengad6c5a22010-05-17 01:47:47 +0000343 OldValNo->setCopy(&*mi);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000344
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000345 // Add the new live interval which replaces the range for the input copy.
346 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000347 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000348 interval.addRange(LR);
349
350 // If this redefinition is dead, we need to add a dummy unit live
351 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000352 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000353 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000354 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000355
Bill Wendling8e6179f2009-08-22 20:18:03 +0000356 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000357 dbgs() << " RESULT: ";
358 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000359 });
Evan Cheng37499432010-05-05 18:27:40 +0000360 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000361 // In the case of PHI elimination, each variable definition is only
362 // live until the end of the block. We've already taken care of the
363 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000364
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000365 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000366 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000367 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000368
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000369 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000370 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000371 if (mi->isCopyLike())
Evan Chengc8d044e2008-02-15 18:24:29 +0000372 CopyMI = mi;
Lang Hames6e2968c2010-09-25 12:04:16 +0000373 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000374
Lang Hames74ab5ee2009-12-22 00:11:50 +0000375 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000376 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000377 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000378 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000379 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000380 } else {
381 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000382 }
383 }
384
David Greene8a342292010-01-04 22:49:02 +0000385 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000386}
387
Chris Lattnerf35fef72004-07-23 21:24:19 +0000388void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000389 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000390 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000391 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000392 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000393 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000394 // A physical register cannot be live across basic block, so its
395 // lifetime must end somewhere in its defining basic block.
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000396 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, tri_));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000397
Lang Hames233a60e2009-11-03 23:52:08 +0000398 SlotIndex baseIndex = MIIdx;
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000399 SlotIndex start = baseIndex.getRegSlot(MO.isEarlyClobber());
Lang Hames233a60e2009-11-03 23:52:08 +0000400 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000401
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000402 // If it is not used after definition, it is considered dead at
403 // the instruction defining it. Hence its interval is:
404 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000405 // For earlyclobbers, the defSlot was pushed back one; the extra
406 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000407 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000408 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000409 end = start.getDeadSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000410 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000411 }
412
413 // If it is not dead on definition, it must be killed by a
414 // subsequent instruction. Hence its interval is:
415 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000416 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000417 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000418
Dale Johannesenbd635202010-02-10 00:55:42 +0000419 if (mi->isDebugValue())
420 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000421 if (getInstructionFromIndex(baseIndex) == 0)
422 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
423
Evan Cheng6130f662008-03-05 00:59:57 +0000424 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000425 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000426 end = baseIndex.getRegSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000427 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000428 } else {
Evan Cheng1015ba72010-05-21 20:53:24 +0000429 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Chengc45288e2009-04-27 20:42:46 +0000430 if (DefIdx != -1) {
431 if (mi->isRegTiedToUseOperand(DefIdx)) {
432 // Two-address instruction.
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000433 end = baseIndex.getRegSlot();
Evan Chengc45288e2009-04-27 20:42:46 +0000434 } else {
435 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000436 // Then the register is essentially dead at the instruction that
437 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000438 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000439 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000440 end = start.getDeadSlot();
Evan Chengc45288e2009-04-27 20:42:46 +0000441 }
442 goto exit;
443 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000444 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000445
Lang Hames233a60e2009-11-03 23:52:08 +0000446 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000447 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000448
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000449 // The only case we should have a dead physreg here without a killing or
450 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000451 // and never used. Another possible case is the implicit use of the
452 // physical register has been deleted by two-address pass.
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000453 end = start.getDeadSlot();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000454
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000455exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000456 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000457
Evan Cheng24a3cc42007-04-25 07:30:23 +0000458 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000459 VNInfo *ValNo = interval.getVNInfoAt(start);
460 bool Extend = ValNo != 0;
461 if (!Extend)
462 ValNo = interval.getNextValue(start, CopyMI, VNInfoAllocator);
463 if (Extend && MO.isEarlyClobber())
Lang Hames857c4e02009-06-17 21:01:20 +0000464 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000465 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000466 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000467 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000468}
469
Chris Lattnerf35fef72004-07-23 21:24:19 +0000470void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
471 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000472 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000473 MachineOperand& MO,
474 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000475 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000476 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000477 getOrCreateInterval(MO.getReg()));
Jakob Stoklund Olesen4662a9f2011-04-04 21:00:03 +0000478 else {
Evan Chengc8d044e2008-02-15 18:24:29 +0000479 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000480 if (MI->isCopyLike())
Evan Chengc8d044e2008-02-15 18:24:29 +0000481 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000482 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000483 getOrCreateInterval(MO.getReg()), CopyMI);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000484 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000485}
486
Evan Chengb371f452007-02-19 21:49:54 +0000487void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000488 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000489 LiveInterval &interval, bool isAlias) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000490 DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, tri_));
Evan Chengb371f452007-02-19 21:49:54 +0000491
492 // Look for kills, if it reaches a def before it's killed, then it shouldn't
493 // be considered a livein.
494 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000495 MachineBasicBlock::iterator E = MBB->end();
496 // Skip over DBG_VALUE at the start of the MBB.
497 if (mi != E && mi->isDebugValue()) {
498 while (++mi != E && mi->isDebugValue())
499 ;
500 if (mi == E)
501 // MBB is empty except for DBG_VALUE's.
502 return;
503 }
504
Lang Hames233a60e2009-11-03 23:52:08 +0000505 SlotIndex baseIndex = MIIdx;
506 SlotIndex start = baseIndex;
507 if (getInstructionFromIndex(baseIndex) == 0)
508 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
509
510 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000511 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000512
Dale Johannesenbd635202010-02-10 00:55:42 +0000513 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000514 if (mi->killsRegister(interval.reg, tri_)) {
515 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000516 end = baseIndex.getRegSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000517 SeenDefUse = true;
518 break;
Evan Cheng1015ba72010-05-21 20:53:24 +0000519 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000520 // Another instruction redefines the register before it is ever read.
521 // Then the register is essentially dead at the instruction that defines
522 // it. Hence its interval is:
523 // [defSlot(def), defSlot(def)+1)
524 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000525 end = start.getDeadSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000526 SeenDefUse = true;
527 break;
528 }
529
Evan Cheng4507f082010-03-16 21:51:27 +0000530 while (++mi != E && mi->isDebugValue())
531 // Skip over DBG_VALUE.
532 ;
533 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000534 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000535 }
536
Evan Cheng75611fb2007-06-27 01:16:36 +0000537 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000538 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000539 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000540 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000541 end = MIIdx.getDeadSlot();
Evan Cheng292da942007-06-27 18:47:28 +0000542 } else {
David Greene8a342292010-01-04 22:49:02 +0000543 DEBUG(dbgs() << " live through");
Jakob Stoklund Olesenec7e4ff2011-04-30 19:12:33 +0000544 end = getMBBEndIdx(MBB);
Evan Cheng292da942007-06-27 18:47:28 +0000545 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000546 }
547
Lang Hames6e2968c2010-09-25 12:04:16 +0000548 SlotIndex defIdx = getMBBStartIdx(MBB);
549 assert(getInstructionFromIndex(defIdx) == 0 &&
550 "PHI def index points at actual instruction.");
Lang Hames10382fb2009-06-19 02:17:53 +0000551 VNInfo *vni =
Lang Hames6e2968c2010-09-25 12:04:16 +0000552 interval.getNextValue(defIdx, 0, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000553 vni->setIsPHIDef(true);
554 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000555
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000556 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000557 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000558}
559
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000560/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000561/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000562/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000563/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000564void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000565 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000566 << "********** Function: "
567 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000568
569 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000570 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
571 MBBI != E; ++MBBI) {
572 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000573 if (MBB->empty())
574 continue;
575
Owen Anderson134eb732008-09-21 20:43:24 +0000576 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000577 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000578 DEBUG(dbgs() << "BB#" << MBB->getNumber()
579 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000580
Dan Gohmancb406c22007-10-03 19:26:29 +0000581 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000582 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000583 LE = MBB->livein_end(); LI != LE; ++LI) {
584 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000585 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000586
Owen Anderson99500ae2008-09-15 22:00:38 +0000587 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000588 if (getInstructionFromIndex(MIIndex) == 0)
589 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000590
Dale Johannesen1caedd02010-01-22 22:38:21 +0000591 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
592 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000593 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000594 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000595 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000596
Evan Cheng438f7bc2006-11-10 08:43:01 +0000597 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000598 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
599 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000600 if (!MO.isReg() || !MO.getReg())
601 continue;
602
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000603 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000604 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000605 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000606 else if (MO.isUndef())
607 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000608 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000609
Lang Hames233a60e2009-11-03 23:52:08 +0000610 // Move to the next instr slot.
611 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000612 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000613 }
Evan Chengd129d732009-07-17 19:43:40 +0000614
615 // Create empty intervals for registers defined by implicit_def's (except
616 // for those implicit_def that define values which are liveout of their
617 // blocks.
618 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
619 unsigned UndefReg = UndefUses[i];
620 (void)getOrCreateInterval(UndefReg);
621 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000622}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000623
Owen Anderson03857b22008-08-13 21:49:13 +0000624LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000625 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000626 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000627}
Evan Chengf2fbca62007-11-12 06:35:08 +0000628
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000629/// dupInterval - Duplicate a live interval. The caller is responsible for
630/// managing the allocated memory.
631LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
632 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000633 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000634 return NewLI;
635}
636
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000637/// shrinkToUses - After removing some uses of a register, shrink its live
638/// range to just the remaining uses. This method does not compute reaching
639/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000640bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000641 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000642 DEBUG(dbgs() << "Shrink: " << *li << '\n');
643 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000644 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000645 // Find all the values used, including PHI kills.
646 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
647
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000648 // Blocks that have already been added to WorkList as live-out.
649 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
650
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000651 // Visit all instructions reading li->reg.
652 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li->reg);
653 MachineInstr *UseMI = I.skipInstruction();) {
654 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
655 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000656 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000657 // Note: This intentionally picks up the wrong VNI in case of an EC redef.
658 // See below.
659 VNInfo *VNI = li->getVNInfoBefore(Idx);
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000660 if (!VNI) {
661 // This shouldn't happen: readsVirtualRegister returns true, but there is
662 // no live value. It is likely caused by a target getting <undef> flags
663 // wrong.
664 DEBUG(dbgs() << Idx << '\t' << *UseMI
665 << "Warning: Instr claims to read non-existent value in "
666 << *li << '\n');
667 continue;
668 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000669 // Special case: An early-clobber tied operand reads and writes the
670 // register one slot early. The getVNInfoBefore call above would have
671 // picked up the value defined by UseMI. Adjust the kill slot and value.
672 if (SlotIndex::isSameInstr(VNI->def, Idx)) {
673 Idx = VNI->def;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000674 VNI = li->getVNInfoBefore(Idx);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000675 assert(VNI && "Early-clobber tied value not available");
676 }
677 WorkList.push_back(std::make_pair(Idx, VNI));
678 }
679
680 // Create a new live interval with only minimal live segments per def.
681 LiveInterval NewLI(li->reg, 0);
682 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
683 I != E; ++I) {
684 VNInfo *VNI = *I;
685 if (VNI->isUnused())
686 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000687 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000688 }
689
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000690 // Keep track of the PHIs that are in use.
691 SmallPtrSet<VNInfo*, 8> UsedPHIs;
692
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000693 // Extend intervals to reach all uses in WorkList.
694 while (!WorkList.empty()) {
695 SlotIndex Idx = WorkList.back().first;
696 VNInfo *VNI = WorkList.back().second;
697 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000698 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000699 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000700
701 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000702 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000703 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000704 assert(ExtVNI == VNI && "Unexpected existing value number");
705 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000706 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000707 continue;
708 // The PHI is live, make sure the predecessors are live-out.
709 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
710 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000711 if (!LiveOut.insert(*PI))
712 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000713 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000714 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000715 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000716 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000717 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000718 continue;
719 }
720
721 // VNI is live-in to MBB.
722 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000723 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000724
725 // Make sure VNI is live-out from the predecessors.
726 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
727 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000728 if (!LiveOut.insert(*PI))
729 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000730 SlotIndex Stop = getMBBEndIdx(*PI);
731 assert(li->getVNInfoBefore(Stop) == VNI &&
732 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000733 WorkList.push_back(std::make_pair(Stop, VNI));
734 }
735 }
736
737 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000738 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000739 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
740 I != E; ++I) {
741 VNInfo *VNI = *I;
742 if (VNI->isUnused())
743 continue;
744 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
745 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000746 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000747 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000748 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000749 // This is a dead PHI. Remove it.
750 VNI->setIsUnused(true);
751 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000752 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
753 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000754 } else {
755 // This is a dead def. Make sure the instruction knows.
756 MachineInstr *MI = getInstructionFromIndex(VNI->def);
757 assert(MI && "No instruction defining live value");
758 MI->addRegisterDead(li->reg, tri_);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000759 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000760 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000761 dead->push_back(MI);
762 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000763 }
764 }
765
766 // Move the trimmed ranges back.
767 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000768 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000769 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000770}
771
772
Evan Chengf2fbca62007-11-12 06:35:08 +0000773//===----------------------------------------------------------------------===//
774// Register allocator hooks.
775//
776
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000777void LiveIntervals::addKillFlags() {
778 for (iterator I = begin(), E = end(); I != E; ++I) {
779 unsigned Reg = I->first;
780 if (TargetRegisterInfo::isPhysicalRegister(Reg))
781 continue;
782 if (mri_->reg_nodbg_empty(Reg))
783 continue;
784 LiveInterval *LI = I->second;
785
786 // Every instruction that kills Reg corresponds to a live range end point.
787 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
788 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000789 // A block index indicates an MBB edge.
790 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000791 continue;
792 MachineInstr *MI = getInstructionFromIndex(RI->end);
793 if (!MI)
794 continue;
795 MI->addRegisterKilled(Reg, NULL);
796 }
797 }
798}
799
Lang Hames907cc8f2012-01-27 22:36:19 +0000800
801static bool intervalRangesSane(const LiveInterval& li) {
802 if (li.empty()) {
803 return true;
804 }
805
806 SlotIndex lastEnd = li.begin()->start;
807 for (LiveInterval::const_iterator lrItr = li.begin(), lrEnd = li.end();
808 lrItr != lrEnd; ++lrItr) {
809 const LiveRange& lr = *lrItr;
810 if (lastEnd > lr.start || lr.start >= lr.end)
811 return false;
812 lastEnd = lr.end;
813 }
814
815 return true;
816}
817
818template <typename DefSetT>
819static void handleMoveDefs(LiveIntervals& lis, SlotIndex origIdx,
820 SlotIndex miIdx, const DefSetT& defs) {
821 for (typename DefSetT::const_iterator defItr = defs.begin(),
822 defEnd = defs.end();
823 defItr != defEnd; ++defItr) {
824 unsigned def = *defItr;
825 LiveInterval& li = lis.getInterval(def);
826 LiveRange* lr = li.getLiveRangeContaining(origIdx.getRegSlot());
827 assert(lr != 0 && "No range for def?");
828 lr->start = miIdx.getRegSlot();
829 lr->valno->def = miIdx.getRegSlot();
830 assert(intervalRangesSane(li) && "Broke live interval moving def.");
831 }
832}
833
834template <typename DeadDefSetT>
835static void handleMoveDeadDefs(LiveIntervals& lis, SlotIndex origIdx,
836 SlotIndex miIdx, const DeadDefSetT& deadDefs) {
837 for (typename DeadDefSetT::const_iterator deadDefItr = deadDefs.begin(),
838 deadDefEnd = deadDefs.end();
839 deadDefItr != deadDefEnd; ++deadDefItr) {
840 unsigned deadDef = *deadDefItr;
841 LiveInterval& li = lis.getInterval(deadDef);
842 LiveRange* lr = li.getLiveRangeContaining(origIdx.getRegSlot());
843 assert(lr != 0 && "No range for dead def?");
844 assert(lr->start == origIdx.getRegSlot() && "Bad dead range start?");
845 assert(lr->end == origIdx.getDeadSlot() && "Bad dead range end?");
846 assert(lr->valno->def == origIdx.getRegSlot() && "Bad dead valno def.");
847 LiveRange t(*lr);
848 t.start = miIdx.getRegSlot();
849 t.valno->def = miIdx.getRegSlot();
850 t.end = miIdx.getDeadSlot();
851 li.removeRange(*lr);
852 li.addRange(t);
853 assert(intervalRangesSane(li) && "Broke live interval moving dead def.");
854 }
855}
856
857template <typename ECSetT>
858static void handleMoveECs(LiveIntervals& lis, SlotIndex origIdx,
859 SlotIndex miIdx, const ECSetT& ecs) {
860 for (typename ECSetT::const_iterator ecItr = ecs.begin(), ecEnd = ecs.end();
861 ecItr != ecEnd; ++ecItr) {
862 unsigned ec = *ecItr;
863 LiveInterval& li = lis.getInterval(ec);
864 LiveRange* lr = li.getLiveRangeContaining(origIdx.getRegSlot(true));
865 assert(lr != 0 && "No range for early clobber?");
866 assert(lr->start == origIdx.getRegSlot(true) && "Bad EC range start?");
867 assert(lr->end == origIdx.getRegSlot() && "Bad EC range end.");
868 assert(lr->valno->def == origIdx.getRegSlot(true) && "Bad EC valno def.");
869 LiveRange t(*lr);
870 t.start = miIdx.getRegSlot(true);
871 t.valno->def = miIdx.getRegSlot(true);
872 t.end = miIdx.getRegSlot();
873 li.removeRange(*lr);
874 li.addRange(t);
875 assert(intervalRangesSane(li) && "Broke live interval moving EC.");
876 }
877}
878
879template <typename UseSetT>
880static void handleMoveUses(const MachineBasicBlock *mbb,
881 const MachineRegisterInfo& mri,
882 const BitVector& reservedRegs, LiveIntervals &lis,
883 SlotIndex origIdx, SlotIndex miIdx,
884 const UseSetT &uses) {
885 bool movingUp = miIdx < origIdx;
886 for (typename UseSetT::const_iterator usesItr = uses.begin(),
887 usesEnd = uses.end();
888 usesItr != usesEnd; ++usesItr) {
889 unsigned use = *usesItr;
890 if (!lis.hasInterval(use))
891 continue;
892 if (TargetRegisterInfo::isPhysicalRegister(use) && reservedRegs.test(use))
893 continue;
894 LiveInterval& li = lis.getInterval(use);
895 LiveRange* lr = li.getLiveRangeBefore(origIdx.getRegSlot());
896 assert(lr != 0 && "No range for use?");
897 bool liveThrough = lr->end > origIdx.getRegSlot();
898
899 if (movingUp) {
900 // If moving up and liveThrough - nothing to do.
901 // If not live through we need to extend the range to the last use
902 // between the old location and the new one.
903 if (!liveThrough) {
904 SlotIndex lastUseInRange = miIdx.getRegSlot();
905 for (MachineRegisterInfo::use_iterator useI = mri.use_begin(use),
906 useE = mri.use_end();
907 useI != useE; ++useI) {
908 const MachineInstr* mopI = &*useI;
909 const MachineOperand& mop = useI.getOperand();
910 SlotIndex instSlot = lis.getSlotIndexes()->getInstructionIndex(mopI);
911 SlotIndex opSlot = instSlot.getRegSlot(mop.isEarlyClobber());
912 if (opSlot >= lastUseInRange && opSlot < origIdx) {
913 lastUseInRange = opSlot;
914 }
915 }
916 lr->end = lastUseInRange;
917 }
918 } else {
919 // Moving down is easy - the existing live range end tells us where
920 // the last kill is.
921 if (!liveThrough) {
922 // Easy fix - just update the range endpoint.
923 lr->end = miIdx.getRegSlot();
924 } else {
925 bool liveOut = lr->end >= lis.getSlotIndexes()->getMBBEndIdx(mbb);
926 if (!liveOut && miIdx.getRegSlot() > lr->end) {
927 lr->end = miIdx.getRegSlot();
928 }
929 }
930 }
931 assert(intervalRangesSane(li) && "Broke live interval moving use.");
932 }
933}
934
935void LiveIntervals::moveInstr(MachineBasicBlock::iterator insertPt,
936 MachineInstr *mi) {
937 MachineBasicBlock* mbb = mi->getParent();
Lang Hames3f8d3c72012-01-27 23:52:25 +0000938 assert((insertPt == mbb->end() || insertPt->getParent() == mbb) &&
Lang Hames907cc8f2012-01-27 22:36:19 +0000939 "Cannot handle moves across basic block boundaries.");
940 assert(&*insertPt != mi && "No-op move requested?");
941 assert(!mi->isInsideBundle() && "Can't handle bundled instructions yet.");
942
943 // Grab the original instruction index.
944 SlotIndex origIdx = indexes_->getInstructionIndex(mi);
945
946 // Move the machine instr and obtain its new index.
947 indexes_->removeMachineInstrFromMaps(mi);
948 mbb->remove(mi);
949 mbb->insert(insertPt, mi);
950 SlotIndex miIdx = indexes_->insertMachineInstrInMaps(mi);
951
952 // Pick the direction.
953 bool movingUp = miIdx < origIdx;
954
955 // Collect the operands.
956 DenseSet<unsigned> uses, defs, deadDefs, ecs;
957 for (MachineInstr::mop_iterator mopItr = mi->operands_begin(),
958 mopEnd = mi->operands_end();
959 mopItr != mopEnd; ++mopItr) {
960 const MachineOperand& mop = *mopItr;
961
962 if (!mop.isReg() || mop.getReg() == 0)
963 continue;
964 unsigned reg = mop.getReg();
965 if (mop.isUse()) {
966 assert(mop.readsReg());
967 }
968
969 if (mop.readsReg() && !ecs.count(reg)) {
970 uses.insert(reg);
971 }
972 if (mop.isDef()) {
973 if (mop.isDead()) {
974 assert(!defs.count(reg) && "Can't mix defs with dead-defs.");
975 deadDefs.insert(reg);
976 } else if (mop.isEarlyClobber()) {
977 uses.erase(reg);
978 ecs.insert(reg);
979 } else {
980 assert(!deadDefs.count(reg) && "Can't mix defs with dead-defs.");
981 defs.insert(reg);
982 }
983 }
984 }
985
986 BitVector reservedRegs(tri_->getReservedRegs(*mbb->getParent()));
987
988 if (movingUp) {
989 handleMoveUses(mbb, *mri_, reservedRegs, *this, origIdx, miIdx, uses);
990 handleMoveECs(*this, origIdx, miIdx, ecs);
991 handleMoveDeadDefs(*this, origIdx, miIdx, deadDefs);
992 handleMoveDefs(*this, origIdx, miIdx, defs);
993 } else {
994 handleMoveDefs(*this, origIdx, miIdx, defs);
995 handleMoveDeadDefs(*this, origIdx, miIdx, deadDefs);
996 handleMoveECs(*this, origIdx, miIdx, ecs);
997 handleMoveUses(mbb, *mri_, reservedRegs, *this, origIdx, miIdx, uses);
998 }
999}
1000
Evan Chengd70dbb52008-02-22 09:24:50 +00001001/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
1002/// allow one) virtual register operand, then its uses are implicitly using
1003/// the register. Returns the virtual register.
1004unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
1005 MachineInstr *MI) const {
1006 unsigned RegOp = 0;
1007 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1008 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001009 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +00001010 continue;
1011 unsigned Reg = MO.getReg();
1012 if (Reg == 0 || Reg == li.reg)
1013 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001014
Chris Lattner1873d0c2009-06-27 04:06:41 +00001015 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
1016 !allocatableRegs_[Reg])
1017 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +00001018 RegOp = MO.getReg();
Lang Hames6c76e802012-01-25 21:53:23 +00001019 break; // Found vreg operand - leave the loop.
Evan Chengd70dbb52008-02-22 09:24:50 +00001020 }
1021 return RegOp;
1022}
1023
1024/// isValNoAvailableAt - Return true if the val# of the specified interval
1025/// which reaches the given instruction also reaches the specified use index.
1026bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +00001027 SlotIndex UseIdx) const {
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +00001028 VNInfo *UValNo = li.getVNInfoAt(UseIdx);
1029 return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI));
Evan Chengd70dbb52008-02-22 09:24:50 +00001030}
1031
Evan Chengf2fbca62007-11-12 06:35:08 +00001032/// isReMaterializable - Returns true if the definition MI of the specified
1033/// val# of the specified interval is re-materializable.
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001034bool
1035LiveIntervals::isReMaterializable(const LiveInterval &li,
1036 const VNInfo *ValNo, MachineInstr *MI,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001037 const SmallVectorImpl<LiveInterval*> *SpillIs,
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001038 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001039 if (DisableReMat)
1040 return false;
1041
Dan Gohmana70dca12009-10-09 23:27:56 +00001042 if (!tii_->isTriviallyReMaterializable(MI, aa_))
1043 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +00001044
Dan Gohmana70dca12009-10-09 23:27:56 +00001045 // Target-specific code can mark an instruction as being rematerializable
1046 // if it has one virtual reg use, though it had better be something like
1047 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001048 unsigned ImpUse = getReMatImplicitUse(li, MI);
1049 if (ImpUse) {
1050 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +00001051 for (MachineRegisterInfo::use_nodbg_iterator
1052 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
1053 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +00001054 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +00001055 SlotIndex UseIdx = getInstructionIndex(UseMI);
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +00001056 if (li.getVNInfoAt(UseIdx) != ValNo)
Dan Gohman6d69ba82008-07-25 00:02:30 +00001057 continue;
1058 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1059 return false;
1060 }
Evan Chengdc377862008-09-30 15:44:16 +00001061
1062 // If a register operand of the re-materialized instruction is going to
1063 // be spilled next, then it's not legal to re-materialize this instruction.
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001064 if (SpillIs)
1065 for (unsigned i = 0, e = SpillIs->size(); i != e; ++i)
1066 if (ImpUse == (*SpillIs)[i]->reg)
1067 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001068 }
1069 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001070}
1071
1072/// isReMaterializable - Returns true if every definition of MI of every
1073/// val# of the specified interval is re-materializable.
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001074bool
1075LiveIntervals::isReMaterializable(const LiveInterval &li,
Jakob Stoklund Olesen38f6bd02011-03-10 01:21:58 +00001076 const SmallVectorImpl<LiveInterval*> *SpillIs,
Andrew Trickf4baeaf2010-11-10 19:18:47 +00001077 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001078 isLoad = false;
1079 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1080 i != e; ++i) {
1081 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00001082 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001083 continue; // Dead val#.
1084 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001085 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Lang Hames6e2968c2010-09-25 12:04:16 +00001086 if (!ReMatDefMI)
1087 return false;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001088 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001089 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001090 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001091 return false;
1092 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001093 }
1094 return true;
1095}
1096
Evan Cheng81a03822007-11-17 00:40:40 +00001097bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +00001098 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
1099
1100 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
1101
1102 if (mbb == 0)
1103 return false;
1104
1105 for (++itr; itr != li.ranges.end(); ++itr) {
1106 MachineBasicBlock *mbb2 =
1107 indexes_->getMBBCoveringRange(itr->start, itr->end);
1108
1109 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +00001110 return false;
1111 }
Lang Hames233a60e2009-11-03 23:52:08 +00001112
Evan Cheng81a03822007-11-17 00:40:40 +00001113 return true;
1114}
1115
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001116float
1117LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1118 // Limit the loop depth ridiculousness.
1119 if (loopDepth > 200)
1120 loopDepth = 200;
1121
1122 // The loop depth is used to roughly estimate the number of times the
1123 // instruction is executed. Something like 10^d is simple, but will quickly
1124 // overflow a float. This expression behaves like 10^d for small d, but is
1125 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1126 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +00001127 // By the way, powf() might be unavailable here. For consistency,
1128 // We may take pow(double,double).
1129 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001130
1131 return (isDef + isUse) * lc;
1132}
1133
Owen Andersonc4dc1322008-06-05 17:15:43 +00001134LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00001135 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00001136 LiveInterval& Interval = getOrCreateInterval(reg);
1137 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +00001138 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames6e2968c2010-09-25 12:04:16 +00001139 startInst, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00001140 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00001141 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +00001142 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00001143 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00001144 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001145
Owen Andersonc4dc1322008-06-05 17:15:43 +00001146 return LR;
1147}
David Greeneb5257662009-08-03 21:55:09 +00001148