blob: 1deeb4560ba493374c661096da7422c07fe2f1b9 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000033#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000037#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000038#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000039#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000040#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000041#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000042using namespace llvm;
43
Mon P Wang3c81d352008-11-23 04:37:22 +000044static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000045DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000046
Evan Cheng10e86422008-04-25 19:11:04 +000047// Forward declarations.
Nate Begeman9008ca62009-04-27 18:41:29 +000048static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
49 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000050
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000051X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000053 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000054 X86ScalarSSEf64 = Subtarget->hasSSE2();
55 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000056 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000057
Anton Korobeynikov2365f512007-07-14 14:06:15 +000058 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000059 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000060
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000061 // Set up the TargetLowering object.
62
63 // X86 is weird, it always uses i8 for shift amounts and setcc results.
64 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000065 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000066 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000067 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000068 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000069
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000070 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000071 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000072 setUseUnderscoreSetJmp(false);
73 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000074 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000075 // MS runtime is weird: it exports _setjmp, but longjmp!
76 setUseUnderscoreSetJmp(true);
77 setUseUnderscoreLongJmp(false);
78 } else {
79 setUseUnderscoreSetJmp(true);
80 setUseUnderscoreLongJmp(true);
81 }
Scott Michelfdc40a02009-02-17 22:15:04 +000082
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000083 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000084 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
85 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
86 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000087 if (Subtarget->is64Bit())
88 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089
Evan Cheng03294662008-10-14 21:26:46 +000090 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000091
Scott Michelfdc40a02009-02-17 22:15:04 +000092 // We don't accept any truncstore of integer registers.
Chris Lattnerddf89562008-01-17 19:59:44 +000093 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
94 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
95 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
96 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
97 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
Evan Cheng7f042682008-10-15 02:05:31 +000098 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
99
100 // SETOEQ and SETUNE require checking two conditions.
101 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
102 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
103 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
104 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
105 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
106 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000107
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000108 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
109 // operation.
110 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
111 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
112 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000113
Evan Cheng25ab6902006-09-08 06:48:29 +0000114 if (Subtarget->is64Bit()) {
Evan Cheng6892f282006-01-17 02:32:49 +0000115 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000116 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000117 } else if (!UseSoftFloat) {
118 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000119 // We have an impenetrably clever algorithm for ui64->double only.
120 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000121 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000122 // We have an algorithm for SSE2, and we turn this into a 64-bit
123 // FILD for other targets.
124 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000125 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000126
127 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
128 // this operation.
129 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
130 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000131
Devang Patel6a784892009-06-05 18:48:29 +0000132 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000133 // SSE has no i16 to fp conversion, only i32
134 if (X86ScalarSSEf32) {
135 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
136 // f32 and f64 cases are Legal, f80 case is not
137 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
138 } else {
139 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
140 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
141 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000142 } else {
Bill Wendling105be5a2009-03-13 08:41:47 +0000143 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
144 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000145 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146
Dale Johannesen73328d12007-09-19 23:55:34 +0000147 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
148 // are Legal, f80 is custom lowered.
149 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
150 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000151
Evan Cheng02568ff2006-01-30 22:13:22 +0000152 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
153 // this operation.
154 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
155 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
156
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000157 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000158 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 // f32 and f64 cases are Legal, f80 case is not
160 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000161 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000162 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000163 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 }
165
166 // Handle FP_TO_UINT by promoting the destination to a larger signed
167 // conversion.
168 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
169 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
170 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
171
Evan Cheng25ab6902006-09-08 06:48:29 +0000172 if (Subtarget->is64Bit()) {
173 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000175 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000176 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 // Expand FP_TO_UINT into a select.
178 // FIXME: We would like to use a Custom expander here eventually to do
179 // the optimal thing for SSE vs. the default expansion in the legalizer.
180 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
181 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000182 // With SSE3 we can use fisttpll to convert to a signed i64; without
183 // SSE, we're stuck with a fistpll.
184 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000185 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000186
Chris Lattner399610a2006-12-05 18:22:22 +0000187 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000188 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000189 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
190 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
191 }
Chris Lattner21f66852005-12-23 05:15:23 +0000192
Dan Gohmanb00ee212008-02-18 19:34:53 +0000193 // Scalar integer divide and remainder are lowered to use operations that
194 // produce two results, to match the available instructions. This exposes
195 // the two-result form to trivial CSE, which is able to combine x/y and x%y
196 // into a single instruction.
197 //
198 // Scalar integer multiply-high is also lowered to use two-result
199 // operations, to match the available instructions. However, plain multiply
200 // (low) operations are left as Legal, as there are single-result
201 // instructions for this in x86. Using the two-result multiply instructions
202 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000203 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
204 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
205 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
206 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
207 setOperationAction(ISD::SREM , MVT::i8 , Expand);
208 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000209 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
210 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
211 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
212 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
213 setOperationAction(ISD::SREM , MVT::i16 , Expand);
214 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000215 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
216 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
217 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
218 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
219 setOperationAction(ISD::SREM , MVT::i32 , Expand);
220 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000221 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
222 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
223 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
224 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
225 setOperationAction(ISD::SREM , MVT::i64 , Expand);
226 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000227
Evan Chengc35497f2006-10-30 08:02:39 +0000228 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000229 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000230 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
231 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000232 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000233 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
234 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000236 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
237 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000238 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000239 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000240 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000241 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000242
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000243 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000244 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
245 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000246 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000247 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
248 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000249 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000250 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
251 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000252 if (Subtarget->is64Bit()) {
253 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000254 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
255 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 }
257
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000258 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000259 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000260
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261 // These should be promoted to a larger select which is supported.
262 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
263 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000264 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000265 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
266 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
267 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
268 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000269 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000270 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
271 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
272 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
273 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
274 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000276 if (Subtarget->is64Bit()) {
277 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
278 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
279 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000280 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000281 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000282 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000283
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000284 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000285 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000286 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000287 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000288 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000289 if (Subtarget->is64Bit())
290 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000291 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000292 if (Subtarget->is64Bit()) {
293 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
294 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
295 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
Bill Wendling056292f2008-09-16 21:48:12 +0000296 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000297 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000299 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
300 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
301 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000302 if (Subtarget->is64Bit()) {
303 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
304 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
305 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
306 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000307
Evan Chengd2cde682008-03-10 19:38:10 +0000308 if (Subtarget->hasSSE1())
309 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000310
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000311 if (!Subtarget->hasSSE2())
312 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
313
Mon P Wang63307c32008-05-05 19:05:59 +0000314 // Expand certain atomics
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000315 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
316 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
317 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
318 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000319
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000320 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
321 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
322 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
323 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000324
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000325 if (!Subtarget->is64Bit()) {
Dan Gohman0b1d4a72008-12-23 21:37:04 +0000326 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
327 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
328 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
329 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
330 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
331 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
332 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000333 }
334
Dan Gohman7f460202008-06-30 20:59:49 +0000335 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
336 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000337 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000338 if (!Subtarget->isTargetDarwin() &&
339 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000340 !Subtarget->isTargetCygMing()) {
341 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
342 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
343 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000344
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000345 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
346 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
347 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
348 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
349 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000350 setExceptionPointerRegister(X86::RAX);
351 setExceptionSelectorRegister(X86::RDX);
352 } else {
353 setExceptionPointerRegister(X86::EAX);
354 setExceptionSelectorRegister(X86::EDX);
355 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000356 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000357 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
358
Duncan Sandsf7331b32007-09-11 14:10:23 +0000359 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000360
Chris Lattnerda68d302008-01-15 21:58:22 +0000361 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000362
Nate Begemanacc398c2006-01-25 18:21:52 +0000363 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
364 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000365 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000366 if (Subtarget->is64Bit()) {
367 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Evan Chengae642192007-03-02 23:16:35 +0000368 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000369 } else {
370 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000371 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000372 }
Evan Chengae642192007-03-02 23:16:35 +0000373
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000374 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000375 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000376 if (Subtarget->is64Bit())
377 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000378 if (Subtarget->isTargetCygMing())
379 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
380 else
381 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000382
Evan Chengc7ce29b2009-02-13 22:36:38 +0000383 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000384 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000385 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000386 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
387 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000388
Evan Cheng223547a2006-01-31 22:28:30 +0000389 // Use ANDPD to simulate FABS.
390 setOperationAction(ISD::FABS , MVT::f64, Custom);
391 setOperationAction(ISD::FABS , MVT::f32, Custom);
392
393 // Use XORP to simulate FNEG.
394 setOperationAction(ISD::FNEG , MVT::f64, Custom);
395 setOperationAction(ISD::FNEG , MVT::f32, Custom);
396
Evan Cheng68c47cb2007-01-05 07:55:56 +0000397 // Use ANDPD and ORPD to simulate FCOPYSIGN.
398 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
399 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
400
Evan Chengd25e9e82006-02-02 00:28:23 +0000401 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000402 setOperationAction(ISD::FSIN , MVT::f64, Expand);
403 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000404 setOperationAction(ISD::FSIN , MVT::f32, Expand);
405 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000406
Chris Lattnera54aa942006-01-29 06:26:08 +0000407 // Expand FP immediates into loads from the stack, except for the special
408 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000409 addLegalFPImmediate(APFloat(+0.0)); // xorpd
410 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000411 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000412 // Use SSE for f32, x87 for f64.
413 // Set up the FP register classes.
414 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
415 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
416
417 // Use ANDPS to simulate FABS.
418 setOperationAction(ISD::FABS , MVT::f32, Custom);
419
420 // Use XORP to simulate FNEG.
421 setOperationAction(ISD::FNEG , MVT::f32, Custom);
422
423 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
424
425 // Use ANDPS and ORPS to simulate FCOPYSIGN.
426 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
427 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
428
429 // We don't support sin/cos/fmod
430 setOperationAction(ISD::FSIN , MVT::f32, Expand);
431 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000432
Nate Begemane1795842008-02-14 08:57:00 +0000433 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000434 addLegalFPImmediate(APFloat(+0.0f)); // xorps
435 addLegalFPImmediate(APFloat(+0.0)); // FLD0
436 addLegalFPImmediate(APFloat(+1.0)); // FLD1
437 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
438 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
439
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000440 if (!UnsafeFPMath) {
441 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
442 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
443 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000444 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000445 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000447 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
448 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000449
Evan Cheng68c47cb2007-01-05 07:55:56 +0000450 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000451 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000452 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
453 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000454
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000455 if (!UnsafeFPMath) {
456 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
457 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
458 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000459 addLegalFPImmediate(APFloat(+0.0)); // FLD0
460 addLegalFPImmediate(APFloat(+1.0)); // FLD1
461 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
462 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
464 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
465 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
466 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000467 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000468
Dale Johannesen59a58732007-08-05 18:49:15 +0000469 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000470 if (!UseSoftFloat) {
Evan Chengc7ce29b2009-02-13 22:36:38 +0000471 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
472 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
474 {
475 bool ignored;
476 APFloat TmpFlt(+0.0);
477 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
478 &ignored);
479 addLegalFPImmediate(TmpFlt); // FLD0
480 TmpFlt.changeSign();
481 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
482 APFloat TmpFlt2(+1.0);
483 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
484 &ignored);
485 addLegalFPImmediate(TmpFlt2); // FLD1
486 TmpFlt2.changeSign();
487 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
488 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000489
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 if (!UnsafeFPMath) {
491 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
492 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
493 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000494 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000495
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000496 // Always use a library call for pow.
497 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
498 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
499 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
500
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000501 setOperationAction(ISD::FLOG, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000502 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000503 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000504 setOperationAction(ISD::FEXP, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000505 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
506
Mon P Wangf007a8b2008-11-06 05:31:54 +0000507 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000508 // (for widening) or expand (for scalarization). Then we will selectively
509 // turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000510 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
511 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000512 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
514 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
516 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
517 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000525 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Eli Friedman108b5192009-05-23 22:44:52 +0000527 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Gabor Greif327ef032008-08-28 23:19:51 +0000528 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000529 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
542 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
543 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dale Johannesenfb0e1322008-09-10 17:31:40 +0000551 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
Eli Friedman23ef1052009-06-06 03:57:58 +0000556 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000560 }
561
Evan Chengc7ce29b2009-02-13 22:36:38 +0000562 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
563 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000564 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000565 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
566 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
567 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena68f9012008-06-24 22:01:44 +0000568 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000569 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000570
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000571 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
572 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
573 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000574 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000575
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000576 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
577 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
578 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000579 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000580
Bill Wendling74027e92007-03-15 21:24:36 +0000581 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
582 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
583
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000584 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000585 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000586 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000587 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
588 setOperationAction(ISD::AND, MVT::v2i32, Promote);
589 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
590 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000591
592 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000593 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000594 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000595 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
596 setOperationAction(ISD::OR, MVT::v2i32, Promote);
597 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
598 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000599
600 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000601 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000602 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000603 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
604 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
605 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
606 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000607
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000608 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000609 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000610 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000611 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
612 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
613 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena68f9012008-06-24 22:01:44 +0000614 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
615 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000616 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000617
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000618 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
619 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
620 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena68f9012008-06-24 22:01:44 +0000621 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000622 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000623
624 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
625 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
626 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000627 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000628
Evan Cheng52672b82008-07-22 18:39:19 +0000629 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000630 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
631 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000632 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000633
634 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000635
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000636 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000637 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
638 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
639 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
640 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
641 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000642 }
643
Evan Cheng92722532009-03-26 23:06:32 +0000644 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000645 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
646
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000647 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
648 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
649 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
650 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000651 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
652 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000653 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
654 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
655 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000656 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000657 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000658 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000659 }
660
Evan Cheng92722532009-03-26 23:06:32 +0000661 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000663
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000664 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
665 // registers cannot be used even for integer operations.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000666 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
667 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
668 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
669 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
670
Evan Chengf7c378e2006-04-10 07:23:14 +0000671 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
672 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
673 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000674 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Mon P Wangaf9b9522008-12-18 21:42:19 +0000675 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000676 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
677 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
678 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000679 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000680 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000681 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
682 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
683 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
684 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000685 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
686 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000687
Nate Begeman30a0de92008-07-17 16:51:19 +0000688 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
689 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
690 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
691 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000692
Evan Chengf7c378e2006-04-10 07:23:14 +0000693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
694 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000696 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000698
Evan Cheng2c3ae372006-04-12 21:21:57 +0000699 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000700 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
701 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000702 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000703 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000704 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000705 // Do not attempt to custom lower non-128-bit vectors
706 if (!VT.is128BitVector())
707 continue;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000708 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
709 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
710 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000711 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000712
Evan Cheng2c3ae372006-04-12 21:21:57 +0000713 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
714 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
715 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
716 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000717 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000718 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000719
Nate Begemancdd1eec2008-02-12 22:51:28 +0000720 if (Subtarget->is64Bit()) {
721 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000722 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000723 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000724
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000725 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
David Greene9b9838d2009-06-29 16:47:10 +0000726 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
727 MVT VT = (MVT::SimpleValueType)i;
728
729 // Do not attempt to promote non-128-bit vectors
730 if (!VT.is128BitVector()) {
731 continue;
732 }
733 setOperationAction(ISD::AND, VT, Promote);
734 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
735 setOperationAction(ISD::OR, VT, Promote);
736 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
737 setOperationAction(ISD::XOR, VT, Promote);
738 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
739 setOperationAction(ISD::LOAD, VT, Promote);
740 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
741 setOperationAction(ISD::SELECT, VT, Promote);
742 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000743 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000744
Chris Lattnerddf89562008-01-17 19:59:44 +0000745 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000746
Evan Cheng2c3ae372006-04-12 21:21:57 +0000747 // Custom lower v2i64 and v2f64 selects.
748 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000749 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000750 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000751 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000752
Eli Friedman23ef1052009-06-06 03:57:58 +0000753 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
754 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
755 if (!DisableMMX && Subtarget->hasMMX()) {
756 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
757 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
758 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000759 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000760
Nate Begeman14d12ca2008-02-11 04:19:36 +0000761 if (Subtarget->hasSSE41()) {
762 // FIXME: Do we need to handle scalar-to-vector here?
763 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
764
765 // i8 and i16 vectors are custom , because the source register and source
766 // source memory operand types are not the same width. f32 vectors are
767 // custom since the immediate controlling the insert encodes additional
768 // information.
769 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
770 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000771 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000772 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
773
774 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
Mon P Wangf0fcdd82009-01-15 21:10:20 +0000776 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng62a3f152008-03-24 21:52:23 +0000777 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000778
779 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000780 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
781 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000782 }
783 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784
Nate Begeman30a0de92008-07-17 16:51:19 +0000785 if (Subtarget->hasSSE42()) {
786 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
787 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
David Greene9b9838d2009-06-29 16:47:10 +0000789 if (!UseSoftFloat && Subtarget->hasAVX()) {
David Greened94c1012009-06-29 22:50:51 +0000790 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
791 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
792 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
793 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
794
David Greene9b9838d2009-06-29 16:47:10 +0000795 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
796 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
797 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
798 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
799 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
800 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
801 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
802 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
803 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
804 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
805 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
806 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
807 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
808 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
809 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
810
811 // Operations to consider commented out -v16i16 v32i8
812 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
813 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
814 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
815 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
816 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
817 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
818 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
819 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
820 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
821 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
822 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
823 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
824 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
825 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
826
827 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
828 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
829 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
830 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
831
832 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
833 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
834 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
835 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
836 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
837
838 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
839 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
840 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
841 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
842 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
844
845#if 0
846 // Not sure we want to do this since there are no 256-bit integer
847 // operations in AVX
848
849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
850 // This includes 256-bit vectors
851 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
852 MVT VT = (MVT::SimpleValueType)i;
853
854 // Do not attempt to custom lower non-power-of-2 vectors
855 if (!isPowerOf2_32(VT.getVectorNumElements()))
856 continue;
857
858 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
859 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
860 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
861 }
862
863 if (Subtarget->is64Bit()) {
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
866 }
867#endif
868
869#if 0
870 // Not sure we want to do this since there are no 256-bit integer
871 // operations in AVX
872
873 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
874 // Including 256-bit vectors
875 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
876 MVT VT = (MVT::SimpleValueType)i;
877
878 if (!VT.is256BitVector()) {
879 continue;
880 }
881 setOperationAction(ISD::AND, VT, Promote);
882 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
883 setOperationAction(ISD::OR, VT, Promote);
884 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
885 setOperationAction(ISD::XOR, VT, Promote);
886 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
887 setOperationAction(ISD::LOAD, VT, Promote);
888 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
889 setOperationAction(ISD::SELECT, VT, Promote);
890 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
891 }
892
893 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
894#endif
895 }
896
Evan Cheng6be2c582006-04-05 23:38:46 +0000897 // We want to custom lower some of our intrinsics.
898 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
899
Bill Wendling74c37652008-12-09 22:08:41 +0000900 // Add/Sub/Mul with overflow operations are custom lowered.
Bill Wendling41ea7e72008-11-24 19:21:46 +0000901 setOperationAction(ISD::SADDO, MVT::i32, Custom);
902 setOperationAction(ISD::SADDO, MVT::i64, Custom);
903 setOperationAction(ISD::UADDO, MVT::i32, Custom);
904 setOperationAction(ISD::UADDO, MVT::i64, Custom);
Bill Wendling74c37652008-12-09 22:08:41 +0000905 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
906 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
907 setOperationAction(ISD::USUBO, MVT::i32, Custom);
908 setOperationAction(ISD::USUBO, MVT::i64, Custom);
909 setOperationAction(ISD::SMULO, MVT::i32, Custom);
910 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000911
Evan Chengd54f2d52009-03-31 19:38:51 +0000912 if (!Subtarget->is64Bit()) {
913 // These libcalls are not available in 32-bit.
914 setLibcallName(RTLIB::SHL_I128, 0);
915 setLibcallName(RTLIB::SRL_I128, 0);
916 setLibcallName(RTLIB::SRA_I128, 0);
917 }
918
Evan Cheng206ee9d2006-07-07 08:33:52 +0000919 // We have target-specific dag combine patterns for the following nodes:
920 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000921 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000922 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000923 setTargetDAGCombine(ISD::SHL);
924 setTargetDAGCombine(ISD::SRA);
925 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000926 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000927 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000928 if (Subtarget->is64Bit())
929 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000930
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000931 computeRegisterProperties();
932
Evan Cheng87ed7162006-02-14 08:25:08 +0000933 // FIXME: These should be based on subtarget info. Plus, the values should
934 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000935 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
936 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
937 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000938 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000939 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000940 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000941}
942
Scott Michel5b8f82e2008-03-10 15:42:14 +0000943
Duncan Sands5480c042009-01-01 15:52:00 +0000944MVT X86TargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000945 return MVT::i8;
946}
947
948
Evan Cheng29286502008-01-23 23:17:41 +0000949/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
950/// the desired ByVal argument alignment.
951static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
952 if (MaxAlign == 16)
953 return;
954 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
955 if (VTy->getBitWidth() == 128)
956 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000957 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
958 unsigned EltAlign = 0;
959 getMaxByValAlign(ATy->getElementType(), EltAlign);
960 if (EltAlign > MaxAlign)
961 MaxAlign = EltAlign;
962 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
963 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
964 unsigned EltAlign = 0;
965 getMaxByValAlign(STy->getElementType(i), EltAlign);
966 if (EltAlign > MaxAlign)
967 MaxAlign = EltAlign;
968 if (MaxAlign == 16)
969 break;
970 }
971 }
972 return;
973}
974
975/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
976/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000977/// that contain SSE vectors are placed at 16-byte boundaries while the rest
978/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000979unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +0000980 if (Subtarget->is64Bit()) {
981 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000982 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +0000983 if (TyAlign > 8)
984 return TyAlign;
985 return 8;
986 }
987
Evan Cheng29286502008-01-23 23:17:41 +0000988 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000989 if (Subtarget->hasSSE1())
990 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000991 return Align;
992}
Chris Lattner2b02a442007-02-25 08:29:00 +0000993
Evan Chengf0df0312008-05-15 08:39:06 +0000994/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +0000995/// and store operations as a result of memset, memcpy, and memmove
996/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +0000997/// determining it.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000998MVT
Evan Chengf0df0312008-05-15 08:39:06 +0000999X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001000 bool isSrcConst, bool isSrcStr,
1001 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001002 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1003 // linux. This is because the stack realignment code can't handle certain
1004 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001005 const Function *F = DAG.getMachineFunction().getFunction();
1006 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1007 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001008 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
1009 return MVT::v4i32;
1010 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
1011 return MVT::v4f32;
1012 }
Evan Chengf0df0312008-05-15 08:39:06 +00001013 if (Subtarget->is64Bit() && Size >= 8)
1014 return MVT::i64;
1015 return MVT::i32;
1016}
1017
Evan Chengcc415862007-11-09 01:32:10 +00001018/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1019/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001020SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001021 SelectionDAG &DAG) const {
1022 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001023 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001024 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001025 // This doesn't have DebugLoc associated with it, but is not really the
1026 // same as a Register.
1027 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1028 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001029 return Table;
1030}
1031
Bill Wendlingb4202b82009-07-01 18:50:55 +00001032/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001033unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1034 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1035}
1036
Chris Lattner2b02a442007-02-25 08:29:00 +00001037//===----------------------------------------------------------------------===//
1038// Return Value Calling Convention Implementation
1039//===----------------------------------------------------------------------===//
1040
Chris Lattner59ed56b2007-02-28 04:55:35 +00001041#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001042
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001043/// LowerRET - Lower an ISD::RET node.
Dan Gohman475871a2008-07-27 21:46:04 +00001044SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001045 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001046 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
Scott Michelfdc40a02009-02-17 22:15:04 +00001047
Chris Lattner9774c912007-02-27 05:28:59 +00001048 SmallVector<CCValAssign, 16> RVLocs;
1049 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00001050 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
1051 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00001052 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001054 // If this is the first return lowered for this function, add the regs to the
1055 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001056 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001057 for (unsigned i = 0; i != RVLocs.size(); ++i)
1058 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001059 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001060 }
Dan Gohman475871a2008-07-27 21:46:04 +00001061 SDValue Chain = Op.getOperand(0);
Scott Michelfdc40a02009-02-17 22:15:04 +00001062
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001063 // Handle tail call return.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001064 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001065 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001066 SDValue TailCall = Chain;
1067 SDValue TargetAddress = TailCall.getOperand(1);
1068 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001069 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofer290ae032008-09-22 14:50:07 +00001070 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX ||
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001071 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) ||
Bill Wendling056292f2008-09-16 21:48:12 +00001072 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Scott Michelfdc40a02009-02-17 22:15:04 +00001073 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001074 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +00001075 assert(StackAdjustment.getOpcode() == ISD::Constant &&
1076 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001077
Dan Gohman475871a2008-07-27 21:46:04 +00001078 SmallVector<SDValue,8> Operands;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001079 Operands.push_back(Chain.getOperand(0));
1080 Operands.push_back(TargetAddress);
1081 Operands.push_back(StackAdjustment);
1082 // Copy registers used by the call. Last operand is a flag so it is not
1083 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001084 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085 Operands.push_back(Chain.getOperand(i));
1086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001087 return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer448175f2007-10-16 09:05:00 +00001088 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001089 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001091 // Regular return.
Dan Gohman475871a2008-07-27 21:46:04 +00001092 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001093
Dan Gohman475871a2008-07-27 21:46:04 +00001094 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001095 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1096 // Operand #1 = Bytes To Pop
1097 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001099 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001100 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1101 CCValAssign &VA = RVLocs[i];
1102 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman475871a2008-07-27 21:46:04 +00001103 SDValue ValToCopy = Op.getOperand(i*2+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001104
Chris Lattner447ff682008-03-11 03:23:40 +00001105 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1106 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001107 if (VA.getLocReg() == X86::ST0 ||
1108 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001109 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1110 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001111 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Dale Johannesenace16102009-02-03 19:33:06 +00001112 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001113 RetOps.push_back(ValToCopy);
1114 // Don't emit a copytoreg.
1115 continue;
1116 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001117
Evan Cheng242b38b2009-02-23 09:03:22 +00001118 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1119 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001120 if (Subtarget->is64Bit()) {
1121 MVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001122 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Evan Cheng6140a8b2009-02-22 08:05:12 +00001123 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001124 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
1125 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
1126 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001127 }
1128
Dale Johannesendd64c412009-02-04 00:33:20 +00001129 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001130 Flag = Chain.getValue(1);
1131 }
Dan Gohman61a92132008-04-21 23:59:07 +00001132
1133 // The x86-64 ABI for returning structs by value requires that we copy
1134 // the sret argument into %rax for the return. We saved the argument into
1135 // a virtual register in the entry block, so now we copy the value out
1136 // and into %rax.
1137 if (Subtarget->is64Bit() &&
1138 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1139 MachineFunction &MF = DAG.getMachineFunction();
1140 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1141 unsigned Reg = FuncInfo->getSRetReturnReg();
1142 if (!Reg) {
1143 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1144 FuncInfo->setSRetReturnReg(Reg);
1145 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001146 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001147
Dale Johannesendd64c412009-02-04 00:33:20 +00001148 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001149 Flag = Chain.getValue(1);
1150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001151
Chris Lattner447ff682008-03-11 03:23:40 +00001152 RetOps[0] = Chain; // Update chain.
1153
1154 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001155 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001156 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001157
1158 return DAG.getNode(X86ISD::RET_FLAG, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00001159 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001160}
1161
1162
Chris Lattner3085e152007-02-25 08:59:22 +00001163/// LowerCallResult - Lower the result values of an ISD::CALL into the
1164/// appropriate copies out of appropriate physical registers. This assumes that
1165/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
1166/// being lowered. The returns a SDNode with the same number of values as the
1167/// ISD::CALL.
1168SDNode *X86TargetLowering::
Scott Michelfdc40a02009-02-17 22:15:04 +00001169LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall,
Chris Lattner3085e152007-02-25 08:59:22 +00001170 unsigned CallingConv, SelectionDAG &DAG) {
Dale Johannesenace16102009-02-03 19:33:06 +00001171
Scott Michelfdc40a02009-02-17 22:15:04 +00001172 DebugLoc dl = TheCall->getDebugLoc();
Chris Lattnere32bbf62007-02-28 07:09:55 +00001173 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001174 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman095cc292008-09-13 01:54:27 +00001175 bool isVarArg = TheCall->isVarArg();
Torok Edwin3f142c32009-02-01 18:15:56 +00001176 bool Is64Bit = Subtarget->is64Bit();
Chris Lattner52387be2007-06-19 00:13:10 +00001177 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +00001178 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
1179
Dan Gohman475871a2008-07-27 21:46:04 +00001180 SmallVector<SDValue, 8> ResultVals;
Scott Michelfdc40a02009-02-17 22:15:04 +00001181
Chris Lattner3085e152007-02-25 08:59:22 +00001182 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001183 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001184 CCValAssign &VA = RVLocs[i];
1185 MVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001186
Torok Edwin3f142c32009-02-01 18:15:56 +00001187 // If this is x86-64, and we disabled SSE, we can't return FP values
Scott Michelfdc40a02009-02-17 22:15:04 +00001188 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001189 ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001190 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001191 }
1192
Chris Lattner8e6da152008-03-10 21:08:41 +00001193 // If this is a call to a function that returns an fp value on the floating
1194 // point stack, but where we prefer to use the value in xmm registers, copy
1195 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001196 if ((VA.getLocReg() == X86::ST0 ||
1197 VA.getLocReg() == X86::ST1) &&
1198 isScalarFPTypeInSSEReg(VA.getValVT())) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001199 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Evan Cheng79fb3b42009-02-20 20:43:02 +00001202 SDValue Val;
1203 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001204 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1205 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1206 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1207 MVT::v2i64, InFlag).getValue(1);
1208 Val = Chain.getValue(0);
1209 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1210 Val, DAG.getConstant(0, MVT::i64));
1211 } else {
1212 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1213 MVT::i64, InFlag).getValue(1);
1214 Val = Chain.getValue(0);
1215 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001216 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1217 } else {
1218 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1219 CopyVT, InFlag).getValue(1);
1220 Val = Chain.getValue(0);
1221 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001222 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001223
Dan Gohman37eed792009-02-04 17:28:58 +00001224 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001225 // Round the F80 the right size, which also moves to the appropriate xmm
1226 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001227 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001228 // This truncation won't change the value.
1229 DAG.getIntPtrConstant(1));
1230 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner8e6da152008-03-10 21:08:41 +00001232 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001233 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001234
Chris Lattner3085e152007-02-25 08:59:22 +00001235 // Merge everything together with a MERGE_VALUES node.
1236 ResultVals.push_back(Chain);
Dale Johannesenace16102009-02-03 19:33:06 +00001237 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
1238 &ResultVals[0], ResultVals.size()).getNode();
Chris Lattner2b02a442007-02-25 08:29:00 +00001239}
1240
1241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001242//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001243// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001244//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001245// StdCall calling convention seems to be standard for many Windows' API
1246// routines and around. It differs from C calling convention just a little:
1247// callee should clean up the stack, not caller. Symbols should be also
1248// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001249// For info on fast calling convention see Fast Calling Convention (tail call)
1250// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001251
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001252/// CallIsStructReturn - Determines whether a CALL node uses struct return
1253/// semantics.
Dan Gohman095cc292008-09-13 01:54:27 +00001254static bool CallIsStructReturn(CallSDNode *TheCall) {
1255 unsigned NumOps = TheCall->getNumArgs();
Gordon Henriksen86737662008-01-05 16:56:59 +00001256 if (!NumOps)
1257 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001258
Dan Gohman095cc292008-09-13 01:54:27 +00001259 return TheCall->getArgFlags(0).isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001260}
1261
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001262/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1263/// return semantics.
Dan Gohman475871a2008-07-27 21:46:04 +00001264static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001265 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen86737662008-01-05 16:56:59 +00001266 if (!NumArgs)
1267 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001268
1269 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001270}
1271
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001272/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1273/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001274/// calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001275bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001276 if (IsVarArg)
1277 return false;
1278
Dan Gohman095cc292008-09-13 01:54:27 +00001279 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001280 default:
1281 return false;
1282 case CallingConv::X86_StdCall:
1283 return !Subtarget->is64Bit();
1284 case CallingConv::X86_FastCall:
1285 return !Subtarget->is64Bit();
1286 case CallingConv::Fast:
1287 return PerformTailCallOpt;
1288 }
1289}
1290
Dan Gohman095cc292008-09-13 01:54:27 +00001291/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1292/// given CallingConvention value.
1293CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001294 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001295 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001296 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001297 else
1298 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001299 }
1300
Gordon Henriksen86737662008-01-05 16:56:59 +00001301 if (CC == CallingConv::X86_FastCall)
1302 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001303 else if (CC == CallingConv::Fast)
1304 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001305 else
1306 return CC_X86_32_C;
1307}
1308
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001309/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1310/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001311NameDecorationStyle
Dan Gohman475871a2008-07-27 21:46:04 +00001312X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001313 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001314 if (CC == CallingConv::X86_FastCall)
1315 return FastCall;
1316 else if (CC == CallingConv::X86_StdCall)
1317 return StdCall;
1318 return None;
1319}
1320
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001321
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001322/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1323/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001324/// the specific parameter attribute. The copy will be passed as a byval
1325/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001326static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001327CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001328 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1329 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001330 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001331 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001332 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001333}
1334
Dan Gohman475871a2008-07-27 21:46:04 +00001335SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola7effac52007-09-14 15:48:13 +00001336 const CCValAssign &VA,
1337 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001338 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001339 SDValue Root, unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001340 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001341 ISD::ArgFlagsTy Flags =
1342 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001343 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001344 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Chenge70bb592008-01-10 02:24:25 +00001345
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001346 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001347 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001348 // In case of tail call optimization mark all arguments mutable. Since they
1349 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001350 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001351 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001352 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001353 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001354 return FIN;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001355 return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001356 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001357}
1358
Dan Gohman475871a2008-07-27 21:46:04 +00001359SDValue
1360X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001361 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001362 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001363 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001364
Gordon Henriksen86737662008-01-05 16:56:59 +00001365 const Function* Fn = MF.getFunction();
1366 if (Fn->hasExternalLinkage() &&
1367 Subtarget->isTargetCygMing() &&
1368 Fn->getName() == "main")
1369 FuncInfo->setForceFramePointer(true);
1370
1371 // Decorate the function name.
1372 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
Scott Michelfdc40a02009-02-17 22:15:04 +00001373
Evan Cheng1bc78042006-04-26 01:20:17 +00001374 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001375 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001376 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001377 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001378 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001379 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001380
1381 assert(!(isVarArg && CC == CallingConv::Fast) &&
1382 "Var args not supported with calling convention fastcc");
1383
Chris Lattner638402b2007-02-28 07:00:42 +00001384 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001385 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001386 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001387 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001388
Dan Gohman475871a2008-07-27 21:46:04 +00001389 SmallVector<SDValue, 8> ArgValues;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001390 unsigned LastVal = ~0U;
1391 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1392 CCValAssign &VA = ArgLocs[i];
1393 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1394 // places.
1395 assert(VA.getValNo() != LastVal &&
1396 "Don't support value assigned to multiple locs yet");
1397 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001398
Chris Lattnerf39f7712007-02-28 05:46:49 +00001399 if (VA.isRegLoc()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001400 MVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001401 TargetRegisterClass *RC = NULL;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001402 if (RegVT == MVT::i32)
1403 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001404 else if (Is64Bit && RegVT == MVT::i64)
1405 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001406 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001407 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001408 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001409 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001410 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001411 RC = X86::VR128RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001412 else if (RegVT.isVector()) {
1413 assert(RegVT.getSizeInBits() == 64);
Evan Chengee472b12008-04-25 07:56:45 +00001414 if (!Is64Bit)
1415 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1416 else {
1417 // Darwin calling convention passes MMX values in either GPRs or
1418 // XMMs in x86-64. Other targets pass them in memory.
1419 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1420 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1421 RegVT = MVT::v2i64;
1422 } else {
1423 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1424 RegVT = MVT::i64;
1425 }
1426 }
1427 } else {
1428 assert(0 && "Unknown argument type!");
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001429 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001430
Bob Wilson998e1252009-04-20 18:36:57 +00001431 unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC);
Dale Johannesendd64c412009-02-04 00:33:20 +00001432 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001433
Chris Lattnerf39f7712007-02-28 05:46:49 +00001434 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1435 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1436 // right size.
1437 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001438 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001439 DAG.getValueType(VA.getValVT()));
1440 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001441 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001442 DAG.getValueType(VA.getValVT()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001443
Chris Lattnerf39f7712007-02-28 05:46:49 +00001444 if (VA.getLocInfo() != CCValAssign::Full)
Dale Johannesenace16102009-02-03 19:33:06 +00001445 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001446
Gordon Henriksen86737662008-01-05 16:56:59 +00001447 // Handle MMX values passed in GPRs.
Evan Cheng44c0fd12008-04-25 20:13:28 +00001448 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001449 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Dale Johannesenace16102009-02-03 19:33:06 +00001450 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001451 else if (RC == X86::VR128RegisterClass) {
Dale Johannesenace16102009-02-03 19:33:06 +00001452 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1453 ArgValue, DAG.getConstant(0, MVT::i64));
1454 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001455 }
1456 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001457
Chris Lattnerf39f7712007-02-28 05:46:49 +00001458 ArgValues.push_back(ArgValue);
1459 } else {
1460 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001461 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001462 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001463 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001464
Dan Gohman61a92132008-04-21 23:59:07 +00001465 // The x86-64 ABI for returning structs by value requires that we copy
1466 // the sret argument into %rax for the return. Save the argument into
1467 // a virtual register so that we can access it from the return points.
1468 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1469 MachineFunction &MF = DAG.getMachineFunction();
1470 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1471 unsigned Reg = FuncInfo->getSRetReturnReg();
1472 if (!Reg) {
1473 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1474 FuncInfo->setSRetReturnReg(Reg);
1475 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001476 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00001477 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root);
Dan Gohman61a92132008-04-21 23:59:07 +00001478 }
1479
Chris Lattnerf39f7712007-02-28 05:46:49 +00001480 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001481 // align stack specially for tail calls
Evan Chenge9ac9e62008-09-07 09:07:23 +00001482 if (PerformTailCallOpt && CC == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001483 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001484
Evan Cheng1bc78042006-04-26 01:20:17 +00001485 // If the function takes variable number of arguments, make a frame index for
1486 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001487 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001488 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1489 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1490 }
1491 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001492 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1493
1494 // FIXME: We should really autogenerate these arrays
1495 static const unsigned GPR64ArgRegsWin64[] = {
1496 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001498 static const unsigned XMMArgRegsWin64[] = {
1499 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1500 };
1501 static const unsigned GPR64ArgRegs64Bit[] = {
1502 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1503 };
1504 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001505 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1506 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1507 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001508 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1509
1510 if (IsWin64) {
1511 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1512 GPR64ArgRegs = GPR64ArgRegsWin64;
1513 XMMArgRegs = XMMArgRegsWin64;
1514 } else {
1515 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1516 GPR64ArgRegs = GPR64ArgRegs64Bit;
1517 XMMArgRegs = XMMArgRegs64Bit;
1518 }
1519 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1520 TotalNumIntRegs);
1521 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1522 TotalNumXMMRegs);
1523
Devang Patel578efa92009-06-05 21:57:13 +00001524 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001525 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001526 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001527 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001528 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001529 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001530 // Kernel mode asks for SSE to be disabled, so don't push them
1531 // on the stack.
1532 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001533
Gordon Henriksen86737662008-01-05 16:56:59 +00001534 // For X86-64, if there are vararg parameters that are passed via
1535 // registers, then we must store them to their spots on the stack so they
1536 // may be loaded by deferencing the result of va_next.
1537 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001538 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1539 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1540 TotalNumXMMRegs * 16, 16);
1541
Gordon Henriksen86737662008-01-05 16:56:59 +00001542 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001543 SmallVector<SDValue, 8> MemOps;
1544 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001545 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001546 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001547 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001548 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1549 X86::GR64RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001550 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001551 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001552 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001553 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001554 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001555 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001556 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001557 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001558
Gordon Henriksen86737662008-01-05 16:56:59 +00001559 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001560 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001561 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001562 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001563 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1564 X86::VR128RegisterClass);
Dale Johannesendd64c412009-02-04 00:33:20 +00001565 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001566 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001567 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001568 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001569 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001570 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001571 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001572 }
1573 if (!MemOps.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001574 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001575 &MemOps[0], MemOps.size());
1576 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001577 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001578
Gordon Henriksenae636f82008-01-03 16:47:34 +00001579 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001580
Gordon Henriksen86737662008-01-05 16:56:59 +00001581 // Some CCs need callee pop.
Dan Gohman095cc292008-09-13 01:54:27 +00001582 if (IsCalleePop(isVarArg, CC)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001583 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001584 BytesCallerReserves = 0;
1585 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001586 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001587 // If this is an sret function, the return should pop the hidden pointer.
Evan Chengb188dd92008-09-10 18:25:29 +00001588 if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op))
Scott Michelfdc40a02009-02-17 22:15:04 +00001589 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001590 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001591 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001592
Gordon Henriksen86737662008-01-05 16:56:59 +00001593 if (!Is64Bit) {
1594 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1595 if (CC == CallingConv::X86_FastCall)
1596 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1597 }
Evan Cheng25caf632006-05-23 21:06:34 +00001598
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001599 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001600
Evan Cheng25caf632006-05-23 21:06:34 +00001601 // Return the new list of results.
Dale Johannesenace16102009-02-03 19:33:06 +00001602 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001603 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001604}
1605
Dan Gohman475871a2008-07-27 21:46:04 +00001606SDValue
Dan Gohman095cc292008-09-13 01:54:27 +00001607X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001608 const SDValue &StackPtr,
Evan Chengdffbd832008-01-10 00:09:10 +00001609 const CCValAssign &VA,
Dan Gohman475871a2008-07-27 21:46:04 +00001610 SDValue Chain,
Dan Gohman095cc292008-09-13 01:54:27 +00001611 SDValue Arg, ISD::ArgFlagsTy Flags) {
Dale Johannesenace16102009-02-03 19:33:06 +00001612 DebugLoc dl = TheCall->getDebugLoc();
Dan Gohman4fdad172008-02-07 16:28:05 +00001613 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001614 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001615 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001616 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001617 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001618 }
Dale Johannesenace16102009-02-03 19:33:06 +00001619 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001620 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001621}
1622
Bill Wendling64e87322009-01-16 19:25:27 +00001623/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001624/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001625SDValue
1626X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001627 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001628 SDValue Chain,
1629 bool IsTailCall,
1630 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001631 int FPDiff,
1632 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001633 if (!IsTailCall || FPDiff==0) return Chain;
1634
1635 // Adjust the Return address stack slot.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001636 MVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001637 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001638
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001639 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001640 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001641 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001642}
1643
1644/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1645/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001646static SDValue
1647EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001648 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001649 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001650 // Store the return address to the appropriate stack slot.
1651 if (!FPDiff) return Chain;
1652 // Calculate the new stack slot for the return address.
1653 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001654 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001655 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001656 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001657 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001658 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001659 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001660 return Chain;
1661}
1662
Dan Gohman475871a2008-07-27 21:46:04 +00001663SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001664 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman095cc292008-09-13 01:54:27 +00001665 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
1666 SDValue Chain = TheCall->getChain();
1667 unsigned CC = TheCall->getCallingConv();
1668 bool isVarArg = TheCall->isVarArg();
1669 bool IsTailCall = TheCall->isTailCall() &&
1670 CC == CallingConv::Fast && PerformTailCallOpt;
1671 SDValue Callee = TheCall->getCallee();
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman095cc292008-09-13 01:54:27 +00001673 bool IsStructRet = CallIsStructReturn(TheCall);
Dale Johannesenace16102009-02-03 19:33:06 +00001674 DebugLoc dl = TheCall->getDebugLoc();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001675
1676 assert(!(isVarArg && CC == CallingConv::Fast) &&
1677 "Var args not supported with calling convention fastcc");
1678
Chris Lattner638402b2007-02-28 07:00:42 +00001679 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001680 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001681 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00001682 CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC));
Scott Michelfdc40a02009-02-17 22:15:04 +00001683
Chris Lattner423c5f42007-02-28 05:31:48 +00001684 // Get a count of how many bytes are to be pushed on the stack.
1685 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer1fdc40f2008-09-11 20:28:43 +00001686 if (PerformTailCallOpt && CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001687 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001688
Gordon Henriksen86737662008-01-05 16:56:59 +00001689 int FPDiff = 0;
1690 if (IsTailCall) {
1691 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001692 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1694 FPDiff = NumBytesCallerPushed - NumBytes;
1695
1696 // Set the delta of movement of the returnaddr stackslot.
1697 // But only set if delta is greater than previous delta.
1698 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1699 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1700 }
1701
Chris Lattnere563bbc2008-10-11 22:08:30 +00001702 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001703
Dan Gohman475871a2008-07-27 21:46:04 +00001704 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001705 // Load return adress for tail calls.
1706 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001707 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001708
Dan Gohman475871a2008-07-27 21:46:04 +00001709 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1710 SmallVector<SDValue, 8> MemOpChains;
1711 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001712
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001713 // Walk the register/memloc assignments, inserting copies/loads. In the case
1714 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001715 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1716 CCValAssign &VA = ArgLocs[i];
Dan Gohman095cc292008-09-13 01:54:27 +00001717 SDValue Arg = TheCall->getArg(i);
1718 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
1719 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001720
Chris Lattner423c5f42007-02-28 05:31:48 +00001721 // Promote the value if needed.
1722 switch (VA.getLocInfo()) {
1723 default: assert(0 && "Unknown loc info!");
1724 case CCValAssign::Full: break;
1725 case CCValAssign::SExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001726 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001727 break;
1728 case CCValAssign::ZExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001729 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001730 break;
1731 case CCValAssign::AExt:
Dale Johannesenace16102009-02-03 19:33:06 +00001732 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001733 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001734 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001735
Chris Lattner423c5f42007-02-28 05:31:48 +00001736 if (VA.isRegLoc()) {
Evan Cheng10e86422008-04-25 19:11:04 +00001737 if (Is64Bit) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001738 MVT RegVT = VA.getLocVT();
1739 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng10e86422008-04-25 19:11:04 +00001740 switch (VA.getLocReg()) {
1741 default:
1742 break;
1743 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1744 case X86::R8: {
1745 // Special case: passing MMX values in GPR registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001746 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001747 break;
1748 }
1749 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1750 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1751 // Special case: passing MMX values in XMM registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001752 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1753 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
Nate Begeman9008ca62009-04-27 18:41:29 +00001754 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Evan Cheng10e86422008-04-25 19:11:04 +00001755 break;
1756 }
1757 }
1758 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001759 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1760 } else {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001761 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001762 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001763 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001764 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001765
Dan Gohman095cc292008-09-13 01:54:27 +00001766 MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA,
1767 Chain, Arg, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001768 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001769 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001770 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001771
Evan Cheng32fe1032006-05-25 00:59:30 +00001772 if (!MemOpChains.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001773 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001774 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001775
Evan Cheng347d5f72006-04-28 21:29:37 +00001776 // Build a sequence of copy-to-reg nodes chained together with token chain
1777 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001779 // Tail call byval lowering might overwrite argument registers so in case of
1780 // tail call optimization the copies to registers are lowered later.
1781 if (!IsTailCall)
1782 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001783 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001784 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001785 InFlag = Chain.getValue(1);
1786 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001787
Chris Lattner951bf7d2009-07-09 02:44:11 +00001788
Chris Lattner88e1fd52009-07-09 04:24:46 +00001789 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001790 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1791 // GOT pointer.
1792 if (!IsTailCall) {
1793 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1794 DAG.getNode(X86ISD::GlobalBaseReg,
1795 DebugLoc::getUnknownLoc(),
1796 getPointerTy()),
1797 InFlag);
1798 InFlag = Chain.getValue(1);
1799 } else {
1800 // If we are tail calling and generating PIC/GOT style code load the
1801 // address of the callee into ECX. The value in ecx is used as target of
1802 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1803 // for tail calls on PIC/GOT architectures. Normally we would just put the
1804 // address of GOT into ebx and then call target@PLT. But for tail calls
1805 // ebx would be restored (since ebx is callee saved) before jumping to the
1806 // target@PLT.
1807
1808 // Note: The actual moving to ECX is done further down.
1809 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1810 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1811 !G->getGlobal()->hasProtectedVisibility())
1812 Callee = LowerGlobalAddress(Callee, DAG);
1813 else if (isa<ExternalSymbolSDNode>(Callee))
1814 Callee = LowerExternalSymbol(Callee,DAG);
1815 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001816 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001817
Gordon Henriksen86737662008-01-05 16:56:59 +00001818 if (Is64Bit && isVarArg) {
1819 // From AMD64 ABI document:
1820 // For calls that may call functions that use varargs or stdargs
1821 // (prototype-less calls or calls to functions containing ellipsis (...) in
1822 // the declaration) %al is used as hidden argument to specify the number
1823 // of SSE registers used. The contents of %al do not need to match exactly
1824 // the number of registers, but must be an ubound on the number of SSE
1825 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001826
1827 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001828 // Count the number of XMM registers allocated.
1829 static const unsigned XMMArgRegs[] = {
1830 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1831 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1832 };
1833 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001834 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001835 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001836
Dale Johannesendd64c412009-02-04 00:33:20 +00001837 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Gordon Henriksen86737662008-01-05 16:56:59 +00001838 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1839 InFlag = Chain.getValue(1);
1840 }
1841
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001842
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001843 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 if (IsTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00001845 SmallVector<SDValue, 8> MemOpChains2;
1846 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001847 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001848 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001849 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001850 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1851 CCValAssign &VA = ArgLocs[i];
1852 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001853 assert(VA.isMemLoc());
Dan Gohman095cc292008-09-13 01:54:27 +00001854 SDValue Arg = TheCall->getArg(i);
1855 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Gordon Henriksen86737662008-01-05 16:56:59 +00001856 // Create frame index.
1857 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001858 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001860 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001861
Duncan Sands276dcbd2008-03-21 09:14:45 +00001862 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001863 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001864 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001865 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001866 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001867 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001868 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001869
1870 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001871 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001872 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001873 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001874 MemOpChains2.push_back(
Dale Johannesenace16102009-02-03 19:33:06 +00001875 DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001876 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001877 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001878 }
1879 }
1880
1881 if (!MemOpChains2.empty())
Dale Johannesenace16102009-02-03 19:33:06 +00001882 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001883 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001884
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001885 // Copy arguments to their registers.
1886 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001887 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001888 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001889 InFlag = Chain.getValue(1);
1890 }
Dan Gohman475871a2008-07-27 21:46:04 +00001891 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001892
Gordon Henriksen86737662008-01-05 16:56:59 +00001893 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001894 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001895 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001896 }
1897
Evan Cheng32fe1032006-05-25 00:59:30 +00001898 // If the callee is a GlobalAddress node (quite common, every direct call is)
1899 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001900 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001901 // We should use extra load for direct calls to dllimported functions in
1902 // non-JIT mode.
Evan Cheng817a6a92008-07-16 01:34:02 +00001903 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1904 getTargetMachine(), true))
Dan Gohman6520e202008-10-18 02:06:02 +00001905 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(),
1906 G->getOffset());
Bill Wendling056292f2008-09-16 21:48:12 +00001907 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1908 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen86737662008-01-05 16:56:59 +00001909 } else if (IsTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001910 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001911
Dale Johannesendd64c412009-02-04 00:33:20 +00001912 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001913 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001914 Callee,InFlag);
1915 Callee = DAG.getRegister(Opc, getPointerTy());
1916 // Add register as live out.
1917 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001918 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001919
Chris Lattnerd96d0722007-02-25 06:40:16 +00001920 // Returns a chain & a flag for retval copy to use.
1921 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001922 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001923
1924 if (IsTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001925 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1926 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001927 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00001928
Gordon Henriksen86737662008-01-05 16:56:59 +00001929 // Returns a chain & a flag for retval copy to use.
1930 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1931 Ops.clear();
1932 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001933
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001934 Ops.push_back(Chain);
1935 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001936
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 if (IsTailCall)
1938 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001939
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 // Add argument registers to the end of the list so that they are known live
1941 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001942 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1943 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1944 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001945
Evan Cheng586ccac2008-03-18 23:36:35 +00001946 // Add an implicit use GOT pointer in EBX.
Chris Lattner88e1fd52009-07-09 04:24:46 +00001947 if (!IsTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001948 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1949
1950 // Add an implicit use of AL for x86 vararg functions.
1951 if (Is64Bit && isVarArg)
1952 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1953
Gabor Greifba36cb52008-08-28 21:40:38 +00001954 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001955 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001956
Gordon Henriksen86737662008-01-05 16:56:59 +00001957 if (IsTailCall) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001958 assert(InFlag.getNode() &&
Gordon Henriksen86737662008-01-05 16:56:59 +00001959 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesenace16102009-02-03 19:33:06 +00001960 Chain = DAG.getNode(X86ISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00001961 TheCall->getVTList(), &Ops[0], Ops.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00001962
Gabor Greifba36cb52008-08-28 21:40:38 +00001963 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001964 }
1965
Dale Johannesenace16102009-02-03 19:33:06 +00001966 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001967 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001968
Chris Lattner2d297092006-05-23 18:50:38 +00001969 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001970 unsigned NumBytesForCalleeToPush;
Dan Gohman095cc292008-09-13 01:54:27 +00001971 if (IsCalleePop(isVarArg, CC))
Gordon Henriksen86737662008-01-05 16:56:59 +00001972 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Chengb188dd92008-09-10 18:25:29 +00001973 else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001974 // If this is is a call to a struct-return function, the callee
1975 // pops the hidden struct pointer, so we have to push it back.
1976 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001977 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001978 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001979 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00001980
Gordon Henriksenae636f82008-01-03 16:47:34 +00001981 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001982 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001983 DAG.getIntPtrConstant(NumBytes, true),
1984 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
1985 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001986 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00001987 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001988
Chris Lattner3085e152007-02-25 08:59:22 +00001989 // Handle result values, copying them out of physregs into vregs that we
1990 // return.
Dan Gohman095cc292008-09-13 01:54:27 +00001991 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
Gabor Greif327ef032008-08-28 23:19:51 +00001992 Op.getResNo());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001993}
1994
Evan Cheng25ab6902006-09-08 06:48:29 +00001995
1996//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001997// Fast Calling Convention (tail call) implementation
1998//===----------------------------------------------------------------------===//
1999
2000// Like std call, callee cleans arguments, convention except that ECX is
2001// reserved for storing the tail called function address. Only 2 registers are
2002// free for argument passing (inreg). Tail call optimization is performed
2003// provided:
2004// * tailcallopt is enabled
2005// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002006// On X86_64 architecture with GOT-style position independent code only local
2007// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002008// To keep the stack aligned according to platform abi the function
2009// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2010// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002011// If a tail called function callee has more arguments than the caller the
2012// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002013// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002014// original REtADDR, but before the saved framepointer or the spilled registers
2015// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2016// stack layout:
2017// arg1
2018// arg2
2019// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002020// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002021// move area ]
2022// (possible EBP)
2023// ESI
2024// EDI
2025// local1 ..
2026
2027/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2028/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002029unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002030 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002031 MachineFunction &MF = DAG.getMachineFunction();
2032 const TargetMachine &TM = MF.getTarget();
2033 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2034 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002035 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002036 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002037 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002038 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2039 // Number smaller than 12 so just add the difference.
2040 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2041 } else {
2042 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002043 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002044 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002045 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002046 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002047}
2048
2049/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00002050/// following the call is a return. A function is eligible if caller/callee
2051/// calling conventions match, currently only fastcc supports tail calls, and
2052/// the function CALL is immediatly followed by a RET.
Dan Gohman095cc292008-09-13 01:54:27 +00002053bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002054 SDValue Ret,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002055 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00002056 if (!PerformTailCallOpt)
2057 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002058
Dan Gohman095cc292008-09-13 01:54:27 +00002059 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Chris Lattner3fff30d2009-07-09 04:27:47 +00002060 unsigned CallerCC =
2061 DAG.getMachineFunction().getFunction()->getCallingConv();
2062 unsigned CalleeCC = TheCall->getCallingConv();
2063 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC)
2064 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002065 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00002066
2067 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002068}
2069
Dan Gohman3df24e62008-09-03 23:12:08 +00002070FastISel *
2071X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002072 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002073 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002074 DenseMap<const Value *, unsigned> &vm,
2075 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002076 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002077 DenseMap<const AllocaInst *, int> &am
2078#ifndef NDEBUG
2079 , SmallSet<Instruction*, 8> &cil
2080#endif
2081 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002082 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002083#ifndef NDEBUG
2084 , cil
2085#endif
2086 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002087}
2088
2089
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002090//===----------------------------------------------------------------------===//
2091// Other Lowering Hooks
2092//===----------------------------------------------------------------------===//
2093
2094
Dan Gohman475871a2008-07-27 21:46:04 +00002095SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002096 MachineFunction &MF = DAG.getMachineFunction();
2097 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2098 int ReturnAddrIndex = FuncInfo->getRAIndex();
2099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002100 if (ReturnAddrIndex == 0) {
2101 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002102 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002103 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002104 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002105 }
2106
Evan Cheng25ab6902006-09-08 06:48:29 +00002107 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002108}
2109
2110
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002111/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2112/// specific condition code, returning the condition code and the LHS/RHS of the
2113/// comparison to make.
2114static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2115 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002116 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002117 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2118 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2119 // X > -1 -> X == 0, jump !sign.
2120 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002121 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002122 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2123 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002124 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002125 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002126 // X < 1 -> X <= 0
2127 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002128 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002129 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002130 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002131
Evan Chengd9558e02006-01-06 00:43:03 +00002132 switch (SetCCOpcode) {
Chris Lattner4c78e022008-12-23 23:42:27 +00002133 default: assert(0 && "Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002134 case ISD::SETEQ: return X86::COND_E;
2135 case ISD::SETGT: return X86::COND_G;
2136 case ISD::SETGE: return X86::COND_GE;
2137 case ISD::SETLT: return X86::COND_L;
2138 case ISD::SETLE: return X86::COND_LE;
2139 case ISD::SETNE: return X86::COND_NE;
2140 case ISD::SETULT: return X86::COND_B;
2141 case ISD::SETUGT: return X86::COND_A;
2142 case ISD::SETULE: return X86::COND_BE;
2143 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002144 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002145 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002146
Chris Lattner4c78e022008-12-23 23:42:27 +00002147 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002148
Chris Lattner4c78e022008-12-23 23:42:27 +00002149 // If LHS is a foldable load, but RHS is not, flip the condition.
2150 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2151 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2152 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2153 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002154 }
2155
Chris Lattner4c78e022008-12-23 23:42:27 +00002156 switch (SetCCOpcode) {
2157 default: break;
2158 case ISD::SETOLT:
2159 case ISD::SETOLE:
2160 case ISD::SETUGT:
2161 case ISD::SETUGE:
2162 std::swap(LHS, RHS);
2163 break;
2164 }
2165
2166 // On a floating point condition, the flags are set as follows:
2167 // ZF PF CF op
2168 // 0 | 0 | 0 | X > Y
2169 // 0 | 0 | 1 | X < Y
2170 // 1 | 0 | 0 | X == Y
2171 // 1 | 1 | 1 | unordered
2172 switch (SetCCOpcode) {
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002173 default: assert(0 && "Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002174 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002175 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002176 case ISD::SETOLT: // flipped
2177 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002178 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002179 case ISD::SETOLE: // flipped
2180 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002181 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002182 case ISD::SETUGT: // flipped
2183 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002184 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002185 case ISD::SETUGE: // flipped
2186 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002187 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002188 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002189 case ISD::SETNE: return X86::COND_NE;
2190 case ISD::SETUO: return X86::COND_P;
2191 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002192 }
Evan Chengd9558e02006-01-06 00:43:03 +00002193}
2194
Evan Cheng4a460802006-01-11 00:33:36 +00002195/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2196/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002197/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002198static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002199 switch (X86CC) {
2200 default:
2201 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002202 case X86::COND_B:
2203 case X86::COND_BE:
2204 case X86::COND_E:
2205 case X86::COND_P:
2206 case X86::COND_A:
2207 case X86::COND_AE:
2208 case X86::COND_NE:
2209 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002210 return true;
2211 }
2212}
2213
Nate Begeman9008ca62009-04-27 18:41:29 +00002214/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2215/// the specified range (L, H].
2216static bool isUndefOrInRange(int Val, int Low, int Hi) {
2217 return (Val < 0) || (Val >= Low && Val < Hi);
2218}
2219
2220/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2221/// specified value.
2222static bool isUndefOrEqual(int Val, int CmpVal) {
2223 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002224 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002225 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002226}
2227
Nate Begeman9008ca62009-04-27 18:41:29 +00002228/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2229/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2230/// the second operand.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002231static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002232 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
2233 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
2234 if (VT == MVT::v2f64 || VT == MVT::v2i64)
2235 return (Mask[0] < 2 && Mask[1] < 2);
2236 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002237}
2238
Nate Begeman9008ca62009-04-27 18:41:29 +00002239bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2240 SmallVector<int, 8> M;
2241 N->getMask(M);
2242 return ::isPSHUFDMask(M, N->getValueType(0));
2243}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002244
Nate Begeman9008ca62009-04-27 18:41:29 +00002245/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2246/// is suitable for input to PSHUFHW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002247static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002248 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002249 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002250
2251 // Lower quadword copied in order or undef.
2252 for (int i = 0; i != 4; ++i)
2253 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002254 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002255
Evan Cheng506d3df2006-03-29 23:07:14 +00002256 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002257 for (int i = 4; i != 8; ++i)
2258 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002259 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002260
Evan Cheng506d3df2006-03-29 23:07:14 +00002261 return true;
2262}
2263
Nate Begeman9008ca62009-04-27 18:41:29 +00002264bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2265 SmallVector<int, 8> M;
2266 N->getMask(M);
2267 return ::isPSHUFHWMask(M, N->getValueType(0));
2268}
Evan Cheng506d3df2006-03-29 23:07:14 +00002269
Nate Begeman9008ca62009-04-27 18:41:29 +00002270/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2271/// is suitable for input to PSHUFLW.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002272static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002273 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002274 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002275
Rafael Espindola15684b22009-04-24 12:40:33 +00002276 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002277 for (int i = 4; i != 8; ++i)
2278 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002279 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002280
Rafael Espindola15684b22009-04-24 12:40:33 +00002281 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002282 for (int i = 0; i != 4; ++i)
2283 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002284 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002285
Rafael Espindola15684b22009-04-24 12:40:33 +00002286 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002287}
2288
Nate Begeman9008ca62009-04-27 18:41:29 +00002289bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2290 SmallVector<int, 8> M;
2291 N->getMask(M);
2292 return ::isPSHUFLWMask(M, N->getValueType(0));
2293}
2294
Evan Cheng14aed5e2006-03-24 01:18:28 +00002295/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2296/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002297static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002298 int NumElems = VT.getVectorNumElements();
2299 if (NumElems != 2 && NumElems != 4)
2300 return false;
2301
2302 int Half = NumElems / 2;
2303 for (int i = 0; i < Half; ++i)
2304 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002305 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002306 for (int i = Half; i < NumElems; ++i)
2307 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002308 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002309
Evan Cheng14aed5e2006-03-24 01:18:28 +00002310 return true;
2311}
2312
Nate Begeman9008ca62009-04-27 18:41:29 +00002313bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2314 SmallVector<int, 8> M;
2315 N->getMask(M);
2316 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002317}
2318
Evan Cheng213d2cf2007-05-17 18:45:50 +00002319/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002320/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2321/// half elements to come from vector 1 (which would equal the dest.) and
2322/// the upper half to come from vector 2.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002323static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002324 int NumElems = VT.getVectorNumElements();
2325
2326 if (NumElems != 2 && NumElems != 4)
2327 return false;
2328
2329 int Half = NumElems / 2;
2330 for (int i = 0; i < Half; ++i)
2331 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002332 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002333 for (int i = Half; i < NumElems; ++i)
2334 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002335 return false;
2336 return true;
2337}
2338
Nate Begeman9008ca62009-04-27 18:41:29 +00002339static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2340 SmallVector<int, 8> M;
2341 N->getMask(M);
2342 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002343}
2344
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002345/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2346/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002347bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2348 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002349 return false;
2350
Evan Cheng2064a2b2006-03-28 06:50:32 +00002351 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002352 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2353 isUndefOrEqual(N->getMaskElt(1), 7) &&
2354 isUndefOrEqual(N->getMaskElt(2), 2) &&
2355 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002356}
2357
Evan Cheng5ced1d82006-04-06 23:23:56 +00002358/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2359/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002360bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2361 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002362
Evan Cheng5ced1d82006-04-06 23:23:56 +00002363 if (NumElems != 2 && NumElems != 4)
2364 return false;
2365
Evan Chengc5cdff22006-04-07 21:53:05 +00002366 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002367 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002368 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002369
Evan Chengc5cdff22006-04-07 21:53:05 +00002370 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002371 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002372 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002373
2374 return true;
2375}
2376
2377/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002378/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2379/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002380bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2381 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002382
Evan Cheng5ced1d82006-04-06 23:23:56 +00002383 if (NumElems != 2 && NumElems != 4)
2384 return false;
2385
Evan Chengc5cdff22006-04-07 21:53:05 +00002386 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002387 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002388 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002389
Nate Begeman9008ca62009-04-27 18:41:29 +00002390 for (unsigned i = 0; i < NumElems/2; ++i)
2391 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002392 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002393
2394 return true;
2395}
2396
Nate Begeman9008ca62009-04-27 18:41:29 +00002397/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2398/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2399/// <2, 3, 2, 3>
2400bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2401 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2402
2403 if (NumElems != 4)
2404 return false;
2405
2406 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2407 isUndefOrEqual(N->getMaskElt(1), 3) &&
2408 isUndefOrEqual(N->getMaskElt(2), 2) &&
2409 isUndefOrEqual(N->getMaskElt(3), 3);
2410}
2411
Evan Cheng0038e592006-03-28 00:39:58 +00002412/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2413/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002414static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002415 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002416 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002417 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002418 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002419
2420 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2421 int BitI = Mask[i];
2422 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002423 if (!isUndefOrEqual(BitI, j))
2424 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002425 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002426 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002427 return false;
2428 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002429 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002430 return false;
2431 }
Evan Cheng0038e592006-03-28 00:39:58 +00002432 }
Evan Cheng0038e592006-03-28 00:39:58 +00002433 return true;
2434}
2435
Nate Begeman9008ca62009-04-27 18:41:29 +00002436bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2437 SmallVector<int, 8> M;
2438 N->getMask(M);
2439 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002440}
2441
Evan Cheng4fcb9222006-03-28 02:43:26 +00002442/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2443/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002444static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002445 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002446 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002447 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002448 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002449
2450 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2451 int BitI = Mask[i];
2452 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002453 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002454 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002455 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002456 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002457 return false;
2458 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002459 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002460 return false;
2461 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002462 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002463 return true;
2464}
2465
Nate Begeman9008ca62009-04-27 18:41:29 +00002466bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2467 SmallVector<int, 8> M;
2468 N->getMask(M);
2469 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002470}
2471
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002472/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2473/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2474/// <0, 0, 1, 1>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002475static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002476 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002477 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002478 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002479
2480 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2481 int BitI = Mask[i];
2482 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002483 if (!isUndefOrEqual(BitI, j))
2484 return false;
2485 if (!isUndefOrEqual(BitI1, j))
2486 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002487 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002488 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002489}
2490
Nate Begeman9008ca62009-04-27 18:41:29 +00002491bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2492 SmallVector<int, 8> M;
2493 N->getMask(M);
2494 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2495}
2496
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002497/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2498/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2499/// <2, 2, 3, 3>
Nate Begeman5a5ca152009-04-29 05:20:52 +00002500static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002501 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002502 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2503 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002504
2505 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2506 int BitI = Mask[i];
2507 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002508 if (!isUndefOrEqual(BitI, j))
2509 return false;
2510 if (!isUndefOrEqual(BitI1, j))
2511 return false;
2512 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002513 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002514}
2515
Nate Begeman9008ca62009-04-27 18:41:29 +00002516bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2517 SmallVector<int, 8> M;
2518 N->getMask(M);
2519 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2520}
2521
Evan Cheng017dcc62006-04-21 01:05:10 +00002522/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2523/// specifies a shuffle of elements that is suitable for input to MOVSS,
2524/// MOVSD, and MOVD, i.e. setting the lowest element.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002525static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002526 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002527 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002528
2529 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002530
2531 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002532 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002533
2534 for (int i = 1; i < NumElts; ++i)
2535 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002536 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002537
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002538 return true;
2539}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002540
Nate Begeman9008ca62009-04-27 18:41:29 +00002541bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2542 SmallVector<int, 8> M;
2543 N->getMask(M);
2544 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002545}
2546
Evan Cheng017dcc62006-04-21 01:05:10 +00002547/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2548/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002549/// element of vector 2 and the other elements to come from vector 1 in order.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002550static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002551 bool V2IsSplat = false, bool V2IsUndef = false) {
2552 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002553 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002554 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002555
2556 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002557 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002558
2559 for (int i = 1; i < NumOps; ++i)
2560 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2561 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2562 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002563 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002564
Evan Cheng39623da2006-04-20 08:58:49 +00002565 return true;
2566}
2567
Nate Begeman9008ca62009-04-27 18:41:29 +00002568static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002569 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002570 SmallVector<int, 8> M;
2571 N->getMask(M);
2572 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002573}
2574
Evan Chengd9539472006-04-14 21:59:03 +00002575/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2576/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002577bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2578 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002579 return false;
2580
2581 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002582 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002583 int Elt = N->getMaskElt(i);
2584 if (Elt >= 0 && Elt != 1)
2585 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002586 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002587
2588 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002589 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002590 int Elt = N->getMaskElt(i);
2591 if (Elt >= 0 && Elt != 3)
2592 return false;
2593 if (Elt == 3)
2594 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002595 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002596 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002597 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002598 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002599}
2600
2601/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2602/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002603bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2604 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002605 return false;
2606
2607 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002608 for (unsigned i = 0; i < 2; ++i)
2609 if (N->getMaskElt(i) > 0)
2610 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002611
2612 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002613 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 int Elt = N->getMaskElt(i);
2615 if (Elt >= 0 && Elt != 2)
2616 return false;
2617 if (Elt == 2)
2618 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002619 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002620 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002621 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002622}
2623
Evan Cheng0b457f02008-09-25 20:50:48 +00002624/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2625/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002626bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2627 int e = N->getValueType(0).getVectorNumElements() / 2;
2628
2629 for (int i = 0; i < e; ++i)
2630 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002631 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002632 for (int i = 0; i < e; ++i)
2633 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002634 return false;
2635 return true;
2636}
2637
Evan Cheng63d33002006-03-22 08:01:21 +00002638/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2639/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2640/// instructions.
2641unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002642 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2643 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2644
Evan Chengb9df0ca2006-03-22 02:53:00 +00002645 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2646 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 for (int i = 0; i < NumOperands; ++i) {
2648 int Val = SVOp->getMaskElt(NumOperands-i-1);
2649 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002650 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002651 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002652 if (i != NumOperands - 1)
2653 Mask <<= Shift;
2654 }
Evan Cheng63d33002006-03-22 08:01:21 +00002655 return Mask;
2656}
2657
Evan Cheng506d3df2006-03-29 23:07:14 +00002658/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2659/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2660/// instructions.
2661unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002662 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002663 unsigned Mask = 0;
2664 // 8 nodes, but we only care about the last 4.
2665 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002666 int Val = SVOp->getMaskElt(i);
2667 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002668 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002669 if (i != 4)
2670 Mask <<= 2;
2671 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002672 return Mask;
2673}
2674
2675/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2676/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2677/// instructions.
2678unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002679 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002680 unsigned Mask = 0;
2681 // 8 nodes, but we only care about the first 4.
2682 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 int Val = SVOp->getMaskElt(i);
2684 if (Val >= 0)
2685 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002686 if (i != 0)
2687 Mask <<= 2;
2688 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002689 return Mask;
2690}
2691
Nate Begeman9008ca62009-04-27 18:41:29 +00002692/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2693/// their permute mask.
2694static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2695 SelectionDAG &DAG) {
2696 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002697 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 SmallVector<int, 8> MaskVec;
2699
Nate Begeman5a5ca152009-04-29 05:20:52 +00002700 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002701 int idx = SVOp->getMaskElt(i);
2702 if (idx < 0)
2703 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002704 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002705 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002706 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002707 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002708 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2710 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002711}
2712
Evan Cheng779ccea2007-12-07 21:30:01 +00002713/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2714/// the two vector operands have swapped position.
Nate Begeman9008ca62009-04-27 18:41:29 +00002715static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002716 unsigned NumElems = VT.getVectorNumElements();
2717 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002718 int idx = Mask[i];
2719 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002720 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002721 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002723 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002725 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002726}
2727
Evan Cheng533a0aa2006-04-19 20:35:22 +00002728/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2729/// match movhlps. The lower half elements should come from upper half of
2730/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002731/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002732static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2733 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002734 return false;
2735 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002737 return false;
2738 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002740 return false;
2741 return true;
2742}
2743
Evan Cheng5ced1d82006-04-06 23:23:56 +00002744/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002745/// is promoted to a vector. It also returns the LoadSDNode by reference if
2746/// required.
2747static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002748 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2749 return false;
2750 N = N->getOperand(0).getNode();
2751 if (!ISD::isNON_EXTLoad(N))
2752 return false;
2753 if (LD)
2754 *LD = cast<LoadSDNode>(N);
2755 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002756}
2757
Evan Cheng533a0aa2006-04-19 20:35:22 +00002758/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2759/// match movlp{s|d}. The lower half elements should come from lower half of
2760/// V1 (and in order), and the upper half elements should come from the upper
2761/// half of V2 (and in order). And since V1 will become the source of the
2762/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002763static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2764 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002765 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002766 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002767 // Is V2 is a vector load, don't do this transformation. We will try to use
2768 // load folding shufps op.
2769 if (ISD::isNON_EXTLoad(V2))
2770 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002771
Nate Begeman5a5ca152009-04-29 05:20:52 +00002772 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002773
Evan Cheng533a0aa2006-04-19 20:35:22 +00002774 if (NumElems != 2 && NumElems != 4)
2775 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002776 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002777 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002778 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002779 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002780 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002781 return false;
2782 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002783}
2784
Evan Cheng39623da2006-04-20 08:58:49 +00002785/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2786/// all the same.
2787static bool isSplatVector(SDNode *N) {
2788 if (N->getOpcode() != ISD::BUILD_VECTOR)
2789 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002790
Dan Gohman475871a2008-07-27 21:46:04 +00002791 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002792 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2793 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002794 return false;
2795 return true;
2796}
2797
Evan Cheng213d2cf2007-05-17 18:45:50 +00002798/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2799/// constant +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00002800static inline bool isZeroNode(SDValue Elt) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002801 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002802 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
Evan Cheng213d2cf2007-05-17 18:45:50 +00002803 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002804 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002805}
2806
2807/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002808/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002809/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002810static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002811 SDValue V1 = N->getOperand(0);
2812 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002813 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2814 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002816 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002817 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002818 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2819 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00002820 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems)))
2821 return false;
2822 } else if (Idx >= 0) {
2823 unsigned Opc = V1.getOpcode();
2824 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2825 continue;
2826 if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002827 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002828 }
2829 }
2830 return true;
2831}
2832
2833/// getZeroVector - Returns a vector of specified type with all zero elements.
2834///
Dale Johannesenace16102009-02-03 19:33:06 +00002835static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG,
2836 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002837 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002838
Chris Lattner8a594482007-11-25 00:24:49 +00002839 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2840 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002841 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002842 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman475871a2008-07-27 21:46:04 +00002843 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002844 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002845 } else if (HasSSE2) { // SSE2
Dan Gohman475871a2008-07-27 21:46:04 +00002846 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Evan Chenga87008d2009-02-25 22:49:59 +00002847 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002848 } else { // SSE1
Dan Gohman475871a2008-07-27 21:46:04 +00002849 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Chenga87008d2009-02-25 22:49:59 +00002850 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002851 }
Dale Johannesenace16102009-02-03 19:33:06 +00002852 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002853}
2854
Chris Lattner8a594482007-11-25 00:24:49 +00002855/// getOnesVector - Returns a vector of specified type with all bits set.
2856///
Dale Johannesenace16102009-02-03 19:33:06 +00002857static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002858 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002859
Chris Lattner8a594482007-11-25 00:24:49 +00002860 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2861 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002862 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2863 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002864 if (VT.getSizeInBits() == 64) // MMX
Evan Chenga87008d2009-02-25 22:49:59 +00002865 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002866 else // SSE
Evan Chenga87008d2009-02-25 22:49:59 +00002867 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002868 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002869}
2870
2871
Evan Cheng39623da2006-04-20 08:58:49 +00002872/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2873/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002874static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
2875 MVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002876 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002877
Evan Cheng39623da2006-04-20 08:58:49 +00002878 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 SmallVector<int, 8> MaskVec;
2880 SVOp->getMask(MaskVec);
2881
Nate Begeman5a5ca152009-04-29 05:20:52 +00002882 for (unsigned i = 0; i != NumElems; ++i) {
2883 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002884 MaskVec[i] = NumElems;
2885 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002886 }
Evan Cheng39623da2006-04-20 08:58:49 +00002887 }
Evan Cheng39623da2006-04-20 08:58:49 +00002888 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2890 SVOp->getOperand(1), &MaskVec[0]);
2891 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002892}
2893
Evan Cheng017dcc62006-04-21 01:05:10 +00002894/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2895/// operation of specified width.
Nate Begeman9008ca62009-04-27 18:41:29 +00002896static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2897 SDValue V2) {
2898 unsigned NumElems = VT.getVectorNumElements();
2899 SmallVector<int, 8> Mask;
2900 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002901 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002902 Mask.push_back(i);
2903 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002904}
2905
Nate Begeman9008ca62009-04-27 18:41:29 +00002906/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
2907static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2908 SDValue V2) {
2909 unsigned NumElems = VT.getVectorNumElements();
2910 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002911 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 Mask.push_back(i);
2913 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002914 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002915 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002916}
2917
Nate Begeman9008ca62009-04-27 18:41:29 +00002918/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
2919static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1,
2920 SDValue V2) {
2921 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002922 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002924 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 Mask.push_back(i + Half);
2926 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002927 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002928 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002929}
2930
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002931/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002932static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2933 bool HasSSE2) {
2934 if (SV->getValueType(0).getVectorNumElements() <= 4)
2935 return SDValue(SV, 0);
2936
2937 MVT PVT = MVT::v4f32;
2938 MVT VT = SV->getValueType(0);
2939 DebugLoc dl = SV->getDebugLoc();
2940 SDValue V1 = SV->getOperand(0);
2941 int NumElems = VT.getVectorNumElements();
2942 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00002943
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 // unpack elements to the correct location
2945 while (NumElems > 4) {
2946 if (EltNo < NumElems/2) {
2947 V1 = getUnpackl(DAG, dl, VT, V1, V1);
2948 } else {
2949 V1 = getUnpackh(DAG, dl, VT, V1, V1);
2950 EltNo -= NumElems/2;
2951 }
2952 NumElems >>= 1;
2953 }
2954
2955 // Perform the splat.
2956 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00002957 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
2959 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00002960}
2961
Evan Chengba05f722006-04-21 23:03:30 +00002962/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002963/// vector of zero or undef vector. This produces a shuffle where the low
2964/// element of V2 is swizzled into the zero/undef vector, landing at element
2965/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00002966static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00002967 bool isZero, bool HasSSE2,
2968 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002969 MVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002970 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00002971 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
2972 unsigned NumElems = VT.getVectorNumElements();
2973 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00002974 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002975 // If this is the insertion idx, put the low elt of V2 here.
2976 MaskVec.push_back(i == Idx ? NumElems : i);
2977 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00002978}
2979
Evan Chengf26ffe92008-05-29 08:22:04 +00002980/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2981/// a shuffle that is zero.
2982static
Nate Begeman9008ca62009-04-27 18:41:29 +00002983unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
2984 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00002985 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002986 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00002987 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 int Idx = SVOp->getMaskElt(Index);
2989 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00002990 ++NumZeros;
2991 continue;
2992 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002993 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Gabor Greifba36cb52008-08-28 21:40:38 +00002994 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00002995 ++NumZeros;
2996 else
2997 break;
2998 }
2999 return NumZeros;
3000}
3001
3002/// isVectorShift - Returns true if the shuffle can be implemented as a
3003/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003004/// FIXME: split into pslldqi, psrldqi, palignr variants.
3005static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003006 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003007 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003008
3009 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003010 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003011 if (!NumZeros) {
3012 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003014 if (!NumZeros)
3015 return false;
3016 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003017 bool SeenV1 = false;
3018 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003019 for (int i = NumZeros; i < NumElems; ++i) {
3020 int Val = isLeft ? (i - NumZeros) : i;
3021 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3022 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003023 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003024 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003025 SeenV1 = true;
3026 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003028 SeenV2 = true;
3029 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003030 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003031 return false;
3032 }
3033 if (SeenV1 && SeenV2)
3034 return false;
3035
Nate Begeman9008ca62009-04-27 18:41:29 +00003036 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003037 ShAmt = NumZeros;
3038 return true;
3039}
3040
3041
Evan Chengc78d3b42006-04-24 18:01:45 +00003042/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3043///
Dan Gohman475871a2008-07-27 21:46:04 +00003044static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003045 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003046 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003047 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003048 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003049
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003050 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003051 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003052 bool First = true;
3053 for (unsigned i = 0; i < 16; ++i) {
3054 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3055 if (ThisIsNonZero && First) {
3056 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003057 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003058 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003059 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003060 First = false;
3061 }
3062
3063 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003064 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003065 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3066 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003067 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003068 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003069 }
3070 if (ThisIsNonZero) {
Dale Johannesenace16102009-02-03 19:33:06 +00003071 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3072 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
Evan Chengc78d3b42006-04-24 18:01:45 +00003073 ThisElt, DAG.getConstant(8, MVT::i8));
3074 if (LastIsNonZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003075 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003076 } else
3077 ThisElt = LastElt;
3078
Gabor Greifba36cb52008-08-28 21:40:38 +00003079 if (ThisElt.getNode())
Dale Johannesenace16102009-02-03 19:33:06 +00003080 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003081 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003082 }
3083 }
3084
Dale Johannesenace16102009-02-03 19:33:06 +00003085 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003086}
3087
Bill Wendlinga348c562007-03-22 18:42:45 +00003088/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003089///
Dan Gohman475871a2008-07-27 21:46:04 +00003090static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003091 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003092 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003093 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003094 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003095
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003096 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003097 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003098 bool First = true;
3099 for (unsigned i = 0; i < 8; ++i) {
3100 bool isNonZero = (NonZeros & (1 << i)) != 0;
3101 if (isNonZero) {
3102 if (First) {
3103 if (NumZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003104 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003105 else
Dale Johannesene8d72302009-02-06 23:05:02 +00003106 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003107 First = false;
3108 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003109 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003110 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003111 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003112 }
3113 }
3114
3115 return V;
3116}
3117
Evan Chengf26ffe92008-05-29 08:22:04 +00003118/// getVShift - Return a vector logical shift node.
3119///
Dan Gohman475871a2008-07-27 21:46:04 +00003120static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 unsigned NumBits, SelectionDAG &DAG,
3122 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003123 bool isMMX = VT.getSizeInBits() == 64;
3124 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003125 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003126 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3127 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3128 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003129 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003130}
3131
Dan Gohman475871a2008-07-27 21:46:04 +00003132SDValue
3133X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003134 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003135 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003136 if (ISD::isBuildVectorAllZeros(Op.getNode())
3137 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003138 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3139 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3140 // eliminated on x86-32 hosts.
3141 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3142 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003143
Gabor Greifba36cb52008-08-28 21:40:38 +00003144 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003145 return getOnesVector(Op.getValueType(), DAG, dl);
3146 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003147 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003148
Duncan Sands83ec4b62008-06-06 12:08:01 +00003149 MVT VT = Op.getValueType();
3150 MVT EVT = VT.getVectorElementType();
3151 unsigned EVTBits = EVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003152
3153 unsigned NumElems = Op.getNumOperands();
3154 unsigned NumZero = 0;
3155 unsigned NumNonZero = 0;
3156 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003157 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003158 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003159 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003160 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003161 if (Elt.getOpcode() == ISD::UNDEF)
3162 continue;
3163 Values.insert(Elt);
3164 if (Elt.getOpcode() != ISD::Constant &&
3165 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003166 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00003167 if (isZeroNode(Elt))
3168 NumZero++;
3169 else {
3170 NonZeros |= (1 << i);
3171 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003172 }
3173 }
3174
Dan Gohman7f321562007-06-25 16:23:39 +00003175 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003176 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003177 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003178 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003179
Chris Lattner67f453a2008-03-09 05:42:06 +00003180 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003181 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003182 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003183 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003184
Chris Lattner62098042008-03-09 01:05:04 +00003185 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3186 // the value are obviously zero, truncate the value to i32 and do the
3187 // insertion that way. Only do this if the value is non-constant or if the
3188 // value is a constant being inserted into element 0. It is cheaper to do
3189 // a constant pool load than it is to do a movd + shuffle.
3190 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3191 (!IsAllConstants || Idx == 0)) {
3192 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3193 // Handle MMX and SSE both.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003194 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3195 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003196
Chris Lattner62098042008-03-09 01:05:04 +00003197 // Truncate the value (which may itself be a constant) to i32, and
3198 // convert it to a vector with movd (S2V+shuffle to zero extend).
Dale Johannesenace16102009-02-03 19:33:06 +00003199 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
3200 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003201 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3202 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003203
Chris Lattner62098042008-03-09 01:05:04 +00003204 // Now we have our 32-bit value zero extended in the low element of
3205 // a vector. If Idx != 0, swizzle it into place.
3206 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 SmallVector<int, 4> Mask;
3208 Mask.push_back(Idx);
3209 for (unsigned i = 1; i != VecElts; ++i)
3210 Mask.push_back(i);
3211 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3212 DAG.getUNDEF(Item.getValueType()),
3213 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003214 }
Dale Johannesenace16102009-02-03 19:33:06 +00003215 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003216 }
3217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003218
Chris Lattner19f79692008-03-08 22:59:52 +00003219 // If we have a constant or non-constant insertion into the low element of
3220 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3221 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003222 // depending on what the source datatype is.
3223 if (Idx == 0) {
3224 if (NumZero == 0) {
3225 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3226 } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 ||
3227 (EVT == MVT::i64 && Subtarget->is64Bit())) {
3228 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3229 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3230 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3231 DAG);
3232 } else if (EVT == MVT::i16 || EVT == MVT::i8) {
3233 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3234 MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
3235 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3236 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3237 Subtarget->hasSSE2(), DAG);
3238 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3239 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003240 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003241
3242 // Is it a vector logical left shift?
3243 if (NumElems == 2 && Idx == 1 &&
3244 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003245 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003246 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003247 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003248 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003249 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003251
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003252 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003253 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003254
Chris Lattner19f79692008-03-08 22:59:52 +00003255 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3256 // is a non-constant being inserted into an element other than the low one,
3257 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3258 // movd/movss) to move this into the low element, then shuffle it into
3259 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003260 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003261 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003262
Evan Cheng0db9fe62006-04-25 20:13:52 +00003263 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003264 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3265 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003266 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003267 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003268 MaskVec.push_back(i == Idx ? 0 : 1);
3269 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003270 }
3271 }
3272
Chris Lattner67f453a2008-03-09 05:42:06 +00003273 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3274 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003275 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003276
Dan Gohmana3941172007-07-24 22:55:08 +00003277 // A vector full of immediates; various special cases are already
3278 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003279 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003280 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003281
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003282 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003283 if (EVTBits == 64) {
3284 if (NumNonZero == 1) {
3285 // One half is zero or undef.
3286 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003287 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003288 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003289 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3290 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003291 }
Dan Gohman475871a2008-07-27 21:46:04 +00003292 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003293 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003294
3295 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003296 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003297 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003298 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003299 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003300 }
3301
Bill Wendling826f36f2007-03-28 00:57:11 +00003302 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003303 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003304 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003305 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003306 }
3307
3308 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003309 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003310 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003311 if (NumElems == 4 && NumZero > 0) {
3312 for (unsigned i = 0; i < 4; ++i) {
3313 bool isZero = !(NonZeros & (1 << i));
3314 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003315 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003316 else
Dale Johannesenace16102009-02-03 19:33:06 +00003317 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003318 }
3319
3320 for (unsigned i = 0; i < 2; ++i) {
3321 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3322 default: break;
3323 case 0:
3324 V[i] = V[i*2]; // Must be a zero vector.
3325 break;
3326 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003328 break;
3329 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003331 break;
3332 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003333 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003334 break;
3335 }
3336 }
3337
Nate Begeman9008ca62009-04-27 18:41:29 +00003338 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003339 bool Reverse = (NonZeros & 0x3) == 2;
3340 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003341 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003342 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3343 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003344 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3345 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003346 }
3347
3348 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003349 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3350 // values to be inserted is equal to the number of elements, in which case
3351 // use the unpack code below in the hopes of matching the consecutive elts
3352 // load merge pattern for shuffles.
3353 // FIXME: We could probably just check that here directly.
3354 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3355 getSubtarget()->hasSSE41()) {
3356 V[0] = DAG.getUNDEF(VT);
3357 for (unsigned i = 0; i < NumElems; ++i)
3358 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3359 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3360 Op.getOperand(i), DAG.getIntPtrConstant(i));
3361 return V[0];
3362 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003363 // Expand into a number of unpckl*.
3364 // e.g. for v4f32
3365 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3366 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3367 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003368 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003369 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003370 NumElems >>= 1;
3371 while (NumElems != 0) {
3372 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003373 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003374 NumElems >>= 1;
3375 }
3376 return V[0];
3377 }
3378
Dan Gohman475871a2008-07-27 21:46:04 +00003379 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003380}
3381
Nate Begemanb9a47b82009-02-23 08:49:38 +00003382// v8i16 shuffles - Prefer shuffles in the following order:
3383// 1. [all] pshuflw, pshufhw, optional move
3384// 2. [ssse3] 1 x pshufb
3385// 3. [ssse3] 2 x pshufb + 1 x por
3386// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003387static
Nate Begeman9008ca62009-04-27 18:41:29 +00003388SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3389 SelectionDAG &DAG, X86TargetLowering &TLI) {
3390 SDValue V1 = SVOp->getOperand(0);
3391 SDValue V2 = SVOp->getOperand(1);
3392 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003393 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003394
Nate Begemanb9a47b82009-02-23 08:49:38 +00003395 // Determine if more than 1 of the words in each of the low and high quadwords
3396 // of the result come from the same quadword of one of the two inputs. Undef
3397 // mask values count as coming from any quadword, for better codegen.
3398 SmallVector<unsigned, 4> LoQuad(4);
3399 SmallVector<unsigned, 4> HiQuad(4);
3400 BitVector InputQuads(4);
3401 for (unsigned i = 0; i < 8; ++i) {
3402 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003403 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003404 MaskVals.push_back(EltIdx);
3405 if (EltIdx < 0) {
3406 ++Quad[0];
3407 ++Quad[1];
3408 ++Quad[2];
3409 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003410 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003411 }
3412 ++Quad[EltIdx / 4];
3413 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003414 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003415
Nate Begemanb9a47b82009-02-23 08:49:38 +00003416 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003417 unsigned MaxQuad = 1;
3418 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003419 if (LoQuad[i] > MaxQuad) {
3420 BestLoQuad = i;
3421 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003422 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003423 }
3424
Nate Begemanb9a47b82009-02-23 08:49:38 +00003425 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003426 MaxQuad = 1;
3427 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003428 if (HiQuad[i] > MaxQuad) {
3429 BestHiQuad = i;
3430 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003431 }
3432 }
3433
Nate Begemanb9a47b82009-02-23 08:49:38 +00003434 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3435 // of the two input vectors, shuffle them into one input vector so only a
3436 // single pshufb instruction is necessary. If There are more than 2 input
3437 // quads, disable the next transformation since it does not help SSSE3.
3438 bool V1Used = InputQuads[0] || InputQuads[1];
3439 bool V2Used = InputQuads[2] || InputQuads[3];
3440 if (TLI.getSubtarget()->hasSSSE3()) {
3441 if (InputQuads.count() == 2 && V1Used && V2Used) {
3442 BestLoQuad = InputQuads.find_first();
3443 BestHiQuad = InputQuads.find_next(BestLoQuad);
3444 }
3445 if (InputQuads.count() > 2) {
3446 BestLoQuad = -1;
3447 BestHiQuad = -1;
3448 }
3449 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003450
Nate Begemanb9a47b82009-02-23 08:49:38 +00003451 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3452 // the shuffle mask. If a quad is scored as -1, that means that it contains
3453 // words from all 4 input quadwords.
3454 SDValue NewV;
3455 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 SmallVector<int, 8> MaskV;
3457 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3458 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
3459 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3460 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3461 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
Dale Johannesenace16102009-02-03 19:33:06 +00003462 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003463
Nate Begemanb9a47b82009-02-23 08:49:38 +00003464 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3465 // source words for the shuffle, to aid later transformations.
3466 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003467 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003468 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003469 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003470 if (idx != (int)i)
3471 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003472 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003473 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003474 AllWordsInNewV = false;
3475 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003476 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003477
Nate Begemanb9a47b82009-02-23 08:49:38 +00003478 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3479 if (AllWordsInNewV) {
3480 for (int i = 0; i != 8; ++i) {
3481 int idx = MaskVals[i];
3482 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003483 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003484 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3485 if ((idx != i) && idx < 4)
3486 pshufhw = false;
3487 if ((idx != i) && idx > 3)
3488 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003489 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003490 V1 = NewV;
3491 V2Used = false;
3492 BestLoQuad = 0;
3493 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003494 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003495
Nate Begemanb9a47b82009-02-23 08:49:38 +00003496 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3497 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003498 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003499 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3500 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003501 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003502 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003503
3504 // If we have SSSE3, and all words of the result are from 1 input vector,
3505 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3506 // is present, fall back to case 4.
3507 if (TLI.getSubtarget()->hasSSSE3()) {
3508 SmallVector<SDValue,16> pshufbMask;
3509
3510 // If we have elements from both input vectors, set the high bit of the
3511 // shuffle mask element to zero out elements that come from V2 in the V1
3512 // mask, and elements that come from V1 in the V2 mask, so that the two
3513 // results can be OR'd together.
3514 bool TwoInputs = V1Used && V2Used;
3515 for (unsigned i = 0; i != 8; ++i) {
3516 int EltIdx = MaskVals[i] * 2;
3517 if (TwoInputs && (EltIdx >= 16)) {
3518 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3519 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3520 continue;
3521 }
3522 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3523 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
3524 }
3525 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3526 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003527 DAG.getNode(ISD::BUILD_VECTOR, dl,
3528 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003529 if (!TwoInputs)
3530 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3531
3532 // Calculate the shuffle mask for the second input, shuffle it, and
3533 // OR it with the first shuffled input.
3534 pshufbMask.clear();
3535 for (unsigned i = 0; i != 8; ++i) {
3536 int EltIdx = MaskVals[i] * 2;
3537 if (EltIdx < 16) {
3538 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3539 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3540 continue;
3541 }
3542 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3543 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
3544 }
3545 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3546 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003547 DAG.getNode(ISD::BUILD_VECTOR, dl,
3548 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003549 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3550 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3551 }
3552
3553 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3554 // and update MaskVals with new element order.
3555 BitVector InOrder(8);
3556 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003558 for (int i = 0; i != 4; ++i) {
3559 int idx = MaskVals[i];
3560 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003561 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003562 InOrder.set(i);
3563 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003564 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003565 InOrder.set(i);
3566 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003567 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003568 }
3569 }
3570 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003571 MaskV.push_back(i);
3572 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3573 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003574 }
3575
3576 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3577 // and update MaskVals with the new element order.
3578 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003579 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003580 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003581 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003582 for (unsigned i = 4; i != 8; ++i) {
3583 int idx = MaskVals[i];
3584 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003585 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003586 InOrder.set(i);
3587 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003588 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003589 InOrder.set(i);
3590 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003591 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003592 }
3593 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003594 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
3595 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003596 }
3597
3598 // In case BestHi & BestLo were both -1, which means each quadword has a word
3599 // from each of the four input quadwords, calculate the InOrder bitvector now
3600 // before falling through to the insert/extract cleanup.
3601 if (BestLoQuad == -1 && BestHiQuad == -1) {
3602 NewV = V1;
3603 for (int i = 0; i != 8; ++i)
3604 if (MaskVals[i] < 0 || MaskVals[i] == i)
3605 InOrder.set(i);
3606 }
3607
3608 // The other elements are put in the right place using pextrw and pinsrw.
3609 for (unsigned i = 0; i != 8; ++i) {
3610 if (InOrder[i])
3611 continue;
3612 int EltIdx = MaskVals[i];
3613 if (EltIdx < 0)
3614 continue;
3615 SDValue ExtOp = (EltIdx < 8)
3616 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
3617 DAG.getIntPtrConstant(EltIdx))
3618 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
3619 DAG.getIntPtrConstant(EltIdx - 8));
3620 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
3621 DAG.getIntPtrConstant(i));
3622 }
3623 return NewV;
3624}
3625
3626// v16i8 shuffles - Prefer shuffles in the following order:
3627// 1. [ssse3] 1 x pshufb
3628// 2. [ssse3] 2 x pshufb + 1 x por
3629// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3630static
Nate Begeman9008ca62009-04-27 18:41:29 +00003631SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3632 SelectionDAG &DAG, X86TargetLowering &TLI) {
3633 SDValue V1 = SVOp->getOperand(0);
3634 SDValue V2 = SVOp->getOperand(1);
3635 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003636 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003638
3639 // If we have SSSE3, case 1 is generated when all result bytes come from
3640 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3641 // present, fall back to case 3.
3642 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3643 bool V1Only = true;
3644 bool V2Only = true;
3645 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003646 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003647 if (EltIdx < 0)
3648 continue;
3649 if (EltIdx < 16)
3650 V2Only = false;
3651 else
3652 V1Only = false;
3653 }
3654
3655 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3656 if (TLI.getSubtarget()->hasSSSE3()) {
3657 SmallVector<SDValue,16> pshufbMask;
3658
3659 // If all result elements are from one input vector, then only translate
3660 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3661 //
3662 // Otherwise, we have elements from both input vectors, and must zero out
3663 // elements that come from V2 in the first mask, and V1 in the second mask
3664 // so that we can OR them together.
3665 bool TwoInputs = !(V1Only || V2Only);
3666 for (unsigned i = 0; i != 16; ++i) {
3667 int EltIdx = MaskVals[i];
3668 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
3669 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3670 continue;
3671 }
3672 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3673 }
3674 // If all the elements are from V2, assign it to V1 and return after
3675 // building the first pshufb.
3676 if (V2Only)
3677 V1 = V2;
3678 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003679 DAG.getNode(ISD::BUILD_VECTOR, dl,
3680 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003681 if (!TwoInputs)
3682 return V1;
3683
3684 // Calculate the shuffle mask for the second input, shuffle it, and
3685 // OR it with the first shuffled input.
3686 pshufbMask.clear();
3687 for (unsigned i = 0; i != 16; ++i) {
3688 int EltIdx = MaskVals[i];
3689 if (EltIdx < 16) {
3690 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3691 continue;
3692 }
3693 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3694 }
3695 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003696 DAG.getNode(ISD::BUILD_VECTOR, dl,
3697 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003698 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3699 }
3700
3701 // No SSSE3 - Calculate in place words and then fix all out of place words
3702 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3703 // the 16 different words that comprise the two doublequadword input vectors.
3704 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3705 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
3706 SDValue NewV = V2Only ? V2 : V1;
3707 for (int i = 0; i != 8; ++i) {
3708 int Elt0 = MaskVals[i*2];
3709 int Elt1 = MaskVals[i*2+1];
3710
3711 // This word of the result is all undef, skip it.
3712 if (Elt0 < 0 && Elt1 < 0)
3713 continue;
3714
3715 // This word of the result is already in the correct place, skip it.
3716 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3717 continue;
3718 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3719 continue;
3720
3721 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3722 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3723 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003724
3725 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3726 // using a single extract together, load it and store it.
3727 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
3728 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3729 DAG.getIntPtrConstant(Elt1 / 2));
3730 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3731 DAG.getIntPtrConstant(i));
3732 continue;
3733 }
3734
Nate Begemanb9a47b82009-02-23 08:49:38 +00003735 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003736 // source byte is not also odd, shift the extracted word left 8 bits
3737 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003738 if (Elt1 >= 0) {
3739 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
3740 DAG.getIntPtrConstant(Elt1 / 2));
3741 if ((Elt1 & 1) == 0)
3742 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
3743 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003744 else if (Elt0 >= 0)
3745 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3746 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003747 }
3748 // If Elt0 is defined, extract it from the appropriate source. If the
3749 // source byte is not also even, shift the extracted word right 8 bits. If
3750 // Elt1 was also defined, OR the extracted values together before
3751 // inserting them in the result.
3752 if (Elt0 >= 0) {
3753 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
3754 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3755 if ((Elt0 & 1) != 0)
3756 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
3757 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003758 else if (Elt1 >= 0)
3759 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3760 DAG.getConstant(0x00FF, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003761 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
3762 : InsElt0;
3763 }
3764 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
3765 DAG.getIntPtrConstant(i));
3766 }
3767 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003768}
3769
Evan Cheng7a831ce2007-12-15 03:00:47 +00003770/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3771/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3772/// done when every pair / quad of shuffle mask elements point to elements in
3773/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003774/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3775static
Nate Begeman9008ca62009-04-27 18:41:29 +00003776SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3777 SelectionDAG &DAG,
3778 TargetLowering &TLI, DebugLoc dl) {
3779 MVT VT = SVOp->getValueType(0);
3780 SDValue V1 = SVOp->getOperand(0);
3781 SDValue V2 = SVOp->getOperand(1);
3782 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003783 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003784 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd038e042008-07-21 10:20:31 +00003785 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003786 MVT NewVT = MaskVT;
3787 switch (VT.getSimpleVT()) {
3788 default: assert(false && "Unexpected!");
Evan Cheng7a831ce2007-12-15 03:00:47 +00003789 case MVT::v4f32: NewVT = MVT::v2f64; break;
3790 case MVT::v4i32: NewVT = MVT::v2i64; break;
3791 case MVT::v8i16: NewVT = MVT::v4i32; break;
3792 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003793 }
3794
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003795 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003796 if (VT.isInteger())
Evan Cheng7a831ce2007-12-15 03:00:47 +00003797 NewVT = MVT::v2i64;
3798 else
3799 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003800 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003801 int Scale = NumElems / NewWidth;
3802 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003803 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003804 int StartIdx = -1;
3805 for (int j = 0; j < Scale; ++j) {
3806 int EltIdx = SVOp->getMaskElt(i+j);
3807 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003808 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003809 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003810 StartIdx = EltIdx - (EltIdx % Scale);
3811 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003812 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003813 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003814 if (StartIdx == -1)
3815 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003816 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003817 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003818 }
3819
Dale Johannesenace16102009-02-03 19:33:06 +00003820 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3821 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003822 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003823}
3824
Evan Chengd880b972008-05-09 21:53:03 +00003825/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003826///
Dan Gohman475871a2008-07-27 21:46:04 +00003827static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003828 SDValue SrcOp, SelectionDAG &DAG,
3829 const X86Subtarget *Subtarget, DebugLoc dl) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003830 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3831 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003832 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003833 LD = dyn_cast<LoadSDNode>(SrcOp);
3834 if (!LD) {
3835 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3836 // instead.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003837 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng7e2ff772008-05-08 00:57:18 +00003838 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3839 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3840 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3841 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3842 // PR2108
3843 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003844 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3845 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3846 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3847 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003848 SrcOp.getOperand(0)
3849 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003850 }
3851 }
3852 }
3853
Dale Johannesenace16102009-02-03 19:33:06 +00003854 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3855 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003856 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003857 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003858}
3859
Evan Chengace3c172008-07-22 21:13:36 +00003860/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3861/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003862static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003863LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3864 SDValue V1 = SVOp->getOperand(0);
3865 SDValue V2 = SVOp->getOperand(1);
3866 DebugLoc dl = SVOp->getDebugLoc();
3867 MVT VT = SVOp->getValueType(0);
3868
Evan Chengace3c172008-07-22 21:13:36 +00003869 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003870 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003871 SmallVector<int, 8> Mask1(4U, -1);
3872 SmallVector<int, 8> PermMask;
3873 SVOp->getMask(PermMask);
3874
Evan Chengace3c172008-07-22 21:13:36 +00003875 unsigned NumHi = 0;
3876 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003877 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003878 int Idx = PermMask[i];
3879 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003880 Locs[i] = std::make_pair(-1, -1);
3881 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003882 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3883 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003884 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003885 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003886 NumLo++;
3887 } else {
3888 Locs[i] = std::make_pair(1, NumHi);
3889 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003890 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003891 NumHi++;
3892 }
3893 }
3894 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003895
Evan Chengace3c172008-07-22 21:13:36 +00003896 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003897 // If no more than two elements come from either vector. This can be
3898 // implemented with two shuffles. First shuffle gather the elements.
3899 // The second shuffle, which takes the first shuffle as both of its
3900 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003901 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003902
Nate Begeman9008ca62009-04-27 18:41:29 +00003903 SmallVector<int, 8> Mask2(4U, -1);
3904
Evan Chengace3c172008-07-22 21:13:36 +00003905 for (unsigned i = 0; i != 4; ++i) {
3906 if (Locs[i].first == -1)
3907 continue;
3908 else {
3909 unsigned Idx = (i < 2) ? 0 : 4;
3910 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003911 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003912 }
3913 }
3914
Nate Begeman9008ca62009-04-27 18:41:29 +00003915 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003916 } else if (NumLo == 3 || NumHi == 3) {
3917 // Otherwise, we must have three elements from one vector, call it X, and
3918 // one element from the other, call it Y. First, use a shufps to build an
3919 // intermediate vector with the one element from Y and the element from X
3920 // that will be in the same half in the final destination (the indexes don't
3921 // matter). Then, use a shufps to build the final vector, taking the half
3922 // containing the element from Y from the intermediate, and the other half
3923 // from X.
3924 if (NumHi == 3) {
3925 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003926 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003927 std::swap(V1, V2);
3928 }
3929
3930 // Find the element from V2.
3931 unsigned HiIndex;
3932 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003933 int Val = PermMask[HiIndex];
3934 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003935 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003936 if (Val >= 4)
3937 break;
3938 }
3939
Nate Begeman9008ca62009-04-27 18:41:29 +00003940 Mask1[0] = PermMask[HiIndex];
3941 Mask1[1] = -1;
3942 Mask1[2] = PermMask[HiIndex^1];
3943 Mask1[3] = -1;
3944 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003945
3946 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003947 Mask1[0] = PermMask[0];
3948 Mask1[1] = PermMask[1];
3949 Mask1[2] = HiIndex & 1 ? 6 : 4;
3950 Mask1[3] = HiIndex & 1 ? 4 : 6;
3951 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003952 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003953 Mask1[0] = HiIndex & 1 ? 2 : 0;
3954 Mask1[1] = HiIndex & 1 ? 0 : 2;
3955 Mask1[2] = PermMask[2];
3956 Mask1[3] = PermMask[3];
3957 if (Mask1[2] >= 0)
3958 Mask1[2] += 4;
3959 if (Mask1[3] >= 0)
3960 Mask1[3] += 4;
3961 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003962 }
Evan Chengace3c172008-07-22 21:13:36 +00003963 }
3964
3965 // Break it into (shuffle shuffle_hi, shuffle_lo).
3966 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 SmallVector<int,8> LoMask(4U, -1);
3968 SmallVector<int,8> HiMask(4U, -1);
3969
3970 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00003971 unsigned MaskIdx = 0;
3972 unsigned LoIdx = 0;
3973 unsigned HiIdx = 2;
3974 for (unsigned i = 0; i != 4; ++i) {
3975 if (i == 2) {
3976 MaskPtr = &HiMask;
3977 MaskIdx = 1;
3978 LoIdx = 0;
3979 HiIdx = 2;
3980 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 int Idx = PermMask[i];
3982 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003983 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003985 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003987 LoIdx++;
3988 } else {
3989 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003991 HiIdx++;
3992 }
3993 }
3994
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
3996 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
3997 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00003998 for (unsigned i = 0; i != 4; ++i) {
3999 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004000 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004001 } else {
4002 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004004 }
4005 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004007}
4008
Dan Gohman475871a2008-07-27 21:46:04 +00004009SDValue
4010X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004011 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004012 SDValue V1 = Op.getOperand(0);
4013 SDValue V2 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004014 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004015 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004017 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004018 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4019 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004020 bool V1IsSplat = false;
4021 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004022
Nate Begeman9008ca62009-04-27 18:41:29 +00004023 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004024 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004025
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 // Promote splats to v4f32.
4027 if (SVOp->isSplat()) {
4028 if (isMMX || NumElems < 4)
4029 return Op;
4030 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004031 }
4032
Evan Cheng7a831ce2007-12-15 03:00:47 +00004033 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4034 // do it!
4035 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004036 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004037 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004038 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004039 LowerVECTOR_SHUFFLE(NewOp, DAG));
Evan Cheng7a831ce2007-12-15 03:00:47 +00004040 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
4041 // FIXME: Figure out a cleaner way to do this.
4042 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004043 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004045 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004046 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4047 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4048 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004049 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004050 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4052 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004053 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004055 }
4056 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004057
4058 if (X86::isPSHUFDMask(SVOp))
4059 return Op;
4060
Evan Chengf26ffe92008-05-29 08:22:04 +00004061 // Check if this can be converted into a logical shift.
4062 bool isLeft = false;
4063 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004064 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004065 bool isShift = getSubtarget()->hasSSE2() &&
4066 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004067 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004068 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004069 // v_set0 + movlhps or movhlps, etc.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004070 MVT EVT = VT.getVectorElementType();
4071 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004072 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004073 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004074
4075 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004076 if (V1IsUndef)
4077 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004078 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004079 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004080 if (!isMMX)
4081 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004082 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004083
4084 // FIXME: fold these into legal mask.
4085 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4086 X86::isMOVSLDUPMask(SVOp) ||
4087 X86::isMOVHLPSMask(SVOp) ||
4088 X86::isMOVHPMask(SVOp) ||
4089 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004090 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004091
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 if (ShouldXformToMOVHLPS(SVOp) ||
4093 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4094 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004095
Evan Chengf26ffe92008-05-29 08:22:04 +00004096 if (isShift) {
4097 // No better options. Use a vshl / vsrl.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004098 MVT EVT = VT.getVectorElementType();
4099 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004100 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004101 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004102
Evan Cheng9eca5e82006-10-25 21:49:50 +00004103 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004104 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4105 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004106 V1IsSplat = isSplatVector(V1.getNode());
4107 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004108
Chris Lattner8a594482007-11-25 00:24:49 +00004109 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004110 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 Op = CommuteVectorShuffle(SVOp, DAG);
4112 SVOp = cast<ShuffleVectorSDNode>(Op);
4113 V1 = SVOp->getOperand(0);
4114 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004115 std::swap(V1IsSplat, V2IsSplat);
4116 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004117 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004118 }
4119
Nate Begeman9008ca62009-04-27 18:41:29 +00004120 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4121 // Shuffling low element of v1 into undef, just return v1.
4122 if (V2IsUndef)
4123 return V1;
4124 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4125 // the instruction selector will not match, so get a canonical MOVL with
4126 // swapped operands to undo the commute.
4127 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004128 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004129
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4131 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4132 X86::isUNPCKLMask(SVOp) ||
4133 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004134 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004135
Evan Cheng9bbbb982006-10-25 20:48:19 +00004136 if (V2IsSplat) {
4137 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004138 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004139 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004140 SDValue NewMask = NormalizeMask(SVOp, DAG);
4141 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4142 if (NSVOp != SVOp) {
4143 if (X86::isUNPCKLMask(NSVOp, true)) {
4144 return NewMask;
4145 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4146 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004147 }
4148 }
4149 }
4150
Evan Cheng9eca5e82006-10-25 21:49:50 +00004151 if (Commuted) {
4152 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004153 // FIXME: this seems wrong.
4154 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4155 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4156 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4157 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4158 X86::isUNPCKLMask(NewSVOp) ||
4159 X86::isUNPCKHMask(NewSVOp))
4160 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004161 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004162
Nate Begemanb9a47b82009-02-23 08:49:38 +00004163 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004164
4165 // Normalize the node to match x86 shuffle ops if needed
4166 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4167 return CommuteVectorShuffle(SVOp, DAG);
4168
4169 // Check for legal shuffle and return?
4170 SmallVector<int, 16> PermMask;
4171 SVOp->getMask(PermMask);
4172 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004173 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004174
Evan Cheng14b32e12007-12-11 01:46:18 +00004175 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4176 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004178 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004179 return NewOp;
4180 }
4181
Nate Begemanb9a47b82009-02-23 08:49:38 +00004182 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004183 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004184 if (NewOp.getNode())
4185 return NewOp;
4186 }
4187
Evan Chengace3c172008-07-22 21:13:36 +00004188 // Handle all 4 wide cases with a number of shuffles except for MMX.
4189 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004191
Dan Gohman475871a2008-07-27 21:46:04 +00004192 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004193}
4194
Dan Gohman475871a2008-07-27 21:46:04 +00004195SDValue
4196X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004197 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004198 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004199 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004200 if (VT.getSizeInBits() == 8) {
Dale Johannesenace16102009-02-03 19:33:06 +00004201 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004202 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004203 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004204 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004205 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004206 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004207 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4208 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4209 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004210 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4211 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4212 DAG.getNode(ISD::BIT_CONVERT, dl,
4213 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004214 Op.getOperand(0)),
4215 Op.getOperand(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004216 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004217 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004218 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004219 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004220 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Evan Cheng62a3f152008-03-24 21:52:23 +00004221 } else if (VT == MVT::f32) {
4222 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4223 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004224 // result has a single use which is a store or a bitcast to i32. And in
4225 // the case of a store, it's not worth it if the index is a constant 0,
4226 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004227 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004228 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004229 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004230 if ((User->getOpcode() != ISD::STORE ||
4231 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4232 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004233 (User->getOpcode() != ISD::BIT_CONVERT ||
4234 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004235 return SDValue();
Dale Johannesenace16102009-02-03 19:33:06 +00004236 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004237 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004238 Op.getOperand(0)),
4239 Op.getOperand(1));
4240 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004241 } else if (VT == MVT::i32) {
4242 // ExtractPS works with constant index.
4243 if (isa<ConstantSDNode>(Op.getOperand(1)))
4244 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004245 }
Dan Gohman475871a2008-07-27 21:46:04 +00004246 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004247}
4248
4249
Dan Gohman475871a2008-07-27 21:46:04 +00004250SDValue
4251X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004252 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004253 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004254
Evan Cheng62a3f152008-03-24 21:52:23 +00004255 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004256 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004257 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004258 return Res;
4259 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004260
Duncan Sands83ec4b62008-06-06 12:08:01 +00004261 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004262 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004263 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004264 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004265 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004266 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004267 if (Idx == 0)
Dale Johannesenace16102009-02-03 19:33:06 +00004268 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4269 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004270 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004271 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004272 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004273 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004274 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004275 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004276 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004277 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004278 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004279 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004280 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004281 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004282 if (Idx == 0)
4283 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004284
Evan Cheng0db9fe62006-04-25 20:13:52 +00004285 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 int Mask[4] = { Idx, -1, -1, -1 };
4287 MVT VVT = Op.getOperand(0).getValueType();
4288 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4289 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004290 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004291 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004292 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004293 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4294 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4295 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004296 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004297 if (Idx == 0)
4298 return Op;
4299
4300 // UNPCKHPD the element to the lowest double word, then movsd.
4301 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4302 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004303 int Mask[2] = { 1, -1 };
4304 MVT VVT = Op.getOperand(0).getValueType();
4305 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4306 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004307 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004308 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004309 }
4310
Dan Gohman475871a2008-07-27 21:46:04 +00004311 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004312}
4313
Dan Gohman475871a2008-07-27 21:46:04 +00004314SDValue
4315X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands83ec4b62008-06-06 12:08:01 +00004316 MVT VT = Op.getValueType();
4317 MVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004318 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004319
Dan Gohman475871a2008-07-27 21:46:04 +00004320 SDValue N0 = Op.getOperand(0);
4321 SDValue N1 = Op.getOperand(1);
4322 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004323
Dan Gohmanef521f12008-08-14 22:53:18 +00004324 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4325 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004326 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004327 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004328 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4329 // argument.
4330 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004331 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004332 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004333 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004334 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohmanc0573b12008-08-14 22:43:26 +00004335 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004336 // Bits [7:6] of the constant are the source select. This will always be
4337 // zero here. The DAG Combiner may combine an extract_elt index into these
4338 // bits. For example (insert (extract, 3), 2) could be matched by putting
4339 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004340 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004341 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004342 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004343 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004344 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Dale Johannesenace16102009-02-03 19:33:06 +00004345 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004346 } else if (EVT == MVT::i32) {
4347 // InsertPS works with constant index.
4348 if (isa<ConstantSDNode>(N2))
4349 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004350 }
Dan Gohman475871a2008-07-27 21:46:04 +00004351 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004352}
4353
Dan Gohman475871a2008-07-27 21:46:04 +00004354SDValue
4355X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004356 MVT VT = Op.getValueType();
4357 MVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004358
4359 if (Subtarget->hasSSE41())
4360 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4361
Evan Cheng794405e2007-12-12 07:55:34 +00004362 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004363 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004364
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004365 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004366 SDValue N0 = Op.getOperand(0);
4367 SDValue N1 = Op.getOperand(1);
4368 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004369
Eli Friedman30e71eb2009-06-06 06:32:50 +00004370 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004371 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4372 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004373 if (N1.getValueType() != MVT::i32)
Dale Johannesenace16102009-02-03 19:33:06 +00004374 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004375 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004376 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004377 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004378 }
Dan Gohman475871a2008-07-27 21:46:04 +00004379 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004380}
4381
Dan Gohman475871a2008-07-27 21:46:04 +00004382SDValue
4383X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004384 DebugLoc dl = Op.getDebugLoc();
Evan Cheng52672b82008-07-22 18:39:19 +00004385 if (Op.getValueType() == MVT::v2f32)
Dale Johannesenace16102009-02-03 19:33:06 +00004386 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4387 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4388 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004389 Op.getOperand(0))));
4390
Dale Johannesenace16102009-02-03 19:33:06 +00004391 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004392 MVT VT = MVT::v2i32;
4393 switch (Op.getValueType().getSimpleVT()) {
Evan Chengefec7512008-02-18 23:04:32 +00004394 default: break;
4395 case MVT::v16i8:
4396 case MVT::v8i16:
4397 VT = MVT::v4i32;
4398 break;
4399 }
Dale Johannesenace16102009-02-03 19:33:06 +00004400 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4401 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004402}
4403
Bill Wendling056292f2008-09-16 21:48:12 +00004404// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4405// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4406// one of the above mentioned nodes. It has to be wrapped because otherwise
4407// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4408// be used to form addressing mode. These wrapped nodes will be selected
4409// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004410SDValue
4411X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004412 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004413
4414 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4415 // global base reg.
4416 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004417 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004418
4419 if (Subtarget->is64Bit() &&
4420 getTargetMachine().getCodeModel() == CodeModel::Small) {
4421 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004422 } else if (Subtarget->isPICStyleGOT()) {
4423 OpFlag = X86II::MO_GOTOFF;
4424 } else if (Subtarget->isPICStyleStub() &&
4425 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4426 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004427 }
4428
Evan Cheng1606e8e2009-03-13 07:51:59 +00004429 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004430 CP->getAlignment(),
4431 CP->getOffset(), OpFlag);
4432 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004433 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004434 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004435 if (OpFlag) {
4436 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004437 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004438 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004439 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004440 }
4441
4442 return Result;
4443}
4444
Chris Lattner18c59872009-06-27 04:16:01 +00004445SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4446 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4447
4448 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4449 // global base reg.
4450 unsigned char OpFlag = 0;
4451 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004452
4453 if (Subtarget->is64Bit()) {
4454 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004455 } else if (Subtarget->isPICStyleGOT()) {
4456 OpFlag = X86II::MO_GOTOFF;
4457 } else if (Subtarget->isPICStyleStub() &&
4458 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4459 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004460 }
4461
4462 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4463 OpFlag);
4464 DebugLoc DL = JT->getDebugLoc();
4465 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4466
4467 // With PIC, the address is actually $g + Offset.
4468 if (OpFlag) {
4469 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4470 DAG.getNode(X86ISD::GlobalBaseReg,
4471 DebugLoc::getUnknownLoc(), getPointerTy()),
4472 Result);
4473 }
4474
4475 return Result;
4476}
4477
4478SDValue
4479X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4480 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4481
4482 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4483 // global base reg.
4484 unsigned char OpFlag = 0;
4485 unsigned WrapperKind = X86ISD::Wrapper;
Chris Lattnere4df7562009-07-09 03:15:51 +00004486 if (Subtarget->is64Bit()) {
4487 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004488 } else if (Subtarget->isPICStyleGOT()) {
4489 OpFlag = X86II::MO_GOTOFF;
4490 } else if (Subtarget->isPICStyleStub() &&
4491 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
4492 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004493 }
4494
4495 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4496
4497 DebugLoc DL = Op.getDebugLoc();
4498 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4499
4500
4501 // With PIC, the address is actually $g + Offset.
4502 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004503 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004504 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4505 DAG.getNode(X86ISD::GlobalBaseReg,
4506 DebugLoc::getUnknownLoc(),
4507 getPointerTy()),
4508 Result);
4509 }
4510
4511 return Result;
4512}
4513
Dan Gohman475871a2008-07-27 21:46:04 +00004514SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004515X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004516 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004517 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004518 bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_;
4519 bool ExtraLoadRequired =
4520 Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false);
4521
4522 // Create the TargetGlobalAddress node, folding in the constant
4523 // offset if it is legal.
4524 SDValue Result;
Dan Gohman44013612008-10-21 03:38:42 +00004525 if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004526 // A direct static reference to a global.
Dan Gohman6520e202008-10-18 02:06:02 +00004527 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
4528 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004529 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004530 unsigned char OpFlags = 0;
4531
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004532 if (GV->hasDLLImportLinkage())
4533 OpFlags = X86II::MO_DLLIMPORT;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004534 else if (Subtarget->isPICStyleRIPRel()) {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004535 if (ExtraLoadRequired)
4536 OpFlags = X86II::MO_GOTPCREL;
Chris Lattner88e1fd52009-07-09 04:24:46 +00004537 } else if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004538 if (ExtraLoadRequired)
4539 OpFlags = X86II::MO_GOT;
4540 else
4541 OpFlags = X86II::MO_GOTOFF;
4542 }
4543
4544 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004545 }
4546
Chris Lattnere4df7562009-07-09 03:15:51 +00004547 if (Subtarget->is64Bit() &&
Chris Lattner18c59872009-06-27 04:16:01 +00004548 getTargetMachine().getCodeModel() == CodeModel::Small)
4549 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4550 else
4551 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004552
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004553 // With PIC, the address is actually $g + Offset.
Chris Lattnere4df7562009-07-09 03:15:51 +00004554 if (IsPic && !Subtarget->is64Bit()) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004555 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4556 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004557 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004558 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004559
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00004560 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4561 // load the value at address GV, not the value of GV itself. This means that
4562 // the GlobalAddress must be in the base or index register of the address, not
4563 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004564 // The same applies for external symbols during PIC codegen
Dan Gohman6520e202008-10-18 02:06:02 +00004565 if (ExtraLoadRequired)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004566 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004567 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004568
Dan Gohman6520e202008-10-18 02:06:02 +00004569 // If there was a non-zero offset that we didn't fold, create an explicit
4570 // addition for it.
4571 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004572 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004573 DAG.getConstant(Offset, getPointerTy()));
4574
Evan Cheng0db9fe62006-04-25 20:13:52 +00004575 return Result;
4576}
4577
Evan Chengda43bcf2008-09-24 00:05:32 +00004578SDValue
4579X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4580 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004581 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004582 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004583}
4584
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004585static SDValue
4586GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004587 SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg,
4588 unsigned char OperandFlags) {
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004589 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4590 DebugLoc dl = GA->getDebugLoc();
4591 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4592 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004593 GA->getOffset(),
4594 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004595 if (InFlag) {
4596 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004597 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004598 } else {
4599 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004600 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004601 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004602 SDValue Flag = Chain.getValue(1);
4603 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004604}
4605
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004606// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004607static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004608LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004609 const MVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004610 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004611 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4612 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004613 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004614 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004615 PtrVT), InFlag);
4616 InFlag = Chain.getValue(1);
4617
Chris Lattnerb903bed2009-06-26 21:20:29 +00004618 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004619}
4620
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004621// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004622static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004623LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004624 const MVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004625 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4626 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004627}
4628
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004629// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4630// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004631static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004632 const MVT PtrVT, TLSModel::Model model,
4633 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004634 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004635 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004636 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4637 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004638 DAG.getRegister(is64Bit? X86::FS : X86::GS,
4639 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004640
4641 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4642 NULL, 0);
4643
Chris Lattnerb903bed2009-06-26 21:20:29 +00004644 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004645 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4646 // initialexec.
4647 unsigned WrapperKind = X86ISD::Wrapper;
4648 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004649 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004650 } else if (is64Bit) {
4651 assert(model == TLSModel::InitialExec);
4652 OperandFlags = X86II::MO_GOTTPOFF;
4653 WrapperKind = X86ISD::WrapperRIP;
4654 } else {
4655 assert(model == TLSModel::InitialExec);
4656 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004657 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004658
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004659 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4660 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004661 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004662 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004663 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004664
Rafael Espindola9a580232009-02-27 13:37:18 +00004665 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004666 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004667 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004668
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004669 // The address of the thread local variable is the add of the thread
4670 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004671 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004672}
4673
Dan Gohman475871a2008-07-27 21:46:04 +00004674SDValue
4675X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004676 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004677 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004678 assert(Subtarget->isTargetELF() &&
4679 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004680 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004681 const GlobalValue *GV = GA->getGlobal();
4682
4683 // If GV is an alias then use the aliasee for determining
4684 // thread-localness.
4685 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4686 GV = GA->resolveAliasedGlobal(false);
4687
4688 TLSModel::Model model = getTLSModel(GV,
4689 getTargetMachine().getRelocationModel());
4690
4691 switch (model) {
4692 case TLSModel::GeneralDynamic:
4693 case TLSModel::LocalDynamic: // not implemented
4694 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004695 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004696 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4697
4698 case TLSModel::InitialExec:
4699 case TLSModel::LocalExec:
4700 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4701 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004702 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004703
Chris Lattner5867de12009-04-01 22:14:45 +00004704 assert(0 && "Unreachable");
4705 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004706}
4707
Evan Cheng0db9fe62006-04-25 20:13:52 +00004708
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004709/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004710/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004711SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004712 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands83ec4b62008-06-06 12:08:01 +00004713 MVT VT = Op.getValueType();
4714 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004715 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004716 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004717 SDValue ShOpLo = Op.getOperand(0);
4718 SDValue ShOpHi = Op.getOperand(1);
4719 SDValue ShAmt = Op.getOperand(2);
4720 SDValue Tmp1 = isSRA ?
Scott Michelfdc40a02009-02-17 22:15:04 +00004721 DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Dale Johannesenace16102009-02-03 19:33:06 +00004722 DAG.getConstant(VTBits - 1, MVT::i8)) :
Dan Gohman4c1fa612008-03-03 22:22:09 +00004723 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004724
Dan Gohman475871a2008-07-27 21:46:04 +00004725 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004726 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004727 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4728 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004729 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004730 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4731 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004732 }
Evan Chenge3413162006-01-09 18:33:28 +00004733
Dale Johannesenace16102009-02-03 19:33:06 +00004734 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004735 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004736 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004737 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004738
Dan Gohman475871a2008-07-27 21:46:04 +00004739 SDValue Hi, Lo;
4740 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4741 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4742 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004743
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004744 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004745 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4746 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004747 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004748 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4749 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004750 }
4751
Dan Gohman475871a2008-07-27 21:46:04 +00004752 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004753 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004754}
Evan Chenga3195e82006-01-12 22:54:21 +00004755
Dan Gohman475871a2008-07-27 21:46:04 +00004756SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004757 MVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004758
4759 if (SrcVT.isVector()) {
4760 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
4761 return Op;
4762 }
4763 return SDValue();
4764 }
4765
Duncan Sands8e4eb092008-06-08 20:54:56 +00004766 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004767 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004768
Eli Friedman36df4992009-05-27 00:47:34 +00004769 // These are really Legal; return the operand so the caller accepts it as
4770 // Legal.
Chris Lattnerb09916b2008-02-27 05:57:41 +00004771 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004772 return Op;
4773 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
4774 Subtarget->is64Bit()) {
4775 return Op;
4776 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004777
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004778 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004779 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004780 MachineFunction &MF = DAG.getMachineFunction();
4781 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004782 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004783 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004784 StackSlot,
4785 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004786 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4787}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004788
Eli Friedman948e95a2009-05-23 09:59:16 +00004789SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain,
4790 SDValue StackSlot,
4791 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004792 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004793 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004794 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004795 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004796 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004797 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4798 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004799 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004800 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004801 Ops.push_back(Chain);
4802 Ops.push_back(StackSlot);
4803 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004804 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004805 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004806
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004807 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004808 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004809 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004810
4811 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4812 // shouldn't be necessary except that RFP cannot be live across
4813 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004814 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004815 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004816 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004817 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004818 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004819 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004820 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004821 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004822 Ops.push_back(DAG.getValueType(Op.getValueType()));
4823 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004824 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4825 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004826 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004827 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004828
Evan Cheng0db9fe62006-04-25 20:13:52 +00004829 return Result;
4830}
4831
Bill Wendling8b8a6362009-01-17 03:56:04 +00004832// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4833SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4834 // This algorithm is not obvious. Here it is in C code, more or less:
4835 /*
4836 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4837 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4838 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004839
Bill Wendling8b8a6362009-01-17 03:56:04 +00004840 // Copy ints to xmm registers.
4841 __m128i xh = _mm_cvtsi32_si128( hi );
4842 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004843
Bill Wendling8b8a6362009-01-17 03:56:04 +00004844 // Combine into low half of a single xmm register.
4845 __m128i x = _mm_unpacklo_epi32( xh, xl );
4846 __m128d d;
4847 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004848
Bill Wendling8b8a6362009-01-17 03:56:04 +00004849 // Merge in appropriate exponents to give the integer bits the right
4850 // magnitude.
4851 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004852
Bill Wendling8b8a6362009-01-17 03:56:04 +00004853 // Subtract away the biases to deal with the IEEE-754 double precision
4854 // implicit 1.
4855 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004856
Bill Wendling8b8a6362009-01-17 03:56:04 +00004857 // All conversions up to here are exact. The correctly rounded result is
4858 // calculated using the current rounding mode using the following
4859 // horizontal add.
4860 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4861 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4862 // store doesn't really need to be here (except
4863 // maybe to zero the other double)
4864 return sd;
4865 }
4866 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004867
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004868 DebugLoc dl = Op.getDebugLoc();
Dale Johannesenace16102009-02-03 19:33:06 +00004869
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004870 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004871 std::vector<Constant*> CV0;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004872 CV0.push_back(ConstantInt::get(APInt(32, 0x45300000)));
4873 CV0.push_back(ConstantInt::get(APInt(32, 0x43300000)));
4874 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4875 CV0.push_back(ConstantInt::get(APInt(32, 0)));
4876 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004877 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004878
Bill Wendling8b8a6362009-01-17 03:56:04 +00004879 std::vector<Constant*> CV1;
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004880 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL))));
4881 CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL))));
4882 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004883 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004884
Dale Johannesenace16102009-02-03 19:33:06 +00004885 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4886 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004887 Op.getOperand(0),
4888 DAG.getIntPtrConstant(1)));
Dale Johannesenace16102009-02-03 19:33:06 +00004889 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4890 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004891 Op.getOperand(0),
4892 DAG.getIntPtrConstant(0)));
Nate Begeman9008ca62009-04-27 18:41:29 +00004893 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
Dale Johannesenace16102009-02-03 19:33:06 +00004894 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004895 PseudoSourceValue::getConstantPool(), 0,
4896 false, 16);
Nate Begeman9008ca62009-04-27 18:41:29 +00004897 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Dale Johannesenace16102009-02-03 19:33:06 +00004898 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4899 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004900 PseudoSourceValue::getConstantPool(), 0,
4901 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00004902 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004903
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004904 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004905 int ShufMask[2] = { 1, -1 };
4906 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4907 DAG.getUNDEF(MVT::v2f64), ShufMask);
Dale Johannesenace16102009-02-03 19:33:06 +00004908 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4909 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004910 DAG.getIntPtrConstant(0));
4911}
4912
Bill Wendling8b8a6362009-01-17 03:56:04 +00004913// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4914SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004915 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004916 // FP constant to bias correct the final result.
4917 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
4918 MVT::f64);
4919
4920 // Load the 32-bit value into an XMM register.
Dale Johannesenace16102009-02-03 19:33:06 +00004921 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4922 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004923 Op.getOperand(0),
4924 DAG.getIntPtrConstant(0)));
4925
Dale Johannesenace16102009-02-03 19:33:06 +00004926 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4927 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004928 DAG.getIntPtrConstant(0));
4929
4930 // Or the load with the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004931 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4932 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4933 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004934 MVT::v2f64, Load)),
Dale Johannesenace16102009-02-03 19:33:06 +00004935 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
4936 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Evan Cheng50c3dfe2009-01-19 08:19:57 +00004937 MVT::v2f64, Bias)));
Dale Johannesenace16102009-02-03 19:33:06 +00004938 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4939 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004940 DAG.getIntPtrConstant(0));
4941
4942 // Subtract the bias.
Dale Johannesenace16102009-02-03 19:33:06 +00004943 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004944
4945 // Handle final rounding.
Bill Wendling030939c2009-01-17 07:40:19 +00004946 MVT DestVT = Op.getValueType();
4947
4948 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004949 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00004950 DAG.getIntPtrConstant(0));
4951 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00004952 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00004953 }
4954
4955 // Handle final rounding.
4956 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00004957}
4958
4959SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00004960 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004961 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004962
Evan Chenga06ec9e2009-01-19 08:08:22 +00004963 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
4964 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
4965 // the optimization here.
4966 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00004967 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00004968
4969 MVT SrcVT = N0.getValueType();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004970 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00004971 // We only handle SSE2 f64 target here; caller can expand the rest.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004972 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00004973 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00004974
Bill Wendling8b8a6362009-01-17 03:56:04 +00004975 return LowerUINT_TO_FP_i64(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00004976 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00004977 return LowerUINT_TO_FP_i32(Op, DAG);
4978 }
4979
Eli Friedman948e95a2009-05-23 09:59:16 +00004980 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
4981
4982 // Make a 64-bit buffer, and use it to build an FILD.
4983 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
4984 SDValue WordOff = DAG.getConstant(4, getPointerTy());
4985 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
4986 getPointerTy(), StackSlot, WordOff);
4987 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
4988 StackSlot, NULL, 0);
4989 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
4990 OffsetSlot, NULL, 0);
4991 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004992}
4993
Dan Gohman475871a2008-07-27 21:46:04 +00004994std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00004995FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004996 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00004997
4998 MVT DstTy = Op.getValueType();
4999
5000 if (!IsSigned) {
5001 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5002 DstTy = MVT::i64;
5003 }
5004
5005 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5006 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005007 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005008
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005009 // These are really Legal.
Eli Friedman948e95a2009-05-23 09:59:16 +00005010 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005011 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005012 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005013 if (Subtarget->is64Bit() &&
Eli Friedman948e95a2009-05-23 09:59:16 +00005014 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005015 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005016 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005017
Evan Cheng87c89352007-10-15 20:11:21 +00005018 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5019 // stack slot.
5020 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005021 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005022 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005023 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005024
Evan Cheng0db9fe62006-04-25 20:13:52 +00005025 unsigned Opc;
Eli Friedman948e95a2009-05-23 09:59:16 +00005026 switch (DstTy.getSimpleVT()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00005027 default: assert(0 && "Invalid FP_TO_SINT to lower!");
5028 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5029 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5030 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005031 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005032
Dan Gohman475871a2008-07-27 21:46:04 +00005033 SDValue Chain = DAG.getEntryNode();
5034 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005035 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Eli Friedman948e95a2009-05-23 09:59:16 +00005036 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005037 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005038 PseudoSourceValue::getFixedStack(SSFI), 0);
Dale Johannesen849f2142007-07-03 00:53:03 +00005039 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005040 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005041 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5042 };
Dale Johannesenace16102009-02-03 19:33:06 +00005043 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005044 Chain = Value.getValue(1);
5045 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5046 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5047 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005048
Evan Cheng0db9fe62006-04-25 20:13:52 +00005049 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005050 SDValue Ops[] = { Chain, Value, StackSlot };
Dale Johannesenace16102009-02-03 19:33:06 +00005051 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005052
Chris Lattner27a6c732007-11-24 07:07:01 +00005053 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005054}
5055
Dan Gohman475871a2008-07-27 21:46:04 +00005056SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005057 if (Op.getValueType().isVector()) {
5058 if (Op.getValueType() == MVT::v2i32 &&
5059 Op.getOperand(0).getValueType() == MVT::v2f64) {
5060 return Op;
5061 }
5062 return SDValue();
5063 }
5064
Eli Friedman948e95a2009-05-23 09:59:16 +00005065 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005066 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005067 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5068 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005069
Chris Lattner27a6c732007-11-24 07:07:01 +00005070 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005071 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005072 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005073}
5074
Eli Friedman948e95a2009-05-23 09:59:16 +00005075SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5076 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5077 SDValue FIST = Vals.first, StackSlot = Vals.second;
5078 assert(FIST.getNode() && "Unexpected failure");
5079
5080 // Load the result.
5081 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5082 FIST, StackSlot, NULL, 0);
5083}
5084
Dan Gohman475871a2008-07-27 21:46:04 +00005085SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005086 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005087 MVT VT = Op.getValueType();
5088 MVT EltVT = VT;
5089 if (VT.isVector())
5090 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005091 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005092 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005093 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005094 CV.push_back(C);
5095 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005096 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005097 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005098 CV.push_back(C);
5099 CV.push_back(C);
5100 CV.push_back(C);
5101 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005102 }
Dan Gohmand3006222007-07-27 17:16:43 +00005103 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005104 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005105 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005106 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005107 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005108 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005109}
5110
Dan Gohman475871a2008-07-27 21:46:04 +00005111SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005112 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005113 MVT VT = Op.getValueType();
5114 MVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005115 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005116 if (VT.isVector()) {
5117 EltVT = VT.getVectorElementType();
5118 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005119 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005120 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00005121 if (EltVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005122 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005123 CV.push_back(C);
5124 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005125 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005126 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005127 CV.push_back(C);
5128 CV.push_back(C);
5129 CV.push_back(C);
5130 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005131 }
Dan Gohmand3006222007-07-27 17:16:43 +00005132 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005133 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005134 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005135 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005136 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005137 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005138 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
5139 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Scott Michelfdc40a02009-02-17 22:15:04 +00005140 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005141 Op.getOperand(0)),
5142 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005143 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005144 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005145 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005146}
5147
Dan Gohman475871a2008-07-27 21:46:04 +00005148SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
5149 SDValue Op0 = Op.getOperand(0);
5150 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005151 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005152 MVT VT = Op.getValueType();
5153 MVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005154
5155 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005156 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005157 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005158 SrcVT = VT;
5159 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005160 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005161 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005162 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005163 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005164 }
5165
5166 // At this point the operands and the result should have the same
5167 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005168
Evan Cheng68c47cb2007-01-05 07:55:56 +00005169 // First get the sign bit of second operand.
5170 std::vector<Constant*> CV;
5171 if (SrcVT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005172 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
5173 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005174 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005175 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
5176 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5177 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5178 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005179 }
Dan Gohmand3006222007-07-27 17:16:43 +00005180 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005181 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005182 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005183 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005184 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005185 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005186
5187 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005188 if (SrcVT.bitsGT(VT)) {
Evan Cheng68c47cb2007-01-05 07:55:56 +00005189 // Op0 is MVT::f32, Op1 is MVT::f64.
Dale Johannesenace16102009-02-03 19:33:06 +00005190 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5191 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
Evan Cheng68c47cb2007-01-05 07:55:56 +00005192 DAG.getConstant(32, MVT::i32));
Dale Johannesenace16102009-02-03 19:33:06 +00005193 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5194 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005195 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005196 }
5197
Evan Cheng73d6cf12007-01-05 21:37:56 +00005198 // Clear first operand sign bit.
5199 CV.clear();
5200 if (VT == MVT::f64) {
Chris Lattner02a260a2008-04-20 00:41:09 +00005201 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
5202 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005203 } else {
Chris Lattner02a260a2008-04-20 00:41:09 +00005204 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
5205 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5206 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
5207 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005208 }
Dan Gohmand3006222007-07-27 17:16:43 +00005209 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005210 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005211 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005212 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005213 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005214 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005215
5216 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005217 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005218}
5219
Dan Gohman076aee32009-03-04 19:44:21 +00005220/// Emit nodes that will be selected as "test Op0,Op0", or something
5221/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005222SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5223 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005224 DebugLoc dl = Op.getDebugLoc();
5225
Dan Gohman31125812009-03-07 01:58:32 +00005226 // CF and OF aren't always set the way we want. Determine which
5227 // of these we need.
5228 bool NeedCF = false;
5229 bool NeedOF = false;
5230 switch (X86CC) {
5231 case X86::COND_A: case X86::COND_AE:
5232 case X86::COND_B: case X86::COND_BE:
5233 NeedCF = true;
5234 break;
5235 case X86::COND_G: case X86::COND_GE:
5236 case X86::COND_L: case X86::COND_LE:
5237 case X86::COND_O: case X86::COND_NO:
5238 NeedOF = true;
5239 break;
5240 default: break;
5241 }
5242
Dan Gohman076aee32009-03-04 19:44:21 +00005243 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005244 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5245 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5246 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005247 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005248 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005249 switch (Op.getNode()->getOpcode()) {
5250 case ISD::ADD:
5251 // Due to an isel shortcoming, be conservative if this add is likely to
5252 // be selected as part of a load-modify-store instruction. When the root
5253 // node in a match is a store, isel doesn't know how to remap non-chain
5254 // non-flag uses of other nodes in the match, such as the ADD in this
5255 // case. This leads to the ADD being left around and reselected, with
5256 // the result being two adds in the output.
5257 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5258 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5259 if (UI->getOpcode() == ISD::STORE)
5260 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005261 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005262 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5263 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005264 if (C->getAPIntValue() == 1) {
5265 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005266 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005267 break;
5268 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005269 // An add of negative one (subtract of one) will be selected as a DEC.
5270 if (C->getAPIntValue().isAllOnesValue()) {
5271 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005272 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005273 break;
5274 }
5275 }
Dan Gohman076aee32009-03-04 19:44:21 +00005276 // Otherwise use a regular EFLAGS-setting add.
5277 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005278 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005279 break;
5280 case ISD::SUB:
5281 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5282 // likely to be selected as part of a load-modify-store instruction.
5283 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5284 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5285 if (UI->getOpcode() == ISD::STORE)
5286 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005287 // Otherwise use a regular EFLAGS-setting sub.
5288 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005289 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005290 break;
5291 case X86ISD::ADD:
5292 case X86ISD::SUB:
5293 case X86ISD::INC:
5294 case X86ISD::DEC:
5295 return SDValue(Op.getNode(), 1);
5296 default:
5297 default_case:
5298 break;
5299 }
5300 if (Opcode != 0) {
Dan Gohmanfc166572009-04-09 23:54:40 +00005301 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005302 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005303 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005304 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005305 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005306 DAG.ReplaceAllUsesWith(Op, New);
5307 return SDValue(New.getNode(), 1);
5308 }
5309 }
5310
5311 // Otherwise just emit a CMP with 0, which is the TEST pattern.
5312 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
5313 DAG.getConstant(0, Op.getValueType()));
5314}
5315
5316/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5317/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005318SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5319 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005320 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5321 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005322 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005323
5324 DebugLoc dl = Op0.getDebugLoc();
5325 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
5326}
5327
Dan Gohman475871a2008-07-27 21:46:04 +00005328SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00005329 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005330 SDValue Op0 = Op.getOperand(0);
5331 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005332 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005333 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005334
Dan Gohmane5af2d32009-01-29 01:59:02 +00005335 // Lower (X & (1 << N)) == 0 to BT(X, N).
5336 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5337 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005338 if (Op0.getOpcode() == ISD::AND &&
5339 Op0.hasOneUse() &&
5340 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005341 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005342 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005343 SDValue LHS, RHS;
5344 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5345 if (ConstantSDNode *Op010C =
5346 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5347 if (Op010C->getZExtValue() == 1) {
5348 LHS = Op0.getOperand(0);
5349 RHS = Op0.getOperand(1).getOperand(1);
5350 }
5351 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5352 if (ConstantSDNode *Op000C =
5353 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5354 if (Op000C->getZExtValue() == 1) {
5355 LHS = Op0.getOperand(1);
5356 RHS = Op0.getOperand(0).getOperand(1);
5357 }
5358 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5359 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5360 SDValue AndLHS = Op0.getOperand(0);
5361 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5362 LHS = AndLHS.getOperand(0);
5363 RHS = AndLHS.getOperand(1);
5364 }
5365 }
Evan Cheng0488db92007-09-25 01:57:46 +00005366
Dan Gohmane5af2d32009-01-29 01:59:02 +00005367 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005368 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5369 // instruction. Since the shift amount is in-range-or-undefined, we know
5370 // that doing a bittest on the i16 value is ok. We extend to i32 because
5371 // the encoding for the i16 version is larger than the i32 version.
5372 if (LHS.getValueType() == MVT::i8)
Dale Johannesenace16102009-02-03 19:33:06 +00005373 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005374
5375 // If the operand types disagree, extend the shift amount to match. Since
5376 // BT ignores high bits (like shifts) we can use anyextend.
5377 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005378 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005379
Dale Johannesenace16102009-02-03 19:33:06 +00005380 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005381 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Dale Johannesenace16102009-02-03 19:33:06 +00005382 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnere55484e2008-12-25 05:34:37 +00005383 DAG.getConstant(Cond, MVT::i8), BT);
5384 }
5385 }
5386
5387 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5388 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005389
Dan Gohman31125812009-03-07 01:58:32 +00005390 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Dale Johannesenace16102009-02-03 19:33:06 +00005391 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattner43287082008-12-24 00:11:37 +00005392 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005393}
5394
Dan Gohman475871a2008-07-27 21:46:04 +00005395SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5396 SDValue Cond;
5397 SDValue Op0 = Op.getOperand(0);
5398 SDValue Op1 = Op.getOperand(1);
5399 SDValue CC = Op.getOperand(2);
Nate Begeman30a0de92008-07-17 16:51:19 +00005400 MVT VT = Op.getValueType();
5401 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5402 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005403 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005404
5405 if (isFP) {
5406 unsigned SSECC = 8;
Evan Chenge9d50352008-08-05 22:19:15 +00005407 MVT VT0 = Op0.getValueType();
5408 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5409 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005410 bool Swap = false;
5411
5412 switch (SetCCOpcode) {
5413 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005414 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005415 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005416 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005417 case ISD::SETGT: Swap = true; // Fallthrough
5418 case ISD::SETLT:
5419 case ISD::SETOLT: SSECC = 1; break;
5420 case ISD::SETOGE:
5421 case ISD::SETGE: Swap = true; // Fallthrough
5422 case ISD::SETLE:
5423 case ISD::SETOLE: SSECC = 2; break;
5424 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005425 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005426 case ISD::SETNE: SSECC = 4; break;
5427 case ISD::SETULE: Swap = true;
5428 case ISD::SETUGE: SSECC = 5; break;
5429 case ISD::SETULT: Swap = true;
5430 case ISD::SETUGT: SSECC = 6; break;
5431 case ISD::SETO: SSECC = 7; break;
5432 }
5433 if (Swap)
5434 std::swap(Op0, Op1);
5435
Nate Begemanfb8ead02008-07-25 19:05:58 +00005436 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005437 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005438 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005439 SDValue UNORD, EQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005440 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5441 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
5442 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005443 }
5444 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005445 SDValue ORD, NEQ;
Dale Johannesenace16102009-02-03 19:33:06 +00005446 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5447 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
5448 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005449 }
5450 assert(0 && "Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005451 }
5452 // Handle all other FP comparisons here.
Dale Johannesenace16102009-02-03 19:33:06 +00005453 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005454 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005455
Nate Begeman30a0de92008-07-17 16:51:19 +00005456 // We are handling one of the integer comparisons here. Since SSE only has
5457 // GT and EQ comparisons for integer, swapping operands and multiple
5458 // operations may be required for some comparisons.
5459 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5460 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005461
Nate Begeman30a0de92008-07-17 16:51:19 +00005462 switch (VT.getSimpleVT()) {
5463 default: break;
5464 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5465 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5466 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5467 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
5468 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005469
Nate Begeman30a0de92008-07-17 16:51:19 +00005470 switch (SetCCOpcode) {
5471 default: break;
5472 case ISD::SETNE: Invert = true;
5473 case ISD::SETEQ: Opc = EQOpc; break;
5474 case ISD::SETLT: Swap = true;
5475 case ISD::SETGT: Opc = GTOpc; break;
5476 case ISD::SETGE: Swap = true;
5477 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5478 case ISD::SETULT: Swap = true;
5479 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5480 case ISD::SETUGE: Swap = true;
5481 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5482 }
5483 if (Swap)
5484 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005485
Nate Begeman30a0de92008-07-17 16:51:19 +00005486 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5487 // bits of the inputs before performing those operations.
5488 if (FlipSigns) {
5489 MVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005490 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5491 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005492 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005493 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5494 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005495 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5496 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005498
Dale Johannesenace16102009-02-03 19:33:06 +00005499 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005500
5501 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005502 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005503 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005504
Nate Begeman30a0de92008-07-17 16:51:19 +00005505 return Result;
5506}
Evan Cheng0488db92007-09-25 01:57:46 +00005507
Evan Cheng370e5342008-12-03 08:38:43 +00005508// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005509static bool isX86LogicalCmp(SDValue Op) {
5510 unsigned Opc = Op.getNode()->getOpcode();
5511 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5512 return true;
5513 if (Op.getResNo() == 1 &&
5514 (Opc == X86ISD::ADD ||
5515 Opc == X86ISD::SUB ||
5516 Opc == X86ISD::SMUL ||
5517 Opc == X86ISD::UMUL ||
5518 Opc == X86ISD::INC ||
5519 Opc == X86ISD::DEC))
5520 return true;
5521
5522 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005523}
5524
Dan Gohman475871a2008-07-27 21:46:04 +00005525SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005526 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005527 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005528 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005529 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005530
Evan Cheng734503b2006-09-11 02:19:56 +00005531 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005532 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005533
Evan Cheng3f41d662007-10-08 22:16:29 +00005534 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5535 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005536 if (Cond.getOpcode() == X86ISD::SETCC) {
5537 CC = Cond.getOperand(0);
5538
Dan Gohman475871a2008-07-27 21:46:04 +00005539 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005540 unsigned Opc = Cmp.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005541 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005542
Evan Cheng3f41d662007-10-08 22:16:29 +00005543 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005544 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005545 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005546 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005547
Chris Lattnerd1980a52009-03-12 06:52:53 +00005548 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5549 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005550 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005551 addTest = false;
5552 }
5553 }
5554
5555 if (addTest) {
5556 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005557 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005558 }
5559
Dan Gohmanfc166572009-04-09 23:54:40 +00005560 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005561 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005562 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5563 // condition is true.
5564 Ops.push_back(Op.getOperand(2));
5565 Ops.push_back(Op.getOperand(1));
5566 Ops.push_back(CC);
5567 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005568 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005569}
5570
Evan Cheng370e5342008-12-03 08:38:43 +00005571// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5572// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5573// from the AND / OR.
5574static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5575 Opc = Op.getOpcode();
5576 if (Opc != ISD::OR && Opc != ISD::AND)
5577 return false;
5578 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5579 Op.getOperand(0).hasOneUse() &&
5580 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5581 Op.getOperand(1).hasOneUse());
5582}
5583
Evan Cheng961d6d42009-02-02 08:19:07 +00005584// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5585// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005586static bool isXor1OfSetCC(SDValue Op) {
5587 if (Op.getOpcode() != ISD::XOR)
5588 return false;
5589 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5590 if (N1C && N1C->getAPIntValue() == 1) {
5591 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5592 Op.getOperand(0).hasOneUse();
5593 }
5594 return false;
5595}
5596
Dan Gohman475871a2008-07-27 21:46:04 +00005597SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005598 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005599 SDValue Chain = Op.getOperand(0);
5600 SDValue Cond = Op.getOperand(1);
5601 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005602 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005603 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005604
Evan Cheng0db9fe62006-04-25 20:13:52 +00005605 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005606 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005607#if 0
5608 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005609 else if (Cond.getOpcode() == X86ISD::ADD ||
5610 Cond.getOpcode() == X86ISD::SUB ||
5611 Cond.getOpcode() == X86ISD::SMUL ||
5612 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005613 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005614#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005615
Evan Cheng3f41d662007-10-08 22:16:29 +00005616 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5617 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005618 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005619 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005620
Dan Gohman475871a2008-07-27 21:46:04 +00005621 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005622 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005623 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005624 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005625 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005626 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005627 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005628 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005629 default: break;
5630 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005631 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005632 // These can only come from an arithmetic instruction with overflow,
5633 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005634 Cond = Cond.getNode()->getOperand(1);
5635 addTest = false;
5636 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005637 }
Evan Cheng0488db92007-09-25 01:57:46 +00005638 }
Evan Cheng370e5342008-12-03 08:38:43 +00005639 } else {
5640 unsigned CondOpc;
5641 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5642 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005643 if (CondOpc == ISD::OR) {
5644 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5645 // two branches instead of an explicit OR instruction with a
5646 // separate test.
5647 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005648 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005649 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005650 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005651 Chain, Dest, CC, Cmp);
5652 CC = Cond.getOperand(1).getOperand(0);
5653 Cond = Cmp;
5654 addTest = false;
5655 }
5656 } else { // ISD::AND
5657 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5658 // two branches instead of an explicit AND instruction with a
5659 // separate test. However, we only do this if this block doesn't
5660 // have a fall-through edge, because this requires an explicit
5661 // jmp when the condition is false.
5662 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005663 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005664 Op.getNode()->hasOneUse()) {
5665 X86::CondCode CCode =
5666 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5667 CCode = X86::GetOppositeBranchCondition(CCode);
5668 CC = DAG.getConstant(CCode, MVT::i8);
5669 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5670 // Look for an unconditional branch following this conditional branch.
5671 // We need this because we need to reverse the successors in order
5672 // to implement FCMP_OEQ.
5673 if (User.getOpcode() == ISD::BR) {
5674 SDValue FalseBB = User.getOperand(1);
5675 SDValue NewBR =
5676 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5677 assert(NewBR == User);
5678 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005679
Dale Johannesene4d209d2009-02-03 20:21:25 +00005680 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005681 Chain, Dest, CC, Cmp);
5682 X86::CondCode CCode =
5683 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5684 CCode = X86::GetOppositeBranchCondition(CCode);
5685 CC = DAG.getConstant(CCode, MVT::i8);
5686 Cond = Cmp;
5687 addTest = false;
5688 }
5689 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005690 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005691 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5692 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5693 // It should be transformed during dag combiner except when the condition
5694 // is set by a arithmetics with overflow node.
5695 X86::CondCode CCode =
5696 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5697 CCode = X86::GetOppositeBranchCondition(CCode);
5698 CC = DAG.getConstant(CCode, MVT::i8);
5699 Cond = Cond.getOperand(0).getOperand(1);
5700 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005701 }
Evan Cheng0488db92007-09-25 01:57:46 +00005702 }
5703
5704 if (addTest) {
5705 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005706 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005707 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005708 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005709 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005710}
5711
Anton Korobeynikove060b532007-04-17 19:34:00 +00005712
5713// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5714// Calls to _alloca is needed to probe the stack when allocating more than 4k
5715// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5716// that the guard pages used by the OS virtual memory manager are allocated in
5717// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005718SDValue
5719X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005720 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005721 assert(Subtarget->isTargetCygMing() &&
5722 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005723 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005724
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005725 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005726 SDValue Chain = Op.getOperand(0);
5727 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005728 // FIXME: Ensure alignment here
5729
Dan Gohman475871a2008-07-27 21:46:04 +00005730 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005731
Duncan Sands83ec4b62008-06-06 12:08:01 +00005732 MVT IntPtr = getPointerTy();
5733 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005734
Chris Lattnere563bbc2008-10-11 22:08:30 +00005735 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005736
Dale Johannesendd64c412009-02-04 00:33:20 +00005737 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005738 Flag = Chain.getValue(1);
5739
5740 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005741 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005742 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005743 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005744 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005745 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005746 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005747 Flag = Chain.getValue(1);
5748
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005749 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005750 DAG.getIntPtrConstant(0, true),
5751 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005752 Flag);
5753
Dale Johannesendd64c412009-02-04 00:33:20 +00005754 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005755
Dan Gohman475871a2008-07-27 21:46:04 +00005756 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005757 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005758}
5759
Dan Gohman475871a2008-07-27 21:46:04 +00005760SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005761X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005762 SDValue Chain,
5763 SDValue Dst, SDValue Src,
5764 SDValue Size, unsigned Align,
5765 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005766 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005767 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005768
Bill Wendling6f287b22008-09-30 21:22:07 +00005769 // If not DWORD aligned or size is more than the threshold, call the library.
5770 // The libc version is likely to be faster for these cases. It can use the
5771 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005772 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005773 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005774 ConstantSize->getZExtValue() >
5775 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005776 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005777
5778 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005779 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005780
Bill Wendling6158d842008-10-01 00:59:58 +00005781 if (const char *bzeroEntry = V &&
5782 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
5783 MVT IntPtr = getPointerTy();
5784 const Type *IntPtrTy = TD->getIntPtrType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005785 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005786 TargetLowering::ArgListEntry Entry;
5787 Entry.Node = Dst;
5788 Entry.Ty = IntPtrTy;
5789 Args.push_back(Entry);
5790 Entry.Node = Size;
5791 Args.push_back(Entry);
5792 std::pair<SDValue,SDValue> CallResult =
Scott Michelfdc40a02009-02-17 22:15:04 +00005793 LowerCallTo(Chain, Type::VoidTy, false, false, false, false,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005794 0, CallingConv::C, false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005795 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005796 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005797 }
5798
Dan Gohman707e0182008-04-12 04:36:06 +00005799 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005800 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005801 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005802
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005803 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005804 SDValue InFlag(0, 0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005805 MVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005806 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005807 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005808 unsigned BytesLeft = 0;
5809 bool TwoRepStos = false;
5810 if (ValC) {
5811 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005812 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005813
Evan Cheng0db9fe62006-04-25 20:13:52 +00005814 // If the value is a constant, then we can potentially use larger sets.
5815 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005816 case 2: // WORD aligned
5817 AVT = MVT::i16;
5818 ValReg = X86::AX;
5819 Val = (Val << 8) | Val;
5820 break;
5821 case 0: // DWORD aligned
5822 AVT = MVT::i32;
5823 ValReg = X86::EAX;
5824 Val = (Val << 8) | Val;
5825 Val = (Val << 16) | Val;
5826 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5827 AVT = MVT::i64;
5828 ValReg = X86::RAX;
5829 Val = (Val << 32) | Val;
5830 }
5831 break;
5832 default: // Byte aligned
5833 AVT = MVT::i8;
5834 ValReg = X86::AL;
5835 Count = DAG.getIntPtrConstant(SizeVal);
5836 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005837 }
5838
Duncan Sands8e4eb092008-06-08 20:54:56 +00005839 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005840 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005841 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5842 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005843 }
5844
Dale Johannesen0f502f62009-02-03 22:26:09 +00005845 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005846 InFlag);
5847 InFlag = Chain.getValue(1);
5848 } else {
5849 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005850 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005851 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005852 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005853 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005854
Scott Michelfdc40a02009-02-17 22:15:04 +00005855 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005856 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005857 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005858 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005859 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005860 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005861 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005862 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005863
Chris Lattnerd96d0722007-02-25 06:40:16 +00005864 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005865 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005866 Ops.push_back(Chain);
5867 Ops.push_back(DAG.getValueType(AVT));
5868 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005869 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005870
Evan Cheng0db9fe62006-04-25 20:13:52 +00005871 if (TwoRepStos) {
5872 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005873 Count = Size;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005874 MVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005875 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00005876 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
Scott Michelfdc40a02009-02-17 22:15:04 +00005877 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005878 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005879 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005880 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00005881 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005882 Ops.clear();
5883 Ops.push_back(Chain);
5884 Ops.push_back(DAG.getValueType(MVT::i8));
5885 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005886 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005887 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005888 // Handle the last 1 - 7 bytes.
5889 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005890 MVT AddrVT = Dst.getValueType();
5891 MVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005892
Dale Johannesen0f502f62009-02-03 22:26:09 +00005893 Chain = DAG.getMemset(Chain, dl,
5894 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005895 DAG.getConstant(Offset, AddrVT)),
5896 Src,
5897 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005898 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005899 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005900
Dan Gohman707e0182008-04-12 04:36:06 +00005901 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005902 return Chain;
5903}
Evan Cheng11e15b32006-04-03 20:53:28 +00005904
Dan Gohman475871a2008-07-27 21:46:04 +00005905SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005906X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005907 SDValue Chain, SDValue Dst, SDValue Src,
5908 SDValue Size, unsigned Align,
5909 bool AlwaysInline,
5910 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005911 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005912 // This requires the copy size to be a constant, preferrably
5913 // within a subtarget-specific limit.
5914 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5915 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005916 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005917 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005918 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005919 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005920
Evan Cheng1887c1c2008-08-21 21:00:15 +00005921 /// If not DWORD aligned, call the library.
5922 if ((Align & 3) != 0)
5923 return SDValue();
5924
5925 // DWORD aligned
5926 MVT AVT = MVT::i32;
5927 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohman707e0182008-04-12 04:36:06 +00005928 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005929
Duncan Sands83ec4b62008-06-06 12:08:01 +00005930 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005931 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005932 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005933 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005934
Dan Gohman475871a2008-07-27 21:46:04 +00005935 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005936 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005937 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005938 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005939 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005940 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005941 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005942 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005943 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005944 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005945 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00005946 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005947 InFlag = Chain.getValue(1);
5948
Chris Lattnerd96d0722007-02-25 06:40:16 +00005949 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005950 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005951 Ops.push_back(Chain);
5952 Ops.push_back(DAG.getValueType(AVT));
5953 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005954 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005955
Dan Gohman475871a2008-07-27 21:46:04 +00005956 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00005957 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00005958 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005959 // Handle the last 1 - 7 bytes.
5960 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005961 MVT DstVT = Dst.getValueType();
5962 MVT SrcVT = Src.getValueType();
5963 MVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005964 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005965 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00005966 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00005967 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00005968 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00005969 DAG.getConstant(BytesLeft, SizeVT),
5970 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00005971 DstSV, DstSVOff + Offset,
5972 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00005973 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005974
Scott Michelfdc40a02009-02-17 22:15:04 +00005975 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005976 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005977}
5978
Dan Gohman475871a2008-07-27 21:46:04 +00005979SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00005980 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005981 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00005982
Evan Cheng25ab6902006-09-08 06:48:29 +00005983 if (!Subtarget->is64Bit()) {
5984 // vastart just stores the address of the VarArgsFrameIndex slot into the
5985 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00005986 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00005987 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00005988 }
5989
5990 // __va_list_tag:
5991 // gp_offset (0 - 6 * 8)
5992 // fp_offset (48 - 48 + 8 * 16)
5993 // overflow_arg_area (point to parameters coming in memory).
5994 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00005995 SmallVector<SDValue, 8> MemOps;
5996 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00005997 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00005998 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00005999 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006000 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006001 MemOps.push_back(Store);
6002
6003 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006004 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006005 FIN, DAG.getIntPtrConstant(4));
6006 Store = DAG.getStore(Op.getOperand(0), dl,
Evan Cheng786225a2006-10-05 23:01:46 +00006007 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006008 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006009 MemOps.push_back(Store);
6010
6011 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006012 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006013 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006014 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006015 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006016 MemOps.push_back(Store);
6017
6018 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006019 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006020 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006021 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006022 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006023 MemOps.push_back(Store);
Scott Michelfdc40a02009-02-17 22:15:04 +00006024 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006025 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006026}
6027
Dan Gohman475871a2008-07-27 21:46:04 +00006028SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006029 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6030 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006031 SDValue Chain = Op.getOperand(0);
6032 SDValue SrcPtr = Op.getOperand(1);
6033 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006034
Torok Edwindac237e2009-07-08 20:53:28 +00006035 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006036 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006037}
6038
Dan Gohman475871a2008-07-27 21:46:04 +00006039SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006040 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006041 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006042 SDValue Chain = Op.getOperand(0);
6043 SDValue DstPtr = Op.getOperand(1);
6044 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006045 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6046 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006047 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006048
Dale Johannesendd64c412009-02-04 00:33:20 +00006049 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006050 DAG.getIntPtrConstant(24), 8, false,
6051 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006052}
6053
Dan Gohman475871a2008-07-27 21:46:04 +00006054SDValue
6055X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006056 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006057 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006058 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006059 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006060 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006061 case Intrinsic::x86_sse_comieq_ss:
6062 case Intrinsic::x86_sse_comilt_ss:
6063 case Intrinsic::x86_sse_comile_ss:
6064 case Intrinsic::x86_sse_comigt_ss:
6065 case Intrinsic::x86_sse_comige_ss:
6066 case Intrinsic::x86_sse_comineq_ss:
6067 case Intrinsic::x86_sse_ucomieq_ss:
6068 case Intrinsic::x86_sse_ucomilt_ss:
6069 case Intrinsic::x86_sse_ucomile_ss:
6070 case Intrinsic::x86_sse_ucomigt_ss:
6071 case Intrinsic::x86_sse_ucomige_ss:
6072 case Intrinsic::x86_sse_ucomineq_ss:
6073 case Intrinsic::x86_sse2_comieq_sd:
6074 case Intrinsic::x86_sse2_comilt_sd:
6075 case Intrinsic::x86_sse2_comile_sd:
6076 case Intrinsic::x86_sse2_comigt_sd:
6077 case Intrinsic::x86_sse2_comige_sd:
6078 case Intrinsic::x86_sse2_comineq_sd:
6079 case Intrinsic::x86_sse2_ucomieq_sd:
6080 case Intrinsic::x86_sse2_ucomilt_sd:
6081 case Intrinsic::x86_sse2_ucomile_sd:
6082 case Intrinsic::x86_sse2_ucomigt_sd:
6083 case Intrinsic::x86_sse2_ucomige_sd:
6084 case Intrinsic::x86_sse2_ucomineq_sd: {
6085 unsigned Opc = 0;
6086 ISD::CondCode CC = ISD::SETCC_INVALID;
6087 switch (IntNo) {
6088 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006089 case Intrinsic::x86_sse_comieq_ss:
6090 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006091 Opc = X86ISD::COMI;
6092 CC = ISD::SETEQ;
6093 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006094 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006095 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006096 Opc = X86ISD::COMI;
6097 CC = ISD::SETLT;
6098 break;
6099 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006100 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006101 Opc = X86ISD::COMI;
6102 CC = ISD::SETLE;
6103 break;
6104 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006105 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006106 Opc = X86ISD::COMI;
6107 CC = ISD::SETGT;
6108 break;
6109 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006110 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006111 Opc = X86ISD::COMI;
6112 CC = ISD::SETGE;
6113 break;
6114 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006115 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006116 Opc = X86ISD::COMI;
6117 CC = ISD::SETNE;
6118 break;
6119 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006120 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006121 Opc = X86ISD::UCOMI;
6122 CC = ISD::SETEQ;
6123 break;
6124 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006125 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006126 Opc = X86ISD::UCOMI;
6127 CC = ISD::SETLT;
6128 break;
6129 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006130 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006131 Opc = X86ISD::UCOMI;
6132 CC = ISD::SETLE;
6133 break;
6134 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006135 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006136 Opc = X86ISD::UCOMI;
6137 CC = ISD::SETGT;
6138 break;
6139 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006140 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006141 Opc = X86ISD::UCOMI;
6142 CC = ISD::SETGE;
6143 break;
6144 case Intrinsic::x86_sse_ucomineq_ss:
6145 case Intrinsic::x86_sse2_ucomineq_sd:
6146 Opc = X86ISD::UCOMI;
6147 CC = ISD::SETNE;
6148 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006149 }
Evan Cheng734503b2006-09-11 02:19:56 +00006150
Dan Gohman475871a2008-07-27 21:46:04 +00006151 SDValue LHS = Op.getOperand(1);
6152 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006153 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006154 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6155 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Evan Cheng0ac3fc22008-08-17 19:22:34 +00006156 DAG.getConstant(X86CC, MVT::i8), Cond);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006157 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006158 }
Evan Cheng5759f972008-05-04 09:15:50 +00006159
6160 // Fix vector shift instructions where the last operand is a non-immediate
6161 // i32 value.
6162 case Intrinsic::x86_sse2_pslli_w:
6163 case Intrinsic::x86_sse2_pslli_d:
6164 case Intrinsic::x86_sse2_pslli_q:
6165 case Intrinsic::x86_sse2_psrli_w:
6166 case Intrinsic::x86_sse2_psrli_d:
6167 case Intrinsic::x86_sse2_psrli_q:
6168 case Intrinsic::x86_sse2_psrai_w:
6169 case Intrinsic::x86_sse2_psrai_d:
6170 case Intrinsic::x86_mmx_pslli_w:
6171 case Intrinsic::x86_mmx_pslli_d:
6172 case Intrinsic::x86_mmx_pslli_q:
6173 case Intrinsic::x86_mmx_psrli_w:
6174 case Intrinsic::x86_mmx_psrli_d:
6175 case Intrinsic::x86_mmx_psrli_q:
6176 case Intrinsic::x86_mmx_psrai_w:
6177 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006178 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006179 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006180 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006181
6182 unsigned NewIntNo = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006183 MVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006184 switch (IntNo) {
6185 case Intrinsic::x86_sse2_pslli_w:
6186 NewIntNo = Intrinsic::x86_sse2_psll_w;
6187 break;
6188 case Intrinsic::x86_sse2_pslli_d:
6189 NewIntNo = Intrinsic::x86_sse2_psll_d;
6190 break;
6191 case Intrinsic::x86_sse2_pslli_q:
6192 NewIntNo = Intrinsic::x86_sse2_psll_q;
6193 break;
6194 case Intrinsic::x86_sse2_psrli_w:
6195 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6196 break;
6197 case Intrinsic::x86_sse2_psrli_d:
6198 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6199 break;
6200 case Intrinsic::x86_sse2_psrli_q:
6201 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6202 break;
6203 case Intrinsic::x86_sse2_psrai_w:
6204 NewIntNo = Intrinsic::x86_sse2_psra_w;
6205 break;
6206 case Intrinsic::x86_sse2_psrai_d:
6207 NewIntNo = Intrinsic::x86_sse2_psra_d;
6208 break;
6209 default: {
6210 ShAmtVT = MVT::v2i32;
6211 switch (IntNo) {
6212 case Intrinsic::x86_mmx_pslli_w:
6213 NewIntNo = Intrinsic::x86_mmx_psll_w;
6214 break;
6215 case Intrinsic::x86_mmx_pslli_d:
6216 NewIntNo = Intrinsic::x86_mmx_psll_d;
6217 break;
6218 case Intrinsic::x86_mmx_pslli_q:
6219 NewIntNo = Intrinsic::x86_mmx_psll_q;
6220 break;
6221 case Intrinsic::x86_mmx_psrli_w:
6222 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6223 break;
6224 case Intrinsic::x86_mmx_psrli_d:
6225 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6226 break;
6227 case Intrinsic::x86_mmx_psrli_q:
6228 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6229 break;
6230 case Intrinsic::x86_mmx_psrai_w:
6231 NewIntNo = Intrinsic::x86_mmx_psra_w;
6232 break;
6233 case Intrinsic::x86_mmx_psrai_d:
6234 NewIntNo = Intrinsic::x86_mmx_psra_d;
6235 break;
Torok Edwinab7c09b2009-07-08 18:01:40 +00006236 default: LLVM_UNREACHABLE("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006237 }
6238 break;
6239 }
6240 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00006241 MVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006242 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6243 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6244 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Evan Cheng5759f972008-05-04 09:15:50 +00006245 DAG.getConstant(NewIntNo, MVT::i32),
6246 Op.getOperand(1), ShAmt);
6247 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006248 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006249}
Evan Cheng72261582005-12-20 06:22:03 +00006250
Dan Gohman475871a2008-07-27 21:46:04 +00006251SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006252 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006253 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006254
6255 if (Depth > 0) {
6256 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6257 SDValue Offset =
6258 DAG.getConstant(TD->getPointerSize(),
6259 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006260 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006261 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006262 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006263 NULL, 0);
6264 }
6265
6266 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006267 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006268 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006269 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006270}
6271
Dan Gohman475871a2008-07-27 21:46:04 +00006272SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006273 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6274 MFI->setFrameAddressIsTaken(true);
6275 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006276 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006277 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6278 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006279 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006280 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006281 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006282 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006283}
6284
Dan Gohman475871a2008-07-27 21:46:04 +00006285SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006286 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006287 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006288}
6289
Dan Gohman475871a2008-07-27 21:46:04 +00006290SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006291{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006292 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006293 SDValue Chain = Op.getOperand(0);
6294 SDValue Offset = Op.getOperand(1);
6295 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006296 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006297
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006298 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6299 getPointerTy());
6300 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006301
Dale Johannesene4d209d2009-02-03 20:21:25 +00006302 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006303 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006304 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6305 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006306 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006307 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006308
Dale Johannesene4d209d2009-02-03 20:21:25 +00006309 return DAG.getNode(X86ISD::EH_RETURN, dl,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006310 MVT::Other,
6311 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006312}
6313
Dan Gohman475871a2008-07-27 21:46:04 +00006314SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006315 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006316 SDValue Root = Op.getOperand(0);
6317 SDValue Trmp = Op.getOperand(1); // trampoline
6318 SDValue FPtr = Op.getOperand(2); // nested function
6319 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006320 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006321
Dan Gohman69de1932008-02-06 22:27:42 +00006322 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006323
Duncan Sands339e14f2008-01-16 22:55:25 +00006324 const X86InstrInfo *TII =
6325 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6326
Duncan Sandsb116fac2007-07-27 20:02:49 +00006327 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006328 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006329
6330 // Large code-model.
6331
6332 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6333 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6334
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006335 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6336 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006337
6338 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6339
6340 // Load the pointer to the nested function into R11.
6341 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006342 SDValue Addr = Trmp;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006343 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6344 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006345
Scott Michelfdc40a02009-02-17 22:15:04 +00006346 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006347 DAG.getConstant(2, MVT::i64));
6348 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006349
6350 // Load the 'nest' parameter value into R10.
6351 // R10 is specified in X86CallingConv.td
6352 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Scott Michelfdc40a02009-02-17 22:15:04 +00006353 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006354 DAG.getConstant(10, MVT::i64));
6355 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6356 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006357
Scott Michelfdc40a02009-02-17 22:15:04 +00006358 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006359 DAG.getConstant(12, MVT::i64));
6360 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006361
6362 // Jump to the nested function.
6363 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Scott Michelfdc40a02009-02-17 22:15:04 +00006364 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006365 DAG.getConstant(20, MVT::i64));
6366 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
6367 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006368
6369 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Scott Michelfdc40a02009-02-17 22:15:04 +00006370 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006371 DAG.getConstant(22, MVT::i64));
6372 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006373 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006374
Dan Gohman475871a2008-07-27 21:46:04 +00006375 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006376 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
6377 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006378 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006379 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006380 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6381 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006382 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006383
6384 switch (CC) {
6385 default:
6386 assert(0 && "Unsupported calling convention");
6387 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006388 case CallingConv::X86_StdCall: {
6389 // Pass 'nest' parameter in ECX.
6390 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006391 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006392
6393 // Check that ECX wasn't needed by an 'inreg' parameter.
6394 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006395 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006396
Chris Lattner58d74912008-03-12 17:45:29 +00006397 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006398 unsigned InRegCount = 0;
6399 unsigned Idx = 1;
6400
6401 for (FunctionType::param_iterator I = FTy->param_begin(),
6402 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006403 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006404 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006405 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006406
6407 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006408 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006409 }
6410 }
6411 break;
6412 }
6413 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006414 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006415 // Pass 'nest' parameter in EAX.
6416 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006417 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006418 break;
6419 }
6420
Dan Gohman475871a2008-07-27 21:46:04 +00006421 SDValue OutChains[4];
6422 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006423
Scott Michelfdc40a02009-02-17 22:15:04 +00006424 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006425 DAG.getConstant(10, MVT::i32));
6426 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006427
Duncan Sands339e14f2008-01-16 22:55:25 +00006428 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006429 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006430 OutChains[0] = DAG.getStore(Root, dl,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006431 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006432 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006433
Scott Michelfdc40a02009-02-17 22:15:04 +00006434 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006435 DAG.getConstant(1, MVT::i32));
6436 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006437
Duncan Sands339e14f2008-01-16 22:55:25 +00006438 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Scott Michelfdc40a02009-02-17 22:15:04 +00006439 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006440 DAG.getConstant(5, MVT::i32));
6441 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006442 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006443
Scott Michelfdc40a02009-02-17 22:15:04 +00006444 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006445 DAG.getConstant(6, MVT::i32));
6446 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006447
Dan Gohman475871a2008-07-27 21:46:04 +00006448 SDValue Ops[] =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006449 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
6450 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006451 }
6452}
6453
Dan Gohman475871a2008-07-27 21:46:04 +00006454SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006455 /*
6456 The rounding mode is in bits 11:10 of FPSR, and has the following
6457 settings:
6458 00 Round to nearest
6459 01 Round to -inf
6460 10 Round to +inf
6461 11 Round to 0
6462
6463 FLT_ROUNDS, on the other hand, expects the following:
6464 -1 Undefined
6465 0 Round to 0
6466 1 Round to nearest
6467 2 Round to +inf
6468 3 Round to -inf
6469
6470 To perform the conversion, we do:
6471 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6472 */
6473
6474 MachineFunction &MF = DAG.getMachineFunction();
6475 const TargetMachine &TM = MF.getTarget();
6476 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6477 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands83ec4b62008-06-06 12:08:01 +00006478 MVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006479 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006480
6481 // Save FP Control Word to stack slot
6482 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006483 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006484
Dale Johannesene4d209d2009-02-03 20:21:25 +00006485 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006486 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006487
6488 // Load FP Control Word from stack slot
Dale Johannesene4d209d2009-02-03 20:21:25 +00006489 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006490
6491 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006492 SDValue CWD1 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006493 DAG.getNode(ISD::SRL, dl, MVT::i16,
6494 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006495 CWD, DAG.getConstant(0x800, MVT::i16)),
6496 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006497 SDValue CWD2 =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006498 DAG.getNode(ISD::SRL, dl, MVT::i16,
6499 DAG.getNode(ISD::AND, dl, MVT::i16,
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006500 CWD, DAG.getConstant(0x400, MVT::i16)),
6501 DAG.getConstant(9, MVT::i8));
6502
Dan Gohman475871a2008-07-27 21:46:04 +00006503 SDValue RetVal =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006504 DAG.getNode(ISD::AND, dl, MVT::i16,
6505 DAG.getNode(ISD::ADD, dl, MVT::i16,
6506 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006507 DAG.getConstant(1, MVT::i16)),
6508 DAG.getConstant(3, MVT::i16));
6509
6510
Duncan Sands83ec4b62008-06-06 12:08:01 +00006511 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006512 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006513}
6514
Dan Gohman475871a2008-07-27 21:46:04 +00006515SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006516 MVT VT = Op.getValueType();
6517 MVT OpVT = VT;
6518 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006519 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006520
6521 Op = Op.getOperand(0);
6522 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006523 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00006524 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006525 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006526 }
Evan Cheng18efe262007-12-14 02:13:44 +00006527
Evan Cheng152804e2007-12-14 08:30:15 +00006528 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
6529 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006530 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006531
6532 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006533 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006534 Ops.push_back(Op);
6535 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
6536 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6537 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006538 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006539
6540 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006541 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006542
Evan Cheng18efe262007-12-14 02:13:44 +00006543 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006544 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006545 return Op;
6546}
6547
Dan Gohman475871a2008-07-27 21:46:04 +00006548SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006549 MVT VT = Op.getValueType();
6550 MVT OpVT = VT;
6551 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006552 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006553
6554 Op = Op.getOperand(0);
6555 if (VT == MVT::i8) {
6556 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006557 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006558 }
Evan Cheng152804e2007-12-14 08:30:15 +00006559
6560 // Issue a bsf (scan bits forward) which also sets EFLAGS.
6561 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006562 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006563
6564 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006565 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006566 Ops.push_back(Op);
6567 Ops.push_back(DAG.getConstant(NumBits, OpVT));
6568 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
6569 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006570 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006571
Evan Cheng18efe262007-12-14 02:13:44 +00006572 if (VT == MVT::i8)
Dale Johannesene4d209d2009-02-03 20:21:25 +00006573 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006574 return Op;
6575}
6576
Mon P Wangaf9b9522008-12-18 21:42:19 +00006577SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
6578 MVT VT = Op.getValueType();
6579 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006580 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006581
Mon P Wangaf9b9522008-12-18 21:42:19 +00006582 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6583 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6584 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6585 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6586 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6587 //
6588 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6589 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6590 // return AloBlo + AloBhi + AhiBlo;
6591
6592 SDValue A = Op.getOperand(0);
6593 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006594
Dale Johannesene4d209d2009-02-03 20:21:25 +00006595 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006596 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6597 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006598 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006599 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6600 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006601 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006602 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6603 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006604 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006605 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6606 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006607 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006608 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
6609 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006610 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006611 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6612 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006613 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Mon P Wangaf9b9522008-12-18 21:42:19 +00006614 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6615 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006616 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6617 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006618 return Res;
6619}
6620
6621
Bill Wendling74c37652008-12-09 22:08:41 +00006622SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6623 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6624 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006625 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6626 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006627 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006628 SDValue LHS = N->getOperand(0);
6629 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006630 unsigned BaseOp = 0;
6631 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006632 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006633
6634 switch (Op.getOpcode()) {
6635 default: assert(0 && "Unknown ovf instruction!");
6636 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006637 // A subtract of one will be selected as a INC. Note that INC doesn't
6638 // set CF, so we can't do this for UADDO.
6639 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6640 if (C->getAPIntValue() == 1) {
6641 BaseOp = X86ISD::INC;
6642 Cond = X86::COND_O;
6643 break;
6644 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006645 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006646 Cond = X86::COND_O;
6647 break;
6648 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006649 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006650 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006651 break;
6652 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006653 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6654 // set CF, so we can't do this for USUBO.
6655 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6656 if (C->getAPIntValue() == 1) {
6657 BaseOp = X86ISD::DEC;
6658 Cond = X86::COND_O;
6659 break;
6660 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006661 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006662 Cond = X86::COND_O;
6663 break;
6664 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006665 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006666 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006667 break;
6668 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006669 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006670 Cond = X86::COND_O;
6671 break;
6672 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006673 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006674 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006675 break;
6676 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006677
Bill Wendling61edeb52008-12-02 01:06:39 +00006678 // Also sets EFLAGS.
6679 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006680 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006681
Bill Wendling61edeb52008-12-02 01:06:39 +00006682 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006683 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Bill Wendlingbc5e15e2008-12-10 02:01:32 +00006684 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006685
Bill Wendling61edeb52008-12-02 01:06:39 +00006686 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6687 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006688}
6689
Dan Gohman475871a2008-07-27 21:46:04 +00006690SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanfd4418f2008-06-25 16:07:49 +00006691 MVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006692 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006693 unsigned Reg = 0;
6694 unsigned size = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006695 switch(T.getSimpleVT()) {
6696 default:
6697 assert(false && "Invalid value type!");
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006698 case MVT::i8: Reg = X86::AL; size = 1; break;
6699 case MVT::i16: Reg = X86::AX; size = 2; break;
6700 case MVT::i32: Reg = X86::EAX; size = 4; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006701 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006702 assert(Subtarget->is64Bit() && "Node not type legal!");
6703 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006704 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006705 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006706 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006707 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006708 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006709 Op.getOperand(1),
6710 Op.getOperand(3),
6711 DAG.getTargetConstant(size, MVT::i8),
6712 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006713 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006714 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006715 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006716 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006717 return cpOut;
6718}
6719
Duncan Sands1607f052008-12-01 11:39:25 +00006720SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006721 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006722 assert(Subtarget->is64Bit() && "Result not type legalized?");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006723 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006724 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006725 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006726 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Dale Johannesendd64c412009-02-04 00:33:20 +00006727 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6728 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006729 rax.getValue(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006730 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
Duncan Sands1607f052008-12-01 11:39:25 +00006731 DAG.getConstant(32, MVT::i8));
6732 SDValue Ops[] = {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006733 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006734 rdx.getValue(1)
6735 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006736 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006737}
6738
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006739SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6740 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006741 DebugLoc dl = Node->getDebugLoc();
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006742 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006743 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006744 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006745 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006746 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006747 Node->getOperand(0),
6748 Node->getOperand(1), negOp,
6749 cast<AtomicSDNode>(Node)->getSrcValue(),
6750 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006751}
6752
Evan Cheng0db9fe62006-04-25 20:13:52 +00006753/// LowerOperation - Provide custom lowering hooks for some operations.
6754///
Dan Gohman475871a2008-07-27 21:46:04 +00006755SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006756 switch (Op.getOpcode()) {
6757 default: assert(0 && "Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006758 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6759 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006760 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6761 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6762 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6763 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6764 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6765 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6766 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006767 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006768 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006769 case ISD::SHL_PARTS:
6770 case ISD::SRA_PARTS:
6771 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6772 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006773 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006774 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006775 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006776 case ISD::FABS: return LowerFABS(Op, DAG);
6777 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006778 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006779 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006780 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006781 case ISD::SELECT: return LowerSELECT(Op, DAG);
6782 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00006784 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006785 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00006786 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006787 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006788 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006789 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006791 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6792 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006793 case ISD::FRAME_TO_ARGS_OFFSET:
6794 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006795 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006796 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006797 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006798 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006799 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6800 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006801 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006802 case ISD::SADDO:
6803 case ISD::UADDO:
6804 case ISD::SSUBO:
6805 case ISD::USUBO:
6806 case ISD::SMULO:
6807 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006808 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006810}
6811
Duncan Sands1607f052008-12-01 11:39:25 +00006812void X86TargetLowering::
6813ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6814 SelectionDAG &DAG, unsigned NewOp) {
6815 MVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006816 DebugLoc dl = Node->getDebugLoc();
Duncan Sands1607f052008-12-01 11:39:25 +00006817 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
6818
6819 SDValue Chain = Node->getOperand(0);
6820 SDValue In1 = Node->getOperand(1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006821 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006822 Node->getOperand(2), DAG.getIntPtrConstant(0));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006823 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006824 Node->getOperand(2), DAG.getIntPtrConstant(1));
6825 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6826 // have a MemOperand. Pass the info through as a normal operand.
6827 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6828 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
6829 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006830 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006831 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006832 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006833 Results.push_back(Result.getValue(2));
6834}
6835
Duncan Sands126d9072008-07-04 11:47:58 +00006836/// ReplaceNodeResults - Replace a node with an illegal result type
6837/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006838void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6839 SmallVectorImpl<SDValue>&Results,
6840 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006841 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006842 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006843 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006844 assert(false && "Do not know how to custom type legalize this operation!");
6845 return;
6846 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006847 std::pair<SDValue,SDValue> Vals =
6848 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006849 SDValue FIST = Vals.first, StackSlot = Vals.second;
6850 if (FIST.getNode() != 0) {
6851 MVT VT = N->getValueType(0);
6852 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006853 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006854 }
6855 return;
6856 }
6857 case ISD::READCYCLECOUNTER: {
6858 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
6859 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006860 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006861 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006862 rd.getValue(1));
6863 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006864 eax.getValue(2));
6865 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6866 SDValue Ops[] = { eax, edx };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006867 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006868 Results.push_back(edx.getValue(1));
6869 return;
6870 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006871 case ISD::ATOMIC_CMP_SWAP: {
Duncan Sands1607f052008-12-01 11:39:25 +00006872 MVT T = N->getValueType(0);
6873 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
6874 SDValue cpInL, cpInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006875 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006876 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006877 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
Duncan Sands1607f052008-12-01 11:39:25 +00006878 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006879 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6880 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006881 cpInL.getValue(1));
6882 SDValue swapInL, swapInH;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006883 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006884 DAG.getConstant(0, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006885 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
Duncan Sands1607f052008-12-01 11:39:25 +00006886 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006887 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006888 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006889 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006890 swapInL.getValue(1));
6891 SDValue Ops[] = { swapInH.getValue(0),
6892 N->getOperand(1),
6893 swapInH.getValue(1) };
6894 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006895 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006896 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
6897 MVT::i32, Result.getValue(1));
6898 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
6899 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006900 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Dale Johannesene4d209d2009-02-03 20:21:25 +00006901 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006902 Results.push_back(cpOutH.getValue(1));
6903 return;
6904 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006905 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006906 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6907 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006908 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006909 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6910 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006911 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006912 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6913 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006914 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00006915 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
6916 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006917 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00006918 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
6919 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006920 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00006921 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
6922 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006923 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00006924 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
6925 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00006926 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006927}
6928
Evan Cheng72261582005-12-20 06:22:03 +00006929const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6930 switch (Opcode) {
6931 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00006932 case X86ISD::BSF: return "X86ISD::BSF";
6933 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00006934 case X86ISD::SHLD: return "X86ISD::SHLD";
6935 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00006936 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006937 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00006938 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00006939 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00006940 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00006941 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00006942 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6943 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6944 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00006945 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00006946 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00006947 case X86ISD::CALL: return "X86ISD::CALL";
6948 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6949 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00006950 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00006951 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00006952 case X86ISD::COMI: return "X86ISD::COMI";
6953 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00006954 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00006955 case X86ISD::CMOV: return "X86ISD::CMOV";
6956 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00006957 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00006958 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6959 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00006960 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00006961 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00006962 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006963 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00006964 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00006965 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6966 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00006967 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00006968 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00006969 case X86ISD::FMAX: return "X86ISD::FMAX";
6970 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00006971 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6972 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006973 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00006974 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006975 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00006976 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006977 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00006978 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6979 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006980 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
6981 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
6982 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
6983 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
6984 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
6985 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00006986 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6987 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00006988 case X86ISD::VSHL: return "X86ISD::VSHL";
6989 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00006990 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6991 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6992 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6993 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6994 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6995 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6996 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6997 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6998 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6999 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007000 case X86ISD::ADD: return "X86ISD::ADD";
7001 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007002 case X86ISD::SMUL: return "X86ISD::SMUL";
7003 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007004 case X86ISD::INC: return "X86ISD::INC";
7005 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007006 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Evan Cheng72261582005-12-20 06:22:03 +00007007 }
7008}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007009
Chris Lattnerc9addb72007-03-30 23:15:24 +00007010// isLegalAddressingMode - Return true if the addressing mode represented
7011// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007012bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007013 const Type *Ty) const {
7014 // X86 supports extremely general addressing modes.
Scott Michelfdc40a02009-02-17 22:15:04 +00007015
Chris Lattnerc9addb72007-03-30 23:15:24 +00007016 // X86 allows a sign-extended 32-bit immediate field as a displacement.
7017 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
7018 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007019
Chris Lattnerc9addb72007-03-30 23:15:24 +00007020 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00007021 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00007022 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
7023 return false;
Dale Johannesen203af582008-12-05 21:47:27 +00007024 // If BaseGV requires a register, we cannot also have a BaseReg.
7025 if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) &&
7026 AM.HasBaseReg)
7027 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007028
7029 // X86-64 only supports addr of globals in small code model.
7030 if (Subtarget->is64Bit()) {
7031 if (getTargetMachine().getCodeModel() != CodeModel::Small)
7032 return false;
7033 // If lower 4G is not available, then we must use rip-relative addressing.
7034 if (AM.BaseOffs || AM.Scale > 1)
7035 return false;
7036 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00007037 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007038
Chris Lattnerc9addb72007-03-30 23:15:24 +00007039 switch (AM.Scale) {
7040 case 0:
7041 case 1:
7042 case 2:
7043 case 4:
7044 case 8:
7045 // These scales always work.
7046 break;
7047 case 3:
7048 case 5:
7049 case 9:
7050 // These scales are formed with basereg+scalereg. Only accept if there is
7051 // no basereg yet.
7052 if (AM.HasBaseReg)
7053 return false;
7054 break;
7055 default: // Other stuff never works.
7056 return false;
7057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007058
Chris Lattnerc9addb72007-03-30 23:15:24 +00007059 return true;
7060}
7061
7062
Evan Cheng2bd122c2007-10-26 01:56:11 +00007063bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7064 if (!Ty1->isInteger() || !Ty2->isInteger())
7065 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007066 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7067 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007068 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007069 return false;
7070 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007071}
7072
Duncan Sands83ec4b62008-06-06 12:08:01 +00007073bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
7074 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007075 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007076 unsigned NumBits1 = VT1.getSizeInBits();
7077 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007078 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007079 return false;
7080 return Subtarget->is64Bit() || NumBits1 < 64;
7081}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007082
Dan Gohman97121ba2009-04-08 00:15:30 +00007083bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007084 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007085 return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit();
7086}
7087
7088bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007089 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman97121ba2009-04-08 00:15:30 +00007090 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
7091}
7092
Evan Cheng8b944d32009-05-28 00:35:15 +00007093bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const {
7094 // i16 instructions are longer (0x66 prefix) and potentially slower.
7095 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
7096}
7097
Evan Cheng60c07e12006-07-05 22:17:51 +00007098/// isShuffleMaskLegal - Targets can use this to indicate that they only
7099/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7100/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7101/// are assumed to be legal.
7102bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007103X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
7104 MVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007105 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007106 if (VT.getSizeInBits() == 64)
7107 return false;
7108
7109 // FIXME: pshufb, blends, palignr, shifts.
7110 return (VT.getVectorNumElements() == 2 ||
7111 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7112 isMOVLMask(M, VT) ||
7113 isSHUFPMask(M, VT) ||
7114 isPSHUFDMask(M, VT) ||
7115 isPSHUFHWMask(M, VT) ||
7116 isPSHUFLWMask(M, VT) ||
7117 isUNPCKLMask(M, VT) ||
7118 isUNPCKHMask(M, VT) ||
7119 isUNPCKL_v_undef_Mask(M, VT) ||
7120 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007121}
7122
Dan Gohman7d8143f2008-04-09 20:09:42 +00007123bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007124X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Nate Begeman9008ca62009-04-27 18:41:29 +00007125 MVT VT) const {
7126 unsigned NumElts = VT.getVectorNumElements();
7127 // FIXME: This collection of masks seems suspect.
7128 if (NumElts == 2)
7129 return true;
7130 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7131 return (isMOVLMask(Mask, VT) ||
7132 isCommutedMOVLMask(Mask, VT, true) ||
7133 isSHUFPMask(Mask, VT) ||
7134 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007135 }
7136 return false;
7137}
7138
7139//===----------------------------------------------------------------------===//
7140// X86 Scheduler Hooks
7141//===----------------------------------------------------------------------===//
7142
Mon P Wang63307c32008-05-05 19:05:59 +00007143// private utility function
7144MachineBasicBlock *
7145X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7146 MachineBasicBlock *MBB,
7147 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007148 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007149 unsigned LoadOpc,
7150 unsigned CXchgOpc,
7151 unsigned copyOpc,
7152 unsigned notOpc,
7153 unsigned EAXreg,
7154 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007155 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007156 // For the atomic bitwise operator, we generate
7157 // thisMBB:
7158 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007159 // ld t1 = [bitinstr.addr]
7160 // op t2 = t1, [bitinstr.val]
7161 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007162 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7163 // bz newMBB
7164 // fallthrough -->nextMBB
7165 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7166 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007167 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007168 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007169
Mon P Wang63307c32008-05-05 19:05:59 +00007170 /// First build the CFG
7171 MachineFunction *F = MBB->getParent();
7172 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007173 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7174 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7175 F->insert(MBBIter, newMBB);
7176 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007177
Mon P Wang63307c32008-05-05 19:05:59 +00007178 // Move all successors to thisMBB to nextMBB
7179 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007180
Mon P Wang63307c32008-05-05 19:05:59 +00007181 // Update thisMBB to fall through to newMBB
7182 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007183
Mon P Wang63307c32008-05-05 19:05:59 +00007184 // newMBB jumps to itself and fall through to nextMBB
7185 newMBB->addSuccessor(nextMBB);
7186 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007187
Mon P Wang63307c32008-05-05 19:05:59 +00007188 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007189 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007190 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007191 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007192 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007193 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007194 int numArgs = bInstr->getNumOperands() - 1;
7195 for (int i=0; i < numArgs; ++i)
7196 argOpers[i] = &bInstr->getOperand(i+1);
7197
7198 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007199 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7200 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007201
Dale Johannesen140be2d2008-08-19 18:47:28 +00007202 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007203 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007204 for (int i=0; i <= lastAddrIndx; ++i)
7205 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007206
Dale Johannesen140be2d2008-08-19 18:47:28 +00007207 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007208 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007209 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007210 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007211 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007212 tt = t1;
7213
Dale Johannesen140be2d2008-08-19 18:47:28 +00007214 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007215 assert((argOpers[valArgIndx]->isReg() ||
7216 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007217 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007218 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007219 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007220 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007221 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007222 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007223 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007224
Dale Johannesene4d209d2009-02-03 20:21:25 +00007225 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007226 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007227
Dale Johannesene4d209d2009-02-03 20:21:25 +00007228 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007229 for (int i=0; i <= lastAddrIndx; ++i)
7230 (*MIB).addOperand(*argOpers[i]);
7231 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007232 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7233 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7234
Dale Johannesene4d209d2009-02-03 20:21:25 +00007235 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007236 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007237
Mon P Wang63307c32008-05-05 19:05:59 +00007238 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007239 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007240
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007241 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007242 return nextMBB;
7243}
7244
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007245// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007246MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007247X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7248 MachineBasicBlock *MBB,
7249 unsigned regOpcL,
7250 unsigned regOpcH,
7251 unsigned immOpcL,
7252 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007253 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007254 // For the atomic bitwise operator, we generate
7255 // thisMBB (instructions are in pairs, except cmpxchg8b)
7256 // ld t1,t2 = [bitinstr.addr]
7257 // newMBB:
7258 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7259 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007260 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007261 // mov ECX, EBX <- t5, t6
7262 // mov EAX, EDX <- t1, t2
7263 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7264 // mov t3, t4 <- EAX, EDX
7265 // bz newMBB
7266 // result in out1, out2
7267 // fallthrough -->nextMBB
7268
7269 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7270 const unsigned LoadOpc = X86::MOV32rm;
7271 const unsigned copyOpc = X86::MOV32rr;
7272 const unsigned NotOpc = X86::NOT32r;
7273 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7274 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7275 MachineFunction::iterator MBBIter = MBB;
7276 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007277
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007278 /// First build the CFG
7279 MachineFunction *F = MBB->getParent();
7280 MachineBasicBlock *thisMBB = MBB;
7281 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7282 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7283 F->insert(MBBIter, newMBB);
7284 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007285
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007286 // Move all successors to thisMBB to nextMBB
7287 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007288
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007289 // Update thisMBB to fall through to newMBB
7290 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007291
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007292 // newMBB jumps to itself and fall through to nextMBB
7293 newMBB->addSuccessor(nextMBB);
7294 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007295
Dale Johannesene4d209d2009-02-03 20:21:25 +00007296 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007297 // Insert instructions into newMBB based on incoming instruction
7298 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007299 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007300 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007301 MachineOperand& dest1Oper = bInstr->getOperand(0);
7302 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007303 MachineOperand* argOpers[2 + X86AddrNumOperands];
7304 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007305 argOpers[i] = &bInstr->getOperand(i+2);
7306
7307 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007308 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007309
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007310 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007311 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007312 for (int i=0; i <= lastAddrIndx; ++i)
7313 (*MIB).addOperand(*argOpers[i]);
7314 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007315 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007316 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007317 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007318 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007319 MachineOperand newOp3 = *(argOpers[3]);
7320 if (newOp3.isImm())
7321 newOp3.setImm(newOp3.getImm()+4);
7322 else
7323 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007324 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007325 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007326
7327 // t3/4 are defined later, at the bottom of the loop
7328 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7329 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007330 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007331 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007332 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007333 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7334
7335 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7336 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007337 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007338 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7339 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007340 } else {
7341 tt1 = t1;
7342 tt2 = t2;
7343 }
7344
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007345 int valArgIndx = lastAddrIndx + 1;
7346 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007347 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007348 "invalid operand");
7349 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7350 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007351 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007352 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007353 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007354 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007355 if (regOpcL != X86::MOV32rr)
7356 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007357 (*MIB).addOperand(*argOpers[valArgIndx]);
7358 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007359 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007360 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007361 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007362 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007363 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007364 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007365 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007366 if (regOpcH != X86::MOV32rr)
7367 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007368 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007369
Dale Johannesene4d209d2009-02-03 20:21:25 +00007370 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007371 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007372 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007373 MIB.addReg(t2);
7374
Dale Johannesene4d209d2009-02-03 20:21:25 +00007375 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007376 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007377 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007378 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007379
Dale Johannesene4d209d2009-02-03 20:21:25 +00007380 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007381 for (int i=0; i <= lastAddrIndx; ++i)
7382 (*MIB).addOperand(*argOpers[i]);
7383
7384 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7385 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7386
Dale Johannesene4d209d2009-02-03 20:21:25 +00007387 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007388 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007389 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007390 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007391
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007392 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007393 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007394
7395 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7396 return nextMBB;
7397}
7398
7399// private utility function
7400MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007401X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7402 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007403 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007404 // For the atomic min/max operator, we generate
7405 // thisMBB:
7406 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007407 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007408 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007409 // cmp t1, t2
7410 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007411 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007412 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7413 // bz newMBB
7414 // fallthrough -->nextMBB
7415 //
7416 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7417 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007418 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007419 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007420
Mon P Wang63307c32008-05-05 19:05:59 +00007421 /// First build the CFG
7422 MachineFunction *F = MBB->getParent();
7423 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007424 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7425 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7426 F->insert(MBBIter, newMBB);
7427 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007428
Mon P Wang63307c32008-05-05 19:05:59 +00007429 // Move all successors to thisMBB to nextMBB
7430 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007431
Mon P Wang63307c32008-05-05 19:05:59 +00007432 // Update thisMBB to fall through to newMBB
7433 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007434
Mon P Wang63307c32008-05-05 19:05:59 +00007435 // newMBB jumps to newMBB and fall through to nextMBB
7436 newMBB->addSuccessor(nextMBB);
7437 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007438
Dale Johannesene4d209d2009-02-03 20:21:25 +00007439 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007440 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007441 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007442 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007443 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007444 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007445 int numArgs = mInstr->getNumOperands() - 1;
7446 for (int i=0; i < numArgs; ++i)
7447 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007448
Mon P Wang63307c32008-05-05 19:05:59 +00007449 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007450 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7451 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007452
Mon P Wangab3e7472008-05-05 22:56:23 +00007453 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007454 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007455 for (int i=0; i <= lastAddrIndx; ++i)
7456 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007457
Mon P Wang63307c32008-05-05 19:05:59 +00007458 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007459 assert((argOpers[valArgIndx]->isReg() ||
7460 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007461 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007462
7463 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007464 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007465 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007466 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007467 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007468 (*MIB).addOperand(*argOpers[valArgIndx]);
7469
Dale Johannesene4d209d2009-02-03 20:21:25 +00007470 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007471 MIB.addReg(t1);
7472
Dale Johannesene4d209d2009-02-03 20:21:25 +00007473 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007474 MIB.addReg(t1);
7475 MIB.addReg(t2);
7476
7477 // Generate movc
7478 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007479 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007480 MIB.addReg(t2);
7481 MIB.addReg(t1);
7482
7483 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007484 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007485 for (int i=0; i <= lastAddrIndx; ++i)
7486 (*MIB).addOperand(*argOpers[i]);
7487 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007488 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7489 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007490
Dale Johannesene4d209d2009-02-03 20:21:25 +00007491 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007492 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007493
Mon P Wang63307c32008-05-05 19:05:59 +00007494 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007495 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007496
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007497 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007498 return nextMBB;
7499}
7500
7501
Evan Cheng60c07e12006-07-05 22:17:51 +00007502MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007503X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007504 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007505 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007506 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007507 switch (MI->getOpcode()) {
7508 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007509 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007510 case X86::CMOV_FR32:
7511 case X86::CMOV_FR64:
7512 case X86::CMOV_V4F32:
7513 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007514 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007515 // To "insert" a SELECT_CC instruction, we actually have to insert the
7516 // diamond control-flow pattern. The incoming instruction knows the
7517 // destination vreg to set, the condition code register to branch on, the
7518 // true/false values to select between, and a branch opcode to use.
7519 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007520 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007521 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007522
Evan Cheng60c07e12006-07-05 22:17:51 +00007523 // thisMBB:
7524 // ...
7525 // TrueVal = ...
7526 // cmpTY ccX, r1, r2
7527 // bCC copy1MBB
7528 // fallthrough --> copy0MBB
7529 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007530 MachineFunction *F = BB->getParent();
7531 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7532 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007533 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007534 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007535 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007536 F->insert(It, copy0MBB);
7537 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007538 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007539 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007540 sinkMBB->transferSuccessors(BB);
7541
7542 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007543 BB->addSuccessor(copy0MBB);
7544 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007545
Evan Cheng60c07e12006-07-05 22:17:51 +00007546 // copy0MBB:
7547 // %FalseValue = ...
7548 // # fallthrough to sinkMBB
7549 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007550
Evan Cheng60c07e12006-07-05 22:17:51 +00007551 // Update machine-CFG edges
7552 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007553
Evan Cheng60c07e12006-07-05 22:17:51 +00007554 // sinkMBB:
7555 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7556 // ...
7557 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007558 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007559 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7560 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7561
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007562 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007563 return BB;
7564 }
7565
Dale Johannesen849f2142007-07-03 00:53:03 +00007566 case X86::FP32_TO_INT16_IN_MEM:
7567 case X86::FP32_TO_INT32_IN_MEM:
7568 case X86::FP32_TO_INT64_IN_MEM:
7569 case X86::FP64_TO_INT16_IN_MEM:
7570 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007571 case X86::FP64_TO_INT64_IN_MEM:
7572 case X86::FP80_TO_INT16_IN_MEM:
7573 case X86::FP80_TO_INT32_IN_MEM:
7574 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007575 // Change the floating point control register to use "round towards zero"
7576 // mode when truncating to an integer value.
7577 MachineFunction *F = BB->getParent();
7578 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007579 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007580
7581 // Load the old value of the high byte of the control word...
7582 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007583 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007584 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007585 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007586
7587 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007588 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007589 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007590
7591 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007592 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007593
7594 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007595 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007596 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007597
7598 // Get the X86 opcode to use.
7599 unsigned Opc;
7600 switch (MI->getOpcode()) {
7601 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007602 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7603 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7604 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7605 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7606 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7607 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007608 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7609 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7610 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007611 }
7612
7613 X86AddressMode AM;
7614 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007615 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007616 AM.BaseType = X86AddressMode::RegBase;
7617 AM.Base.Reg = Op.getReg();
7618 } else {
7619 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007620 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007621 }
7622 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007623 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007624 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007625 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007626 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007627 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007628 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007629 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007630 AM.GV = Op.getGlobal();
7631 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007632 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007633 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007634 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007635 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007636
7637 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007638 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007639
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007640 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007641 return BB;
7642 }
Mon P Wang63307c32008-05-05 19:05:59 +00007643 case X86::ATOMAND32:
7644 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007645 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007646 X86::LCMPXCHG32, X86::MOV32rr,
7647 X86::NOT32r, X86::EAX,
7648 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007649 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007650 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7651 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007652 X86::LCMPXCHG32, X86::MOV32rr,
7653 X86::NOT32r, X86::EAX,
7654 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007655 case X86::ATOMXOR32:
7656 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007657 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007658 X86::LCMPXCHG32, X86::MOV32rr,
7659 X86::NOT32r, X86::EAX,
7660 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007661 case X86::ATOMNAND32:
7662 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007663 X86::AND32ri, X86::MOV32rm,
7664 X86::LCMPXCHG32, X86::MOV32rr,
7665 X86::NOT32r, X86::EAX,
7666 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007667 case X86::ATOMMIN32:
7668 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7669 case X86::ATOMMAX32:
7670 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7671 case X86::ATOMUMIN32:
7672 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7673 case X86::ATOMUMAX32:
7674 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007675
7676 case X86::ATOMAND16:
7677 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7678 X86::AND16ri, X86::MOV16rm,
7679 X86::LCMPXCHG16, X86::MOV16rr,
7680 X86::NOT16r, X86::AX,
7681 X86::GR16RegisterClass);
7682 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007683 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007684 X86::OR16ri, X86::MOV16rm,
7685 X86::LCMPXCHG16, X86::MOV16rr,
7686 X86::NOT16r, X86::AX,
7687 X86::GR16RegisterClass);
7688 case X86::ATOMXOR16:
7689 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7690 X86::XOR16ri, X86::MOV16rm,
7691 X86::LCMPXCHG16, X86::MOV16rr,
7692 X86::NOT16r, X86::AX,
7693 X86::GR16RegisterClass);
7694 case X86::ATOMNAND16:
7695 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7696 X86::AND16ri, X86::MOV16rm,
7697 X86::LCMPXCHG16, X86::MOV16rr,
7698 X86::NOT16r, X86::AX,
7699 X86::GR16RegisterClass, true);
7700 case X86::ATOMMIN16:
7701 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7702 case X86::ATOMMAX16:
7703 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7704 case X86::ATOMUMIN16:
7705 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7706 case X86::ATOMUMAX16:
7707 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7708
7709 case X86::ATOMAND8:
7710 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7711 X86::AND8ri, X86::MOV8rm,
7712 X86::LCMPXCHG8, X86::MOV8rr,
7713 X86::NOT8r, X86::AL,
7714 X86::GR8RegisterClass);
7715 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007716 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007717 X86::OR8ri, X86::MOV8rm,
7718 X86::LCMPXCHG8, X86::MOV8rr,
7719 X86::NOT8r, X86::AL,
7720 X86::GR8RegisterClass);
7721 case X86::ATOMXOR8:
7722 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7723 X86::XOR8ri, X86::MOV8rm,
7724 X86::LCMPXCHG8, X86::MOV8rr,
7725 X86::NOT8r, X86::AL,
7726 X86::GR8RegisterClass);
7727 case X86::ATOMNAND8:
7728 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7729 X86::AND8ri, X86::MOV8rm,
7730 X86::LCMPXCHG8, X86::MOV8rr,
7731 X86::NOT8r, X86::AL,
7732 X86::GR8RegisterClass, true);
7733 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007734 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007735 case X86::ATOMAND64:
7736 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007737 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007738 X86::LCMPXCHG64, X86::MOV64rr,
7739 X86::NOT64r, X86::RAX,
7740 X86::GR64RegisterClass);
7741 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007742 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7743 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007744 X86::LCMPXCHG64, X86::MOV64rr,
7745 X86::NOT64r, X86::RAX,
7746 X86::GR64RegisterClass);
7747 case X86::ATOMXOR64:
7748 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007749 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007750 X86::LCMPXCHG64, X86::MOV64rr,
7751 X86::NOT64r, X86::RAX,
7752 X86::GR64RegisterClass);
7753 case X86::ATOMNAND64:
7754 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7755 X86::AND64ri32, X86::MOV64rm,
7756 X86::LCMPXCHG64, X86::MOV64rr,
7757 X86::NOT64r, X86::RAX,
7758 X86::GR64RegisterClass, true);
7759 case X86::ATOMMIN64:
7760 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7761 case X86::ATOMMAX64:
7762 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7763 case X86::ATOMUMIN64:
7764 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7765 case X86::ATOMUMAX64:
7766 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007767
7768 // This group does 64-bit operations on a 32-bit host.
7769 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007770 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007771 X86::AND32rr, X86::AND32rr,
7772 X86::AND32ri, X86::AND32ri,
7773 false);
7774 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007775 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007776 X86::OR32rr, X86::OR32rr,
7777 X86::OR32ri, X86::OR32ri,
7778 false);
7779 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007780 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007781 X86::XOR32rr, X86::XOR32rr,
7782 X86::XOR32ri, X86::XOR32ri,
7783 false);
7784 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007785 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007786 X86::AND32rr, X86::AND32rr,
7787 X86::AND32ri, X86::AND32ri,
7788 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007789 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007790 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007791 X86::ADD32rr, X86::ADC32rr,
7792 X86::ADD32ri, X86::ADC32ri,
7793 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007794 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007795 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007796 X86::SUB32rr, X86::SBB32rr,
7797 X86::SUB32ri, X86::SBB32ri,
7798 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007799 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007800 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007801 X86::MOV32rr, X86::MOV32rr,
7802 X86::MOV32ri, X86::MOV32ri,
7803 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007804 }
7805}
7806
7807//===----------------------------------------------------------------------===//
7808// X86 Optimization Hooks
7809//===----------------------------------------------------------------------===//
7810
Dan Gohman475871a2008-07-27 21:46:04 +00007811void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007812 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007813 APInt &KnownZero,
7814 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007815 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007816 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007817 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007818 assert((Opc >= ISD::BUILTIN_OP_END ||
7819 Opc == ISD::INTRINSIC_WO_CHAIN ||
7820 Opc == ISD::INTRINSIC_W_CHAIN ||
7821 Opc == ISD::INTRINSIC_VOID) &&
7822 "Should use MaskedValueIsZero if you don't know whether Op"
7823 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007824
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007825 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007826 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007827 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007828 case X86ISD::ADD:
7829 case X86ISD::SUB:
7830 case X86ISD::SMUL:
7831 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007832 case X86ISD::INC:
7833 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007834 // These nodes' second result is a boolean.
7835 if (Op.getResNo() == 0)
7836 break;
7837 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007838 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007839 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7840 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007841 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007842 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007843}
Chris Lattner259e97c2006-01-31 19:43:35 +00007844
Evan Cheng206ee9d2006-07-07 08:33:52 +00007845/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007846/// node is a GlobalAddress + offset.
7847bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7848 GlobalValue* &GA, int64_t &Offset) const{
7849 if (N->getOpcode() == X86ISD::Wrapper) {
7850 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007851 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007852 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007853 return true;
7854 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007855 }
Evan Chengad4196b2008-05-12 19:56:52 +00007856 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007857}
7858
Evan Chengad4196b2008-05-12 19:56:52 +00007859static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7860 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007861 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007862 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007863 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007864 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007865 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007866 return false;
7867}
7868
Nate Begeman9008ca62009-04-27 18:41:29 +00007869static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007870 MVT EVT, LoadSDNode *&LDBase,
7871 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007872 SelectionDAG &DAG, MachineFrameInfo *MFI,
7873 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007874 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007875 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007876 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007877 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007878 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007879 return false;
7880 continue;
7881 }
7882
Dan Gohman475871a2008-07-27 21:46:04 +00007883 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007884 if (!Elt.getNode() ||
7885 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007886 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007887 if (!LDBase) {
7888 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007889 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007890 LDBase = cast<LoadSDNode>(Elt.getNode());
7891 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007892 continue;
7893 }
7894 if (Elt.getOpcode() == ISD::UNDEF)
7895 continue;
7896
Nate Begemanabc01992009-06-05 21:37:30 +00007897 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007898 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007899 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007900 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007901 }
7902 return true;
7903}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007904
7905/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7906/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7907/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007908/// order. In the case of v2i64, it will see if it can rewrite the
7909/// shuffle to be an appropriate build vector so it can take advantage of
7910// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007911static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007912 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007913 DebugLoc dl = N->getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007914 MVT VT = N->getValueType(0);
7915 MVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00007916 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
7917 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00007918
Eli Friedman7a5e5552009-06-07 06:52:44 +00007919 if (VT.getSizeInBits() != 128)
7920 return SDValue();
7921
Mon P Wang1e955802009-04-03 02:43:30 +00007922 // Try to combine a vector_shuffle into a 128-bit load.
7923 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00007924 LoadSDNode *LD = NULL;
7925 unsigned LastLoadedElt;
7926 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
7927 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00007928 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007929
Eli Friedman7a5e5552009-06-07 06:52:44 +00007930 if (LastLoadedElt == NumElems - 1) {
7931 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
7932 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
7933 LD->getSrcValue(), LD->getSrcValueOffset(),
7934 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007935 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007936 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00007937 LD->isVolatile(), LD->getAlignment());
7938 } else if (NumElems == 4 && LastLoadedElt == 1) {
7939 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00007940 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
7941 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00007942 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
7943 }
7944 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007945}
Evan Chengd880b972008-05-09 21:53:03 +00007946
Chris Lattner83e6c992006-10-04 06:57:07 +00007947/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00007948static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00007949 const X86Subtarget *Subtarget) {
7950 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00007951 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00007952 // Get the LHS/RHS of the select.
7953 SDValue LHS = N->getOperand(1);
7954 SDValue RHS = N->getOperand(2);
7955
Chris Lattner83e6c992006-10-04 06:57:07 +00007956 // If we have SSE[12] support, try to form min/max nodes.
7957 if (Subtarget->hasSSE2() &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00007958 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
7959 Cond.getOpcode() == ISD::SETCC) {
7960 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007961
Chris Lattner47b4ce82009-03-11 05:48:52 +00007962 unsigned Opcode = 0;
7963 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
7964 switch (CC) {
7965 default: break;
7966 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
7967 case ISD::SETULE:
7968 case ISD::SETLE:
7969 if (!UnsafeFPMath) break;
7970 // FALL THROUGH.
7971 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
7972 case ISD::SETLT:
7973 Opcode = X86ISD::FMIN;
7974 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007975
Chris Lattner47b4ce82009-03-11 05:48:52 +00007976 case ISD::SETOGT: // (X > Y) ? X : Y -> max
7977 case ISD::SETUGT:
7978 case ISD::SETGT:
7979 if (!UnsafeFPMath) break;
7980 // FALL THROUGH.
7981 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
7982 case ISD::SETGE:
7983 Opcode = X86ISD::FMAX;
7984 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00007985 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00007986 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
7987 switch (CC) {
7988 default: break;
7989 case ISD::SETOGT: // (X > Y) ? Y : X -> min
7990 case ISD::SETUGT:
7991 case ISD::SETGT:
7992 if (!UnsafeFPMath) break;
7993 // FALL THROUGH.
7994 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
7995 case ISD::SETGE:
7996 Opcode = X86ISD::FMIN;
7997 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007998
Chris Lattner47b4ce82009-03-11 05:48:52 +00007999 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8000 case ISD::SETULE:
8001 case ISD::SETLE:
8002 if (!UnsafeFPMath) break;
8003 // FALL THROUGH.
8004 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8005 case ISD::SETLT:
8006 Opcode = X86ISD::FMAX;
8007 break;
8008 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008009 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008010
Chris Lattner47b4ce82009-03-11 05:48:52 +00008011 if (Opcode)
8012 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008013 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008014
Chris Lattnerd1980a52009-03-12 06:52:53 +00008015 // If this is a select between two integer constants, try to do some
8016 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008017 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8018 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008019 // Don't do this for crazy integer types.
8020 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8021 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008022 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008023 bool NeedsCondInvert = false;
8024
Chris Lattnercee56e72009-03-13 05:53:31 +00008025 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008026 // Efficiently invertible.
8027 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8028 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8029 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8030 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008031 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008032 }
8033
8034 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008035 if (FalseC->getAPIntValue() == 0 &&
8036 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008037 if (NeedsCondInvert) // Invert the condition if needed.
8038 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8039 DAG.getConstant(1, Cond.getValueType()));
8040
8041 // Zero extend the condition if needed.
8042 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8043
Chris Lattnercee56e72009-03-13 05:53:31 +00008044 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008045 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
8046 DAG.getConstant(ShAmt, MVT::i8));
8047 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008048
8049 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008050 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008051 if (NeedsCondInvert) // Invert the condition if needed.
8052 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8053 DAG.getConstant(1, Cond.getValueType()));
8054
8055 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008056 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8057 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008058 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008059 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008060 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008061
8062 // Optimize cases that will turn into an LEA instruction. This requires
8063 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8064 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8065 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8066 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8067
8068 bool isFastMultiplier = false;
8069 if (Diff < 10) {
8070 switch ((unsigned char)Diff) {
8071 default: break;
8072 case 1: // result = add base, cond
8073 case 2: // result = lea base( , cond*2)
8074 case 3: // result = lea base(cond, cond*2)
8075 case 4: // result = lea base( , cond*4)
8076 case 5: // result = lea base(cond, cond*4)
8077 case 8: // result = lea base( , cond*8)
8078 case 9: // result = lea base(cond, cond*8)
8079 isFastMultiplier = true;
8080 break;
8081 }
8082 }
8083
8084 if (isFastMultiplier) {
8085 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8086 if (NeedsCondInvert) // Invert the condition if needed.
8087 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8088 DAG.getConstant(1, Cond.getValueType()));
8089
8090 // Zero extend the condition if needed.
8091 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8092 Cond);
8093 // Scale the condition by the difference.
8094 if (Diff != 1)
8095 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8096 DAG.getConstant(Diff, Cond.getValueType()));
8097
8098 // Add the base if non-zero.
8099 if (FalseC->getAPIntValue() != 0)
8100 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8101 SDValue(FalseC, 0));
8102 return Cond;
8103 }
8104 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008105 }
8106 }
8107
Dan Gohman475871a2008-07-27 21:46:04 +00008108 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008109}
8110
Chris Lattnerd1980a52009-03-12 06:52:53 +00008111/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8112static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8113 TargetLowering::DAGCombinerInfo &DCI) {
8114 DebugLoc DL = N->getDebugLoc();
8115
8116 // If the flag operand isn't dead, don't touch this CMOV.
8117 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8118 return SDValue();
8119
8120 // If this is a select between two integer constants, try to do some
8121 // optimizations. Note that the operands are ordered the opposite of SELECT
8122 // operands.
8123 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8124 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8125 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8126 // larger than FalseC (the false value).
8127 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8128
8129 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8130 CC = X86::GetOppositeBranchCondition(CC);
8131 std::swap(TrueC, FalseC);
8132 }
8133
8134 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008135 // This is efficient for any integer data type (including i8/i16) and
8136 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008137 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8138 SDValue Cond = N->getOperand(3);
8139 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8140 DAG.getConstant(CC, MVT::i8), Cond);
8141
8142 // Zero extend the condition if needed.
8143 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8144
8145 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8146 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
8147 DAG.getConstant(ShAmt, MVT::i8));
8148 if (N->getNumValues() == 2) // Dead flag value?
8149 return DCI.CombineTo(N, Cond, SDValue());
8150 return Cond;
8151 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008152
8153 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8154 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008155 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8156 SDValue Cond = N->getOperand(3);
8157 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8158 DAG.getConstant(CC, MVT::i8), Cond);
8159
8160 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008161 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8162 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008163 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8164 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008165
Chris Lattner97a29a52009-03-13 05:22:11 +00008166 if (N->getNumValues() == 2) // Dead flag value?
8167 return DCI.CombineTo(N, Cond, SDValue());
8168 return Cond;
8169 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008170
8171 // Optimize cases that will turn into an LEA instruction. This requires
8172 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
8173 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
8174 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
8175 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
8176
8177 bool isFastMultiplier = false;
8178 if (Diff < 10) {
8179 switch ((unsigned char)Diff) {
8180 default: break;
8181 case 1: // result = add base, cond
8182 case 2: // result = lea base( , cond*2)
8183 case 3: // result = lea base(cond, cond*2)
8184 case 4: // result = lea base( , cond*4)
8185 case 5: // result = lea base(cond, cond*4)
8186 case 8: // result = lea base( , cond*8)
8187 case 9: // result = lea base(cond, cond*8)
8188 isFastMultiplier = true;
8189 break;
8190 }
8191 }
8192
8193 if (isFastMultiplier) {
8194 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8195 SDValue Cond = N->getOperand(3);
8196 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8197 DAG.getConstant(CC, MVT::i8), Cond);
8198 // Zero extend the condition if needed.
8199 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8200 Cond);
8201 // Scale the condition by the difference.
8202 if (Diff != 1)
8203 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8204 DAG.getConstant(Diff, Cond.getValueType()));
8205
8206 // Add the base if non-zero.
8207 if (FalseC->getAPIntValue() != 0)
8208 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8209 SDValue(FalseC, 0));
8210 if (N->getNumValues() == 2) // Dead flag value?
8211 return DCI.CombineTo(N, Cond, SDValue());
8212 return Cond;
8213 }
8214 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008215 }
8216 }
8217 return SDValue();
8218}
8219
8220
Evan Cheng0b0cd912009-03-28 05:57:29 +00008221/// PerformMulCombine - Optimize a single multiply with constant into two
8222/// in order to implement it with two cheaper instructions, e.g.
8223/// LEA + SHL, LEA + LEA.
8224static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8225 TargetLowering::DAGCombinerInfo &DCI) {
8226 if (DAG.getMachineFunction().
8227 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8228 return SDValue();
8229
8230 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8231 return SDValue();
8232
8233 MVT VT = N->getValueType(0);
8234 if (VT != MVT::i64)
8235 return SDValue();
8236
8237 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8238 if (!C)
8239 return SDValue();
8240 uint64_t MulAmt = C->getZExtValue();
8241 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8242 return SDValue();
8243
8244 uint64_t MulAmt1 = 0;
8245 uint64_t MulAmt2 = 0;
8246 if ((MulAmt % 9) == 0) {
8247 MulAmt1 = 9;
8248 MulAmt2 = MulAmt / 9;
8249 } else if ((MulAmt % 5) == 0) {
8250 MulAmt1 = 5;
8251 MulAmt2 = MulAmt / 5;
8252 } else if ((MulAmt % 3) == 0) {
8253 MulAmt1 = 3;
8254 MulAmt2 = MulAmt / 3;
8255 }
8256 if (MulAmt2 &&
8257 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8258 DebugLoc DL = N->getDebugLoc();
8259
8260 if (isPowerOf2_64(MulAmt2) &&
8261 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8262 // If second multiplifer is pow2, issue it first. We want the multiply by
8263 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8264 // is an add.
8265 std::swap(MulAmt1, MulAmt2);
8266
8267 SDValue NewMul;
8268 if (isPowerOf2_64(MulAmt1))
8269 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
8270 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
8271 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008272 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008273 DAG.getConstant(MulAmt1, VT));
8274
8275 if (isPowerOf2_64(MulAmt2))
8276 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
8277 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
8278 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008279 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008280 DAG.getConstant(MulAmt2, VT));
8281
8282 // Do not add new nodes to DAG combiner worklist.
8283 DCI.CombineTo(N, NewMul, false);
8284 }
8285 return SDValue();
8286}
8287
8288
Nate Begeman740ab032009-01-26 00:52:55 +00008289/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8290/// when possible.
8291static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8292 const X86Subtarget *Subtarget) {
8293 // On X86 with SSE2 support, we can transform this to a vector shift if
8294 // all elements are shifted by the same amount. We can't do this in legalize
8295 // because the a constant vector is typically transformed to a constant pool
8296 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008297 if (!Subtarget->hasSSE2())
8298 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008299
Nate Begeman740ab032009-01-26 00:52:55 +00008300 MVT VT = N->getValueType(0);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008301 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
8302 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008303
Mon P Wang3becd092009-01-28 08:12:05 +00008304 SDValue ShAmtOp = N->getOperand(1);
8305 MVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008306 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008307 SDValue BaseShAmt;
8308 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8309 unsigned NumElts = VT.getVectorNumElements();
8310 unsigned i = 0;
8311 for (; i != NumElts; ++i) {
8312 SDValue Arg = ShAmtOp.getOperand(i);
8313 if (Arg.getOpcode() == ISD::UNDEF) continue;
8314 BaseShAmt = Arg;
8315 break;
8316 }
8317 for (; i != NumElts; ++i) {
8318 SDValue Arg = ShAmtOp.getOperand(i);
8319 if (Arg.getOpcode() == ISD::UNDEF) continue;
8320 if (Arg != BaseShAmt) {
8321 return SDValue();
8322 }
8323 }
8324 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008325 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8326 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8327 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008328 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008329 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008330
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008331 if (EltVT.bitsGT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008332 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008333 else if (EltVT.bitsLT(MVT::i32))
Chris Lattner47b4ce82009-03-11 05:48:52 +00008334 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008335
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008336 // The shift amount is identical so we can do a vector shift.
8337 SDValue ValOp = N->getOperand(0);
8338 switch (N->getOpcode()) {
8339 default:
8340 assert(0 && "Unknown shift opcode!");
8341 break;
8342 case ISD::SHL:
8343 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008344 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008345 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
8346 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008347 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008348 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008349 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
8350 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008351 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008352 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008353 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
8354 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008355 break;
8356 case ISD::SRA:
8357 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008358 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008359 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
8360 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008361 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008362 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008363 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
8364 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008365 break;
8366 case ISD::SRL:
8367 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008368 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008369 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
8370 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008371 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008372 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008373 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
8374 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008375 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008376 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Nate Begeman740ab032009-01-26 00:52:55 +00008377 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
8378 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008379 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008380 }
8381 return SDValue();
8382}
8383
Chris Lattner149a4e52008-02-22 02:09:43 +00008384/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008385static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008386 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008387 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8388 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008389 // A preferable solution to the general problem is to figure out the right
8390 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008391
8392 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008393 StoreSDNode *St = cast<StoreSDNode>(N);
Evan Cheng536e6672009-03-12 05:59:15 +00008394 MVT VT = St->getValue().getValueType();
8395 if (VT.getSizeInBits() != 64)
8396 return SDValue();
8397
Devang Patel578efa92009-06-05 21:57:13 +00008398 const Function *F = DAG.getMachineFunction().getFunction();
8399 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8400 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8401 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008402 if ((VT.isVector() ||
8403 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008404 isa<LoadSDNode>(St->getValue()) &&
8405 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8406 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008407 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008408 LoadSDNode *Ld = 0;
8409 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008410 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008411 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008412 // Must be a store of a load. We currently handle two cases: the load
8413 // is a direct child, and it's under an intervening TokenFactor. It is
8414 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008415 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008416 Ld = cast<LoadSDNode>(St->getChain());
8417 else if (St->getValue().hasOneUse() &&
8418 ChainVal->getOpcode() == ISD::TokenFactor) {
8419 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008420 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008421 TokenFactorIndex = i;
8422 Ld = cast<LoadSDNode>(St->getValue());
8423 } else
8424 Ops.push_back(ChainVal->getOperand(i));
8425 }
8426 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008427
Evan Cheng536e6672009-03-12 05:59:15 +00008428 if (!Ld || !ISD::isNormalLoad(Ld))
8429 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008430
Evan Cheng536e6672009-03-12 05:59:15 +00008431 // If this is not the MMX case, i.e. we are just turning i64 load/store
8432 // into f64 load/store, avoid the transformation if there are multiple
8433 // uses of the loaded value.
8434 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8435 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008436
Evan Cheng536e6672009-03-12 05:59:15 +00008437 DebugLoc LdDL = Ld->getDebugLoc();
8438 DebugLoc StDL = N->getDebugLoc();
8439 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8440 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8441 // pair instead.
8442 if (Subtarget->is64Bit() || F64IsLegal) {
8443 MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
8444 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8445 Ld->getBasePtr(), Ld->getSrcValue(),
8446 Ld->getSrcValueOffset(), Ld->isVolatile(),
8447 Ld->getAlignment());
8448 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008449 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008450 Ops.push_back(NewChain);
8451 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008452 Ops.size());
8453 }
Evan Cheng536e6672009-03-12 05:59:15 +00008454 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008455 St->getSrcValue(), St->getSrcValueOffset(),
8456 St->isVolatile(), St->getAlignment());
8457 }
Evan Cheng536e6672009-03-12 05:59:15 +00008458
8459 // Otherwise, lower to two pairs of 32-bit loads / stores.
8460 SDValue LoAddr = Ld->getBasePtr();
8461 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8462 DAG.getConstant(4, MVT::i32));
8463
8464 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
8465 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8466 Ld->isVolatile(), Ld->getAlignment());
8467 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
8468 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8469 Ld->isVolatile(),
8470 MinAlign(Ld->getAlignment(), 4));
8471
8472 SDValue NewChain = LoLd.getValue(1);
8473 if (TokenFactorIndex != -1) {
8474 Ops.push_back(LoLd);
8475 Ops.push_back(HiLd);
8476 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
8477 Ops.size());
8478 }
8479
8480 LoAddr = St->getBasePtr();
8481 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8482 DAG.getConstant(4, MVT::i32));
8483
8484 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8485 St->getSrcValue(), St->getSrcValueOffset(),
8486 St->isVolatile(), St->getAlignment());
8487 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8488 St->getSrcValue(),
8489 St->getSrcValueOffset() + 4,
8490 St->isVolatile(),
8491 MinAlign(St->getAlignment(), 4));
8492 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008493 }
Dan Gohman475871a2008-07-27 21:46:04 +00008494 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008495}
8496
Chris Lattner6cf73262008-01-25 06:14:17 +00008497/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8498/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008499static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008500 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8501 // F[X]OR(0.0, x) -> x
8502 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008503 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8504 if (C->getValueAPF().isPosZero())
8505 return N->getOperand(1);
8506 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8507 if (C->getValueAPF().isPosZero())
8508 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008509 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008510}
8511
8512/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008513static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008514 // FAND(0.0, x) -> 0.0
8515 // FAND(x, 0.0) -> 0.0
8516 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8517 if (C->getValueAPF().isPosZero())
8518 return N->getOperand(0);
8519 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8520 if (C->getValueAPF().isPosZero())
8521 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008522 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008523}
8524
Dan Gohmane5af2d32009-01-29 01:59:02 +00008525static SDValue PerformBTCombine(SDNode *N,
8526 SelectionDAG &DAG,
8527 TargetLowering::DAGCombinerInfo &DCI) {
8528 // BT ignores high bits in the bit index operand.
8529 SDValue Op1 = N->getOperand(1);
8530 if (Op1.hasOneUse()) {
8531 unsigned BitWidth = Op1.getValueSizeInBits();
8532 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8533 APInt KnownZero, KnownOne;
8534 TargetLowering::TargetLoweringOpt TLO(DAG);
8535 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8536 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8537 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8538 DCI.CommitTargetLoweringOpt(TLO);
8539 }
8540 return SDValue();
8541}
Chris Lattner83e6c992006-10-04 06:57:07 +00008542
Eli Friedman7a5e5552009-06-07 06:52:44 +00008543static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8544 SDValue Op = N->getOperand(0);
8545 if (Op.getOpcode() == ISD::BIT_CONVERT)
8546 Op = Op.getOperand(0);
8547 MVT VT = N->getValueType(0), OpVT = Op.getValueType();
8548 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8549 VT.getVectorElementType().getSizeInBits() ==
8550 OpVT.getVectorElementType().getSizeInBits()) {
8551 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8552 }
8553 return SDValue();
8554}
8555
Owen Anderson99177002009-06-29 18:04:45 +00008556// On X86 and X86-64, atomic operations are lowered to locked instructions.
8557// Locked instructions, in turn, have implicit fence semantics (all memory
8558// operations are flushed before issuing the locked instruction, and the
8559// are not buffered), so we can fold away the common pattern of
8560// fence-atomic-fence.
8561static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8562 SDValue atomic = N->getOperand(0);
8563 switch (atomic.getOpcode()) {
8564 case ISD::ATOMIC_CMP_SWAP:
8565 case ISD::ATOMIC_SWAP:
8566 case ISD::ATOMIC_LOAD_ADD:
8567 case ISD::ATOMIC_LOAD_SUB:
8568 case ISD::ATOMIC_LOAD_AND:
8569 case ISD::ATOMIC_LOAD_OR:
8570 case ISD::ATOMIC_LOAD_XOR:
8571 case ISD::ATOMIC_LOAD_NAND:
8572 case ISD::ATOMIC_LOAD_MIN:
8573 case ISD::ATOMIC_LOAD_MAX:
8574 case ISD::ATOMIC_LOAD_UMIN:
8575 case ISD::ATOMIC_LOAD_UMAX:
8576 break;
8577 default:
8578 return SDValue();
8579 }
8580
8581 SDValue fence = atomic.getOperand(0);
8582 if (fence.getOpcode() != ISD::MEMBARRIER)
8583 return SDValue();
8584
8585 switch (atomic.getOpcode()) {
8586 case ISD::ATOMIC_CMP_SWAP:
8587 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8588 atomic.getOperand(1), atomic.getOperand(2),
8589 atomic.getOperand(3));
8590 case ISD::ATOMIC_SWAP:
8591 case ISD::ATOMIC_LOAD_ADD:
8592 case ISD::ATOMIC_LOAD_SUB:
8593 case ISD::ATOMIC_LOAD_AND:
8594 case ISD::ATOMIC_LOAD_OR:
8595 case ISD::ATOMIC_LOAD_XOR:
8596 case ISD::ATOMIC_LOAD_NAND:
8597 case ISD::ATOMIC_LOAD_MIN:
8598 case ISD::ATOMIC_LOAD_MAX:
8599 case ISD::ATOMIC_LOAD_UMIN:
8600 case ISD::ATOMIC_LOAD_UMAX:
8601 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8602 atomic.getOperand(1), atomic.getOperand(2));
8603 default:
8604 return SDValue();
8605 }
8606}
8607
Dan Gohman475871a2008-07-27 21:46:04 +00008608SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008609 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008610 SelectionDAG &DAG = DCI.DAG;
8611 switch (N->getOpcode()) {
8612 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008613 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008614 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008615 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008616 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008617 case ISD::SHL:
8618 case ISD::SRA:
8619 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008620 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008621 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008622 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8623 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008624 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008625 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008626 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008627 }
8628
Dan Gohman475871a2008-07-27 21:46:04 +00008629 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008630}
8631
Evan Cheng60c07e12006-07-05 22:17:51 +00008632//===----------------------------------------------------------------------===//
8633// X86 Inline Assembly Support
8634//===----------------------------------------------------------------------===//
8635
Chris Lattnerf4dff842006-07-11 02:54:03 +00008636/// getConstraintType - Given a constraint letter, return the type of
8637/// constraint it is for this target.
8638X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008639X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8640 if (Constraint.size() == 1) {
8641 switch (Constraint[0]) {
8642 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008643 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008644 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008645 case 'r':
8646 case 'R':
8647 case 'l':
8648 case 'q':
8649 case 'Q':
8650 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008651 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008652 case 'Y':
8653 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008654 case 'e':
8655 case 'Z':
8656 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008657 default:
8658 break;
8659 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008660 }
Chris Lattner4234f572007-03-25 02:14:49 +00008661 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008662}
8663
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008664/// LowerXConstraint - try to replace an X constraint, which matches anything,
8665/// with another that has more specific requirements based on the type of the
8666/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008667const char *X86TargetLowering::
Duncan Sands83ec4b62008-06-06 12:08:01 +00008668LowerXConstraint(MVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008669 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8670 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008671 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008672 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008673 return "Y";
8674 if (Subtarget->hasSSE1())
8675 return "x";
8676 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008677
Chris Lattner5e764232008-04-26 23:02:14 +00008678 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008679}
8680
Chris Lattner48884cd2007-08-25 00:47:38 +00008681/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8682/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008683void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008684 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008685 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008686 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008687 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008688 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008689
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008690 switch (Constraint) {
8691 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008692 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008693 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008694 if (C->getZExtValue() <= 31) {
8695 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008696 break;
8697 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008698 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008699 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008700 case 'J':
8701 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008702 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008703 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8704 break;
8705 }
8706 }
8707 return;
8708 case 'K':
8709 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008710 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008711 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8712 break;
8713 }
8714 }
8715 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008716 case 'N':
8717 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008718 if (C->getZExtValue() <= 255) {
8719 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008720 break;
8721 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008722 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008723 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008724 case 'e': {
8725 // 32-bit signed value
8726 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8727 const ConstantInt *CI = C->getConstantIntValue();
8728 if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) {
8729 // Widen to 64 bits here to get it sign extended.
8730 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
8731 break;
8732 }
8733 // FIXME gcc accepts some relocatable values here too, but only in certain
8734 // memory models; it's complicated.
8735 }
8736 return;
8737 }
8738 case 'Z': {
8739 // 32-bit unsigned value
8740 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8741 const ConstantInt *CI = C->getConstantIntValue();
8742 if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) {
8743 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8744 break;
8745 }
8746 }
8747 // FIXME gcc accepts some relocatable values here too, but only in certain
8748 // memory models; it's complicated.
8749 return;
8750 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008751 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008752 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008753 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008754 // Widen to 64 bits here to get it sign extended.
8755 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008756 break;
8757 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008758
Chris Lattnerdc43a882007-05-03 16:52:29 +00008759 // If we are in non-pic codegen mode, we allow the address of a global (with
8760 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008761 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008762 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008763
Chris Lattner49921962009-05-08 18:23:14 +00008764 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8765 while (1) {
8766 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8767 Offset += GA->getOffset();
8768 break;
8769 } else if (Op.getOpcode() == ISD::ADD) {
8770 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8771 Offset += C->getZExtValue();
8772 Op = Op.getOperand(0);
8773 continue;
8774 }
8775 } else if (Op.getOpcode() == ISD::SUB) {
8776 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8777 Offset += -C->getZExtValue();
8778 Op = Op.getOperand(0);
8779 continue;
8780 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008781 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008782
Chris Lattner49921962009-05-08 18:23:14 +00008783 // Otherwise, this isn't something we can handle, reject it.
8784 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008785 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008786 // If we require an extra load to get this address, as in PIC mode, we
8787 // can't accept it.
8788 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(),
8789 getTargetMachine(), false))
8790 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008791
Chris Lattner49921962009-05-08 18:23:14 +00008792 if (hasMemory)
8793 Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), Offset, DAG);
8794 else
8795 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
8796 Offset);
8797 Result = Op;
8798 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008799 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008800 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008801
Gabor Greifba36cb52008-08-28 21:40:38 +00008802 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008803 Ops.push_back(Result);
8804 return;
8805 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008806 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8807 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008808}
8809
Chris Lattner259e97c2006-01-31 19:43:35 +00008810std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008811getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008812 MVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008813 if (Constraint.size() == 1) {
8814 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00008815 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00008816 default: break; // Unknown constraint letter
Chris Lattner259e97c2006-01-31 19:43:35 +00008817 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
8818 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00008819 if (VT == MVT::i32)
8820 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
8821 else if (VT == MVT::i16)
8822 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
8823 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00008824 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00008825 else if (VT == MVT::i64)
8826 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
8827 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00008828 }
8829 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008830
Chris Lattner1efa40f2006-02-22 00:56:39 +00008831 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00008832}
Chris Lattnerf76d1802006-07-31 23:26:50 +00008833
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008834std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00008835X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00008836 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00008837 // First, see if this is a constraint that directly corresponds to an LLVM
8838 // register class.
8839 if (Constraint.size() == 1) {
8840 // GCC Constraint Letters
8841 switch (Constraint[0]) {
8842 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00008843 case 'r': // GENERAL_REGS
8844 case 'R': // LEGACY_REGS
8845 case 'l': // INDEX_REGS
Chris Lattner1fa71982008-10-17 18:15:05 +00008846 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00008847 return std::make_pair(0U, X86::GR8RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008848 if (VT == MVT::i16)
8849 return std::make_pair(0U, X86::GR16RegisterClass);
8850 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00008851 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00008852 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008853 case 'f': // FP Stack registers.
8854 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
8855 // value to the correct fpstack register class.
8856 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
8857 return std::make_pair(0U, X86::RFP32RegisterClass);
8858 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
8859 return std::make_pair(0U, X86::RFP64RegisterClass);
8860 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00008861 case 'y': // MMX_REGS if MMX allowed.
8862 if (!Subtarget->hasMMX()) break;
8863 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008864 case 'Y': // SSE_REGS if SSE2 allowed
8865 if (!Subtarget->hasSSE2()) break;
8866 // FALL THROUGH.
8867 case 'x': // SSE_REGS if SSE1 allowed
8868 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008869
8870 switch (VT.getSimpleVT()) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00008871 default: break;
8872 // Scalar SSE types.
8873 case MVT::f32:
8874 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00008875 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008876 case MVT::f64:
8877 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00008878 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00008879 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00008880 case MVT::v16i8:
8881 case MVT::v8i16:
8882 case MVT::v4i32:
8883 case MVT::v2i64:
8884 case MVT::v4f32:
8885 case MVT::v2f64:
8886 return std::make_pair(0U, X86::VR128RegisterClass);
8887 }
Chris Lattnerad043e82007-04-09 05:11:28 +00008888 break;
8889 }
8890 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008891
Chris Lattnerf76d1802006-07-31 23:26:50 +00008892 // Use the default implementation in TargetLowering to convert the register
8893 // constraint into a member of a register class.
8894 std::pair<unsigned, const TargetRegisterClass*> Res;
8895 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00008896
8897 // Not found as a standard register?
8898 if (Res.second == 0) {
8899 // GCC calls "st(0)" just plain "st".
8900 if (StringsEqualNoCase("{st}", Constraint)) {
8901 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00008902 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00008903 }
Dale Johannesen330169f2008-11-13 21:52:36 +00008904 // 'A' means EAX + EDX.
8905 if (Constraint == "A") {
8906 Res.first = X86::EAX;
8907 Res.second = X86::GRADRegisterClass;
8908 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00008909 return Res;
8910 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008911
Chris Lattnerf76d1802006-07-31 23:26:50 +00008912 // Otherwise, check to see if this is a register class of the wrong value
8913 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
8914 // turn into {ax},{dx}.
8915 if (Res.second->hasType(VT))
8916 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008917
Chris Lattnerf76d1802006-07-31 23:26:50 +00008918 // All of the single-register GCC register classes map their values onto
8919 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
8920 // really want an 8-bit or 32-bit register, map to the appropriate register
8921 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00008922 if (Res.second == X86::GR16RegisterClass) {
8923 if (VT == MVT::i8) {
8924 unsigned DestReg = 0;
8925 switch (Res.first) {
8926 default: break;
8927 case X86::AX: DestReg = X86::AL; break;
8928 case X86::DX: DestReg = X86::DL; break;
8929 case X86::CX: DestReg = X86::CL; break;
8930 case X86::BX: DestReg = X86::BL; break;
8931 }
8932 if (DestReg) {
8933 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008934 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008935 }
8936 } else if (VT == MVT::i32) {
8937 unsigned DestReg = 0;
8938 switch (Res.first) {
8939 default: break;
8940 case X86::AX: DestReg = X86::EAX; break;
8941 case X86::DX: DestReg = X86::EDX; break;
8942 case X86::CX: DestReg = X86::ECX; break;
8943 case X86::BX: DestReg = X86::EBX; break;
8944 case X86::SI: DestReg = X86::ESI; break;
8945 case X86::DI: DestReg = X86::EDI; break;
8946 case X86::BP: DestReg = X86::EBP; break;
8947 case X86::SP: DestReg = X86::ESP; break;
8948 }
8949 if (DestReg) {
8950 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008951 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008952 }
8953 } else if (VT == MVT::i64) {
8954 unsigned DestReg = 0;
8955 switch (Res.first) {
8956 default: break;
8957 case X86::AX: DestReg = X86::RAX; break;
8958 case X86::DX: DestReg = X86::RDX; break;
8959 case X86::CX: DestReg = X86::RCX; break;
8960 case X86::BX: DestReg = X86::RBX; break;
8961 case X86::SI: DestReg = X86::RSI; break;
8962 case X86::DI: DestReg = X86::RDI; break;
8963 case X86::BP: DestReg = X86::RBP; break;
8964 case X86::SP: DestReg = X86::RSP; break;
8965 }
8966 if (DestReg) {
8967 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00008968 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00008969 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00008970 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00008971 } else if (Res.second == X86::FR32RegisterClass ||
8972 Res.second == X86::FR64RegisterClass ||
8973 Res.second == X86::VR128RegisterClass) {
8974 // Handle references to XMM physical registers that got mapped into the
8975 // wrong class. This can happen with constraints like {xmm0} where the
8976 // target independent register mapper will just pick the first match it can
8977 // find, ignoring the required type.
8978 if (VT == MVT::f32)
8979 Res.second = X86::FR32RegisterClass;
8980 else if (VT == MVT::f64)
8981 Res.second = X86::FR64RegisterClass;
8982 else if (X86::VR128RegisterClass->hasType(VT))
8983 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00008984 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008985
Chris Lattnerf76d1802006-07-31 23:26:50 +00008986 return Res;
8987}
Mon P Wang0c397192008-10-30 08:01:45 +00008988
8989//===----------------------------------------------------------------------===//
8990// X86 Widen vector type
8991//===----------------------------------------------------------------------===//
8992
8993/// getWidenVectorType: given a vector type, returns the type to widen
8994/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
8995/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00008996/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00008997/// scalarizing vs using the wider vector type.
8998
Dan Gohmanc13cf132009-01-15 17:34:08 +00008999MVT X86TargetLowering::getWidenVectorType(MVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009000 assert(VT.isVector());
9001 if (isTypeLegal(VT))
9002 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009003
Mon P Wang0c397192008-10-30 08:01:45 +00009004 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9005 // type based on element type. This would speed up our search (though
9006 // it may not be worth it since the size of the list is relatively
9007 // small).
9008 MVT EltVT = VT.getVectorElementType();
9009 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009010
Mon P Wang0c397192008-10-30 08:01:45 +00009011 // On X86, it make sense to widen any vector wider than 1
9012 if (NElts <= 1)
9013 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009014
9015 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
Mon P Wang0c397192008-10-30 08:01:45 +00009016 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9017 MVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009018
9019 if (isTypeLegal(SVT) &&
9020 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009021 SVT.getVectorNumElements() > NElts)
9022 return SVT;
9023 }
9024 return MVT::Other;
9025}