Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 1 | //===--- ScheduleDAGSDNodes.cpp - Implement the ScheduleDAGSDNodes class --===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This implements the ScheduleDAG class, which is a base class used by |
| 11 | // scheduling implementation classes. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #define DEBUG_TYPE "pre-RA-sched" |
Evan Cheng | a8efe28 | 2010-03-14 19:56:39 +0000 | [diff] [blame] | 16 | #include "SDNodeDbgValue.h" |
Dan Gohman | 84fbac5 | 2009-02-06 17:22:58 +0000 | [diff] [blame] | 17 | #include "ScheduleDAGSDNodes.h" |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 18 | #include "InstrEmitter.h" |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/SelectionDAG.h" |
| 20 | #include "llvm/Target/TargetMachine.h" |
| 21 | #include "llvm/Target/TargetInstrInfo.h" |
Evan Cheng | 1cc3984 | 2010-05-20 23:26:43 +0000 | [diff] [blame] | 22 | #include "llvm/Target/TargetLowering.h" |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetRegisterInfo.h" |
David Goodwin | 7104616 | 2009-08-13 16:05:04 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetSubtarget.h" |
Evan Cheng | c589e03 | 2010-01-22 03:36:51 +0000 | [diff] [blame] | 25 | #include "llvm/ADT/DenseMap.h" |
| 26 | #include "llvm/ADT/SmallPtrSet.h" |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/SmallSet.h" |
Evan Cheng | c589e03 | 2010-01-22 03:36:51 +0000 | [diff] [blame] | 28 | #include "llvm/ADT/SmallVector.h" |
| 29 | #include "llvm/ADT/Statistic.h" |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 30 | #include "llvm/Support/Debug.h" |
| 31 | #include "llvm/Support/raw_ostream.h" |
| 32 | using namespace llvm; |
| 33 | |
Evan Cheng | c589e03 | 2010-01-22 03:36:51 +0000 | [diff] [blame] | 34 | STATISTIC(LoadsClustered, "Number of loads clustered together"); |
| 35 | |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 36 | ScheduleDAGSDNodes::ScheduleDAGSDNodes(MachineFunction &mf) |
| 37 | : ScheduleDAG(mf) { |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 38 | } |
| 39 | |
Dan Gohman | 47ac0f0 | 2009-02-11 04:27:20 +0000 | [diff] [blame] | 40 | /// Run - perform scheduling. |
| 41 | /// |
| 42 | void ScheduleDAGSDNodes::Run(SelectionDAG *dag, MachineBasicBlock *bb, |
| 43 | MachineBasicBlock::iterator insertPos) { |
| 44 | DAG = dag; |
| 45 | ScheduleDAG::Run(bb, insertPos); |
| 46 | } |
| 47 | |
Evan Cheng | 1cc3984 | 2010-05-20 23:26:43 +0000 | [diff] [blame] | 48 | /// NewSUnit - Creates a new SUnit and return a ptr to it. |
| 49 | /// |
| 50 | SUnit *ScheduleDAGSDNodes::NewSUnit(SDNode *N) { |
| 51 | #ifndef NDEBUG |
| 52 | const SUnit *Addr = 0; |
| 53 | if (!SUnits.empty()) |
| 54 | Addr = &SUnits[0]; |
| 55 | #endif |
| 56 | SUnits.push_back(SUnit(N, (unsigned)SUnits.size())); |
| 57 | assert((Addr == 0 || Addr == &SUnits[0]) && |
| 58 | "SUnits std::vector reallocated on the fly!"); |
| 59 | SUnits.back().OrigNode = &SUnits.back(); |
| 60 | SUnit *SU = &SUnits.back(); |
| 61 | const TargetLowering &TLI = DAG->getTargetLoweringInfo(); |
Evan Cheng | 046fa3f | 2010-05-28 23:26:21 +0000 | [diff] [blame] | 62 | if (N->isMachineOpcode() && |
| 63 | N->getMachineOpcode() == TargetOpcode::IMPLICIT_DEF) |
| 64 | SU->SchedulingPref = Sched::None; |
| 65 | else |
| 66 | SU->SchedulingPref = TLI.getSchedulingPreference(N); |
Evan Cheng | 1cc3984 | 2010-05-20 23:26:43 +0000 | [diff] [blame] | 67 | return SU; |
| 68 | } |
| 69 | |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 70 | SUnit *ScheduleDAGSDNodes::Clone(SUnit *Old) { |
| 71 | SUnit *SU = NewSUnit(Old->getNode()); |
| 72 | SU->OrigNode = Old->OrigNode; |
| 73 | SU->Latency = Old->Latency; |
| 74 | SU->isTwoAddress = Old->isTwoAddress; |
| 75 | SU->isCommutable = Old->isCommutable; |
| 76 | SU->hasPhysRegDefs = Old->hasPhysRegDefs; |
Dan Gohman | 3974667 | 2009-03-23 16:10:52 +0000 | [diff] [blame] | 77 | SU->hasPhysRegClobbers = Old->hasPhysRegClobbers; |
Evan Cheng | 1cc3984 | 2010-05-20 23:26:43 +0000 | [diff] [blame] | 78 | SU->SchedulingPref = Old->SchedulingPref; |
Evan Cheng | e57187c | 2009-01-16 20:57:18 +0000 | [diff] [blame] | 79 | Old->isCloned = true; |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 80 | return SU; |
| 81 | } |
| 82 | |
| 83 | /// CheckForPhysRegDependency - Check if the dependency between def and use of |
| 84 | /// a specified operand is a physical register dependency. If so, returns the |
Evan Cheng | c29a56d | 2009-01-12 03:19:55 +0000 | [diff] [blame] | 85 | /// register and the cost of copying the register. |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 86 | static void CheckForPhysRegDependency(SDNode *Def, SDNode *User, unsigned Op, |
| 87 | const TargetRegisterInfo *TRI, |
| 88 | const TargetInstrInfo *TII, |
Evan Cheng | c29a56d | 2009-01-12 03:19:55 +0000 | [diff] [blame] | 89 | unsigned &PhysReg, int &Cost) { |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 90 | if (Op != 2 || User->getOpcode() != ISD::CopyToReg) |
| 91 | return; |
| 92 | |
| 93 | unsigned Reg = cast<RegisterSDNode>(User->getOperand(1))->getReg(); |
| 94 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
| 95 | return; |
| 96 | |
| 97 | unsigned ResNo = User->getOperand(2).getResNo(); |
| 98 | if (Def->isMachineOpcode()) { |
| 99 | const TargetInstrDesc &II = TII->get(Def->getMachineOpcode()); |
| 100 | if (ResNo >= II.getNumDefs() && |
Evan Cheng | c29a56d | 2009-01-12 03:19:55 +0000 | [diff] [blame] | 101 | II.ImplicitDefs[ResNo - II.getNumDefs()] == Reg) { |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 102 | PhysReg = Reg; |
Evan Cheng | c29a56d | 2009-01-12 03:19:55 +0000 | [diff] [blame] | 103 | const TargetRegisterClass *RC = |
| 104 | TRI->getPhysicalRegisterRegClass(Reg, Def->getValueType(ResNo)); |
| 105 | Cost = RC->getCopyCost(); |
| 106 | } |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 107 | } |
| 108 | } |
| 109 | |
Evan Cheng | c589e03 | 2010-01-22 03:36:51 +0000 | [diff] [blame] | 110 | static void AddFlags(SDNode *N, SDValue Flag, bool AddFlag, |
| 111 | SelectionDAG *DAG) { |
| 112 | SmallVector<EVT, 4> VTs; |
| 113 | for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) |
| 114 | VTs.push_back(N->getValueType(i)); |
| 115 | if (AddFlag) |
| 116 | VTs.push_back(MVT::Flag); |
| 117 | SmallVector<SDValue, 4> Ops; |
| 118 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) |
| 119 | Ops.push_back(N->getOperand(i)); |
| 120 | if (Flag.getNode()) |
| 121 | Ops.push_back(Flag); |
| 122 | SDVTList VTList = DAG->getVTList(&VTs[0], VTs.size()); |
| 123 | DAG->MorphNodeTo(N, N->getOpcode(), VTList, &Ops[0], Ops.size()); |
| 124 | } |
| 125 | |
| 126 | /// ClusterNeighboringLoads - Force nearby loads together by "flagging" them. |
| 127 | /// This function finds loads of the same base and different offsets. If the |
| 128 | /// offsets are not far apart (target specific), it add MVT::Flag inputs and |
| 129 | /// outputs to ensure they are scheduled together and in order. This |
| 130 | /// optimization may benefit some targets by improving cache locality. |
Evan Cheng | 302ef83 | 2010-06-10 02:09:31 +0000 | [diff] [blame] | 131 | void ScheduleDAGSDNodes::ClusterNeighboringLoads(SDNode *Node) { |
| 132 | SDNode *Chain = 0; |
| 133 | unsigned NumOps = Node->getNumOperands(); |
| 134 | if (Node->getOperand(NumOps-1).getValueType() == MVT::Other) |
| 135 | Chain = Node->getOperand(NumOps-1).getNode(); |
| 136 | if (!Chain) |
| 137 | return; |
| 138 | |
| 139 | // Look for other loads of the same chain. Find loads that are loading from |
| 140 | // the same base pointer and different offsets. |
Evan Cheng | c589e03 | 2010-01-22 03:36:51 +0000 | [diff] [blame] | 141 | SmallPtrSet<SDNode*, 16> Visited; |
| 142 | SmallVector<int64_t, 4> Offsets; |
| 143 | DenseMap<long long, SDNode*> O2SMap; // Map from offset to SDNode. |
Evan Cheng | 302ef83 | 2010-06-10 02:09:31 +0000 | [diff] [blame] | 144 | bool Cluster = false; |
| 145 | SDNode *Base = Node; |
| 146 | int64_t BaseOffset; |
| 147 | for (SDNode::use_iterator I = Chain->use_begin(), E = Chain->use_end(); |
| 148 | I != E; ++I) { |
| 149 | SDNode *User = *I; |
| 150 | if (User == Node || !Visited.insert(User)) |
| 151 | continue; |
| 152 | int64_t Offset1, Offset2; |
| 153 | if (!TII->areLoadsFromSameBasePtr(Base, User, Offset1, Offset2) || |
| 154 | Offset1 == Offset2) |
| 155 | // FIXME: Should be ok if they addresses are identical. But earlier |
| 156 | // optimizations really should have eliminated one of the loads. |
| 157 | continue; |
| 158 | if (O2SMap.insert(std::make_pair(Offset1, Base)).second) |
| 159 | Offsets.push_back(Offset1); |
| 160 | O2SMap.insert(std::make_pair(Offset2, User)); |
| 161 | Offsets.push_back(Offset2); |
| 162 | if (Offset2 < Offset1) { |
| 163 | Base = User; |
| 164 | BaseOffset = Offset2; |
| 165 | } else { |
| 166 | BaseOffset = Offset1; |
| 167 | } |
| 168 | Cluster = true; |
| 169 | } |
| 170 | |
| 171 | if (!Cluster) |
| 172 | return; |
| 173 | |
| 174 | // Sort them in increasing order. |
| 175 | std::sort(Offsets.begin(), Offsets.end()); |
| 176 | |
| 177 | // Check if the loads are close enough. |
| 178 | SmallVector<SDNode*, 4> Loads; |
| 179 | unsigned NumLoads = 0; |
| 180 | int64_t BaseOff = Offsets[0]; |
| 181 | SDNode *BaseLoad = O2SMap[BaseOff]; |
| 182 | Loads.push_back(BaseLoad); |
| 183 | for (unsigned i = 1, e = Offsets.size(); i != e; ++i) { |
| 184 | int64_t Offset = Offsets[i]; |
| 185 | SDNode *Load = O2SMap[Offset]; |
| 186 | if (!TII->shouldScheduleLoadsNear(BaseLoad, Load, BaseOff, Offset,NumLoads)) |
| 187 | break; // Stop right here. Ignore loads that are further away. |
| 188 | Loads.push_back(Load); |
| 189 | ++NumLoads; |
| 190 | } |
| 191 | |
| 192 | if (NumLoads == 0) |
| 193 | return; |
| 194 | |
| 195 | // Cluster loads by adding MVT::Flag outputs and inputs. This also |
| 196 | // ensure they are scheduled in order of increasing addresses. |
| 197 | SDNode *Lead = Loads[0]; |
| 198 | AddFlags(Lead, SDValue(0,0), true, DAG); |
| 199 | SDValue InFlag = SDValue(Lead, Lead->getNumValues()-1); |
| 200 | for (unsigned i = 1, e = Loads.size(); i != e; ++i) { |
| 201 | bool OutFlag = i < e-1; |
| 202 | SDNode *Load = Loads[i]; |
| 203 | AddFlags(Load, InFlag, OutFlag, DAG); |
| 204 | if (OutFlag) |
| 205 | InFlag = SDValue(Load, Load->getNumValues()-1); |
| 206 | ++LoadsClustered; |
| 207 | } |
| 208 | } |
| 209 | |
| 210 | /// ClusterNodes - Cluster certain nodes which should be scheduled together. |
| 211 | /// |
| 212 | void ScheduleDAGSDNodes::ClusterNodes() { |
Evan Cheng | c589e03 | 2010-01-22 03:36:51 +0000 | [diff] [blame] | 213 | for (SelectionDAG::allnodes_iterator NI = DAG->allnodes_begin(), |
| 214 | E = DAG->allnodes_end(); NI != E; ++NI) { |
| 215 | SDNode *Node = &*NI; |
| 216 | if (!Node || !Node->isMachineOpcode()) |
| 217 | continue; |
| 218 | |
| 219 | unsigned Opc = Node->getMachineOpcode(); |
| 220 | const TargetInstrDesc &TID = TII->get(Opc); |
Evan Cheng | 302ef83 | 2010-06-10 02:09:31 +0000 | [diff] [blame] | 221 | if (TID.mayLoad()) |
| 222 | // Cluster loads from "near" addresses into combined SUnits. |
| 223 | ClusterNeighboringLoads(Node); |
Evan Cheng | c589e03 | 2010-01-22 03:36:51 +0000 | [diff] [blame] | 224 | } |
| 225 | } |
| 226 | |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 227 | void ScheduleDAGSDNodes::BuildSchedUnits() { |
Dan Gohman | e1dfc7d | 2008-12-23 17:24:50 +0000 | [diff] [blame] | 228 | // During scheduling, the NodeId field of SDNode is used to map SDNodes |
| 229 | // to their associated SUnits by holding SUnits table indices. A value |
| 230 | // of -1 means the SDNode does not yet have an associated SUnit. |
| 231 | unsigned NumNodes = 0; |
| 232 | for (SelectionDAG::allnodes_iterator NI = DAG->allnodes_begin(), |
| 233 | E = DAG->allnodes_end(); NI != E; ++NI) { |
| 234 | NI->setNodeId(-1); |
| 235 | ++NumNodes; |
| 236 | } |
| 237 | |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 238 | // Reserve entries in the vector for each of the SUnits we are creating. This |
| 239 | // ensure that reallocation of the vector won't happen, so SUnit*'s won't get |
| 240 | // invalidated. |
Dan Gohman | 89b64bd | 2008-12-17 04:30:46 +0000 | [diff] [blame] | 241 | // FIXME: Multiply by 2 because we may clone nodes during scheduling. |
| 242 | // This is a temporary workaround. |
Dan Gohman | e1dfc7d | 2008-12-23 17:24:50 +0000 | [diff] [blame] | 243 | SUnits.reserve(NumNodes * 2); |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 244 | |
Chris Lattner | 736a6ea | 2010-02-24 06:11:37 +0000 | [diff] [blame] | 245 | // Add all nodes in depth first order. |
| 246 | SmallVector<SDNode*, 64> Worklist; |
| 247 | SmallPtrSet<SDNode*, 64> Visited; |
| 248 | Worklist.push_back(DAG->getRoot().getNode()); |
| 249 | Visited.insert(DAG->getRoot().getNode()); |
| 250 | |
| 251 | while (!Worklist.empty()) { |
| 252 | SDNode *NI = Worklist.pop_back_val(); |
| 253 | |
| 254 | // Add all operands to the worklist unless they've already been added. |
| 255 | for (unsigned i = 0, e = NI->getNumOperands(); i != e; ++i) |
| 256 | if (Visited.insert(NI->getOperand(i).getNode())) |
| 257 | Worklist.push_back(NI->getOperand(i).getNode()); |
| 258 | |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 259 | if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate. |
| 260 | continue; |
| 261 | |
| 262 | // If this node has already been processed, stop now. |
| 263 | if (NI->getNodeId() != -1) continue; |
| 264 | |
| 265 | SUnit *NodeSUnit = NewSUnit(NI); |
| 266 | |
| 267 | // See if anything is flagged to this node, if so, add them to flagged |
| 268 | // nodes. Nodes can have at most one flag input and one flag output. Flags |
Dan Gohman | db95fa1 | 2009-03-20 20:42:23 +0000 | [diff] [blame] | 269 | // are required to be the last operand and result of a node. |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 270 | |
| 271 | // Scan up to find flagged preds. |
| 272 | SDNode *N = NI; |
Dan Gohman | db95fa1 | 2009-03-20 20:42:23 +0000 | [diff] [blame] | 273 | while (N->getNumOperands() && |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 274 | N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) { |
Dan Gohman | db95fa1 | 2009-03-20 20:42:23 +0000 | [diff] [blame] | 275 | N = N->getOperand(N->getNumOperands()-1).getNode(); |
| 276 | assert(N->getNodeId() == -1 && "Node already inserted!"); |
| 277 | N->setNodeId(NodeSUnit->NodeNum); |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 278 | } |
| 279 | |
| 280 | // Scan down to find any flagged succs. |
| 281 | N = NI; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 282 | while (N->getValueType(N->getNumValues()-1) == MVT::Flag) { |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 283 | SDValue FlagVal(N, N->getNumValues()-1); |
| 284 | |
| 285 | // There are either zero or one users of the Flag result. |
| 286 | bool HasFlagUse = false; |
| 287 | for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end(); |
| 288 | UI != E; ++UI) |
| 289 | if (FlagVal.isOperandOf(*UI)) { |
| 290 | HasFlagUse = true; |
| 291 | assert(N->getNodeId() == -1 && "Node already inserted!"); |
| 292 | N->setNodeId(NodeSUnit->NodeNum); |
| 293 | N = *UI; |
| 294 | break; |
| 295 | } |
| 296 | if (!HasFlagUse) break; |
| 297 | } |
| 298 | |
| 299 | // If there are flag operands involved, N is now the bottom-most node |
| 300 | // of the sequence of nodes that are flagged together. |
| 301 | // Update the SUnit. |
| 302 | NodeSUnit->setNode(N); |
| 303 | assert(N->getNodeId() == -1 && "Node already inserted!"); |
| 304 | N->setNodeId(NodeSUnit->NodeNum); |
| 305 | |
Dan Gohman | 787782f | 2008-11-21 01:44:51 +0000 | [diff] [blame] | 306 | // Assign the Latency field of NodeSUnit using target-provided information. |
Evan Cheng | e163168 | 2010-05-19 22:42:23 +0000 | [diff] [blame] | 307 | ComputeLatency(NodeSUnit); |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 308 | } |
Dan Gohman | c9a5b9e | 2008-12-23 18:36:58 +0000 | [diff] [blame] | 309 | } |
| 310 | |
| 311 | void ScheduleDAGSDNodes::AddSchedEdges() { |
David Goodwin | 7104616 | 2009-08-13 16:05:04 +0000 | [diff] [blame] | 312 | const TargetSubtarget &ST = TM.getSubtarget<TargetSubtarget>(); |
| 313 | |
David Goodwin | dc4bdcd | 2009-08-19 16:08:58 +0000 | [diff] [blame] | 314 | // Check to see if the scheduler cares about latencies. |
| 315 | bool UnitLatencies = ForceUnitLatencies(); |
| 316 | |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 317 | // Pass 2: add the preds, succs, etc. |
| 318 | for (unsigned su = 0, e = SUnits.size(); su != e; ++su) { |
| 319 | SUnit *SU = &SUnits[su]; |
| 320 | SDNode *MainNode = SU->getNode(); |
| 321 | |
| 322 | if (MainNode->isMachineOpcode()) { |
| 323 | unsigned Opc = MainNode->getMachineOpcode(); |
| 324 | const TargetInstrDesc &TID = TII->get(Opc); |
| 325 | for (unsigned i = 0; i != TID.getNumOperands(); ++i) { |
| 326 | if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) { |
| 327 | SU->isTwoAddress = true; |
| 328 | break; |
| 329 | } |
| 330 | } |
| 331 | if (TID.isCommutable()) |
| 332 | SU->isCommutable = true; |
| 333 | } |
| 334 | |
| 335 | // Find all predecessors and successors of the group. |
| 336 | for (SDNode *N = SU->getNode(); N; N = N->getFlaggedNode()) { |
| 337 | if (N->isMachineOpcode() && |
Dan Gohman | 3974667 | 2009-03-23 16:10:52 +0000 | [diff] [blame] | 338 | TII->get(N->getMachineOpcode()).getImplicitDefs()) { |
| 339 | SU->hasPhysRegClobbers = true; |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 340 | unsigned NumUsed = InstrEmitter::CountResults(N); |
Dan Gohman | 8cccf0e | 2009-03-23 17:39:36 +0000 | [diff] [blame] | 341 | while (NumUsed != 0 && !N->hasAnyUseOfValue(NumUsed - 1)) |
| 342 | --NumUsed; // Skip over unused values at the end. |
| 343 | if (NumUsed > TII->get(N->getMachineOpcode()).getNumDefs()) |
Dan Gohman | 3974667 | 2009-03-23 16:10:52 +0000 | [diff] [blame] | 344 | SU->hasPhysRegDefs = true; |
| 345 | } |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 346 | |
| 347 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 348 | SDNode *OpN = N->getOperand(i).getNode(); |
| 349 | if (isPassiveNode(OpN)) continue; // Not scheduled. |
| 350 | SUnit *OpSU = &SUnits[OpN->getNodeId()]; |
| 351 | assert(OpSU && "Node has no SUnit!"); |
| 352 | if (OpSU == SU) continue; // In the same group. |
| 353 | |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 354 | EVT OpVT = N->getOperand(i).getValueType(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 355 | assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!"); |
| 356 | bool isChain = OpVT == MVT::Other; |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 357 | |
| 358 | unsigned PhysReg = 0; |
Evan Cheng | c29a56d | 2009-01-12 03:19:55 +0000 | [diff] [blame] | 359 | int Cost = 1; |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 360 | // Determine if this is a physical register dependency. |
Evan Cheng | c29a56d | 2009-01-12 03:19:55 +0000 | [diff] [blame] | 361 | CheckForPhysRegDependency(OpN, N, i, TRI, TII, PhysReg, Cost); |
Dan Gohman | 54e4c36 | 2008-12-09 22:54:47 +0000 | [diff] [blame] | 362 | assert((PhysReg == 0 || !isChain) && |
| 363 | "Chain dependence via physreg data?"); |
Evan Cheng | c29a56d | 2009-01-12 03:19:55 +0000 | [diff] [blame] | 364 | // FIXME: See ScheduleDAGSDNodes::EmitCopyFromReg. For now, scheduler |
| 365 | // emits a copy from the physical register to a virtual register unless |
| 366 | // it requires a cross class copy (cost < 0). That means we are only |
| 367 | // treating "expensive to copy" register dependency as physical register |
| 368 | // dependency. This may change in the future though. |
| 369 | if (Cost >= 0) |
| 370 | PhysReg = 0; |
David Goodwin | 7104616 | 2009-08-13 16:05:04 +0000 | [diff] [blame] | 371 | |
Evan Cheng | 046fa3f | 2010-05-28 23:26:21 +0000 | [diff] [blame] | 372 | // If this is a ctrl dep, latency is 1. |
| 373 | unsigned OpLatency = isChain ? 1 : OpSU->Latency; |
| 374 | const SDep &dep = SDep(OpSU, isChain ? SDep::Order : SDep::Data, |
| 375 | OpLatency, PhysReg); |
David Goodwin | dc4bdcd | 2009-08-19 16:08:58 +0000 | [diff] [blame] | 376 | if (!isChain && !UnitLatencies) { |
Evan Cheng | 15a16de | 2010-05-20 06:13:19 +0000 | [diff] [blame] | 377 | ComputeOperandLatency(OpN, N, i, const_cast<SDep &>(dep)); |
Dan Gohman | 3fb150a | 2010-04-17 17:42:52 +0000 | [diff] [blame] | 378 | ST.adjustSchedDependency(OpSU, SU, const_cast<SDep &>(dep)); |
David Goodwin | dc4bdcd | 2009-08-19 16:08:58 +0000 | [diff] [blame] | 379 | } |
David Goodwin | 7104616 | 2009-08-13 16:05:04 +0000 | [diff] [blame] | 380 | |
| 381 | SU->addPred(dep); |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 382 | } |
| 383 | } |
| 384 | } |
| 385 | } |
| 386 | |
Dan Gohman | c9a5b9e | 2008-12-23 18:36:58 +0000 | [diff] [blame] | 387 | /// BuildSchedGraph - Build the SUnit graph from the selection dag that we |
| 388 | /// are input. This SUnit graph is similar to the SelectionDAG, but |
| 389 | /// excludes nodes that aren't interesting to scheduling, and represents |
| 390 | /// flagged together nodes with a single SUnit. |
Dan Gohman | 98976e4 | 2009-10-09 23:33:48 +0000 | [diff] [blame] | 391 | void ScheduleDAGSDNodes::BuildSchedGraph(AliasAnalysis *AA) { |
Evan Cheng | 302ef83 | 2010-06-10 02:09:31 +0000 | [diff] [blame] | 392 | // Cluster certain nodes which should be scheduled together. |
| 393 | ClusterNodes(); |
Dan Gohman | c9a5b9e | 2008-12-23 18:36:58 +0000 | [diff] [blame] | 394 | // Populate the SUnits array. |
| 395 | BuildSchedUnits(); |
| 396 | // Compute all the scheduling dependencies between nodes. |
| 397 | AddSchedEdges(); |
| 398 | } |
| 399 | |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 400 | void ScheduleDAGSDNodes::ComputeLatency(SUnit *SU) { |
Evan Cheng | e163168 | 2010-05-19 22:42:23 +0000 | [diff] [blame] | 401 | // Check to see if the scheduler cares about latencies. |
| 402 | if (ForceUnitLatencies()) { |
| 403 | SU->Latency = 1; |
| 404 | return; |
| 405 | } |
| 406 | |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 407 | const InstrItineraryData &InstrItins = TM.getInstrItineraryData(); |
Evan Cheng | 15a16de | 2010-05-20 06:13:19 +0000 | [diff] [blame] | 408 | if (InstrItins.isEmpty()) { |
| 409 | SU->Latency = 1; |
| 410 | return; |
| 411 | } |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 412 | |
| 413 | // Compute the latency for the node. We use the sum of the latencies for |
| 414 | // all nodes flagged together into this SUnit. |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 415 | SU->Latency = 0; |
Dan Gohman | c8c2827 | 2008-11-21 00:12:10 +0000 | [diff] [blame] | 416 | for (SDNode *N = SU->getNode(); N; N = N->getFlaggedNode()) |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 417 | if (N->isMachineOpcode()) { |
David Goodwin | dc4bdcd | 2009-08-19 16:08:58 +0000 | [diff] [blame] | 418 | SU->Latency += InstrItins. |
| 419 | getStageLatency(TII->get(N->getMachineOpcode()).getSchedClass()); |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 420 | } |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 421 | } |
| 422 | |
Evan Cheng | 15a16de | 2010-05-20 06:13:19 +0000 | [diff] [blame] | 423 | void ScheduleDAGSDNodes::ComputeOperandLatency(SDNode *Def, SDNode *Use, |
| 424 | unsigned OpIdx, SDep& dep) const{ |
| 425 | // Check to see if the scheduler cares about latencies. |
| 426 | if (ForceUnitLatencies()) |
| 427 | return; |
| 428 | |
| 429 | const InstrItineraryData &InstrItins = TM.getInstrItineraryData(); |
| 430 | if (InstrItins.isEmpty()) |
| 431 | return; |
| 432 | |
| 433 | if (dep.getKind() != SDep::Data) |
| 434 | return; |
| 435 | |
| 436 | unsigned DefIdx = Use->getOperand(OpIdx).getResNo(); |
Evan Cheng | 046fa3f | 2010-05-28 23:26:21 +0000 | [diff] [blame] | 437 | if (Def->isMachineOpcode()) { |
Evan Cheng | 15a16de | 2010-05-20 06:13:19 +0000 | [diff] [blame] | 438 | const TargetInstrDesc &II = TII->get(Def->getMachineOpcode()); |
| 439 | if (DefIdx >= II.getNumDefs()) |
| 440 | return; |
| 441 | int DefCycle = InstrItins.getOperandCycle(II.getSchedClass(), DefIdx); |
| 442 | if (DefCycle < 0) |
| 443 | return; |
Evan Cheng | 046fa3f | 2010-05-28 23:26:21 +0000 | [diff] [blame] | 444 | int UseCycle = 1; |
| 445 | if (Use->isMachineOpcode()) { |
| 446 | const unsigned UseClass = TII->get(Use->getMachineOpcode()).getSchedClass(); |
| 447 | UseCycle = InstrItins.getOperandCycle(UseClass, OpIdx); |
| 448 | } |
Evan Cheng | 15a16de | 2010-05-20 06:13:19 +0000 | [diff] [blame] | 449 | if (UseCycle >= 0) { |
| 450 | int Latency = DefCycle - UseCycle + 1; |
| 451 | if (Latency >= 0) |
| 452 | dep.setLatency(Latency); |
| 453 | } |
| 454 | } |
| 455 | } |
| 456 | |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 457 | void ScheduleDAGSDNodes::dumpNode(const SUnit *SU) const { |
Evan Cheng | c29a56d | 2009-01-12 03:19:55 +0000 | [diff] [blame] | 458 | if (!SU->getNode()) { |
David Greene | 84fa822 | 2010-01-05 01:25:11 +0000 | [diff] [blame] | 459 | dbgs() << "PHYS REG COPY\n"; |
Evan Cheng | c29a56d | 2009-01-12 03:19:55 +0000 | [diff] [blame] | 460 | return; |
| 461 | } |
| 462 | |
| 463 | SU->getNode()->dump(DAG); |
David Greene | 84fa822 | 2010-01-05 01:25:11 +0000 | [diff] [blame] | 464 | dbgs() << "\n"; |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 465 | SmallVector<SDNode *, 4> FlaggedNodes; |
| 466 | for (SDNode *N = SU->getNode()->getFlaggedNode(); N; N = N->getFlaggedNode()) |
| 467 | FlaggedNodes.push_back(N); |
| 468 | while (!FlaggedNodes.empty()) { |
David Greene | 84fa822 | 2010-01-05 01:25:11 +0000 | [diff] [blame] | 469 | dbgs() << " "; |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 470 | FlaggedNodes.back()->dump(DAG); |
David Greene | 84fa822 | 2010-01-05 01:25:11 +0000 | [diff] [blame] | 471 | dbgs() << "\n"; |
Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 472 | FlaggedNodes.pop_back(); |
| 473 | } |
| 474 | } |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 475 | |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 476 | namespace { |
| 477 | struct OrderSorter { |
| 478 | bool operator()(const std::pair<unsigned, MachineInstr*> &A, |
| 479 | const std::pair<unsigned, MachineInstr*> &B) { |
| 480 | return A.first < B.first; |
| 481 | } |
| 482 | }; |
| 483 | } |
| 484 | |
| 485 | // ProcessSourceNode - Process nodes with source order numbers. These are added |
| 486 | // to a vector which EmitSchedule use to determine how to insert dbg_value |
| 487 | // instructions in the right order. |
| 488 | static void ProcessSourceNode(SDNode *N, SelectionDAG *DAG, |
| 489 | InstrEmitter &Emitter, |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 490 | DenseMap<SDValue, unsigned> &VRBaseMap, |
| 491 | SmallVector<std::pair<unsigned, MachineInstr*>, 32> &Orders, |
| 492 | SmallSet<unsigned, 8> &Seen) { |
| 493 | unsigned Order = DAG->GetOrdering(N); |
| 494 | if (!Order || !Seen.insert(Order)) |
| 495 | return; |
| 496 | |
| 497 | MachineBasicBlock *BB = Emitter.getBlock(); |
| 498 | if (BB->empty() || BB->back().isPHI()) { |
| 499 | // Did not insert any instruction. |
| 500 | Orders.push_back(std::make_pair(Order, (MachineInstr*)0)); |
| 501 | return; |
| 502 | } |
| 503 | |
| 504 | Orders.push_back(std::make_pair(Order, &BB->back())); |
| 505 | if (!N->getHasDebugValue()) |
| 506 | return; |
| 507 | // Opportunistically insert immediate dbg_value uses, i.e. those with source |
| 508 | // order number right after the N. |
| 509 | MachineBasicBlock::iterator InsertPos = Emitter.getInsertPos(); |
| 510 | SmallVector<SDDbgValue*,2> &DVs = DAG->GetDbgValues(N); |
| 511 | for (unsigned i = 0, e = DVs.size(); i != e; ++i) { |
| 512 | if (DVs[i]->isInvalidated()) |
| 513 | continue; |
| 514 | unsigned DVOrder = DVs[i]->getOrder(); |
| 515 | if (DVOrder == ++Order) { |
Dan Gohman | 891ff8f | 2010-04-30 19:35:33 +0000 | [diff] [blame] | 516 | MachineInstr *DbgMI = Emitter.EmitDbgValue(DVs[i], VRBaseMap); |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 517 | if (DbgMI) { |
| 518 | Orders.push_back(std::make_pair(DVOrder, DbgMI)); |
| 519 | BB->insert(InsertPos, DbgMI); |
| 520 | } |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 521 | DVs[i]->setIsInvalidated(); |
| 522 | } |
| 523 | } |
| 524 | } |
| 525 | |
| 526 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 527 | /// EmitSchedule - Emit the machine code in scheduled order. |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 528 | MachineBasicBlock *ScheduleDAGSDNodes::EmitSchedule() { |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 529 | InstrEmitter Emitter(BB, InsertPos); |
| 530 | DenseMap<SDValue, unsigned> VRBaseMap; |
| 531 | DenseMap<SUnit*, unsigned> CopyVRBaseMap; |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 532 | SmallVector<std::pair<unsigned, MachineInstr*>, 32> Orders; |
| 533 | SmallSet<unsigned, 8> Seen; |
| 534 | bool HasDbg = DAG->hasDebugValues(); |
Dale Johannesen | bfdf7f3 | 2010-03-10 22:13:47 +0000 | [diff] [blame] | 535 | |
Dale Johannesen | fdb42fa | 2010-04-26 20:06:49 +0000 | [diff] [blame] | 536 | // If this is the first BB, emit byval parameter dbg_value's. |
| 537 | if (HasDbg && BB->getParent()->begin() == MachineFunction::iterator(BB)) { |
| 538 | SDDbgInfo::DbgIterator PDI = DAG->ByvalParmDbgBegin(); |
| 539 | SDDbgInfo::DbgIterator PDE = DAG->ByvalParmDbgEnd(); |
| 540 | for (; PDI != PDE; ++PDI) { |
Dan Gohman | 891ff8f | 2010-04-30 19:35:33 +0000 | [diff] [blame] | 541 | MachineInstr *DbgMI= Emitter.EmitDbgValue(*PDI, VRBaseMap); |
Dale Johannesen | fdb42fa | 2010-04-26 20:06:49 +0000 | [diff] [blame] | 542 | if (DbgMI) |
| 543 | BB->insert(BB->end(), DbgMI); |
| 544 | } |
| 545 | } |
| 546 | |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 547 | for (unsigned i = 0, e = Sequence.size(); i != e; i++) { |
| 548 | SUnit *SU = Sequence[i]; |
| 549 | if (!SU) { |
| 550 | // Null SUnit* is a noop. |
| 551 | EmitNoop(); |
| 552 | continue; |
| 553 | } |
| 554 | |
| 555 | // For pre-regalloc scheduling, create instructions corresponding to the |
| 556 | // SDNode and any flagged SDNodes and append them to the block. |
| 557 | if (!SU->getNode()) { |
| 558 | // Emit a copy. |
| 559 | EmitPhysRegCopy(SU, CopyVRBaseMap); |
| 560 | continue; |
| 561 | } |
| 562 | |
| 563 | SmallVector<SDNode *, 4> FlaggedNodes; |
| 564 | for (SDNode *N = SU->getNode()->getFlaggedNode(); N; |
| 565 | N = N->getFlaggedNode()) |
| 566 | FlaggedNodes.push_back(N); |
| 567 | while (!FlaggedNodes.empty()) { |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 568 | SDNode *N = FlaggedNodes.back(); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 569 | Emitter.EmitNode(FlaggedNodes.back(), SU->OrigNode != SU, SU->isCloned, |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 570 | VRBaseMap); |
Dale Johannesen | fdb42fa | 2010-04-26 20:06:49 +0000 | [diff] [blame] | 571 | // Remember the source order of the inserted instruction. |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 572 | if (HasDbg) |
Dan Gohman | 891ff8f | 2010-04-30 19:35:33 +0000 | [diff] [blame] | 573 | ProcessSourceNode(N, DAG, Emitter, VRBaseMap, Orders, Seen); |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 574 | FlaggedNodes.pop_back(); |
| 575 | } |
| 576 | Emitter.EmitNode(SU->getNode(), SU->OrigNode != SU, SU->isCloned, |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 577 | VRBaseMap); |
Dale Johannesen | fdb42fa | 2010-04-26 20:06:49 +0000 | [diff] [blame] | 578 | // Remember the source order of the inserted instruction. |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 579 | if (HasDbg) |
Dan Gohman | 891ff8f | 2010-04-30 19:35:33 +0000 | [diff] [blame] | 580 | ProcessSourceNode(SU->getNode(), DAG, Emitter, VRBaseMap, Orders, |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 581 | Seen); |
| 582 | } |
| 583 | |
Dale Johannesen | fdb42fa | 2010-04-26 20:06:49 +0000 | [diff] [blame] | 584 | // Insert all the dbg_values which have not already been inserted in source |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 585 | // order sequence. |
| 586 | if (HasDbg) { |
| 587 | MachineBasicBlock::iterator BBBegin = BB->empty() ? BB->end() : BB->begin(); |
| 588 | while (BBBegin != BB->end() && BBBegin->isPHI()) |
| 589 | ++BBBegin; |
| 590 | |
| 591 | // Sort the source order instructions and use the order to insert debug |
| 592 | // values. |
| 593 | std::sort(Orders.begin(), Orders.end(), OrderSorter()); |
| 594 | |
| 595 | SDDbgInfo::DbgIterator DI = DAG->DbgBegin(); |
| 596 | SDDbgInfo::DbgIterator DE = DAG->DbgEnd(); |
| 597 | // Now emit the rest according to source order. |
| 598 | unsigned LastOrder = 0; |
| 599 | MachineInstr *LastMI = 0; |
| 600 | for (unsigned i = 0, e = Orders.size(); i != e && DI != DE; ++i) { |
| 601 | unsigned Order = Orders[i].first; |
| 602 | MachineInstr *MI = Orders[i].second; |
| 603 | // Insert all SDDbgValue's whose order(s) are before "Order". |
| 604 | if (!MI) |
| 605 | continue; |
| 606 | MachineBasicBlock *MIBB = MI->getParent(); |
Evan Cheng | 4ec9bd9 | 2010-03-25 07:16:57 +0000 | [diff] [blame] | 607 | #ifndef NDEBUG |
| 608 | unsigned LastDIOrder = 0; |
| 609 | #endif |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 610 | for (; DI != DE && |
| 611 | (*DI)->getOrder() >= LastOrder && (*DI)->getOrder() < Order; ++DI) { |
Evan Cheng | 4ec9bd9 | 2010-03-25 07:16:57 +0000 | [diff] [blame] | 612 | #ifndef NDEBUG |
| 613 | assert((*DI)->getOrder() >= LastDIOrder && |
| 614 | "SDDbgValue nodes must be in source order!"); |
| 615 | LastDIOrder = (*DI)->getOrder(); |
| 616 | #endif |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 617 | if ((*DI)->isInvalidated()) |
| 618 | continue; |
Dan Gohman | 891ff8f | 2010-04-30 19:35:33 +0000 | [diff] [blame] | 619 | MachineInstr *DbgMI = Emitter.EmitDbgValue(*DI, VRBaseMap); |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 620 | if (DbgMI) { |
| 621 | if (!LastOrder) |
| 622 | // Insert to start of the BB (after PHIs). |
| 623 | BB->insert(BBBegin, DbgMI); |
| 624 | else { |
| 625 | MachineBasicBlock::iterator Pos = MI; |
| 626 | MIBB->insert(llvm::next(Pos), DbgMI); |
| 627 | } |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 628 | } |
Dale Johannesen | bfdf7f3 | 2010-03-10 22:13:47 +0000 | [diff] [blame] | 629 | } |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 630 | LastOrder = Order; |
| 631 | LastMI = MI; |
| 632 | } |
| 633 | // Add trailing DbgValue's before the terminator. FIXME: May want to add |
| 634 | // some of them before one or more conditional branches? |
| 635 | while (DI != DE) { |
| 636 | MachineBasicBlock *InsertBB = Emitter.getBlock(); |
| 637 | MachineBasicBlock::iterator Pos= Emitter.getBlock()->getFirstTerminator(); |
| 638 | if (!(*DI)->isInvalidated()) { |
Dan Gohman | 891ff8f | 2010-04-30 19:35:33 +0000 | [diff] [blame] | 639 | MachineInstr *DbgMI= Emitter.EmitDbgValue(*DI, VRBaseMap); |
Evan Cheng | 962021b | 2010-04-26 07:38:55 +0000 | [diff] [blame] | 640 | if (DbgMI) |
| 641 | InsertBB->insert(Pos, DbgMI); |
Evan Cheng | bfcb305 | 2010-03-25 01:38:16 +0000 | [diff] [blame] | 642 | } |
| 643 | ++DI; |
| 644 | } |
Dan Gohman | bcea859 | 2009-10-10 01:32:21 +0000 | [diff] [blame] | 645 | } |
| 646 | |
| 647 | BB = Emitter.getBlock(); |
| 648 | InsertPos = Emitter.getInsertPos(); |
| 649 | return BB; |
| 650 | } |