blob: a6579c6466efc50cb1f0d8f358ae56c482b44137 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Chris Lattnerf0144122009-07-28 03:13:23 +000038const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
39 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000040 case MipsISD::JmpLink: return "MipsISD::JmpLink";
41 case MipsISD::Hi: return "MipsISD::Hi";
42 case MipsISD::Lo: return "MipsISD::Lo";
43 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000044 case MipsISD::TlsGd: return "MipsISD::TlsGd";
45 case MipsISD::TprelHi: return "MipsISD::TprelHi";
46 case MipsISD::TprelLo: return "MipsISD::TprelLo";
47 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000048 case MipsISD::Ret: return "MipsISD::Ret";
49 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
50 case MipsISD::FPCmp: return "MipsISD::FPCmp";
51 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
52 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
53 case MipsISD::FPRound: return "MipsISD::FPRound";
54 case MipsISD::MAdd: return "MipsISD::MAdd";
55 case MipsISD::MAddu: return "MipsISD::MAddu";
56 case MipsISD::MSub: return "MipsISD::MSub";
57 case MipsISD::MSubu: return "MipsISD::MSubu";
58 case MipsISD::DivRem: return "MipsISD::DivRem";
59 case MipsISD::DivRemU: return "MipsISD::DivRemU";
60 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
61 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanaka342837d2011-05-28 01:07:07 +000062 case MipsISD::WrapperPIC: return "MipsISD::WrapperPIC";
Akira Hatanaka21afc632011-06-21 00:40:49 +000063 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanaka0f843822011-06-07 18:58:42 +000064 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000065 }
66}
67
68MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000069MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000070 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000071 Subtarget = &TM.getSubtarget<MipsSubtarget>();
72
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000073 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000074 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000075 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
77 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000078 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
79 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000080
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000082 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000083 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000084 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000085
Wesley Peckbf17cfa2010-11-23 03:31:01 +000086 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000087 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
88 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000090
Eli Friedman6055a6a2009-07-17 04:07:24 +000091 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
93 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000094
Wesley Peckbf17cfa2010-11-23 03:31:01 +000095 // Used by legalize types to correctly generate the setcc result.
96 // Without this, every float setcc comes with a AND/OR with the result,
97 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000098 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000099 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000100
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000101 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000102 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000103 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
105 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
106 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
107 setOperationAction(ISD::SELECT, MVT::f32, Custom);
108 setOperationAction(ISD::SELECT, MVT::f64, Custom);
109 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
111 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000112 setOperationAction(ISD::VASTART, MVT::Other, Custom);
113
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000114 setOperationAction(ISD::SDIV, MVT::i32, Expand);
115 setOperationAction(ISD::SREM, MVT::i32, Expand);
116 setOperationAction(ISD::UDIV, MVT::i32, Expand);
117 setOperationAction(ISD::UREM, MVT::i32, Expand);
118
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000119 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
121 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
122 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
123 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
124 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
125 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
126 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
127 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
128 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000129
130 if (!Subtarget->isMips32r2())
131 setOperationAction(ISD::ROTR, MVT::i32, Expand);
132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
134 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
135 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000136 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
137 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000139 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000141 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
143 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000144 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FLOG, MVT::f32, Expand);
146 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
147 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
148 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000149 setOperationAction(ISD::FMA, MVT::f32, Expand);
150 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000151
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000152 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
153 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000154
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000155 setOperationAction(ISD::VAARG, MVT::Other, Expand);
156 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
157 setOperationAction(ISD::VAEND, MVT::Other, Expand);
158
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000159 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
161 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
162 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000163
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000164 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000166
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000167 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000170 }
171
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000172 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000174
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000175 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000177
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000178 setTargetDAGCombine(ISD::ADDE);
179 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000180 setTargetDAGCombine(ISD::SDIVREM);
181 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000182 setTargetDAGCombine(ISD::SETCC);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000183
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000184 setMinFunctionAlignment(2);
185
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000186 setStackPointerRegisterToSaveRestore(Mips::SP);
187 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000188
189 setExceptionPointerRegister(Mips::A0);
190 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000191}
192
Owen Anderson825b72b2009-08-11 20:47:22 +0000193MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
194 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000195}
196
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000197// SelectMadd -
198// Transforms a subgraph in CurDAG if the following pattern is found:
199// (addc multLo, Lo0), (adde multHi, Hi0),
200// where,
201// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000202// Lo0: initial value of Lo register
203// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000204// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000205static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000206 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000207 // for the matching to be successful.
208 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
209
210 if (ADDCNode->getOpcode() != ISD::ADDC)
211 return false;
212
213 SDValue MultHi = ADDENode->getOperand(0);
214 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000215 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000216 unsigned MultOpc = MultHi.getOpcode();
217
218 // MultHi and MultLo must be generated by the same node,
219 if (MultLo.getNode() != MultNode)
220 return false;
221
222 // and it must be a multiplication.
223 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
224 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000225
226 // MultLo amd MultHi must be the first and second output of MultNode
227 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000228 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
229 return false;
230
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000231 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000232 // of the values of MultNode, in which case MultNode will be removed in later
233 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000234 // If there exist users other than ADDENode or ADDCNode, this function returns
235 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000236 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000237 // produced.
238 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
239 return false;
240
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000241 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000242 DebugLoc dl = ADDENode->getDebugLoc();
243
244 // create MipsMAdd(u) node
245 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000246
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000247 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
248 MVT::Glue,
249 MultNode->getOperand(0),// Factor 0
250 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000251 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000252 ADDENode->getOperand(1));// Hi0
253
254 // create CopyFromReg nodes
255 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
256 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000257 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000258 Mips::HI, MVT::i32,
259 CopyFromLo.getValue(2));
260
261 // replace uses of adde and addc here
262 if (!SDValue(ADDCNode, 0).use_empty())
263 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
264
265 if (!SDValue(ADDENode, 0).use_empty())
266 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
267
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000268 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000269}
270
271// SelectMsub -
272// Transforms a subgraph in CurDAG if the following pattern is found:
273// (addc Lo0, multLo), (sube Hi0, multHi),
274// where,
275// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000276// Lo0: initial value of Lo register
277// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000278// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000280 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000281 // for the matching to be successful.
282 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
283
284 if (SUBCNode->getOpcode() != ISD::SUBC)
285 return false;
286
287 SDValue MultHi = SUBENode->getOperand(1);
288 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000289 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000290 unsigned MultOpc = MultHi.getOpcode();
291
292 // MultHi and MultLo must be generated by the same node,
293 if (MultLo.getNode() != MultNode)
294 return false;
295
296 // and it must be a multiplication.
297 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
298 return false;
299
300 // MultLo amd MultHi must be the first and second output of MultNode
301 // respectively.
302 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
303 return false;
304
305 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
306 // of the values of MultNode, in which case MultNode will be removed in later
307 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000308 // If there exist users other than SUBENode or SUBCNode, this function returns
309 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000310 // instruction node rather than a pair of MULT and MSUB instructions being
311 // produced.
312 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
313 return false;
314
315 SDValue Chain = CurDAG->getEntryNode();
316 DebugLoc dl = SUBENode->getDebugLoc();
317
318 // create MipsSub(u) node
319 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
320
321 SDValue MSub = CurDAG->getNode(MultOpc, dl,
322 MVT::Glue,
323 MultNode->getOperand(0),// Factor 0
324 MultNode->getOperand(1),// Factor 1
325 SUBCNode->getOperand(0),// Lo0
326 SUBENode->getOperand(0));// Hi0
327
328 // create CopyFromReg nodes
329 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
330 MSub);
331 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
332 Mips::HI, MVT::i32,
333 CopyFromLo.getValue(2));
334
335 // replace uses of sube and subc here
336 if (!SDValue(SUBCNode, 0).use_empty())
337 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
338
339 if (!SDValue(SUBENode, 0).use_empty())
340 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
341
342 return true;
343}
344
345static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
346 TargetLowering::DAGCombinerInfo &DCI,
347 const MipsSubtarget* Subtarget) {
348 if (DCI.isBeforeLegalize())
349 return SDValue();
350
351 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
352 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000353
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000354 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000355}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000356
357static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
358 TargetLowering::DAGCombinerInfo &DCI,
359 const MipsSubtarget* Subtarget) {
360 if (DCI.isBeforeLegalize())
361 return SDValue();
362
363 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
364 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000365
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000366 return SDValue();
367}
368
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000369static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
370 TargetLowering::DAGCombinerInfo &DCI,
371 const MipsSubtarget* Subtarget) {
372 if (DCI.isBeforeLegalizeOps())
373 return SDValue();
374
375 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
376 MipsISD::DivRemU;
377 DebugLoc dl = N->getDebugLoc();
378
379 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
380 N->getOperand(0), N->getOperand(1));
381 SDValue InChain = DAG.getEntryNode();
382 SDValue InGlue = DivRem;
383
384 // insert MFLO
385 if (N->hasAnyUseOfValue(0)) {
386 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
387 InGlue);
388 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
389 InChain = CopyFromLo.getValue(1);
390 InGlue = CopyFromLo.getValue(2);
391 }
392
393 // insert MFHI
394 if (N->hasAnyUseOfValue(1)) {
395 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000396 Mips::HI, MVT::i32, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000397 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
398 }
399
400 return SDValue();
401}
402
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000403static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
404 switch (CC) {
405 default: llvm_unreachable("Unknown fp condition code!");
406 case ISD::SETEQ:
407 case ISD::SETOEQ: return Mips::FCOND_OEQ;
408 case ISD::SETUNE: return Mips::FCOND_UNE;
409 case ISD::SETLT:
410 case ISD::SETOLT: return Mips::FCOND_OLT;
411 case ISD::SETGT:
412 case ISD::SETOGT: return Mips::FCOND_OGT;
413 case ISD::SETLE:
414 case ISD::SETOLE: return Mips::FCOND_OLE;
415 case ISD::SETGE:
416 case ISD::SETOGE: return Mips::FCOND_OGE;
417 case ISD::SETULT: return Mips::FCOND_ULT;
418 case ISD::SETULE: return Mips::FCOND_ULE;
419 case ISD::SETUGT: return Mips::FCOND_UGT;
420 case ISD::SETUGE: return Mips::FCOND_UGE;
421 case ISD::SETUO: return Mips::FCOND_UN;
422 case ISD::SETO: return Mips::FCOND_OR;
423 case ISD::SETNE:
424 case ISD::SETONE: return Mips::FCOND_ONE;
425 case ISD::SETUEQ: return Mips::FCOND_UEQ;
426 }
427}
428
429
430// Returns true if condition code has to be inverted.
431static bool InvertFPCondCode(Mips::CondCode CC) {
432 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
433 return false;
434
435 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
436 return true;
437
438 assert(false && "Illegal Condition Code");
439 return false;
440}
441
442// Creates and returns an FPCmp node from a setcc node.
443// Returns Op if setcc is not a floating point comparison.
444static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
445 // must be a SETCC node
446 if (Op.getOpcode() != ISD::SETCC)
447 return Op;
448
449 SDValue LHS = Op.getOperand(0);
450
451 if (!LHS.getValueType().isFloatingPoint())
452 return Op;
453
454 SDValue RHS = Op.getOperand(1);
455 DebugLoc dl = Op.getDebugLoc();
456
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000457 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
458 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000459 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
460
461 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
462 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
463}
464
465// Creates and returns a CMovFPT/F node.
466static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
467 SDValue False, DebugLoc DL) {
468 bool invert = InvertFPCondCode((Mips::CondCode)
469 cast<ConstantSDNode>(Cond.getOperand(2))
470 ->getSExtValue());
471
472 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
473 True.getValueType(), True, False, Cond);
474}
475
476static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
477 TargetLowering::DAGCombinerInfo &DCI,
478 const MipsSubtarget* Subtarget) {
479 if (DCI.isBeforeLegalizeOps())
480 return SDValue();
481
482 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
483
484 if (Cond.getOpcode() != MipsISD::FPCmp)
485 return SDValue();
486
487 SDValue True = DAG.getConstant(1, MVT::i32);
488 SDValue False = DAG.getConstant(0, MVT::i32);
489
490 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
491}
492
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000493SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000494 const {
495 SelectionDAG &DAG = DCI.DAG;
496 unsigned opc = N->getOpcode();
497
498 switch (opc) {
499 default: break;
500 case ISD::ADDE:
501 return PerformADDECombine(N, DAG, DCI, Subtarget);
502 case ISD::SUBE:
503 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000504 case ISD::SDIVREM:
505 case ISD::UDIVREM:
506 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000507 case ISD::SETCC:
508 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000509 }
510
511 return SDValue();
512}
513
Dan Gohman475871a2008-07-27 21:46:04 +0000514SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000515LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000516{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000517 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000518 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000519 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000520 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
521 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000522 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000523 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000524 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
525 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000526 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000527 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000528 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000529 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000530 }
Dan Gohman475871a2008-07-27 21:46:04 +0000531 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000532}
533
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000534//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000535// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000536//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000537
538// AddLiveIn - This helper function adds the specified physical register to the
539// MachineFunction as a live in value. It also creates a corresponding
540// virtual register for it.
541static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000542AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000543{
544 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000545 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
546 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000547 return VReg;
548}
549
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000550// Get fp branch code (not opcode) from condition code.
551static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
552 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
553 return Mips::BRANCH_T;
554
555 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
556 return Mips::BRANCH_F;
557
558 return Mips::BRANCH_INVALID;
559}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000560
Akira Hatanaka14487d42011-06-07 19:28:39 +0000561static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
562 DebugLoc dl,
563 const MipsSubtarget* Subtarget,
564 const TargetInstrInfo *TII,
565 bool isFPCmp, unsigned Opc) {
566 // There is no need to expand CMov instructions if target has
567 // conditional moves.
568 if (Subtarget->hasCondMov())
569 return BB;
570
571 // To "insert" a SELECT_CC instruction, we actually have to insert the
572 // diamond control-flow pattern. The incoming instruction knows the
573 // destination vreg to set, the condition code register to branch on, the
574 // true/false values to select between, and a branch opcode to use.
575 const BasicBlock *LLVM_BB = BB->getBasicBlock();
576 MachineFunction::iterator It = BB;
577 ++It;
578
579 // thisMBB:
580 // ...
581 // TrueVal = ...
582 // setcc r1, r2, r3
583 // bNE r1, r0, copy1MBB
584 // fallthrough --> copy0MBB
585 MachineBasicBlock *thisMBB = BB;
586 MachineFunction *F = BB->getParent();
587 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
588 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
589 F->insert(It, copy0MBB);
590 F->insert(It, sinkMBB);
591
592 // Transfer the remainder of BB and its successor edges to sinkMBB.
593 sinkMBB->splice(sinkMBB->begin(), BB,
594 llvm::next(MachineBasicBlock::iterator(MI)),
595 BB->end());
596 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
597
598 // Next, add the true and fallthrough blocks as its successors.
599 BB->addSuccessor(copy0MBB);
600 BB->addSuccessor(sinkMBB);
601
602 // Emit the right instruction according to the type of the operands compared
603 if (isFPCmp)
604 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
605 else
606 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
607 .addReg(Mips::ZERO).addMBB(sinkMBB);
608
609 // copy0MBB:
610 // %FalseValue = ...
611 // # fallthrough to sinkMBB
612 BB = copy0MBB;
613
614 // Update machine-CFG edges
615 BB->addSuccessor(sinkMBB);
616
617 // sinkMBB:
618 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
619 // ...
620 BB = sinkMBB;
621
622 if (isFPCmp)
623 BuildMI(*BB, BB->begin(), dl,
624 TII->get(Mips::PHI), MI->getOperand(0).getReg())
625 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
626 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
627 else
628 BuildMI(*BB, BB->begin(), dl,
629 TII->get(Mips::PHI), MI->getOperand(0).getReg())
630 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
631 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
632
633 MI->eraseFromParent(); // The pseudo instruction is gone now.
634 return BB;
635}
636
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000637MachineBasicBlock *
638MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000639 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000640 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen94817572009-02-13 02:34:39 +0000641 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000642
643 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000644 default:
645 assert(false && "Unexpected instr type to insert");
646 return NULL;
647 case Mips::MOVT:
648 case Mips::MOVT_S:
649 case Mips::MOVT_D:
650 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1F);
651 case Mips::MOVF:
652 case Mips::MOVF_S:
653 case Mips::MOVF_D:
654 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1T);
655 case Mips::MOVZ_I:
656 case Mips::MOVZ_S:
657 case Mips::MOVZ_D:
658 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BNE);
659 case Mips::MOVN_I:
660 case Mips::MOVN_S:
661 case Mips::MOVN_D:
662 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BEQ);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000663
664 case Mips::ATOMIC_LOAD_ADD_I8:
665 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
666 case Mips::ATOMIC_LOAD_ADD_I16:
667 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
668 case Mips::ATOMIC_LOAD_ADD_I32:
669 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
670
671 case Mips::ATOMIC_LOAD_AND_I8:
672 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
673 case Mips::ATOMIC_LOAD_AND_I16:
674 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
675 case Mips::ATOMIC_LOAD_AND_I32:
676 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
677
678 case Mips::ATOMIC_LOAD_OR_I8:
679 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
680 case Mips::ATOMIC_LOAD_OR_I16:
681 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
682 case Mips::ATOMIC_LOAD_OR_I32:
683 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
684
685 case Mips::ATOMIC_LOAD_XOR_I8:
686 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
687 case Mips::ATOMIC_LOAD_XOR_I16:
688 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
689 case Mips::ATOMIC_LOAD_XOR_I32:
690 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
691
692 case Mips::ATOMIC_LOAD_NAND_I8:
693 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
694 case Mips::ATOMIC_LOAD_NAND_I16:
695 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
696 case Mips::ATOMIC_LOAD_NAND_I32:
697 return EmitAtomicBinary(MI, BB, 4, 0, true);
698
699 case Mips::ATOMIC_LOAD_SUB_I8:
700 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
701 case Mips::ATOMIC_LOAD_SUB_I16:
702 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
703 case Mips::ATOMIC_LOAD_SUB_I32:
704 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
705
706 case Mips::ATOMIC_SWAP_I8:
707 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
708 case Mips::ATOMIC_SWAP_I16:
709 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
710 case Mips::ATOMIC_SWAP_I32:
711 return EmitAtomicBinary(MI, BB, 4, 0);
712
713 case Mips::ATOMIC_CMP_SWAP_I8:
714 return EmitAtomicCmpSwapPartword(MI, BB, 1);
715 case Mips::ATOMIC_CMP_SWAP_I16:
716 return EmitAtomicCmpSwapPartword(MI, BB, 2);
717 case Mips::ATOMIC_CMP_SWAP_I32:
718 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000719 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000720}
721
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000722// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
723// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
724MachineBasicBlock *
725MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000726 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000727 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000728 assert(Size == 4 && "Unsupported size for EmitAtomicBinary.");
729
730 MachineFunction *MF = BB->getParent();
731 MachineRegisterInfo &RegInfo = MF->getRegInfo();
732 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
733 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
734 DebugLoc dl = MI->getDebugLoc();
735
Akira Hatanaka4061da12011-07-19 20:11:17 +0000736 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000737 unsigned Ptr = MI->getOperand(1).getReg();
738 unsigned Incr = MI->getOperand(2).getReg();
739
Akira Hatanaka4061da12011-07-19 20:11:17 +0000740 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
741 unsigned AndRes = RegInfo.createVirtualRegister(RC);
742 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000743
744 // insert new blocks after the current block
745 const BasicBlock *LLVM_BB = BB->getBasicBlock();
746 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
747 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
748 MachineFunction::iterator It = BB;
749 ++It;
750 MF->insert(It, loopMBB);
751 MF->insert(It, exitMBB);
752
753 // Transfer the remainder of BB and its successor edges to exitMBB.
754 exitMBB->splice(exitMBB->begin(), BB,
755 llvm::next(MachineBasicBlock::iterator(MI)),
756 BB->end());
757 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
758
759 // thisMBB:
760 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000761 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000762 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000763 loopMBB->addSuccessor(loopMBB);
764 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000765
766 // loopMBB:
767 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000768 // <binop> storeval, oldval, incr
769 // sc success, storeval, 0(ptr)
770 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000771 BB = loopMBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000772 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000773 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000774 // and andres, oldval, incr
775 // nor storeval, $0, andres
776 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr);
777 BuildMI(BB, dl, TII->get(Mips::NOR), StoreVal)
778 .addReg(Mips::ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000779 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000780 // <binop> storeval, oldval, incr
781 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000782 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000783 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000784 }
Akira Hatanaka4061da12011-07-19 20:11:17 +0000785 BuildMI(BB, dl, TII->get(Mips::SC), Success)
786 .addReg(StoreVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000787 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +0000788 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000789
790 MI->eraseFromParent(); // The instruction is gone now.
791
Akira Hatanaka939ece12011-07-19 03:42:13 +0000792 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000793}
794
795MachineBasicBlock *
796MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000797 MachineBasicBlock *BB,
798 unsigned Size, unsigned BinOpcode,
799 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000800 assert((Size == 1 || Size == 2) &&
801 "Unsupported size for EmitAtomicBinaryPartial.");
802
803 MachineFunction *MF = BB->getParent();
804 MachineRegisterInfo &RegInfo = MF->getRegInfo();
805 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
806 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
807 DebugLoc dl = MI->getDebugLoc();
808
809 unsigned Dest = MI->getOperand(0).getReg();
810 unsigned Ptr = MI->getOperand(1).getReg();
811 unsigned Incr = MI->getOperand(2).getReg();
812
Akira Hatanaka4061da12011-07-19 20:11:17 +0000813 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
814 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000815 unsigned Mask = RegInfo.createVirtualRegister(RC);
816 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000817 unsigned NewVal = RegInfo.createVirtualRegister(RC);
818 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000819 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000820 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
821 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
822 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
823 unsigned AndRes = RegInfo.createVirtualRegister(RC);
824 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
825 unsigned MaskOldVal0 = RegInfo.createVirtualRegister(RC);
826 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
827 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
828 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
829 unsigned SllRes = RegInfo.createVirtualRegister(RC);
830 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000831
832 // insert new blocks after the current block
833 const BasicBlock *LLVM_BB = BB->getBasicBlock();
834 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000835 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000836 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
837 MachineFunction::iterator It = BB;
838 ++It;
839 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000840 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000841 MF->insert(It, exitMBB);
842
843 // Transfer the remainder of BB and its successor edges to exitMBB.
844 exitMBB->splice(exitMBB->begin(), BB,
845 llvm::next(MachineBasicBlock::iterator(MI)),
846 BB->end());
847 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
848
Akira Hatanaka81b44112011-07-19 17:09:53 +0000849 BB->addSuccessor(loopMBB);
850 loopMBB->addSuccessor(loopMBB);
851 loopMBB->addSuccessor(sinkMBB);
852 sinkMBB->addSuccessor(exitMBB);
853
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000854 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000855 // addiu masklsb2,$0,-4 # 0xfffffffc
856 // and alignedaddr,ptr,masklsb2
857 // andi ptrlsb2,ptr,3
858 // sll shiftamt,ptrlsb2,3
859 // ori maskupper,$0,255 # 0xff
860 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000861 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +0000862 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000863
864 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000865 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
866 .addReg(Mips::ZERO).addImm(-4);
867 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
868 .addReg(Ptr).addReg(MaskLSB2);
869 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
870 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
871 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
872 .addReg(Mips::ZERO).addImm(MaskImm);
873 BuildMI(BB, dl, TII->get(Mips::SLL), Mask).addReg(MaskUpper).addReg(ShiftAmt);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000874 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +0000875 BuildMI(BB, dl, TII->get(Mips::SLL), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000876
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000877
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000878 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000879 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000880 // ll oldval,0(alignedaddr)
881 // binop binopres,oldval,incr2
882 // and newval,binopres,mask
883 // and maskedoldval0,oldval,mask2
884 // or storeval,maskedoldval0,newval
885 // sc success,storeval,0(alignedaddr)
886 // beq success,$0,loopMBB
887
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000888 // atomic.swap
889 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000890 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +0000891 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +0000892 // and maskedoldval0,oldval,mask2
893 // or storeval,maskedoldval0,newval
894 // sc success,storeval,0(alignedaddr)
895 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000896
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000897 BB = loopMBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +0000898 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000899 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000900 // and andres, oldval, incr2
901 // nor binopres, $0, andres
902 // and newval, binopres, mask
903 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
904 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
905 .addReg(Mips::ZERO).addReg(AndRes);
906 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000907 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000908 // <binop> binopres, oldval, incr2
909 // and newval, binopres, mask
910 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
911 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +0000912 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +0000913 // and newval, incr2, mask
914 BuildMI(BB, dl, TII->get(Mips::ANDi), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +0000915 }
916
Akira Hatanaka4061da12011-07-19 20:11:17 +0000917 BuildMI(BB, dl, TII->get(Mips::AND), MaskOldVal0)
918 .addReg(OldVal).addReg(Mask2);
919 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
920 .addReg(MaskOldVal0).addReg(NewVal);
921 BuildMI(BB, dl, TII->get(Mips::SC), Success)
922 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000923 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +0000924 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000925
Akira Hatanaka939ece12011-07-19 03:42:13 +0000926 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +0000927 // and maskedoldval1,oldval,mask
928 // srl srlres,maskedoldval1,shiftamt
929 // sll sllres,srlres,24
930 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +0000931 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000932 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +0000933
Akira Hatanaka4061da12011-07-19 20:11:17 +0000934 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
935 .addReg(OldVal).addReg(Mask);
936 BuildMI(BB, dl, TII->get(Mips::SRL), SrlRes)
937 .addReg(MaskedOldVal1).addReg(ShiftAmt);
938 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
939 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +0000940 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000941 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000942
943 MI->eraseFromParent(); // The instruction is gone now.
944
Akira Hatanaka939ece12011-07-19 03:42:13 +0000945 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000946}
947
948MachineBasicBlock *
949MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000950 MachineBasicBlock *BB,
951 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000952 assert(Size == 4 && "Unsupported size for EmitAtomicCmpSwap.");
953
954 MachineFunction *MF = BB->getParent();
955 MachineRegisterInfo &RegInfo = MF->getRegInfo();
956 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
957 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
958 DebugLoc dl = MI->getDebugLoc();
959
960 unsigned Dest = MI->getOperand(0).getReg();
961 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +0000962 unsigned OldVal = MI->getOperand(2).getReg();
963 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000964
Akira Hatanaka4061da12011-07-19 20:11:17 +0000965 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000966
967 // insert new blocks after the current block
968 const BasicBlock *LLVM_BB = BB->getBasicBlock();
969 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
970 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
971 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
972 MachineFunction::iterator It = BB;
973 ++It;
974 MF->insert(It, loop1MBB);
975 MF->insert(It, loop2MBB);
976 MF->insert(It, exitMBB);
977
978 // Transfer the remainder of BB and its successor edges to exitMBB.
979 exitMBB->splice(exitMBB->begin(), BB,
980 llvm::next(MachineBasicBlock::iterator(MI)),
981 BB->end());
982 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
983
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000984 // thisMBB:
985 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000987 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000988 loop1MBB->addSuccessor(exitMBB);
989 loop1MBB->addSuccessor(loop2MBB);
990 loop2MBB->addSuccessor(loop1MBB);
991 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992
993 // loop1MBB:
994 // ll dest, 0(ptr)
995 // bne dest, oldval, exitMBB
996 BB = loop1MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000997 BuildMI(BB, dl, TII->get(Mips::LL), Dest).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000998 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +0000999 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001000
1001 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001002 // sc success, newval, 0(ptr)
1003 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001004 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001005 BuildMI(BB, dl, TII->get(Mips::SC), Success)
1006 .addReg(NewVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001007 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001008 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001009
1010 MI->eraseFromParent(); // The instruction is gone now.
1011
Akira Hatanaka939ece12011-07-19 03:42:13 +00001012 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001013}
1014
1015MachineBasicBlock *
1016MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001017 MachineBasicBlock *BB,
1018 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001019 assert((Size == 1 || Size == 2) &&
1020 "Unsupported size for EmitAtomicCmpSwapPartial.");
1021
1022 MachineFunction *MF = BB->getParent();
1023 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1024 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1025 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1026 DebugLoc dl = MI->getDebugLoc();
1027
1028 unsigned Dest = MI->getOperand(0).getReg();
1029 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001030 unsigned CmpVal = MI->getOperand(2).getReg();
1031 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001032
Akira Hatanaka4061da12011-07-19 20:11:17 +00001033 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1034 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001035 unsigned Mask = RegInfo.createVirtualRegister(RC);
1036 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001037 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1038 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1039 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1040 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1041 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1042 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1043 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1044 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1045 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1046 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1047 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1048 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1049 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1050 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001051
1052 // insert new blocks after the current block
1053 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1054 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1055 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001056 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001057 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1058 MachineFunction::iterator It = BB;
1059 ++It;
1060 MF->insert(It, loop1MBB);
1061 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001062 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001063 MF->insert(It, exitMBB);
1064
1065 // Transfer the remainder of BB and its successor edges to exitMBB.
1066 exitMBB->splice(exitMBB->begin(), BB,
1067 llvm::next(MachineBasicBlock::iterator(MI)),
1068 BB->end());
1069 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1070
Akira Hatanaka81b44112011-07-19 17:09:53 +00001071 BB->addSuccessor(loop1MBB);
1072 loop1MBB->addSuccessor(sinkMBB);
1073 loop1MBB->addSuccessor(loop2MBB);
1074 loop2MBB->addSuccessor(loop1MBB);
1075 loop2MBB->addSuccessor(sinkMBB);
1076 sinkMBB->addSuccessor(exitMBB);
1077
Akira Hatanaka70564a92011-07-19 18:14:26 +00001078 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001079 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001080 // addiu masklsb2,$0,-4 # 0xfffffffc
1081 // and alignedaddr,ptr,masklsb2
1082 // andi ptrlsb2,ptr,3
1083 // sll shiftamt,ptrlsb2,3
1084 // ori maskupper,$0,255 # 0xff
1085 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001086 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001087 // andi maskedcmpval,cmpval,255
1088 // sll shiftedcmpval,maskedcmpval,shiftamt
1089 // andi maskednewval,newval,255
1090 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001091 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001092 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1093 .addReg(Mips::ZERO).addImm(-4);
1094 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1095 .addReg(Ptr).addReg(MaskLSB2);
1096 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1097 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1098 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1099 .addReg(Mips::ZERO).addImm(MaskImm);
1100 BuildMI(BB, dl, TII->get(Mips::SLL), Mask)
1101 .addReg(MaskUpper).addReg(ShiftAmt);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001102 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001103 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1104 .addReg(CmpVal).addImm(MaskImm);
1105 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftedCmpVal)
1106 .addReg(MaskedCmpVal).addReg(ShiftAmt);
1107 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1108 .addReg(NewVal).addImm(MaskImm);
1109 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftedNewVal)
1110 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001111
1112 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001113 // ll oldval,0(alginedaddr)
1114 // and maskedoldval0,oldval,mask
1115 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001116 BB = loop1MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001117 BuildMI(BB, dl, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
1118 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1119 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001120 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001121 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001122
1123 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001124 // and maskedoldval1,oldval,mask2
1125 // or storeval,maskedoldval1,shiftednewval
1126 // sc success,storeval,0(alignedaddr)
1127 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001128 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001129 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1130 .addReg(OldVal).addReg(Mask2);
1131 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1132 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
1133 BuildMI(BB, dl, TII->get(Mips::SC), Success)
1134 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001135 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001136 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001137
Akira Hatanaka939ece12011-07-19 03:42:13 +00001138 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001139 // srl srlres,maskedoldval0,shiftamt
1140 // sll sllres,srlres,24
1141 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001142 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001143 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001144
Akira Hatanaka4061da12011-07-19 20:11:17 +00001145 BuildMI(BB, dl, TII->get(Mips::SRL), SrlRes)
1146 .addReg(MaskedOldVal0).addReg(ShiftAmt);
1147 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1148 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001149 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001150 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001151
1152 MI->eraseFromParent(); // The instruction is gone now.
1153
Akira Hatanaka939ece12011-07-19 03:42:13 +00001154 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001155}
1156
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001157//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001158// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001159//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001160SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001161LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001162{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001163 MachineFunction &MF = DAG.getMachineFunction();
1164 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1165
1166 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001167 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1168 "Cannot lower if the alignment of the allocated space is larger than \
1169 that of the stack.");
1170
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001171 SDValue Chain = Op.getOperand(0);
1172 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001173 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001174
1175 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001177
1178 // Subtract the dynamic size from the actual stack size to
1179 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +00001180 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001181
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001182 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001183 // must be placed in the stack pointer register.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001184 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub,
1185 SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001186
1187 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001188 // value and a chain
Akira Hatanaka21afc632011-06-21 00:40:49 +00001189 SDVTList VTLs = DAG.getVTList(MVT::i32, MVT::Other);
1190 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1191 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1192
1193 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001194}
1195
1196SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001197LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001198{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001199 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001200 // the block to branch to if the condition is true.
1201 SDValue Chain = Op.getOperand(0);
1202 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001203 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001204
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001205 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1206
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001207 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001208 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001209 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001210
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001211 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001212 Mips::CondCode CC =
1213 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001214 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001215
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001216 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001217 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001218}
1219
1220SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001221LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001222{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001223 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001224
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001225 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001226 if (Cond.getOpcode() != MipsISD::FPCmp)
1227 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001228
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001229 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1230 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001231}
1232
Dan Gohmand858e902010-04-17 15:26:15 +00001233SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1234 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001235 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001236 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001237 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001238
Eli Friedmane2c74082009-08-03 02:22:28 +00001239 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001240 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001241
Chris Lattnerb71b9092009-08-13 06:28:06 +00001242 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001243
Chris Lattnere3736f82009-08-13 05:41:27 +00001244 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001245 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1246 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001247 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001248 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1249 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001250 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001251 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001252 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001253 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1254 MipsII::MO_ABS_HI);
1255 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1256 MipsII::MO_ABS_LO);
1257 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1258 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001260 }
1261
Akira Hatanaka0f843822011-06-07 18:58:42 +00001262 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1263 MipsII::MO_GOT);
1264 GA = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, GA);
1265 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
1266 DAG.getEntryNode(), GA, MachinePointerInfo(),
1267 false, false, 0);
1268 // On functions and global targets not internal linked only
1269 // a load from got/GP is necessary for PIC to work.
1270 if (!GV->hasInternalLinkage() &&
1271 (!GV->hasLocalLinkage() || isa<Function>(GV)))
1272 return ResNode;
1273 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1274 MipsII::MO_ABS_LO);
1275 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
1276 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001277}
1278
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001279SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1280 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001281 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1282 // FIXME there isn't actually debug info here
1283 DebugLoc dl = Op.getDebugLoc();
1284
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001285 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001286 // %hi/%lo relocation
1287 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
1288 MipsII::MO_ABS_HI);
1289 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
1290 MipsII::MO_ABS_LO);
1291 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1292 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1293 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001294 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001295
1296 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1297 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001298 BAGOTOffset = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, BAGOTOffset);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001299 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1300 MipsII::MO_ABS_LO);
1301 SDValue Load = DAG.getLoad(MVT::i32, dl,
1302 DAG.getEntryNode(), BAGOTOffset,
1303 MachinePointerInfo(), false, false, 0);
1304 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
1305 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001306}
1307
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001308SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001309LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001310{
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001311 // If the relocation model is PIC, use the General Dynamic TLS Model,
1312 // otherwise use the Initial Exec or Local Exec TLS Model.
1313 // TODO: implement Local Dynamic TLS model
1314
1315 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1316 DebugLoc dl = GA->getDebugLoc();
1317 const GlobalValue *GV = GA->getGlobal();
1318 EVT PtrVT = getPointerTy();
1319
1320 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1321 // General Dynamic TLS Model
1322 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001323 0, MipsII::MO_TLSGD);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001324 SDValue Tlsgd = DAG.getNode(MipsISD::TlsGd, dl, MVT::i32, TGA);
1325 SDValue GP = DAG.getRegister(Mips::GP, MVT::i32);
1326 SDValue Argument = DAG.getNode(ISD::ADD, dl, MVT::i32, GP, Tlsgd);
1327
1328 ArgListTy Args;
1329 ArgListEntry Entry;
1330 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001331 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001332 Args.push_back(Entry);
1333 std::pair<SDValue, SDValue> CallResult =
1334 LowerCallTo(DAG.getEntryNode(),
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001335 (Type *) Type::getInt32Ty(*DAG.getContext()),
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001336 false, false, false, false, 0, CallingConv::C, false, true,
1337 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG,
1338 dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001339
1340 return CallResult.first;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001341 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001342
1343 SDValue Offset;
1344 if (GV->isDeclaration()) {
1345 // Initial Exec TLS Model
1346 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1347 MipsII::MO_GOTTPREL);
1348 Offset = DAG.getLoad(MVT::i32, dl,
1349 DAG.getEntryNode(), TGA, MachinePointerInfo(),
1350 false, false, 0);
1351 } else {
1352 // Local Exec TLS Model
1353 SDVTList VTs = DAG.getVTList(MVT::i32);
1354 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1355 MipsII::MO_TPREL_HI);
1356 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1357 MipsII::MO_TPREL_LO);
1358 SDValue Hi = DAG.getNode(MipsISD::TprelHi, dl, VTs, &TGAHi, 1);
1359 SDValue Lo = DAG.getNode(MipsISD::TprelLo, dl, MVT::i32, TGALo);
1360 Offset = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
1361 }
1362
1363 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1364 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001365}
1366
1367SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001368LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001369{
Dan Gohman475871a2008-07-27 21:46:04 +00001370 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001371 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +00001372 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001373 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001374 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001375 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001376
Owen Andersone50ed302009-08-10 22:56:29 +00001377 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001378 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001379
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001380 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
1381
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +00001382 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +00001383 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001384 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001385 } else {// Emit Load from Global Pointer
1386 JTI = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, JTI);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001387 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
1388 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001389 false, false, 0);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001390 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001391
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001392 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1393 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001394 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001395 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001396
1397 return ResNode;
1398}
1399
Dan Gohman475871a2008-07-27 21:46:04 +00001400SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001401LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001402{
Dan Gohman475871a2008-07-27 21:46:04 +00001403 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001404 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001405 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001406 // FIXME there isn't actually debug info here
1407 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001408
1409 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001410 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001411 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001412 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001413 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001414 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001415 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1416 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001417 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001418
1419 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001420 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001421 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001422 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001423 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001424 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1425 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001426 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001427 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001428 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001429 N->getOffset(), MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001430 CP = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001431 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001432 CP, MachinePointerInfo::getConstantPool(),
1433 false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001434 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001435 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001436 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001437 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
1438 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001439
1440 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001441}
1442
Dan Gohmand858e902010-04-17 15:26:15 +00001443SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001444 MachineFunction &MF = DAG.getMachineFunction();
1445 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1446
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001447 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001448 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1449 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001450
1451 // vastart just stores the address of the VarArgsFrameIndex slot into the
1452 // memory location argument.
1453 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001454 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
1455 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +00001456 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001457}
1458
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001459static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG) {
1460 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
1461 DebugLoc dl = Op.getDebugLoc();
1462 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(0));
1463 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(1));
1464 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op0,
1465 DAG.getConstant(0x7fffffff, MVT::i32));
1466 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op1,
1467 DAG.getConstant(0x80000000, MVT::i32));
1468 SDValue Result = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1469 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Result);
1470}
1471
1472static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001473 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001474 // Use ext/ins instructions if target architecture is Mips32r2.
1475 // Eliminate redundant mfc1 and mtc1 instructions.
1476 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001477
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001478 if (!isLittle)
1479 std::swap(LoIdx, HiIdx);
1480
1481 DebugLoc dl = Op.getDebugLoc();
1482 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1483 Op.getOperand(0),
1484 DAG.getConstant(LoIdx, MVT::i32));
1485 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1486 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1487 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1488 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1489 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1490 DAG.getConstant(0x7fffffff, MVT::i32));
1491 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1492 DAG.getConstant(0x80000000, MVT::i32));
1493 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1494
1495 if (!isLittle)
1496 std::swap(Word0, Word1);
1497
1498 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1499}
1500
1501SDValue MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG)
1502 const {
1503 EVT Ty = Op.getValueType();
1504
1505 assert(Ty == MVT::f32 || Ty == MVT::f64);
1506
1507 if (Ty == MVT::f32)
1508 return LowerFCOPYSIGN32(Op, DAG);
1509 else
1510 return LowerFCOPYSIGN64(Op, DAG, Subtarget->isLittle());
1511}
1512
Akira Hatanaka2e591472011-06-02 00:24:44 +00001513SDValue MipsTargetLowering::
1514LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001515 // check the depth
1516 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001517 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001518
1519 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1520 MFI->setFrameAddressIsTaken(true);
1521 EVT VT = Op.getValueType();
1522 DebugLoc dl = Op.getDebugLoc();
1523 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Mips::FP, VT);
1524 return FrameAddr;
1525}
1526
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001527//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001528// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001529//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001530
1531#include "MipsGenCallingConv.inc"
1532
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001533//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001534// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001535// Mips O32 ABI rules:
1536// ---
1537// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001538// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001539// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540// f64 - Only passed in two aliased f32 registers if no int reg has been used
1541// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001542// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1543// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001544//
1545// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001546//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001547
Duncan Sands1e96bab2010-11-04 10:49:57 +00001548static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001549 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001550 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1551
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001552 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001553
1554 static const unsigned IntRegs[] = {
1555 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1556 };
1557 static const unsigned F32Regs[] = {
1558 Mips::F12, Mips::F14
1559 };
1560 static const unsigned F64Regs[] = {
1561 Mips::D6, Mips::D7
1562 };
1563
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001564 // ByVal Args
1565 if (ArgFlags.isByVal()) {
1566 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1567 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1568 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1569 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1570 r < std::min(IntRegsSize, NextReg); ++r)
1571 State.AllocateReg(IntRegs[r]);
1572 return false;
1573 }
1574
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001575 // Promote i8 and i16
1576 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1577 LocVT = MVT::i32;
1578 if (ArgFlags.isSExt())
1579 LocInfo = CCValAssign::SExt;
1580 else if (ArgFlags.isZExt())
1581 LocInfo = CCValAssign::ZExt;
1582 else
1583 LocInfo = CCValAssign::AExt;
1584 }
1585
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001586 unsigned Reg;
1587
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001588 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1589 // is true: function is vararg, argument is 3rd or higher, there is previous
1590 // argument which is not f32 or f64.
1591 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1592 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001593 unsigned OrigAlign = ArgFlags.getOrigAlign();
1594 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001595
1596 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001597 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001598 // If this is the first part of an i64 arg,
1599 // the allocated register must be either A0 or A2.
1600 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1601 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001602 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001603 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1604 // Allocate int register and shadow next int register. If first
1605 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001606 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1607 if (Reg == Mips::A1 || Reg == Mips::A3)
1608 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1609 State.AllocateReg(IntRegs, IntRegsSize);
1610 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001611 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1612 // we are guaranteed to find an available float register
1613 if (ValVT == MVT::f32) {
1614 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1615 // Shadow int register
1616 State.AllocateReg(IntRegs, IntRegsSize);
1617 } else {
1618 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1619 // Shadow int registers
1620 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1621 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1622 State.AllocateReg(IntRegs, IntRegsSize);
1623 State.AllocateReg(IntRegs, IntRegsSize);
1624 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001625 } else
1626 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001627
Akira Hatanakad37776d2011-05-20 21:39:54 +00001628 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1629 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1630
1631 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001632 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001633 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001634 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001635
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001636 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001637}
1638
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001639//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001640// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001641//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001642
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001643static const unsigned O32IntRegsSize = 4;
1644
1645static const unsigned O32IntRegs[] = {
1646 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1647};
1648
1649// Write ByVal Arg to arg registers and stack.
1650static void
1651WriteByValArg(SDValue& Chain, DebugLoc dl,
1652 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1653 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1654 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001655 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
1656 MVT PtrType) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001657 unsigned FirstWord = VA.getLocMemOffset() / 4;
1658 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1659 unsigned LastWord = FirstWord + NumWords;
1660 unsigned CurWord;
1661
1662 // copy the first 4 words of byval arg to registers A0 - A3
1663 for (CurWord = FirstWord; CurWord < std::min(LastWord, O32IntRegsSize);
1664 ++CurWord) {
1665 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1666 DAG.getConstant((CurWord - FirstWord) * 4,
1667 MVT::i32));
1668 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1669 MachinePointerInfo(),
1670 false, false, 0);
1671 MemOpChains.push_back(LoadVal.getValue(1));
1672 unsigned DstReg = O32IntRegs[CurWord];
1673 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1674 }
1675
1676 // copy remaining part of byval arg to stack.
1677 if (CurWord < LastWord) {
Eric Christopher471e4222011-06-08 23:55:35 +00001678 unsigned SizeInBytes = (LastWord - CurWord) * 4;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001679 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1680 DAG.getConstant((CurWord - FirstWord) * 4,
1681 MVT::i32));
1682 LastFI = MFI->CreateFixedObject(SizeInBytes, CurWord * 4, true);
1683 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
1684 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
1685 DAG.getConstant(SizeInBytes, MVT::i32),
1686 /*Align*/4,
1687 /*isVolatile=*/false, /*AlwaysInline=*/false,
1688 MachinePointerInfo(0), MachinePointerInfo(0));
1689 MemOpChains.push_back(Chain);
1690 }
1691}
1692
Dan Gohman98ca4f22009-08-05 01:29:28 +00001693/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001694/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001695/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001697MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001698 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001699 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001701 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702 const SmallVectorImpl<ISD::InputArg> &Ins,
1703 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001704 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001705 // MIPs target does not yet support tail call optimization.
1706 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001708 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001709 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00001710 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001711 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001712 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001713
1714 // Analyze operands of the call, assigning locations to each operand.
1715 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001716 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1717 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001718
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001719 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001720 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001721 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001722 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001723
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001724 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001725 unsigned NextStackOffset = CCInfo.getNextStackOffset();
1726
1727 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NextStackOffset,
1728 true));
1729
1730 // If this is the first call, create a stack frame object that points to
1731 // a location to which .cprestore saves $gp.
1732 if (IsPIC && !MipsFI->getGPFI())
1733 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
1734
Akira Hatanaka21afc632011-06-21 00:40:49 +00001735 // Get the frame index of the stack frame object that points to the location
1736 // of dynamically allocated area on the stack.
1737 int DynAllocFI = MipsFI->getDynAllocFI();
1738
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001739 // Update size of the maximum argument space.
1740 // For O32, a minimum of four words (16 bytes) of argument space is
1741 // allocated.
1742 if (Subtarget->isABI_O32())
1743 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
1744
1745 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
1746
1747 if (MaxCallFrameSize < NextStackOffset) {
1748 MipsFI->setMaxCallFrameSize(NextStackOffset);
1749
Akira Hatanaka21afc632011-06-21 00:40:49 +00001750 // Set the offsets relative to $sp of the $gp restore slot and dynamically
1751 // allocated stack space. These offsets must be aligned to a boundary
1752 // determined by the stack alignment of the ABI.
1753 unsigned StackAlignment = TFL->getStackAlignment();
1754 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
1755 StackAlignment * StackAlignment;
1756
1757 if (IsPIC)
1758 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
1759
1760 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001761 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001762
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001763 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001764 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1765 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001766
Eric Christopher471e4222011-06-08 23:55:35 +00001767 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00001768
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001769 // Walk the register/memloc assignments, inserting copies/loads.
1770 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001771 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001772 CCValAssign &VA = ArgLocs[i];
1773
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001774 // Promote the value if needed.
1775 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001776 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001777 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001778 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001779 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001780 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001781 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001782 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1783 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001784 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1785 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001786 if (!Subtarget->isLittle())
1787 std::swap(Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001788 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1789 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1790 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001791 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001792 }
1793 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001794 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001795 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001796 break;
1797 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001798 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001799 break;
1800 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001801 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001802 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001803 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001804
1805 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001806 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001807 if (VA.isRegLoc()) {
1808 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001809 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001810 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001811
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001812 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001813 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001814
Eric Christopher471e4222011-06-08 23:55:35 +00001815 // ByVal Arg.
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001816 ISD::ArgFlagsTy Flags = Outs[i].Flags;
1817 if (Flags.isByVal()) {
1818 assert(Subtarget->isABI_O32() &&
1819 "No support for ByVal args by ABIs other than O32 yet.");
1820 assert(Flags.getByValSize() &&
1821 "ByVal args of size 0 should have been ignored by front-end.");
1822 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, LastFI, MFI, DAG, Arg,
1823 VA, Flags, getPointerTy());
1824 continue;
1825 }
1826
Chris Lattnere0b12152008-03-17 06:57:02 +00001827 // Create the frame index object for this incoming parameter
Eric Christopher471e4222011-06-08 23:55:35 +00001828 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001829 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00001830 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001831
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001832 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001833 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001834 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1835 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001836 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001837 }
1838
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001839 // Extend range of indices of frame objects for outgoing arguments that were
1840 // created during this function call. Skip this step if no such objects were
1841 // created.
1842 if (LastFI)
1843 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
1844
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001845 // Transform all store nodes into one single node because all store
1846 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001847 if (!MemOpChains.empty())
1848 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001849 &MemOpChains[0], MemOpChains.size());
1850
Bill Wendling056292f2008-09-16 21:48:12 +00001851 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001852 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1853 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001854 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001855 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001856 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001857
1858 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001859 if (IsPIC && G->getGlobal()->hasInternalLinkage()) {
1860 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1861 getPointerTy(), 0,MipsII:: MO_GOT);
1862 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
1863 0, MipsII::MO_ABS_LO);
1864 } else {
1865 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1866 getPointerTy(), 0, OpFlag);
1867 }
1868
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001869 LoadSymAddr = true;
1870 }
1871 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001872 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001873 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001874 LoadSymAddr = true;
1875 }
1876
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001877 SDValue InFlag;
1878
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001879 // Create nodes that load address of callee and copy it to T9
1880 if (IsPIC) {
1881 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001882 // Load callee address
Akira Hatanaka342837d2011-05-28 01:07:07 +00001883 Callee = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, Callee);
Akira Hatanaka25eba392011-06-24 19:01:25 +00001884 SDValue LoadValue = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), Callee,
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001885 MachinePointerInfo::getGOT(),
1886 false, false, 0);
1887
1888 // Use GOT+LO if callee has internal linkage.
1889 if (CalleeLo.getNode()) {
1890 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CalleeLo);
1891 Callee = DAG.getNode(ISD::ADD, dl, MVT::i32, LoadValue, Lo);
1892 } else
1893 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001894 }
1895
1896 // copy to T9
1897 Chain = DAG.getCopyToReg(Chain, dl, Mips::T9, Callee, SDValue(0, 0));
1898 InFlag = Chain.getValue(1);
1899 Callee = DAG.getRegister(Mips::T9, MVT::i32);
1900 }
Bill Wendling056292f2008-09-16 21:48:12 +00001901
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001902 // Build a sequence of copy-to-reg nodes chained together with token
1903 // chain and flag operands which copy the outgoing args into registers.
1904 // The InFlag in necessary since all emitted instructions must be
1905 // stuck together.
1906 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1907 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1908 RegsToPass[i].second, InFlag);
1909 InFlag = Chain.getValue(1);
1910 }
1911
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001912 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001913 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001914 //
1915 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001916 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001917 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001918 Ops.push_back(Chain);
1919 Ops.push_back(Callee);
1920
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001921 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001922 // known live into the call.
1923 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1924 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1925 RegsToPass[i].second.getValueType()));
1926
Gabor Greifba36cb52008-08-28 21:40:38 +00001927 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001928 Ops.push_back(InFlag);
1929
Dale Johannesen33c960f2009-02-04 20:06:27 +00001930 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001931 InFlag = Chain.getValue(1);
1932
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001933 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001934 Chain = DAG.getCALLSEQ_END(Chain,
1935 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001936 DAG.getIntPtrConstant(0, true), InFlag);
1937 InFlag = Chain.getValue(1);
1938
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001939 // Handle result values, copying them out of physregs into vregs that we
1940 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001941 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1942 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001943}
1944
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945/// LowerCallResult - Lower the result values of a call into the
1946/// appropriate copies out of appropriate physical registers.
1947SDValue
1948MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001949 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001950 const SmallVectorImpl<ISD::InputArg> &Ins,
1951 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001952 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001953 // Assign locations to each value returned by this call.
1954 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001955 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1956 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001957
Dan Gohman98ca4f22009-08-05 01:29:28 +00001958 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001959
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001960 // Copy all of the result registers out of their specified physreg.
1961 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001962 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001963 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001964 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001966 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001967
Dan Gohman98ca4f22009-08-05 01:29:28 +00001968 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001969}
1970
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001971//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001973//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001974static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
1975 std::vector<SDValue>& OutChains,
1976 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
1977 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
1978 unsigned LocMem = VA.getLocMemOffset();
1979 unsigned FirstWord = LocMem / 4;
1980
1981 // copy register A0 - A3 to frame object
1982 for (unsigned i = 0; i < NumWords; ++i) {
1983 unsigned CurWord = FirstWord + i;
1984 if (CurWord >= O32IntRegsSize)
1985 break;
1986
1987 unsigned SrcReg = O32IntRegs[CurWord];
1988 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
1989 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
1990 DAG.getConstant(i * 4, MVT::i32));
1991 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
1992 StorePtr, MachinePointerInfo(), false,
1993 false, 0);
1994 OutChains.push_back(Store);
1995 }
1996}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001997
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001998/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001999/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002000SDValue
2001MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002002 CallingConv::ID CallConv,
2003 bool isVarArg,
2004 const SmallVectorImpl<ISD::InputArg>
2005 &Ins,
2006 DebugLoc dl, SelectionDAG &DAG,
2007 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002008 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002009 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002010 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002011 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002012
Dan Gohman1e93df62010-04-17 14:41:14 +00002013 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002014
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002015 // Used with vargs to acumulate store chains.
2016 std::vector<SDValue> OutChains;
2017
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002018 // Assign locations to all of the incoming arguments.
2019 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002020 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2021 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002022
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002023 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002024 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002025 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002026 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002027
Akira Hatanaka43299772011-05-20 23:22:14 +00002028 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002029
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002030 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002031 CCValAssign &VA = ArgLocs[i];
2032
2033 // Arguments stored on registers
2034 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002035 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002036 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002037 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002038
Owen Anderson825b72b2009-08-11 20:47:22 +00002039 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002040 RC = Mips::CPURegsRegisterClass;
2041 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002042 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002044 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002045 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002046 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002047 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002048
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002049 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002050 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002051 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002052 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002053
2054 // If this is an 8 or 16-bit value, it has been passed promoted
2055 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002056 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002057 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002058 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002059 if (VA.getLocInfo() == CCValAssign::SExt)
2060 Opcode = ISD::AssertSext;
2061 else if (VA.getLocInfo() == CCValAssign::ZExt)
2062 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002063 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002064 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00002065 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002066 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002067 }
2068
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002069 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002070 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002071 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
2072 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002074 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002075 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002076 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002077 if (!Subtarget->isLittle())
2078 std::swap(ArgValue, ArgValue2);
2079 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2080 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002081 }
2082 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002083
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002085 } else { // VA.isRegLoc()
2086
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002087 // sanity check
2088 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002089
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002090 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2091
2092 if (Flags.isByVal()) {
2093 assert(Subtarget->isABI_O32() &&
2094 "No support for ByVal args by ABIs other than O32 yet.");
2095 assert(Flags.getByValSize() &&
2096 "ByVal args of size 0 should have been ignored by front-end.");
2097 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2098 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2099 true);
2100 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2101 InVals.push_back(FIN);
2102 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2103
2104 continue;
2105 }
2106
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002107 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002108 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
2109 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002110
2111 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002112 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002113 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002114 MachinePointerInfo::getFixedStack(LastFI),
David Greenef6fa1862010-02-15 16:56:10 +00002115 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002116 }
2117 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002118
2119 // The mips ABIs for returning structs by value requires that we copy
2120 // the sret argument into $v0 for the return. Save the argument into
2121 // a virtual register so that we can access it from the return points.
2122 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2123 unsigned Reg = MipsFI->getSRetReturnReg();
2124 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002126 MipsFI->setSRetReturnReg(Reg);
2127 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002129 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002130 }
2131
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002132 if (isVarArg && Subtarget->isABI_O32()) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002133 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002134 // which is a value necessary to VASTART.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002135 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002136 assert(NextStackOffset % 4 == 0 &&
2137 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002138 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
2139 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002140
2141 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
2142 // copy the integer registers that have not been used for argument passing
2143 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002144 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002145 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002146 unsigned Idx = NextStackOffset / 4;
2147 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
2148 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00002149 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002150 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2151 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
2152 MachinePointerInfo(),
2153 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002154 }
2155 }
2156
Akira Hatanaka43299772011-05-20 23:22:14 +00002157 MipsFI->setLastInArgFI(LastFI);
2158
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002159 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002160 // the size of Ins and InVals. This only happens when on varg functions
2161 if (!OutChains.empty()) {
2162 OutChains.push_back(Chain);
2163 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2164 &OutChains[0], OutChains.size());
2165 }
2166
Dan Gohman98ca4f22009-08-05 01:29:28 +00002167 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002168}
2169
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002170//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002171// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002172//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002173
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174SDValue
2175MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002176 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002177 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002178 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002179 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002180
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002181 // CCValAssign - represent the assignment of
2182 // the return value to a location
2183 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002184
2185 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002186 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2187 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002188
Dan Gohman98ca4f22009-08-05 01:29:28 +00002189 // Analize return values.
2190 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002191
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002192 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002193 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002194 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002195 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002196 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002197 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002198 }
2199
Dan Gohman475871a2008-07-27 21:46:04 +00002200 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002201
2202 // Copy the result values into the output registers.
2203 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2204 CCValAssign &VA = RVLocs[i];
2205 assert(VA.isRegLoc() && "Can only return in registers!");
2206
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002207 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002208 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002209
2210 // guarantee that all emitted copies are
2211 // stuck together, avoiding something bad
2212 Flag = Chain.getValue(1);
2213 }
2214
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002215 // The mips ABIs for returning structs by value requires that we copy
2216 // the sret argument into $v0 for the return. We saved the argument into
2217 // a virtual register in the entry block, so now we copy the value out
2218 // and into $v0.
2219 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2220 MachineFunction &MF = DAG.getMachineFunction();
2221 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2222 unsigned Reg = MipsFI->getSRetReturnReg();
2223
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002224 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002225 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002226 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002227
Dale Johannesena05dca42009-02-04 23:02:30 +00002228 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002229 Flag = Chain.getValue(1);
2230 }
2231
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002232 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002233 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002234 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002236 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002237 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002238 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002239}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002240
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002241//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002242// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002243//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002244
2245/// getConstraintType - Given a constraint letter, return the type of
2246/// constraint it is for this target.
2247MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002248getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002249{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002250 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002251 // GCC config/mips/constraints.md
2252 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002253 // 'd' : An address register. Equivalent to r
2254 // unless generating MIPS16 code.
2255 // 'y' : Equivalent to r; retained for
2256 // backwards compatibility.
2257 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002258 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002259 switch (Constraint[0]) {
2260 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002261 case 'd':
2262 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002263 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002264 return C_RegisterClass;
2265 break;
2266 }
2267 }
2268 return TargetLowering::getConstraintType(Constraint);
2269}
2270
John Thompson44ab89e2010-10-29 17:29:13 +00002271/// Examine constraint type and operand type and determine a weight value.
2272/// This object must already have been set up with the operand type
2273/// and the current alternative constraint selected.
2274TargetLowering::ConstraintWeight
2275MipsTargetLowering::getSingleConstraintMatchWeight(
2276 AsmOperandInfo &info, const char *constraint) const {
2277 ConstraintWeight weight = CW_Invalid;
2278 Value *CallOperandVal = info.CallOperandVal;
2279 // If we don't have a value, we can't do a match,
2280 // but allow it at the lowest weight.
2281 if (CallOperandVal == NULL)
2282 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002283 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002284 // Look at the constraint type.
2285 switch (*constraint) {
2286 default:
2287 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2288 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002289 case 'd':
2290 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002291 if (type->isIntegerTy())
2292 weight = CW_Register;
2293 break;
2294 case 'f':
2295 if (type->isFloatTy())
2296 weight = CW_Register;
2297 break;
2298 }
2299 return weight;
2300}
2301
Eric Christopher38d64262011-06-29 19:33:04 +00002302/// Given a register class constraint, like 'r', if this corresponds directly
2303/// to an LLVM register class, return a register of 0 and the register class
2304/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002305std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002306getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002307{
2308 if (Constraint.size() == 1) {
2309 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002310 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2311 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002312 case 'r':
2313 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002314 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002315 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002316 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002317 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002318 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2319 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002320 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002321 }
2322 }
2323 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2324}
2325
Dan Gohman6520e202008-10-18 02:06:02 +00002326bool
2327MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2328 // The Mips target isn't yet aware of offsets.
2329 return false;
2330}
Evan Chengeb2f9692009-10-27 19:56:55 +00002331
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002332bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2333 if (VT != MVT::f32 && VT != MVT::f64)
2334 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002335 if (Imm.isNegZero())
2336 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002337 return Imm.isZero();
2338}