blob: 10efc8adea2d4d624a8ade9c3359863d04a0d45c [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
37
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000038using namespace llvm;
39
Akira Hatanaka2b861be2012-10-19 21:47:33 +000040STATISTIC(NumTailCalls, "Number of tail calls");
41
42static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000043LargeGOT("mxgot", cl::Hidden,
44 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
45
Akira Hatanakaf8941992013-05-20 18:07:43 +000046static cl::opt<bool>
Akira Hatanaka2591b5c2013-05-21 17:17:59 +000047NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanakaf8941992013-05-20 18:07:43 +000048 cl::desc("MIPS: Don't trap on integer division by zero."),
49 cl::init(false));
50
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000051static const uint16_t O32IntRegs[4] = {
52 Mips::A0, Mips::A1, Mips::A2, Mips::A3
53};
54
55static const uint16_t Mips64IntRegs[8] = {
56 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
57 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
58};
59
60static const uint16_t Mips64DPRegs[8] = {
61 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
62 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
63};
64
Jia Liubb481f82012-02-28 07:46:26 +000065// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000066// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000067// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000068static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000069 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000070 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000071
Akira Hatanakad6bc5232011-12-05 21:26:34 +000072 Size = CountPopulation_64(I);
Michael J. Spencerc6af2432013-05-24 22:23:49 +000073 Pos = countTrailingZeros(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000074 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000075}
76
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000077SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000078 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
79 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
80}
81
Akira Hatanaka6b28b802012-11-21 20:26:38 +000082static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
83 EVT Ty = Op.getValueType();
84
85 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
Andrew Trickac6d9be2013-05-25 02:42:55 +000086 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(Op), Ty, 0,
Akira Hatanaka6b28b802012-11-21 20:26:38 +000087 Flag);
88 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
89 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
90 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
91 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
92 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
93 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
94 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
95 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
96 N->getOffset(), Flag);
97
98 llvm_unreachable("Unexpected node type.");
99 return SDValue();
100}
101
102static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000103 SDLoc DL(Op);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000104 EVT Ty = Op.getValueType();
105 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
106 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
107 return DAG.getNode(ISD::ADD, DL, Ty,
108 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
109 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
110}
111
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000112SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
113 bool HasMips64) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000114 SDLoc DL(Op);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000115 EVT Ty = Op.getValueType();
116 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000117 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000118 getTargetNode(Op, DAG, GOTFlag));
119 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
120 MachinePointerInfo::getGOT(), false, false, false,
121 0);
122 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
123 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
124 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
125}
126
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000127SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
128 unsigned Flag) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000129 SDLoc DL(Op);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000130 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000131 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000132 getTargetNode(Op, DAG, Flag));
133 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
134 MachinePointerInfo::getGOT(), false, false, false, 0);
135}
136
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000137SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
138 unsigned HiFlag,
139 unsigned LoFlag) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +0000140 SDLoc DL(Op);
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000141 EVT Ty = Op.getValueType();
142 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000143 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000144 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
145 getTargetNode(Op, DAG, LoFlag));
146 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
147 MachinePointerInfo::getGOT(), false, false, false, 0);
148}
149
Chris Lattnerf0144122009-07-28 03:13:23 +0000150const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
151 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000152 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000153 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000154 case MipsISD::Hi: return "MipsISD::Hi";
155 case MipsISD::Lo: return "MipsISD::Lo";
156 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000157 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000158 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000159 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000160 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
161 case MipsISD::FPCmp: return "MipsISD::FPCmp";
162 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
163 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000164 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakadd958922013-03-30 01:14:04 +0000165 case MipsISD::ExtractLOHI: return "MipsISD::ExtractLOHI";
166 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
167 case MipsISD::Mult: return "MipsISD::Mult";
168 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000169 case MipsISD::MAdd: return "MipsISD::MAdd";
170 case MipsISD::MAddu: return "MipsISD::MAddu";
171 case MipsISD::MSub: return "MipsISD::MSub";
172 case MipsISD::MSubu: return "MipsISD::MSubu";
173 case MipsISD::DivRem: return "MipsISD::DivRem";
174 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000175 case MipsISD::DivRem16: return "MipsISD::DivRem16";
176 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000177 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
178 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000179 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000180 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000181 case MipsISD::Ext: return "MipsISD::Ext";
182 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000183 case MipsISD::LWL: return "MipsISD::LWL";
184 case MipsISD::LWR: return "MipsISD::LWR";
185 case MipsISD::SWL: return "MipsISD::SWL";
186 case MipsISD::SWR: return "MipsISD::SWR";
187 case MipsISD::LDL: return "MipsISD::LDL";
188 case MipsISD::LDR: return "MipsISD::LDR";
189 case MipsISD::SDL: return "MipsISD::SDL";
190 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000191 case MipsISD::EXTP: return "MipsISD::EXTP";
192 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
193 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
194 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
195 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
196 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
197 case MipsISD::SHILO: return "MipsISD::SHILO";
198 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
199 case MipsISD::MULT: return "MipsISD::MULT";
200 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000201 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000202 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
203 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
204 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka97a62bf2013-04-19 23:21:32 +0000205 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
206 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
207 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanakacd6c5792013-04-30 22:37:26 +0000208 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
209 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000210 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000211 }
212}
213
214MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000215MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000216 : TargetLowering(TM, new MipsTargetObjectFile()),
217 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000218 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
219 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000221 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000222 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanakacd6c5792013-04-30 22:37:26 +0000223 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000224
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000225 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
227 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
228 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000229
Eli Friedman6055a6a2009-07-17 04:07:24 +0000230 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
232 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000233
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000234 // Used by legalize types to correctly generate the setcc result.
235 // Without this, every float setcc comes with a AND/OR with the result,
236 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000237 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000239
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000240 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000241 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000243 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
245 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
246 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
247 setOperationAction(ISD::SELECT, MVT::f32, Custom);
248 setOperationAction(ISD::SELECT, MVT::f64, Custom);
249 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000250 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
251 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000252 setOperationAction(ISD::SETCC, MVT::f32, Custom);
253 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000255 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
257 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000258 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000259
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000260 if (!TM.Options.NoNaNsFPMath) {
261 setOperationAction(ISD::FABS, MVT::f32, Custom);
262 setOperationAction(ISD::FABS, MVT::f64, Custom);
263 }
264
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000265 if (HasMips64) {
266 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
267 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
268 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
269 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
270 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
271 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000272 setOperationAction(ISD::LOAD, MVT::i64, Custom);
273 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000274 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000275 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000276
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000277 if (!HasMips64) {
278 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
279 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
281 }
282
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000283 setOperationAction(ISD::ADD, MVT::i32, Custom);
284 if (HasMips64)
285 setOperationAction(ISD::ADD, MVT::i64, Custom);
286
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000287 setOperationAction(ISD::SDIV, MVT::i32, Expand);
288 setOperationAction(ISD::SREM, MVT::i32, Expand);
289 setOperationAction(ISD::UDIV, MVT::i32, Expand);
290 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000291 setOperationAction(ISD::SDIV, MVT::i64, Expand);
292 setOperationAction(ISD::SREM, MVT::i64, Expand);
293 setOperationAction(ISD::UDIV, MVT::i64, Expand);
294 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000295
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000296 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000297 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
298 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
299 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
300 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
302 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000303 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000305 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
307 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000308 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000310 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000311 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
312 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
313 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
314 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000316 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000317 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
318 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000319
Akira Hatanaka56633442011-09-20 23:53:09 +0000320 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000321 setOperationAction(ISD::ROTR, MVT::i32, Expand);
322
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000323 if (!Subtarget->hasMips64r2())
324 setOperationAction(ISD::ROTR, MVT::i64, Expand);
325
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000327 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000329 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000330 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
331 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
333 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000334 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::FLOG, MVT::f32, Expand);
336 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
337 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
338 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000339 setOperationAction(ISD::FMA, MVT::f32, Expand);
340 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000341 setOperationAction(ISD::FREM, MVT::f32, Expand);
342 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000343
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000344 if (!TM.Options.NoNaNsFPMath) {
345 setOperationAction(ISD::FNEG, MVT::f32, Expand);
346 setOperationAction(ISD::FNEG, MVT::f64, Expand);
347 }
348
Akira Hatanaka544cc212013-01-30 00:26:49 +0000349 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
350
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000351 setOperationAction(ISD::VAARG, MVT::Other, Expand);
352 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
353 setOperationAction(ISD::VAEND, MVT::Other, Expand);
354
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000355 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
357 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000358
Jia Liubb481f82012-02-28 07:46:26 +0000359 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
360 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
361 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
362 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000363
Eli Friedman26689ac2011-08-03 21:06:02 +0000364 setInsertFencesForAtomic(true);
365
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000366 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000369 }
370
Akira Hatanakac79507a2011-12-21 00:20:27 +0000371 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000373 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
374 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000375
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000376 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000378 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
379 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000380
Akira Hatanaka7664f052012-06-02 00:04:42 +0000381 if (HasMips64) {
382 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
383 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
384 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
385 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
386 }
387
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000388 setTargetDAGCombine(ISD::SDIVREM);
389 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000390 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000391 setTargetDAGCombine(ISD::AND);
392 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000393 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000394
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000395 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000396
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000397 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000398
Akira Hatanaka590baca2012-02-02 03:13:40 +0000399 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
400 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000401
Jim Grosbach3450f802013-02-20 21:13:59 +0000402 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000403}
404
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000405const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
406 if (TM.getSubtargetImpl()->inMips16Mode())
407 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000408
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000409 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000410}
411
Matt Arsenault225ed702013-05-18 00:21:46 +0000412EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000413 if (!VT.isVector())
414 return MVT::i32;
415 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000416}
417
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000418static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000419 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000420 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000421 if (DCI.isBeforeLegalizeOps())
422 return SDValue();
423
Akira Hatanakadda4a072011-10-03 21:06:13 +0000424 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000425 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
426 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000427 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
428 MipsISD::DivRemU16;
Andrew Trickac6d9be2013-05-25 02:42:55 +0000429 SDLoc DL(N);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000430
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000431 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000432 N->getOperand(0), N->getOperand(1));
433 SDValue InChain = DAG.getEntryNode();
434 SDValue InGlue = DivRem;
435
436 // insert MFLO
437 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000438 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000439 InGlue);
440 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
441 InChain = CopyFromLo.getValue(1);
442 InGlue = CopyFromLo.getValue(2);
443 }
444
445 // insert MFHI
446 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000447 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000448 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000449 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
450 }
451
452 return SDValue();
453}
454
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000455static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000456 switch (CC) {
457 default: llvm_unreachable("Unknown fp condition code!");
458 case ISD::SETEQ:
459 case ISD::SETOEQ: return Mips::FCOND_OEQ;
460 case ISD::SETUNE: return Mips::FCOND_UNE;
461 case ISD::SETLT:
462 case ISD::SETOLT: return Mips::FCOND_OLT;
463 case ISD::SETGT:
464 case ISD::SETOGT: return Mips::FCOND_OGT;
465 case ISD::SETLE:
466 case ISD::SETOLE: return Mips::FCOND_OLE;
467 case ISD::SETGE:
468 case ISD::SETOGE: return Mips::FCOND_OGE;
469 case ISD::SETULT: return Mips::FCOND_ULT;
470 case ISD::SETULE: return Mips::FCOND_ULE;
471 case ISD::SETUGT: return Mips::FCOND_UGT;
472 case ISD::SETUGE: return Mips::FCOND_UGE;
473 case ISD::SETUO: return Mips::FCOND_UN;
474 case ISD::SETO: return Mips::FCOND_OR;
475 case ISD::SETNE:
476 case ISD::SETONE: return Mips::FCOND_ONE;
477 case ISD::SETUEQ: return Mips::FCOND_UEQ;
478 }
479}
480
481
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000482/// This function returns true if the floating point conditional branches and
483/// conditional moves which use condition code CC should be inverted.
484static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000485 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
486 return false;
487
Akira Hatanaka82099682011-12-19 19:52:25 +0000488 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
489 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000490
Akira Hatanaka82099682011-12-19 19:52:25 +0000491 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000492}
493
494// Creates and returns an FPCmp node from a setcc node.
495// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000496static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000497 // must be a SETCC node
498 if (Op.getOpcode() != ISD::SETCC)
499 return Op;
500
501 SDValue LHS = Op.getOperand(0);
502
503 if (!LHS.getValueType().isFloatingPoint())
504 return Op;
505
506 SDValue RHS = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +0000507 SDLoc DL(Op);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000508
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000509 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
510 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000511 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
512
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000513 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka2fbe90c2013-04-18 01:00:46 +0000514 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000515}
516
517// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000518static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000519 SDValue False, SDLoc DL) {
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000520 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
521 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000522
523 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
524 True.getValueType(), True, False, Cond);
525}
526
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000527static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000528 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000529 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000530 if (DCI.isBeforeLegalizeOps())
531 return SDValue();
532
533 SDValue SetCC = N->getOperand(0);
534
535 if ((SetCC.getOpcode() != ISD::SETCC) ||
536 !SetCC.getOperand(0).getValueType().isInteger())
537 return SDValue();
538
539 SDValue False = N->getOperand(2);
540 EVT FalseTy = False.getValueType();
541
542 if (!FalseTy.isInteger())
543 return SDValue();
544
545 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
546
547 if (!CN || CN->getZExtValue())
548 return SDValue();
549
Andrew Trickac6d9be2013-05-25 02:42:55 +0000550 const SDLoc DL(N);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000551 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
552 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000553
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000554 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
555 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000556
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000557 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
558}
559
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000560static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000561 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000562 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000563 // Pattern match EXT.
564 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
565 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000566 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000567 return SDValue();
568
569 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000570 unsigned ShiftRightOpc = ShiftRight.getOpcode();
571
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000572 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000573 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000574 return SDValue();
575
576 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000577 ConstantSDNode *CN;
578 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
579 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000580
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000581 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000582 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000583
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000584 // Op's second operand must be a shifted mask.
585 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000586 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000587 return SDValue();
588
589 // Return if the shifted mask does not start at bit 0 or the sum of its size
590 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000591 EVT ValTy = N->getValueType(0);
592 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000593 return SDValue();
594
Andrew Trickac6d9be2013-05-25 02:42:55 +0000595 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000596 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000597 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000598}
Jia Liubb481f82012-02-28 07:46:26 +0000599
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000600static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000601 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000602 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000603 // Pattern match INS.
604 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000605 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000606 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000607 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000608 return SDValue();
609
610 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
611 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
612 ConstantSDNode *CN;
613
614 // See if Op's first operand matches (and $src1 , mask0).
615 if (And0.getOpcode() != ISD::AND)
616 return SDValue();
617
618 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000619 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000620 return SDValue();
621
622 // See if Op's second operand matches (and (shl $src, pos), mask1).
623 if (And1.getOpcode() != ISD::AND)
624 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000625
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000626 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000627 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000628 return SDValue();
629
630 // The shift masks must have the same position and size.
631 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
632 return SDValue();
633
634 SDValue Shl = And1.getOperand(0);
635 if (Shl.getOpcode() != ISD::SHL)
636 return SDValue();
637
638 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
639 return SDValue();
640
641 unsigned Shamt = CN->getZExtValue();
642
643 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000644 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000645 EVT ValTy = N->getValueType(0);
646 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000647 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000648
Andrew Trickac6d9be2013-05-25 02:42:55 +0000649 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000650 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000651 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000652}
Jia Liubb481f82012-02-28 07:46:26 +0000653
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000654static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000655 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000656 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000657 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
658
659 if (DCI.isBeforeLegalizeOps())
660 return SDValue();
661
662 SDValue Add = N->getOperand(1);
663
664 if (Add.getOpcode() != ISD::ADD)
665 return SDValue();
666
667 SDValue Lo = Add.getOperand(1);
668
669 if ((Lo.getOpcode() != MipsISD::Lo) ||
670 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
671 return SDValue();
672
673 EVT ValTy = N->getValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +0000674 SDLoc DL(N);
Akira Hatanaka87827072012-06-13 20:33:18 +0000675
676 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
677 Add.getOperand(0));
678 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
679}
680
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000681SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000682 const {
683 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000684 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000685
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000686 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000687 default: break;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000688 case ISD::SDIVREM:
689 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000690 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000691 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000692 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000693 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000694 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000695 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000696 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000697 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000698 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000699 }
700
701 return SDValue();
702}
703
Akira Hatanakab430cec2012-09-21 23:58:31 +0000704void
705MipsTargetLowering::LowerOperationWrapper(SDNode *N,
706 SmallVectorImpl<SDValue> &Results,
707 SelectionDAG &DAG) const {
708 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
709
710 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
711 Results.push_back(Res.getValue(I));
712}
713
714void
715MipsTargetLowering::ReplaceNodeResults(SDNode *N,
716 SmallVectorImpl<SDValue> &Results,
717 SelectionDAG &DAG) const {
Akira Hatanaka13ec4812013-04-30 21:17:07 +0000718 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakab430cec2012-09-21 23:58:31 +0000719}
720
Dan Gohman475871a2008-07-27 21:46:04 +0000721SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000722LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000723{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000724 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000725 {
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000726 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
727 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
728 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
729 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
730 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
731 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
732 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
733 case ISD::SELECT: return lowerSELECT(Op, DAG);
734 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
735 case ISD::SETCC: return lowerSETCC(Op, DAG);
736 case ISD::VASTART: return lowerVASTART(Op, DAG);
737 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
738 case ISD::FABS: return lowerFABS(Op, DAG);
739 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
740 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
741 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000742 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
743 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
744 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
745 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
746 case ISD::LOAD: return lowerLOAD(Op, DAG);
747 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000748 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +0000749 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000750 }
Dan Gohman475871a2008-07-27 21:46:04 +0000751 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752}
753
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000754//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000755// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000756//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000757
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000758// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000759// MachineFunction as a live in value. It also creates a corresponding
760// virtual register for it.
761static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000762addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000763{
Chris Lattner84bc5422007-12-31 04:13:23 +0000764 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
765 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000766 return VReg;
767}
768
Akira Hatanakaf8941992013-05-20 18:07:43 +0000769static MachineBasicBlock *expandPseudoDIV(MachineInstr *MI,
770 MachineBasicBlock &MBB,
771 const TargetInstrInfo &TII,
772 bool Is64Bit) {
773 if (NoZeroDivCheck)
774 return &MBB;
775
776 // Insert instruction "teq $divisor_reg, $zero, 7".
777 MachineBasicBlock::iterator I(MI);
778 MachineInstrBuilder MIB;
779 MIB = BuildMI(MBB, llvm::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
780 .addOperand(MI->getOperand(2)).addReg(Mips::ZERO).addImm(7);
781
782 // Use the 32-bit sub-register if this is a 64-bit division.
783 if (Is64Bit)
784 MIB->getOperand(0).setSubReg(Mips::sub_32);
785
786 return &MBB;
787}
788
Akira Hatanaka01f70892012-09-27 02:15:57 +0000789MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000790MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000791 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000792 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000793 default:
794 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000795 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000796 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000797 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000798 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000799 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000800 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000801 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000802 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000803 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000804 case Mips::ATOMIC_LOAD_ADD_I64:
805 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000806 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000807
808 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000809 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000810 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000811 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000812 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000813 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000814 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000815 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000816 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000817 case Mips::ATOMIC_LOAD_AND_I64:
818 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000819 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000820
821 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000822 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000823 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000824 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000825 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000826 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000827 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000828 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000829 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000830 case Mips::ATOMIC_LOAD_OR_I64:
831 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000832 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000833
834 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000835 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000836 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000837 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000838 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000839 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000840 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000841 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000842 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000843 case Mips::ATOMIC_LOAD_XOR_I64:
844 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000845 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000846
847 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000848 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000849 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000850 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000851 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000852 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000853 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000854 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000855 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000856 case Mips::ATOMIC_LOAD_NAND_I64:
857 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000858 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000859
860 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000861 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000862 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000863 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000864 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000865 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000866 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000867 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000868 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000869 case Mips::ATOMIC_LOAD_SUB_I64:
870 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000871 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000872
873 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000874 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000875 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000876 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000877 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000878 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000879 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000880 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000881 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000882 case Mips::ATOMIC_SWAP_I64:
883 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000884 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000885
886 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000887 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000888 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000890 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000891 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000894 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000895 case Mips::ATOMIC_CMP_SWAP_I64:
896 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000897 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanakaf8941992013-05-20 18:07:43 +0000898 case Mips::PseudoSDIV:
899 case Mips::PseudoUDIV:
900 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), false);
901 case Mips::PseudoDSDIV:
902 case Mips::PseudoDUDIV:
903 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), true);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000904 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000905}
906
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000907// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
908// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
909MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000910MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000911 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000912 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000913 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000914
915 MachineFunction *MF = BB->getParent();
916 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000917 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000918 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000919 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000920 unsigned LL, SC, AND, NOR, ZERO, BEQ;
921
922 if (Size == 4) {
923 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
924 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
925 AND = Mips::AND;
926 NOR = Mips::NOR;
927 ZERO = Mips::ZERO;
928 BEQ = Mips::BEQ;
929 }
930 else {
931 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
932 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
933 AND = Mips::AND64;
934 NOR = Mips::NOR64;
935 ZERO = Mips::ZERO_64;
936 BEQ = Mips::BEQ64;
937 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938
Akira Hatanaka4061da12011-07-19 20:11:17 +0000939 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000940 unsigned Ptr = MI->getOperand(1).getReg();
941 unsigned Incr = MI->getOperand(2).getReg();
942
Akira Hatanaka4061da12011-07-19 20:11:17 +0000943 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
944 unsigned AndRes = RegInfo.createVirtualRegister(RC);
945 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000946
947 // insert new blocks after the current block
948 const BasicBlock *LLVM_BB = BB->getBasicBlock();
949 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
950 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
951 MachineFunction::iterator It = BB;
952 ++It;
953 MF->insert(It, loopMBB);
954 MF->insert(It, exitMBB);
955
956 // Transfer the remainder of BB and its successor edges to exitMBB.
957 exitMBB->splice(exitMBB->begin(), BB,
958 llvm::next(MachineBasicBlock::iterator(MI)),
959 BB->end());
960 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
961
962 // thisMBB:
963 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000964 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000965 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +0000966 loopMBB->addSuccessor(loopMBB);
967 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000968
969 // loopMBB:
970 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +0000971 // <binop> storeval, oldval, incr
972 // sc success, storeval, 0(ptr)
973 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000974 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000975 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000976 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000977 // and andres, oldval, incr
978 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000979 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
980 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000981 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000982 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000983 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000984 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +0000985 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000986 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000987 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
988 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000989
990 MI->eraseFromParent(); // The instruction is gone now.
991
Akira Hatanaka939ece12011-07-19 03:42:13 +0000992 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000993}
994
995MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000996MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000997 MachineBasicBlock *BB,
998 unsigned Size, unsigned BinOpcode,
999 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001000 assert((Size == 1 || Size == 2) &&
1001 "Unsupported size for EmitAtomicBinaryPartial.");
1002
1003 MachineFunction *MF = BB->getParent();
1004 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1005 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1006 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001007 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001008 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1009 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001010
1011 unsigned Dest = MI->getOperand(0).getReg();
1012 unsigned Ptr = MI->getOperand(1).getReg();
1013 unsigned Incr = MI->getOperand(2).getReg();
1014
Akira Hatanaka4061da12011-07-19 20:11:17 +00001015 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1016 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001017 unsigned Mask = RegInfo.createVirtualRegister(RC);
1018 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001019 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1020 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001021 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001022 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1023 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1024 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1025 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1026 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001027 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001028 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1029 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1030 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1031 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1032 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001033
1034 // insert new blocks after the current block
1035 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1036 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001037 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1039 MachineFunction::iterator It = BB;
1040 ++It;
1041 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001042 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001043 MF->insert(It, exitMBB);
1044
1045 // Transfer the remainder of BB and its successor edges to exitMBB.
1046 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001047 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001048 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1049
Akira Hatanaka81b44112011-07-19 17:09:53 +00001050 BB->addSuccessor(loopMBB);
1051 loopMBB->addSuccessor(loopMBB);
1052 loopMBB->addSuccessor(sinkMBB);
1053 sinkMBB->addSuccessor(exitMBB);
1054
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001055 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001056 // addiu masklsb2,$0,-4 # 0xfffffffc
1057 // and alignedaddr,ptr,masklsb2
1058 // andi ptrlsb2,ptr,3
1059 // sll shiftamt,ptrlsb2,3
1060 // ori maskupper,$0,255 # 0xff
1061 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001062 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001063 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001064
1065 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001066 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001067 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001068 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001069 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001070 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanakaaffed7e2013-05-31 03:25:44 +00001071 if (Subtarget->isLittle()) {
1072 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1073 } else {
1074 unsigned Off = RegInfo.createVirtualRegister(RC);
1075 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1076 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1077 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1078 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001079 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001080 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001081 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka51122432013-07-01 20:39:53 +00001082 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001083 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka51122432013-07-01 20:39:53 +00001084 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001085
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001086 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001087 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001088 // ll oldval,0(alignedaddr)
1089 // binop binopres,oldval,incr2
1090 // and newval,binopres,mask
1091 // and maskedoldval0,oldval,mask2
1092 // or storeval,maskedoldval0,newval
1093 // sc success,storeval,0(alignedaddr)
1094 // beq success,$0,loopMBB
1095
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001096 // atomic.swap
1097 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001098 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001099 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001100 // and maskedoldval0,oldval,mask2
1101 // or storeval,maskedoldval0,newval
1102 // sc success,storeval,0(alignedaddr)
1103 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001104
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001105 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001106 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001107 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001108 // and andres, oldval, incr2
1109 // nor binopres, $0, andres
1110 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001111 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1112 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001113 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001114 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001115 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001116 // <binop> binopres, oldval, incr2
1117 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001118 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1119 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001120 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001121 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001122 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001123 }
Jia Liubb481f82012-02-28 07:46:26 +00001124
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001125 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001126 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001127 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001128 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001129 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001130 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001131 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001132 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001133
Akira Hatanaka939ece12011-07-19 03:42:13 +00001134 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001135 // and maskedoldval1,oldval,mask
1136 // srl srlres,maskedoldval1,shiftamt
1137 // sll sllres,srlres,24
1138 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001139 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001140 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001141
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001142 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001143 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001144 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka51122432013-07-01 20:39:53 +00001145 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001146 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001147 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001148 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001149 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150
1151 MI->eraseFromParent(); // The instruction is gone now.
1152
Akira Hatanaka939ece12011-07-19 03:42:13 +00001153 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001154}
1155
1156MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001157MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001158 MachineBasicBlock *BB,
1159 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001160 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001161
1162 MachineFunction *MF = BB->getParent();
1163 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001164 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001165 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001166 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001167 unsigned LL, SC, ZERO, BNE, BEQ;
1168
1169 if (Size == 4) {
1170 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1171 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1172 ZERO = Mips::ZERO;
1173 BNE = Mips::BNE;
1174 BEQ = Mips::BEQ;
1175 }
1176 else {
1177 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1178 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1179 ZERO = Mips::ZERO_64;
1180 BNE = Mips::BNE64;
1181 BEQ = Mips::BEQ64;
1182 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001183
1184 unsigned Dest = MI->getOperand(0).getReg();
1185 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001186 unsigned OldVal = MI->getOperand(2).getReg();
1187 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001188
Akira Hatanaka4061da12011-07-19 20:11:17 +00001189 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001190
1191 // insert new blocks after the current block
1192 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1193 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1194 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1195 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1196 MachineFunction::iterator It = BB;
1197 ++It;
1198 MF->insert(It, loop1MBB);
1199 MF->insert(It, loop2MBB);
1200 MF->insert(It, exitMBB);
1201
1202 // Transfer the remainder of BB and its successor edges to exitMBB.
1203 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001204 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1206
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001207 // thisMBB:
1208 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001209 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001210 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001211 loop1MBB->addSuccessor(exitMBB);
1212 loop1MBB->addSuccessor(loop2MBB);
1213 loop2MBB->addSuccessor(loop1MBB);
1214 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001215
1216 // loop1MBB:
1217 // ll dest, 0(ptr)
1218 // bne dest, oldval, exitMBB
1219 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001220 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1221 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001222 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001223
1224 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001225 // sc success, newval, 0(ptr)
1226 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001227 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001228 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001229 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001230 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001231 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001232
1233 MI->eraseFromParent(); // The instruction is gone now.
1234
Akira Hatanaka939ece12011-07-19 03:42:13 +00001235 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001236}
1237
1238MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001239MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001240 MachineBasicBlock *BB,
1241 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001242 assert((Size == 1 || Size == 2) &&
1243 "Unsupported size for EmitAtomicCmpSwapPartial.");
1244
1245 MachineFunction *MF = BB->getParent();
1246 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1247 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1248 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001249 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001250 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1251 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001252
1253 unsigned Dest = MI->getOperand(0).getReg();
1254 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001255 unsigned CmpVal = MI->getOperand(2).getReg();
1256 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001257
Akira Hatanaka4061da12011-07-19 20:11:17 +00001258 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1259 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001260 unsigned Mask = RegInfo.createVirtualRegister(RC);
1261 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001262 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1263 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1264 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1265 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1266 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1267 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1268 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1269 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1270 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1271 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1272 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1273 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1274 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1275 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001276
1277 // insert new blocks after the current block
1278 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1279 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1280 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001281 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001282 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1283 MachineFunction::iterator It = BB;
1284 ++It;
1285 MF->insert(It, loop1MBB);
1286 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001287 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001288 MF->insert(It, exitMBB);
1289
1290 // Transfer the remainder of BB and its successor edges to exitMBB.
1291 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001292 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001293 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1294
Akira Hatanaka81b44112011-07-19 17:09:53 +00001295 BB->addSuccessor(loop1MBB);
1296 loop1MBB->addSuccessor(sinkMBB);
1297 loop1MBB->addSuccessor(loop2MBB);
1298 loop2MBB->addSuccessor(loop1MBB);
1299 loop2MBB->addSuccessor(sinkMBB);
1300 sinkMBB->addSuccessor(exitMBB);
1301
Akira Hatanaka70564a92011-07-19 18:14:26 +00001302 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001303 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001304 // addiu masklsb2,$0,-4 # 0xfffffffc
1305 // and alignedaddr,ptr,masklsb2
1306 // andi ptrlsb2,ptr,3
1307 // sll shiftamt,ptrlsb2,3
1308 // ori maskupper,$0,255 # 0xff
1309 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001310 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001311 // andi maskedcmpval,cmpval,255
1312 // sll shiftedcmpval,maskedcmpval,shiftamt
1313 // andi maskednewval,newval,255
1314 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001315 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001316 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001317 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001318 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001319 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001320 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanakaaffed7e2013-05-31 03:25:44 +00001321 if (Subtarget->isLittle()) {
1322 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1323 } else {
1324 unsigned Off = RegInfo.createVirtualRegister(RC);
1325 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1326 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1327 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1328 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001329 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001330 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001331 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka51122432013-07-01 20:39:53 +00001332 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001333 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1334 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001335 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001336 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka51122432013-07-01 20:39:53 +00001337 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001338 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001339 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001340 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka51122432013-07-01 20:39:53 +00001341 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001342
1343 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001344 // ll oldval,0(alginedaddr)
1345 // and maskedoldval0,oldval,mask
1346 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001347 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001348 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1349 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001350 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001351 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001352 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001353
1354 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001355 // and maskedoldval1,oldval,mask2
1356 // or storeval,maskedoldval1,shiftednewval
1357 // sc success,storeval,0(alignedaddr)
1358 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001359 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001360 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001361 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001362 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001363 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001364 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001365 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001366 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001367 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001368
Akira Hatanaka939ece12011-07-19 03:42:13 +00001369 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001370 // srl srlres,maskedoldval0,shiftamt
1371 // sll sllres,srlres,24
1372 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001373 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001374 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001375
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001376 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka51122432013-07-01 20:39:53 +00001377 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001378 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001379 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001380 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001381 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001382
1383 MI->eraseFromParent(); // The instruction is gone now.
1384
Akira Hatanaka939ece12011-07-19 03:42:13 +00001385 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001386}
1387
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001388//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001389// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001390//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001391SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001392 SDValue Chain = Op.getOperand(0);
1393 SDValue Table = Op.getOperand(1);
1394 SDValue Index = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001395 SDLoc DL(Op);
Akira Hatanakab7656a92013-03-06 21:32:03 +00001396 EVT PTy = getPointerTy();
1397 unsigned EntrySize =
1398 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1399
1400 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1401 DAG.getConstant(EntrySize, PTy));
1402 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1403
1404 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1405 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1406 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1407 0);
1408 Chain = Addr.getValue(1);
1409
1410 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1411 // For PIC, the sequence is:
1412 // BRIND(load(Jumptable + index) + RelocBase)
1413 // RelocBase can be JumpTable, GOT or some sort of global base.
1414 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1415 getPICJumpTableRelocBase(Table, DAG));
1416 }
1417
1418 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1419}
1420
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001421SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001422lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001423{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001424 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001425 // the block to branch to if the condition is true.
1426 SDValue Chain = Op.getOperand(0);
1427 SDValue Dest = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001428 SDLoc DL(Op);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001429
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001430 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001431
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001432 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001433 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001434 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001435
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001436 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001437 Mips::CondCode CC =
1438 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanaka9cf07242013-03-30 01:16:38 +00001439 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1440 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka83d8ef12013-07-26 20:13:47 +00001441 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001442 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka83d8ef12013-07-26 20:13:47 +00001443 FCC0, Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001444}
1445
1446SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001447lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001448{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001449 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001450
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001451 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001452 if (Cond.getOpcode() != MipsISD::FPCmp)
1453 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001454
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001455 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickac6d9be2013-05-25 02:42:55 +00001456 SDLoc(Op));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001457}
1458
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001459SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001460lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001461{
Andrew Trickac6d9be2013-05-25 02:42:55 +00001462 SDLoc DL(Op);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001463 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault225ed702013-05-18 00:21:46 +00001464 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1465 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001466 Op.getOperand(0), Op.getOperand(1),
1467 Op.getOperand(4));
1468
1469 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1470 Op.getOperand(3));
1471}
1472
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001473SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1474 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001475
1476 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1477 "Floating point operand expected.");
1478
1479 SDValue True = DAG.getConstant(1, MVT::i32);
1480 SDValue False = DAG.getConstant(0, MVT::i32);
1481
Andrew Trickac6d9be2013-05-25 02:42:55 +00001482 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001483}
1484
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001485SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001486 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001487 // FIXME there isn't actually debug info here
Andrew Trickac6d9be2013-05-25 02:42:55 +00001488 SDLoc DL(Op);
Jia Liubb481f82012-02-28 07:46:26 +00001489 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001490
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001491 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001492 const MipsTargetObjectFile &TLOF =
1493 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001494
Chris Lattnere3736f82009-08-13 05:41:27 +00001495 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001496 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001497 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001498 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001499 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001500 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001501 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001502 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001503 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001504
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001505 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001506 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001507 }
1508
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001509 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1510 return getAddrLocal(Op, DAG, HasMips64);
1511
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001512 if (LargeGOT)
1513 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1514 MipsII::MO_GOT_LO16);
1515
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001516 return getAddrGlobal(Op, DAG,
1517 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001518}
1519
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001520SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001521 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001522 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1523 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001524
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001525 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001526}
1527
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001528SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001529lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001530{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001531 // If the relocation model is PIC, use the General Dynamic TLS Model or
1532 // Local Dynamic TLS model, otherwise use the Initial Exec or
1533 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001534
1535 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001536 SDLoc DL(GA);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001537 const GlobalValue *GV = GA->getGlobal();
1538 EVT PtrVT = getPointerTy();
1539
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001540 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1541
1542 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001543 // General Dynamic and Local Dynamic TLS Model.
1544 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1545 : MipsII::MO_TLSGD;
1546
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001547 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1548 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1549 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001550 unsigned PtrSize = PtrVT.getSizeInBits();
1551 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1552
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001553 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001554
1555 ArgListTy Args;
1556 ArgListEntry Entry;
1557 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001558 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001559 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001560
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001561 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001562 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001563 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001564 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001565 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001566 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001567
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001568 SDValue Ret = CallResult.first;
1569
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001570 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001571 return Ret;
1572
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001573 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001574 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001575 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1576 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001577 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001578 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1579 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1580 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001581 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001582
1583 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001584 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001585 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001586 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001587 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001588 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001589 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001590 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001591 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001592 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001593 } else {
1594 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001595 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001596 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001597 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001598 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001599 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001600 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1601 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1602 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001603 }
1604
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001605 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1606 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001607}
1608
1609SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001610lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001611{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001612 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1613 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001614
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001615 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001616}
1617
Dan Gohman475871a2008-07-27 21:46:04 +00001618SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001619lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001620{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001621 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001622 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001623 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001624 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001625 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001626 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001627 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1628 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001629 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001630
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001631 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1632 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001633
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001634 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001635}
1636
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001637SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001638 MachineFunction &MF = DAG.getMachineFunction();
1639 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1640
Andrew Trickac6d9be2013-05-25 02:42:55 +00001641 SDLoc DL(Op);
Dan Gohman1e93df62010-04-17 14:41:14 +00001642 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1643 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001644
1645 // vastart just stores the address of the VarArgsFrameIndex slot into the
1646 // memory location argument.
1647 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001648 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001649 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001650}
Jia Liubb481f82012-02-28 07:46:26 +00001651
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001652static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001653 EVT TyX = Op.getOperand(0).getValueType();
1654 EVT TyY = Op.getOperand(1).getValueType();
1655 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1656 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001657 SDLoc DL(Op);
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001658 SDValue Res;
1659
1660 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1661 // to i32.
1662 SDValue X = (TyX == MVT::f32) ?
1663 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1664 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1665 Const1);
1666 SDValue Y = (TyY == MVT::f32) ?
1667 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1668 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1669 Const1);
1670
1671 if (HasR2) {
1672 // ext E, Y, 31, 1 ; extract bit31 of Y
1673 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1674 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1675 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1676 } else {
1677 // sll SllX, X, 1
1678 // srl SrlX, SllX, 1
1679 // srl SrlY, Y, 31
1680 // sll SllY, SrlX, 31
1681 // or Or, SrlX, SllY
1682 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1683 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1684 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1685 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1686 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1687 }
1688
1689 if (TyX == MVT::f32)
1690 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1691
1692 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1693 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1694 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001695}
1696
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001697static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001698 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1699 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1700 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1701 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001702 SDLoc DL(Op);
Eric Christopher471e4222011-06-08 23:55:35 +00001703
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001704 // Bitcast to integer nodes.
1705 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1706 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001707
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001708 if (HasR2) {
1709 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1710 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1711 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1712 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001713
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001714 if (WidthX > WidthY)
1715 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1716 else if (WidthY > WidthX)
1717 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001718
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001719 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1720 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1721 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1722 }
1723
1724 // (d)sll SllX, X, 1
1725 // (d)srl SrlX, SllX, 1
1726 // (d)srl SrlY, Y, width(Y)-1
1727 // (d)sll SllY, SrlX, width(Y)-1
1728 // or Or, SrlX, SllY
1729 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1730 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1731 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1732 DAG.getConstant(WidthY - 1, MVT::i32));
1733
1734 if (WidthX > WidthY)
1735 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1736 else if (WidthY > WidthX)
1737 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1738
1739 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1740 DAG.getConstant(WidthX - 1, MVT::i32));
1741 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1742 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001743}
1744
Akira Hatanaka82099682011-12-19 19:52:25 +00001745SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001746MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001747 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001748 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001749
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001750 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001751}
1752
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001753static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001754 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001755 SDLoc DL(Op);
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001756
1757 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1758 // to i32.
1759 SDValue X = (Op.getValueType() == MVT::f32) ?
1760 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1761 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1762 Const1);
1763
1764 // Clear MSB.
1765 if (HasR2)
1766 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1767 DAG.getRegister(Mips::ZERO, MVT::i32),
1768 DAG.getConstant(31, MVT::i32), Const1, X);
1769 else {
1770 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1771 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1772 }
1773
1774 if (Op.getValueType() == MVT::f32)
1775 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1776
1777 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1778 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1779 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1780}
1781
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001782static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001783 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001784 SDLoc DL(Op);
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001785
1786 // Bitcast to integer node.
1787 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1788
1789 // Clear MSB.
1790 if (HasR2)
1791 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1792 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1793 DAG.getConstant(63, MVT::i32), Const1, X);
1794 else {
1795 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1796 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1797 }
1798
1799 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1800}
1801
1802SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001803MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001804 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001805 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001806
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001807 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001808}
1809
Akira Hatanaka2e591472011-06-02 00:24:44 +00001810SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001811lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001812 // check the depth
1813 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001814 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001815
1816 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1817 MFI->setFrameAddressIsTaken(true);
1818 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001819 SDLoc DL(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001820 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001821 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001822 return FrameAddr;
1823}
1824
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001825SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001826 SelectionDAG &DAG) const {
1827 // check the depth
1828 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1829 "Return address can be determined only for current frame.");
1830
1831 MachineFunction &MF = DAG.getMachineFunction();
1832 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001833 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001834 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1835 MFI->setReturnAddressIsTaken(true);
1836
1837 // Return RA, which contains the return address. Mark it an implicit live-in.
1838 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickac6d9be2013-05-25 02:42:55 +00001839 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001840}
1841
Akira Hatanaka544cc212013-01-30 00:26:49 +00001842// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1843// generated from __builtin_eh_return (offset, handler)
1844// The effect of this is to adjust the stack pointer by "offset"
1845// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001846SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001847 const {
1848 MachineFunction &MF = DAG.getMachineFunction();
1849 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1850
1851 MipsFI->setCallsEhReturn();
1852 SDValue Chain = Op.getOperand(0);
1853 SDValue Offset = Op.getOperand(1);
1854 SDValue Handler = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001855 SDLoc DL(Op);
Akira Hatanaka544cc212013-01-30 00:26:49 +00001856 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
1857
1858 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1859 // EH_RETURN nodes, so that instructions are emitted back-to-back.
1860 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
1861 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
1862 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1863 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1864 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1865 DAG.getRegister(OffsetReg, Ty),
1866 DAG.getRegister(AddrReg, getPointerTy()),
1867 Chain.getValue(1));
1868}
1869
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001870SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001871 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00001872 // FIXME: Need pseudo-fence for 'singlethread' fences
1873 // FIXME: Set SType for weaker fences where supported/appropriate.
1874 unsigned SType = 0;
Andrew Trickac6d9be2013-05-25 02:42:55 +00001875 SDLoc DL(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001876 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00001877 DAG.getConstant(SType, MVT::i32));
1878}
1879
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001880SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00001881 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001882 SDLoc DL(Op);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001883 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1884 SDValue Shamt = Op.getOperand(2);
1885
1886 // if shamt < 32:
1887 // lo = (shl lo, shamt)
1888 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1889 // else:
1890 // lo = 0
1891 // hi = (shl lo, shamt[4:0])
1892 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1893 DAG.getConstant(-1, MVT::i32));
1894 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1895 DAG.getConstant(1, MVT::i32));
1896 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1897 Not);
1898 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1899 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1900 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1901 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1902 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00001903 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1904 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001905 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1906
1907 SDValue Ops[2] = {Lo, Hi};
1908 return DAG.getMergeValues(Ops, 2, DL);
1909}
1910
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001911SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001912 bool IsSRA) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00001913 SDLoc DL(Op);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001914 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1915 SDValue Shamt = Op.getOperand(2);
1916
1917 // if shamt < 32:
1918 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1919 // if isSRA:
1920 // hi = (sra hi, shamt)
1921 // else:
1922 // hi = (srl hi, shamt)
1923 // else:
1924 // if isSRA:
1925 // lo = (sra hi, shamt[4:0])
1926 // hi = (sra hi, 31)
1927 // else:
1928 // lo = (srl hi, shamt[4:0])
1929 // hi = 0
1930 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1931 DAG.getConstant(-1, MVT::i32));
1932 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1933 DAG.getConstant(1, MVT::i32));
1934 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1935 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1936 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1937 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1938 Hi, Shamt);
1939 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1940 DAG.getConstant(0x20, MVT::i32));
1941 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1942 DAG.getConstant(31, MVT::i32));
1943 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1944 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1945 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1946 ShiftRightHi);
1947
1948 SDValue Ops[2] = {Lo, Hi};
1949 return DAG.getMergeValues(Ops, 2, DL);
1950}
1951
Akira Hatanakafee62c12013-04-11 19:07:14 +00001952static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001953 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001954 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001955 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001956 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001957 SDLoc DL(LD);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001958 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1959
1960 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00001961 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001962 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001963
1964 SDValue Ops[] = { Chain, Ptr, Src };
1965 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1966 LD->getMemOperand());
1967}
1968
1969// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001970SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001971 LoadSDNode *LD = cast<LoadSDNode>(Op);
1972 EVT MemVT = LD->getMemoryVT();
1973
1974 // Return if load is aligned or if MemVT is neither i32 nor i64.
1975 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1976 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1977 return SDValue();
1978
1979 bool IsLittle = Subtarget->isLittle();
1980 EVT VT = Op.getValueType();
1981 ISD::LoadExtType ExtType = LD->getExtensionType();
1982 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1983
1984 assert((VT == MVT::i32) || (VT == MVT::i64));
1985
1986 // Expand
1987 // (set dst, (i64 (load baseptr)))
1988 // to
1989 // (set tmp, (ldl (add baseptr, 7), undef))
1990 // (set dst, (ldr baseptr, tmp))
1991 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00001992 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001993 IsLittle ? 7 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00001994 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001995 IsLittle ? 0 : 7);
1996 }
1997
Akira Hatanakafee62c12013-04-11 19:07:14 +00001998 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00001999 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00002000 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002001 IsLittle ? 0 : 3);
2002
2003 // Expand
2004 // (set dst, (i32 (load baseptr))) or
2005 // (set dst, (i64 (sextload baseptr))) or
2006 // (set dst, (i64 (extload baseptr)))
2007 // to
2008 // (set tmp, (lwl (add baseptr, 3), undef))
2009 // (set dst, (lwr baseptr, tmp))
2010 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2011 (ExtType == ISD::EXTLOAD))
2012 return LWR;
2013
2014 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2015
2016 // Expand
2017 // (set dst, (i64 (zextload baseptr)))
2018 // to
2019 // (set tmp0, (lwl (add baseptr, 3), undef))
2020 // (set tmp1, (lwr baseptr, tmp0))
2021 // (set tmp2, (shl tmp1, 32))
2022 // (set dst, (srl tmp2, 32))
Andrew Trickac6d9be2013-05-25 02:42:55 +00002023 SDLoc DL(LD);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002024 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2025 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002026 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2027 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002028 return DAG.getMergeValues(Ops, 2, DL);
2029}
2030
Akira Hatanakafee62c12013-04-11 19:07:14 +00002031static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002032 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002033 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2034 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00002035 SDLoc DL(SD);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002036 SDVTList VTList = DAG.getVTList(MVT::Other);
2037
2038 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002039 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002040 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002041
2042 SDValue Ops[] = { Chain, Value, Ptr };
2043 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2044 SD->getMemOperand());
2045}
2046
2047// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanaka63451432013-05-16 20:45:17 +00002048static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2049 bool IsLittle) {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002050 SDValue Value = SD->getValue(), Chain = SD->getChain();
2051 EVT VT = Value.getValueType();
2052
2053 // Expand
2054 // (store val, baseptr) or
2055 // (truncstore val, baseptr)
2056 // to
2057 // (swl val, (add baseptr, 3))
2058 // (swr val, baseptr)
2059 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanakafee62c12013-04-11 19:07:14 +00002060 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002061 IsLittle ? 3 : 0);
Akira Hatanakafee62c12013-04-11 19:07:14 +00002062 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002063 }
2064
2065 assert(VT == MVT::i64);
2066
2067 // Expand
2068 // (store val, baseptr)
2069 // to
2070 // (sdl val, (add baseptr, 7))
2071 // (sdr val, baseptr)
Akira Hatanakafee62c12013-04-11 19:07:14 +00002072 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2073 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002074}
2075
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002076// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2077static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2078 SDValue Val = SD->getValue();
2079
2080 if (Val.getOpcode() != ISD::FP_TO_SINT)
2081 return SDValue();
2082
2083 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002084 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002085 Val.getOperand(0));
2086
Andrew Trickac6d9be2013-05-25 02:42:55 +00002087 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002088 SD->getPointerInfo(), SD->isVolatile(),
2089 SD->isNonTemporal(), SD->getAlignment());
2090}
2091
Akira Hatanaka63451432013-05-16 20:45:17 +00002092SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2093 StoreSDNode *SD = cast<StoreSDNode>(Op);
2094 EVT MemVT = SD->getMemoryVT();
2095
2096 // Lower unaligned integer stores.
2097 if ((SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
2098 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2099 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2100
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002101 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanaka63451432013-05-16 20:45:17 +00002102}
2103
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002104SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002105 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2106 || cast<ConstantSDNode>
2107 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2108 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2109 return SDValue();
2110
2111 // The pattern
2112 // (add (frameaddr 0), (frame_to_args_offset))
2113 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2114 // (add FrameObject, 0)
2115 // where FrameObject is a fixed StackObject with offset 0 which points to
2116 // the old stack pointer.
2117 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2118 EVT ValTy = Op->getValueType(0);
2119 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2120 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickac6d9be2013-05-25 02:42:55 +00002121 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002122 DAG.getConstant(0, ValTy));
2123}
2124
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002125SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2126 SelectionDAG &DAG) const {
2127 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickac6d9be2013-05-25 02:42:55 +00002128 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002129 Op.getOperand(0));
Andrew Trickac6d9be2013-05-25 02:42:55 +00002130 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanakaae7e7cb2013-05-16 21:17:15 +00002131}
2132
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002133//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002134// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002135//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002136
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002137//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002138// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002139// Mips O32 ABI rules:
2140// ---
2141// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002142// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002143// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002144// f64 - Only passed in two aliased f32 registers if no int reg has been used
2145// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002146// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2147// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002148//
2149// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002150//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002151
Duncan Sands1e96bab2010-11-04 10:49:57 +00002152static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002153 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002154 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2155
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002156 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002157
Craig Topperc5eaae42012-03-11 07:57:25 +00002158 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002159 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2160 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002161 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002162 Mips::F12, Mips::F14
2163 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002164 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002165 Mips::D6, Mips::D7
2166 };
2167
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002168 // Do not process byval args here.
2169 if (ArgFlags.isByVal())
2170 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002171
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002172 // Promote i8 and i16
2173 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2174 LocVT = MVT::i32;
2175 if (ArgFlags.isSExt())
2176 LocInfo = CCValAssign::SExt;
2177 else if (ArgFlags.isZExt())
2178 LocInfo = CCValAssign::ZExt;
2179 else
2180 LocInfo = CCValAssign::AExt;
2181 }
2182
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002183 unsigned Reg;
2184
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002185 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2186 // is true: function is vararg, argument is 3rd or higher, there is previous
2187 // argument which is not f32 or f64.
2188 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2189 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002190 unsigned OrigAlign = ArgFlags.getOrigAlign();
2191 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002192
2193 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002194 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002195 // If this is the first part of an i64 arg,
2196 // the allocated register must be either A0 or A2.
2197 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2198 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002199 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002200 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2201 // Allocate int register and shadow next int register. If first
2202 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002203 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2204 if (Reg == Mips::A1 || Reg == Mips::A3)
2205 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2206 State.AllocateReg(IntRegs, IntRegsSize);
2207 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002208 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2209 // we are guaranteed to find an available float register
2210 if (ValVT == MVT::f32) {
2211 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2212 // Shadow int register
2213 State.AllocateReg(IntRegs, IntRegsSize);
2214 } else {
2215 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2216 // Shadow int registers
2217 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2218 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2219 State.AllocateReg(IntRegs, IntRegsSize);
2220 State.AllocateReg(IntRegs, IntRegsSize);
2221 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002222 } else
2223 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002224
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002225 if (!Reg) {
2226 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2227 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002228 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002229 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002230 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002231
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002232 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002233}
2234
2235#include "MipsGenCallingConv.inc"
2236
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002237//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002238// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002239//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002240
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002241static const unsigned O32IntRegsSize = 4;
2242
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002243// Return next O32 integer argument register.
2244static unsigned getNextIntArgReg(unsigned Reg) {
2245 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2246 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2247}
2248
Akira Hatanaka7d712092012-10-30 19:23:25 +00002249SDValue
2250MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002251 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka7d712092012-10-30 19:23:25 +00002252 bool IsTailCall, SelectionDAG &DAG) const {
2253 if (!IsTailCall) {
2254 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2255 DAG.getIntPtrConstant(Offset));
2256 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2257 false, 0);
2258 }
2259
2260 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2261 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2262 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2263 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2264 /*isVolatile=*/ true, false, 0);
2265}
2266
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002267void MipsTargetLowering::
2268getOpndList(SmallVectorImpl<SDValue> &Ops,
2269 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2270 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2271 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2272 // Insert node "GP copy globalreg" before call to function.
2273 //
2274 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2275 // in PIC mode) allow symbols to be resolved via lazy binding.
2276 // The lazy binding stub requires GP to point to the GOT.
2277 if (IsPICCall && !InternalLinkage) {
2278 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2279 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2280 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2281 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002282
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002283 // Build a sequence of copy-to-reg nodes chained together with token
2284 // chain and flag operands which copy the outgoing args into registers.
2285 // The InFlag in necessary since all emitted instructions must be
2286 // stuck together.
2287 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002288
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002289 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2290 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2291 RegsToPass[i].second, InFlag);
2292 InFlag = Chain.getValue(1);
2293 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002294
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002295 // Add argument registers to the end of the list so that they are
2296 // known live into the call.
2297 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2298 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2299 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002300
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002301 // Add a register mask operand representing the call-preserved registers.
2302 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2303 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2304 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler46090912013-05-10 22:25:39 +00002305 if (Subtarget->inMips16HardFloat()) {
2306 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2307 llvm::StringRef Sym = G->getGlobal()->getName();
2308 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
2309 if (F->hasFnAttribute("__Mips16RetHelper")) {
2310 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2311 }
2312 }
2313 }
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002314 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2315
2316 if (InFlag.getNode())
2317 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002318}
2319
Dan Gohman98ca4f22009-08-05 01:29:28 +00002320/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002321/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002322SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002323MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002324 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002325 SelectionDAG &DAG = CLI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00002326 SDLoc DL = CLI.DL;
Craig Toppera0ec3f92013-07-14 04:42:23 +00002327 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2328 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2329 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002330 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002331 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002332 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002333 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002334 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002335
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002336 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002337 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002338 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002339 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002340
2341 // Analyze operands of the call, assigning locations to each operand.
2342 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002343 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002344 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler46090912013-05-10 22:25:39 +00002345 MipsCC::SpecialCallingConvType SpecialCallingConv =
2346 getSpecialCallingConv(Callee);
2347 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo, SpecialCallingConv);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002348
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002349 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002350 getTargetMachine().Options.UseSoftFloat,
2351 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002352
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002353 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002354 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002355
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002356 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002357 if (IsTailCall)
2358 IsTailCall =
2359 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002360 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002361
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002362 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002363 ++NumTailCalls;
2364
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002365 // Chain is the output chain of the last Load/Store or CopyToReg node.
2366 // ByValChain is the output chain of the last Memcpy node created for copying
2367 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002368 unsigned StackAlignment = TFL->getStackAlignment();
2369 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002370 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002371
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002372 if (!IsTailCall)
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002373 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002374
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002375 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002376 IsN64 ? Mips::SP_64 : Mips::SP,
2377 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002378
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002379 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002380 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002381 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002382 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002383
2384 // Walk the register/memloc assignments, inserting copies/loads.
2385 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002386 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002387 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002388 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002389 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2390
2391 // ByVal Arg.
2392 if (Flags.isByVal()) {
2393 assert(Flags.getByValSize() &&
2394 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002395 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002396 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002397 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002398 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002399 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2400 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002401 continue;
2402 }
Jia Liubb481f82012-02-28 07:46:26 +00002403
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002404 // Promote the value if needed.
2405 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002406 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002407 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002408 if (VA.isRegLoc()) {
2409 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002410 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2411 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002412 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002413 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002414 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002415 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002416 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002417 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002418 if (!Subtarget->isLittle())
2419 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002420 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002421 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2422 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2423 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002424 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002425 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002426 }
2427 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002428 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002429 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002430 break;
2431 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002432 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002433 break;
2434 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002435 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002436 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002437 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002438
2439 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002440 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002441 if (VA.isRegLoc()) {
2442 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002443 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002444 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002445
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002446 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002447 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002448
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002449 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002450 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002451 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002452 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002453 }
2454
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002455 // Transform all store nodes into one single node because all store
2456 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002457 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002458 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002459 &MemOpChains[0], MemOpChains.size());
2460
Bill Wendling056292f2008-09-16 21:48:12 +00002461 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002462 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2463 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002464 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002465 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002466 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002467
2468 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002469 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002470 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2471
2472 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002473 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002474 else if (LargeGOT)
2475 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2476 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002477 else
2478 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2479 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002480 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002481 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002482 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002483 }
2484 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002485 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002486 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2487 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002488 else if (LargeGOT)
2489 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2490 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002491 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002492 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2493
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002494 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002495 }
2496
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002497 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002498 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002499
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002500 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2501 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002502
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002503 if (IsTailCall)
2504 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002505
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002506 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002507 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002508
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002509 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002510 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002511 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002512 InFlag = Chain.getValue(1);
2513
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002514 // Handle result values, copying them out of physregs into vregs that we
2515 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002516 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2517 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002518}
2519
Dan Gohman98ca4f22009-08-05 01:29:28 +00002520/// LowerCallResult - Lower the result values of a call into the
2521/// appropriate copies out of appropriate physical registers.
2522SDValue
2523MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002524 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002525 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002526 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002527 SmallVectorImpl<SDValue> &InVals,
2528 const SDNode *CallNode,
2529 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002530 // Assign locations to each value returned by this call.
2531 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002532 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002533 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002534 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002535
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002536 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2537 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002538
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002539 // Copy all of the result registers out of their specified physreg.
2540 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002541 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002542 RVLocs[i].getLocVT(), InFlag);
2543 Chain = Val.getValue(1);
2544 InFlag = Val.getValue(2);
2545
2546 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002547 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002548
2549 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002550 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002551
Dan Gohman98ca4f22009-08-05 01:29:28 +00002552 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002553}
2554
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002555//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002556// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002557//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002558/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002559/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002560SDValue
2561MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002562 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002563 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002564 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002565 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002566 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002567 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002568 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002569 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002570 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002571
Dan Gohman1e93df62010-04-17 14:41:14 +00002572 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002573
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002574 // Used with vargs to acumulate store chains.
2575 std::vector<SDValue> OutChains;
2576
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002577 // Assign locations to all of the incoming arguments.
2578 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002579 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002580 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002581 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002582 Function::const_arg_iterator FuncArg =
2583 DAG.getMachineFunction().getFunction()->arg_begin();
2584 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002585
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002586 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002587 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2588 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002589
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002590 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002591 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002592
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002593 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002594 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002595 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2596 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002597 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002598 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2599 bool IsRegLoc = VA.isRegLoc();
2600
2601 if (Flags.isByVal()) {
2602 assert(Flags.getByValSize() &&
2603 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002604 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002605 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002606 MipsCCInfo, *ByValArg);
2607 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002608 continue;
2609 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002610
2611 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002612 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002613 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002614 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002615 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002616
Owen Anderson825b72b2009-08-11 20:47:22 +00002617 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002618 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2619 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002620 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002621 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002622 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002623 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002624 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002625 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002626 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002627 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002628
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002629 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002630 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002631 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2632 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002633
2634 // If this is an 8 or 16-bit value, it has been passed promoted
2635 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002636 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002637 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002638 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002639 if (VA.getLocInfo() == CCValAssign::SExt)
2640 Opcode = ISD::AssertSext;
2641 else if (VA.getLocInfo() == CCValAssign::ZExt)
2642 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002643 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002644 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002645 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002646 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002647 }
2648
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002649 // Handle floating point arguments passed in integer registers and
2650 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002651 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002652 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2653 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002654 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002655 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002656 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002657 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002658 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002659 if (!Subtarget->isLittle())
2660 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002661 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002662 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002663 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002664
Dan Gohman98ca4f22009-08-05 01:29:28 +00002665 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002666 } else { // VA.isRegLoc()
2667
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002668 // sanity check
2669 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002670
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002671 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002672 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002673 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002674
2675 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002676 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002677 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002678 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002679 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002680 }
2681 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002682
2683 // The mips ABIs for returning structs by value requires that we copy
2684 // the sret argument into $v0 for the return. Save the argument into
2685 // a virtual register so that we can access it from the return points.
2686 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2687 unsigned Reg = MipsFI->getSRetReturnReg();
2688 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002689 Reg = MF.getRegInfo().
2690 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002691 MipsFI->setSRetReturnReg(Reg);
2692 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002693 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2694 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002695 }
2696
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002697 if (IsVarArg)
2698 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002699
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002700 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002701 // the size of Ins and InVals. This only happens when on varg functions
2702 if (!OutChains.empty()) {
2703 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002704 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002705 &OutChains[0], OutChains.size());
2706 }
2707
Dan Gohman98ca4f22009-08-05 01:29:28 +00002708 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002709}
2710
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002711//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002712// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002713//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002714
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002715bool
2716MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002717 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002718 const SmallVectorImpl<ISD::OutputArg> &Outs,
2719 LLVMContext &Context) const {
2720 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002721 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002722 RVLocs, Context);
2723 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2724}
2725
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726SDValue
2727MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002728 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002729 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002730 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002731 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002732 // CCValAssign - represent the assignment of
2733 // the return value to a location
2734 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002735 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002736
2737 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002738 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002739 *DAG.getContext());
2740 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002741
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002742 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002743 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
2744 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002745
Dan Gohman475871a2008-07-27 21:46:04 +00002746 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002747 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002748
2749 // Copy the result values into the output registers.
2750 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002751 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002752 CCValAssign &VA = RVLocs[i];
2753 assert(VA.isRegLoc() && "Can only return in registers!");
2754
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002755 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002756 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002757
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002758 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002759
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002760 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002761 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002762 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002763 }
2764
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002765 // The mips ABIs for returning structs by value requires that we copy
2766 // the sret argument into $v0 for the return. We saved the argument into
2767 // a virtual register in the entry block, so now we copy the value out
2768 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002769 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002770 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2771 unsigned Reg = MipsFI->getSRetReturnReg();
2772
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002773 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002774 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002775 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00002776 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002777
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002778 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002779 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002780 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002781 }
2782
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002783 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00002784
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00002785 // Add the flag if we have it.
2786 if (Flag.getNode())
2787 RetOps.push_back(Flag);
2788
2789 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002790 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002791}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002792
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002793//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002794// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002795//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002796
2797/// getConstraintType - Given a constraint letter, return the type of
2798/// constraint it is for this target.
2799MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002800getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002801{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002802 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002803 // GCC config/mips/constraints.md
2804 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002805 // 'd' : An address register. Equivalent to r
2806 // unless generating MIPS16 code.
2807 // 'y' : Equivalent to r; retained for
2808 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00002809 // 'c' : A register suitable for use in an indirect
2810 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00002811 // 'l' : The lo register. 1 word storage.
2812 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002813 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002814 switch (Constraint[0]) {
2815 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002816 case 'd':
2817 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002818 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00002819 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00002820 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00002821 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002822 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00002823 case 'R':
2824 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002825 }
2826 }
2827 return TargetLowering::getConstraintType(Constraint);
2828}
2829
John Thompson44ab89e2010-10-29 17:29:13 +00002830/// Examine constraint type and operand type and determine a weight value.
2831/// This object must already have been set up with the operand type
2832/// and the current alternative constraint selected.
2833TargetLowering::ConstraintWeight
2834MipsTargetLowering::getSingleConstraintMatchWeight(
2835 AsmOperandInfo &info, const char *constraint) const {
2836 ConstraintWeight weight = CW_Invalid;
2837 Value *CallOperandVal = info.CallOperandVal;
2838 // If we don't have a value, we can't do a match,
2839 // but allow it at the lowest weight.
2840 if (CallOperandVal == NULL)
2841 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002842 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002843 // Look at the constraint type.
2844 switch (*constraint) {
2845 default:
2846 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2847 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002848 case 'd':
2849 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002850 if (type->isIntegerTy())
2851 weight = CW_Register;
2852 break;
2853 case 'f':
2854 if (type->isFloatTy())
2855 weight = CW_Register;
2856 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00002857 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00002858 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00002859 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00002860 if (type->isIntegerTy())
2861 weight = CW_SpecificReg;
2862 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00002863 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00002864 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00002865 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002866 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00002867 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00002868 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00002869 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00002870 if (isa<ConstantInt>(CallOperandVal))
2871 weight = CW_Constant;
2872 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00002873 case 'R':
2874 weight = CW_Memory;
2875 break;
John Thompson44ab89e2010-10-29 17:29:13 +00002876 }
2877 return weight;
2878}
2879
Eric Christopher38d64262011-06-29 19:33:04 +00002880/// Given a register class constraint, like 'r', if this corresponds directly
2881/// to an LLVM register class, return a register of 0 and the register class
2882/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002883std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier5b3fca52013-06-22 18:37:38 +00002884getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002885{
2886 if (Constraint.size() == 1) {
2887 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002888 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2889 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002890 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002891 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2892 if (Subtarget->inMips16Mode())
2893 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00002894 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00002895 }
Jack Carter10de0252012-07-02 23:35:23 +00002896 if (VT == MVT::i64 && !HasMips64)
2897 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00002898 if (VT == MVT::i64 && HasMips64)
2899 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
2900 // This will generate an error message
2901 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002902 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002903 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002904 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002905 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2906 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00002907 return std::make_pair(0U, &Mips::FGR64RegClass);
2908 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002909 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00002910 break;
2911 case 'c': // register suitable for indirect jump
2912 if (VT == MVT::i32)
2913 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
2914 assert(VT == MVT::i64 && "Unexpected type.");
2915 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00002916 case 'l': // register suitable for indirect jump
2917 if (VT == MVT::i32)
Akira Hatanakac147c1b2013-04-30 23:22:09 +00002918 return std::make_pair((unsigned)Mips::LO, &Mips::LORegsRegClass);
2919 return std::make_pair((unsigned)Mips::LO64, &Mips::LORegs64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00002920 case 'x': // register suitable for indirect jump
2921 // Fixme: Not triggering the use of both hi and low
2922 // This will generate an error message
2923 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002924 }
2925 }
2926 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2927}
2928
Eric Christopher50ab0392012-05-07 03:13:32 +00002929/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2930/// vector. If it is invalid, don't add anything to Ops.
2931void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
2932 std::string &Constraint,
2933 std::vector<SDValue>&Ops,
2934 SelectionDAG &DAG) const {
2935 SDValue Result(0, 0);
2936
2937 // Only support length 1 constraints for now.
2938 if (Constraint.length() > 1) return;
2939
2940 char ConstraintLetter = Constraint[0];
2941 switch (ConstraintLetter) {
2942 default: break; // This will fall through to the generic implementation
2943 case 'I': // Signed 16 bit constant
2944 // If this fails, the parent routine will give an error
2945 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2946 EVT Type = Op.getValueType();
2947 int64_t Val = C->getSExtValue();
2948 if (isInt<16>(Val)) {
2949 Result = DAG.getTargetConstant(Val, Type);
2950 break;
2951 }
2952 }
2953 return;
Eric Christophere5076d42012-05-07 03:13:42 +00002954 case 'J': // integer zero
2955 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2956 EVT Type = Op.getValueType();
2957 int64_t Val = C->getZExtValue();
2958 if (Val == 0) {
2959 Result = DAG.getTargetConstant(0, Type);
2960 break;
2961 }
2962 }
2963 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00002964 case 'K': // unsigned 16 bit immediate
2965 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2966 EVT Type = Op.getValueType();
2967 uint64_t Val = (uint64_t)C->getZExtValue();
2968 if (isUInt<16>(Val)) {
2969 Result = DAG.getTargetConstant(Val, Type);
2970 break;
2971 }
2972 }
2973 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00002974 case 'L': // signed 32 bit immediate where lower 16 bits are 0
2975 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2976 EVT Type = Op.getValueType();
2977 int64_t Val = C->getSExtValue();
2978 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
2979 Result = DAG.getTargetConstant(Val, Type);
2980 break;
2981 }
2982 }
2983 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00002984 case 'N': // immediate in the range of -65535 to -1 (inclusive)
2985 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2986 EVT Type = Op.getValueType();
2987 int64_t Val = C->getSExtValue();
2988 if ((Val >= -65535) && (Val <= -1)) {
2989 Result = DAG.getTargetConstant(Val, Type);
2990 break;
2991 }
2992 }
2993 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00002994 case 'O': // signed 15 bit immediate
2995 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
2996 EVT Type = Op.getValueType();
2997 int64_t Val = C->getSExtValue();
2998 if ((isInt<15>(Val))) {
2999 Result = DAG.getTargetConstant(Val, Type);
3000 break;
3001 }
3002 }
3003 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003004 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3005 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3006 EVT Type = Op.getValueType();
3007 int64_t Val = C->getSExtValue();
3008 if ((Val <= 65535) && (Val >= 1)) {
3009 Result = DAG.getTargetConstant(Val, Type);
3010 break;
3011 }
3012 }
3013 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003014 }
3015
3016 if (Result.getNode()) {
3017 Ops.push_back(Result);
3018 return;
3019 }
3020
3021 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3022}
3023
Dan Gohman6520e202008-10-18 02:06:02 +00003024bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003025MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3026 // No global is ever allowed as a base.
3027 if (AM.BaseGV)
3028 return false;
3029
3030 switch (AM.Scale) {
3031 case 0: // "r+i" or just "i", depending on HasBaseReg.
3032 break;
3033 case 1:
3034 if (!AM.HasBaseReg) // allow "r+i".
3035 break;
3036 return false; // disallow "r+r" or "r+r+i".
3037 default:
3038 return false;
3039 }
3040
3041 return true;
3042}
3043
3044bool
Dan Gohman6520e202008-10-18 02:06:02 +00003045MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3046 // The Mips target isn't yet aware of offsets.
3047 return false;
3048}
Evan Chengeb2f9692009-10-27 19:56:55 +00003049
Akira Hatanakae193b322012-06-13 19:33:32 +00003050EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003051 unsigned SrcAlign,
3052 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003053 bool MemcpyStrSrc,
3054 MachineFunction &MF) const {
3055 if (Subtarget->hasMips64())
3056 return MVT::i64;
3057
3058 return MVT::i32;
3059}
3060
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003061bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3062 if (VT != MVT::f32 && VT != MVT::f64)
3063 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003064 if (Imm.isNegZero())
3065 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003066 return Imm.isZero();
3067}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003068
3069unsigned MipsTargetLowering::getJumpTableEncoding() const {
3070 if (IsN64)
3071 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003072
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003073 return TargetLowering::getJumpTableEncoding();
3074}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003075
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003076/// This function returns true if CallSym is a long double emulation routine.
3077static bool isF128SoftLibCall(const char *CallSym) {
3078 const char *const LibCalls[] =
3079 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3080 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3081 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3082 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3083 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3084 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3085 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3086 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3087 "truncl"};
3088
3089 const char * const *End = LibCalls + array_lengthof(LibCalls);
3090
3091 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003092 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003093
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003094#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003095 for (const char * const *I = LibCalls; I < End - 1; ++I)
3096 assert(Comp(*I, *(I + 1)));
3097#endif
3098
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003099 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003100}
3101
3102/// This function returns true if Ty is fp128 or i128 which was originally a
3103/// fp128.
3104static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3105 if (Ty->isFP128Ty())
3106 return true;
3107
3108 const ExternalSymbolSDNode *ES =
3109 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3110
3111 // If the Ty is i128 and the function being called is a long double emulation
3112 // routine, then the original type is f128.
3113 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3114}
3115
Reed Kotler46090912013-05-10 22:25:39 +00003116MipsTargetLowering::MipsCC::SpecialCallingConvType
3117 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3118 MipsCC::SpecialCallingConvType SpecialCallingConv =
3119 MipsCC::NoSpecialCallingConv;;
3120 if (Subtarget->inMips16HardFloat()) {
3121 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3122 llvm::StringRef Sym = G->getGlobal()->getName();
3123 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
3124 if (F->hasFnAttribute("__Mips16RetHelper")) {
3125 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3126 }
3127 }
3128 }
3129 return SpecialCallingConv;
3130}
3131
3132MipsTargetLowering::MipsCC::MipsCC(
3133 CallingConv::ID CC, bool IsO32_, CCState &Info,
3134 MipsCC::SpecialCallingConvType SpecialCallingConv_)
3135 : CCInfo(Info), CallConv(CC), IsO32(IsO32_),
3136 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka7887c902012-10-26 23:56:38 +00003137 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003138 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003139}
3140
Reed Kotler46090912013-05-10 22:25:39 +00003141
Akira Hatanaka7887c902012-10-26 23:56:38 +00003142void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003143analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003144 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3145 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003146 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3147 "CallingConv::Fast shouldn't be used for vararg functions.");
3148
Akira Hatanaka7887c902012-10-26 23:56:38 +00003149 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003150 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003151
3152 for (unsigned I = 0; I != NumOpnds; ++I) {
3153 MVT ArgVT = Args[I].VT;
3154 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3155 bool R;
3156
3157 if (ArgFlags.isByVal()) {
3158 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3159 continue;
3160 }
3161
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003162 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003163 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003164 else {
3165 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3166 IsSoftFloat);
3167 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3168 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003169
3170 if (R) {
3171#ifndef NDEBUG
3172 dbgs() << "Call operand #" << I << " has unhandled type "
3173 << EVT(ArgVT).getEVTString();
3174#endif
3175 llvm_unreachable(0);
3176 }
3177 }
3178}
3179
3180void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003181analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3182 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003183 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003184 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003185 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003186
3187 for (unsigned I = 0; I != NumArgs; ++I) {
3188 MVT ArgVT = Args[I].VT;
3189 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003190 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3191 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003192
3193 if (ArgFlags.isByVal()) {
3194 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3195 continue;
3196 }
3197
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003198 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3199
3200 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003201 continue;
3202
3203#ifndef NDEBUG
3204 dbgs() << "Formal Arg #" << I << " has unhandled type "
3205 << EVT(ArgVT).getEVTString();
3206#endif
3207 llvm_unreachable(0);
3208 }
3209}
3210
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003211template<typename Ty>
3212void MipsTargetLowering::MipsCC::
3213analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3214 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003215 CCAssignFn *Fn;
3216
3217 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3218 Fn = RetCC_F128Soft;
3219 else
3220 Fn = RetCC_Mips;
3221
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003222 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3223 MVT VT = RetVals[I].VT;
3224 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3225 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3226
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003227 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003228#ifndef NDEBUG
3229 dbgs() << "Call result #" << I << " has unhandled type "
3230 << EVT(VT).getEVTString() << '\n';
3231#endif
3232 llvm_unreachable(0);
3233 }
3234 }
3235}
3236
3237void MipsTargetLowering::MipsCC::
3238analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3239 const SDNode *CallNode, const Type *RetTy) const {
3240 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3241}
3242
3243void MipsTargetLowering::MipsCC::
3244analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3245 const Type *RetTy) const {
3246 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3247}
3248
Akira Hatanaka7887c902012-10-26 23:56:38 +00003249void
3250MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3251 MVT LocVT,
3252 CCValAssign::LocInfo LocInfo,
3253 ISD::ArgFlagsTy ArgFlags) {
3254 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3255
3256 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003257 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003258 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3259 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3260 RegSize * 2);
3261
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003262 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003263 allocateRegs(ByVal, ByValSize, Align);
3264
3265 // Allocate space on caller's stack.
3266 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3267 Align);
3268 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3269 LocInfo));
3270 ByValArgs.push_back(ByVal);
3271}
3272
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003273unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3274 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3275}
3276
3277unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3278 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3279}
3280
3281const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3282 return IsO32 ? O32IntRegs : Mips64IntRegs;
3283}
3284
3285llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3286 if (CallConv == CallingConv::Fast)
3287 return CC_Mips_FastCC;
3288
Reed Kotler46090912013-05-10 22:25:39 +00003289 if (SpecialCallingConv == Mips16RetHelperConv)
3290 return CC_Mips16RetHelper;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003291 return IsO32 ? CC_MipsO32 : CC_MipsN;
3292}
3293
3294llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3295 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3296}
3297
3298const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3299 return IsO32 ? O32IntRegs : Mips64DPRegs;
3300}
3301
Akira Hatanaka7887c902012-10-26 23:56:38 +00003302void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3303 unsigned ByValSize,
3304 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003305 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3306 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003307 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3308 "Byval argument's size and alignment should be a multiple of"
3309 "RegSize.");
3310
3311 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3312
3313 // If Align > RegSize, the first arg register must be even.
3314 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3315 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3316 ++ByVal.FirstIdx;
3317 }
3318
3319 // Mark the registers allocated.
3320 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3321 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3322 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3323}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003324
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003325MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3326 const SDNode *CallNode,
3327 bool IsSoftFloat) const {
3328 if (IsSoftFloat || IsO32)
3329 return VT;
3330
3331 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003332 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003333 assert(VT == MVT::i64);
3334 return MVT::f64;
3335 }
3336
3337 return VT;
3338}
3339
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003340void MipsTargetLowering::
Andrew Trickac6d9be2013-05-25 02:42:55 +00003341copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003342 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3343 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3344 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3345 MachineFunction &MF = DAG.getMachineFunction();
3346 MachineFrameInfo *MFI = MF.getFrameInfo();
3347 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3348 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3349 int FrameObjOffset;
3350
3351 if (RegAreaSize)
3352 FrameObjOffset = (int)CC.reservedArgArea() -
3353 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3354 else
3355 FrameObjOffset = ByVal.Address;
3356
3357 // Create frame object.
3358 EVT PtrTy = getPointerTy();
3359 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3360 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3361 InVals.push_back(FIN);
3362
3363 if (!ByVal.NumRegs)
3364 return;
3365
3366 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003367 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003368 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3369
3370 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3371 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003372 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003373 unsigned Offset = I * CC.regSize();
3374 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3375 DAG.getConstant(Offset, PtrTy));
3376 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3377 StorePtr, MachinePointerInfo(FuncArg, Offset),
3378 false, false, 0);
3379 OutChains.push_back(Store);
3380 }
3381}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003382
3383// Copy byVal arg to registers and stack.
3384void MipsTargetLowering::
Andrew Trickac6d9be2013-05-25 02:42:55 +00003385passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003386 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Toppera0ec3f92013-07-14 04:42:23 +00003387 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003388 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3389 const MipsCC &CC, const ByValArgInfo &ByVal,
3390 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3391 unsigned ByValSize = Flags.getByValSize();
3392 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3393 unsigned RegSize = CC.regSize();
3394 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3395 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3396
3397 if (ByVal.NumRegs) {
3398 const uint16_t *ArgRegs = CC.intArgRegs();
3399 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3400 unsigned I = 0;
3401
3402 // Copy words to registers.
3403 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3404 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3405 DAG.getConstant(Offset, PtrTy));
3406 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3407 MachinePointerInfo(), false, false, false,
3408 Alignment);
3409 MemOpChains.push_back(LoadVal.getValue(1));
3410 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3411 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3412 }
3413
3414 // Return if the struct has been fully copied.
3415 if (ByValSize == Offset)
3416 return;
3417
3418 // Copy the remainder of the byval argument with sub-word loads and shifts.
3419 if (LeftoverBytes) {
3420 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3421 "Size of the remainder should be smaller than RegSize.");
3422 SDValue Val;
3423
3424 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3425 Offset < ByValSize; LoadSize /= 2) {
3426 unsigned RemSize = ByValSize - Offset;
3427
3428 if (RemSize < LoadSize)
3429 continue;
3430
3431 // Load subword.
3432 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3433 DAG.getConstant(Offset, PtrTy));
3434 SDValue LoadVal =
3435 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3436 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3437 false, false, Alignment);
3438 MemOpChains.push_back(LoadVal.getValue(1));
3439
3440 // Shift the loaded value.
3441 unsigned Shamt;
3442
3443 if (isLittle)
3444 Shamt = TotalSizeLoaded;
3445 else
3446 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3447
3448 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3449 DAG.getConstant(Shamt, MVT::i32));
3450
3451 if (Val.getNode())
3452 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3453 else
3454 Val = Shift;
3455
3456 Offset += LoadSize;
3457 TotalSizeLoaded += LoadSize;
3458 Alignment = std::min(Alignment, LoadSize);
3459 }
3460
3461 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3462 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3463 return;
3464 }
3465 }
3466
3467 // Copy remainder of byval arg to it with memcpy.
3468 unsigned MemCpySize = ByValSize - Offset;
3469 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3470 DAG.getConstant(Offset, PtrTy));
3471 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3472 DAG.getIntPtrConstant(ByVal.Address));
3473 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3474 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3475 /*isVolatile=*/false, /*AlwaysInline=*/false,
3476 MachinePointerInfo(0), MachinePointerInfo(0));
3477 MemOpChains.push_back(Chain);
3478}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003479
3480void
3481MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3482 const MipsCC &CC, SDValue Chain,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003483 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanakaf0848472012-10-27 00:21:13 +00003484 unsigned NumRegs = CC.numIntArgRegs();
3485 const uint16_t *ArgRegs = CC.intArgRegs();
3486 const CCState &CCInfo = CC.getCCInfo();
3487 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3488 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003489 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003490 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3491 MachineFunction &MF = DAG.getMachineFunction();
3492 MachineFrameInfo *MFI = MF.getFrameInfo();
3493 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3494
3495 // Offset of the first variable argument from stack pointer.
3496 int VaArgOffset;
3497
3498 if (NumRegs == Idx)
3499 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3500 else
3501 VaArgOffset =
3502 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3503
3504 // Record the frame index of the first variable argument
3505 // which is a value necessary to VASTART.
3506 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3507 MipsFI->setVarArgsFrameIndex(FI);
3508
3509 // Copy the integer registers that have not been used for argument passing
3510 // to the argument register save area. For O32, the save area is allocated
3511 // in the caller's stack frame, while for N32/64, it is allocated in the
3512 // callee's stack frame.
3513 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003514 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003515 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3516 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3517 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3518 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3519 MachinePointerInfo(), false, false, 0);
3520 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3521 OutChains.push_back(Store);
3522 }
3523}