blob: 1ee93d7bba103877f670d14585ea21d43b02d945 [file] [log] [blame]
Chris Lattner1c08c712005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
Chris Lattner1c08c712005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
Chris Lattner1c08c712005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000015#include "llvm/ADT/BitVector.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000016#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000017#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Chenga9c20912006-01-21 02:32:06 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Anton Korobeynikov5502bf62007-04-04 21:14:49 +000019#include "llvm/Constants.h"
Chris Lattneradf6a962005-05-13 18:50:42 +000020#include "llvm/CallingConv.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Chris Lattner36ce6912005-11-29 06:21:05 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerce7518c2006-01-26 22:24:51 +000024#include "llvm/InlineAsm.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000025#include "llvm/Instructions.h"
26#include "llvm/Intrinsics.h"
Jim Laskey43970fe2006-03-23 18:06:46 +000027#include "llvm/IntrinsicInst.h"
Reid Spencer5694b6e2007-04-09 06:17:21 +000028#include "llvm/ParameterAttributes.h"
Gordon Henriksence224772008-01-07 01:30:38 +000029#include "llvm/CodeGen/Collector.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineFrameInfo.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000036#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000037#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000038#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000039#include "llvm/Target/TargetData.h"
40#include "llvm/Target/TargetFrameInfo.h"
41#include "llvm/Target/TargetInstrInfo.h"
42#include "llvm/Target/TargetLowering.h"
43#include "llvm/Target/TargetMachine.h"
Vladimir Prus12472912006-05-23 13:43:15 +000044#include "llvm/Target/TargetOptions.h"
Chris Lattner7c0104b2005-11-09 04:45:33 +000045#include "llvm/Support/MathExtras.h"
Chris Lattner1c08c712005-01-07 07:47:53 +000046#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000047#include "llvm/Support/Compiler.h"
Jeff Cohen7e881032006-02-24 02:52:40 +000048#include <algorithm>
Chris Lattner1c08c712005-01-07 07:47:53 +000049using namespace llvm;
50
Chris Lattnerda8abb02005-09-01 18:44:10 +000051#ifndef NDEBUG
Chris Lattner7944d9d2005-01-12 03:41:21 +000052static cl::opt<bool>
Evan Chenga9c20912006-01-21 02:32:06 +000053ViewISelDAGs("view-isel-dags", cl::Hidden,
54 cl::desc("Pop up a window to show isel dags as they are selected"));
55static cl::opt<bool>
56ViewSchedDAGs("view-sched-dags", cl::Hidden,
57 cl::desc("Pop up a window to show sched dags as they are processed"));
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000058static cl::opt<bool>
59ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
Chris Lattner5bab7852008-01-25 17:24:52 +000060 cl::desc("Pop up a window to show SUnit dags after they are processed"));
Chris Lattner7944d9d2005-01-12 03:41:21 +000061#else
Dan Gohman3e1a7ae2007-08-28 20:32:58 +000062static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0, ViewSUnitDAGs = 0;
Chris Lattner7944d9d2005-01-12 03:41:21 +000063#endif
64
Jim Laskeyeb577ba2006-08-02 12:30:23 +000065//===---------------------------------------------------------------------===//
66///
67/// RegisterScheduler class - Track the registration of instruction schedulers.
68///
69//===---------------------------------------------------------------------===//
70MachinePassRegistry RegisterScheduler::Registry;
71
72//===---------------------------------------------------------------------===//
73///
74/// ISHeuristic command line option for instruction schedulers.
75///
76//===---------------------------------------------------------------------===//
Evan Cheng4ef10862006-01-23 07:01:07 +000077namespace {
Jim Laskeyeb577ba2006-08-02 12:30:23 +000078 cl::opt<RegisterScheduler::FunctionPassCtor, false,
79 RegisterPassParser<RegisterScheduler> >
Dale Johannesene7e7d0d2007-07-13 17:13:54 +000080 ISHeuristic("pre-RA-sched",
Chris Lattner3700f902006-08-03 00:18:59 +000081 cl::init(&createDefaultScheduler),
Chris Lattner5bab7852008-01-25 17:24:52 +000082 cl::desc("Instruction schedulers available (before register"
83 " allocation):"));
Jim Laskey13ec7022006-08-01 14:21:23 +000084
Jim Laskey9ff542f2006-08-01 18:29:48 +000085 static RegisterScheduler
Jim Laskey9373beb2006-08-01 19:14:14 +000086 defaultListDAGScheduler("default", " Best scheduler for the target",
87 createDefaultScheduler);
Evan Cheng4ef10862006-01-23 07:01:07 +000088} // namespace
89
Chris Lattnerbf996f12007-04-30 17:29:31 +000090namespace { struct AsmOperandInfo; }
91
Chris Lattner864635a2006-02-22 22:37:12 +000092namespace {
93 /// RegsForValue - This struct represents the physical registers that a
94 /// particular value is assigned and the type information about the value.
95 /// This is needed because values can be promoted into larger registers and
96 /// expanded into multiple smaller registers than the value.
Chris Lattner95255282006-06-28 23:17:24 +000097 struct VISIBILITY_HIDDEN RegsForValue {
Dan Gohmanb6f5b002007-06-28 23:29:44 +000098 /// Regs - This list holds the register (for legal and promoted values)
Chris Lattner864635a2006-02-22 22:37:12 +000099 /// or register set (for expanded values) that the value should be assigned
100 /// to.
101 std::vector<unsigned> Regs;
102
103 /// RegVT - The value type of each register.
104 ///
105 MVT::ValueType RegVT;
106
107 /// ValueVT - The value type of the LLVM value, which may be promoted from
108 /// RegVT or made from merging the two expanded parts.
109 MVT::ValueType ValueVT;
110
111 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
112
113 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
114 : RegVT(regvt), ValueVT(valuevt) {
115 Regs.push_back(Reg);
116 }
117 RegsForValue(const std::vector<unsigned> &regs,
118 MVT::ValueType regvt, MVT::ValueType valuevt)
119 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
120 }
121
122 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
123 /// this value and returns the result as a ValueVT value. This uses
124 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000125 /// If the Flag pointer is NULL, no flag is used.
Chris Lattner864635a2006-02-22 22:37:12 +0000126 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000127 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000128
129 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
130 /// specified value into the registers specified by this object. This uses
131 /// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000132 /// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000133 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000134 SDOperand &Chain, SDOperand *Flag) const;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000135
136 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
137 /// operand list. This adds the code marker and includes the number of
138 /// values added into it.
139 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +0000140 std::vector<SDOperand> &Ops) const;
Chris Lattner864635a2006-02-22 22:37:12 +0000141 };
142}
Evan Cheng4ef10862006-01-23 07:01:07 +0000143
Chris Lattner1c08c712005-01-07 07:47:53 +0000144namespace llvm {
145 //===--------------------------------------------------------------------===//
Jim Laskey9373beb2006-08-01 19:14:14 +0000146 /// createDefaultScheduler - This creates an instruction scheduler appropriate
147 /// for the target.
148 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
149 SelectionDAG *DAG,
150 MachineBasicBlock *BB) {
151 TargetLowering &TLI = IS->getTargetLowering();
152
153 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
154 return createTDListDAGScheduler(IS, DAG, BB);
155 } else {
156 assert(TLI.getSchedulingPreference() ==
157 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
158 return createBURRListDAGScheduler(IS, DAG, BB);
159 }
160 }
161
162
163 //===--------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +0000164 /// FunctionLoweringInfo - This contains information that is global to a
165 /// function that is used when lowering a region of the function.
Chris Lattnerf26bc8e2005-01-08 19:52:31 +0000166 class FunctionLoweringInfo {
167 public:
Chris Lattner1c08c712005-01-07 07:47:53 +0000168 TargetLowering &TLI;
169 Function &Fn;
170 MachineFunction &MF;
Chris Lattner84bc5422007-12-31 04:13:23 +0000171 MachineRegisterInfo &RegInfo;
Chris Lattner1c08c712005-01-07 07:47:53 +0000172
173 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
174
175 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
176 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
177
178 /// ValueMap - Since we emit code for the function a basic block at a time,
179 /// we must remember which virtual registers hold the values for
180 /// cross-basic-block values.
Chris Lattner9f24ad72007-02-04 01:35:11 +0000181 DenseMap<const Value*, unsigned> ValueMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000182
183 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
184 /// the entry block. This allows the allocas to be efficiently referenced
185 /// anywhere in the function.
186 std::map<const AllocaInst*, int> StaticAllocaMap;
187
Duncan Sandsf4070822007-06-15 19:04:19 +0000188#ifndef NDEBUG
189 SmallSet<Instruction*, 8> CatchInfoLost;
190 SmallSet<Instruction*, 8> CatchInfoFound;
191#endif
192
Chris Lattner1c08c712005-01-07 07:47:53 +0000193 unsigned MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000194 return RegInfo.createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +0000195 }
Chris Lattner571e4342006-10-27 21:36:01 +0000196
197 /// isExportedInst - Return true if the specified value is an instruction
198 /// exported from its block.
199 bool isExportedInst(const Value *V) {
200 return ValueMap.count(V);
201 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000202
Chris Lattner3c384492006-03-16 19:51:18 +0000203 unsigned CreateRegForValue(const Value *V);
204
Chris Lattner1c08c712005-01-07 07:47:53 +0000205 unsigned InitializeRegForValue(const Value *V) {
206 unsigned &R = ValueMap[V];
207 assert(R == 0 && "Already initialized this value register!");
208 return R = CreateRegForValue(V);
209 }
210 };
211}
212
Duncan Sandscf26d7c2007-07-04 20:52:51 +0000213/// isSelector - Return true if this instruction is a call to the
214/// eh.selector intrinsic.
215static bool isSelector(Instruction *I) {
Duncan Sandsf4070822007-06-15 19:04:19 +0000216 if (IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +0000217 return (II->getIntrinsicID() == Intrinsic::eh_selector_i32 ||
218 II->getIntrinsicID() == Intrinsic::eh_selector_i64);
Duncan Sandsf4070822007-06-15 19:04:19 +0000219 return false;
220}
221
Chris Lattner1c08c712005-01-07 07:47:53 +0000222/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemanf15485a2006-03-27 01:32:24 +0000223/// PHI nodes or outside of the basic block that defines it, or used by a
224/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner1c08c712005-01-07 07:47:53 +0000225static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
226 if (isa<PHINode>(I)) return true;
227 BasicBlock *BB = I->getParent();
228 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000229 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattner571e4342006-10-27 21:36:01 +0000230 // FIXME: Remove switchinst special case.
Nate Begemanf15485a2006-03-27 01:32:24 +0000231 isa<SwitchInst>(*UI))
Chris Lattner1c08c712005-01-07 07:47:53 +0000232 return true;
233 return false;
234}
235
Chris Lattnerbf209482005-10-30 19:42:35 +0000236/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemanf15485a2006-03-27 01:32:24 +0000237/// entry block, return true. This includes arguments used by switches, since
238/// the switch may expand into multiple basic blocks.
Chris Lattnerbf209482005-10-30 19:42:35 +0000239static bool isOnlyUsedInEntryBlock(Argument *A) {
240 BasicBlock *Entry = A->getParent()->begin();
241 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemanf15485a2006-03-27 01:32:24 +0000242 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattnerbf209482005-10-30 19:42:35 +0000243 return false; // Use not in entry block.
244 return true;
245}
246
Chris Lattner1c08c712005-01-07 07:47:53 +0000247FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukmanedf128a2005-04-21 22:36:52 +0000248 Function &fn, MachineFunction &mf)
Chris Lattner84bc5422007-12-31 04:13:23 +0000249 : TLI(tli), Fn(fn), MF(mf), RegInfo(MF.getRegInfo()) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000250
Chris Lattnerbf209482005-10-30 19:42:35 +0000251 // Create a vreg for each argument register that is not dead and is used
252 // outside of the entry block for the function.
253 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
254 AI != E; ++AI)
255 if (!isOnlyUsedInEntryBlock(AI))
256 InitializeRegForValue(AI);
257
Chris Lattner1c08c712005-01-07 07:47:53 +0000258 // Initialize the mapping of values to registers. This is only set up for
259 // instruction values that are used outside of the block that defines
260 // them.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000261 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner1c08c712005-01-07 07:47:53 +0000262 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
263 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencerb83eb642006-10-20 07:07:24 +0000264 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000265 const Type *Ty = AI->getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +0000266 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Nate Begemanae232e72005-11-06 09:00:38 +0000267 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +0000268 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Nate Begemanae232e72005-11-06 09:00:38 +0000269 AI->getAlignment());
Chris Lattnera8217e32005-05-13 23:14:17 +0000270
Reid Spencerb83eb642006-10-20 07:07:24 +0000271 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattnerd222f6a2005-10-18 22:14:06 +0000272 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner1c08c712005-01-07 07:47:53 +0000273 StaticAllocaMap[AI] =
Chris Lattner6266c182007-04-25 04:08:28 +0000274 MF.getFrameInfo()->CreateStackObject(TySize, Align);
Chris Lattner1c08c712005-01-07 07:47:53 +0000275 }
276
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000277 for (; BB != EB; ++BB)
278 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +0000279 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
280 if (!isa<AllocaInst>(I) ||
281 !StaticAllocaMap.count(cast<AllocaInst>(I)))
282 InitializeRegForValue(I);
283
284 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
285 // also creates the initial PHI MachineInstrs, though none of the input
286 // operands are populated.
Jeff Cohen2aeaf4e2005-10-01 03:57:14 +0000287 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000288 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
289 MBBMap[BB] = MBB;
290 MF.getBasicBlockList().push_back(MBB);
291
292 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
293 // appropriate.
294 PHINode *PN;
Chris Lattner8c494ab2006-10-27 23:50:33 +0000295 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
296 if (PN->use_empty()) continue;
297
298 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +0000299 unsigned NumRegisters = TLI.getNumRegisters(VT);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000300 unsigned PHIReg = ValueMap[PN];
301 assert(PHIReg && "PHI node does not have an assigned virtual register!");
Evan Chengc0f64ff2006-11-27 23:37:22 +0000302 const TargetInstrInfo *TII = TLI.getTargetMachine().getInstrInfo();
Dan Gohmanb9f10192007-06-21 14:42:22 +0000303 for (unsigned i = 0; i != NumRegisters; ++i)
Evan Chengc0f64ff2006-11-27 23:37:22 +0000304 BuildMI(MBB, TII->get(TargetInstrInfo::PHI), PHIReg+i);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000305 }
Chris Lattner1c08c712005-01-07 07:47:53 +0000306 }
307}
308
Chris Lattner3c384492006-03-16 19:51:18 +0000309/// CreateRegForValue - Allocate the appropriate number of virtual registers of
310/// the correctly promoted or expanded types. Assign these registers
311/// consecutive vreg numbers and return the first assigned number.
312unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
313 MVT::ValueType VT = TLI.getValueType(V->getType());
314
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000315 unsigned NumRegisters = TLI.getNumRegisters(VT);
316 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
Bill Wendling95b39552007-04-24 21:13:23 +0000317
Dan Gohman8c8c5fc2007-06-27 14:34:07 +0000318 unsigned R = MakeReg(RegisterVT);
319 for (unsigned i = 1; i != NumRegisters; ++i)
320 MakeReg(RegisterVT);
321
Chris Lattner3c384492006-03-16 19:51:18 +0000322 return R;
323}
Chris Lattner1c08c712005-01-07 07:47:53 +0000324
325//===----------------------------------------------------------------------===//
326/// SelectionDAGLowering - This is the common target-independent lowering
327/// implementation that is parameterized by a TargetLowering object.
328/// Also, targets can overload any lowering method.
329///
330namespace llvm {
331class SelectionDAGLowering {
332 MachineBasicBlock *CurMBB;
333
Chris Lattner0da331f2007-02-04 01:31:47 +0000334 DenseMap<const Value*, SDOperand> NodeMap;
Chris Lattner1c08c712005-01-07 07:47:53 +0000335
Chris Lattnerd3948112005-01-17 22:19:26 +0000336 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
337 /// them up and then emit token factor nodes when possible. This allows us to
338 /// get simple disambiguation between loads without worrying about alias
339 /// analysis.
340 std::vector<SDOperand> PendingLoads;
341
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000342 /// Case - A struct to record the Value for a switch case, and the
343 /// case's target basic block.
344 struct Case {
345 Constant* Low;
346 Constant* High;
347 MachineBasicBlock* BB;
348
349 Case() : Low(0), High(0), BB(0) { }
350 Case(Constant* low, Constant* high, MachineBasicBlock* bb) :
351 Low(low), High(high), BB(bb) { }
352 uint64_t size() const {
353 uint64_t rHigh = cast<ConstantInt>(High)->getSExtValue();
354 uint64_t rLow = cast<ConstantInt>(Low)->getSExtValue();
355 return (rHigh - rLow + 1ULL);
356 }
357 };
358
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000359 struct CaseBits {
360 uint64_t Mask;
361 MachineBasicBlock* BB;
362 unsigned Bits;
363
364 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits):
365 Mask(mask), BB(bb), Bits(bits) { }
366 };
367
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000368 typedef std::vector<Case> CaseVector;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000369 typedef std::vector<CaseBits> CaseBitsVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000370 typedef CaseVector::iterator CaseItr;
371 typedef std::pair<CaseItr, CaseItr> CaseRange;
Nate Begemanf15485a2006-03-27 01:32:24 +0000372
373 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
374 /// of conditional branches.
375 struct CaseRec {
376 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
377 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
378
379 /// CaseBB - The MBB in which to emit the compare and branch
380 MachineBasicBlock *CaseBB;
381 /// LT, GE - If nonzero, we know the current case value must be less-than or
382 /// greater-than-or-equal-to these Constants.
383 Constant *LT;
384 Constant *GE;
385 /// Range - A pair of iterators representing the range of case values to be
386 /// processed at this point in the binary search tree.
387 CaseRange Range;
388 };
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000389
390 typedef std::vector<CaseRec> CaseRecVector;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000391
392 /// The comparison function for sorting the switch case values in the vector.
393 /// WARNING: Case ranges should be disjoint!
Nate Begemanf15485a2006-03-27 01:32:24 +0000394 struct CaseCmp {
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000395 bool operator () (const Case& C1, const Case& C2) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000396 assert(isa<ConstantInt>(C1.Low) && isa<ConstantInt>(C2.High));
397 const ConstantInt* CI1 = cast<const ConstantInt>(C1.Low);
398 const ConstantInt* CI2 = cast<const ConstantInt>(C2.High);
399 return CI1->getValue().slt(CI2->getValue());
Nate Begemanf15485a2006-03-27 01:32:24 +0000400 }
401 };
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000402
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000403 struct CaseBitsCmp {
404 bool operator () (const CaseBits& C1, const CaseBits& C2) {
405 return C1.Bits > C2.Bits;
406 }
407 };
408
Anton Korobeynikov5502bf62007-04-04 21:14:49 +0000409 unsigned Clusterify(CaseVector& Cases, const SwitchInst &SI);
Nate Begemanf15485a2006-03-27 01:32:24 +0000410
Chris Lattner1c08c712005-01-07 07:47:53 +0000411public:
412 // TLI - This is information that describes the available target features we
413 // need for lowering. This indicates when operations are unavailable,
414 // implemented with a libcall, etc.
415 TargetLowering &TLI;
416 SelectionDAG &DAG;
Owen Andersona69571c2006-05-03 01:29:57 +0000417 const TargetData *TD;
Dan Gohman5f43f922007-08-27 16:26:13 +0000418 AliasAnalysis &AA;
Chris Lattner1c08c712005-01-07 07:47:53 +0000419
Nate Begemanf15485a2006-03-27 01:32:24 +0000420 /// SwitchCases - Vector of CaseBlock structures used to communicate
421 /// SwitchInst code generation information.
422 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000423 /// JTCases - Vector of JumpTable structures used to communicate
424 /// SwitchInst code generation information.
425 std::vector<SelectionDAGISel::JumpTableBlock> JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000426 std::vector<SelectionDAGISel::BitTestBlock> BitTestCases;
Nate Begemanf15485a2006-03-27 01:32:24 +0000427
Chris Lattner1c08c712005-01-07 07:47:53 +0000428 /// FuncInfo - Information about the function as a whole.
429 ///
430 FunctionLoweringInfo &FuncInfo;
Gordon Henriksence224772008-01-07 01:30:38 +0000431
432 /// GCI - Garbage collection metadata for the function.
433 CollectorMetadata *GCI;
Chris Lattner1c08c712005-01-07 07:47:53 +0000434
435 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Dan Gohman5f43f922007-08-27 16:26:13 +0000436 AliasAnalysis &aa,
Gordon Henriksence224772008-01-07 01:30:38 +0000437 FunctionLoweringInfo &funcinfo,
438 CollectorMetadata *gci)
Dan Gohman5f43f922007-08-27 16:26:13 +0000439 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()), AA(aa),
Gordon Henriksence224772008-01-07 01:30:38 +0000440 FuncInfo(funcinfo), GCI(gci) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000441 }
442
Chris Lattnera651cf62005-01-17 19:43:36 +0000443 /// getRoot - Return the current virtual root of the Selection DAG.
444 ///
445 SDOperand getRoot() {
Chris Lattnerd3948112005-01-17 22:19:26 +0000446 if (PendingLoads.empty())
447 return DAG.getRoot();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000448
Chris Lattnerd3948112005-01-17 22:19:26 +0000449 if (PendingLoads.size() == 1) {
450 SDOperand Root = PendingLoads[0];
451 DAG.setRoot(Root);
452 PendingLoads.clear();
453 return Root;
454 }
455
456 // Otherwise, we have to make a token factor node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000457 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
458 &PendingLoads[0], PendingLoads.size());
Chris Lattnerd3948112005-01-17 22:19:26 +0000459 PendingLoads.clear();
460 DAG.setRoot(Root);
461 return Root;
Chris Lattnera651cf62005-01-17 19:43:36 +0000462 }
463
Chris Lattner571e4342006-10-27 21:36:01 +0000464 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
465
Chris Lattner1c08c712005-01-07 07:47:53 +0000466 void visit(Instruction &I) { visit(I.getOpcode(), I); }
467
468 void visit(unsigned Opcode, User &I) {
Chris Lattner1e7aa5c2006-11-10 04:41:34 +0000469 // Note: this doesn't use InstVisitor, because it has to work with
470 // ConstantExpr's in addition to instructions.
Chris Lattner1c08c712005-01-07 07:47:53 +0000471 switch (Opcode) {
472 default: assert(0 && "Unknown instruction type encountered!");
473 abort();
474 // Build the switch statement using the Instruction.def file.
475#define HANDLE_INST(NUM, OPCODE, CLASS) \
476 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
477#include "llvm/Instruction.def"
478 }
479 }
480
481 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
482
Chris Lattner28b5b1c2006-03-15 22:19:46 +0000483 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +0000484 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +0000485 bool isVolatile, unsigned Alignment);
Chris Lattner1c08c712005-01-07 07:47:53 +0000486
Chris Lattner199862b2006-03-16 19:57:50 +0000487 SDOperand getValue(const Value *V);
Chris Lattner1c08c712005-01-07 07:47:53 +0000488
Chris Lattner0da331f2007-02-04 01:31:47 +0000489 void setValue(const Value *V, SDOperand NewN) {
Chris Lattner1c08c712005-01-07 07:47:53 +0000490 SDOperand &N = NodeMap[V];
491 assert(N.Val == 0 && "Already set a value for this node!");
Chris Lattner0da331f2007-02-04 01:31:47 +0000492 N = NewN;
Chris Lattner1c08c712005-01-07 07:47:53 +0000493 }
Chris Lattner4e4b5762006-02-01 18:59:47 +0000494
Chris Lattnere7cf56a2007-04-30 21:11:17 +0000495 void GetRegistersForValue(AsmOperandInfo &OpInfo, bool HasEarlyClobber,
496 std::set<unsigned> &OutputRegs,
497 std::set<unsigned> &InputRegs);
Nate Begemanf15485a2006-03-27 01:32:24 +0000498
Chris Lattner571e4342006-10-27 21:36:01 +0000499 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
500 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
501 unsigned Opc);
Chris Lattner8c494ab2006-10-27 23:50:33 +0000502 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattner571e4342006-10-27 21:36:01 +0000503 void ExportFromCurrentBlock(Value *V);
Duncan Sands6f74b482007-12-19 09:48:52 +0000504 void LowerCallTo(CallSite CS, SDOperand Callee, bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +0000505 MachineBasicBlock *LandingPad = NULL);
Duncan Sandsdc024672007-11-27 13:23:08 +0000506
Chris Lattner1c08c712005-01-07 07:47:53 +0000507 // Terminator instructions.
508 void visitRet(ReturnInst &I);
509 void visitBr(BranchInst &I);
Nate Begemanf15485a2006-03-27 01:32:24 +0000510 void visitSwitch(SwitchInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000511 void visitUnreachable(UnreachableInst &I) { /* noop */ }
512
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000513 // Helpers for visitSwitch
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000514 bool handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000515 CaseRecVector& WorkList,
516 Value* SV,
517 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000518 bool handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000519 CaseRecVector& WorkList,
520 Value* SV,
521 MachineBasicBlock* Default);
Anton Korobeynikovdd433212007-03-27 12:05:48 +0000522 bool handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +0000523 CaseRecVector& WorkList,
524 Value* SV,
525 MachineBasicBlock* Default);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000526 bool handleBitTestsSwitchCase(CaseRec& CR,
527 CaseRecVector& WorkList,
528 Value* SV,
529 MachineBasicBlock* Default);
Nate Begemanf15485a2006-03-27 01:32:24 +0000530 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Anton Korobeynikov4198c582007-04-09 12:31:58 +0000531 void visitBitTestHeader(SelectionDAGISel::BitTestBlock &B);
532 void visitBitTestCase(MachineBasicBlock* NextMBB,
533 unsigned Reg,
534 SelectionDAGISel::BitTestCase &B);
Nate Begeman37efe672006-04-22 18:53:45 +0000535 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +0000536 void visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
537 SelectionDAGISel::JumpTableHeader &JTH);
Nate Begemanf15485a2006-03-27 01:32:24 +0000538
Chris Lattner1c08c712005-01-07 07:47:53 +0000539 // These all get lowered before this pass.
Jim Laskeyb180aa12007-02-21 22:53:45 +0000540 void visitInvoke(InvokeInst &I);
541 void visitUnwind(UnwindInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000542
Dan Gohman7f321562007-06-25 16:23:39 +0000543 void visitBinary(User &I, unsigned OpCode);
Nate Begemane21ea612005-11-18 07:42:56 +0000544 void visitShift(User &I, unsigned Opcode);
Nate Begeman5fbb5d22005-11-19 00:36:38 +0000545 void visitAdd(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000546 if (I.getType()->isFPOrFPVector())
547 visitBinary(I, ISD::FADD);
Reid Spencer1628cec2006-10-26 06:15:43 +0000548 else
Dan Gohman7f321562007-06-25 16:23:39 +0000549 visitBinary(I, ISD::ADD);
Chris Lattner01b3d732005-09-28 22:28:18 +0000550 }
Chris Lattnerb9fccc42005-04-02 05:04:50 +0000551 void visitSub(User &I);
Reid Spencer1628cec2006-10-26 06:15:43 +0000552 void visitMul(User &I) {
Dan Gohman7f321562007-06-25 16:23:39 +0000553 if (I.getType()->isFPOrFPVector())
554 visitBinary(I, ISD::FMUL);
Reid Spencer1628cec2006-10-26 06:15:43 +0000555 else
Dan Gohman7f321562007-06-25 16:23:39 +0000556 visitBinary(I, ISD::MUL);
Chris Lattner01b3d732005-09-28 22:28:18 +0000557 }
Dan Gohman7f321562007-06-25 16:23:39 +0000558 void visitURem(User &I) { visitBinary(I, ISD::UREM); }
559 void visitSRem(User &I) { visitBinary(I, ISD::SREM); }
560 void visitFRem(User &I) { visitBinary(I, ISD::FREM); }
561 void visitUDiv(User &I) { visitBinary(I, ISD::UDIV); }
562 void visitSDiv(User &I) { visitBinary(I, ISD::SDIV); }
563 void visitFDiv(User &I) { visitBinary(I, ISD::FDIV); }
564 void visitAnd (User &I) { visitBinary(I, ISD::AND); }
565 void visitOr (User &I) { visitBinary(I, ISD::OR); }
566 void visitXor (User &I) { visitBinary(I, ISD::XOR); }
Reid Spencer24d6da52007-01-21 00:29:26 +0000567 void visitShl (User &I) { visitShift(I, ISD::SHL); }
Reid Spencer3822ff52006-11-08 06:47:33 +0000568 void visitLShr(User &I) { visitShift(I, ISD::SRL); }
569 void visitAShr(User &I) { visitShift(I, ISD::SRA); }
Reid Spencer45fb3f32006-11-20 01:22:35 +0000570 void visitICmp(User &I);
571 void visitFCmp(User &I);
Reid Spencer3da59db2006-11-27 01:05:10 +0000572 // Visit the conversion instructions
573 void visitTrunc(User &I);
574 void visitZExt(User &I);
575 void visitSExt(User &I);
576 void visitFPTrunc(User &I);
577 void visitFPExt(User &I);
578 void visitFPToUI(User &I);
579 void visitFPToSI(User &I);
580 void visitUIToFP(User &I);
581 void visitSIToFP(User &I);
582 void visitPtrToInt(User &I);
583 void visitIntToPtr(User &I);
584 void visitBitCast(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000585
Chris Lattner2bbd8102006-03-29 00:11:43 +0000586 void visitExtractElement(User &I);
587 void visitInsertElement(User &I);
Chris Lattner3e104b12006-04-08 04:15:24 +0000588 void visitShuffleVector(User &I);
Chris Lattnerc7029802006-03-18 01:44:44 +0000589
Chris Lattner1c08c712005-01-07 07:47:53 +0000590 void visitGetElementPtr(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000591 void visitSelect(User &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000592
593 void visitMalloc(MallocInst &I);
594 void visitFree(FreeInst &I);
595 void visitAlloca(AllocaInst &I);
596 void visitLoad(LoadInst &I);
597 void visitStore(StoreInst &I);
598 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
599 void visitCall(CallInst &I);
Duncan Sandsfd7b3262007-12-17 18:08:19 +0000600 void visitInlineAsm(CallSite CS);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +0000601 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattner0eade312006-03-24 02:22:33 +0000602 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner1c08c712005-01-07 07:47:53 +0000603
Chris Lattner1c08c712005-01-07 07:47:53 +0000604 void visitVAStart(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000605 void visitVAArg(VAArgInst &I);
606 void visitVAEnd(CallInst &I);
607 void visitVACopy(CallInst &I);
Chris Lattner1c08c712005-01-07 07:47:53 +0000608
Chris Lattner7041ee32005-01-11 05:56:49 +0000609 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner1c08c712005-01-07 07:47:53 +0000610
Devang Patel40a04212008-02-19 22:15:16 +0000611 void visitGetResult(GetResultInst &I) {
612 // FIXME
613 }
614
Chris Lattner1c08c712005-01-07 07:47:53 +0000615 void visitUserOp1(Instruction &I) {
616 assert(0 && "UserOp1 should not exist at instruction selection time!");
617 abort();
618 }
619 void visitUserOp2(Instruction &I) {
620 assert(0 && "UserOp2 should not exist at instruction selection time!");
621 abort();
622 }
623};
624} // end namespace llvm
625
Dan Gohman6183f782007-07-05 20:12:34 +0000626
Duncan Sandsb988bac2008-02-11 20:58:28 +0000627/// getCopyFromParts - Create a value that contains the specified legal parts
628/// combined into the value they represent. If the parts combine to a type
629/// larger then ValueVT then AssertOp can be used to specify whether the extra
630/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
631/// (ISD::AssertSext). Likewise TruncExact is used for floating point types to
632/// indicate that the extra bits can be discarded without losing precision.
Dan Gohman6183f782007-07-05 20:12:34 +0000633static SDOperand getCopyFromParts(SelectionDAG &DAG,
634 const SDOperand *Parts,
635 unsigned NumParts,
636 MVT::ValueType PartVT,
637 MVT::ValueType ValueVT,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000638 ISD::NodeType AssertOp = ISD::DELETED_NODE,
639 bool TruncExact = false) {
Duncan Sands014e04a2008-02-12 20:46:31 +0000640 assert(NumParts > 0 && "No parts to assemble!");
641 TargetLowering &TLI = DAG.getTargetLoweringInfo();
642 SDOperand Val = Parts[0];
Dan Gohman6183f782007-07-05 20:12:34 +0000643
Duncan Sands014e04a2008-02-12 20:46:31 +0000644 if (NumParts > 1) {
645 // Assemble the value from multiple parts.
646 if (!MVT::isVector(ValueVT)) {
647 unsigned PartBits = MVT::getSizeInBits(PartVT);
648 unsigned ValueBits = MVT::getSizeInBits(ValueVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000649
Duncan Sands014e04a2008-02-12 20:46:31 +0000650 // Assemble the power of 2 part.
651 unsigned RoundParts = NumParts & (NumParts - 1) ?
652 1 << Log2_32(NumParts) : NumParts;
653 unsigned RoundBits = PartBits * RoundParts;
654 MVT::ValueType RoundVT = RoundBits == ValueBits ?
655 ValueVT : MVT::getIntegerType(RoundBits);
656 SDOperand Lo, Hi;
657
658 if (RoundParts > 2) {
659 MVT::ValueType HalfVT = MVT::getIntegerType(RoundBits/2);
660 Lo = getCopyFromParts(DAG, Parts, RoundParts/2, PartVT, HalfVT);
661 Hi = getCopyFromParts(DAG, Parts+RoundParts/2, RoundParts/2,
662 PartVT, HalfVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000663 } else {
Duncan Sands014e04a2008-02-12 20:46:31 +0000664 Lo = Parts[0];
665 Hi = Parts[1];
Dan Gohman6183f782007-07-05 20:12:34 +0000666 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000667 if (TLI.isBigEndian())
668 std::swap(Lo, Hi);
669 Val = DAG.getNode(ISD::BUILD_PAIR, RoundVT, Lo, Hi);
670
671 if (RoundParts < NumParts) {
672 // Assemble the trailing non-power-of-2 part.
673 unsigned OddParts = NumParts - RoundParts;
674 MVT::ValueType OddVT = MVT::getIntegerType(OddParts * PartBits);
675 Hi = getCopyFromParts(DAG, Parts+RoundParts, OddParts, PartVT, OddVT);
676
677 // Combine the round and odd parts.
678 Lo = Val;
679 if (TLI.isBigEndian())
680 std::swap(Lo, Hi);
681 MVT::ValueType TotalVT = MVT::getIntegerType(NumParts * PartBits);
682 Hi = DAG.getNode(ISD::ANY_EXTEND, TotalVT, Hi);
683 Hi = DAG.getNode(ISD::SHL, TotalVT, Hi,
684 DAG.getConstant(MVT::getSizeInBits(Lo.getValueType()),
685 TLI.getShiftAmountTy()));
686 Lo = DAG.getNode(ISD::ZERO_EXTEND, TotalVT, Lo);
687 Val = DAG.getNode(ISD::OR, TotalVT, Lo, Hi);
688 }
689 } else {
690 // Handle a multi-element vector.
691 MVT::ValueType IntermediateVT, RegisterVT;
692 unsigned NumIntermediates;
693 unsigned NumRegs =
694 TLI.getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
695 RegisterVT);
696
697 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
698 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
699 assert(RegisterVT == Parts[0].getValueType() &&
700 "Part type doesn't match part!");
701
702 // Assemble the parts into intermediate operands.
703 SmallVector<SDOperand, 8> Ops(NumIntermediates);
704 if (NumIntermediates == NumParts) {
705 // If the register was not expanded, truncate or copy the value,
706 // as appropriate.
707 for (unsigned i = 0; i != NumParts; ++i)
708 Ops[i] = getCopyFromParts(DAG, &Parts[i], 1,
709 PartVT, IntermediateVT);
710 } else if (NumParts > 0) {
711 // If the intermediate type was expanded, build the intermediate operands
712 // from the parts.
713 assert(NumParts % NumIntermediates == 0 &&
714 "Must expand into a divisible number of parts!");
715 unsigned Factor = NumParts / NumIntermediates;
716 for (unsigned i = 0; i != NumIntermediates; ++i)
717 Ops[i] = getCopyFromParts(DAG, &Parts[i * Factor], Factor,
718 PartVT, IntermediateVT);
719 }
720
721 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
722 // operands.
723 Val = DAG.getNode(MVT::isVector(IntermediateVT) ?
724 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR,
725 ValueVT, &Ops[0], NumIntermediates);
Dan Gohman6183f782007-07-05 20:12:34 +0000726 }
Dan Gohman6183f782007-07-05 20:12:34 +0000727 }
728
Duncan Sands014e04a2008-02-12 20:46:31 +0000729 // There is now one part, held in Val. Correct it to match ValueVT.
730 PartVT = Val.getValueType();
Dan Gohman6183f782007-07-05 20:12:34 +0000731
Duncan Sands014e04a2008-02-12 20:46:31 +0000732 if (PartVT == ValueVT)
733 return Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000734
Duncan Sands014e04a2008-02-12 20:46:31 +0000735 if (MVT::isVector(PartVT)) {
736 assert(MVT::isVector(ValueVT) && "Unknown vector conversion!");
737 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000738 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000739
740 if (MVT::isVector(ValueVT)) {
741 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
742 MVT::getVectorNumElements(ValueVT) == 1 &&
743 "Only trivial scalar-to-vector conversions should get here!");
744 return DAG.getNode(ISD::BUILD_VECTOR, ValueVT, Val);
745 }
746
747 if (MVT::isInteger(PartVT) &&
748 MVT::isInteger(ValueVT)) {
749 if (MVT::getSizeInBits(ValueVT) < MVT::getSizeInBits(PartVT)) {
750 // For a truncate, see if we have any information to
751 // indicate whether the truncated bits will always be
752 // zero or sign-extension.
753 if (AssertOp != ISD::DELETED_NODE)
754 Val = DAG.getNode(AssertOp, PartVT, Val,
755 DAG.getValueType(ValueVT));
756 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
757 } else {
758 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
759 }
760 }
761
762 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT))
763 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val,
764 DAG.getIntPtrConstant(TruncExact));
765
766 if (MVT::getSizeInBits(PartVT) == MVT::getSizeInBits(ValueVT))
767 return DAG.getNode(ISD::BIT_CONVERT, ValueVT, Val);
768
769 assert(0 && "Unknown mismatch!");
Dan Gohman6183f782007-07-05 20:12:34 +0000770}
771
Duncan Sandsb988bac2008-02-11 20:58:28 +0000772/// getCopyToParts - Create a series of nodes that contain the specified value
773/// split into legal parts. If the parts contain more bits than Val, then, for
774/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dan Gohman6183f782007-07-05 20:12:34 +0000775static void getCopyToParts(SelectionDAG &DAG,
776 SDOperand Val,
777 SDOperand *Parts,
778 unsigned NumParts,
Duncan Sandsb988bac2008-02-11 20:58:28 +0000779 MVT::ValueType PartVT,
780 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohman25ac7e82007-08-10 14:59:38 +0000781 TargetLowering &TLI = DAG.getTargetLoweringInfo();
782 MVT::ValueType PtrVT = TLI.getPointerTy();
Dan Gohman6183f782007-07-05 20:12:34 +0000783 MVT::ValueType ValueVT = Val.getValueType();
Duncan Sands014e04a2008-02-12 20:46:31 +0000784 unsigned PartBits = MVT::getSizeInBits(PartVT);
785 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
Dan Gohman6183f782007-07-05 20:12:34 +0000786
Duncan Sands014e04a2008-02-12 20:46:31 +0000787 if (!NumParts)
788 return;
789
790 if (!MVT::isVector(ValueVT)) {
791 if (PartVT == ValueVT) {
792 assert(NumParts == 1 && "No-op copy with multiple parts!");
793 Parts[0] = Val;
Dan Gohman6183f782007-07-05 20:12:34 +0000794 return;
795 }
796
Duncan Sands014e04a2008-02-12 20:46:31 +0000797 if (NumParts * PartBits > MVT::getSizeInBits(ValueVT)) {
798 // If the parts cover more bits than the value has, promote the value.
799 if (MVT::isFloatingPoint(PartVT) && MVT::isFloatingPoint(ValueVT)) {
800 assert(NumParts == 1 && "Do not know what to promote to!");
Dan Gohman6183f782007-07-05 20:12:34 +0000801 Val = DAG.getNode(ISD::FP_EXTEND, PartVT, Val);
Duncan Sands014e04a2008-02-12 20:46:31 +0000802 } else if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
803 ValueVT = MVT::getIntegerType(NumParts * PartBits);
804 Val = DAG.getNode(ExtendKind, ValueVT, Val);
805 } else {
806 assert(0 && "Unknown mismatch!");
807 }
808 } else if (PartBits == MVT::getSizeInBits(ValueVT)) {
809 // Different types of the same size.
810 assert(NumParts == 1 && PartVT != ValueVT);
811 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
812 } else if (NumParts * PartBits < MVT::getSizeInBits(ValueVT)) {
813 // If the parts cover less bits than value has, truncate the value.
814 if (MVT::isInteger(PartVT) && MVT::isInteger(ValueVT)) {
815 ValueVT = MVT::getIntegerType(NumParts * PartBits);
816 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
Dan Gohman6183f782007-07-05 20:12:34 +0000817 } else {
818 assert(0 && "Unknown mismatch!");
819 }
820 }
Duncan Sands014e04a2008-02-12 20:46:31 +0000821
822 // The value may have changed - recompute ValueVT.
823 ValueVT = Val.getValueType();
824 assert(NumParts * PartBits == MVT::getSizeInBits(ValueVT) &&
825 "Failed to tile the value with PartVT!");
826
827 if (NumParts == 1) {
828 assert(PartVT == ValueVT && "Type conversion failed!");
829 Parts[0] = Val;
830 return;
831 }
832
833 // Expand the value into multiple parts.
834 if (NumParts & (NumParts - 1)) {
835 // The number of parts is not a power of 2. Split off and copy the tail.
836 assert(MVT::isInteger(PartVT) && MVT::isInteger(ValueVT) &&
837 "Do not know what to expand to!");
838 unsigned RoundParts = 1 << Log2_32(NumParts);
839 unsigned RoundBits = RoundParts * PartBits;
840 unsigned OddParts = NumParts - RoundParts;
841 SDOperand OddVal = DAG.getNode(ISD::SRL, ValueVT, Val,
842 DAG.getConstant(RoundBits,
843 TLI.getShiftAmountTy()));
844 getCopyToParts(DAG, OddVal, Parts + RoundParts, OddParts, PartVT);
845 if (TLI.isBigEndian())
846 // The odd parts were reversed by getCopyToParts - unreverse them.
847 std::reverse(Parts + RoundParts, Parts + NumParts);
848 NumParts = RoundParts;
849 ValueVT = MVT::getIntegerType(NumParts * PartBits);
850 Val = DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
851 }
852
853 // The number of parts is a power of 2. Repeatedly bisect the value using
854 // EXTRACT_ELEMENT.
855 Parts[0] = Val;
856 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
857 for (unsigned i = 0; i < NumParts; i += StepSize) {
858 unsigned ThisBits = StepSize * PartBits / 2;
859 MVT::ValueType ThisVT =
860 ThisBits == PartBits ? PartVT : MVT::getIntegerType (ThisBits);
861
862 Parts[i+StepSize/2] =
863 DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Parts[i],
864 DAG.getConstant(1, PtrVT));
865 Parts[i] =
866 DAG.getNode(ISD::EXTRACT_ELEMENT, ThisVT, Parts[i],
867 DAG.getConstant(0, PtrVT));
868 }
869 }
870
871 if (TLI.isBigEndian())
872 std::reverse(Parts, Parts + NumParts);
873
874 return;
875 }
876
877 // Vector ValueVT.
878 if (NumParts == 1) {
879 if (PartVT != ValueVT) {
880 if (MVT::isVector(PartVT)) {
881 Val = DAG.getNode(ISD::BIT_CONVERT, PartVT, Val);
882 } else {
883 assert(MVT::getVectorElementType(ValueVT) == PartVT &&
884 MVT::getVectorNumElements(ValueVT) == 1 &&
885 "Only trivial vector-to-scalar conversions should get here!");
886 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, PartVT, Val,
887 DAG.getConstant(0, PtrVT));
888 }
889 }
890
Dan Gohman6183f782007-07-05 20:12:34 +0000891 Parts[0] = Val;
892 return;
893 }
894
895 // Handle a multi-element vector.
896 MVT::ValueType IntermediateVT, RegisterVT;
897 unsigned NumIntermediates;
898 unsigned NumRegs =
899 DAG.getTargetLoweringInfo()
900 .getVectorTypeBreakdown(ValueVT, IntermediateVT, NumIntermediates,
901 RegisterVT);
902 unsigned NumElements = MVT::getVectorNumElements(ValueVT);
903
904 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
905 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
906
907 // Split the vector into intermediate operands.
908 SmallVector<SDOperand, 8> Ops(NumIntermediates);
909 for (unsigned i = 0; i != NumIntermediates; ++i)
910 if (MVT::isVector(IntermediateVT))
911 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR,
912 IntermediateVT, Val,
913 DAG.getConstant(i * (NumElements / NumIntermediates),
Dan Gohman25ac7e82007-08-10 14:59:38 +0000914 PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000915 else
916 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
917 IntermediateVT, Val,
Dan Gohman25ac7e82007-08-10 14:59:38 +0000918 DAG.getConstant(i, PtrVT));
Dan Gohman6183f782007-07-05 20:12:34 +0000919
920 // Split the intermediate operands into legal parts.
921 if (NumParts == NumIntermediates) {
922 // If the register was not expanded, promote or copy the value,
923 // as appropriate.
924 for (unsigned i = 0; i != NumParts; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000925 getCopyToParts(DAG, Ops[i], &Parts[i], 1, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000926 } else if (NumParts > 0) {
927 // If the intermediate type was expanded, split each the value into
928 // legal parts.
929 assert(NumParts % NumIntermediates == 0 &&
930 "Must expand into a divisible number of parts!");
931 unsigned Factor = NumParts / NumIntermediates;
932 for (unsigned i = 0; i != NumIntermediates; ++i)
Dan Gohman532dc2e2007-07-09 20:59:04 +0000933 getCopyToParts(DAG, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohman6183f782007-07-05 20:12:34 +0000934 }
935}
936
937
Chris Lattner199862b2006-03-16 19:57:50 +0000938SDOperand SelectionDAGLowering::getValue(const Value *V) {
939 SDOperand &N = NodeMap[V];
940 if (N.Val) return N;
941
942 const Type *VTy = V->getType();
943 MVT::ValueType VT = TLI.getValueType(VTy);
944 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
945 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
946 visit(CE->getOpcode(), *CE);
Chris Lattner0da331f2007-02-04 01:31:47 +0000947 SDOperand N1 = NodeMap[V];
948 assert(N1.Val && "visit didn't populate the ValueMap!");
949 return N1;
Chris Lattner199862b2006-03-16 19:57:50 +0000950 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
951 return N = DAG.getGlobalAddress(GV, VT);
952 } else if (isa<ConstantPointerNull>(C)) {
953 return N = DAG.getConstant(0, TLI.getPointerTy());
954 } else if (isa<UndefValue>(C)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +0000955 if (!isa<VectorType>(VTy))
Chris Lattner23d564c2006-03-19 00:20:20 +0000956 return N = DAG.getNode(ISD::UNDEF, VT);
957
Dan Gohman7f321562007-06-25 16:23:39 +0000958 // Create a BUILD_VECTOR of undef nodes.
Reid Spencer9d6565a2007-02-15 02:26:10 +0000959 const VectorType *PTy = cast<VectorType>(VTy);
Chris Lattner23d564c2006-03-19 00:20:20 +0000960 unsigned NumElements = PTy->getNumElements();
961 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
962
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000963 SmallVector<SDOperand, 8> Ops;
Chris Lattner23d564c2006-03-19 00:20:20 +0000964 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
965
966 // Create a VConstant node with generic Vector type.
Dan Gohman7f321562007-06-25 16:23:39 +0000967 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
968 return N = DAG.getNode(ISD::BUILD_VECTOR, VT,
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000969 &Ops[0], Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000970 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
Dale Johannesen43421b32007-09-06 18:13:44 +0000971 return N = DAG.getConstantFP(CFP->getValueAPF(), VT);
Reid Spencer9d6565a2007-02-15 02:26:10 +0000972 } else if (const VectorType *PTy = dyn_cast<VectorType>(VTy)) {
Chris Lattner199862b2006-03-16 19:57:50 +0000973 unsigned NumElements = PTy->getNumElements();
974 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner199862b2006-03-16 19:57:50 +0000975
976 // Now that we know the number and type of the elements, push a
977 // Constant or ConstantFP node onto the ops list for each element of
Dan Gohman07a96762007-07-16 14:29:03 +0000978 // the vector constant.
Chris Lattnerbd564bf2006-08-08 02:23:42 +0000979 SmallVector<SDOperand, 8> Ops;
Reid Spencer9d6565a2007-02-15 02:26:10 +0000980 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Chris Lattner2bbd8102006-03-29 00:11:43 +0000981 for (unsigned i = 0; i != NumElements; ++i)
982 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner199862b2006-03-16 19:57:50 +0000983 } else {
Dan Gohman07a96762007-07-16 14:29:03 +0000984 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Chris Lattner199862b2006-03-16 19:57:50 +0000985 SDOperand Op;
986 if (MVT::isFloatingPoint(PVT))
987 Op = DAG.getConstantFP(0, PVT);
988 else
989 Op = DAG.getConstant(0, PVT);
990 Ops.assign(NumElements, Op);
991 }
992
Dan Gohman7f321562007-06-25 16:23:39 +0000993 // Create a BUILD_VECTOR node.
994 MVT::ValueType VT = MVT::getVectorType(PVT, NumElements);
995 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0],
Chris Lattner0da331f2007-02-04 01:31:47 +0000996 Ops.size());
Chris Lattner199862b2006-03-16 19:57:50 +0000997 } else {
998 // Canonicalize all constant ints to be unsigned.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +0000999 return N = DAG.getConstant(cast<ConstantInt>(C)->getZExtValue(),VT);
Chris Lattner199862b2006-03-16 19:57:50 +00001000 }
1001 }
1002
1003 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1004 std::map<const AllocaInst*, int>::iterator SI =
1005 FuncInfo.StaticAllocaMap.find(AI);
1006 if (SI != FuncInfo.StaticAllocaMap.end())
1007 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1008 }
1009
Chris Lattner251db182007-02-25 18:40:32 +00001010 unsigned InReg = FuncInfo.ValueMap[V];
1011 assert(InReg && "Value not in map!");
Chris Lattner199862b2006-03-16 19:57:50 +00001012
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001013 MVT::ValueType RegisterVT = TLI.getRegisterType(VT);
1014 unsigned NumRegs = TLI.getNumRegisters(VT);
Chris Lattner70c2a612006-03-31 02:06:56 +00001015
Dan Gohmanb6f5b002007-06-28 23:29:44 +00001016 std::vector<unsigned> Regs(NumRegs);
1017 for (unsigned i = 0; i != NumRegs; ++i)
1018 Regs[i] = InReg + i;
1019
1020 RegsForValue RFV(Regs, RegisterVT, VT);
1021 SDOperand Chain = DAG.getEntryNode();
1022
1023 return RFV.getCopyFromRegs(DAG, Chain, NULL);
Chris Lattner199862b2006-03-16 19:57:50 +00001024}
1025
1026
Chris Lattner1c08c712005-01-07 07:47:53 +00001027void SelectionDAGLowering::visitRet(ReturnInst &I) {
1028 if (I.getNumOperands() == 0) {
Chris Lattnera651cf62005-01-17 19:43:36 +00001029 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001030 return;
1031 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001032 SmallVector<SDOperand, 8> NewValues;
Nate Begemanee625572006-01-27 21:09:22 +00001033 NewValues.push_back(getRoot());
1034 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
1035 SDOperand RetOp = getValue(I.getOperand(i));
Duncan Sandsb988bac2008-02-11 20:58:28 +00001036 MVT::ValueType VT = RetOp.getValueType();
1037
Evan Cheng8e7d0562006-05-26 23:09:09 +00001038 // FIXME: C calling convention requires the return type to be promoted to
1039 // at least 32-bit. But this is not necessary for non-C calling conventions.
Duncan Sandsb988bac2008-02-11 20:58:28 +00001040 if (MVT::isInteger(VT)) {
1041 MVT::ValueType MinVT = TLI.getRegisterType(MVT::i32);
1042 if (MVT::getSizeInBits(VT) < MVT::getSizeInBits(MinVT))
1043 VT = MinVT;
1044 }
1045
1046 unsigned NumParts = TLI.getNumRegisters(VT);
1047 MVT::ValueType PartVT = TLI.getRegisterType(VT);
1048 SmallVector<SDOperand, 4> Parts(NumParts);
1049 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1050
1051 const Function *F = I.getParent()->getParent();
1052 if (F->paramHasAttr(0, ParamAttr::SExt))
1053 ExtendKind = ISD::SIGN_EXTEND;
1054 else if (F->paramHasAttr(0, ParamAttr::ZExt))
1055 ExtendKind = ISD::ZERO_EXTEND;
1056
1057 getCopyToParts(DAG, RetOp, &Parts[0], NumParts, PartVT, ExtendKind);
1058
1059 for (unsigned i = 0; i < NumParts; ++i) {
1060 NewValues.push_back(Parts[i]);
Dan Gohman6183f782007-07-05 20:12:34 +00001061 NewValues.push_back(DAG.getConstant(false, MVT::i32));
Nate Begemanee625572006-01-27 21:09:22 +00001062 }
Chris Lattner1c08c712005-01-07 07:47:53 +00001063 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001064 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
1065 &NewValues[0], NewValues.size()));
Chris Lattner1c08c712005-01-07 07:47:53 +00001066}
1067
Chris Lattner571e4342006-10-27 21:36:01 +00001068/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1069/// the current basic block, add it to ValueMap now so that we'll get a
1070/// CopyTo/FromReg.
1071void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
1072 // No need to export constants.
1073 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
1074
1075 // Already exported?
1076 if (FuncInfo.isExportedInst(V)) return;
1077
1078 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1079 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
1080}
1081
Chris Lattner8c494ab2006-10-27 23:50:33 +00001082bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
1083 const BasicBlock *FromBB) {
1084 // The operands of the setcc have to be in this block. We don't know
1085 // how to export them from some other block.
1086 if (Instruction *VI = dyn_cast<Instruction>(V)) {
1087 // Can export from current BB.
1088 if (VI->getParent() == FromBB)
1089 return true;
1090
1091 // Is already exported, noop.
1092 return FuncInfo.isExportedInst(V);
1093 }
1094
1095 // If this is an argument, we can export it if the BB is the entry block or
1096 // if it is already exported.
1097 if (isa<Argument>(V)) {
1098 if (FromBB == &FromBB->getParent()->getEntryBlock())
1099 return true;
1100
1101 // Otherwise, can only export this if it is already exported.
1102 return FuncInfo.isExportedInst(V);
1103 }
1104
1105 // Otherwise, constants can always be exported.
1106 return true;
1107}
1108
Chris Lattner6a586c82006-10-29 21:01:20 +00001109static bool InBlock(const Value *V, const BasicBlock *BB) {
1110 if (const Instruction *I = dyn_cast<Instruction>(V))
1111 return I->getParent() == BB;
1112 return true;
1113}
1114
Chris Lattner571e4342006-10-27 21:36:01 +00001115/// FindMergedConditions - If Cond is an expression like
1116void SelectionDAGLowering::FindMergedConditions(Value *Cond,
1117 MachineBasicBlock *TBB,
1118 MachineBasicBlock *FBB,
1119 MachineBasicBlock *CurBB,
1120 unsigned Opc) {
Chris Lattner571e4342006-10-27 21:36:01 +00001121 // If this node is not part of the or/and tree, emit it as a branch.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001122 Instruction *BOp = dyn_cast<Instruction>(Cond);
Chris Lattner571e4342006-10-27 21:36:01 +00001123
Reid Spencere4d87aa2006-12-23 06:05:41 +00001124 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
1125 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattner6a586c82006-10-29 21:01:20 +00001126 BOp->getParent() != CurBB->getBasicBlock() ||
1127 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1128 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattner571e4342006-10-27 21:36:01 +00001129 const BasicBlock *BB = CurBB->getBasicBlock();
1130
Reid Spencere4d87aa2006-12-23 06:05:41 +00001131 // If the leaf of the tree is a comparison, merge the condition into
1132 // the caseblock.
1133 if ((isa<ICmpInst>(Cond) || isa<FCmpInst>(Cond)) &&
1134 // The operands of the cmp have to be in this block. We don't know
Chris Lattner5a145f02006-10-29 18:23:37 +00001135 // how to export them from some other block. If this is the first block
1136 // of the sequence, no exporting is needed.
1137 (CurBB == CurMBB ||
1138 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1139 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00001140 BOp = cast<Instruction>(Cond);
1141 ISD::CondCode Condition;
1142 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
1143 switch (IC->getPredicate()) {
1144 default: assert(0 && "Unknown icmp predicate opcode!");
1145 case ICmpInst::ICMP_EQ: Condition = ISD::SETEQ; break;
1146 case ICmpInst::ICMP_NE: Condition = ISD::SETNE; break;
1147 case ICmpInst::ICMP_SLE: Condition = ISD::SETLE; break;
1148 case ICmpInst::ICMP_ULE: Condition = ISD::SETULE; break;
1149 case ICmpInst::ICMP_SGE: Condition = ISD::SETGE; break;
1150 case ICmpInst::ICMP_UGE: Condition = ISD::SETUGE; break;
1151 case ICmpInst::ICMP_SLT: Condition = ISD::SETLT; break;
1152 case ICmpInst::ICMP_ULT: Condition = ISD::SETULT; break;
1153 case ICmpInst::ICMP_SGT: Condition = ISD::SETGT; break;
1154 case ICmpInst::ICMP_UGT: Condition = ISD::SETUGT; break;
1155 }
1156 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
1157 ISD::CondCode FPC, FOC;
1158 switch (FC->getPredicate()) {
1159 default: assert(0 && "Unknown fcmp predicate opcode!");
1160 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
1161 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
1162 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
1163 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
1164 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
1165 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
1166 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
1167 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
1168 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
1169 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
1170 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
1171 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
1172 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
1173 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
1174 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
1175 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1176 }
1177 if (FiniteOnlyFPMath())
1178 Condition = FOC;
1179 else
1180 Condition = FPC;
1181 } else {
Chris Lattner0da331f2007-02-04 01:31:47 +00001182 Condition = ISD::SETEQ; // silence warning.
Reid Spencere4d87aa2006-12-23 06:05:41 +00001183 assert(0 && "Unknown compare instruction");
Chris Lattner571e4342006-10-27 21:36:01 +00001184 }
1185
Chris Lattner571e4342006-10-27 21:36:01 +00001186 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001187 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001188 SwitchCases.push_back(CB);
1189 return;
1190 }
1191
1192 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001193 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001194 NULL, TBB, FBB, CurBB);
Chris Lattner571e4342006-10-27 21:36:01 +00001195 SwitchCases.push_back(CB);
Chris Lattner571e4342006-10-27 21:36:01 +00001196 return;
1197 }
1198
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001199
1200 // Create TmpBB after CurBB.
Chris Lattner571e4342006-10-27 21:36:01 +00001201 MachineFunction::iterator BBI = CurBB;
1202 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
1203 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
1204
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001205 if (Opc == Instruction::Or) {
1206 // Codegen X | Y as:
1207 // jmp_if_X TBB
1208 // jmp TmpBB
1209 // TmpBB:
1210 // jmp_if_Y TBB
1211 // jmp FBB
1212 //
Chris Lattner571e4342006-10-27 21:36:01 +00001213
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001214 // Emit the LHS condition.
1215 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
1216
1217 // Emit the RHS condition into TmpBB.
1218 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1219 } else {
1220 assert(Opc == Instruction::And && "Unknown merge op!");
1221 // Codegen X & Y as:
1222 // jmp_if_X TmpBB
1223 // jmp FBB
1224 // TmpBB:
1225 // jmp_if_Y TBB
1226 // jmp FBB
1227 //
1228 // This requires creation of TmpBB after CurBB.
1229
1230 // Emit the LHS condition.
1231 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
1232
1233 // Emit the RHS condition into TmpBB.
1234 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1235 }
Chris Lattner571e4342006-10-27 21:36:01 +00001236}
1237
Chris Lattnerdf19f272006-10-31 22:37:42 +00001238/// If the set of cases should be emitted as a series of branches, return true.
1239/// If we should emit this as a bunch of and/or'd together conditions, return
1240/// false.
1241static bool
1242ShouldEmitAsBranches(const std::vector<SelectionDAGISel::CaseBlock> &Cases) {
1243 if (Cases.size() != 2) return true;
1244
Chris Lattner0ccb5002006-10-31 23:06:00 +00001245 // If this is two comparisons of the same values or'd or and'd together, they
1246 // will get folded into a single comparison, so don't emit two blocks.
1247 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1248 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1249 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1250 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1251 return false;
1252 }
1253
Chris Lattnerdf19f272006-10-31 22:37:42 +00001254 return true;
1255}
1256
Chris Lattner1c08c712005-01-07 07:47:53 +00001257void SelectionDAGLowering::visitBr(BranchInst &I) {
1258 // Update machine-CFG edges.
1259 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner1c08c712005-01-07 07:47:53 +00001260
1261 // Figure out which block is immediately after the current one.
1262 MachineBasicBlock *NextBlock = 0;
1263 MachineFunction::iterator BBI = CurMBB;
1264 if (++BBI != CurMBB->getParent()->end())
1265 NextBlock = BBI;
1266
1267 if (I.isUnconditional()) {
1268 // If this is not a fall-through branch, emit the branch.
1269 if (Succ0MBB != NextBlock)
Chris Lattnera651cf62005-01-17 19:43:36 +00001270 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukmandedf2bd2005-04-22 04:01:18 +00001271 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner1c08c712005-01-07 07:47:53 +00001272
Chris Lattner57ab6592006-10-24 17:57:59 +00001273 // Update machine-CFG edges.
1274 CurMBB->addSuccessor(Succ0MBB);
Chris Lattner57ab6592006-10-24 17:57:59 +00001275 return;
1276 }
1277
1278 // If this condition is one of the special cases we handle, do special stuff
1279 // now.
1280 Value *CondVal = I.getCondition();
Chris Lattner57ab6592006-10-24 17:57:59 +00001281 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattner571e4342006-10-27 21:36:01 +00001282
1283 // If this is a series of conditions that are or'd or and'd together, emit
1284 // this as a sequence of branches instead of setcc's with and/or operations.
1285 // For example, instead of something like:
1286 // cmp A, B
1287 // C = seteq
1288 // cmp D, E
1289 // F = setle
1290 // or C, F
1291 // jnz foo
1292 // Emit:
1293 // cmp A, B
1294 // je foo
1295 // cmp D, E
1296 // jle foo
1297 //
1298 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
1299 if (BOp->hasOneUse() &&
Chris Lattnerd2f9ee92006-10-27 21:54:23 +00001300 (BOp->getOpcode() == Instruction::And ||
Chris Lattner571e4342006-10-27 21:36:01 +00001301 BOp->getOpcode() == Instruction::Or)) {
1302 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattner0ccb5002006-10-31 23:06:00 +00001303 // If the compares in later blocks need to use values not currently
1304 // exported from this block, export them now. This block should always
1305 // be the first entry.
1306 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1307
Chris Lattnerdf19f272006-10-31 22:37:42 +00001308 // Allow some cases to be rejected.
1309 if (ShouldEmitAsBranches(SwitchCases)) {
Chris Lattnerdf19f272006-10-31 22:37:42 +00001310 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1311 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1312 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1313 }
1314
1315 // Emit the branch for this block.
1316 visitSwitchCase(SwitchCases[0]);
1317 SwitchCases.erase(SwitchCases.begin());
1318 return;
Chris Lattner5a145f02006-10-29 18:23:37 +00001319 }
1320
Chris Lattner0ccb5002006-10-31 23:06:00 +00001321 // Okay, we decided not to do this, remove any inserted MBB's and clear
1322 // SwitchCases.
1323 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
1324 CurMBB->getParent()->getBasicBlockList().erase(SwitchCases[i].ThisBB);
1325
Chris Lattnerdf19f272006-10-31 22:37:42 +00001326 SwitchCases.clear();
Chris Lattner571e4342006-10-27 21:36:01 +00001327 }
1328 }
Chris Lattner24525952006-10-24 18:07:37 +00001329
1330 // Create a CaseBlock record representing this branch.
Zhou Sheng6b6b6ef2007-01-11 12:24:14 +00001331 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(),
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001332 NULL, Succ0MBB, Succ1MBB, CurMBB);
Chris Lattner24525952006-10-24 18:07:37 +00001333 // Use visitSwitchCase to actually insert the fast branch sequence for this
1334 // cond branch.
1335 visitSwitchCase(CB);
Chris Lattner1c08c712005-01-07 07:47:53 +00001336}
1337
Nate Begemanf15485a2006-03-27 01:32:24 +00001338/// visitSwitchCase - Emits the necessary code to represent a single node in
1339/// the binary search tree resulting from lowering a switch instruction.
1340void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner57ab6592006-10-24 17:57:59 +00001341 SDOperand Cond;
1342 SDOperand CondLHS = getValue(CB.CmpLHS);
1343
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001344 // Build the setcc now.
1345 if (CB.CmpMHS == NULL) {
1346 // Fold "(X == true)" to X and "(X == false)" to !X to
1347 // handle common cases produced by branch lowering.
1348 if (CB.CmpRHS == ConstantInt::getTrue() && CB.CC == ISD::SETEQ)
1349 Cond = CondLHS;
1350 else if (CB.CmpRHS == ConstantInt::getFalse() && CB.CC == ISD::SETEQ) {
1351 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1352 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1353 } else
1354 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
1355 } else {
1356 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001357
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001358 uint64_t Low = cast<ConstantInt>(CB.CmpLHS)->getSExtValue();
1359 uint64_t High = cast<ConstantInt>(CB.CmpRHS)->getSExtValue();
1360
1361 SDOperand CmpOp = getValue(CB.CmpMHS);
1362 MVT::ValueType VT = CmpOp.getValueType();
1363
1364 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
1365 Cond = DAG.getSetCC(MVT::i1, CmpOp, DAG.getConstant(High, VT), ISD::SETLE);
1366 } else {
1367 SDOperand SUB = DAG.getNode(ISD::SUB, VT, CmpOp, DAG.getConstant(Low, VT));
1368 Cond = DAG.getSetCC(MVT::i1, SUB,
1369 DAG.getConstant(High-Low, VT), ISD::SETULE);
1370 }
1371
1372 }
1373
Nate Begemanf15485a2006-03-27 01:32:24 +00001374 // Set NextBlock to be the MBB immediately after the current one, if any.
1375 // This is used to avoid emitting unnecessary branches to the next block.
1376 MachineBasicBlock *NextBlock = 0;
1377 MachineFunction::iterator BBI = CurMBB;
1378 if (++BBI != CurMBB->getParent()->end())
1379 NextBlock = BBI;
1380
1381 // If the lhs block is the next block, invert the condition so that we can
1382 // fall through to the lhs instead of the rhs block.
Chris Lattner57ab6592006-10-24 17:57:59 +00001383 if (CB.TrueBB == NextBlock) {
1384 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001385 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1386 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1387 }
1388 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001389 DAG.getBasicBlock(CB.TrueBB));
1390 if (CB.FalseBB == NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00001391 DAG.setRoot(BrCond);
1392 else
1393 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner57ab6592006-10-24 17:57:59 +00001394 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemanf15485a2006-03-27 01:32:24 +00001395 // Update successor info
Chris Lattner57ab6592006-10-24 17:57:59 +00001396 CurMBB->addSuccessor(CB.TrueBB);
1397 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001398}
1399
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001400/// visitJumpTable - Emit JumpTable node in the current MBB
Nate Begeman37efe672006-04-22 18:53:45 +00001401void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman37efe672006-04-22 18:53:45 +00001402 // Emit the code for the jump table
Scott Michelf147a8d2007-04-24 01:24:20 +00001403 assert(JT.Reg != -1U && "Should lower JT Header first!");
Nate Begeman37efe672006-04-22 18:53:45 +00001404 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng3d4ce112006-10-30 08:00:44 +00001405 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1406 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1407 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1408 Table, Index));
1409 return;
Nate Begeman37efe672006-04-22 18:53:45 +00001410}
1411
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001412/// visitJumpTableHeader - This function emits necessary code to produce index
1413/// in the JumpTable from switch case.
1414void SelectionDAGLowering::visitJumpTableHeader(SelectionDAGISel::JumpTable &JT,
1415 SelectionDAGISel::JumpTableHeader &JTH) {
1416 // Subtract the lowest switch case value from the value being switched on
1417 // and conditional branch to default mbb if the result is greater than the
1418 // difference between smallest and largest cases.
1419 SDOperand SwitchOp = getValue(JTH.SValue);
1420 MVT::ValueType VT = SwitchOp.getValueType();
1421 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1422 DAG.getConstant(JTH.First, VT));
1423
1424 // The SDNode we just created, which holds the value being switched on
1425 // minus the the smallest case value, needs to be copied to a virtual
1426 // register so it can be used as an index into the jump table in a
1427 // subsequent basic block. This value may be smaller or larger than the
1428 // target's pointer type, and therefore require extension or truncating.
Dan Gohman7f321562007-06-25 16:23:39 +00001429 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001430 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1431 else
1432 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
1433
1434 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1435 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1436 JT.Reg = JumpTableReg;
1437
1438 // Emit the range check for the jump table, and branch to the default
1439 // block for the switch statement if the value being switched on exceeds
1440 // the largest case in the switch.
1441 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1442 DAG.getConstant(JTH.Last-JTH.First,VT),
1443 ISD::SETUGT);
1444
1445 // Set NextBlock to be the MBB immediately after the current one, if any.
1446 // This is used to avoid emitting unnecessary branches to the next block.
1447 MachineBasicBlock *NextBlock = 0;
1448 MachineFunction::iterator BBI = CurMBB;
1449 if (++BBI != CurMBB->getParent()->end())
1450 NextBlock = BBI;
1451
1452 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1453 DAG.getBasicBlock(JT.Default));
1454
1455 if (JT.MBB == NextBlock)
1456 DAG.setRoot(BrCond);
1457 else
1458 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001459 DAG.getBasicBlock(JT.MBB)));
1460
1461 return;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001462}
1463
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001464/// visitBitTestHeader - This function emits necessary code to produce value
1465/// suitable for "bit tests"
1466void SelectionDAGLowering::visitBitTestHeader(SelectionDAGISel::BitTestBlock &B) {
1467 // Subtract the minimum value
1468 SDOperand SwitchOp = getValue(B.SValue);
1469 MVT::ValueType VT = SwitchOp.getValueType();
1470 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1471 DAG.getConstant(B.First, VT));
1472
1473 // Check range
1474 SDOperand RangeCmp = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1475 DAG.getConstant(B.Range, VT),
1476 ISD::SETUGT);
1477
1478 SDOperand ShiftOp;
Dan Gohman7f321562007-06-25 16:23:39 +00001479 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getShiftAmountTy()))
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001480 ShiftOp = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), SUB);
1481 else
1482 ShiftOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getShiftAmountTy(), SUB);
1483
1484 // Make desired shift
1485 SDOperand SwitchVal = DAG.getNode(ISD::SHL, TLI.getPointerTy(),
1486 DAG.getConstant(1, TLI.getPointerTy()),
1487 ShiftOp);
1488
1489 unsigned SwitchReg = FuncInfo.MakeReg(TLI.getPointerTy());
1490 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), SwitchReg, SwitchVal);
1491 B.Reg = SwitchReg;
1492
1493 SDOperand BrRange = DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, RangeCmp,
1494 DAG.getBasicBlock(B.Default));
1495
1496 // Set NextBlock to be the MBB immediately after the current one, if any.
1497 // This is used to avoid emitting unnecessary branches to the next block.
1498 MachineBasicBlock *NextBlock = 0;
1499 MachineFunction::iterator BBI = CurMBB;
1500 if (++BBI != CurMBB->getParent()->end())
1501 NextBlock = BBI;
1502
1503 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1504 if (MBB == NextBlock)
1505 DAG.setRoot(BrRange);
1506 else
1507 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, CopyTo,
1508 DAG.getBasicBlock(MBB)));
1509
1510 CurMBB->addSuccessor(B.Default);
1511 CurMBB->addSuccessor(MBB);
1512
1513 return;
1514}
1515
1516/// visitBitTestCase - this function produces one "bit test"
1517void SelectionDAGLowering::visitBitTestCase(MachineBasicBlock* NextMBB,
1518 unsigned Reg,
1519 SelectionDAGISel::BitTestCase &B) {
1520 // Emit bit tests and jumps
1521 SDOperand SwitchVal = DAG.getCopyFromReg(getRoot(), Reg, TLI.getPointerTy());
1522
1523 SDOperand AndOp = DAG.getNode(ISD::AND, TLI.getPointerTy(),
1524 SwitchVal,
1525 DAG.getConstant(B.Mask,
1526 TLI.getPointerTy()));
1527 SDOperand AndCmp = DAG.getSetCC(TLI.getSetCCResultTy(), AndOp,
1528 DAG.getConstant(0, TLI.getPointerTy()),
1529 ISD::SETNE);
1530 SDOperand BrAnd = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
1531 AndCmp, DAG.getBasicBlock(B.TargetBB));
1532
1533 // Set NextBlock to be the MBB immediately after the current one, if any.
1534 // This is used to avoid emitting unnecessary branches to the next block.
1535 MachineBasicBlock *NextBlock = 0;
1536 MachineFunction::iterator BBI = CurMBB;
1537 if (++BBI != CurMBB->getParent()->end())
1538 NextBlock = BBI;
1539
1540 if (NextMBB == NextBlock)
1541 DAG.setRoot(BrAnd);
1542 else
1543 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrAnd,
1544 DAG.getBasicBlock(NextMBB)));
1545
1546 CurMBB->addSuccessor(B.TargetBB);
1547 CurMBB->addSuccessor(NextMBB);
1548
1549 return;
1550}
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00001551
Jim Laskeyb180aa12007-02-21 22:53:45 +00001552void SelectionDAGLowering::visitInvoke(InvokeInst &I) {
1553 // Retrieve successors.
1554 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001555 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
Duncan Sands9fac0b52007-06-06 10:05:18 +00001556
Duncan Sandsfd7b3262007-12-17 18:08:19 +00001557 if (isa<InlineAsm>(I.getCalledValue()))
1558 visitInlineAsm(&I);
1559 else
Duncan Sands6f74b482007-12-19 09:48:52 +00001560 LowerCallTo(&I, getValue(I.getOperand(0)), false, LandingPad);
Duncan Sands9fac0b52007-06-06 10:05:18 +00001561
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001562 // If the value of the invoke is used outside of its defining block, make it
1563 // available as a virtual register.
1564 if (!I.use_empty()) {
1565 DenseMap<const Value*, unsigned>::iterator VMI = FuncInfo.ValueMap.find(&I);
1566 if (VMI != FuncInfo.ValueMap.end())
1567 DAG.setRoot(CopyValueToVirtualRegister(&I, VMI->second));
Jim Laskey183f47f2007-02-25 21:43:59 +00001568 }
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00001569
1570 // Drop into normal successor.
1571 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
1572 DAG.getBasicBlock(Return)));
1573
1574 // Update successor info
1575 CurMBB->addSuccessor(Return);
1576 CurMBB->addSuccessor(LandingPad);
Jim Laskeyb180aa12007-02-21 22:53:45 +00001577}
1578
1579void SelectionDAGLowering::visitUnwind(UnwindInst &I) {
1580}
1581
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001582/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001583/// small case ranges).
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001584bool SelectionDAGLowering::handleSmallSwitchRange(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001585 CaseRecVector& WorkList,
1586 Value* SV,
1587 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001588 Case& BackCase = *(CR.Range.second-1);
1589
1590 // Size is the number of Cases represented by this range.
1591 unsigned Size = CR.Range.second - CR.Range.first;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001592 if (Size > 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001593 return false;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001594
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001595 // Get the MachineFunction which holds the current MBB. This is used when
1596 // inserting any additional MBBs necessary to represent the switch.
1597 MachineFunction *CurMF = CurMBB->getParent();
1598
1599 // Figure out which block is immediately after the current one.
1600 MachineBasicBlock *NextBlock = 0;
1601 MachineFunction::iterator BBI = CR.CaseBB;
1602
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001603 if (++BBI != CurMBB->getParent()->end())
1604 NextBlock = BBI;
1605
1606 // TODO: If any two of the cases has the same destination, and if one value
1607 // is the same as the other, but has one bit unset that the other has set,
1608 // use bit manipulation to do two compares at once. For example:
1609 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1610
1611 // Rearrange the case blocks so that the last one falls through if possible.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001612 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001613 // The last case block won't fall through into 'NextBlock' if we emit the
1614 // branches in this order. See if rearranging a case value would help.
1615 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001616 if (I->BB == NextBlock) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001617 std::swap(*I, BackCase);
1618 break;
1619 }
1620 }
1621 }
1622
1623 // Create a CaseBlock record representing a conditional branch to
1624 // the Case's target mbb if the value being switched on SV is equal
1625 // to C.
1626 MachineBasicBlock *CurBlock = CR.CaseBB;
1627 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1628 MachineBasicBlock *FallThrough;
1629 if (I != E-1) {
1630 FallThrough = new MachineBasicBlock(CurBlock->getBasicBlock());
1631 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1632 } else {
1633 // If the last case doesn't match, go to the default block.
1634 FallThrough = Default;
1635 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001636
1637 Value *RHS, *LHS, *MHS;
1638 ISD::CondCode CC;
1639 if (I->High == I->Low) {
1640 // This is just small small case range :) containing exactly 1 case
1641 CC = ISD::SETEQ;
1642 LHS = SV; RHS = I->High; MHS = NULL;
1643 } else {
1644 CC = ISD::SETLE;
1645 LHS = I->Low; MHS = SV; RHS = I->High;
1646 }
1647 SelectionDAGISel::CaseBlock CB(CC, LHS, RHS, MHS,
1648 I->BB, FallThrough, CurBlock);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001649
1650 // If emitting the first comparison, just call visitSwitchCase to emit the
1651 // code into the current block. Otherwise, push the CaseBlock onto the
1652 // vector to be later processed by SDISel, and insert the node's MBB
1653 // before the next MBB.
1654 if (CurBlock == CurMBB)
1655 visitSwitchCase(CB);
1656 else
1657 SwitchCases.push_back(CB);
1658
1659 CurBlock = FallThrough;
1660 }
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001661
1662 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001663}
1664
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001665static inline bool areJTsAllowed(const TargetLowering &TLI) {
1666 return (TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1667 TLI.isOperationLegal(ISD::BRIND, MVT::Other));
1668}
1669
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001670/// handleJTSwitchCase - Emit jumptable for current switch case range
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001671bool SelectionDAGLowering::handleJTSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001672 CaseRecVector& WorkList,
1673 Value* SV,
1674 MachineBasicBlock* Default) {
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001675 Case& FrontCase = *CR.Range.first;
1676 Case& BackCase = *(CR.Range.second-1);
1677
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001678 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1679 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
1680
1681 uint64_t TSize = 0;
1682 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1683 I!=E; ++I)
1684 TSize += I->size();
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001685
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001686 if (!areJTsAllowed(TLI) || TSize <= 3)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001687 return false;
1688
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001689 double Density = (double)TSize / (double)((Last - First) + 1ULL);
1690 if (Density < 0.4)
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001691 return false;
1692
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001693 DOUT << "Lowering jump table\n"
1694 << "First entry: " << First << ". Last entry: " << Last << "\n"
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001695 << "Size: " << TSize << ". Density: " << Density << "\n\n";
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001696
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001697 // Get the MachineFunction which holds the current MBB. This is used when
1698 // inserting any additional MBBs necessary to represent the switch.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001699 MachineFunction *CurMF = CurMBB->getParent();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001700
1701 // Figure out which block is immediately after the current one.
1702 MachineBasicBlock *NextBlock = 0;
1703 MachineFunction::iterator BBI = CR.CaseBB;
1704
1705 if (++BBI != CurMBB->getParent()->end())
1706 NextBlock = BBI;
1707
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001708 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1709
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001710 // Create a new basic block to hold the code for loading the address
1711 // of the jump table, and jumping to it. Update successor information;
1712 // we will either branch to the default case for the switch, or the jump
1713 // table.
1714 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1715 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1716 CR.CaseBB->addSuccessor(Default);
1717 CR.CaseBB->addSuccessor(JumpTableBB);
1718
1719 // Build a vector of destination BBs, corresponding to each target
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001720 // of the jump table. If the value of the jump table slot corresponds to
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001721 // a case statement, push the case's BB onto the vector, otherwise, push
1722 // the default BB.
1723 std::vector<MachineBasicBlock*> DestBBs;
1724 int64_t TEI = First;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001725 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
1726 int64_t Low = cast<ConstantInt>(I->Low)->getSExtValue();
1727 int64_t High = cast<ConstantInt>(I->High)->getSExtValue();
1728
1729 if ((Low <= TEI) && (TEI <= High)) {
1730 DestBBs.push_back(I->BB);
1731 if (TEI==High)
1732 ++I;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001733 } else {
1734 DestBBs.push_back(Default);
1735 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001736 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001737
1738 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001739 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001740 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
1741 E = DestBBs.end(); I != E; ++I) {
1742 if (!SuccsHandled[(*I)->getNumber()]) {
1743 SuccsHandled[(*I)->getNumber()] = true;
1744 JumpTableBB->addSuccessor(*I);
1745 }
1746 }
1747
1748 // Create a jump table index for this jump table, or return an existing
1749 // one.
1750 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1751
1752 // Set the jump table information so that we can codegen it as a second
1753 // MachineBasicBlock
Scott Michelf147a8d2007-04-24 01:24:20 +00001754 SelectionDAGISel::JumpTable JT(-1U, JTI, JumpTableBB, Default);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001755 SelectionDAGISel::JumpTableHeader JTH(First, Last, SV, CR.CaseBB,
1756 (CR.CaseBB == CurMBB));
1757 if (CR.CaseBB == CurMBB)
1758 visitJumpTableHeader(JT, JTH);
1759
1760 JTCases.push_back(SelectionDAGISel::JumpTableBlock(JTH, JT));
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001761
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001762 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001763}
1764
1765/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1766/// 2 subtrees.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001767bool SelectionDAGLowering::handleBTSplitSwitchCase(CaseRec& CR,
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001768 CaseRecVector& WorkList,
1769 Value* SV,
1770 MachineBasicBlock* Default) {
1771 // Get the MachineFunction which holds the current MBB. This is used when
1772 // inserting any additional MBBs necessary to represent the switch.
1773 MachineFunction *CurMF = CurMBB->getParent();
1774
1775 // Figure out which block is immediately after the current one.
1776 MachineBasicBlock *NextBlock = 0;
1777 MachineFunction::iterator BBI = CR.CaseBB;
1778
1779 if (++BBI != CurMBB->getParent()->end())
1780 NextBlock = BBI;
1781
1782 Case& FrontCase = *CR.Range.first;
1783 Case& BackCase = *(CR.Range.second-1);
1784 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1785
1786 // Size is the number of Cases represented by this range.
1787 unsigned Size = CR.Range.second - CR.Range.first;
1788
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001789 int64_t First = cast<ConstantInt>(FrontCase.Low)->getSExtValue();
1790 int64_t Last = cast<ConstantInt>(BackCase.High)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001791 double FMetric = 0;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001792 CaseItr Pivot = CR.Range.first + Size/2;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001793
1794 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1795 // (heuristically) allow us to emit JumpTable's later.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001796 uint64_t TSize = 0;
1797 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1798 I!=E; ++I)
1799 TSize += I->size();
1800
1801 uint64_t LSize = FrontCase.size();
1802 uint64_t RSize = TSize-LSize;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001803 DOUT << "Selecting best pivot: \n"
1804 << "First: " << First << ", Last: " << Last <<"\n"
1805 << "LSize: " << LSize << ", RSize: " << RSize << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001806 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001807 J!=E; ++I, ++J) {
1808 int64_t LEnd = cast<ConstantInt>(I->High)->getSExtValue();
1809 int64_t RBegin = cast<ConstantInt>(J->Low)->getSExtValue();
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001810 assert((RBegin-LEnd>=1) && "Invalid case distance");
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001811 double LDensity = (double)LSize / (double)((LEnd - First) + 1ULL);
1812 double RDensity = (double)RSize / (double)((Last - RBegin) + 1ULL);
Anton Korobeynikov54e2b142007-04-09 21:57:03 +00001813 double Metric = Log2_64(RBegin-LEnd)*(LDensity+RDensity);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001814 // Should always split in some non-trivial place
1815 DOUT <<"=>Step\n"
1816 << "LEnd: " << LEnd << ", RBegin: " << RBegin << "\n"
1817 << "LDensity: " << LDensity << ", RDensity: " << RDensity << "\n"
1818 << "Metric: " << Metric << "\n";
1819 if (FMetric < Metric) {
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001820 Pivot = J;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001821 FMetric = Metric;
1822 DOUT << "Current metric set to: " << FMetric << "\n";
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001823 }
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001824
1825 LSize += J->size();
1826 RSize -= J->size();
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001827 }
Anton Korobeynikov7294b582007-05-09 20:07:08 +00001828 if (areJTsAllowed(TLI)) {
1829 // If our case is dense we *really* should handle it earlier!
1830 assert((FMetric > 0) && "Should handle dense range earlier!");
1831 } else {
1832 Pivot = CR.Range.first + Size/2;
1833 }
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001834
1835 CaseRange LHSR(CR.Range.first, Pivot);
1836 CaseRange RHSR(Pivot, CR.Range.second);
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001837 Constant *C = Pivot->Low;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001838 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
1839
1840 // We know that we branch to the LHS if the Value being switched on is
1841 // less than the Pivot value, C. We use this to optimize our binary
1842 // tree a bit, by recognizing that if SV is greater than or equal to the
1843 // LHS's Case Value, and that Case Value is exactly one less than the
1844 // Pivot's Value, then we can branch directly to the LHS's Target,
1845 // rather than creating a leaf node for it.
1846 if ((LHSR.second - LHSR.first) == 1 &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001847 LHSR.first->High == CR.GE &&
1848 cast<ConstantInt>(C)->getSExtValue() ==
1849 (cast<ConstantInt>(CR.GE)->getSExtValue() + 1LL)) {
1850 TrueBB = LHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001851 } else {
1852 TrueBB = new MachineBasicBlock(LLVMBB);
1853 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1854 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
1855 }
1856
1857 // Similar to the optimization above, if the Value being switched on is
1858 // known to be less than the Constant CR.LT, and the current Case Value
1859 // is CR.LT - 1, then we can branch directly to the target block for
1860 // the current Case Value, rather than emitting a RHS leaf node for it.
1861 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001862 cast<ConstantInt>(RHSR.first->Low)->getSExtValue() ==
1863 (cast<ConstantInt>(CR.LT)->getSExtValue() - 1LL)) {
1864 FalseBB = RHSR.first->BB;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001865 } else {
1866 FalseBB = new MachineBasicBlock(LLVMBB);
1867 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1868 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
1869 }
1870
1871 // Create a CaseBlock record representing a conditional branch to
1872 // the LHS node if the value being switched on SV is less than C.
1873 // Otherwise, branch to LHS.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00001874 SelectionDAGISel::CaseBlock CB(ISD::SETLT, SV, C, NULL,
1875 TrueBB, FalseBB, CR.CaseBB);
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001876
1877 if (CR.CaseBB == CurMBB)
1878 visitSwitchCase(CB);
1879 else
1880 SwitchCases.push_back(CB);
Anton Korobeynikovdd433212007-03-27 12:05:48 +00001881
1882 return true;
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00001883}
1884
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001885/// handleBitTestsSwitchCase - if current case range has few destination and
1886/// range span less, than machine word bitwidth, encode case range into series
1887/// of masks and emit bit tests with these masks.
1888bool SelectionDAGLowering::handleBitTestsSwitchCase(CaseRec& CR,
1889 CaseRecVector& WorkList,
1890 Value* SV,
Chris Lattner3ff98172007-04-14 02:26:56 +00001891 MachineBasicBlock* Default){
Dan Gohmanb55757e2007-05-18 17:52:13 +00001892 unsigned IntPtrBits = MVT::getSizeInBits(TLI.getPointerTy());
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001893
1894 Case& FrontCase = *CR.Range.first;
1895 Case& BackCase = *(CR.Range.second-1);
1896
1897 // Get the MachineFunction which holds the current MBB. This is used when
1898 // inserting any additional MBBs necessary to represent the switch.
1899 MachineFunction *CurMF = CurMBB->getParent();
1900
1901 unsigned numCmps = 0;
1902 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1903 I!=E; ++I) {
1904 // Single case counts one, case range - two.
1905 if (I->Low == I->High)
1906 numCmps +=1;
1907 else
1908 numCmps +=2;
1909 }
1910
1911 // Count unique destinations
1912 SmallSet<MachineBasicBlock*, 4> Dests;
1913 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1914 Dests.insert(I->BB);
1915 if (Dests.size() > 3)
1916 // Don't bother the code below, if there are too much unique destinations
1917 return false;
1918 }
1919 DOUT << "Total number of unique destinations: " << Dests.size() << "\n"
1920 << "Total number of comparisons: " << numCmps << "\n";
1921
1922 // Compute span of values.
1923 Constant* minValue = FrontCase.Low;
1924 Constant* maxValue = BackCase.High;
1925 uint64_t range = cast<ConstantInt>(maxValue)->getSExtValue() -
1926 cast<ConstantInt>(minValue)->getSExtValue();
1927 DOUT << "Compare range: " << range << "\n"
1928 << "Low bound: " << cast<ConstantInt>(minValue)->getSExtValue() << "\n"
1929 << "High bound: " << cast<ConstantInt>(maxValue)->getSExtValue() << "\n";
1930
Anton Korobeynikovab8fd402007-04-26 20:44:04 +00001931 if (range>=IntPtrBits ||
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001932 (!(Dests.size() == 1 && numCmps >= 3) &&
1933 !(Dests.size() == 2 && numCmps >= 5) &&
1934 !(Dests.size() >= 3 && numCmps >= 6)))
1935 return false;
1936
1937 DOUT << "Emitting bit tests\n";
1938 int64_t lowBound = 0;
1939
1940 // Optimize the case where all the case values fit in a
1941 // word without having to subtract minValue. In this case,
1942 // we can optimize away the subtraction.
1943 if (cast<ConstantInt>(minValue)->getSExtValue() >= 0 &&
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001944 cast<ConstantInt>(maxValue)->getSExtValue() < IntPtrBits) {
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001945 range = cast<ConstantInt>(maxValue)->getSExtValue();
1946 } else {
1947 lowBound = cast<ConstantInt>(minValue)->getSExtValue();
1948 }
1949
1950 CaseBitsVector CasesBits;
1951 unsigned i, count = 0;
1952
1953 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1954 MachineBasicBlock* Dest = I->BB;
1955 for (i = 0; i < count; ++i)
1956 if (Dest == CasesBits[i].BB)
1957 break;
1958
1959 if (i == count) {
1960 assert((count < 3) && "Too much destinations to test!");
1961 CasesBits.push_back(CaseBits(0, Dest, 0));
1962 count++;
1963 }
1964
1965 uint64_t lo = cast<ConstantInt>(I->Low)->getSExtValue() - lowBound;
1966 uint64_t hi = cast<ConstantInt>(I->High)->getSExtValue() - lowBound;
1967
1968 for (uint64_t j = lo; j <= hi; j++) {
Anton Korobeynikove01017b2007-04-14 13:25:55 +00001969 CasesBits[i].Mask |= 1ULL << j;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001970 CasesBits[i].Bits++;
1971 }
1972
1973 }
1974 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
1975
1976 SelectionDAGISel::BitTestInfo BTC;
1977
1978 // Figure out which block is immediately after the current one.
1979 MachineFunction::iterator BBI = CR.CaseBB;
1980 ++BBI;
1981
1982 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1983
1984 DOUT << "Cases:\n";
1985 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
1986 DOUT << "Mask: " << CasesBits[i].Mask << ", Bits: " << CasesBits[i].Bits
1987 << ", BB: " << CasesBits[i].BB << "\n";
1988
1989 MachineBasicBlock *CaseBB = new MachineBasicBlock(LLVMBB);
1990 CurMF->getBasicBlockList().insert(BBI, CaseBB);
1991 BTC.push_back(SelectionDAGISel::BitTestCase(CasesBits[i].Mask,
1992 CaseBB,
1993 CasesBits[i].BB));
1994 }
1995
1996 SelectionDAGISel::BitTestBlock BTB(lowBound, range, SV,
Jeff Cohenefc36622007-04-09 14:32:59 +00001997 -1U, (CR.CaseBB == CurMBB),
Anton Korobeynikov4198c582007-04-09 12:31:58 +00001998 CR.CaseBB, Default, BTC);
1999
2000 if (CR.CaseBB == CurMBB)
2001 visitBitTestHeader(BTB);
2002
2003 BitTestCases.push_back(BTB);
2004
2005 return true;
2006}
2007
2008
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002009// Clusterify - Transform simple list of Cases into list of CaseRange's
2010unsigned SelectionDAGLowering::Clusterify(CaseVector& Cases,
2011 const SwitchInst& SI) {
2012 unsigned numCmps = 0;
2013
2014 // Start with "simple" cases
2015 for (unsigned i = 1; i < SI.getNumSuccessors(); ++i) {
2016 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2017 Cases.push_back(Case(SI.getSuccessorValue(i),
2018 SI.getSuccessorValue(i),
2019 SMBB));
2020 }
Chris Lattnerb3d9cdb2007-11-27 06:14:32 +00002021 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002022
2023 // Merge case into clusters
2024 if (Cases.size()>=2)
David Greenea2a48852007-06-29 03:42:23 +00002025 // Must recompute end() each iteration because it may be
2026 // invalidated by erase if we hold on to it
Chris Lattner27a6c732007-11-24 07:07:01 +00002027 for (CaseItr I=Cases.begin(), J=++(Cases.begin()); J!=Cases.end(); ) {
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002028 int64_t nextValue = cast<ConstantInt>(J->Low)->getSExtValue();
2029 int64_t currentValue = cast<ConstantInt>(I->High)->getSExtValue();
2030 MachineBasicBlock* nextBB = J->BB;
2031 MachineBasicBlock* currentBB = I->BB;
2032
2033 // If the two neighboring cases go to the same destination, merge them
2034 // into a single case.
2035 if ((nextValue-currentValue==1) && (currentBB == nextBB)) {
2036 I->High = J->High;
2037 J = Cases.erase(J);
2038 } else {
2039 I = J++;
2040 }
2041 }
2042
2043 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2044 if (I->Low != I->High)
2045 // A range counts double, since it requires two compares.
2046 ++numCmps;
2047 }
2048
2049 return numCmps;
2050}
2051
2052void SelectionDAGLowering::visitSwitch(SwitchInst &SI) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002053 // Figure out which block is immediately after the current one.
2054 MachineBasicBlock *NextBlock = 0;
2055 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002056
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002057 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002058
Nate Begemanf15485a2006-03-27 01:32:24 +00002059 // If there is only the default destination, branch to it if it is not the
2060 // next basic block. Otherwise, just fall through.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002061 if (SI.getNumOperands() == 2) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002062 // Update machine-CFG edges.
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002063
Nate Begemanf15485a2006-03-27 01:32:24 +00002064 // If this is not a fall-through branch, emit the branch.
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002065 if (Default != NextBlock)
Nate Begemanf15485a2006-03-27 01:32:24 +00002066 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002067 DAG.getBasicBlock(Default)));
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002068
Chris Lattnerd2c1d222006-10-22 21:36:53 +00002069 CurMBB->addSuccessor(Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002070 return;
2071 }
2072
2073 // If there are any non-default case statements, create a vector of Cases
2074 // representing each one, and sort the vector so that we can efficiently
2075 // create a binary search tree from them.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002076 CaseVector Cases;
2077 unsigned numCmps = Clusterify(Cases, SI);
2078 DOUT << "Clusterify finished. Total clusters: " << Cases.size()
2079 << ". Total compares: " << numCmps << "\n";
Bill Wendlingc70ddad2006-10-19 21:46:38 +00002080
Nate Begemanf15485a2006-03-27 01:32:24 +00002081 // Get the Value to be switched on and default basic blocks, which will be
2082 // inserted into CaseBlock records, representing basic blocks in the binary
2083 // search tree.
Anton Korobeynikov5502bf62007-04-04 21:14:49 +00002084 Value *SV = SI.getOperand(0);
Nate Begeman37efe672006-04-22 18:53:45 +00002085
Nate Begemanf15485a2006-03-27 01:32:24 +00002086 // Push the initial CaseRec onto the worklist
Anton Korobeynikovb17b08d2007-03-27 11:29:11 +00002087 CaseRecVector WorkList;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002088 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2089
2090 while (!WorkList.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00002091 // Grab a record representing a case range to process off the worklist
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002092 CaseRec CR = WorkList.back();
2093 WorkList.pop_back();
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002094
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002095 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2096 continue;
2097
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002098 // If the range has few cases (two or less) emit a series of specific
2099 // tests.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002100 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2101 continue;
2102
Anton Korobeynikov4198c582007-04-09 12:31:58 +00002103 // If the switch has more than 5 blocks, and at least 40% dense, and the
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002104 // target supports indirect branches, then emit a jump table rather than
2105 // lowering the switch to a binary tree of conditional branches.
Anton Korobeynikovdd433212007-03-27 12:05:48 +00002106 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2107 continue;
2108
2109 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2110 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2111 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
Nate Begemanf15485a2006-03-27 01:32:24 +00002112 }
2113}
2114
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00002115
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002116void SelectionDAGLowering::visitSub(User &I) {
2117 // -0.0 - X --> fneg
Reid Spencer24d6da52007-01-21 00:29:26 +00002118 const Type *Ty = I.getType();
Reid Spencer9d6565a2007-02-15 02:26:10 +00002119 if (isa<VectorType>(Ty)) {
Dan Gohman7f321562007-06-25 16:23:39 +00002120 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2121 const VectorType *DestTy = cast<VectorType>(I.getType());
2122 const Type *ElTy = DestTy->getElementType();
Evan Chengc45453f2007-06-29 21:44:35 +00002123 if (ElTy->isFloatingPoint()) {
2124 unsigned VL = DestTy->getNumElements();
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002125 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Evan Chengc45453f2007-06-29 21:44:35 +00002126 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
2127 if (CV == CNZ) {
2128 SDOperand Op2 = getValue(I.getOperand(1));
2129 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2130 return;
2131 }
Dan Gohman7f321562007-06-25 16:23:39 +00002132 }
2133 }
2134 }
2135 if (Ty->isFloatingPoint()) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002136 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00002137 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Chris Lattner01b3d732005-09-28 22:28:18 +00002138 SDOperand Op2 = getValue(I.getOperand(1));
2139 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
2140 return;
2141 }
Dan Gohman7f321562007-06-25 16:23:39 +00002142 }
2143
2144 visitBinary(I, Ty->isFPOrFPVector() ? ISD::FSUB : ISD::SUB);
Chris Lattnerb9fccc42005-04-02 05:04:50 +00002145}
2146
Dan Gohman7f321562007-06-25 16:23:39 +00002147void SelectionDAGLowering::visitBinary(User &I, unsigned OpCode) {
Chris Lattner1c08c712005-01-07 07:47:53 +00002148 SDOperand Op1 = getValue(I.getOperand(0));
2149 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer24d6da52007-01-21 00:29:26 +00002150
2151 setValue(&I, DAG.getNode(OpCode, Op1.getValueType(), Op1, Op2));
Reid Spencer1628cec2006-10-26 06:15:43 +00002152}
2153
Nate Begemane21ea612005-11-18 07:42:56 +00002154void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
2155 SDOperand Op1 = getValue(I.getOperand(0));
2156 SDOperand Op2 = getValue(I.getOperand(1));
2157
Dan Gohman7f321562007-06-25 16:23:39 +00002158 if (MVT::getSizeInBits(TLI.getShiftAmountTy()) <
2159 MVT::getSizeInBits(Op2.getValueType()))
Reid Spencer832254e2007-02-02 02:16:23 +00002160 Op2 = DAG.getNode(ISD::TRUNCATE, TLI.getShiftAmountTy(), Op2);
2161 else if (TLI.getShiftAmountTy() > Op2.getValueType())
2162 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
Nate Begemane21ea612005-11-18 07:42:56 +00002163
Chris Lattner1c08c712005-01-07 07:47:53 +00002164 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
2165}
2166
Reid Spencer45fb3f32006-11-20 01:22:35 +00002167void SelectionDAGLowering::visitICmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002168 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2169 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2170 predicate = IC->getPredicate();
2171 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2172 predicate = ICmpInst::Predicate(IC->getPredicate());
2173 SDOperand Op1 = getValue(I.getOperand(0));
2174 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencer45fb3f32006-11-20 01:22:35 +00002175 ISD::CondCode Opcode;
Reid Spencere4d87aa2006-12-23 06:05:41 +00002176 switch (predicate) {
Reid Spencer45fb3f32006-11-20 01:22:35 +00002177 case ICmpInst::ICMP_EQ : Opcode = ISD::SETEQ; break;
2178 case ICmpInst::ICMP_NE : Opcode = ISD::SETNE; break;
2179 case ICmpInst::ICMP_UGT : Opcode = ISD::SETUGT; break;
2180 case ICmpInst::ICMP_UGE : Opcode = ISD::SETUGE; break;
2181 case ICmpInst::ICMP_ULT : Opcode = ISD::SETULT; break;
2182 case ICmpInst::ICMP_ULE : Opcode = ISD::SETULE; break;
2183 case ICmpInst::ICMP_SGT : Opcode = ISD::SETGT; break;
2184 case ICmpInst::ICMP_SGE : Opcode = ISD::SETGE; break;
2185 case ICmpInst::ICMP_SLT : Opcode = ISD::SETLT; break;
2186 case ICmpInst::ICMP_SLE : Opcode = ISD::SETLE; break;
2187 default:
2188 assert(!"Invalid ICmp predicate value");
2189 Opcode = ISD::SETEQ;
2190 break;
2191 }
2192 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
2193}
2194
2195void SelectionDAGLowering::visitFCmp(User &I) {
Reid Spencere4d87aa2006-12-23 06:05:41 +00002196 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2197 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2198 predicate = FC->getPredicate();
2199 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2200 predicate = FCmpInst::Predicate(FC->getPredicate());
Chris Lattner1c08c712005-01-07 07:47:53 +00002201 SDOperand Op1 = getValue(I.getOperand(0));
2202 SDOperand Op2 = getValue(I.getOperand(1));
Reid Spencere4d87aa2006-12-23 06:05:41 +00002203 ISD::CondCode Condition, FOC, FPC;
2204 switch (predicate) {
2205 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
2206 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
2207 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
2208 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
2209 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
2210 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
2211 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
2212 case FCmpInst::FCMP_ORD: FOC = ISD::SETEQ; FPC = ISD::SETO; break;
2213 case FCmpInst::FCMP_UNO: FOC = ISD::SETNE; FPC = ISD::SETUO; break;
2214 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
2215 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
2216 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
2217 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
2218 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
2219 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
2220 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
2221 default:
2222 assert(!"Invalid FCmp predicate value");
2223 FOC = FPC = ISD::SETFALSE;
2224 break;
2225 }
2226 if (FiniteOnlyFPMath())
2227 Condition = FOC;
2228 else
2229 Condition = FPC;
2230 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Condition));
Chris Lattner1c08c712005-01-07 07:47:53 +00002231}
2232
2233void SelectionDAGLowering::visitSelect(User &I) {
2234 SDOperand Cond = getValue(I.getOperand(0));
2235 SDOperand TrueVal = getValue(I.getOperand(1));
2236 SDOperand FalseVal = getValue(I.getOperand(2));
Dan Gohman7f321562007-06-25 16:23:39 +00002237 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
2238 TrueVal, FalseVal));
Chris Lattner1c08c712005-01-07 07:47:53 +00002239}
2240
Reid Spencer3da59db2006-11-27 01:05:10 +00002241
2242void SelectionDAGLowering::visitTrunc(User &I) {
2243 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2244 SDOperand N = getValue(I.getOperand(0));
2245 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2246 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2247}
2248
2249void SelectionDAGLowering::visitZExt(User &I) {
2250 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2251 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2252 SDOperand N = getValue(I.getOperand(0));
2253 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2254 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2255}
2256
2257void SelectionDAGLowering::visitSExt(User &I) {
2258 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2259 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2260 SDOperand N = getValue(I.getOperand(0));
2261 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2262 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
2263}
2264
2265void SelectionDAGLowering::visitFPTrunc(User &I) {
2266 // FPTrunc is never a no-op cast, no need to check
2267 SDOperand N = getValue(I.getOperand(0));
2268 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner0bd48932008-01-17 07:00:52 +00002269 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N, DAG.getIntPtrConstant(0)));
Reid Spencer3da59db2006-11-27 01:05:10 +00002270}
2271
2272void SelectionDAGLowering::visitFPExt(User &I){
2273 // FPTrunc is never a no-op cast, no need to check
2274 SDOperand N = getValue(I.getOperand(0));
2275 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2276 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
2277}
2278
2279void SelectionDAGLowering::visitFPToUI(User &I) {
2280 // FPToUI is never a no-op cast, no need to check
2281 SDOperand N = getValue(I.getOperand(0));
2282 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2283 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
2284}
2285
2286void SelectionDAGLowering::visitFPToSI(User &I) {
2287 // FPToSI is never a no-op cast, no need to check
2288 SDOperand N = getValue(I.getOperand(0));
2289 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2290 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
2291}
2292
2293void SelectionDAGLowering::visitUIToFP(User &I) {
2294 // UIToFP is never a no-op cast, no need to check
2295 SDOperand N = getValue(I.getOperand(0));
2296 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2297 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
2298}
2299
2300void SelectionDAGLowering::visitSIToFP(User &I){
2301 // UIToFP is never a no-op cast, no need to check
2302 SDOperand N = getValue(I.getOperand(0));
2303 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2304 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
2305}
2306
2307void SelectionDAGLowering::visitPtrToInt(User &I) {
2308 // What to do depends on the size of the integer and the size of the pointer.
2309 // We can either truncate, zero extend, or no-op, accordingly.
Chris Lattner1c08c712005-01-07 07:47:53 +00002310 SDOperand N = getValue(I.getOperand(0));
Chris Lattnere25ca692006-03-22 20:09:35 +00002311 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002312 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002313 SDOperand Result;
2314 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2315 Result = DAG.getNode(ISD::TRUNCATE, DestVT, N);
2316 else
2317 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2318 Result = DAG.getNode(ISD::ZERO_EXTEND, DestVT, N);
2319 setValue(&I, Result);
2320}
Chris Lattner1c08c712005-01-07 07:47:53 +00002321
Reid Spencer3da59db2006-11-27 01:05:10 +00002322void SelectionDAGLowering::visitIntToPtr(User &I) {
2323 // What to do depends on the size of the integer and the size of the pointer.
2324 // We can either truncate, zero extend, or no-op, accordingly.
2325 SDOperand N = getValue(I.getOperand(0));
2326 MVT::ValueType SrcVT = N.getValueType();
2327 MVT::ValueType DestVT = TLI.getValueType(I.getType());
2328 if (MVT::getSizeInBits(DestVT) < MVT::getSizeInBits(SrcVT))
2329 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
2330 else
2331 // Note: ZERO_EXTEND can handle cases where the sizes are equal too
2332 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
2333}
2334
2335void SelectionDAGLowering::visitBitCast(User &I) {
2336 SDOperand N = getValue(I.getOperand(0));
2337 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Reid Spencer3da59db2006-11-27 01:05:10 +00002338
2339 // BitCast assures us that source and destination are the same size so this
2340 // is either a BIT_CONVERT or a no-op.
2341 if (DestVT != N.getValueType())
2342 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, DestVT, N)); // convert types
2343 else
2344 setValue(&I, N); // noop cast.
Chris Lattner1c08c712005-01-07 07:47:53 +00002345}
2346
Chris Lattner2bbd8102006-03-29 00:11:43 +00002347void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattnerc7029802006-03-18 01:44:44 +00002348 SDOperand InVec = getValue(I.getOperand(0));
2349 SDOperand InVal = getValue(I.getOperand(1));
2350 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2351 getValue(I.getOperand(2)));
2352
Dan Gohman7f321562007-06-25 16:23:39 +00002353 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT,
2354 TLI.getValueType(I.getType()),
2355 InVec, InVal, InIdx));
Chris Lattnerc7029802006-03-18 01:44:44 +00002356}
2357
Chris Lattner2bbd8102006-03-29 00:11:43 +00002358void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner384504c2006-03-21 20:44:12 +00002359 SDOperand InVec = getValue(I.getOperand(0));
2360 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
2361 getValue(I.getOperand(1)));
Dan Gohman7f321562007-06-25 16:23:39 +00002362 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT,
Chris Lattner384504c2006-03-21 20:44:12 +00002363 TLI.getValueType(I.getType()), InVec, InIdx));
2364}
Chris Lattnerc7029802006-03-18 01:44:44 +00002365
Chris Lattner3e104b12006-04-08 04:15:24 +00002366void SelectionDAGLowering::visitShuffleVector(User &I) {
2367 SDOperand V1 = getValue(I.getOperand(0));
2368 SDOperand V2 = getValue(I.getOperand(1));
2369 SDOperand Mask = getValue(I.getOperand(2));
2370
Dan Gohman7f321562007-06-25 16:23:39 +00002371 setValue(&I, DAG.getNode(ISD::VECTOR_SHUFFLE,
2372 TLI.getValueType(I.getType()),
2373 V1, V2, Mask));
Chris Lattner3e104b12006-04-08 04:15:24 +00002374}
2375
2376
Chris Lattner1c08c712005-01-07 07:47:53 +00002377void SelectionDAGLowering::visitGetElementPtr(User &I) {
2378 SDOperand N = getValue(I.getOperand(0));
2379 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner1c08c712005-01-07 07:47:53 +00002380
2381 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2382 OI != E; ++OI) {
2383 Value *Idx = *OI;
Chris Lattnerc88d8e92005-12-05 07:10:48 +00002384 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002385 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner1c08c712005-01-07 07:47:53 +00002386 if (Field) {
2387 // N = N + Offset
Chris Lattnerb1919e22007-02-10 19:55:17 +00002388 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Chris Lattner1c08c712005-01-07 07:47:53 +00002389 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Chris Lattner0bd48932008-01-17 07:00:52 +00002390 DAG.getIntPtrConstant(Offset));
Chris Lattner1c08c712005-01-07 07:47:53 +00002391 }
2392 Ty = StTy->getElementType(Field);
2393 } else {
2394 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner7cc47772005-01-07 21:56:57 +00002395
Chris Lattner7c0104b2005-11-09 04:45:33 +00002396 // If this is a constant subscript, handle it quickly.
2397 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencerb83eb642006-10-20 07:07:24 +00002398 if (CI->getZExtValue() == 0) continue;
Reid Spencer47857812006-12-31 05:55:36 +00002399 uint64_t Offs =
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002400 TD->getABITypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner0bd48932008-01-17 07:00:52 +00002401 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
2402 DAG.getIntPtrConstant(Offs));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002403 continue;
Chris Lattner1c08c712005-01-07 07:47:53 +00002404 }
Chris Lattner7c0104b2005-11-09 04:45:33 +00002405
2406 // N = N + Idx * ElementSize;
Dale Johannesena7ac2bd2007-10-01 23:08:35 +00002407 uint64_t ElementSize = TD->getABITypeSize(Ty);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002408 SDOperand IdxN = getValue(Idx);
2409
2410 // If the index is smaller or larger than intptr_t, truncate or extend
2411 // it.
2412 if (IdxN.getValueType() < N.getValueType()) {
Reid Spencer47857812006-12-31 05:55:36 +00002413 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002414 } else if (IdxN.getValueType() > N.getValueType())
2415 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
2416
2417 // If this is a multiply by a power of two, turn it into a shl
2418 // immediately. This is a very common case.
2419 if (isPowerOf2_64(ElementSize)) {
2420 unsigned Amt = Log2_64(ElementSize);
2421 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner6b2d6962005-11-09 16:50:40 +00002422 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner7c0104b2005-11-09 04:45:33 +00002423 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
2424 continue;
2425 }
2426
Chris Lattner0bd48932008-01-17 07:00:52 +00002427 SDOperand Scale = DAG.getIntPtrConstant(ElementSize);
Chris Lattner7c0104b2005-11-09 04:45:33 +00002428 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
2429 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner1c08c712005-01-07 07:47:53 +00002430 }
2431 }
2432 setValue(&I, N);
2433}
2434
2435void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
2436 // If this is a fixed sized alloca in the entry block of the function,
2437 // allocate it statically on the stack.
2438 if (FuncInfo.StaticAllocaMap.count(&I))
2439 return; // getValue will auto-populate this.
2440
2441 const Type *Ty = I.getAllocatedType();
Duncan Sands514ab342007-11-01 20:53:16 +00002442 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner58092e32007-01-20 22:35:55 +00002443 unsigned Align =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00002444 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
Chris Lattner58092e32007-01-20 22:35:55 +00002445 I.getAlignment());
Chris Lattner1c08c712005-01-07 07:47:53 +00002446
2447 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattner68cd65e2005-01-22 23:04:37 +00002448 MVT::ValueType IntPtr = TLI.getPointerTy();
2449 if (IntPtr < AllocSize.getValueType())
2450 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
2451 else if (IntPtr > AllocSize.getValueType())
2452 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner1c08c712005-01-07 07:47:53 +00002453
Chris Lattner68cd65e2005-01-22 23:04:37 +00002454 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002455 DAG.getIntPtrConstant(TySize));
Chris Lattner1c08c712005-01-07 07:47:53 +00002456
Evan Cheng45157792007-08-16 23:46:29 +00002457 // Handle alignment. If the requested alignment is less than or equal to
2458 // the stack alignment, ignore it. If the size is greater than or equal to
2459 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Chris Lattner1c08c712005-01-07 07:47:53 +00002460 unsigned StackAlign =
2461 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
Evan Cheng45157792007-08-16 23:46:29 +00002462 if (Align <= StackAlign)
Chris Lattner1c08c712005-01-07 07:47:53 +00002463 Align = 0;
Evan Cheng45157792007-08-16 23:46:29 +00002464
2465 // Round the size of the allocation up to the stack alignment size
2466 // by add SA-1 to the size.
2467 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002468 DAG.getIntPtrConstant(StackAlign-1));
Evan Cheng45157792007-08-16 23:46:29 +00002469 // Mask out the low bits for alignment purposes.
2470 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
Chris Lattner0bd48932008-01-17 07:00:52 +00002471 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
Chris Lattner1c08c712005-01-07 07:47:53 +00002472
Chris Lattner0bd48932008-01-17 07:00:52 +00002473 SDOperand Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002474 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
2475 MVT::Other);
2476 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner0da331f2007-02-04 01:31:47 +00002477 setValue(&I, DSA);
2478 DAG.setRoot(DSA.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00002479
2480 // Inform the Frame Information that we have just allocated a variable-sized
2481 // object.
2482 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
2483}
2484
Chris Lattner1c08c712005-01-07 07:47:53 +00002485void SelectionDAGLowering::visitLoad(LoadInst &I) {
2486 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukmanedf128a2005-04-21 22:36:52 +00002487
Chris Lattnerd3948112005-01-17 22:19:26 +00002488 SDOperand Root;
2489 if (I.isVolatile())
2490 Root = getRoot();
2491 else {
2492 // Do not serialize non-volatile loads against each other.
2493 Root = DAG.getRoot();
2494 }
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002495
Evan Cheng466685d2006-10-09 20:57:25 +00002496 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Christopher Lamb95c218a2007-04-22 23:15:30 +00002497 Root, I.isVolatile(), I.getAlignment()));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002498}
2499
2500SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Cheng466685d2006-10-09 20:57:25 +00002501 const Value *SV, SDOperand Root,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002502 bool isVolatile,
2503 unsigned Alignment) {
Dan Gohman7f321562007-06-25 16:23:39 +00002504 SDOperand L =
2505 DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, 0,
2506 isVolatile, Alignment);
Chris Lattnerd3948112005-01-17 22:19:26 +00002507
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002508 if (isVolatile)
Chris Lattnerd3948112005-01-17 22:19:26 +00002509 DAG.setRoot(L.getValue(1));
2510 else
2511 PendingLoads.push_back(L.getValue(1));
Chris Lattner28b5b1c2006-03-15 22:19:46 +00002512
2513 return L;
Chris Lattner1c08c712005-01-07 07:47:53 +00002514}
2515
2516
2517void SelectionDAGLowering::visitStore(StoreInst &I) {
2518 Value *SrcV = I.getOperand(0);
2519 SDOperand Src = getValue(SrcV);
2520 SDOperand Ptr = getValue(I.getOperand(1));
Evan Cheng0b4f80e2006-12-20 01:27:29 +00002521 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1), 0,
Christopher Lamb95c218a2007-04-22 23:15:30 +00002522 I.isVolatile(), I.getAlignment()));
Chris Lattner1c08c712005-01-07 07:47:53 +00002523}
2524
Chris Lattner0eade312006-03-24 02:22:33 +00002525/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2526/// node.
2527void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
2528 unsigned Intrinsic) {
Duncan Sandsa3355ff2007-12-03 20:06:50 +00002529 bool HasChain = !I.doesNotAccessMemory();
2530 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2531
Chris Lattner0eade312006-03-24 02:22:33 +00002532 // Build the operand list.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002533 SmallVector<SDOperand, 8> Ops;
Chris Lattnere58a7802006-04-02 03:41:14 +00002534 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2535 if (OnlyLoad) {
2536 // We don't need to serialize loads against other loads.
2537 Ops.push_back(DAG.getRoot());
2538 } else {
2539 Ops.push_back(getRoot());
2540 }
2541 }
Chris Lattner0eade312006-03-24 02:22:33 +00002542
2543 // Add the intrinsic ID as an integer operand.
2544 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
2545
2546 // Add all operands of the call to the operand list.
2547 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2548 SDOperand Op = getValue(I.getOperand(i));
Chris Lattner0eade312006-03-24 02:22:33 +00002549 assert(TLI.isTypeLegal(Op.getValueType()) &&
2550 "Intrinsic uses a non-legal type?");
2551 Ops.push_back(Op);
2552 }
2553
2554 std::vector<MVT::ValueType> VTs;
2555 if (I.getType() != Type::VoidTy) {
2556 MVT::ValueType VT = TLI.getValueType(I.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00002557 if (MVT::isVector(VT)) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002558 const VectorType *DestTy = cast<VectorType>(I.getType());
Chris Lattner0eade312006-03-24 02:22:33 +00002559 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
2560
2561 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
2562 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
2563 }
2564
2565 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
2566 VTs.push_back(VT);
2567 }
2568 if (HasChain)
2569 VTs.push_back(MVT::Other);
2570
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002571 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
2572
Chris Lattner0eade312006-03-24 02:22:33 +00002573 // Create the node.
Chris Lattner48b61a72006-03-28 00:40:33 +00002574 SDOperand Result;
2575 if (!HasChain)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002576 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
2577 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002578 else if (I.getType() != Type::VoidTy)
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002579 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
2580 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002581 else
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002582 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
2583 &Ops[0], Ops.size());
Chris Lattner48b61a72006-03-28 00:40:33 +00002584
Chris Lattnere58a7802006-04-02 03:41:14 +00002585 if (HasChain) {
2586 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
2587 if (OnlyLoad)
2588 PendingLoads.push_back(Chain);
2589 else
2590 DAG.setRoot(Chain);
2591 }
Chris Lattner0eade312006-03-24 02:22:33 +00002592 if (I.getType() != Type::VoidTy) {
Reid Spencer9d6565a2007-02-15 02:26:10 +00002593 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Dan Gohman7f321562007-06-25 16:23:39 +00002594 MVT::ValueType VT = TLI.getValueType(PTy);
2595 Result = DAG.getNode(ISD::BIT_CONVERT, VT, Result);
Chris Lattner0eade312006-03-24 02:22:33 +00002596 }
2597 setValue(&I, Result);
2598 }
2599}
2600
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002601/// ExtractTypeInfo - Returns the type info, possibly bitcast, encoded in V.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002602static GlobalVariable *ExtractTypeInfo (Value *V) {
Duncan Sandsb4fd45e2007-07-06 09:10:03 +00002603 V = IntrinsicInst::StripPointerCasts(V);
2604 GlobalVariable *GV = dyn_cast<GlobalVariable>(V);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002605 assert (GV || isa<ConstantPointerNull>(V) &&
2606 "TypeInfo must be a global variable or NULL");
2607 return GV;
2608}
2609
Duncan Sandsf4070822007-06-15 19:04:19 +00002610/// addCatchInfo - Extract the personality and type infos from an eh.selector
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002611/// call, and add them to the specified machine basic block.
Duncan Sandsf4070822007-06-15 19:04:19 +00002612static void addCatchInfo(CallInst &I, MachineModuleInfo *MMI,
2613 MachineBasicBlock *MBB) {
2614 // Inform the MachineModuleInfo of the personality for this landing pad.
2615 ConstantExpr *CE = cast<ConstantExpr>(I.getOperand(2));
2616 assert(CE->getOpcode() == Instruction::BitCast &&
2617 isa<Function>(CE->getOperand(0)) &&
2618 "Personality should be a function");
2619 MMI->addPersonality(MBB, cast<Function>(CE->getOperand(0)));
2620
2621 // Gather all the type infos for this landing pad and pass them along to
2622 // MachineModuleInfo.
2623 std::vector<GlobalVariable *> TyInfo;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002624 unsigned N = I.getNumOperands();
2625
2626 for (unsigned i = N - 1; i > 2; --i) {
2627 if (ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(i))) {
2628 unsigned FilterLength = CI->getZExtValue();
Duncan Sands6590b042007-08-27 15:47:50 +00002629 unsigned FirstCatch = i + FilterLength + !FilterLength;
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002630 assert (FirstCatch <= N && "Invalid filter length");
2631
2632 if (FirstCatch < N) {
2633 TyInfo.reserve(N - FirstCatch);
2634 for (unsigned j = FirstCatch; j < N; ++j)
2635 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2636 MMI->addCatchTypeInfo(MBB, TyInfo);
2637 TyInfo.clear();
2638 }
2639
Duncan Sands6590b042007-08-27 15:47:50 +00002640 if (!FilterLength) {
2641 // Cleanup.
2642 MMI->addCleanup(MBB);
2643 } else {
2644 // Filter.
2645 TyInfo.reserve(FilterLength - 1);
2646 for (unsigned j = i + 1; j < FirstCatch; ++j)
2647 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
2648 MMI->addFilterTypeInfo(MBB, TyInfo);
2649 TyInfo.clear();
2650 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002651
2652 N = i;
2653 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002654 }
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002655
2656 if (N > 3) {
2657 TyInfo.reserve(N - 3);
2658 for (unsigned j = 3; j < N; ++j)
2659 TyInfo.push_back(ExtractTypeInfo(I.getOperand(j)));
Duncan Sandsf4070822007-06-15 19:04:19 +00002660 MMI->addCatchTypeInfo(MBB, TyInfo);
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002661 }
Duncan Sandsf4070822007-06-15 19:04:19 +00002662}
2663
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002664/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
2665/// we want to emit this as a call to a named external function, return the name
2666/// otherwise lower it and return null.
2667const char *
2668SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
2669 switch (Intrinsic) {
Chris Lattner0eade312006-03-24 02:22:33 +00002670 default:
2671 // By default, turn this into a target intrinsic node.
2672 visitTargetIntrinsic(I, Intrinsic);
2673 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002674 case Intrinsic::vastart: visitVAStart(I); return 0;
2675 case Intrinsic::vaend: visitVAEnd(I); return 0;
2676 case Intrinsic::vacopy: visitVACopy(I); return 0;
Nate Begemanbcc5f362007-01-29 22:58:52 +00002677 case Intrinsic::returnaddress:
2678 setValue(&I, DAG.getNode(ISD::RETURNADDR, TLI.getPointerTy(),
2679 getValue(I.getOperand(1))));
2680 return 0;
2681 case Intrinsic::frameaddress:
2682 setValue(&I, DAG.getNode(ISD::FRAMEADDR, TLI.getPointerTy(),
2683 getValue(I.getOperand(1))));
2684 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002685 case Intrinsic::setjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002686 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002687 break;
2688 case Intrinsic::longjmp:
Anton Korobeynikovd27a2582006-12-10 23:12:42 +00002689 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002690 break;
Chris Lattner03dd4652006-03-03 00:00:25 +00002691 case Intrinsic::memcpy_i32:
2692 case Intrinsic::memcpy_i64:
2693 visitMemIntrinsic(I, ISD::MEMCPY);
2694 return 0;
2695 case Intrinsic::memset_i32:
2696 case Intrinsic::memset_i64:
2697 visitMemIntrinsic(I, ISD::MEMSET);
2698 return 0;
2699 case Intrinsic::memmove_i32:
2700 case Intrinsic::memmove_i64:
2701 visitMemIntrinsic(I, ISD::MEMMOVE);
2702 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002703
Chris Lattner86cb6432005-12-13 17:40:33 +00002704 case Intrinsic::dbg_stoppoint: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002705 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002706 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002707 if (MMI && SPI.getContext() && MMI->Verify(SPI.getContext())) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002708 SDOperand Ops[5];
Chris Lattner36ce6912005-11-29 06:21:05 +00002709
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002710 Ops[0] = getRoot();
2711 Ops[1] = getValue(SPI.getLineValue());
2712 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner36ce6912005-11-29 06:21:05 +00002713
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002714 DebugInfoDesc *DD = MMI->getDescFor(SPI.getContext());
Jim Laskeyce72b172006-02-11 01:01:30 +00002715 assert(DD && "Not a debug information descriptor");
Jim Laskey43970fe2006-03-23 18:06:46 +00002716 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
2717
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002718 Ops[3] = DAG.getString(CompileUnit->getFileName());
2719 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskeyce72b172006-02-11 01:01:30 +00002720
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002721 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner86cb6432005-12-13 17:40:33 +00002722 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002723
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002724 return 0;
Chris Lattner36ce6912005-11-29 06:21:05 +00002725 }
Jim Laskey43970fe2006-03-23 18:06:46 +00002726 case Intrinsic::dbg_region_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002727 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002728 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002729 if (MMI && RSI.getContext() && MMI->Verify(RSI.getContext())) {
2730 unsigned LabelID = MMI->RecordRegionStart(RSI.getContext());
Jim Laskey1ee29252007-01-26 14:34:52 +00002731 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00002732 DAG.getConstant(LabelID, MVT::i32),
2733 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002734 }
2735
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002736 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002737 }
2738 case Intrinsic::dbg_region_end: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002739 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002740 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002741 if (MMI && REI.getContext() && MMI->Verify(REI.getContext())) {
2742 unsigned LabelID = MMI->RecordRegionEnd(REI.getContext());
Evan Chengbb81d972008-01-31 09:59:15 +00002743 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
2744 DAG.getConstant(LabelID, MVT::i32),
2745 DAG.getConstant(0, MVT::i32)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002746 }
2747
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002748 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002749 }
2750 case Intrinsic::dbg_func_start: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002751 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002752 if (!MMI) return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002753 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Evan Cheng1b08bbc2008-02-01 09:10:45 +00002754 Value *SP = FSI.getSubprogram();
2755 if (SP && MMI->Verify(SP)) {
2756 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
2757 // what (most?) gdb expects.
2758 DebugInfoDesc *DD = MMI->getDescFor(SP);
2759 assert(DD && "Not a debug information descriptor");
2760 SubprogramDesc *Subprogram = cast<SubprogramDesc>(DD);
2761 const CompileUnitDesc *CompileUnit = Subprogram->getFile();
2762 unsigned SrcFile = MMI->RecordSource(CompileUnit->getDirectory(),
2763 CompileUnit->getFileName());
2764 // Record the source line but does create a label. It will be emitted
2765 // at asm emission time.
2766 MMI->RecordSourceLine(Subprogram->getLine(), 0, SrcFile);
Jim Laskey43970fe2006-03-23 18:06:46 +00002767 }
2768
Chris Lattnerb1a5a5c2005-11-16 07:22:30 +00002769 return 0;
Jim Laskey43970fe2006-03-23 18:06:46 +00002770 }
2771 case Intrinsic::dbg_declare: {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00002772 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Jim Laskey43970fe2006-03-23 18:06:46 +00002773 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Evan Chenga844bde2008-02-02 04:07:54 +00002774 Value *Variable = DI.getVariable();
2775 if (MMI && Variable && MMI->Verify(Variable))
2776 DAG.setRoot(DAG.getNode(ISD::DECLARE, MVT::Other, getRoot(),
2777 getValue(DI.getAddress()), getValue(Variable)));
Jim Laskey43970fe2006-03-23 18:06:46 +00002778 return 0;
2779 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002780
Jim Laskeyb180aa12007-02-21 22:53:45 +00002781 case Intrinsic::eh_exception: {
Evan Chenge47c3332007-06-27 18:45:32 +00002782 if (ExceptionHandling) {
Duncan Sands90291952007-07-06 09:18:59 +00002783 if (!CurMBB->isLandingPad()) {
2784 // FIXME: Mark exception register as live in. Hack for PR1508.
2785 unsigned Reg = TLI.getExceptionAddressRegister();
2786 if (Reg) CurMBB->addLiveIn(Reg);
2787 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002788 // Insert the EXCEPTIONADDR instruction.
2789 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
2790 SDOperand Ops[1];
2791 Ops[0] = DAG.getRoot();
2792 SDOperand Op = DAG.getNode(ISD::EXCEPTIONADDR, VTs, Ops, 1);
2793 setValue(&I, Op);
2794 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002795 } else {
Jim Laskey64ce0ca2007-02-28 18:37:04 +00002796 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
Jim Laskey735b6f82007-02-22 15:38:06 +00002797 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002798 return 0;
2799 }
2800
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002801 case Intrinsic::eh_selector_i32:
2802 case Intrinsic::eh_selector_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002803 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002804 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_selector_i32 ?
2805 MVT::i32 : MVT::i64);
2806
Duncan Sandsf4070822007-06-15 19:04:19 +00002807 if (ExceptionHandling && MMI) {
2808 if (CurMBB->isLandingPad())
2809 addCatchInfo(I, MMI, CurMBB);
Evan Chenge47c3332007-06-27 18:45:32 +00002810 else {
Duncan Sandsf4070822007-06-15 19:04:19 +00002811#ifndef NDEBUG
Duncan Sandsf4070822007-06-15 19:04:19 +00002812 FuncInfo.CatchInfoLost.insert(&I);
2813#endif
Duncan Sands90291952007-07-06 09:18:59 +00002814 // FIXME: Mark exception selector register as live in. Hack for PR1508.
2815 unsigned Reg = TLI.getExceptionSelectorRegister();
2816 if (Reg) CurMBB->addLiveIn(Reg);
Evan Chenge47c3332007-06-27 18:45:32 +00002817 }
Jim Laskey735b6f82007-02-22 15:38:06 +00002818
2819 // Insert the EHSELECTION instruction.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002820 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Jim Laskey735b6f82007-02-22 15:38:06 +00002821 SDOperand Ops[2];
2822 Ops[0] = getValue(I.getOperand(1));
2823 Ops[1] = getRoot();
2824 SDOperand Op = DAG.getNode(ISD::EHSELECTION, VTs, Ops, 2);
2825 setValue(&I, Op);
2826 DAG.setRoot(Op.getValue(1));
Jim Laskey7a1de982007-02-24 09:45:44 +00002827 } else {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002828 setValue(&I, DAG.getConstant(0, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002829 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002830
2831 return 0;
2832 }
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002833
2834 case Intrinsic::eh_typeid_for_i32:
2835 case Intrinsic::eh_typeid_for_i64: {
Jim Laskeyb180aa12007-02-21 22:53:45 +00002836 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002837 MVT::ValueType VT = (Intrinsic == Intrinsic::eh_typeid_for_i32 ?
2838 MVT::i32 : MVT::i64);
Jim Laskeyb180aa12007-02-21 22:53:45 +00002839
Jim Laskey735b6f82007-02-22 15:38:06 +00002840 if (MMI) {
2841 // Find the type id for the given typeinfo.
Duncan Sandscf26d7c2007-07-04 20:52:51 +00002842 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Duncan Sands3b346362007-05-04 17:12:26 +00002843
Jim Laskey735b6f82007-02-22 15:38:06 +00002844 unsigned TypeID = MMI->getTypeIDFor(GV);
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002845 setValue(&I, DAG.getConstant(TypeID, VT));
Jim Laskey7a1de982007-02-24 09:45:44 +00002846 } else {
Duncan Sandsf664e412007-07-06 14:46:23 +00002847 // Return something different to eh_selector.
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00002848 setValue(&I, DAG.getConstant(1, VT));
Jim Laskey735b6f82007-02-22 15:38:06 +00002849 }
Jim Laskeyb180aa12007-02-21 22:53:45 +00002850
2851 return 0;
2852 }
2853
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002854 case Intrinsic::eh_return: {
2855 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
2856
2857 if (MMI && ExceptionHandling) {
2858 MMI->setCallsEHReturn(true);
2859 DAG.setRoot(DAG.getNode(ISD::EH_RETURN,
2860 MVT::Other,
2861 getRoot(),
2862 getValue(I.getOperand(1)),
2863 getValue(I.getOperand(2))));
2864 } else {
2865 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2866 }
2867
2868 return 0;
2869 }
2870
2871 case Intrinsic::eh_unwind_init: {
2872 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
2873 MMI->setCallsUnwindInit(true);
2874 }
2875
2876 return 0;
2877 }
2878
2879 case Intrinsic::eh_dwarf_cfa: {
2880 if (ExceptionHandling) {
2881 MVT::ValueType VT = getValue(I.getOperand(1)).getValueType();
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002882 SDOperand CfaArg;
2883 if (MVT::getSizeInBits(VT) > MVT::getSizeInBits(TLI.getPointerTy()))
2884 CfaArg = DAG.getNode(ISD::TRUNCATE,
2885 TLI.getPointerTy(), getValue(I.getOperand(1)));
2886 else
2887 CfaArg = DAG.getNode(ISD::SIGN_EXTEND,
2888 TLI.getPointerTy(), getValue(I.getOperand(1)));
2889
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002890 SDOperand Offset = DAG.getNode(ISD::ADD,
2891 TLI.getPointerTy(),
2892 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET,
Anton Korobeynikov2f597bd2007-08-23 07:21:06 +00002893 TLI.getPointerTy()),
2894 CfaArg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00002895 setValue(&I, DAG.getNode(ISD::ADD,
2896 TLI.getPointerTy(),
2897 DAG.getNode(ISD::FRAMEADDR,
2898 TLI.getPointerTy(),
2899 DAG.getConstant(0,
2900 TLI.getPointerTy())),
2901 Offset));
2902 } else {
2903 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
2904 }
2905
2906 return 0;
2907 }
2908
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002909 case Intrinsic::sqrt:
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002910 setValue(&I, DAG.getNode(ISD::FSQRT,
2911 getValue(I.getOperand(1)).getValueType(),
2912 getValue(I.getOperand(1))));
2913 return 0;
Dale Johannesen9ab7fb32007-10-02 17:43:59 +00002914 case Intrinsic::powi:
Chris Lattner6ddf8ed2006-09-09 06:03:30 +00002915 setValue(&I, DAG.getNode(ISD::FPOWI,
2916 getValue(I.getOperand(1)).getValueType(),
2917 getValue(I.getOperand(1)),
2918 getValue(I.getOperand(2))));
2919 return 0;
Dan Gohmanac9385a2007-10-12 00:01:22 +00002920 case Intrinsic::sin:
2921 setValue(&I, DAG.getNode(ISD::FSIN,
2922 getValue(I.getOperand(1)).getValueType(),
2923 getValue(I.getOperand(1))));
2924 return 0;
2925 case Intrinsic::cos:
2926 setValue(&I, DAG.getNode(ISD::FCOS,
2927 getValue(I.getOperand(1)).getValueType(),
2928 getValue(I.getOperand(1))));
2929 return 0;
2930 case Intrinsic::pow:
2931 setValue(&I, DAG.getNode(ISD::FPOW,
2932 getValue(I.getOperand(1)).getValueType(),
2933 getValue(I.getOperand(1)),
2934 getValue(I.getOperand(2))));
2935 return 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002936 case Intrinsic::pcmarker: {
2937 SDOperand Tmp = getValue(I.getOperand(1));
2938 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
2939 return 0;
2940 }
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002941 case Intrinsic::readcyclecounter: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002942 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002943 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
2944 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
2945 &Op, 1);
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002946 setValue(&I, Tmp);
2947 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth51b8d542005-11-11 16:47:30 +00002948 return 0;
Andrew Lenharth8b91c772005-11-11 22:48:54 +00002949 }
Chris Lattnerc6eb6d72007-04-10 03:20:39 +00002950 case Intrinsic::part_select: {
Reid Spencer3f108cb2007-04-05 01:20:18 +00002951 // Currently not implemented: just abort
Reid Spencerf75b8742007-04-12 02:48:46 +00002952 assert(0 && "part_select intrinsic not implemented");
2953 abort();
2954 }
2955 case Intrinsic::part_set: {
2956 // Currently not implemented: just abort
2957 assert(0 && "part_set intrinsic not implemented");
Reid Spencer3f108cb2007-04-05 01:20:18 +00002958 abort();
Reid Spenceraddd11d2007-04-04 23:48:25 +00002959 }
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002960 case Intrinsic::bswap:
Nate Begemand88fc032006-01-14 03:14:10 +00002961 setValue(&I, DAG.getNode(ISD::BSWAP,
2962 getValue(I.getOperand(1)).getValueType(),
2963 getValue(I.getOperand(1))));
2964 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002965 case Intrinsic::cttz: {
2966 SDOperand Arg = getValue(I.getOperand(1));
2967 MVT::ValueType Ty = Arg.getValueType();
2968 SDOperand result = DAG.getNode(ISD::CTTZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002969 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002970 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002971 }
2972 case Intrinsic::ctlz: {
2973 SDOperand Arg = getValue(I.getOperand(1));
2974 MVT::ValueType Ty = Arg.getValueType();
2975 SDOperand result = DAG.getNode(ISD::CTLZ, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002976 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002977 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002978 }
2979 case Intrinsic::ctpop: {
2980 SDOperand Arg = getValue(I.getOperand(1));
2981 MVT::ValueType Ty = Arg.getValueType();
2982 SDOperand result = DAG.getNode(ISD::CTPOP, Ty, Arg);
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002983 setValue(&I, result);
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00002984 return 0;
Reid Spencera4f9c4d2007-04-01 07:34:11 +00002985 }
Chris Lattner140d53c2006-01-13 02:50:02 +00002986 case Intrinsic::stacksave: {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002987 SDOperand Op = getRoot();
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00002988 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
2989 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattner140d53c2006-01-13 02:50:02 +00002990 setValue(&I, Tmp);
2991 DAG.setRoot(Tmp.getValue(1));
2992 return 0;
2993 }
Chris Lattner39a17dd2006-01-23 05:22:07 +00002994 case Intrinsic::stackrestore: {
2995 SDOperand Tmp = getValue(I.getOperand(1));
2996 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattner140d53c2006-01-13 02:50:02 +00002997 return 0;
Chris Lattner39a17dd2006-01-23 05:22:07 +00002998 }
Chris Lattnerac22c832005-12-12 22:51:16 +00002999 case Intrinsic::prefetch:
3000 // FIXME: Currently discarding prefetches.
3001 return 0;
Tanya Lattner24e5aad2007-06-15 22:26:58 +00003002
3003 case Intrinsic::var_annotation:
3004 // Discard annotate attributes
3005 return 0;
Duncan Sands36397f52007-07-27 12:58:54 +00003006
Duncan Sands36397f52007-07-27 12:58:54 +00003007 case Intrinsic::init_trampoline: {
3008 const Function *F =
3009 cast<Function>(IntrinsicInst::StripPointerCasts(I.getOperand(2)));
3010
3011 SDOperand Ops[6];
3012 Ops[0] = getRoot();
3013 Ops[1] = getValue(I.getOperand(1));
3014 Ops[2] = getValue(I.getOperand(2));
3015 Ops[3] = getValue(I.getOperand(3));
3016 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3017 Ops[5] = DAG.getSrcValue(F);
3018
Duncan Sandsf7331b32007-09-11 14:10:23 +00003019 SDOperand Tmp = DAG.getNode(ISD::TRAMPOLINE,
3020 DAG.getNodeValueTypes(TLI.getPointerTy(),
3021 MVT::Other), 2,
3022 Ops, 6);
3023
3024 setValue(&I, Tmp);
3025 DAG.setRoot(Tmp.getValue(1));
Duncan Sands36397f52007-07-27 12:58:54 +00003026 return 0;
3027 }
Gordon Henriksence224772008-01-07 01:30:38 +00003028
3029 case Intrinsic::gcroot:
3030 if (GCI) {
3031 Value *Alloca = I.getOperand(1);
3032 Constant *TypeMap = cast<Constant>(I.getOperand(2));
3033
3034 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).Val);
3035 GCI->addStackRoot(FI->getIndex(), TypeMap);
3036 }
3037 return 0;
3038
3039 case Intrinsic::gcread:
3040 case Intrinsic::gcwrite:
3041 assert(0 && "Collector failed to lower gcread/gcwrite intrinsics!");
3042 return 0;
3043
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003044 case Intrinsic::flt_rounds: {
Dan Gohman1a024862008-01-31 00:41:03 +00003045 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, MVT::i32));
Anton Korobeynikov917c2a62007-11-15 23:25:33 +00003046 return 0;
3047 }
Anton Korobeynikov66fac792008-01-15 07:02:33 +00003048
3049 case Intrinsic::trap: {
3050 DAG.setRoot(DAG.getNode(ISD::TRAP, MVT::Other, getRoot()));
3051 return 0;
3052 }
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00003053 case Intrinsic::memory_barrier: {
3054 SDOperand Ops[6];
3055 Ops[0] = getRoot();
3056 for (int x = 1; x < 6; ++x)
3057 Ops[x] = getValue(I.getOperand(x));
3058
3059 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, MVT::Other, &Ops[0], 6));
3060 return 0;
3061 }
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003062 }
3063}
3064
3065
Duncan Sands6f74b482007-12-19 09:48:52 +00003066void SelectionDAGLowering::LowerCallTo(CallSite CS, SDOperand Callee,
Jim Laskey1da20a72007-02-23 21:45:01 +00003067 bool IsTailCall,
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003068 MachineBasicBlock *LandingPad) {
Duncan Sands6f74b482007-12-19 09:48:52 +00003069 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
Jim Laskey735b6f82007-02-22 15:38:06 +00003070 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003071 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3072 unsigned BeginLabel = 0, EndLabel = 0;
Duncan Sands6f74b482007-12-19 09:48:52 +00003073
Jim Laskey735b6f82007-02-22 15:38:06 +00003074 TargetLowering::ArgListTy Args;
3075 TargetLowering::ArgListEntry Entry;
Duncan Sands6f74b482007-12-19 09:48:52 +00003076 Args.reserve(CS.arg_size());
3077 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
3078 i != e; ++i) {
3079 SDOperand ArgNode = getValue(*i);
3080 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
Duncan Sands4fee7032007-05-07 20:49:28 +00003081
Duncan Sands6f74b482007-12-19 09:48:52 +00003082 unsigned attrInd = i - CS.arg_begin() + 1;
3083 Entry.isSExt = CS.paramHasAttr(attrInd, ParamAttr::SExt);
3084 Entry.isZExt = CS.paramHasAttr(attrInd, ParamAttr::ZExt);
3085 Entry.isInReg = CS.paramHasAttr(attrInd, ParamAttr::InReg);
3086 Entry.isSRet = CS.paramHasAttr(attrInd, ParamAttr::StructRet);
3087 Entry.isNest = CS.paramHasAttr(attrInd, ParamAttr::Nest);
3088 Entry.isByVal = CS.paramHasAttr(attrInd, ParamAttr::ByVal);
Jim Laskey735b6f82007-02-22 15:38:06 +00003089 Args.push_back(Entry);
3090 }
3091
Duncan Sands481dc722007-12-19 07:36:31 +00003092 bool MarkTryRange = LandingPad ||
3093 // C++ requires special handling of 'nounwind' calls.
Duncan Sands6f74b482007-12-19 09:48:52 +00003094 (CS.doesNotThrow());
Duncan Sands481dc722007-12-19 07:36:31 +00003095
3096 if (MarkTryRange && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003097 // Insert a label before the invoke call to mark the try range. This can be
3098 // used to detect deletion of the invoke via the MachineModuleInfo.
3099 BeginLabel = MMI->NextLabelID();
3100 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003101 DAG.getConstant(BeginLabel, MVT::i32),
3102 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003103 }
Duncan Sands6f74b482007-12-19 09:48:52 +00003104
Jim Laskey735b6f82007-02-22 15:38:06 +00003105 std::pair<SDOperand,SDOperand> Result =
Duncan Sands6f74b482007-12-19 09:48:52 +00003106 TLI.LowerCallTo(getRoot(), CS.getType(),
3107 CS.paramHasAttr(0, ParamAttr::SExt),
Duncan Sands00fee652008-02-14 17:28:50 +00003108 CS.paramHasAttr(0, ParamAttr::ZExt),
Duncan Sands6f74b482007-12-19 09:48:52 +00003109 FTy->isVarArg(), CS.getCallingConv(), IsTailCall,
Jim Laskey735b6f82007-02-22 15:38:06 +00003110 Callee, Args, DAG);
Duncan Sands6f74b482007-12-19 09:48:52 +00003111 if (CS.getType() != Type::VoidTy)
3112 setValue(CS.getInstruction(), Result.first);
Jim Laskey735b6f82007-02-22 15:38:06 +00003113 DAG.setRoot(Result.second);
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003114
Duncan Sands481dc722007-12-19 07:36:31 +00003115 if (MarkTryRange && ExceptionHandling && MMI) {
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003116 // Insert a label at the end of the invoke call to mark the try range. This
3117 // can be used to detect deletion of the invoke via the MachineModuleInfo.
3118 EndLabel = MMI->NextLabelID();
3119 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, getRoot(),
Evan Chengbb81d972008-01-31 09:59:15 +00003120 DAG.getConstant(EndLabel, MVT::i32),
3121 DAG.getConstant(1, MVT::i32)));
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003122
Duncan Sands6f74b482007-12-19 09:48:52 +00003123 // Inform MachineModuleInfo of range.
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003124 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
3125 }
Jim Laskey735b6f82007-02-22 15:38:06 +00003126}
3127
3128
Chris Lattner1c08c712005-01-07 07:47:53 +00003129void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner64e14b12005-01-08 22:48:57 +00003130 const char *RenameFn = 0;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003131 if (Function *F = I.getCalledFunction()) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003132 if (F->isDeclaration()) {
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003133 if (unsigned IID = F->getIntrinsicID()) {
3134 RenameFn = visitIntrinsicCall(I, IID);
3135 if (!RenameFn)
3136 return;
Chris Lattner87b51bc2007-09-10 21:15:22 +00003137 }
3138 }
3139
3140 // Check for well-known libc/libm calls. If the function is internal, it
3141 // can't be a library call.
3142 unsigned NameLen = F->getNameLen();
3143 if (!F->hasInternalLinkage() && NameLen) {
3144 const char *NameStr = F->getNameStart();
3145 if (NameStr[0] == 'c' &&
3146 ((NameLen == 8 && !strcmp(NameStr, "copysign")) ||
3147 (NameLen == 9 && !strcmp(NameStr, "copysignf")))) {
3148 if (I.getNumOperands() == 3 && // Basic sanity checks.
3149 I.getOperand(1)->getType()->isFloatingPoint() &&
3150 I.getType() == I.getOperand(1)->getType() &&
3151 I.getType() == I.getOperand(2)->getType()) {
3152 SDOperand LHS = getValue(I.getOperand(1));
3153 SDOperand RHS = getValue(I.getOperand(2));
3154 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
3155 LHS, RHS));
3156 return;
3157 }
3158 } else if (NameStr[0] == 'f' &&
3159 ((NameLen == 4 && !strcmp(NameStr, "fabs")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003160 (NameLen == 5 && !strcmp(NameStr, "fabsf")) ||
3161 (NameLen == 5 && !strcmp(NameStr, "fabsl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003162 if (I.getNumOperands() == 2 && // Basic sanity checks.
3163 I.getOperand(1)->getType()->isFloatingPoint() &&
3164 I.getType() == I.getOperand(1)->getType()) {
3165 SDOperand Tmp = getValue(I.getOperand(1));
3166 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
3167 return;
3168 }
3169 } else if (NameStr[0] == 's' &&
3170 ((NameLen == 3 && !strcmp(NameStr, "sin")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003171 (NameLen == 4 && !strcmp(NameStr, "sinf")) ||
3172 (NameLen == 4 && !strcmp(NameStr, "sinl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003173 if (I.getNumOperands() == 2 && // Basic sanity checks.
3174 I.getOperand(1)->getType()->isFloatingPoint() &&
3175 I.getType() == I.getOperand(1)->getType()) {
3176 SDOperand Tmp = getValue(I.getOperand(1));
3177 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
3178 return;
3179 }
3180 } else if (NameStr[0] == 'c' &&
3181 ((NameLen == 3 && !strcmp(NameStr, "cos")) ||
Dale Johannesen2f429012007-09-26 21:10:55 +00003182 (NameLen == 4 && !strcmp(NameStr, "cosf")) ||
3183 (NameLen == 4 && !strcmp(NameStr, "cosl")))) {
Chris Lattner87b51bc2007-09-10 21:15:22 +00003184 if (I.getNumOperands() == 2 && // Basic sanity checks.
3185 I.getOperand(1)->getType()->isFloatingPoint() &&
3186 I.getType() == I.getOperand(1)->getType()) {
3187 SDOperand Tmp = getValue(I.getOperand(1));
3188 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
3189 return;
Chris Lattnerf76e7dc2005-04-30 04:43:14 +00003190 }
Chris Lattner1ca85d52005-05-14 13:56:55 +00003191 }
Chris Lattner87b51bc2007-09-10 21:15:22 +00003192 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003193 } else if (isa<InlineAsm>(I.getOperand(0))) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003194 visitInlineAsm(&I);
Chris Lattnerce7518c2006-01-26 22:24:51 +00003195 return;
Chris Lattnerc9ea6fd2005-11-09 19:44:01 +00003196 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00003197
Chris Lattner64e14b12005-01-08 22:48:57 +00003198 SDOperand Callee;
3199 if (!RenameFn)
3200 Callee = getValue(I.getOperand(0));
3201 else
3202 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Anton Korobeynikov070280e2007-05-23 11:08:31 +00003203
Duncan Sands6f74b482007-12-19 09:48:52 +00003204 LowerCallTo(&I, Callee, I.isTailCall());
Chris Lattner1c08c712005-01-07 07:47:53 +00003205}
3206
Jim Laskey735b6f82007-02-22 15:38:06 +00003207
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003208/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
3209/// this value and returns the result as a ValueVT value. This uses
3210/// Chain/Flag as the input and updates them for the output Chain/Flag.
3211/// If the Flag pointer is NULL, no flag is used.
3212SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
3213 SDOperand &Chain, SDOperand *Flag)const{
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003214 // Copy the legal parts from the registers.
3215 unsigned NumParts = Regs.size();
3216 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman27a70be2007-07-02 16:18:06 +00003217 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003218 SDOperand Part = Flag ?
3219 DAG.getCopyFromReg(Chain, Regs[i], RegVT, *Flag) :
3220 DAG.getCopyFromReg(Chain, Regs[i], RegVT);
3221 Chain = Part.getValue(1);
3222 if (Flag)
3223 *Flag = Part.getValue(2);
3224 Parts[i] = Part;
Chris Lattnercf752aa2006-06-08 18:22:48 +00003225 }
Chris Lattner5df99b32007-03-25 05:00:54 +00003226
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003227 // Assemble the legal parts into the final value.
Dan Gohman532dc2e2007-07-09 20:59:04 +00003228 return getCopyFromParts(DAG, &Parts[0], NumParts, RegVT, ValueVT);
Chris Lattner864635a2006-02-22 22:37:12 +00003229}
3230
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003231/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
3232/// specified value into the registers specified by this object. This uses
3233/// Chain/Flag as the input and updates them for the output Chain/Flag.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003234/// If the Flag pointer is NULL, no flag is used.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003235void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003236 SDOperand &Chain, SDOperand *Flag) const {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003237 // Get the list of the values's legal parts.
3238 unsigned NumParts = Regs.size();
3239 SmallVector<SDOperand, 8> Parts(NumParts);
Dan Gohman532dc2e2007-07-09 20:59:04 +00003240 getCopyToParts(DAG, Val, &Parts[0], NumParts, RegVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003241
3242 // Copy the parts into the registers.
Dan Gohman27a70be2007-07-02 16:18:06 +00003243 for (unsigned i = 0; i != NumParts; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003244 SDOperand Part = Flag ?
Dan Gohman532dc2e2007-07-09 20:59:04 +00003245 DAG.getCopyToReg(Chain, Regs[i], Parts[i], *Flag) :
3246 DAG.getCopyToReg(Chain, Regs[i], Parts[i]);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003247 Chain = Part.getValue(0);
3248 if (Flag)
3249 *Flag = Part.getValue(1);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003250 }
3251}
Chris Lattner864635a2006-02-22 22:37:12 +00003252
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003253/// AddInlineAsmOperands - Add this value to the specified inlineasm node
3254/// operand list. This adds the code marker and includes the number of
3255/// values added into it.
3256void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattner9f6637d2006-02-23 20:06:57 +00003257 std::vector<SDOperand> &Ops) const {
Chris Lattner4b993b12007-04-09 00:33:58 +00003258 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
3259 Ops.push_back(DAG.getTargetConstant(Code | (Regs.size() << 3), IntPtrTy));
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003260 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
3261 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
3262}
Chris Lattner864635a2006-02-22 22:37:12 +00003263
3264/// isAllocatableRegister - If the specified register is safe to allocate,
3265/// i.e. it isn't a stack pointer or some other special register, return the
3266/// register class for the register. Otherwise, return null.
3267static const TargetRegisterClass *
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003268isAllocatableRegister(unsigned Reg, MachineFunction &MF,
Dan Gohman6f0d0242008-02-10 18:45:23 +00003269 const TargetLowering &TLI,
3270 const TargetRegisterInfo *TRI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003271 MVT::ValueType FoundVT = MVT::Other;
3272 const TargetRegisterClass *FoundRC = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +00003273 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
3274 E = TRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003275 MVT::ValueType ThisVT = MVT::Other;
3276
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003277 const TargetRegisterClass *RC = *RCI;
3278 // If none of the the value types for this register class are valid, we
3279 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003280 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
3281 I != E; ++I) {
3282 if (TLI.isTypeLegal(*I)) {
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003283 // If we have already found this register in a different register class,
3284 // choose the one with the largest VT specified. For example, on
3285 // PowerPC, we favor f64 register classes over f32.
3286 if (FoundVT == MVT::Other ||
3287 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
3288 ThisVT = *I;
3289 break;
3290 }
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003291 }
3292 }
3293
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003294 if (ThisVT == MVT::Other) continue;
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003295
Chris Lattner864635a2006-02-22 22:37:12 +00003296 // NOTE: This isn't ideal. In particular, this might allocate the
3297 // frame pointer in functions that need it (due to them not being taken
3298 // out of allocation, because a variable sized allocation hasn't been seen
3299 // yet). This is a slight code pessimization, but should still work.
Chris Lattner9b6fb5d2006-02-22 23:09:03 +00003300 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
3301 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003302 if (*I == Reg) {
3303 // We found a matching register class. Keep looking at others in case
3304 // we find one with larger registers that this physreg is also in.
3305 FoundRC = RC;
3306 FoundVT = ThisVT;
3307 break;
3308 }
Chris Lattner4e4b5762006-02-01 18:59:47 +00003309 }
Chris Lattnerf8814cf2006-04-02 00:24:45 +00003310 return FoundRC;
Chris Lattner864635a2006-02-22 22:37:12 +00003311}
3312
Chris Lattner4e4b5762006-02-01 18:59:47 +00003313
Chris Lattner0c583402007-04-28 20:49:53 +00003314namespace {
3315/// AsmOperandInfo - This contains information for each constraint that we are
3316/// lowering.
3317struct AsmOperandInfo : public InlineAsm::ConstraintInfo {
3318 /// ConstraintCode - This contains the actual string for the code, like "m".
3319 std::string ConstraintCode;
Chris Lattner2a600be2007-04-28 21:01:43 +00003320
3321 /// ConstraintType - Information about the constraint code, e.g. Register,
3322 /// RegisterClass, Memory, Other, Unknown.
3323 TargetLowering::ConstraintType ConstraintType;
Chris Lattner0c583402007-04-28 20:49:53 +00003324
3325 /// CallOperand/CallOperandval - If this is the result output operand or a
3326 /// clobber, this is null, otherwise it is the incoming operand to the
3327 /// CallInst. This gets modified as the asm is processed.
3328 SDOperand CallOperand;
3329 Value *CallOperandVal;
3330
3331 /// ConstraintVT - The ValueType for the operand value.
3332 MVT::ValueType ConstraintVT;
3333
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003334 /// AssignedRegs - If this is a register or register class operand, this
3335 /// contains the set of register corresponding to the operand.
3336 RegsForValue AssignedRegs;
3337
Chris Lattner0c583402007-04-28 20:49:53 +00003338 AsmOperandInfo(const InlineAsm::ConstraintInfo &info)
Chris Lattner2a600be2007-04-28 21:01:43 +00003339 : InlineAsm::ConstraintInfo(info),
3340 ConstraintType(TargetLowering::C_Unknown),
Chris Lattner0c583402007-04-28 20:49:53 +00003341 CallOperand(0,0), CallOperandVal(0), ConstraintVT(MVT::Other) {
3342 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003343
3344 void ComputeConstraintToUse(const TargetLowering &TLI);
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003345
3346 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
3347 /// busy in OutputRegs/InputRegs.
3348 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
3349 std::set<unsigned> &OutputRegs,
3350 std::set<unsigned> &InputRegs) const {
3351 if (isOutReg)
3352 OutputRegs.insert(AssignedRegs.Regs.begin(), AssignedRegs.Regs.end());
3353 if (isInReg)
3354 InputRegs.insert(AssignedRegs.Regs.begin(), AssignedRegs.Regs.end());
3355 }
Chris Lattner0c583402007-04-28 20:49:53 +00003356};
3357} // end anon namespace.
Chris Lattner864635a2006-02-22 22:37:12 +00003358
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003359/// getConstraintGenerality - Return an integer indicating how general CT is.
3360static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
3361 switch (CT) {
3362 default: assert(0 && "Unknown constraint type!");
3363 case TargetLowering::C_Other:
3364 case TargetLowering::C_Unknown:
3365 return 0;
3366 case TargetLowering::C_Register:
3367 return 1;
3368 case TargetLowering::C_RegisterClass:
3369 return 2;
3370 case TargetLowering::C_Memory:
3371 return 3;
3372 }
3373}
3374
3375void AsmOperandInfo::ComputeConstraintToUse(const TargetLowering &TLI) {
3376 assert(!Codes.empty() && "Must have at least one constraint");
3377
3378 std::string *Current = &Codes[0];
3379 TargetLowering::ConstraintType CurType = TLI.getConstraintType(*Current);
3380 if (Codes.size() == 1) { // Single-letter constraints ('r') are very common.
3381 ConstraintCode = *Current;
3382 ConstraintType = CurType;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00003383 } else {
3384 unsigned CurGenerality = getConstraintGenerality(CurType);
3385
3386 // If we have multiple constraints, try to pick the most general one ahead
3387 // of time. This isn't a wonderful solution, but handles common cases.
3388 for (unsigned j = 1, e = Codes.size(); j != e; ++j) {
3389 TargetLowering::ConstraintType ThisType = TLI.getConstraintType(Codes[j]);
3390 unsigned ThisGenerality = getConstraintGenerality(ThisType);
3391 if (ThisGenerality > CurGenerality) {
3392 // This constraint letter is more general than the previous one,
3393 // use it.
3394 CurType = ThisType;
3395 Current = &Codes[j];
3396 CurGenerality = ThisGenerality;
3397 }
3398 }
3399
3400 ConstraintCode = *Current;
3401 ConstraintType = CurType;
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003402 }
Dale Johannesenba2a0b92008-01-29 02:21:21 +00003403
3404 if (ConstraintCode == "X") {
3405 if (isa<BasicBlock>(CallOperandVal) || isa<ConstantInt>(CallOperandVal))
3406 return;
3407 // This matches anything. Labels and constants we handle elsewhere
3408 // ('X' is the only thing that matches labels). Otherwise, try to
3409 // resolve it to something we know about by looking at the actual
3410 // operand type.
3411 std::string s = "";
3412 TLI.lowerXConstraint(ConstraintVT, s);
3413 if (s!="") {
3414 ConstraintCode = s;
3415 ConstraintType = TLI.getConstraintType(ConstraintCode);
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003416 }
3417 }
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003418}
3419
3420
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003421void SelectionDAGLowering::
3422GetRegistersForValue(AsmOperandInfo &OpInfo, bool HasEarlyClobber,
Chris Lattnerbf996f12007-04-30 17:29:31 +00003423 std::set<unsigned> &OutputRegs,
3424 std::set<unsigned> &InputRegs) {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003425 // Compute whether this value requires an input register, an output register,
3426 // or both.
3427 bool isOutReg = false;
3428 bool isInReg = false;
3429 switch (OpInfo.Type) {
3430 case InlineAsm::isOutput:
3431 isOutReg = true;
3432
3433 // If this is an early-clobber output, or if there is an input
3434 // constraint that matches this, we need to reserve the input register
3435 // so no other inputs allocate to it.
3436 isInReg = OpInfo.isEarlyClobber || OpInfo.hasMatchingInput;
3437 break;
3438 case InlineAsm::isInput:
3439 isInReg = true;
3440 isOutReg = false;
3441 break;
3442 case InlineAsm::isClobber:
3443 isOutReg = true;
3444 isInReg = true;
3445 break;
3446 }
3447
3448
3449 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003450 std::vector<unsigned> Regs;
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003451
3452 // If this is a constraint for a single physreg, or a constraint for a
3453 // register class, find it.
3454 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
3455 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3456 OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003457
3458 unsigned NumRegs = 1;
3459 if (OpInfo.ConstraintVT != MVT::Other)
Dan Gohmanb9f10192007-06-21 14:42:22 +00003460 NumRegs = TLI.getNumRegisters(OpInfo.ConstraintVT);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003461 MVT::ValueType RegVT;
3462 MVT::ValueType ValueVT = OpInfo.ConstraintVT;
3463
Chris Lattnerbf996f12007-04-30 17:29:31 +00003464
3465 // If this is a constraint for a specific physical register, like {r17},
3466 // assign it now.
3467 if (PhysReg.first) {
3468 if (OpInfo.ConstraintVT == MVT::Other)
3469 ValueVT = *PhysReg.second->vt_begin();
3470
3471 // Get the actual register value type. This is important, because the user
3472 // may have asked for (e.g.) the AX register in i32 type. We need to
3473 // remember that AX is actually i16 to get the right extension.
3474 RegVT = *PhysReg.second->vt_begin();
3475
3476 // This is a explicit reference to a physical register.
3477 Regs.push_back(PhysReg.first);
3478
3479 // If this is an expanded reference, add the rest of the regs to Regs.
3480 if (NumRegs != 1) {
3481 TargetRegisterClass::iterator I = PhysReg.second->begin();
3482 TargetRegisterClass::iterator E = PhysReg.second->end();
3483 for (; *I != PhysReg.first; ++I)
3484 assert(I != E && "Didn't find reg!");
3485
3486 // Already added the first reg.
3487 --NumRegs; ++I;
3488 for (; NumRegs; --NumRegs, ++I) {
3489 assert(I != E && "Ran out of registers to allocate!");
3490 Regs.push_back(*I);
3491 }
3492 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003493 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
3494 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3495 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003496 }
3497
3498 // Otherwise, if this was a reference to an LLVM register class, create vregs
3499 // for this reference.
3500 std::vector<unsigned> RegClassRegs;
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003501 const TargetRegisterClass *RC = PhysReg.second;
3502 if (RC) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003503 // If this is an early clobber or tied register, our regalloc doesn't know
3504 // how to maintain the constraint. If it isn't, go ahead and create vreg
3505 // and let the regalloc do the right thing.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003506 if (!OpInfo.hasMatchingInput && !OpInfo.isEarlyClobber &&
3507 // If there is some other early clobber and this is an input register,
3508 // then we are forced to pre-allocate the input reg so it doesn't
3509 // conflict with the earlyclobber.
3510 !(OpInfo.Type == InlineAsm::isInput && HasEarlyClobber)) {
Chris Lattnerbf996f12007-04-30 17:29:31 +00003511 RegVT = *PhysReg.second->vt_begin();
3512
3513 if (OpInfo.ConstraintVT == MVT::Other)
3514 ValueVT = RegVT;
3515
3516 // Create the appropriate number of virtual registers.
Chris Lattner84bc5422007-12-31 04:13:23 +00003517 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003518 for (; NumRegs; --NumRegs)
Chris Lattner84bc5422007-12-31 04:13:23 +00003519 Regs.push_back(RegInfo.createVirtualRegister(PhysReg.second));
Chris Lattnerbf996f12007-04-30 17:29:31 +00003520
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003521 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
3522 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3523 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003524 }
3525
3526 // Otherwise, we can't allocate it. Let the code below figure out how to
3527 // maintain these constraints.
3528 RegClassRegs.assign(PhysReg.second->begin(), PhysReg.second->end());
3529
3530 } else {
3531 // This is a reference to a register class that doesn't directly correspond
3532 // to an LLVM register class. Allocate NumRegs consecutive, available,
3533 // registers from the class.
3534 RegClassRegs = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
3535 OpInfo.ConstraintVT);
3536 }
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003537
Dan Gohman6f0d0242008-02-10 18:45:23 +00003538 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
Chris Lattnerbf996f12007-04-30 17:29:31 +00003539 unsigned NumAllocated = 0;
3540 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
3541 unsigned Reg = RegClassRegs[i];
3542 // See if this register is available.
3543 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
3544 (isInReg && InputRegs.count(Reg))) { // Already used.
3545 // Make sure we find consecutive registers.
3546 NumAllocated = 0;
3547 continue;
3548 }
3549
3550 // Check to see if this register is allocatable (i.e. don't give out the
3551 // stack pointer).
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003552 if (RC == 0) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00003553 RC = isAllocatableRegister(Reg, MF, TLI, TRI);
Chris Lattnerc2c28fc2007-06-15 19:11:01 +00003554 if (!RC) { // Couldn't allocate this register.
3555 // Reset NumAllocated to make sure we return consecutive registers.
3556 NumAllocated = 0;
3557 continue;
3558 }
Chris Lattnerbf996f12007-04-30 17:29:31 +00003559 }
3560
3561 // Okay, this register is good, we can use it.
3562 ++NumAllocated;
3563
3564 // If we allocated enough consecutive registers, succeed.
3565 if (NumAllocated == NumRegs) {
3566 unsigned RegStart = (i-NumAllocated)+1;
3567 unsigned RegEnd = i+1;
3568 // Mark all of the allocated registers used.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003569 for (unsigned i = RegStart; i != RegEnd; ++i)
3570 Regs.push_back(RegClassRegs[i]);
Chris Lattnerbf996f12007-04-30 17:29:31 +00003571
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003572 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
3573 OpInfo.ConstraintVT);
3574 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs);
3575 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003576 }
3577 }
3578
3579 // Otherwise, we couldn't allocate enough registers for this.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003580 return;
Chris Lattnerbf996f12007-04-30 17:29:31 +00003581}
3582
3583
Chris Lattnerce7518c2006-01-26 22:24:51 +00003584/// visitInlineAsm - Handle a call to an InlineAsm object.
3585///
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003586void SelectionDAGLowering::visitInlineAsm(CallSite CS) {
3587 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003588
Chris Lattner0c583402007-04-28 20:49:53 +00003589 /// ConstraintOperands - Information about all of the constraints.
3590 std::vector<AsmOperandInfo> ConstraintOperands;
Chris Lattnerce7518c2006-01-26 22:24:51 +00003591
3592 SDOperand Chain = getRoot();
3593 SDOperand Flag;
3594
Chris Lattner4e4b5762006-02-01 18:59:47 +00003595 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner1efa40f2006-02-22 00:56:39 +00003596
Chris Lattner0c583402007-04-28 20:49:53 +00003597 // Do a prepass over the constraints, canonicalizing them, and building up the
3598 // ConstraintOperands list.
3599 std::vector<InlineAsm::ConstraintInfo>
3600 ConstraintInfos = IA->ParseConstraints();
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003601
3602 // SawEarlyClobber - Keep track of whether we saw an earlyclobber output
3603 // constraint. If so, we can't let the register allocator allocate any input
3604 // registers, because it will not know to avoid the earlyclobbered output reg.
3605 bool SawEarlyClobber = false;
3606
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003607 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
Chris Lattner0c583402007-04-28 20:49:53 +00003608 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
3609 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
3610 AsmOperandInfo &OpInfo = ConstraintOperands.back();
3611
Chris Lattner0c583402007-04-28 20:49:53 +00003612 MVT::ValueType OpVT = MVT::Other;
3613
3614 // Compute the value type for each operand.
3615 switch (OpInfo.Type) {
Chris Lattner1efa40f2006-02-22 00:56:39 +00003616 case InlineAsm::isOutput:
Chris Lattner0c583402007-04-28 20:49:53 +00003617 if (!OpInfo.isIndirect) {
3618 // The return value of the call is this value. As such, there is no
3619 // corresponding argument.
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003620 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
3621 OpVT = TLI.getValueType(CS.getType());
Chris Lattner1efa40f2006-02-22 00:56:39 +00003622 } else {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003623 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003624 }
3625 break;
3626 case InlineAsm::isInput:
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003627 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
Chris Lattner1efa40f2006-02-22 00:56:39 +00003628 break;
3629 case InlineAsm::isClobber:
Chris Lattner0c583402007-04-28 20:49:53 +00003630 // Nothing to do.
Chris Lattner1efa40f2006-02-22 00:56:39 +00003631 break;
3632 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003633
Chris Lattner0c583402007-04-28 20:49:53 +00003634 // If this is an input or an indirect output, process the call argument.
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003635 // BasicBlocks are labels, currently appearing only in asm's.
Chris Lattner0c583402007-04-28 20:49:53 +00003636 if (OpInfo.CallOperandVal) {
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003637 if (isa<BasicBlock>(OpInfo.CallOperandVal))
3638 OpInfo.CallOperand =
Dale Johannesenba2a0b92008-01-29 02:21:21 +00003639 DAG.getBasicBlock(FuncInfo.MBBMap[cast<BasicBlock>(
3640 OpInfo.CallOperandVal)]);
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003641 else {
3642 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
3643 const Type *OpTy = OpInfo.CallOperandVal->getType();
3644 // If this is an indirect operand, the operand is a pointer to the
3645 // accessed type.
3646 if (OpInfo.isIndirect)
3647 OpTy = cast<PointerType>(OpTy)->getElementType();
3648
3649 // If OpTy is not a first-class value, it may be a struct/union that we
3650 // can tile with integers.
3651 if (!OpTy->isFirstClassType() && OpTy->isSized()) {
3652 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
3653 switch (BitSize) {
3654 default: break;
3655 case 1:
3656 case 8:
3657 case 16:
3658 case 32:
3659 case 64:
3660 OpTy = IntegerType::get(BitSize);
3661 break;
3662 }
Chris Lattner6995cf62007-04-29 18:58:03 +00003663 }
Dale Johanneseneb57ea72007-11-05 21:20:28 +00003664
3665 OpVT = TLI.getValueType(OpTy, true);
Chris Lattner0c583402007-04-28 20:49:53 +00003666 }
3667 }
3668
3669 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a600be2007-04-28 21:01:43 +00003670
Chris Lattner3ff90dc2007-04-30 17:16:27 +00003671 // Compute the constraint code and ConstraintType to use.
3672 OpInfo.ComputeConstraintToUse(TLI);
Chris Lattner0c583402007-04-28 20:49:53 +00003673
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003674 // Keep track of whether we see an earlyclobber.
3675 SawEarlyClobber |= OpInfo.isEarlyClobber;
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003676
3677 // If this is a memory input, and if the operand is not indirect, do what we
3678 // need to to provide an address for the memory input.
3679 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
3680 !OpInfo.isIndirect) {
3681 assert(OpInfo.Type == InlineAsm::isInput &&
3682 "Can only indirectify direct input operands!");
3683
3684 // Memory operands really want the address of the value. If we don't have
3685 // an indirect input, put it in the constpool if we can, otherwise spill
3686 // it to a stack slot.
3687
3688 // If the operand is a float, integer, or vector constant, spill to a
3689 // constant pool entry to get its address.
3690 Value *OpVal = OpInfo.CallOperandVal;
3691 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
3692 isa<ConstantVector>(OpVal)) {
3693 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
3694 TLI.getPointerTy());
3695 } else {
3696 // Otherwise, create a stack slot and emit a store to it before the
3697 // asm.
3698 const Type *Ty = OpVal->getType();
Duncan Sands514ab342007-11-01 20:53:16 +00003699 uint64_t TySize = TLI.getTargetData()->getABITypeSize(Ty);
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003700 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
3701 MachineFunction &MF = DAG.getMachineFunction();
3702 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align);
3703 SDOperand StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
3704 Chain = DAG.getStore(Chain, OpInfo.CallOperand, StackSlot, NULL, 0);
3705 OpInfo.CallOperand = StackSlot;
3706 }
3707
3708 // There is no longer a Value* corresponding to this operand.
3709 OpInfo.CallOperandVal = 0;
3710 // It is now an indirect operand.
3711 OpInfo.isIndirect = true;
3712 }
3713
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003714 // If this constraint is for a specific register, allocate it before
3715 // anything else.
3716 if (OpInfo.ConstraintType == TargetLowering::C_Register)
3717 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
Chris Lattner0c583402007-04-28 20:49:53 +00003718 }
Chris Lattner0c583402007-04-28 20:49:53 +00003719 ConstraintInfos.clear();
3720
3721
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003722 // Second pass - Loop over all of the operands, assigning virtual or physregs
3723 // to registerclass operands.
3724 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
3725 AsmOperandInfo &OpInfo = ConstraintOperands[i];
3726
3727 // C_Register operands have already been allocated, Other/Memory don't need
3728 // to be.
3729 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
3730 GetRegistersForValue(OpInfo, SawEarlyClobber, OutputRegs, InputRegs);
3731 }
3732
Chris Lattner0c583402007-04-28 20:49:53 +00003733 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
3734 std::vector<SDOperand> AsmNodeOperands;
3735 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
3736 AsmNodeOperands.push_back(
3737 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
3738
Chris Lattner2cc2f662006-02-01 01:28:23 +00003739
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003740 // Loop over all of the inputs, copying the operand values into the
3741 // appropriate registers and processing the output regs.
Chris Lattner864635a2006-02-22 22:37:12 +00003742 RegsForValue RetValRegs;
Chris Lattner0f0b7d42006-02-21 23:12:12 +00003743
Chris Lattner0c583402007-04-28 20:49:53 +00003744 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
3745 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
3746
3747 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
3748 AsmOperandInfo &OpInfo = ConstraintOperands[i];
Chris Lattner1efa40f2006-02-22 00:56:39 +00003749
Chris Lattner0c583402007-04-28 20:49:53 +00003750 switch (OpInfo.Type) {
Chris Lattner2cc2f662006-02-01 01:28:23 +00003751 case InlineAsm::isOutput: {
Chris Lattnerc83994e2007-04-28 21:03:16 +00003752 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
3753 OpInfo.ConstraintType != TargetLowering::C_Register) {
Chris Lattnerf2f3cd52007-04-28 06:08:13 +00003754 // Memory output, or 'other' output (e.g. 'X' constraint).
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003755 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
Chris Lattner22873462006-02-27 23:45:39 +00003756
Chris Lattner22873462006-02-27 23:45:39 +00003757 // Add information to the INLINEASM node to know about this output.
3758 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003759 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3760 TLI.getPointerTy()));
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003761 AsmNodeOperands.push_back(OpInfo.CallOperand);
Chris Lattner22873462006-02-27 23:45:39 +00003762 break;
3763 }
3764
Chris Lattner2a600be2007-04-28 21:01:43 +00003765 // Otherwise, this is a register or register class output.
Chris Lattner22873462006-02-27 23:45:39 +00003766
Chris Lattner864635a2006-02-22 22:37:12 +00003767 // Copy the output from the appropriate register. Find a register that
Chris Lattner1efa40f2006-02-22 00:56:39 +00003768 // we can use.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003769 if (OpInfo.AssignedRegs.Regs.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003770 cerr << "Couldn't allocate output reg for contraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003771 << OpInfo.ConstraintCode << "'!\n";
Chris Lattnerd03f1582006-10-31 07:33:13 +00003772 exit(1);
3773 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00003774
Chris Lattner0c583402007-04-28 20:49:53 +00003775 if (!OpInfo.isIndirect) {
3776 // This is the result value of the call.
Chris Lattner864635a2006-02-22 22:37:12 +00003777 assert(RetValRegs.Regs.empty() &&
Chris Lattner2cc2f662006-02-01 01:28:23 +00003778 "Cannot have multiple output constraints yet!");
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003779 assert(CS.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003780 RetValRegs = OpInfo.AssignedRegs;
Chris Lattner2cc2f662006-02-01 01:28:23 +00003781 } else {
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003782 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
Chris Lattner0c583402007-04-28 20:49:53 +00003783 OpInfo.CallOperandVal));
Chris Lattner2cc2f662006-02-01 01:28:23 +00003784 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003785
3786 // Add information to the INLINEASM node to know that this register is
3787 // set.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003788 OpInfo.AssignedRegs.AddInlineAsmOperands(2 /*REGDEF*/, DAG,
3789 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003790 break;
3791 }
3792 case InlineAsm::isInput: {
Chris Lattner0c583402007-04-28 20:49:53 +00003793 SDOperand InOperandVal = OpInfo.CallOperand;
Chris Lattner3d81fee2006-02-04 02:16:44 +00003794
Chris Lattner0c583402007-04-28 20:49:53 +00003795 if (isdigit(OpInfo.ConstraintCode[0])) { // Matching constraint?
Chris Lattner2223aea2006-02-02 00:25:23 +00003796 // If this is required to match an output register we have already set,
3797 // just use its register.
Chris Lattner0c583402007-04-28 20:49:53 +00003798 unsigned OperandNo = atoi(OpInfo.ConstraintCode.c_str());
Chris Lattner3d81fee2006-02-04 02:16:44 +00003799
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003800 // Scan until we find the definition we already emitted of this operand.
3801 // When we find it, create a RegsForValue operand.
3802 unsigned CurOp = 2; // The first operand.
3803 for (; OperandNo; --OperandNo) {
3804 // Advance to the next operand.
3805 unsigned NumOps =
3806 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnera15cf702006-07-20 19:02:21 +00003807 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
3808 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003809 "Skipped past definitions?");
3810 CurOp += (NumOps>>3)+1;
3811 }
3812
3813 unsigned NumOps =
3814 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattner527fae12007-02-01 01:21:12 +00003815 if ((NumOps & 7) == 2 /*REGDEF*/) {
3816 // Add NumOps>>3 registers to MatchedRegs.
3817 RegsForValue MatchedRegs;
3818 MatchedRegs.ValueVT = InOperandVal.getValueType();
3819 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
3820 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
3821 unsigned Reg =
3822 cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
3823 MatchedRegs.Regs.push_back(Reg);
3824 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003825
Chris Lattner527fae12007-02-01 01:21:12 +00003826 // Use the produced MatchedRegs object to
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003827 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner527fae12007-02-01 01:21:12 +00003828 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
3829 break;
3830 } else {
3831 assert((NumOps & 7) == 4/*MEM*/ && "Unknown matching constraint!");
3832 assert(0 && "matching constraints for memory operands unimp");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003833 }
Chris Lattner2223aea2006-02-02 00:25:23 +00003834 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003835
Chris Lattner2a600be2007-04-28 21:01:43 +00003836 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Chris Lattner0c583402007-04-28 20:49:53 +00003837 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003838 "Don't know how to handle indirect other inputs yet!");
3839
Chris Lattner48884cd2007-08-25 00:47:38 +00003840 std::vector<SDOperand> Ops;
3841 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
3842 Ops, DAG);
3843 if (Ops.empty()) {
Bill Wendling832171c2006-12-07 20:04:42 +00003844 cerr << "Invalid operand for inline asm constraint '"
Chris Lattner0c583402007-04-28 20:49:53 +00003845 << OpInfo.ConstraintCode << "'!\n";
Chris Lattner53069fb2006-10-31 19:41:18 +00003846 exit(1);
3847 }
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003848
3849 // Add information to the INLINEASM node to know about this input.
Chris Lattner48884cd2007-08-25 00:47:38 +00003850 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003851 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3852 TLI.getPointerTy()));
Chris Lattner48884cd2007-08-25 00:47:38 +00003853 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003854 break;
Chris Lattner2a600be2007-04-28 21:01:43 +00003855 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Chris Lattner09e4b7e2007-04-28 21:12:06 +00003856 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Chris Lattner44b2c502007-04-28 06:42:38 +00003857 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
3858 "Memory operands expect pointer values");
3859
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003860 // Add information to the INLINEASM node to know about this input.
3861 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
Chris Lattnerc90233b2007-05-15 01:33:58 +00003862 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
3863 TLI.getPointerTy()));
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003864 AsmNodeOperands.push_back(InOperandVal);
3865 break;
3866 }
3867
Chris Lattner2a600be2007-04-28 21:01:43 +00003868 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
3869 OpInfo.ConstraintType == TargetLowering::C_Register) &&
3870 "Unknown constraint type!");
Chris Lattner0c583402007-04-28 20:49:53 +00003871 assert(!OpInfo.isIndirect &&
Chris Lattner44b2c502007-04-28 06:42:38 +00003872 "Don't know how to handle indirect register inputs yet!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003873
3874 // Copy the input into the appropriate registers.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003875 assert(!OpInfo.AssignedRegs.Regs.empty() &&
3876 "Couldn't allocate input reg!");
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003877
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003878 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, Chain, &Flag);
Chris Lattner87bc3bd2006-02-24 01:11:24 +00003879
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003880 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG,
3881 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003882 break;
3883 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003884 case InlineAsm::isClobber: {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003885 // Add the clobbered value to the operand list, so that the register
3886 // allocator is aware that the physreg got clobbered.
Chris Lattnere7cf56a2007-04-30 21:11:17 +00003887 if (!OpInfo.AssignedRegs.Regs.empty())
3888 OpInfo.AssignedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG,
3889 AsmNodeOperands);
Chris Lattner6656dd12006-01-31 02:03:41 +00003890 break;
3891 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +00003892 }
Chris Lattner6656dd12006-01-31 02:03:41 +00003893 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003894
3895 // Finish up input operands.
3896 AsmNodeOperands[0] = Chain;
3897 if (Flag.Val) AsmNodeOperands.push_back(Flag);
3898
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00003899 Chain = DAG.getNode(ISD::INLINEASM,
3900 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003901 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003902 Flag = Chain.getValue(1);
3903
Chris Lattner6656dd12006-01-31 02:03:41 +00003904 // If this asm returns a register value, copy the result from that register
3905 // and set it as the value of the call.
Chris Lattner3a508c92007-04-12 06:00:20 +00003906 if (!RetValRegs.Regs.empty()) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003907 SDOperand Val = RetValRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner3a508c92007-04-12 06:00:20 +00003908
3909 // If the result of the inline asm is a vector, it may have the wrong
3910 // width/num elts. Make sure to convert it to the right type with
Dan Gohman7f321562007-06-25 16:23:39 +00003911 // bit_convert.
3912 if (MVT::isVector(Val.getValueType())) {
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003913 const VectorType *VTy = cast<VectorType>(CS.getType());
Dan Gohman7f321562007-06-25 16:23:39 +00003914 MVT::ValueType DesiredVT = TLI.getValueType(VTy);
Chris Lattner3a508c92007-04-12 06:00:20 +00003915
Dan Gohman7f321562007-06-25 16:23:39 +00003916 Val = DAG.getNode(ISD::BIT_CONVERT, DesiredVT, Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003917 }
3918
Duncan Sandsfd7b3262007-12-17 18:08:19 +00003919 setValue(CS.getInstruction(), Val);
Chris Lattner3a508c92007-04-12 06:00:20 +00003920 }
Chris Lattnerce7518c2006-01-26 22:24:51 +00003921
Chris Lattner6656dd12006-01-31 02:03:41 +00003922 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
3923
3924 // Process indirect outputs, first output all of the flagged copies out of
3925 // physregs.
3926 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner864635a2006-02-22 22:37:12 +00003927 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner6656dd12006-01-31 02:03:41 +00003928 Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohmanb6f5b002007-06-28 23:29:44 +00003929 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, &Flag);
Chris Lattner864635a2006-02-22 22:37:12 +00003930 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6656dd12006-01-31 02:03:41 +00003931 }
3932
3933 // Emit the non-flagged stores from the physregs.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003934 SmallVector<SDOperand, 8> OutChains;
Chris Lattner6656dd12006-01-31 02:03:41 +00003935 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Chris Lattner0c583402007-04-28 20:49:53 +00003936 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner6656dd12006-01-31 02:03:41 +00003937 getValue(StoresToEmit[i].second),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003938 StoresToEmit[i].second, 0));
Chris Lattner6656dd12006-01-31 02:03:41 +00003939 if (!OutChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003940 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
3941 &OutChains[0], OutChains.size());
Chris Lattnerce7518c2006-01-26 22:24:51 +00003942 DAG.setRoot(Chain);
3943}
3944
3945
Chris Lattner1c08c712005-01-07 07:47:53 +00003946void SelectionDAGLowering::visitMalloc(MallocInst &I) {
3947 SDOperand Src = getValue(I.getOperand(0));
3948
3949 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner68cd65e2005-01-22 23:04:37 +00003950
3951 if (IntPtr < Src.getValueType())
3952 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
3953 else if (IntPtr > Src.getValueType())
3954 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner1c08c712005-01-07 07:47:53 +00003955
3956 // Scale the source by the type size.
Duncan Sands514ab342007-11-01 20:53:16 +00003957 uint64_t ElementSize = TD->getABITypeSize(I.getType()->getElementType());
Chris Lattner1c08c712005-01-07 07:47:53 +00003958 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
Chris Lattner0bd48932008-01-17 07:00:52 +00003959 Src, DAG.getIntPtrConstant(ElementSize));
Chris Lattner1c08c712005-01-07 07:47:53 +00003960
Reid Spencer47857812006-12-31 05:55:36 +00003961 TargetLowering::ArgListTy Args;
3962 TargetLowering::ArgListEntry Entry;
3963 Entry.Node = Src;
3964 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003965 Args.push_back(Entry);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003966
3967 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00003968 TLI.LowerCallTo(getRoot(), I.getType(), false, false, false, CallingConv::C,
3969 true, DAG.getExternalSymbol("malloc", IntPtr), Args, DAG);
Chris Lattnercf5734d2005-01-08 19:26:18 +00003970 setValue(&I, Result.first); // Pointers always fit in registers
3971 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003972}
3973
3974void SelectionDAGLowering::visitFree(FreeInst &I) {
Reid Spencer47857812006-12-31 05:55:36 +00003975 TargetLowering::ArgListTy Args;
3976 TargetLowering::ArgListEntry Entry;
3977 Entry.Node = getValue(I.getOperand(0));
3978 Entry.Ty = TLI.getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00003979 Args.push_back(Entry);
Chris Lattner1c08c712005-01-07 07:47:53 +00003980 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnercf5734d2005-01-08 19:26:18 +00003981 std::pair<SDOperand,SDOperand> Result =
Duncan Sands00fee652008-02-14 17:28:50 +00003982 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, false, false,
3983 CallingConv::C, true,
Chris Lattnercf5734d2005-01-08 19:26:18 +00003984 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
3985 DAG.setRoot(Result.second);
Chris Lattner1c08c712005-01-07 07:47:53 +00003986}
3987
Evan Chengff9b3732008-01-30 18:18:23 +00003988// EmitInstrWithCustomInserter - This method should be implemented by targets
3989// that mark instructions with the 'usesCustomDAGSchedInserter' flag. These
Chris Lattner025c39b2005-08-26 20:54:47 +00003990// instructions are special in various ways, which require special support to
3991// insert. The specified MachineInstr is created but not inserted into any
3992// basic blocks, and the scheduler passes ownership of it to this method.
Evan Chengff9b3732008-01-30 18:18:23 +00003993MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Chris Lattner025c39b2005-08-26 20:54:47 +00003994 MachineBasicBlock *MBB) {
Bill Wendling832171c2006-12-07 20:04:42 +00003995 cerr << "If a target marks an instruction with "
3996 << "'usesCustomDAGSchedInserter', it must implement "
Evan Chengff9b3732008-01-30 18:18:23 +00003997 << "TargetLowering::EmitInstrWithCustomInserter!\n";
Chris Lattner025c39b2005-08-26 20:54:47 +00003998 abort();
3999 return 0;
4000}
4001
Chris Lattner39ae3622005-01-09 00:00:49 +00004002void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004003 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
4004 getValue(I.getOperand(1)),
4005 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner39ae3622005-01-09 00:00:49 +00004006}
4007
4008void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004009 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
4010 getValue(I.getOperand(0)),
4011 DAG.getSrcValue(I.getOperand(0)));
4012 setValue(&I, V);
4013 DAG.setRoot(V.getValue(1));
Chris Lattner1c08c712005-01-07 07:47:53 +00004014}
4015
4016void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004017 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
4018 getValue(I.getOperand(1)),
4019 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004020}
4021
4022void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemanacc398c2006-01-25 18:21:52 +00004023 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
4024 getValue(I.getOperand(1)),
4025 getValue(I.getOperand(2)),
4026 DAG.getSrcValue(I.getOperand(1)),
4027 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner1c08c712005-01-07 07:47:53 +00004028}
4029
Chris Lattnerfdfded52006-04-12 16:20:43 +00004030/// TargetLowering::LowerArguments - This is the default LowerArguments
4031/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004032/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
4033/// integrated into SDISel.
Chris Lattnerfdfded52006-04-12 16:20:43 +00004034std::vector<SDOperand>
4035TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
4036 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
4037 std::vector<SDOperand> Ops;
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004038 Ops.push_back(DAG.getRoot());
Chris Lattnerfdfded52006-04-12 16:20:43 +00004039 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
4040 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
4041
4042 // Add one result value for each formal argument.
4043 std::vector<MVT::ValueType> RetVals;
Anton Korobeynikov6aa279d2007-01-28 18:01:49 +00004044 unsigned j = 1;
Anton Korobeynikovac2b2cf2007-01-28 16:04:40 +00004045 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
4046 I != E; ++I, ++j) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004047 MVT::ValueType VT = getValueType(I->getType());
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004048 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004049 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004050 getTargetData()->getABITypeAlignment(I->getType());
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004051
Chris Lattnerddf53e42007-02-26 02:56:58 +00004052 // FIXME: Distinguish between a formal with no [sz]ext attribute from one
4053 // that is zero extended!
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004054 if (F.paramHasAttr(j, ParamAttr::ZExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004055 Flags &= ~(ISD::ParamFlags::SExt);
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004056 if (F.paramHasAttr(j, ParamAttr::SExt))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004057 Flags |= ISD::ParamFlags::SExt;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004058 if (F.paramHasAttr(j, ParamAttr::InReg))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004059 Flags |= ISD::ParamFlags::InReg;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004060 if (F.paramHasAttr(j, ParamAttr::StructRet))
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004061 Flags |= ISD::ParamFlags::StructReturn;
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004062 if (F.paramHasAttr(j, ParamAttr::ByVal)) {
Rafael Espindola1aa7efb2007-07-06 10:57:03 +00004063 Flags |= ISD::ParamFlags::ByVal;
Rafael Espindola594d37e2007-08-10 14:44:42 +00004064 const PointerType *Ty = cast<PointerType>(I->getType());
Duncan Sandsa41d7192008-01-13 21:19:59 +00004065 const Type *ElementTy = Ty->getElementType();
Evan Cheng3ae05432008-01-24 00:22:01 +00004066 unsigned FrameAlign = Log2_32(getByValTypeAlignment(ElementTy));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004067 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4068 Flags |= (FrameAlign << ISD::ParamFlags::ByValAlignOffs);
4069 Flags |= (FrameSize << ISD::ParamFlags::ByValSizeOffs);
Rafael Espindola594d37e2007-08-10 14:44:42 +00004070 }
Duncan Sandsafa3b6d2007-11-28 17:07:01 +00004071 if (F.paramHasAttr(j, ParamAttr::Nest))
Duncan Sands36397f52007-07-27 12:58:54 +00004072 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004073 Flags |= (OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs);
Duncan Sandsb988bac2008-02-11 20:58:28 +00004074
4075 MVT::ValueType RegisterVT = getRegisterType(VT);
4076 unsigned NumRegs = getNumRegisters(VT);
4077 for (unsigned i = 0; i != NumRegs; ++i) {
4078 RetVals.push_back(RegisterVT);
4079 // if it isn't first piece, alignment must be 1
4080 if (i > 0)
4081 Flags = (Flags & (~ISD::ParamFlags::OrigAlignment)) |
4082 (1 << ISD::ParamFlags::OrigAlignmentOffs);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00004083 Ops.push_back(DAG.getConstant(Flags, MVT::i32));
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004084 }
Chris Lattnerfdfded52006-04-12 16:20:43 +00004085 }
Evan Cheng3b0d2862006-04-25 23:03:35 +00004086
Chris Lattner8c0c10c2006-05-16 06:45:34 +00004087 RetVals.push_back(MVT::Other);
Chris Lattnerfdfded52006-04-12 16:20:43 +00004088
4089 // Create the node.
Chris Lattnerf9f37fc2006-08-14 23:53:35 +00004090 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004091 DAG.getVTList(&RetVals[0], RetVals.size()),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004092 &Ops[0], Ops.size()).Val;
Chris Lattner86ca3ca2008-02-13 07:39:09 +00004093
4094 // Prelower FORMAL_ARGUMENTS. This isn't required for functionality, but
4095 // allows exposing the loads that may be part of the argument access to the
4096 // first DAGCombiner pass.
4097 SDOperand TmpRes = LowerOperation(SDOperand(Result, 0), DAG);
4098
4099 // The number of results should match up, except that the lowered one may have
4100 // an extra flag result.
4101 assert((Result->getNumValues() == TmpRes.Val->getNumValues() ||
4102 (Result->getNumValues()+1 == TmpRes.Val->getNumValues() &&
4103 TmpRes.getValue(Result->getNumValues()).getValueType() == MVT::Flag))
4104 && "Lowering produced unexpected number of results!");
4105 Result = TmpRes.Val;
4106
Dan Gohman27a70be2007-07-02 16:18:06 +00004107 unsigned NumArgRegs = Result->getNumValues() - 1;
4108 DAG.setRoot(SDOperand(Result, NumArgRegs));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004109
4110 // Set up the return result vector.
4111 Ops.clear();
4112 unsigned i = 0;
Reid Spencer47857812006-12-31 05:55:36 +00004113 unsigned Idx = 1;
4114 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
4115 ++I, ++Idx) {
Chris Lattnerfdfded52006-04-12 16:20:43 +00004116 MVT::ValueType VT = getValueType(I->getType());
Duncan Sandsb988bac2008-02-11 20:58:28 +00004117 MVT::ValueType PartVT = getRegisterType(VT);
4118
4119 unsigned NumParts = getNumRegisters(VT);
4120 SmallVector<SDOperand, 4> Parts(NumParts);
4121 for (unsigned j = 0; j != NumParts; ++j)
4122 Parts[j] = SDOperand(Result, i++);
4123
4124 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4125 if (F.paramHasAttr(Idx, ParamAttr::SExt))
4126 AssertOp = ISD::AssertSext;
4127 else if (F.paramHasAttr(Idx, ParamAttr::ZExt))
4128 AssertOp = ISD::AssertZext;
4129
4130 Ops.push_back(getCopyFromParts(DAG, &Parts[0], NumParts, PartVT, VT,
4131 AssertOp, true));
Chris Lattnerfdfded52006-04-12 16:20:43 +00004132 }
Dan Gohman27a70be2007-07-02 16:18:06 +00004133 assert(i == NumArgRegs && "Argument register count mismatch!");
Chris Lattnerfdfded52006-04-12 16:20:43 +00004134 return Ops;
4135}
4136
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004137
4138/// TargetLowering::LowerCallTo - This is the default LowerCallTo
4139/// implementation, which just inserts an ISD::CALL node, which is later custom
4140/// lowered by the target to something concrete. FIXME: When all targets are
4141/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
4142std::pair<SDOperand, SDOperand>
Duncan Sands00fee652008-02-14 17:28:50 +00004143TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
4144 bool RetSExt, bool RetZExt, bool isVarArg,
4145 unsigned CallingConv, bool isTailCall,
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004146 SDOperand Callee,
4147 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattnerbe384162006-08-16 22:57:46 +00004148 SmallVector<SDOperand, 32> Ops;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004149 Ops.push_back(Chain); // Op#0 - Chain
4150 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
4151 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
4152 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
4153 Ops.push_back(Callee);
4154
4155 // Handle all of the outgoing arguments.
4156 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Reid Spencer47857812006-12-31 05:55:36 +00004157 MVT::ValueType VT = getValueType(Args[i].Ty);
4158 SDOperand Op = Args[i].Node;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004159 unsigned Flags = ISD::ParamFlags::NoFlagSet;
Lauro Ramos Venancio7aa47b62007-02-13 13:50:08 +00004160 unsigned OriginalAlignment =
Chris Lattnerd2b7cec2007-02-14 05:52:17 +00004161 getTargetData()->getABITypeAlignment(Args[i].Ty);
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004162
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004163 if (Args[i].isSExt)
4164 Flags |= ISD::ParamFlags::SExt;
4165 if (Args[i].isZExt)
4166 Flags |= ISD::ParamFlags::ZExt;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004167 if (Args[i].isInReg)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004168 Flags |= ISD::ParamFlags::InReg;
Anton Korobeynikov0db79d82007-03-06 06:10:33 +00004169 if (Args[i].isSRet)
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004170 Flags |= ISD::ParamFlags::StructReturn;
Rafael Espindola21485be2007-08-20 15:18:24 +00004171 if (Args[i].isByVal) {
4172 Flags |= ISD::ParamFlags::ByVal;
4173 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
Duncan Sandsa41d7192008-01-13 21:19:59 +00004174 const Type *ElementTy = Ty->getElementType();
Evan Cheng3ae05432008-01-24 00:22:01 +00004175 unsigned FrameAlign = Log2_32(getByValTypeAlignment(ElementTy));
Duncan Sandsa41d7192008-01-13 21:19:59 +00004176 unsigned FrameSize = getTargetData()->getABITypeSize(ElementTy);
4177 Flags |= (FrameAlign << ISD::ParamFlags::ByValAlignOffs);
4178 Flags |= (FrameSize << ISD::ParamFlags::ByValSizeOffs);
Rafael Espindola21485be2007-08-20 15:18:24 +00004179 }
Duncan Sands36397f52007-07-27 12:58:54 +00004180 if (Args[i].isNest)
4181 Flags |= ISD::ParamFlags::Nest;
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +00004182 Flags |= OriginalAlignment << ISD::ParamFlags::OrigAlignmentOffs;
Dan Gohman27a70be2007-07-02 16:18:06 +00004183
Duncan Sandsb988bac2008-02-11 20:58:28 +00004184 MVT::ValueType PartVT = getRegisterType(VT);
4185 unsigned NumParts = getNumRegisters(VT);
4186 SmallVector<SDOperand, 4> Parts(NumParts);
4187 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
4188
4189 if (Args[i].isSExt)
4190 ExtendKind = ISD::SIGN_EXTEND;
4191 else if (Args[i].isZExt)
4192 ExtendKind = ISD::ZERO_EXTEND;
4193
4194 getCopyToParts(DAG, Op, &Parts[0], NumParts, PartVT, ExtendKind);
4195
4196 for (unsigned i = 0; i != NumParts; ++i) {
4197 // if it isn't first piece, alignment must be 1
4198 unsigned MyFlags = Flags;
4199 if (i != 0)
4200 MyFlags = (MyFlags & (~ISD::ParamFlags::OrigAlignment)) |
4201 (1 << ISD::ParamFlags::OrigAlignmentOffs);
4202
4203 Ops.push_back(Parts[i]);
4204 Ops.push_back(DAG.getConstant(MyFlags, MVT::i32));
Dan Gohman27a70be2007-07-02 16:18:06 +00004205 }
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004206 }
4207
4208 // Figure out the result value types.
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004209 MVT::ValueType VT = getValueType(RetTy);
4210 MVT::ValueType RegisterVT = getRegisterType(VT);
4211 unsigned NumRegs = getNumRegisters(VT);
4212 SmallVector<MVT::ValueType, 4> RetTys(NumRegs);
4213 for (unsigned i = 0; i != NumRegs; ++i)
4214 RetTys[i] = RegisterVT;
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004215
4216 RetTys.push_back(MVT::Other); // Always has a chain.
4217
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004218 // Create the CALL node.
Chris Lattnerbe384162006-08-16 22:57:46 +00004219 SDOperand Res = DAG.getNode(ISD::CALL,
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004220 DAG.getVTList(&RetTys[0], NumRegs + 1),
Chris Lattnerbe384162006-08-16 22:57:46 +00004221 &Ops[0], Ops.size());
Chris Lattnerb15e4952007-08-02 18:08:16 +00004222 Chain = Res.getValue(NumRegs);
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004223
4224 // Gather up the call result into a single value.
4225 if (RetTy != Type::VoidTy) {
Duncan Sands00fee652008-02-14 17:28:50 +00004226 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4227
4228 if (RetSExt)
4229 AssertOp = ISD::AssertSext;
4230 else if (RetZExt)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004231 AssertOp = ISD::AssertZext;
Duncan Sands00fee652008-02-14 17:28:50 +00004232
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004233 SmallVector<SDOperand, 4> Results(NumRegs);
4234 for (unsigned i = 0; i != NumRegs; ++i)
4235 Results[i] = Res.getValue(i);
Duncan Sands00fee652008-02-14 17:28:50 +00004236 Res = getCopyFromParts(DAG, &Results[0], NumRegs, RegisterVT, VT,
4237 AssertOp, true);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004238 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004239
4240 return std::make_pair(Res, Chain);
Chris Lattnerf4ec8172006-05-16 22:53:20 +00004241}
4242
Chris Lattner50381b62005-05-14 05:50:48 +00004243SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner171453a2005-01-16 07:28:41 +00004244 assert(0 && "LowerOperation not implemented for this target!");
4245 abort();
Misha Brukmand3f03e42005-02-17 21:39:27 +00004246 return SDOperand();
Chris Lattner171453a2005-01-16 07:28:41 +00004247}
4248
Nate Begeman0aed7842006-01-28 03:14:31 +00004249SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
4250 SelectionDAG &DAG) {
4251 assert(0 && "CustomPromoteOperation not implemented for this target!");
4252 abort();
4253 return SDOperand();
4254}
4255
Evan Cheng74d0aa92006-02-15 21:59:04 +00004256/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng1db92f92006-02-14 08:22:34 +00004257/// operand.
4258static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Chenga47876d2006-02-15 22:12:35 +00004259 SelectionDAG &DAG) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004260 MVT::ValueType CurVT = VT;
4261 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
4262 uint64_t Val = C->getValue() & 255;
4263 unsigned Shift = 8;
4264 while (CurVT != MVT::i8) {
4265 Val = (Val << Shift) | Val;
4266 Shift <<= 1;
4267 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004268 }
4269 return DAG.getConstant(Val, VT);
4270 } else {
4271 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
4272 unsigned Shift = 8;
4273 while (CurVT != MVT::i8) {
4274 Value =
4275 DAG.getNode(ISD::OR, VT,
4276 DAG.getNode(ISD::SHL, VT, Value,
4277 DAG.getConstant(Shift, MVT::i8)), Value);
4278 Shift <<= 1;
4279 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004280 }
4281
4282 return Value;
4283 }
4284}
4285
Evan Cheng74d0aa92006-02-15 21:59:04 +00004286/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
4287/// used when a memcpy is turned into a memset when the source is a constant
4288/// string ptr.
4289static SDOperand getMemsetStringVal(MVT::ValueType VT,
4290 SelectionDAG &DAG, TargetLowering &TLI,
4291 std::string &Str, unsigned Offset) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004292 uint64_t Val = 0;
Dan Gohmanb55757e2007-05-18 17:52:13 +00004293 unsigned MSB = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004294 if (TLI.isLittleEndian())
4295 Offset = Offset + MSB - 1;
4296 for (unsigned i = 0; i != MSB; ++i) {
Evan Chenga5a57d62006-11-29 01:38:07 +00004297 Val = (Val << 8) | (unsigned char)Str[Offset];
Evan Cheng74d0aa92006-02-15 21:59:04 +00004298 Offset += TLI.isLittleEndian() ? -1 : 1;
4299 }
4300 return DAG.getConstant(Val, VT);
4301}
4302
Evan Cheng1db92f92006-02-14 08:22:34 +00004303/// getMemBasePlusOffset - Returns base and offset node for the
4304static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
4305 SelectionDAG &DAG, TargetLowering &TLI) {
4306 MVT::ValueType VT = Base.getValueType();
4307 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
4308}
4309
Evan Chengc4f8eee2006-02-14 20:12:38 +00004310/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Cheng80e89d72006-02-14 09:11:59 +00004311/// to replace the memset / memcpy is below the threshold. It also returns the
4312/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengc4f8eee2006-02-14 20:12:38 +00004313static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
4314 unsigned Limit, uint64_t Size,
4315 unsigned Align, TargetLowering &TLI) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004316 MVT::ValueType VT;
4317
4318 if (TLI.allowsUnalignedMemoryAccesses()) {
4319 VT = MVT::i64;
4320 } else {
4321 switch (Align & 7) {
4322 case 0:
4323 VT = MVT::i64;
4324 break;
4325 case 4:
4326 VT = MVT::i32;
4327 break;
4328 case 2:
4329 VT = MVT::i16;
4330 break;
4331 default:
4332 VT = MVT::i8;
4333 break;
4334 }
4335 }
4336
Evan Cheng80e89d72006-02-14 09:11:59 +00004337 MVT::ValueType LVT = MVT::i64;
4338 while (!TLI.isTypeLegal(LVT))
4339 LVT = (MVT::ValueType)((unsigned)LVT - 1);
4340 assert(MVT::isInteger(LVT));
Evan Cheng1db92f92006-02-14 08:22:34 +00004341
Evan Cheng80e89d72006-02-14 09:11:59 +00004342 if (VT > LVT)
4343 VT = LVT;
4344
Evan Chengdea72452006-02-14 23:05:54 +00004345 unsigned NumMemOps = 0;
Evan Cheng1db92f92006-02-14 08:22:34 +00004346 while (Size != 0) {
Dan Gohmanb55757e2007-05-18 17:52:13 +00004347 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng1db92f92006-02-14 08:22:34 +00004348 while (VTSize > Size) {
4349 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng1db92f92006-02-14 08:22:34 +00004350 VTSize >>= 1;
4351 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004352 assert(MVT::isInteger(VT));
4353
4354 if (++NumMemOps > Limit)
4355 return false;
Evan Cheng1db92f92006-02-14 08:22:34 +00004356 MemOps.push_back(VT);
4357 Size -= VTSize;
4358 }
Evan Cheng80e89d72006-02-14 09:11:59 +00004359
4360 return true;
Evan Cheng1db92f92006-02-14 08:22:34 +00004361}
4362
Chris Lattner7041ee32005-01-11 05:56:49 +00004363void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng1db92f92006-02-14 08:22:34 +00004364 SDOperand Op1 = getValue(I.getOperand(1));
4365 SDOperand Op2 = getValue(I.getOperand(2));
4366 SDOperand Op3 = getValue(I.getOperand(3));
4367 SDOperand Op4 = getValue(I.getOperand(4));
4368 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
4369 if (Align == 0) Align = 1;
4370
Dan Gohman5f43f922007-08-27 16:26:13 +00004371 // If the source and destination are known to not be aliases, we can
4372 // lower memmove as memcpy.
4373 if (Op == ISD::MEMMOVE) {
Anton Korobeynikov8806c7b2007-09-07 11:39:35 +00004374 uint64_t Size = -1ULL;
Dan Gohman5f43f922007-08-27 16:26:13 +00004375 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
4376 Size = C->getValue();
4377 if (AA.alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
4378 AliasAnalysis::NoAlias)
4379 Op = ISD::MEMCPY;
4380 }
4381
Evan Cheng1db92f92006-02-14 08:22:34 +00004382 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
4383 std::vector<MVT::ValueType> MemOps;
Evan Cheng1db92f92006-02-14 08:22:34 +00004384
4385 // Expand memset / memcpy to a series of load / store ops
4386 // if the size operand falls below a certain threshold.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004387 SmallVector<SDOperand, 8> OutChains;
Evan Cheng1db92f92006-02-14 08:22:34 +00004388 switch (Op) {
Evan Chengac940ab2006-02-14 19:45:56 +00004389 default: break; // Do nothing for now.
Evan Cheng1db92f92006-02-14 08:22:34 +00004390 case ISD::MEMSET: {
Evan Chengc4f8eee2006-02-14 20:12:38 +00004391 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
4392 Size->getValue(), Align, TLI)) {
Evan Cheng80e89d72006-02-14 09:11:59 +00004393 unsigned NumMemOps = MemOps.size();
Evan Cheng1db92f92006-02-14 08:22:34 +00004394 unsigned Offset = 0;
4395 for (unsigned i = 0; i < NumMemOps; i++) {
4396 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004397 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Chenga47876d2006-02-15 22:12:35 +00004398 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Cheng786225a2006-10-05 23:01:46 +00004399 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner864635a2006-02-22 22:37:12 +00004400 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004401 I.getOperand(1), Offset);
Evan Chengc080d6f2006-02-15 01:54:51 +00004402 OutChains.push_back(Store);
Evan Cheng1db92f92006-02-14 08:22:34 +00004403 Offset += VTSize;
4404 }
Evan Cheng1db92f92006-02-14 08:22:34 +00004405 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004406 break;
Evan Cheng1db92f92006-02-14 08:22:34 +00004407 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004408 case ISD::MEMCPY: {
4409 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
4410 Size->getValue(), Align, TLI)) {
4411 unsigned NumMemOps = MemOps.size();
Evan Chengcffbb512006-02-16 23:11:42 +00004412 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004413 GlobalAddressSDNode *G = NULL;
4414 std::string Str;
Evan Chengcffbb512006-02-16 23:11:42 +00004415 bool CopyFromStr = false;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004416
4417 if (Op2.getOpcode() == ISD::GlobalAddress)
4418 G = cast<GlobalAddressSDNode>(Op2);
4419 else if (Op2.getOpcode() == ISD::ADD &&
4420 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
4421 Op2.getOperand(1).getOpcode() == ISD::Constant) {
4422 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengcffbb512006-02-16 23:11:42 +00004423 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng74d0aa92006-02-15 21:59:04 +00004424 }
4425 if (G) {
4426 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengf3e486e2006-11-29 01:58:12 +00004427 if (GV && GV->isConstant()) {
Evan Cheng09371032006-03-10 23:52:03 +00004428 Str = GV->getStringValue(false);
Evan Chengcffbb512006-02-16 23:11:42 +00004429 if (!Str.empty()) {
4430 CopyFromStr = true;
4431 SrcOff += SrcDelta;
4432 }
4433 }
Evan Cheng74d0aa92006-02-15 21:59:04 +00004434 }
4435
Evan Chengc080d6f2006-02-15 01:54:51 +00004436 for (unsigned i = 0; i < NumMemOps; i++) {
4437 MVT::ValueType VT = MemOps[i];
Dan Gohmanb55757e2007-05-18 17:52:13 +00004438 unsigned VTSize = MVT::getSizeInBits(VT) / 8;
Evan Cheng74d0aa92006-02-15 21:59:04 +00004439 SDOperand Value, Chain, Store;
4440
Evan Chengcffbb512006-02-16 23:11:42 +00004441 if (CopyFromStr) {
Evan Cheng74d0aa92006-02-15 21:59:04 +00004442 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
4443 Chain = getRoot();
4444 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004445 DAG.getStore(Chain, Value,
4446 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004447 I.getOperand(1), DstOff);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004448 } else {
4449 Value = DAG.getLoad(VT, getRoot(),
Bill Wendling984e9862007-10-26 20:24:42 +00004450 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
4451 I.getOperand(2), SrcOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004452 Chain = Value.getValue(1);
4453 Store =
Evan Cheng786225a2006-10-05 23:01:46 +00004454 DAG.getStore(Chain, Value,
4455 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Bill Wendling984e9862007-10-26 20:24:42 +00004456 I.getOperand(1), DstOff, false, Align);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004457 }
Evan Chengc080d6f2006-02-15 01:54:51 +00004458 OutChains.push_back(Store);
Evan Cheng74d0aa92006-02-15 21:59:04 +00004459 SrcOff += VTSize;
4460 DstOff += VTSize;
Evan Chengc080d6f2006-02-15 01:54:51 +00004461 }
4462 }
4463 break;
4464 }
4465 }
4466
4467 if (!OutChains.empty()) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004468 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4469 &OutChains[0], OutChains.size()));
Evan Chengc080d6f2006-02-15 01:54:51 +00004470 return;
Evan Cheng1db92f92006-02-14 08:22:34 +00004471 }
4472 }
4473
Rafael Espindola5c0d6ed2007-10-19 10:41:11 +00004474 SDOperand AlwaysInline = DAG.getConstant(0, MVT::i1);
4475 SDOperand Node;
4476 switch(Op) {
4477 default:
4478 assert(0 && "Unknown Op");
4479 case ISD::MEMCPY:
4480 Node = DAG.getMemcpy(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4481 break;
4482 case ISD::MEMMOVE:
4483 Node = DAG.getMemmove(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4484 break;
4485 case ISD::MEMSET:
4486 Node = DAG.getMemset(getRoot(), Op1, Op2, Op3, Op4, AlwaysInline);
4487 break;
4488 }
4489 DAG.setRoot(Node);
Chris Lattner1c08c712005-01-07 07:47:53 +00004490}
4491
Chris Lattner7041ee32005-01-11 05:56:49 +00004492//===----------------------------------------------------------------------===//
4493// SelectionDAGISel code
4494//===----------------------------------------------------------------------===//
Chris Lattner1c08c712005-01-07 07:47:53 +00004495
4496unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
Chris Lattner84bc5422007-12-31 04:13:23 +00004497 return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
Chris Lattner1c08c712005-01-07 07:47:53 +00004498}
4499
Chris Lattner495a0b52005-08-17 06:37:43 +00004500void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004501 AU.addRequired<AliasAnalysis>();
Gordon Henriksence224772008-01-07 01:30:38 +00004502 AU.addRequired<CollectorModuleMetadata>();
Chris Lattnerc8d288f2007-03-31 04:18:03 +00004503 AU.setPreservesAll();
Chris Lattner495a0b52005-08-17 06:37:43 +00004504}
Chris Lattner1c08c712005-01-07 07:47:53 +00004505
Chris Lattnerc88d8e92005-12-05 07:10:48 +00004506
Chris Lattnerbad7f482006-10-28 19:22:10 +00004507
Chris Lattner1c08c712005-01-07 07:47:53 +00004508bool SelectionDAGISel::runOnFunction(Function &Fn) {
Dan Gohman5f43f922007-08-27 16:26:13 +00004509 // Get alias analysis for load/store combining.
4510 AA = &getAnalysis<AliasAnalysis>();
4511
Chris Lattner1c08c712005-01-07 07:47:53 +00004512 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
Gordon Henriksence224772008-01-07 01:30:38 +00004513 if (MF.getFunction()->hasCollector())
4514 GCI = &getAnalysis<CollectorModuleMetadata>().get(*MF.getFunction());
4515 else
4516 GCI = 0;
Chris Lattner84bc5422007-12-31 04:13:23 +00004517 RegInfo = &MF.getRegInfo();
Bill Wendling832171c2006-12-07 20:04:42 +00004518 DOUT << "\n\n\n=== " << Fn.getName() << "\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004519
4520 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
4521
Duncan Sandsea632432007-06-13 16:53:21 +00004522 if (ExceptionHandling)
4523 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
4524 if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
4525 // Mark landing pad.
4526 FuncInfo.MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004527
4528 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
Chris Lattner1c08c712005-01-07 07:47:53 +00004529 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukmanedf128a2005-04-21 22:36:52 +00004530
Evan Chengad2070c2007-02-10 02:43:39 +00004531 // Add function live-ins to entry block live-in set.
4532 BasicBlock *EntryBB = &Fn.getEntryBlock();
4533 BB = FuncInfo.MBBMap[EntryBB];
Chris Lattner84bc5422007-12-31 04:13:23 +00004534 if (!RegInfo->livein_empty())
4535 for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
4536 E = RegInfo->livein_end(); I != E; ++I)
Evan Chengad2070c2007-02-10 02:43:39 +00004537 BB->addLiveIn(I->first);
4538
Duncan Sandsf4070822007-06-15 19:04:19 +00004539#ifndef NDEBUG
4540 assert(FuncInfo.CatchInfoFound.size() == FuncInfo.CatchInfoLost.size() &&
4541 "Not all catch info was assigned to a landing pad!");
4542#endif
4543
Chris Lattner1c08c712005-01-07 07:47:53 +00004544 return true;
4545}
4546
Chris Lattner571e4342006-10-27 21:36:01 +00004547SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
4548 unsigned Reg) {
4549 SDOperand Op = getValue(V);
Chris Lattner18c2f132005-01-13 20:50:02 +00004550 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004551 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattner18c2f132005-01-13 20:50:02 +00004552 "Copy from a reg to the same reg!");
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004553
Chris Lattnerd5d0f9b2005-08-16 21:55:35 +00004554 MVT::ValueType SrcVT = Op.getValueType();
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004555 MVT::ValueType RegisterVT = TLI.getRegisterType(SrcVT);
4556 unsigned NumRegs = TLI.getNumRegisters(SrcVT);
4557 SmallVector<SDOperand, 8> Regs(NumRegs);
4558 SmallVector<SDOperand, 8> Chains(NumRegs);
4559
4560 // Copy the value by legal parts into sequential virtual registers.
Dan Gohman532dc2e2007-07-09 20:59:04 +00004561 getCopyToParts(DAG, Op, &Regs[0], NumRegs, RegisterVT);
Dan Gohman27a70be2007-07-02 16:18:06 +00004562 for (unsigned i = 0; i != NumRegs; ++i)
Dan Gohmanb6f5b002007-06-28 23:29:44 +00004563 Chains[i] = DAG.getCopyToReg(getRoot(), Reg + i, Regs[i]);
4564 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Chains[0], NumRegs);
Chris Lattner1c08c712005-01-07 07:47:53 +00004565}
4566
Chris Lattner068a81e2005-01-17 17:15:02 +00004567void SelectionDAGISel::
Evan Cheng15699fc2007-02-10 01:08:18 +00004568LowerArguments(BasicBlock *LLVMBB, SelectionDAGLowering &SDL,
Chris Lattner068a81e2005-01-17 17:15:02 +00004569 std::vector<SDOperand> &UnorderedChains) {
4570 // If this is the entry block, emit arguments.
Evan Cheng15699fc2007-02-10 01:08:18 +00004571 Function &F = *LLVMBB->getParent();
Chris Lattner0afa8e32005-01-17 17:55:19 +00004572 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattnerbf209482005-10-30 19:42:35 +00004573 SDOperand OldRoot = SDL.DAG.getRoot();
4574 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner068a81e2005-01-17 17:15:02 +00004575
Chris Lattnerbf209482005-10-30 19:42:35 +00004576 unsigned a = 0;
4577 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
4578 AI != E; ++AI, ++a)
4579 if (!AI->use_empty()) {
4580 SDL.setValue(AI, Args[a]);
Evan Chengf7179bb2006-04-27 08:29:42 +00004581
Chris Lattnerbf209482005-10-30 19:42:35 +00004582 // If this argument is live outside of the entry block, insert a copy from
4583 // whereever we got it to the vreg that other BB's will reference it as.
Chris Lattner251db182007-02-25 18:40:32 +00004584 DenseMap<const Value*, unsigned>::iterator VMI=FuncInfo.ValueMap.find(AI);
4585 if (VMI != FuncInfo.ValueMap.end()) {
4586 SDOperand Copy = SDL.CopyValueToVirtualRegister(AI, VMI->second);
Chris Lattnerbf209482005-10-30 19:42:35 +00004587 UnorderedChains.push_back(Copy);
4588 }
Chris Lattner0afa8e32005-01-17 17:55:19 +00004589 }
Chris Lattnerbf209482005-10-30 19:42:35 +00004590
Chris Lattnerbf209482005-10-30 19:42:35 +00004591 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner96645412006-05-16 06:10:58 +00004592 // FIXME: this should insert code into the DAG!
Chris Lattnerbf209482005-10-30 19:42:35 +00004593 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner068a81e2005-01-17 17:15:02 +00004594}
4595
Duncan Sandsf4070822007-06-15 19:04:19 +00004596static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB,
4597 MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004598 for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004599 if (isSelector(I)) {
Duncan Sandsf4070822007-06-15 19:04:19 +00004600 // Apply the catch info to DestBB.
4601 addCatchInfo(cast<CallInst>(*I), MMI, FLI.MBBMap[DestBB]);
4602#ifndef NDEBUG
Duncan Sands560a7372007-11-15 09:54:37 +00004603 if (!FLI.MBBMap[SrcBB]->isLandingPad())
4604 FLI.CatchInfoFound.insert(I);
Duncan Sandsf4070822007-06-15 19:04:19 +00004605#endif
4606 }
4607}
4608
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004609/// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004610/// DAG and fixes their tailcall attribute operand.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004611static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG,
4612 TargetLowering& TLI) {
4613 SDNode * Ret = NULL;
4614 SDOperand Terminator = DAG.getRoot();
4615
4616 // Find RET node.
4617 if (Terminator.getOpcode() == ISD::RET) {
4618 Ret = Terminator.Val;
4619 }
4620
4621 // Fix tail call attribute of CALL nodes.
4622 for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(),
4623 BI = prior(DAG.allnodes_end()); BI != BE; --BI) {
4624 if (BI->getOpcode() == ISD::CALL) {
4625 SDOperand OpRet(Ret, 0);
4626 SDOperand OpCall(static_cast<SDNode*>(BI), 0);
4627 bool isMarkedTailCall =
4628 cast<ConstantSDNode>(OpCall.getOperand(3))->getValue() != 0;
4629 // If CALL node has tail call attribute set to true and the call is not
4630 // eligible (no RET or the target rejects) the attribute is fixed to
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00004631 // false. The TargetLowering::IsEligibleForTailCallOptimization function
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004632 // must correctly identify tail call optimizable calls.
4633 if (isMarkedTailCall &&
4634 (Ret==NULL ||
4635 !TLI.IsEligibleForTailCallOptimization(OpCall, OpRet, DAG))) {
4636 SmallVector<SDOperand, 32> Ops;
4637 unsigned idx=0;
4638 for(SDNode::op_iterator I =OpCall.Val->op_begin(),
4639 E=OpCall.Val->op_end(); I!=E; I++, idx++) {
4640 if (idx!=3)
4641 Ops.push_back(*I);
4642 else
4643 Ops.push_back(DAG.getConstant(false, TLI.getPointerTy()));
4644 }
4645 DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size());
4646 }
4647 }
4648 }
4649}
4650
Chris Lattner1c08c712005-01-07 07:47:53 +00004651void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
4652 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemanf15485a2006-03-27 01:32:24 +00004653 FunctionLoweringInfo &FuncInfo) {
Gordon Henriksence224772008-01-07 01:30:38 +00004654 SelectionDAGLowering SDL(DAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerddb870b2005-01-13 17:59:43 +00004655
4656 std::vector<SDOperand> UnorderedChains;
Misha Brukmanedf128a2005-04-21 22:36:52 +00004657
Chris Lattnerbf209482005-10-30 19:42:35 +00004658 // Lower any arguments needed in this block if this is the entry block.
Dan Gohmanecb7a772007-03-22 16:38:57 +00004659 if (LLVMBB == &LLVMBB->getParent()->getEntryBlock())
Chris Lattnerbf209482005-10-30 19:42:35 +00004660 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner1c08c712005-01-07 07:47:53 +00004661
4662 BB = FuncInfo.MBBMap[LLVMBB];
4663 SDL.setCurrentBasicBlock(BB);
4664
Duncan Sandsf4070822007-06-15 19:04:19 +00004665 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Duncan Sands9fac0b52007-06-06 10:05:18 +00004666
Duncan Sandsf4070822007-06-15 19:04:19 +00004667 if (ExceptionHandling && MMI && BB->isLandingPad()) {
4668 // Add a label to mark the beginning of the landing pad. Deletion of the
4669 // landing pad can thus be detected via the MachineModuleInfo.
4670 unsigned LabelID = MMI->addLandingPad(BB);
4671 DAG.setRoot(DAG.getNode(ISD::LABEL, MVT::Other, DAG.getEntryNode(),
Evan Chengbb81d972008-01-31 09:59:15 +00004672 DAG.getConstant(LabelID, MVT::i32),
4673 DAG.getConstant(1, MVT::i32)));
Duncan Sandsf4070822007-06-15 19:04:19 +00004674
Evan Chenge47c3332007-06-27 18:45:32 +00004675 // Mark exception register as live in.
4676 unsigned Reg = TLI.getExceptionAddressRegister();
4677 if (Reg) BB->addLiveIn(Reg);
4678
4679 // Mark exception selector register as live in.
4680 Reg = TLI.getExceptionSelectorRegister();
4681 if (Reg) BB->addLiveIn(Reg);
4682
Duncan Sandsf4070822007-06-15 19:04:19 +00004683 // FIXME: Hack around an exception handling flaw (PR1508): the personality
4684 // function and list of typeids logically belong to the invoke (or, if you
4685 // like, the basic block containing the invoke), and need to be associated
4686 // with it in the dwarf exception handling tables. Currently however the
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004687 // information is provided by an intrinsic (eh.selector) that can be moved
4688 // to unexpected places by the optimizers: if the unwind edge is critical,
4689 // then breaking it can result in the intrinsics being in the successor of
4690 // the landing pad, not the landing pad itself. This results in exceptions
4691 // not being caught because no typeids are associated with the invoke.
4692 // This may not be the only way things can go wrong, but it is the only way
4693 // we try to work around for the moment.
Duncan Sandsf4070822007-06-15 19:04:19 +00004694 BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
4695
4696 if (Br && Br->isUnconditional()) { // Critical edge?
4697 BasicBlock::iterator I, E;
4698 for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
Duncan Sandscf26d7c2007-07-04 20:52:51 +00004699 if (isSelector(I))
Duncan Sandsf4070822007-06-15 19:04:19 +00004700 break;
4701
4702 if (I == E)
4703 // No catch info found - try to extract some from the successor.
4704 copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, FuncInfo);
Duncan Sands9fac0b52007-06-06 10:05:18 +00004705 }
4706 }
4707
Chris Lattner1c08c712005-01-07 07:47:53 +00004708 // Lower all of the non-terminator instructions.
4709 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
4710 I != E; ++I)
4711 SDL.visit(*I);
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004712
Chris Lattner1c08c712005-01-07 07:47:53 +00004713 // Ensure that all instructions which are used outside of their defining
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004714 // blocks are available as virtual registers. Invoke is handled elsewhere.
Chris Lattner1c08c712005-01-07 07:47:53 +00004715 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004716 if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) {
Chris Lattner9f24ad72007-02-04 01:35:11 +00004717 DenseMap<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner1c08c712005-01-07 07:47:53 +00004718 if (VMI != FuncInfo.ValueMap.end())
Chris Lattnerddb870b2005-01-13 17:59:43 +00004719 UnorderedChains.push_back(
Chris Lattner571e4342006-10-27 21:36:01 +00004720 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner1c08c712005-01-07 07:47:53 +00004721 }
4722
4723 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
4724 // ensure constants are generated when needed. Remember the virtual registers
4725 // that need to be added to the Machine PHI nodes as input. We cannot just
4726 // directly add them, because expansion might result in multiple MBB's for one
4727 // BB. As such, the start of the BB might correspond to a different MBB than
4728 // the end.
Misha Brukmanedf128a2005-04-21 22:36:52 +00004729 //
Chris Lattner8c494ab2006-10-27 23:50:33 +00004730 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner1c08c712005-01-07 07:47:53 +00004731
4732 // Emit constants only once even if used by multiple PHI nodes.
4733 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004734
Chris Lattner8c494ab2006-10-27 23:50:33 +00004735 // Vector bool would be better, but vector<bool> is really slow.
4736 std::vector<unsigned char> SuccsHandled;
4737 if (TI->getNumSuccessors())
4738 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
4739
Dan Gohman532dc2e2007-07-09 20:59:04 +00004740 // Check successor nodes' PHI nodes that expect a constant to be available
4741 // from this block.
Chris Lattner1c08c712005-01-07 07:47:53 +00004742 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
4743 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004744 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner8c494ab2006-10-27 23:50:33 +00004745 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattnerd5e93c02006-09-07 01:59:34 +00004746
Chris Lattner8c494ab2006-10-27 23:50:33 +00004747 // If this terminator has multiple identical successors (common for
4748 // switches), only handle each succ once.
4749 unsigned SuccMBBNo = SuccMBB->getNumber();
4750 if (SuccsHandled[SuccMBBNo]) continue;
4751 SuccsHandled[SuccMBBNo] = true;
4752
4753 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner1c08c712005-01-07 07:47:53 +00004754 PHINode *PN;
4755
4756 // At this point we know that there is a 1-1 correspondence between LLVM PHI
4757 // nodes and Machine PHI nodes, but the incoming operands have not been
4758 // emitted yet.
4759 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8c494ab2006-10-27 23:50:33 +00004760 (PN = dyn_cast<PHINode>(I)); ++I) {
4761 // Ignore dead phi's.
4762 if (PN->use_empty()) continue;
4763
4764 unsigned Reg;
4765 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Chris Lattner3f7927c2006-11-29 01:12:32 +00004766
Chris Lattner8c494ab2006-10-27 23:50:33 +00004767 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
4768 unsigned &RegOut = ConstantsOut[C];
4769 if (RegOut == 0) {
4770 RegOut = FuncInfo.CreateRegForValue(C);
4771 UnorderedChains.push_back(
4772 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner1c08c712005-01-07 07:47:53 +00004773 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004774 Reg = RegOut;
4775 } else {
4776 Reg = FuncInfo.ValueMap[PHIOp];
4777 if (Reg == 0) {
4778 assert(isa<AllocaInst>(PHIOp) &&
4779 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
4780 "Didn't codegen value into a register!??");
4781 Reg = FuncInfo.CreateRegForValue(PHIOp);
4782 UnorderedChains.push_back(
4783 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattner7e021512006-03-31 02:12:18 +00004784 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004785 }
Chris Lattner8c494ab2006-10-27 23:50:33 +00004786
4787 // Remember that this register needs to added to the machine PHI node as
4788 // the input for this MBB.
4789 MVT::ValueType VT = TLI.getValueType(PN->getType());
Dan Gohman7f321562007-06-25 16:23:39 +00004790 unsigned NumRegisters = TLI.getNumRegisters(VT);
Dan Gohmanb9f10192007-06-21 14:42:22 +00004791 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Chris Lattner8c494ab2006-10-27 23:50:33 +00004792 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
4793 }
Chris Lattner1c08c712005-01-07 07:47:53 +00004794 }
4795 ConstantsOut.clear();
4796
Chris Lattnerddb870b2005-01-13 17:59:43 +00004797 // Turn all of the unordered chains into one factored node.
Chris Lattner5a6c6d92005-01-13 19:53:14 +00004798 if (!UnorderedChains.empty()) {
Chris Lattner7436b572005-11-09 05:03:03 +00004799 SDOperand Root = SDL.getRoot();
4800 if (Root.getOpcode() != ISD::EntryToken) {
4801 unsigned i = 0, e = UnorderedChains.size();
4802 for (; i != e; ++i) {
4803 assert(UnorderedChains[i].Val->getNumOperands() > 1);
4804 if (UnorderedChains[i].Val->getOperand(0) == Root)
4805 break; // Don't add the root if we already indirectly depend on it.
4806 }
4807
4808 if (i == e)
4809 UnorderedChains.push_back(Root);
4810 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004811 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
4812 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattnerddb870b2005-01-13 17:59:43 +00004813 }
4814
Chris Lattner1c08c712005-01-07 07:47:53 +00004815 // Lower the terminator after the copies are emitted.
Duncan Sandsf19f6bb2007-06-13 05:51:31 +00004816 SDL.visit(*LLVMBB->getTerminator());
Chris Lattnera651cf62005-01-17 19:43:36 +00004817
Nate Begemanf15485a2006-03-27 01:32:24 +00004818 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman37efe672006-04-22 18:53:45 +00004819 // lowering, as well as any jump table information.
Nate Begemanf15485a2006-03-27 01:32:24 +00004820 SwitchCases.clear();
4821 SwitchCases = SDL.SwitchCases;
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004822 JTCases.clear();
4823 JTCases = SDL.JTCases;
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004824 BitTestCases.clear();
4825 BitTestCases = SDL.BitTestCases;
4826
Chris Lattnera651cf62005-01-17 19:43:36 +00004827 // Make sure the root of the DAG is up-to-date.
4828 DAG.setRoot(SDL.getRoot());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00004829
4830 // Check whether calls in this block are real tail calls. Fix up CALL nodes
4831 // with correct tailcall attribute so that the target can rely on the tailcall
4832 // attribute indicating whether the call is really eligible for tail call
4833 // optimization.
4834 CheckDAGForTailCallsAndFixThem(DAG, TLI);
Chris Lattner1c08c712005-01-07 07:47:53 +00004835}
4836
Nate Begemanf15485a2006-03-27 01:32:24 +00004837void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Dan Gohman417e11b2007-10-08 15:12:17 +00004838 DOUT << "Lowered selection DAG:\n";
4839 DEBUG(DAG.dump());
4840
Chris Lattneraf21d552005-10-10 16:47:10 +00004841 // Run the DAG combiner in pre-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004842 DAG.Combine(false, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004843
Dan Gohman417e11b2007-10-08 15:12:17 +00004844 DOUT << "Optimized lowered selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004845 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004846
Chris Lattner1c08c712005-01-07 07:47:53 +00004847 // Second step, hack on the DAG until it only uses operations and types that
4848 // the target supports.
Chris Lattner01d029b2007-10-15 06:10:22 +00004849#if 0 // Enable this some day.
4850 DAG.LegalizeTypes();
4851 // Someday even later, enable a dag combine pass here.
4852#endif
Chris Lattnerac9dc082005-01-23 04:36:26 +00004853 DAG.Legalize();
Nate Begemanf15485a2006-03-27 01:32:24 +00004854
Bill Wendling832171c2006-12-07 20:04:42 +00004855 DOUT << "Legalized selection DAG:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004856 DEBUG(DAG.dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004857
Chris Lattneraf21d552005-10-10 16:47:10 +00004858 // Run the DAG combiner in post-legalize mode.
Dan Gohman5f43f922007-08-27 16:26:13 +00004859 DAG.Combine(true, *AA);
Nate Begeman2300f552005-09-07 00:15:36 +00004860
Dan Gohman417e11b2007-10-08 15:12:17 +00004861 DOUT << "Optimized legalized selection DAG:\n";
4862 DEBUG(DAG.dump());
4863
Evan Chenga9c20912006-01-21 02:32:06 +00004864 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng552c4a82006-04-28 02:09:19 +00004865
Chris Lattnera33ef482005-03-30 01:10:47 +00004866 // Third, instruction select all of the operations to machine code, adding the
4867 // code to the MachineBasicBlock.
Chris Lattner1c08c712005-01-07 07:47:53 +00004868 InstructionSelectBasicBlock(DAG);
Nate Begemanf15485a2006-03-27 01:32:24 +00004869
Bill Wendling832171c2006-12-07 20:04:42 +00004870 DOUT << "Selected machine code:\n";
Chris Lattner1c08c712005-01-07 07:47:53 +00004871 DEBUG(BB->dump());
Nate Begemanf15485a2006-03-27 01:32:24 +00004872}
Chris Lattner1c08c712005-01-07 07:47:53 +00004873
Nate Begemanf15485a2006-03-27 01:32:24 +00004874void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
4875 FunctionLoweringInfo &FuncInfo) {
4876 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
4877 {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00004878 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00004879 CurDAG = &DAG;
4880
4881 // First step, lower LLVM code to some DAG. This DAG may use operations and
4882 // types that are not supported by the target.
4883 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
4884
4885 // Second step, emit the lowered DAG as machine code.
4886 CodeGenAndEmitDAG(DAG);
4887 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004888
4889 DOUT << "Total amount of phi nodes to update: "
4890 << PHINodesToUpdate.size() << "\n";
4891 DEBUG(for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i)
4892 DOUT << "Node " << i << " : (" << PHINodesToUpdate[i].first
4893 << ", " << PHINodesToUpdate[i].second << ")\n";);
Nate Begemanf15485a2006-03-27 01:32:24 +00004894
Chris Lattnera33ef482005-03-30 01:10:47 +00004895 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner1c08c712005-01-07 07:47:53 +00004896 // PHI nodes in successors.
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004897 if (SwitchCases.empty() && JTCases.empty() && BitTestCases.empty()) {
Nate Begemanf15485a2006-03-27 01:32:24 +00004898 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
4899 MachineInstr *PHI = PHINodesToUpdate[i].first;
4900 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4901 "This is not a machine PHI node that we are updating!");
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004902 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
4903 false));
4904 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begemanf15485a2006-03-27 01:32:24 +00004905 }
4906 return;
Chris Lattner1c08c712005-01-07 07:47:53 +00004907 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004908
4909 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i) {
4910 // Lower header first, if it wasn't already lowered
4911 if (!BitTestCases[i].Emitted) {
4912 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4913 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004914 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004915 // Set the current basic block to the mbb we wish to insert the code into
4916 BB = BitTestCases[i].Parent;
4917 HSDL.setCurrentBasicBlock(BB);
4918 // Emit the code
4919 HSDL.visitBitTestHeader(BitTestCases[i]);
4920 HSDAG.setRoot(HSDL.getRoot());
4921 CodeGenAndEmitDAG(HSDAG);
4922 }
4923
4924 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4925 SelectionDAG BSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4926 CurDAG = &BSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004927 SelectionDAGLowering BSDL(BSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004928 // Set the current basic block to the mbb we wish to insert the code into
4929 BB = BitTestCases[i].Cases[j].ThisBB;
4930 BSDL.setCurrentBasicBlock(BB);
4931 // Emit the code
4932 if (j+1 != ej)
4933 BSDL.visitBitTestCase(BitTestCases[i].Cases[j+1].ThisBB,
4934 BitTestCases[i].Reg,
4935 BitTestCases[i].Cases[j]);
4936 else
4937 BSDL.visitBitTestCase(BitTestCases[i].Default,
4938 BitTestCases[i].Reg,
4939 BitTestCases[i].Cases[j]);
4940
4941
4942 BSDAG.setRoot(BSDL.getRoot());
4943 CodeGenAndEmitDAG(BSDAG);
4944 }
4945
4946 // Update PHI Nodes
4947 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
4948 MachineInstr *PHI = PHINodesToUpdate[pi].first;
4949 MachineBasicBlock *PHIBB = PHI->getParent();
4950 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
4951 "This is not a machine PHI node that we are updating!");
4952 // This is "default" BB. We have two jumps to it. From "header" BB and
4953 // from last "case" BB.
4954 if (PHIBB == BitTestCases[i].Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004955 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4956 false));
4957 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Parent));
4958 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4959 false));
4960 PHI->addOperand(MachineOperand::CreateMBB(BitTestCases[i].Cases.
4961 back().ThisBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004962 }
4963 // One of "cases" BB.
4964 for (unsigned j = 0, ej = BitTestCases[i].Cases.size(); j != ej; ++j) {
4965 MachineBasicBlock* cBB = BitTestCases[i].Cases[j].ThisBB;
4966 if (cBB->succ_end() !=
4967 std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00004968 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
4969 false));
4970 PHI->addOperand(MachineOperand::CreateMBB(cBB));
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004971 }
4972 }
4973 }
4974 }
4975
Nate Begeman9453eea2006-04-23 06:26:20 +00004976 // If the JumpTable record is filled in, then we need to emit a jump table.
4977 // Updating the PHI nodes is tricky in this case, since we need to determine
4978 // whether the PHI is a successor of the range check MBB or the jump table MBB
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004979 for (unsigned i = 0, e = JTCases.size(); i != e; ++i) {
4980 // Lower header first, if it wasn't already lowered
4981 if (!JTCases[i].first.Emitted) {
4982 SelectionDAG HSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4983 CurDAG = &HSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004984 SelectionDAGLowering HSDL(HSDAG, TLI, *AA, FuncInfo, GCI);
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004985 // Set the current basic block to the mbb we wish to insert the code into
4986 BB = JTCases[i].first.HeaderBB;
4987 HSDL.setCurrentBasicBlock(BB);
4988 // Emit the code
4989 HSDL.visitJumpTableHeader(JTCases[i].second, JTCases[i].first);
4990 HSDAG.setRoot(HSDL.getRoot());
4991 CodeGenAndEmitDAG(HSDAG);
Anton Korobeynikov4198c582007-04-09 12:31:58 +00004992 }
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004993
4994 SelectionDAG JSDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
4995 CurDAG = &JSDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00004996 SelectionDAGLowering JSDL(JSDAG, TLI, *AA, FuncInfo, GCI);
Nate Begeman37efe672006-04-22 18:53:45 +00004997 // Set the current basic block to the mbb we wish to insert the code into
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00004998 BB = JTCases[i].second.MBB;
4999 JSDL.setCurrentBasicBlock(BB);
Nate Begeman37efe672006-04-22 18:53:45 +00005000 // Emit the code
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005001 JSDL.visitJumpTable(JTCases[i].second);
5002 JSDAG.setRoot(JSDL.getRoot());
5003 CodeGenAndEmitDAG(JSDAG);
5004
Nate Begeman37efe672006-04-22 18:53:45 +00005005 // Update PHI Nodes
5006 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
5007 MachineInstr *PHI = PHINodesToUpdate[pi].first;
5008 MachineBasicBlock *PHIBB = PHI->getParent();
5009 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5010 "This is not a machine PHI node that we are updating!");
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005011 // "default" BB. We can go there only from header BB.
Anton Korobeynikov3a84b9b2007-03-25 15:07:15 +00005012 if (PHIBB == JTCases[i].second.Default) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005013 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5014 false));
5015 PHI->addOperand(MachineOperand::CreateMBB(JTCases[i].first.HeaderBB));
Nate Begemanf4360a42006-05-03 03:48:02 +00005016 }
Anton Korobeynikov4198c582007-04-09 12:31:58 +00005017 // JT BB. Just iterate over successors here
Nate Begemanf4360a42006-05-03 03:48:02 +00005018 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005019 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pi].second,
5020 false));
5021 PHI->addOperand(MachineOperand::CreateMBB(BB));
Nate Begeman37efe672006-04-22 18:53:45 +00005022 }
5023 }
Nate Begeman37efe672006-04-22 18:53:45 +00005024 }
5025
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005026 // If the switch block involved a branch to one of the actual successors, we
5027 // need to update PHI nodes in that block.
5028 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
5029 MachineInstr *PHI = PHINodesToUpdate[i].first;
5030 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
5031 "This is not a machine PHI node that we are updating!");
5032 if (BB->isSuccessor(PHI->getParent())) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005033 PHI->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[i].second,
5034 false));
5035 PHI->addOperand(MachineOperand::CreateMBB(BB));
Chris Lattnerb2e806e2006-10-22 23:00:53 +00005036 }
5037 }
5038
Nate Begemanf15485a2006-03-27 01:32:24 +00005039 // If we generated any switch lowering information, build and codegen any
5040 // additional DAGs necessary.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005041 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Jim Laskey44c3b9f2007-01-26 21:22:28 +00005042 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineModuleInfo>());
Nate Begemanf15485a2006-03-27 01:32:24 +00005043 CurDAG = &SDAG;
Gordon Henriksence224772008-01-07 01:30:38 +00005044 SelectionDAGLowering SDL(SDAG, TLI, *AA, FuncInfo, GCI);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005045
Nate Begemanf15485a2006-03-27 01:32:24 +00005046 // Set the current basic block to the mbb we wish to insert the code into
5047 BB = SwitchCases[i].ThisBB;
5048 SDL.setCurrentBasicBlock(BB);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005049
Nate Begemanf15485a2006-03-27 01:32:24 +00005050 // Emit the code
5051 SDL.visitSwitchCase(SwitchCases[i]);
5052 SDAG.setRoot(SDL.getRoot());
5053 CodeGenAndEmitDAG(SDAG);
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005054
5055 // Handle any PHI nodes in successors of this chunk, as if we were coming
5056 // from the original BB before switch expansion. Note that PHI nodes can
5057 // occur multiple times in PHINodesToUpdate. We have to be very careful to
5058 // handle them the right number of times.
Chris Lattner57ab6592006-10-24 17:57:59 +00005059 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005060 for (MachineBasicBlock::iterator Phi = BB->begin();
5061 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
5062 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
5063 for (unsigned pn = 0; ; ++pn) {
5064 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
5065 if (PHINodesToUpdate[pn].first == Phi) {
Chris Lattner9ce2e9d2007-12-30 00:57:42 +00005066 Phi->addOperand(MachineOperand::CreateReg(PHINodesToUpdate[pn].
5067 second, false));
5068 Phi->addOperand(MachineOperand::CreateMBB(SwitchCases[i].ThisBB));
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005069 break;
5070 }
5071 }
Nate Begemanf15485a2006-03-27 01:32:24 +00005072 }
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005073
5074 // Don't process RHS if same block as LHS.
Chris Lattner57ab6592006-10-24 17:57:59 +00005075 if (BB == SwitchCases[i].FalseBB)
5076 SwitchCases[i].FalseBB = 0;
Chris Lattnerd5e93c02006-09-07 01:59:34 +00005077
5078 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner24525952006-10-24 18:07:37 +00005079 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner57ab6592006-10-24 17:57:59 +00005080 SwitchCases[i].FalseBB = 0;
Nate Begemanf15485a2006-03-27 01:32:24 +00005081 }
Chris Lattner57ab6592006-10-24 17:57:59 +00005082 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattnera33ef482005-03-30 01:10:47 +00005083 }
Chris Lattner1c08c712005-01-07 07:47:53 +00005084}
Evan Chenga9c20912006-01-21 02:32:06 +00005085
Jim Laskey13ec7022006-08-01 14:21:23 +00005086
Evan Chenga9c20912006-01-21 02:32:06 +00005087//===----------------------------------------------------------------------===//
5088/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
5089/// target node in the graph.
5090void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
5091 if (ViewSchedDAGs) DAG.viewGraph();
Evan Cheng4ef10862006-01-23 07:01:07 +00005092
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005093 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey13ec7022006-08-01 14:21:23 +00005094
5095 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +00005096 Ctor = ISHeuristic;
Jim Laskey9373beb2006-08-01 19:14:14 +00005097 RegisterScheduler::setDefault(Ctor);
Evan Cheng4ef10862006-01-23 07:01:07 +00005098 }
Jim Laskey13ec7022006-08-01 14:21:23 +00005099
Jim Laskey9ff542f2006-08-01 18:29:48 +00005100 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnera3818e62006-01-21 19:12:11 +00005101 BB = SL->Run();
Dan Gohman3e1a7ae2007-08-28 20:32:58 +00005102
5103 if (ViewSUnitDAGs) SL->viewGraph();
5104
Evan Chengcccf1232006-02-04 06:49:00 +00005105 delete SL;
Evan Chenga9c20912006-01-21 02:32:06 +00005106}
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005107
Chris Lattner03fc53c2006-03-06 00:22:00 +00005108
Jim Laskey9ff542f2006-08-01 18:29:48 +00005109HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
5110 return new HazardRecognizer();
5111}
5112
Chris Lattner75548062006-10-11 03:58:02 +00005113//===----------------------------------------------------------------------===//
5114// Helper functions used by the generated instruction selector.
5115//===----------------------------------------------------------------------===//
5116// Calls to these methods are generated by tblgen.
5117
5118/// CheckAndMask - The isel is trying to match something like (and X, 255). If
5119/// the dag combiner simplified the 255, we still want to match. RHS is the
5120/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
5121/// specified in the .td file (e.g. 255).
5122bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005123 int64_t DesiredMaskS) const {
Chris Lattner75548062006-10-11 03:58:02 +00005124 uint64_t ActualMask = RHS->getValue();
5125 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
5126
5127 // If the actual mask exactly matches, success!
5128 if (ActualMask == DesiredMask)
5129 return true;
5130
5131 // If the actual AND mask is allowing unallowed bits, this doesn't match.
5132 if (ActualMask & ~DesiredMask)
5133 return false;
5134
5135 // Otherwise, the DAG Combiner may have proven that the value coming in is
5136 // either already zero or is not demanded. Check for known zero input bits.
5137 uint64_t NeededMask = DesiredMask & ~ActualMask;
Dan Gohmanea859be2007-06-22 14:59:07 +00005138 if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
Chris Lattner75548062006-10-11 03:58:02 +00005139 return true;
5140
5141 // TODO: check to see if missing bits are just not demanded.
5142
5143 // Otherwise, this pattern doesn't match.
5144 return false;
5145}
5146
5147/// CheckOrMask - The isel is trying to match something like (or X, 255). If
5148/// the dag combiner simplified the 255, we still want to match. RHS is the
5149/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
5150/// specified in the .td file (e.g. 255).
5151bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
Dan Gohmandc9b3d02007-07-24 23:00:27 +00005152 int64_t DesiredMaskS) const {
Chris Lattner75548062006-10-11 03:58:02 +00005153 uint64_t ActualMask = RHS->getValue();
5154 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
5155
5156 // If the actual mask exactly matches, success!
5157 if (ActualMask == DesiredMask)
5158 return true;
5159
5160 // If the actual AND mask is allowing unallowed bits, this doesn't match.
5161 if (ActualMask & ~DesiredMask)
5162 return false;
5163
5164 // Otherwise, the DAG Combiner may have proven that the value coming in is
5165 // either already zero or is not demanded. Check for known zero input bits.
5166 uint64_t NeededMask = DesiredMask & ~ActualMask;
5167
5168 uint64_t KnownZero, KnownOne;
Dan Gohmanea859be2007-06-22 14:59:07 +00005169 CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
Chris Lattner75548062006-10-11 03:58:02 +00005170
5171 // If all the missing bits in the or are already known to be set, match!
5172 if ((NeededMask & KnownOne) == NeededMask)
5173 return true;
5174
5175 // TODO: check to see if missing bits are just not demanded.
5176
5177 // Otherwise, this pattern doesn't match.
5178 return false;
5179}
5180
Jim Laskey9ff542f2006-08-01 18:29:48 +00005181
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005182/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
5183/// by tblgen. Others should not call it.
5184void SelectionDAGISel::
5185SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
5186 std::vector<SDOperand> InOps;
5187 std::swap(InOps, Ops);
5188
5189 Ops.push_back(InOps[0]); // input chain.
5190 Ops.push_back(InOps[1]); // input asm string.
5191
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005192 unsigned i = 2, e = InOps.size();
5193 if (InOps[e-1].getValueType() == MVT::Flag)
5194 --e; // Don't process a flag operand if it is here.
5195
5196 while (i != e) {
5197 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
5198 if ((Flags & 7) != 4 /*MEM*/) {
5199 // Just skip over this operand, copying the operands verbatim.
5200 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
5201 i += (Flags >> 3) + 1;
5202 } else {
5203 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
5204 // Otherwise, this is a memory operand. Ask the target to select it.
5205 std::vector<SDOperand> SelOps;
5206 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
Bill Wendling832171c2006-12-07 20:04:42 +00005207 cerr << "Could not match memory address. Inline asm failure!\n";
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005208 exit(1);
5209 }
5210
5211 // Add this to the output node.
Chris Lattner4b993b12007-04-09 00:33:58 +00005212 MVT::ValueType IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner36d43962006-12-16 21:14:48 +00005213 Ops.push_back(DAG.getTargetConstant(4/*MEM*/ | (SelOps.size() << 3),
Chris Lattner4b993b12007-04-09 00:33:58 +00005214 IntPtrTy));
Chris Lattner0e43f2b2006-02-24 02:13:54 +00005215 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
5216 i += 2;
5217 }
5218 }
5219
5220 // Add the flag input back if present.
5221 if (e != InOps.size())
5222 Ops.push_back(InOps.back());
5223}
Devang Patel794fd752007-05-01 21:15:47 +00005224
Devang Patel19974732007-05-03 01:11:54 +00005225char SelectionDAGISel::ID = 0;