blob: aa0c5cb0db5b65b5ff8458e15f13433f60d28b0a [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Anderson718cb662007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/DataLayout.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/GlobalVariable.h"
25#include "llvm/MC/MCAsmInfo.h"
26#include "llvm/MC/MCExpr.h"
Nadav Rotemb6fbec32011-06-01 12:51:46 +000027#include "llvm/Support/CommandLine.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000029#include "llvm/Support/MathExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000030#include "llvm/Target/TargetLoweringObjectFile.h"
31#include "llvm/Target/TargetMachine.h"
32#include "llvm/Target/TargetRegisterInfo.h"
Nick Lewycky476b2422010-12-19 20:43:38 +000033#include <cctype>
Chris Lattner310968c2005-01-07 07:44:53 +000034using namespace llvm;
35
Evan Cheng56966222007-01-12 02:11:51 +000036/// InitLibcallNames - Set default libcall names.
37///
Evan Cheng79cca502007-01-12 22:51:10 +000038static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000039 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000040 Names[RTLIB::SHL_I32] = "__ashlsi3";
41 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000042 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000043 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000044 Names[RTLIB::SRL_I32] = "__lshrsi3";
45 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000046 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000047 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000048 Names[RTLIB::SRA_I32] = "__ashrsi3";
49 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000050 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000051 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000052 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000053 Names[RTLIB::MUL_I32] = "__mulsi3";
54 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000055 Names[RTLIB::MUL_I128] = "__multi3";
Eric Christopher362fee92011-06-17 20:41:29 +000056 Names[RTLIB::MULO_I32] = "__mulosi4";
57 Names[RTLIB::MULO_I64] = "__mulodi4";
58 Names[RTLIB::MULO_I128] = "__muloti4";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000059 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000060 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000061 Names[RTLIB::SDIV_I32] = "__divsi3";
62 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000063 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000064 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000065 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000066 Names[RTLIB::UDIV_I32] = "__udivsi3";
67 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000068 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000069 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000070 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000071 Names[RTLIB::SREM_I32] = "__modsi3";
72 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000073 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000074 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000075 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000076 Names[RTLIB::UREM_I32] = "__umodsi3";
77 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000078 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng8e23e812011-04-01 00:42:02 +000079
80 // These are generally not available.
81 Names[RTLIB::SDIVREM_I8] = 0;
82 Names[RTLIB::SDIVREM_I16] = 0;
83 Names[RTLIB::SDIVREM_I32] = 0;
84 Names[RTLIB::SDIVREM_I64] = 0;
85 Names[RTLIB::SDIVREM_I128] = 0;
86 Names[RTLIB::UDIVREM_I8] = 0;
87 Names[RTLIB::UDIVREM_I16] = 0;
88 Names[RTLIB::UDIVREM_I32] = 0;
89 Names[RTLIB::UDIVREM_I64] = 0;
90 Names[RTLIB::UDIVREM_I128] = 0;
91
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::NEG_I32] = "__negsi2";
93 Names[RTLIB::NEG_I64] = "__negdi2";
94 Names[RTLIB::ADD_F32] = "__addsf3";
95 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000096 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000097 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000098 Names[RTLIB::SUB_F32] = "__subsf3";
99 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000100 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000101 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000102 Names[RTLIB::MUL_F32] = "__mulsf3";
103 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000104 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000105 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000106 Names[RTLIB::DIV_F32] = "__divsf3";
107 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000108 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000109 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::REM_F32] = "fmodf";
111 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000112 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000113 Names[RTLIB::REM_PPCF128] = "fmodl";
Cameron Zwarich33390842011-07-08 21:39:21 +0000114 Names[RTLIB::FMA_F32] = "fmaf";
115 Names[RTLIB::FMA_F64] = "fma";
116 Names[RTLIB::FMA_F80] = "fmal";
117 Names[RTLIB::FMA_PPCF128] = "fmal";
Evan Cheng56966222007-01-12 02:11:51 +0000118 Names[RTLIB::POWI_F32] = "__powisf2";
119 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000120 Names[RTLIB::POWI_F80] = "__powixf2";
121 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000122 Names[RTLIB::SQRT_F32] = "sqrtf";
123 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000124 Names[RTLIB::SQRT_F80] = "sqrtl";
125 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000126 Names[RTLIB::LOG_F32] = "logf";
127 Names[RTLIB::LOG_F64] = "log";
128 Names[RTLIB::LOG_F80] = "logl";
129 Names[RTLIB::LOG_PPCF128] = "logl";
130 Names[RTLIB::LOG2_F32] = "log2f";
131 Names[RTLIB::LOG2_F64] = "log2";
132 Names[RTLIB::LOG2_F80] = "log2l";
133 Names[RTLIB::LOG2_PPCF128] = "log2l";
134 Names[RTLIB::LOG10_F32] = "log10f";
135 Names[RTLIB::LOG10_F64] = "log10";
136 Names[RTLIB::LOG10_F80] = "log10l";
137 Names[RTLIB::LOG10_PPCF128] = "log10l";
138 Names[RTLIB::EXP_F32] = "expf";
139 Names[RTLIB::EXP_F64] = "exp";
140 Names[RTLIB::EXP_F80] = "expl";
141 Names[RTLIB::EXP_PPCF128] = "expl";
142 Names[RTLIB::EXP2_F32] = "exp2f";
143 Names[RTLIB::EXP2_F64] = "exp2";
144 Names[RTLIB::EXP2_F80] = "exp2l";
145 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000146 Names[RTLIB::SIN_F32] = "sinf";
147 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000148 Names[RTLIB::SIN_F80] = "sinl";
149 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000150 Names[RTLIB::COS_F32] = "cosf";
151 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000152 Names[RTLIB::COS_F80] = "cosl";
153 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000154 Names[RTLIB::POW_F32] = "powf";
155 Names[RTLIB::POW_F64] = "pow";
156 Names[RTLIB::POW_F80] = "powl";
157 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000158 Names[RTLIB::CEIL_F32] = "ceilf";
159 Names[RTLIB::CEIL_F64] = "ceil";
160 Names[RTLIB::CEIL_F80] = "ceill";
161 Names[RTLIB::CEIL_PPCF128] = "ceill";
162 Names[RTLIB::TRUNC_F32] = "truncf";
163 Names[RTLIB::TRUNC_F64] = "trunc";
164 Names[RTLIB::TRUNC_F80] = "truncl";
165 Names[RTLIB::TRUNC_PPCF128] = "truncl";
166 Names[RTLIB::RINT_F32] = "rintf";
167 Names[RTLIB::RINT_F64] = "rint";
168 Names[RTLIB::RINT_F80] = "rintl";
169 Names[RTLIB::RINT_PPCF128] = "rintl";
170 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
171 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
172 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
173 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
174 Names[RTLIB::FLOOR_F32] = "floorf";
175 Names[RTLIB::FLOOR_F64] = "floor";
176 Names[RTLIB::FLOOR_F80] = "floorl";
177 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Duncan Sandsd2c817e2010-03-14 21:08:40 +0000178 Names[RTLIB::COPYSIGN_F32] = "copysignf";
179 Names[RTLIB::COPYSIGN_F64] = "copysign";
180 Names[RTLIB::COPYSIGN_F80] = "copysignl";
181 Names[RTLIB::COPYSIGN_PPCF128] = "copysignl";
Evan Cheng56966222007-01-12 02:11:51 +0000182 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000183 Names[RTLIB::FPEXT_F16_F32] = "__gnu_h2f_ieee";
184 Names[RTLIB::FPROUND_F32_F16] = "__gnu_f2h_ieee";
Evan Cheng56966222007-01-12 02:11:51 +0000185 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000186 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
187 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
188 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
189 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000190 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfqi";
191 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000192 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
193 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000194 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000195 Names[RTLIB::FPTOSINT_F64_I8] = "__fixdfqi";
196 Names[RTLIB::FPTOSINT_F64_I16] = "__fixdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000197 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
198 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000199 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000200 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000201 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000202 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000203 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000204 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000205 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000206 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfqi";
207 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000208 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
209 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000210 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000211 Names[RTLIB::FPTOUINT_F64_I8] = "__fixunsdfqi";
212 Names[RTLIB::FPTOUINT_F64_I16] = "__fixunsdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000213 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
214 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000215 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000216 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
217 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000218 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000219 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000220 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000221 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000222 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
223 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000224 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
225 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000226 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
227 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000228 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
229 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000230 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
231 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
232 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
233 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000234 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
235 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000236 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
237 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000238 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
239 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000240 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
241 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
242 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
243 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
244 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
245 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000246 Names[RTLIB::OEQ_F32] = "__eqsf2";
247 Names[RTLIB::OEQ_F64] = "__eqdf2";
248 Names[RTLIB::UNE_F32] = "__nesf2";
249 Names[RTLIB::UNE_F64] = "__nedf2";
250 Names[RTLIB::OGE_F32] = "__gesf2";
251 Names[RTLIB::OGE_F64] = "__gedf2";
252 Names[RTLIB::OLT_F32] = "__ltsf2";
253 Names[RTLIB::OLT_F64] = "__ltdf2";
254 Names[RTLIB::OLE_F32] = "__lesf2";
255 Names[RTLIB::OLE_F64] = "__ledf2";
256 Names[RTLIB::OGT_F32] = "__gtsf2";
257 Names[RTLIB::OGT_F64] = "__gtdf2";
258 Names[RTLIB::UO_F32] = "__unordsf2";
259 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000260 Names[RTLIB::O_F32] = "__unordsf2";
261 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000262 Names[RTLIB::MEMCPY] = "memcpy";
263 Names[RTLIB::MEMMOVE] = "memmove";
264 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000265 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Jim Grosbache03262f2010-06-18 21:43:38 +0000266 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_1] = "__sync_val_compare_and_swap_1";
267 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_2] = "__sync_val_compare_and_swap_2";
268 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_4] = "__sync_val_compare_and_swap_4";
269 Names[RTLIB::SYNC_VAL_COMPARE_AND_SWAP_8] = "__sync_val_compare_and_swap_8";
Jim Grosbachef6eb9c2010-06-18 23:03:10 +0000270 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_1] = "__sync_lock_test_and_set_1";
271 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_2] = "__sync_lock_test_and_set_2";
272 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_4] = "__sync_lock_test_and_set_4";
273 Names[RTLIB::SYNC_LOCK_TEST_AND_SET_8] = "__sync_lock_test_and_set_8";
Jim Grosbache03262f2010-06-18 21:43:38 +0000274 Names[RTLIB::SYNC_FETCH_AND_ADD_1] = "__sync_fetch_and_add_1";
275 Names[RTLIB::SYNC_FETCH_AND_ADD_2] = "__sync_fetch_and_add_2";
276 Names[RTLIB::SYNC_FETCH_AND_ADD_4] = "__sync_fetch_and_add_4";
277 Names[RTLIB::SYNC_FETCH_AND_ADD_8] = "__sync_fetch_and_add_8";
278 Names[RTLIB::SYNC_FETCH_AND_SUB_1] = "__sync_fetch_and_sub_1";
279 Names[RTLIB::SYNC_FETCH_AND_SUB_2] = "__sync_fetch_and_sub_2";
280 Names[RTLIB::SYNC_FETCH_AND_SUB_4] = "__sync_fetch_and_sub_4";
281 Names[RTLIB::SYNC_FETCH_AND_SUB_8] = "__sync_fetch_and_sub_8";
282 Names[RTLIB::SYNC_FETCH_AND_AND_1] = "__sync_fetch_and_and_1";
283 Names[RTLIB::SYNC_FETCH_AND_AND_2] = "__sync_fetch_and_and_2";
284 Names[RTLIB::SYNC_FETCH_AND_AND_4] = "__sync_fetch_and_and_4";
285 Names[RTLIB::SYNC_FETCH_AND_AND_8] = "__sync_fetch_and_and_8";
286 Names[RTLIB::SYNC_FETCH_AND_OR_1] = "__sync_fetch_and_or_1";
287 Names[RTLIB::SYNC_FETCH_AND_OR_2] = "__sync_fetch_and_or_2";
288 Names[RTLIB::SYNC_FETCH_AND_OR_4] = "__sync_fetch_and_or_4";
289 Names[RTLIB::SYNC_FETCH_AND_OR_8] = "__sync_fetch_and_or_8";
290 Names[RTLIB::SYNC_FETCH_AND_XOR_1] = "__sync_fetch_and_xor_1";
291 Names[RTLIB::SYNC_FETCH_AND_XOR_2] = "__sync_fetch_and_xor_2";
Jim Grosbach312b7c92011-10-14 15:53:48 +0000292 Names[RTLIB::SYNC_FETCH_AND_XOR_4] = "__sync_fetch_and_xor_4";
Jim Grosbache03262f2010-06-18 21:43:38 +0000293 Names[RTLIB::SYNC_FETCH_AND_XOR_8] = "__sync_fetch_and_xor_8";
294 Names[RTLIB::SYNC_FETCH_AND_NAND_1] = "__sync_fetch_and_nand_1";
295 Names[RTLIB::SYNC_FETCH_AND_NAND_2] = "__sync_fetch_and_nand_2";
296 Names[RTLIB::SYNC_FETCH_AND_NAND_4] = "__sync_fetch_and_nand_4";
297 Names[RTLIB::SYNC_FETCH_AND_NAND_8] = "__sync_fetch_and_nand_8";
Evan Chengd385fd62007-01-31 09:29:11 +0000298}
299
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000300/// InitLibcallCallingConvs - Set default libcall CallingConvs.
301///
302static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
303 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
304 CCs[i] = CallingConv::C;
305 }
306}
307
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000308/// getFPEXT - Return the FPEXT_*_* value for the given types, or
309/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000310RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 if (OpVT == MVT::f32) {
312 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000313 return FPEXT_F32_F64;
314 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000315
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000316 return UNKNOWN_LIBCALL;
317}
318
319/// getFPROUND - Return the FPROUND_*_* value for the given types, or
320/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000321RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 if (RetVT == MVT::f32) {
323 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000324 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000326 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000328 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 } else if (RetVT == MVT::f64) {
330 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000331 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000333 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000334 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000335
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000336 return UNKNOWN_LIBCALL;
337}
338
339/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
340/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000341RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 if (OpVT == MVT::f32) {
343 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000344 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000346 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000348 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000350 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000352 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000354 if (RetVT == MVT::i8)
355 return FPTOSINT_F64_I8;
356 if (RetVT == MVT::i16)
357 return FPTOSINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000359 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000361 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000363 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 } else if (OpVT == MVT::f80) {
365 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000366 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000368 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000370 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 } else if (OpVT == MVT::ppcf128) {
372 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000373 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000375 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000377 return FPTOSINT_PPCF128_I128;
378 }
379 return UNKNOWN_LIBCALL;
380}
381
382/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
383/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000384RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 if (OpVT == MVT::f32) {
386 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000387 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000389 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000391 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000393 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000395 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000397 if (RetVT == MVT::i8)
398 return FPTOUINT_F64_I8;
399 if (RetVT == MVT::i16)
400 return FPTOUINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000402 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000404 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000406 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 } else if (OpVT == MVT::f80) {
408 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000409 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000411 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000413 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 } else if (OpVT == MVT::ppcf128) {
415 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000416 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000418 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000420 return FPTOUINT_PPCF128_I128;
421 }
422 return UNKNOWN_LIBCALL;
423}
424
425/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
426/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000427RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 if (OpVT == MVT::i32) {
429 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000430 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000432 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000434 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000436 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 } else if (OpVT == MVT::i64) {
438 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000439 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000441 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000443 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000445 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 } else if (OpVT == MVT::i128) {
447 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000448 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000450 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000452 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000454 return SINTTOFP_I128_PPCF128;
455 }
456 return UNKNOWN_LIBCALL;
457}
458
459/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
460/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000461RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 if (OpVT == MVT::i32) {
463 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000464 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000466 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000468 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000470 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 } else if (OpVT == MVT::i64) {
472 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000473 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000475 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000477 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000479 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 } else if (OpVT == MVT::i128) {
481 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000482 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000484 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000486 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000488 return UINTTOFP_I128_PPCF128;
489 }
490 return UNKNOWN_LIBCALL;
491}
492
Evan Chengd385fd62007-01-31 09:29:11 +0000493/// InitCmpLibcallCCs - Set default comparison libcall CC.
494///
495static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
496 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
497 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
498 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
499 CCs[RTLIB::UNE_F32] = ISD::SETNE;
500 CCs[RTLIB::UNE_F64] = ISD::SETNE;
501 CCs[RTLIB::OGE_F32] = ISD::SETGE;
502 CCs[RTLIB::OGE_F64] = ISD::SETGE;
503 CCs[RTLIB::OLT_F32] = ISD::SETLT;
504 CCs[RTLIB::OLT_F64] = ISD::SETLT;
505 CCs[RTLIB::OLE_F32] = ISD::SETLE;
506 CCs[RTLIB::OLE_F64] = ISD::SETLE;
507 CCs[RTLIB::OGT_F32] = ISD::SETGT;
508 CCs[RTLIB::OGT_F64] = ISD::SETGT;
509 CCs[RTLIB::UO_F32] = ISD::SETNE;
510 CCs[RTLIB::UO_F64] = ISD::SETNE;
511 CCs[RTLIB::O_F32] = ISD::SETEQ;
512 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000513}
514
Chris Lattnerf0144122009-07-28 03:13:23 +0000515/// NOTE: The constructor takes ownership of TLOF.
Dan Gohmanf0757b02010-04-21 01:34:56 +0000516TargetLowering::TargetLowering(const TargetMachine &tm,
517 const TargetLoweringObjectFile *tlof)
Micah Villmow3574eca2012-10-08 16:38:25 +0000518 : TM(tm), TD(TM.getDataLayout()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000519 // All operations default to being supported.
520 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000521 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000522 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000523 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000524 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000525
Chris Lattner1a3048b2007-12-22 20:47:56 +0000526 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000528 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000529 for (unsigned IM = (unsigned)ISD::PRE_INC;
530 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
532 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000533 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000534
Chris Lattner1a3048b2007-12-22 20:47:56 +0000535 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000538 }
Evan Chengd2cde682008-03-10 19:38:10 +0000539
540 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000542
543 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000544 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000545 // to optimize expansions for certain constants.
Dan Gohmane3376ec2011-12-20 00:02:33 +0000546 setOperationAction(ISD::ConstantFP, MVT::f16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
548 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
549 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000550
Dale Johannesen0bb41602008-09-22 21:57:32 +0000551 // These library functions default to expand.
Dan Gohmane3376ec2011-12-20 00:02:33 +0000552 setOperationAction(ISD::FLOG , MVT::f16, Expand);
553 setOperationAction(ISD::FLOG2, MVT::f16, Expand);
554 setOperationAction(ISD::FLOG10, MVT::f16, Expand);
555 setOperationAction(ISD::FEXP , MVT::f16, Expand);
556 setOperationAction(ISD::FEXP2, MVT::f16, Expand);
557 setOperationAction(ISD::FFLOOR, MVT::f16, Expand);
558 setOperationAction(ISD::FNEARBYINT, MVT::f16, Expand);
559 setOperationAction(ISD::FCEIL, MVT::f16, Expand);
560 setOperationAction(ISD::FRINT, MVT::f16, Expand);
561 setOperationAction(ISD::FTRUNC, MVT::f16, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000562 setOperationAction(ISD::FLOG , MVT::f32, Expand);
563 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
564 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
565 setOperationAction(ISD::FEXP , MVT::f32, Expand);
566 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
567 setOperationAction(ISD::FFLOOR, MVT::f32, Expand);
568 setOperationAction(ISD::FNEARBYINT, MVT::f32, Expand);
569 setOperationAction(ISD::FCEIL, MVT::f32, Expand);
570 setOperationAction(ISD::FRINT, MVT::f32, Expand);
571 setOperationAction(ISD::FTRUNC, MVT::f32, Expand);
Dan Gohmane3376ec2011-12-20 00:02:33 +0000572 setOperationAction(ISD::FLOG , MVT::f64, Expand);
573 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
574 setOperationAction(ISD::FLOG10, MVT::f64, Expand);
575 setOperationAction(ISD::FEXP , MVT::f64, Expand);
576 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
577 setOperationAction(ISD::FFLOOR, MVT::f64, Expand);
578 setOperationAction(ISD::FNEARBYINT, MVT::f64, Expand);
579 setOperationAction(ISD::FCEIL, MVT::f64, Expand);
580 setOperationAction(ISD::FRINT, MVT::f64, Expand);
581 setOperationAction(ISD::FTRUNC, MVT::f64, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000582
Chris Lattner41bab0b2008-01-15 21:58:08 +0000583 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000585
Shuxin Yang970755e2012-10-19 20:11:16 +0000586 // On most systems, DEBUGTRAP and TRAP have no difference. The "Expand"
587 // here is to inform DAG Legalizer to replace DEBUGTRAP with TRAP.
588 //
589 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Expand);
590
Owen Andersona69571c2006-05-03 01:29:57 +0000591 IsLittleEndian = TD->isLittleEndian();
Micah Villmow7d661462012-10-09 16:06:12 +0000592 PointerTy = MVT::getIntegerVT(8*TD->getPointerSize(0));
Owen Anderson825b72b2009-08-11 20:47:22 +0000593 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000594 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000595 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng05219282011-01-06 06:52:41 +0000596 maxStoresPerMemsetOptSize = maxStoresPerMemcpyOptSize
597 = maxStoresPerMemmoveOptSize = 4;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000598 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000599 UseUnderscoreSetJmp = false;
600 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000601 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000602 IntDivIsCheap = false;
603 Pow2DivIsCheap = false;
Chris Lattnerde189be2010-11-30 18:12:52 +0000604 JumpIsExpensive = false;
Benjamin Krameraaf723d2012-05-05 12:49:14 +0000605 predictableSelectIsExpensive = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000606 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000607 ExceptionPointerRegister = 0;
608 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000609 BooleanContents = UndefinedBooleanContent;
Duncan Sands28b77e92011-09-06 19:07:46 +0000610 BooleanVectorContents = UndefinedBooleanContent;
Dan Gohman8c2d2702011-10-24 17:45:02 +0000611 SchedPreferenceInfo = Sched::ILP;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000612 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000613 JumpBufAlignment = 0;
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000614 MinFunctionAlignment = 0;
615 PrefFunctionAlignment = 0;
Evan Chengfb8075d2008-02-28 00:43:03 +0000616 PrefLoopAlignment = 0;
Rafael Espindolacbeeae22010-07-11 04:01:49 +0000617 MinStackArgumentAlignment = 1;
Jim Grosbach9a526492010-06-23 16:07:42 +0000618 ShouldFoldAtomicFences = false;
Eli Friedman26689ac2011-08-03 21:06:02 +0000619 InsertFencesForAtomic = false;
Evan Cheng769951f2012-07-02 22:39:56 +0000620 SupportJumpTables = true;
Sebastian Pop1a37d7e2012-09-25 20:35:36 +0000621 MinimumJumpTableEntries = 4;
Evan Cheng56966222007-01-12 02:11:51 +0000622
623 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000624 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000625 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000626}
627
Chris Lattnerf0144122009-07-28 03:13:23 +0000628TargetLowering::~TargetLowering() {
629 delete &TLOF;
630}
Chris Lattnercba82f92005-01-16 07:28:11 +0000631
Owen Anderson95771af2011-02-25 21:41:48 +0000632MVT TargetLowering::getShiftAmountTy(EVT LHSTy) const {
Micah Villmow7d661462012-10-09 16:06:12 +0000633 return MVT::getIntegerVT(8*TD->getPointerSize(0));
Owen Anderson95771af2011-02-25 21:41:48 +0000634}
635
Mon P Wangf7ea6c32010-02-10 23:37:45 +0000636/// canOpTrap - Returns true if the operation can trap for the value type.
637/// VT must be a legal type.
638bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
639 assert(isTypeLegal(VT));
640 switch (Op) {
641 default:
642 return false;
643 case ISD::FDIV:
644 case ISD::FREM:
645 case ISD::SDIV:
646 case ISD::UDIV:
647 case ISD::SREM:
648 case ISD::UREM:
649 return true;
650 }
651}
652
653
Owen Anderson23b9b192009-08-12 00:36:31 +0000654static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
Chris Lattner598751e2010-07-05 05:36:21 +0000655 unsigned &NumIntermediates,
Patrik Hagglund34525f92012-12-11 11:14:33 +0000656 EVT &RegisterVT,
Chris Lattner598751e2010-07-05 05:36:21 +0000657 TargetLowering *TLI) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000658 // Figure out the right, legal destination reg to copy into.
659 unsigned NumElts = VT.getVectorNumElements();
660 MVT EltTy = VT.getVectorElementType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000661
Owen Anderson23b9b192009-08-12 00:36:31 +0000662 unsigned NumVectorRegs = 1;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000663
664 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
Owen Anderson23b9b192009-08-12 00:36:31 +0000665 // could break down into LHS/RHS like LegalizeDAG does.
666 if (!isPowerOf2_32(NumElts)) {
667 NumVectorRegs = NumElts;
668 NumElts = 1;
669 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000670
Owen Anderson23b9b192009-08-12 00:36:31 +0000671 // Divide the input until we get to a supported size. This will always
672 // end with a scalar if the target doesn't support vectors.
673 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
674 NumElts >>= 1;
675 NumVectorRegs <<= 1;
676 }
677
678 NumIntermediates = NumVectorRegs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000679
Owen Anderson23b9b192009-08-12 00:36:31 +0000680 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
681 if (!TLI->isTypeLegal(NewVT))
682 NewVT = EltTy;
683 IntermediateVT = NewVT;
684
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000685 unsigned NewVTSize = NewVT.getSizeInBits();
686
687 // Convert sizes such as i33 to i64.
688 if (!isPowerOf2_32(NewVTSize))
689 NewVTSize = NextPowerOf2(NewVTSize);
690
Patrik Hagglund34525f92012-12-11 11:14:33 +0000691 EVT DestVT = TLI->getRegisterType(NewVT);
Owen Anderson23b9b192009-08-12 00:36:31 +0000692 RegisterVT = DestVT;
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000693 if (EVT(DestVT).bitsLT(NewVT)) // Value is expanded, e.g. i64 -> i16.
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000694 return NumVectorRegs*(NewVTSize/DestVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000695
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000696 // Otherwise, promotion or legal types use the same number of registers as
697 // the vector decimated to the appropriate level.
698 return NumVectorRegs;
Owen Anderson23b9b192009-08-12 00:36:31 +0000699}
700
Evan Cheng46dcb572010-07-19 18:47:01 +0000701/// isLegalRC - Return true if the value types that can be represented by the
702/// specified register class are all legal.
703bool TargetLowering::isLegalRC(const TargetRegisterClass *RC) const {
704 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
705 I != E; ++I) {
706 if (isTypeLegal(*I))
707 return true;
708 }
709 return false;
710}
711
Evan Cheng46dcb572010-07-19 18:47:01 +0000712/// findRepresentativeClass - Return the largest legal super-reg register class
Evan Cheng4f6b4672010-07-21 06:09:07 +0000713/// of the register class for the specified type and its associated "cost".
714std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglund34525f92012-12-11 11:14:33 +0000715TargetLowering::findRepresentativeClass(EVT VT) const {
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000716 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
Patrik Hagglund34525f92012-12-11 11:14:33 +0000717 const TargetRegisterClass *RC = RegClassForVT[VT.getSimpleVT().SimpleTy];
Evan Cheng4f6b4672010-07-21 06:09:07 +0000718 if (!RC)
719 return std::make_pair(RC, 0);
Evan Cheng46dcb572010-07-19 18:47:01 +0000720
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000721 // Compute the set of all super-register classes.
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000722 BitVector SuperRegRC(TRI->getNumRegClasses());
Jakob Stoklund Olesen7fc4d9c2012-05-04 22:53:28 +0000723 for (SuperRegClassIterator RCI(RC, TRI); RCI.isValid(); ++RCI)
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000724 SuperRegRC.setBitsInMask(RCI.getMask());
725
Jakob Stoklund Olesen7fc4d9c2012-05-04 22:53:28 +0000726 // Find the first legal register class with the largest spill size.
727 const TargetRegisterClass *BestRC = RC;
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000728 for (int i = SuperRegRC.find_first(); i >= 0; i = SuperRegRC.find_next(i)) {
729 const TargetRegisterClass *SuperRC = TRI->getRegClass(i);
Jakob Stoklund Olesen7fc4d9c2012-05-04 22:53:28 +0000730 // We want the largest possible spill size.
731 if (SuperRC->getSize() <= BestRC->getSize())
732 continue;
733 if (!isLegalRC(SuperRC))
734 continue;
735 BestRC = SuperRC;
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000736 }
Jakob Stoklund Olesen7fc4d9c2012-05-04 22:53:28 +0000737 return std::make_pair(BestRC, 1);
Jakob Stoklund Olesene3ee49f2012-05-04 02:19:22 +0000738}
Chris Lattnere6f7c262010-08-25 22:49:25 +0000739
Chris Lattner310968c2005-01-07 07:44:53 +0000740/// computeRegisterProperties - Once all of the register classes are added,
741/// this allows us to compute derived properties we expose.
742void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000744 "Too many value types for ValueTypeActions to hold!");
745
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000746 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000748 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000750 }
751 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000753
Chris Lattner310968c2005-01-07 07:44:53 +0000754 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000756 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000758
759 // Every integer value type larger than this largest register takes twice as
760 // many registers to represent as the previous ValueType.
Patrik Hägglundd5f03182012-11-23 08:35:04 +0000761 for (unsigned ExpandedReg = LargestIntReg + 1;
762 ExpandedReg <= MVT::LAST_INTEGER_VALUETYPE; ++ExpandedReg) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000763 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
765 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Patrik Hägglundd5f03182012-11-23 08:35:04 +0000766 ValueTypeActions.setTypeAction((MVT::SimpleValueType)ExpandedReg,
767 TypeExpandInteger);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000768 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000769
770 // Inspect all of the ValueType's smaller than the largest integer
771 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000772 unsigned LegalIntReg = LargestIntReg;
773 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 IntReg >= (unsigned)MVT::i1; --IntReg) {
Patrik Hagglund009e1e22012-12-13 20:42:43 +0000775 MVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000776 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000777 LegalIntReg = IntReg;
778 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000779 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Roman Divacky59324292012-09-05 22:26:57 +0000780 (const MVT::SimpleValueType)LegalIntReg;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000781 ValueTypeActions.setTypeAction(IVT, TypePromoteInteger);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000782 }
783 }
784
Dale Johannesen161e8972007-10-05 20:04:43 +0000785 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 if (!isTypeLegal(MVT::ppcf128)) {
787 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
788 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
789 TransformToType[MVT::ppcf128] = MVT::f64;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000790 ValueTypeActions.setTypeAction(MVT::ppcf128, TypeExpandFloat);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000791 }
Dale Johannesen161e8972007-10-05 20:04:43 +0000792
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000793 // Decide how to handle f64. If the target does not have native f64 support,
794 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 if (!isTypeLegal(MVT::f64)) {
796 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
797 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
798 TransformToType[MVT::f64] = MVT::i64;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000799 ValueTypeActions.setTypeAction(MVT::f64, TypeSoftenFloat);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000800 }
801
802 // Decide how to handle f32. If the target does not have native support for
803 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 if (!isTypeLegal(MVT::f32)) {
805 if (isTypeLegal(MVT::f64)) {
806 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
807 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
808 TransformToType[MVT::f32] = MVT::f64;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000809 ValueTypeActions.setTypeAction(MVT::f32, TypePromoteInteger);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000810 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
812 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
813 TransformToType[MVT::f32] = MVT::i32;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000814 ValueTypeActions.setTypeAction(MVT::f32, TypeSoftenFloat);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000815 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000816 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000817
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000818 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
820 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000821 MVT VT = (MVT::SimpleValueType)i;
Chris Lattner598751e2010-07-05 05:36:21 +0000822 if (isTypeLegal(VT)) continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000823
Chris Lattnere6f7c262010-08-25 22:49:25 +0000824 // Determine if there is a legal wider type. If so, we should promote to
825 // that wider vector type.
Patrik Hagglund34525f92012-12-11 11:14:33 +0000826 EVT EltVT = VT.getVectorElementType();
Chris Lattnere6f7c262010-08-25 22:49:25 +0000827 unsigned NElts = VT.getVectorNumElements();
Justin Holewinski3d200252012-11-29 14:26:24 +0000828 if (NElts != 1 && !shouldSplitVectorElementType(EltVT)) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000829 bool IsLegalWiderType = false;
Nadav Rotemf1c025d2011-06-04 20:32:01 +0000830 // First try to promote the elements of integer vectors. If no legal
831 // promotion was found, fallback to the widen-vector method.
Chris Lattnere6f7c262010-08-25 22:49:25 +0000832 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
Patrik Hagglund34525f92012-12-11 11:14:33 +0000833 EVT SVT = (MVT::SimpleValueType)nVT;
Nadav Rotemf1c025d2011-06-04 20:32:01 +0000834 // Promote vectors of integers to vectors with the same number
835 // of elements, with a wider element type.
836 if (SVT.getVectorElementType().getSizeInBits() > EltVT.getSizeInBits()
837 && SVT.getVectorNumElements() == NElts &&
838 isTypeLegal(SVT) && SVT.getScalarType().isInteger()) {
839 TransformToType[i] = SVT;
840 RegisterTypeForVT[i] = SVT;
841 NumRegistersForVT[i] = 1;
842 ValueTypeActions.setTypeAction(VT, TypePromoteInteger);
843 IsLegalWiderType = true;
844 break;
Nadav Rotemb6fbec32011-06-01 12:51:46 +0000845 }
Nadav Rotemf1c025d2011-06-04 20:32:01 +0000846 }
Nadav Rotemb6fbec32011-06-01 12:51:46 +0000847
Nadav Rotemf1c025d2011-06-04 20:32:01 +0000848 if (IsLegalWiderType) continue;
849
850 // Try to widen the vector.
851 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
Patrik Hagglund34525f92012-12-11 11:14:33 +0000852 EVT SVT = (MVT::SimpleValueType)nVT;
Chris Lattnere6f7c262010-08-25 22:49:25 +0000853 if (SVT.getVectorElementType() == EltVT &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000854 SVT.getVectorNumElements() > NElts &&
Dale Johannesene93d99c2010-10-20 21:32:10 +0000855 isTypeLegal(SVT)) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000856 TransformToType[i] = SVT;
857 RegisterTypeForVT[i] = SVT;
858 NumRegistersForVT[i] = 1;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000859 ValueTypeActions.setTypeAction(VT, TypeWidenVector);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000860 IsLegalWiderType = true;
861 break;
862 }
863 }
864 if (IsLegalWiderType) continue;
865 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000866
Chris Lattner598751e2010-07-05 05:36:21 +0000867 MVT IntermediateVT;
Patrik Hagglund34525f92012-12-11 11:14:33 +0000868 EVT RegisterVT;
Chris Lattner598751e2010-07-05 05:36:21 +0000869 unsigned NumIntermediates;
870 NumRegistersForVT[i] =
871 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
872 RegisterVT, this);
Patrik Hagglund1d367e92012-12-11 10:16:19 +0000873 RegisterTypeForVT[i] = RegisterVT;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000874
Patrik Hagglund34525f92012-12-11 11:14:33 +0000875 EVT NVT = VT.getPow2VectorType();
Chris Lattnere6f7c262010-08-25 22:49:25 +0000876 if (NVT == VT) {
877 // Type is already a power of 2. The default action is to split.
878 TransformToType[i] = MVT::Other;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000879 unsigned NumElts = VT.getVectorNumElements();
880 ValueTypeActions.setTypeAction(VT,
881 NumElts > 1 ? TypeSplitVector : TypeScalarizeVector);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000882 } else {
883 TransformToType[i] = NVT;
Nadav Rotemb6aacae2011-05-28 17:57:14 +0000884 ValueTypeActions.setTypeAction(VT, TypeWidenVector);
Dan Gohman7f321562007-06-25 16:23:39 +0000885 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000886 }
Evan Cheng46dcb572010-07-19 18:47:01 +0000887
888 // Determine the 'representative' register class for each value type.
889 // An representative register class is the largest (meaning one which is
890 // not a sub-register class / subreg register class) legal register class for
891 // a group of value types. For example, on i386, i8, i16, and i32
892 // representative would be GR32; while on x86_64 it's GR64.
Evan Chengd70f57b2010-07-19 22:15:08 +0000893 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Evan Cheng4f6b4672010-07-21 06:09:07 +0000894 const TargetRegisterClass* RRC;
895 uint8_t Cost;
896 tie(RRC, Cost) = findRepresentativeClass((MVT::SimpleValueType)i);
897 RepRegClassForVT[i] = RRC;
898 RepRegClassCostForVT[i] = Cost;
Evan Chengd70f57b2010-07-19 22:15:08 +0000899 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000900}
Chris Lattnercba82f92005-01-16 07:28:11 +0000901
Evan Cheng72261582005-12-20 06:22:03 +0000902const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
903 return NULL;
904}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000905
Duncan Sands28b77e92011-09-06 19:07:46 +0000906EVT TargetLowering::getSetCCResultType(EVT VT) const {
907 assert(!VT.isVector() && "No default SetCC type for vectors!");
Micah Villmow7d661462012-10-09 16:06:12 +0000908 return getPointerTy(0).SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000909}
910
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000911MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
912 return MVT::i32; // return the default value
913}
914
Dan Gohman7f321562007-06-25 16:23:39 +0000915/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000916/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
917/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
918/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000919///
Dan Gohman7f321562007-06-25 16:23:39 +0000920/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000921/// register. It also returns the VT and quantity of the intermediate values
922/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000923///
Owen Anderson23b9b192009-08-12 00:36:31 +0000924unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000925 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000926 unsigned &NumIntermediates,
Patrik Hagglund34525f92012-12-11 11:14:33 +0000927 EVT &RegisterVT) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000928 unsigned NumElts = VT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000929
Chris Lattnere6f7c262010-08-25 22:49:25 +0000930 // If there is a wider vector type with the same element type as this one,
Nadav Rotemdb346162012-04-21 20:08:32 +0000931 // or a promoted vector type that has the same number of elements which
932 // are wider, then we should convert to that legal vector type.
933 // This handles things like <2 x float> -> <4 x float> and
934 // <4 x i1> -> <4 x i32>.
935 LegalizeTypeAction TA = getTypeAction(Context, VT);
936 if (NumElts != 1 && (TA == TypeWidenVector || TA == TypePromoteInteger)) {
Patrik Hagglund34525f92012-12-11 11:14:33 +0000937 RegisterVT = getTypeToTransformTo(Context, VT);
938 if (isTypeLegal(RegisterVT)) {
939 IntermediateVT = RegisterVT;
Chris Lattnere6f7c262010-08-25 22:49:25 +0000940 NumIntermediates = 1;
941 return 1;
942 }
943 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000944
Chris Lattnere6f7c262010-08-25 22:49:25 +0000945 // Figure out the right, legal destination reg to copy into.
Owen Andersone50ed302009-08-10 22:56:29 +0000946 EVT EltTy = VT.getVectorElementType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000947
Chris Lattnerdc879292006-03-31 00:28:56 +0000948 unsigned NumVectorRegs = 1;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000949
950 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
Nate Begemand73ab882007-11-27 19:28:48 +0000951 // could break down into LHS/RHS like LegalizeDAG does.
952 if (!isPowerOf2_32(NumElts)) {
953 NumVectorRegs = NumElts;
954 NumElts = 1;
955 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000956
Chris Lattnerdc879292006-03-31 00:28:56 +0000957 // Divide the input until we get to a supported size. This will always
958 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000959 while (NumElts > 1 && !isTypeLegal(
960 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000961 NumElts >>= 1;
962 NumVectorRegs <<= 1;
963 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000964
965 NumIntermediates = NumVectorRegs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000966
Owen Anderson23b9b192009-08-12 00:36:31 +0000967 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000968 if (!isTypeLegal(NewVT))
969 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000970 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000971
Patrik Hagglund34525f92012-12-11 11:14:33 +0000972 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000973 RegisterVT = DestVT;
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000974 unsigned NewVTSize = NewVT.getSizeInBits();
975
976 // Convert sizes such as i33 to i64.
977 if (!isPowerOf2_32(NewVTSize))
978 NewVTSize = NextPowerOf2(NewVTSize);
979
Patrik Hagglund34525f92012-12-11 11:14:33 +0000980 if (DestVT.bitsLT(NewVT)) // Value is expanded, e.g. i64 -> i16.
Nadav Rotem0c3e6782011-06-12 14:56:55 +0000981 return NumVectorRegs*(NewVTSize/DestVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000982
Chris Lattnere6f7c262010-08-25 22:49:25 +0000983 // Otherwise, promotion or legal types use the same number of registers as
984 // the vector decimated to the appropriate level.
985 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000986}
987
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000988/// Get the EVTs and ArgFlags collections that represent the legalized return
Dan Gohman84023e02010-07-10 09:00:22 +0000989/// type of the given function. This does not require a DAG or a return value,
990/// and is suitable for use before any DAGs for the function are constructed.
991/// TODO: Move this out of TargetLowering.cpp.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000992void llvm::GetReturnInfo(Type* ReturnType, Attributes attr,
Dan Gohman84023e02010-07-10 09:00:22 +0000993 SmallVectorImpl<ISD::OutputArg> &Outs,
Eli Friedman2db0e9e2012-05-25 00:09:29 +0000994 const TargetLowering &TLI) {
Dan Gohman84023e02010-07-10 09:00:22 +0000995 SmallVector<EVT, 4> ValueVTs;
996 ComputeValueVTs(TLI, ReturnType, ValueVTs);
997 unsigned NumValues = ValueVTs.size();
998 if (NumValues == 0) return;
Dan Gohman84023e02010-07-10 09:00:22 +0000999
1000 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1001 EVT VT = ValueVTs[j];
1002 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1003
Bill Wendling67658342012-10-09 07:45:08 +00001004 if (attr.hasAttribute(Attributes::SExt))
Dan Gohman84023e02010-07-10 09:00:22 +00001005 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling67658342012-10-09 07:45:08 +00001006 else if (attr.hasAttribute(Attributes::ZExt))
Dan Gohman84023e02010-07-10 09:00:22 +00001007 ExtendKind = ISD::ZERO_EXTEND;
1008
1009 // FIXME: C calling convention requires the return type to be promoted to
1010 // at least 32-bit. But this is not necessary for non-C calling
1011 // conventions. The frontend should mark functions whose return values
1012 // require promoting with signext or zeroext attributes.
1013 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Patrik Hagglund34525f92012-12-11 11:14:33 +00001014 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
Dan Gohman84023e02010-07-10 09:00:22 +00001015 if (VT.bitsLT(MinVT))
1016 VT = MinVT;
1017 }
1018
1019 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
Patrik Hagglund34525f92012-12-11 11:14:33 +00001020 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
Dan Gohman84023e02010-07-10 09:00:22 +00001021
1022 // 'inreg' on function refers to return value
1023 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling67658342012-10-09 07:45:08 +00001024 if (attr.hasAttribute(Attributes::InReg))
Dan Gohman84023e02010-07-10 09:00:22 +00001025 Flags.setInReg();
1026
1027 // Propagate extension type if any
Bill Wendling67658342012-10-09 07:45:08 +00001028 if (attr.hasAttribute(Attributes::SExt))
Dan Gohman84023e02010-07-10 09:00:22 +00001029 Flags.setSExt();
Bill Wendling67658342012-10-09 07:45:08 +00001030 else if (attr.hasAttribute(Attributes::ZExt))
Dan Gohman84023e02010-07-10 09:00:22 +00001031 Flags.setZExt();
1032
Bill Wendlinge853d2e2012-09-19 23:35:21 +00001033 for (unsigned i = 0; i < NumParts; ++i)
Manman Ren0a1544d2012-11-01 23:49:58 +00001034 Outs.push_back(ISD::OutputArg(Flags, PartVT, /*isFixed=*/true, 0, 0));
Dan Gohman84023e02010-07-10 09:00:22 +00001035 }
1036}
1037
Evan Cheng3ae05432008-01-24 00:22:01 +00001038/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +00001039/// function arguments in the caller parameter area. This is the actual
1040/// alignment, not its logarithm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001041unsigned TargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +00001042 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +00001043}
1044
Chris Lattner071c62f2010-01-25 23:26:13 +00001045/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1046/// current function. The returned value is a member of the
1047/// MachineJumpTableInfo::JTEntryKind enum.
1048unsigned TargetLowering::getJumpTableEncoding() const {
1049 // In non-pic modes, just use the address of a block.
1050 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1051 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001052
Chris Lattner071c62f2010-01-25 23:26:13 +00001053 // In PIC mode, if the target supports a GPRel32 directive, use it.
1054 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
1055 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001056
Chris Lattner071c62f2010-01-25 23:26:13 +00001057 // Otherwise, use a label difference.
1058 return MachineJumpTableInfo::EK_LabelDifference32;
1059}
1060
Dan Gohman475871a2008-07-27 21:46:04 +00001061SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
1062 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +00001063 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka787c3fd2012-04-09 20:32:12 +00001064 unsigned JTEncoding = getJumpTableEncoding();
1065
1066 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
1067 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow7d661462012-10-09 16:06:12 +00001068 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka787c3fd2012-04-09 20:32:12 +00001069
Evan Chengcc415862007-11-09 01:32:10 +00001070 return Table;
1071}
1072
Chris Lattner13e97a22010-01-26 05:30:30 +00001073/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1074/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1075/// MCExpr.
1076const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +00001077TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
1078 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +00001079 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +00001080 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +00001081}
1082
Dan Gohman6520e202008-10-18 02:06:02 +00001083bool
1084TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1085 // Assume that everything is safe in static mode.
1086 if (getTargetMachine().getRelocationModel() == Reloc::Static)
1087 return true;
1088
1089 // In dynamic-no-pic mode, assume that known defined values are safe.
1090 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
1091 GA &&
1092 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +00001093 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +00001094 return true;
1095
1096 // Otherwise assume nothing is safe.
1097 return false;
1098}
1099
Chris Lattnereb8146b2006-02-04 02:13:02 +00001100//===----------------------------------------------------------------------===//
1101// Optimization Methods
1102//===----------------------------------------------------------------------===//
1103
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001104/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman368e18d2006-02-16 21:11:51 +00001105/// specified instruction is a constant integer. If so, check to see if there
1106/// are any bits set in the constant that are not demanded. If so, shrink the
1107/// constant and return true.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001108bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001109 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +00001110 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +00001111
Chris Lattnerec665152006-02-26 23:36:02 +00001112 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +00001113 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001114 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001115 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +00001116 case ISD::AND:
1117 case ISD::OR: {
1118 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
1119 if (!C) return false;
1120
1121 if (Op.getOpcode() == ISD::XOR &&
1122 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
1123 return false;
1124
1125 // if we can expand it to have all bits set, do it
1126 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001127 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +00001128 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
1129 DAG.getConstant(Demanded &
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001130 C->getAPIntValue(),
Bill Wendling36ae6c12009-03-04 00:18:06 +00001131 VT));
1132 return CombineTo(Op, New);
1133 }
1134
Nate Begemande996292006-02-03 22:24:05 +00001135 break;
1136 }
Bill Wendling36ae6c12009-03-04 00:18:06 +00001137 }
1138
Nate Begemande996292006-02-03 22:24:05 +00001139 return false;
1140}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001141
Dan Gohman97121ba2009-04-08 00:15:30 +00001142/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
1143/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
1144/// cast, but it could be generalized for targets with other types of
1145/// implicit widening casts.
1146bool
1147TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
1148 unsigned BitWidth,
1149 const APInt &Demanded,
1150 DebugLoc dl) {
1151 assert(Op.getNumOperands() == 2 &&
1152 "ShrinkDemandedOp only supports binary operators!");
1153 assert(Op.getNode()->getNumValues() == 1 &&
1154 "ShrinkDemandedOp only supports nodes with one result!");
1155
1156 // Don't do this if the node has another user, which may require the
1157 // full value.
1158 if (!Op.getNode()->hasOneUse())
1159 return false;
1160
1161 // Search for the smallest integer type with free casts to and from
1162 // Op's type. For expedience, just check power-of-2 integer types.
1163 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1164 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
1165 if (!isPowerOf2_32(SmallVTBits))
1166 SmallVTBits = NextPowerOf2(SmallVTBits);
1167 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001168 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +00001169 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
1170 TLI.isZExtFree(SmallVT, Op.getValueType())) {
1171 // We found a type with free casts.
1172 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
1173 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
1174 Op.getNode()->getOperand(0)),
1175 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
1176 Op.getNode()->getOperand(1)));
1177 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
1178 return CombineTo(Op, Z);
1179 }
1180 }
1181 return false;
1182}
1183
Nate Begeman368e18d2006-02-16 21:11:51 +00001184/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier8c1ec5a2011-06-11 02:27:46 +00001185/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman368e18d2006-02-16 21:11:51 +00001186/// use this information to simplify Op, create a new simplified DAG node and
1187/// return true, returning the original and new nodes in Old and New. Otherwise,
1188/// analyze the expression and return a mask of KnownOne and KnownZero bits for
1189/// the expression (used to simplify the caller). The KnownZero/One bits may
1190/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +00001191bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001192 const APInt &DemandedMask,
1193 APInt &KnownZero,
1194 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +00001195 TargetLoweringOpt &TLO,
1196 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001197 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +00001198 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001199 "Mask size mismatches value type size!");
1200 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001201 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +00001202
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001203 // Don't know anything.
1204 KnownZero = KnownOne = APInt(BitWidth, 0);
1205
Nate Begeman368e18d2006-02-16 21:11:51 +00001206 // Other users may use these bits.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001207 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001208 if (Depth != 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001209 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman368e18d2006-02-16 21:11:51 +00001210 // simplify things downstream.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001211 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +00001212 return false;
1213 }
1214 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001215 // just set the NewMask to all bits.
1216 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001217 } else if (DemandedMask == 0) {
Nate Begeman368e18d2006-02-16 21:11:51 +00001218 // Not demanding any bits from Op.
1219 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +00001220 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +00001221 return false;
1222 } else if (Depth == 6) { // Limit search depth.
1223 return false;
1224 }
1225
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001226 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001227 switch (Op.getOpcode()) {
1228 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +00001229 // We know all of the bits for a constant!
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001230 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
1231 KnownZero = ~KnownOne;
Chris Lattnerec665152006-02-26 23:36:02 +00001232 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001233 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +00001234 // If the RHS is a constant, check to see if the LHS would be zero without
1235 // using the bits from the RHS. Below, we use knowledge about the RHS to
1236 // simplify the LHS, here we're using information from the LHS to simplify
1237 // the RHS.
1238 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001239 APInt LHSZero, LHSOne;
Dale Johannesen97fd9a52011-01-10 21:53:07 +00001240 // Do not increment Depth here; that can cause an infinite loop.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001241 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattner81cd3552006-02-27 00:36:27 +00001242 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001243 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001244 return TLO.CombineTo(Op, Op.getOperand(0));
1245 // If any of the set bits in the RHS are known zero on the LHS, shrink
1246 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001247 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001248 return true;
1249 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001250
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001251 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001252 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001253 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001254 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001255 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001256 KnownZero2, KnownOne2, TLO, Depth+1))
1257 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001258 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1259
Nate Begeman368e18d2006-02-16 21:11:51 +00001260 // If all of the demanded bits are known one on one side, return the other.
1261 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001262 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001263 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001264 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001265 return TLO.CombineTo(Op, Op.getOperand(1));
1266 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001267 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001268 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1269 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001270 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001271 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001272 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001273 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001274 return true;
1275
Nate Begeman368e18d2006-02-16 21:11:51 +00001276 // Output known-1 bits are only known if set in both the LHS & RHS.
1277 KnownOne &= KnownOne2;
1278 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1279 KnownZero |= KnownZero2;
1280 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001281 case ISD::OR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001282 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001283 KnownOne, TLO, Depth+1))
1284 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001285 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001286 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001287 KnownZero2, KnownOne2, TLO, Depth+1))
1288 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001289 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1290
Nate Begeman368e18d2006-02-16 21:11:51 +00001291 // If all of the demanded bits are known zero on one side, return the other.
1292 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001293 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001294 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001295 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001296 return TLO.CombineTo(Op, Op.getOperand(1));
1297 // If all of the potentially set bits on one side are known to be set on
1298 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001299 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001300 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001301 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001302 return TLO.CombineTo(Op, Op.getOperand(1));
1303 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001304 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001305 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001306 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001307 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001308 return true;
1309
Nate Begeman368e18d2006-02-16 21:11:51 +00001310 // Output known-0 bits are only known if clear in both the LHS & RHS.
1311 KnownZero &= KnownZero2;
1312 // Output known-1 are known to be set if set in either the LHS | RHS.
1313 KnownOne |= KnownOne2;
1314 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001315 case ISD::XOR:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001316 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001317 KnownOne, TLO, Depth+1))
1318 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001319 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001320 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001321 KnownOne2, TLO, Depth+1))
1322 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001323 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1324
Nate Begeman368e18d2006-02-16 21:11:51 +00001325 // If all of the demanded bits are known zero on one side, return the other.
1326 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001327 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001328 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001329 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001330 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001331 // If the operation can be done in a smaller type, do so.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001332 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001333 return true;
1334
Chris Lattner3687c1a2006-11-27 21:50:02 +00001335 // If all of the unknown bits are known to be zero on one side or the other
1336 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001337 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001338 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001339 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001340 Op.getOperand(0),
1341 Op.getOperand(1)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001342
Nate Begeman368e18d2006-02-16 21:11:51 +00001343 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1344 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1345 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1346 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001347
Nate Begeman368e18d2006-02-16 21:11:51 +00001348 // If all of the demanded bits on one side are known, and all of the set
1349 // bits on that side are also known to be set on the other side, turn this
1350 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001351 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jonesd16ce172012-04-17 22:23:10 +00001352 // NB: it is okay if more bits are known than are requested
1353 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
1354 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Andersone50ed302009-08-10 22:56:29 +00001355 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001356 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001357 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001358 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001359 }
1360 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001361
Nate Begeman368e18d2006-02-16 21:11:51 +00001362 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001363 // for XOR, we prefer to force bits to 1 if they will make a -1.
1364 // if we can't force bits, try to shrink constant
1365 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1366 APInt Expanded = C->getAPIntValue() | (~NewMask);
1367 // if we can expand it to have all bits set, do it
1368 if (Expanded.isAllOnesValue()) {
1369 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001370 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001371 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001372 TLO.DAG.getConstant(Expanded, VT));
1373 return TLO.CombineTo(Op, New);
1374 }
1375 // if it already has all the bits set, nothing to change
1376 // but don't shrink either!
1377 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1378 return true;
1379 }
1380 }
1381
Nate Begeman368e18d2006-02-16 21:11:51 +00001382 KnownZero = KnownZeroOut;
1383 KnownOne = KnownOneOut;
1384 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001385 case ISD::SELECT:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001386 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001387 KnownOne, TLO, Depth+1))
1388 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001389 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001390 KnownOne2, TLO, Depth+1))
1391 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001392 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1393 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1394
Nate Begeman368e18d2006-02-16 21:11:51 +00001395 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001396 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001397 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001398
Nate Begeman368e18d2006-02-16 21:11:51 +00001399 // Only known if known in both the LHS and RHS.
1400 KnownOne &= KnownOne2;
1401 KnownZero &= KnownZero2;
1402 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001403 case ISD::SELECT_CC:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001404 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001405 KnownOne, TLO, Depth+1))
1406 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001407 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001408 KnownOne2, TLO, Depth+1))
1409 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001410 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1411 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1412
Chris Lattnerec665152006-02-26 23:36:02 +00001413 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001414 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001415 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001416
Chris Lattnerec665152006-02-26 23:36:02 +00001417 // Only known if known in both the LHS and RHS.
1418 KnownOne &= KnownOne2;
1419 KnownZero &= KnownZero2;
1420 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001421 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001422 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001423 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001424 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001425
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001426 // If the shift count is an invalid immediate, don't do anything.
1427 if (ShAmt >= BitWidth)
1428 break;
1429
Chris Lattner895c4ab2007-04-17 21:14:16 +00001430 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1431 // single shift. We can do this if the bottom bits (which are shifted
1432 // out) are never demanded.
1433 if (InOp.getOpcode() == ISD::SRL &&
1434 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001435 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001436 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001437 unsigned Opc = ISD::SHL;
1438 int Diff = ShAmt-C1;
1439 if (Diff < 0) {
1440 Diff = -Diff;
1441 Opc = ISD::SRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001442 }
1443
1444 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001445 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001446 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001447 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001448 InOp.getOperand(0), NewSA));
1449 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001450 }
1451
Dan Gohmana4f4d692010-07-23 18:03:30 +00001452 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001453 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001454 return true;
Dan Gohmana4f4d692010-07-23 18:03:30 +00001455
1456 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
1457 // are not demanded. This will likely allow the anyext to be folded away.
1458 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
1459 SDValue InnerOp = InOp.getNode()->getOperand(0);
1460 EVT InnerVT = InnerOp.getValueType();
Eli Friedman2dd03532011-12-09 01:16:26 +00001461 unsigned InnerBits = InnerVT.getSizeInBits();
1462 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohmana4f4d692010-07-23 18:03:30 +00001463 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001464 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohmancd20c6f2010-07-23 21:08:12 +00001465 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
1466 ShTy = InnerVT;
Dan Gohmana4f4d692010-07-23 18:03:30 +00001467 SDValue NarrowShl =
1468 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohmancd20c6f2010-07-23 21:08:12 +00001469 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohmana4f4d692010-07-23 18:03:30 +00001470 return
1471 TLO.CombineTo(Op,
1472 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
1473 NarrowShl));
1474 }
1475 }
1476
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001477 KnownZero <<= SA->getZExtValue();
1478 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001479 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001480 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001481 }
1482 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001483 case ISD::SRL:
1484 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001485 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001486 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001487 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001488 SDValue InOp = Op.getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001489
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001490 // If the shift count is an invalid immediate, don't do anything.
1491 if (ShAmt >= BitWidth)
1492 break;
1493
Chris Lattner895c4ab2007-04-17 21:14:16 +00001494 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1495 // single shift. We can do this if the top bits (which are shifted out)
1496 // are never demanded.
1497 if (InOp.getOpcode() == ISD::SHL &&
1498 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001499 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001500 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001501 unsigned Opc = ISD::SRL;
1502 int Diff = ShAmt-C1;
1503 if (Diff < 0) {
1504 Diff = -Diff;
1505 Opc = ISD::SHL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001506 }
1507
Dan Gohman475871a2008-07-27 21:46:04 +00001508 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001509 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001510 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001511 InOp.getOperand(0), NewSA));
1512 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001513 }
1514
Nate Begeman368e18d2006-02-16 21:11:51 +00001515 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001516 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001517 KnownZero, KnownOne, TLO, Depth+1))
1518 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001519 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001520 KnownZero = KnownZero.lshr(ShAmt);
1521 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001522
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001523 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001524 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001525 }
1526 break;
1527 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001528 // If this is an arithmetic shift right and only the low-bit is set, we can
1529 // always convert this into a logical shr, even if the shift amount is
1530 // variable. The low bit of the shift cannot be an input sign bit unless
1531 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman2dd03532011-12-09 01:16:26 +00001532 if (NewMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +00001533 return TLO.CombineTo(Op,
1534 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
1535 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +00001536
Nate Begeman368e18d2006-02-16 21:11:51 +00001537 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001539 unsigned ShAmt = SA->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001541 // If the shift count is an invalid immediate, don't do anything.
1542 if (ShAmt >= BitWidth)
1543 break;
1544
1545 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001546
1547 // If any of the demanded bits are produced by the sign extension, we also
1548 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001549 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1550 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001551 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001552
Chris Lattner1b737132006-05-08 17:22:53 +00001553 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001554 KnownZero, KnownOne, TLO, Depth+1))
1555 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001556 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001557 KnownZero = KnownZero.lshr(ShAmt);
1558 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001559
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001560 // Handle the sign bit, adjusted to where it is now in the mask.
1561 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001562
Nate Begeman368e18d2006-02-16 21:11:51 +00001563 // If the input sign bit is known to be zero, or if none of the top bits
1564 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001565 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001566 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001567 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001568 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001569 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001570 KnownOne |= HighBits;
1571 }
1572 }
1573 break;
1574 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotemcc616562012-01-15 19:27:55 +00001575 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1576
1577 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
1578 // If we only care about the highest bit, don't bother shifting right.
Eli Friedmand49db362012-01-31 01:08:03 +00001579 if (MsbMask == DemandedMask) {
Nadav Rotemcc616562012-01-15 19:27:55 +00001580 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
1581 SDValue InOp = Op.getOperand(0);
Eli Friedmand49db362012-01-31 01:08:03 +00001582
1583 // Compute the correct shift amount type, which must be getShiftAmountTy
1584 // for scalar types after legalization.
1585 EVT ShiftAmtTy = Op.getValueType();
1586 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
1587 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
1588
1589 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, ShiftAmtTy);
Nadav Rotemcc616562012-01-15 19:27:55 +00001590 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1591 Op.getValueType(), InOp, ShiftAmt));
1592 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001593
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001594 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001595 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001596 APInt NewBits =
1597 APInt::getHighBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +00001598 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001599
Chris Lattnerec665152006-02-26 23:36:02 +00001600 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman1d17d192010-08-02 04:42:25 +00001601 if ((NewBits & NewMask) == 0)
Chris Lattnerec665152006-02-26 23:36:02 +00001602 return TLO.CombineTo(Op, Op.getOperand(0));
1603
Jay Foad40f8f622010-12-07 08:25:19 +00001604 APInt InSignBit =
Nadav Rotemcc616562012-01-15 19:27:55 +00001605 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001606 APInt InputDemandedBits =
1607 APInt::getLowBitsSet(BitWidth,
Nadav Rotemcc616562012-01-15 19:27:55 +00001608 ExVT.getScalarType().getSizeInBits()) &
Dan Gohmand1996362010-01-09 02:13:55 +00001609 NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001610
Chris Lattnerec665152006-02-26 23:36:02 +00001611 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001612 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001613 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001614
1615 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1616 KnownZero, KnownOne, TLO, Depth+1))
1617 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001618 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman368e18d2006-02-16 21:11:51 +00001619
1620 // If the sign bit of the input is known set or clear, then we know the
1621 // top bits of the result.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001622
Chris Lattnerec665152006-02-26 23:36:02 +00001623 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001624 if (KnownZero.intersects(InSignBit))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001625 return TLO.CombineTo(Op,
Nadav Rotemcc616562012-01-15 19:27:55 +00001626 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001627
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001628 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001629 KnownOne |= NewBits;
1630 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001631 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001632 KnownZero &= ~NewBits;
1633 KnownOne &= ~NewBits;
1634 }
1635 break;
1636 }
Chris Lattnerec665152006-02-26 23:36:02 +00001637 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001638 unsigned OperandBitWidth =
1639 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +00001640 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001641
Chris Lattnerec665152006-02-26 23:36:02 +00001642 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001643 APInt NewBits =
1644 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1645 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001646 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001647 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +00001648 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001649
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001650 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001651 KnownZero, KnownOne, TLO, Depth+1))
1652 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001653 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +00001654 KnownZero = KnownZero.zext(BitWidth);
1655 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001656 KnownZero |= NewBits;
1657 break;
1658 }
1659 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001660 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001661 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001662 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001663 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001664 APInt NewBits = ~InMask & NewMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001665
Chris Lattnerec665152006-02-26 23:36:02 +00001666 // If none of the top bits are demanded, convert this into an any_extend.
1667 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001668 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1669 Op.getValueType(),
1670 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001671
Chris Lattnerec665152006-02-26 23:36:02 +00001672 // Since some of the sign extended bits are demanded, we know that the sign
1673 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001674 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001675 InDemandedBits |= InSignBit;
Jay Foad40f8f622010-12-07 08:25:19 +00001676 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001677
1678 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001679 KnownOne, TLO, Depth+1))
1680 return true;
Jay Foad40f8f622010-12-07 08:25:19 +00001681 KnownZero = KnownZero.zext(BitWidth);
1682 KnownOne = KnownOne.zext(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001683
Chris Lattnerec665152006-02-26 23:36:02 +00001684 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001685 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001686 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001687 Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +00001688 Op.getOperand(0)));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001689
Chris Lattnerec665152006-02-26 23:36:02 +00001690 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001691 if (KnownOne.intersects(InSignBit)) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001692 KnownOne |= NewBits;
1693 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +00001694 } else { // Otherwise, top bits aren't known.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001695 assert((KnownOne & NewBits) == 0);
1696 assert((KnownZero & NewBits) == 0);
Chris Lattnerec665152006-02-26 23:36:02 +00001697 }
1698 break;
1699 }
1700 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001701 unsigned OperandBitWidth =
1702 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +00001703 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001704 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001705 KnownZero, KnownOne, TLO, Depth+1))
1706 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001707 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad40f8f622010-12-07 08:25:19 +00001708 KnownZero = KnownZero.zext(BitWidth);
1709 KnownOne = KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001710 break;
1711 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001712 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001713 // Simplify the input, using demanded bit information, and compute the known
1714 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +00001715 unsigned OperandBitWidth =
1716 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad40f8f622010-12-07 08:25:19 +00001717 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001718 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001719 KnownZero, KnownOne, TLO, Depth+1))
1720 return true;
Jay Foad40f8f622010-12-07 08:25:19 +00001721 KnownZero = KnownZero.trunc(BitWidth);
1722 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001723
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001724 // If the input is only used by this truncate, see if we can shrink it based
1725 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001726 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001727 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001728 switch (In.getOpcode()) {
1729 default: break;
1730 case ISD::SRL:
1731 // Shrink SRL by a constant if none of the high bits shifted in are
1732 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +00001733 if (TLO.LegalTypes() &&
1734 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
1735 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1736 // undesirable.
1737 break;
1738 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
1739 if (!ShAmt)
1740 break;
Owen Anderson7adf8622011-04-13 23:22:23 +00001741 SDValue Shift = In.getOperand(1);
1742 if (TLO.LegalTypes()) {
1743 uint64_t ShVal = ShAmt->getZExtValue();
1744 Shift =
1745 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
1746 }
1747
Evan Chenge5b51ac2010-04-17 06:13:15 +00001748 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1749 OperandBitWidth - BitWidth);
Jay Foad40f8f622010-12-07 08:25:19 +00001750 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chenge5b51ac2010-04-17 06:13:15 +00001751
1752 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1753 // None of the shifted in bits are needed. Add a truncate of the
1754 // shift input, then shift it.
1755 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001756 Op.getValueType(),
Evan Chenge5b51ac2010-04-17 06:13:15 +00001757 In.getOperand(0));
1758 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1759 Op.getValueType(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001760 NewTrunc,
Owen Anderson7adf8622011-04-13 23:22:23 +00001761 Shift));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001762 }
1763 break;
1764 }
1765 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001766
1767 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001768 break;
1769 }
Chris Lattnerec665152006-02-26 23:36:02 +00001770 case ISD::AssertZext: {
Owen Anderson7ab15f62011-09-03 00:26:49 +00001771 // AssertZext demands all of the high bits, plus any of the low bits
1772 // demanded by its users.
1773 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1774 APInt InMask = APInt::getLowBitsSet(BitWidth,
1775 VT.getSizeInBits());
1776 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001777 KnownZero, KnownOne, TLO, Depth+1))
1778 return true;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001779 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman400f75c2010-06-03 20:21:33 +00001780
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001781 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001782 break;
1783 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001784 case ISD::BITCAST:
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001785 // If this is an FP->Int bitcast and if the sign bit is the only
1786 // thing demanded, turn this into a FGETSIGN.
Eli Friedmanca072a32011-12-15 02:07:20 +00001787 if (!TLO.LegalOperations() &&
1788 !Op.getValueType().isVector() &&
Eli Friedman0948f0a2011-11-09 22:25:12 +00001789 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem0c3e6782011-06-12 14:56:55 +00001790 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1791 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001792 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1793 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1794 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1795 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001796 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1797 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings090bf192011-06-01 18:32:25 +00001798 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastings57f1fde2011-06-06 16:44:31 +00001799 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1800 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings090bf192011-06-01 18:32:25 +00001801 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001802 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsbdce3722011-06-01 14:04:17 +00001803 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings3dfc4b122011-05-19 18:48:20 +00001804 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1805 Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001806 Sign, ShAmt));
1807 }
1808 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001809 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001810 case ISD::ADD:
1811 case ISD::MUL:
1812 case ISD::SUB: {
1813 // Add, Sub, and Mul don't demand any bits in positions beyond that
1814 // of the highest bit demanded of them.
1815 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1816 BitWidth - NewMask.countLeadingZeros());
1817 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1818 KnownOne2, TLO, Depth+1))
1819 return true;
1820 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1821 KnownOne2, TLO, Depth+1))
1822 return true;
1823 // See if the operation should be performed at a smaller bit width.
Dan Gohman4e39e9d2010-06-24 14:30:44 +00001824 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001825 return true;
1826 }
1827 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001828 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001829 // Just use ComputeMaskedBits to compute output bits.
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001830 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001831 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001832 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001833
Chris Lattnerec665152006-02-26 23:36:02 +00001834 // If we know the value of all of the demanded bits, return this as a
1835 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001836 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001837 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001838
Nate Begeman368e18d2006-02-16 21:11:51 +00001839 return false;
1840}
1841
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001842/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1843/// in Mask are known to be either zero or one and return them in the
Nate Begeman368e18d2006-02-16 21:11:51 +00001844/// KnownZero/KnownOne bitsets.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001845void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001846 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001847 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001848 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001849 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001850 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1851 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1852 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1853 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001854 "Should use MaskedValueIsZero if you don't know whether Op"
1855 " is a target node!");
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001856 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001857}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001858
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001859/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1860/// targets that want to expose additional information about sign bits to the
1861/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001862unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001863 unsigned Depth) const {
1864 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1865 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1866 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1867 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1868 "Should use ComputeNumSignBits if you don't know whether Op"
1869 " is a target node!");
1870 return 1;
1871}
1872
Dan Gohman97d11632009-02-15 23:59:32 +00001873/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1874/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1875/// determine which bit is set.
1876///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001877static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001878 // A left-shift of a constant one will have exactly one bit set, because
1879 // shifting the bit off the end is undefined.
1880 if (Val.getOpcode() == ISD::SHL)
1881 if (ConstantSDNode *C =
1882 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1883 if (C->getAPIntValue() == 1)
1884 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001885
Dan Gohman97d11632009-02-15 23:59:32 +00001886 // Similarly, a right-shift of a constant sign-bit will have exactly
1887 // one bit set.
1888 if (Val.getOpcode() == ISD::SRL)
1889 if (ConstantSDNode *C =
1890 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1891 if (C->getAPIntValue().isSignBit())
1892 return true;
1893
1894 // More could be done here, though the above checks are enough
1895 // to handle some common cases.
1896
1897 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001898 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001899 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001900 APInt KnownZero, KnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001901 DAG.ComputeMaskedBits(Val, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001902 return (KnownZero.countPopulation() == BitWidth - 1) &&
1903 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001904}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001905
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001906/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001907/// and cc. If it is unable to simplify it, return a null SDValue.
1908SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001909TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001910 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001911 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001912 SelectionDAG &DAG = DCI.DAG;
1913
1914 // These setcc operations always fold.
1915 switch (Cond) {
1916 default: break;
1917 case ISD::SETFALSE:
1918 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1919 case ISD::SETTRUE:
1920 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1921 }
1922
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001923 // Ensure that the constant occurs on the RHS, and fold constant
1924 // comparisons.
1925 if (isa<ConstantSDNode>(N0.getNode()))
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001926 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
Eric Christopher362fee92011-06-17 20:41:29 +00001927
Gabor Greifba36cb52008-08-28 21:40:38 +00001928 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001929 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001930
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001931 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1932 // equality comparison, then we're just comparing whether X itself is
1933 // zero.
1934 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1935 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1936 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001937 const APInt &ShAmt
1938 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001939 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1940 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1941 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1942 // (srl (ctlz x), 5) == 0 -> X != 0
1943 // (srl (ctlz x), 5) != 1 -> X != 0
1944 Cond = ISD::SETNE;
1945 } else {
1946 // (srl (ctlz x), 5) != 0 -> X == 0
1947 // (srl (ctlz x), 5) == 1 -> X == 0
1948 Cond = ISD::SETEQ;
1949 }
1950 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1951 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1952 Zero, Cond);
1953 }
1954 }
1955
Benjamin Kramerd8228922011-01-17 12:04:57 +00001956 SDValue CTPOP = N0;
1957 // Look through truncs that don't change the value of a ctpop.
1958 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1959 CTPOP = N0.getOperand(0);
1960
1961 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramerc9b6a3e2011-01-17 18:00:28 +00001962 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramerd8228922011-01-17 12:04:57 +00001963 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1964 EVT CTVT = CTPOP.getValueType();
1965 SDValue CTOp = CTPOP.getOperand(0);
1966
1967 // (ctpop x) u< 2 -> (x & x-1) == 0
1968 // (ctpop x) u> 1 -> (x & x-1) != 0
1969 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1970 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1971 DAG.getConstant(1, CTVT));
1972 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1973 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1974 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1975 }
1976
Sylvestre Ledru94c22712012-09-27 10:14:43 +00001977 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramerd8228922011-01-17 12:04:57 +00001978 }
1979
Benjamin Kramere7cf0622011-04-22 18:47:44 +00001980 // (zext x) == C --> x == (trunc C)
1981 if (DCI.isBeforeLegalize() && N0->hasOneUse() &&
1982 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1983 unsigned MinBits = N0.getValueSizeInBits();
1984 SDValue PreZExt;
1985 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1986 // ZExt
1987 MinBits = N0->getOperand(0).getValueSizeInBits();
1988 PreZExt = N0->getOperand(0);
1989 } else if (N0->getOpcode() == ISD::AND) {
1990 // DAGCombine turns costly ZExts into ANDs
1991 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1992 if ((C->getAPIntValue()+1).isPowerOf2()) {
1993 MinBits = C->getAPIntValue().countTrailingOnes();
1994 PreZExt = N0->getOperand(0);
1995 }
1996 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
1997 // ZEXTLOAD
1998 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1999 MinBits = LN0->getMemoryVT().getSizeInBits();
2000 PreZExt = N0;
2001 }
2002 }
2003
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002004 // Make sure we're not losing bits from the constant.
Benjamin Kramere7cf0622011-04-22 18:47:44 +00002005 if (MinBits < C1.getBitWidth() && MinBits > C1.getActiveBits()) {
2006 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
2007 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
2008 // Will get folded away.
2009 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreZExt);
2010 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
2011 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
2012 }
2013 }
2014 }
2015
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002016 // If the LHS is '(and load, const)', the RHS is 0,
2017 // the test is for equality or unsigned, and all 1 bits of the const are
2018 // in the same partial word, see if we can shorten the load.
2019 if (DCI.isBeforeLegalize() &&
2020 N0.getOpcode() == ISD::AND && C1 == 0 &&
2021 N0.getNode()->hasOneUse() &&
2022 isa<LoadSDNode>(N0.getOperand(0)) &&
2023 N0.getOperand(0).getNode()->hasOneUse() &&
2024 isa<ConstantSDNode>(N0.getOperand(1))) {
2025 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00002026 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002027 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00002028 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002029 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00002030 unsigned maskWidth = origWidth;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002031 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002032 // 8 bits, but have to be careful...
2033 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
2034 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00002035 const APInt &Mask =
2036 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002037 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00002038 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002039 for (unsigned offset=0; offset<origWidth/width; offset++) {
2040 if ((newMask & Mask) == Mask) {
2041 if (!TD->isLittleEndian())
2042 bestOffset = (origWidth/width - offset - 1) * (width/8);
2043 else
2044 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00002045 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002046 bestWidth = width;
2047 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00002048 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002049 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00002050 }
2051 }
2052 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002053 if (bestWidth) {
Chris Lattnerc0c7fca2011-04-14 04:12:47 +00002054 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002055 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002056 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002057 SDValue Ptr = Lod->getBasePtr();
2058 if (bestOffset != 0)
2059 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
2060 DAG.getConstant(bestOffset, PtrType));
2061 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
2062 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattnerecf42c42010-09-21 16:36:31 +00002063 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002064 false, false, false, NewAlign);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002065 return DAG.getSetCC(dl, VT,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002066 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00002067 DAG.getConstant(bestMask.trunc(bestWidth),
2068 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002069 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002070 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002071 }
2072 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002073
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002074 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
2075 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
2076 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
2077
2078 // If the comparison constant has bits in the upper part, the
2079 // zero-extended value could never match.
2080 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
2081 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002082 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002083 case ISD::SETUGT:
2084 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002085 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00002086 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002087 case ISD::SETULE:
2088 case ISD::SETNE: return DAG.getConstant(1, VT);
2089 case ISD::SETGT:
2090 case ISD::SETGE:
2091 // True if the sign bit of C1 is set.
2092 return DAG.getConstant(C1.isNegative(), VT);
2093 case ISD::SETLT:
2094 case ISD::SETLE:
2095 // True if the sign bit of C1 isn't set.
2096 return DAG.getConstant(C1.isNonNegative(), VT);
2097 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00002098 break;
2099 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002100 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002101
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002102 // Otherwise, we can perform the comparison with the low bits.
2103 switch (Cond) {
2104 case ISD::SETEQ:
2105 case ISD::SETNE:
2106 case ISD::SETUGT:
2107 case ISD::SETUGE:
2108 case ISD::SETULT:
2109 case ISD::SETULE: {
Patrik Hagglund34525f92012-12-11 11:14:33 +00002110 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002111 if (DCI.isBeforeLegalizeOps() ||
2112 (isOperationLegal(ISD::SETCC, newVT) &&
2113 getCondCodeAction(Cond, newVT)==Legal))
2114 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Jay Foad40f8f622010-12-07 08:25:19 +00002115 DAG.getConstant(C1.trunc(InSize), newVT),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002116 Cond);
2117 break;
2118 }
2119 default:
2120 break; // todo, be more careful with signed comparisons
2121 }
2122 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00002123 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00002124 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002125 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00002126 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002127 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
2128
Eli Friedmanad78a882010-07-30 06:44:31 +00002129 // If the constant doesn't fit into the number of bits for the source of
2130 // the sign extension, it is impossible for both sides to be equal.
2131 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002132 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002133
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002134 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00002135 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002136 if (Op0Ty == ExtSrcTy) {
2137 ZextOp = N0.getOperand(0);
2138 } else {
2139 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
2140 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
2141 DAG.getConstant(Imm, Op0Ty));
2142 }
2143 if (!DCI.isCalledByLegalizer())
2144 DCI.AddToWorklist(ZextOp.getNode());
2145 // Otherwise, make this a use of a zext.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002146 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002147 DAG.getConstant(C1 & APInt::getLowBitsSet(
2148 ExtDstTyBits,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002149 ExtSrcTyBits),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002150 ExtDstTy),
2151 Cond);
2152 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
2153 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002154 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00002155 if (N0.getOpcode() == ISD::SETCC &&
2156 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00002157 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002158 if (TrueWhenTrue)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002159 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002160 // Invert the condition.
2161 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002162 CC = ISD::getSetCCInverse(CC,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002163 N0.getOperand(0).getValueType().isInteger());
2164 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00002165 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00002166
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002167 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002168 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002169 N0.getOperand(0).getOpcode() == ISD::XOR &&
2170 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
2171 isa<ConstantSDNode>(N0.getOperand(1)) &&
2172 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
2173 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
2174 // can only do this if the top bits are known zero.
2175 unsigned BitWidth = N0.getValueSizeInBits();
2176 if (DAG.MaskedValueIsZero(N0,
2177 APInt::getHighBitsSet(BitWidth,
2178 BitWidth-1))) {
2179 // Okay, get the un-inverted input value.
2180 SDValue Val;
2181 if (N0.getOpcode() == ISD::XOR)
2182 Val = N0.getOperand(0);
2183 else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002184 assert(N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002185 N0.getOperand(0).getOpcode() == ISD::XOR);
2186 // ((X^1)&1)^1 -> X & 1
2187 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
2188 N0.getOperand(0).getOperand(0),
2189 N0.getOperand(1));
2190 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00002191
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002192 return DAG.getSetCC(dl, VT, Val, N1,
2193 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2194 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00002195 } else if (N1C->getAPIntValue() == 1 &&
2196 (VT == MVT::i1 ||
Duncan Sands28b77e92011-09-06 19:07:46 +00002197 getBooleanContents(false) == ZeroOrOneBooleanContent)) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00002198 SDValue Op0 = N0;
2199 if (Op0.getOpcode() == ISD::TRUNCATE)
2200 Op0 = Op0.getOperand(0);
2201
2202 if ((Op0.getOpcode() == ISD::XOR) &&
2203 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
2204 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
2205 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
2206 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
2207 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
2208 Cond);
Craig Topper40b4a812012-12-19 06:12:28 +00002209 }
2210 if (Op0.getOpcode() == ISD::AND &&
2211 isa<ConstantSDNode>(Op0.getOperand(1)) &&
2212 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00002213 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00002214 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00002215 Op0 = DAG.getNode(ISD::AND, dl, VT,
2216 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
2217 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00002218 else if (Op0.getValueType().bitsLT(VT))
2219 Op0 = DAG.getNode(ISD::AND, dl, VT,
2220 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
2221 DAG.getConstant(1, VT));
2222
Evan Cheng2c755ba2010-02-27 07:36:59 +00002223 return DAG.getSetCC(dl, VT, Op0,
2224 DAG.getConstant(0, Op0.getValueType()),
2225 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2226 }
Craig Topper40b4a812012-12-19 06:12:28 +00002227 if (Op0.getOpcode() == ISD::AssertZext &&
2228 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
2229 return DAG.getSetCC(dl, VT, Op0,
2230 DAG.getConstant(0, Op0.getValueType()),
2231 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00002232 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002233 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002234
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002235 APInt MinVal, MaxVal;
2236 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
2237 if (ISD::isSignedIntSetCC(Cond)) {
2238 MinVal = APInt::getSignedMinValue(OperandBitSize);
2239 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
2240 } else {
2241 MinVal = APInt::getMinValue(OperandBitSize);
2242 MaxVal = APInt::getMaxValue(OperandBitSize);
2243 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002244
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002245 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
2246 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
2247 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
2248 // X >= C0 --> X > (C0-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002249 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002250 DAG.getConstant(C1-1, N1.getValueType()),
2251 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
2252 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002253
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002254 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
2255 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
2256 // X <= C0 --> X < (C0+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002257 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002258 DAG.getConstant(C1+1, N1.getValueType()),
2259 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
2260 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002261
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002262 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
2263 return DAG.getConstant(0, VT); // X < MIN --> false
2264 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
2265 return DAG.getConstant(1, VT); // X >= MIN --> true
2266 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
2267 return DAG.getConstant(0, VT); // X > MAX --> false
2268 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
2269 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00002270
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002271 // Canonicalize setgt X, Min --> setne X, Min
2272 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
2273 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
2274 // Canonicalize setlt X, Max --> setne X, Max
2275 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
2276 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00002277
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002278 // If we have setult X, 1, turn it into seteq X, 0
2279 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002280 return DAG.getSetCC(dl, VT, N0,
2281 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002282 ISD::SETEQ);
2283 // If we have setugt X, Max-1, turn it into seteq X, Max
2284 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002285 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002286 DAG.getConstant(MaxVal, N0.getValueType()),
2287 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00002288
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002289 // If we have "setcc X, C0", check to see if we can shrink the immediate
2290 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00002291
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002292 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002293 if (Cond == ISD::SETUGT &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002294 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002295 return DAG.getSetCC(dl, VT, N0,
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002296 DAG.getConstant(0, N1.getValueType()),
2297 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00002298
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002299 // SETULT X, SINTMIN -> SETGT X, -1
2300 if (Cond == ISD::SETULT &&
2301 C1 == APInt::getSignedMinValue(OperandBitSize)) {
2302 SDValue ConstMinusOne =
2303 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
2304 N1.getValueType());
2305 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
2306 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002307
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002308 // Fold bit comparisons when we can.
2309 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00002310 (VT == N0.getValueType() ||
2311 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
2312 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002313 if (ConstantSDNode *AndRHS =
2314 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00002315 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Owen Anderson95771af2011-02-25 21:41:48 +00002316 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002317 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
2318 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00002319 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00002320 return DAG.getNode(ISD::TRUNCATE, dl, VT,
2321 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00002322 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002323 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00002324 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002325 // (X & 8) == 8 --> (X & 8) >> 3
2326 // Perform the xform if C1 is a single bit.
2327 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00002328 return DAG.getNode(ISD::TRUNCATE, dl, VT,
2329 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
2330 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00002331 }
2332 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00002333 }
Evan Cheng70e10d32012-07-17 06:53:39 +00002334
Evan Chengb4d49592012-07-17 07:47:50 +00002335 if (C1.getMinSignedBits() <= 64 &&
2336 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Cheng70e10d32012-07-17 06:53:39 +00002337 // (X & -256) == 256 -> (X >> 8) == 1
2338 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2339 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
2340 if (ConstantSDNode *AndRHS =
2341 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2342 const APInt &AndRHSC = AndRHS->getAPIntValue();
2343 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
2344 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00002345 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Evan Cheng70e10d32012-07-17 06:53:39 +00002346 getPointerTy() : getShiftAmountTy(N0.getValueType());
2347 EVT CmpTy = N0.getValueType();
2348 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
2349 DAG.getConstant(ShiftBits, ShiftTy));
2350 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), CmpTy);
2351 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
2352 }
2353 }
Evan Chengf5c05392012-07-17 08:31:11 +00002354 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
2355 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
2356 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
2357 // X < 0x100000000 -> (X >> 32) < 1
2358 // X >= 0x100000000 -> (X >> 32) >= 1
2359 // X <= 0x0ffffffff -> (X >> 32) < 1
2360 // X > 0x0ffffffff -> (X >> 32) >= 1
2361 unsigned ShiftBits;
2362 APInt NewC = C1;
2363 ISD::CondCode NewCond = Cond;
2364 if (AdjOne) {
2365 ShiftBits = C1.countTrailingOnes();
2366 NewC = NewC + 1;
2367 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
2368 } else {
2369 ShiftBits = C1.countTrailingZeros();
2370 }
2371 NewC = NewC.lshr(ShiftBits);
2372 if (ShiftBits && isLegalICmpImmediate(NewC.getSExtValue())) {
Benjamin Kramerb97cebd2012-08-17 15:54:21 +00002373 EVT ShiftTy = DCI.isBeforeLegalizeOps() ?
Evan Chengf5c05392012-07-17 08:31:11 +00002374 getPointerTy() : getShiftAmountTy(N0.getValueType());
2375 EVT CmpTy = N0.getValueType();
2376 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
2377 DAG.getConstant(ShiftBits, ShiftTy));
2378 SDValue CmpRHS = DAG.getConstant(NewC, CmpTy);
2379 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
2380 }
Evan Cheng70e10d32012-07-17 06:53:39 +00002381 }
2382 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002383 }
2384
Gabor Greifba36cb52008-08-28 21:40:38 +00002385 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002386 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002387 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00002388 if (O.getNode()) return O;
2389 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00002390 // If the RHS of an FP comparison is a constant, simplify it away in
2391 // some cases.
2392 if (CFP->getValueAPF().isNaN()) {
2393 // If an operand is known to be a nan, we can fold it.
2394 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002395 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00002396 case 0: // Known false.
2397 return DAG.getConstant(0, VT);
2398 case 1: // Known true.
2399 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00002400 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00002401 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00002402 }
2403 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002404
Chris Lattner63079f02007-12-29 08:37:08 +00002405 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
2406 // constant if knowing that the operand is non-nan is enough. We prefer to
2407 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
2408 // materialize 0.0.
2409 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002410 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00002411
2412 // If the condition is not legal, see if we can find an equivalent one
2413 // which is legal.
Patrik Hagglund34525f92012-12-11 11:14:33 +00002414 if (!isCondCodeLegal(Cond, N0.getValueType())) {
Dan Gohman11eab022009-09-26 15:24:17 +00002415 // If the comparison was an awkward floating-point == or != and one of
2416 // the comparison operands is infinity or negative infinity, convert the
2417 // condition to a less-awkward <= or >=.
2418 if (CFP->getValueAPF().isInfinity()) {
2419 if (CFP->getValueAPF().isNegative()) {
2420 if (Cond == ISD::SETOEQ &&
Patrik Hagglund34525f92012-12-11 11:14:33 +00002421 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00002422 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2423 if (Cond == ISD::SETUEQ &&
Patrik Hagglund34525f92012-12-11 11:14:33 +00002424 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00002425 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2426 if (Cond == ISD::SETUNE &&
Patrik Hagglund34525f92012-12-11 11:14:33 +00002427 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00002428 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2429 if (Cond == ISD::SETONE &&
Patrik Hagglund34525f92012-12-11 11:14:33 +00002430 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00002431 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2432 } else {
2433 if (Cond == ISD::SETOEQ &&
Patrik Hagglund34525f92012-12-11 11:14:33 +00002434 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00002435 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2436 if (Cond == ISD::SETUEQ &&
Patrik Hagglund34525f92012-12-11 11:14:33 +00002437 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00002438 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2439 if (Cond == ISD::SETUNE &&
Patrik Hagglund34525f92012-12-11 11:14:33 +00002440 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00002441 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2442 if (Cond == ISD::SETONE &&
Patrik Hagglund34525f92012-12-11 11:14:33 +00002443 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
Dan Gohman11eab022009-09-26 15:24:17 +00002444 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2445 }
2446 }
2447 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002448 }
2449
2450 if (N0 == N1) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00002451 // The sext(setcc()) => setcc() optimization relies on the appropriate
2452 // constant being emitted.
Nadav Roteme7576402012-09-06 11:13:55 +00002453 uint64_t EqVal = 0;
Duncan Sandse7de3b22012-07-05 09:32:46 +00002454 switch (getBooleanContents(N0.getValueType().isVector())) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00002455 case UndefinedBooleanContent:
2456 case ZeroOrOneBooleanContent:
2457 EqVal = ISD::isTrueWhenEqual(Cond);
2458 break;
2459 case ZeroOrNegativeOneBooleanContent:
2460 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
2461 break;
2462 }
2463
Evan Chengfa1eb272007-02-08 22:13:59 +00002464 // We can always fold X == X for integer setcc's.
Chad Rosier9dbb0182012-04-03 20:11:24 +00002465 if (N0.getValueType().isInteger()) {
Duncan Sandse7de3b22012-07-05 09:32:46 +00002466 return DAG.getConstant(EqVal, VT);
Chad Rosier9dbb0182012-04-03 20:11:24 +00002467 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002468 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2469 if (UOF == 2) // FP operators that are undefined on NaNs.
Duncan Sandse7de3b22012-07-05 09:32:46 +00002470 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00002471 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Duncan Sandse7de3b22012-07-05 09:32:46 +00002472 return DAG.getConstant(EqVal, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00002473 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2474 // if it is not already.
2475 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmow8c574be2012-07-31 18:07:43 +00002476 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglund34525f92012-12-11 11:14:33 +00002477 getCondCodeAction(NewCond, N0.getValueType()) == Legal))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002478 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002479 }
2480
2481 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002482 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002483 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2484 N0.getOpcode() == ISD::XOR) {
2485 // Simplify (X+Y) == (X+Z) --> Y == Z
2486 if (N0.getOpcode() == N1.getOpcode()) {
2487 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002488 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002489 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002490 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002491 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2492 // If X op Y == Y op X, try other combinations.
2493 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002494 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002495 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002496 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002497 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002498 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002499 }
2500 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002501
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00002502 // If RHS is a legal immediate value for a compare instruction, we need
2503 // to be careful about increasing register pressure needlessly.
2504 bool LegalRHSImm = false;
2505
Evan Chengfa1eb272007-02-08 22:13:59 +00002506 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2507 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2508 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002509 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002510 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002511 DAG.getConstant(RHSC->getAPIntValue()-
2512 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002513 N0.getValueType()), Cond);
2514 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002515
Sylvestre Ledru94c22712012-09-27 10:14:43 +00002516 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Chengfa1eb272007-02-08 22:13:59 +00002517 if (N0.getOpcode() == ISD::XOR)
2518 // If we know that all of the inverted bits are zero, don't bother
2519 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002520 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2521 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002522 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002523 DAG.getConstant(LHSR->getAPIntValue() ^
2524 RHSC->getAPIntValue(),
2525 N0.getValueType()),
2526 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002527 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002528
Evan Chengfa1eb272007-02-08 22:13:59 +00002529 // Turn (C1-X) == C2 --> X == C1-C2
2530 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002531 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002532 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002533 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002534 DAG.getConstant(SUBC->getAPIntValue() -
2535 RHSC->getAPIntValue(),
2536 N0.getValueType()),
2537 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002538 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002539 }
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00002540
2541 // Could RHSC fold directly into a compare?
2542 if (RHSC->getValueType(0).getSizeInBits() <= 64)
2543 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Chengfa1eb272007-02-08 22:13:59 +00002544 }
2545
2546 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00002547 // Don't do this if X is an immediate that can fold into a cmp
2548 // instruction and X+Z has other uses. It could be an induction variable
2549 // chain, and the transform would increase register pressure.
2550 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
2551 if (N0.getOperand(0) == N1)
2552 return DAG.getSetCC(dl, VT, N0.getOperand(1),
2553 DAG.getConstant(0, N0.getValueType()), Cond);
2554 if (N0.getOperand(1) == N1) {
2555 if (DAG.isCommutativeBinOp(N0.getOpcode()))
2556 return DAG.getSetCC(dl, VT, N0.getOperand(0),
2557 DAG.getConstant(0, N0.getValueType()), Cond);
2558 else if (N0.getNode()->hasOneUse()) {
2559 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2560 // (Z-X) == X --> Z == X<<1
2561 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Owen Anderson95771af2011-02-25 21:41:48 +00002562 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen740cd652012-04-05 20:30:20 +00002563 if (!DCI.isCalledByLegalizer())
2564 DCI.AddToWorklist(SH.getNode());
2565 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
2566 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002567 }
2568 }
2569 }
2570
2571 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2572 N1.getOpcode() == ISD::XOR) {
2573 // Simplify X == (X+Z) --> Z == 0
2574 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002575 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002576 DAG.getConstant(0, N1.getValueType()), Cond);
2577 } else if (N1.getOperand(1) == N0) {
2578 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002579 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002580 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002581 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002582 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2583 // X == (Z-X) --> X<<1 == Z
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002584 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Anderson95771af2011-02-25 21:41:48 +00002585 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Chengfa1eb272007-02-08 22:13:59 +00002586 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002587 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002588 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002589 }
2590 }
2591 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002592
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002593 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002594 // Note that where y is variable and is known to have at most
2595 // one bit set (for example, if it is z&1) we cannot do this;
2596 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002597 if (N0.getOpcode() == ISD::AND)
2598 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002599 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002600 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2601 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002602 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002603 }
2604 }
2605 if (N1.getOpcode() == ISD::AND)
2606 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002607 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002608 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2609 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002610 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002611 }
2612 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002613 }
2614
2615 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002616 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002617 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002618 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002619 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002620 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002621 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2622 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002623 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002624 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002625 break;
2626 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002627 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002628 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002629 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2630 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002631 Temp = DAG.getNOT(dl, N0, MVT::i1);
2632 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002633 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002634 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002635 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002636 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2637 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002638 Temp = DAG.getNOT(dl, N1, MVT::i1);
2639 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002640 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002641 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002642 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002643 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2644 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002645 Temp = DAG.getNOT(dl, N0, MVT::i1);
2646 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002647 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002648 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002649 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002650 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2651 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002652 Temp = DAG.getNOT(dl, N1, MVT::i1);
2653 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002654 break;
2655 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002656 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002657 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002658 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002659 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002660 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002661 }
2662 return N0;
2663 }
2664
2665 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002666 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002667}
2668
Evan Chengad4196b2008-05-12 19:56:52 +00002669/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2670/// node is a GlobalAddress + offset.
Chris Lattner0a9481f2011-02-13 22:25:43 +00002671bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Chengad4196b2008-05-12 19:56:52 +00002672 int64_t &Offset) const {
2673 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002674 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2675 GA = GASD->getGlobal();
2676 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002677 return true;
2678 }
2679
2680 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002681 SDValue N1 = N->getOperand(0);
2682 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002683 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002684 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2685 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002686 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002687 return true;
2688 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002689 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002690 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2691 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002692 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002693 return true;
2694 }
2695 }
2696 }
Owen Anderson95771af2011-02-25 21:41:48 +00002697
Evan Chengad4196b2008-05-12 19:56:52 +00002698 return false;
2699}
2700
2701
Dan Gohman475871a2008-07-27 21:46:04 +00002702SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002703PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2704 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002705 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002706}
2707
Chris Lattnereb8146b2006-02-04 02:13:02 +00002708//===----------------------------------------------------------------------===//
2709// Inline Assembler Implementation Methods
2710//===----------------------------------------------------------------------===//
2711
Chris Lattner4376fea2008-04-27 00:09:47 +00002712
Chris Lattnereb8146b2006-02-04 02:13:02 +00002713TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002714TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattner4234f572007-03-25 02:14:49 +00002715 if (Constraint.size() == 1) {
2716 switch (Constraint[0]) {
2717 default: break;
2718 case 'r': return C_RegisterClass;
2719 case 'm': // memory
2720 case 'o': // offsetable
2721 case 'V': // not offsetable
2722 return C_Memory;
2723 case 'i': // Simple Integer or Relocatable Constant
2724 case 'n': // Simple Integer
John Thompson67aff162010-09-21 22:04:54 +00002725 case 'E': // Floating Point Constant
2726 case 'F': // Floating Point Constant
Chris Lattner4234f572007-03-25 02:14:49 +00002727 case 's': // Relocatable Constant
John Thompson67aff162010-09-21 22:04:54 +00002728 case 'p': // Address.
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002729 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002730 case 'I': // Target registers.
2731 case 'J':
2732 case 'K':
2733 case 'L':
2734 case 'M':
2735 case 'N':
2736 case 'O':
2737 case 'P':
John Thompson67aff162010-09-21 22:04:54 +00002738 case '<':
2739 case '>':
Chris Lattner4234f572007-03-25 02:14:49 +00002740 return C_Other;
2741 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002742 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002743
2744 if (Constraint.size() > 1 && Constraint[0] == '{' &&
Chris Lattner065421f2007-03-25 02:18:14 +00002745 Constraint[Constraint.size()-1] == '}')
2746 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002747 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002748}
2749
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002750/// LowerXConstraint - try to replace an X constraint, which matches anything,
2751/// with another that has more specific requirements based on the type of the
2752/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002753const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002754 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002755 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002756 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002757 return "f"; // works for many targets
2758 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002759}
2760
Chris Lattner48884cd2007-08-25 00:47:38 +00002761/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2762/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002763void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00002764 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00002765 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002766 SelectionDAG &DAG) const {
Eric Christopher362fee92011-06-17 20:41:29 +00002767
Eric Christopher100c8332011-06-02 23:16:42 +00002768 if (Constraint.length() > 1) return;
Eric Christopher362fee92011-06-17 20:41:29 +00002769
Eric Christopher100c8332011-06-02 23:16:42 +00002770 char ConstraintLetter = Constraint[0];
Chris Lattnereb8146b2006-02-04 02:13:02 +00002771 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002772 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002773 case 'X': // Allows any operand; labels (basic block) use this.
2774 if (Op.getOpcode() == ISD::BasicBlock) {
2775 Ops.push_back(Op);
2776 return;
2777 }
2778 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002779 case 'i': // Simple Integer or Relocatable Constant
2780 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002781 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002782 // These operands are interested in values of the form (GV+C), where C may
2783 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2784 // is possible and fine if either GV or C are missing.
2785 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2786 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002787
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002788 // If we have "(add GV, C)", pull out GV/C
2789 if (Op.getOpcode() == ISD::ADD) {
2790 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2791 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2792 if (C == 0 || GA == 0) {
2793 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2794 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2795 }
2796 if (C == 0 || GA == 0)
2797 C = 0, GA = 0;
2798 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002799
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002800 // If we find a valid operand, map to the TargetXXX version so that the
2801 // value itself doesn't get selected.
2802 if (GA) { // Either &GV or &GV+C
2803 if (ConstraintLetter != 'n') {
2804 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002805 if (C) Offs += C->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002806 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Devang Patel07538ad2010-07-15 18:45:27 +00002807 C ? C->getDebugLoc() : DebugLoc(),
Chris Lattner48884cd2007-08-25 00:47:38 +00002808 Op.getValueType(), Offs));
2809 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002810 }
2811 }
2812 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002813 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002814 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002815 // gcc prints these as sign extended. Sign extend value to 64 bits
2816 // now; without this it would get ZExt'd later in
2817 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2818 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002819 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002820 return;
2821 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002822 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002823 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002824 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002825 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002826}
2827
Chris Lattner1efa40f2006-02-22 00:56:39 +00002828std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002829getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002830 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002831 if (Constraint[0] != '{')
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002832 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattnera55079a2006-02-01 01:29:47 +00002833 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2834
2835 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002836 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002837
Hal Finkelca2dd362012-12-18 17:50:58 +00002838 std::pair<unsigned, const TargetRegisterClass*> R =
2839 std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
2840
Chris Lattner1efa40f2006-02-22 00:56:39 +00002841 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002842 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2843 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002844 E = RI->regclass_end(); RCI != E; ++RCI) {
2845 const TargetRegisterClass *RC = *RCI;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002846
2847 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002848 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen22e8a362011-10-12 01:24:51 +00002849 if (!isLegalRC(RC))
2850 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002851
2852 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner1efa40f2006-02-22 00:56:39 +00002853 I != E; ++I) {
Hal Finkelca2dd362012-12-18 17:50:58 +00002854 if (RegName.equals_lower(RI->getName(*I))) {
2855 std::pair<unsigned, const TargetRegisterClass*> S =
2856 std::make_pair(*I, RC);
2857
2858 // If this register class has the requested value type, return it,
2859 // otherwise keep searching and return the first class found
2860 // if no other is found which explicitly has the requested type.
2861 if (RC->hasType(VT))
2862 return S;
2863 else if (!R.second)
2864 R = S;
2865 }
Chris Lattner1efa40f2006-02-22 00:56:39 +00002866 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002867 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002868
Hal Finkelca2dd362012-12-18 17:50:58 +00002869 return R;
Chris Lattner4ccb0702006-01-26 20:37:03 +00002870}
Evan Cheng30b37b52006-03-13 23:18:16 +00002871
2872//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002873// Constraint Selection.
2874
Chris Lattner6bdcda32008-10-17 16:47:46 +00002875/// isMatchingInputConstraint - Return true of this is an input operand that is
2876/// a matching constraint like "4".
2877bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002878 assert(!ConstraintCode.empty() && "No known constraint!");
2879 return isdigit(ConstraintCode[0]);
2880}
2881
2882/// getMatchedOperand - If this is an input matching constraint, this method
2883/// returns the output operand it matches.
2884unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2885 assert(!ConstraintCode.empty() && "No known constraint!");
2886 return atoi(ConstraintCode.c_str());
2887}
2888
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002889
John Thompsoneac6e1d2010-09-13 18:15:37 +00002890/// ParseConstraints - Split up the constraint string from the inline
2891/// assembly value into the specific constraints and their prefixes,
2892/// and also tie in the associated operand values.
2893/// If this returns an empty vector, and if the constraint string itself
2894/// isn't empty, there was an error parsing.
John Thompson44ab89e2010-10-29 17:29:13 +00002895TargetLowering::AsmOperandInfoVector TargetLowering::ParseConstraints(
John Thompsoneac6e1d2010-09-13 18:15:37 +00002896 ImmutableCallSite CS) const {
2897 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00002898 AsmOperandInfoVector ConstraintOperands;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002899 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompson67aff162010-09-21 22:04:54 +00002900 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompsoneac6e1d2010-09-13 18:15:37 +00002901
2902 // Do a prepass over the constraints, canonicalizing them, and building up the
2903 // ConstraintOperands list.
John Thompson44ab89e2010-10-29 17:29:13 +00002904 InlineAsm::ConstraintInfoVector
John Thompsoneac6e1d2010-09-13 18:15:37 +00002905 ConstraintInfos = IA->ParseConstraints();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002906
John Thompsoneac6e1d2010-09-13 18:15:37 +00002907 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2908 unsigned ResNo = 0; // ResNo - The result number of the next output.
2909
2910 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
2911 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
2912 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2913
John Thompson67aff162010-09-21 22:04:54 +00002914 // Update multiple alternative constraint count.
2915 if (OpInfo.multipleAlternatives.size() > maCount)
2916 maCount = OpInfo.multipleAlternatives.size();
2917
John Thompson44ab89e2010-10-29 17:29:13 +00002918 OpInfo.ConstraintVT = MVT::Other;
John Thompsoneac6e1d2010-09-13 18:15:37 +00002919
2920 // Compute the value type for each operand.
2921 switch (OpInfo.Type) {
2922 case InlineAsm::isOutput:
2923 // Indirect outputs just consume an argument.
2924 if (OpInfo.isIndirect) {
2925 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2926 break;
2927 }
2928
2929 // The return value of the call is this value. As such, there is no
2930 // corresponding argument.
2931 assert(!CS.getType()->isVoidTy() &&
2932 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002933 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
John Thompson44ab89e2010-10-29 17:29:13 +00002934 OpInfo.ConstraintVT = getValueType(STy->getElementType(ResNo));
John Thompsoneac6e1d2010-09-13 18:15:37 +00002935 } else {
2936 assert(ResNo == 0 && "Asm only has one result!");
John Thompson44ab89e2010-10-29 17:29:13 +00002937 OpInfo.ConstraintVT = getValueType(CS.getType());
John Thompsoneac6e1d2010-09-13 18:15:37 +00002938 }
2939 ++ResNo;
2940 break;
2941 case InlineAsm::isInput:
2942 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2943 break;
2944 case InlineAsm::isClobber:
2945 // Nothing to do.
2946 break;
2947 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002948
John Thompson44ab89e2010-10-29 17:29:13 +00002949 if (OpInfo.CallOperandVal) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002950 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002951 if (OpInfo.isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002952 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompson44ab89e2010-10-29 17:29:13 +00002953 if (!PtrTy)
2954 report_fatal_error("Indirect operand for inline asm not a pointer!");
2955 OpTy = PtrTy->getElementType();
2956 }
Eric Christopher362fee92011-06-17 20:41:29 +00002957
Eric Christophercef81b72011-05-09 20:04:43 +00002958 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002959 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00002960 if (STy->getNumElements() == 1)
2961 OpTy = STy->getElementType(0);
2962
John Thompson44ab89e2010-10-29 17:29:13 +00002963 // If OpTy is not a single value, it may be a struct/union that we
2964 // can tile with integers.
2965 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
2966 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
2967 switch (BitSize) {
2968 default: break;
2969 case 1:
2970 case 8:
2971 case 16:
2972 case 32:
2973 case 64:
2974 case 128:
Dale Johannesen71365d32010-11-09 01:15:07 +00002975 OpInfo.ConstraintVT =
2976 EVT::getEVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompson44ab89e2010-10-29 17:29:13 +00002977 break;
2978 }
Micah Villmow7d661462012-10-09 16:06:12 +00002979 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
2980 OpInfo.ConstraintVT = MVT::getIntegerVT(
2981 8*TD->getPointerSize(PT->getAddressSpace()));
John Thompson44ab89e2010-10-29 17:29:13 +00002982 } else {
2983 OpInfo.ConstraintVT = EVT::getEVT(OpTy, true);
2984 }
2985 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00002986 }
2987
2988 // If we have multiple alternative constraints, select the best alternative.
2989 if (ConstraintInfos.size()) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00002990 if (maCount) {
2991 unsigned bestMAIndex = 0;
2992 int bestWeight = -1;
2993 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2994 int weight = -1;
2995 unsigned maIndex;
2996 // Compute the sums of the weights for each alternative, keeping track
2997 // of the best (highest weight) one so far.
2998 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2999 int weightSum = 0;
3000 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
3001 cIndex != eIndex; ++cIndex) {
3002 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
3003 if (OpInfo.Type == InlineAsm::isClobber)
3004 continue;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003005
John Thompson44ab89e2010-10-29 17:29:13 +00003006 // If this is an output operand with a matching input operand,
3007 // look up the matching input. If their types mismatch, e.g. one
3008 // is an integer, the other is floating point, or their sizes are
3009 // different, flag it as an maCantMatch.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003010 if (OpInfo.hasMatchingInput()) {
3011 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsoneac6e1d2010-09-13 18:15:37 +00003012 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
3013 if ((OpInfo.ConstraintVT.isInteger() !=
3014 Input.ConstraintVT.isInteger()) ||
3015 (OpInfo.ConstraintVT.getSizeInBits() !=
3016 Input.ConstraintVT.getSizeInBits())) {
3017 weightSum = -1; // Can't match.
3018 break;
3019 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00003020 }
3021 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00003022 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
3023 if (weight == -1) {
3024 weightSum = -1;
3025 break;
3026 }
3027 weightSum += weight;
3028 }
3029 // Update best.
3030 if (weightSum > bestWeight) {
3031 bestWeight = weightSum;
3032 bestMAIndex = maIndex;
3033 }
3034 }
3035
3036 // Now select chosen alternative in each constraint.
3037 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
3038 cIndex != eIndex; ++cIndex) {
3039 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
3040 if (cInfo.Type == InlineAsm::isClobber)
3041 continue;
3042 cInfo.selectAlternative(bestMAIndex);
3043 }
3044 }
3045 }
3046
3047 // Check and hook up tied operands, choose constraint code to use.
3048 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
3049 cIndex != eIndex; ++cIndex) {
3050 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003051
John Thompsoneac6e1d2010-09-13 18:15:37 +00003052 // If this is an output operand with a matching input operand, look up the
3053 // matching input. If their types mismatch, e.g. one is an integer, the
3054 // other is floating point, or their sizes are different, flag it as an
3055 // error.
3056 if (OpInfo.hasMatchingInput()) {
3057 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson44ab89e2010-10-29 17:29:13 +00003058
John Thompsoneac6e1d2010-09-13 18:15:37 +00003059 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00003060 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
3061 getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
3062 OpInfo.ConstraintVT);
3063 std::pair<unsigned, const TargetRegisterClass*> InputRC =
3064 getRegForInlineAsmConstraint(Input.ConstraintCode,
3065 Input.ConstraintVT);
John Thompsoneac6e1d2010-09-13 18:15:37 +00003066 if ((OpInfo.ConstraintVT.isInteger() !=
3067 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00003068 (MatchRC.second != InputRC.second)) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00003069 report_fatal_error("Unsupported asm: input constraint"
3070 " with a matching output constraint of"
3071 " incompatible type!");
3072 }
John Thompsoneac6e1d2010-09-13 18:15:37 +00003073 }
John Thompson44ab89e2010-10-29 17:29:13 +00003074
John Thompsoneac6e1d2010-09-13 18:15:37 +00003075 }
3076 }
3077
3078 return ConstraintOperands;
3079}
3080
Chris Lattner58f15c42008-10-17 16:21:11 +00003081
Chris Lattner4376fea2008-04-27 00:09:47 +00003082/// getConstraintGenerality - Return an integer indicating how general CT
3083/// is.
3084static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
3085 switch (CT) {
Chris Lattner4376fea2008-04-27 00:09:47 +00003086 case TargetLowering::C_Other:
3087 case TargetLowering::C_Unknown:
3088 return 0;
3089 case TargetLowering::C_Register:
3090 return 1;
3091 case TargetLowering::C_RegisterClass:
3092 return 2;
3093 case TargetLowering::C_Memory:
3094 return 3;
3095 }
Chandler Carruth732f05c2012-01-10 18:08:01 +00003096 llvm_unreachable("Invalid constraint type");
Chris Lattner4376fea2008-04-27 00:09:47 +00003097}
3098
John Thompson44ab89e2010-10-29 17:29:13 +00003099/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003100/// This object must already have been set up with the operand type
3101/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00003102TargetLowering::ConstraintWeight
3103 TargetLowering::getMultipleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00003104 AsmOperandInfo &info, int maIndex) const {
John Thompson44ab89e2010-10-29 17:29:13 +00003105 InlineAsm::ConstraintCodeVector *rCodes;
John Thompson67aff162010-09-21 22:04:54 +00003106 if (maIndex >= (int)info.multipleAlternatives.size())
3107 rCodes = &info.Codes;
3108 else
3109 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompson44ab89e2010-10-29 17:29:13 +00003110 ConstraintWeight BestWeight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003111
3112 // Loop over the options, keeping track of the most general one.
John Thompson67aff162010-09-21 22:04:54 +00003113 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompson44ab89e2010-10-29 17:29:13 +00003114 ConstraintWeight weight =
3115 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompsoneac6e1d2010-09-13 18:15:37 +00003116 if (weight > BestWeight)
3117 BestWeight = weight;
3118 }
3119
3120 return BestWeight;
3121}
3122
John Thompson44ab89e2010-10-29 17:29:13 +00003123/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003124/// This object must already have been set up with the operand type
3125/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +00003126TargetLowering::ConstraintWeight
3127 TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +00003128 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +00003129 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003130 Value *CallOperandVal = info.CallOperandVal;
3131 // If we don't have a value, we can't do a match,
3132 // but allow it at the lowest weight.
3133 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +00003134 return CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003135 // Look at the constraint type.
3136 switch (*constraint) {
3137 case 'i': // immediate integer.
3138 case 'n': // immediate integer with a known value.
John Thompson44ab89e2010-10-29 17:29:13 +00003139 if (isa<ConstantInt>(CallOperandVal))
3140 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003141 break;
3142 case 's': // non-explicit intregal immediate.
John Thompson44ab89e2010-10-29 17:29:13 +00003143 if (isa<GlobalValue>(CallOperandVal))
3144 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003145 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003146 case 'E': // immediate float if host format.
3147 case 'F': // immediate float.
3148 if (isa<ConstantFP>(CallOperandVal))
3149 weight = CW_Constant;
3150 break;
3151 case '<': // memory operand with autodecrement.
3152 case '>': // memory operand with autoincrement.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003153 case 'm': // memory operand.
3154 case 'o': // offsettable memory operand
3155 case 'V': // non-offsettable memory operand
John Thompson44ab89e2010-10-29 17:29:13 +00003156 weight = CW_Memory;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003157 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003158 case 'r': // general register.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003159 case 'g': // general register, memory operand or immediate integer.
John Thompson44ab89e2010-10-29 17:29:13 +00003160 // note: Clang converts "g" to "imr".
3161 if (CallOperandVal->getType()->isIntegerTy())
3162 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003163 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003164 case 'X': // any operand.
John Thompsoneac6e1d2010-09-13 18:15:37 +00003165 default:
John Thompson44ab89e2010-10-29 17:29:13 +00003166 weight = CW_Default;
John Thompsoneac6e1d2010-09-13 18:15:37 +00003167 break;
3168 }
3169 return weight;
3170}
3171
Chris Lattner4376fea2008-04-27 00:09:47 +00003172/// ChooseConstraint - If there are multiple different constraints that we
3173/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00003174/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00003175/// Other -> immediates and magic values
3176/// Register -> one specific register
3177/// RegisterClass -> a group of regs
3178/// Memory -> memory
3179/// Ideally, we would pick the most specific constraint possible: if we have
3180/// something that fits into a register, we would pick it. The problem here
3181/// is that if we have something that could either be in a register or in
3182/// memory that use of the register could cause selection of *other*
3183/// operands to fail: they might only succeed if we pick memory. Because of
3184/// this the heuristic we use is:
3185///
3186/// 1) If there is an 'other' constraint, and if the operand is valid for
3187/// that constraint, use it. This makes us take advantage of 'i'
3188/// constraints when available.
3189/// 2) Otherwise, pick the most general constraint present. This prefers
3190/// 'm' over 'r', for example.
3191///
3192static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesen1784d162010-06-25 21:55:36 +00003193 const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00003194 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00003195 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
3196 unsigned BestIdx = 0;
3197 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
3198 int BestGenerality = -1;
Dale Johannesena5989f82010-06-28 22:09:45 +00003199
Chris Lattner4376fea2008-04-27 00:09:47 +00003200 // Loop over the options, keeping track of the most general one.
3201 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
3202 TargetLowering::ConstraintType CType =
3203 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesena5989f82010-06-28 22:09:45 +00003204
Chris Lattner5a096902008-04-27 00:37:18 +00003205 // If this is an 'other' constraint, see if the operand is valid for it.
3206 // For example, on X86 we might have an 'rI' constraint. If the operand
3207 // is an integer in the range [0..31] we want to use I (saving a load
3208 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00003209 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00003210 assert(OpInfo.Codes[i].size() == 1 &&
3211 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00003212 std::vector<SDValue> ResultOps;
Eric Christopher100c8332011-06-02 23:16:42 +00003213 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner5a096902008-04-27 00:37:18 +00003214 ResultOps, *DAG);
3215 if (!ResultOps.empty()) {
3216 BestType = CType;
3217 BestIdx = i;
3218 break;
3219 }
3220 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003221
Dale Johannesena5989f82010-06-28 22:09:45 +00003222 // Things with matching constraints can only be registers, per gcc
3223 // documentation. This mainly affects "g" constraints.
3224 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
3225 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003226
Chris Lattner4376fea2008-04-27 00:09:47 +00003227 // This constraint letter is more general than the previous one, use it.
3228 int Generality = getConstraintGenerality(CType);
3229 if (Generality > BestGenerality) {
3230 BestType = CType;
3231 BestIdx = i;
3232 BestGenerality = Generality;
3233 }
3234 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003235
Chris Lattner4376fea2008-04-27 00:09:47 +00003236 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
3237 OpInfo.ConstraintType = BestType;
3238}
3239
3240/// ComputeConstraintToUse - Determines the constraint code and constraint
3241/// type to use for the specific AsmOperandInfo, setting
3242/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00003243void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003244 SDValue Op,
Chris Lattner5a096902008-04-27 00:37:18 +00003245 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00003246 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003247
Chris Lattner4376fea2008-04-27 00:09:47 +00003248 // Single-letter constraints ('r') are very common.
3249 if (OpInfo.Codes.size() == 1) {
3250 OpInfo.ConstraintCode = OpInfo.Codes[0];
3251 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
3252 } else {
Dale Johannesen1784d162010-06-25 21:55:36 +00003253 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00003254 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003255
Chris Lattner4376fea2008-04-27 00:09:47 +00003256 // 'X' matches anything.
3257 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
3258 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00003259 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00003260 // the result, which is not what we want to look at; leave them alone.
3261 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00003262 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
3263 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00003264 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00003265 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003266
Chris Lattner4376fea2008-04-27 00:09:47 +00003267 // Otherwise, try to resolve it to something we know about by looking at
3268 // the actual operand type.
3269 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
3270 OpInfo.ConstraintCode = Repl;
3271 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
3272 }
3273 }
3274}
3275
3276//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00003277// Loop Strength Reduction hooks
3278//===----------------------------------------------------------------------===//
3279
Chris Lattner1436bb62007-03-30 23:14:50 +00003280/// isLegalAddressingMode - Return true if the addressing mode represented
3281/// by AM is legal for this target, for a load/store of the specified type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003282bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003283 Type *Ty) const {
Chris Lattner1436bb62007-03-30 23:14:50 +00003284 // The default implementation of this implements a conservative RISCy, r+r and
3285 // r+i addr mode.
3286
3287 // Allows a sign-extended 16-bit immediate field.
3288 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
3289 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003290
Chris Lattner1436bb62007-03-30 23:14:50 +00003291 // No global is ever allowed as a base.
3292 if (AM.BaseGV)
3293 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003294
3295 // Only support r+r,
Chris Lattner1436bb62007-03-30 23:14:50 +00003296 switch (AM.Scale) {
3297 case 0: // "r+i" or just "i", depending on HasBaseReg.
3298 break;
3299 case 1:
3300 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
3301 return false;
3302 // Otherwise we have r+r or r+i.
3303 break;
3304 case 2:
3305 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
3306 return false;
3307 // Allow 2*r as r+r.
3308 break;
3309 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003310
Chris Lattner1436bb62007-03-30 23:14:50 +00003311 return true;
3312}
3313
Benjamin Kramer9c640302011-07-08 10:31:30 +00003314/// BuildExactDiv - Given an exact SDIV by a constant, create a multiplication
3315/// with the multiplicative inverse of the constant.
3316SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, DebugLoc dl,
3317 SelectionDAG &DAG) const {
3318 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
3319 APInt d = C->getAPIntValue();
3320 assert(d != 0 && "Division by zero!");
3321
3322 // Shift the value upfront if it is even, so the LSB is one.
3323 unsigned ShAmt = d.countTrailingZeros();
3324 if (ShAmt) {
3325 // TODO: For UDIV use SRL instead of SRA.
3326 SDValue Amt = DAG.getConstant(ShAmt, getShiftAmountTy(Op1.getValueType()));
3327 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt);
3328 d = d.ashr(ShAmt);
3329 }
3330
3331 // Calculate the multiplicative inverse, using Newton's method.
3332 APInt t, xn = d;
3333 while ((t = d*xn) != 1)
3334 xn *= APInt(d.getBitWidth(), 2) - t;
3335
3336 Op2 = DAG.getConstant(xn, Op1.getValueType());
3337 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
3338}
3339
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003340/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
3341/// return a DAG expression to select that will generate the same value by
3342/// multiplying by a magic number. See:
3343/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne19a4daf2011-11-07 17:09:05 +00003344SDValue TargetLowering::
3345BuildSDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
Eric Christopher9171fb92012-12-10 22:00:20 +00003346 std::vector<SDNode*> *Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003347 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003348 DebugLoc dl= N->getDebugLoc();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003349
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003350 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003351 // FIXME: We should be more aggressive here.
3352 if (!isTypeLegal(VT))
3353 return SDValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003354
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003355 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00003356 APInt::ms magics = d.magic();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003357
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003358 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003359 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00003360 SDValue Q;
Richard Osborne19a4daf2011-11-07 17:09:05 +00003361 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
3362 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003363 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00003364 DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00003365 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
3366 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003367 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00003368 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00003369 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00003370 else
Dan Gohman475871a2008-07-27 21:46:04 +00003371 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003372 // If d > 0 and m < 0, add the numerator
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003373 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003374 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003375 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003376 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003377 }
3378 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00003379 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003380 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003381 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003382 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003383 }
3384 // Shift right algebraic if shift value is nonzero
3385 if (magics.s > 0) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003386 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00003387 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003388 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003389 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003390 }
3391 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00003392 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003393 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Owen Anderson95771af2011-02-25 21:41:48 +00003394 getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003395 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003396 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003397 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003398}
3399
3400/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
3401/// return a DAG expression to select that will generate the same value by
3402/// multiplying by a magic number. See:
3403/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Richard Osborne19a4daf2011-11-07 17:09:05 +00003404SDValue TargetLowering::
3405BuildUDIV(SDNode *N, SelectionDAG &DAG, bool IsAfterLegalization,
Eric Christopher9171fb92012-12-10 22:00:20 +00003406 std::vector<SDNode*> *Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003407 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003408 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00003409
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003410 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00003411 // FIXME: We should be more aggressive here.
3412 if (!isTypeLegal(VT))
3413 return SDValue();
3414
3415 // FIXME: We should use a narrower constant when the upper
3416 // bits are known to be zero.
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003417 const APInt &N1C = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
3418 APInt::mu magics = N1C.magicu();
3419
3420 SDValue Q = N->getOperand(0);
3421
3422 // If the divisor is even, we can avoid using the expensive fixup by shifting
3423 // the divided value upfront.
3424 if (magics.a != 0 && !N1C[0]) {
3425 unsigned Shift = N1C.countTrailingZeros();
3426 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
3427 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
3428 if (Created)
3429 Created->push_back(Q.getNode());
3430
3431 // Get magic number for the shifted divisor.
3432 magics = N1C.lshr(Shift).magicu(Shift);
3433 assert(magics.a == 0 && "Should use cheap fixup now");
3434 }
Eli Friedman201c9772008-11-30 06:02:26 +00003435
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003436 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00003437 // FIXME: We should support doing a MUL in a wider type
Richard Osborne19a4daf2011-11-07 17:09:05 +00003438 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
3439 isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003440 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Richard Osborne19a4daf2011-11-07 17:09:05 +00003441 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
3442 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003443 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
3444 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00003445 else
Dan Gohman475871a2008-07-27 21:46:04 +00003446 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003447 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003448 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003449
3450 if (magics.a == 0) {
Benjamin Kramer1c10b8d2011-03-17 20:39:14 +00003451 assert(magics.s < N1C.getBitWidth() &&
Eli Friedman201c9772008-11-30 06:02:26 +00003452 "We shouldn't generate an undefined shift!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003453 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Anderson95771af2011-02-25 21:41:48 +00003454 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003455 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003456 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003457 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003458 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003459 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00003460 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003461 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003462 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00003463 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003464 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00003465 Created->push_back(NPQ.getNode());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003466 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Anderson95771af2011-02-25 21:41:48 +00003467 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00003468 }
3469}