blob: 4c61ffb55ca1993951c81d2f303e1bb659a06abf [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000075 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000077 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
81 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000090 [SDNPHasChain, SDNPOptInFlag]>;
91
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
93 [SDNPInFlag]>;
94def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
95 [SDNPInFlag]>;
96
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
98 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
99
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
109 [SDNPOutFlag]>;
110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000112 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000139 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
152def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000153def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000154def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000155def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
157def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
158def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
159def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
160def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
161 AssemblerPredicate;
162def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
163 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000164def HasMP : Predicate<"Subtarget->hasMPExtension()">,
165 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000167def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000168def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
171def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000172def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
173def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000175// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def UseMovt : Predicate<"Subtarget->useMovt()">;
177def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
178def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000181// ARM Flag Definitions.
182
183class RegConstraint<string C> {
184 string Constraints = C;
185}
186
187//===----------------------------------------------------------------------===//
188// ARM specific transformation functions and pattern fragments.
189//
190
Evan Chenga8e29892007-01-19 07:51:42 +0000191// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
192// so_imm_neg def below.
193def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000195}]>;
196
197// so_imm_not_XFORM - Return a so_imm value packed into the format described for
198// so_imm_not def below.
199def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000201}]>;
202
Evan Chenga8e29892007-01-19 07:51:42 +0000203/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
204def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000206}]>;
207
208/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
209def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
Jim Grosbach64171712010-02-16 21:07:46 +0000213def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 PatLeaf<(imm), [{
215 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
216 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Chenga2515702007-03-19 07:09:02 +0000218def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
221 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
223// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
224def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000225 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000228/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
229/// e.g., 0xf000ffff
230def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000231 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000232 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000234 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000235 let PrintMethod = "printBitfieldInvMaskImmOperand";
236}
237
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000238/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239def hi16 : SDNodeXForm<imm, [{
240 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
241}]>;
242
243def lo16AllZero : PatLeaf<(i32 imm), [{
244 // Returns true if all low 16-bits are 0.
245 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000246}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000247
Jim Grosbach64171712010-02-16 21:07:46 +0000248/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249/// [0.65535].
250def imm0_65535 : PatLeaf<(i32 imm), [{
251 return (uint32_t)N->getZExtValue() < 65536;
252}]>;
253
Evan Cheng37f25d92008-08-28 23:39:26 +0000254class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
255class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Jim Grosbach0a145f32010-02-16 20:17:57 +0000257/// adde and sube predicates - True based on whether the carry flag output
258/// will be needed or not.
259def adde_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def sube_dead_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return !N->hasAnyUseOfValue(1);}]>;
265def adde_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268def sube_live_carry :
269 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
270 [{return N->hasAnyUseOfValue(1);}]>;
271
Evan Chenga8e29892007-01-19 07:51:42 +0000272//===----------------------------------------------------------------------===//
273// Operand Definitions.
274//
275
276// Branch target.
277def brtarget : Operand<OtherVT>;
278
Evan Chenga8e29892007-01-19 07:51:42 +0000279// A list of registers separated by comma. Used by load/store multiple.
280def reglist : Operand<i32> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000281 string EncoderMethod = "getRegisterListOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000282 let PrintMethod = "printRegisterList";
283}
284
285// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
286def cpinst_operand : Operand<i32> {
287 let PrintMethod = "printCPInstOperand";
288}
289
290def jtblock_operand : Operand<i32> {
291 let PrintMethod = "printJTBlockOperand";
292}
Evan Cheng66ac5312009-07-25 00:33:29 +0000293def jt2block_operand : Operand<i32> {
294 let PrintMethod = "printJT2BlockOperand";
295}
Evan Chenga8e29892007-01-19 07:51:42 +0000296
297// Local PC labels.
298def pclabel : Operand<i32> {
299 let PrintMethod = "printPCLabel";
300}
301
Owen Anderson498ec202010-10-27 22:49:00 +0000302def neon_vcvt_imm32 : Operand<i32> {
Jim Grosbach0d2d2e92010-10-29 23:19:55 +0000303 string EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000304}
305
Jim Grosbachb35ad412010-10-13 19:56:10 +0000306// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
307def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
308 int32_t v = (int32_t)N->getZExtValue();
309 return v == 8 || v == 16 || v == 24; }]> {
310 string EncoderMethod = "getRotImmOpValue";
311}
312
Bob Wilson22f5dc72010-08-16 18:27:34 +0000313// shift_imm: An integer that encodes a shift amount and the type of shift
314// (currently either asr or lsl) using the same encoding used for the
315// immediates in so_reg operands.
316def shift_imm : Operand<i32> {
317 let PrintMethod = "printShiftImmOperand";
318}
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320// shifter_operand operands: so_reg and so_imm.
321def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000322 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000323 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000324 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000325 let PrintMethod = "printSORegOperand";
326 let MIOperandInfo = (ops GPR, GPR, i32imm);
327}
Evan Chengf40deed2010-10-27 23:41:30 +0000328def shift_so_reg : Operand<i32>, // reg reg imm
329 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
330 [shl,srl,sra,rotr]> {
331 string EncoderMethod = "getSORegOpValue";
332 let PrintMethod = "printSORegOperand";
333 let MIOperandInfo = (ops GPR, GPR, i32imm);
334}
Evan Chenga8e29892007-01-19 07:51:42 +0000335
336// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
337// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
338// represented in the imm field in the same 12-bit form that they are encoded
339// into so_imm instructions: the 8-bit immediate is the least significant bits
340// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000341def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000342 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000343 let PrintMethod = "printSOImmOperand";
344}
345
Evan Chengc70d1842007-03-20 08:11:30 +0000346// Break so_imm's up into two pieces. This handles immediates with up to 16
347// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
348// get the first/second pieces.
349def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000350 PatLeaf<(imm), [{
351 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
352 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000353 let PrintMethod = "printSOImm2PartOperand";
354}
355
356def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000357 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000359}]>;
360
361def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000362 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000364}]>;
365
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000366def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
367 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
368 }]> {
369 let PrintMethod = "printSOImm2PartOperand";
370}
371
372def so_neg_imm2part_1 : SDNodeXForm<imm, [{
373 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
374 return CurDAG->getTargetConstant(V, MVT::i32);
375}]>;
376
377def so_neg_imm2part_2 : SDNodeXForm<imm, [{
378 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
379 return CurDAG->getTargetConstant(V, MVT::i32);
380}]>;
381
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000382/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
383def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
384 return (int32_t)N->getZExtValue() < 32;
385}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000386
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000387/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
388def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
389 return (int32_t)N->getZExtValue() < 32;
390}]> {
391 string EncoderMethod = "getImmMinusOneOpValue";
392}
393
Evan Chenga8e29892007-01-19 07:51:42 +0000394// Define ARM specific addressing modes.
395
Jim Grosbach3e556122010-10-26 22:37:02 +0000396
397// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000398//
Jim Grosbach3e556122010-10-26 22:37:02 +0000399def addrmode_imm12 : Operand<i32>,
400 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000401 // 12-bit immediate operand. Note that instructions using this encode
402 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
403 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000404
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000405 string EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000406 let PrintMethod = "printAddrModeImm12Operand";
407 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000408}
Jim Grosbach3e556122010-10-26 22:37:02 +0000409// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000410//
Jim Grosbach3e556122010-10-26 22:37:02 +0000411def ldst_so_reg : Operand<i32>,
412 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
413 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000414 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000415 let PrintMethod = "printAddrMode2Operand";
416 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
417}
418
Jim Grosbach3e556122010-10-26 22:37:02 +0000419// addrmode2 := reg +/- imm12
420// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000421//
422def addrmode2 : Operand<i32>,
423 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
424 let PrintMethod = "printAddrMode2Operand";
425 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
426}
427
428def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000429 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
430 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000431 let PrintMethod = "printAddrMode2OffsetOperand";
432 let MIOperandInfo = (ops GPR, i32imm);
433}
434
435// addrmode3 := reg +/- reg
436// addrmode3 := reg +/- imm8
437//
438def addrmode3 : Operand<i32>,
439 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
440 let PrintMethod = "printAddrMode3Operand";
441 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
442}
443
444def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000445 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
446 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000447 let PrintMethod = "printAddrMode3OffsetOperand";
448 let MIOperandInfo = (ops GPR, i32imm);
449}
450
Jim Grosbache6913602010-11-03 01:01:43 +0000451// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000452//
Jim Grosbache6913602010-11-03 01:01:43 +0000453def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
454 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000455}
456
Chris Lattner14b93852010-10-29 00:27:31 +0000457def ARMMemMode5AsmOperand : AsmOperandClass {
458 let Name = "MemMode5";
459 let SuperClasses = [];
460}
461
Evan Chenga8e29892007-01-19 07:51:42 +0000462// addrmode5 := reg +/- imm8*4
463//
464def addrmode5 : Operand<i32>,
465 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
466 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000467 let MIOperandInfo = (ops GPR:$base, i32imm);
Chris Lattner14b93852010-10-29 00:27:31 +0000468 let ParserMatchClass = ARMMemMode5AsmOperand;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000469 string EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000470}
471
Bob Wilson8b024a52009-07-01 23:16:05 +0000472// addrmode6 := reg with optional writeback
473//
474def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000475 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000476 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000477 let MIOperandInfo = (ops GPR:$addr, i32imm);
Owen Andersona2b50b32010-11-02 22:28:01 +0000478 string EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000479}
480
481def am6offset : Operand<i32> {
482 let PrintMethod = "printAddrMode6OffsetOperand";
483 let MIOperandInfo = (ops GPR);
Owen Andersona2b50b32010-11-02 22:28:01 +0000484 string EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000485}
486
Evan Chenga8e29892007-01-19 07:51:42 +0000487// addrmodepc := pc + reg
488//
489def addrmodepc : Operand<i32>,
490 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
491 let PrintMethod = "printAddrModePCOperand";
492 let MIOperandInfo = (ops GPR, i32imm);
493}
494
Bob Wilson4f38b382009-08-21 21:58:55 +0000495def nohash_imm : Operand<i32> {
496 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000497}
498
Evan Chenga8e29892007-01-19 07:51:42 +0000499//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000500
Evan Cheng37f25d92008-08-28 23:39:26 +0000501include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000502
503//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000504// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000505//
506
Evan Cheng3924f782008-08-29 07:36:24 +0000507/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000508/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000509multiclass AsI1_bin_irs<bits<4> opcod, string opc,
510 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
511 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000512 // The register-immediate version is re-materializable. This is useful
513 // in particular for taking the address of a local.
514 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000515 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
516 iii, opc, "\t$Rd, $Rn, $imm",
517 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
518 bits<4> Rd;
519 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000520 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000521 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000522 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000523 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000524 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000525 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000526 }
Jim Grosbach62547262010-10-11 18:51:51 +0000527 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
528 iir, opc, "\t$Rd, $Rn, $Rm",
529 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000530 bits<4> Rd;
531 bits<4> Rn;
532 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000533 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000534 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000535 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000536 let Inst{15-12} = Rd;
537 let Inst{11-4} = 0b00000000;
538 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000539 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000540 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
541 iis, opc, "\t$Rd, $Rn, $shift",
542 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000543 bits<4> Rd;
544 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000545 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000546 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000547 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000548 let Inst{15-12} = Rd;
549 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000550 }
Evan Chenga8e29892007-01-19 07:51:42 +0000551}
552
Evan Cheng1e249e32009-06-25 20:59:23 +0000553/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000554/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000555let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000556multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
557 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
558 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000559 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
560 iii, opc, "\t$Rd, $Rn, $imm",
561 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
562 bits<4> Rd;
563 bits<4> Rn;
564 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000565 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000566 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000567 let Inst{19-16} = Rn;
568 let Inst{15-12} = Rd;
569 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000570 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000571 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
572 iir, opc, "\t$Rd, $Rn, $Rm",
573 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
574 bits<4> Rd;
575 bits<4> Rn;
576 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000577 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000578 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000579 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000580 let Inst{19-16} = Rn;
581 let Inst{15-12} = Rd;
582 let Inst{11-4} = 0b00000000;
583 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000584 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000585 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
586 iis, opc, "\t$Rd, $Rn, $shift",
587 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
588 bits<4> Rd;
589 bits<4> Rn;
590 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000591 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000592 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000593 let Inst{19-16} = Rn;
594 let Inst{15-12} = Rd;
595 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000596 }
Evan Cheng071a2792007-09-11 19:55:27 +0000597}
Evan Chengc85e8322007-07-05 07:13:32 +0000598}
599
600/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000601/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000602/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000603let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000604multiclass AI1_cmp_irs<bits<4> opcod, string opc,
605 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
606 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000607 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
608 opc, "\t$Rn, $imm",
609 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000610 bits<4> Rn;
611 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000612 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000613 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000614 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000615 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000616 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000617 }
618 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
619 opc, "\t$Rn, $Rm",
620 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000621 bits<4> Rn;
622 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000623 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000624 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000625 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000626 let Inst{19-16} = Rn;
627 let Inst{15-12} = 0b0000;
628 let Inst{11-4} = 0b00000000;
629 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000630 }
631 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
632 opc, "\t$Rn, $shift",
633 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000634 bits<4> Rn;
635 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000636 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000637 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000638 let Inst{19-16} = Rn;
639 let Inst{15-12} = 0b0000;
640 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 }
Evan Cheng071a2792007-09-11 19:55:27 +0000642}
Evan Chenga8e29892007-01-19 07:51:42 +0000643}
644
Evan Cheng576a3962010-09-25 00:49:35 +0000645/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000646/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000647/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000648multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000649 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
650 IIC_iEXTr, opc, "\t$Rd, $Rm",
651 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000652 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000653 bits<4> Rd;
654 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000655 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000656 let Inst{15-12} = Rd;
657 let Inst{11-10} = 0b00;
658 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000659 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000660 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
661 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
662 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000663 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000664 bits<4> Rd;
665 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000666 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000667 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000668 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000669 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000670 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000671 }
Evan Chenga8e29892007-01-19 07:51:42 +0000672}
673
Evan Cheng576a3962010-09-25 00:49:35 +0000674multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000675 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
676 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000677 [/* For disassembly only; pattern left blank */]>,
678 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000679 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000680 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000681 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000682 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
683 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000684 [/* For disassembly only; pattern left blank */]>,
685 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000686 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000687 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000688 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000689 }
690}
691
Evan Cheng576a3962010-09-25 00:49:35 +0000692/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000693/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000694multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000695 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
696 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
697 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000698 Requires<[IsARM, HasV6]> {
699 let Inst{11-10} = 0b00;
700 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000701 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
702 rot_imm:$rot),
703 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
704 [(set GPR:$Rd, (opnode GPR:$Rn,
705 (rotr GPR:$Rm, rot_imm:$rot)))]>,
706 Requires<[IsARM, HasV6]> {
707 bits<4> Rn;
708 bits<2> rot;
709 let Inst{19-16} = Rn;
710 let Inst{11-10} = rot;
711 }
Evan Chenga8e29892007-01-19 07:51:42 +0000712}
713
Johnny Chen2ec5e492010-02-22 21:50:40 +0000714// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000715multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000716 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
717 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000718 [/* For disassembly only; pattern left blank */]>,
719 Requires<[IsARM, HasV6]> {
720 let Inst{11-10} = 0b00;
721 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000722 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
723 rot_imm:$rot),
724 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000725 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000726 Requires<[IsARM, HasV6]> {
727 bits<4> Rn;
728 bits<2> rot;
729 let Inst{19-16} = Rn;
730 let Inst{11-10} = rot;
731 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000732}
733
Evan Cheng62674222009-06-25 23:34:10 +0000734/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
735let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000736multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
737 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000738 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
739 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
740 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000741 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000742 bits<4> Rd;
743 bits<4> Rn;
744 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000745 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000746 let Inst{15-12} = Rd;
747 let Inst{19-16} = Rn;
748 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000749 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000750 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
751 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
752 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000753 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000754 bits<4> Rd;
755 bits<4> Rn;
756 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000757 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000758 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000759 let isCommutable = Commutable;
760 let Inst{3-0} = Rm;
761 let Inst{15-12} = Rd;
762 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000763 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000764 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
765 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
766 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000767 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000768 bits<4> Rd;
769 bits<4> Rn;
770 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000772 let Inst{11-0} = shift;
773 let Inst{15-12} = Rd;
774 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000775 }
Jim Grosbache5165492009-11-09 00:11:35 +0000776}
777// Carry setting variants
778let Defs = [CPSR] in {
779multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
780 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000781 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
782 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
783 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000784 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000785 bits<4> Rd;
786 bits<4> Rn;
787 bits<12> imm;
788 let Inst{15-12} = Rd;
789 let Inst{19-16} = Rn;
790 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000791 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000792 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000793 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000794 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
795 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
796 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000797 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000798 bits<4> Rd;
799 bits<4> Rn;
800 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000801 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000802 let isCommutable = Commutable;
803 let Inst{3-0} = Rm;
804 let Inst{15-12} = Rd;
805 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000806 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000807 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000808 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000809 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
810 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
811 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000812 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000813 bits<4> Rd;
814 bits<4> Rn;
815 bits<12> shift;
816 let Inst{11-0} = shift;
817 let Inst{15-12} = Rd;
818 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000819 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000820 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000821 }
Evan Cheng071a2792007-09-11 19:55:27 +0000822}
Evan Chengc85e8322007-07-05 07:13:32 +0000823}
Jim Grosbache5165492009-11-09 00:11:35 +0000824}
Evan Chengc85e8322007-07-05 07:13:32 +0000825
Jim Grosbach3e556122010-10-26 22:37:02 +0000826let canFoldAsLoad = 1, isReMaterializable = 1 in {
827multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
828 InstrItinClass iir, PatFrag opnode> {
829 // Note: We use the complex addrmode_imm12 rather than just an input
830 // GPR and a constrained immediate so that we can use this to match
831 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000832 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000833 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
834 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000835 bits<4> Rt;
836 bits<17> addr;
837 let Inst{23} = addr{12}; // U (add = ('U' == 1))
838 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000839 let Inst{15-12} = Rt;
840 let Inst{11-0} = addr{11-0}; // imm12
841 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000842 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000843 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
844 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000845 bits<4> Rt;
846 bits<17> shift;
847 let Inst{23} = shift{12}; // U (add = ('U' == 1))
848 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000849 let Inst{11-0} = shift{11-0};
850 }
851}
852}
853
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000854multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
855 InstrItinClass iir, PatFrag opnode> {
856 // Note: We use the complex addrmode_imm12 rather than just an input
857 // GPR and a constrained immediate so that we can use this to match
858 // frame index references and avoid matching constant pool references.
859 def i12 : AIldst1<0b010, opc22, 0, (outs),
860 (ins GPR:$Rt, addrmode_imm12:$addr),
861 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
862 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
863 bits<4> Rt;
864 bits<17> addr;
865 let Inst{23} = addr{12}; // U (add = ('U' == 1))
866 let Inst{19-16} = addr{16-13}; // Rn
867 let Inst{15-12} = Rt;
868 let Inst{11-0} = addr{11-0}; // imm12
869 }
870 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
871 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
872 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
873 bits<4> Rt;
874 bits<17> shift;
875 let Inst{23} = shift{12}; // U (add = ('U' == 1))
876 let Inst{19-16} = shift{16-13}; // Rn
877 let Inst{11-0} = shift{11-0};
878 }
879}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000880//===----------------------------------------------------------------------===//
881// Instructions
882//===----------------------------------------------------------------------===//
883
Evan Chenga8e29892007-01-19 07:51:42 +0000884//===----------------------------------------------------------------------===//
885// Miscellaneous Instructions.
886//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000887
Evan Chenga8e29892007-01-19 07:51:42 +0000888/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
889/// the function. The first operand is the ID# for this instruction, the second
890/// is the index into the MachineConstantPool that this is, the third is the
891/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000892let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000893def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000894PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000895 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000896
Jim Grosbach4642ad32010-02-22 23:10:38 +0000897// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
898// from removing one half of the matched pairs. That breaks PEI, which assumes
899// these will always be in pairs, and asserts if it finds otherwise. Better way?
900let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000901def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000902PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000903 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000904
Jim Grosbach64171712010-02-16 21:07:46 +0000905def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000906PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000907 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000908}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000909
Johnny Chenf4d81052010-02-12 22:53:19 +0000910def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000911 [/* For disassembly only; pattern left blank */]>,
912 Requires<[IsARM, HasV6T2]> {
913 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000914 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000915 let Inst{7-0} = 0b00000000;
916}
917
Johnny Chenf4d81052010-02-12 22:53:19 +0000918def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
919 [/* For disassembly only; pattern left blank */]>,
920 Requires<[IsARM, HasV6T2]> {
921 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000922 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000923 let Inst{7-0} = 0b00000001;
924}
925
926def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
927 [/* For disassembly only; pattern left blank */]>,
928 Requires<[IsARM, HasV6T2]> {
929 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000930 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000931 let Inst{7-0} = 0b00000010;
932}
933
934def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
935 [/* For disassembly only; pattern left blank */]>,
936 Requires<[IsARM, HasV6T2]> {
937 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000938 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000939 let Inst{7-0} = 0b00000011;
940}
941
Johnny Chen2ec5e492010-02-22 21:50:40 +0000942def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
943 "\t$dst, $a, $b",
944 [/* For disassembly only; pattern left blank */]>,
945 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000946 bits<4> Rd;
947 bits<4> Rn;
948 bits<4> Rm;
949 let Inst{3-0} = Rm;
950 let Inst{15-12} = Rd;
951 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000952 let Inst{27-20} = 0b01101000;
953 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000954 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000955}
956
Johnny Chenf4d81052010-02-12 22:53:19 +0000957def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
958 [/* For disassembly only; pattern left blank */]>,
959 Requires<[IsARM, HasV6T2]> {
960 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000961 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000962 let Inst{7-0} = 0b00000100;
963}
964
Johnny Chenc6f7b272010-02-11 18:12:29 +0000965// The i32imm operand $val can be used by a debugger to store more information
966// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000967def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000968 [/* For disassembly only; pattern left blank */]>,
969 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000970 bits<16> val;
971 let Inst{3-0} = val{3-0};
972 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000973 let Inst{27-20} = 0b00010010;
974 let Inst{7-4} = 0b0111;
975}
976
Johnny Chenb98e1602010-02-12 18:55:33 +0000977// Change Processor State is a system instruction -- for disassembly only.
978// The singleton $opt operand contains the following information:
979// opt{4-0} = mode from Inst{4-0}
980// opt{5} = changemode from Inst{17}
981// opt{8-6} = AIF from Inst{8-6}
982// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000983// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000984def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000985 [/* For disassembly only; pattern left blank */]>,
986 Requires<[IsARM]> {
987 let Inst{31-28} = 0b1111;
988 let Inst{27-20} = 0b00010000;
989 let Inst{16} = 0;
990 let Inst{5} = 0;
991}
992
Johnny Chenb92a23f2010-02-21 04:42:01 +0000993// Preload signals the memory system of possible future data/instruction access.
994// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +0000995multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +0000996
Evan Chengdfed19f2010-11-03 06:34:55 +0000997 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +0000998 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +0000999 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001000 bits<4> Rt;
1001 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001002 let Inst{31-26} = 0b111101;
1003 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001004 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001005 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001006 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001007 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001008 let Inst{19-16} = addr{16-13}; // Rn
1009 let Inst{15-12} = Rt;
1010 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001011 }
1012
Evan Chengdfed19f2010-11-03 06:34:55 +00001013 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001014 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001015 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001016 bits<4> Rt;
1017 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001018 let Inst{31-26} = 0b111101;
1019 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001020 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001021 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001022 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001023 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001024 let Inst{19-16} = shift{16-13}; // Rn
1025 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001026 }
1027}
1028
Evan Cheng416941d2010-11-04 05:19:35 +00001029defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1030defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1031defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001032
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001033def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1034 "setend\t$end",
1035 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001036 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001037 bits<1> end;
1038 let Inst{31-10} = 0b1111000100000001000000;
1039 let Inst{9} = end;
1040 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001041}
1042
Johnny Chenf4d81052010-02-12 22:53:19 +00001043def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001044 [/* For disassembly only; pattern left blank */]>,
1045 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001046 bits<4> opt;
1047 let Inst{27-4} = 0b001100100000111100001111;
1048 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001049}
1050
Johnny Chenba6e0332010-02-11 17:14:31 +00001051// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001052let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001053def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001054 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001055 Requires<[IsARM]> {
1056 let Inst{27-25} = 0b011;
1057 let Inst{24-20} = 0b11111;
1058 let Inst{7-5} = 0b111;
1059 let Inst{4} = 0b1;
1060}
1061
Evan Cheng12c3a532008-11-06 17:48:05 +00001062// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001063// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1064// classes (AXI1, et.al.) and so have encoding information and such,
1065// which is suboptimal. Once the rest of the code emitter (including
1066// JIT) is MC-ized we should look at refactoring these into true
Jim Grosbachf32ecc62010-10-29 20:21:36 +00001067// pseudos. As is, the encoding information ends up being ignored,
1068// as these instructions are lowered to individual MC-insts.
Evan Chengeaa91b02007-06-19 01:26:51 +00001069let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001070def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001071 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001072 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001073
Evan Cheng325474e2008-01-07 23:56:57 +00001074let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001075def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001076 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001077 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001078
Evan Chengd87293c2008-11-06 08:47:38 +00001079def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001080 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001081 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1082
Evan Chengd87293c2008-11-06 08:47:38 +00001083def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001084 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001085 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1086
Evan Chengd87293c2008-11-06 08:47:38 +00001087def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001088 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001089 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1090
Evan Chengd87293c2008-11-06 08:47:38 +00001091def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001092 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001093 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1094}
Chris Lattner13c63102008-01-06 05:55:01 +00001095let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001096def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001097 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001098 [(store GPR:$src, addrmodepc:$addr)]>;
1099
Evan Chengd87293c2008-11-06 08:47:38 +00001100def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001101 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001102 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1103
Evan Chengd87293c2008-11-06 08:47:38 +00001104def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001105 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001106 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1107}
Evan Cheng12c3a532008-11-06 17:48:05 +00001108} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001109
Evan Chenge07715c2009-06-23 05:25:29 +00001110
1111// LEApcrel - Load a pc-relative address into a register without offending the
1112// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001113// FIXME: These are marked as pseudos, but they're really not(?). They're just
1114// the ADR instruction. Is this the right way to handle that? They need
1115// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001116let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001117let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001118def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001119 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001120 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001121
Jim Grosbacha967d112010-06-21 21:27:27 +00001122} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001123def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001124 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001125 Pseudo, IIC_iALUi,
1126 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001127 let Inst{25} = 1;
1128}
Evan Chenge07715c2009-06-23 05:25:29 +00001129
Evan Chenga8e29892007-01-19 07:51:42 +00001130//===----------------------------------------------------------------------===//
1131// Control Flow Instructions.
1132//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001133
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001134let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1135 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001136 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001137 "bx", "\tlr", [(ARMretflag)]>,
1138 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001139 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001140 }
1141
1142 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001143 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001144 "mov", "\tpc, lr", [(ARMretflag)]>,
1145 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001146 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001147 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001148}
Rafael Espindola27185192006-09-29 21:20:16 +00001149
Bob Wilson04ea6e52009-10-28 00:37:03 +00001150// Indirect branches
1151let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001152 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001153 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001154 [(brind GPR:$dst)]>,
1155 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001156 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001157 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001158 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001159 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001160
1161 // ARMV4 only
1162 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1163 [(brind GPR:$dst)]>,
1164 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001165 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001166 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001167 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001168 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001169}
1170
Evan Chenga8e29892007-01-19 07:51:42 +00001171// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001172// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001173let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00001174 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbache6913602010-11-03 01:01:43 +00001175 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$mode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001176 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001177 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Jim Grosbache6913602010-11-03 01:01:43 +00001178 "ldm${mode}${p}\t$Rn!, $dsts",
1179 "$Rn = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001180
Bob Wilson54fc1242009-06-22 21:01:46 +00001181// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001182let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001183 Defs = [R0, R1, R2, R3, R12, LR,
1184 D0, D1, D2, D3, D4, D5, D6, D7,
1185 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001186 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001187 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001188 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001189 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001190 Requires<[IsARM, IsNotDarwin]> {
1191 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001192 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001193 }
Evan Cheng277f0742007-06-19 21:05:09 +00001194
Evan Cheng12c3a532008-11-06 17:48:05 +00001195 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001196 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001197 [(ARMcall_pred tglobaladdr:$func)]>,
1198 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001199
Evan Chenga8e29892007-01-19 07:51:42 +00001200 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001201 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001202 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001203 [(ARMcall GPR:$func)]>,
1204 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001205 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001206 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001207 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001208 }
1209
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001210 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001211 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1212 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001213 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001214 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001215 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001216 bits<4> func;
1217 let Inst{27-4} = 0b000100101111111111110001;
1218 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001219 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001220
1221 // ARMv4
1222 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1223 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1224 [(ARMcall_nolink tGPR:$func)]>,
1225 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001226 bits<4> func;
1227 let Inst{27-4} = 0b000110100000111100000000;
1228 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001229 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001230}
1231
1232// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001233let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001234 Defs = [R0, R1, R2, R3, R9, R12, LR,
1235 D0, D1, D2, D3, D4, D5, D6, D7,
1236 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001237 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001238 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001239 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001240 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1241 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001242 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001243 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001244
1245 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001246 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001247 [(ARMcall_pred tglobaladdr:$func)]>,
1248 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001249
1250 // ARMv5T and above
1251 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001252 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001253 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001254 bits<4> func;
1255 let Inst{27-4} = 0b000100101111111111110011;
1256 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001257 }
1258
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001259 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001260 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1261 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001262 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001263 [(ARMcall_nolink tGPR:$func)]>,
1264 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001265 bits<4> func;
1266 let Inst{27-4} = 0b000100101111111111110001;
1267 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001268 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001269
1270 // ARMv4
1271 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1272 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1273 [(ARMcall_nolink tGPR:$func)]>,
1274 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001275 bits<4> func;
1276 let Inst{27-4} = 0b000110100000111100000000;
1277 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001278 }
Rafael Espindola35574632006-07-18 17:00:30 +00001279}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001280
Dale Johannesen51e28e62010-06-03 21:09:53 +00001281// Tail calls.
1282
Jim Grosbach832859d2010-10-13 22:09:34 +00001283// FIXME: These should probably be xformed into the non-TC versions of the
1284// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001285let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1286 // Darwin versions.
1287 let Defs = [R0, R1, R2, R3, R9, R12,
1288 D0, D1, D2, D3, D4, D5, D6, D7,
1289 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1290 D27, D28, D29, D30, D31, PC],
1291 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001292 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1293 Pseudo, IIC_Br,
1294 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001295
Evan Cheng6523d2f2010-06-19 00:11:54 +00001296 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1297 Pseudo, IIC_Br,
1298 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001299
Evan Cheng6523d2f2010-06-19 00:11:54 +00001300 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001301 IIC_Br, "b\t$dst @ TAILCALL",
1302 []>, Requires<[IsDarwin]>;
1303
1304 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001305 IIC_Br, "b.w\t$dst @ TAILCALL",
1306 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001307
Evan Cheng6523d2f2010-06-19 00:11:54 +00001308 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1309 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1310 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001311 bits<4> dst;
1312 let Inst{31-4} = 0b1110000100101111111111110001;
1313 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001314 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001315 }
1316
1317 // Non-Darwin versions (the difference is R9).
1318 let Defs = [R0, R1, R2, R3, R12,
1319 D0, D1, D2, D3, D4, D5, D6, D7,
1320 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1321 D27, D28, D29, D30, D31, PC],
1322 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001323 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1324 Pseudo, IIC_Br,
1325 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001326
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001327 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001328 Pseudo, IIC_Br,
1329 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001330
Evan Cheng6523d2f2010-06-19 00:11:54 +00001331 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1332 IIC_Br, "b\t$dst @ TAILCALL",
1333 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001334
Evan Cheng6523d2f2010-06-19 00:11:54 +00001335 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1336 IIC_Br, "b.w\t$dst @ TAILCALL",
1337 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001338
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001339 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001340 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1341 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001342 bits<4> dst;
1343 let Inst{31-4} = 0b1110000100101111111111110001;
1344 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001345 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001346 }
1347}
1348
David Goodwin1a8f36e2009-08-12 18:31:53 +00001349let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001350 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001351 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001352 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001353 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001354 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001355
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001356 let isNotDuplicable = 1, isIndirectBranch = 1,
1357 // FIXME: $imm field is not specified by asm string. Mark as cgonly.
1358 isCodeGenOnly = 1 in {
1359 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
1360 IIC_Br, "mov\tpc, $target$jt",
1361 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
1362 let Inst{11-4} = 0b00000000;
1363 let Inst{15-12} = 0b1111;
1364 let Inst{20} = 0; // S Bit
1365 let Inst{24-21} = 0b1101;
1366 let Inst{27-25} = 0b000;
1367 }
1368 def BR_JTm : JTI<(outs),
1369 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
1370 IIC_Br, "ldr\tpc, $target$jt",
1371 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1372 imm:$id)]> {
1373 let Inst{15-12} = 0b1111;
1374 let Inst{20} = 1; // L bit
1375 let Inst{21} = 0; // W bit
1376 let Inst{22} = 0; // B bit
1377 let Inst{24} = 1; // P bit
1378 let Inst{27-25} = 0b011;
1379 }
1380 def BR_JTadd : JTI<(outs),
1381 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
1382 IIC_Br, "add\tpc, $target, $idx$jt",
1383 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1384 imm:$id)]> {
1385 let Inst{15-12} = 0b1111;
1386 let Inst{20} = 0; // S bit
1387 let Inst{24-21} = 0b0100;
1388 let Inst{27-25} = 0b000;
1389 }
1390 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001391 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001392
Evan Chengc85e8322007-07-05 07:13:32 +00001393 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001394 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001395 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001396 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001397 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001398}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001399
Johnny Chena1e76212010-02-13 02:51:09 +00001400// Branch and Exchange Jazelle -- for disassembly only
1401def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1402 [/* For disassembly only; pattern left blank */]> {
1403 let Inst{23-20} = 0b0010;
1404 //let Inst{19-8} = 0xfff;
1405 let Inst{7-4} = 0b0010;
1406}
1407
Johnny Chen0296f3e2010-02-16 21:59:54 +00001408// Secure Monitor Call is a system instruction -- for disassembly only
1409def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1410 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001411 bits<4> opt;
1412 let Inst{23-4} = 0b01100000000000000111;
1413 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001414}
1415
Johnny Chen64dfb782010-02-16 20:04:27 +00001416// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001417let isCall = 1 in {
1418def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001419 [/* For disassembly only; pattern left blank */]> {
1420 bits<24> svc;
1421 let Inst{23-0} = svc;
1422}
Johnny Chen85d5a892010-02-10 18:02:25 +00001423}
1424
Johnny Chenfb566792010-02-17 21:39:10 +00001425// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001426let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001427def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1428 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001429 [/* For disassembly only; pattern left blank */]> {
1430 let Inst{31-28} = 0b1111;
1431 let Inst{22-20} = 0b110; // W = 1
1432}
1433
Jim Grosbache6913602010-11-03 01:01:43 +00001434def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1435 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001436 [/* For disassembly only; pattern left blank */]> {
1437 let Inst{31-28} = 0b1111;
1438 let Inst{22-20} = 0b100; // W = 0
1439}
1440
Johnny Chenfb566792010-02-17 21:39:10 +00001441// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001442def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1443 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001444 [/* For disassembly only; pattern left blank */]> {
1445 let Inst{31-28} = 0b1111;
1446 let Inst{22-20} = 0b011; // W = 1
1447}
1448
Jim Grosbache6913602010-11-03 01:01:43 +00001449def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1450 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001451 [/* For disassembly only; pattern left blank */]> {
1452 let Inst{31-28} = 0b1111;
1453 let Inst{22-20} = 0b001; // W = 0
1454}
Chris Lattner39ee0362010-10-31 19:10:56 +00001455} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001456
Evan Chenga8e29892007-01-19 07:51:42 +00001457//===----------------------------------------------------------------------===//
1458// Load / store Instructions.
1459//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001460
Evan Chenga8e29892007-01-19 07:51:42 +00001461// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001462
1463
Evan Cheng7e2fe912010-10-28 06:47:08 +00001464defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001465 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001466defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001467 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001468defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001469 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001470defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001471 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001472
Evan Chengfa775d02007-03-19 07:20:03 +00001473// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001474let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1475 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001476def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001477 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1478 bits<4> Rt;
1479 bits<17> addr;
1480 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1481 let Inst{19-16} = 0b1111;
1482 let Inst{15-12} = Rt;
1483 let Inst{11-0} = addr{11-0}; // imm12
1484}
Evan Chengfa775d02007-03-19 07:20:03 +00001485
Evan Chenga8e29892007-01-19 07:51:42 +00001486// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001487def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001488 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001489 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001490
Evan Chenga8e29892007-01-19 07:51:42 +00001491// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001492def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001493 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001494 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001495
David Goodwin5d598aa2009-08-19 18:00:44 +00001496def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001497 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001498 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001499
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001500let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1501 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Evan Chenga8e29892007-01-19 07:51:42 +00001502// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001503def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001504 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001505 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001506
Evan Chenga8e29892007-01-19 07:51:42 +00001507// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001508def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001509 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001510 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001511
Evan Chengd87293c2008-11-06 08:47:38 +00001512def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001513 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001514 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001515
Evan Chengd87293c2008-11-06 08:47:38 +00001516def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001517 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001518 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001519
Evan Chengd87293c2008-11-06 08:47:38 +00001520def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001521 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001522 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001523
Evan Chengd87293c2008-11-06 08:47:38 +00001524def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001525 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001526 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001527
Evan Chengd87293c2008-11-06 08:47:38 +00001528def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001529 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001530 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001531
Evan Chengd87293c2008-11-06 08:47:38 +00001532def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001533 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001534 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001535
Evan Chengd87293c2008-11-06 08:47:38 +00001536def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001537 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001538 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001539
Evan Chengd87293c2008-11-06 08:47:38 +00001540def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001541 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001542 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001543
Evan Chengd87293c2008-11-06 08:47:38 +00001544def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001545 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001546 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001547
1548// For disassembly only
1549def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001550 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001551 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1552 Requires<[IsARM, HasV5TE]>;
1553
1554// For disassembly only
1555def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001556 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001557 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1558 Requires<[IsARM, HasV5TE]>;
1559
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001560} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001561
Johnny Chenadb561d2010-02-18 03:27:42 +00001562// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001563
1564def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001565 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001566 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1567 let Inst{21} = 1; // overwrite
1568}
1569
1570def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001571 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001572 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1573 let Inst{21} = 1; // overwrite
1574}
1575
1576def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001577 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001578 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1579 let Inst{21} = 1; // overwrite
1580}
1581
1582def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001583 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001584 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1585 let Inst{21} = 1; // overwrite
1586}
1587
1588def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001589 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001590 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001591 let Inst{21} = 1; // overwrite
1592}
1593
Evan Chenga8e29892007-01-19 07:51:42 +00001594// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001595
1596// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001597def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001598 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001599 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1600
Evan Chenga8e29892007-01-19 07:51:42 +00001601// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001602let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1603 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001604def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001605 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001606 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001607
1608// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001609def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001610 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001611 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001612 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001613 [(set GPR:$base_wb,
1614 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1615
Evan Chengd87293c2008-11-06 08:47:38 +00001616def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001617 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001618 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001619 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001620 [(set GPR:$base_wb,
1621 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1622
Evan Chengd87293c2008-11-06 08:47:38 +00001623def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001624 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001625 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001626 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001627 [(set GPR:$base_wb,
1628 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1629
Evan Chengd87293c2008-11-06 08:47:38 +00001630def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001631 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001632 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001633 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001634 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1635 GPR:$base, am3offset:$offset))]>;
1636
Evan Chengd87293c2008-11-06 08:47:38 +00001637def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001638 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001639 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001640 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001641 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1642 GPR:$base, am2offset:$offset))]>;
1643
Evan Chengd87293c2008-11-06 08:47:38 +00001644def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001645 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001646 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001647 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001648 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1649 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001650
Johnny Chen39a4bb32010-02-18 22:31:18 +00001651// For disassembly only
1652def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1653 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001654 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001655 "strd", "\t$src1, $src2, [$base, $offset]!",
1656 "$base = $base_wb", []>;
1657
1658// For disassembly only
1659def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1660 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001661 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001662 "strd", "\t$src1, $src2, [$base], $offset",
1663 "$base = $base_wb", []>;
1664
Johnny Chenad4df4c2010-03-01 19:22:00 +00001665// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001666
1667def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001668 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001669 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001670 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1671 [/* For disassembly only; pattern left blank */]> {
1672 let Inst{21} = 1; // overwrite
1673}
1674
1675def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001676 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001677 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001678 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1679 [/* For disassembly only; pattern left blank */]> {
1680 let Inst{21} = 1; // overwrite
1681}
1682
Johnny Chenad4df4c2010-03-01 19:22:00 +00001683def STRHT: AI3sthpo<(outs GPR:$base_wb),
1684 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001685 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001686 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1687 [/* For disassembly only; pattern left blank */]> {
1688 let Inst{21} = 1; // overwrite
1689}
1690
Evan Chenga8e29892007-01-19 07:51:42 +00001691//===----------------------------------------------------------------------===//
1692// Load / store multiple Instructions.
1693//
1694
Chris Lattner39ee0362010-10-31 19:10:56 +00001695let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1696 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001697def LDM : AXI4ld<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001698 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001699 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001700 "ldm${amode}${p}\t$Rn, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001701
Jim Grosbache6913602010-11-03 01:01:43 +00001702def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001703 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001704 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001705 "ldm${amode}${p}\t$Rn!, $dsts",
1706 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001707} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001708
Chris Lattner39ee0362010-10-31 19:10:56 +00001709let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1710 isCodeGenOnly = 1 in {
Jim Grosbache6913602010-11-03 01:01:43 +00001711def STM : AXI4st<(outs), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001712 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001713 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Jim Grosbache6913602010-11-03 01:01:43 +00001714 "stm${amode}${p}\t$Rn, $srcs", "", []>;
Bob Wilson815baeb2010-03-13 01:08:20 +00001715
Jim Grosbache6913602010-11-03 01:01:43 +00001716def STM_UPD : AXI4st<(outs GPR:$wb), (ins GPR:$Rn, ldstm_mode:$amode, pred:$p,
Bob Wilson815baeb2010-03-13 01:08:20 +00001717 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001718 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Jim Grosbache6913602010-11-03 01:01:43 +00001719 "stm${amode}${p}\t$Rn!, $srcs",
1720 "$Rn = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001721} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001722
1723//===----------------------------------------------------------------------===//
1724// Move Instructions.
1725//
1726
Evan Chengcd799b92009-06-12 20:46:18 +00001727let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001728def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1729 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1730 bits<4> Rd;
1731 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001732
Johnny Chen04301522009-11-07 00:54:36 +00001733 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001734 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001735 let Inst{3-0} = Rm;
1736 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001737}
1738
Dale Johannesen38d5f042010-06-15 22:24:08 +00001739// A version for the smaller set of tail call registers.
1740let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001741def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001742 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1743 bits<4> Rd;
1744 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001745
Dale Johannesen38d5f042010-06-15 22:24:08 +00001746 let Inst{11-4} = 0b00000000;
1747 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001748 let Inst{3-0} = Rm;
1749 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001750}
1751
Evan Chengf40deed2010-10-27 23:41:30 +00001752def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001753 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001754 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1755 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001756 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001757 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001758 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001759 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001760 let Inst{25} = 0;
1761}
Evan Chenga2515702007-03-19 07:09:02 +00001762
Evan Chengb3379fb2009-02-05 08:42:55 +00001763let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001764def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1765 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001766 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001767 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001768 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001769 let Inst{15-12} = Rd;
1770 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001771 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001772}
1773
1774let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001775def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001776 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001777 "movw", "\t$Rd, $imm",
1778 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001779 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001780 bits<4> Rd;
1781 bits<16> imm;
1782 let Inst{15-12} = Rd;
1783 let Inst{11-0} = imm{11-0};
1784 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001785 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001786 let Inst{25} = 1;
1787}
1788
Jim Grosbach1de588d2010-10-14 18:54:27 +00001789let Constraints = "$src = $Rd" in
1790def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001791 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001792 "movt", "\t$Rd, $imm",
1793 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001794 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001795 lo16AllZero:$imm))]>, UnaryDP,
1796 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001797 bits<4> Rd;
1798 bits<16> imm;
1799 let Inst{15-12} = Rd;
1800 let Inst{11-0} = imm{11-0};
1801 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001802 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001803 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001804}
Evan Cheng13ab0202007-07-10 18:08:01 +00001805
Evan Cheng20956592009-10-21 08:15:52 +00001806def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1807 Requires<[IsARM, HasV6T2]>;
1808
David Goodwinca01a8d2009-09-01 18:32:09 +00001809let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001810def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1811 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1812 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001813
1814// These aren't really mov instructions, but we have to define them this way
1815// due to flag operands.
1816
Evan Cheng071a2792007-09-11 19:55:27 +00001817let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001818def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1819 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1820 Requires<[IsARM]>;
1821def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1822 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1823 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001824}
Evan Chenga8e29892007-01-19 07:51:42 +00001825
Evan Chenga8e29892007-01-19 07:51:42 +00001826//===----------------------------------------------------------------------===//
1827// Extend Instructions.
1828//
1829
1830// Sign extenders
1831
Evan Cheng576a3962010-09-25 00:49:35 +00001832defm SXTB : AI_ext_rrot<0b01101010,
1833 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1834defm SXTH : AI_ext_rrot<0b01101011,
1835 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001836
Evan Cheng576a3962010-09-25 00:49:35 +00001837defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001838 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001839defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001840 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001841
Johnny Chen2ec5e492010-02-22 21:50:40 +00001842// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001843defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001844
1845// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001846defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001847
1848// Zero extenders
1849
1850let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001851defm UXTB : AI_ext_rrot<0b01101110,
1852 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1853defm UXTH : AI_ext_rrot<0b01101111,
1854 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1855defm UXTB16 : AI_ext_rrot<0b01101100,
1856 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001857
Jim Grosbach542f6422010-07-28 23:25:44 +00001858// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1859// The transformation should probably be done as a combiner action
1860// instead so we can include a check for masking back in the upper
1861// eight bits of the source into the lower eight bits of the result.
1862//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1863// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001864def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001865 (UXTB16r_rot GPR:$Src, 8)>;
1866
Evan Cheng576a3962010-09-25 00:49:35 +00001867defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001868 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001869defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001870 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001871}
1872
Evan Chenga8e29892007-01-19 07:51:42 +00001873// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001874// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001875defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001876
Evan Chenga8e29892007-01-19 07:51:42 +00001877
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001878def SBFX : I<(outs GPR:$Rd),
1879 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001880 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001881 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001882 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001883 bits<4> Rd;
1884 bits<4> Rn;
1885 bits<5> lsb;
1886 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001887 let Inst{27-21} = 0b0111101;
1888 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001889 let Inst{20-16} = width;
1890 let Inst{15-12} = Rd;
1891 let Inst{11-7} = lsb;
1892 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001893}
1894
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001895def UBFX : I<(outs GPR:$Rd),
1896 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001897 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001898 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001899 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001900 bits<4> Rd;
1901 bits<4> Rn;
1902 bits<5> lsb;
1903 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001904 let Inst{27-21} = 0b0111111;
1905 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001906 let Inst{20-16} = width;
1907 let Inst{15-12} = Rd;
1908 let Inst{11-7} = lsb;
1909 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001910}
1911
Evan Chenga8e29892007-01-19 07:51:42 +00001912//===----------------------------------------------------------------------===//
1913// Arithmetic Instructions.
1914//
1915
Jim Grosbach26421962008-10-14 20:36:24 +00001916defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001917 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001918 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001919defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001920 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001921 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001922
Evan Chengc85e8322007-07-05 07:13:32 +00001923// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001924defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001925 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001926 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1927defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001928 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001929 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001930
Evan Cheng62674222009-06-25 23:34:10 +00001931defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001932 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001933defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001934 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001935defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001936 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001937defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001938 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001939
Jim Grosbach84760882010-10-15 18:42:41 +00001940def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1941 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1942 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1943 bits<4> Rd;
1944 bits<4> Rn;
1945 bits<12> imm;
1946 let Inst{25} = 1;
1947 let Inst{15-12} = Rd;
1948 let Inst{19-16} = Rn;
1949 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001950}
Evan Cheng13ab0202007-07-10 18:08:01 +00001951
Bob Wilsoncff71782010-08-05 18:23:43 +00001952// The reg/reg form is only defined for the disassembler; for codegen it is
1953// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001954def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1955 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001956 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001957 bits<4> Rd;
1958 bits<4> Rn;
1959 bits<4> Rm;
1960 let Inst{11-4} = 0b00000000;
1961 let Inst{25} = 0;
1962 let Inst{3-0} = Rm;
1963 let Inst{15-12} = Rd;
1964 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001965}
1966
Jim Grosbach84760882010-10-15 18:42:41 +00001967def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1968 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1969 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1970 bits<4> Rd;
1971 bits<4> Rn;
1972 bits<12> shift;
1973 let Inst{25} = 0;
1974 let Inst{11-0} = shift;
1975 let Inst{15-12} = Rd;
1976 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001977}
Evan Chengc85e8322007-07-05 07:13:32 +00001978
1979// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001980let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001981def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1982 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1983 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1984 bits<4> Rd;
1985 bits<4> Rn;
1986 bits<12> imm;
1987 let Inst{25} = 1;
1988 let Inst{20} = 1;
1989 let Inst{15-12} = Rd;
1990 let Inst{19-16} = Rn;
1991 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001992}
Jim Grosbach84760882010-10-15 18:42:41 +00001993def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1994 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1995 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1996 bits<4> Rd;
1997 bits<4> Rn;
1998 bits<12> shift;
1999 let Inst{25} = 0;
2000 let Inst{20} = 1;
2001 let Inst{11-0} = shift;
2002 let Inst{15-12} = Rd;
2003 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002004}
Evan Cheng071a2792007-09-11 19:55:27 +00002005}
Evan Chengc85e8322007-07-05 07:13:32 +00002006
Evan Cheng62674222009-06-25 23:34:10 +00002007let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002008def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2009 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2010 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002011 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002012 bits<4> Rd;
2013 bits<4> Rn;
2014 bits<12> imm;
2015 let Inst{25} = 1;
2016 let Inst{15-12} = Rd;
2017 let Inst{19-16} = Rn;
2018 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002019}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002020// The reg/reg form is only defined for the disassembler; for codegen it is
2021// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002022def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2023 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002024 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002025 bits<4> Rd;
2026 bits<4> Rn;
2027 bits<4> Rm;
2028 let Inst{11-4} = 0b00000000;
2029 let Inst{25} = 0;
2030 let Inst{3-0} = Rm;
2031 let Inst{15-12} = Rd;
2032 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002033}
Jim Grosbach84760882010-10-15 18:42:41 +00002034def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2035 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2036 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002037 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002038 bits<4> Rd;
2039 bits<4> Rn;
2040 bits<12> shift;
2041 let Inst{25} = 0;
2042 let Inst{11-0} = shift;
2043 let Inst{15-12} = Rd;
2044 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002045}
Evan Cheng62674222009-06-25 23:34:10 +00002046}
2047
2048// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002049let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002050def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2051 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2052 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002053 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002054 bits<4> Rd;
2055 bits<4> Rn;
2056 bits<12> imm;
2057 let Inst{25} = 1;
2058 let Inst{20} = 1;
2059 let Inst{15-12} = Rd;
2060 let Inst{19-16} = Rn;
2061 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002062}
Jim Grosbach84760882010-10-15 18:42:41 +00002063def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2064 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2065 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002066 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002067 bits<4> Rd;
2068 bits<4> Rn;
2069 bits<12> shift;
2070 let Inst{25} = 0;
2071 let Inst{20} = 1;
2072 let Inst{11-0} = shift;
2073 let Inst{15-12} = Rd;
2074 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002075}
Evan Cheng071a2792007-09-11 19:55:27 +00002076}
Evan Cheng2c614c52007-06-06 10:17:05 +00002077
Evan Chenga8e29892007-01-19 07:51:42 +00002078// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002079// The assume-no-carry-in form uses the negation of the input since add/sub
2080// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2081// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2082// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002083def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2084 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002085def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2086 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2087// The with-carry-in form matches bitwise not instead of the negation.
2088// Effectively, the inverse interpretation of the carry flag already accounts
2089// for part of the negation.
2090def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2091 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002092
2093// Note: These are implemented in C++ code, because they have to generate
2094// ADD/SUBrs instructions, which use a complex pattern that a xform function
2095// cannot produce.
2096// (mul X, 2^n+1) -> (add (X << n), X)
2097// (mul X, 2^n-1) -> (rsb X, (X << n))
2098
Johnny Chen667d1272010-02-22 18:50:54 +00002099// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002100// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002101class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002102 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002103 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2104 opc, "\t$Rd, $Rn, $Rm", pattern> {
2105 bits<4> Rd;
2106 bits<4> Rn;
2107 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002108 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002109 let Inst{11-4} = op11_4;
2110 let Inst{19-16} = Rn;
2111 let Inst{15-12} = Rd;
2112 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002113}
2114
Johnny Chen667d1272010-02-22 18:50:54 +00002115// Saturating add/subtract -- for disassembly only
2116
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002117def QADD : AAI<0b00010000, 0b00000101, "qadd",
2118 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2119def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2120 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2121def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2122def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2123
2124def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2125def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2126def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2127def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2128def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2129def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2130def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2131def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2132def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2133def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2134def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2135def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002136
2137// Signed/Unsigned add/subtract -- for disassembly only
2138
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002139def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2140def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2141def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2142def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2143def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2144def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2145def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2146def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2147def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2148def USAX : AAI<0b01100101, 0b11110101, "usax">;
2149def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2150def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002151
2152// Signed/Unsigned halving add/subtract -- for disassembly only
2153
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002154def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2155def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2156def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2157def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2158def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2159def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2160def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2161def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2162def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2163def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2164def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2165def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002166
Johnny Chenadc77332010-02-26 22:04:29 +00002167// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002168
Jim Grosbach70987fb2010-10-18 23:35:38 +00002169def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002170 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002171 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002172 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002173 bits<4> Rd;
2174 bits<4> Rn;
2175 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002176 let Inst{27-20} = 0b01111000;
2177 let Inst{15-12} = 0b1111;
2178 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002179 let Inst{19-16} = Rd;
2180 let Inst{11-8} = Rm;
2181 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002182}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002183def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002184 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002185 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002186 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002187 bits<4> Rd;
2188 bits<4> Rn;
2189 bits<4> Rm;
2190 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002191 let Inst{27-20} = 0b01111000;
2192 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002193 let Inst{19-16} = Rd;
2194 let Inst{15-12} = Ra;
2195 let Inst{11-8} = Rm;
2196 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002197}
2198
2199// Signed/Unsigned saturate -- for disassembly only
2200
Jim Grosbach70987fb2010-10-18 23:35:38 +00002201def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2202 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002203 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002204 bits<4> Rd;
2205 bits<5> sat_imm;
2206 bits<4> Rn;
2207 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002208 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002209 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002210 let Inst{20-16} = sat_imm;
2211 let Inst{15-12} = Rd;
2212 let Inst{11-7} = sh{7-3};
2213 let Inst{6} = sh{0};
2214 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002215}
2216
Jim Grosbach70987fb2010-10-18 23:35:38 +00002217def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2218 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002219 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002220 bits<4> Rd;
2221 bits<4> sat_imm;
2222 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002223 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002224 let Inst{11-4} = 0b11110011;
2225 let Inst{15-12} = Rd;
2226 let Inst{19-16} = sat_imm;
2227 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002228}
2229
Jim Grosbach70987fb2010-10-18 23:35:38 +00002230def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2231 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002232 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002233 bits<4> Rd;
2234 bits<5> sat_imm;
2235 bits<4> Rn;
2236 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002237 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002238 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002239 let Inst{15-12} = Rd;
2240 let Inst{11-7} = sh{7-3};
2241 let Inst{6} = sh{0};
2242 let Inst{20-16} = sat_imm;
2243 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002244}
2245
Jim Grosbach70987fb2010-10-18 23:35:38 +00002246def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2247 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002248 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002249 bits<4> Rd;
2250 bits<4> sat_imm;
2251 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002252 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002253 let Inst{11-4} = 0b11110011;
2254 let Inst{15-12} = Rd;
2255 let Inst{19-16} = sat_imm;
2256 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002257}
Evan Chenga8e29892007-01-19 07:51:42 +00002258
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002259def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2260def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002261
Evan Chenga8e29892007-01-19 07:51:42 +00002262//===----------------------------------------------------------------------===//
2263// Bitwise Instructions.
2264//
2265
Jim Grosbach26421962008-10-14 20:36:24 +00002266defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002267 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002268 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002269defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002270 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002271 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002272defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002273 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002274 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002275defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002276 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002277 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002278
Jim Grosbach3fea191052010-10-21 22:03:21 +00002279def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002280 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002281 "bfc", "\t$Rd, $imm", "$src = $Rd",
2282 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002283 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002284 bits<4> Rd;
2285 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002286 let Inst{27-21} = 0b0111110;
2287 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002288 let Inst{15-12} = Rd;
2289 let Inst{11-7} = imm{4-0}; // lsb
2290 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002291}
2292
Johnny Chenb2503c02010-02-17 06:31:48 +00002293// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002294def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002295 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002296 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2297 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002298 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002299 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002300 bits<4> Rd;
2301 bits<4> Rn;
2302 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002303 let Inst{27-21} = 0b0111110;
2304 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002305 let Inst{15-12} = Rd;
2306 let Inst{11-7} = imm{4-0}; // lsb
2307 let Inst{20-16} = imm{9-5}; // width
2308 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002309}
2310
Jim Grosbach36860462010-10-21 22:19:32 +00002311def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2312 "mvn", "\t$Rd, $Rm",
2313 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2314 bits<4> Rd;
2315 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002316 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002317 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002318 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002319 let Inst{15-12} = Rd;
2320 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002321}
Jim Grosbach36860462010-10-21 22:19:32 +00002322def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2323 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2324 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2325 bits<4> Rd;
2326 bits<4> Rm;
2327 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002328 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002329 let Inst{19-16} = 0b0000;
2330 let Inst{15-12} = Rd;
2331 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002332}
Evan Chengb3379fb2009-02-05 08:42:55 +00002333let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002334def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2335 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2336 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2337 bits<4> Rd;
2338 bits<4> Rm;
2339 bits<12> imm;
2340 let Inst{25} = 1;
2341 let Inst{19-16} = 0b0000;
2342 let Inst{15-12} = Rd;
2343 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002344}
Evan Chenga8e29892007-01-19 07:51:42 +00002345
2346def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2347 (BICri GPR:$src, so_imm_not:$imm)>;
2348
2349//===----------------------------------------------------------------------===//
2350// Multiply Instructions.
2351//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002352class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2353 string opc, string asm, list<dag> pattern>
2354 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2355 bits<4> Rd;
2356 bits<4> Rm;
2357 bits<4> Rn;
2358 let Inst{19-16} = Rd;
2359 let Inst{11-8} = Rm;
2360 let Inst{3-0} = Rn;
2361}
2362class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2363 string opc, string asm, list<dag> pattern>
2364 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2365 bits<4> RdLo;
2366 bits<4> RdHi;
2367 bits<4> Rm;
2368 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002369 let Inst{19-16} = RdHi;
2370 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002371 let Inst{11-8} = Rm;
2372 let Inst{3-0} = Rn;
2373}
Evan Chenga8e29892007-01-19 07:51:42 +00002374
Evan Cheng8de898a2009-06-26 00:19:44 +00002375let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002376def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2377 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2378 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002379
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002380def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2381 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2382 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2383 bits<4> Ra;
2384 let Inst{15-12} = Ra;
2385}
Evan Chenga8e29892007-01-19 07:51:42 +00002386
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002387def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002388 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002389 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002390 Requires<[IsARM, HasV6T2]> {
2391 bits<4> Rd;
2392 bits<4> Rm;
2393 bits<4> Rn;
2394 let Inst{19-16} = Rd;
2395 let Inst{11-8} = Rm;
2396 let Inst{3-0} = Rn;
2397}
Evan Chengedcbada2009-07-06 22:05:45 +00002398
Evan Chenga8e29892007-01-19 07:51:42 +00002399// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002400
Evan Chengcd799b92009-06-12 20:46:18 +00002401let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002402let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002403def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2404 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2405 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002406
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002407def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2408 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2409 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002410}
Evan Chenga8e29892007-01-19 07:51:42 +00002411
2412// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002413def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2414 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2415 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002416
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002417def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2418 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2419 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002420
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002421def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2422 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2423 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2424 Requires<[IsARM, HasV6]> {
2425 bits<4> RdLo;
2426 bits<4> RdHi;
2427 bits<4> Rm;
2428 bits<4> Rn;
2429 let Inst{19-16} = RdLo;
2430 let Inst{15-12} = RdHi;
2431 let Inst{11-8} = Rm;
2432 let Inst{3-0} = Rn;
2433}
Evan Chengcd799b92009-06-12 20:46:18 +00002434} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002435
2436// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002437def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2438 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2439 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002440 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002441 let Inst{15-12} = 0b1111;
2442}
Evan Cheng13ab0202007-07-10 18:08:01 +00002443
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002444def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2445 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002446 [/* For disassembly only; pattern left blank */]>,
2447 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002448 let Inst{15-12} = 0b1111;
2449}
2450
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002451def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2452 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2453 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2454 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2455 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002456
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002457def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2458 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2459 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002460 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002461 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002462
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002463def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2464 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2465 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2466 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2467 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002468
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002469def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2470 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2471 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002472 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002473 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002474
Raul Herbster37fb5b12007-08-30 23:25:47 +00002475multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002476 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2477 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2478 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2479 (sext_inreg GPR:$Rm, i16)))]>,
2480 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002481
Jim Grosbach3870b752010-10-22 18:35:16 +00002482 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2483 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2484 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2485 (sra GPR:$Rm, (i32 16))))]>,
2486 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002487
Jim Grosbach3870b752010-10-22 18:35:16 +00002488 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2489 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2490 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2491 (sext_inreg GPR:$Rm, i16)))]>,
2492 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002493
Jim Grosbach3870b752010-10-22 18:35:16 +00002494 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2495 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2496 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2497 (sra GPR:$Rm, (i32 16))))]>,
2498 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002499
Jim Grosbach3870b752010-10-22 18:35:16 +00002500 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2501 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2502 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2503 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2504 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002505
Jim Grosbach3870b752010-10-22 18:35:16 +00002506 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2507 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2508 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2509 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2510 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002511}
2512
Raul Herbster37fb5b12007-08-30 23:25:47 +00002513
2514multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002515 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2516 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2517 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2518 [(set GPR:$Rd, (add GPR:$Ra,
2519 (opnode (sext_inreg GPR:$Rn, i16),
2520 (sext_inreg GPR:$Rm, i16))))]>,
2521 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002522
Jim Grosbach3870b752010-10-22 18:35:16 +00002523 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2524 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2525 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2526 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2527 (sra GPR:$Rm, (i32 16)))))]>,
2528 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002529
Jim Grosbach3870b752010-10-22 18:35:16 +00002530 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2531 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2532 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2533 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2534 (sext_inreg GPR:$Rm, i16))))]>,
2535 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002536
Jim Grosbach3870b752010-10-22 18:35:16 +00002537 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2538 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2539 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2540 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2541 (sra GPR:$Rm, (i32 16)))))]>,
2542 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002543
Jim Grosbach3870b752010-10-22 18:35:16 +00002544 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2545 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2546 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2547 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2548 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2549 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002550
Jim Grosbach3870b752010-10-22 18:35:16 +00002551 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2552 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2553 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2554 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2555 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2556 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002557}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002558
Raul Herbster37fb5b12007-08-30 23:25:47 +00002559defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2560defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002561
Johnny Chen83498e52010-02-12 21:59:23 +00002562// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002563def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2564 (ins GPR:$Rn, GPR:$Rm),
2565 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002566 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002567 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002568
Jim Grosbach3870b752010-10-22 18:35:16 +00002569def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2570 (ins GPR:$Rn, GPR:$Rm),
2571 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002572 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002573 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002574
Jim Grosbach3870b752010-10-22 18:35:16 +00002575def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2576 (ins GPR:$Rn, GPR:$Rm),
2577 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002578 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002579 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002580
Jim Grosbach3870b752010-10-22 18:35:16 +00002581def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2582 (ins GPR:$Rn, GPR:$Rm),
2583 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002584 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002585 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002586
Johnny Chen667d1272010-02-22 18:50:54 +00002587// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002588class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2589 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002590 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002591 bits<4> Rn;
2592 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002593 let Inst{4} = 1;
2594 let Inst{5} = swap;
2595 let Inst{6} = sub;
2596 let Inst{7} = 0;
2597 let Inst{21-20} = 0b00;
2598 let Inst{22} = long;
2599 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002600 let Inst{11-8} = Rm;
2601 let Inst{3-0} = Rn;
2602}
2603class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2604 InstrItinClass itin, string opc, string asm>
2605 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2606 bits<4> Rd;
2607 let Inst{15-12} = 0b1111;
2608 let Inst{19-16} = Rd;
2609}
2610class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2611 InstrItinClass itin, string opc, string asm>
2612 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2613 bits<4> Ra;
2614 let Inst{15-12} = Ra;
2615}
2616class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2617 InstrItinClass itin, string opc, string asm>
2618 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2619 bits<4> RdLo;
2620 bits<4> RdHi;
2621 let Inst{19-16} = RdHi;
2622 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002623}
2624
2625multiclass AI_smld<bit sub, string opc> {
2626
Jim Grosbach385e1362010-10-22 19:15:30 +00002627 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2628 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002629
Jim Grosbach385e1362010-10-22 19:15:30 +00002630 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2631 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002632
Jim Grosbach385e1362010-10-22 19:15:30 +00002633 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2634 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2635 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002636
Jim Grosbach385e1362010-10-22 19:15:30 +00002637 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2638 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2639 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002640
2641}
2642
2643defm SMLA : AI_smld<0, "smla">;
2644defm SMLS : AI_smld<1, "smls">;
2645
Johnny Chen2ec5e492010-02-22 21:50:40 +00002646multiclass AI_sdml<bit sub, string opc> {
2647
Jim Grosbach385e1362010-10-22 19:15:30 +00002648 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2649 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2650 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2651 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002652}
2653
2654defm SMUA : AI_sdml<0, "smua">;
2655defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002656
Evan Chenga8e29892007-01-19 07:51:42 +00002657//===----------------------------------------------------------------------===//
2658// Misc. Arithmetic Instructions.
2659//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002660
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002661def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2662 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2663 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002664
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002665def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2666 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2667 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2668 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002669
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002670def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2671 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2672 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002673
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002674def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2675 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2676 [(set GPR:$Rd,
2677 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2678 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2679 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2680 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2681 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002682
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002683def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2684 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2685 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002686 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002687 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2688 (shl GPR:$Rm, (i32 8))), i16))]>,
2689 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002690
Bob Wilsonf955f292010-08-17 17:23:19 +00002691def lsl_shift_imm : SDNodeXForm<imm, [{
2692 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2693 return CurDAG->getTargetConstant(Sh, MVT::i32);
2694}]>;
2695
2696def lsl_amt : PatLeaf<(i32 imm), [{
2697 return (N->getZExtValue() < 32);
2698}], lsl_shift_imm>;
2699
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002700def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2701 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2702 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2703 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2704 (and (shl GPR:$Rm, lsl_amt:$sh),
2705 0xFFFF0000)))]>,
2706 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002707
Evan Chenga8e29892007-01-19 07:51:42 +00002708// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002709def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2710 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2711def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2712 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002713
Bob Wilsonf955f292010-08-17 17:23:19 +00002714def asr_shift_imm : SDNodeXForm<imm, [{
2715 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2716 return CurDAG->getTargetConstant(Sh, MVT::i32);
2717}]>;
2718
2719def asr_amt : PatLeaf<(i32 imm), [{
2720 return (N->getZExtValue() <= 32);
2721}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002722
Bob Wilsondc66eda2010-08-16 22:26:55 +00002723// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2724// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002725def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2726 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2727 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2728 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2729 (and (sra GPR:$Rm, asr_amt:$sh),
2730 0xFFFF)))]>,
2731 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002732
Evan Chenga8e29892007-01-19 07:51:42 +00002733// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2734// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002735def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002736 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002737def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002738 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2739 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002740
Evan Chenga8e29892007-01-19 07:51:42 +00002741//===----------------------------------------------------------------------===//
2742// Comparison Instructions...
2743//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002744
Jim Grosbach26421962008-10-14 20:36:24 +00002745defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002746 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002747 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002748
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002749// FIXME: We have to be careful when using the CMN instruction and comparison
2750// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002751// results:
2752//
2753// rsbs r1, r1, 0
2754// cmp r0, r1
2755// mov r0, #0
2756// it ls
2757// mov r0, #1
2758//
2759// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002760//
Bill Wendling6165e872010-08-26 18:33:51 +00002761// cmn r0, r1
2762// mov r0, #0
2763// it ls
2764// mov r0, #1
2765//
2766// However, the CMN gives the *opposite* result when r1 is 0. This is because
2767// the carry flag is set in the CMP case but not in the CMN case. In short, the
2768// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2769// value of r0 and the carry bit (because the "carry bit" parameter to
2770// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2771// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2772// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2773// parameter to AddWithCarry is defined as 0).
2774//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002775// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002776//
2777// x = 0
2778// ~x = 0xFFFF FFFF
2779// ~x + 1 = 0x1 0000 0000
2780// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2781//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002782// Therefore, we should disable CMN when comparing against zero, until we can
2783// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2784// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002785//
2786// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2787//
2788// This is related to <rdar://problem/7569620>.
2789//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002790//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2791// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002792
Evan Chenga8e29892007-01-19 07:51:42 +00002793// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002794defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002795 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002796 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002797defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002798 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002799 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002800
David Goodwinc0309b42009-06-29 15:33:01 +00002801defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002802 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002803 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2804defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002805 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002806 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002807
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002808//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2809// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002810
David Goodwinc0309b42009-06-29 15:33:01 +00002811def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002812 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002813
Evan Cheng218977b2010-07-13 19:27:42 +00002814// Pseudo i64 compares for some floating point compares.
2815let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2816 Defs = [CPSR] in {
2817def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002818 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002819 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002820 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2821
2822def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002823 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002824 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2825} // usesCustomInserter
2826
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002827
Evan Chenga8e29892007-01-19 07:51:42 +00002828// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002829// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002830// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002831// FIXME: These should all be pseudo-instructions that get expanded to
2832// the normal MOV instructions. That would fix the dependency on
2833// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002834let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002835def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2836 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2837 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2838 RegConstraint<"$false = $Rd">, UnaryDP {
2839 bits<4> Rd;
2840 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002841 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002842 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00002843 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002844 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00002845 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002846}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002847
Jim Grosbach27e90082010-10-29 19:28:17 +00002848def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
2849 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
2850 "mov", "\t$Rd, $shift",
2851 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
2852 RegConstraint<"$false = $Rd">, UnaryDP {
2853 bits<4> Rd;
2854 bits<4> Rn;
2855 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00002856 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002857 let Inst{20} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00002858 let Inst{19-16} = Rn;
2859 let Inst{15-12} = Rd;
2860 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002861}
2862
Jim Grosbach27e90082010-10-29 19:28:17 +00002863def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm:$imm),
2864 DPFrm, IIC_iMOVi,
2865 "movw", "\t$Rd, $imm",
2866 []>,
2867 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
2868 UnaryDP {
2869 bits<4> Rd;
2870 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002871 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00002872 let Inst{20} = 0;
2873 let Inst{19-16} = imm{15-12};
2874 let Inst{15-12} = Rd;
2875 let Inst{11-0} = imm{11-0};
2876}
2877
2878def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
2879 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
2880 "mov", "\t$Rd, $imm",
2881 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2882 RegConstraint<"$false = $Rd">, UnaryDP {
2883 bits<4> Rd;
2884 bits<12> imm;
2885 let Inst{25} = 1;
2886 let Inst{20} = 0;
2887 let Inst{19-16} = 0b0000;
2888 let Inst{15-12} = Rd;
2889 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002890}
Owen Andersonf523e472010-09-23 23:45:25 +00002891} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002892
Jim Grosbach3728e962009-12-10 00:11:09 +00002893//===----------------------------------------------------------------------===//
2894// Atomic operations intrinsics
2895//
2896
Bob Wilsonf74a4292010-10-30 00:54:37 +00002897def memb_opt : Operand<i32> {
2898 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002899}
Jim Grosbach3728e962009-12-10 00:11:09 +00002900
Bob Wilsonf74a4292010-10-30 00:54:37 +00002901// memory barriers protect the atomic sequences
2902let hasSideEffects = 1 in {
2903def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2904 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2905 Requires<[IsARM, HasDB]> {
2906 bits<4> opt;
2907 let Inst{31-4} = 0xf57ff05;
2908 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002909}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002910
Johnny Chen7def14f2010-08-11 23:35:12 +00002911def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002912 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002913 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002914 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002915 // FIXME: add encoding
2916}
Jim Grosbach3728e962009-12-10 00:11:09 +00002917}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002918
Bob Wilsonf74a4292010-10-30 00:54:37 +00002919def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
2920 "dsb", "\t$opt",
2921 [/* For disassembly only; pattern left blank */]>,
2922 Requires<[IsARM, HasDB]> {
2923 bits<4> opt;
2924 let Inst{31-4} = 0xf57ff04;
2925 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002926}
2927
Johnny Chenfd6037d2010-02-18 00:19:08 +00002928// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002929def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2930 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00002931 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002932 let Inst{3-0} = 0b1111;
2933}
2934
Jim Grosbach66869102009-12-11 18:52:41 +00002935let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002936 let Uses = [CPSR] in {
2937 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002938 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002939 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2940 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002941 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002942 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2943 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002944 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002945 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2946 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002947 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002948 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2949 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002950 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002951 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2952 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002953 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002954 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2955 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002956 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002957 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2958 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002959 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002960 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2961 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002962 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002963 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2964 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002965 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002966 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2967 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002968 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002969 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2970 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002971 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002972 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2973 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002974 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002975 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2976 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002977 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002978 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2979 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002980 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002981 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2982 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002983 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002984 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2985 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002986 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002987 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2988 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002989 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002990 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2991
2992 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002993 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002994 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2995 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002996 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002997 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2998 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002999 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003000 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3001
Jim Grosbache801dc42009-12-12 01:40:06 +00003002 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003003 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003004 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3005 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003006 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003007 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3008 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00003009 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00003010 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3011}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003012}
3013
3014let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003015def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3016 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003017 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003018def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3019 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003020 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003021def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3022 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003023 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003024def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003025 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003026 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003027 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003028}
3029
Jim Grosbach86875a22010-10-29 19:58:57 +00003030let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3031def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003032 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003033 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003034 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003035def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003036 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003037 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003038 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003039def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003040 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003041 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003042 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003043def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3044 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003045 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003046 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003047 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003048}
3049
Johnny Chenb9436272010-02-17 22:37:58 +00003050// Clear-Exclusive is for disassembly only.
3051def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3052 [/* For disassembly only; pattern left blank */]>,
3053 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003054 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003055}
3056
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003057// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3058let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003059def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3060 [/* For disassembly only; pattern left blank */]>;
3061def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3062 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003063}
3064
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003065//===----------------------------------------------------------------------===//
3066// TLS Instructions
3067//
3068
3069// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003070// FIXME: This needs to be a pseudo of some sort so that we can get the
3071// encoding right, complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003072let isCall = 1,
3073 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003074 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003075 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003076 [(set R0, ARMthread_pointer)]>;
3077}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003078
Evan Chenga8e29892007-01-19 07:51:42 +00003079//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003080// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003081// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003082// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003083// Since by its nature we may be coming from some other function to get
3084// here, and we're using the stack frame for the containing function to
3085// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003086// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003087// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003088// except for our own input by listing the relevant registers in Defs. By
3089// doing so, we also cause the prologue/epilogue code to actively preserve
3090// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003091// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003092//
3093// These are pseudo-instructions and are lowered to individual MC-insts, so
3094// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003095let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003096 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3097 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003098 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003099 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003100 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003101 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003102 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003103 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3104 Requires<[IsARM, HasVFP2]>;
3105}
3106
3107let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003108 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3109 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003110 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3111 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003112 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003113 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3114 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003115}
3116
Jim Grosbach5eb19512010-05-22 01:06:18 +00003117// FIXME: Non-Darwin version(s)
3118let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3119 Defs = [ R7, LR, SP ] in {
3120def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3121 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003122 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003123 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3124 Requires<[IsARM, IsDarwin]>;
3125}
3126
Jim Grosbache4ad3872010-10-19 23:27:08 +00003127// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003128// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003129// handled when the pseudo is expanded (which happens before any passes
3130// that need the instruction size).
3131let isBarrier = 1, hasSideEffects = 1 in
3132def Int_eh_sjlj_dispatchsetup :
3133 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3134 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3135 Requires<[IsDarwin]>;
3136
Jim Grosbach0e0da732009-05-12 23:59:14 +00003137//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003138// Non-Instruction Patterns
3139//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003140
Evan Chenga8e29892007-01-19 07:51:42 +00003141// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003142
Evan Chenga8e29892007-01-19 07:51:42 +00003143// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003144// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003145let isReMaterializable = 1 in
Jim Grosbach8e0a3eb2010-10-29 21:35:25 +00003146def MOVi2pieces : PseudoInst<(outs GPR:$dst), (ins so_imm2part:$src),
3147 IIC_iMOVix2, "",
3148 [(set GPR:$dst, (so_imm2part:$src))]>,
Evan Cheng5adb66a2009-09-28 09:14:39 +00003149 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003150
Evan Chenga8e29892007-01-19 07:51:42 +00003151def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003152 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3153 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003154def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003155 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3156 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003157def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3158 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3159 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003160def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3161 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3162 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003163
Evan Cheng5adb66a2009-09-28 09:14:39 +00003164// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003165// This is a single pseudo instruction, the benefit is that it can be remat'd
3166// as a single unit instead of having to handle reg inputs.
3167// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003168let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003169def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3170 [(set GPR:$dst, (i32 imm:$src))]>,
3171 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003172
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003173// ConstantPool, GlobalAddress, and JumpTable
3174def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3175 Requires<[IsARM, DontUseMovt]>;
3176def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3177def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3178 Requires<[IsARM, UseMovt]>;
3179def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3180 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3181
Evan Chenga8e29892007-01-19 07:51:42 +00003182// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003183
Dale Johannesen51e28e62010-06-03 21:09:53 +00003184// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003185def : ARMPat<(ARMtcret tcGPR:$dst),
3186 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003187
3188def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3189 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3190
3191def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3192 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3193
Dale Johannesen38d5f042010-06-15 22:24:08 +00003194def : ARMPat<(ARMtcret tcGPR:$dst),
3195 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003196
3197def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3198 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3199
3200def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3201 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003202
Evan Chenga8e29892007-01-19 07:51:42 +00003203// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003204def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003205 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003206def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003207 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003208
Evan Chenga8e29892007-01-19 07:51:42 +00003209// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003210def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3211def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003212
Evan Chenga8e29892007-01-19 07:51:42 +00003213// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003214def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3215def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3216def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3217def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3218
Evan Chenga8e29892007-01-19 07:51:42 +00003219def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003220
Evan Cheng83b5cf02008-11-05 23:22:34 +00003221def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3222def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3223
Evan Cheng34b12d22007-01-19 20:27:35 +00003224// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003225def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3226 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003227 (SMULBB GPR:$a, GPR:$b)>;
3228def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3229 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003230def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3231 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003232 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003233def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003234 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003235def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3236 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003237 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003238def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003239 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003240def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3241 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003242 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003243def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003244 (SMULWB GPR:$a, GPR:$b)>;
3245
3246def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003247 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3248 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003249 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3250def : ARMV5TEPat<(add GPR:$acc,
3251 (mul sext_16_node:$a, sext_16_node:$b)),
3252 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3253def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003254 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3255 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003256 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3257def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003258 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003259 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3260def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003261 (mul (sra GPR:$a, (i32 16)),
3262 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003263 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3264def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003265 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003266 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3267def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003268 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3269 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003270 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3271def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003272 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003273 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3274
Evan Chenga8e29892007-01-19 07:51:42 +00003275//===----------------------------------------------------------------------===//
3276// Thumb Support
3277//
3278
3279include "ARMInstrThumb.td"
3280
3281//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003282// Thumb2 Support
3283//
3284
3285include "ARMInstrThumb2.td"
3286
3287//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003288// Floating Point Support
3289//
3290
3291include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003292
3293//===----------------------------------------------------------------------===//
3294// Advanced SIMD (NEON) Support
3295//
3296
3297include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003298
3299//===----------------------------------------------------------------------===//
3300// Coprocessor Instructions. For disassembly only.
3301//
3302
3303def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3304 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3305 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3306 [/* For disassembly only; pattern left blank */]> {
3307 let Inst{4} = 0;
3308}
3309
3310def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3311 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3312 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3313 [/* For disassembly only; pattern left blank */]> {
3314 let Inst{31-28} = 0b1111;
3315 let Inst{4} = 0;
3316}
3317
Johnny Chen64dfb782010-02-16 20:04:27 +00003318class ACI<dag oops, dag iops, string opc, string asm>
3319 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3320 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3321 let Inst{27-25} = 0b110;
3322}
3323
3324multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3325
3326 def _OFFSET : ACI<(outs),
3327 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3328 opc, "\tp$cop, cr$CRd, $addr"> {
3329 let Inst{31-28} = op31_28;
3330 let Inst{24} = 1; // P = 1
3331 let Inst{21} = 0; // W = 0
3332 let Inst{22} = 0; // D = 0
3333 let Inst{20} = load;
3334 }
3335
3336 def _PRE : ACI<(outs),
3337 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3338 opc, "\tp$cop, cr$CRd, $addr!"> {
3339 let Inst{31-28} = op31_28;
3340 let Inst{24} = 1; // P = 1
3341 let Inst{21} = 1; // W = 1
3342 let Inst{22} = 0; // D = 0
3343 let Inst{20} = load;
3344 }
3345
3346 def _POST : ACI<(outs),
3347 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3348 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3349 let Inst{31-28} = op31_28;
3350 let Inst{24} = 0; // P = 0
3351 let Inst{21} = 1; // W = 1
3352 let Inst{22} = 0; // D = 0
3353 let Inst{20} = load;
3354 }
3355
3356 def _OPTION : ACI<(outs),
3357 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3358 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3359 let Inst{31-28} = op31_28;
3360 let Inst{24} = 0; // P = 0
3361 let Inst{23} = 1; // U = 1
3362 let Inst{21} = 0; // W = 0
3363 let Inst{22} = 0; // D = 0
3364 let Inst{20} = load;
3365 }
3366
3367 def L_OFFSET : ACI<(outs),
3368 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003369 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003370 let Inst{31-28} = op31_28;
3371 let Inst{24} = 1; // P = 1
3372 let Inst{21} = 0; // W = 0
3373 let Inst{22} = 1; // D = 1
3374 let Inst{20} = load;
3375 }
3376
3377 def L_PRE : ACI<(outs),
3378 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003379 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003380 let Inst{31-28} = op31_28;
3381 let Inst{24} = 1; // P = 1
3382 let Inst{21} = 1; // W = 1
3383 let Inst{22} = 1; // D = 1
3384 let Inst{20} = load;
3385 }
3386
3387 def L_POST : ACI<(outs),
3388 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003389 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003390 let Inst{31-28} = op31_28;
3391 let Inst{24} = 0; // P = 0
3392 let Inst{21} = 1; // W = 1
3393 let Inst{22} = 1; // D = 1
3394 let Inst{20} = load;
3395 }
3396
3397 def L_OPTION : ACI<(outs),
3398 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003399 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003400 let Inst{31-28} = op31_28;
3401 let Inst{24} = 0; // P = 0
3402 let Inst{23} = 1; // U = 1
3403 let Inst{21} = 0; // W = 0
3404 let Inst{22} = 1; // D = 1
3405 let Inst{20} = load;
3406 }
3407}
3408
3409defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3410defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3411defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3412defm STC2 : LdStCop<0b1111, 0, "stc2">;
3413
Johnny Chen906d57f2010-02-12 01:44:23 +00003414def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3415 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3416 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3417 [/* For disassembly only; pattern left blank */]> {
3418 let Inst{20} = 0;
3419 let Inst{4} = 1;
3420}
3421
3422def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3423 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3424 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3425 [/* For disassembly only; pattern left blank */]> {
3426 let Inst{31-28} = 0b1111;
3427 let Inst{20} = 0;
3428 let Inst{4} = 1;
3429}
3430
3431def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3432 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3433 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3434 [/* For disassembly only; pattern left blank */]> {
3435 let Inst{20} = 1;
3436 let Inst{4} = 1;
3437}
3438
3439def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3440 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3441 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3442 [/* For disassembly only; pattern left blank */]> {
3443 let Inst{31-28} = 0b1111;
3444 let Inst{20} = 1;
3445 let Inst{4} = 1;
3446}
3447
3448def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3449 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3450 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3451 [/* For disassembly only; pattern left blank */]> {
3452 let Inst{23-20} = 0b0100;
3453}
3454
3455def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3456 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3457 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3458 [/* For disassembly only; pattern left blank */]> {
3459 let Inst{31-28} = 0b1111;
3460 let Inst{23-20} = 0b0100;
3461}
3462
3463def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3464 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3465 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3466 [/* For disassembly only; pattern left blank */]> {
3467 let Inst{23-20} = 0b0101;
3468}
3469
3470def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3471 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3472 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3473 [/* For disassembly only; pattern left blank */]> {
3474 let Inst{31-28} = 0b1111;
3475 let Inst{23-20} = 0b0101;
3476}
3477
Johnny Chenb98e1602010-02-12 18:55:33 +00003478//===----------------------------------------------------------------------===//
3479// Move between special register and ARM core register -- for disassembly only
3480//
3481
3482def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3483 [/* For disassembly only; pattern left blank */]> {
3484 let Inst{23-20} = 0b0000;
3485 let Inst{7-4} = 0b0000;
3486}
3487
3488def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3489 [/* For disassembly only; pattern left blank */]> {
3490 let Inst{23-20} = 0b0100;
3491 let Inst{7-4} = 0b0000;
3492}
3493
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003494def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3495 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003496 [/* For disassembly only; pattern left blank */]> {
3497 let Inst{23-20} = 0b0010;
3498 let Inst{7-4} = 0b0000;
3499}
3500
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003501def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3502 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003503 [/* For disassembly only; pattern left blank */]> {
3504 let Inst{23-20} = 0b0010;
3505 let Inst{7-4} = 0b0000;
3506}
3507
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003508def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3509 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003510 [/* For disassembly only; pattern left blank */]> {
3511 let Inst{23-20} = 0b0110;
3512 let Inst{7-4} = 0b0000;
3513}
3514
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003515def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3516 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003517 [/* For disassembly only; pattern left blank */]> {
3518 let Inst{23-20} = 0b0110;
3519 let Inst{7-4} = 0b0000;
3520}