blob: 46f14b98df13c126d3fa4bfa7302366c86f67fdf [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
Nate Begeman44728a72005-09-19 22:34:01 +000019// FIXME: select C, pow2, pow2 -> something smart
20// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000021// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000022// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000023// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000024// FIXME: undef values
Nate Begeman646d7e22005-09-02 21:18:40 +000025// FIXME: divide by zero is currently left unfolded. do we want to turn this
26// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000027// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Nate Begeman1d4d4142005-09-01 00:19:25 +000028//
29//===----------------------------------------------------------------------===//
30
31#define DEBUG_TYPE "dagcombine"
32#include "llvm/ADT/Statistic.h"
Jim Laskeyc7c3f112006-10-16 20:52:31 +000033#include "llvm/Analysis/AliasAnalysis.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000034#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000035#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Target/TargetLowering.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000038#include "llvm/Support/Compiler.h"
Jim Laskeyd1aed7a2006-09-21 16:28:59 +000039#include "llvm/Support/CommandLine.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000040#include <algorithm>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000041#include <iostream>
Jim Laskey279f0532006-09-25 16:29:54 +000042#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000043using namespace llvm;
44
45namespace {
Andrew Lenharthae6153f2006-07-20 17:43:27 +000046 static Statistic<> NodesCombined ("dagcombiner",
47 "Number of dag nodes combined");
Jim Laskeyd1aed7a2006-09-21 16:28:59 +000048
Evan Chengbbd6f6e2006-11-07 09:03:05 +000049 static Statistic<> PreIndexedNodes ("pre_indexed_ops",
50 "Number of pre-indexed nodes created");
51 static Statistic<> PostIndexedNodes ("post_indexed_ops",
52 "Number of post-indexed nodes created");
53
Jim Laskey71382342006-10-07 23:37:56 +000054 static cl::opt<bool>
55 CombinerAA("combiner-alias-analysis", cl::Hidden,
Jim Laskey26f7fa72006-10-17 19:33:52 +000056 cl::desc("Turn on alias analysis during testing"));
Jim Laskey3ad175b2006-10-12 15:22:24 +000057
Jim Laskey07a27092006-10-18 19:08:31 +000058 static cl::opt<bool>
59 CombinerGlobalAA("combiner-global-alias-analysis", cl::Hidden,
60 cl::desc("Include global information in alias analysis"));
61
Jim Laskeybc588b82006-10-05 15:07:25 +000062//------------------------------ DAGCombiner ---------------------------------//
63
Jim Laskey71382342006-10-07 23:37:56 +000064 class VISIBILITY_HIDDEN DAGCombiner {
Nate Begeman1d4d4142005-09-01 00:19:25 +000065 SelectionDAG &DAG;
66 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000067 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000068
69 // Worklist of all of the nodes that need to be simplified.
70 std::vector<SDNode*> WorkList;
71
Jim Laskeyc7c3f112006-10-16 20:52:31 +000072 // AA - Used for DAG load/store alias analysis.
73 AliasAnalysis &AA;
74
Nate Begeman1d4d4142005-09-01 00:19:25 +000075 /// AddUsersToWorkList - When an instruction is simplified, add all users of
76 /// the instruction to the work lists because they might get more simplified
77 /// now.
78 ///
79 void AddUsersToWorkList(SDNode *N) {
80 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000081 UI != UE; ++UI)
Jim Laskey6ff23e52006-10-04 16:53:27 +000082 AddToWorkList(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000083 }
84
85 /// removeFromWorkList - remove all instances of N from the worklist.
Chris Lattner5750df92006-03-01 04:03:14 +000086 ///
Nate Begeman1d4d4142005-09-01 00:19:25 +000087 void removeFromWorkList(SDNode *N) {
88 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
89 WorkList.end());
90 }
91
Chris Lattner24664722006-03-01 04:53:38 +000092 public:
Jim Laskey6ff23e52006-10-04 16:53:27 +000093 /// AddToWorkList - Add to the work list making sure it's instance is at the
94 /// the back (next to be processed.)
Chris Lattner5750df92006-03-01 04:03:14 +000095 void AddToWorkList(SDNode *N) {
Jim Laskey6ff23e52006-10-04 16:53:27 +000096 removeFromWorkList(N);
Chris Lattner5750df92006-03-01 04:03:14 +000097 WorkList.push_back(N);
98 }
Jim Laskey6ff23e52006-10-04 16:53:27 +000099
Jim Laskey274062c2006-10-13 23:32:28 +0000100 SDOperand CombineTo(SDNode *N, const SDOperand *To, unsigned NumTo,
101 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000102 assert(N->getNumValues() == NumTo && "Broken CombineTo call!");
Chris Lattner87514ca2005-10-10 22:31:19 +0000103 ++NodesCombined;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000104 DEBUG(std::cerr << "\nReplacing.1 "; N->dump();
Evan Cheng60e8c712006-05-09 06:55:15 +0000105 std::cerr << "\nWith: "; To[0].Val->dump(&DAG);
Chris Lattner3577e382006-08-11 17:56:38 +0000106 std::cerr << " and " << NumTo-1 << " other values\n");
Chris Lattner01a22022005-10-10 22:04:48 +0000107 std::vector<SDNode*> NowDead;
Chris Lattner3577e382006-08-11 17:56:38 +0000108 DAG.ReplaceAllUsesWith(N, To, &NowDead);
Chris Lattner01a22022005-10-10 22:04:48 +0000109
Jim Laskey274062c2006-10-13 23:32:28 +0000110 if (AddTo) {
111 // Push the new nodes and any users onto the worklist
112 for (unsigned i = 0, e = NumTo; i != e; ++i) {
113 AddToWorkList(To[i].Val);
114 AddUsersToWorkList(To[i].Val);
115 }
Chris Lattner01a22022005-10-10 22:04:48 +0000116 }
117
Jim Laskey6ff23e52006-10-04 16:53:27 +0000118 // Nodes can be reintroduced into the worklist. Make sure we do not
119 // process a node that has been replaced.
Chris Lattner01a22022005-10-10 22:04:48 +0000120 removeFromWorkList(N);
121 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
122 removeFromWorkList(NowDead[i]);
123
124 // Finally, since the node is now dead, remove it from the graph.
125 DAG.DeleteNode(N);
126 return SDOperand(N, 0);
127 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000128
Jim Laskey274062c2006-10-13 23:32:28 +0000129 SDOperand CombineTo(SDNode *N, SDOperand Res, bool AddTo = true) {
130 return CombineTo(N, &Res, 1, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000131 }
132
Jim Laskey274062c2006-10-13 23:32:28 +0000133 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1,
134 bool AddTo = true) {
Chris Lattner3577e382006-08-11 17:56:38 +0000135 SDOperand To[] = { Res0, Res1 };
Jim Laskey274062c2006-10-13 23:32:28 +0000136 return CombineTo(N, To, 2, AddTo);
Chris Lattner24664722006-03-01 04:53:38 +0000137 }
138 private:
139
Chris Lattner012f2412006-02-17 21:58:01 +0000140 /// SimplifyDemandedBits - Check the specified integer node value to see if
Chris Lattnerb2742f42006-03-01 19:55:35 +0000141 /// it can be simplified or if things it uses can be simplified by bit
Chris Lattner012f2412006-02-17 21:58:01 +0000142 /// propagation. If so, return true.
143 bool SimplifyDemandedBits(SDOperand Op) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000144 TargetLowering::TargetLoweringOpt TLO(DAG);
145 uint64_t KnownZero, KnownOne;
Chris Lattner012f2412006-02-17 21:58:01 +0000146 uint64_t Demanded = MVT::getIntVTBitMask(Op.getValueType());
147 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
148 return false;
149
150 // Revisit the node.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000151 AddToWorkList(Op.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000152
153 // Replace the old value with the new one.
154 ++NodesCombined;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000155 DEBUG(std::cerr << "\nReplacing.2 "; TLO.Old.Val->dump();
Jim Laskey279f0532006-09-25 16:29:54 +0000156 std::cerr << "\nWith: "; TLO.New.Val->dump(&DAG);
157 std::cerr << '\n');
Chris Lattner012f2412006-02-17 21:58:01 +0000158
159 std::vector<SDNode*> NowDead;
160 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, NowDead);
161
Chris Lattner7d20d392006-02-20 06:51:04 +0000162 // Push the new node and any (possibly new) users onto the worklist.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000163 AddToWorkList(TLO.New.Val);
Chris Lattner012f2412006-02-17 21:58:01 +0000164 AddUsersToWorkList(TLO.New.Val);
165
166 // Nodes can end up on the worklist more than once. Make sure we do
167 // not process a node that has been replaced.
Chris Lattner012f2412006-02-17 21:58:01 +0000168 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
169 removeFromWorkList(NowDead[i]);
170
Chris Lattner7d20d392006-02-20 06:51:04 +0000171 // Finally, if the node is now dead, remove it from the graph. The node
172 // may not be dead if the replacement process recursively simplified to
173 // something else needing this node.
174 if (TLO.Old.Val->use_empty()) {
175 removeFromWorkList(TLO.Old.Val);
176 DAG.DeleteNode(TLO.Old.Val);
177 }
Chris Lattner012f2412006-02-17 21:58:01 +0000178 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000179 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000180
Chris Lattner448f2192006-11-11 00:39:41 +0000181 bool CombineToPreIndexedLoadStore(SDNode *N);
182 bool CombineToPostIndexedLoadStore(SDNode *N);
183
184
Nate Begeman1d4d4142005-09-01 00:19:25 +0000185 /// visit - call the node-specific routine that knows how to fold each
186 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000187 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000188
189 // Visitation implementation - Implement dag node combining for different
190 // node types. The semantics are as follows:
191 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000192 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000193 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000194 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000195 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000196 SDOperand visitTokenFactor(SDNode *N);
197 SDOperand visitADD(SDNode *N);
198 SDOperand visitSUB(SDNode *N);
199 SDOperand visitMUL(SDNode *N);
200 SDOperand visitSDIV(SDNode *N);
201 SDOperand visitUDIV(SDNode *N);
202 SDOperand visitSREM(SDNode *N);
203 SDOperand visitUREM(SDNode *N);
204 SDOperand visitMULHU(SDNode *N);
205 SDOperand visitMULHS(SDNode *N);
206 SDOperand visitAND(SDNode *N);
207 SDOperand visitOR(SDNode *N);
208 SDOperand visitXOR(SDNode *N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000209 SDOperand visitVBinOp(SDNode *N, ISD::NodeType IntOp, ISD::NodeType FPOp);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000210 SDOperand visitSHL(SDNode *N);
211 SDOperand visitSRA(SDNode *N);
212 SDOperand visitSRL(SDNode *N);
213 SDOperand visitCTLZ(SDNode *N);
214 SDOperand visitCTTZ(SDNode *N);
215 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000216 SDOperand visitSELECT(SDNode *N);
217 SDOperand visitSELECT_CC(SDNode *N);
218 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000219 SDOperand visitSIGN_EXTEND(SDNode *N);
220 SDOperand visitZERO_EXTEND(SDNode *N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000221 SDOperand visitANY_EXTEND(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000222 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
223 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000224 SDOperand visitBIT_CONVERT(SDNode *N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000225 SDOperand visitVBIT_CONVERT(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000226 SDOperand visitFADD(SDNode *N);
227 SDOperand visitFSUB(SDNode *N);
228 SDOperand visitFMUL(SDNode *N);
229 SDOperand visitFDIV(SDNode *N);
230 SDOperand visitFREM(SDNode *N);
Chris Lattner12d83032006-03-05 05:30:57 +0000231 SDOperand visitFCOPYSIGN(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000232 SDOperand visitSINT_TO_FP(SDNode *N);
233 SDOperand visitUINT_TO_FP(SDNode *N);
234 SDOperand visitFP_TO_SINT(SDNode *N);
235 SDOperand visitFP_TO_UINT(SDNode *N);
236 SDOperand visitFP_ROUND(SDNode *N);
237 SDOperand visitFP_ROUND_INREG(SDNode *N);
238 SDOperand visitFP_EXTEND(SDNode *N);
239 SDOperand visitFNEG(SDNode *N);
240 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000241 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000242 SDOperand visitBR_CC(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000243 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000244 SDOperand visitSTORE(SDNode *N);
Chris Lattnerca242442006-03-19 01:27:56 +0000245 SDOperand visitINSERT_VECTOR_ELT(SDNode *N);
246 SDOperand visitVINSERT_VECTOR_ELT(SDNode *N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000247 SDOperand visitVBUILD_VECTOR(SDNode *N);
Chris Lattner66445d32006-03-28 22:11:53 +0000248 SDOperand visitVECTOR_SHUFFLE(SDNode *N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000249 SDOperand visitVVECTOR_SHUFFLE(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000250
Evan Cheng44f1f092006-04-20 08:56:16 +0000251 SDOperand XformToShuffleWithZero(SDNode *N);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000252 SDOperand ReassociateOps(unsigned Opc, SDOperand LHS, SDOperand RHS);
253
Chris Lattner40c62d52005-10-18 06:04:22 +0000254 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Chris Lattner35e5c142006-05-05 05:51:50 +0000255 SDOperand SimplifyBinOpWithSameOpcodeHands(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000256 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
257 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
258 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000259 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000260 ISD::CondCode Cond, bool foldBooleans = true);
Chris Lattner6258fb22006-04-02 02:53:43 +0000261 SDOperand ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *, MVT::ValueType);
Nate Begeman69575232005-10-20 02:15:44 +0000262 SDOperand BuildSDIV(SDNode *N);
Chris Lattner516b9622006-09-14 20:50:57 +0000263 SDOperand BuildUDIV(SDNode *N);
264 SDNode *MatchRotate(SDOperand LHS, SDOperand RHS);
Jim Laskey279f0532006-09-25 16:29:54 +0000265
Jim Laskey6ff23e52006-10-04 16:53:27 +0000266 /// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
267 /// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +0000268 void GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000269 SmallVector<SDOperand, 8> &Aliases);
270
Jim Laskey096c22e2006-10-18 12:29:57 +0000271 /// isAlias - Return true if there is any possibility that the two addresses
272 /// overlap.
273 bool isAlias(SDOperand Ptr1, int64_t Size1,
274 const Value *SrcValue1, int SrcValueOffset1,
275 SDOperand Ptr2, int64_t Size2,
Jeff Cohend41b30d2006-11-05 19:31:28 +0000276 const Value *SrcValue2, int SrcValueOffset2);
Jim Laskey096c22e2006-10-18 12:29:57 +0000277
Jim Laskey7ca56af2006-10-11 13:47:09 +0000278 /// FindAliasInfo - Extracts the relevant alias information from the memory
279 /// node. Returns true if the operand was a load.
280 bool FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +0000281 SDOperand &Ptr, int64_t &Size,
282 const Value *&SrcValue, int &SrcValueOffset);
Jim Laskey7ca56af2006-10-11 13:47:09 +0000283
Jim Laskey279f0532006-09-25 16:29:54 +0000284 /// FindBetterChain - Walk up chain skipping non-aliasing memory nodes,
Jim Laskey6ff23e52006-10-04 16:53:27 +0000285 /// looking for a better chain (aliasing node.)
Jim Laskey279f0532006-09-25 16:29:54 +0000286 SDOperand FindBetterChain(SDNode *N, SDOperand Chain);
287
Nate Begeman1d4d4142005-09-01 00:19:25 +0000288public:
Jim Laskeyc7c3f112006-10-16 20:52:31 +0000289 DAGCombiner(SelectionDAG &D, AliasAnalysis &A)
290 : DAG(D),
291 TLI(D.getTargetLoweringInfo()),
292 AfterLegalize(false),
293 AA(A) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000294
295 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000296 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000297 };
298}
299
Chris Lattner24664722006-03-01 04:53:38 +0000300//===----------------------------------------------------------------------===//
301// TargetLowering::DAGCombinerInfo implementation
302//===----------------------------------------------------------------------===//
303
304void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
305 ((DAGCombiner*)DC)->AddToWorkList(N);
306}
307
308SDOperand TargetLowering::DAGCombinerInfo::
309CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner3577e382006-08-11 17:56:38 +0000310 return ((DAGCombiner*)DC)->CombineTo(N, &To[0], To.size());
Chris Lattner24664722006-03-01 04:53:38 +0000311}
312
313SDOperand TargetLowering::DAGCombinerInfo::
314CombineTo(SDNode *N, SDOperand Res) {
315 return ((DAGCombiner*)DC)->CombineTo(N, Res);
316}
317
318
319SDOperand TargetLowering::DAGCombinerInfo::
320CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
321 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
322}
323
324
325
326
327//===----------------------------------------------------------------------===//
328
329
Nate Begeman4ebd8052005-09-01 23:24:04 +0000330// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
331// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000332// Also, set the incoming LHS, RHS, and CC references to the appropriate
333// nodes based on the type of node we are checking. This simplifies life a
334// bit for the callers.
335static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
336 SDOperand &CC) {
337 if (N.getOpcode() == ISD::SETCC) {
338 LHS = N.getOperand(0);
339 RHS = N.getOperand(1);
340 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000341 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000342 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000343 if (N.getOpcode() == ISD::SELECT_CC &&
344 N.getOperand(2).getOpcode() == ISD::Constant &&
345 N.getOperand(3).getOpcode() == ISD::Constant &&
346 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000347 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
348 LHS = N.getOperand(0);
349 RHS = N.getOperand(1);
350 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000351 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000352 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000353 return false;
354}
355
Nate Begeman99801192005-09-07 23:25:52 +0000356// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
357// one use. If this is true, it allows the users to invert the operation for
358// free when it is profitable to do so.
359static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000360 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000361 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000362 return true;
363 return false;
364}
365
Nate Begemancd4d58c2006-02-03 06:46:56 +0000366SDOperand DAGCombiner::ReassociateOps(unsigned Opc, SDOperand N0, SDOperand N1){
367 MVT::ValueType VT = N0.getValueType();
368 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
369 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
370 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
371 if (isa<ConstantSDNode>(N1)) {
372 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(1), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000373 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000374 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(0));
375 } else if (N0.hasOneUse()) {
376 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(0), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000377 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000378 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(1));
379 }
380 }
381 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
382 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
383 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
384 if (isa<ConstantSDNode>(N0)) {
385 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(1), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000386 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000387 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(0));
388 } else if (N1.hasOneUse()) {
389 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(0), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000390 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000391 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(1));
392 }
393 }
394 return SDOperand();
395}
396
Nate Begeman4ebd8052005-09-01 23:24:04 +0000397void DAGCombiner::Run(bool RunningAfterLegalize) {
398 // set the instance variable, so that the various visit routines may use it.
399 AfterLegalize = RunningAfterLegalize;
400
Nate Begeman646d7e22005-09-02 21:18:40 +0000401 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000402 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
403 E = DAG.allnodes_end(); I != E; ++I)
404 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000405
Chris Lattner95038592005-10-05 06:35:28 +0000406 // Create a dummy node (which is not added to allnodes), that adds a reference
407 // to the root node, preventing it from being deleted, and tracking any
408 // changes of the root.
409 HandleSDNode Dummy(DAG.getRoot());
410
Jim Laskey26f7fa72006-10-17 19:33:52 +0000411 // The root of the dag may dangle to deleted nodes until the dag combiner is
412 // done. Set it to null to avoid confusion.
413 DAG.setRoot(SDOperand());
Chris Lattner24664722006-03-01 04:53:38 +0000414
415 /// DagCombineInfo - Expose the DAG combiner to the target combiner impls.
416 TargetLowering::DAGCombinerInfo
417 DagCombineInfo(DAG, !RunningAfterLegalize, this);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000418
Nate Begeman1d4d4142005-09-01 00:19:25 +0000419 // while the worklist isn't empty, inspect the node on the end of it and
420 // try and combine it.
421 while (!WorkList.empty()) {
422 SDNode *N = WorkList.back();
423 WorkList.pop_back();
424
425 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000426 // N is deleted from the DAG, since they too may now be dead or may have a
427 // reduced number of uses, allowing other xforms.
428 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000429 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Jim Laskey6ff23e52006-10-04 16:53:27 +0000430 AddToWorkList(N->getOperand(i).Val);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000431
Chris Lattner95038592005-10-05 06:35:28 +0000432 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000433 continue;
434 }
435
Nate Begeman83e75ec2005-09-06 04:43:02 +0000436 SDOperand RV = visit(N);
Chris Lattner24664722006-03-01 04:53:38 +0000437
438 // If nothing happened, try a target-specific DAG combine.
439 if (RV.Val == 0) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000440 assert(N->getOpcode() != ISD::DELETED_NODE &&
441 "Node was deleted but visit returned NULL!");
Chris Lattner24664722006-03-01 04:53:38 +0000442 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
443 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode()))
444 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
445 }
446
Nate Begeman83e75ec2005-09-06 04:43:02 +0000447 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000448 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000449 // If we get back the same node we passed in, rather than a new node or
450 // zero, we know that the node must have defined multiple values and
451 // CombineTo was used. Since CombineTo takes care of the worklist
452 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000453 if (RV.Val != N) {
Chris Lattner729c6d12006-05-27 00:43:02 +0000454 assert(N->getOpcode() != ISD::DELETED_NODE &&
455 RV.Val->getOpcode() != ISD::DELETED_NODE &&
456 "Node was deleted but visit returned new node!");
457
Jim Laskey6ff23e52006-10-04 16:53:27 +0000458 DEBUG(std::cerr << "\nReplacing.3 "; N->dump();
Evan Cheng60e8c712006-05-09 06:55:15 +0000459 std::cerr << "\nWith: "; RV.Val->dump(&DAG);
Nate Begeman2300f552005-09-07 00:15:36 +0000460 std::cerr << '\n');
Chris Lattner01a22022005-10-10 22:04:48 +0000461 std::vector<SDNode*> NowDead;
Evan Cheng2adffa12006-09-21 19:04:05 +0000462 if (N->getNumValues() == RV.Val->getNumValues())
463 DAG.ReplaceAllUsesWith(N, RV.Val, &NowDead);
464 else {
465 assert(N->getValueType(0) == RV.getValueType() && "Type mismatch");
466 SDOperand OpV = RV;
467 DAG.ReplaceAllUsesWith(N, &OpV, &NowDead);
468 }
Nate Begeman646d7e22005-09-02 21:18:40 +0000469
470 // Push the new node and any users onto the worklist
Jim Laskey6ff23e52006-10-04 16:53:27 +0000471 AddToWorkList(RV.Val);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000472 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000473
Jim Laskey6ff23e52006-10-04 16:53:27 +0000474 // Nodes can be reintroduced into the worklist. Make sure we do not
475 // process a node that has been replaced.
Nate Begeman646d7e22005-09-02 21:18:40 +0000476 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000477 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
478 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000479
480 // Finally, since the node is now dead, remove it from the graph.
481 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000482 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000483 }
484 }
Chris Lattner95038592005-10-05 06:35:28 +0000485
486 // If the root changed (e.g. it was a dead load, update the root).
487 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000488}
489
Nate Begeman83e75ec2005-09-06 04:43:02 +0000490SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000491 switch(N->getOpcode()) {
492 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000493 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000494 case ISD::ADD: return visitADD(N);
495 case ISD::SUB: return visitSUB(N);
496 case ISD::MUL: return visitMUL(N);
497 case ISD::SDIV: return visitSDIV(N);
498 case ISD::UDIV: return visitUDIV(N);
499 case ISD::SREM: return visitSREM(N);
500 case ISD::UREM: return visitUREM(N);
501 case ISD::MULHU: return visitMULHU(N);
502 case ISD::MULHS: return visitMULHS(N);
503 case ISD::AND: return visitAND(N);
504 case ISD::OR: return visitOR(N);
505 case ISD::XOR: return visitXOR(N);
506 case ISD::SHL: return visitSHL(N);
507 case ISD::SRA: return visitSRA(N);
508 case ISD::SRL: return visitSRL(N);
509 case ISD::CTLZ: return visitCTLZ(N);
510 case ISD::CTTZ: return visitCTTZ(N);
511 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000512 case ISD::SELECT: return visitSELECT(N);
513 case ISD::SELECT_CC: return visitSELECT_CC(N);
514 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000515 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
516 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
Chris Lattner5ffc0662006-05-05 05:58:59 +0000517 case ISD::ANY_EXTEND: return visitANY_EXTEND(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000518 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
519 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000520 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner6258fb22006-04-02 02:53:43 +0000521 case ISD::VBIT_CONVERT: return visitVBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000522 case ISD::FADD: return visitFADD(N);
523 case ISD::FSUB: return visitFSUB(N);
524 case ISD::FMUL: return visitFMUL(N);
525 case ISD::FDIV: return visitFDIV(N);
526 case ISD::FREM: return visitFREM(N);
Chris Lattner12d83032006-03-05 05:30:57 +0000527 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000528 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
529 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
530 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
531 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
532 case ISD::FP_ROUND: return visitFP_ROUND(N);
533 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
534 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
535 case ISD::FNEG: return visitFNEG(N);
536 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000537 case ISD::BRCOND: return visitBRCOND(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000538 case ISD::BR_CC: return visitBR_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000539 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000540 case ISD::STORE: return visitSTORE(N);
Chris Lattnerca242442006-03-19 01:27:56 +0000541 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
542 case ISD::VINSERT_VECTOR_ELT: return visitVINSERT_VECTOR_ELT(N);
Chris Lattnerd7648c82006-03-28 20:28:38 +0000543 case ISD::VBUILD_VECTOR: return visitVBUILD_VECTOR(N);
Chris Lattner66445d32006-03-28 22:11:53 +0000544 case ISD::VECTOR_SHUFFLE: return visitVECTOR_SHUFFLE(N);
Chris Lattnerf1d0c622006-03-31 22:16:43 +0000545 case ISD::VVECTOR_SHUFFLE: return visitVVECTOR_SHUFFLE(N);
Chris Lattneredab1b92006-04-02 03:25:57 +0000546 case ISD::VADD: return visitVBinOp(N, ISD::ADD , ISD::FADD);
547 case ISD::VSUB: return visitVBinOp(N, ISD::SUB , ISD::FSUB);
548 case ISD::VMUL: return visitVBinOp(N, ISD::MUL , ISD::FMUL);
549 case ISD::VSDIV: return visitVBinOp(N, ISD::SDIV, ISD::FDIV);
550 case ISD::VUDIV: return visitVBinOp(N, ISD::UDIV, ISD::UDIV);
551 case ISD::VAND: return visitVBinOp(N, ISD::AND , ISD::AND);
552 case ISD::VOR: return visitVBinOp(N, ISD::OR , ISD::OR);
553 case ISD::VXOR: return visitVBinOp(N, ISD::XOR , ISD::XOR);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000554 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000555 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000556}
557
Chris Lattner6270f682006-10-08 22:57:01 +0000558/// getInputChainForNode - Given a node, return its input chain if it has one,
559/// otherwise return a null sd operand.
560static SDOperand getInputChainForNode(SDNode *N) {
561 if (unsigned NumOps = N->getNumOperands()) {
562 if (N->getOperand(0).getValueType() == MVT::Other)
563 return N->getOperand(0);
564 else if (N->getOperand(NumOps-1).getValueType() == MVT::Other)
565 return N->getOperand(NumOps-1);
566 for (unsigned i = 1; i < NumOps-1; ++i)
567 if (N->getOperand(i).getValueType() == MVT::Other)
568 return N->getOperand(i);
569 }
570 return SDOperand(0, 0);
571}
572
Nate Begeman83e75ec2005-09-06 04:43:02 +0000573SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Chris Lattner6270f682006-10-08 22:57:01 +0000574 // If N has two operands, where one has an input chain equal to the other,
575 // the 'other' chain is redundant.
576 if (N->getNumOperands() == 2) {
577 if (getInputChainForNode(N->getOperand(0).Val) == N->getOperand(1))
578 return N->getOperand(0);
579 if (getInputChainForNode(N->getOperand(1).Val) == N->getOperand(0))
580 return N->getOperand(1);
581 }
582
583
Jim Laskey6ff23e52006-10-04 16:53:27 +0000584 SmallVector<SDNode *, 8> TFs; // List of token factors to visit.
Jim Laskey279f0532006-09-25 16:29:54 +0000585 SmallVector<SDOperand, 8> Ops; // Ops for replacing token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000586 bool Changed = false; // If we should replace this token factor.
Jim Laskey6ff23e52006-10-04 16:53:27 +0000587
588 // Start out with this token factor.
Jim Laskey279f0532006-09-25 16:29:54 +0000589 TFs.push_back(N);
Jim Laskey279f0532006-09-25 16:29:54 +0000590
Jim Laskey71382342006-10-07 23:37:56 +0000591 // Iterate through token factors. The TFs grows when new token factors are
Jim Laskeybc588b82006-10-05 15:07:25 +0000592 // encountered.
593 for (unsigned i = 0; i < TFs.size(); ++i) {
594 SDNode *TF = TFs[i];
595
Jim Laskey6ff23e52006-10-04 16:53:27 +0000596 // Check each of the operands.
597 for (unsigned i = 0, ie = TF->getNumOperands(); i != ie; ++i) {
598 SDOperand Op = TF->getOperand(i);
Jim Laskey279f0532006-09-25 16:29:54 +0000599
Jim Laskey6ff23e52006-10-04 16:53:27 +0000600 switch (Op.getOpcode()) {
601 case ISD::EntryToken:
Jim Laskeybc588b82006-10-05 15:07:25 +0000602 // Entry tokens don't need to be added to the list. They are
603 // rededundant.
604 Changed = true;
Jim Laskey6ff23e52006-10-04 16:53:27 +0000605 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000606
Jim Laskey6ff23e52006-10-04 16:53:27 +0000607 case ISD::TokenFactor:
Jim Laskeybc588b82006-10-05 15:07:25 +0000608 if ((CombinerAA || Op.hasOneUse()) &&
609 std::find(TFs.begin(), TFs.end(), Op.Val) == TFs.end()) {
Jim Laskey6ff23e52006-10-04 16:53:27 +0000610 // Queue up for processing.
611 TFs.push_back(Op.Val);
612 // Clean up in case the token factor is removed.
613 AddToWorkList(Op.Val);
614 Changed = true;
615 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000616 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000617 // Fall thru
618
619 default:
Jim Laskeybc588b82006-10-05 15:07:25 +0000620 // Only add if not there prior.
621 if (std::find(Ops.begin(), Ops.end(), Op) == Ops.end())
622 Ops.push_back(Op);
Jim Laskey6ff23e52006-10-04 16:53:27 +0000623 break;
Jim Laskey279f0532006-09-25 16:29:54 +0000624 }
625 }
Jim Laskey6ff23e52006-10-04 16:53:27 +0000626 }
627
628 SDOperand Result;
629
630 // If we've change things around then replace token factor.
631 if (Changed) {
632 if (Ops.size() == 0) {
633 // The entry token is the only possible outcome.
634 Result = DAG.getEntryNode();
635 } else {
636 // New and improved token factor.
637 Result = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0], Ops.size());
Nate Begemanded49632005-10-13 03:11:28 +0000638 }
Jim Laskey274062c2006-10-13 23:32:28 +0000639
640 // Don't add users to work list.
641 return CombineTo(N, Result, false);
Nate Begemanded49632005-10-13 03:11:28 +0000642 }
Jim Laskey279f0532006-09-25 16:29:54 +0000643
Jim Laskey6ff23e52006-10-04 16:53:27 +0000644 return Result;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000645}
646
Nate Begeman83e75ec2005-09-06 04:43:02 +0000647SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000648 SDOperand N0 = N->getOperand(0);
649 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000650 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
651 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000652 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000653
654 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000655 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000656 return DAG.getNode(ISD::ADD, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000657 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000658 if (N0C && !N1C)
659 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000660 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000661 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000662 return N0;
Chris Lattner4aafb4f2006-01-12 20:22:43 +0000663 // fold ((c1-A)+c2) -> (c1+c2)-A
664 if (N1C && N0.getOpcode() == ISD::SUB)
665 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
666 return DAG.getNode(ISD::SUB, VT,
667 DAG.getConstant(N1C->getValue()+N0C->getValue(), VT),
668 N0.getOperand(1));
Nate Begemancd4d58c2006-02-03 06:46:56 +0000669 // reassociate add
670 SDOperand RADD = ReassociateOps(ISD::ADD, N0, N1);
671 if (RADD.Val != 0)
672 return RADD;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000673 // fold ((0-A) + B) -> B-A
674 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
675 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000676 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000677 // fold (A + (0-B)) -> A-B
678 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
679 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000680 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000681 // fold (A+(B-A)) -> B
682 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000683 return N1.getOperand(0);
Chris Lattner947c2892006-03-13 06:51:27 +0000684
Evan Cheng860771d2006-03-01 01:09:54 +0000685 if (!MVT::isVector(VT) && SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +0000686 return SDOperand(N, 0);
Chris Lattner947c2892006-03-13 06:51:27 +0000687
688 // fold (a+b) -> (a|b) iff a and b share no bits.
689 if (MVT::isInteger(VT) && !MVT::isVector(VT)) {
690 uint64_t LHSZero, LHSOne;
691 uint64_t RHSZero, RHSOne;
692 uint64_t Mask = MVT::getIntVTBitMask(VT);
693 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
694 if (LHSZero) {
695 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
696
697 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
698 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
699 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
700 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
701 return DAG.getNode(ISD::OR, VT, N0, N1);
702 }
703 }
Evan Cheng3ef554d2006-11-06 08:14:30 +0000704
Nate Begeman83e75ec2005-09-06 04:43:02 +0000705 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000706}
707
Nate Begeman83e75ec2005-09-06 04:43:02 +0000708SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000709 SDOperand N0 = N->getOperand(0);
710 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000711 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
712 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000713 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000714
Chris Lattner854077d2005-10-17 01:07:11 +0000715 // fold (sub x, x) -> 0
716 if (N0 == N1)
717 return DAG.getConstant(0, N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000718 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000719 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000720 return DAG.getNode(ISD::SUB, VT, N0, N1);
Chris Lattner05b57432005-10-11 06:07:15 +0000721 // fold (sub x, c) -> (add x, -c)
722 if (N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000723 return DAG.getNode(ISD::ADD, VT, N0, DAG.getConstant(-N1C->getValue(), VT));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000724 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000725 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000726 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000727 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000728 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000729 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000730 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000731}
732
Nate Begeman83e75ec2005-09-06 04:43:02 +0000733SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000734 SDOperand N0 = N->getOperand(0);
735 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000736 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
737 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000738 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000739
740 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000741 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000742 return DAG.getNode(ISD::MUL, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000743 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000744 if (N0C && !N1C)
745 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000746 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000747 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000748 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000749 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000750 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000751 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000752 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000753 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000754 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000755 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000756 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000757 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
758 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
759 // FIXME: If the input is something that is easily negated (e.g. a
760 // single-use add), we should put the negate there.
761 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
762 DAG.getNode(ISD::SHL, VT, N0,
763 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
764 TLI.getShiftAmountTy())));
765 }
Andrew Lenharth50a0d422006-04-02 21:42:45 +0000766
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000767 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
768 if (N1C && N0.getOpcode() == ISD::SHL &&
769 isa<ConstantSDNode>(N0.getOperand(1))) {
770 SDOperand C3 = DAG.getNode(ISD::SHL, VT, N1, N0.getOperand(1));
Chris Lattner5750df92006-03-01 04:03:14 +0000771 AddToWorkList(C3.Val);
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000772 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0), C3);
773 }
774
775 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
776 // use.
777 {
778 SDOperand Sh(0,0), Y(0,0);
779 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
780 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
781 N0.Val->hasOneUse()) {
782 Sh = N0; Y = N1;
783 } else if (N1.getOpcode() == ISD::SHL &&
784 isa<ConstantSDNode>(N1.getOperand(1)) && N1.Val->hasOneUse()) {
785 Sh = N1; Y = N0;
786 }
787 if (Sh.Val) {
788 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Sh.getOperand(0), Y);
789 return DAG.getNode(ISD::SHL, VT, Mul, Sh.getOperand(1));
790 }
791 }
Chris Lattnera1deca32006-03-04 23:33:26 +0000792 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
793 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
794 isa<ConstantSDNode>(N0.getOperand(1))) {
795 return DAG.getNode(ISD::ADD, VT,
796 DAG.getNode(ISD::MUL, VT, N0.getOperand(0), N1),
797 DAG.getNode(ISD::MUL, VT, N0.getOperand(1), N1));
798 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000799
Nate Begemancd4d58c2006-02-03 06:46:56 +0000800 // reassociate mul
801 SDOperand RMUL = ReassociateOps(ISD::MUL, N0, N1);
802 if (RMUL.Val != 0)
803 return RMUL;
Nate Begeman83e75ec2005-09-06 04:43:02 +0000804 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000805}
806
Nate Begeman83e75ec2005-09-06 04:43:02 +0000807SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000808 SDOperand N0 = N->getOperand(0);
809 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000810 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
811 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000812 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000813
814 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000815 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000816 return DAG.getNode(ISD::SDIV, VT, N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000817 // fold (sdiv X, 1) -> X
818 if (N1C && N1C->getSignExtended() == 1LL)
819 return N0;
820 // fold (sdiv X, -1) -> 0-X
821 if (N1C && N1C->isAllOnesValue())
822 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000823 // If we know the sign bits of both operands are zero, strength reduce to a
824 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
825 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000826 if (TLI.MaskedValueIsZero(N1, SignBit) &&
827 TLI.MaskedValueIsZero(N0, SignBit))
Chris Lattner094c8fc2005-10-07 06:10:46 +0000828 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begemancd6a6ed2006-02-17 07:26:20 +0000829 // fold (sdiv X, pow2) -> simple ops after legalize
Nate Begemanfb7217b2006-02-17 19:54:08 +0000830 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000831 (isPowerOf2_64(N1C->getSignExtended()) ||
832 isPowerOf2_64(-N1C->getSignExtended()))) {
833 // If dividing by powers of two is cheap, then don't perform the following
834 // fold.
835 if (TLI.isPow2DivCheap())
836 return SDOperand();
837 int64_t pow2 = N1C->getSignExtended();
838 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
Chris Lattner8f4880b2006-02-16 08:02:36 +0000839 unsigned lg2 = Log2_64(abs2);
840 // Splat the sign bit into the register
841 SDOperand SGN = DAG.getNode(ISD::SRA, VT, N0,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000842 DAG.getConstant(MVT::getSizeInBits(VT)-1,
843 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +0000844 AddToWorkList(SGN.Val);
Chris Lattner8f4880b2006-02-16 08:02:36 +0000845 // Add (N0 < 0) ? abs2 - 1 : 0;
846 SDOperand SRL = DAG.getNode(ISD::SRL, VT, SGN,
847 DAG.getConstant(MVT::getSizeInBits(VT)-lg2,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000848 TLI.getShiftAmountTy()));
Chris Lattner8f4880b2006-02-16 08:02:36 +0000849 SDOperand ADD = DAG.getNode(ISD::ADD, VT, N0, SRL);
Chris Lattner5750df92006-03-01 04:03:14 +0000850 AddToWorkList(SRL.Val);
851 AddToWorkList(ADD.Val); // Divide by pow2
Chris Lattner8f4880b2006-02-16 08:02:36 +0000852 SDOperand SRA = DAG.getNode(ISD::SRA, VT, ADD,
853 DAG.getConstant(lg2, TLI.getShiftAmountTy()));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000854 // If we're dividing by a positive value, we're done. Otherwise, we must
855 // negate the result.
856 if (pow2 > 0)
857 return SRA;
Chris Lattner5750df92006-03-01 04:03:14 +0000858 AddToWorkList(SRA.Val);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000859 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
860 }
Nate Begeman69575232005-10-20 02:15:44 +0000861 // if integer divide is expensive and we satisfy the requirements, emit an
862 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000863 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000864 !TLI.isIntDivCheap()) {
865 SDOperand Op = BuildSDIV(N);
866 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000867 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000868 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000869}
870
Nate Begeman83e75ec2005-09-06 04:43:02 +0000871SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000872 SDOperand N0 = N->getOperand(0);
873 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000874 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
875 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000876 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000877
878 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000879 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000880 return DAG.getNode(ISD::UDIV, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000881 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000882 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000883 return DAG.getNode(ISD::SRL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000884 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000885 TLI.getShiftAmountTy()));
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000886 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
887 if (N1.getOpcode() == ISD::SHL) {
888 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
889 if (isPowerOf2_64(SHC->getValue())) {
890 MVT::ValueType ADDVT = N1.getOperand(1).getValueType();
Nate Begemanc031e332006-02-05 07:36:48 +0000891 SDOperand Add = DAG.getNode(ISD::ADD, ADDVT, N1.getOperand(1),
892 DAG.getConstant(Log2_64(SHC->getValue()),
893 ADDVT));
Chris Lattner5750df92006-03-01 04:03:14 +0000894 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000895 return DAG.getNode(ISD::SRL, VT, N0, Add);
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000896 }
897 }
898 }
Nate Begeman69575232005-10-20 02:15:44 +0000899 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +0000900 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
901 SDOperand Op = BuildUDIV(N);
902 if (Op.Val) return Op;
903 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000904 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000905}
906
Nate Begeman83e75ec2005-09-06 04:43:02 +0000907SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000908 SDOperand N0 = N->getOperand(0);
909 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000910 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
911 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000912 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000913
914 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000915 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000916 return DAG.getNode(ISD::SREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000917 // If we know the sign bits of both operands are zero, strength reduce to a
918 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
919 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000920 if (TLI.MaskedValueIsZero(N1, SignBit) &&
921 TLI.MaskedValueIsZero(N0, SignBit))
Nate Begemana148d982006-01-18 22:35:16 +0000922 return DAG.getNode(ISD::UREM, VT, N0, N1);
Chris Lattner26d29902006-10-12 20:58:32 +0000923
924 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
925 // the remainder operation.
926 if (N1C && !N1C->isNullValue()) {
927 SDOperand Div = DAG.getNode(ISD::SDIV, VT, N0, N1);
928 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
929 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
930 AddToWorkList(Div.Val);
931 AddToWorkList(Mul.Val);
932 return Sub;
933 }
934
Nate Begeman83e75ec2005-09-06 04:43:02 +0000935 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000936}
937
Nate Begeman83e75ec2005-09-06 04:43:02 +0000938SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000939 SDOperand N0 = N->getOperand(0);
940 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000941 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
942 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000943 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000944
945 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000946 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000947 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000948 // fold (urem x, pow2) -> (and x, pow2-1)
949 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
Nate Begemana148d982006-01-18 22:35:16 +0000950 return DAG.getNode(ISD::AND, VT, N0, DAG.getConstant(N1C->getValue()-1,VT));
Nate Begemanc031e332006-02-05 07:36:48 +0000951 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
952 if (N1.getOpcode() == ISD::SHL) {
953 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
954 if (isPowerOf2_64(SHC->getValue())) {
Nate Begemanbab92392006-02-05 08:07:24 +0000955 SDOperand Add = DAG.getNode(ISD::ADD, VT, N1,DAG.getConstant(~0ULL,VT));
Chris Lattner5750df92006-03-01 04:03:14 +0000956 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000957 return DAG.getNode(ISD::AND, VT, N0, Add);
958 }
959 }
960 }
Chris Lattner26d29902006-10-12 20:58:32 +0000961
962 // Unconditionally lower X%C -> X-X/C*C. This allows the X/C logic to hack on
963 // the remainder operation.
964 if (N1C && !N1C->isNullValue()) {
965 SDOperand Div = DAG.getNode(ISD::UDIV, VT, N0, N1);
966 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Div, N1);
967 SDOperand Sub = DAG.getNode(ISD::SUB, VT, N0, Mul);
968 AddToWorkList(Div.Val);
969 AddToWorkList(Mul.Val);
970 return Sub;
971 }
972
Nate Begeman83e75ec2005-09-06 04:43:02 +0000973 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000974}
975
Nate Begeman83e75ec2005-09-06 04:43:02 +0000976SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000977 SDOperand N0 = N->getOperand(0);
978 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000979 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000980
981 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000982 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000983 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000984 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +0000985 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000986 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
987 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +0000988 TLI.getShiftAmountTy()));
989 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000990}
991
Nate Begeman83e75ec2005-09-06 04:43:02 +0000992SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000993 SDOperand N0 = N->getOperand(0);
994 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000995 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000996
997 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000998 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000999 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001000 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001001 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001002 return DAG.getConstant(0, N0.getValueType());
1003 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001004}
1005
Chris Lattner35e5c142006-05-05 05:51:50 +00001006/// SimplifyBinOpWithSameOpcodeHands - If this is a binary operator with
1007/// two operands of the same opcode, try to simplify it.
1008SDOperand DAGCombiner::SimplifyBinOpWithSameOpcodeHands(SDNode *N) {
1009 SDOperand N0 = N->getOperand(0), N1 = N->getOperand(1);
1010 MVT::ValueType VT = N0.getValueType();
1011 assert(N0.getOpcode() == N1.getOpcode() && "Bad input!");
1012
Chris Lattner540121f2006-05-05 06:31:05 +00001013 // For each of OP in AND/OR/XOR:
1014 // fold (OP (zext x), (zext y)) -> (zext (OP x, y))
1015 // fold (OP (sext x), (sext y)) -> (sext (OP x, y))
1016 // fold (OP (aext x), (aext y)) -> (aext (OP x, y))
Chris Lattner0d8dae72006-05-05 06:32:04 +00001017 // fold (OP (trunc x), (trunc y)) -> (trunc (OP x, y))
Chris Lattner540121f2006-05-05 06:31:05 +00001018 if ((N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND||
Chris Lattner0d8dae72006-05-05 06:32:04 +00001019 N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::TRUNCATE) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001020 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1021 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1022 N0.getOperand(0).getValueType(),
1023 N0.getOperand(0), N1.getOperand(0));
1024 AddToWorkList(ORNode.Val);
Chris Lattner540121f2006-05-05 06:31:05 +00001025 return DAG.getNode(N0.getOpcode(), VT, ORNode);
Chris Lattner35e5c142006-05-05 05:51:50 +00001026 }
1027
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001028 // For each of OP in SHL/SRL/SRA/AND...
1029 // fold (and (OP x, z), (OP y, z)) -> (OP (and x, y), z)
1030 // fold (or (OP x, z), (OP y, z)) -> (OP (or x, y), z)
1031 // fold (xor (OP x, z), (OP y, z)) -> (OP (xor x, y), z)
Chris Lattner35e5c142006-05-05 05:51:50 +00001032 if ((N0.getOpcode() == ISD::SHL || N0.getOpcode() == ISD::SRL ||
Chris Lattnera3dc3f62006-05-05 06:10:43 +00001033 N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::AND) &&
Chris Lattner35e5c142006-05-05 05:51:50 +00001034 N0.getOperand(1) == N1.getOperand(1)) {
1035 SDOperand ORNode = DAG.getNode(N->getOpcode(),
1036 N0.getOperand(0).getValueType(),
1037 N0.getOperand(0), N1.getOperand(0));
1038 AddToWorkList(ORNode.Val);
1039 return DAG.getNode(N0.getOpcode(), VT, ORNode, N0.getOperand(1));
1040 }
1041
1042 return SDOperand();
1043}
1044
Nate Begeman83e75ec2005-09-06 04:43:02 +00001045SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001046 SDOperand N0 = N->getOperand(0);
1047 SDOperand N1 = N->getOperand(1);
Nate Begemanfb7217b2006-02-17 19:54:08 +00001048 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001049 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1050 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001051 MVT::ValueType VT = N1.getValueType();
1052
1053 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001054 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001055 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001056 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001057 if (N0C && !N1C)
1058 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001059 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001060 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001061 return N0;
1062 // if (and x, c) is known to be zero, return 0
Nate Begeman368e18d2006-02-16 21:11:51 +00001063 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001064 return DAG.getConstant(0, VT);
Nate Begemancd4d58c2006-02-03 06:46:56 +00001065 // reassociate and
1066 SDOperand RAND = ReassociateOps(ISD::AND, N0, N1);
1067 if (RAND.Val != 0)
1068 return RAND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001069 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +00001070 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001071 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +00001072 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001073 return N1;
Chris Lattner3603cd62006-02-02 07:17:31 +00001074 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1075 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner1ec05d12006-03-01 21:47:21 +00001076 unsigned InMask = MVT::getIntVTBitMask(N0.getOperand(0).getValueType());
Chris Lattner3603cd62006-02-02 07:17:31 +00001077 if (TLI.MaskedValueIsZero(N0.getOperand(0),
Chris Lattner1ec05d12006-03-01 21:47:21 +00001078 ~N1C->getValue() & InMask)) {
1079 SDOperand Zext = DAG.getNode(ISD::ZERO_EXTEND, N0.getValueType(),
1080 N0.getOperand(0));
1081
1082 // Replace uses of the AND with uses of the Zero extend node.
1083 CombineTo(N, Zext);
1084
Chris Lattner3603cd62006-02-02 07:17:31 +00001085 // We actually want to replace all uses of the any_extend with the
1086 // zero_extend, to avoid duplicating things. This will later cause this
1087 // AND to be folded.
Chris Lattner1ec05d12006-03-01 21:47:21 +00001088 CombineTo(N0.Val, Zext);
Chris Lattnerfedced72006-04-20 23:55:59 +00001089 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattner3603cd62006-02-02 07:17:31 +00001090 }
1091 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001092 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1093 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1094 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1095 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1096
1097 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1098 MVT::isInteger(LL.getValueType())) {
1099 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
1100 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
1101 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001102 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001103 return DAG.getSetCC(VT, ORNode, LR, Op1);
1104 }
1105 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
1106 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1107 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001108 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001109 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1110 }
1111 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
1112 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1113 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001114 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001115 return DAG.getSetCC(VT, ORNode, LR, Op1);
1116 }
1117 }
1118 // canonicalize equivalent to ll == rl
1119 if (LL == RR && LR == RL) {
1120 Op1 = ISD::getSetCCSwappedOperands(Op1);
1121 std::swap(RL, RR);
1122 }
1123 if (LL == RL && LR == RR) {
1124 bool isInteger = MVT::isInteger(LL.getValueType());
1125 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1126 if (Result != ISD::SETCC_INVALID)
1127 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1128 }
1129 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001130
1131 // Simplify: and (op x...), (op y...) -> (op (and x, y))
1132 if (N0.getOpcode() == N1.getOpcode()) {
1133 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1134 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001135 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001136
Nate Begemande996292006-02-03 22:24:05 +00001137 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1138 // fold (and (sra)) -> (and (srl)) when possible.
Chris Lattner6ea2dee2006-03-25 22:19:00 +00001139 if (!MVT::isVector(VT) &&
1140 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001141 return SDOperand(N, 0);
Nate Begemanded49632005-10-13 03:11:28 +00001142 // fold (zext_inreg (extload x)) -> (zextload x)
Evan Chengc5484282006-10-04 00:56:09 +00001143 if (ISD::isEXTLoad(N0.Val)) {
Evan Cheng466685d2006-10-09 20:57:25 +00001144 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001145 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001146 // If we zero all the possible extended bits, then we can turn this into
1147 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001148 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001149 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001150 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1151 LN0->getBasePtr(), LN0->getSrcValue(),
1152 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001153 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001154 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001155 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001156 }
1157 }
1158 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Evan Chengc5484282006-10-04 00:56:09 +00001159 if (ISD::isSEXTLoad(N0.Val) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00001160 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001161 MVT::ValueType EVT = LN0->getLoadedVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001162 // If we zero all the possible extended bits, then we can turn this into
1163 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001164 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Evan Chengc5484282006-10-04 00:56:09 +00001165 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00001166 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
1167 LN0->getBasePtr(), LN0->getSrcValue(),
1168 LN0->getSrcValueOffset(), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001169 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001170 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001171 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00001172 }
1173 }
Chris Lattner15045b62006-02-28 06:35:35 +00001174
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001175 // fold (and (load x), 255) -> (zextload x, i8)
1176 // fold (and (extload x, i16), 255) -> (zextload x, i8)
Evan Cheng466685d2006-10-09 20:57:25 +00001177 if (N1C && N0.getOpcode() == ISD::LOAD) {
1178 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1179 if (LN0->getExtensionType() != ISD::SEXTLOAD &&
1180 N0.hasOneUse()) {
1181 MVT::ValueType EVT, LoadedVT;
1182 if (N1C->getValue() == 255)
1183 EVT = MVT::i8;
1184 else if (N1C->getValue() == 65535)
1185 EVT = MVT::i16;
1186 else if (N1C->getValue() == ~0U)
1187 EVT = MVT::i32;
1188 else
1189 EVT = MVT::Other;
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001190
Evan Cheng2e49f092006-10-11 07:10:22 +00001191 LoadedVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00001192 if (EVT != MVT::Other && LoadedVT > EVT &&
1193 (!AfterLegalize || TLI.isLoadXLegal(ISD::ZEXTLOAD, EVT))) {
1194 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
1195 // For big endian targets, we need to add an offset to the pointer to
1196 // load the correct bytes. For little endian systems, we merely need to
1197 // read fewer bytes from the same pointer.
1198 unsigned PtrOff =
1199 (MVT::getSizeInBits(LoadedVT) - MVT::getSizeInBits(EVT)) / 8;
1200 SDOperand NewPtr = LN0->getBasePtr();
1201 if (!TLI.isLittleEndian())
1202 NewPtr = DAG.getNode(ISD::ADD, PtrType, NewPtr,
1203 DAG.getConstant(PtrOff, PtrType));
1204 AddToWorkList(NewPtr.Val);
1205 SDOperand Load =
1206 DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(), NewPtr,
1207 LN0->getSrcValue(), LN0->getSrcValueOffset(), EVT);
1208 AddToWorkList(N);
1209 CombineTo(N0.Val, Load, Load.getValue(1));
1210 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
1211 }
Chris Lattner15045b62006-02-28 06:35:35 +00001212 }
1213 }
1214
Nate Begeman83e75ec2005-09-06 04:43:02 +00001215 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001216}
1217
Nate Begeman83e75ec2005-09-06 04:43:02 +00001218SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001219 SDOperand N0 = N->getOperand(0);
1220 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001221 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001222 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1223 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001224 MVT::ValueType VT = N1.getValueType();
1225 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001226
1227 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001228 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001229 return DAG.getNode(ISD::OR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001230 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001231 if (N0C && !N1C)
1232 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001233 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001234 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001235 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001236 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001237 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001238 return N1;
1239 // fold (or x, c) -> c iff (x & ~c) == 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001240 if (N1C &&
1241 TLI.MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits))))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001242 return N1;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001243 // reassociate or
1244 SDOperand ROR = ReassociateOps(ISD::OR, N0, N1);
1245 if (ROR.Val != 0)
1246 return ROR;
1247 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1248 if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
Chris Lattner731d3482005-10-27 05:06:38 +00001249 isa<ConstantSDNode>(N0.getOperand(1))) {
Chris Lattner731d3482005-10-27 05:06:38 +00001250 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1251 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1252 N1),
1253 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001254 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001255 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1256 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1257 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1258 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1259
1260 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1261 MVT::isInteger(LL.getValueType())) {
1262 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1263 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1264 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1265 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1266 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001267 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001268 return DAG.getSetCC(VT, ORNode, LR, Op1);
1269 }
1270 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1271 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1272 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1273 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1274 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001275 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001276 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1277 }
1278 }
1279 // canonicalize equivalent to ll == rl
1280 if (LL == RR && LR == RL) {
1281 Op1 = ISD::getSetCCSwappedOperands(Op1);
1282 std::swap(RL, RR);
1283 }
1284 if (LL == RL && LR == RR) {
1285 bool isInteger = MVT::isInteger(LL.getValueType());
1286 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1287 if (Result != ISD::SETCC_INVALID)
1288 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1289 }
1290 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001291
1292 // Simplify: or (op x...), (op y...) -> (op (or x, y))
1293 if (N0.getOpcode() == N1.getOpcode()) {
1294 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1295 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001296 }
Chris Lattner516b9622006-09-14 20:50:57 +00001297
Chris Lattner1ec72732006-09-14 21:11:37 +00001298 // (X & C1) | (Y & C2) -> (X|Y) & C3 if possible.
1299 if (N0.getOpcode() == ISD::AND &&
1300 N1.getOpcode() == ISD::AND &&
1301 N0.getOperand(1).getOpcode() == ISD::Constant &&
1302 N1.getOperand(1).getOpcode() == ISD::Constant &&
1303 // Don't increase # computations.
1304 (N0.Val->hasOneUse() || N1.Val->hasOneUse())) {
1305 // We can only do this xform if we know that bits from X that are set in C2
1306 // but not in C1 are already zero. Likewise for Y.
1307 uint64_t LHSMask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1308 uint64_t RHSMask = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1309
1310 if (TLI.MaskedValueIsZero(N0.getOperand(0), RHSMask&~LHSMask) &&
1311 TLI.MaskedValueIsZero(N1.getOperand(0), LHSMask&~RHSMask)) {
1312 SDOperand X =DAG.getNode(ISD::OR, VT, N0.getOperand(0), N1.getOperand(0));
1313 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(LHSMask|RHSMask, VT));
1314 }
1315 }
1316
1317
Chris Lattner516b9622006-09-14 20:50:57 +00001318 // See if this is some rotate idiom.
1319 if (SDNode *Rot = MatchRotate(N0, N1))
1320 return SDOperand(Rot, 0);
Chris Lattner35e5c142006-05-05 05:51:50 +00001321
Nate Begeman83e75ec2005-09-06 04:43:02 +00001322 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001323}
1324
Chris Lattner516b9622006-09-14 20:50:57 +00001325
1326/// MatchRotateHalf - Match "(X shl/srl V1) & V2" where V2 may not be present.
1327static bool MatchRotateHalf(SDOperand Op, SDOperand &Shift, SDOperand &Mask) {
1328 if (Op.getOpcode() == ISD::AND) {
Reid Spencer3ed469c2006-11-02 20:25:50 +00001329 if (isa<ConstantSDNode>(Op.getOperand(1))) {
Chris Lattner516b9622006-09-14 20:50:57 +00001330 Mask = Op.getOperand(1);
1331 Op = Op.getOperand(0);
1332 } else {
1333 return false;
1334 }
1335 }
1336
1337 if (Op.getOpcode() == ISD::SRL || Op.getOpcode() == ISD::SHL) {
1338 Shift = Op;
1339 return true;
1340 }
1341 return false;
1342}
1343
1344
1345// MatchRotate - Handle an 'or' of two operands. If this is one of the many
1346// idioms for rotate, and if the target supports rotation instructions, generate
1347// a rot[lr].
1348SDNode *DAGCombiner::MatchRotate(SDOperand LHS, SDOperand RHS) {
1349 // Must be a legal type. Expanded an promoted things won't work with rotates.
1350 MVT::ValueType VT = LHS.getValueType();
1351 if (!TLI.isTypeLegal(VT)) return 0;
1352
1353 // The target must have at least one rotate flavor.
1354 bool HasROTL = TLI.isOperationLegal(ISD::ROTL, VT);
1355 bool HasROTR = TLI.isOperationLegal(ISD::ROTR, VT);
1356 if (!HasROTL && !HasROTR) return 0;
1357
1358 // Match "(X shl/srl V1) & V2" where V2 may not be present.
1359 SDOperand LHSShift; // The shift.
1360 SDOperand LHSMask; // AND value if any.
1361 if (!MatchRotateHalf(LHS, LHSShift, LHSMask))
1362 return 0; // Not part of a rotate.
1363
1364 SDOperand RHSShift; // The shift.
1365 SDOperand RHSMask; // AND value if any.
1366 if (!MatchRotateHalf(RHS, RHSShift, RHSMask))
1367 return 0; // Not part of a rotate.
1368
1369 if (LHSShift.getOperand(0) != RHSShift.getOperand(0))
1370 return 0; // Not shifting the same value.
1371
1372 if (LHSShift.getOpcode() == RHSShift.getOpcode())
1373 return 0; // Shifts must disagree.
1374
1375 // Canonicalize shl to left side in a shl/srl pair.
1376 if (RHSShift.getOpcode() == ISD::SHL) {
1377 std::swap(LHS, RHS);
1378 std::swap(LHSShift, RHSShift);
1379 std::swap(LHSMask , RHSMask );
1380 }
1381
1382 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1383
1384 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1385 // fold (or (shl x, C1), (srl x, C2)) -> (rotr x, C2)
1386 if (LHSShift.getOperand(1).getOpcode() == ISD::Constant &&
1387 RHSShift.getOperand(1).getOpcode() == ISD::Constant) {
1388 uint64_t LShVal = cast<ConstantSDNode>(LHSShift.getOperand(1))->getValue();
1389 uint64_t RShVal = cast<ConstantSDNode>(RHSShift.getOperand(1))->getValue();
1390 if ((LShVal + RShVal) != OpSizeInBits)
1391 return 0;
1392
1393 SDOperand Rot;
1394 if (HasROTL)
1395 Rot = DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1396 LHSShift.getOperand(1));
1397 else
1398 Rot = DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1399 RHSShift.getOperand(1));
1400
1401 // If there is an AND of either shifted operand, apply it to the result.
1402 if (LHSMask.Val || RHSMask.Val) {
1403 uint64_t Mask = MVT::getIntVTBitMask(VT);
1404
1405 if (LHSMask.Val) {
1406 uint64_t RHSBits = (1ULL << LShVal)-1;
1407 Mask &= cast<ConstantSDNode>(LHSMask)->getValue() | RHSBits;
1408 }
1409 if (RHSMask.Val) {
1410 uint64_t LHSBits = ~((1ULL << (OpSizeInBits-RShVal))-1);
1411 Mask &= cast<ConstantSDNode>(RHSMask)->getValue() | LHSBits;
1412 }
1413
1414 Rot = DAG.getNode(ISD::AND, VT, Rot, DAG.getConstant(Mask, VT));
1415 }
1416
1417 return Rot.Val;
1418 }
1419
1420 // If there is a mask here, and we have a variable shift, we can't be sure
1421 // that we're masking out the right stuff.
1422 if (LHSMask.Val || RHSMask.Val)
1423 return 0;
1424
1425 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1426 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotr x, (sub 32, y))
1427 if (RHSShift.getOperand(1).getOpcode() == ISD::SUB &&
1428 LHSShift.getOperand(1) == RHSShift.getOperand(1).getOperand(1)) {
1429 if (ConstantSDNode *SUBC =
1430 dyn_cast<ConstantSDNode>(RHSShift.getOperand(1).getOperand(0))) {
1431 if (SUBC->getValue() == OpSizeInBits)
1432 if (HasROTL)
1433 return DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1434 LHSShift.getOperand(1)).Val;
1435 else
1436 return DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1437 LHSShift.getOperand(1)).Val;
1438 }
1439 }
1440
1441 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1442 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotl x, (sub 32, y))
1443 if (LHSShift.getOperand(1).getOpcode() == ISD::SUB &&
1444 RHSShift.getOperand(1) == LHSShift.getOperand(1).getOperand(1)) {
1445 if (ConstantSDNode *SUBC =
1446 dyn_cast<ConstantSDNode>(LHSShift.getOperand(1).getOperand(0))) {
1447 if (SUBC->getValue() == OpSizeInBits)
1448 if (HasROTL)
1449 return DAG.getNode(ISD::ROTL, VT, LHSShift.getOperand(0),
1450 LHSShift.getOperand(1)).Val;
1451 else
1452 return DAG.getNode(ISD::ROTR, VT, LHSShift.getOperand(0),
1453 RHSShift.getOperand(1)).Val;
1454 }
1455 }
1456
1457 return 0;
1458}
1459
1460
Nate Begeman83e75ec2005-09-06 04:43:02 +00001461SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001462 SDOperand N0 = N->getOperand(0);
1463 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001464 SDOperand LHS, RHS, CC;
1465 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1466 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001467 MVT::ValueType VT = N0.getValueType();
1468
1469 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001470 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001471 return DAG.getNode(ISD::XOR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001472 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001473 if (N0C && !N1C)
1474 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001475 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001476 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001477 return N0;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001478 // reassociate xor
1479 SDOperand RXOR = ReassociateOps(ISD::XOR, N0, N1);
1480 if (RXOR.Val != 0)
1481 return RXOR;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001482 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001483 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1484 bool isInt = MVT::isInteger(LHS.getValueType());
1485 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1486 isInt);
1487 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001488 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001489 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001490 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001491 assert(0 && "Unhandled SetCC Equivalent!");
1492 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001493 }
Nate Begeman99801192005-09-07 23:25:52 +00001494 // fold !(x or y) -> (!x and !y) iff x or y are setcc
Chris Lattner734c91d2006-11-10 21:37:15 +00001495 if (N1C && N1C->getValue() == 1 && VT == MVT::i1 &&
Nate Begeman99801192005-09-07 23:25:52 +00001496 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001497 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001498 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1499 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001500 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1501 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001502 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001503 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001504 }
1505 }
Nate Begeman99801192005-09-07 23:25:52 +00001506 // fold !(x or y) -> (!x and !y) iff x or y are constants
1507 if (N1C && N1C->isAllOnesValue() &&
1508 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001509 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001510 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1511 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001512 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1513 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001514 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001515 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001516 }
1517 }
Nate Begeman223df222005-09-08 20:18:10 +00001518 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1519 if (N1C && N0.getOpcode() == ISD::XOR) {
1520 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1521 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1522 if (N00C)
1523 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1524 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1525 if (N01C)
1526 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1527 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1528 }
1529 // fold (xor x, x) -> 0
Chris Lattner4fbdd592006-03-28 19:11:05 +00001530 if (N0 == N1) {
1531 if (!MVT::isVector(VT)) {
1532 return DAG.getConstant(0, VT);
1533 } else if (!AfterLegalize || TLI.isOperationLegal(ISD::BUILD_VECTOR, VT)) {
1534 // Produce a vector of zeros.
1535 SDOperand El = DAG.getConstant(0, MVT::getVectorBaseType(VT));
1536 std::vector<SDOperand> Ops(MVT::getVectorNumElements(VT), El);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001537 return DAG.getNode(ISD::BUILD_VECTOR, VT, &Ops[0], Ops.size());
Chris Lattner4fbdd592006-03-28 19:11:05 +00001538 }
1539 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001540
1541 // Simplify: xor (op x...), (op y...) -> (op (xor x, y))
1542 if (N0.getOpcode() == N1.getOpcode()) {
1543 SDOperand Tmp = SimplifyBinOpWithSameOpcodeHands(N);
1544 if (Tmp.Val) return Tmp;
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001545 }
Chris Lattner35e5c142006-05-05 05:51:50 +00001546
Chris Lattner3e104b12006-04-08 04:15:24 +00001547 // Simplify the expression using non-local knowledge.
1548 if (!MVT::isVector(VT) &&
1549 SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001550 return SDOperand(N, 0);
Chris Lattner3e104b12006-04-08 04:15:24 +00001551
Nate Begeman83e75ec2005-09-06 04:43:02 +00001552 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001553}
1554
Nate Begeman83e75ec2005-09-06 04:43:02 +00001555SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001556 SDOperand N0 = N->getOperand(0);
1557 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001558 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1559 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001560 MVT::ValueType VT = N0.getValueType();
1561 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1562
1563 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001564 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001565 return DAG.getNode(ISD::SHL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001566 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001567 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001568 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001569 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001570 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001571 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001572 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001573 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001574 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001575 // if (shl x, c) is known to be zero, return 0
Nate Begemanfb7217b2006-02-17 19:54:08 +00001576 if (TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001577 return DAG.getConstant(0, VT);
Chris Lattner012f2412006-02-17 21:58:01 +00001578 if (SimplifyDemandedBits(SDOperand(N, 0)))
Chris Lattneref027f92006-04-21 15:32:26 +00001579 return SDOperand(N, 0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001580 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001581 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001582 N0.getOperand(1).getOpcode() == ISD::Constant) {
1583 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001584 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001585 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001586 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001587 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001588 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001589 }
1590 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1591 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001592 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001593 N0.getOperand(1).getOpcode() == ISD::Constant) {
1594 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001595 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001596 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1597 DAG.getConstant(~0ULL << c1, VT));
1598 if (c2 > c1)
1599 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001600 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001601 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001602 return DAG.getNode(ISD::SRL, VT, Mask,
1603 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001604 }
1605 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001606 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001607 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001608 DAG.getConstant(~0ULL << N1C->getValue(), VT));
Chris Lattnercac70592006-03-05 19:53:55 +00001609 // fold (shl (add x, c1), c2) -> (add (shl x, c2), c1<<c2)
1610 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
1611 isa<ConstantSDNode>(N0.getOperand(1))) {
1612 return DAG.getNode(ISD::ADD, VT,
1613 DAG.getNode(ISD::SHL, VT, N0.getOperand(0), N1),
1614 DAG.getNode(ISD::SHL, VT, N0.getOperand(1), N1));
1615 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001616 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001617}
1618
Nate Begeman83e75ec2005-09-06 04:43:02 +00001619SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001620 SDOperand N0 = N->getOperand(0);
1621 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001622 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1623 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001624 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001625
1626 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001627 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001628 return DAG.getNode(ISD::SRA, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001629 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001630 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001631 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001632 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001633 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001634 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001635 // fold (sra x, c >= size(x)) -> undef
Nate Begemanfb7217b2006-02-17 19:54:08 +00001636 if (N1C && N1C->getValue() >= MVT::getSizeInBits(VT))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001637 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001638 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001639 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001640 return N0;
Nate Begemanfb7217b2006-02-17 19:54:08 +00001641 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
1642 // sext_inreg.
1643 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
1644 unsigned LowBits = MVT::getSizeInBits(VT) - (unsigned)N1C->getValue();
1645 MVT::ValueType EVT;
1646 switch (LowBits) {
1647 default: EVT = MVT::Other; break;
1648 case 1: EVT = MVT::i1; break;
1649 case 8: EVT = MVT::i8; break;
1650 case 16: EVT = MVT::i16; break;
1651 case 32: EVT = MVT::i32; break;
1652 }
1653 if (EVT > MVT::Other && TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT))
1654 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1655 DAG.getValueType(EVT));
1656 }
Chris Lattner71d9ebc2006-02-28 06:23:04 +00001657
1658 // fold (sra (sra x, c1), c2) -> (sra x, c1+c2)
1659 if (N1C && N0.getOpcode() == ISD::SRA) {
1660 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1661 unsigned Sum = N1C->getValue() + C1->getValue();
1662 if (Sum >= MVT::getSizeInBits(VT)) Sum = MVT::getSizeInBits(VT)-1;
1663 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0),
1664 DAG.getConstant(Sum, N1C->getValueType(0)));
1665 }
1666 }
1667
Chris Lattnera8504462006-05-08 20:51:54 +00001668 // Simplify, based on bits shifted out of the LHS.
1669 if (N1C && SimplifyDemandedBits(SDOperand(N, 0)))
1670 return SDOperand(N, 0);
1671
1672
Nate Begeman1d4d4142005-09-01 00:19:25 +00001673 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begemanfb7217b2006-02-17 19:54:08 +00001674 if (TLI.MaskedValueIsZero(N0, MVT::getIntVTSignBit(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001675 return DAG.getNode(ISD::SRL, VT, N0, N1);
1676 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001677}
1678
Nate Begeman83e75ec2005-09-06 04:43:02 +00001679SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001680 SDOperand N0 = N->getOperand(0);
1681 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001682 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1683 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001684 MVT::ValueType VT = N0.getValueType();
1685 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1686
1687 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001688 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001689 return DAG.getNode(ISD::SRL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001690 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001691 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001692 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001693 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001694 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001695 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001696 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001697 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001698 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001699 // if (srl x, c) is known to be zero, return 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001700 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001701 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001702 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001703 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001704 N0.getOperand(1).getOpcode() == ISD::Constant) {
1705 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001706 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001707 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001708 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001709 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001710 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001711 }
Chris Lattner350bec02006-04-02 06:11:11 +00001712
Chris Lattner06afe072006-05-05 22:53:17 +00001713 // fold (srl (anyextend x), c) -> (anyextend (srl x, c))
1714 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
1715 // Shifting in all undef bits?
1716 MVT::ValueType SmallVT = N0.getOperand(0).getValueType();
1717 if (N1C->getValue() >= MVT::getSizeInBits(SmallVT))
1718 return DAG.getNode(ISD::UNDEF, VT);
1719
1720 SDOperand SmallShift = DAG.getNode(ISD::SRL, SmallVT, N0.getOperand(0), N1);
1721 AddToWorkList(SmallShift.Val);
1722 return DAG.getNode(ISD::ANY_EXTEND, VT, SmallShift);
1723 }
1724
Chris Lattner3657ffe2006-10-12 20:23:19 +00001725 // fold (srl (sra X, Y), 31) -> (srl X, 31). This srl only looks at the sign
1726 // bit, which is unmodified by sra.
1727 if (N1C && N1C->getValue()+1 == MVT::getSizeInBits(VT)) {
1728 if (N0.getOpcode() == ISD::SRA)
1729 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0), N1);
1730 }
1731
Chris Lattner350bec02006-04-02 06:11:11 +00001732 // fold (srl (ctlz x), "5") -> x iff x has one bit set (the low bit).
1733 if (N1C && N0.getOpcode() == ISD::CTLZ &&
1734 N1C->getValue() == Log2_32(MVT::getSizeInBits(VT))) {
1735 uint64_t KnownZero, KnownOne, Mask = MVT::getIntVTBitMask(VT);
1736 TLI.ComputeMaskedBits(N0.getOperand(0), Mask, KnownZero, KnownOne);
1737
1738 // If any of the input bits are KnownOne, then the input couldn't be all
1739 // zeros, thus the result of the srl will always be zero.
1740 if (KnownOne) return DAG.getConstant(0, VT);
1741
1742 // If all of the bits input the to ctlz node are known to be zero, then
1743 // the result of the ctlz is "32" and the result of the shift is one.
1744 uint64_t UnknownBits = ~KnownZero & Mask;
1745 if (UnknownBits == 0) return DAG.getConstant(1, VT);
1746
1747 // Otherwise, check to see if there is exactly one bit input to the ctlz.
1748 if ((UnknownBits & (UnknownBits-1)) == 0) {
1749 // Okay, we know that only that the single bit specified by UnknownBits
1750 // could be set on input to the CTLZ node. If this bit is set, the SRL
1751 // will return 0, if it is clear, it returns 1. Change the CTLZ/SRL pair
1752 // to an SRL,XOR pair, which is likely to simplify more.
1753 unsigned ShAmt = CountTrailingZeros_64(UnknownBits);
1754 SDOperand Op = N0.getOperand(0);
1755 if (ShAmt) {
1756 Op = DAG.getNode(ISD::SRL, VT, Op,
1757 DAG.getConstant(ShAmt, TLI.getShiftAmountTy()));
1758 AddToWorkList(Op.Val);
1759 }
1760 return DAG.getNode(ISD::XOR, VT, Op, DAG.getConstant(1, VT));
1761 }
1762 }
1763
Nate Begeman83e75ec2005-09-06 04:43:02 +00001764 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001765}
1766
Nate Begeman83e75ec2005-09-06 04:43:02 +00001767SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001768 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001769 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001770
1771 // fold (ctlz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001772 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001773 return DAG.getNode(ISD::CTLZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001774 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001775}
1776
Nate Begeman83e75ec2005-09-06 04:43:02 +00001777SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001778 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001779 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001780
1781 // fold (cttz c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001782 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001783 return DAG.getNode(ISD::CTTZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001784 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001785}
1786
Nate Begeman83e75ec2005-09-06 04:43:02 +00001787SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001788 SDOperand N0 = N->getOperand(0);
Nate Begemana148d982006-01-18 22:35:16 +00001789 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001790
1791 // fold (ctpop c1) -> c2
Chris Lattner310b5782006-05-06 23:06:26 +00001792 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001793 return DAG.getNode(ISD::CTPOP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001794 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001795}
1796
Nate Begeman452d7be2005-09-16 00:54:12 +00001797SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1798 SDOperand N0 = N->getOperand(0);
1799 SDOperand N1 = N->getOperand(1);
1800 SDOperand N2 = N->getOperand(2);
1801 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1802 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1803 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1804 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001805
Nate Begeman452d7be2005-09-16 00:54:12 +00001806 // fold select C, X, X -> X
1807 if (N1 == N2)
1808 return N1;
1809 // fold select true, X, Y -> X
1810 if (N0C && !N0C->isNullValue())
1811 return N1;
1812 // fold select false, X, Y -> Y
1813 if (N0C && N0C->isNullValue())
1814 return N2;
1815 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001816 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001817 return DAG.getNode(ISD::OR, VT, N0, N2);
1818 // fold select C, 0, X -> ~C & X
1819 // FIXME: this should check for C type == X type, not i1?
1820 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1821 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001822 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001823 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1824 }
1825 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001826 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001827 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001828 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001829 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1830 }
1831 // fold select C, X, 0 -> C & X
1832 // FIXME: this should check for C type == X type, not i1?
1833 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1834 return DAG.getNode(ISD::AND, VT, N0, N1);
1835 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1836 if (MVT::i1 == VT && N0 == N1)
1837 return DAG.getNode(ISD::OR, VT, N0, N2);
1838 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1839 if (MVT::i1 == VT && N0 == N2)
1840 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner729c6d12006-05-27 00:43:02 +00001841
Chris Lattner40c62d52005-10-18 06:04:22 +00001842 // If we can fold this based on the true/false value, do so.
1843 if (SimplifySelectOps(N, N1, N2))
Chris Lattner729c6d12006-05-27 00:43:02 +00001844 return SDOperand(N, 0); // Don't revisit N.
1845
Nate Begeman44728a72005-09-19 22:34:01 +00001846 // fold selects based on a setcc into other things, such as min/max/abs
1847 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman750ac1b2006-02-01 07:19:44 +00001848 // FIXME:
1849 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
1850 // having to say they don't support SELECT_CC on every type the DAG knows
1851 // about, since there is no way to mark an opcode illegal at all value types
1852 if (TLI.isOperationLegal(ISD::SELECT_CC, MVT::Other))
1853 return DAG.getNode(ISD::SELECT_CC, VT, N0.getOperand(0), N0.getOperand(1),
1854 N1, N2, N0.getOperand(2));
1855 else
1856 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001857 return SDOperand();
1858}
1859
1860SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001861 SDOperand N0 = N->getOperand(0);
1862 SDOperand N1 = N->getOperand(1);
1863 SDOperand N2 = N->getOperand(2);
1864 SDOperand N3 = N->getOperand(3);
1865 SDOperand N4 = N->getOperand(4);
Nate Begeman44728a72005-09-19 22:34:01 +00001866 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1867
Nate Begeman44728a72005-09-19 22:34:01 +00001868 // fold select_cc lhs, rhs, x, x, cc -> x
1869 if (N2 == N3)
1870 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00001871
Chris Lattner5f42a242006-09-20 06:19:26 +00001872 // Determine if the condition we're dealing with is constant
1873 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00001874 if (SCC.Val) AddToWorkList(SCC.Val);
Chris Lattner5f42a242006-09-20 06:19:26 +00001875
1876 if (ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val)) {
1877 if (SCCC->getValue())
1878 return N2; // cond always true -> true val
1879 else
1880 return N3; // cond always false -> false val
1881 }
1882
1883 // Fold to a simpler select_cc
1884 if (SCC.Val && SCC.getOpcode() == ISD::SETCC)
1885 return DAG.getNode(ISD::SELECT_CC, N2.getValueType(),
1886 SCC.getOperand(0), SCC.getOperand(1), N2, N3,
1887 SCC.getOperand(2));
1888
Chris Lattner40c62d52005-10-18 06:04:22 +00001889 // If we can fold this based on the true/false value, do so.
1890 if (SimplifySelectOps(N, N2, N3))
Chris Lattner729c6d12006-05-27 00:43:02 +00001891 return SDOperand(N, 0); // Don't revisit N.
Chris Lattner40c62d52005-10-18 06:04:22 +00001892
Nate Begeman44728a72005-09-19 22:34:01 +00001893 // fold select_cc into other things, such as min/max/abs
1894 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00001895}
1896
1897SDOperand DAGCombiner::visitSETCC(SDNode *N) {
1898 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
1899 cast<CondCodeSDNode>(N->getOperand(2))->get());
1900}
1901
Nate Begeman83e75ec2005-09-06 04:43:02 +00001902SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001903 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001904 MVT::ValueType VT = N->getValueType(0);
1905
Nate Begeman1d4d4142005-09-01 00:19:25 +00001906 // fold (sext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00001907 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001908 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0);
Chris Lattner310b5782006-05-06 23:06:26 +00001909
Nate Begeman1d4d4142005-09-01 00:19:25 +00001910 // fold (sext (sext x)) -> (sext x)
Chris Lattner310b5782006-05-06 23:06:26 +00001911 // fold (sext (aext x)) -> (sext x)
1912 if (N0.getOpcode() == ISD::SIGN_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001913 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattner310b5782006-05-06 23:06:26 +00001914
Chris Lattner6007b842006-09-21 06:00:20 +00001915 // fold (sext (truncate x)) -> (sextinreg x).
1916 if (N0.getOpcode() == ISD::TRUNCATE &&
Chris Lattnerbf370872006-09-21 06:17:39 +00001917 (!AfterLegalize || TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG,
1918 N0.getValueType()))) {
Chris Lattner6007b842006-09-21 06:00:20 +00001919 SDOperand Op = N0.getOperand(0);
1920 if (Op.getValueType() < VT) {
1921 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
1922 } else if (Op.getValueType() > VT) {
1923 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
1924 }
1925 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, Op,
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001926 DAG.getValueType(N0.getValueType()));
Chris Lattner6007b842006-09-21 06:00:20 +00001927 }
Chris Lattner310b5782006-05-06 23:06:26 +00001928
Evan Cheng110dec22005-12-14 02:19:23 +00001929 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00001930 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00001931 (!AfterLegalize||TLI.isLoadXLegal(ISD::SEXTLOAD, N0.getValueType()))){
Evan Cheng466685d2006-10-09 20:57:25 +00001932 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
1933 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
1934 LN0->getBasePtr(), LN0->getSrcValue(),
1935 LN0->getSrcValueOffset(),
Nate Begeman3df4d522005-10-12 20:40:40 +00001936 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001937 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00001938 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1939 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001940 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00001941 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001942
1943 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
1944 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
Evan Chengc5484282006-10-04 00:56:09 +00001945 if ((ISD::isSEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00001946 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00001947 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00001948 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
1949 LN0->getBasePtr(), LN0->getSrcValue(),
1950 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001951 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001952 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1953 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00001954 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001955 }
1956
Nate Begeman83e75ec2005-09-06 04:43:02 +00001957 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001958}
1959
Nate Begeman83e75ec2005-09-06 04:43:02 +00001960SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001961 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001962 MVT::ValueType VT = N->getValueType(0);
1963
Nate Begeman1d4d4142005-09-01 00:19:25 +00001964 // fold (zext c1) -> c1
Reid Spencer3ed469c2006-11-02 20:25:50 +00001965 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00001966 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001967 // fold (zext (zext x)) -> (zext x)
Chris Lattner310b5782006-05-06 23:06:26 +00001968 // fold (zext (aext x)) -> (zext x)
1969 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::ANY_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001970 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Chris Lattner6007b842006-09-21 06:00:20 +00001971
1972 // fold (zext (truncate x)) -> (and x, mask)
1973 if (N0.getOpcode() == ISD::TRUNCATE &&
1974 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, VT))) {
1975 SDOperand Op = N0.getOperand(0);
1976 if (Op.getValueType() < VT) {
1977 Op = DAG.getNode(ISD::ANY_EXTEND, VT, Op);
1978 } else if (Op.getValueType() > VT) {
1979 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
1980 }
1981 return DAG.getZeroExtendInReg(Op, N0.getValueType());
1982 }
1983
Chris Lattner111c2282006-09-21 06:14:31 +00001984 // fold (zext (and (trunc x), cst)) -> (and x, cst).
1985 if (N0.getOpcode() == ISD::AND &&
1986 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
1987 N0.getOperand(1).getOpcode() == ISD::Constant) {
1988 SDOperand X = N0.getOperand(0).getOperand(0);
1989 if (X.getValueType() < VT) {
1990 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
1991 } else if (X.getValueType() > VT) {
1992 X = DAG.getNode(ISD::TRUNCATE, VT, X);
1993 }
1994 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1995 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
1996 }
1997
Evan Cheng110dec22005-12-14 02:19:23 +00001998 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00001999 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002000 (!AfterLegalize||TLI.isLoadXLegal(ISD::ZEXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002001 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2002 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2003 LN0->getBasePtr(), LN0->getSrcValue(),
2004 LN0->getSrcValueOffset(),
Evan Cheng110dec22005-12-14 02:19:23 +00002005 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00002006 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00002007 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2008 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002009 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Evan Cheng110dec22005-12-14 02:19:23 +00002010 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002011
2012 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
2013 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
Evan Chengc5484282006-10-04 00:56:09 +00002014 if ((ISD::isZEXTLoad(N0.Val) || ISD::isEXTLoad(N0.Val)) && N0.hasOneUse()) {
Evan Cheng466685d2006-10-09 20:57:25 +00002015 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002016 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002017 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, LN0->getChain(),
2018 LN0->getBasePtr(), LN0->getSrcValue(),
2019 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002020 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002021 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2022 ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002023 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Chris Lattnerad25d4e2005-12-14 19:05:06 +00002024 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002025 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002026}
2027
Chris Lattner5ffc0662006-05-05 05:58:59 +00002028SDOperand DAGCombiner::visitANY_EXTEND(SDNode *N) {
2029 SDOperand N0 = N->getOperand(0);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002030 MVT::ValueType VT = N->getValueType(0);
2031
2032 // fold (aext c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002033 if (isa<ConstantSDNode>(N0))
Chris Lattner5ffc0662006-05-05 05:58:59 +00002034 return DAG.getNode(ISD::ANY_EXTEND, VT, N0);
2035 // fold (aext (aext x)) -> (aext x)
2036 // fold (aext (zext x)) -> (zext x)
2037 // fold (aext (sext x)) -> (sext x)
2038 if (N0.getOpcode() == ISD::ANY_EXTEND ||
2039 N0.getOpcode() == ISD::ZERO_EXTEND ||
2040 N0.getOpcode() == ISD::SIGN_EXTEND)
2041 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
2042
Chris Lattner84750582006-09-20 06:29:17 +00002043 // fold (aext (truncate x))
2044 if (N0.getOpcode() == ISD::TRUNCATE) {
2045 SDOperand TruncOp = N0.getOperand(0);
2046 if (TruncOp.getValueType() == VT)
2047 return TruncOp; // x iff x size == zext size.
2048 if (TruncOp.getValueType() > VT)
2049 return DAG.getNode(ISD::TRUNCATE, VT, TruncOp);
2050 return DAG.getNode(ISD::ANY_EXTEND, VT, TruncOp);
2051 }
Chris Lattner0e4b9222006-09-21 06:40:43 +00002052
2053 // fold (aext (and (trunc x), cst)) -> (and x, cst).
2054 if (N0.getOpcode() == ISD::AND &&
2055 N0.getOperand(0).getOpcode() == ISD::TRUNCATE &&
2056 N0.getOperand(1).getOpcode() == ISD::Constant) {
2057 SDOperand X = N0.getOperand(0).getOperand(0);
2058 if (X.getValueType() < VT) {
2059 X = DAG.getNode(ISD::ANY_EXTEND, VT, X);
2060 } else if (X.getValueType() > VT) {
2061 X = DAG.getNode(ISD::TRUNCATE, VT, X);
2062 }
2063 uint64_t Mask = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
2064 return DAG.getNode(ISD::AND, VT, X, DAG.getConstant(Mask, VT));
2065 }
2066
Chris Lattner5ffc0662006-05-05 05:58:59 +00002067 // fold (aext (load x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002068 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002069 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002070 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2071 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2072 LN0->getBasePtr(), LN0->getSrcValue(),
2073 LN0->getSrcValueOffset(),
Chris Lattner5ffc0662006-05-05 05:58:59 +00002074 N0.getValueType());
2075 CombineTo(N, ExtLoad);
2076 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2077 ExtLoad.getValue(1));
2078 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2079 }
2080
2081 // fold (aext (zextload x)) -> (aext (truncate (zextload x)))
2082 // fold (aext (sextload x)) -> (aext (truncate (sextload x)))
2083 // fold (aext ( extload x)) -> (aext (truncate (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002084 if (N0.getOpcode() == ISD::LOAD && !ISD::isNON_EXTLoad(N0.Val) &&
2085 N0.hasOneUse()) {
2086 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Evan Cheng2e49f092006-10-11 07:10:22 +00002087 MVT::ValueType EVT = LN0->getLoadedVT();
Evan Cheng466685d2006-10-09 20:57:25 +00002088 SDOperand ExtLoad = DAG.getExtLoad(LN0->getExtensionType(), VT,
2089 LN0->getChain(), LN0->getBasePtr(),
2090 LN0->getSrcValue(),
2091 LN0->getSrcValueOffset(), EVT);
Chris Lattner5ffc0662006-05-05 05:58:59 +00002092 CombineTo(N, ExtLoad);
2093 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
2094 ExtLoad.getValue(1));
2095 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2096 }
2097 return SDOperand();
2098}
2099
2100
Nate Begeman83e75ec2005-09-06 04:43:02 +00002101SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002102 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002103 SDOperand N1 = N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002104 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002105 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00002106 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002107
Nate Begeman1d4d4142005-09-01 00:19:25 +00002108 // fold (sext_in_reg c1) -> c1
Chris Lattnereaeda562006-05-08 20:59:41 +00002109 if (isa<ConstantSDNode>(N0) || N0.getOpcode() == ISD::UNDEF)
Chris Lattner310b5782006-05-06 23:06:26 +00002110 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0, N1);
Chris Lattneree4ea922006-05-06 09:30:03 +00002111
Chris Lattner541a24f2006-05-06 22:43:44 +00002112 // If the input is already sign extended, just drop the extension.
Chris Lattneree4ea922006-05-06 09:30:03 +00002113 if (TLI.ComputeNumSignBits(N0) >= MVT::getSizeInBits(VT)-EVTBits+1)
2114 return N0;
2115
Nate Begeman646d7e22005-09-02 21:18:40 +00002116 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
2117 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2118 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00002119 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00002120 }
Chris Lattner4b37e872006-05-08 21:18:59 +00002121
Nate Begeman07ed4172005-10-10 21:26:48 +00002122 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00002123 if (TLI.MaskedValueIsZero(N0, 1ULL << (EVTBits-1)))
Nate Begemande996292006-02-03 22:24:05 +00002124 return DAG.getZeroExtendInReg(N0, EVT);
Chris Lattner4b37e872006-05-08 21:18:59 +00002125
2126 // fold (sext_in_reg (srl X, 24), i8) -> sra X, 24
2127 // fold (sext_in_reg (srl X, 23), i8) -> sra X, 23 iff possible.
2128 // We already fold "(sext_in_reg (srl X, 25), i8) -> srl X, 25" above.
2129 if (N0.getOpcode() == ISD::SRL) {
2130 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
2131 if (ShAmt->getValue()+EVTBits <= MVT::getSizeInBits(VT)) {
2132 // We can turn this into an SRA iff the input to the SRL is already sign
2133 // extended enough.
2134 unsigned InSignBits = TLI.ComputeNumSignBits(N0.getOperand(0));
2135 if (MVT::getSizeInBits(VT)-(ShAmt->getValue()+EVTBits) < InSignBits)
2136 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0), N0.getOperand(1));
2137 }
2138 }
2139
Nate Begemanded49632005-10-13 03:11:28 +00002140 // fold (sext_inreg (extload x)) -> (sextload x)
Evan Chengc5484282006-10-04 00:56:09 +00002141 if (ISD::isEXTLoad(N0.Val) &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002142 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002143 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002144 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2145 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2146 LN0->getBasePtr(), LN0->getSrcValue(),
2147 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002148 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002149 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002150 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002151 }
2152 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Evan Chengc5484282006-10-04 00:56:09 +00002153 if (ISD::isZEXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Cheng2e49f092006-10-11 07:10:22 +00002154 EVT == cast<LoadSDNode>(N0)->getLoadedVT() &&
Evan Chengc5484282006-10-04 00:56:09 +00002155 (!AfterLegalize || TLI.isLoadXLegal(ISD::SEXTLOAD, EVT))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002156 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2157 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, LN0->getChain(),
2158 LN0->getBasePtr(), LN0->getSrcValue(),
2159 LN0->getSrcValueOffset(), EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00002160 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00002161 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002162 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begemanded49632005-10-13 03:11:28 +00002163 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002164 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002165}
2166
Nate Begeman83e75ec2005-09-06 04:43:02 +00002167SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002168 SDOperand N0 = N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002169 MVT::ValueType VT = N->getValueType(0);
2170
2171 // noop truncate
2172 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00002173 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00002174 // fold (truncate c1) -> c1
Chris Lattner310b5782006-05-06 23:06:26 +00002175 if (isa<ConstantSDNode>(N0))
Nate Begemana148d982006-01-18 22:35:16 +00002176 return DAG.getNode(ISD::TRUNCATE, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002177 // fold (truncate (truncate x)) -> (truncate x)
2178 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002179 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002180 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
Chris Lattnerb72773b2006-05-05 22:56:26 +00002181 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND||
2182 N0.getOpcode() == ISD::ANY_EXTEND) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002183 if (N0.getValueType() < VT)
2184 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00002185 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002186 else if (N0.getValueType() > VT)
2187 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002188 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00002189 else
2190 // if the source and dest are the same type, we can drop both the extend
2191 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00002192 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002193 }
Nate Begeman3df4d522005-10-12 20:40:40 +00002194 // fold (truncate (load x)) -> (smaller load x)
Evan Cheng466685d2006-10-09 20:57:25 +00002195 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse()) {
Nate Begeman3df4d522005-10-12 20:40:40 +00002196 assert(MVT::getSizeInBits(N0.getValueType()) > MVT::getSizeInBits(VT) &&
2197 "Cannot truncate to larger type!");
Evan Cheng466685d2006-10-09 20:57:25 +00002198 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
Nate Begeman3df4d522005-10-12 20:40:40 +00002199 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00002200 // For big endian targets, we need to add an offset to the pointer to load
2201 // the correct bytes. For little endian systems, we merely need to read
2202 // fewer bytes from the same pointer.
Nate Begeman3df4d522005-10-12 20:40:40 +00002203 uint64_t PtrOff =
2204 (MVT::getSizeInBits(N0.getValueType()) - MVT::getSizeInBits(VT)) / 8;
Evan Cheng466685d2006-10-09 20:57:25 +00002205 SDOperand NewPtr = TLI.isLittleEndian() ? LN0->getBasePtr() :
2206 DAG.getNode(ISD::ADD, PtrType, LN0->getBasePtr(),
Nate Begeman765784a2005-10-12 23:18:53 +00002207 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00002208 AddToWorkList(NewPtr.Val);
Evan Cheng466685d2006-10-09 20:57:25 +00002209 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), NewPtr,
2210 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002211 AddToWorkList(N);
Chris Lattner24edbb72005-10-13 22:10:05 +00002212 CombineTo(N0.Val, Load, Load.getValue(1));
Chris Lattnerfedced72006-04-20 23:55:59 +00002213 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
Nate Begeman3df4d522005-10-12 20:40:40 +00002214 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002215 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002216}
2217
Chris Lattner94683772005-12-23 05:30:37 +00002218SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
2219 SDOperand N0 = N->getOperand(0);
2220 MVT::ValueType VT = N->getValueType(0);
2221
2222 // If the input is a constant, let getNode() fold it.
2223 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
2224 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
2225 if (Res.Val != N) return Res;
2226 }
2227
Chris Lattnerc8547d82005-12-23 05:37:50 +00002228 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
2229 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
Chris Lattner6258fb22006-04-02 02:53:43 +00002230
Chris Lattner57104102005-12-23 05:44:41 +00002231 // fold (conv (load x)) -> (load (conv*)x)
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002232 // FIXME: These xforms need to know that the resultant load doesn't need a
2233 // higher alignment than the original!
Evan Cheng466685d2006-10-09 20:57:25 +00002234 if (0 && ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse()) {
2235 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2236 SDOperand Load = DAG.getLoad(VT, LN0->getChain(), LN0->getBasePtr(),
2237 LN0->getSrcValue(), LN0->getSrcValueOffset());
Chris Lattner5750df92006-03-01 04:03:14 +00002238 AddToWorkList(N);
Chris Lattner57104102005-12-23 05:44:41 +00002239 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
2240 Load.getValue(1));
2241 return Load;
2242 }
2243
Chris Lattner94683772005-12-23 05:30:37 +00002244 return SDOperand();
2245}
2246
Chris Lattner6258fb22006-04-02 02:53:43 +00002247SDOperand DAGCombiner::visitVBIT_CONVERT(SDNode *N) {
2248 SDOperand N0 = N->getOperand(0);
2249 MVT::ValueType VT = N->getValueType(0);
2250
2251 // If the input is a VBUILD_VECTOR with all constant elements, fold this now.
2252 // First check to see if this is all constant.
2253 if (N0.getOpcode() == ISD::VBUILD_VECTOR && N0.Val->hasOneUse() &&
2254 VT == MVT::Vector) {
2255 bool isSimple = true;
2256 for (unsigned i = 0, e = N0.getNumOperands()-2; i != e; ++i)
2257 if (N0.getOperand(i).getOpcode() != ISD::UNDEF &&
2258 N0.getOperand(i).getOpcode() != ISD::Constant &&
2259 N0.getOperand(i).getOpcode() != ISD::ConstantFP) {
2260 isSimple = false;
2261 break;
2262 }
2263
Chris Lattner97c20732006-04-03 17:29:28 +00002264 MVT::ValueType DestEltVT = cast<VTSDNode>(N->getOperand(2))->getVT();
2265 if (isSimple && !MVT::isVector(DestEltVT)) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002266 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(N0.Val, DestEltVT);
2267 }
2268 }
2269
2270 return SDOperand();
2271}
2272
2273/// ConstantFoldVBIT_CONVERTofVBUILD_VECTOR - We know that BV is a vbuild_vector
2274/// node with Constant, ConstantFP or Undef operands. DstEltVT indicates the
2275/// destination element value type.
2276SDOperand DAGCombiner::
2277ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(SDNode *BV, MVT::ValueType DstEltVT) {
2278 MVT::ValueType SrcEltVT = BV->getOperand(0).getValueType();
2279
2280 // If this is already the right type, we're done.
2281 if (SrcEltVT == DstEltVT) return SDOperand(BV, 0);
2282
2283 unsigned SrcBitSize = MVT::getSizeInBits(SrcEltVT);
2284 unsigned DstBitSize = MVT::getSizeInBits(DstEltVT);
2285
2286 // If this is a conversion of N elements of one type to N elements of another
2287 // type, convert each element. This handles FP<->INT cases.
2288 if (SrcBitSize == DstBitSize) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002289 SmallVector<SDOperand, 8> Ops;
Chris Lattner3e104b12006-04-08 04:15:24 +00002290 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
Chris Lattner6258fb22006-04-02 02:53:43 +00002291 Ops.push_back(DAG.getNode(ISD::BIT_CONVERT, DstEltVT, BV->getOperand(i)));
Chris Lattner3e104b12006-04-08 04:15:24 +00002292 AddToWorkList(Ops.back().Val);
2293 }
Chris Lattner6258fb22006-04-02 02:53:43 +00002294 Ops.push_back(*(BV->op_end()-2)); // Add num elements.
2295 Ops.push_back(DAG.getValueType(DstEltVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002296 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002297 }
2298
2299 // Otherwise, we're growing or shrinking the elements. To avoid having to
2300 // handle annoying details of growing/shrinking FP values, we convert them to
2301 // int first.
2302 if (MVT::isFloatingPoint(SrcEltVT)) {
2303 // Convert the input float vector to a int vector where the elements are the
2304 // same sizes.
2305 assert((SrcEltVT == MVT::f32 || SrcEltVT == MVT::f64) && "Unknown FP VT!");
2306 MVT::ValueType IntVT = SrcEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2307 BV = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, IntVT).Val;
2308 SrcEltVT = IntVT;
2309 }
2310
2311 // Now we know the input is an integer vector. If the output is a FP type,
2312 // convert to integer first, then to FP of the right size.
2313 if (MVT::isFloatingPoint(DstEltVT)) {
2314 assert((DstEltVT == MVT::f32 || DstEltVT == MVT::f64) && "Unknown FP VT!");
2315 MVT::ValueType TmpVT = DstEltVT == MVT::f32 ? MVT::i32 : MVT::i64;
2316 SDNode *Tmp = ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(BV, TmpVT).Val;
2317
2318 // Next, convert to FP elements of the same size.
2319 return ConstantFoldVBIT_CONVERTofVBUILD_VECTOR(Tmp, DstEltVT);
2320 }
2321
2322 // Okay, we know the src/dst types are both integers of differing types.
2323 // Handling growing first.
2324 assert(MVT::isInteger(SrcEltVT) && MVT::isInteger(DstEltVT));
2325 if (SrcBitSize < DstBitSize) {
2326 unsigned NumInputsPerOutput = DstBitSize/SrcBitSize;
2327
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002328 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002329 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e;
2330 i += NumInputsPerOutput) {
2331 bool isLE = TLI.isLittleEndian();
2332 uint64_t NewBits = 0;
2333 bool EltIsUndef = true;
2334 for (unsigned j = 0; j != NumInputsPerOutput; ++j) {
2335 // Shift the previously computed bits over.
2336 NewBits <<= SrcBitSize;
2337 SDOperand Op = BV->getOperand(i+ (isLE ? (NumInputsPerOutput-j-1) : j));
2338 if (Op.getOpcode() == ISD::UNDEF) continue;
2339 EltIsUndef = false;
2340
2341 NewBits |= cast<ConstantSDNode>(Op)->getValue();
2342 }
2343
2344 if (EltIsUndef)
2345 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2346 else
2347 Ops.push_back(DAG.getConstant(NewBits, DstEltVT));
2348 }
2349
2350 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2351 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002352 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002353 }
2354
2355 // Finally, this must be the case where we are shrinking elements: each input
2356 // turns into multiple outputs.
2357 unsigned NumOutputsPerInput = SrcBitSize/DstBitSize;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002358 SmallVector<SDOperand, 8> Ops;
Chris Lattner6258fb22006-04-02 02:53:43 +00002359 for (unsigned i = 0, e = BV->getNumOperands()-2; i != e; ++i) {
2360 if (BV->getOperand(i).getOpcode() == ISD::UNDEF) {
2361 for (unsigned j = 0; j != NumOutputsPerInput; ++j)
2362 Ops.push_back(DAG.getNode(ISD::UNDEF, DstEltVT));
2363 continue;
2364 }
2365 uint64_t OpVal = cast<ConstantSDNode>(BV->getOperand(i))->getValue();
2366
2367 for (unsigned j = 0; j != NumOutputsPerInput; ++j) {
2368 unsigned ThisVal = OpVal & ((1ULL << DstBitSize)-1);
2369 OpVal >>= DstBitSize;
2370 Ops.push_back(DAG.getConstant(ThisVal, DstEltVT));
2371 }
2372
2373 // For big endian targets, swap the order of the pieces of each element.
2374 if (!TLI.isLittleEndian())
2375 std::reverse(Ops.end()-NumOutputsPerInput, Ops.end());
2376 }
2377 Ops.push_back(DAG.getConstant(Ops.size(), MVT::i32)); // Add num elements.
2378 Ops.push_back(DAG.getValueType(DstEltVT)); // Add element size.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002379 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner6258fb22006-04-02 02:53:43 +00002380}
2381
2382
2383
Chris Lattner01b3d732005-09-28 22:28:18 +00002384SDOperand DAGCombiner::visitFADD(SDNode *N) {
2385 SDOperand N0 = N->getOperand(0);
2386 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002387 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2388 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002389 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002390
2391 // fold (fadd c1, c2) -> c1+c2
2392 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002393 return DAG.getNode(ISD::FADD, VT, N0, N1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002394 // canonicalize constant to RHS
2395 if (N0CFP && !N1CFP)
2396 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002397 // fold (A + (-B)) -> A-B
2398 if (N1.getOpcode() == ISD::FNEG)
2399 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002400 // fold ((-A) + B) -> B-A
2401 if (N0.getOpcode() == ISD::FNEG)
2402 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002403 return SDOperand();
2404}
2405
2406SDOperand DAGCombiner::visitFSUB(SDNode *N) {
2407 SDOperand N0 = N->getOperand(0);
2408 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00002409 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2410 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002411 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00002412
2413 // fold (fsub c1, c2) -> c1-c2
2414 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002415 return DAG.getNode(ISD::FSUB, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002416 // fold (A-(-B)) -> A+B
2417 if (N1.getOpcode() == ISD::FNEG)
Nate Begemana148d982006-01-18 22:35:16 +00002418 return DAG.getNode(ISD::FADD, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00002419 return SDOperand();
2420}
2421
2422SDOperand DAGCombiner::visitFMUL(SDNode *N) {
2423 SDOperand N0 = N->getOperand(0);
2424 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002425 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2426 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002427 MVT::ValueType VT = N->getValueType(0);
2428
Nate Begeman11af4ea2005-10-17 20:40:11 +00002429 // fold (fmul c1, c2) -> c1*c2
2430 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002431 return DAG.getNode(ISD::FMUL, VT, N0, N1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002432 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00002433 if (N0CFP && !N1CFP)
2434 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00002435 // fold (fmul X, 2.0) -> (fadd X, X)
2436 if (N1CFP && N1CFP->isExactlyValue(+2.0))
2437 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00002438 return SDOperand();
2439}
2440
2441SDOperand DAGCombiner::visitFDIV(SDNode *N) {
2442 SDOperand N0 = N->getOperand(0);
2443 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002444 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2445 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002446 MVT::ValueType VT = N->getValueType(0);
2447
Nate Begemana148d982006-01-18 22:35:16 +00002448 // fold (fdiv c1, c2) -> c1/c2
2449 if (N0CFP && N1CFP)
2450 return DAG.getNode(ISD::FDIV, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002451 return SDOperand();
2452}
2453
2454SDOperand DAGCombiner::visitFREM(SDNode *N) {
2455 SDOperand N0 = N->getOperand(0);
2456 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002457 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2458 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002459 MVT::ValueType VT = N->getValueType(0);
2460
Nate Begemana148d982006-01-18 22:35:16 +00002461 // fold (frem c1, c2) -> fmod(c1,c2)
2462 if (N0CFP && N1CFP)
2463 return DAG.getNode(ISD::FREM, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002464 return SDOperand();
2465}
2466
Chris Lattner12d83032006-03-05 05:30:57 +00002467SDOperand DAGCombiner::visitFCOPYSIGN(SDNode *N) {
2468 SDOperand N0 = N->getOperand(0);
2469 SDOperand N1 = N->getOperand(1);
2470 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2471 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
2472 MVT::ValueType VT = N->getValueType(0);
2473
2474 if (N0CFP && N1CFP) // Constant fold
2475 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1);
2476
2477 if (N1CFP) {
2478 // copysign(x, c1) -> fabs(x) iff ispos(c1)
2479 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
2480 union {
2481 double d;
2482 int64_t i;
2483 } u;
2484 u.d = N1CFP->getValue();
2485 if (u.i >= 0)
2486 return DAG.getNode(ISD::FABS, VT, N0);
2487 else
2488 return DAG.getNode(ISD::FNEG, VT, DAG.getNode(ISD::FABS, VT, N0));
2489 }
2490
2491 // copysign(fabs(x), y) -> copysign(x, y)
2492 // copysign(fneg(x), y) -> copysign(x, y)
2493 // copysign(copysign(x,z), y) -> copysign(x, y)
2494 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
2495 N0.getOpcode() == ISD::FCOPYSIGN)
2496 return DAG.getNode(ISD::FCOPYSIGN, VT, N0.getOperand(0), N1);
2497
2498 // copysign(x, abs(y)) -> abs(x)
2499 if (N1.getOpcode() == ISD::FABS)
2500 return DAG.getNode(ISD::FABS, VT, N0);
2501
2502 // copysign(x, copysign(y,z)) -> copysign(x, z)
2503 if (N1.getOpcode() == ISD::FCOPYSIGN)
2504 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(1));
2505
2506 // copysign(x, fp_extend(y)) -> copysign(x, y)
2507 // copysign(x, fp_round(y)) -> copysign(x, y)
2508 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
2509 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(0));
2510
2511 return SDOperand();
2512}
2513
2514
Chris Lattner01b3d732005-09-28 22:28:18 +00002515
Nate Begeman83e75ec2005-09-06 04:43:02 +00002516SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002517 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002518 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002519 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002520
2521 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002522 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002523 return DAG.getNode(ISD::SINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002524 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002525}
2526
Nate Begeman83e75ec2005-09-06 04:43:02 +00002527SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002528 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002529 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002530 MVT::ValueType VT = N->getValueType(0);
2531
Nate Begeman1d4d4142005-09-01 00:19:25 +00002532 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002533 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002534 return DAG.getNode(ISD::UINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002535 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002536}
2537
Nate Begeman83e75ec2005-09-06 04:43:02 +00002538SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002539 SDOperand N0 = N->getOperand(0);
2540 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2541 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002542
2543 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002544 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002545 return DAG.getNode(ISD::FP_TO_SINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002546 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002547}
2548
Nate Begeman83e75ec2005-09-06 04:43:02 +00002549SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002550 SDOperand N0 = N->getOperand(0);
2551 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2552 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002553
2554 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002555 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002556 return DAG.getNode(ISD::FP_TO_UINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002557 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002558}
2559
Nate Begeman83e75ec2005-09-06 04:43:02 +00002560SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002561 SDOperand N0 = N->getOperand(0);
2562 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2563 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002564
2565 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002566 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002567 return DAG.getNode(ISD::FP_ROUND, VT, N0);
Chris Lattner79dbea52006-03-13 06:26:26 +00002568
2569 // fold (fp_round (fp_extend x)) -> x
2570 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
2571 return N0.getOperand(0);
2572
2573 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
2574 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.Val->hasOneUse()) {
2575 SDOperand Tmp = DAG.getNode(ISD::FP_ROUND, VT, N0.getOperand(0));
2576 AddToWorkList(Tmp.Val);
2577 return DAG.getNode(ISD::FCOPYSIGN, VT, Tmp, N0.getOperand(1));
2578 }
2579
Nate Begeman83e75ec2005-09-06 04:43:02 +00002580 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002581}
2582
Nate Begeman83e75ec2005-09-06 04:43:02 +00002583SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002584 SDOperand N0 = N->getOperand(0);
2585 MVT::ValueType VT = N->getValueType(0);
2586 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00002587 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002588
Nate Begeman1d4d4142005-09-01 00:19:25 +00002589 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002590 if (N0CFP) {
2591 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002592 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002593 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002594 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002595}
2596
Nate Begeman83e75ec2005-09-06 04:43:02 +00002597SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002598 SDOperand N0 = N->getOperand(0);
2599 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2600 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002601
2602 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002603 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002604 return DAG.getNode(ISD::FP_EXTEND, VT, N0);
Chris Lattnere564dbb2006-05-05 21:34:35 +00002605
2606 // fold (fpext (load x)) -> (fpext (fpround (extload x)))
Evan Cheng466685d2006-10-09 20:57:25 +00002607 if (ISD::isNON_EXTLoad(N0.Val) && N0.hasOneUse() &&
Evan Chengc5484282006-10-04 00:56:09 +00002608 (!AfterLegalize||TLI.isLoadXLegal(ISD::EXTLOAD, N0.getValueType()))) {
Evan Cheng466685d2006-10-09 20:57:25 +00002609 LoadSDNode *LN0 = cast<LoadSDNode>(N0);
2610 SDOperand ExtLoad = DAG.getExtLoad(ISD::EXTLOAD, VT, LN0->getChain(),
2611 LN0->getBasePtr(), LN0->getSrcValue(),
2612 LN0->getSrcValueOffset(),
Chris Lattnere564dbb2006-05-05 21:34:35 +00002613 N0.getValueType());
2614 CombineTo(N, ExtLoad);
2615 CombineTo(N0.Val, DAG.getNode(ISD::FP_ROUND, N0.getValueType(), ExtLoad),
2616 ExtLoad.getValue(1));
2617 return SDOperand(N, 0); // Return N so it doesn't get rechecked!
2618 }
2619
2620
Nate Begeman83e75ec2005-09-06 04:43:02 +00002621 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002622}
2623
Nate Begeman83e75ec2005-09-06 04:43:02 +00002624SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002625 SDOperand N0 = N->getOperand(0);
2626 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2627 MVT::ValueType VT = N->getValueType(0);
2628
2629 // fold (fneg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002630 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002631 return DAG.getNode(ISD::FNEG, VT, N0);
2632 // fold (fneg (sub x, y)) -> (sub y, x)
Chris Lattner12d83032006-03-05 05:30:57 +00002633 if (N0.getOpcode() == ISD::SUB)
2634 return DAG.getNode(ISD::SUB, VT, N0.getOperand(1), N0.getOperand(0));
Nate Begemana148d982006-01-18 22:35:16 +00002635 // fold (fneg (fneg x)) -> x
Chris Lattner12d83032006-03-05 05:30:57 +00002636 if (N0.getOpcode() == ISD::FNEG)
2637 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002638 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002639}
2640
Nate Begeman83e75ec2005-09-06 04:43:02 +00002641SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002642 SDOperand N0 = N->getOperand(0);
2643 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2644 MVT::ValueType VT = N->getValueType(0);
2645
Nate Begeman1d4d4142005-09-01 00:19:25 +00002646 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00002647 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002648 return DAG.getNode(ISD::FABS, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002649 // fold (fabs (fabs x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002650 if (N0.getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002651 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002652 // fold (fabs (fneg x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002653 // fold (fabs (fcopysign x, y)) -> (fabs x)
2654 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
2655 return DAG.getNode(ISD::FABS, VT, N0.getOperand(0));
2656
Nate Begeman83e75ec2005-09-06 04:43:02 +00002657 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002658}
2659
Nate Begeman44728a72005-09-19 22:34:01 +00002660SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
2661 SDOperand Chain = N->getOperand(0);
2662 SDOperand N1 = N->getOperand(1);
2663 SDOperand N2 = N->getOperand(2);
2664 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2665
2666 // never taken branch, fold to chain
2667 if (N1C && N1C->isNullValue())
2668 return Chain;
2669 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00002670 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00002671 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
Nate Begeman750ac1b2006-02-01 07:19:44 +00002672 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
2673 // on the target.
2674 if (N1.getOpcode() == ISD::SETCC &&
2675 TLI.isOperationLegal(ISD::BR_CC, MVT::Other)) {
2676 return DAG.getNode(ISD::BR_CC, MVT::Other, Chain, N1.getOperand(2),
2677 N1.getOperand(0), N1.getOperand(1), N2);
2678 }
Nate Begeman44728a72005-09-19 22:34:01 +00002679 return SDOperand();
2680}
2681
Chris Lattner3ea0b472005-10-05 06:47:48 +00002682// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
2683//
Nate Begeman44728a72005-09-19 22:34:01 +00002684SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00002685 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
2686 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
2687
2688 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00002689 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
Chris Lattner30f73e72006-10-14 03:52:46 +00002690 if (Simp.Val) AddToWorkList(Simp.Val);
2691
Nate Begemane17daeb2005-10-05 21:43:42 +00002692 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
2693
2694 // fold br_cc true, dest -> br dest (unconditional branch)
2695 if (SCCC && SCCC->getValue())
2696 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
2697 N->getOperand(4));
2698 // fold br_cc false, dest -> unconditional fall through
2699 if (SCCC && SCCC->isNullValue())
2700 return N->getOperand(0);
Chris Lattner30f73e72006-10-14 03:52:46 +00002701
Nate Begemane17daeb2005-10-05 21:43:42 +00002702 // fold to a simpler setcc
2703 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
2704 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
2705 Simp.getOperand(2), Simp.getOperand(0),
2706 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00002707 return SDOperand();
2708}
2709
Chris Lattner448f2192006-11-11 00:39:41 +00002710
2711/// CombineToPreIndexedLoadStore - Try turning a load / store and a
2712/// pre-indexed load / store when the base pointer is a add or subtract
2713/// and it has other uses besides the load / store. After the
2714/// transformation, the new indexed load / store has effectively folded
2715/// the add / subtract in and all of its other uses are redirected to the
2716/// new load / store.
2717bool DAGCombiner::CombineToPreIndexedLoadStore(SDNode *N) {
2718 if (!AfterLegalize)
2719 return false;
2720
2721 bool isLoad = true;
2722 SDOperand Ptr;
2723 MVT::ValueType VT;
2724 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
2725 VT = LD->getLoadedVT();
2726 if (!TLI.isIndexedLoadLegal(ISD::PRE_INC, VT) &&
2727 !TLI.isIndexedLoadLegal(ISD::PRE_DEC, VT))
2728 return false;
2729 Ptr = LD->getBasePtr();
2730 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
2731 VT = ST->getStoredVT();
2732 if (!TLI.isIndexedStoreLegal(ISD::PRE_INC, VT) &&
2733 !TLI.isIndexedStoreLegal(ISD::PRE_DEC, VT))
2734 return false;
2735 Ptr = ST->getBasePtr();
2736 isLoad = false;
2737 } else
2738 return false;
2739
Chris Lattner9f1794e2006-11-11 00:56:29 +00002740 // If the pointer is not an add/sub, or if it doesn't have multiple uses, bail
2741 // out. There is no reason to make this a preinc/predec.
2742 if ((Ptr.getOpcode() != ISD::ADD && Ptr.getOpcode() != ISD::SUB) ||
2743 Ptr.Val->hasOneUse())
2744 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002745
Chris Lattner9f1794e2006-11-11 00:56:29 +00002746 // Ask the target to do addressing mode selection.
2747 SDOperand BasePtr;
2748 SDOperand Offset;
2749 ISD::MemIndexedMode AM = ISD::UNINDEXED;
2750 if (!TLI.getPreIndexedAddressParts(N, BasePtr, Offset, AM, DAG))
2751 return false;
2752
Chris Lattner41e53fd2006-11-11 01:00:15 +00002753 // Try turning it into a pre-indexed load / store except when:
2754 // 1) The base is a frame index.
2755 // 2) If N is a store and the ptr is either the same as or is a
Chris Lattner9f1794e2006-11-11 00:56:29 +00002756 // predecessor of the value being stored.
Chris Lattner41e53fd2006-11-11 01:00:15 +00002757 // 3) Another use of base ptr is a predecessor of N. If ptr is folded
Chris Lattner9f1794e2006-11-11 00:56:29 +00002758 // that would create a cycle.
Chris Lattner41e53fd2006-11-11 01:00:15 +00002759 // 4) All uses are load / store ops that use it as base ptr.
Chris Lattner448f2192006-11-11 00:39:41 +00002760
Chris Lattner41e53fd2006-11-11 01:00:15 +00002761 // Check #1. Preinc'ing a frame index would require copying the stack pointer
2762 // (plus the implicit offset) to a register to preinc anyway.
2763 if (isa<FrameIndexSDNode>(BasePtr))
2764 return false;
2765
2766 // Check #2.
Chris Lattner9f1794e2006-11-11 00:56:29 +00002767 if (!isLoad) {
2768 SDOperand Val = cast<StoreSDNode>(N)->getValue();
2769 if (Val == Ptr || Ptr.Val->isPredecessor(Val.Val))
2770 return false;
Chris Lattner448f2192006-11-11 00:39:41 +00002771 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00002772
2773 // Now check for #2 and #3.
2774 bool RealUse = false;
2775 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
2776 E = Ptr.Val->use_end(); I != E; ++I) {
2777 SDNode *Use = *I;
2778 if (Use == N)
2779 continue;
2780 if (Use->isPredecessor(N))
2781 return false;
2782
2783 if (!((Use->getOpcode() == ISD::LOAD &&
2784 cast<LoadSDNode>(Use)->getBasePtr() == Ptr) ||
2785 (Use->getOpcode() == ISD::STORE) &&
2786 cast<StoreSDNode>(Use)->getBasePtr() == Ptr))
2787 RealUse = true;
2788 }
2789 if (!RealUse)
2790 return false;
2791
2792 SDOperand Result;
2793 if (isLoad)
2794 Result = DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM);
2795 else
2796 Result = DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
2797 ++PreIndexedNodes;
2798 ++NodesCombined;
2799 DEBUG(std::cerr << "\nReplacing.4 "; N->dump();
2800 std::cerr << "\nWith: "; Result.Val->dump(&DAG);
2801 std::cerr << '\n');
2802 std::vector<SDNode*> NowDead;
2803 if (isLoad) {
2804 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
2805 NowDead);
2806 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
2807 NowDead);
2808 } else {
2809 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
2810 NowDead);
2811 }
2812
2813 // Nodes can end up on the worklist more than once. Make sure we do
2814 // not process a node that has been replaced.
2815 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2816 removeFromWorkList(NowDead[i]);
2817 // Finally, since the node is now dead, remove it from the graph.
2818 DAG.DeleteNode(N);
2819
2820 // Replace the uses of Ptr with uses of the updated base value.
2821 DAG.ReplaceAllUsesOfValueWith(Ptr, Result.getValue(isLoad ? 1 : 0),
2822 NowDead);
2823 removeFromWorkList(Ptr.Val);
2824 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2825 removeFromWorkList(NowDead[i]);
2826 DAG.DeleteNode(Ptr.Val);
2827
2828 return true;
Chris Lattner448f2192006-11-11 00:39:41 +00002829}
2830
2831/// CombineToPostIndexedLoadStore - Try combine a load / store with a
2832/// add / sub of the base pointer node into a post-indexed load / store.
2833/// The transformation folded the add / subtract into the new indexed
2834/// load / store effectively and all of its uses are redirected to the
2835/// new load / store.
2836bool DAGCombiner::CombineToPostIndexedLoadStore(SDNode *N) {
2837 if (!AfterLegalize)
2838 return false;
2839
2840 bool isLoad = true;
2841 SDOperand Ptr;
2842 MVT::ValueType VT;
2843 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
2844 VT = LD->getLoadedVT();
2845 if (!TLI.isIndexedLoadLegal(ISD::POST_INC, VT) &&
2846 !TLI.isIndexedLoadLegal(ISD::POST_DEC, VT))
2847 return false;
2848 Ptr = LD->getBasePtr();
2849 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
2850 VT = ST->getStoredVT();
2851 if (!TLI.isIndexedStoreLegal(ISD::POST_INC, VT) &&
2852 !TLI.isIndexedStoreLegal(ISD::POST_DEC, VT))
2853 return false;
2854 Ptr = ST->getBasePtr();
2855 isLoad = false;
2856 } else
2857 return false;
2858
Chris Lattner9f1794e2006-11-11 00:56:29 +00002859 if (!Ptr.Val->hasOneUse())
2860 return false;
2861
2862 for (SDNode::use_iterator I = Ptr.Val->use_begin(),
2863 E = Ptr.Val->use_end(); I != E; ++I) {
2864 SDNode *Op = *I;
2865 if (Op == N ||
2866 (Op->getOpcode() != ISD::ADD && Op->getOpcode() != ISD::SUB))
2867 continue;
2868
2869 SDOperand BasePtr;
2870 SDOperand Offset;
2871 ISD::MemIndexedMode AM = ISD::UNINDEXED;
2872 if (TLI.getPostIndexedAddressParts(N, Op, BasePtr, Offset, AM, DAG)) {
2873 if (Ptr == Offset)
2874 std::swap(BasePtr, Offset);
2875 if (Ptr != BasePtr)
Chris Lattner448f2192006-11-11 00:39:41 +00002876 continue;
2877
Chris Lattner9f1794e2006-11-11 00:56:29 +00002878 // Try turning it into a post-indexed load / store except when
2879 // 1) All uses are load / store ops that use it as base ptr.
2880 // 2) Op must be independent of N, i.e. Op is neither a predecessor
2881 // nor a successor of N. Otherwise, if Op is folded that would
2882 // create a cycle.
2883
2884 // Check for #1.
2885 bool TryNext = false;
2886 for (SDNode::use_iterator II = BasePtr.Val->use_begin(),
2887 EE = BasePtr.Val->use_end(); II != EE; ++II) {
2888 SDNode *Use = *II;
2889 if (Use == Ptr.Val)
Chris Lattner448f2192006-11-11 00:39:41 +00002890 continue;
2891
Chris Lattner9f1794e2006-11-11 00:56:29 +00002892 // If all the uses are load / store addresses, then don't do the
2893 // transformation.
2894 if (Use->getOpcode() == ISD::ADD || Use->getOpcode() == ISD::SUB){
2895 bool RealUse = false;
2896 for (SDNode::use_iterator III = Use->use_begin(),
2897 EEE = Use->use_end(); III != EEE; ++III) {
2898 SDNode *UseUse = *III;
2899 if (!((UseUse->getOpcode() == ISD::LOAD &&
2900 cast<LoadSDNode>(UseUse)->getBasePtr().Val == Use) ||
2901 (UseUse->getOpcode() == ISD::STORE) &&
2902 cast<StoreSDNode>(UseUse)->getBasePtr().Val == Use))
2903 RealUse = true;
2904 }
Chris Lattner448f2192006-11-11 00:39:41 +00002905
Chris Lattner9f1794e2006-11-11 00:56:29 +00002906 if (!RealUse) {
2907 TryNext = true;
2908 break;
Chris Lattner448f2192006-11-11 00:39:41 +00002909 }
2910 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00002911 }
2912 if (TryNext)
2913 continue;
Chris Lattner448f2192006-11-11 00:39:41 +00002914
Chris Lattner9f1794e2006-11-11 00:56:29 +00002915 // Check for #2
2916 if (!Op->isPredecessor(N) && !N->isPredecessor(Op)) {
2917 SDOperand Result = isLoad
2918 ? DAG.getIndexedLoad(SDOperand(N,0), BasePtr, Offset, AM)
2919 : DAG.getIndexedStore(SDOperand(N,0), BasePtr, Offset, AM);
2920 ++PostIndexedNodes;
2921 ++NodesCombined;
2922 DEBUG(std::cerr << "\nReplacing.5 "; N->dump();
2923 std::cerr << "\nWith: "; Result.Val->dump(&DAG);
2924 std::cerr << '\n');
2925 std::vector<SDNode*> NowDead;
2926 if (isLoad) {
2927 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(0),
Chris Lattner448f2192006-11-11 00:39:41 +00002928 NowDead);
Chris Lattner9f1794e2006-11-11 00:56:29 +00002929 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 1), Result.getValue(2),
2930 NowDead);
2931 } else {
2932 DAG.ReplaceAllUsesOfValueWith(SDOperand(N, 0), Result.getValue(1),
2933 NowDead);
Chris Lattner448f2192006-11-11 00:39:41 +00002934 }
Chris Lattner9f1794e2006-11-11 00:56:29 +00002935
2936 // Nodes can end up on the worklist more than once. Make sure we do
2937 // not process a node that has been replaced.
2938 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2939 removeFromWorkList(NowDead[i]);
2940 // Finally, since the node is now dead, remove it from the graph.
2941 DAG.DeleteNode(N);
2942
2943 // Replace the uses of Use with uses of the updated base value.
2944 DAG.ReplaceAllUsesOfValueWith(SDOperand(Op, 0),
2945 Result.getValue(isLoad ? 1 : 0),
2946 NowDead);
2947 removeFromWorkList(Op);
2948 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
2949 removeFromWorkList(NowDead[i]);
2950 DAG.DeleteNode(Op);
2951
2952 return true;
Chris Lattner448f2192006-11-11 00:39:41 +00002953 }
2954 }
2955 }
2956 return false;
2957}
2958
2959
Chris Lattner01a22022005-10-10 22:04:48 +00002960SDOperand DAGCombiner::visitLOAD(SDNode *N) {
Evan Cheng466685d2006-10-09 20:57:25 +00002961 LoadSDNode *LD = cast<LoadSDNode>(N);
2962 SDOperand Chain = LD->getChain();
2963 SDOperand Ptr = LD->getBasePtr();
Jim Laskey6ff23e52006-10-04 16:53:27 +00002964
Chris Lattnere4b95392006-03-31 18:06:18 +00002965 // If there are no uses of the loaded value, change uses of the chain value
2966 // into uses of the chain input (i.e. delete the dead load).
2967 if (N->hasNUsesOfValue(0, 0))
2968 return CombineTo(N, DAG.getNode(ISD::UNDEF, N->getValueType(0)), Chain);
Chris Lattner01a22022005-10-10 22:04:48 +00002969
2970 // If this load is directly stored, replace the load value with the stored
2971 // value.
2972 // TODO: Handle store large -> read small portion.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002973 // TODO: Handle TRUNCSTORE/LOADEXT
2974 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002975 if (ISD::isNON_TRUNCStore(Chain.Val)) {
2976 StoreSDNode *PrevST = cast<StoreSDNode>(Chain);
2977 if (PrevST->getBasePtr() == Ptr &&
2978 PrevST->getValue().getValueType() == N->getValueType(0))
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002979 return CombineTo(N, Chain.getOperand(1), Chain);
Evan Cheng8b2794a2006-10-13 21:14:26 +00002980 }
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002981 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00002982
Jim Laskey7ca56af2006-10-11 13:47:09 +00002983 if (CombinerAA) {
Jim Laskey279f0532006-09-25 16:29:54 +00002984 // Walk up chain skipping non-aliasing memory nodes.
2985 SDOperand BetterChain = FindBetterChain(N, Chain);
2986
Jim Laskey6ff23e52006-10-04 16:53:27 +00002987 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00002988 if (Chain != BetterChain) {
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002989 SDOperand ReplLoad;
2990
Jim Laskey279f0532006-09-25 16:29:54 +00002991 // Replace the chain to void dependency.
Jim Laskeyc2b19f32006-10-11 17:47:52 +00002992 if (LD->getExtensionType() == ISD::NON_EXTLOAD) {
2993 ReplLoad = DAG.getLoad(N->getValueType(0), BetterChain, Ptr,
2994 LD->getSrcValue(), LD->getSrcValueOffset());
2995 } else {
2996 ReplLoad = DAG.getExtLoad(LD->getExtensionType(),
2997 LD->getValueType(0),
2998 BetterChain, Ptr, LD->getSrcValue(),
2999 LD->getSrcValueOffset(),
3000 LD->getLoadedVT());
3001 }
Jim Laskey279f0532006-09-25 16:29:54 +00003002
Jim Laskey6ff23e52006-10-04 16:53:27 +00003003 // Create token factor to keep old chain connected.
Jim Laskey288af5e2006-09-25 19:32:58 +00003004 SDOperand Token = DAG.getNode(ISD::TokenFactor, MVT::Other,
3005 Chain, ReplLoad.getValue(1));
Jim Laskey6ff23e52006-10-04 16:53:27 +00003006
Jim Laskey274062c2006-10-13 23:32:28 +00003007 // Replace uses with load result and token factor. Don't add users
3008 // to work list.
3009 return CombineTo(N, ReplLoad.getValue(0), Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00003010 }
3011 }
3012
Evan Cheng7fc033a2006-11-03 03:06:21 +00003013 // Try transforming N to an indexed load.
Evan Chengbbd6f6e2006-11-07 09:03:05 +00003014 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Evan Cheng7fc033a2006-11-03 03:06:21 +00003015 return SDOperand(N, 0);
3016
Chris Lattner01a22022005-10-10 22:04:48 +00003017 return SDOperand();
3018}
3019
Chris Lattner87514ca2005-10-10 22:31:19 +00003020SDOperand DAGCombiner::visitSTORE(SDNode *N) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003021 StoreSDNode *ST = cast<StoreSDNode>(N);
3022 SDOperand Chain = ST->getChain();
3023 SDOperand Value = ST->getValue();
3024 SDOperand Ptr = ST->getBasePtr();
Jim Laskey7aed46c2006-10-11 18:55:16 +00003025
Chris Lattnerc33baaa2005-12-23 05:48:07 +00003026 // If this is a store of a bit convert, store the input value.
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00003027 // FIXME: This needs to know that the resultant store does not need a
3028 // higher alignment than the original.
Jim Laskey14fbcbf2006-09-25 21:11:32 +00003029 if (0 && Value.getOpcode() == ISD::BIT_CONVERT) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00003030 return DAG.getStore(Chain, Value.getOperand(0), Ptr, ST->getSrcValue(),
3031 ST->getSrcValueOffset());
Jim Laskey279f0532006-09-25 16:29:54 +00003032 }
3033
3034 if (CombinerAA) {
3035 // Walk up chain skipping non-aliasing memory nodes.
3036 SDOperand BetterChain = FindBetterChain(N, Chain);
3037
Jim Laskey6ff23e52006-10-04 16:53:27 +00003038 // If there is a better chain.
Jim Laskey279f0532006-09-25 16:29:54 +00003039 if (Chain != BetterChain) {
Jim Laskey6ff23e52006-10-04 16:53:27 +00003040 // Replace the chain to avoid dependency.
Jim Laskeyd4edf2c2006-10-14 12:14:27 +00003041 SDOperand ReplStore;
3042 if (ST->isTruncatingStore()) {
3043 ReplStore = DAG.getTruncStore(BetterChain, Value, Ptr,
3044 ST->getSrcValue(),ST->getSrcValueOffset(), ST->getStoredVT());
3045 } else {
3046 ReplStore = DAG.getStore(BetterChain, Value, Ptr,
3047 ST->getSrcValue(), ST->getSrcValueOffset());
3048 }
3049
Jim Laskey279f0532006-09-25 16:29:54 +00003050 // Create token to keep both nodes around.
Jim Laskey274062c2006-10-13 23:32:28 +00003051 SDOperand Token =
3052 DAG.getNode(ISD::TokenFactor, MVT::Other, Chain, ReplStore);
3053
3054 // Don't add users to work list.
3055 return CombineTo(N, Token, false);
Jim Laskey279f0532006-09-25 16:29:54 +00003056 }
Jim Laskeyd1aed7a2006-09-21 16:28:59 +00003057 }
Chris Lattnerc33baaa2005-12-23 05:48:07 +00003058
Evan Cheng33dbedc2006-11-05 09:31:14 +00003059 // Try transforming N to an indexed store.
Evan Chengbbd6f6e2006-11-07 09:03:05 +00003060 if (CombineToPreIndexedLoadStore(N) || CombineToPostIndexedLoadStore(N))
Evan Cheng33dbedc2006-11-05 09:31:14 +00003061 return SDOperand(N, 0);
3062
Chris Lattner87514ca2005-10-10 22:31:19 +00003063 return SDOperand();
3064}
3065
Chris Lattnerca242442006-03-19 01:27:56 +00003066SDOperand DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
3067 SDOperand InVec = N->getOperand(0);
3068 SDOperand InVal = N->getOperand(1);
3069 SDOperand EltNo = N->getOperand(2);
3070
3071 // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
3072 // vector with the inserted element.
3073 if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
3074 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003075 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00003076 if (Elt < Ops.size())
3077 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003078 return DAG.getNode(ISD::BUILD_VECTOR, InVec.getValueType(),
3079 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00003080 }
3081
3082 return SDOperand();
3083}
3084
3085SDOperand DAGCombiner::visitVINSERT_VECTOR_ELT(SDNode *N) {
3086 SDOperand InVec = N->getOperand(0);
3087 SDOperand InVal = N->getOperand(1);
3088 SDOperand EltNo = N->getOperand(2);
3089 SDOperand NumElts = N->getOperand(3);
3090 SDOperand EltType = N->getOperand(4);
3091
3092 // If the invec is a VBUILD_VECTOR and if EltNo is a constant, build a new
3093 // vector with the inserted element.
3094 if (InVec.getOpcode() == ISD::VBUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
3095 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003096 SmallVector<SDOperand, 8> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
Chris Lattnerca242442006-03-19 01:27:56 +00003097 if (Elt < Ops.size()-2)
3098 Ops[Elt] = InVal;
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003099 return DAG.getNode(ISD::VBUILD_VECTOR, InVec.getValueType(),
3100 &Ops[0], Ops.size());
Chris Lattnerca242442006-03-19 01:27:56 +00003101 }
3102
3103 return SDOperand();
3104}
3105
Chris Lattnerd7648c82006-03-28 20:28:38 +00003106SDOperand DAGCombiner::visitVBUILD_VECTOR(SDNode *N) {
3107 unsigned NumInScalars = N->getNumOperands()-2;
3108 SDOperand NumElts = N->getOperand(NumInScalars);
3109 SDOperand EltType = N->getOperand(NumInScalars+1);
3110
3111 // Check to see if this is a VBUILD_VECTOR of a bunch of VEXTRACT_VECTOR_ELT
3112 // operations. If so, and if the EXTRACT_ELT vector inputs come from at most
3113 // two distinct vectors, turn this into a shuffle node.
3114 SDOperand VecIn1, VecIn2;
3115 for (unsigned i = 0; i != NumInScalars; ++i) {
3116 // Ignore undef inputs.
3117 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
3118
3119 // If this input is something other than a VEXTRACT_VECTOR_ELT with a
3120 // constant index, bail out.
3121 if (N->getOperand(i).getOpcode() != ISD::VEXTRACT_VECTOR_ELT ||
3122 !isa<ConstantSDNode>(N->getOperand(i).getOperand(1))) {
3123 VecIn1 = VecIn2 = SDOperand(0, 0);
3124 break;
3125 }
3126
3127 // If the input vector type disagrees with the result of the vbuild_vector,
3128 // we can't make a shuffle.
3129 SDOperand ExtractedFromVec = N->getOperand(i).getOperand(0);
3130 if (*(ExtractedFromVec.Val->op_end()-2) != NumElts ||
3131 *(ExtractedFromVec.Val->op_end()-1) != EltType) {
3132 VecIn1 = VecIn2 = SDOperand(0, 0);
3133 break;
3134 }
3135
3136 // Otherwise, remember this. We allow up to two distinct input vectors.
3137 if (ExtractedFromVec == VecIn1 || ExtractedFromVec == VecIn2)
3138 continue;
3139
3140 if (VecIn1.Val == 0) {
3141 VecIn1 = ExtractedFromVec;
3142 } else if (VecIn2.Val == 0) {
3143 VecIn2 = ExtractedFromVec;
3144 } else {
3145 // Too many inputs.
3146 VecIn1 = VecIn2 = SDOperand(0, 0);
3147 break;
3148 }
3149 }
3150
3151 // If everything is good, we can make a shuffle operation.
3152 if (VecIn1.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003153 SmallVector<SDOperand, 8> BuildVecIndices;
Chris Lattnerd7648c82006-03-28 20:28:38 +00003154 for (unsigned i = 0; i != NumInScalars; ++i) {
3155 if (N->getOperand(i).getOpcode() == ISD::UNDEF) {
3156 BuildVecIndices.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
3157 continue;
3158 }
3159
3160 SDOperand Extract = N->getOperand(i);
3161
3162 // If extracting from the first vector, just use the index directly.
3163 if (Extract.getOperand(0) == VecIn1) {
3164 BuildVecIndices.push_back(Extract.getOperand(1));
3165 continue;
3166 }
3167
3168 // Otherwise, use InIdx + VecSize
3169 unsigned Idx = cast<ConstantSDNode>(Extract.getOperand(1))->getValue();
3170 BuildVecIndices.push_back(DAG.getConstant(Idx+NumInScalars, MVT::i32));
3171 }
3172
3173 // Add count and size info.
3174 BuildVecIndices.push_back(NumElts);
3175 BuildVecIndices.push_back(DAG.getValueType(MVT::i32));
3176
3177 // Return the new VVECTOR_SHUFFLE node.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003178 SDOperand Ops[5];
3179 Ops[0] = VecIn1;
Chris Lattnercef896e2006-03-28 22:19:47 +00003180 if (VecIn2.Val) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003181 Ops[1] = VecIn2;
Chris Lattnercef896e2006-03-28 22:19:47 +00003182 } else {
3183 // Use an undef vbuild_vector as input for the second operand.
3184 std::vector<SDOperand> UnOps(NumInScalars,
3185 DAG.getNode(ISD::UNDEF,
3186 cast<VTSDNode>(EltType)->getVT()));
3187 UnOps.push_back(NumElts);
3188 UnOps.push_back(EltType);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003189 Ops[1] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3190 &UnOps[0], UnOps.size());
3191 AddToWorkList(Ops[1].Val);
Chris Lattnercef896e2006-03-28 22:19:47 +00003192 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003193 Ops[2] = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3194 &BuildVecIndices[0], BuildVecIndices.size());
3195 Ops[3] = NumElts;
3196 Ops[4] = EltType;
3197 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector, Ops, 5);
Chris Lattnerd7648c82006-03-28 20:28:38 +00003198 }
3199
3200 return SDOperand();
3201}
3202
Chris Lattner66445d32006-03-28 22:11:53 +00003203SDOperand DAGCombiner::visitVECTOR_SHUFFLE(SDNode *N) {
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003204 SDOperand ShufMask = N->getOperand(2);
3205 unsigned NumElts = ShufMask.getNumOperands();
3206
3207 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3208 bool isIdentity = true;
3209 for (unsigned i = 0; i != NumElts; ++i) {
3210 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3211 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3212 isIdentity = false;
3213 break;
3214 }
3215 }
3216 if (isIdentity) return N->getOperand(0);
3217
3218 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3219 isIdentity = true;
3220 for (unsigned i = 0; i != NumElts; ++i) {
3221 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3222 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3223 isIdentity = false;
3224 break;
3225 }
3226 }
3227 if (isIdentity) return N->getOperand(1);
Evan Chenge7bec0d2006-07-20 22:44:41 +00003228
3229 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3230 // needed at all.
3231 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003232 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003233 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003234 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003235 for (unsigned i = 0; i != NumElts; ++i)
3236 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3237 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3238 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003239 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003240 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003241 BaseIdx = Idx;
3242 } else {
3243 if (BaseIdx != Idx)
3244 isSplat = false;
3245 if (VecNum != V) {
3246 isUnary = false;
3247 break;
3248 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003249 }
3250 }
3251
3252 SDOperand N0 = N->getOperand(0);
3253 SDOperand N1 = N->getOperand(1);
3254 // Normalize unary shuffle so the RHS is undef.
3255 if (isUnary && VecNum == 1)
3256 std::swap(N0, N1);
3257
Evan Cheng917ec982006-07-21 08:25:53 +00003258 // If it is a splat, check if the argument vector is a build_vector with
3259 // all scalar elements the same.
3260 if (isSplat) {
3261 SDNode *V = N0.Val;
3262 if (V->getOpcode() == ISD::BIT_CONVERT)
3263 V = V->getOperand(0).Val;
3264 if (V->getOpcode() == ISD::BUILD_VECTOR) {
3265 unsigned NumElems = V->getNumOperands()-2;
3266 if (NumElems > BaseIdx) {
3267 SDOperand Base;
3268 bool AllSame = true;
3269 for (unsigned i = 0; i != NumElems; ++i) {
3270 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3271 Base = V->getOperand(i);
3272 break;
3273 }
3274 }
3275 // Splat of <u, u, u, u>, return <u, u, u, u>
3276 if (!Base.Val)
3277 return N0;
3278 for (unsigned i = 0; i != NumElems; ++i) {
3279 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3280 V->getOperand(i) != Base) {
3281 AllSame = false;
3282 break;
3283 }
3284 }
3285 // Splat of <x, x, x, x>, return <x, x, x, x>
3286 if (AllSame)
3287 return N0;
3288 }
3289 }
3290 }
3291
Evan Chenge7bec0d2006-07-20 22:44:41 +00003292 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3293 // into an undef.
3294 if (isUnary || N0 == N1) {
3295 if (N0.getOpcode() == ISD::UNDEF)
Evan Chengc04766a2006-04-06 23:20:43 +00003296 return DAG.getNode(ISD::UNDEF, N->getValueType(0));
Chris Lattner66445d32006-03-28 22:11:53 +00003297 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3298 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003299 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner66445d32006-03-28 22:11:53 +00003300 for (unsigned i = 0, e = ShufMask.getNumOperands(); i != e; ++i) {
Evan Chengc04766a2006-04-06 23:20:43 +00003301 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3302 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3303 MappedOps.push_back(ShufMask.getOperand(i));
3304 } else {
Chris Lattner66445d32006-03-28 22:11:53 +00003305 unsigned NewIdx =
3306 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3307 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
Chris Lattner66445d32006-03-28 22:11:53 +00003308 }
3309 }
3310 ShufMask = DAG.getNode(ISD::BUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003311 &MappedOps[0], MappedOps.size());
Chris Lattner3e104b12006-04-08 04:15:24 +00003312 AddToWorkList(ShufMask.Val);
Chris Lattner66445d32006-03-28 22:11:53 +00003313 return DAG.getNode(ISD::VECTOR_SHUFFLE, N->getValueType(0),
Evan Chenge7bec0d2006-07-20 22:44:41 +00003314 N0,
Chris Lattner66445d32006-03-28 22:11:53 +00003315 DAG.getNode(ISD::UNDEF, N->getValueType(0)),
3316 ShufMask);
3317 }
3318
3319 return SDOperand();
3320}
3321
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003322SDOperand DAGCombiner::visitVVECTOR_SHUFFLE(SDNode *N) {
3323 SDOperand ShufMask = N->getOperand(2);
3324 unsigned NumElts = ShufMask.getNumOperands()-2;
3325
3326 // If the shuffle mask is an identity operation on the LHS, return the LHS.
3327 bool isIdentity = true;
3328 for (unsigned i = 0; i != NumElts; ++i) {
3329 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3330 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i) {
3331 isIdentity = false;
3332 break;
3333 }
3334 }
3335 if (isIdentity) return N->getOperand(0);
3336
3337 // If the shuffle mask is an identity operation on the RHS, return the RHS.
3338 isIdentity = true;
3339 for (unsigned i = 0; i != NumElts; ++i) {
3340 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF &&
3341 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() != i+NumElts) {
3342 isIdentity = false;
3343 break;
3344 }
3345 }
3346 if (isIdentity) return N->getOperand(1);
3347
Evan Chenge7bec0d2006-07-20 22:44:41 +00003348 // Check if the shuffle is a unary shuffle, i.e. one of the vectors is not
3349 // needed at all.
3350 bool isUnary = true;
Evan Cheng917ec982006-07-21 08:25:53 +00003351 bool isSplat = true;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003352 int VecNum = -1;
Reid Spencer9160a6a2006-07-25 20:44:41 +00003353 unsigned BaseIdx = 0;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003354 for (unsigned i = 0; i != NumElts; ++i)
3355 if (ShufMask.getOperand(i).getOpcode() != ISD::UNDEF) {
3356 unsigned Idx = cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue();
3357 int V = (Idx < NumElts) ? 0 : 1;
Evan Cheng917ec982006-07-21 08:25:53 +00003358 if (VecNum == -1) {
Evan Chenge7bec0d2006-07-20 22:44:41 +00003359 VecNum = V;
Evan Cheng917ec982006-07-21 08:25:53 +00003360 BaseIdx = Idx;
3361 } else {
3362 if (BaseIdx != Idx)
3363 isSplat = false;
3364 if (VecNum != V) {
3365 isUnary = false;
3366 break;
3367 }
Evan Chenge7bec0d2006-07-20 22:44:41 +00003368 }
3369 }
3370
3371 SDOperand N0 = N->getOperand(0);
3372 SDOperand N1 = N->getOperand(1);
3373 // Normalize unary shuffle so the RHS is undef.
3374 if (isUnary && VecNum == 1)
3375 std::swap(N0, N1);
3376
Evan Cheng917ec982006-07-21 08:25:53 +00003377 // If it is a splat, check if the argument vector is a build_vector with
3378 // all scalar elements the same.
3379 if (isSplat) {
3380 SDNode *V = N0.Val;
Evan Cheng59569222006-10-16 22:49:37 +00003381
3382 // If this is a vbit convert that changes the element type of the vector but
3383 // not the number of vector elements, look through it. Be careful not to
3384 // look though conversions that change things like v4f32 to v2f64.
3385 if (V->getOpcode() == ISD::VBIT_CONVERT) {
3386 SDOperand ConvInput = V->getOperand(0);
Evan Cheng5d04a1a2006-10-17 17:06:35 +00003387 if (ConvInput.getValueType() == MVT::Vector &&
3388 NumElts ==
Evan Cheng59569222006-10-16 22:49:37 +00003389 ConvInput.getConstantOperandVal(ConvInput.getNumOperands()-2))
3390 V = ConvInput.Val;
3391 }
3392
Evan Cheng917ec982006-07-21 08:25:53 +00003393 if (V->getOpcode() == ISD::VBUILD_VECTOR) {
3394 unsigned NumElems = V->getNumOperands()-2;
3395 if (NumElems > BaseIdx) {
3396 SDOperand Base;
3397 bool AllSame = true;
3398 for (unsigned i = 0; i != NumElems; ++i) {
3399 if (V->getOperand(i).getOpcode() != ISD::UNDEF) {
3400 Base = V->getOperand(i);
3401 break;
3402 }
3403 }
3404 // Splat of <u, u, u, u>, return <u, u, u, u>
3405 if (!Base.Val)
3406 return N0;
3407 for (unsigned i = 0; i != NumElems; ++i) {
3408 if (V->getOperand(i).getOpcode() != ISD::UNDEF &&
3409 V->getOperand(i) != Base) {
3410 AllSame = false;
3411 break;
3412 }
3413 }
3414 // Splat of <x, x, x, x>, return <x, x, x, x>
3415 if (AllSame)
3416 return N0;
3417 }
3418 }
3419 }
3420
Evan Chenge7bec0d2006-07-20 22:44:41 +00003421 // If it is a unary or the LHS and the RHS are the same node, turn the RHS
3422 // into an undef.
3423 if (isUnary || N0 == N1) {
Chris Lattner17614ea2006-04-08 05:34:25 +00003424 // Check the SHUFFLE mask, mapping any inputs from the 2nd operand into the
3425 // first operand.
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003426 SmallVector<SDOperand, 8> MappedOps;
Chris Lattner17614ea2006-04-08 05:34:25 +00003427 for (unsigned i = 0; i != NumElts; ++i) {
3428 if (ShufMask.getOperand(i).getOpcode() == ISD::UNDEF ||
3429 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() < NumElts) {
3430 MappedOps.push_back(ShufMask.getOperand(i));
3431 } else {
3432 unsigned NewIdx =
3433 cast<ConstantSDNode>(ShufMask.getOperand(i))->getValue() - NumElts;
3434 MappedOps.push_back(DAG.getConstant(NewIdx, MVT::i32));
3435 }
3436 }
3437 // Add the type/#elts values.
3438 MappedOps.push_back(ShufMask.getOperand(NumElts));
3439 MappedOps.push_back(ShufMask.getOperand(NumElts+1));
3440
3441 ShufMask = DAG.getNode(ISD::VBUILD_VECTOR, ShufMask.getValueType(),
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003442 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003443 AddToWorkList(ShufMask.Val);
3444
3445 // Build the undef vector.
3446 SDOperand UDVal = DAG.getNode(ISD::UNDEF, MappedOps[0].getValueType());
3447 for (unsigned i = 0; i != NumElts; ++i)
3448 MappedOps[i] = UDVal;
Evan Chenge7bec0d2006-07-20 22:44:41 +00003449 MappedOps[NumElts ] = *(N0.Val->op_end()-2);
3450 MappedOps[NumElts+1] = *(N0.Val->op_end()-1);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003451 UDVal = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3452 &MappedOps[0], MappedOps.size());
Chris Lattner17614ea2006-04-08 05:34:25 +00003453
3454 return DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
Evan Chenge7bec0d2006-07-20 22:44:41 +00003455 N0, UDVal, ShufMask,
Chris Lattner17614ea2006-04-08 05:34:25 +00003456 MappedOps[NumElts], MappedOps[NumElts+1]);
3457 }
3458
Chris Lattnerf1d0c622006-03-31 22:16:43 +00003459 return SDOperand();
3460}
3461
Evan Cheng44f1f092006-04-20 08:56:16 +00003462/// XformToShuffleWithZero - Returns a vector_shuffle if it able to transform
3463/// a VAND to a vector_shuffle with the destination vector and a zero vector.
3464/// e.g. VAND V, <0xffffffff, 0, 0xffffffff, 0>. ==>
3465/// vector_shuffle V, Zero, <0, 4, 2, 4>
3466SDOperand DAGCombiner::XformToShuffleWithZero(SDNode *N) {
3467 SDOperand LHS = N->getOperand(0);
3468 SDOperand RHS = N->getOperand(1);
3469 if (N->getOpcode() == ISD::VAND) {
3470 SDOperand DstVecSize = *(LHS.Val->op_end()-2);
3471 SDOperand DstVecEVT = *(LHS.Val->op_end()-1);
3472 if (RHS.getOpcode() == ISD::VBIT_CONVERT)
3473 RHS = RHS.getOperand(0);
3474 if (RHS.getOpcode() == ISD::VBUILD_VECTOR) {
3475 std::vector<SDOperand> IdxOps;
3476 unsigned NumOps = RHS.getNumOperands();
3477 unsigned NumElts = NumOps-2;
3478 MVT::ValueType EVT = cast<VTSDNode>(RHS.getOperand(NumOps-1))->getVT();
3479 for (unsigned i = 0; i != NumElts; ++i) {
3480 SDOperand Elt = RHS.getOperand(i);
3481 if (!isa<ConstantSDNode>(Elt))
3482 return SDOperand();
3483 else if (cast<ConstantSDNode>(Elt)->isAllOnesValue())
3484 IdxOps.push_back(DAG.getConstant(i, EVT));
3485 else if (cast<ConstantSDNode>(Elt)->isNullValue())
3486 IdxOps.push_back(DAG.getConstant(NumElts, EVT));
3487 else
3488 return SDOperand();
3489 }
3490
3491 // Let's see if the target supports this vector_shuffle.
3492 if (!TLI.isVectorClearMaskLegal(IdxOps, EVT, DAG))
3493 return SDOperand();
3494
3495 // Return the new VVECTOR_SHUFFLE node.
3496 SDOperand NumEltsNode = DAG.getConstant(NumElts, MVT::i32);
3497 SDOperand EVTNode = DAG.getValueType(EVT);
3498 std::vector<SDOperand> Ops;
Chris Lattner516b9622006-09-14 20:50:57 +00003499 LHS = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, LHS, NumEltsNode,
3500 EVTNode);
Evan Cheng44f1f092006-04-20 08:56:16 +00003501 Ops.push_back(LHS);
3502 AddToWorkList(LHS.Val);
3503 std::vector<SDOperand> ZeroOps(NumElts, DAG.getConstant(0, EVT));
3504 ZeroOps.push_back(NumEltsNode);
3505 ZeroOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003506 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3507 &ZeroOps[0], ZeroOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003508 IdxOps.push_back(NumEltsNode);
3509 IdxOps.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003510 Ops.push_back(DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
3511 &IdxOps[0], IdxOps.size()));
Evan Cheng44f1f092006-04-20 08:56:16 +00003512 Ops.push_back(NumEltsNode);
3513 Ops.push_back(EVTNode);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003514 SDOperand Result = DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
3515 &Ops[0], Ops.size());
Evan Cheng44f1f092006-04-20 08:56:16 +00003516 if (NumEltsNode != DstVecSize || EVTNode != DstVecEVT) {
3517 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
3518 DstVecSize, DstVecEVT);
3519 }
3520 return Result;
3521 }
3522 }
3523 return SDOperand();
3524}
3525
Chris Lattneredab1b92006-04-02 03:25:57 +00003526/// visitVBinOp - Visit a binary vector operation, like VADD. IntOp indicates
3527/// the scalar operation of the vop if it is operating on an integer vector
3528/// (e.g. ADD) and FPOp indicates the FP version (e.g. FADD).
3529SDOperand DAGCombiner::visitVBinOp(SDNode *N, ISD::NodeType IntOp,
3530 ISD::NodeType FPOp) {
3531 MVT::ValueType EltType = cast<VTSDNode>(*(N->op_end()-1))->getVT();
3532 ISD::NodeType ScalarOp = MVT::isInteger(EltType) ? IntOp : FPOp;
3533 SDOperand LHS = N->getOperand(0);
3534 SDOperand RHS = N->getOperand(1);
Evan Cheng44f1f092006-04-20 08:56:16 +00003535 SDOperand Shuffle = XformToShuffleWithZero(N);
3536 if (Shuffle.Val) return Shuffle;
3537
Chris Lattneredab1b92006-04-02 03:25:57 +00003538 // If the LHS and RHS are VBUILD_VECTOR nodes, see if we can constant fold
3539 // this operation.
3540 if (LHS.getOpcode() == ISD::VBUILD_VECTOR &&
3541 RHS.getOpcode() == ISD::VBUILD_VECTOR) {
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003542 SmallVector<SDOperand, 8> Ops;
Chris Lattneredab1b92006-04-02 03:25:57 +00003543 for (unsigned i = 0, e = LHS.getNumOperands()-2; i != e; ++i) {
3544 SDOperand LHSOp = LHS.getOperand(i);
3545 SDOperand RHSOp = RHS.getOperand(i);
3546 // If these two elements can't be folded, bail out.
3547 if ((LHSOp.getOpcode() != ISD::UNDEF &&
3548 LHSOp.getOpcode() != ISD::Constant &&
3549 LHSOp.getOpcode() != ISD::ConstantFP) ||
3550 (RHSOp.getOpcode() != ISD::UNDEF &&
3551 RHSOp.getOpcode() != ISD::Constant &&
3552 RHSOp.getOpcode() != ISD::ConstantFP))
3553 break;
Evan Cheng7b336a82006-05-31 06:08:35 +00003554 // Can't fold divide by zero.
3555 if (N->getOpcode() == ISD::VSDIV || N->getOpcode() == ISD::VUDIV) {
3556 if ((RHSOp.getOpcode() == ISD::Constant &&
3557 cast<ConstantSDNode>(RHSOp.Val)->isNullValue()) ||
3558 (RHSOp.getOpcode() == ISD::ConstantFP &&
3559 !cast<ConstantFPSDNode>(RHSOp.Val)->getValue()))
3560 break;
3561 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003562 Ops.push_back(DAG.getNode(ScalarOp, EltType, LHSOp, RHSOp));
Chris Lattner3e104b12006-04-08 04:15:24 +00003563 AddToWorkList(Ops.back().Val);
Chris Lattneredab1b92006-04-02 03:25:57 +00003564 assert((Ops.back().getOpcode() == ISD::UNDEF ||
3565 Ops.back().getOpcode() == ISD::Constant ||
3566 Ops.back().getOpcode() == ISD::ConstantFP) &&
3567 "Scalar binop didn't fold!");
3568 }
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003569
3570 if (Ops.size() == LHS.getNumOperands()-2) {
3571 Ops.push_back(*(LHS.Val->op_end()-2));
3572 Ops.push_back(*(LHS.Val->op_end()-1));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003573 return DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattnera4c5d8c2006-04-03 17:21:50 +00003574 }
Chris Lattneredab1b92006-04-02 03:25:57 +00003575 }
3576
3577 return SDOperand();
3578}
3579
Nate Begeman44728a72005-09-19 22:34:01 +00003580SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00003581 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
3582
3583 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
3584 cast<CondCodeSDNode>(N0.getOperand(2))->get());
3585 // If we got a simplified select_cc node back from SimplifySelectCC, then
3586 // break it down into a new SETCC node, and a new SELECT node, and then return
3587 // the SELECT node, since we were called with a SELECT node.
3588 if (SCC.Val) {
3589 // Check to see if we got a select_cc back (to turn into setcc/select).
3590 // Otherwise, just return whatever node we got back, like fabs.
3591 if (SCC.getOpcode() == ISD::SELECT_CC) {
3592 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
3593 SCC.getOperand(0), SCC.getOperand(1),
3594 SCC.getOperand(4));
Chris Lattner5750df92006-03-01 04:03:14 +00003595 AddToWorkList(SETCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003596 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
3597 SCC.getOperand(3), SETCC);
3598 }
3599 return SCC;
3600 }
Nate Begeman44728a72005-09-19 22:34:01 +00003601 return SDOperand();
3602}
3603
Chris Lattner40c62d52005-10-18 06:04:22 +00003604/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
3605/// are the two values being selected between, see if we can simplify the
Chris Lattner729c6d12006-05-27 00:43:02 +00003606/// select. Callers of this should assume that TheSelect is deleted if this
3607/// returns true. As such, they should return the appropriate thing (e.g. the
3608/// node) back to the top-level of the DAG combiner loop to avoid it being
3609/// looked at.
Chris Lattner40c62d52005-10-18 06:04:22 +00003610///
3611bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
3612 SDOperand RHS) {
3613
3614 // If this is a select from two identical things, try to pull the operation
3615 // through the select.
3616 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
Chris Lattner40c62d52005-10-18 06:04:22 +00003617 // If this is a load and the token chain is identical, replace the select
3618 // of two loads with a load through a select of the address to load from.
3619 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
3620 // constants have been dropped into the constant pool.
Evan Cheng466685d2006-10-09 20:57:25 +00003621 if (LHS.getOpcode() == ISD::LOAD &&
Chris Lattner40c62d52005-10-18 06:04:22 +00003622 // Token chains must be identical.
Evan Cheng466685d2006-10-09 20:57:25 +00003623 LHS.getOperand(0) == RHS.getOperand(0)) {
3624 LoadSDNode *LLD = cast<LoadSDNode>(LHS);
3625 LoadSDNode *RLD = cast<LoadSDNode>(RHS);
3626
3627 // If this is an EXTLOAD, the VT's must match.
Evan Cheng2e49f092006-10-11 07:10:22 +00003628 if (LLD->getLoadedVT() == RLD->getLoadedVT()) {
Evan Cheng466685d2006-10-09 20:57:25 +00003629 // FIXME: this conflates two src values, discarding one. This is not
3630 // the right thing to do, but nothing uses srcvalues now. When they do,
3631 // turn SrcValue into a list of locations.
3632 SDOperand Addr;
3633 if (TheSelect->getOpcode() == ISD::SELECT)
3634 Addr = DAG.getNode(ISD::SELECT, LLD->getBasePtr().getValueType(),
3635 TheSelect->getOperand(0), LLD->getBasePtr(),
3636 RLD->getBasePtr());
3637 else
3638 Addr = DAG.getNode(ISD::SELECT_CC, LLD->getBasePtr().getValueType(),
3639 TheSelect->getOperand(0),
3640 TheSelect->getOperand(1),
3641 LLD->getBasePtr(), RLD->getBasePtr(),
3642 TheSelect->getOperand(4));
Chris Lattner40c62d52005-10-18 06:04:22 +00003643
Evan Cheng466685d2006-10-09 20:57:25 +00003644 SDOperand Load;
3645 if (LLD->getExtensionType() == ISD::NON_EXTLOAD)
3646 Load = DAG.getLoad(TheSelect->getValueType(0), LLD->getChain(),
3647 Addr,LLD->getSrcValue(), LLD->getSrcValueOffset());
3648 else {
3649 Load = DAG.getExtLoad(LLD->getExtensionType(),
3650 TheSelect->getValueType(0),
3651 LLD->getChain(), Addr, LLD->getSrcValue(),
3652 LLD->getSrcValueOffset(),
Evan Cheng2e49f092006-10-11 07:10:22 +00003653 LLD->getLoadedVT());
Evan Cheng466685d2006-10-09 20:57:25 +00003654 }
3655 // Users of the select now use the result of the load.
3656 CombineTo(TheSelect, Load);
3657
3658 // Users of the old loads now use the new load's chain. We know the
3659 // old-load value is dead now.
3660 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
3661 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
3662 return true;
Evan Chengc5484282006-10-04 00:56:09 +00003663 }
Chris Lattner40c62d52005-10-18 06:04:22 +00003664 }
3665 }
3666
3667 return false;
3668}
3669
Nate Begeman44728a72005-09-19 22:34:01 +00003670SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
3671 SDOperand N2, SDOperand N3,
3672 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00003673
3674 MVT::ValueType VT = N2.getValueType();
Nate Begemanf845b452005-10-08 00:29:44 +00003675 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
3676 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
3677 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
3678
3679 // Determine if the condition we're dealing with is constant
3680 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner30f73e72006-10-14 03:52:46 +00003681 if (SCC.Val) AddToWorkList(SCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003682 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
3683
3684 // fold select_cc true, x, y -> x
3685 if (SCCC && SCCC->getValue())
3686 return N2;
3687 // fold select_cc false, x, y -> y
3688 if (SCCC && SCCC->getValue() == 0)
3689 return N3;
3690
3691 // Check to see if we can simplify the select into an fabs node
3692 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
3693 // Allow either -0.0 or 0.0
3694 if (CFP->getValue() == 0.0) {
3695 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
3696 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
3697 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
3698 N2 == N3.getOperand(0))
3699 return DAG.getNode(ISD::FABS, VT, N0);
3700
3701 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
3702 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
3703 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
3704 N2.getOperand(0) == N3)
3705 return DAG.getNode(ISD::FABS, VT, N3);
3706 }
3707 }
3708
3709 // Check to see if we can perform the "gzip trick", transforming
3710 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
Chris Lattnere3152e52006-09-20 06:41:35 +00003711 if (N1C && N3C && N3C->isNullValue() && CC == ISD::SETLT &&
Nate Begemanf845b452005-10-08 00:29:44 +00003712 MVT::isInteger(N0.getValueType()) &&
Chris Lattnere3152e52006-09-20 06:41:35 +00003713 MVT::isInteger(N2.getValueType()) &&
3714 (N1C->isNullValue() || // (a < 0) ? b : 0
3715 (N1C->getValue() == 1 && N0 == N2))) { // (a < 1) ? a : 0
Nate Begemanf845b452005-10-08 00:29:44 +00003716 MVT::ValueType XType = N0.getValueType();
3717 MVT::ValueType AType = N2.getValueType();
3718 if (XType >= AType) {
3719 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00003720 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00003721 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
3722 unsigned ShCtV = Log2_64(N2C->getValue());
3723 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
3724 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
3725 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
Chris Lattner5750df92006-03-01 04:03:14 +00003726 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003727 if (XType > AType) {
3728 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003729 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003730 }
3731 return DAG.getNode(ISD::AND, AType, Shift, N2);
3732 }
3733 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3734 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3735 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003736 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003737 if (XType > AType) {
3738 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003739 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003740 }
3741 return DAG.getNode(ISD::AND, AType, Shift, N2);
3742 }
3743 }
Nate Begeman07ed4172005-10-10 21:26:48 +00003744
3745 // fold select C, 16, 0 -> shl C, 4
3746 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
3747 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
3748 // Get a SetCC of the condition
3749 // FIXME: Should probably make sure that setcc is legal if we ever have a
3750 // target where it isn't.
Nate Begemanb0d04a72006-02-18 02:40:58 +00003751 SDOperand Temp, SCC;
Nate Begeman07ed4172005-10-10 21:26:48 +00003752 // cast from setcc result type to select result type
Nate Begemanb0d04a72006-02-18 02:40:58 +00003753 if (AfterLegalize) {
3754 SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003755 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
Nate Begemanb0d04a72006-02-18 02:40:58 +00003756 } else {
3757 SCC = DAG.getSetCC(MVT::i1, N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00003758 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00003759 }
Chris Lattner5750df92006-03-01 04:03:14 +00003760 AddToWorkList(SCC.Val);
3761 AddToWorkList(Temp.Val);
Nate Begeman07ed4172005-10-10 21:26:48 +00003762 // shl setcc result by log2 n2c
3763 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
3764 DAG.getConstant(Log2_64(N2C->getValue()),
3765 TLI.getShiftAmountTy()));
3766 }
3767
Nate Begemanf845b452005-10-08 00:29:44 +00003768 // Check to see if this is the equivalent of setcc
3769 // FIXME: Turn all of these into setcc if setcc if setcc is legal
3770 // otherwise, go ahead with the folds.
3771 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
3772 MVT::ValueType XType = N0.getValueType();
3773 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
3774 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
3775 if (Res.getValueType() != VT)
3776 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
3777 return Res;
3778 }
3779
3780 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
3781 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
3782 TLI.isOperationLegal(ISD::CTLZ, XType)) {
3783 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
3784 return DAG.getNode(ISD::SRL, XType, Ctlz,
3785 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
3786 TLI.getShiftAmountTy()));
3787 }
3788 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
3789 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
3790 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
3791 N0);
3792 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
3793 DAG.getConstant(~0ULL, XType));
3794 return DAG.getNode(ISD::SRL, XType,
3795 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
3796 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3797 TLI.getShiftAmountTy()));
3798 }
3799 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
3800 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
3801 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
3802 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3803 TLI.getShiftAmountTy()));
3804 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
3805 }
3806 }
3807
3808 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
3809 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
3810 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
3811 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
3812 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
3813 MVT::ValueType XType = N0.getValueType();
3814 if (SubC->isNullValue() && MVT::isInteger(XType)) {
3815 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
3816 DAG.getConstant(MVT::getSizeInBits(XType)-1,
3817 TLI.getShiftAmountTy()));
3818 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00003819 AddToWorkList(Shift.Val);
3820 AddToWorkList(Add.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00003821 return DAG.getNode(ISD::XOR, XType, Add, Shift);
3822 }
3823 }
3824 }
3825
Nate Begeman44728a72005-09-19 22:34:01 +00003826 return SDOperand();
3827}
3828
Nate Begeman452d7be2005-09-16 00:54:12 +00003829SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00003830 SDOperand N1, ISD::CondCode Cond,
3831 bool foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00003832 // These setcc operations always fold.
3833 switch (Cond) {
3834 default: break;
3835 case ISD::SETFALSE:
3836 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
3837 case ISD::SETTRUE:
3838 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
3839 }
3840
3841 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
3842 uint64_t C1 = N1C->getValue();
Reid Spencer3ed469c2006-11-02 20:25:50 +00003843 if (isa<ConstantSDNode>(N0.Val)) {
Chris Lattner51dabfb2006-10-14 00:41:01 +00003844 return DAG.FoldSetCC(VT, N0, N1, Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00003845 } else {
Chris Lattner5f42a242006-09-20 06:19:26 +00003846 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
3847 // equality comparison, then we're just comparing whether X itself is
3848 // zero.
3849 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
3850 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
3851 N0.getOperand(1).getOpcode() == ISD::Constant) {
3852 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
3853 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
3854 ShAmt == Log2_32(MVT::getSizeInBits(N0.getValueType()))) {
3855 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
3856 // (srl (ctlz x), 5) == 0 -> X != 0
3857 // (srl (ctlz x), 5) != 1 -> X != 0
3858 Cond = ISD::SETNE;
3859 } else {
3860 // (srl (ctlz x), 5) != 0 -> X == 0
3861 // (srl (ctlz x), 5) == 1 -> X == 0
3862 Cond = ISD::SETEQ;
3863 }
3864 SDOperand Zero = DAG.getConstant(0, N0.getValueType());
3865 return DAG.getSetCC(VT, N0.getOperand(0).getOperand(0),
3866 Zero, Cond);
3867 }
3868 }
3869
Nate Begeman452d7be2005-09-16 00:54:12 +00003870 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
3871 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
3872 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
3873
3874 // If the comparison constant has bits in the upper part, the
3875 // zero-extended value could never match.
3876 if (C1 & (~0ULL << InSize)) {
3877 unsigned VSize = MVT::getSizeInBits(N0.getValueType());
3878 switch (Cond) {
3879 case ISD::SETUGT:
3880 case ISD::SETUGE:
3881 case ISD::SETEQ: return DAG.getConstant(0, VT);
3882 case ISD::SETULT:
3883 case ISD::SETULE:
3884 case ISD::SETNE: return DAG.getConstant(1, VT);
3885 case ISD::SETGT:
3886 case ISD::SETGE:
3887 // True if the sign bit of C1 is set.
3888 return DAG.getConstant((C1 & (1ULL << VSize)) != 0, VT);
3889 case ISD::SETLT:
3890 case ISD::SETLE:
3891 // True if the sign bit of C1 isn't set.
3892 return DAG.getConstant((C1 & (1ULL << VSize)) == 0, VT);
3893 default:
3894 break;
3895 }
3896 }
3897
3898 // Otherwise, we can perform the comparison with the low bits.
3899 switch (Cond) {
3900 case ISD::SETEQ:
3901 case ISD::SETNE:
3902 case ISD::SETUGT:
3903 case ISD::SETUGE:
3904 case ISD::SETULT:
3905 case ISD::SETULE:
3906 return DAG.getSetCC(VT, N0.getOperand(0),
3907 DAG.getConstant(C1, N0.getOperand(0).getValueType()),
3908 Cond);
3909 default:
3910 break; // todo, be more careful with signed comparisons
3911 }
3912 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
3913 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
3914 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
3915 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
3916 MVT::ValueType ExtDstTy = N0.getValueType();
3917 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
3918
3919 // If the extended part has any inconsistent bits, it cannot ever
3920 // compare equal. In other words, they have to be all ones or all
3921 // zeros.
3922 uint64_t ExtBits =
3923 (~0ULL >> (64-ExtSrcTyBits)) & (~0ULL << (ExtDstTyBits-1));
3924 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
3925 return DAG.getConstant(Cond == ISD::SETNE, VT);
3926
3927 SDOperand ZextOp;
3928 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
3929 if (Op0Ty == ExtSrcTy) {
3930 ZextOp = N0.getOperand(0);
3931 } else {
3932 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
3933 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
3934 DAG.getConstant(Imm, Op0Ty));
3935 }
Chris Lattner5750df92006-03-01 04:03:14 +00003936 AddToWorkList(ZextOp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00003937 // Otherwise, make this a use of a zext.
3938 return DAG.getSetCC(VT, ZextOp,
3939 DAG.getConstant(C1 & (~0ULL>>(64-ExtSrcTyBits)),
3940 ExtDstTy),
3941 Cond);
Chris Lattner3391bcd2006-02-08 02:13:15 +00003942 } else if ((N1C->getValue() == 0 || N1C->getValue() == 1) &&
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00003943 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
3944
3945 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
3946 if (N0.getOpcode() == ISD::SETCC) {
3947 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getValue() != 1);
3948 if (TrueWhenTrue)
3949 return N0;
3950
3951 // Invert the condition.
3952 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
3953 CC = ISD::getSetCCInverse(CC,
3954 MVT::isInteger(N0.getOperand(0).getValueType()));
3955 return DAG.getSetCC(VT, N0.getOperand(0), N0.getOperand(1), CC);
3956 }
3957
3958 if ((N0.getOpcode() == ISD::XOR ||
3959 (N0.getOpcode() == ISD::AND &&
3960 N0.getOperand(0).getOpcode() == ISD::XOR &&
3961 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
3962 isa<ConstantSDNode>(N0.getOperand(1)) &&
3963 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == 1) {
3964 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
3965 // can only do this if the top bits are known zero.
Chris Lattner50662be2006-10-17 21:24:15 +00003966 if (TLI.MaskedValueIsZero(N0,
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00003967 MVT::getIntVTBitMask(N0.getValueType())-1)){
3968 // Okay, get the un-inverted input value.
3969 SDOperand Val;
3970 if (N0.getOpcode() == ISD::XOR)
3971 Val = N0.getOperand(0);
3972 else {
3973 assert(N0.getOpcode() == ISD::AND &&
3974 N0.getOperand(0).getOpcode() == ISD::XOR);
3975 // ((X^1)&1)^1 -> X & 1
3976 Val = DAG.getNode(ISD::AND, N0.getValueType(),
3977 N0.getOperand(0).getOperand(0),
3978 N0.getOperand(1));
3979 }
3980 return DAG.getSetCC(VT, Val, N1,
3981 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Chris Lattner3391bcd2006-02-08 02:13:15 +00003982 }
Chris Lattner3391bcd2006-02-08 02:13:15 +00003983 }
Nate Begeman452d7be2005-09-16 00:54:12 +00003984 }
Chris Lattner5c46f742005-10-05 06:11:08 +00003985
Nate Begeman452d7be2005-09-16 00:54:12 +00003986 uint64_t MinVal, MaxVal;
3987 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
3988 if (ISD::isSignedIntSetCC(Cond)) {
3989 MinVal = 1ULL << (OperandBitSize-1);
3990 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
3991 MaxVal = ~0ULL >> (65-OperandBitSize);
3992 else
3993 MaxVal = 0;
3994 } else {
3995 MinVal = 0;
3996 MaxVal = ~0ULL >> (64-OperandBitSize);
3997 }
3998
3999 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
4000 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
4001 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
4002 --C1; // X >= C0 --> X > (C0-1)
4003 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
4004 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
4005 }
4006
4007 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
4008 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
4009 ++C1; // X <= C0 --> X < (C0+1)
4010 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
4011 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
4012 }
4013
4014 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
4015 return DAG.getConstant(0, VT); // X < MIN --> false
4016
4017 // Canonicalize setgt X, Min --> setne X, Min
4018 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
4019 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Chris Lattnerc8597ca2005-10-21 21:23:25 +00004020 // Canonicalize setlt X, Max --> setne X, Max
4021 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
4022 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Nate Begeman452d7be2005-09-16 00:54:12 +00004023
4024 // If we have setult X, 1, turn it into seteq X, 0
4025 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
4026 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
4027 ISD::SETEQ);
4028 // If we have setugt X, Max-1, turn it into seteq X, Max
4029 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
4030 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
4031 ISD::SETEQ);
4032
4033 // If we have "setcc X, C0", check to see if we can shrink the immediate
4034 // by changing cc.
4035
4036 // SETUGT X, SINTMAX -> SETLT X, 0
4037 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
4038 C1 == (~0ULL >> (65-OperandBitSize)))
4039 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
4040 ISD::SETLT);
4041
4042 // FIXME: Implement the rest of these.
4043
4044 // Fold bit comparisons when we can.
4045 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
4046 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
4047 if (ConstantSDNode *AndRHS =
4048 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
4049 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
4050 // Perform the xform if the AND RHS is a single bit.
Chris Lattner51dabfb2006-10-14 00:41:01 +00004051 if (isPowerOf2_64(AndRHS->getValue())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004052 return DAG.getNode(ISD::SRL, VT, N0,
4053 DAG.getConstant(Log2_64(AndRHS->getValue()),
4054 TLI.getShiftAmountTy()));
4055 }
4056 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
4057 // (X & 8) == 8 --> (X & 8) >> 3
4058 // Perform the xform if C1 is a single bit.
Chris Lattner51dabfb2006-10-14 00:41:01 +00004059 if (isPowerOf2_64(C1)) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004060 return DAG.getNode(ISD::SRL, VT, N0,
Chris Lattner729c6d12006-05-27 00:43:02 +00004061 DAG.getConstant(Log2_64(C1),TLI.getShiftAmountTy()));
Nate Begeman452d7be2005-09-16 00:54:12 +00004062 }
4063 }
4064 }
4065 }
4066 } else if (isa<ConstantSDNode>(N0.Val)) {
4067 // Ensure that the constant occurs on the RHS.
4068 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
4069 }
4070
Reid Spencer3ed469c2006-11-02 20:25:50 +00004071 if (isa<ConstantFPSDNode>(N0.Val)) {
Chris Lattner51dabfb2006-10-14 00:41:01 +00004072 // Constant fold or commute setcc.
4073 SDOperand O = DAG.FoldSetCC(VT, N0, N1, Cond);
4074 if (O.Val) return O;
4075 }
Nate Begeman452d7be2005-09-16 00:54:12 +00004076
4077 if (N0 == N1) {
Chris Lattner8ac9d0e2006-10-14 01:02:29 +00004078 // We can always fold X == X for integer setcc's.
Nate Begeman452d7be2005-09-16 00:54:12 +00004079 if (MVT::isInteger(N0.getValueType()))
4080 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
4081 unsigned UOF = ISD::getUnorderedFlavor(Cond);
4082 if (UOF == 2) // FP operators that are undefined on NaNs.
4083 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
4084 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
4085 return DAG.getConstant(UOF, VT);
4086 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
4087 // if it is not already.
Chris Lattner4090aee2006-01-18 19:13:41 +00004088 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Nate Begeman452d7be2005-09-16 00:54:12 +00004089 if (NewCond != Cond)
4090 return DAG.getSetCC(VT, N0, N1, NewCond);
4091 }
4092
4093 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
4094 MVT::isInteger(N0.getValueType())) {
4095 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
4096 N0.getOpcode() == ISD::XOR) {
4097 // Simplify (X+Y) == (X+Z) --> Y == Z
4098 if (N0.getOpcode() == N1.getOpcode()) {
4099 if (N0.getOperand(0) == N1.getOperand(0))
4100 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
4101 if (N0.getOperand(1) == N1.getOperand(1))
4102 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng1efba0e2006-08-29 06:42:35 +00004103 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004104 // If X op Y == Y op X, try other combinations.
4105 if (N0.getOperand(0) == N1.getOperand(1))
4106 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
4107 if (N0.getOperand(1) == N1.getOperand(0))
Chris Lattnera158eee2005-10-25 18:57:30 +00004108 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00004109 }
4110 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004111
4112 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
4113 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
4114 // Turn (X+C1) == C2 --> X == C2-C1
4115 if (N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse()) {
4116 return DAG.getSetCC(VT, N0.getOperand(0),
4117 DAG.getConstant(RHSC->getValue()-LHSR->getValue(),
4118 N0.getValueType()), Cond);
4119 }
4120
4121 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
4122 if (N0.getOpcode() == ISD::XOR)
Chris Lattner5c46f742005-10-05 06:11:08 +00004123 // If we know that all of the inverted bits are zero, don't bother
4124 // performing the inversion.
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004125 if (TLI.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getValue()))
Chris Lattner5c46f742005-10-05 06:11:08 +00004126 return DAG.getSetCC(VT, N0.getOperand(0),
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004127 DAG.getConstant(LHSR->getValue()^RHSC->getValue(),
Chris Lattner5c46f742005-10-05 06:11:08 +00004128 N0.getValueType()), Cond);
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004129 }
4130
4131 // Turn (C1-X) == C2 --> X == C1-C2
4132 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
4133 if (N0.getOpcode() == ISD::SUB && N0.Val->hasOneUse()) {
4134 return DAG.getSetCC(VT, N0.getOperand(1),
4135 DAG.getConstant(SUBC->getValue()-RHSC->getValue(),
4136 N0.getValueType()), Cond);
Chris Lattner5c46f742005-10-05 06:11:08 +00004137 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00004138 }
4139 }
4140
Nate Begeman452d7be2005-09-16 00:54:12 +00004141 // Simplify (X+Z) == X --> Z == 0
4142 if (N0.getOperand(0) == N1)
4143 return DAG.getSetCC(VT, N0.getOperand(1),
4144 DAG.getConstant(0, N0.getValueType()), Cond);
4145 if (N0.getOperand(1) == N1) {
Evan Cheng1efba0e2006-08-29 06:42:35 +00004146 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Nate Begeman452d7be2005-09-16 00:54:12 +00004147 return DAG.getSetCC(VT, N0.getOperand(0),
4148 DAG.getConstant(0, N0.getValueType()), Cond);
4149 else {
4150 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
4151 // (Z-X) == X --> Z == X<<1
4152 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
4153 N1,
4154 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00004155 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004156 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
4157 }
4158 }
4159 }
4160
4161 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
4162 N1.getOpcode() == ISD::XOR) {
4163 // Simplify X == (X+Z) --> Z == 0
4164 if (N1.getOperand(0) == N0) {
4165 return DAG.getSetCC(VT, N1.getOperand(1),
4166 DAG.getConstant(0, N1.getValueType()), Cond);
4167 } else if (N1.getOperand(1) == N0) {
Evan Cheng1efba0e2006-08-29 06:42:35 +00004168 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004169 return DAG.getSetCC(VT, N1.getOperand(0),
4170 DAG.getConstant(0, N1.getValueType()), Cond);
4171 } else {
4172 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
4173 // X == (Z-X) --> X<<1 == Z
4174 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
4175 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00004176 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004177 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
4178 }
4179 }
4180 }
4181 }
4182
4183 // Fold away ALL boolean setcc's.
4184 SDOperand Temp;
Nate Begemane17daeb2005-10-05 21:43:42 +00004185 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00004186 switch (Cond) {
4187 default: assert(0 && "Unknown integer setcc!");
4188 case ISD::SETEQ: // X == Y -> (X^Y)^1
4189 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
4190 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
Chris Lattner5750df92006-03-01 04:03:14 +00004191 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004192 break;
4193 case ISD::SETNE: // X != Y --> (X^Y)
4194 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
4195 break;
4196 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
4197 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
4198 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
4199 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00004200 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004201 break;
4202 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
4203 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
4204 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
4205 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00004206 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004207 break;
4208 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
4209 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
4210 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
4211 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00004212 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004213 break;
4214 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
4215 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
4216 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
4217 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
4218 break;
4219 }
4220 if (VT != MVT::i1) {
Chris Lattner5750df92006-03-01 04:03:14 +00004221 AddToWorkList(N0.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00004222 // FIXME: If running after legalize, we probably can't do this.
4223 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
4224 }
4225 return N0;
4226 }
4227
4228 // Could not fold it.
4229 return SDOperand();
4230}
4231
Nate Begeman69575232005-10-20 02:15:44 +00004232/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
4233/// return a DAG expression to select that will generate the same value by
4234/// multiplying by a magic number. See:
4235/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4236SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004237 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004238 SDOperand S = TLI.BuildSDIV(N, DAG, &Built);
4239
Andrew Lenharth232c9102006-06-12 16:07:18 +00004240 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004241 ii != ee; ++ii)
4242 AddToWorkList(*ii);
4243 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004244}
4245
4246/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
4247/// return a DAG expression to select that will generate the same value by
4248/// multiplying by a magic number. See:
4249/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
4250SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
Andrew Lenharth232c9102006-06-12 16:07:18 +00004251 std::vector<SDNode*> Built;
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004252 SDOperand S = TLI.BuildUDIV(N, DAG, &Built);
Nate Begeman69575232005-10-20 02:15:44 +00004253
Andrew Lenharth232c9102006-06-12 16:07:18 +00004254 for (std::vector<SDNode*>::iterator ii = Built.begin(), ee = Built.end();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00004255 ii != ee; ++ii)
4256 AddToWorkList(*ii);
4257 return S;
Nate Begeman69575232005-10-20 02:15:44 +00004258}
4259
Jim Laskey71382342006-10-07 23:37:56 +00004260/// FindBaseOffset - Return true if base is known not to alias with anything
4261/// but itself. Provides base object and offset as results.
4262static bool FindBaseOffset(SDOperand Ptr, SDOperand &Base, int64_t &Offset) {
4263 // Assume it is a primitive operation.
4264 Base = Ptr; Offset = 0;
4265
4266 // If it's an adding a simple constant then integrate the offset.
4267 if (Base.getOpcode() == ISD::ADD) {
4268 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Base.getOperand(1))) {
4269 Base = Base.getOperand(0);
4270 Offset += C->getValue();
4271 }
4272 }
4273
4274 // If it's any of the following then it can't alias with anything but itself.
4275 return isa<FrameIndexSDNode>(Base) ||
4276 isa<ConstantPoolSDNode>(Base) ||
4277 isa<GlobalAddressSDNode>(Base);
4278}
4279
4280/// isAlias - Return true if there is any possibility that the two addresses
4281/// overlap.
Jim Laskey096c22e2006-10-18 12:29:57 +00004282bool DAGCombiner::isAlias(SDOperand Ptr1, int64_t Size1,
4283 const Value *SrcValue1, int SrcValueOffset1,
4284 SDOperand Ptr2, int64_t Size2,
4285 const Value *SrcValue2, int SrcValueOffset2)
4286{
Jim Laskey71382342006-10-07 23:37:56 +00004287 // If they are the same then they must be aliases.
4288 if (Ptr1 == Ptr2) return true;
4289
4290 // Gather base node and offset information.
4291 SDOperand Base1, Base2;
4292 int64_t Offset1, Offset2;
4293 bool KnownBase1 = FindBaseOffset(Ptr1, Base1, Offset1);
4294 bool KnownBase2 = FindBaseOffset(Ptr2, Base2, Offset2);
4295
4296 // If they have a same base address then...
4297 if (Base1 == Base2) {
4298 // Check to see if the addresses overlap.
4299 return!((Offset1 + Size1) <= Offset2 || (Offset2 + Size2) <= Offset1);
4300 }
4301
Jim Laskey096c22e2006-10-18 12:29:57 +00004302 // If we know both bases then they can't alias.
4303 if (KnownBase1 && KnownBase2) return false;
4304
Jim Laskey07a27092006-10-18 19:08:31 +00004305 if (CombinerGlobalAA) {
4306 // Use alias analysis information.
4307 int Overlap1 = Size1 + SrcValueOffset1 + Offset1;
4308 int Overlap2 = Size2 + SrcValueOffset2 + Offset2;
4309 AliasAnalysis::AliasResult AAResult =
Jim Laskey096c22e2006-10-18 12:29:57 +00004310 AA.alias(SrcValue1, Overlap1, SrcValue2, Overlap2);
Jim Laskey07a27092006-10-18 19:08:31 +00004311 if (AAResult == AliasAnalysis::NoAlias)
4312 return false;
4313 }
Jim Laskey096c22e2006-10-18 12:29:57 +00004314
4315 // Otherwise we have to assume they alias.
4316 return true;
Jim Laskey71382342006-10-07 23:37:56 +00004317}
4318
4319/// FindAliasInfo - Extracts the relevant alias information from the memory
4320/// node. Returns true if the operand was a load.
Jim Laskey7ca56af2006-10-11 13:47:09 +00004321bool DAGCombiner::FindAliasInfo(SDNode *N,
Jim Laskey096c22e2006-10-18 12:29:57 +00004322 SDOperand &Ptr, int64_t &Size,
4323 const Value *&SrcValue, int &SrcValueOffset) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004324 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4325 Ptr = LD->getBasePtr();
Jim Laskeyc2b19f32006-10-11 17:47:52 +00004326 Size = MVT::getSizeInBits(LD->getLoadedVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004327 SrcValue = LD->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004328 SrcValueOffset = LD->getSrcValueOffset();
Jim Laskey71382342006-10-07 23:37:56 +00004329 return true;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004330 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Jim Laskey7ca56af2006-10-11 13:47:09 +00004331 Ptr = ST->getBasePtr();
Evan Cheng8b2794a2006-10-13 21:14:26 +00004332 Size = MVT::getSizeInBits(ST->getStoredVT()) >> 3;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004333 SrcValue = ST->getSrcValue();
Jim Laskey096c22e2006-10-18 12:29:57 +00004334 SrcValueOffset = ST->getSrcValueOffset();
Jim Laskey7ca56af2006-10-11 13:47:09 +00004335 } else {
Jim Laskey71382342006-10-07 23:37:56 +00004336 assert(0 && "FindAliasInfo expected a memory operand");
Jim Laskey71382342006-10-07 23:37:56 +00004337 }
4338
4339 return false;
4340}
4341
Jim Laskey6ff23e52006-10-04 16:53:27 +00004342/// GatherAllAliases - Walk up chain skipping non-aliasing memory nodes,
4343/// looking for aliasing nodes and adding them to the Aliases vector.
Jim Laskeybc588b82006-10-05 15:07:25 +00004344void DAGCombiner::GatherAllAliases(SDNode *N, SDOperand OriginalChain,
Jim Laskey6ff23e52006-10-04 16:53:27 +00004345 SmallVector<SDOperand, 8> &Aliases) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004346 SmallVector<SDOperand, 8> Chains; // List of chains to visit.
Jim Laskey6ff23e52006-10-04 16:53:27 +00004347 std::set<SDNode *> Visited; // Visited node set.
4348
Jim Laskey279f0532006-09-25 16:29:54 +00004349 // Get alias information for node.
4350 SDOperand Ptr;
4351 int64_t Size;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004352 const Value *SrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004353 int SrcValueOffset;
4354 bool IsLoad = FindAliasInfo(N, Ptr, Size, SrcValue, SrcValueOffset);
Jim Laskey279f0532006-09-25 16:29:54 +00004355
Jim Laskey6ff23e52006-10-04 16:53:27 +00004356 // Starting off.
Jim Laskeybc588b82006-10-05 15:07:25 +00004357 Chains.push_back(OriginalChain);
Jim Laskey6ff23e52006-10-04 16:53:27 +00004358
Jim Laskeybc588b82006-10-05 15:07:25 +00004359 // Look at each chain and determine if it is an alias. If so, add it to the
4360 // aliases list. If not, then continue up the chain looking for the next
4361 // candidate.
4362 while (!Chains.empty()) {
4363 SDOperand Chain = Chains.back();
4364 Chains.pop_back();
Jim Laskey6ff23e52006-10-04 16:53:27 +00004365
Jim Laskeybc588b82006-10-05 15:07:25 +00004366 // Don't bother if we've been before.
4367 if (Visited.find(Chain.Val) != Visited.end()) continue;
4368 Visited.insert(Chain.Val);
4369
4370 switch (Chain.getOpcode()) {
4371 case ISD::EntryToken:
4372 // Entry token is ideal chain operand, but handled in FindBetterChain.
4373 break;
Jim Laskey6ff23e52006-10-04 16:53:27 +00004374
Jim Laskeybc588b82006-10-05 15:07:25 +00004375 case ISD::LOAD:
4376 case ISD::STORE: {
4377 // Get alias information for Chain.
4378 SDOperand OpPtr;
4379 int64_t OpSize;
Jim Laskey7ca56af2006-10-11 13:47:09 +00004380 const Value *OpSrcValue;
Jim Laskey096c22e2006-10-18 12:29:57 +00004381 int OpSrcValueOffset;
4382 bool IsOpLoad = FindAliasInfo(Chain.Val, OpPtr, OpSize,
4383 OpSrcValue, OpSrcValueOffset);
Jim Laskeybc588b82006-10-05 15:07:25 +00004384
4385 // If chain is alias then stop here.
4386 if (!(IsLoad && IsOpLoad) &&
Jim Laskey096c22e2006-10-18 12:29:57 +00004387 isAlias(Ptr, Size, SrcValue, SrcValueOffset,
4388 OpPtr, OpSize, OpSrcValue, OpSrcValueOffset)) {
Jim Laskeybc588b82006-10-05 15:07:25 +00004389 Aliases.push_back(Chain);
4390 } else {
4391 // Look further up the chain.
4392 Chains.push_back(Chain.getOperand(0));
4393 // Clean up old chain.
4394 AddToWorkList(Chain.Val);
Jim Laskey279f0532006-09-25 16:29:54 +00004395 }
Jim Laskeybc588b82006-10-05 15:07:25 +00004396 break;
4397 }
4398
4399 case ISD::TokenFactor:
4400 // We have to check each of the operands of the token factor, so we queue
4401 // then up. Adding the operands to the queue (stack) in reverse order
4402 // maintains the original order and increases the likelihood that getNode
4403 // will find a matching token factor (CSE.)
4404 for (unsigned n = Chain.getNumOperands(); n;)
4405 Chains.push_back(Chain.getOperand(--n));
4406 // Eliminate the token factor if we can.
4407 AddToWorkList(Chain.Val);
4408 break;
4409
4410 default:
4411 // For all other instructions we will just have to take what we can get.
4412 Aliases.push_back(Chain);
4413 break;
Jim Laskey279f0532006-09-25 16:29:54 +00004414 }
4415 }
Jim Laskey6ff23e52006-10-04 16:53:27 +00004416}
4417
4418/// FindBetterChain - Walk up chain skipping non-aliasing memory nodes, looking
4419/// for a better chain (aliasing node.)
4420SDOperand DAGCombiner::FindBetterChain(SDNode *N, SDOperand OldChain) {
4421 SmallVector<SDOperand, 8> Aliases; // Ops for replacing token factor.
Jim Laskey279f0532006-09-25 16:29:54 +00004422
Jim Laskey6ff23e52006-10-04 16:53:27 +00004423 // Accumulate all the aliases to this node.
4424 GatherAllAliases(N, OldChain, Aliases);
4425
4426 if (Aliases.size() == 0) {
4427 // If no operands then chain to entry token.
4428 return DAG.getEntryNode();
4429 } else if (Aliases.size() == 1) {
4430 // If a single operand then chain to it. We don't need to revisit it.
4431 return Aliases[0];
4432 }
4433
4434 // Construct a custom tailored token factor.
4435 SDOperand NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other,
4436 &Aliases[0], Aliases.size());
4437
4438 // Make sure the old chain gets cleaned up.
4439 if (NewChain != OldChain) AddToWorkList(OldChain.Val);
4440
4441 return NewChain;
Jim Laskey279f0532006-09-25 16:29:54 +00004442}
4443
Nate Begeman1d4d4142005-09-01 00:19:25 +00004444// SelectionDAG::Combine - This is the entry point for the file.
4445//
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004446void SelectionDAG::Combine(bool RunningAfterLegalize, AliasAnalysis &AA) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00004447 /// run - This is the main entry point to this class.
4448 ///
Jim Laskeyc7c3f112006-10-16 20:52:31 +00004449 DAGCombiner(*this, AA).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00004450}