blob: cec19173c6f37901b158a83b2693fcb04eeae183 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Akira Hatanakab4d8d312011-05-24 00:23:52 +000016//#include <algorithm>
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000018#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000019#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000020#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000021#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000022#include "llvm/DerivedTypes.h"
23#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000024#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000025#include "llvm/Intrinsics.h"
26#include "llvm/CallingConv.h"
27#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Chris Lattnerf0144122009-07-28 03:13:23 +000038const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
39 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000040 case MipsISD::JmpLink: return "MipsISD::JmpLink";
41 case MipsISD::Hi: return "MipsISD::Hi";
42 case MipsISD::Lo: return "MipsISD::Lo";
43 case MipsISD::GPRel: return "MipsISD::GPRel";
44 case MipsISD::Ret: return "MipsISD::Ret";
45 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
46 case MipsISD::FPCmp: return "MipsISD::FPCmp";
47 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
48 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
49 case MipsISD::FPRound: return "MipsISD::FPRound";
50 case MipsISD::MAdd: return "MipsISD::MAdd";
51 case MipsISD::MAddu: return "MipsISD::MAddu";
52 case MipsISD::MSub: return "MipsISD::MSub";
53 case MipsISD::MSubu: return "MipsISD::MSubu";
54 case MipsISD::DivRem: return "MipsISD::DivRem";
55 case MipsISD::DivRemU: return "MipsISD::DivRemU";
56 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
57 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
58 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000059 }
60}
61
62MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000063MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000064 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000065 Subtarget = &TM.getSubtarget<MipsSubtarget>();
66
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000067 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000068 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000069 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000070
71 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000072 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
73 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000074
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000075 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000076 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000077 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000078 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079
Wesley Peckbf17cfa2010-11-23 03:31:01 +000080 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000081 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
82 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
83 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000084
Eli Friedman6055a6a2009-07-17 04:07:24 +000085 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
87 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000088
Wesley Peckbf17cfa2010-11-23 03:31:01 +000089 // Used by legalize types to correctly generate the setcc result.
90 // Without this, every float setcc comes with a AND/OR with the result,
91 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000092 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000094
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000095 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +000096 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +000097 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
99 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
100 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
101 setOperationAction(ISD::SELECT, MVT::f32, Custom);
102 setOperationAction(ISD::SELECT, MVT::f64, Custom);
103 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
105 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
106 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000107 setOperationAction(ISD::VASTART, MVT::Other, Custom);
108
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000109 setOperationAction(ISD::SDIV, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i32, Expand);
111 setOperationAction(ISD::UDIV, MVT::i32, Expand);
112 setOperationAction(ISD::UREM, MVT::i32, Expand);
113
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000114 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
116 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
117 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
118 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
119 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
120 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
121 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
122 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
123 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000124
125 if (!Subtarget->isMips32r2())
126 setOperationAction(ISD::ROTR, MVT::i32, Expand);
127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
129 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
130 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
131 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
132 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
133 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000134 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000136 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
138 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000139 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FLOG, MVT::f32, Expand);
141 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
142 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
143 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000144
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000146
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000147 setOperationAction(ISD::VAARG, MVT::Other, Expand);
148 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
149 setOperationAction(ISD::VAEND, MVT::Other, Expand);
150
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000151 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
153 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
154 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000155
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000156 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000158
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000159 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000162 }
163
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000164 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000166
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000167 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000169
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000170 setTargetDAGCombine(ISD::ADDE);
171 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000172 setTargetDAGCombine(ISD::SDIVREM);
173 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000174 setTargetDAGCombine(ISD::SETCC);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000175
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000176 setMinFunctionAlignment(2);
177
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000178 setStackPointerRegisterToSaveRestore(Mips::SP);
179 computeRegisterProperties();
180}
181
Owen Anderson825b72b2009-08-11 20:47:22 +0000182MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
183 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000184}
185
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000186// SelectMadd -
187// Transforms a subgraph in CurDAG if the following pattern is found:
188// (addc multLo, Lo0), (adde multHi, Hi0),
189// where,
190// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000191// Lo0: initial value of Lo register
192// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000193// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000194static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000195 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000196 // for the matching to be successful.
197 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
198
199 if (ADDCNode->getOpcode() != ISD::ADDC)
200 return false;
201
202 SDValue MultHi = ADDENode->getOperand(0);
203 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000204 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000205 unsigned MultOpc = MultHi.getOpcode();
206
207 // MultHi and MultLo must be generated by the same node,
208 if (MultLo.getNode() != MultNode)
209 return false;
210
211 // and it must be a multiplication.
212 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
213 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000214
215 // MultLo amd MultHi must be the first and second output of MultNode
216 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000217 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
218 return false;
219
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000220 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000221 // of the values of MultNode, in which case MultNode will be removed in later
222 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000223 // If there exist users other than ADDENode or ADDCNode, this function returns
224 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000225 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000226 // produced.
227 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
228 return false;
229
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000230 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000231 DebugLoc dl = ADDENode->getDebugLoc();
232
233 // create MipsMAdd(u) node
234 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000235
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000236 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
237 MVT::Glue,
238 MultNode->getOperand(0),// Factor 0
239 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000240 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000241 ADDENode->getOperand(1));// Hi0
242
243 // create CopyFromReg nodes
244 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
245 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000246 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000247 Mips::HI, MVT::i32,
248 CopyFromLo.getValue(2));
249
250 // replace uses of adde and addc here
251 if (!SDValue(ADDCNode, 0).use_empty())
252 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
253
254 if (!SDValue(ADDENode, 0).use_empty())
255 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
256
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000257 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000258}
259
260// SelectMsub -
261// Transforms a subgraph in CurDAG if the following pattern is found:
262// (addc Lo0, multLo), (sube Hi0, multHi),
263// where,
264// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000265// Lo0: initial value of Lo register
266// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000267// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000268static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000269 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000270 // for the matching to be successful.
271 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
272
273 if (SUBCNode->getOpcode() != ISD::SUBC)
274 return false;
275
276 SDValue MultHi = SUBENode->getOperand(1);
277 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000278 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279 unsigned MultOpc = MultHi.getOpcode();
280
281 // MultHi and MultLo must be generated by the same node,
282 if (MultLo.getNode() != MultNode)
283 return false;
284
285 // and it must be a multiplication.
286 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
287 return false;
288
289 // MultLo amd MultHi must be the first and second output of MultNode
290 // respectively.
291 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
292 return false;
293
294 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
295 // of the values of MultNode, in which case MultNode will be removed in later
296 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000297 // If there exist users other than SUBENode or SUBCNode, this function returns
298 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000299 // instruction node rather than a pair of MULT and MSUB instructions being
300 // produced.
301 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
302 return false;
303
304 SDValue Chain = CurDAG->getEntryNode();
305 DebugLoc dl = SUBENode->getDebugLoc();
306
307 // create MipsSub(u) node
308 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
309
310 SDValue MSub = CurDAG->getNode(MultOpc, dl,
311 MVT::Glue,
312 MultNode->getOperand(0),// Factor 0
313 MultNode->getOperand(1),// Factor 1
314 SUBCNode->getOperand(0),// Lo0
315 SUBENode->getOperand(0));// Hi0
316
317 // create CopyFromReg nodes
318 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
319 MSub);
320 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
321 Mips::HI, MVT::i32,
322 CopyFromLo.getValue(2));
323
324 // replace uses of sube and subc here
325 if (!SDValue(SUBCNode, 0).use_empty())
326 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
327
328 if (!SDValue(SUBENode, 0).use_empty())
329 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
330
331 return true;
332}
333
334static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
335 TargetLowering::DAGCombinerInfo &DCI,
336 const MipsSubtarget* Subtarget) {
337 if (DCI.isBeforeLegalize())
338 return SDValue();
339
340 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
341 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000342
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000343 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000344}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000345
346static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
347 TargetLowering::DAGCombinerInfo &DCI,
348 const MipsSubtarget* Subtarget) {
349 if (DCI.isBeforeLegalize())
350 return SDValue();
351
352 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
353 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000354
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000355 return SDValue();
356}
357
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000358static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
359 TargetLowering::DAGCombinerInfo &DCI,
360 const MipsSubtarget* Subtarget) {
361 if (DCI.isBeforeLegalizeOps())
362 return SDValue();
363
364 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
365 MipsISD::DivRemU;
366 DebugLoc dl = N->getDebugLoc();
367
368 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
369 N->getOperand(0), N->getOperand(1));
370 SDValue InChain = DAG.getEntryNode();
371 SDValue InGlue = DivRem;
372
373 // insert MFLO
374 if (N->hasAnyUseOfValue(0)) {
375 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
376 InGlue);
377 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
378 InChain = CopyFromLo.getValue(1);
379 InGlue = CopyFromLo.getValue(2);
380 }
381
382 // insert MFHI
383 if (N->hasAnyUseOfValue(1)) {
384 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000385 Mips::HI, MVT::i32, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000386 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
387 }
388
389 return SDValue();
390}
391
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000392static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
393 switch (CC) {
394 default: llvm_unreachable("Unknown fp condition code!");
395 case ISD::SETEQ:
396 case ISD::SETOEQ: return Mips::FCOND_OEQ;
397 case ISD::SETUNE: return Mips::FCOND_UNE;
398 case ISD::SETLT:
399 case ISD::SETOLT: return Mips::FCOND_OLT;
400 case ISD::SETGT:
401 case ISD::SETOGT: return Mips::FCOND_OGT;
402 case ISD::SETLE:
403 case ISD::SETOLE: return Mips::FCOND_OLE;
404 case ISD::SETGE:
405 case ISD::SETOGE: return Mips::FCOND_OGE;
406 case ISD::SETULT: return Mips::FCOND_ULT;
407 case ISD::SETULE: return Mips::FCOND_ULE;
408 case ISD::SETUGT: return Mips::FCOND_UGT;
409 case ISD::SETUGE: return Mips::FCOND_UGE;
410 case ISD::SETUO: return Mips::FCOND_UN;
411 case ISD::SETO: return Mips::FCOND_OR;
412 case ISD::SETNE:
413 case ISD::SETONE: return Mips::FCOND_ONE;
414 case ISD::SETUEQ: return Mips::FCOND_UEQ;
415 }
416}
417
418
419// Returns true if condition code has to be inverted.
420static bool InvertFPCondCode(Mips::CondCode CC) {
421 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
422 return false;
423
424 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
425 return true;
426
427 assert(false && "Illegal Condition Code");
428 return false;
429}
430
431// Creates and returns an FPCmp node from a setcc node.
432// Returns Op if setcc is not a floating point comparison.
433static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
434 // must be a SETCC node
435 if (Op.getOpcode() != ISD::SETCC)
436 return Op;
437
438 SDValue LHS = Op.getOperand(0);
439
440 if (!LHS.getValueType().isFloatingPoint())
441 return Op;
442
443 SDValue RHS = Op.getOperand(1);
444 DebugLoc dl = Op.getDebugLoc();
445
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000446 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
447 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000448 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
449
450 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
451 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
452}
453
454// Creates and returns a CMovFPT/F node.
455static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
456 SDValue False, DebugLoc DL) {
457 bool invert = InvertFPCondCode((Mips::CondCode)
458 cast<ConstantSDNode>(Cond.getOperand(2))
459 ->getSExtValue());
460
461 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
462 True.getValueType(), True, False, Cond);
463}
464
465static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
466 TargetLowering::DAGCombinerInfo &DCI,
467 const MipsSubtarget* Subtarget) {
468 if (DCI.isBeforeLegalizeOps())
469 return SDValue();
470
471 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
472
473 if (Cond.getOpcode() != MipsISD::FPCmp)
474 return SDValue();
475
476 SDValue True = DAG.getConstant(1, MVT::i32);
477 SDValue False = DAG.getConstant(0, MVT::i32);
478
479 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
480}
481
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000482SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000483 const {
484 SelectionDAG &DAG = DCI.DAG;
485 unsigned opc = N->getOpcode();
486
487 switch (opc) {
488 default: break;
489 case ISD::ADDE:
490 return PerformADDECombine(N, DAG, DCI, Subtarget);
491 case ISD::SUBE:
492 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000493 case ISD::SDIVREM:
494 case ISD::UDIVREM:
495 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000496 case ISD::SETCC:
497 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000498 }
499
500 return SDValue();
501}
502
Dan Gohman475871a2008-07-27 21:46:04 +0000503SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000504LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000505{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000506 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000507 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000508 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000509 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
510 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000511 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000512 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000513 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000514 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
515 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000516 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000517 case ISD::VASTART: return LowerVASTART(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000518 }
Dan Gohman475871a2008-07-27 21:46:04 +0000519 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000520}
521
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000522//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000523// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000524//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000525
526// AddLiveIn - This helper function adds the specified physical register to the
527// MachineFunction as a live in value. It also creates a corresponding
528// virtual register for it.
529static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000530AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000531{
532 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000533 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
534 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000535 return VReg;
536}
537
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000538// Get fp branch code (not opcode) from condition code.
539static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
540 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
541 return Mips::BRANCH_T;
542
543 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
544 return Mips::BRANCH_F;
545
546 return Mips::BRANCH_INVALID;
547}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000548
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000549MachineBasicBlock *
550MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000551 MachineBasicBlock *BB) const {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000552 // There is no need to expand CMov instructions if target has
553 // conditional moves.
554 if (Subtarget->hasCondMov())
555 return BB;
556
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000557 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
558 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000559 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000560 unsigned Opc;
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000561
562 switch (MI->getOpcode()) {
563 default: assert(false && "Unexpected instr type to insert");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000564 case Mips::MOVT:
565 case Mips::MOVT_S:
566 case Mips::MOVT_D:
567 isFPCmp = true;
568 Opc = Mips::BC1F;
569 break;
570 case Mips::MOVF:
571 case Mips::MOVF_S:
572 case Mips::MOVF_D:
573 isFPCmp = true;
574 Opc = Mips::BC1T;
575 break;
576 case Mips::MOVZ_I:
577 case Mips::MOVZ_S:
578 case Mips::MOVZ_D:
579 Opc = Mips::BNE;
580 break;
581 case Mips::MOVN_I:
582 case Mips::MOVN_S:
583 case Mips::MOVN_D:
584 Opc = Mips::BEQ;
585 break;
586 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000587
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000588 // To "insert" a SELECT_CC instruction, we actually have to insert the
589 // diamond control-flow pattern. The incoming instruction knows the
590 // destination vreg to set, the condition code register to branch on, the
591 // true/false values to select between, and a branch opcode to use.
592 const BasicBlock *LLVM_BB = BB->getBasicBlock();
593 MachineFunction::iterator It = BB;
594 ++It;
Dan Gohman14152b42010-07-06 20:24:04 +0000595
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000596 // thisMBB:
597 // ...
598 // TrueVal = ...
599 // setcc r1, r2, r3
600 // bNE r1, r0, copy1MBB
601 // fallthrough --> copy0MBB
602 MachineBasicBlock *thisMBB = BB;
603 MachineFunction *F = BB->getParent();
604 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
605 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
606 F->insert(It, copy0MBB);
607 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +0000608
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000609 // Transfer the remainder of BB and its successor edges to sinkMBB.
610 sinkMBB->splice(sinkMBB->begin(), BB,
611 llvm::next(MachineBasicBlock::iterator(MI)),
612 BB->end());
613 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000614
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000615 // Next, add the true and fallthrough blocks as its successors.
616 BB->addSuccessor(copy0MBB);
617 BB->addSuccessor(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000618
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000619 // Emit the right instruction according to the type of the operands compared
620 if (isFPCmp)
621 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
622 else
623 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
624 .addReg(Mips::ZERO).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000625
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000626
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000627 // copy0MBB:
628 // %FalseValue = ...
629 // # fallthrough to sinkMBB
630 BB = copy0MBB;
631
632 // Update machine-CFG edges
633 BB->addSuccessor(sinkMBB);
634
635 // sinkMBB:
636 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
637 // ...
638 BB = sinkMBB;
639
640 if (isFPCmp)
Dan Gohman14152b42010-07-06 20:24:04 +0000641 BuildMI(*BB, BB->begin(), dl,
642 TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes29e9daa2010-07-20 07:58:51 +0000643 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000644 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
645 else
646 BuildMI(*BB, BB->begin(), dl,
647 TII->get(Mips::PHI), MI->getOperand(0).getReg())
648 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
649 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000650
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000651 MI->eraseFromParent(); // The pseudo instruction is gone now.
652 return BB;
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000653}
654
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000655//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000656// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000657//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000658
Dan Gohman475871a2008-07-27 21:46:04 +0000659SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000660LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000661{
662 if (!Subtarget->isMips1())
663 return Op;
664
665 MachineFunction &MF = DAG.getMachineFunction();
666 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
667
668 SDValue Chain = DAG.getEntryNode();
669 DebugLoc dl = Op.getDebugLoc();
670 SDValue Src = Op.getOperand(0);
671
672 // Set the condition register
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000674 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 SDValue Cst = DAG.getConstant(3, MVT::i32);
678 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
679 Cst = DAG.getConstant(2, MVT::i32);
680 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000681
682 SDValue InFlag(0, 0);
683 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
684
685 // Emit the round instruction and bit convert to integer
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000687 Src, CondReg.getValue(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000688 SDValue BitCvt = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Trunc);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000689 return BitCvt;
690}
691
692SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000693LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000694{
695 SDValue Chain = Op.getOperand(0);
696 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000697 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000698
699 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000701
702 // Subtract the dynamic size from the actual stack size to
703 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000705
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000706 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000707 // must be placed in the stack pointer register.
Dale Johannesena05dca42009-02-04 23:02:30 +0000708 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000709
710 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000711 // value and a chain
712 SDValue Ops[2] = { Sub, Chain };
Dale Johannesena05dca42009-02-04 23:02:30 +0000713 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000714}
715
716SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000717LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000718{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000719 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000720 // the block to branch to if the condition is true.
721 SDValue Chain = Op.getOperand(0);
722 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000723 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000724
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000725 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
726
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000727 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000728 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000729 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000730
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000731 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000732 Mips::CondCode CC =
733 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000734 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000735
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000736 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000737 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000738}
739
740SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000741LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000742{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000743 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000744
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000745 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000746 if (Cond.getOpcode() != MipsISD::FPCmp)
747 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000748
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000749 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
750 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000751}
752
Dan Gohmand858e902010-04-17 15:26:15 +0000753SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
754 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +0000755 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000756 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +0000757 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000758
Eli Friedmane2c74082009-08-03 02:22:28 +0000759 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +0000760 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000761
Chris Lattnerb71b9092009-08-13 06:28:06 +0000762 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000763
Chris Lattnere3736f82009-08-13 05:41:27 +0000764 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000765 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
766 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000767 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +0000768 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
769 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000770 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +0000771 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000772 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000773 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
774 MipsII::MO_ABS_HI);
775 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
776 MipsII::MO_ABS_LO);
777 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
778 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000780 } else {
Devang Patel0d881da2010-07-06 22:08:15 +0000781 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000782 MipsII::MO_GOT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000784 DAG.getEntryNode(), GA, MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +0000785 false, false, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000786 // On functions and global targets not internal linked only
787 // a load from got/GP is necessary for PIC to work.
Akira Hatanaka9777e7a2011-04-07 19:51:44 +0000788 if (!GV->hasInternalLinkage() &&
789 (!GV->hasLocalLinkage() || isa<Function>(GV)))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000790 return ResNode;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000791 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
792 MipsII::MO_ABS_LO);
793 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000795 }
796
Torok Edwinc23197a2009-07-14 16:55:14 +0000797 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000798 return SDValue(0,0);
799}
800
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000801SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
802 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000803 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
804 // FIXME there isn't actually debug info here
805 DebugLoc dl = Op.getDebugLoc();
806
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000807 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000808 // %hi/%lo relocation
809 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
810 MipsII::MO_ABS_HI);
811 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
812 MipsII::MO_ABS_LO);
813 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
814 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
815 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000816 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000817
818 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
819 MipsII::MO_GOT);
820 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
821 MipsII::MO_ABS_LO);
822 SDValue Load = DAG.getLoad(MVT::i32, dl,
823 DAG.getEntryNode(), BAGOTOffset,
824 MachinePointerInfo(), false, false, 0);
825 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
826 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000827}
828
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000829SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000830LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000831{
Torok Edwinc23197a2009-07-14 16:55:14 +0000832 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000833 return SDValue(); // Not reached
834}
835
836SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000837LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000838{
Dan Gohman475871a2008-07-27 21:46:04 +0000839 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000840 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000841 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000842 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000843 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000844 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000845
Owen Andersone50ed302009-08-10 22:56:29 +0000846 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000847 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000848
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000849 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
850
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000851 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +0000852 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000853 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000854 } else // Emit Load from Global Pointer
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000855 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
856 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +0000857 false, false, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000858
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000859 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
860 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000861 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000863
864 return ResNode;
865}
866
Dan Gohman475871a2008-07-27 21:46:04 +0000867SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000868LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000869{
Dan Gohman475871a2008-07-27 21:46:04 +0000870 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000871 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000872 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +0000873 // FIXME there isn't actually debug info here
874 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000875
876 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000877 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000878 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000879 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000880 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +0000881 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
883 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000884 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000885
886 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000887 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000888 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000889 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000890 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000891 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
892 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000894 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000895 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000896 N->getOffset(), MipsII::MO_GOT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000897 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000898 CP, MachinePointerInfo::getConstantPool(),
899 false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000900 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000901 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000902 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000903 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
904 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000905
906 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000907}
908
Dan Gohmand858e902010-04-17 15:26:15 +0000909SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +0000910 MachineFunction &MF = DAG.getMachineFunction();
911 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
912
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000913 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +0000914 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
915 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000916
917 // vastart just stores the address of the VarArgsFrameIndex slot into the
918 // memory location argument.
919 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +0000920 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
921 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +0000922 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000923}
924
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000925//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000926// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000927//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000928
929#include "MipsGenCallingConv.inc"
930
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000931//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000932// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000933// Mips O32 ABI rules:
934// ---
935// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000936// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000937// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000938// f64 - Only passed in two aliased f32 registers if no int reg has been used
939// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000940// not used, it must be shadowed. If only A3 is avaiable, shadow it and
941// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +0000942//
943// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000944//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000945
Duncan Sands1e96bab2010-11-04 10:49:57 +0000946static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000947 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000948 ISD::ArgFlagsTy ArgFlags, CCState &State) {
949
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000950 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000951
952 static const unsigned IntRegs[] = {
953 Mips::A0, Mips::A1, Mips::A2, Mips::A3
954 };
955 static const unsigned F32Regs[] = {
956 Mips::F12, Mips::F14
957 };
958 static const unsigned F64Regs[] = {
959 Mips::D6, Mips::D7
960 };
961
Akira Hatanaka4231c7e2011-05-24 19:18:33 +0000962 // ByVal Args
963 if (ArgFlags.isByVal()) {
964 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
965 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
966 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
967 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
968 r < std::min(IntRegsSize, NextReg); ++r)
969 State.AllocateReg(IntRegs[r]);
970 return false;
971 }
972
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000973 // Promote i8 and i16
974 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
975 LocVT = MVT::i32;
976 if (ArgFlags.isSExt())
977 LocInfo = CCValAssign::SExt;
978 else if (ArgFlags.isZExt())
979 LocInfo = CCValAssign::ZExt;
980 else
981 LocInfo = CCValAssign::AExt;
982 }
983
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +0000984 unsigned Reg;
985
Akira Hatanaka95b8ae12011-05-19 18:06:05 +0000986 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
987 // is true: function is vararg, argument is 3rd or higher, there is previous
988 // argument which is not f32 or f64.
989 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
990 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +0000991 unsigned OrigAlign = ArgFlags.getOrigAlign();
992 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +0000993
994 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +0000995 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +0000996 // If this is the first part of an i64 arg,
997 // the allocated register must be either A0 or A2.
998 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
999 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001000 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001001 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1002 // Allocate int register and shadow next int register. If first
1003 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001004 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1005 if (Reg == Mips::A1 || Reg == Mips::A3)
1006 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1007 State.AllocateReg(IntRegs, IntRegsSize);
1008 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001009 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1010 // we are guaranteed to find an available float register
1011 if (ValVT == MVT::f32) {
1012 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1013 // Shadow int register
1014 State.AllocateReg(IntRegs, IntRegsSize);
1015 } else {
1016 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1017 // Shadow int registers
1018 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1019 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1020 State.AllocateReg(IntRegs, IntRegsSize);
1021 State.AllocateReg(IntRegs, IntRegsSize);
1022 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001023 } else
1024 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001025
Akira Hatanakad37776d2011-05-20 21:39:54 +00001026 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1027 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1028
1029 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001030 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001031 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001032 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001033
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001034 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001035}
1036
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001037//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001038// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001039//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001040
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001041static const unsigned O32IntRegsSize = 4;
1042
1043static const unsigned O32IntRegs[] = {
1044 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1045};
1046
1047// Write ByVal Arg to arg registers and stack.
1048static void
1049WriteByValArg(SDValue& Chain, DebugLoc dl,
1050 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1051 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1052 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
1053 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags, MVT PtrType) {
1054 unsigned FirstWord = VA.getLocMemOffset() / 4;
1055 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1056 unsigned LastWord = FirstWord + NumWords;
1057 unsigned CurWord;
1058
1059 // copy the first 4 words of byval arg to registers A0 - A3
1060 for (CurWord = FirstWord; CurWord < std::min(LastWord, O32IntRegsSize);
1061 ++CurWord) {
1062 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1063 DAG.getConstant((CurWord - FirstWord) * 4,
1064 MVT::i32));
1065 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1066 MachinePointerInfo(),
1067 false, false, 0);
1068 MemOpChains.push_back(LoadVal.getValue(1));
1069 unsigned DstReg = O32IntRegs[CurWord];
1070 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1071 }
1072
1073 // copy remaining part of byval arg to stack.
1074 if (CurWord < LastWord) {
1075 unsigned SizeInBytes = (LastWord - CurWord) * 4;
1076 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1077 DAG.getConstant((CurWord - FirstWord) * 4,
1078 MVT::i32));
1079 LastFI = MFI->CreateFixedObject(SizeInBytes, CurWord * 4, true);
1080 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
1081 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
1082 DAG.getConstant(SizeInBytes, MVT::i32),
1083 /*Align*/4,
1084 /*isVolatile=*/false, /*AlwaysInline=*/false,
1085 MachinePointerInfo(0), MachinePointerInfo(0));
1086 MemOpChains.push_back(Chain);
1087 }
1088}
1089
Dan Gohman98ca4f22009-08-05 01:29:28 +00001090/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001091/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001092/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001093SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001094MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001095 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001096 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001097 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001098 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001099 const SmallVectorImpl<ISD::InputArg> &Ins,
1100 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001101 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001102 // MIPs target does not yet support tail call optimization.
1103 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001104
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001105 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001106 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00001107 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001108 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001109 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001110
1111 // Analyze operands of the call, assigning locations to each operand.
1112 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001113 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1114 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001115
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001116 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001117 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001118 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001120
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001121 // Get a count of how many bytes are to be pushed on the stack.
1122 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +00001123 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001124
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001125 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001126 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1127 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001128
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001129 MipsFI->setHasCall();
1130
Akira Hatanaka43299772011-05-20 23:22:14 +00001131 // Create GP frame object if this is the first call.
1132 // SPOffset will be updated after call frame size is known.
Akira Hatanaka69c19f72011-05-23 20:16:59 +00001133 if (IsPIC && !MipsFI->getGPFI())
Akira Hatanaka43299772011-05-20 23:22:14 +00001134 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
1135
1136 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
1137
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001138 // Walk the register/memloc assignments, inserting copies/loads.
1139 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001140 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001141 CCValAssign &VA = ArgLocs[i];
1142
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001143 // Promote the value if needed.
1144 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001145 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001146 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001147 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001148 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001149 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001151 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1152 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001153 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1154 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001155 if (!Subtarget->isLittle())
1156 std::swap(Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001157 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1158 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1159 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001160 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001161 }
1162 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001163 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001164 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001165 break;
1166 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001167 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001168 break;
1169 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001170 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001171 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001172 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001173
1174 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001175 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001176 if (VA.isRegLoc()) {
1177 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001178 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001179 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001180
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001181 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001182 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001183
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001184 // ByVal Arg.
1185 ISD::ArgFlagsTy Flags = Outs[i].Flags;
1186 if (Flags.isByVal()) {
1187 assert(Subtarget->isABI_O32() &&
1188 "No support for ByVal args by ABIs other than O32 yet.");
1189 assert(Flags.getByValSize() &&
1190 "ByVal args of size 0 should have been ignored by front-end.");
1191 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, LastFI, MFI, DAG, Arg,
1192 VA, Flags, getPointerTy());
1193 continue;
1194 }
1195
Chris Lattnere0b12152008-03-17 06:57:02 +00001196 // Create the frame index object for this incoming parameter
1197 // This guarantees that when allocating Local Area the firsts
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001198 // 16 bytes which are alwayes reserved won't be overwritten
1199 // if O32 ABI is used. For EABI the first address is zero.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001200 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
1201 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00001202 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001203
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001204 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001205 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001206 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1207 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001208 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001209 }
1210
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001211 // Transform all store nodes into one single node because all store
1212 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001213 if (!MemOpChains.empty())
1214 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001215 &MemOpChains[0], MemOpChains.size());
1216
Bill Wendling056292f2008-09-16 21:48:12 +00001217 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001218 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1219 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001220 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001221 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001222 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001223
1224 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001225 if (IsPIC && G->getGlobal()->hasInternalLinkage()) {
1226 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1227 getPointerTy(), 0,MipsII:: MO_GOT);
1228 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
1229 0, MipsII::MO_ABS_LO);
1230 } else {
1231 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1232 getPointerTy(), 0, OpFlag);
1233 }
1234
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001235 LoadSymAddr = true;
1236 }
1237 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001238 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001239 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001240 LoadSymAddr = true;
1241 }
1242
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001243 SDValue InFlag;
1244
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001245 // Create nodes that load address of callee and copy it to T9
1246 if (IsPIC) {
1247 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001248 // Load callee address
1249 SDValue LoadValue = DAG.getLoad(MVT::i32, dl, Chain, Callee,
1250 MachinePointerInfo::getGOT(),
1251 false, false, 0);
1252
1253 // Use GOT+LO if callee has internal linkage.
1254 if (CalleeLo.getNode()) {
1255 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CalleeLo);
1256 Callee = DAG.getNode(ISD::ADD, dl, MVT::i32, LoadValue, Lo);
1257 } else
1258 Callee = LoadValue;
1259
1260 // Use chain output from LoadValue
1261 Chain = LoadValue.getValue(1);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001262 }
1263
1264 // copy to T9
1265 Chain = DAG.getCopyToReg(Chain, dl, Mips::T9, Callee, SDValue(0, 0));
1266 InFlag = Chain.getValue(1);
1267 Callee = DAG.getRegister(Mips::T9, MVT::i32);
1268 }
Bill Wendling056292f2008-09-16 21:48:12 +00001269
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001270 // Build a sequence of copy-to-reg nodes chained together with token
1271 // chain and flag operands which copy the outgoing args into registers.
1272 // The InFlag in necessary since all emitted instructions must be
1273 // stuck together.
1274 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1275 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1276 RegsToPass[i].second, InFlag);
1277 InFlag = Chain.getValue(1);
1278 }
1279
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001280 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001281 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001282 //
1283 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001284 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001285 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001286 Ops.push_back(Chain);
1287 Ops.push_back(Callee);
1288
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001289 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001290 // known live into the call.
1291 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1292 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1293 RegsToPass[i].second.getValueType()));
1294
Gabor Greifba36cb52008-08-28 21:40:38 +00001295 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001296 Ops.push_back(InFlag);
1297
Dale Johannesen33c960f2009-02-04 20:06:27 +00001298 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001299 InFlag = Chain.getValue(1);
1300
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001301 // Create a stack location to hold GP when PIC is used. This stack
1302 // location is used on function prologue to save GP and also after all
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001303 // emitted CALL's to restore GP.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001304 if (IsPIC) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001305 // Function can have an arbitrary number of calls, so
1306 // hold the LastArgStackLoc with the biggest offset.
1307 int MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001308 unsigned NextStackOffset = CCInfo.getNextStackOffset();
1309
1310 // For O32, a minimum of four words (16 bytes) of argument space is
1311 // allocated.
1312 if (Subtarget->isABI_O32())
1313 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
Akira Hatanakad37776d2011-05-20 21:39:54 +00001314
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001315 if (MaxCallFrameSize < (int)NextStackOffset) {
1316 MipsFI->setMaxCallFrameSize(NextStackOffset);
Akira Hatanakad37776d2011-05-20 21:39:54 +00001317
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001318 // $gp restore slot must be aligned.
1319 unsigned StackAlignment = TFL->getStackAlignment();
1320 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
1321 StackAlignment * StackAlignment;
1322 int GPFI = MipsFI->getGPFI();
1323 MFI->setObjectOffset(GPFI, NextStackOffset);
1324 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001325 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001326
Akira Hatanaka43299772011-05-20 23:22:14 +00001327 // Extend range of indices of frame objects for outgoing arguments that were
1328 // created during this function call. Skip this step if no such objects were
1329 // created.
1330 if (LastFI)
1331 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
1332
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001333 // Create the CALLSEQ_END node.
1334 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1335 DAG.getIntPtrConstant(0, true), InFlag);
1336 InFlag = Chain.getValue(1);
1337
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001338 // Handle result values, copying them out of physregs into vregs that we
1339 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001340 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1341 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001342}
1343
Dan Gohman98ca4f22009-08-05 01:29:28 +00001344/// LowerCallResult - Lower the result values of a call into the
1345/// appropriate copies out of appropriate physical registers.
1346SDValue
1347MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001348 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 const SmallVectorImpl<ISD::InputArg> &Ins,
1350 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001351 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001352
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001353 // Assign locations to each value returned by this call.
1354 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001355 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001356 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001357
Dan Gohman98ca4f22009-08-05 01:29:28 +00001358 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001359
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001360 // Copy all of the result registers out of their specified physreg.
1361 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001362 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001364 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001366 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001367
Dan Gohman98ca4f22009-08-05 01:29:28 +00001368 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001369}
1370
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001371//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001372// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001373//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001374static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
1375 std::vector<SDValue>& OutChains,
1376 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
1377 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
1378 unsigned LocMem = VA.getLocMemOffset();
1379 unsigned FirstWord = LocMem / 4;
1380
1381 // copy register A0 - A3 to frame object
1382 for (unsigned i = 0; i < NumWords; ++i) {
1383 unsigned CurWord = FirstWord + i;
1384 if (CurWord >= O32IntRegsSize)
1385 break;
1386
1387 unsigned SrcReg = O32IntRegs[CurWord];
1388 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
1389 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
1390 DAG.getConstant(i * 4, MVT::i32));
1391 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
1392 StorePtr, MachinePointerInfo(), false,
1393 false, 0);
1394 OutChains.push_back(Store);
1395 }
1396}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001397
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001398/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001399/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001400SDValue
1401MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001402 CallingConv::ID CallConv,
1403 bool isVarArg,
1404 const SmallVectorImpl<ISD::InputArg>
1405 &Ins,
1406 DebugLoc dl, SelectionDAG &DAG,
1407 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001408 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00001410 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001411 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001412 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001413
Dan Gohman1e93df62010-04-17 14:41:14 +00001414 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001415
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001416 // Used with vargs to acumulate store chains.
1417 std::vector<SDValue> OutChains;
1418
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001419 // Assign locations to all of the incoming arguments.
1420 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001421 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1422 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001423
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001424 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001425 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001426 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001427 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001428
Akira Hatanaka43299772011-05-20 23:22:14 +00001429 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001430
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001431 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001432 CCValAssign &VA = ArgLocs[i];
1433
1434 // Arguments stored on registers
1435 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001436 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001437 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00001438 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001439
Owen Anderson825b72b2009-08-11 20:47:22 +00001440 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001441 RC = Mips::CPURegsRegisterClass;
1442 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001443 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001444 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001445 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001446 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001447 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001448 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001449
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001450 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001451 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001452 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001453 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001454
1455 // If this is an 8 or 16-bit value, it has been passed promoted
1456 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001457 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001458 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00001459 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001460 if (VA.getLocInfo() == CCValAssign::SExt)
1461 Opcode = ISD::AssertSext;
1462 else if (VA.getLocInfo() == CCValAssign::ZExt)
1463 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00001464 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001465 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00001466 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00001467 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001468 }
1469
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001470 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001471 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001472 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
1473 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00001474 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001475 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001476 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001478 if (!Subtarget->isLittle())
1479 std::swap(ArgValue, ArgValue2);
1480 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
1481 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001482 }
1483 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001484
Dan Gohman98ca4f22009-08-05 01:29:28 +00001485 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001486 } else { // VA.isRegLoc()
1487
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001488 // sanity check
1489 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001490
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001491 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1492
1493 if (Flags.isByVal()) {
1494 assert(Subtarget->isABI_O32() &&
1495 "No support for ByVal args by ABIs other than O32 yet.");
1496 assert(Flags.getByValSize() &&
1497 "ByVal args of size 0 should have been ignored by front-end.");
1498 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1499 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
1500 true);
1501 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
1502 InVals.push_back(FIN);
1503 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
1504
1505 continue;
1506 }
1507
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001508 // The stack pointer offset is relative to the caller stack frame.
1509 // Since the real stack size is unknown here, a negative SPOffset
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001510 // is used so there's a way to adjust these offsets when the stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001511 // size get known (on EliminateFrameIndex). A dummy SPOffset is
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001512 // used instead of a direct negative address (which is recorded to
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001513 // be used on emitPrologue) to avoid mis-calc of the first stack
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001514 // offset on PEI::calculateFrameObjectOffsets.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001515 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
1516 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001517
1518 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00001519 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001520 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00001521 MachinePointerInfo::getFixedStack(LastFI),
David Greenef6fa1862010-02-15 16:56:10 +00001522 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001523 }
1524 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001525
1526 // The mips ABIs for returning structs by value requires that we copy
1527 // the sret argument into $v0 for the return. Save the argument into
1528 // a virtual register so that we can access it from the return points.
1529 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1530 unsigned Reg = MipsFI->getSRetReturnReg();
1531 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001533 MipsFI->setSRetReturnReg(Reg);
1534 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001535 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001537 }
1538
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001539 // To meet ABI, when VARARGS are passed on registers, the registers
1540 // must have their values written to the caller stack frame. If the last
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001541 // argument was placed in the stack, there's no need to save any register.
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001542 if (isVarArg && Subtarget->isABI_O32()) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001543 // Record the frame index of the first variable argument
1544 // which is a value necessary to VASTART.
1545 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001546 assert(NextStackOffset % 4 == 0 &&
1547 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001548 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
1549 MipsFI->setVarArgsFrameIndex(LastFI);
1550
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001551 // Copy variable arguments passed in registers to stack.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001552 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001553 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001554 unsigned Idx = NextStackOffset / 4;
1555 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
1556 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00001557 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001558 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
1559 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
1560 MachinePointerInfo(),
1561 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001562 }
1563 }
1564
Akira Hatanaka43299772011-05-20 23:22:14 +00001565 MipsFI->setLastInArgFI(LastFI);
1566
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001567 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001568 // the size of Ins and InVals. This only happens when on varg functions
1569 if (!OutChains.empty()) {
1570 OutChains.push_back(Chain);
1571 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1572 &OutChains[0], OutChains.size());
1573 }
1574
Dan Gohman98ca4f22009-08-05 01:29:28 +00001575 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001576}
1577
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001578//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001579// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001580//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001581
Dan Gohman98ca4f22009-08-05 01:29:28 +00001582SDValue
1583MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001584 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001586 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001587 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001589 // CCValAssign - represent the assignment of
1590 // the return value to a location
1591 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001592
1593 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001594 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1595 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001596
Dan Gohman98ca4f22009-08-05 01:29:28 +00001597 // Analize return values.
1598 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001599
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001600 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001601 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001602 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001603 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001604 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001605 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001606 }
1607
Dan Gohman475871a2008-07-27 21:46:04 +00001608 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001609
1610 // Copy the result values into the output registers.
1611 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1612 CCValAssign &VA = RVLocs[i];
1613 assert(VA.isRegLoc() && "Can only return in registers!");
1614
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001615 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001616 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001617
1618 // guarantee that all emitted copies are
1619 // stuck together, avoiding something bad
1620 Flag = Chain.getValue(1);
1621 }
1622
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001623 // The mips ABIs for returning structs by value requires that we copy
1624 // the sret argument into $v0 for the return. We saved the argument into
1625 // a virtual register in the entry block, so now we copy the value out
1626 // and into $v0.
1627 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1628 MachineFunction &MF = DAG.getMachineFunction();
1629 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1630 unsigned Reg = MipsFI->getSRetReturnReg();
1631
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001632 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001633 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001634 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001635
Dale Johannesena05dca42009-02-04 23:02:30 +00001636 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001637 Flag = Chain.getValue(1);
1638 }
1639
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001640 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001641 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001642 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00001643 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001644 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001645 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00001646 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001647}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001648
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001649//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001650// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001651//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001652
1653/// getConstraintType - Given a constraint letter, return the type of
1654/// constraint it is for this target.
1655MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001656getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001657{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001658 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001659 // GCC config/mips/constraints.md
1660 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001661 // 'd' : An address register. Equivalent to r
1662 // unless generating MIPS16 code.
1663 // 'y' : Equivalent to r; retained for
1664 // backwards compatibility.
1665 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001666 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001667 switch (Constraint[0]) {
1668 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001669 case 'd':
1670 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001671 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001672 return C_RegisterClass;
1673 break;
1674 }
1675 }
1676 return TargetLowering::getConstraintType(Constraint);
1677}
1678
John Thompson44ab89e2010-10-29 17:29:13 +00001679/// Examine constraint type and operand type and determine a weight value.
1680/// This object must already have been set up with the operand type
1681/// and the current alternative constraint selected.
1682TargetLowering::ConstraintWeight
1683MipsTargetLowering::getSingleConstraintMatchWeight(
1684 AsmOperandInfo &info, const char *constraint) const {
1685 ConstraintWeight weight = CW_Invalid;
1686 Value *CallOperandVal = info.CallOperandVal;
1687 // If we don't have a value, we can't do a match,
1688 // but allow it at the lowest weight.
1689 if (CallOperandVal == NULL)
1690 return CW_Default;
1691 const Type *type = CallOperandVal->getType();
1692 // Look at the constraint type.
1693 switch (*constraint) {
1694 default:
1695 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
1696 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001697 case 'd':
1698 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00001699 if (type->isIntegerTy())
1700 weight = CW_Register;
1701 break;
1702 case 'f':
1703 if (type->isFloatTy())
1704 weight = CW_Register;
1705 break;
1706 }
1707 return weight;
1708}
1709
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001710/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1711/// return a list of registers that can be used to satisfy the constraint.
1712/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001713std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00001714getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001715{
1716 if (Constraint.size() == 1) {
1717 switch (Constraint[0]) {
1718 case 'r':
1719 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001720 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001722 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001723 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001724 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1725 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001726 }
1727 }
1728 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1729}
1730
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001731/// Given a register class constraint, like 'r', if this corresponds directly
1732/// to an LLVM register class, return a register of 0 and the register class
1733/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001734std::vector<unsigned> MipsTargetLowering::
1735getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001736 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001737{
1738 if (Constraint.size() != 1)
1739 return std::vector<unsigned>();
1740
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001741 switch (Constraint[0]) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001742 default : break;
1743 case 'r':
1744 // GCC Mips Constraint Letters
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001745 case 'd':
1746 case 'y':
1747 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1748 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1749 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001750 Mips::T8, 0);
1751
1752 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001753 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001754 if (Subtarget->isSingleFloat())
1755 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1756 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1757 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1758 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1759 Mips::F30, Mips::F31, 0);
1760 else
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001761 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1762 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001763 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001764 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001765
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001766 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001767 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001768 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1769 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001770 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001771 }
1772 return std::vector<unsigned>();
1773}
Dan Gohman6520e202008-10-18 02:06:02 +00001774
1775bool
1776MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1777 // The Mips target isn't yet aware of offsets.
1778 return false;
1779}
Evan Chengeb2f9692009-10-27 19:56:55 +00001780
Evan Chenga1eaa3c2009-10-28 01:43:28 +00001781bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
1782 if (VT != MVT::f32 && VT != MVT::f64)
1783 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00001784 if (Imm.isNegZero())
1785 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00001786 return Imm.isZero();
1787}