blob: 6abba5a623c569b2077dd2c9a58a35c992c78982 [file] [log] [blame]
Daniel Dunbar12783d12010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/Target/TargetAsmBackend.h"
11#include "X86.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000012#include "X86FixupKinds.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000013#include "llvm/ADT/Twine.h"
Daniel Dunbar87190c42010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Daniel Dunbara5d0b542010-05-06 20:34:01 +000015#include "llvm/MC/MCExpr.h"
Daniel Dunbar337055e2010-03-23 03:13:05 +000016#include "llvm/MC/MCObjectWriter.h"
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +000017#include "llvm/MC/MCSectionELF.h"
Daniel Dunbard6e59082010-03-15 21:56:50 +000018#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbar1a9158c2010-03-19 10:43:26 +000019#include "llvm/MC/MachObjectWriter.h"
Daniel Dunbar82968002010-03-23 01:39:09 +000020#include "llvm/Support/ErrorHandling.h"
21#include "llvm/Support/raw_ostream.h"
Daniel Dunbar12783d12010-02-21 21:54:14 +000022#include "llvm/Target/TargetRegistry.h"
23#include "llvm/Target/TargetAsmBackend.h"
24using namespace llvm;
25
26namespace {
27
Daniel Dunbar87190c42010-03-19 09:28:12 +000028static unsigned getFixupKindLog2Size(unsigned Kind) {
29 switch (Kind) {
30 default: assert(0 && "invalid fixup kind!");
31 case X86::reloc_pcrel_1byte:
32 case FK_Data_1: return 0;
33 case FK_Data_2: return 1;
34 case X86::reloc_pcrel_4byte:
35 case X86::reloc_riprel_4byte:
36 case X86::reloc_riprel_4byte_movq_load:
37 case FK_Data_4: return 2;
38 case FK_Data_8: return 3;
39 }
40}
41
Daniel Dunbar12783d12010-02-21 21:54:14 +000042class X86AsmBackend : public TargetAsmBackend {
43public:
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +000044 X86AsmBackend(const Target &T)
Daniel Dunbar12783d12010-02-21 21:54:14 +000045 : TargetAsmBackend(T) {}
Daniel Dunbar87190c42010-03-19 09:28:12 +000046
47 void ApplyFixup(const MCAsmFixup &Fixup, MCDataFragment &DF,
48 uint64_t Value) const {
49 unsigned Size = 1 << getFixupKindLog2Size(Fixup.Kind);
50
51 assert(Fixup.Offset + Size <= DF.getContents().size() &&
52 "Invalid fixup offset!");
53 for (unsigned i = 0; i != Size; ++i)
54 DF.getContents()[Fixup.Offset + i] = uint8_t(Value >> (i * 8));
55 }
Daniel Dunbar82968002010-03-23 01:39:09 +000056
Daniel Dunbar337055e2010-03-23 03:13:05 +000057 bool MayNeedRelaxation(const MCInst &Inst,
58 const SmallVectorImpl<MCAsmFixup> &Fixups) const;
59
Daniel Dunbar82968002010-03-23 01:39:09 +000060 void RelaxInstruction(const MCInstFragment *IF, MCInst &Res) const;
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +000061
62 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar12783d12010-02-21 21:54:14 +000063};
64
Daniel Dunbar82968002010-03-23 01:39:09 +000065static unsigned getRelaxedOpcode(unsigned Op) {
66 switch (Op) {
67 default:
68 return Op;
69
70 case X86::JAE_1: return X86::JAE_4;
71 case X86::JA_1: return X86::JA_4;
72 case X86::JBE_1: return X86::JBE_4;
73 case X86::JB_1: return X86::JB_4;
74 case X86::JE_1: return X86::JE_4;
75 case X86::JGE_1: return X86::JGE_4;
76 case X86::JG_1: return X86::JG_4;
77 case X86::JLE_1: return X86::JLE_4;
78 case X86::JL_1: return X86::JL_4;
79 case X86::JMP_1: return X86::JMP_4;
80 case X86::JNE_1: return X86::JNE_4;
81 case X86::JNO_1: return X86::JNO_4;
82 case X86::JNP_1: return X86::JNP_4;
83 case X86::JNS_1: return X86::JNS_4;
84 case X86::JO_1: return X86::JO_4;
85 case X86::JP_1: return X86::JP_4;
86 case X86::JS_1: return X86::JS_4;
87 }
88}
89
Daniel Dunbar337055e2010-03-23 03:13:05 +000090bool X86AsmBackend::MayNeedRelaxation(const MCInst &Inst,
91 const SmallVectorImpl<MCAsmFixup> &Fixups) const {
Daniel Dunbar337055e2010-03-23 03:13:05 +000092 for (unsigned i = 0, e = Fixups.size(); i != e; ++i) {
Daniel Dunbara5d0b542010-05-06 20:34:01 +000093 // We don't support relaxing anything else currently. Make sure we error out
94 // if we see a non-constant 1 or 2 byte fixup.
95 //
96 // FIXME: We should need to check this here, this is better checked in the
97 // object writer which should be verifying that any final relocations match
98 // the expected fixup. However, that code is more complicated and hasn't
99 // been written yet. See the FIXMEs in MachObjectWriter.cpp.
100 if ((Fixups[i].Kind == FK_Data_1 || Fixups[i].Kind == FK_Data_2) &&
101 !isa<MCConstantExpr>(Fixups[i].Value))
102 report_fatal_error("unexpected small fixup with a non-constant operand!");
103
104 // Check for a 1byte pcrel fixup, and enforce that we would know how to
105 // relax this instruction.
Daniel Dunbar337055e2010-03-23 03:13:05 +0000106 if (unsigned(Fixups[i].Kind) == X86::reloc_pcrel_1byte) {
107 assert(getRelaxedOpcode(Inst.getOpcode()) != Inst.getOpcode());
108 return true;
109 }
110 }
111
112 return false;
113}
114
Daniel Dunbar82968002010-03-23 01:39:09 +0000115// FIXME: Can tblgen help at all here to verify there aren't other instructions
116// we can relax?
117void X86AsmBackend::RelaxInstruction(const MCInstFragment *IF,
118 MCInst &Res) const {
119 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
120 unsigned RelaxedOp = getRelaxedOpcode(IF->getInst().getOpcode());
121
122 if (RelaxedOp == IF->getInst().getOpcode()) {
123 SmallString<256> Tmp;
124 raw_svector_ostream OS(Tmp);
125 IF->getInst().dump_pretty(OS);
Chris Lattner75361b62010-04-07 22:58:41 +0000126 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbar82968002010-03-23 01:39:09 +0000127 }
128
129 Res = IF->getInst();
130 Res.setOpcode(RelaxedOp);
131}
132
Daniel Dunbar8f9b80e2010-03-23 02:36:58 +0000133/// WriteNopData - Write optimal nops to the output file for the \arg Count
134/// bytes. This returns the number of bytes written. It may return 0 if
135/// the \arg Count is more than the maximum optimal nops.
136///
137/// FIXME this is X86 32-bit specific and should move to a better place.
138bool X86AsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
139 static const uint8_t Nops[16][16] = {
140 // nop
141 {0x90},
142 // xchg %ax,%ax
143 {0x66, 0x90},
144 // nopl (%[re]ax)
145 {0x0f, 0x1f, 0x00},
146 // nopl 0(%[re]ax)
147 {0x0f, 0x1f, 0x40, 0x00},
148 // nopl 0(%[re]ax,%[re]ax,1)
149 {0x0f, 0x1f, 0x44, 0x00, 0x00},
150 // nopw 0(%[re]ax,%[re]ax,1)
151 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
152 // nopl 0L(%[re]ax)
153 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
154 // nopl 0L(%[re]ax,%[re]ax,1)
155 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
156 // nopw 0L(%[re]ax,%[re]ax,1)
157 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
158 // nopw %cs:0L(%[re]ax,%[re]ax,1)
159 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
160 // nopl 0(%[re]ax,%[re]ax,1)
161 // nopw 0(%[re]ax,%[re]ax,1)
162 {0x0f, 0x1f, 0x44, 0x00, 0x00,
163 0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
164 // nopw 0(%[re]ax,%[re]ax,1)
165 // nopw 0(%[re]ax,%[re]ax,1)
166 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00,
167 0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
168 // nopw 0(%[re]ax,%[re]ax,1)
169 // nopl 0L(%[re]ax) */
170 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00,
171 0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
172 // nopl 0L(%[re]ax)
173 // nopl 0L(%[re]ax)
174 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00,
175 0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
176 // nopl 0L(%[re]ax)
177 // nopl 0L(%[re]ax,%[re]ax,1)
178 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00,
179 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00}
180 };
181
182 // Write an optimal sequence for the first 15 bytes.
183 uint64_t OptimalCount = (Count < 16) ? Count : 15;
184 for (uint64_t i = 0, e = OptimalCount; i != e; i++)
185 OW->Write8(Nops[OptimalCount - 1][i]);
186
187 // Finish with single byte nops.
188 for (uint64_t i = OptimalCount, e = Count; i != e; ++i)
189 OW->Write8(0x90);
190
191 return true;
192}
193
Daniel Dunbar82968002010-03-23 01:39:09 +0000194/* *** */
195
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000196class ELFX86AsmBackend : public X86AsmBackend {
197public:
198 ELFX86AsmBackend(const Target &T)
199 : X86AsmBackend(T) {
200 HasAbsolutizedSet = true;
201 HasScatteredSymbols = true;
202 }
203
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000204 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
205 return 0;
206 }
207
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000208 bool isVirtualSection(const MCSection &Section) const {
209 const MCSectionELF &SE = static_cast<const MCSectionELF&>(Section);
210 return SE.getType() == MCSectionELF::SHT_NOBITS;;
211 }
212};
213
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000214class DarwinX86AsmBackend : public X86AsmBackend {
215public:
216 DarwinX86AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000217 : X86AsmBackend(T) {
218 HasAbsolutizedSet = true;
219 HasScatteredSymbols = true;
220 }
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000221
222 bool isVirtualSection(const MCSection &Section) const {
223 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
224 return (SMO.getType() == MCSectionMachO::S_ZEROFILL ||
Eric Christopher423c9e32010-05-17 21:02:07 +0000225 SMO.getType() == MCSectionMachO::S_GB_ZEROFILL ||
226 SMO.getType() == MCSectionMachO::S_THREAD_LOCAL_ZEROFILL);
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000227 }
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000228};
229
Daniel Dunbard6e59082010-03-15 21:56:50 +0000230class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
231public:
232 DarwinX86_32AsmBackend(const Target &T)
233 : DarwinX86AsmBackend(T) {}
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000234
235 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
236 return new MachObjectWriter(OS, /*Is64Bit=*/false);
237 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000238};
239
240class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
241public:
242 DarwinX86_64AsmBackend(const Target &T)
Daniel Dunbar06829512010-03-18 00:58:53 +0000243 : DarwinX86AsmBackend(T) {
244 HasReliableSymbolDifference = true;
245 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000246
Daniel Dunbar1a9158c2010-03-19 10:43:26 +0000247 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
248 return new MachObjectWriter(OS, /*Is64Bit=*/true);
249 }
250
Daniel Dunbard6e59082010-03-15 21:56:50 +0000251 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
252 // Temporary labels in the string literals sections require symbols. The
253 // issue is that the x86_64 relocation format does not allow symbol +
254 // offset, and so the linker does not have enough information to resolve the
255 // access to the appropriate atom unless an external relocation is used. For
256 // non-cstring sections, we expect the compiler to use a non-temporary label
257 // for anything that could have an addend pointing outside the symbol.
258 //
259 // See <rdar://problem/4765733>.
260 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
261 return SMO.getType() == MCSectionMachO::S_CSTRING_LITERALS;
262 }
Daniel Dunbara5f1d572010-05-12 00:38:17 +0000263
264 virtual bool isSectionAtomizable(const MCSection &Section) const {
265 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
266 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
267 switch (SMO.getType()) {
268 default:
269 return true;
270
271 case MCSectionMachO::S_4BYTE_LITERALS:
272 case MCSectionMachO::S_8BYTE_LITERALS:
273 case MCSectionMachO::S_16BYTE_LITERALS:
274 case MCSectionMachO::S_LITERAL_POINTERS:
275 case MCSectionMachO::S_NON_LAZY_SYMBOL_POINTERS:
276 case MCSectionMachO::S_LAZY_SYMBOL_POINTERS:
277 case MCSectionMachO::S_MOD_INIT_FUNC_POINTERS:
278 case MCSectionMachO::S_MOD_TERM_FUNC_POINTERS:
279 case MCSectionMachO::S_INTERPOSING:
280 return false;
281 }
282 }
Daniel Dunbard6e59082010-03-15 21:56:50 +0000283};
284
Daniel Dunbar12783d12010-02-21 21:54:14 +0000285}
286
287TargetAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000288 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000289 switch (Triple(TT).getOS()) {
290 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000291 return new DarwinX86_32AsmBackend(T);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000292 default:
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000293 return new ELFX86AsmBackend(T);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000294 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000295}
296
297TargetAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
Daniel Dunbar6c27f5e2010-03-11 01:34:16 +0000298 const std::string &TT) {
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000299 switch (Triple(TT).getOS()) {
300 case Triple::Darwin:
Daniel Dunbard6e59082010-03-15 21:56:50 +0000301 return new DarwinX86_64AsmBackend(T);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000302 default:
Daniel Dunbarcc5b84c2010-03-19 09:29:03 +0000303 return new ELFX86AsmBackend(T);
Daniel Dunbar23ac7c72010-03-11 01:34:21 +0000304 }
Daniel Dunbar12783d12010-02-21 21:54:14 +0000305}