blob: f7043303441db4442e74e9cf59fa68c74ec3277b [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindolaa4e64352006-07-11 11:36:48 +000015// Address operands
Rafael Espindola7cca7c52006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +000018 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindola7cca7c52006-09-11 17:25:40 +000019}
20
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021def op_addr_mode2 : Operand<iPTR> {
22 let PrintMethod = "printAddrMode2";
23 let MIOperandInfo = (ops ptr_rc, i32imm);
24}
25
Rafael Espindola32bd5f42006-10-17 18:04:53 +000026def op_addr_mode5 : Operand<iPTR> {
27 let PrintMethod = "printAddrMode5";
Rafael Espindola32bd5f42006-10-17 18:04:53 +000028 let MIOperandInfo = (ops ptr_rc, i32imm);
29}
30
Rafael Espindolaaefe1422006-07-10 01:41:35 +000031// Define ARM specific addressing mode.
Rafael Espindola7cca7c52006-09-11 17:25:40 +000032//Addressing Mode 1: data processing operands
Evan Chengaf9db752006-10-11 21:03:53 +000033def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl],
34 []>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000035
Rafael Espindola6e8c6492006-11-08 17:07:32 +000036//Addressing Mode 2: Load and Store Word or Unsigned Byte
37def addr_mode2 : ComplexPattern<iPTR, 2, "SelectAddrMode2", [], []>;
38
Rafael Espindola32bd5f42006-10-17 18:04:53 +000039//Addressing Mode 5: VFP load/store
40def addr_mode5 : ComplexPattern<iPTR, 2, "SelectAddrMode5", [], []>;
41
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000042//===----------------------------------------------------------------------===//
Rafael Espindola15a6c3e2006-10-16 17:57:20 +000043// Instruction Class Templates
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000044//===----------------------------------------------------------------------===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000045class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
46 let Namespace = "ARM";
47
48 dag OperandList = ops;
49 let AsmString = asmstr;
50 let Pattern = pattern;
51}
52
Rafael Espindola15a6c3e2006-10-16 17:57:20 +000053class IntBinOp<string OpcStr, SDNode OpNode> :
54 InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
55 !strconcat(OpcStr, " $dst, $a, $b"),
56 [(set IntRegs:$dst, (OpNode IntRegs:$a, IntRegs:$b))]>;
57
Rafael Espindolaa6f149d2006-10-16 18:32:36 +000058class FPBinOp<string OpcStr, SDNode OpNode> :
59 InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
60 !strconcat(OpcStr, " $dst, $a, $b"),
61 [(set FPRegs:$dst, (OpNode FPRegs:$a, FPRegs:$b))]>;
62
Rafael Espindola27e469e2006-10-16 18:39:22 +000063class DFPBinOp<string OpcStr, SDNode OpNode> :
64 InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
65 !strconcat(OpcStr, " $dst, $a, $b"),
66 [(set DFPRegs:$dst, (OpNode DFPRegs:$a, DFPRegs:$b))]>;
67
Rafael Espindola04d88ff2006-10-17 20:45:22 +000068class FPUnaryOp<string OpcStr, SDNode OpNode> :
69 InstARM<(ops FPRegs:$dst, FPRegs:$src),
70 !strconcat(OpcStr, " $dst, $src"),
71 [(set FPRegs:$dst, (OpNode FPRegs:$src))]>;
72
73class DFPUnaryOp<string OpcStr, SDNode OpNode> :
74 InstARM<(ops DFPRegs:$dst, DFPRegs:$src),
75 !strconcat(OpcStr, " $dst, $src"),
76 [(set DFPRegs:$dst, (OpNode DFPRegs:$src))]>;
77
Rafael Espindola90057aa2006-10-16 18:18:14 +000078class Addr1BinOp<string OpcStr, SDNode OpNode> :
79 InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
80 !strconcat(OpcStr, " $dst, $a, $b"),
81 [(set IntRegs:$dst, (OpNode IntRegs:$a, addr_mode1:$b))]>;
82
Rafael Espindola15a6c3e2006-10-16 17:57:20 +000083//===----------------------------------------------------------------------===//
84// Instructions
85//===----------------------------------------------------------------------===//
86
Rafael Espindola687bc492006-08-24 13:45:55 +000087def brtarget : Operand<OtherVT>;
88
Rafael Espindola6f602de2006-08-24 16:13:15 +000089// Operand for printing out a condition code.
90let PrintMethod = "printCCOperand" in
91 def CCOp : Operand<i32>;
92
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000093def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Chengbb7b8442006-08-11 09:03:33 +000094def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
95 [SDNPHasChain, SDNPOutFlag]>;
96def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
97 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000098
Rafael Espindola84b19be2006-07-16 01:02:57 +000099def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
100def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
101 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000102def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
103 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000104
105def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000106def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000107
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000108def SDTarmfmstat : SDTypeProfile<0, 0, []>;
109def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>;
110
Rafael Espindola6f602de2006-08-24 16:13:15 +0000111def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000112def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
113
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000114def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
115def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000116
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000117def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000118def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000119def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000120def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000121def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000122def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000123def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000124def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000125
126def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
Rafael Espindola935b1f82006-10-06 20:33:26 +0000127def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd,
128 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000129
Rafael Espindolaa2845842006-10-05 16:48:49 +0000130def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>;
131def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>;
132
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000133def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
134 "!ADJCALLSTACKUP $amt",
Chris Lattner65d8c1e2006-10-12 18:00:26 +0000135 [(callseq_end imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000136
137def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
138 "!ADJCALLSTACKDOWN $amt",
Chris Lattner65d8c1e2006-10-12 18:00:26 +0000139 [(callseq_start imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000140
Rafael Espindola20793112006-10-19 13:45:00 +0000141def IMPLICIT_DEF_Int : InstARM<(ops IntRegs:$dst),
142 "@IMPLICIT_DEF $dst",
143 [(set IntRegs:$dst, (undef))]>;
144def IMPLICIT_DEF_FP : InstARM<(ops FPRegs:$dst), "@IMPLICIT_DEF $dst",
145 [(set FPRegs:$dst, (undef))]>;
146def IMPLICIT_DEF_DFP : InstARM<(ops DFPRegs:$dst), "@IMPLICIT_DEF $dst",
147 [(set DFPRegs:$dst, (undef))]>;
148
Rafael Espindola35574632006-07-18 17:00:30 +0000149let isReturn = 1 in {
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000150 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindola35574632006-07-18 17:00:30 +0000151}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000152
Rafael Espindola0505be02006-10-16 21:10:32 +0000153let noResults = 1, Defs = [R0, R1, R2, R3, R14] in {
154 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", []>;
Rafael Espindola71d94d82006-10-18 16:21:43 +0000155 def blx : InstARM<(ops IntRegs:$func, variable_ops), "blx $func", [(ARMcall IntRegs:$func)]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000156}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000157
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000158def LDR : InstARM<(ops IntRegs:$dst, op_addr_mode2:$addr),
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000159 "ldr $dst, $addr",
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000160 [(set IntRegs:$dst, (load addr_mode2:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000161
Rafael Espindola82c678b2006-10-16 17:17:22 +0000162def LDRB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000163 "ldrb $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000164 [(set IntRegs:$dst, (zextloadi8 IntRegs:$addr))]>;
165
166def LDRSB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000167 "ldrsb $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000168 [(set IntRegs:$dst, (sextloadi8 IntRegs:$addr))]>;
169
170def LDRH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000171 "ldrh $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000172 [(set IntRegs:$dst, (zextloadi16 IntRegs:$addr))]>;
173
174def LDRSH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolabb1e2fb2006-10-16 17:38:12 +0000175 "ldrsh $dst, [$addr]",
Rafael Espindola82c678b2006-10-16 17:17:22 +0000176 [(set IntRegs:$dst, (sextloadi16 IntRegs:$addr))]>;
177
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000178def STR : InstARM<(ops IntRegs:$src, op_addr_mode2:$addr),
179 "str $src, $addr",
180 [(store IntRegs:$src, addr_mode2:$addr)]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181
Rafael Espindolac391d162006-10-23 20:34:27 +0000182def STRB : InstARM<(ops IntRegs:$src, IntRegs:$addr),
183 "strb $src, [$addr]",
184 [(truncstorei8 IntRegs:$src, IntRegs:$addr)]>;
185
186def STRH : InstARM<(ops IntRegs:$src, IntRegs:$addr),
187 "strh $src, [$addr]",
188 [(truncstorei16 IntRegs:$src, IntRegs:$addr)]>;
189
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000190def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
191 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000192
Rafael Espindola90057aa2006-10-16 18:18:14 +0000193def ADD : Addr1BinOp<"add", add>;
194def ADCS : Addr1BinOp<"adcs", adde>;
195def ADDS : Addr1BinOp<"adds", addc>;
Rafael Espindola90057aa2006-10-16 18:18:14 +0000196def SUB : Addr1BinOp<"sub", sub>;
197def SBCS : Addr1BinOp<"sbcs", sube>;
198def SUBS : Addr1BinOp<"subs", subc>;
199def AND : Addr1BinOp<"and", and>;
200def EOR : Addr1BinOp<"eor", xor>;
201def ORR : Addr1BinOp<"orr", or>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000202
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000203let isTwoAddress = 1 in {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000204 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
205 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000206 "mov$cc $dst, $true",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000207 [(set IntRegs:$dst, (armselect addr_mode1:$true,
208 IntRegs:$false, imm:$cc))]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000209}
210
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000211def MUL : IntBinOp<"mul", mul>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000212
Rafael Espindolabec2e382006-10-16 16:33:29 +0000213let Defs = [R0] in {
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000214 def SMULL : IntBinOp<"smull r12,", mulhs>;
215 def UMULL : IntBinOp<"umull r12,", mulhu>;
Rafael Espindolabec2e382006-10-16 16:33:29 +0000216}
217
Chris Lattner578e64a2006-10-24 16:47:57 +0000218let isTerminator = 1, isBranch = 1 in {
Rafael Espindola70673a12006-10-18 16:20:57 +0000219 def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
220 "b$cc $dst",
221 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000222
Rafael Espindola70673a12006-10-18 16:20:57 +0000223 def b : InstARM<(ops brtarget:$dst),
224 "b $dst",
225 [(br bb:$dst)]>;
226}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +0000227
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000228def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000229 "cmp $a, $b",
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000230 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000231
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000232// Floating Point Compare
Rafael Espindola42b62f32006-10-13 13:14:59 +0000233def fcmps : InstARM<(ops FPRegs:$a, FPRegs:$b),
234 "fcmps $a, $b",
235 [(armcmp FPRegs:$a, FPRegs:$b)]>;
236
Rafael Espindola42b62f32006-10-13 13:14:59 +0000237def fcmpd : InstARM<(ops DFPRegs:$a, DFPRegs:$b),
238 "fcmpd $a, $b",
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000239 [(armcmp DFPRegs:$a, DFPRegs:$b)]>;
240
Rafael Espindola199dd672006-10-17 13:13:23 +0000241// Floating Point Copy
242def FCPYS : InstARM<(ops FPRegs:$dst, FPRegs:$src), "fcpys $dst, $src", []>;
243
244def FCPYD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src), "fcpyd $dst, $src", []>;
245
Rafael Espindola27185192006-09-29 21:20:16 +0000246// Floating Point Conversion
247// We use bitconvert for moving the data between the register classes.
248// The format conversion is done with ARM specific nodes
249
250def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
251 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
252
253def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
254 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
255
Rafael Espindola9e071f02006-10-02 19:30:56 +0000256def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
257 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
258
Rafael Espindolaa2845842006-10-05 16:48:49 +0000259def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1),
260 "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>;
261
Rafael Espindola27185192006-09-29 21:20:16 +0000262def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
263 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +0000264
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000265def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
266 "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>;
267
Rafael Espindola9e071f02006-10-02 19:30:56 +0000268def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
269 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000270
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000271def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
272 "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>;
273
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000274def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
275 "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>;
276
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000277def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
278 "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>;
279
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000280def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
281 "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>;
282
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000283def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
284 "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>;
285
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +0000286def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
287 "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
288
289def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
290 "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000291
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000292def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>;
293
Rafael Espindolad9ae7782006-10-07 13:46:42 +0000294// Floating Point Arithmetic
Rafael Espindola27e469e2006-10-16 18:39:22 +0000295def FADDS : FPBinOp<"fadds", fadd>;
296def FADDD : DFPBinOp<"faddd", fadd>;
297def FSUBS : FPBinOp<"fsubs", fsub>;
298def FSUBD : DFPBinOp<"fsubd", fsub>;
Rafael Espindola667c3492006-10-10 19:35:01 +0000299
Rafael Espindola04d88ff2006-10-17 20:45:22 +0000300def FNEGS : FPUnaryOp<"fnegs", fneg>;
301def FNEGD : DFPUnaryOp<"fnegd", fneg>;
302def FABSS : FPUnaryOp<"fabss", fabs>;
303def FABSD : DFPUnaryOp<"fabsd", fabs>;
Rafael Espindolac01c87c2006-10-17 20:33:13 +0000304
Rafael Espindolaa6f149d2006-10-16 18:32:36 +0000305def FMULS : FPBinOp<"fmuls", fmul>;
Rafael Espindola27e469e2006-10-16 18:39:22 +0000306def FMULD : DFPBinOp<"fmuld", fmul>;
Rafael Espindolaa605be62006-10-16 21:50:04 +0000307def FDIVS : FPBinOp<"fdivs", fdiv>;
308def FDIVD : DFPBinOp<"fdivd", fdiv>;
Rafael Espindola5aca9272006-10-07 14:03:39 +0000309
310// Floating Point Load
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000311def FLDS : InstARM<(ops FPRegs:$dst, op_addr_mode5:$addr),
312 "flds $dst, $addr",
313 [(set FPRegs:$dst, (load addr_mode5:$addr))]>;
Rafael Espindola5aca9272006-10-07 14:03:39 +0000314
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000315def FLDD : InstARM<(ops DFPRegs:$dst, op_addr_mode5:$addr),
316 "fldd $dst, $addr",
317 [(set DFPRegs:$dst, (load addr_mode5:$addr))]>;
Rafael Espindola0505be02006-10-16 21:10:32 +0000318
Rafael Espindolaf621abc2006-10-17 13:36:07 +0000319// Floating Point Store
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000320def FSTS : InstARM<(ops FPRegs:$src, op_addr_mode5:$addr),
Rafael Espindola3f3a6f62006-10-17 18:29:14 +0000321 "fsts $src, $addr",
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000322 [(store FPRegs:$src, addr_mode5:$addr)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +0000323
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000324def FSTD : InstARM<(ops DFPRegs:$src, op_addr_mode5:$addr),
Rafael Espindola3f3a6f62006-10-17 18:29:14 +0000325 "fstd $src, $addr",
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000326 [(store DFPRegs:$src, addr_mode5:$addr)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +0000327
Rafael Espindola0505be02006-10-16 21:10:32 +0000328def : Pat<(ARMcall tglobaladdr:$dst),
329 (bl tglobaladdr:$dst)>;
330
331def : Pat<(ARMcall texternalsym:$dst),
332 (bl texternalsym:$dst)>;
Rafael Espindola24357862006-10-19 17:05:03 +0000333
334def : Pat<(extloadi8 IntRegs:$addr),
335 (LDRB IntRegs:$addr)>;
336def : Pat<(extloadi16 IntRegs:$addr),
337 (LDRH IntRegs:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +0000338
339// zextload bool -> zextload byte
340def : Pat<(i32 (zextloadi1 IntRegs:$addr)), (LDRB IntRegs:$addr)>;
341def : Pat<(i32 (zextloadi1 IntRegs:$addr)), (LDRB IntRegs:$addr)>;
342
343// truncstore bool -> truncstore byte.
344def : Pat<(truncstorei1 IntRegs:$src, IntRegs:$addr),
345 (STRB IntRegs:$addr, IntRegs:$src)>;
346def : Pat<(truncstorei1 IntRegs:$src, IntRegs:$addr),
347 (STRB IntRegs:$addr, IntRegs:$src)>;