blob: 5dca92abf0a8a1f2ac94820baa03f1f424f9168f [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
15#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000016#include "llvm/CallingConv.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "llvm/DerivedTypes.h"
18#include "llvm/Function.h"
Rafael Espindola7246d332006-09-21 11:29:52 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/Intrinsics.h"
21#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/SelectionDAG.h"
25#include "llvm/CodeGen/SelectionDAGISel.h"
26#include "llvm/CodeGen/SSARegMap.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/Debug.h"
29#include <iostream>
Rafael Espindolaa2845842006-10-05 16:48:49 +000030#include <vector>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031using namespace llvm;
32
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033namespace {
34 class ARMTargetLowering : public TargetLowering {
Rafael Espindola755be9b2006-08-25 17:55:16 +000035 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036 public:
37 ARMTargetLowering(TargetMachine &TM);
38 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola84b19be2006-07-16 01:02:57 +000039 virtual const char *getTargetNodeName(unsigned Opcode) const;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000040 };
41
42}
43
44ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
45 : TargetLowering(TM) {
Rafael Espindola3717ca92006-08-20 01:49:49 +000046 addRegisterClass(MVT::i32, ARM::IntRegsRegisterClass);
Rafael Espindola27185192006-09-29 21:20:16 +000047 addRegisterClass(MVT::f32, ARM::FPRegsRegisterClass);
48 addRegisterClass(MVT::f64, ARM::DFPRegsRegisterClass);
Rafael Espindola3717ca92006-08-20 01:49:49 +000049
Rafael Espindolaad557f92006-10-09 14:13:40 +000050 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
51
Rafael Espindolab47e1d02006-10-10 18:55:14 +000052 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Rafael Espindola27185192006-09-29 21:20:16 +000053 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Rafael Espindola3717ca92006-08-20 01:49:49 +000054
Rafael Espindola493a7fc2006-10-10 20:38:57 +000055 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +000056 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
57
Rafael Espindola06c1e7e2006-08-01 12:58:43 +000058 setOperationAction(ISD::RET, MVT::Other, Custom);
59 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
60 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Rafael Espindola341b8642006-08-04 12:48:42 +000061
Rafael Espindola48bc9fb2006-10-09 16:28:33 +000062 setOperationAction(ISD::SELECT, MVT::i32, Expand);
63
Rafael Espindola3c000bf2006-08-21 22:00:32 +000064 setOperationAction(ISD::SETCC, MVT::i32, Expand);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000065 setOperationAction(ISD::SETCC, MVT::f32, Expand);
66 setOperationAction(ISD::SETCC, MVT::f64, Expand);
67
Rafael Espindola3c000bf2006-08-21 22:00:32 +000068 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
Rafael Espindola687bc492006-08-24 13:45:55 +000069 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +000070 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
71 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Rafael Espindola3c000bf2006-08-21 22:00:32 +000072
Rafael Espindola755be9b2006-08-25 17:55:16 +000073 setOperationAction(ISD::VASTART, MVT::Other, Custom);
74 setOperationAction(ISD::VAEND, MVT::Other, Expand);
75
Rafael Espindolacd71da52006-10-03 17:27:58 +000076 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
77 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
78
Rafael Espindola341b8642006-08-04 12:48:42 +000079 setSchedulingPreference(SchedulingForRegPressure);
Rafael Espindola3717ca92006-08-20 01:49:49 +000080 computeRegisterProperties();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000081}
82
Rafael Espindola84b19be2006-07-16 01:02:57 +000083namespace llvm {
84 namespace ARMISD {
85 enum NodeType {
86 // Start the numbering where the builting ops and target ops leave off.
87 FIRST_NUMBER = ISD::BUILTIN_OP_END+ARM::INSTRUCTION_LIST_END,
88 /// CALL - A direct function call.
Rafael Espindolaf4fda802006-08-03 17:02:20 +000089 CALL,
90
91 /// Return with a flag operand.
Rafael Espindola3c000bf2006-08-21 22:00:32 +000092 RET_FLAG,
93
94 CMP,
Rafael Espindola42b62f32006-10-13 13:14:59 +000095 CMPE,
Rafael Espindola3c000bf2006-08-21 22:00:32 +000096
Rafael Espindola687bc492006-08-24 13:45:55 +000097 SELECT,
98
Rafael Espindola27185192006-09-29 21:20:16 +000099 BR,
100
Rafael Espindola9e071f02006-10-02 19:30:56 +0000101 FSITOS,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000102 FTOSIS,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000103
104 FSITOD,
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000105 FTOSID,
Rafael Espindola9e071f02006-10-02 19:30:56 +0000106
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000107 FUITOS,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000108 FTOUIS,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000109
110 FUITOD,
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000111 FTOUID,
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000112
Rafael Espindolaa2845842006-10-05 16:48:49 +0000113 FMRRD,
114
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000115 FMDRR,
116
117 FMSTAT
Rafael Espindola84b19be2006-07-16 01:02:57 +0000118 };
119 }
120}
121
Rafael Espindola42b62f32006-10-13 13:14:59 +0000122/// DAGFPCCToARMCC - Convert a DAG fp condition code to an ARM CC
123static ARMCC::CondCodes DAGFPCCToARMCC(ISD::CondCode CC) {
Rafael Espindola6f602de2006-08-24 16:13:15 +0000124 switch (CC) {
Rafael Espindolaebdabda2006-09-21 13:06:26 +0000125 default:
Rafael Espindola42b62f32006-10-13 13:14:59 +0000126 assert(0 && "Unknown fp condition code!");
127// For the following conditions we use a comparison that throws exceptions,
128// so we may assume that V=0
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000129 case ISD::SETOEQ: return ARMCC::EQ;
Rafael Espindola42b62f32006-10-13 13:14:59 +0000130 case ISD::SETOGT: return ARMCC::GT;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000131 case ISD::SETOGE: return ARMCC::GE;
Rafael Espindola42b62f32006-10-13 13:14:59 +0000132 case ISD::SETOLT: return ARMCC::LT;
133 case ISD::SETOLE: return ARMCC::LE;
134 case ISD::SETONE: return ARMCC::NE;
135// For the following conditions the result is undefined in case of a nan,
136// so we may assume that V=0
137 case ISD::SETEQ: return ARMCC::EQ;
138 case ISD::SETGT: return ARMCC::GT;
139 case ISD::SETGE: return ARMCC::GE;
140 case ISD::SETLT: return ARMCC::LT;
141 case ISD::SETLE: return ARMCC::LE;
142 case ISD::SETNE: return ARMCC::NE;
143// For the following we may not assume anything
144// SETO = N | Z | !C | !V = ???
145// SETUO = (!N & !Z & C & V) = ???
146// SETUEQ = (!N & !Z & C & V) | Z = ???
147// SETUGT = (!N & !Z & C & V) | (!Z & !N) = ???
148// SETUGE = (!N & !Z & C & V) | !N = !N = PL
149 case ISD::SETUGE: return ARMCC::PL;
150// SETULT = (!N & !Z & C & V) | N = ???
151// SETULE = (!N & !Z & C & V) | Z | N = ???
152// SETUNE = (!N & !Z & C & V) | !Z = !Z = NE
153 case ISD::SETUNE: return ARMCC::NE;
154 }
155}
156
157/// DAGIntCCToARMCC - Convert a DAG integer condition code to an ARM CC
158static ARMCC::CondCodes DAGIntCCToARMCC(ISD::CondCode CC) {
159 switch (CC) {
160 default:
161 assert(0 && "Unknown integer condition code!");
162 case ISD::SETEQ: return ARMCC::EQ;
163 case ISD::SETNE: return ARMCC::NE;
164 case ISD::SETLT: return ARMCC::LT;
165 case ISD::SETLE: return ARMCC::LE;
166 case ISD::SETGT: return ARMCC::GT;
167 case ISD::SETGE: return ARMCC::GE;
Rafael Espindolabc4cec92006-09-03 13:19:16 +0000168 case ISD::SETULT: return ARMCC::CC;
Rafael Espindola42b62f32006-10-13 13:14:59 +0000169 case ISD::SETULE: return ARMCC::LS;
170 case ISD::SETUGT: return ARMCC::HI;
171 case ISD::SETUGE: return ARMCC::CS;
Rafael Espindola6f602de2006-08-24 16:13:15 +0000172 }
173}
174
Rafael Espindola84b19be2006-07-16 01:02:57 +0000175const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
176 switch (Opcode) {
177 default: return 0;
178 case ARMISD::CALL: return "ARMISD::CALL";
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000179 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000180 case ARMISD::SELECT: return "ARMISD::SELECT";
181 case ARMISD::CMP: return "ARMISD::CMP";
Rafael Espindola42b62f32006-10-13 13:14:59 +0000182 case ARMISD::CMPE: return "ARMISD::CMPE";
Rafael Espindola687bc492006-08-24 13:45:55 +0000183 case ARMISD::BR: return "ARMISD::BR";
Rafael Espindola27185192006-09-29 21:20:16 +0000184 case ARMISD::FSITOS: return "ARMISD::FSITOS";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000185 case ARMISD::FTOSIS: return "ARMISD::FTOSIS";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000186 case ARMISD::FSITOD: return "ARMISD::FSITOD";
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000187 case ARMISD::FTOSID: return "ARMISD::FTOSID";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000188 case ARMISD::FUITOS: return "ARMISD::FUITOS";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000189 case ARMISD::FTOUIS: return "ARMISD::FTOUIS";
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000190 case ARMISD::FUITOD: return "ARMISD::FUITOD";
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000191 case ARMISD::FTOUID: return "ARMISD::FTOUID";
Rafael Espindola9e071f02006-10-02 19:30:56 +0000192 case ARMISD::FMRRD: return "ARMISD::FMRRD";
Rafael Espindolaa2845842006-10-05 16:48:49 +0000193 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000194 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
Rafael Espindola84b19be2006-07-16 01:02:57 +0000195 }
196}
197
Rafael Espindolaa2845842006-10-05 16:48:49 +0000198class ArgumentLayout {
199 std::vector<bool> is_reg;
200 std::vector<unsigned> pos;
201 std::vector<MVT::ValueType> types;
202public:
Rafael Espindola39b5a212006-10-05 17:46:48 +0000203 ArgumentLayout(const std::vector<MVT::ValueType> &Types) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000204 types = Types;
205
206 unsigned RegNum = 0;
207 unsigned StackOffset = 0;
Rafael Espindola39b5a212006-10-05 17:46:48 +0000208 for(std::vector<MVT::ValueType>::const_iterator I = Types.begin();
Rafael Espindolaa2845842006-10-05 16:48:49 +0000209 I != Types.end();
210 ++I) {
211 MVT::ValueType VT = *I;
212 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
213 unsigned size = MVT::getSizeInBits(VT)/32;
214
215 RegNum = ((RegNum + size - 1) / size) * size;
216 if (RegNum < 4) {
217 pos.push_back(RegNum);
218 is_reg.push_back(true);
219 RegNum += size;
220 } else {
221 unsigned bytes = size * 32/8;
222 StackOffset = ((StackOffset + bytes - 1) / bytes) * bytes;
223 pos.push_back(StackOffset);
224 is_reg.push_back(false);
225 StackOffset += bytes;
226 }
227 }
228 }
229 unsigned getRegisterNum(unsigned argNum) {
230 assert(isRegister(argNum));
231 return pos[argNum];
232 }
233 unsigned getOffset(unsigned argNum) {
234 assert(isOffset(argNum));
235 return pos[argNum];
236 }
237 unsigned isRegister(unsigned argNum) {
238 assert(argNum < is_reg.size());
239 return is_reg[argNum];
240 }
241 unsigned isOffset(unsigned argNum) {
242 return !isRegister(argNum);
243 }
244 MVT::ValueType getType(unsigned argNum) {
245 assert(argNum < types.size());
246 return types[argNum];
247 }
248 unsigned getStackSize(void) {
249 int last = is_reg.size() - 1;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000250 if (last < 0)
251 return 0;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000252 if (isRegister(last))
253 return 0;
254 return getOffset(last) + MVT::getSizeInBits(getType(last))/8;
255 }
256 int lastRegArg(void) {
257 int size = is_reg.size();
258 int last = 0;
259 while(last < size && isRegister(last))
260 last++;
261 last--;
262 return last;
263 }
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000264 int lastRegNum(void) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000265 int l = lastRegArg();
266 if (l < 0)
267 return -1;
268 unsigned r = getRegisterNum(l);
269 MVT::ValueType t = getType(l);
270 assert(t == MVT::i32 || t == MVT::f32 || t == MVT::f64);
271 if (t == MVT::f64)
272 return r + 1;
273 return r;
274 }
275};
276
Rafael Espindola84b19be2006-07-16 01:02:57 +0000277// This transforms a ISD::CALL node into a
278// callseq_star <- ARMISD:CALL <- callseq_end
279// chain
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000280static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola84b19be2006-07-16 01:02:57 +0000281 SDOperand Chain = Op.getOperand(0);
282 unsigned CallConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
283 assert(CallConv == CallingConv::C && "unknown calling convention");
284 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000285 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
286 assert(isTailCall == false && "tail call not supported");
287 SDOperand Callee = Op.getOperand(4);
288 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Rafael Espindola1a009462006-08-08 13:02:29 +0000289 SDOperand StackPtr = DAG.getRegister(ARM::R13, MVT::i32);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000290 static const unsigned regs[] = {
Rafael Espindolafac00a92006-07-25 20:17:20 +0000291 ARM::R0, ARM::R1, ARM::R2, ARM::R3
292 };
293
Rafael Espindolaa2845842006-10-05 16:48:49 +0000294 std::vector<MVT::ValueType> Types;
295 for (unsigned i = 0; i < NumOps; ++i) {
296 MVT::ValueType VT = Op.getOperand(5+2*i).getValueType();
297 Types.push_back(VT);
298 }
299 ArgumentLayout Layout(Types);
Rafael Espindolafac00a92006-07-25 20:17:20 +0000300
Rafael Espindolaa2845842006-10-05 16:48:49 +0000301 unsigned NumBytes = Layout.getStackSize();
302
303 Chain = DAG.getCALLSEQ_START(Chain,
304 DAG.getConstant(NumBytes, MVT::i32));
305
306 //Build a sequence of stores
307 std::vector<SDOperand> MemOpChains;
308 for (unsigned i = Layout.lastRegArg() + 1; i < NumOps; ++i) {
309 SDOperand Arg = Op.getOperand(5+2*i);
310 unsigned ArgOffset = Layout.getOffset(i);
311 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
312 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
Evan Cheng786225a2006-10-05 23:01:46 +0000313 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff,
314 DAG.getSrcValue(NULL)));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000315 }
Rafael Espindola1a009462006-08-08 13:02:29 +0000316 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +0000317 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
318 &MemOpChains[0], MemOpChains.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000319
Rafael Espindola84b19be2006-07-16 01:02:57 +0000320 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
321 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
322 // node so that legalize doesn't hack it.
323 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
324 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
325
326 // If this is a direct call, pass the chain and the callee.
327 assert (Callee.Val);
328 std::vector<SDOperand> Ops;
329 Ops.push_back(Chain);
330 Ops.push_back(Callee);
331
Rafael Espindolaa2845842006-10-05 16:48:49 +0000332 // Build a sequence of copy-to-reg nodes chained together with token chain
333 // and flag operands which copy the outgoing args into the appropriate regs.
334 SDOperand InFlag;
Rafael Espindolaaf1dabe2006-10-06 17:26:30 +0000335 for (int i = 0, e = Layout.lastRegArg(); i <= e; ++i) {
Rafael Espindola4a408d42006-10-06 12:50:22 +0000336 SDOperand Arg = Op.getOperand(5+2*i);
337 unsigned RegNum = Layout.getRegisterNum(i);
338 unsigned Reg1 = regs[RegNum];
339 MVT::ValueType VT = Layout.getType(i);
340 assert(VT == Arg.getValueType());
341 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000342
343 // Add argument register to the end of the list so that it is known live
344 // into the call.
Rafael Espindola4a408d42006-10-06 12:50:22 +0000345 Ops.push_back(DAG.getRegister(Reg1, MVT::i32));
346 if (VT == MVT::f64) {
347 unsigned Reg2 = regs[RegNum + 1];
348 SDOperand SDReg1 = DAG.getRegister(Reg1, MVT::i32);
349 SDOperand SDReg2 = DAG.getRegister(Reg2, MVT::i32);
350
351 Ops.push_back(DAG.getRegister(Reg2, MVT::i32));
352 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola935b1f82006-10-06 20:33:26 +0000353 SDOperand Ops[] = {Chain, SDReg1, SDReg2, Arg, InFlag};
354 Chain = DAG.getNode(ARMISD::FMRRD, VTs, Ops, InFlag.Val ? 5 : 4);
Rafael Espindola4a408d42006-10-06 12:50:22 +0000355 } else {
356 if (VT == MVT::f32)
357 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg);
358 Chain = DAG.getCopyToReg(Chain, Reg1, Arg, InFlag);
359 }
360 InFlag = Chain.getValue(1);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000361 }
362
363 std::vector<MVT::ValueType> NodeTys;
364 NodeTys.push_back(MVT::Other); // Returns a chain
365 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Rafael Espindola7a53bd02006-08-09 16:41:12 +0000366
Rafael Espindola84b19be2006-07-16 01:02:57 +0000367 unsigned CallOpc = ARMISD::CALL;
Rafael Espindolafac00a92006-07-25 20:17:20 +0000368 if (InFlag.Val)
369 Ops.push_back(InFlag);
Chris Lattner87428672006-08-11 17:22:35 +0000370 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000371 InFlag = Chain.getValue(1);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000372
Rafael Espindolafac00a92006-07-25 20:17:20 +0000373 std::vector<SDOperand> ResultVals;
374 NodeTys.clear();
375
376 // If the call has results, copy the values out of the ret val registers.
Rafael Espindola614057b2006-10-06 19:10:05 +0000377 MVT::ValueType VT = Op.Val->getValueType(0);
378 if (VT != MVT::Other) {
379 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
380 SDOperand Value;
381
382 SDOperand Value1 = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
383 Chain = Value1.getValue(1);
384 InFlag = Value1.getValue(2);
385 if (VT == MVT::i32)
386 Value = Value1;
387 if (VT == MVT::f32)
388 Value = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Value1);
389 if (VT == MVT::f64) {
390 SDOperand Value2 = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32, InFlag);
391 Chain = Value2.getValue(1);
392 Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
393 }
394 ResultVals.push_back(Value);
395 NodeTys.push_back(VT);
Rafael Espindolafac00a92006-07-25 20:17:20 +0000396 }
Rafael Espindola84b19be2006-07-16 01:02:57 +0000397
398 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
399 DAG.getConstant(NumBytes, MVT::i32));
Rafael Espindolafac00a92006-07-25 20:17:20 +0000400 NodeTys.push_back(MVT::Other);
Rafael Espindola84b19be2006-07-16 01:02:57 +0000401
Rafael Espindolafac00a92006-07-25 20:17:20 +0000402 if (ResultVals.empty())
403 return Chain;
404
405 ResultVals.push_back(Chain);
Chris Lattner87428672006-08-11 17:22:35 +0000406 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys, &ResultVals[0],
407 ResultVals.size());
Rafael Espindolafac00a92006-07-25 20:17:20 +0000408 return Res.getValue(Op.ResNo);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000409}
410
411static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
412 SDOperand Copy;
Rafael Espindola4b023672006-06-05 22:26:14 +0000413 SDOperand Chain = Op.getOperand(0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000414 SDOperand R0 = DAG.getRegister(ARM::R0, MVT::i32);
415 SDOperand R1 = DAG.getRegister(ARM::R1, MVT::i32);
416
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000417 switch(Op.getNumOperands()) {
418 default:
419 assert(0 && "Do not know how to return this many arguments!");
420 abort();
Rafael Espindola4b023672006-06-05 22:26:14 +0000421 case 1: {
422 SDOperand LR = DAG.getRegister(ARM::R14, MVT::i32);
Rafael Espindola6312da02006-08-03 22:50:11 +0000423 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
Rafael Espindola4b023672006-06-05 22:26:14 +0000424 }
Rafael Espindola27185192006-09-29 21:20:16 +0000425 case 3: {
426 SDOperand Val = Op.getOperand(1);
427 assert(Val.getValueType() == MVT::i32 ||
Rafael Espindola9e071f02006-10-02 19:30:56 +0000428 Val.getValueType() == MVT::f32 ||
429 Val.getValueType() == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000430
Rafael Espindola9e071f02006-10-02 19:30:56 +0000431 if (Val.getValueType() == MVT::f64) {
432 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
433 SDOperand Ops[] = {Chain, R0, R1, Val};
434 Copy = DAG.getNode(ARMISD::FMRRD, VTs, Ops, 4);
435 } else {
436 if (Val.getValueType() == MVT::f32)
437 Val = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Val);
438 Copy = DAG.getCopyToReg(Chain, R0, Val, SDOperand());
439 }
440
441 if (DAG.getMachineFunction().liveout_empty()) {
Rafael Espindola4b023672006-06-05 22:26:14 +0000442 DAG.getMachineFunction().addLiveOut(ARM::R0);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000443 if (Val.getValueType() == MVT::f64)
444 DAG.getMachineFunction().addLiveOut(ARM::R1);
445 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000446 break;
Rafael Espindola27185192006-09-29 21:20:16 +0000447 }
Rafael Espindola3a02f022006-09-04 19:05:01 +0000448 case 5:
449 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDOperand());
450 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
451 // If we haven't noted the R0+R1 are live out, do so now.
452 if (DAG.getMachineFunction().liveout_empty()) {
453 DAG.getMachineFunction().addLiveOut(ARM::R0);
454 DAG.getMachineFunction().addLiveOut(ARM::R1);
455 }
456 break;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000457 }
Rafael Espindola4b023672006-06-05 22:26:14 +0000458
Rafael Espindolaf4fda802006-08-03 17:02:20 +0000459 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
460 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000461}
462
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000463static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
464 MVT::ValueType PtrVT = Op.getValueType();
465 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000466 Constant *C = CP->getConstVal();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000467 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
468
469 return CPI;
470}
471
472static SDOperand LowerGlobalAddress(SDOperand Op,
473 SelectionDAG &DAG) {
474 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Rafael Espindola61369da2006-08-14 19:01:24 +0000475 int alignment = 2;
476 SDOperand CPAddr = DAG.getConstantPool(GV, MVT::i32, alignment);
Evan Cheng466685d2006-10-09 20:57:25 +0000477 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), CPAddr, NULL, 0);
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000478}
479
Rafael Espindola755be9b2006-08-25 17:55:16 +0000480static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
481 unsigned VarArgsFrameIndex) {
482 // vastart just stores the address of the VarArgsFrameIndex slot into the
483 // memory location argument.
484 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
485 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng786225a2006-10-05 23:01:46 +0000486 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), Op.getOperand(2));
Rafael Espindola755be9b2006-08-25 17:55:16 +0000487}
488
489static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
490 int &VarArgsFrameIndex) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000491 MachineFunction &MF = DAG.getMachineFunction();
492 MachineFrameInfo *MFI = MF.getFrameInfo();
493 SSARegMap *RegMap = MF.getSSARegMap();
494 unsigned NumArgs = Op.Val->getNumValues()-1;
495 SDOperand Root = Op.getOperand(0);
496 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
497 static const unsigned REGS[] = {
498 ARM::R0, ARM::R1, ARM::R2, ARM::R3
499 };
500
501 std::vector<MVT::ValueType> Types(Op.Val->value_begin(), Op.Val->value_end() - 1);
502 ArgumentLayout Layout(Types);
503
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000504 std::vector<SDOperand> ArgValues;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000505 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000506 MVT::ValueType VT = Types[ArgNo];
Rafael Espindola4b442b52006-05-23 02:48:20 +0000507
Rafael Espindolaa2845842006-10-05 16:48:49 +0000508 SDOperand Value;
509 if (Layout.isRegister(ArgNo)) {
510 assert(VT == MVT::i32 || VT == MVT::f32 || VT == MVT::f64);
511 unsigned RegNum = Layout.getRegisterNum(ArgNo);
512 unsigned Reg1 = REGS[RegNum];
513 unsigned VReg1 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
514 SDOperand Value1 = DAG.getCopyFromReg(Root, VReg1, MVT::i32);
515 MF.addLiveIn(Reg1, VReg1);
516 if (VT == MVT::f64) {
517 unsigned Reg2 = REGS[RegNum + 1];
518 unsigned VReg2 = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
519 SDOperand Value2 = DAG.getCopyFromReg(Root, VReg2, MVT::i32);
520 MF.addLiveIn(Reg2, VReg2);
521 Value = DAG.getNode(ARMISD::FMDRR, MVT::f64, Value1, Value2);
522 } else {
523 Value = Value1;
524 if (VT == MVT::f32)
525 Value = DAG.getNode(ISD::BIT_CONVERT, VT, Value);
526 }
527 } else {
528 // If the argument is actually used, emit a load from the right stack
529 // slot.
530 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
531 unsigned Offset = Layout.getOffset(ArgNo);
532 unsigned Size = MVT::getSizeInBits(VT)/8;
533 int FI = MFI->CreateFixedObject(Size, Offset);
534 SDOperand FIN = DAG.getFrameIndex(FI, VT);
Evan Cheng466685d2006-10-09 20:57:25 +0000535 Value = DAG.getLoad(VT, Root, FIN, NULL, 0);
Rafael Espindolaa2845842006-10-05 16:48:49 +0000536 } else {
537 Value = DAG.getNode(ISD::UNDEF, VT);
538 }
539 }
540 ArgValues.push_back(Value);
Rafael Espindola4b442b52006-05-23 02:48:20 +0000541 }
542
Rafael Espindolaa2845842006-10-05 16:48:49 +0000543 unsigned NextRegNum = Layout.lastRegNum() + 1;
544
Rafael Espindola755be9b2006-08-25 17:55:16 +0000545 if (isVarArg) {
Rafael Espindolaa2845842006-10-05 16:48:49 +0000546 //If this function is vararg we must store the remaing
547 //registers so that they can be acessed with va_start
Rafael Espindola755be9b2006-08-25 17:55:16 +0000548 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000549 -16 + NextRegNum * 4);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000550
Rafael Espindola755be9b2006-08-25 17:55:16 +0000551 SmallVector<SDOperand, 4> MemOps;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000552 for (unsigned RegNo = NextRegNum; RegNo < 4; ++RegNo) {
553 int RegOffset = - (4 - RegNo) * 4;
Rafael Espindola755be9b2006-08-25 17:55:16 +0000554 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(MVT::i32)/8,
Rafael Espindolaa2845842006-10-05 16:48:49 +0000555 RegOffset);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000556 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
557
Rafael Espindolaa2845842006-10-05 16:48:49 +0000558 unsigned VReg = RegMap->createVirtualRegister(&ARM::IntRegsRegClass);
559 MF.addLiveIn(REGS[RegNo], VReg);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000560
561 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Evan Cheng786225a2006-10-05 23:01:46 +0000562 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN,
563 DAG.getSrcValue(NULL));
Rafael Espindola755be9b2006-08-25 17:55:16 +0000564 MemOps.push_back(Store);
565 }
566 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
567 }
Rafael Espindola4b442b52006-05-23 02:48:20 +0000568
569 ArgValues.push_back(Root);
570
571 // Return the new list of results.
572 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
573 Op.Val->value_end());
Chris Lattner87428672006-08-11 17:22:35 +0000574 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Rafael Espindoladc124a22006-05-18 21:45:49 +0000575}
576
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000577static SDOperand GetCMP(ISD::CondCode CC, SDOperand LHS, SDOperand RHS,
578 SelectionDAG &DAG) {
579 MVT::ValueType vt = LHS.getValueType();
Rafael Espindola0d9fe762006-10-10 16:33:47 +0000580 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000581
Rafael Espindola42b62f32006-10-13 13:14:59 +0000582 bool isOrderedFloat = (vt == MVT::f32 || vt == MVT::f64) &&
583 (CC >= ISD::SETOEQ && CC <= ISD::SETONE);
584
585 SDOperand Cmp;
586 if (isOrderedFloat) {
587 Cmp = DAG.getNode(ARMISD::CMPE, MVT::Flag, LHS, RHS);
588 } else {
589 Cmp = DAG.getNode(ARMISD::CMP, MVT::Flag, LHS, RHS);
590 }
591
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000592 if (vt != MVT::i32)
593 Cmp = DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
594 return Cmp;
595}
596
Rafael Espindola42b62f32006-10-13 13:14:59 +0000597static SDOperand GetARMCC(ISD::CondCode CC, MVT::ValueType vt,
598 SelectionDAG &DAG) {
599 assert(vt == MVT::i32 || vt == MVT::f32 || vt == MVT::f64);
600 if (vt == MVT::i32)
601 return DAG.getConstant(DAGIntCCToARMCC(CC), MVT::i32);
602 else
603 return DAG.getConstant(DAGFPCCToARMCC(CC), MVT::i32);
604}
605
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000606static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
607 SDOperand LHS = Op.getOperand(0);
608 SDOperand RHS = Op.getOperand(1);
609 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
610 SDOperand TrueVal = Op.getOperand(2);
611 SDOperand FalseVal = Op.getOperand(3);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000612 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000613 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000614 return DAG.getNode(ARMISD::SELECT, MVT::i32, TrueVal, FalseVal, ARMCC, Cmp);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000615}
616
Rafael Espindola687bc492006-08-24 13:45:55 +0000617static SDOperand LowerBR_CC(SDOperand Op, SelectionDAG &DAG) {
618 SDOperand Chain = Op.getOperand(0);
619 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
620 SDOperand LHS = Op.getOperand(2);
621 SDOperand RHS = Op.getOperand(3);
622 SDOperand Dest = Op.getOperand(4);
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000623 SDOperand Cmp = GetCMP(CC, LHS, RHS, DAG);
Rafael Espindola42b62f32006-10-13 13:14:59 +0000624 SDOperand ARMCC = GetARMCC(CC, LHS.getValueType(), DAG);
Rafael Espindola6f602de2006-08-24 16:13:15 +0000625 return DAG.getNode(ARMISD::BR, MVT::Other, Chain, Dest, ARMCC, Cmp);
Rafael Espindola687bc492006-08-24 13:45:55 +0000626}
627
Rafael Espindola27185192006-09-29 21:20:16 +0000628static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola9e071f02006-10-02 19:30:56 +0000629 SDOperand IntVal = Op.getOperand(0);
Rafael Espindola27185192006-09-29 21:20:16 +0000630 assert(IntVal.getValueType() == MVT::i32);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000631 MVT::ValueType vt = Op.getValueType();
632 assert(vt == MVT::f32 ||
633 vt == MVT::f64);
Rafael Espindola27185192006-09-29 21:20:16 +0000634
635 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
Rafael Espindola9e071f02006-10-02 19:30:56 +0000636 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FSITOS : ARMISD::FSITOD;
637 return DAG.getNode(op, vt, Tmp);
Rafael Espindola27185192006-09-29 21:20:16 +0000638}
639
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000640static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
641 assert(Op.getValueType() == MVT::i32);
642 SDOperand FloatVal = Op.getOperand(0);
643 MVT::ValueType vt = FloatVal.getValueType();
644 assert(vt == MVT::f32 || vt == MVT::f64);
645
646 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOSIS : ARMISD::FTOSID;
647 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
648 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
649}
650
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000651static SDOperand LowerUINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
652 SDOperand IntVal = Op.getOperand(0);
653 assert(IntVal.getValueType() == MVT::i32);
654 MVT::ValueType vt = Op.getValueType();
655 assert(vt == MVT::f32 ||
656 vt == MVT::f64);
657
658 SDOperand Tmp = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, IntVal);
659 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FUITOS : ARMISD::FUITOD;
660 return DAG.getNode(op, vt, Tmp);
661}
662
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000663static SDOperand LowerFP_TO_UINT(SDOperand Op, SelectionDAG &DAG) {
664 assert(Op.getValueType() == MVT::i32);
665 SDOperand FloatVal = Op.getOperand(0);
666 MVT::ValueType vt = FloatVal.getValueType();
667 assert(vt == MVT::f32 || vt == MVT::f64);
668
669 ARMISD::NodeType op = vt == MVT::f32 ? ARMISD::FTOUIS : ARMISD::FTOUID;
670 SDOperand Tmp = DAG.getNode(op, MVT::f32, FloatVal);
671 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Tmp);
672}
673
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000674SDOperand ARMTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
675 switch (Op.getOpcode()) {
676 default:
677 assert(0 && "Should not custom lower this!");
Rafael Espindola1c8f0532006-05-15 22:34:39 +0000678 abort();
Rafael Espindola06c1e7e2006-08-01 12:58:43 +0000679 case ISD::ConstantPool:
680 return LowerConstantPool(Op, DAG);
681 case ISD::GlobalAddress:
682 return LowerGlobalAddress(Op, DAG);
Rafael Espindolab47e1d02006-10-10 18:55:14 +0000683 case ISD::FP_TO_SINT:
684 return LowerFP_TO_SINT(Op, DAG);
Rafael Espindola27185192006-09-29 21:20:16 +0000685 case ISD::SINT_TO_FP:
686 return LowerSINT_TO_FP(Op, DAG);
Rafael Espindola493a7fc2006-10-10 20:38:57 +0000687 case ISD::FP_TO_UINT:
688 return LowerFP_TO_UINT(Op, DAG);
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +0000689 case ISD::UINT_TO_FP:
690 return LowerUINT_TO_FP(Op, DAG);
Rafael Espindoladc124a22006-05-18 21:45:49 +0000691 case ISD::FORMAL_ARGUMENTS:
Rafael Espindola755be9b2006-08-25 17:55:16 +0000692 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Rafael Espindolac3c1a862006-05-25 11:00:18 +0000693 case ISD::CALL:
694 return LowerCALL(Op, DAG);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000695 case ISD::RET:
696 return LowerRET(Op, DAG);
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000697 case ISD::SELECT_CC:
698 return LowerSELECT_CC(Op, DAG);
Rafael Espindola687bc492006-08-24 13:45:55 +0000699 case ISD::BR_CC:
700 return LowerBR_CC(Op, DAG);
Rafael Espindola755be9b2006-08-25 17:55:16 +0000701 case ISD::VASTART:
702 return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000703 }
704}
705
706//===----------------------------------------------------------------------===//
707// Instruction Selector Implementation
708//===----------------------------------------------------------------------===//
709
710//===--------------------------------------------------------------------===//
711/// ARMDAGToDAGISel - ARM specific code to select ARM machine
712/// instructions for SelectionDAG operations.
713///
714namespace {
715class ARMDAGToDAGISel : public SelectionDAGISel {
716 ARMTargetLowering Lowering;
717
718public:
719 ARMDAGToDAGISel(TargetMachine &TM)
720 : SelectionDAGISel(Lowering), Lowering(TM) {
721 }
722
Evan Cheng9ade2182006-08-26 05:34:46 +0000723 SDNode *Select(SDOperand Op);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000724 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000725 bool SelectAddrRegImm(SDOperand N, SDOperand &Offset, SDOperand &Base);
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000726 bool SelectAddrMode1(SDOperand N, SDOperand &Arg, SDOperand &Shift,
727 SDOperand &ShiftType);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000728
729 // Include the pieces autogenerated from the target description.
730#include "ARMGenDAGISel.inc"
731};
732
733void ARMDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
734 DEBUG(BB->dump());
735
736 DAG.setRoot(SelectRoot(DAG.getRoot()));
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000737 DAG.RemoveDeadNodes();
738
739 ScheduleAndEmitDAG(DAG);
740}
741
Rafael Espindola61369da2006-08-14 19:01:24 +0000742static bool isInt12Immediate(SDNode *N, short &Imm) {
743 if (N->getOpcode() != ISD::Constant)
744 return false;
745
746 int32_t t = cast<ConstantSDNode>(N)->getValue();
Rafael Espindola7246d332006-09-21 11:29:52 +0000747 int max = 1<<12;
Rafael Espindola61369da2006-08-14 19:01:24 +0000748 int min = -max;
749 if (t > min && t < max) {
750 Imm = t;
751 return true;
752 }
753 else
754 return false;
755}
756
757static bool isInt12Immediate(SDOperand Op, short &Imm) {
758 return isInt12Immediate(Op.Val, Imm);
759}
760
Rafael Espindola7246d332006-09-21 11:29:52 +0000761static uint32_t rotateL(uint32_t x) {
762 uint32_t bit31 = (x & (1 << 31)) >> 31;
763 uint32_t t = x << 1;
764 return t | bit31;
765}
766
767static bool isUInt8Immediate(uint32_t x) {
768 return x < (1 << 8);
769}
770
771static bool isRotInt8Immediate(uint32_t x) {
772 int r;
773 for (r = 0; r < 16; r++) {
774 if (isUInt8Immediate(x))
775 return true;
776 x = rotateL(rotateL(x));
777 }
778 return false;
779}
780
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000781bool ARMDAGToDAGISel::SelectAddrMode1(SDOperand N,
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000782 SDOperand &Arg,
783 SDOperand &Shift,
784 SDOperand &ShiftType) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000785 switch(N.getOpcode()) {
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000786 case ISD::Constant: {
Rafael Espindola7246d332006-09-21 11:29:52 +0000787 uint32_t val = cast<ConstantSDNode>(N)->getValue();
788 if(!isRotInt8Immediate(val)) {
789 const Type *t = MVT::getTypeForValueType(MVT::i32);
790 Constant *C = ConstantUInt::get(t, val);
791 int alignment = 2;
792 SDOperand Addr = CurDAG->getTargetConstantPool(C, MVT::i32, alignment);
793 SDOperand Z = CurDAG->getTargetConstant(0, MVT::i32);
794 SDNode *n = CurDAG->getTargetNode(ARM::ldr, MVT::i32, Z, Addr);
795 Arg = SDOperand(n, 0);
796 } else
797 Arg = CurDAG->getTargetConstant(val, MVT::i32);
798
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000799 Shift = CurDAG->getTargetConstant(0, MVT::i32);
800 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000801 return true;
802 }
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000803 case ISD::SRA:
804 Arg = N.getOperand(0);
805 Shift = N.getOperand(1);
806 ShiftType = CurDAG->getTargetConstant(ARMShift::ASR, MVT::i32);
807 return true;
808 case ISD::SRL:
809 Arg = N.getOperand(0);
810 Shift = N.getOperand(1);
811 ShiftType = CurDAG->getTargetConstant(ARMShift::LSR, MVT::i32);
812 return true;
813 case ISD::SHL:
814 Arg = N.getOperand(0);
815 Shift = N.getOperand(1);
816 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
817 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000818 }
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000819
Rafael Espindola3ad5e5c2006-09-13 12:09:43 +0000820 Arg = N;
821 Shift = CurDAG->getTargetConstant(0, MVT::i32);
822 ShiftType = CurDAG->getTargetConstant(ARMShift::LSL, MVT::i32);
Rafael Espindola1b3956b2006-09-11 19:23:32 +0000823 return true;
Rafael Espindola7cca7c52006-09-11 17:25:40 +0000824}
825
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000826//register plus/minus 12 bit offset
827bool ARMDAGToDAGISel::SelectAddrRegImm(SDOperand N, SDOperand &Offset,
828 SDOperand &Base) {
Rafael Espindolaf3a335c2006-08-17 17:09:40 +0000829 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(N)) {
830 Base = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
831 Offset = CurDAG->getTargetConstant(0, MVT::i32);
832 return true;
833 }
Rafael Espindola61369da2006-08-14 19:01:24 +0000834 if (N.getOpcode() == ISD::ADD) {
835 short imm = 0;
836 if (isInt12Immediate(N.getOperand(1), imm)) {
837 Offset = CurDAG->getTargetConstant(imm, MVT::i32);
838 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
839 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
840 } else {
841 Base = N.getOperand(0);
842 }
843 return true; // [r+i]
844 }
845 }
846
Rafael Espindolaa4e64352006-07-11 11:36:48 +0000847 Offset = CurDAG->getTargetConstant(0, MVT::i32);
Rafael Espindolaaefe1422006-07-10 01:41:35 +0000848 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
849 Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType());
850 }
851 else
852 Base = N;
853 return true; //any address fits in a register
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000854}
855
Evan Cheng9ade2182006-08-26 05:34:46 +0000856SDNode *ARMDAGToDAGISel::Select(SDOperand Op) {
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000857 SDNode *N = Op.Val;
858
859 switch (N->getOpcode()) {
860 default:
Evan Cheng9ade2182006-08-26 05:34:46 +0000861 return SelectCode(Op);
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000862 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000863 }
Evan Cheng64a752f2006-08-11 09:08:15 +0000864 return NULL;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000865}
866
867} // end anonymous namespace
868
869/// createARMISelDag - This pass converts a legalized DAG into a
870/// ARM-specific DAG, ready for instruction scheduling.
871///
872FunctionPass *llvm::createARMISelDag(TargetMachine &TM) {
873 return new ARMDAGToDAGISel(TM);
874}