blob: 2ed2bfac1036af29f3d6262dba8625bdd6b2919b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Evan Cheng11db0682010-08-11 06:22:01 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
62def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
63def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
64def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000065
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Chenga8e29892007-01-19 07:51:42 +000071// Node definitions.
72def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000073def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
74
Bill Wendlingc69107c2007-11-13 09:19:02 +000075def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000076 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000079
80def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
82 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000083def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
85 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
88 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000089
Chris Lattner48be23c2008-01-15 22:02:54 +000090def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000091 [SDNPHasChain, SDNPOptInFlag]>;
92
93def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
94 [SDNPInFlag]>;
95def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
96 [SDNPInFlag]>;
97
98def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
99 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
100
101def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
102 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000103def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
104 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000105
Evan Cheng218977b2010-07-13 19:27:42 +0000106def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
107 [SDNPHasChain]>;
108
Bill Wendlingac3b9352010-08-29 03:02:28 +0000109def ARMand : SDNode<"ARMISD::AND", SDT_ARMAnd,
110 [SDNPOutFlag]>;
111
Evan Chenga8e29892007-01-19 07:51:42 +0000112def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
113 [SDNPOutFlag]>;
114
David Goodwinc0309b42009-06-29 15:33:01 +0000115def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000116 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000117
Evan Chenga8e29892007-01-19 07:51:42 +0000118def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
119
120def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
122def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000123
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000124def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000125def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
126 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000127def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
128 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000129
Evan Cheng11db0682010-08-11 06:22:01 +0000130def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
131 [SDNPHasChain]>;
132def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
135 [SDNPHasChain]>;
136def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Dale Johannesen51e28e62010-06-03 21:09:53 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
142 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
157def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
161def HasNEON : Predicate<"Subtarget->hasNEON()">;
162def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000163def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
165def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000166def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000167def IsThumb : Predicate<"Subtarget->isThumb()">;
168def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
169def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
170def IsARM : Predicate<"!Subtarget->isThumb()">;
171def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
172def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000173
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000174// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000175def UseMovt : Predicate<"Subtarget->useMovt()">;
176def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
177def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000178
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000179//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000180// ARM Flag Definitions.
181
182class RegConstraint<string C> {
183 string Constraints = C;
184}
185
186//===----------------------------------------------------------------------===//
187// ARM specific transformation functions and pattern fragments.
188//
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
191// so_imm_neg def below.
192def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000194}]>;
195
196// so_imm_not_XFORM - Return a so_imm value packed into the format described for
197// so_imm_not def below.
198def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000200}]>;
201
202// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
203def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000204 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000205 return v == 8 || v == 16 || v == 24;
206}]>;
207
208/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
209def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000211}]>;
212
213/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
214def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000216}]>;
217
Jim Grosbach64171712010-02-16 21:07:46 +0000218def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000219 PatLeaf<(imm), [{
220 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
221 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000222
Evan Chenga2515702007-03-19 07:09:02 +0000223def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000224 PatLeaf<(imm), [{
225 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
226 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000227
228// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
229def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000230 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000233/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
234/// e.g., 0xf000ffff
235def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000236 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000237 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000238}] > {
239 let PrintMethod = "printBitfieldInvMaskImmOperand";
240}
241
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000242/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243def hi16 : SDNodeXForm<imm, [{
244 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
245}]>;
246
247def lo16AllZero : PatLeaf<(i32 imm), [{
248 // Returns true if all low 16-bits are 0.
249 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000250}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000251
Jim Grosbach64171712010-02-16 21:07:46 +0000252/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000253/// [0.65535].
254def imm0_65535 : PatLeaf<(i32 imm), [{
255 return (uint32_t)N->getZExtValue() < 65536;
256}]>;
257
Evan Cheng37f25d92008-08-28 23:39:26 +0000258class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
259class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Jim Grosbach0a145f32010-02-16 20:17:57 +0000261/// adde and sube predicates - True based on whether the carry flag output
262/// will be needed or not.
263def adde_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def sube_dead_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
268 [{return !N->hasAnyUseOfValue(1);}]>;
269def adde_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272def sube_live_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return N->hasAnyUseOfValue(1);}]>;
275
Evan Chenga8e29892007-01-19 07:51:42 +0000276//===----------------------------------------------------------------------===//
277// Operand Definitions.
278//
279
280// Branch target.
281def brtarget : Operand<OtherVT>;
282
Evan Chenga8e29892007-01-19 07:51:42 +0000283// A list of registers separated by comma. Used by load/store multiple.
284def reglist : Operand<i32> {
285 let PrintMethod = "printRegisterList";
286}
287
288// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
289def cpinst_operand : Operand<i32> {
290 let PrintMethod = "printCPInstOperand";
291}
292
293def jtblock_operand : Operand<i32> {
294 let PrintMethod = "printJTBlockOperand";
295}
Evan Cheng66ac5312009-07-25 00:33:29 +0000296def jt2block_operand : Operand<i32> {
297 let PrintMethod = "printJT2BlockOperand";
298}
Evan Chenga8e29892007-01-19 07:51:42 +0000299
300// Local PC labels.
301def pclabel : Operand<i32> {
302 let PrintMethod = "printPCLabel";
303}
304
Bob Wilson22f5dc72010-08-16 18:27:34 +0000305// shift_imm: An integer that encodes a shift amount and the type of shift
306// (currently either asr or lsl) using the same encoding used for the
307// immediates in so_reg operands.
308def shift_imm : Operand<i32> {
309 let PrintMethod = "printShiftImmOperand";
310}
311
Evan Chenga8e29892007-01-19 07:51:42 +0000312// shifter_operand operands: so_reg and so_imm.
313def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000314 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000315 [shl,srl,sra,rotr]> {
316 let PrintMethod = "printSORegOperand";
317 let MIOperandInfo = (ops GPR, GPR, i32imm);
318}
319
320// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
321// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
322// represented in the imm field in the same 12-bit form that they are encoded
323// into so_imm instructions: the 8-bit immediate is the least significant bits
324// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000325def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000326 let PrintMethod = "printSOImmOperand";
327}
328
Evan Chengc70d1842007-03-20 08:11:30 +0000329// Break so_imm's up into two pieces. This handles immediates with up to 16
330// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
331// get the first/second pieces.
332def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000333 PatLeaf<(imm), [{
334 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
335 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000336 let PrintMethod = "printSOImm2PartOperand";
337}
338
339def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000340 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000342}]>;
343
344def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000345 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000347}]>;
348
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000349def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
350 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
351 }]> {
352 let PrintMethod = "printSOImm2PartOperand";
353}
354
355def so_neg_imm2part_1 : SDNodeXForm<imm, [{
356 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
357 return CurDAG->getTargetConstant(V, MVT::i32);
358}]>;
359
360def so_neg_imm2part_2 : SDNodeXForm<imm, [{
361 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
362 return CurDAG->getTargetConstant(V, MVT::i32);
363}]>;
364
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000365/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
366def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
367 return (int32_t)N->getZExtValue() < 32;
368}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000369
370// Define ARM specific addressing modes.
371
Jim Grosbach82891622010-09-29 19:03:54 +0000372// addrmode2base := reg +/- imm12
373//
374def addrmode2base : Operand<i32>,
375 ComplexPattern<i32, 3, "SelectAddrMode2Base", []> {
376 let PrintMethod = "printAddrMode2Operand";
377 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
378}
379// addrmode2shop := reg +/- reg shop imm
380//
381def addrmode2shop : Operand<i32>,
382 ComplexPattern<i32, 3, "SelectAddrMode2ShOp", []> {
383 let PrintMethod = "printAddrMode2Operand";
384 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
385}
386
387// addrmode2 := (addrmode2base || addrmode2shop)
Evan Chenga8e29892007-01-19 07:51:42 +0000388//
389def addrmode2 : Operand<i32>,
390 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
391 let PrintMethod = "printAddrMode2Operand";
392 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
393}
394
395def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000396 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
397 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printAddrMode2OffsetOperand";
399 let MIOperandInfo = (ops GPR, i32imm);
400}
401
402// addrmode3 := reg +/- reg
403// addrmode3 := reg +/- imm8
404//
405def addrmode3 : Operand<i32>,
406 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
407 let PrintMethod = "printAddrMode3Operand";
408 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
409}
410
411def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000412 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
413 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000414 let PrintMethod = "printAddrMode3OffsetOperand";
415 let MIOperandInfo = (ops GPR, i32imm);
416}
417
418// addrmode4 := reg, <mode|W>
419//
420def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000421 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000422 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000423 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000424}
425
426// addrmode5 := reg +/- imm8*4
427//
428def addrmode5 : Operand<i32>,
429 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
430 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000431 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000432}
433
Bob Wilson8b024a52009-07-01 23:16:05 +0000434// addrmode6 := reg with optional writeback
435//
436def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000437 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000438 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000439 let MIOperandInfo = (ops GPR:$addr, i32imm);
440}
441
442def am6offset : Operand<i32> {
443 let PrintMethod = "printAddrMode6OffsetOperand";
444 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000445}
446
Evan Chenga8e29892007-01-19 07:51:42 +0000447// addrmodepc := pc + reg
448//
449def addrmodepc : Operand<i32>,
450 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
451 let PrintMethod = "printAddrModePCOperand";
452 let MIOperandInfo = (ops GPR, i32imm);
453}
454
Bob Wilson4f38b382009-08-21 21:58:55 +0000455def nohash_imm : Operand<i32> {
456 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000457}
458
Evan Chenga8e29892007-01-19 07:51:42 +0000459//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000460
Evan Cheng37f25d92008-08-28 23:39:26 +0000461include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000462
463//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000464// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000465//
466
Evan Cheng3924f782008-08-29 07:36:24 +0000467/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000468/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000469multiclass AsI1_bin_irs<bits<4> opcod, string opc,
470 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
471 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000472 // The register-immediate version is re-materializable. This is useful
473 // in particular for taking the address of a local.
474 let isReMaterializable = 1 in {
Evan Chengedda31c2008-11-05 18:35:52 +0000475 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000476 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
478 let Inst{25} = 1;
479 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000480 }
Jim Grosbach62547262010-10-11 18:51:51 +0000481 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
482 iir, opc, "\t$Rd, $Rn, $Rm",
483 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000484 bits<4> Rd;
485 bits<4> Rn;
486 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000487 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000488 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000489 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000490 let Inst{3-0} = Rm;
491 let Inst{15-12} = Rd;
492 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000493 }
Evan Chengedda31c2008-11-05 18:35:52 +0000494 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000495 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000496 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000497 bits<4> Rd;
498 bits<4> Rn;
499 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000500 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000501 let Inst{3-0} = Rm;
502 let Inst{15-12} = Rd;
503 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000504 }
Evan Chenga8e29892007-01-19 07:51:42 +0000505}
506
Evan Cheng1e249e32009-06-25 20:59:23 +0000507/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000508/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000509let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000510multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
511 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
512 PatFrag opnode, bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000513 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000514 iii, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000515 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000516 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000517 let Inst{25} = 1;
518 }
Evan Chengedda31c2008-11-05 18:35:52 +0000519 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000520 iir, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000521 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
522 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000523 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000524 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000525 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000526 }
Evan Chengedda31c2008-11-05 18:35:52 +0000527 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng7e1bf302010-09-29 00:27:46 +0000528 iis, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000529 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000530 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000531 let Inst{25} = 0;
532 }
Evan Cheng071a2792007-09-11 19:55:27 +0000533}
Evan Chengc85e8322007-07-05 07:13:32 +0000534}
535
536/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000537/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000538/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000539let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000540multiclass AI1_cmp_irs<bits<4> opcod, string opc,
541 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
542 PatFrag opnode, bit Commutable = 0> {
543 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, iii,
Evan Cheng162e3092009-10-26 23:45:59 +0000544 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000545 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000546 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000547 let Inst{25} = 1;
548 }
Evan Cheng5d42c562010-09-29 00:49:25 +0000549 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, iir,
Evan Cheng162e3092009-10-26 23:45:59 +0000550 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000551 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000552 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000553 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000554 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000555 let isCommutable = Commutable;
556 }
Evan Cheng5d42c562010-09-29 00:49:25 +0000557 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, iis,
Evan Cheng162e3092009-10-26 23:45:59 +0000558 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000559 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000560 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000561 let Inst{25} = 0;
562 }
Evan Cheng071a2792007-09-11 19:55:27 +0000563}
Evan Chenga8e29892007-01-19 07:51:42 +0000564}
565
Evan Cheng576a3962010-09-25 00:49:35 +0000566/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000567/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000568/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000569multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000570 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000571 IIC_iEXTr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000572 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000573 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000574 let Inst{11-10} = 0b00;
575 let Inst{19-16} = 0b1111;
576 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000577 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000578 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000579 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000580 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000581 let Inst{19-16} = 0b1111;
582 }
Evan Chenga8e29892007-01-19 07:51:42 +0000583}
584
Evan Cheng576a3962010-09-25 00:49:35 +0000585multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000586 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng576a3962010-09-25 00:49:35 +0000587 IIC_iEXTr, opc, "\t$dst, $src",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000588 [/* For disassembly only; pattern left blank */]>,
589 Requires<[IsARM, HasV6]> {
590 let Inst{11-10} = 0b00;
591 let Inst{19-16} = 0b1111;
592 }
593 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000594 IIC_iEXTr, opc, "\t$dst, $src, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000595 [/* For disassembly only; pattern left blank */]>,
596 Requires<[IsARM, HasV6]> {
597 let Inst{19-16} = 0b1111;
598 }
599}
600
Evan Cheng576a3962010-09-25 00:49:35 +0000601/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000602/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000603multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Evan Cheng97f48c32008-11-06 22:15:19 +0000604 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000605 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000606 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000607 Requires<[IsARM, HasV6]> {
608 let Inst{11-10} = 0b00;
609 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000610 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
611 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000612 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000613 [(set GPR:$dst, (opnode GPR:$LHS,
614 (rotr GPR:$RHS, rot_imm:$rot)))]>,
615 Requires<[IsARM, HasV6]>;
616}
617
Johnny Chen2ec5e492010-02-22 21:50:40 +0000618// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000619multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000620 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng576a3962010-09-25 00:49:35 +0000621 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000622 [/* For disassembly only; pattern left blank */]>,
623 Requires<[IsARM, HasV6]> {
624 let Inst{11-10} = 0b00;
625 }
626 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
627 i32imm:$rot),
Evan Cheng576a3962010-09-25 00:49:35 +0000628 IIC_iEXTAr, opc, "\t$dst, $LHS, $RHS, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000629 [/* For disassembly only; pattern left blank */]>,
630 Requires<[IsARM, HasV6]>;
631}
632
Evan Cheng62674222009-06-25 23:34:10 +0000633/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
634let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000635multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
636 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000637 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000638 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000639 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000640 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000641 let Inst{25} = 1;
642 }
Evan Cheng62674222009-06-25 23:34:10 +0000643 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000644 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000645 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000646 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000647 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000648 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000649 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000650 }
Evan Cheng62674222009-06-25 23:34:10 +0000651 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000652 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000653 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000654 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000655 let Inst{25} = 0;
656 }
Jim Grosbache5165492009-11-09 00:11:35 +0000657}
658// Carry setting variants
659let Defs = [CPSR] in {
660multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
661 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000662 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000663 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000664 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000665 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000666 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000667 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000668 }
Evan Cheng62674222009-06-25 23:34:10 +0000669 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000670 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000671 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000672 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000673 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000674 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000675 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000676 }
Evan Cheng62674222009-06-25 23:34:10 +0000677 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000678 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000679 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000680 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000681 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000682 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000683 }
Evan Cheng071a2792007-09-11 19:55:27 +0000684}
Evan Chengc85e8322007-07-05 07:13:32 +0000685}
Jim Grosbache5165492009-11-09 00:11:35 +0000686}
Evan Chengc85e8322007-07-05 07:13:32 +0000687
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000688//===----------------------------------------------------------------------===//
689// Instructions
690//===----------------------------------------------------------------------===//
691
Evan Chenga8e29892007-01-19 07:51:42 +0000692//===----------------------------------------------------------------------===//
693// Miscellaneous Instructions.
694//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000695
Evan Chenga8e29892007-01-19 07:51:42 +0000696/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
697/// the function. The first operand is the ID# for this instruction, the second
698/// is the index into the MachineConstantPool that this is, the third is the
699/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000700let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000701def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000702PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000703 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000704
Jim Grosbach4642ad32010-02-22 23:10:38 +0000705// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
706// from removing one half of the matched pairs. That breaks PEI, which assumes
707// these will always be in pairs, and asserts if it finds otherwise. Better way?
708let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000709def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000710PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000711 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000712
Jim Grosbach64171712010-02-16 21:07:46 +0000713def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000714PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000715 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000716}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000717
Johnny Chenf4d81052010-02-12 22:53:19 +0000718def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000719 [/* For disassembly only; pattern left blank */]>,
720 Requires<[IsARM, HasV6T2]> {
721 let Inst{27-16} = 0b001100100000;
722 let Inst{7-0} = 0b00000000;
723}
724
Johnny Chenf4d81052010-02-12 22:53:19 +0000725def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
726 [/* For disassembly only; pattern left blank */]>,
727 Requires<[IsARM, HasV6T2]> {
728 let Inst{27-16} = 0b001100100000;
729 let Inst{7-0} = 0b00000001;
730}
731
732def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
733 [/* For disassembly only; pattern left blank */]>,
734 Requires<[IsARM, HasV6T2]> {
735 let Inst{27-16} = 0b001100100000;
736 let Inst{7-0} = 0b00000010;
737}
738
739def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
740 [/* For disassembly only; pattern left blank */]>,
741 Requires<[IsARM, HasV6T2]> {
742 let Inst{27-16} = 0b001100100000;
743 let Inst{7-0} = 0b00000011;
744}
745
Johnny Chen2ec5e492010-02-22 21:50:40 +0000746def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
747 "\t$dst, $a, $b",
748 [/* For disassembly only; pattern left blank */]>,
749 Requires<[IsARM, HasV6]> {
750 let Inst{27-20} = 0b01101000;
751 let Inst{7-4} = 0b1011;
752}
753
Johnny Chenf4d81052010-02-12 22:53:19 +0000754def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
755 [/* For disassembly only; pattern left blank */]>,
756 Requires<[IsARM, HasV6T2]> {
757 let Inst{27-16} = 0b001100100000;
758 let Inst{7-0} = 0b00000100;
759}
760
Johnny Chenc6f7b272010-02-11 18:12:29 +0000761// The i32imm operand $val can be used by a debugger to store more information
762// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000763def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000764 [/* For disassembly only; pattern left blank */]>,
765 Requires<[IsARM]> {
766 let Inst{27-20} = 0b00010010;
767 let Inst{7-4} = 0b0111;
768}
769
Johnny Chenb98e1602010-02-12 18:55:33 +0000770// Change Processor State is a system instruction -- for disassembly only.
771// The singleton $opt operand contains the following information:
772// opt{4-0} = mode from Inst{4-0}
773// opt{5} = changemode from Inst{17}
774// opt{8-6} = AIF from Inst{8-6}
775// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000776def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000777 [/* For disassembly only; pattern left blank */]>,
778 Requires<[IsARM]> {
779 let Inst{31-28} = 0b1111;
780 let Inst{27-20} = 0b00010000;
781 let Inst{16} = 0;
782 let Inst{5} = 0;
783}
784
Johnny Chenb92a23f2010-02-21 04:42:01 +0000785// Preload signals the memory system of possible future data/instruction access.
786// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000787//
788// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
789// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000790multiclass APreLoad<bit data, bit read, string opc> {
791
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000792 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000793 !strconcat(opc, "\t[$base, $imm]"), []> {
794 let Inst{31-26} = 0b111101;
795 let Inst{25} = 0; // 0 for immediate form
796 let Inst{24} = data;
797 let Inst{22} = read;
798 let Inst{21-20} = 0b01;
799 }
800
801 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
802 !strconcat(opc, "\t$addr"), []> {
803 let Inst{31-26} = 0b111101;
804 let Inst{25} = 1; // 1 for register form
805 let Inst{24} = data;
806 let Inst{22} = read;
807 let Inst{21-20} = 0b01;
808 let Inst{4} = 0;
809 }
810}
811
812defm PLD : APreLoad<1, 1, "pld">;
813defm PLDW : APreLoad<1, 0, "pldw">;
814defm PLI : APreLoad<0, 1, "pli">;
815
Johnny Chena1e76212010-02-13 02:51:09 +0000816def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
817 [/* For disassembly only; pattern left blank */]>,
818 Requires<[IsARM]> {
819 let Inst{31-28} = 0b1111;
820 let Inst{27-20} = 0b00010000;
821 let Inst{16} = 1;
822 let Inst{9} = 1;
823 let Inst{7-4} = 0b0000;
824}
825
826def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
827 [/* For disassembly only; pattern left blank */]>,
828 Requires<[IsARM]> {
829 let Inst{31-28} = 0b1111;
830 let Inst{27-20} = 0b00010000;
831 let Inst{16} = 1;
832 let Inst{9} = 0;
833 let Inst{7-4} = 0b0000;
834}
835
Johnny Chenf4d81052010-02-12 22:53:19 +0000836def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000837 [/* For disassembly only; pattern left blank */]>,
838 Requires<[IsARM, HasV7]> {
839 let Inst{27-16} = 0b001100100000;
840 let Inst{7-4} = 0b1111;
841}
842
Johnny Chenba6e0332010-02-11 17:14:31 +0000843// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +0000844let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000845def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000846 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +0000847 Requires<[IsARM]> {
848 let Inst{27-25} = 0b011;
849 let Inst{24-20} = 0b11111;
850 let Inst{7-5} = 0b111;
851 let Inst{4} = 0b1;
852}
853
Evan Cheng12c3a532008-11-06 17:48:05 +0000854// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000855let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000856def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000857 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +0000858 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000859
Evan Cheng325474e2008-01-07 23:56:57 +0000860let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000861def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000862 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +0000863 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000864
Evan Chengd87293c2008-11-06 08:47:38 +0000865def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000866 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000867 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
868
Evan Chengd87293c2008-11-06 08:47:38 +0000869def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000870 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000871 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
872
Evan Chengd87293c2008-11-06 08:47:38 +0000873def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000874 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000875 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
876
Evan Chengd87293c2008-11-06 08:47:38 +0000877def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000878 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000879 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
880}
Chris Lattner13c63102008-01-06 05:55:01 +0000881let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000882def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000883 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000884 [(store GPR:$src, addrmodepc:$addr)]>;
885
Evan Chengd87293c2008-11-06 08:47:38 +0000886def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000887 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000888 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
889
Evan Chengd87293c2008-11-06 08:47:38 +0000890def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000891 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +0000892 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
893}
Evan Cheng12c3a532008-11-06 17:48:05 +0000894} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000895
Evan Chenge07715c2009-06-23 05:25:29 +0000896
897// LEApcrel - Load a pc-relative address into a register without offending the
898// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000899let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +0000900let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000901def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000902 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +0000903 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +0000904
Jim Grosbacha967d112010-06-21 21:27:27 +0000905} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +0000906def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000907 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +0000908 Pseudo, IIC_iALUi,
909 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000910 let Inst{25} = 1;
911}
Evan Chenge07715c2009-06-23 05:25:29 +0000912
Evan Chenga8e29892007-01-19 07:51:42 +0000913//===----------------------------------------------------------------------===//
914// Control Flow Instructions.
915//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000916
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000917let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
918 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000919 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000920 "bx", "\tlr", [(ARMretflag)]>,
921 Requires<[IsARM, HasV4T]> {
922 let Inst{3-0} = 0b1110;
923 let Inst{7-4} = 0b0001;
924 let Inst{19-8} = 0b111111111111;
925 let Inst{27-20} = 0b00010010;
926 }
927
928 // ARMV4 only
929 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
930 "mov", "\tpc, lr", [(ARMretflag)]>,
931 Requires<[IsARM, NoV4T]> {
932 let Inst{11-0} = 0b000000001110;
933 let Inst{15-12} = 0b1111;
934 let Inst{19-16} = 0b0000;
935 let Inst{27-20} = 0b00011010;
936 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000937}
Rafael Espindola27185192006-09-29 21:20:16 +0000938
Bob Wilson04ea6e52009-10-28 00:37:03 +0000939// Indirect branches
940let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000941 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000942 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000943 [(brind GPR:$dst)]>,
944 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +0000945 bits<4> dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000946 let Inst{7-4} = 0b0001;
947 let Inst{19-8} = 0b111111111111;
948 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000949 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +0000950 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000951 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000952
953 // ARMV4 only
954 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
955 [(brind GPR:$dst)]>,
956 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +0000957 bits<4> dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000958 let Inst{11-4} = 0b00000000;
959 let Inst{15-12} = 0b1111;
960 let Inst{19-16} = 0b0000;
961 let Inst{27-20} = 0b00011010;
962 let Inst{31-28} = 0b1110;
Jim Grosbach62547262010-10-11 18:51:51 +0000963 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000964 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000965}
966
Evan Chenga8e29892007-01-19 07:51:42 +0000967// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000968// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000969let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
970 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000971 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
972 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000973 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +0000974 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000975 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000976
Bob Wilson54fc1242009-06-22 21:01:46 +0000977// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000978let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000979 Defs = [R0, R1, R2, R3, R12, LR,
980 D0, D1, D2, D3, D4, D5, D6, D7,
981 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000982 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000983 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000984 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000985 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000986 Requires<[IsARM, IsNotDarwin]> {
987 let Inst{31-28} = 0b1110;
988 }
Evan Cheng277f0742007-06-19 21:05:09 +0000989
Evan Cheng12c3a532008-11-06 17:48:05 +0000990 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000991 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000992 [(ARMcall_pred tglobaladdr:$func)]>,
993 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000994
Evan Chenga8e29892007-01-19 07:51:42 +0000995 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000996 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000997 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000998 [(ARMcall GPR:$func)]>,
999 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001000 bits<4> func;
Jim Grosbach26421962008-10-14 20:36:24 +00001001 let Inst{7-4} = 0b0011;
1002 let Inst{19-8} = 0b111111111111;
1003 let Inst{27-20} = 0b00010010;
Jim Grosbach62547262010-10-11 18:51:51 +00001004 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001005 }
1006
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001007 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001008 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1009 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001010 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001011 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001012 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001013 let Inst{7-4} = 0b0001;
1014 let Inst{19-8} = 0b111111111111;
1015 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +00001016 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001017
1018 // ARMv4
1019 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1020 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1021 [(ARMcall_nolink tGPR:$func)]>,
1022 Requires<[IsARM, NoV4T, IsNotDarwin]> {
1023 let Inst{11-4} = 0b00000000;
1024 let Inst{15-12} = 0b1111;
1025 let Inst{19-16} = 0b0000;
1026 let Inst{27-20} = 0b00011010;
1027 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001028}
1029
1030// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001031let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001032 Defs = [R0, R1, R2, R3, R9, R12, LR,
1033 D0, D1, D2, D3, D4, D5, D6, D7,
1034 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001035 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001036 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001037 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001038 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1039 let Inst{31-28} = 0b1110;
1040 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001041
1042 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001043 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001044 [(ARMcall_pred tglobaladdr:$func)]>,
1045 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001046
1047 // ARMv5T and above
1048 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001049 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001050 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
1051 let Inst{7-4} = 0b0011;
1052 let Inst{19-8} = 0b111111111111;
1053 let Inst{27-20} = 0b00010010;
1054 }
1055
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001056 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001057 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1058 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001059 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001060 [(ARMcall_nolink tGPR:$func)]>,
1061 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001062 let Inst{7-4} = 0b0001;
1063 let Inst{19-8} = 0b111111111111;
1064 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001065 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001066
1067 // ARMv4
1068 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1069 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1070 [(ARMcall_nolink tGPR:$func)]>,
1071 Requires<[IsARM, NoV4T, IsDarwin]> {
1072 let Inst{11-4} = 0b00000000;
1073 let Inst{15-12} = 0b1111;
1074 let Inst{19-16} = 0b0000;
1075 let Inst{27-20} = 0b00011010;
1076 }
Rafael Espindola35574632006-07-18 17:00:30 +00001077}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001078
Dale Johannesen51e28e62010-06-03 21:09:53 +00001079// Tail calls.
1080
1081let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1082 // Darwin versions.
1083 let Defs = [R0, R1, R2, R3, R9, R12,
1084 D0, D1, D2, D3, D4, D5, D6, D7,
1085 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1086 D27, D28, D29, D30, D31, PC],
1087 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001088 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1089 Pseudo, IIC_Br,
1090 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001091
Evan Cheng6523d2f2010-06-19 00:11:54 +00001092 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1093 Pseudo, IIC_Br,
1094 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001095
Evan Cheng6523d2f2010-06-19 00:11:54 +00001096 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001097 IIC_Br, "b\t$dst @ TAILCALL",
1098 []>, Requires<[IsDarwin]>;
1099
1100 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001101 IIC_Br, "b.w\t$dst @ TAILCALL",
1102 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001103
Evan Cheng6523d2f2010-06-19 00:11:54 +00001104 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1105 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1106 []>, Requires<[IsDarwin]> {
1107 let Inst{7-4} = 0b0001;
1108 let Inst{19-8} = 0b111111111111;
1109 let Inst{27-20} = 0b00010010;
1110 let Inst{31-28} = 0b1110;
1111 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001112 }
1113
1114 // Non-Darwin versions (the difference is R9).
1115 let Defs = [R0, R1, R2, R3, R12,
1116 D0, D1, D2, D3, D4, D5, D6, D7,
1117 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1118 D27, D28, D29, D30, D31, PC],
1119 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001120 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1121 Pseudo, IIC_Br,
1122 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001123
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001124 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001125 Pseudo, IIC_Br,
1126 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001127
Evan Cheng6523d2f2010-06-19 00:11:54 +00001128 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1129 IIC_Br, "b\t$dst @ TAILCALL",
1130 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001131
Evan Cheng6523d2f2010-06-19 00:11:54 +00001132 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1133 IIC_Br, "b.w\t$dst @ TAILCALL",
1134 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001135
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001136 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001137 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1138 []>, Requires<[IsNotDarwin]> {
1139 let Inst{7-4} = 0b0001;
1140 let Inst{19-8} = 0b111111111111;
1141 let Inst{27-20} = 0b00010010;
1142 let Inst{31-28} = 0b1110;
1143 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001144 }
1145}
1146
David Goodwin1a8f36e2009-08-12 18:31:53 +00001147let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001148 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001149 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001150 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001151 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001152 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001153
Owen Anderson20ab2902007-11-12 07:39:39 +00001154 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001155 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001156 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001157 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001158 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001159 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001160 let Inst{20} = 0; // S Bit
1161 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001162 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001163 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001164 def BR_JTm : JTI<(outs),
1165 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001166 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001167 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1168 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001169 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001170 let Inst{20} = 1; // L bit
1171 let Inst{21} = 0; // W bit
1172 let Inst{22} = 0; // B bit
1173 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001174 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001175 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001176 def BR_JTadd : JTI<(outs),
1177 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001178 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001179 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1180 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001181 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001182 let Inst{20} = 0; // S bit
1183 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001184 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001185 }
1186 } // isNotDuplicable = 1, isIndirectBranch = 1
1187 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001188
Evan Chengc85e8322007-07-05 07:13:32 +00001189 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001190 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001191 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001192 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001193 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001194}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001195
Johnny Chena1e76212010-02-13 02:51:09 +00001196// Branch and Exchange Jazelle -- for disassembly only
1197def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1198 [/* For disassembly only; pattern left blank */]> {
1199 let Inst{23-20} = 0b0010;
1200 //let Inst{19-8} = 0xfff;
1201 let Inst{7-4} = 0b0010;
1202}
1203
Johnny Chen0296f3e2010-02-16 21:59:54 +00001204// Secure Monitor Call is a system instruction -- for disassembly only
1205def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1206 [/* For disassembly only; pattern left blank */]> {
1207 let Inst{23-20} = 0b0110;
1208 let Inst{7-4} = 0b0111;
1209}
1210
Johnny Chen64dfb782010-02-16 20:04:27 +00001211// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001212let isCall = 1 in {
1213def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1214 [/* For disassembly only; pattern left blank */]>;
1215}
1216
Johnny Chenfb566792010-02-17 21:39:10 +00001217// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001218def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1219 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001220 [/* For disassembly only; pattern left blank */]> {
1221 let Inst{31-28} = 0b1111;
1222 let Inst{22-20} = 0b110; // W = 1
1223}
1224
1225def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1226 NoItinerary, "srs${addr:submode}\tsp, $mode",
1227 [/* For disassembly only; pattern left blank */]> {
1228 let Inst{31-28} = 0b1111;
1229 let Inst{22-20} = 0b100; // W = 0
1230}
1231
Johnny Chenfb566792010-02-17 21:39:10 +00001232// Return From Exception is a system instruction -- for disassembly only
1233def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1234 NoItinerary, "rfe${addr:submode}\t$base!",
1235 [/* For disassembly only; pattern left blank */]> {
1236 let Inst{31-28} = 0b1111;
1237 let Inst{22-20} = 0b011; // W = 1
1238}
1239
1240def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1241 NoItinerary, "rfe${addr:submode}\t$base",
1242 [/* For disassembly only; pattern left blank */]> {
1243 let Inst{31-28} = 0b1111;
1244 let Inst{22-20} = 0b001; // W = 0
1245}
1246
Evan Chenga8e29892007-01-19 07:51:42 +00001247//===----------------------------------------------------------------------===//
1248// Load / store Instructions.
1249//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001250
Evan Chenga8e29892007-01-19 07:51:42 +00001251// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001252let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001253def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001254 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001255 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001256
Evan Chengfa775d02007-03-19 07:20:03 +00001257// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001258let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1259 isReMaterializable = 1 in
Evan Cheng0e55fd62010-09-30 01:08:25 +00001260def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoad_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001261 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001262
Evan Chenga8e29892007-01-19 07:51:42 +00001263// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001264def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001265 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001266 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001267
Jim Grosbach64171712010-02-16 21:07:46 +00001268def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001269 IIC_iLoad_bh_r, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001270 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001271
Evan Chenga8e29892007-01-19 07:51:42 +00001272// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001273def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001274 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001275 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001276
David Goodwin5d598aa2009-08-19 18:00:44 +00001277def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001278 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001279 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001280
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001281let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001282// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001283def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001284 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001285 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001286
Evan Chenga8e29892007-01-19 07:51:42 +00001287// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001288def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001289 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001290 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001291
Evan Chengd87293c2008-11-06 08:47:38 +00001292def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001293 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001294 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001295
Evan Chengd87293c2008-11-06 08:47:38 +00001296def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001297 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001298 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001299
Evan Chengd87293c2008-11-06 08:47:38 +00001300def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001301 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001302 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001303
Evan Chengd87293c2008-11-06 08:47:38 +00001304def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001305 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001306 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001307
Evan Chengd87293c2008-11-06 08:47:38 +00001308def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001309 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001310 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001311
Evan Chengd87293c2008-11-06 08:47:38 +00001312def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001313 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001314 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001315
Evan Chengd87293c2008-11-06 08:47:38 +00001316def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001317 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001318 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001319
Evan Chengd87293c2008-11-06 08:47:38 +00001320def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001321 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001322 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001323
Evan Chengd87293c2008-11-06 08:47:38 +00001324def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001325 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001326 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001327
1328// For disassembly only
1329def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001330 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001331 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1332 Requires<[IsARM, HasV5TE]>;
1333
1334// For disassembly only
1335def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001336 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001337 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1338 Requires<[IsARM, HasV5TE]>;
1339
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001340} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001341
Johnny Chenadb561d2010-02-18 03:27:42 +00001342// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001343
1344def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001345 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001346 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1347 let Inst{21} = 1; // overwrite
1348}
1349
1350def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001351 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001352 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1353 let Inst{21} = 1; // overwrite
1354}
1355
1356def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001357 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001358 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1359 let Inst{21} = 1; // overwrite
1360}
1361
1362def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001364 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1365 let Inst{21} = 1; // overwrite
1366}
1367
1368def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001369 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001370 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001371 let Inst{21} = 1; // overwrite
1372}
1373
Evan Chenga8e29892007-01-19 07:51:42 +00001374// Store
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStore_r,
Evan Cheng162e3092009-10-26 23:45:59 +00001376 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001377 [(store GPR:$src, addrmode2:$addr)]>;
1378
1379// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001380def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001381 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001382 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1383
Evan Cheng0e55fd62010-09-30 01:08:25 +00001384def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
1385 IIC_iStore_bh_r, "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001386 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1387
1388// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001389let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001390def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001391 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001392 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001393
1394// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001395def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001396 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001397 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001398 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001399 [(set GPR:$base_wb,
1400 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1401
Evan Chengd87293c2008-11-06 08:47:38 +00001402def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001403 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001404 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001405 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001406 [(set GPR:$base_wb,
1407 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1408
Evan Chengd87293c2008-11-06 08:47:38 +00001409def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001410 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001411 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001412 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001413 [(set GPR:$base_wb,
1414 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1415
Evan Chengd87293c2008-11-06 08:47:38 +00001416def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001417 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001418 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001419 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001420 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1421 GPR:$base, am3offset:$offset))]>;
1422
Evan Chengd87293c2008-11-06 08:47:38 +00001423def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001424 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001425 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001426 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001427 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1428 GPR:$base, am2offset:$offset))]>;
1429
Evan Chengd87293c2008-11-06 08:47:38 +00001430def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001431 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001432 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001433 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001434 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1435 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001436
Johnny Chen39a4bb32010-02-18 22:31:18 +00001437// For disassembly only
1438def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1439 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001440 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001441 "strd", "\t$src1, $src2, [$base, $offset]!",
1442 "$base = $base_wb", []>;
1443
1444// For disassembly only
1445def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1446 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001447 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001448 "strd", "\t$src1, $src2, [$base], $offset",
1449 "$base = $base_wb", []>;
1450
Johnny Chenad4df4c2010-03-01 19:22:00 +00001451// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001452
1453def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001454 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001455 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001456 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1457 [/* For disassembly only; pattern left blank */]> {
1458 let Inst{21} = 1; // overwrite
1459}
1460
1461def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001462 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001463 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001464 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1465 [/* For disassembly only; pattern left blank */]> {
1466 let Inst{21} = 1; // overwrite
1467}
1468
Johnny Chenad4df4c2010-03-01 19:22:00 +00001469def STRHT: AI3sthpo<(outs GPR:$base_wb),
1470 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001471 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001472 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1473 [/* For disassembly only; pattern left blank */]> {
1474 let Inst{21} = 1; // overwrite
1475}
1476
Evan Chenga8e29892007-01-19 07:51:42 +00001477//===----------------------------------------------------------------------===//
1478// Load / store multiple Instructions.
1479//
1480
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001481let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001482def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001483 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001484 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001485 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001486
Bob Wilson815baeb2010-03-13 01:08:20 +00001487def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1488 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001489 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001490 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001491 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001492} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001493
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001494let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001495def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001496 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001497 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001498 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1499
1500def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1501 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001502 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001503 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001504 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001505} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001506
1507//===----------------------------------------------------------------------===//
1508// Move Instructions.
1509//
1510
Evan Chengcd799b92009-06-12 20:46:18 +00001511let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001512def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001513 "mov", "\t$dst, $src", []>, UnaryDP {
Jim Grosbach62547262010-10-11 18:51:51 +00001514 bits<4> dst;
1515 bits<4> src;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001516
Johnny Chen04301522009-11-07 00:54:36 +00001517 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001518 let Inst{25} = 0;
Jim Grosbach62547262010-10-11 18:51:51 +00001519 let Inst{3-0} = src;
1520 let Inst{15-12} = dst;
Bob Wilson8e86b512009-10-14 19:00:24 +00001521}
1522
Dale Johannesen38d5f042010-06-15 22:24:08 +00001523// A version for the smaller set of tail call registers.
1524let neverHasSideEffects = 1 in
1525def MOVr_TC : AsI1<0b1101, (outs tcGPR:$dst), (ins tcGPR:$src), DPFrm,
1526 IIC_iMOVr, "mov", "\t$dst, $src", []>, UnaryDP {
Jim Grosbach62547262010-10-11 18:51:51 +00001527 bits<4> dst;
1528 bits<4> src;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001529
Dale Johannesen38d5f042010-06-15 22:24:08 +00001530 let Inst{11-4} = 0b00000000;
1531 let Inst{25} = 0;
Jim Grosbach62547262010-10-11 18:51:51 +00001532 let Inst{3-0} = src;
1533 let Inst{15-12} = dst;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001534}
1535
Jim Grosbach64171712010-02-16 21:07:46 +00001536def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001537 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001538 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001539 let Inst{25} = 0;
1540}
Evan Chenga2515702007-03-19 07:09:02 +00001541
Evan Chengb3379fb2009-02-05 08:42:55 +00001542let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001543def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001544 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001545 let Inst{25} = 1;
1546}
1547
1548let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001549def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001550 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001551 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001552 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001553 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001554 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001555 let Inst{25} = 1;
1556}
1557
Evan Cheng5adb66a2009-09-28 09:14:39 +00001558let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001559def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1560 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001561 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001562 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001563 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001564 lo16AllZero:$imm))]>, UnaryDP,
1565 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001566 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001567 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001568}
Evan Cheng13ab0202007-07-10 18:08:01 +00001569
Evan Cheng20956592009-10-21 08:15:52 +00001570def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1571 Requires<[IsARM, HasV6T2]>;
1572
David Goodwinca01a8d2009-09-01 18:32:09 +00001573let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001574def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001575 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001576 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001577
1578// These aren't really mov instructions, but we have to define them this way
1579// due to flag operands.
1580
Evan Cheng071a2792007-09-11 19:55:27 +00001581let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001582def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001583 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001584 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001585def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001586 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001587 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001588}
Evan Chenga8e29892007-01-19 07:51:42 +00001589
Evan Chenga8e29892007-01-19 07:51:42 +00001590//===----------------------------------------------------------------------===//
1591// Extend Instructions.
1592//
1593
1594// Sign extenders
1595
Evan Cheng576a3962010-09-25 00:49:35 +00001596defm SXTB : AI_ext_rrot<0b01101010,
1597 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1598defm SXTH : AI_ext_rrot<0b01101011,
1599 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001600
Evan Cheng576a3962010-09-25 00:49:35 +00001601defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001602 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001603defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001604 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001605
Johnny Chen2ec5e492010-02-22 21:50:40 +00001606// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001607defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001608
1609// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001610defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001611
1612// Zero extenders
1613
1614let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001615defm UXTB : AI_ext_rrot<0b01101110,
1616 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1617defm UXTH : AI_ext_rrot<0b01101111,
1618 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1619defm UXTB16 : AI_ext_rrot<0b01101100,
1620 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001621
Jim Grosbach542f6422010-07-28 23:25:44 +00001622// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1623// The transformation should probably be done as a combiner action
1624// instead so we can include a check for masking back in the upper
1625// eight bits of the source into the lower eight bits of the result.
1626//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1627// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001628def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001629 (UXTB16r_rot GPR:$Src, 8)>;
1630
Evan Cheng576a3962010-09-25 00:49:35 +00001631defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001632 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001633defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001634 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001635}
1636
Evan Chenga8e29892007-01-19 07:51:42 +00001637// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001638// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001639defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001640
Evan Chenga8e29892007-01-19 07:51:42 +00001641
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001642def SBFX : I<(outs GPR:$dst),
1643 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001644 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001645 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001646 Requires<[IsARM, HasV6T2]> {
1647 let Inst{27-21} = 0b0111101;
1648 let Inst{6-4} = 0b101;
1649}
1650
1651def UBFX : I<(outs GPR:$dst),
1652 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001653 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001654 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001655 Requires<[IsARM, HasV6T2]> {
1656 let Inst{27-21} = 0b0111111;
1657 let Inst{6-4} = 0b101;
1658}
1659
Evan Chenga8e29892007-01-19 07:51:42 +00001660//===----------------------------------------------------------------------===//
1661// Arithmetic Instructions.
1662//
1663
Jim Grosbach26421962008-10-14 20:36:24 +00001664defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001665 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001666 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001667defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001668 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001669 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001670
Evan Chengc85e8322007-07-05 07:13:32 +00001671// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001672defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001673 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001674 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1675defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001676 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001677 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001678
Evan Cheng62674222009-06-25 23:34:10 +00001679defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001680 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001681defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001682 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001683defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001684 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001685defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001686 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001687
Evan Chengedda31c2008-11-05 18:35:52 +00001688def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001689 IIC_iALUi, "rsb", "\t$dst, $a, $b",
1690 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001691 let Inst{25} = 1;
1692}
Evan Cheng13ab0202007-07-10 18:08:01 +00001693
Bob Wilsoncff71782010-08-05 18:23:43 +00001694// The reg/reg form is only defined for the disassembler; for codegen it is
1695// equivalent to SUBrr.
1696def RSBrr : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001697 IIC_iALUr, "rsb", "\t$dst, $a, $b",
1698 [/* For disassembly only; pattern left blank */]> {
Bob Wilsoncff71782010-08-05 18:23:43 +00001699 let Inst{25} = 0;
1700 let Inst{11-4} = 0b00000000;
1701}
1702
Evan Chengedda31c2008-11-05 18:35:52 +00001703def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Bob Wilson751aaf82010-08-05 19:00:21 +00001704 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
1705 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001706 let Inst{25} = 0;
1707}
Evan Chengc85e8322007-07-05 07:13:32 +00001708
1709// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001710let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001711def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001712 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001713 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001714 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001715 let Inst{25} = 1;
1716}
Evan Chengedda31c2008-11-05 18:35:52 +00001717def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001718 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001719 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001720 let Inst{20} = 1;
1721 let Inst{25} = 0;
1722}
Evan Cheng071a2792007-09-11 19:55:27 +00001723}
Evan Chengc85e8322007-07-05 07:13:32 +00001724
Evan Cheng62674222009-06-25 23:34:10 +00001725let Uses = [CPSR] in {
1726def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001727 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001728 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1729 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001730 let Inst{25} = 1;
1731}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001732// The reg/reg form is only defined for the disassembler; for codegen it is
1733// equivalent to SUBrr.
1734def RSCrr : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1735 DPFrm, IIC_iALUr, "rsc", "\t$dst, $a, $b",
1736 [/* For disassembly only; pattern left blank */]> {
1737 let Inst{25} = 0;
1738 let Inst{11-4} = 0b00000000;
1739}
Evan Cheng62674222009-06-25 23:34:10 +00001740def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001741 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001742 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1743 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001744 let Inst{25} = 0;
1745}
Evan Cheng62674222009-06-25 23:34:10 +00001746}
1747
1748// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001749let Defs = [CPSR], Uses = [CPSR] in {
1750def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001751 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001752 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1753 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001754 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001755 let Inst{25} = 1;
1756}
Evan Cheng1e249e32009-06-25 20:59:23 +00001757def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001758 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001759 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1760 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001761 let Inst{20} = 1;
1762 let Inst{25} = 0;
1763}
Evan Cheng071a2792007-09-11 19:55:27 +00001764}
Evan Cheng2c614c52007-06-06 10:17:05 +00001765
Evan Chenga8e29892007-01-19 07:51:42 +00001766// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001767// The assume-no-carry-in form uses the negation of the input since add/sub
1768// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1769// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1770// details.
Evan Chenga8e29892007-01-19 07:51:42 +00001771def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1772 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001773def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1774 (SUBSri GPR:$src, so_imm_neg:$imm)>;
1775// The with-carry-in form matches bitwise not instead of the negation.
1776// Effectively, the inverse interpretation of the carry flag already accounts
1777// for part of the negation.
1778def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
1779 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001780
1781// Note: These are implemented in C++ code, because they have to generate
1782// ADD/SUBrs instructions, which use a complex pattern that a xform function
1783// cannot produce.
1784// (mul X, 2^n+1) -> (add (X << n), X)
1785// (mul X, 2^n-1) -> (rsb X, (X << n))
1786
Johnny Chen667d1272010-02-22 18:50:54 +00001787// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001788// GPR:$dst = GPR:$a op GPR:$b
Nate Begeman692433b2010-07-29 17:56:55 +00001789class AAI<bits<8> op27_20, bits<4> op7_4, string opc,
1790 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Johnny Chen2faf3912010-02-14 06:32:20 +00001791 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Nate Begeman692433b2010-07-29 17:56:55 +00001792 opc, "\t$dst, $a, $b", pattern> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001793 let Inst{27-20} = op27_20;
1794 let Inst{7-4} = op7_4;
1795}
1796
Johnny Chen667d1272010-02-22 18:50:54 +00001797// Saturating add/subtract -- for disassembly only
1798
Nate Begeman692433b2010-07-29 17:56:55 +00001799def QADD : AAI<0b00010000, 0b0101, "qadd",
1800 [(set GPR:$dst, (int_arm_qadd GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001801def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1802def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1803def QASX : AAI<0b01100010, 0b0011, "qasx">;
1804def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1805def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1806def QSAX : AAI<0b01100010, 0b0101, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001807def QSUB : AAI<0b00010010, 0b0101, "qsub",
1808 [(set GPR:$dst, (int_arm_qsub GPR:$a, GPR:$b))]>;
Johnny Chen667d1272010-02-22 18:50:54 +00001809def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1810def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1811def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1812def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1813def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1814def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1815def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1816def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1817
1818// Signed/Unsigned add/subtract -- for disassembly only
1819
1820def SASX : AAI<0b01100001, 0b0011, "sasx">;
1821def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1822def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1823def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1824def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1825def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1826def UASX : AAI<0b01100101, 0b0011, "uasx">;
1827def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1828def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1829def USAX : AAI<0b01100101, 0b0101, "usax">;
1830def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1831def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1832
1833// Signed/Unsigned halving add/subtract -- for disassembly only
1834
1835def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1836def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1837def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1838def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1839def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1840def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1841def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1842def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1843def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1844def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1845def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1846def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1847
Johnny Chenadc77332010-02-26 22:04:29 +00001848// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001849
Johnny Chenadc77332010-02-26 22:04:29 +00001850def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001851 MulFrm /* for convenience */, NoItinerary, "usad8",
1852 "\t$dst, $a, $b", []>,
1853 Requires<[IsARM, HasV6]> {
1854 let Inst{27-20} = 0b01111000;
1855 let Inst{15-12} = 0b1111;
1856 let Inst{7-4} = 0b0001;
1857}
1858def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1859 MulFrm /* for convenience */, NoItinerary, "usada8",
1860 "\t$dst, $a, $b, $acc", []>,
1861 Requires<[IsARM, HasV6]> {
1862 let Inst{27-20} = 0b01111000;
1863 let Inst{7-4} = 0b0001;
1864}
1865
1866// Signed/Unsigned saturate -- for disassembly only
1867
Bob Wilson22f5dc72010-08-16 18:27:34 +00001868def SSAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001869 SatFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a$sh",
1870 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001871 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001872 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001873}
1874
Bob Wilson9a1c1892010-08-11 00:01:18 +00001875def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001876 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1877 [/* For disassembly only; pattern left blank */]> {
1878 let Inst{27-20} = 0b01101010;
1879 let Inst{7-4} = 0b0011;
1880}
1881
Bob Wilson22f5dc72010-08-16 18:27:34 +00001882def USAT : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, shift_imm:$sh),
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001883 SatFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a$sh",
1884 [/* For disassembly only; pattern left blank */]> {
Johnny Chen667d1272010-02-22 18:50:54 +00001885 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001886 let Inst{5-4} = 0b01;
Johnny Chen667d1272010-02-22 18:50:54 +00001887}
1888
Bob Wilson9a1c1892010-08-11 00:01:18 +00001889def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), SatFrm,
Johnny Chen667d1272010-02-22 18:50:54 +00001890 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1891 [/* For disassembly only; pattern left blank */]> {
1892 let Inst{27-20} = 0b01101110;
1893 let Inst{7-4} = 0b0011;
1894}
Evan Chenga8e29892007-01-19 07:51:42 +00001895
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001896def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
1897def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001898
Evan Chenga8e29892007-01-19 07:51:42 +00001899//===----------------------------------------------------------------------===//
1900// Bitwise Instructions.
1901//
1902
Jim Grosbach26421962008-10-14 20:36:24 +00001903defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001904 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001905 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Bill Wendling2d811d32010-08-31 22:05:37 +00001906defm ANDS : AI1_bin_s_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001907 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Bill Wendling2d811d32010-08-31 22:05:37 +00001908 BinOpFrag<(ARMand node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001909defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001910 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001911 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001912defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001913 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001914 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001915defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001916 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001917 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001918
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001919def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001920 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001921 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001922 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1923 Requires<[IsARM, HasV6T2]> {
1924 let Inst{27-21} = 0b0111110;
1925 let Inst{6-0} = 0b0011111;
1926}
1927
Johnny Chenb2503c02010-02-17 06:31:48 +00001928// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001929def BFI : I<(outs GPR:$dst), (ins GPR:$src, GPR:$val, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00001930 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00001931 "bfi", "\t$dst, $val, $imm", "$src = $dst",
1932 [(set GPR:$dst, (ARMbfi GPR:$src, GPR:$val,
1933 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00001934 Requires<[IsARM, HasV6T2]> {
1935 let Inst{27-21} = 0b0111110;
1936 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1937}
1938
Evan Cheng5d42c562010-09-29 00:49:25 +00001939def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMVNr,
Evan Cheng162e3092009-10-26 23:45:59 +00001940 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001941 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001942 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001943 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001944}
Evan Chengedda31c2008-11-05 18:35:52 +00001945def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001946 IIC_iMVNsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001947 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1948 let Inst{25} = 0;
1949}
Evan Chengb3379fb2009-02-05 08:42:55 +00001950let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001951def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng5d42c562010-09-29 00:49:25 +00001952 IIC_iMVNi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001953 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1954 let Inst{25} = 1;
1955}
Evan Chenga8e29892007-01-19 07:51:42 +00001956
1957def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1958 (BICri GPR:$src, so_imm_not:$imm)>;
1959
1960//===----------------------------------------------------------------------===//
1961// Multiply Instructions.
1962//
1963
Evan Cheng8de898a2009-06-26 00:19:44 +00001964let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001965def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001966 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001967 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001968
Evan Chengfbc9d412008-11-06 01:21:28 +00001969def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001970 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001971 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001972
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001973def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001974 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001975 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1976 Requires<[IsARM, HasV6T2]>;
1977
Evan Chenga8e29892007-01-19 07:51:42 +00001978// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001979let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001980let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001981def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001982 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001983 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001984
Evan Chengfbc9d412008-11-06 01:21:28 +00001985def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001986 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001987 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001988}
Evan Chenga8e29892007-01-19 07:51:42 +00001989
1990// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001991def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001992 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001993 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001994
Evan Chengfbc9d412008-11-06 01:21:28 +00001995def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001996 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001997 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001998
Evan Chengfbc9d412008-11-06 01:21:28 +00001999def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002000 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00002001 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002002 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00002003} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002004
2005// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00002006def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002007 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00002008 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002009 Requires<[IsARM, HasV6]> {
2010 let Inst{7-4} = 0b0001;
2011 let Inst{15-12} = 0b1111;
2012}
Evan Cheng13ab0202007-07-10 18:08:01 +00002013
Johnny Chen2ec5e492010-02-22 21:50:40 +00002014def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2015 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
2016 [/* For disassembly only; pattern left blank */]>,
2017 Requires<[IsARM, HasV6]> {
2018 let Inst{7-4} = 0b0011; // R = 1
2019 let Inst{15-12} = 0b1111;
2020}
2021
Evan Chengfbc9d412008-11-06 01:21:28 +00002022def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002023 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00002024 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002025 Requires<[IsARM, HasV6]> {
2026 let Inst{7-4} = 0b0001;
2027}
Evan Chenga8e29892007-01-19 07:51:42 +00002028
Johnny Chen2ec5e492010-02-22 21:50:40 +00002029def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2030 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
2031 [/* For disassembly only; pattern left blank */]>,
2032 Requires<[IsARM, HasV6]> {
2033 let Inst{7-4} = 0b0011; // R = 1
2034}
Evan Chenga8e29892007-01-19 07:51:42 +00002035
Evan Chengfbc9d412008-11-06 01:21:28 +00002036def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002037 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00002038 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002039 Requires<[IsARM, HasV6]> {
2040 let Inst{7-4} = 0b1101;
2041}
Evan Chenga8e29892007-01-19 07:51:42 +00002042
Johnny Chen2ec5e492010-02-22 21:50:40 +00002043def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
2044 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
2045 [/* For disassembly only; pattern left blank */]>,
2046 Requires<[IsARM, HasV6]> {
2047 let Inst{7-4} = 0b1111; // R = 1
2048}
2049
Raul Herbster37fb5b12007-08-30 23:25:47 +00002050multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002051 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002052 IIC_iMUL16, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002053 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
2054 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002055 Requires<[IsARM, HasV5TE]> {
2056 let Inst{5} = 0;
2057 let Inst{6} = 0;
2058 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002059
Evan Chengeb4f52e2008-11-06 03:35:07 +00002060 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002061 IIC_iMUL16, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002062 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002063 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002064 Requires<[IsARM, HasV5TE]> {
2065 let Inst{5} = 0;
2066 let Inst{6} = 1;
2067 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002068
Evan Chengeb4f52e2008-11-06 03:35:07 +00002069 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002070 IIC_iMUL16, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002071 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002072 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002073 Requires<[IsARM, HasV5TE]> {
2074 let Inst{5} = 1;
2075 let Inst{6} = 0;
2076 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002077
Evan Chengeb4f52e2008-11-06 03:35:07 +00002078 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002079 IIC_iMUL16, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002080 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
2081 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002082 Requires<[IsARM, HasV5TE]> {
2083 let Inst{5} = 1;
2084 let Inst{6} = 1;
2085 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002086
Evan Chengeb4f52e2008-11-06 03:35:07 +00002087 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002088 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00002089 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002090 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002091 Requires<[IsARM, HasV5TE]> {
2092 let Inst{5} = 1;
2093 let Inst{6} = 0;
2094 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002095
Evan Chengeb4f52e2008-11-06 03:35:07 +00002096 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00002097 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00002098 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002099 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002100 Requires<[IsARM, HasV5TE]> {
2101 let Inst{5} = 1;
2102 let Inst{6} = 1;
2103 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00002104}
2105
Raul Herbster37fb5b12007-08-30 23:25:47 +00002106
2107multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00002108 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002109 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002110 [(set GPR:$dst, (add GPR:$acc,
2111 (opnode (sext_inreg GPR:$a, i16),
2112 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002113 Requires<[IsARM, HasV5TE]> {
2114 let Inst{5} = 0;
2115 let Inst{6} = 0;
2116 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002117
Evan Chengeb4f52e2008-11-06 03:35:07 +00002118 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002119 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002120 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00002121 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002122 Requires<[IsARM, HasV5TE]> {
2123 let Inst{5} = 0;
2124 let Inst{6} = 1;
2125 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002126
Evan Chengeb4f52e2008-11-06 03:35:07 +00002127 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002128 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002129 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002130 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002131 Requires<[IsARM, HasV5TE]> {
2132 let Inst{5} = 1;
2133 let Inst{6} = 0;
2134 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002135
Evan Chengeb4f52e2008-11-06 03:35:07 +00002136 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002137 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
2138 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
2139 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002140 Requires<[IsARM, HasV5TE]> {
2141 let Inst{5} = 1;
2142 let Inst{6} = 1;
2143 }
Evan Chenga8e29892007-01-19 07:51:42 +00002144
Evan Chengeb4f52e2008-11-06 03:35:07 +00002145 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002146 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00002147 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002148 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002149 Requires<[IsARM, HasV5TE]> {
2150 let Inst{5} = 0;
2151 let Inst{6} = 0;
2152 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00002153
Evan Chengeb4f52e2008-11-06 03:35:07 +00002154 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00002155 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00002156 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002157 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00002158 Requires<[IsARM, HasV5TE]> {
2159 let Inst{5} = 0;
2160 let Inst{6} = 1;
2161 }
Rafael Espindola70673a12006-10-18 16:20:57 +00002162}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002163
Raul Herbster37fb5b12007-08-30 23:25:47 +00002164defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2165defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002166
Johnny Chen83498e52010-02-12 21:59:23 +00002167// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
2168def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2169 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
2170 [/* For disassembly only; pattern left blank */]>,
2171 Requires<[IsARM, HasV5TE]> {
2172 let Inst{5} = 0;
2173 let Inst{6} = 0;
2174}
2175
2176def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2177 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
2178 [/* For disassembly only; pattern left blank */]>,
2179 Requires<[IsARM, HasV5TE]> {
2180 let Inst{5} = 0;
2181 let Inst{6} = 1;
2182}
2183
2184def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2185 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
2186 [/* For disassembly only; pattern left blank */]>,
2187 Requires<[IsARM, HasV5TE]> {
2188 let Inst{5} = 1;
2189 let Inst{6} = 0;
2190}
2191
2192def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2193 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
2194 [/* For disassembly only; pattern left blank */]>,
2195 Requires<[IsARM, HasV5TE]> {
2196 let Inst{5} = 1;
2197 let Inst{6} = 1;
2198}
2199
Johnny Chen667d1272010-02-22 18:50:54 +00002200// Helper class for AI_smld -- for disassembly only
2201class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2202 InstrItinClass itin, string opc, string asm>
2203 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2204 let Inst{4} = 1;
2205 let Inst{5} = swap;
2206 let Inst{6} = sub;
2207 let Inst{7} = 0;
2208 let Inst{21-20} = 0b00;
2209 let Inst{22} = long;
2210 let Inst{27-23} = 0b01110;
2211}
2212
2213multiclass AI_smld<bit sub, string opc> {
2214
2215 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2216 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2217
2218 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2219 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2220
2221 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2222 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2223
2224 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2225 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2226
2227}
2228
2229defm SMLA : AI_smld<0, "smla">;
2230defm SMLS : AI_smld<1, "smls">;
2231
Johnny Chen2ec5e492010-02-22 21:50:40 +00002232multiclass AI_sdml<bit sub, string opc> {
2233
2234 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2235 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2236 let Inst{15-12} = 0b1111;
2237 }
2238
2239 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2240 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2241 let Inst{15-12} = 0b1111;
2242 }
2243
2244}
2245
2246defm SMUA : AI_sdml<0, "smua">;
2247defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002248
Evan Chenga8e29892007-01-19 07:51:42 +00002249//===----------------------------------------------------------------------===//
2250// Misc. Arithmetic Instructions.
2251//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002252
David Goodwin5d598aa2009-08-19 18:00:44 +00002253def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002254 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002255 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2256 let Inst{7-4} = 0b0001;
2257 let Inst{11-8} = 0b1111;
2258 let Inst{19-16} = 0b1111;
2259}
Rafael Espindola199dd672006-10-17 13:13:23 +00002260
Jim Grosbach3482c802010-01-18 19:58:49 +00002261def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002262 "rbit", "\t$dst, $src",
2263 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2264 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002265 let Inst{7-4} = 0b0011;
2266 let Inst{11-8} = 0b1111;
2267 let Inst{19-16} = 0b1111;
2268}
2269
David Goodwin5d598aa2009-08-19 18:00:44 +00002270def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002271 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002272 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2273 let Inst{7-4} = 0b0011;
2274 let Inst{11-8} = 0b1111;
2275 let Inst{19-16} = 0b1111;
2276}
Rafael Espindola199dd672006-10-17 13:13:23 +00002277
David Goodwin5d598aa2009-08-19 18:00:44 +00002278def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002279 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002280 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002281 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2282 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2283 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2284 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002285 Requires<[IsARM, HasV6]> {
2286 let Inst{7-4} = 0b1011;
2287 let Inst{11-8} = 0b1111;
2288 let Inst{19-16} = 0b1111;
2289}
Rafael Espindola27185192006-09-29 21:20:16 +00002290
David Goodwin5d598aa2009-08-19 18:00:44 +00002291def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002292 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002293 [(set GPR:$dst,
2294 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002295 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2296 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002297 Requires<[IsARM, HasV6]> {
2298 let Inst{7-4} = 0b1011;
2299 let Inst{11-8} = 0b1111;
2300 let Inst{19-16} = 0b1111;
2301}
Rafael Espindola27185192006-09-29 21:20:16 +00002302
Bob Wilsonf955f292010-08-17 17:23:19 +00002303def lsl_shift_imm : SDNodeXForm<imm, [{
2304 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2305 return CurDAG->getTargetConstant(Sh, MVT::i32);
2306}]>;
2307
2308def lsl_amt : PatLeaf<(i32 imm), [{
2309 return (N->getZExtValue() < 32);
2310}], lsl_shift_imm>;
2311
Evan Cheng8b59db32008-11-07 01:41:35 +00002312def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002313 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
2314 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002315 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
Bob Wilsonf955f292010-08-17 17:23:19 +00002316 (and (shl GPR:$src2, lsl_amt:$sh),
Evan Chenga8e29892007-01-19 07:51:42 +00002317 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002318 Requires<[IsARM, HasV6]> {
2319 let Inst{6-4} = 0b001;
2320}
Rafael Espindola27185192006-09-29 21:20:16 +00002321
Evan Chenga8e29892007-01-19 07:51:42 +00002322// Alternate cases for PKHBT where identities eliminate some nodes.
2323def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2324 (PKHBT GPR:$src1, GPR:$src2, 0)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002325def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$sh)),
2326 (PKHBT GPR:$src1, GPR:$src2, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002327
Bob Wilsonf955f292010-08-17 17:23:19 +00002328def asr_shift_imm : SDNodeXForm<imm, [{
2329 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2330 return CurDAG->getTargetConstant(Sh, MVT::i32);
2331}]>;
2332
2333def asr_amt : PatLeaf<(i32 imm), [{
2334 return (N->getZExtValue() <= 32);
2335}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002336
Bob Wilsondc66eda2010-08-16 22:26:55 +00002337// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2338// will match the pattern below.
Evan Cheng8b59db32008-11-07 01:41:35 +00002339def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
Bob Wilsonf955f292010-08-17 17:23:19 +00002340 (ins GPR:$src1, GPR:$src2, shift_imm:$sh),
Evan Cheng7e1bf302010-09-29 00:27:46 +00002341 IIC_iBITsi, "pkhtb", "\t$dst, $src1, $src2$sh",
Evan Chenga8e29892007-01-19 07:51:42 +00002342 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002343 (and (sra GPR:$src2, asr_amt:$sh),
2344 0xFFFF)))]>,
2345 Requires<[IsARM, HasV6]> {
Evan Cheng8b59db32008-11-07 01:41:35 +00002346 let Inst{6-4} = 0b101;
2347}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002348
Evan Chenga8e29892007-01-19 07:51:42 +00002349// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2350// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002351def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002352 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002353def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002354 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2355 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002356
Evan Chenga8e29892007-01-19 07:51:42 +00002357//===----------------------------------------------------------------------===//
2358// Comparison Instructions...
2359//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002360
Jim Grosbach26421962008-10-14 20:36:24 +00002361defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002362 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002363 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002364
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002365// FIXME: We have to be careful when using the CMN instruction and comparison
2366// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002367// results:
2368//
2369// rsbs r1, r1, 0
2370// cmp r0, r1
2371// mov r0, #0
2372// it ls
2373// mov r0, #1
2374//
2375// and:
2376//
2377// cmn r0, r1
2378// mov r0, #0
2379// it ls
2380// mov r0, #1
2381//
2382// However, the CMN gives the *opposite* result when r1 is 0. This is because
2383// the carry flag is set in the CMP case but not in the CMN case. In short, the
2384// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2385// value of r0 and the carry bit (because the "carry bit" parameter to
2386// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2387// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2388// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2389// parameter to AddWithCarry is defined as 0).
2390//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002391// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002392//
2393// x = 0
2394// ~x = 0xFFFF FFFF
2395// ~x + 1 = 0x1 0000 0000
2396// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2397//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002398// Therefore, we should disable CMN when comparing against zero, until we can
2399// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2400// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002401//
2402// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2403//
2404// This is related to <rdar://problem/7569620>.
2405//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002406//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2407// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002408
Evan Chenga8e29892007-01-19 07:51:42 +00002409// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002410defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002411 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002412 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002413defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002414 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002415 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002416
David Goodwinc0309b42009-06-29 15:33:01 +00002417defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002418 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002419 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2420defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002421 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002422 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002423
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002424//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2425// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002426
David Goodwinc0309b42009-06-29 15:33:01 +00002427def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002428 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002429
Evan Cheng218977b2010-07-13 19:27:42 +00002430// Pseudo i64 compares for some floating point compares.
2431let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2432 Defs = [CPSR] in {
2433def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002434 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002435 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002436 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2437
2438def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002439 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002440 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2441} // usesCustomInserter
2442
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002443
Evan Chenga8e29892007-01-19 07:51:42 +00002444// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002445// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002446// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002447// FIXME: These should all be pseudo-instructions that get expanded to
2448// the normal MOV instructions. That would fix the dependency on
2449// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002450let neverHasSideEffects = 1 in {
Evan Chengd87293c2008-11-06 08:47:38 +00002451def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002452 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002453 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002454 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002455 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002456 let Inst{25} = 0;
2457}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002458
Evan Chengd87293c2008-11-06 08:47:38 +00002459def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002460 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002461 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002462 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002463 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002464 let Inst{25} = 0;
2465}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002466
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002467def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2468 DPFrm, IIC_iMOVi,
2469 "movw", "\t$dst, $src",
2470 []>,
2471 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2472 UnaryDP {
2473 let Inst{20} = 0;
2474 let Inst{25} = 1;
2475}
2476
Evan Chengd87293c2008-11-06 08:47:38 +00002477def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002478 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002479 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002480 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002481 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002482 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002483}
Owen Andersonf523e472010-09-23 23:45:25 +00002484} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002485
Jim Grosbach3728e962009-12-10 00:11:09 +00002486//===----------------------------------------------------------------------===//
2487// Atomic operations intrinsics
2488//
2489
2490// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002491let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002492def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002493 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002494 let Inst{31-4} = 0xf57ff05;
2495 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002496 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002497 let Inst{3-0} = 0b1111;
2498}
Jim Grosbach3728e962009-12-10 00:11:09 +00002499
Johnny Chen7def14f2010-08-11 23:35:12 +00002500def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002501 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002502 let Inst{31-4} = 0xf57ff04;
2503 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002504 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002505 let Inst{3-0} = 0b1111;
2506}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002507
Johnny Chen7def14f2010-08-11 23:35:12 +00002508def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002509 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002510 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002511 Requires<[IsARM, HasV6]> {
2512 // FIXME: add support for options other than a full system DMB
2513 // FIXME: add encoding
2514}
2515
Johnny Chen7def14f2010-08-11 23:35:12 +00002516def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002517 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002518 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002519 Requires<[IsARM, HasV6]> {
2520 // FIXME: add support for options other than a full system DSB
2521 // FIXME: add encoding
2522}
Jim Grosbach3728e962009-12-10 00:11:09 +00002523}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002524
Johnny Chen1adc40c2010-08-12 20:46:17 +00002525// Memory Barrier Operations Variants -- for disassembly only
2526
2527def memb_opt : Operand<i32> {
2528 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002529}
2530
Johnny Chen1adc40c2010-08-12 20:46:17 +00002531class AMBI<bits<4> op7_4, string opc>
2532 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2533 [/* For disassembly only; pattern left blank */]>,
2534 Requires<[IsARM, HasDB]> {
2535 let Inst{31-8} = 0xf57ff0;
2536 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002537}
2538
2539// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002540def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002541
2542// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002543def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002544
2545// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002546def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2547 Requires<[IsARM, HasDB]> {
2548 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002549 let Inst{3-0} = 0b1111;
2550}
2551
Jim Grosbach66869102009-12-11 18:52:41 +00002552let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002553 let Uses = [CPSR] in {
2554 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002555 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002556 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2557 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002558 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002559 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2560 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002561 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002562 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2563 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002564 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002565 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2566 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002567 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002568 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2569 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002570 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002571 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2572 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002573 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002574 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2575 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002576 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002577 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2578 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002579 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002580 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2581 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002582 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002583 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2584 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002585 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002586 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2587 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002588 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002589 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2590 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002591 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002592 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2593 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002594 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002595 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2596 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002597 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002598 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2599 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002600 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002601 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2602 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002603 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002604 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2605 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002606 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002607 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2608
2609 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002610 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002611 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2612 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002613 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002614 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2615 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002616 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002617 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2618
Jim Grosbache801dc42009-12-12 01:40:06 +00002619 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002620 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002621 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2622 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002623 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002624 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2625 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002626 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002627 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2628}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002629}
2630
2631let mayLoad = 1 in {
2632def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2633 "ldrexb", "\t$dest, [$ptr]",
2634 []>;
2635def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2636 "ldrexh", "\t$dest, [$ptr]",
2637 []>;
2638def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2639 "ldrex", "\t$dest, [$ptr]",
2640 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002641def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002642 NoItinerary,
2643 "ldrexd", "\t$dest, $dest2, [$ptr]",
2644 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002645}
2646
Jim Grosbach587b0722009-12-16 19:44:06 +00002647let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002648def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002649 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002650 "strexb", "\t$success, $src, [$ptr]",
2651 []>;
2652def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2653 NoItinerary,
2654 "strexh", "\t$success, $src, [$ptr]",
2655 []>;
2656def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002657 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002658 "strex", "\t$success, $src, [$ptr]",
2659 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002660def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002661 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2662 NoItinerary,
2663 "strexd", "\t$success, $src, $src2, [$ptr]",
2664 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002665}
2666
Johnny Chenb9436272010-02-17 22:37:58 +00002667// Clear-Exclusive is for disassembly only.
2668def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2669 [/* For disassembly only; pattern left blank */]>,
2670 Requires<[IsARM, HasV7]> {
2671 let Inst{31-20} = 0xf57;
2672 let Inst{7-4} = 0b0001;
2673}
2674
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002675// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2676let mayLoad = 1 in {
2677def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2678 "swp", "\t$dst, $src, [$ptr]",
2679 [/* For disassembly only; pattern left blank */]> {
2680 let Inst{27-23} = 0b00010;
2681 let Inst{22} = 0; // B = 0
2682 let Inst{21-20} = 0b00;
2683 let Inst{7-4} = 0b1001;
2684}
2685
2686def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2687 "swpb", "\t$dst, $src, [$ptr]",
2688 [/* For disassembly only; pattern left blank */]> {
2689 let Inst{27-23} = 0b00010;
2690 let Inst{22} = 1; // B = 1
2691 let Inst{21-20} = 0b00;
2692 let Inst{7-4} = 0b1001;
2693}
2694}
2695
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002696//===----------------------------------------------------------------------===//
2697// TLS Instructions
2698//
2699
2700// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002701let isCall = 1,
2702 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002703 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002704 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002705 [(set R0, ARMthread_pointer)]>;
2706}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002707
Evan Chenga8e29892007-01-19 07:51:42 +00002708//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002709// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002710// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002711// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002712// Since by its nature we may be coming from some other function to get
2713// here, and we're using the stack frame for the containing function to
2714// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002715// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002716// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002717// except for our own input by listing the relevant registers in Defs. By
2718// doing so, we also cause the prologue/epilogue code to actively preserve
2719// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002720// A constant value is passed in $val, and we use the location as a scratch.
2721let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002722 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2723 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002724 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00002725 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002726 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002727 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002728 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002729 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2730 Requires<[IsARM, HasVFP2]>;
2731}
2732
2733let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002734 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
2735 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00002736 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
2737 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002738 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00002739 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
2740 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002741}
2742
Jim Grosbach5eb19512010-05-22 01:06:18 +00002743// FIXME: Non-Darwin version(s)
2744let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
2745 Defs = [ R7, LR, SP ] in {
2746def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
2747 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00002748 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00002749 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
2750 Requires<[IsARM, IsDarwin]>;
2751}
2752
Jim Grosbach0e0da732009-05-12 23:59:14 +00002753//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002754// Non-Instruction Patterns
2755//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002756
Evan Chenga8e29892007-01-19 07:51:42 +00002757// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002758
Evan Chenga8e29892007-01-19 07:51:42 +00002759// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00002760// FIXME: Expand this in ARMExpandPseudoInsts.
2761// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002762let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002763def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00002764 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00002765 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002766 [(set GPR:$dst, so_imm2part:$src)]>,
2767 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002768
Evan Chenga8e29892007-01-19 07:51:42 +00002769def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002770 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2771 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002772def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002773 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2774 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002775def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2776 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2777 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002778def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2779 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2780 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002781
Evan Cheng5adb66a2009-09-28 09:14:39 +00002782// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002783// This is a single pseudo instruction, the benefit is that it can be remat'd
2784// as a single unit instead of having to handle reg inputs.
2785// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002786let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00002787def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
2788 [(set GPR:$dst, (i32 imm:$src))]>,
2789 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002790
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002791// ConstantPool, GlobalAddress, and JumpTable
2792def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2793 Requires<[IsARM, DontUseMovt]>;
2794def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2795def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2796 Requires<[IsARM, UseMovt]>;
2797def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2798 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2799
Evan Chenga8e29892007-01-19 07:51:42 +00002800// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002801
Dale Johannesen51e28e62010-06-03 21:09:53 +00002802// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00002803def : ARMPat<(ARMtcret tcGPR:$dst),
2804 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002805
2806def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2807 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2808
2809def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2810 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
2811
Dale Johannesen38d5f042010-06-15 22:24:08 +00002812def : ARMPat<(ARMtcret tcGPR:$dst),
2813 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00002814
2815def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
2816 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
2817
2818def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
2819 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00002820
Evan Chenga8e29892007-01-19 07:51:42 +00002821// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002822def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002823 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002824def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002825 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002826
Evan Chenga8e29892007-01-19 07:51:42 +00002827// zextload i1 -> zextload i8
2828def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002829
Evan Chenga8e29892007-01-19 07:51:42 +00002830// extload -> zextload
2831def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2832def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2833def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002834
Evan Cheng83b5cf02008-11-05 23:22:34 +00002835def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2836def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2837
Evan Cheng34b12d22007-01-19 20:27:35 +00002838// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002839def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2840 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002841 (SMULBB GPR:$a, GPR:$b)>;
2842def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2843 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002844def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2845 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002846 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002847def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002848 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002849def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2850 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002851 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002852def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002853 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002854def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2855 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002856 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002857def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002858 (SMULWB GPR:$a, GPR:$b)>;
2859
2860def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002861 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2862 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002863 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2864def : ARMV5TEPat<(add GPR:$acc,
2865 (mul sext_16_node:$a, sext_16_node:$b)),
2866 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2867def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002868 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2869 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002870 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2871def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002872 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002873 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2874def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002875 (mul (sra GPR:$a, (i32 16)),
2876 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002877 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2878def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002879 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002880 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2881def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002882 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2883 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002884 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2885def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002886 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002887 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2888
Evan Chenga8e29892007-01-19 07:51:42 +00002889//===----------------------------------------------------------------------===//
2890// Thumb Support
2891//
2892
2893include "ARMInstrThumb.td"
2894
2895//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002896// Thumb2 Support
2897//
2898
2899include "ARMInstrThumb2.td"
2900
2901//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002902// Floating Point Support
2903//
2904
2905include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002906
2907//===----------------------------------------------------------------------===//
2908// Advanced SIMD (NEON) Support
2909//
2910
2911include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002912
2913//===----------------------------------------------------------------------===//
2914// Coprocessor Instructions. For disassembly only.
2915//
2916
2917def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2918 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2919 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2920 [/* For disassembly only; pattern left blank */]> {
2921 let Inst{4} = 0;
2922}
2923
2924def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2925 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2926 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2927 [/* For disassembly only; pattern left blank */]> {
2928 let Inst{31-28} = 0b1111;
2929 let Inst{4} = 0;
2930}
2931
Johnny Chen64dfb782010-02-16 20:04:27 +00002932class ACI<dag oops, dag iops, string opc, string asm>
2933 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2934 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2935 let Inst{27-25} = 0b110;
2936}
2937
2938multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2939
2940 def _OFFSET : ACI<(outs),
2941 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2942 opc, "\tp$cop, cr$CRd, $addr"> {
2943 let Inst{31-28} = op31_28;
2944 let Inst{24} = 1; // P = 1
2945 let Inst{21} = 0; // W = 0
2946 let Inst{22} = 0; // D = 0
2947 let Inst{20} = load;
2948 }
2949
2950 def _PRE : ACI<(outs),
2951 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2952 opc, "\tp$cop, cr$CRd, $addr!"> {
2953 let Inst{31-28} = op31_28;
2954 let Inst{24} = 1; // P = 1
2955 let Inst{21} = 1; // W = 1
2956 let Inst{22} = 0; // D = 0
2957 let Inst{20} = load;
2958 }
2959
2960 def _POST : ACI<(outs),
2961 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2962 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2963 let Inst{31-28} = op31_28;
2964 let Inst{24} = 0; // P = 0
2965 let Inst{21} = 1; // W = 1
2966 let Inst{22} = 0; // D = 0
2967 let Inst{20} = load;
2968 }
2969
2970 def _OPTION : ACI<(outs),
2971 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2972 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2973 let Inst{31-28} = op31_28;
2974 let Inst{24} = 0; // P = 0
2975 let Inst{23} = 1; // U = 1
2976 let Inst{21} = 0; // W = 0
2977 let Inst{22} = 0; // D = 0
2978 let Inst{20} = load;
2979 }
2980
2981 def L_OFFSET : ACI<(outs),
2982 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002983 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002984 let Inst{31-28} = op31_28;
2985 let Inst{24} = 1; // P = 1
2986 let Inst{21} = 0; // W = 0
2987 let Inst{22} = 1; // D = 1
2988 let Inst{20} = load;
2989 }
2990
2991 def L_PRE : ACI<(outs),
2992 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00002993 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00002994 let Inst{31-28} = op31_28;
2995 let Inst{24} = 1; // P = 1
2996 let Inst{21} = 1; // W = 1
2997 let Inst{22} = 1; // D = 1
2998 let Inst{20} = load;
2999 }
3000
3001 def L_POST : ACI<(outs),
3002 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003003 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003004 let Inst{31-28} = op31_28;
3005 let Inst{24} = 0; // P = 0
3006 let Inst{21} = 1; // W = 1
3007 let Inst{22} = 1; // D = 1
3008 let Inst{20} = load;
3009 }
3010
3011 def L_OPTION : ACI<(outs),
3012 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003013 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003014 let Inst{31-28} = op31_28;
3015 let Inst{24} = 0; // P = 0
3016 let Inst{23} = 1; // U = 1
3017 let Inst{21} = 0; // W = 0
3018 let Inst{22} = 1; // D = 1
3019 let Inst{20} = load;
3020 }
3021}
3022
3023defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3024defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3025defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3026defm STC2 : LdStCop<0b1111, 0, "stc2">;
3027
Johnny Chen906d57f2010-02-12 01:44:23 +00003028def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3029 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3030 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3031 [/* For disassembly only; pattern left blank */]> {
3032 let Inst{20} = 0;
3033 let Inst{4} = 1;
3034}
3035
3036def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3037 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3038 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3039 [/* For disassembly only; pattern left blank */]> {
3040 let Inst{31-28} = 0b1111;
3041 let Inst{20} = 0;
3042 let Inst{4} = 1;
3043}
3044
3045def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3046 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3047 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3048 [/* For disassembly only; pattern left blank */]> {
3049 let Inst{20} = 1;
3050 let Inst{4} = 1;
3051}
3052
3053def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3054 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3055 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3056 [/* For disassembly only; pattern left blank */]> {
3057 let Inst{31-28} = 0b1111;
3058 let Inst{20} = 1;
3059 let Inst{4} = 1;
3060}
3061
3062def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3063 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3064 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3065 [/* For disassembly only; pattern left blank */]> {
3066 let Inst{23-20} = 0b0100;
3067}
3068
3069def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3070 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3071 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3072 [/* For disassembly only; pattern left blank */]> {
3073 let Inst{31-28} = 0b1111;
3074 let Inst{23-20} = 0b0100;
3075}
3076
3077def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3078 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3079 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3080 [/* For disassembly only; pattern left blank */]> {
3081 let Inst{23-20} = 0b0101;
3082}
3083
3084def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3085 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3086 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3087 [/* For disassembly only; pattern left blank */]> {
3088 let Inst{31-28} = 0b1111;
3089 let Inst{23-20} = 0b0101;
3090}
3091
Johnny Chenb98e1602010-02-12 18:55:33 +00003092//===----------------------------------------------------------------------===//
3093// Move between special register and ARM core register -- for disassembly only
3094//
3095
3096def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3097 [/* For disassembly only; pattern left blank */]> {
3098 let Inst{23-20} = 0b0000;
3099 let Inst{7-4} = 0b0000;
3100}
3101
3102def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3103 [/* For disassembly only; pattern left blank */]> {
3104 let Inst{23-20} = 0b0100;
3105 let Inst{7-4} = 0b0000;
3106}
3107
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003108def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3109 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003110 [/* For disassembly only; pattern left blank */]> {
3111 let Inst{23-20} = 0b0010;
3112 let Inst{7-4} = 0b0000;
3113}
3114
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003115def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3116 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003117 [/* For disassembly only; pattern left blank */]> {
3118 let Inst{23-20} = 0b0010;
3119 let Inst{7-4} = 0b0000;
3120}
3121
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003122def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3123 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003124 [/* For disassembly only; pattern left blank */]> {
3125 let Inst{23-20} = 0b0110;
3126 let Inst{7-4} = 0b0000;
3127}
3128
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003129def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3130 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003131 [/* For disassembly only; pattern left blank */]> {
3132 let Inst{23-20} = 0b0110;
3133 let Inst{7-4} = 0b0000;
3134}