blob: 3de171687248cc76f4ac5f24d7cd97e8df2e7b64 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000018#include "llvm/Metadata.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000019#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000021#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000023#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000027#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000028#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000029#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerf14cf852008-01-07 07:42:25 +000030#include "llvm/Target/TargetInstrDesc.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000032#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000033#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000036#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000039#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000040using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000041
Chris Lattnerf7382302007-12-30 21:56:09 +000042//===----------------------------------------------------------------------===//
43// MachineOperand Implementation
44//===----------------------------------------------------------------------===//
45
Chris Lattner62ed6b92008-01-01 01:12:31 +000046/// AddRegOperandToRegInfo - Add this register operand to the specified
47/// MachineRegisterInfo. If it is null, then the next/prev fields should be
48/// explicitly nulled out.
49void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000050 assert(isReg() && "Can only add reg operand to use lists");
Chris Lattner62ed6b92008-01-01 01:12:31 +000051
52 // If the reginfo pointer is null, just explicitly null out or next/prev
53 // pointers, to ensure they are not garbage.
54 if (RegInfo == 0) {
55 Contents.Reg.Prev = 0;
56 Contents.Reg.Next = 0;
57 return;
58 }
59
60 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000061 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattner62ed6b92008-01-01 01:12:31 +000062
Chris Lattner80fe5312008-01-01 21:08:22 +000063 // For SSA values, we prefer to keep the definition at the start of the list.
64 // we do this by skipping over the definition if it is at the head of the
65 // list.
66 if (*Head && (*Head)->isDef())
67 Head = &(*Head)->Contents.Reg.Next;
68
69 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000070 if (Contents.Reg.Next) {
71 assert(getReg() == Contents.Reg.Next->getReg() &&
72 "Different regs on the same list!");
73 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
74 }
75
Chris Lattner80fe5312008-01-01 21:08:22 +000076 Contents.Reg.Prev = Head;
77 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000078}
79
Dan Gohman3bc1a372009-04-15 01:17:37 +000080/// RemoveRegOperandFromRegInfo - Remove this register operand from the
81/// MachineRegisterInfo it is linked with.
82void MachineOperand::RemoveRegOperandFromRegInfo() {
83 assert(isOnRegUseList() && "Reg operand is not on a use list");
84 // Unlink this from the doubly linked list of operands.
85 MachineOperand *NextOp = Contents.Reg.Next;
86 *Contents.Reg.Prev = NextOp;
87 if (NextOp) {
88 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
89 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
90 }
91 Contents.Reg.Prev = 0;
92 Contents.Reg.Next = 0;
93}
94
Chris Lattner62ed6b92008-01-01 01:12:31 +000095void MachineOperand::setReg(unsigned Reg) {
96 if (getReg() == Reg) return; // No change.
97
98 // Otherwise, we have to change the register. If this operand is embedded
99 // into a machine function, we need to update the old and new register's
100 // use/def lists.
101 if (MachineInstr *MI = getParent())
102 if (MachineBasicBlock *MBB = MI->getParent())
103 if (MachineFunction *MF = MBB->getParent()) {
104 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000105 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000106 AddRegOperandToRegInfo(&MF->getRegInfo());
107 return;
108 }
109
110 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000111 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000112}
113
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000114void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
115 const TargetRegisterInfo &TRI) {
116 assert(TargetRegisterInfo::isVirtualRegister(Reg));
117 if (SubIdx && getSubReg())
118 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
119 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000120 if (SubIdx)
121 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000122}
123
124void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
125 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
126 if (getSubReg()) {
127 Reg = TRI.getSubReg(Reg, getSubReg());
128 assert(Reg && "Invalid SubReg for physical register");
129 setSubReg(0);
130 }
131 setReg(Reg);
132}
133
Chris Lattner62ed6b92008-01-01 01:12:31 +0000134/// ChangeToImmediate - Replace this operand with a new immediate operand of
135/// the specified value. If an operand is known to be an immediate already,
136/// the setImm method should be used.
137void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
138 // If this operand is currently a register operand, and if this is in a
139 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000140 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000141 getParent()->getParent()->getParent())
142 RemoveRegOperandFromRegInfo();
143
144 OpKind = MO_Immediate;
145 Contents.ImmVal = ImmVal;
146}
147
148/// ChangeToRegister - Replace this operand with a new register operand of
149/// the specified value. If an operand is known to be an register already,
150/// the setReg method should be used.
151void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000152 bool isKill, bool isDead, bool isUndef,
153 bool isDebug) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000154 // If this operand is already a register operand, use setReg to update the
155 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000156 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000157 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000158 setReg(Reg);
159 } else {
160 // Otherwise, change this to a register and set the reg#.
161 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000162 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000163
164 // If this operand is embedded in a function, add the operand to the
165 // register's use/def list.
166 if (MachineInstr *MI = getParent())
167 if (MachineBasicBlock *MBB = MI->getParent())
168 if (MachineFunction *MF = MBB->getParent())
169 AddRegOperandToRegInfo(&MF->getRegInfo());
170 }
171
172 IsDef = isDef;
173 IsImp = isImp;
174 IsKill = isKill;
175 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000176 IsUndef = isUndef;
Dale Johannesene0091802008-09-14 01:44:36 +0000177 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000178 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000179 SubReg = 0;
180}
181
Chris Lattnerf7382302007-12-30 21:56:09 +0000182/// isIdenticalTo - Return true if this operand is identical to the specified
183/// operand.
184bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000185 if (getType() != Other.getType() ||
186 getTargetFlags() != Other.getTargetFlags())
187 return false;
Chris Lattnerf7382302007-12-30 21:56:09 +0000188
189 switch (getType()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000190 default: llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000191 case MachineOperand::MO_Register:
192 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
193 getSubReg() == Other.getSubReg();
194 case MachineOperand::MO_Immediate:
195 return getImm() == Other.getImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000196 case MachineOperand::MO_FPImmediate:
197 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000198 case MachineOperand::MO_MachineBasicBlock:
199 return getMBB() == Other.getMBB();
200 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000201 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000202 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000203 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000204 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000205 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000206 case MachineOperand::MO_GlobalAddress:
207 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
208 case MachineOperand::MO_ExternalSymbol:
209 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
210 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000211 case MachineOperand::MO_BlockAddress:
212 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000213 case MachineOperand::MO_MCSymbol:
214 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000215 case MachineOperand::MO_Metadata:
216 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000217 }
218}
219
220/// print - Print the specified machine operand.
221///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000222void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000223 // If the instruction is embedded into a basic block, we can find the
224 // target info for the instruction.
225 if (!TM)
226 if (const MachineInstr *MI = getParent())
227 if (const MachineBasicBlock *MBB = MI->getParent())
228 if (const MachineFunction *MF = MBB->getParent())
229 TM = &MF->getTarget();
230
Chris Lattnerf7382302007-12-30 21:56:09 +0000231 switch (getType()) {
232 case MachineOperand::MO_Register:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000233 if (getReg() == 0 || TargetRegisterInfo::isVirtualRegister(getReg())) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000234 OS << "%reg" << getReg();
235 } else {
Chris Lattnerf7382302007-12-30 21:56:09 +0000236 if (TM)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000237 OS << "%" << TM->getRegisterInfo()->get(getReg()).Name;
Chris Lattnerf7382302007-12-30 21:56:09 +0000238 else
Dan Gohman0ba90f32009-10-31 20:19:03 +0000239 OS << "%physreg" << getReg();
Chris Lattnerf7382302007-12-30 21:56:09 +0000240 }
Dan Gohman2ccc8392008-12-18 21:51:27 +0000241
Jakob Stoklund Olesen1fc8e752010-05-25 19:49:38 +0000242 if (getSubReg() != 0) {
243 if (TM)
244 OS << ':' << TM->getRegisterInfo()->getSubRegIndexName(getSubReg());
245 else
246 OS << ':' << getSubReg();
247 }
Dan Gohman2ccc8392008-12-18 21:51:27 +0000248
Evan Cheng4784f1f2009-06-30 08:49:04 +0000249 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
250 isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000251 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000252 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000253 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000254 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000255 if (isEarlyClobber())
256 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000257 if (isImplicit())
258 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000259 OS << "def";
260 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000261 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000262 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000263 NeedComma = true;
264 }
Evan Cheng07897072009-10-14 23:37:31 +0000265
Evan Cheng4784f1f2009-06-30 08:49:04 +0000266 if (isKill() || isDead() || isUndef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000267 if (NeedComma) OS << ',';
Bill Wendling181eb732008-02-24 00:56:13 +0000268 if (isKill()) OS << "kill";
269 if (isDead()) OS << "dead";
Evan Cheng4784f1f2009-06-30 08:49:04 +0000270 if (isUndef()) {
271 if (isKill() || isDead())
272 OS << ',';
273 OS << "undef";
274 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000275 }
Chris Lattner31530612009-06-24 17:54:48 +0000276 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000277 }
278 break;
279 case MachineOperand::MO_Immediate:
280 OS << getImm();
281 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000282 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000283 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000284 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000285 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000286 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000287 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000288 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000289 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000290 break;
291 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000292 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000293 break;
294 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000295 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000296 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000297 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000298 break;
299 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000300 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000301 break;
302 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000303 OS << "<ga:";
304 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000305 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000306 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000307 break;
308 case MachineOperand::MO_ExternalSymbol:
309 OS << "<es:" << getSymbolName();
310 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000311 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000312 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000313 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000314 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000315 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000316 OS << '>';
317 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000318 case MachineOperand::MO_Metadata:
319 OS << '<';
320 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
321 OS << '>';
322 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000323 case MachineOperand::MO_MCSymbol:
324 OS << "<MCSym=" << *getMCSymbol() << '>';
325 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000326 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000327 llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000328 }
Chris Lattner31530612009-06-24 17:54:48 +0000329
330 if (unsigned TF = getTargetFlags())
331 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000332}
333
334//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000335// MachineMemOperand Implementation
336//===----------------------------------------------------------------------===//
337
Chris Lattner40a858f2010-09-21 05:39:30 +0000338/// getAddrSpace - Return the LLVM IR address space number that this pointer
339/// points into.
340unsigned MachinePointerInfo::getAddrSpace() const {
341 if (V == 0) return 0;
342 return cast<PointerType>(V->getType())->getAddressSpace();
343}
344
Chris Lattnere8639032010-09-21 06:22:23 +0000345/// getConstantPool - Return a MachinePointerInfo record that refers to the
346/// constant pool.
347MachinePointerInfo MachinePointerInfo::getConstantPool() {
348 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
349}
350
351/// getFixedStack - Return a MachinePointerInfo record that refers to the
352/// the specified FrameIndex.
353MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
354 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
355}
356
Chris Lattner1daa6f42010-09-21 06:43:24 +0000357MachinePointerInfo MachinePointerInfo::getJumpTable() {
358 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
359}
360
361MachinePointerInfo MachinePointerInfo::getGOT() {
362 return MachinePointerInfo(PseudoSourceValue::getGOT());
363}
Chris Lattner40a858f2010-09-21 05:39:30 +0000364
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000365MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
366 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
367}
368
Chris Lattnerda39c392010-09-21 04:32:08 +0000369MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000370 uint64_t s, unsigned int a,
371 const MDNode *TBAAInfo)
Chris Lattnerda39c392010-09-21 04:32:08 +0000372 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000373 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
374 TBAAInfo(TBAAInfo) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000375 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
376 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000377 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000378 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000379}
380
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000381/// Profile - Gather unique data for the object.
382///
383void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000384 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000385 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000386 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000387 ID.AddInteger(Flags);
388}
389
Dan Gohmanc76909a2009-09-25 20:36:54 +0000390void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
391 // The Value and Offset may differ due to CSE. But the flags and size
392 // should be the same.
393 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
394 assert(MMO->getSize() == getSize() && "Size mismatch!");
395
396 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
397 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000398 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
399 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000400 // Also update the base and offset, because the new alignment may
401 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000402 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000403 }
404}
405
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000406/// getAlignment - Return the minimum known alignment in bytes of the
407/// actual memory reference.
408uint64_t MachineMemOperand::getAlignment() const {
409 return MinAlign(getBaseAlignment(), getOffset());
410}
411
Dan Gohmanc76909a2009-09-25 20:36:54 +0000412raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
413 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000414 "SV has to be a load, store or both.");
415
Dan Gohmanc76909a2009-09-25 20:36:54 +0000416 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000417 OS << "Volatile ";
418
Dan Gohmanc76909a2009-09-25 20:36:54 +0000419 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000420 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000421 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000422 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000423 OS << MMO.getSize();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000424
425 // Print the address information.
426 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000427 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000428 OS << "<unknown>";
429 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000430 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000431
432 // If the alignment of the memory reference itself differs from the alignment
433 // of the base pointer, print the base alignment explicitly, next to the base
434 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000435 if (MMO.getBaseAlignment() != MMO.getAlignment())
436 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000437
Dan Gohmanc76909a2009-09-25 20:36:54 +0000438 if (MMO.getOffset() != 0)
439 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000440 OS << "]";
441
442 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000443 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
444 MMO.getBaseAlignment() != MMO.getSize())
445 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000446
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000447 // Print TBAA info.
448 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
449 OS << "(tbaa=";
450 if (TBAAInfo->getNumOperands() > 0)
451 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
452 else
453 OS << "<unknown>";
454 OS << ")";
455 }
456
Dan Gohmancd26ec52009-09-23 01:33:16 +0000457 return OS;
458}
459
Dan Gohmance42e402008-07-07 20:32:02 +0000460//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000461// MachineInstr Implementation
462//===----------------------------------------------------------------------===//
463
Evan Chengc0f64ff2006-11-27 23:37:22 +0000464/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Cheng67f660c2006-11-30 07:08:44 +0000465/// TID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000466MachineInstr::MachineInstr()
Dan Gohman834651c2009-11-16 22:49:38 +0000467 : TID(0), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000468 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000469 // Make sure that we get added to a machine basicblock
470 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000471}
472
Evan Cheng67f660c2006-11-30 07:08:44 +0000473void MachineInstr::addImplicitDefUseOperands() {
474 if (TID->ImplicitDefs)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000475 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000476 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng67f660c2006-11-30 07:08:44 +0000477 if (TID->ImplicitUses)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000478 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000479 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000480}
481
Bob Wilson0855cad2010-04-09 04:34:03 +0000482/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
483/// implicit operands. It reserves space for the number of operands specified by
484/// the TargetInstrDesc.
Chris Lattner749c6f62008-01-07 07:27:27 +0000485MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
Dan Gohman834651c2009-11-16 22:49:38 +0000486 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000487 MemRefs(0), MemRefsEnd(0), Parent(0) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000488 if (!NoImp)
489 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner349c4952008-01-07 03:13:06 +0000490 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000491 if (!NoImp)
492 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000493 // Make sure that we get added to a machine basicblock
494 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000495}
496
Dale Johannesen06efc022009-01-27 23:20:29 +0000497/// MachineInstr ctor - As above, but with a DebugLoc.
498MachineInstr::MachineInstr(const TargetInstrDesc &tid, const DebugLoc dl,
499 bool NoImp)
Dan Gohman834651c2009-11-16 22:49:38 +0000500 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000501 Parent(0), debugLoc(dl) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000502 if (!NoImp)
503 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen06efc022009-01-27 23:20:29 +0000504 Operands.reserve(NumImplicitOps + TID->getNumOperands());
505 if (!NoImp)
506 addImplicitDefUseOperands();
507 // Make sure that we get added to a machine basicblock
508 LeakDetector::addGarbageObject(this);
509}
510
511/// MachineInstr ctor - Work exactly the same as the ctor two above, except
512/// that the MachineInstr is created and added to the end of the specified
513/// basic block.
Dale Johannesen06efc022009-01-27 23:20:29 +0000514MachineInstr::MachineInstr(MachineBasicBlock *MBB, const TargetInstrDesc &tid)
Dan Gohman834651c2009-11-16 22:49:38 +0000515 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000516 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000517 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson1793ab92010-04-09 04:46:43 +0000518 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen06efc022009-01-27 23:20:29 +0000519 Operands.reserve(NumImplicitOps + TID->getNumOperands());
520 addImplicitDefUseOperands();
521 // Make sure that we get added to a machine basicblock
522 LeakDetector::addGarbageObject(this);
523 MBB->push_back(this); // Add instruction to end of basic block!
524}
525
526/// MachineInstr ctor - As above, but with a DebugLoc.
527///
528MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Chris Lattner749c6f62008-01-07 07:27:27 +0000529 const TargetInstrDesc &tid)
Dan Gohman834651c2009-11-16 22:49:38 +0000530 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000531 Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000532 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson1793ab92010-04-09 04:46:43 +0000533 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner349c4952008-01-07 03:13:06 +0000534 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000535 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000536 // Make sure that we get added to a machine basicblock
537 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000538 MBB->push_back(this); // Add instruction to end of basic block!
539}
540
Misha Brukmance22e762004-07-09 14:45:17 +0000541/// MachineInstr ctor - Copies MachineInstr arg exactly
542///
Evan Cheng1ed99222008-07-19 00:37:25 +0000543MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Dan Gohman834651c2009-11-16 22:49:38 +0000544 : TID(&MI.getDesc()), NumImplicitOps(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000545 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
546 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000547 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000548
Misha Brukmance22e762004-07-09 14:45:17 +0000549 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000550 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
551 addOperand(MI.getOperand(i));
552 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000553
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000554 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000555 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000556
557 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000558}
559
Misha Brukmance22e762004-07-09 14:45:17 +0000560MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000561 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000562#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000563 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000564 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000565 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000566 "Reg operand def/use list corrupted");
567 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000568#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000569}
570
Chris Lattner62ed6b92008-01-01 01:12:31 +0000571/// getRegInfo - If this instruction is embedded into a MachineFunction,
572/// return the MachineRegisterInfo object for the current function, otherwise
573/// return null.
574MachineRegisterInfo *MachineInstr::getRegInfo() {
575 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000576 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000577 return 0;
578}
579
580/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
581/// this instruction from their respective use lists. This requires that the
582/// operands already be on their use lists.
583void MachineInstr::RemoveRegOperandsFromUseLists() {
584 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000585 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000586 Operands[i].RemoveRegOperandFromRegInfo();
587 }
588}
589
590/// AddRegOperandsToUseLists - Add all of the register operands in
591/// this instruction from their respective use lists. This requires that the
592/// operands not be on their use lists yet.
593void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
594 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000595 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000596 Operands[i].AddRegOperandToRegInfo(&RegInfo);
597 }
598}
599
600
601/// addOperand - Add the specified operand to the instruction. If it is an
602/// implicit operand, it is added to the end of the operand list. If it is
603/// an explicit operand it is added at the end of the explicit operand list
604/// (before the first implicit operand).
605void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000606 bool isImpReg = Op.isReg() && Op.isImplicit();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000607 assert((isImpReg || !OperandsComplete()) &&
608 "Trying to add an operand to a machine instr that is already done!");
609
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000610 MachineRegisterInfo *RegInfo = getRegInfo();
611
Chris Lattner62ed6b92008-01-01 01:12:31 +0000612 // If we are adding the operand to the end of the list, our job is simpler.
613 // This is true most of the time, so this is a reasonable optimization.
614 if (isImpReg || NumImplicitOps == 0) {
615 // We can only do this optimization if we know that the operand list won't
616 // reallocate.
617 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
618 Operands.push_back(Op);
619
620 // Set the parent of the operand.
621 Operands.back().ParentMI = this;
622
623 // If the operand is a register, update the operand's use list.
Jim Grosbach06801722009-12-16 19:43:02 +0000624 if (Op.isReg()) {
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000625 Operands.back().AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000626 // If the register operand is flagged as early, mark the operand as such
627 unsigned OpNo = Operands.size() - 1;
628 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
629 Operands[OpNo].setIsEarlyClobber(true);
630 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000631 return;
632 }
633 }
634
635 // Otherwise, we have to insert a real operand before any implicit ones.
636 unsigned OpNo = Operands.size()-NumImplicitOps;
637
Chris Lattner62ed6b92008-01-01 01:12:31 +0000638 // If this instruction isn't embedded into a function, then we don't need to
639 // update any operand lists.
640 if (RegInfo == 0) {
641 // Simple insertion, no reginfo update needed for other register operands.
642 Operands.insert(Operands.begin()+OpNo, Op);
643 Operands[OpNo].ParentMI = this;
644
645 // Do explicitly set the reginfo for this operand though, to ensure the
646 // next/prev fields are properly nulled out.
Jim Grosbach06801722009-12-16 19:43:02 +0000647 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000648 Operands[OpNo].AddRegOperandToRegInfo(0);
Jim Grosbach06801722009-12-16 19:43:02 +0000649 // If the register operand is flagged as early, mark the operand as such
650 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
651 Operands[OpNo].setIsEarlyClobber(true);
652 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000653
654 } else if (Operands.size()+1 <= Operands.capacity()) {
655 // Otherwise, we have to remove register operands from their register use
656 // list, add the operand, then add the register operands back to their use
657 // list. This also must handle the case when the operand list reallocates
658 // to somewhere else.
659
660 // If insertion of this operand won't cause reallocation of the operand
661 // list, just remove the implicit operands, add the operand, then re-add all
662 // the rest of the operands.
663 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000664 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000665 Operands[i].RemoveRegOperandFromRegInfo();
666 }
667
668 // Add the operand. If it is a register, add it to the reg list.
669 Operands.insert(Operands.begin()+OpNo, Op);
670 Operands[OpNo].ParentMI = this;
671
Jim Grosbach06801722009-12-16 19:43:02 +0000672 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000673 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000674 // If the register operand is flagged as early, mark the operand as such
675 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
676 Operands[OpNo].setIsEarlyClobber(true);
677 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000678
679 // Re-add all the implicit ops.
680 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000681 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000682 Operands[i].AddRegOperandToRegInfo(RegInfo);
683 }
684 } else {
685 // Otherwise, we will be reallocating the operand list. Remove all reg
686 // operands from their list, then readd them after the operand list is
687 // reallocated.
688 RemoveRegOperandsFromUseLists();
689
690 Operands.insert(Operands.begin()+OpNo, Op);
691 Operands[OpNo].ParentMI = this;
692
693 // Re-add all the operands.
694 AddRegOperandsToUseLists(*RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000695
696 // If the register operand is flagged as early, mark the operand as such
697 if (Operands[OpNo].isReg()
698 && TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
699 Operands[OpNo].setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000700 }
701}
702
703/// RemoveOperand - Erase an operand from an instruction, leaving it with one
704/// fewer operand than it started with.
705///
706void MachineInstr::RemoveOperand(unsigned OpNo) {
707 assert(OpNo < Operands.size() && "Invalid operand number");
708
709 // Special case removing the last one.
710 if (OpNo == Operands.size()-1) {
711 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000712 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000713 Operands.back().RemoveRegOperandFromRegInfo();
714
715 Operands.pop_back();
716 return;
717 }
718
719 // Otherwise, we are removing an interior operand. If we have reginfo to
720 // update, remove all operands that will be shifted down from their reg lists,
721 // move everything down, then re-add them.
722 MachineRegisterInfo *RegInfo = getRegInfo();
723 if (RegInfo) {
724 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000725 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000726 Operands[i].RemoveRegOperandFromRegInfo();
727 }
728 }
729
730 Operands.erase(Operands.begin()+OpNo);
731
732 if (RegInfo) {
733 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000734 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000735 Operands[i].AddRegOperandToRegInfo(RegInfo);
736 }
737 }
738}
739
Dan Gohmanc76909a2009-09-25 20:36:54 +0000740/// addMemOperand - Add a MachineMemOperand to the machine instruction.
741/// This function should be used only occasionally. The setMemRefs function
742/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000743void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000744 MachineMemOperand *MO) {
745 mmo_iterator OldMemRefs = MemRefs;
746 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000747
Dan Gohmanc76909a2009-09-25 20:36:54 +0000748 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
749 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
750 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000751
Dan Gohmanc76909a2009-09-25 20:36:54 +0000752 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
753 NewMemRefs[NewNum - 1] = MO;
754
755 MemRefs = NewMemRefs;
756 MemRefsEnd = NewMemRefsEnd;
757}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000758
Evan Cheng506049f2010-03-03 01:44:33 +0000759bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
760 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000761 // If opcodes or number of operands are not the same then the two
762 // instructions are obviously not identical.
763 if (Other->getOpcode() != getOpcode() ||
764 Other->getNumOperands() != getNumOperands())
765 return false;
766
767 // Check operands to make sure they match.
768 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
769 const MachineOperand &MO = getOperand(i);
770 const MachineOperand &OMO = Other->getOperand(i);
771 // Clients may or may not want to ignore defs when testing for equality.
772 // For example, machine CSE pass only cares about finding common
773 // subexpressions, so it's safe to ignore virtual register defs.
774 if (Check != CheckDefs && MO.isReg() && MO.isDef()) {
775 if (Check == IgnoreDefs)
776 continue;
777 // Check == IgnoreVRegDefs
778 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
779 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
780 if (MO.getReg() != OMO.getReg())
781 return false;
782 } else if (!MO.isIdenticalTo(OMO))
Evan Cheng506049f2010-03-03 01:44:33 +0000783 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000784 }
785 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000786}
787
Chris Lattner48d7c062006-04-17 21:35:41 +0000788/// removeFromParent - This method unlinks 'this' from the containing basic
789/// block, and returns it, but does not delete it.
790MachineInstr *MachineInstr::removeFromParent() {
791 assert(getParent() && "Not embedded in a basic block!");
792 getParent()->remove(this);
793 return this;
794}
795
796
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000797/// eraseFromParent - This method unlinks 'this' from the containing basic
798/// block, and deletes it.
799void MachineInstr::eraseFromParent() {
800 assert(getParent() && "Not embedded in a basic block!");
801 getParent()->erase(this);
802}
803
804
Brian Gaeke21326fc2004-02-13 04:39:32 +0000805/// OperandComplete - Return true if it's illegal to add a new operand
806///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000807bool MachineInstr::OperandsComplete() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000808 unsigned short NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000809 if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000810 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000811 return false;
812}
813
Evan Cheng19e3f312007-05-15 01:26:09 +0000814/// getNumExplicitOperands - Returns the number of non-implicit operands.
815///
816unsigned MachineInstr::getNumExplicitOperands() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000817 unsigned NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000818 if (!TID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000819 return NumOperands;
820
Dan Gohman9407cd42009-04-15 17:59:11 +0000821 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
822 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000823 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000824 NumOperands++;
825 }
826 return NumOperands;
827}
828
Evan Chengc36b7062011-01-07 23:50:32 +0000829bool MachineInstr::isStackAligningInlineAsm() const {
830 if (isInlineAsm()) {
831 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
832 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
833 return true;
834 }
835 return false;
836}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000837
Evan Chengfaa51072007-04-26 19:00:32 +0000838/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000839/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000840/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000841int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
842 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000843 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000844 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000845 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000846 continue;
847 unsigned MOReg = MO.getReg();
848 if (!MOReg)
849 continue;
850 if (MOReg == Reg ||
851 (TRI &&
852 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
853 TargetRegisterInfo::isPhysicalRegister(Reg) &&
854 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000855 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000856 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000857 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000858 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000859}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000860
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000861/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
862/// indicating if this instruction reads or writes Reg. This also considers
863/// partial defines.
864std::pair<bool,bool>
865MachineInstr::readsWritesVirtualRegister(unsigned Reg,
866 SmallVectorImpl<unsigned> *Ops) const {
867 bool PartDef = false; // Partial redefine.
868 bool FullDef = false; // Full define.
869 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000870
871 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
872 const MachineOperand &MO = getOperand(i);
873 if (!MO.isReg() || MO.getReg() != Reg)
874 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000875 if (Ops)
876 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000877 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000878 Use |= !MO.isUndef();
879 else if (MO.getSubReg())
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000880 PartDef = true;
881 else
882 FullDef = true;
883 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000884 // A partial redefine uses Reg unless there is also a full define.
885 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000886}
887
Evan Cheng6130f662008-03-05 00:59:57 +0000888/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000889/// the specified register or -1 if it is not found. If isDead is true, defs
890/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
891/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +0000892int
893MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
894 const TargetRegisterInfo *TRI) const {
895 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +0000896 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000897 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000898 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +0000899 continue;
900 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +0000901 bool Found = (MOReg == Reg);
902 if (!Found && TRI && isPhys &&
903 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
904 if (Overlap)
905 Found = TRI->regsOverlap(MOReg, Reg);
906 else
907 Found = TRI->isSubRegister(MOReg, Reg);
908 }
909 if (Found && (!isDead || MO.isDead()))
910 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000911 }
Evan Cheng6130f662008-03-05 00:59:57 +0000912 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000913}
Evan Cheng19e3f312007-05-15 01:26:09 +0000914
Evan Chengf277ee42007-05-29 18:35:22 +0000915/// findFirstPredOperandIdx() - Find the index of the first operand in the
916/// operand list that is used to represent the predicate. It returns -1 if
917/// none is found.
918int MachineInstr::findFirstPredOperandIdx() const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000919 const TargetInstrDesc &TID = getDesc();
920 if (TID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000921 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Chris Lattner749c6f62008-01-07 07:27:27 +0000922 if (TID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000923 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000924 }
925
Evan Chengf277ee42007-05-29 18:35:22 +0000926 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000927}
Evan Chengb371f452007-02-19 21:49:54 +0000928
Bob Wilsond9df5012009-04-09 17:16:43 +0000929/// isRegTiedToUseOperand - Given the index of a register def operand,
930/// check if the register def is tied to a source operand, due to either
931/// two-address elimination or inline assembly constraints. Returns the
932/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000933bool MachineInstr::
934isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000935 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +0000936 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +0000937 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +0000938 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000939 return false;
Evan Chengef5d0702009-06-24 02:05:51 +0000940 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +0000941 unsigned DefNo = 0;
Evan Chengef5d0702009-06-24 02:05:51 +0000942 unsigned DefPart = 0;
Evan Chengc36b7062011-01-07 23:50:32 +0000943 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
944 i < e; ) {
Evan Chengfb112882009-03-23 08:01:15 +0000945 const MachineOperand &FMO = getOperand(i);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000946 // After the normal asm operands there may be additional imp-def regs.
947 if (!FMO.isImm())
948 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000949 // Skip over this def.
Evan Chengef5d0702009-06-24 02:05:51 +0000950 unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm());
951 unsigned PrevDef = i + 1;
952 i = PrevDef + NumOps;
953 if (i > DefOpIdx) {
954 DefPart = DefOpIdx - PrevDef;
Evan Chengfb112882009-03-23 08:01:15 +0000955 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000956 }
Evan Chengfb112882009-03-23 08:01:15 +0000957 ++DefNo;
958 }
Evan Chengc36b7062011-01-07 23:50:32 +0000959 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
960 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +0000961 const MachineOperand &FMO = getOperand(i);
962 if (!FMO.isImm())
963 continue;
964 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
965 continue;
966 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +0000967 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000968 Idx == DefNo) {
969 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000970 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +0000971 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000972 }
Evan Chengfb112882009-03-23 08:01:15 +0000973 }
Evan Chengef5d0702009-06-24 02:05:51 +0000974 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000975 }
976
Bob Wilsond9df5012009-04-09 17:16:43 +0000977 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Chris Lattner749c6f62008-01-07 07:27:27 +0000978 const TargetInstrDesc &TID = getDesc();
Evan Chengef0732d2008-07-10 07:35:43 +0000979 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
980 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +0000981 if (MO.isReg() && MO.isUse() &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000982 TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefOpIdx) {
983 if (UseOpIdx)
984 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +0000985 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000986 }
Evan Cheng32dfbea2007-10-12 08:50:34 +0000987 }
988 return false;
989}
990
Evan Chenga24752f2009-03-19 20:30:06 +0000991/// isRegTiedToDefOperand - Return true if the operand of the specified index
992/// is a register use and it is tied to an def operand. It also returns the def
993/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000994bool MachineInstr::
995isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000996 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +0000997 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +0000998 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000999 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001000
1001 // Find the flag operand corresponding to UseOpIdx
1002 unsigned FlagIdx, NumOps=0;
Evan Chengc36b7062011-01-07 23:50:32 +00001003 for (FlagIdx = InlineAsm::MIOp_FirstOperand;
1004 FlagIdx < UseOpIdx; FlagIdx += NumOps+1) {
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001005 const MachineOperand &UFMO = getOperand(FlagIdx);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +00001006 // After the normal asm operands there may be additional imp-def regs.
1007 if (!UFMO.isImm())
1008 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001009 NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm());
1010 assert(NumOps < getNumOperands() && "Invalid inline asm flag");
1011 if (UseOpIdx < FlagIdx+NumOps+1)
1012 break;
Evan Chengef5d0702009-06-24 02:05:51 +00001013 }
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001014 if (FlagIdx >= UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001015 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001016 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001017 unsigned DefNo;
1018 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1019 if (!DefOpIdx)
1020 return true;
1021
Evan Chengc36b7062011-01-07 23:50:32 +00001022 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001023 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001024 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001025 while (DefNo) {
1026 const MachineOperand &FMO = getOperand(DefIdx);
1027 assert(FMO.isImm());
1028 // Skip over this def.
1029 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1030 --DefNo;
1031 }
Evan Chengef5d0702009-06-24 02:05:51 +00001032 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001033 return true;
1034 }
1035 return false;
1036 }
1037
Evan Chenga24752f2009-03-19 20:30:06 +00001038 const TargetInstrDesc &TID = getDesc();
1039 if (UseOpIdx >= TID.getNumOperands())
1040 return false;
1041 const MachineOperand &MO = getOperand(UseOpIdx);
1042 if (!MO.isReg() || !MO.isUse())
1043 return false;
1044 int DefIdx = TID.getOperandConstraint(UseOpIdx, TOI::TIED_TO);
1045 if (DefIdx == -1)
1046 return false;
1047 if (DefOpIdx)
1048 *DefOpIdx = (unsigned)DefIdx;
1049 return true;
1050}
1051
Dan Gohmane6cd7572010-05-13 20:34:42 +00001052/// clearKillInfo - Clears kill flags on all operands.
1053///
1054void MachineInstr::clearKillInfo() {
1055 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1056 MachineOperand &MO = getOperand(i);
1057 if (MO.isReg() && MO.isUse())
1058 MO.setIsKill(false);
1059 }
1060}
1061
Evan Cheng576d1232006-12-06 08:27:42 +00001062/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1063///
1064void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1065 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1066 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001067 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001068 continue;
1069 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1070 MachineOperand &MOp = getOperand(j);
1071 if (!MOp.isIdenticalTo(MO))
1072 continue;
1073 if (MO.isKill())
1074 MOp.setIsKill();
1075 else
1076 MOp.setIsDead();
1077 break;
1078 }
1079 }
1080}
1081
Evan Cheng19e3f312007-05-15 01:26:09 +00001082/// copyPredicates - Copies predicate operand(s) from MI.
1083void MachineInstr::copyPredicates(const MachineInstr *MI) {
Chris Lattner749c6f62008-01-07 07:27:27 +00001084 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengb27087f2008-03-13 00:44:09 +00001085 if (!TID.isPredicable())
1086 return;
1087 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1088 if (TID.OpInfo[i].isPredicate()) {
1089 // Predicated operands must be last operands.
1090 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001091 }
1092 }
1093}
1094
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001095void MachineInstr::substituteRegister(unsigned FromReg,
1096 unsigned ToReg,
1097 unsigned SubIdx,
1098 const TargetRegisterInfo &RegInfo) {
1099 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1100 if (SubIdx)
1101 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1102 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1103 MachineOperand &MO = getOperand(i);
1104 if (!MO.isReg() || MO.getReg() != FromReg)
1105 continue;
1106 MO.substPhysReg(ToReg, RegInfo);
1107 }
1108 } else {
1109 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1110 MachineOperand &MO = getOperand(i);
1111 if (!MO.isReg() || MO.getReg() != FromReg)
1112 continue;
1113 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1114 }
1115 }
1116}
1117
Evan Cheng9f1c8312008-07-03 09:09:37 +00001118/// isSafeToMove - Return true if it is safe to move this instruction. If
1119/// SawStore is set to true, it means that there is a store (or call) between
1120/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001121bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001122 AliasAnalysis *AA,
1123 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001124 // Ignore stuff that we obviously can't move.
1125 if (TID->mayStore() || TID->isCall()) {
1126 SawStore = true;
1127 return false;
1128 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001129
1130 if (isLabel() || isDebugValue() ||
Evan Chengc36b7062011-01-07 23:50:32 +00001131 TID->isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001132 return false;
1133
1134 // See if this instruction does a load. If so, we have to guarantee that the
1135 // loaded value doesn't change between the load and the its intended
1136 // destination. The check for isInvariantLoad gives the targe the chance to
1137 // classify the load as always returning a constant, e.g. a constant pool
1138 // load.
Dan Gohmana70dca12009-10-09 23:27:56 +00001139 if (TID->mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001140 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001141 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001142 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001143
Evan Chengb27087f2008-03-13 00:44:09 +00001144 return true;
1145}
1146
Evan Chengdf3b9932008-08-27 20:33:50 +00001147/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1148/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001149bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001150 AliasAnalysis *AA,
1151 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001152 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001153 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001154 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001155 return false;
1156 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001157 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001158 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001159 continue;
1160 // FIXME: For now, do not remat any instruction with register operands.
1161 // Later on, we can loosen the restriction is the register operands have
1162 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001163 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001164 // partially).
1165 if (MO.isUse())
1166 return false;
1167 else if (!MO.isDead() && MO.getReg() != DstReg)
1168 return false;
1169 }
1170 return true;
1171}
1172
Dan Gohman3e4fb702008-09-24 00:06:15 +00001173/// hasVolatileMemoryRef - Return true if this instruction may have a
1174/// volatile memory reference, or if the information describing the
1175/// memory reference is not available. Return false if it is known to
1176/// have no volatile memory references.
1177bool MachineInstr::hasVolatileMemoryRef() const {
1178 // An instruction known never to access memory won't have a volatile access.
1179 if (!TID->mayStore() &&
1180 !TID->mayLoad() &&
1181 !TID->isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001182 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001183 return false;
1184
1185 // Otherwise, if the instruction has no memory reference information,
1186 // conservatively assume it wasn't preserved.
1187 if (memoperands_empty())
1188 return true;
1189
1190 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001191 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1192 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001193 return true;
1194
1195 return false;
1196}
1197
Dan Gohmane33f44c2009-10-07 17:38:06 +00001198/// isInvariantLoad - Return true if this instruction is loading from a
1199/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001200/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001201/// of a function if it does not change. This should only return true of
1202/// *all* loads the instruction does are invariant (if it does multiple loads).
1203bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1204 // If the instruction doesn't load at all, it isn't an invariant load.
1205 if (!TID->mayLoad())
1206 return false;
1207
1208 // If the instruction has lost its memoperands, conservatively assume that
1209 // it may not be an invariant load.
1210 if (memoperands_empty())
1211 return false;
1212
1213 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1214
1215 for (mmo_iterator I = memoperands_begin(),
1216 E = memoperands_end(); I != E; ++I) {
1217 if ((*I)->isVolatile()) return false;
1218 if ((*I)->isStore()) return false;
1219
1220 if (const Value *V = (*I)->getValue()) {
1221 // A load from a constant PseudoSourceValue is invariant.
1222 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1223 if (PSV->isConstant(MFI))
1224 continue;
1225 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001226 if (AA && AA->pointsToConstantMemory(
1227 AliasAnalysis::Location(V, (*I)->getSize(),
1228 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001229 continue;
1230 }
1231
1232 // Otherwise assume conservatively.
1233 return false;
1234 }
1235
1236 // Everything checks out.
1237 return true;
1238}
1239
Evan Cheng229694f2009-12-03 02:31:43 +00001240/// isConstantValuePHI - If the specified instruction is a PHI that always
1241/// merges together the same virtual register, return the register, otherwise
1242/// return 0.
1243unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001244 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001245 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001246 assert(getNumOperands() >= 3 &&
1247 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001248
1249 unsigned Reg = getOperand(1).getReg();
1250 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1251 if (getOperand(i).getReg() != Reg)
1252 return 0;
1253 return Reg;
1254}
1255
Evan Chengc36b7062011-01-07 23:50:32 +00001256bool MachineInstr::hasUnmodeledSideEffects() const {
1257 if (getDesc().hasUnmodeledSideEffects())
1258 return true;
1259 if (isInlineAsm()) {
1260 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1261 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1262 return true;
1263 }
1264
1265 return false;
1266}
1267
Evan Chenga57fabe2010-04-08 20:02:37 +00001268/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1269///
1270bool MachineInstr::allDefsAreDead() const {
1271 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1272 const MachineOperand &MO = getOperand(i);
1273 if (!MO.isReg() || MO.isUse())
1274 continue;
1275 if (!MO.isDead())
1276 return false;
1277 }
1278 return true;
1279}
1280
Evan Chengc8f46c42010-10-22 21:49:09 +00001281/// copyImplicitOps - Copy implicit register operands from specified
1282/// instruction to this instruction.
1283void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1284 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1285 i != e; ++i) {
1286 const MachineOperand &MO = MI->getOperand(i);
1287 if (MO.isReg() && MO.isImplicit())
1288 addOperand(MO);
1289 }
1290}
1291
Brian Gaeke21326fc2004-02-13 04:39:32 +00001292void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001293 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001294}
1295
Devang Patelda0e89f2010-06-29 21:51:32 +00001296static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
1297 raw_ostream &CommentOS) {
1298 const LLVMContext &Ctx = MF->getFunction()->getContext();
1299 if (!DL.isUnknown()) { // Print source line info.
1300 DIScope Scope(DL.getScope(Ctx));
1301 // Omit the directory, because it's likely to be long and uninteresting.
1302 if (Scope.Verify())
1303 CommentOS << Scope.getFilename();
1304 else
1305 CommentOS << "<unknown>";
1306 CommentOS << ':' << DL.getLine();
1307 if (DL.getCol() != 0)
1308 CommentOS << ':' << DL.getCol();
1309 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1310 if (!InlinedAtDL.isUnknown()) {
1311 CommentOS << " @[ ";
1312 printDebugLoc(InlinedAtDL, MF, CommentOS);
1313 CommentOS << " ]";
1314 }
1315 }
1316}
1317
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001318void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001319 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1320 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001321 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001322 if (const MachineBasicBlock *MBB = getParent()) {
1323 MF = MBB->getParent();
1324 if (!TM && MF)
1325 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001326 if (MF)
1327 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001328 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001329
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001330 // Save a list of virtual registers.
1331 SmallVector<unsigned, 8> VirtRegs;
1332
Dan Gohman0ba90f32009-10-31 20:19:03 +00001333 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001334 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001335 for (; StartOp < e && getOperand(StartOp).isReg() &&
1336 getOperand(StartOp).isDef() &&
1337 !getOperand(StartOp).isImplicit();
1338 ++StartOp) {
1339 if (StartOp != 0) OS << ", ";
1340 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001341 unsigned Reg = getOperand(StartOp).getReg();
1342 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg))
1343 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001344 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001345
Dan Gohman0ba90f32009-10-31 20:19:03 +00001346 if (StartOp != 0)
1347 OS << " = ";
1348
1349 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001350 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001351
Dan Gohman0ba90f32009-10-31 20:19:03 +00001352 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001353 bool OmittedAnyCallClobbers = false;
1354 bool FirstOp = true;
Evan Chengc36b7062011-01-07 23:50:32 +00001355
1356 if (isInlineAsm()) {
1357 // Print asm string.
1358 OS << " ";
1359 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1360
1361 // Print HasSideEffects, IsAlignStack
1362 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1363 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1364 OS << " [sideeffect]";
1365 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1366 OS << " [alignstack]";
1367
1368 StartOp = InlineAsm::MIOp_FirstOperand;
1369 FirstOp = false;
1370 }
1371
1372
Chris Lattner6a592272002-10-30 01:55:38 +00001373 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001374 const MachineOperand &MO = getOperand(i);
1375
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001376 if (MO.isReg() && MO.getReg() &&
1377 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1378 VirtRegs.push_back(MO.getReg());
1379
Dan Gohman80f6c582009-11-09 19:38:45 +00001380 // Omit call-clobbered registers which aren't used anywhere. This makes
1381 // call instructions much less noisy on targets where calls clobber lots
1382 // of registers. Don't rely on MO.isDead() because we may be called before
1383 // LiveVariables is run, or we may be looking at a non-allocatable reg.
1384 if (MF && getDesc().isCall() &&
1385 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1386 unsigned Reg = MO.getReg();
1387 if (Reg != 0 && TargetRegisterInfo::isPhysicalRegister(Reg)) {
1388 const MachineRegisterInfo &MRI = MF->getRegInfo();
1389 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1390 bool HasAliasLive = false;
1391 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1392 unsigned AliasReg = *Alias; ++Alias)
1393 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1394 HasAliasLive = true;
1395 break;
1396 }
1397 if (!HasAliasLive) {
1398 OmittedAnyCallClobbers = true;
1399 continue;
1400 }
1401 }
1402 }
1403 }
1404
1405 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001406 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001407 if (i < getDesc().NumOperands) {
1408 const TargetOperandInfo &TOI = getDesc().OpInfo[i];
1409 if (TOI.isPredicate())
1410 OS << "pred:";
1411 if (TOI.isOptionalDef())
1412 OS << "opt:";
1413 }
Evan Cheng59b36552010-04-28 20:03:13 +00001414 if (isDebugValue() && MO.isMetadata()) {
1415 // Pretty print DBG_VALUE instructions.
1416 const MDNode *MD = MO.getMetadata();
1417 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1418 OS << "!\"" << MDS->getString() << '\"';
1419 else
1420 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001421 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1422 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Evan Cheng59b36552010-04-28 20:03:13 +00001423 } else
1424 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001425 }
1426
1427 // Briefly indicate whether any call clobbers were omitted.
1428 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001429 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001430 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001431 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001432
Dan Gohman0ba90f32009-10-31 20:19:03 +00001433 bool HaveSemi = false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001434 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001435 if (!HaveSemi) OS << ";"; HaveSemi = true;
1436
1437 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001438 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1439 i != e; ++i) {
1440 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001441 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001442 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001443 }
1444 }
1445
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001446 // Print the regclass of any virtual registers encountered.
1447 if (MRI && !VirtRegs.empty()) {
1448 if (!HaveSemi) OS << ";"; HaveSemi = true;
1449 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1450 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
1451 OS << " " << RC->getName() << ":%reg" << VirtRegs[i];
1452 for (unsigned j = i+1; j != VirtRegs.size();) {
1453 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1454 ++j;
1455 continue;
1456 }
1457 if (VirtRegs[i] != VirtRegs[j])
1458 OS << "," << VirtRegs[j];
1459 VirtRegs.erase(VirtRegs.begin()+j);
1460 }
1461 }
1462 }
1463
Dan Gohman80f6c582009-11-09 19:38:45 +00001464 if (!debugLoc.isUnknown() && MF) {
Bill Wendlingad2cf9d2009-12-25 13:44:36 +00001465 if (!HaveSemi) OS << ";";
Dan Gohman75ae5932009-11-23 21:29:08 +00001466 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001467 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001468 }
1469
Chris Lattner10491642002-10-30 00:48:05 +00001470 OS << "\n";
1471}
1472
Owen Andersonb487e722008-01-24 01:10:07 +00001473bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001474 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001475 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001476 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001477 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001478 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001479 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001480 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1481 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001482 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001483 continue;
1484 unsigned Reg = MO.getReg();
1485 if (!Reg)
1486 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001487
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001488 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001489 if (!Found) {
1490 if (MO.isKill())
1491 // The register is already marked kill.
1492 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001493 if (isPhysReg && isRegTiedToDefOperand(i))
1494 // Two-address uses of physregs must not be marked kill.
1495 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001496 MO.setIsKill();
1497 Found = true;
1498 }
1499 } else if (hasAliases && MO.isKill() &&
1500 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001501 // A super-register kill already exists.
1502 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001503 return true;
1504 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001505 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001506 }
1507 }
1508
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001509 // Trim unneeded kill operands.
1510 while (!DeadOps.empty()) {
1511 unsigned OpIdx = DeadOps.back();
1512 if (getOperand(OpIdx).isImplicit())
1513 RemoveOperand(OpIdx);
1514 else
1515 getOperand(OpIdx).setIsKill(false);
1516 DeadOps.pop_back();
1517 }
1518
Bill Wendling4a23d722008-03-03 22:14:33 +00001519 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001520 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001521 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001522 addOperand(MachineOperand::CreateReg(IncomingReg,
1523 false /*IsDef*/,
1524 true /*IsImp*/,
1525 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001526 return true;
1527 }
Dan Gohman3f629402008-09-03 15:56:16 +00001528 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001529}
1530
1531bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001532 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001533 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001534 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001535 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001536 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001537 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001538 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1539 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001540 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001541 continue;
1542 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001543 if (!Reg)
1544 continue;
1545
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001546 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001547 if (!Found) {
1548 if (MO.isDead())
1549 // The register is already marked dead.
1550 return true;
1551 MO.setIsDead();
1552 Found = true;
1553 }
1554 } else if (hasAliases && MO.isDead() &&
1555 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001556 // There exists a super-register that's marked dead.
1557 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001558 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001559 if (RegInfo->getSubRegisters(IncomingReg) &&
1560 RegInfo->getSuperRegisters(Reg) &&
1561 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001562 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001563 }
1564 }
1565
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001566 // Trim unneeded dead operands.
1567 while (!DeadOps.empty()) {
1568 unsigned OpIdx = DeadOps.back();
1569 if (getOperand(OpIdx).isImplicit())
1570 RemoveOperand(OpIdx);
1571 else
1572 getOperand(OpIdx).setIsDead(false);
1573 DeadOps.pop_back();
1574 }
1575
Dan Gohman3f629402008-09-03 15:56:16 +00001576 // If not found, this means an alias of one of the operands is dead. Add a
1577 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001578 if (Found || !AddIfNotFound)
1579 return Found;
1580
1581 addOperand(MachineOperand::CreateReg(IncomingReg,
1582 true /*IsDef*/,
1583 true /*IsImp*/,
1584 false /*IsKill*/,
1585 true /*IsDead*/));
1586 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001587}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001588
1589void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1590 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001591 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1592 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1593 if (MO)
1594 return;
1595 } else {
1596 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1597 const MachineOperand &MO = getOperand(i);
1598 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1599 MO.getSubReg() == 0)
1600 return;
1601 }
1602 }
1603 addOperand(MachineOperand::CreateReg(IncomingReg,
1604 true /*IsDef*/,
1605 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001606}
Evan Cheng67eaa082010-03-03 23:37:30 +00001607
Dan Gohmandb497122010-06-18 23:28:01 +00001608void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs,
1609 const TargetRegisterInfo &TRI) {
1610 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1611 MachineOperand &MO = getOperand(i);
1612 if (!MO.isReg() || !MO.isDef()) continue;
1613 unsigned Reg = MO.getReg();
1614 if (Reg == 0) continue;
1615 bool Dead = true;
1616 for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(),
1617 E = UsedRegs.end(); I != E; ++I)
1618 if (TRI.regsOverlap(*I, Reg)) {
1619 Dead = false;
1620 break;
1621 }
1622 // If there are no uses, including partial uses, the def is dead.
1623 if (Dead) MO.setIsDead();
1624 }
1625}
1626
Evan Cheng67eaa082010-03-03 23:37:30 +00001627unsigned
1628MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1629 unsigned Hash = MI->getOpcode() * 37;
1630 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1631 const MachineOperand &MO = MI->getOperand(i);
1632 uint64_t Key = (uint64_t)MO.getType() << 32;
1633 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001634 default: break;
1635 case MachineOperand::MO_Register:
1636 if (MO.isDef() && MO.getReg() &&
1637 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1638 continue; // Skip virtual register defs.
1639 Key |= MO.getReg();
1640 break;
1641 case MachineOperand::MO_Immediate:
1642 Key |= MO.getImm();
1643 break;
1644 case MachineOperand::MO_FrameIndex:
1645 case MachineOperand::MO_ConstantPoolIndex:
1646 case MachineOperand::MO_JumpTableIndex:
1647 Key |= MO.getIndex();
1648 break;
1649 case MachineOperand::MO_MachineBasicBlock:
1650 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1651 break;
1652 case MachineOperand::MO_GlobalAddress:
1653 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1654 break;
1655 case MachineOperand::MO_BlockAddress:
1656 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1657 break;
1658 case MachineOperand::MO_MCSymbol:
1659 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1660 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001661 }
1662 Key += ~(Key << 32);
1663 Key ^= (Key >> 22);
1664 Key += ~(Key << 13);
1665 Key ^= (Key >> 8);
1666 Key += (Key << 3);
1667 Key ^= (Key >> 15);
1668 Key += ~(Key << 27);
1669 Key ^= (Key >> 31);
1670 Hash = (unsigned)Key + Hash * 37;
1671 }
1672 return Hash;
1673}