blob: 5f7b8b21823d15074e71fa0149e01e7c639e6b9a [file] [log] [blame]
Evan Chengb9803a82009-11-06 23:52:48 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Bob Wilson656edcf2010-09-08 23:39:54 +000010// This file contains a pass that expands pseudo instructions into target
Evan Chengb9803a82009-11-06 23:52:48 +000011// instructions to allow proper scheduling, if-conversion, and other late
12// optimizations. This pass should be run after register allocation but before
Bob Wilson656edcf2010-09-08 23:39:54 +000013// the post-regalloc scheduling pass.
Evan Chengb9803a82009-11-06 23:52:48 +000014//
15//===----------------------------------------------------------------------===//
16
17#define DEBUG_TYPE "arm-pseudo"
18#include "ARM.h"
19#include "ARMBaseInstrInfo.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000020#include "ARMBaseRegisterInfo.h"
21#include "ARMMachineFunctionInfo.h"
Jim Grosbach65dc3032010-10-06 21:16:16 +000022#include "ARMRegisterInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000023#include "MCTargetDesc/ARMAddressingModes.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengb9803a82009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000027#include "llvm/Target/TargetFrameLowering.h"
Chris Lattner4dbbe342010-07-20 21:17:29 +000028#include "llvm/Target/TargetRegisterInfo.h"
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000029#include "llvm/Support/CommandLine.h"
Jim Grosbache4ad3872010-10-19 23:27:08 +000030#include "llvm/Support/raw_ostream.h" // FIXME: for debug only. remove!
Evan Chengb9803a82009-11-06 23:52:48 +000031using namespace llvm;
32
Benjamin Kramera67f14b2011-08-19 01:42:18 +000033static cl::opt<bool>
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +000034VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
35 cl::desc("Verify machine code after expanding ARM pseudos"));
36
Evan Chengb9803a82009-11-06 23:52:48 +000037namespace {
38 class ARMExpandPseudo : public MachineFunctionPass {
39 public:
40 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000041 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Chengb9803a82009-11-06 23:52:48 +000042
Jim Grosbache4ad3872010-10-19 23:27:08 +000043 const ARMBaseInstrInfo *TII;
Evan Chengd929f772010-05-13 00:17:02 +000044 const TargetRegisterInfo *TRI;
Evan Cheng893d7fe2010-11-12 23:03:38 +000045 const ARMSubtarget *STI;
Evan Cheng9fe20092011-01-20 08:34:58 +000046 ARMFunctionInfo *AFI;
Evan Chengb9803a82009-11-06 23:52:48 +000047
48 virtual bool runOnMachineFunction(MachineFunction &Fn);
49
50 virtual const char *getPassName() const {
51 return "ARM pseudo instruction expansion pass";
52 }
53
54 private:
Evan Cheng43130072010-05-12 23:13:12 +000055 void TransferImpOps(MachineInstr &OldMI,
56 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Cheng9fe20092011-01-20 08:34:58 +000057 bool ExpandMI(MachineBasicBlock &MBB,
58 MachineBasicBlock::iterator MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000059 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilson8466fa12010-09-13 23:01:35 +000060 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
61 void ExpandVST(MachineBasicBlock::iterator &MBBI);
62 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonbd916c52010-09-13 23:55:10 +000063 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
64 unsigned Opc, bool IsExt, unsigned NumRegs);
Evan Cheng9fe20092011-01-20 08:34:58 +000065 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
66 MachineBasicBlock::iterator &MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +000067 };
68 char ARMExpandPseudo::ID = 0;
69}
70
Evan Cheng43130072010-05-12 23:13:12 +000071/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
72/// the instructions created from the expansion.
73void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
74 MachineInstrBuilder &UseMI,
75 MachineInstrBuilder &DefMI) {
Evan Chenge837dea2011-06-28 19:10:37 +000076 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng43130072010-05-12 23:13:12 +000077 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
78 i != e; ++i) {
79 const MachineOperand &MO = OldMI.getOperand(i);
80 assert(MO.isReg() && MO.getReg());
81 if (MO.isUse())
Bob Wilson63569c92010-09-09 00:15:32 +000082 UseMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000083 else
Bob Wilson63569c92010-09-09 00:15:32 +000084 DefMI.addOperand(MO);
Evan Cheng43130072010-05-12 23:13:12 +000085 }
86}
87
Bob Wilson8466fa12010-09-13 23:01:35 +000088namespace {
89 // Constants for register spacing in NEON load/store instructions.
90 // For quad-register load-lane and store-lane pseudo instructors, the
91 // spacing is initially assumed to be EvenDblSpc, and that is changed to
92 // OddDblSpc depending on the lane number operand.
93 enum NEONRegSpacing {
94 SingleSpc,
95 EvenDblSpc,
96 OddDblSpc
97 };
98
99 // Entries for NEON load/store information table. The table is sorted by
100 // PseudoOpc for fast binary-search lookups.
101 struct NEONLdStTableEntry {
102 unsigned PseudoOpc;
103 unsigned RealOpc;
104 bool IsLoad;
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000105 bool isUpdating;
106 bool hasWritebackOperand;
Bob Wilson8466fa12010-09-13 23:01:35 +0000107 NEONRegSpacing RegSpacing;
108 unsigned char NumRegs; // D registers loaded or stored
109 unsigned char RegElts; // elements per D register; used for lane ops
Jim Grosbach280dfad2011-10-21 18:54:25 +0000110 // FIXME: Temporary flag to denote whether the real instruction takes
111 // a single register (like the encoding) or all of the registers in
112 // the list (like the asm syntax and the isel DAG). When all definitions
113 // are converted to take only the single encoded register, this will
114 // go away.
115 bool copyAllListRegs;
Bob Wilson8466fa12010-09-13 23:01:35 +0000116
117 // Comparison methods for binary search of the table.
118 bool operator<(const NEONLdStTableEntry &TE) const {
119 return PseudoOpc < TE.PseudoOpc;
120 }
121 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
122 return TE.PseudoOpc < PseudoOpc;
123 }
Chandler Carruth100c2672010-10-23 08:10:43 +0000124 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
125 const NEONLdStTableEntry &TE) {
Bob Wilson8466fa12010-09-13 23:01:35 +0000126 return PseudoOpc < TE.PseudoOpc;
127 }
128 };
129}
130
131static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000132{ ARM::VLD1DUPq16Pseudo, ARM::VLD1DUPq16, true, false, false, SingleSpc, 2, 4,true},
133{ ARM::VLD1DUPq16Pseudo_UPD, ARM::VLD1DUPq16_UPD, true, true, true, SingleSpc, 2, 4,true},
134{ ARM::VLD1DUPq32Pseudo, ARM::VLD1DUPq32, true, false, false, SingleSpc, 2, 2,true},
135{ ARM::VLD1DUPq32Pseudo_UPD, ARM::VLD1DUPq32_UPD, true, true, true, SingleSpc, 2, 2,true},
136{ ARM::VLD1DUPq8Pseudo, ARM::VLD1DUPq8, true, false, false, SingleSpc, 2, 8,true},
137{ ARM::VLD1DUPq8Pseudo_UPD, ARM::VLD1DUPq8_UPD, true, true, true, SingleSpc, 2, 8,true},
Bob Wilson2a0e9742010-11-27 06:35:16 +0000138
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000139{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
140{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
141{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
142{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
143{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
144{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000145
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000146{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
147{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
148{ ARM::VLD1q16Pseudo, ARM::VLD1q16, true, false, false, SingleSpc, 2, 4 ,false},
149{ ARM::VLD1q16PseudoWB_fixed, ARM::VLD1q16wb_fixed,true,false,false,SingleSpc, 2, 4 ,false},
150{ ARM::VLD1q16PseudoWB_register, ARM::VLD1q16wb_register, true, true, true, SingleSpc, 2, 4 ,false},
151{ ARM::VLD1q32Pseudo, ARM::VLD1q32, true, false, false, SingleSpc, 2, 2 ,false},
152{ ARM::VLD1q32PseudoWB_fixed, ARM::VLD1q32wb_fixed,true,false, false,SingleSpc, 2, 2 ,false},
153{ ARM::VLD1q32PseudoWB_register, ARM::VLD1q32wb_register, true, true, true, SingleSpc, 2, 2 ,false},
154{ ARM::VLD1q64Pseudo, ARM::VLD1q64, true, false, false, SingleSpc, 2, 1 ,false},
155{ ARM::VLD1q64PseudoWB_fixed, ARM::VLD1q64wb_fixed,true,false, false,SingleSpc, 2, 2 ,false},
156{ ARM::VLD1q64PseudoWB_register, ARM::VLD1q64wb_register, true, true, true, SingleSpc, 2, 1 ,false},
157{ ARM::VLD1q8Pseudo, ARM::VLD1q8, true, false, false, SingleSpc, 2, 8 ,false},
158{ ARM::VLD1q8PseudoWB_fixed, ARM::VLD1q8wb_fixed,true,false, false, SingleSpc, 2, 8 ,false},
159{ ARM::VLD1q8PseudoWB_register, ARM::VLD1q8wb_register,true,true, true,SingleSpc,2,8,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000160
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000161{ ARM::VLD2DUPd16Pseudo, ARM::VLD2DUPd16, true, false, false, SingleSpc, 2, 4,true},
162{ ARM::VLD2DUPd16Pseudo_UPD, ARM::VLD2DUPd16_UPD, true, true, true, SingleSpc, 2, 4,true},
163{ ARM::VLD2DUPd32Pseudo, ARM::VLD2DUPd32, true, false, false, SingleSpc, 2, 2,true},
164{ ARM::VLD2DUPd32Pseudo_UPD, ARM::VLD2DUPd32_UPD, true, true, true, SingleSpc, 2, 2,true},
165{ ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd8, true, false, false, SingleSpc, 2, 8,true},
166{ ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd8_UPD, true, true, true, SingleSpc, 2, 8,true},
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000167
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000168{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
169{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
170{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
171{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
172{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
173{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
174{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
175{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
176{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
177{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000178
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000179{ ARM::VLD2d16Pseudo, ARM::VLD2d16, true, false, false, SingleSpc, 2, 4 ,false},
180{ ARM::VLD2d16Pseudo_UPD, ARM::VLD2d16_UPD, true, true, true, SingleSpc, 2, 4 ,false},
181{ ARM::VLD2d32Pseudo, ARM::VLD2d32, true, false, false, SingleSpc, 2, 2 ,false},
182{ ARM::VLD2d32Pseudo_UPD, ARM::VLD2d32_UPD, true, true, true, SingleSpc, 2, 2 ,false},
183{ ARM::VLD2d8Pseudo, ARM::VLD2d8, true, false, false, SingleSpc, 2, 8 ,false},
184{ ARM::VLD2d8Pseudo_UPD, ARM::VLD2d8_UPD, true, true, true, SingleSpc, 2, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000185
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000186{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
187{ ARM::VLD2q16Pseudo_UPD, ARM::VLD2q16_UPD, true, true, true, SingleSpc, 4, 4 ,false},
188{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
189{ ARM::VLD2q32Pseudo_UPD, ARM::VLD2q32_UPD, true, true, true, SingleSpc, 4, 2 ,false},
190{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
191{ ARM::VLD2q8Pseudo_UPD, ARM::VLD2q8_UPD, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000192
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000193{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
194{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
195{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
196{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
197{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
198{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Bob Wilson86c6d802010-11-29 19:35:29 +0000199
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000200{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
201{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
202{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
203{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
204{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
205{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
206{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
207{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
208{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
209{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000210
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000211{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
212{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
213{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
214{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
215{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
216{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000217
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000218{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
219{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
220{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
221{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
222{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
223{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
224{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
225{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
226{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000227
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000228{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
229{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
230{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
231{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
232{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
233{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Bob Wilson6c4c9822010-11-30 00:00:35 +0000234
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000235{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
236{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
237{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
238{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
239{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
240{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
241{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
242{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
243{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
244{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000245
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000246{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
247{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
248{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
249{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
250{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
251{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000252
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000253{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
254{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
255{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
256{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
257{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
258{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
259{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
260{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
261{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000262
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000263{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
264{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
265{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
266{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
267{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
268{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond0c6bc22010-11-02 21:18:25 +0000269
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000270{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,true},
271{ ARM::VST1d64QPseudo_UPD, ARM::VST1d64Q_UPD, false, true, true, SingleSpc, 4, 1 ,true},
272{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,true},
273{ ARM::VST1d64TPseudo_UPD, ARM::VST1d64T_UPD, false, true, true, SingleSpc, 3, 1 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000274
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000275{ ARM::VST1q16Pseudo, ARM::VST1q16, false, false, false, SingleSpc, 2, 4 ,true},
Jim Grosbach4334e032011-10-31 21:50:31 +0000276{ ARM::VST1q16PseudoWB_fixed, ARM::VST1q16wb_fixed, false, true, false, SingleSpc, 2, 4 ,false},
277{ ARM::VST1q16PseudoWB_register, ARM::VST1q16wb_register, false, true, true, SingleSpc, 2, 4 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000278{ ARM::VST1q32Pseudo, ARM::VST1q32, false, false, false, SingleSpc, 2, 2 ,true},
Jim Grosbach4334e032011-10-31 21:50:31 +0000279{ ARM::VST1q32PseudoWB_fixed, ARM::VST1q32wb_fixed, false, true, false, SingleSpc, 2, 2 ,false},
280{ ARM::VST1q32PseudoWB_register, ARM::VST1q32wb_register, false, true, true, SingleSpc, 2, 2 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000281{ ARM::VST1q64Pseudo, ARM::VST1q64, false, false, false, SingleSpc, 2, 1 ,true},
Jim Grosbach4334e032011-10-31 21:50:31 +0000282{ ARM::VST1q64PseudoWB_fixed, ARM::VST1q64wb_fixed, false, true, false, SingleSpc, 2, 1 ,false},
283{ ARM::VST1q64PseudoWB_register, ARM::VST1q64wb_register, false, true, true, SingleSpc, 2, 1 ,false},
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000284{ ARM::VST1q8Pseudo, ARM::VST1q8, false, false, false, SingleSpc, 2, 8 ,true},
Jim Grosbach4334e032011-10-31 21:50:31 +0000285{ ARM::VST1q8PseudoWB_fixed, ARM::VST1q8wb_fixed, false, true, false, SingleSpc, 2, 8 ,false},
286{ ARM::VST1q8PseudoWB_register, ARM::VST1q8wb_register, false, true, true, SingleSpc, 2, 8 ,false},
Bob Wilson8466fa12010-09-13 23:01:35 +0000287
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000288{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
289{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
290{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
291{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
292{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
293{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
294{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
295{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
296{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
297{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000298
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000299{ ARM::VST2d16Pseudo, ARM::VST2d16, false, false, false, SingleSpc, 2, 4 ,true},
300{ ARM::VST2d16Pseudo_UPD, ARM::VST2d16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
301{ ARM::VST2d32Pseudo, ARM::VST2d32, false, false, false, SingleSpc, 2, 2 ,true},
302{ ARM::VST2d32Pseudo_UPD, ARM::VST2d32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
303{ ARM::VST2d8Pseudo, ARM::VST2d8, false, false, false, SingleSpc, 2, 8 ,true},
304{ ARM::VST2d8Pseudo_UPD, ARM::VST2d8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000305
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000306{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,true},
307{ ARM::VST2q16Pseudo_UPD, ARM::VST2q16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
308{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,true},
309{ ARM::VST2q32Pseudo_UPD, ARM::VST2q32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
310{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,true},
311{ ARM::VST2q8Pseudo_UPD, ARM::VST2q8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000312
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000313{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
314{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
315{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
316{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
317{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
318{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
319{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
320{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
321{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
322{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000323
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000324{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
325{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
326{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
327{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
328{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
329{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000330
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000331{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
332{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
333{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
334{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
335{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
336{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
337{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
338{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
339{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000340
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000341{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
342{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
343{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
344{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
345{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
346{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
347{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
348{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
349{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
350{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000351
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000352{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
353{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
354{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
355{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
356{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
357{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilson8466fa12010-09-13 23:01:35 +0000358
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000359{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
360{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
361{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
362{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
363{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
364{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
365{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
366{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
367{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilson8466fa12010-09-13 23:01:35 +0000368};
369
370/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
371/// load or store pseudo instruction.
372static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
373 unsigned NumEntries = array_lengthof(NEONLdStTable);
374
375#ifndef NDEBUG
376 // Make sure the table is sorted.
377 static bool TableChecked = false;
378 if (!TableChecked) {
379 for (unsigned i = 0; i != NumEntries-1; ++i)
380 assert(NEONLdStTable[i] < NEONLdStTable[i+1] &&
381 "NEONLdStTable is not sorted!");
382 TableChecked = true;
383 }
384#endif
385
386 const NEONLdStTableEntry *I =
387 std::lower_bound(NEONLdStTable, NEONLdStTable + NumEntries, Opcode);
388 if (I != NEONLdStTable + NumEntries && I->PseudoOpc == Opcode)
389 return I;
390 return NULL;
391}
392
393/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
394/// corresponding to the specified register spacing. Not all of the results
395/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
396static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
397 const TargetRegisterInfo *TRI, unsigned &D0,
398 unsigned &D1, unsigned &D2, unsigned &D3) {
399 if (RegSpc == SingleSpc) {
400 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
401 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
402 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
403 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
404 } else if (RegSpc == EvenDblSpc) {
405 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
406 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
407 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
408 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
409 } else {
410 assert(RegSpc == OddDblSpc && "unknown register spacing");
411 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
412 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
413 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
414 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000415 }
Bob Wilson8466fa12010-09-13 23:01:35 +0000416}
417
Bob Wilson82a9c842010-09-02 16:17:29 +0000418/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
419/// operands to real VLD instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000420void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilsonffde0802010-09-02 16:00:54 +0000421 MachineInstr &MI = *MBBI;
422 MachineBasicBlock &MBB = *MI.getParent();
423
Bob Wilson8466fa12010-09-13 23:01:35 +0000424 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
425 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
426 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
427 unsigned NumRegs = TableEntry->NumRegs;
428
429 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
430 TII->get(TableEntry->RealOpc));
Bob Wilsonffde0802010-09-02 16:00:54 +0000431 unsigned OpIdx = 0;
432
433 bool DstIsDead = MI.getOperand(OpIdx).isDead();
434 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
435 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000436 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach280dfad2011-10-21 18:54:25 +0000437 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
438 if (NumRegs > 1 && TableEntry->copyAllListRegs)
439 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
440 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000441 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
Jim Grosbach280dfad2011-10-21 18:54:25 +0000442 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilsonf5721912010-09-03 18:16:02 +0000443 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsonffde0802010-09-02 16:00:54 +0000444
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000445 if (TableEntry->isUpdating)
Bob Wilson63569c92010-09-09 00:15:32 +0000446 MIB.addOperand(MI.getOperand(OpIdx++));
447
Bob Wilsonffde0802010-09-02 16:00:54 +0000448 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000449 MIB.addOperand(MI.getOperand(OpIdx++));
450 MIB.addOperand(MI.getOperand(OpIdx++));
451 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000452 if (TableEntry->hasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000453 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonffde0802010-09-02 16:00:54 +0000454
Bob Wilson19d644d2010-09-09 00:38:32 +0000455 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson823611b2010-09-16 04:25:37 +0000456 // has an extra operand that is a use of the super-register. Record the
457 // operand index and skip over it.
458 unsigned SrcOpIdx = 0;
459 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc)
460 SrcOpIdx = OpIdx++;
461
462 // Copy the predicate operands.
463 MIB.addOperand(MI.getOperand(OpIdx++));
464 MIB.addOperand(MI.getOperand(OpIdx++));
465
466 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson19d644d2010-09-09 00:38:32 +0000467 // to the new instruction as an implicit operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000468 if (SrcOpIdx != 0) {
469 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson19d644d2010-09-09 00:38:32 +0000470 MO.setImplicit(true);
471 MIB.addOperand(MO);
472 }
Bob Wilsonf5721912010-09-03 18:16:02 +0000473 // Add an implicit def for the super-register.
474 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson19d644d2010-09-09 00:38:32 +0000475 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000476
477 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000478 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000479
Bob Wilsonffde0802010-09-02 16:00:54 +0000480 MI.eraseFromParent();
481}
482
Bob Wilson01ba4612010-08-26 18:51:29 +0000483/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
484/// operands to real VST instructions with D register operands.
Bob Wilson8466fa12010-09-13 23:01:35 +0000485void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson709d5922010-08-25 23:27:42 +0000486 MachineInstr &MI = *MBBI;
487 MachineBasicBlock &MBB = *MI.getParent();
488
Bob Wilson8466fa12010-09-13 23:01:35 +0000489 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
490 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
491 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
492 unsigned NumRegs = TableEntry->NumRegs;
493
494 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
495 TII->get(TableEntry->RealOpc));
Bob Wilson709d5922010-08-25 23:27:42 +0000496 unsigned OpIdx = 0;
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000497 if (TableEntry->isUpdating)
Bob Wilson63569c92010-09-09 00:15:32 +0000498 MIB.addOperand(MI.getOperand(OpIdx++));
499
Bob Wilson709d5922010-08-25 23:27:42 +0000500 // Copy the addrmode6 operands.
Bob Wilson63569c92010-09-09 00:15:32 +0000501 MIB.addOperand(MI.getOperand(OpIdx++));
502 MIB.addOperand(MI.getOperand(OpIdx++));
503 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000504 if (TableEntry->hasWritebackOperand)
Bob Wilson63569c92010-09-09 00:15:32 +0000505 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilson709d5922010-08-25 23:27:42 +0000506
507 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Bob Wilson823611b2010-09-16 04:25:37 +0000508 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson709d5922010-08-25 23:27:42 +0000509 unsigned D0, D1, D2, D3;
Bob Wilson8466fa12010-09-13 23:01:35 +0000510 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4334e032011-10-31 21:50:31 +0000511 MIB.addReg(D0);
512 if (NumRegs > 1 && TableEntry->copyAllListRegs)
513 MIB.addReg(D1);
514 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Bob Wilson7e701972010-08-30 18:10:48 +0000515 MIB.addReg(D2);
Jim Grosbach4334e032011-10-31 21:50:31 +0000516 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Bob Wilson7e701972010-08-30 18:10:48 +0000517 MIB.addReg(D3);
Bob Wilson823611b2010-09-16 04:25:37 +0000518
519 // Copy the predicate operands.
520 MIB.addOperand(MI.getOperand(OpIdx++));
521 MIB.addOperand(MI.getOperand(OpIdx++));
522
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000523 if (SrcIsKill) // Add an implicit kill for the super-reg.
524 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000525 TransferImpOps(MI, MIB, MIB);
Evan Chengb58a3402011-04-19 00:04:03 +0000526
527 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000528 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Chengb58a3402011-04-19 00:04:03 +0000529
Bob Wilson709d5922010-08-25 23:27:42 +0000530 MI.eraseFromParent();
531}
532
Bob Wilson8466fa12010-09-13 23:01:35 +0000533/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
534/// register operands to real instructions with D register operands.
535void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
536 MachineInstr &MI = *MBBI;
537 MachineBasicBlock &MBB = *MI.getParent();
538
539 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
540 assert(TableEntry && "NEONLdStTable lookup failed");
541 NEONRegSpacing RegSpc = TableEntry->RegSpacing;
542 unsigned NumRegs = TableEntry->NumRegs;
543 unsigned RegElts = TableEntry->RegElts;
544
545 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
546 TII->get(TableEntry->RealOpc));
547 unsigned OpIdx = 0;
548 // The lane operand is always the 3rd from last operand, before the 2
549 // predicate operands.
550 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
551
552 // Adjust the lane and spacing as needed for Q registers.
553 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
554 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
555 RegSpc = OddDblSpc;
556 Lane -= RegElts;
557 }
558 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
559
Ted Kremenek584520e2011-01-23 17:05:06 +0000560 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilsonfe3ac082010-09-14 21:12:05 +0000561 unsigned DstReg = 0;
562 bool DstIsDead = false;
Bob Wilson8466fa12010-09-13 23:01:35 +0000563 if (TableEntry->IsLoad) {
564 DstIsDead = MI.getOperand(OpIdx).isDead();
565 DstReg = MI.getOperand(OpIdx++).getReg();
566 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000567 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
568 if (NumRegs > 1)
569 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilson8466fa12010-09-13 23:01:35 +0000570 if (NumRegs > 2)
571 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
572 if (NumRegs > 3)
573 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
574 }
575
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000576 if (TableEntry->isUpdating)
Bob Wilson8466fa12010-09-13 23:01:35 +0000577 MIB.addOperand(MI.getOperand(OpIdx++));
578
579 // Copy the addrmode6 operands.
580 MIB.addOperand(MI.getOperand(OpIdx++));
581 MIB.addOperand(MI.getOperand(OpIdx++));
582 // Copy the am6offset operand.
Jim Grosbachf9f5a762011-10-31 19:11:23 +0000583 if (TableEntry->hasWritebackOperand)
Bob Wilson8466fa12010-09-13 23:01:35 +0000584 MIB.addOperand(MI.getOperand(OpIdx++));
585
586 // Grab the super-register source.
587 MachineOperand MO = MI.getOperand(OpIdx++);
588 if (!TableEntry->IsLoad)
589 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
590
591 // Add the subregs as sources of the new instruction.
592 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
593 getKillRegState(MO.isKill()));
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000594 MIB.addReg(D0, SrcFlags);
595 if (NumRegs > 1)
596 MIB.addReg(D1, SrcFlags);
Bob Wilson8466fa12010-09-13 23:01:35 +0000597 if (NumRegs > 2)
598 MIB.addReg(D2, SrcFlags);
599 if (NumRegs > 3)
600 MIB.addReg(D3, SrcFlags);
601
602 // Add the lane number operand.
603 MIB.addImm(Lane);
Bob Wilson823611b2010-09-16 04:25:37 +0000604 OpIdx += 1;
Bob Wilson8466fa12010-09-13 23:01:35 +0000605
Bob Wilson823611b2010-09-16 04:25:37 +0000606 // Copy the predicate operands.
607 MIB.addOperand(MI.getOperand(OpIdx++));
608 MIB.addOperand(MI.getOperand(OpIdx++));
609
Bob Wilson8466fa12010-09-13 23:01:35 +0000610 // Copy the super-register source to be an implicit source.
611 MO.setImplicit(true);
612 MIB.addOperand(MO);
613 if (TableEntry->IsLoad)
614 // Add an implicit def for the super-register.
615 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
616 TransferImpOps(MI, MIB, MIB);
617 MI.eraseFromParent();
618}
619
Bob Wilsonbd916c52010-09-13 23:55:10 +0000620/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
621/// register operands to real instructions with D register operands.
622void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
623 unsigned Opc, bool IsExt, unsigned NumRegs) {
624 MachineInstr &MI = *MBBI;
625 MachineBasicBlock &MBB = *MI.getParent();
626
627 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
628 unsigned OpIdx = 0;
629
630 // Transfer the destination register operand.
631 MIB.addOperand(MI.getOperand(OpIdx++));
632 if (IsExt)
633 MIB.addOperand(MI.getOperand(OpIdx++));
634
635 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
636 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
637 unsigned D0, D1, D2, D3;
638 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
639 MIB.addReg(D0).addReg(D1);
640 if (NumRegs > 2)
641 MIB.addReg(D2);
642 if (NumRegs > 3)
643 MIB.addReg(D3);
644
645 // Copy the other source register operand.
Bob Wilson823611b2010-09-16 04:25:37 +0000646 MIB.addOperand(MI.getOperand(OpIdx++));
Bob Wilsonbd916c52010-09-13 23:55:10 +0000647
Bob Wilson823611b2010-09-16 04:25:37 +0000648 // Copy the predicate operands.
649 MIB.addOperand(MI.getOperand(OpIdx++));
650 MIB.addOperand(MI.getOperand(OpIdx++));
651
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000652 if (SrcIsKill) // Add an implicit kill for the super-reg.
653 MIB->addRegisterKilled(SrcReg, TRI, true);
Bob Wilsonbd916c52010-09-13 23:55:10 +0000654 TransferImpOps(MI, MIB, MIB);
655 MI.eraseFromParent();
656}
657
Evan Cheng9fe20092011-01-20 08:34:58 +0000658void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
659 MachineBasicBlock::iterator &MBBI) {
660 MachineInstr &MI = *MBBI;
661 unsigned Opcode = MI.getOpcode();
662 unsigned PredReg = 0;
663 ARMCC::CondCodes Pred = llvm::getInstrPredicate(&MI, PredReg);
664 unsigned DstReg = MI.getOperand(0).getReg();
665 bool DstIsDead = MI.getOperand(0).isDead();
666 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
667 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
668 MachineInstrBuilder LO16, HI16;
Evan Chengb9803a82009-11-06 23:52:48 +0000669
Evan Cheng9fe20092011-01-20 08:34:58 +0000670 if (!STI->hasV6T2Ops() &&
671 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
672 // Expand into a movi + orr.
673 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
674 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
675 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
676 .addReg(DstReg);
Evan Chengb9803a82009-11-06 23:52:48 +0000677
Evan Cheng9fe20092011-01-20 08:34:58 +0000678 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
679 unsigned ImmVal = (unsigned)MO.getImm();
680 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
681 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
682 LO16 = LO16.addImm(SOImmValV1);
683 HI16 = HI16.addImm(SOImmValV2);
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000684 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
685 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000686 LO16.addImm(Pred).addReg(PredReg).addReg(0);
687 HI16.addImm(Pred).addReg(PredReg).addReg(0);
688 TransferImpOps(MI, LO16, HI16);
689 MI.eraseFromParent();
690 return;
691 }
692
693 unsigned LO16Opc = 0;
694 unsigned HI16Opc = 0;
695 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
696 LO16Opc = ARM::t2MOVi16;
697 HI16Opc = ARM::t2MOVTi16;
698 } else {
699 LO16Opc = ARM::MOVi16;
700 HI16Opc = ARM::MOVTi16;
701 }
702
703 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
704 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
705 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
706 .addReg(DstReg);
707
708 if (MO.isImm()) {
709 unsigned Imm = MO.getImm();
710 unsigned Lo16 = Imm & 0xffff;
711 unsigned Hi16 = (Imm >> 16) & 0xffff;
712 LO16 = LO16.addImm(Lo16);
713 HI16 = HI16.addImm(Hi16);
714 } else {
715 const GlobalValue *GV = MO.getGlobal();
716 unsigned TF = MO.getTargetFlags();
717 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
718 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
719 }
720
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000721 LO16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
722 HI16->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000723 LO16.addImm(Pred).addReg(PredReg);
724 HI16.addImm(Pred).addReg(PredReg);
725
726 TransferImpOps(MI, LO16, HI16);
727 MI.eraseFromParent();
728}
729
730bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
731 MachineBasicBlock::iterator MBBI) {
732 MachineInstr &MI = *MBBI;
733 unsigned Opcode = MI.getOpcode();
734 switch (Opcode) {
Bob Wilson709d5922010-08-25 23:27:42 +0000735 default:
Evan Cheng9fe20092011-01-20 08:34:58 +0000736 return false;
Jim Grosbachf219f312011-03-11 23:09:50 +0000737 case ARM::VMOVScc:
738 case ARM::VMOVDcc: {
739 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
740 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
741 MI.getOperand(1).getReg())
742 .addReg(MI.getOperand(2).getReg(),
743 getKillRegState(MI.getOperand(2).isKill()))
744 .addImm(MI.getOperand(3).getImm()) // 'pred'
745 .addReg(MI.getOperand(4).getReg());
746
747 MI.eraseFromParent();
748 return true;
749 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000750 case ARM::t2MOVCCr:
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000751 case ARM::MOVCCr: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000752 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
753 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000754 MI.getOperand(1).getReg())
755 .addReg(MI.getOperand(2).getReg(),
756 getKillRegState(MI.getOperand(2).isKill()))
757 .addImm(MI.getOperand(3).getImm()) // 'pred'
758 .addReg(MI.getOperand(4).getReg())
759 .addReg(0); // 's' bit
760
761 MI.eraseFromParent();
762 return true;
763 }
Owen Anderson152d4a42011-07-21 23:38:37 +0000764 case ARM::MOVCCsi: {
765 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
766 (MI.getOperand(1).getReg()))
767 .addReg(MI.getOperand(2).getReg(),
768 getKillRegState(MI.getOperand(2).isKill()))
769 .addImm(MI.getOperand(3).getImm())
770 .addImm(MI.getOperand(4).getImm()) // 'pred'
771 .addReg(MI.getOperand(5).getReg())
772 .addReg(0); // 's' bit
773
774 MI.eraseFromParent();
775 return true;
776 }
777
Owen Anderson92a20222011-07-21 18:54:16 +0000778 case ARM::MOVCCsr: {
Owen Anderson152d4a42011-07-21 23:38:37 +0000779 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbachd4a16ad2011-03-10 23:56:09 +0000780 (MI.getOperand(1).getReg()))
781 .addReg(MI.getOperand(2).getReg(),
782 getKillRegState(MI.getOperand(2).isKill()))
783 .addReg(MI.getOperand(3).getReg(),
784 getKillRegState(MI.getOperand(3).isKill()))
785 .addImm(MI.getOperand(4).getImm())
786 .addImm(MI.getOperand(5).getImm()) // 'pred'
787 .addReg(MI.getOperand(6).getReg())
788 .addReg(0); // 's' bit
789
790 MI.eraseFromParent();
791 return true;
792 }
Jim Grosbach39062762011-03-11 01:09:28 +0000793 case ARM::MOVCCi16: {
794 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi16),
795 MI.getOperand(1).getReg())
796 .addImm(MI.getOperand(2).getImm())
797 .addImm(MI.getOperand(3).getImm()) // 'pred'
798 .addReg(MI.getOperand(4).getReg());
799
800 MI.eraseFromParent();
801 return true;
802 }
Jim Grosbachefeedce2011-07-01 17:14:11 +0000803 case ARM::t2MOVCCi:
Jim Grosbach39062762011-03-11 01:09:28 +0000804 case ARM::MOVCCi: {
Jim Grosbachefeedce2011-07-01 17:14:11 +0000805 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
806 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach39062762011-03-11 01:09:28 +0000807 MI.getOperand(1).getReg())
808 .addImm(MI.getOperand(2).getImm())
809 .addImm(MI.getOperand(3).getImm()) // 'pred'
810 .addReg(MI.getOperand(4).getReg())
811 .addReg(0); // 's' bit
812
813 MI.eraseFromParent();
814 return true;
815 }
Jim Grosbache672ff82011-03-11 19:55:55 +0000816 case ARM::MVNCCi: {
817 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MVNi),
818 MI.getOperand(1).getReg())
819 .addImm(MI.getOperand(2).getImm())
820 .addImm(MI.getOperand(3).getImm()) // 'pred'
821 .addReg(MI.getOperand(4).getReg())
822 .addReg(0); // 's' bit
823
824 MI.eraseFromParent();
825 return true;
826 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000827 case ARM::Int_eh_sjlj_dispatchsetup: {
828 MachineFunction &MF = *MI.getParent()->getParent();
829 const ARMBaseInstrInfo *AII =
830 static_cast<const ARMBaseInstrInfo*>(TII);
831 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
832 // For functions using a base pointer, we rematerialize it (via the frame
833 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
834 // for us. Otherwise, expand to nothing.
835 if (RI.hasBasePointer(MF)) {
Jim Grosbache4ad3872010-10-19 23:27:08 +0000836 int32_t NumBytes = AFI->getFramePtrSpillOffset();
837 unsigned FramePtr = RI.getFrameRegister(MF);
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000838 assert(MF.getTarget().getFrameLowering()->hasFP(MF) &&
Benjamin Kramer7920d962010-11-19 16:36:02 +0000839 "base pointer without frame pointer?");
Jim Grosbache4ad3872010-10-19 23:27:08 +0000840
841 if (AFI->isThumb2Function()) {
842 llvm::emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
843 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
844 } else if (AFI->isThumbFunction()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000845 llvm::emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
846 FramePtr, -NumBytes, *TII, RI);
Jim Grosbache4ad3872010-10-19 23:27:08 +0000847 } else {
848 llvm::emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
849 FramePtr, -NumBytes, ARMCC::AL, 0,
850 *TII);
851 }
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000852 // If there's dynamic realignment, adjust for it.
Jim Grosbachb8e67fc2010-10-20 01:10:01 +0000853 if (RI.needsStackRealignment(MF)) {
Jim Grosbach8b95c3e2010-10-20 00:02:50 +0000854 MachineFrameInfo *MFI = MF.getFrameInfo();
855 unsigned MaxAlign = MFI->getMaxAlignment();
856 assert (!AFI->isThumb1OnlyFunction());
857 // Emit bic r6, r6, MaxAlign
858 unsigned bicOpc = AFI->isThumbFunction() ?
859 ARM::t2BICri : ARM::BICri;
860 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
861 TII->get(bicOpc), ARM::R6)
862 .addReg(ARM::R6, RegState::Kill)
863 .addImm(MaxAlign-1)));
864 }
Jim Grosbache4ad3872010-10-19 23:27:08 +0000865
866 }
867 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000868 return true;
Jim Grosbache4ad3872010-10-19 23:27:08 +0000869 }
870
Jim Grosbach7032f922010-10-14 22:57:13 +0000871 case ARM::MOVsrl_flag:
872 case ARM::MOVsra_flag: {
873 // These are just fancy MOVs insructions.
Owen Anderson152d4a42011-07-21 23:38:37 +0000874 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
Duncan Sandsdbbd99f2010-10-21 16:06:28 +0000875 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000876 .addOperand(MI.getOperand(1))
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000877 .addImm(ARM_AM::getSORegOpc((Opcode == ARM::MOVsrl_flag ?
878 ARM_AM::lsr : ARM_AM::asr),
879 1)))
Evan Cheng9fe20092011-01-20 08:34:58 +0000880 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach7032f922010-10-14 22:57:13 +0000881 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000882 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000883 }
884 case ARM::RRX: {
885 // This encodes as "MOVs Rd, Rm, rrx
886 MachineInstrBuilder MIB =
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000887 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),TII->get(ARM::MOVsi),
Jim Grosbach7032f922010-10-14 22:57:13 +0000888 MI.getOperand(0).getReg())
Evan Cheng9fe20092011-01-20 08:34:58 +0000889 .addOperand(MI.getOperand(1))
Evan Cheng9fe20092011-01-20 08:34:58 +0000890 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0)))
Jim Grosbach7032f922010-10-14 22:57:13 +0000891 .addReg(0);
892 TransferImpOps(MI, MIB, MIB);
893 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000894 return true;
Jim Grosbach7032f922010-10-14 22:57:13 +0000895 }
Jim Grosbachff97eb02011-06-30 19:38:01 +0000896 case ARM::tTPsoft:
Jason W Kima0871e72010-12-08 23:14:44 +0000897 case ARM::TPsoft: {
Owen Anderson971b83b2011-02-08 22:39:40 +0000898 MachineInstrBuilder MIB =
Jason W Kima0871e72010-12-08 23:14:44 +0000899 BuildMI(MBB, MBBI, MI.getDebugLoc(),
Jim Grosbachff97eb02011-06-30 19:38:01 +0000900 TII->get(Opcode == ARM::tTPsoft ? ARM::tBL : ARM::BL))
Jason W Kima0871e72010-12-08 23:14:44 +0000901 .addExternalSymbol("__aeabi_read_tp", 0);
902
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000903 MIB->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Jason W Kima0871e72010-12-08 23:14:44 +0000904 TransferImpOps(MI, MIB, MIB);
905 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000906 return true;
Bill Wendling2fe813a2010-12-09 00:51:54 +0000907 }
Bob Wilsonbd916c52010-09-13 23:55:10 +0000908 case ARM::tLDRpci_pic:
Evan Chengb9803a82009-11-06 23:52:48 +0000909 case ARM::t2LDRpci_pic: {
910 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson971b83b2011-02-08 22:39:40 +0000911 ? ARM::tLDRpci : ARM::t2LDRpci;
Evan Chengb9803a82009-11-06 23:52:48 +0000912 unsigned DstReg = MI.getOperand(0).getReg();
Evan Cheng43130072010-05-12 23:13:12 +0000913 bool DstIsDead = MI.getOperand(0).isDead();
914 MachineInstrBuilder MIB1 =
Owen Anderson971b83b2011-02-08 22:39:40 +0000915 AddDefaultPred(BuildMI(MBB, MBBI, MI.getDebugLoc(),
916 TII->get(NewLdOpc), DstReg)
917 .addOperand(MI.getOperand(1)));
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000918 MIB1->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng43130072010-05-12 23:13:12 +0000919 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
920 TII->get(ARM::tPICADD))
Bob Wilson01b35c22010-10-15 18:25:59 +0000921 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
Evan Cheng43130072010-05-12 23:13:12 +0000922 .addReg(DstReg)
923 .addOperand(MI.getOperand(2));
924 TransferImpOps(MI, MIB1, MIB2);
Evan Chengb9803a82009-11-06 23:52:48 +0000925 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +0000926 return true;
927 }
928
Evan Cheng53519f02011-01-21 18:55:51 +0000929 case ARM::MOV_ga_dyn:
930 case ARM::MOV_ga_pcrel:
931 case ARM::MOV_ga_pcrel_ldr:
932 case ARM::t2MOV_ga_dyn:
933 case ARM::t2MOV_ga_pcrel: {
934 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Cheng9fe20092011-01-20 08:34:58 +0000935 unsigned LabelId = AFI->createPICLabelUId();
936 unsigned DstReg = MI.getOperand(0).getReg();
937 bool DstIsDead = MI.getOperand(0).isDead();
938 const MachineOperand &MO1 = MI.getOperand(1);
939 const GlobalValue *GV = MO1.getGlobal();
940 unsigned TF = MO1.getTargetFlags();
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000941 bool isARM = (Opcode != ARM::t2MOV_ga_pcrel && Opcode!=ARM::t2MOV_ga_dyn);
Evan Cheng53519f02011-01-21 18:55:51 +0000942 bool isPIC = (Opcode != ARM::MOV_ga_dyn && Opcode != ARM::t2MOV_ga_dyn);
943 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbachaa4cc1a2011-07-13 17:25:55 +0000944 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Evan Cheng53519f02011-01-21 18:55:51 +0000945 unsigned LO16TF = isPIC
946 ? ARMII::MO_LO16_NONLAZY_PIC : ARMII::MO_LO16_NONLAZY;
947 unsigned HI16TF = isPIC
948 ? ARMII::MO_HI16_NONLAZY_PIC : ARMII::MO_HI16_NONLAZY;
Evan Cheng9fe20092011-01-20 08:34:58 +0000949 unsigned PICAddOpc = isARM
Evan Cheng53519f02011-01-21 18:55:51 +0000950 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Cheng9fe20092011-01-20 08:34:58 +0000951 : ARM::tPICADD;
952 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
953 TII->get(LO16Opc), DstReg)
Evan Cheng53519f02011-01-21 18:55:51 +0000954 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Cheng9fe20092011-01-20 08:34:58 +0000955 .addImm(LabelId);
956 MachineInstrBuilder MIB2 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng53519f02011-01-21 18:55:51 +0000957 TII->get(HI16Opc), DstReg)
958 .addReg(DstReg)
959 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
960 .addImm(LabelId);
961 if (!isPIC) {
962 TransferImpOps(MI, MIB1, MIB2);
963 MI.eraseFromParent();
964 return true;
965 }
966
967 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Cheng9fe20092011-01-20 08:34:58 +0000968 TII->get(PICAddOpc))
969 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
970 .addReg(DstReg).addImm(LabelId);
971 if (isARM) {
Evan Cheng53519f02011-01-21 18:55:51 +0000972 AddDefaultPred(MIB3);
973 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000974 MIB2->setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Evan Cheng9fe20092011-01-20 08:34:58 +0000975 }
Evan Cheng53519f02011-01-21 18:55:51 +0000976 TransferImpOps(MI, MIB1, MIB3);
Evan Cheng9fe20092011-01-20 08:34:58 +0000977 MI.eraseFromParent();
978 return true;
Evan Chengb9803a82009-11-06 23:52:48 +0000979 }
Evan Cheng43130072010-05-12 23:13:12 +0000980
Anton Korobeynikov6d1e29d2010-08-30 22:50:36 +0000981 case ARM::MOVi32imm:
Evan Cheng63f35442010-11-13 02:25:14 +0000982 case ARM::MOVCCi32imm:
983 case ARM::t2MOVi32imm:
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000984 case ARM::t2MOVCCi32imm:
Evan Cheng9fe20092011-01-20 08:34:58 +0000985 ExpandMOV32BitImm(MBB, MBBI);
986 return true;
Evan Chengd929f772010-05-13 00:17:02 +0000987
Owen Anderson848b0c32011-03-29 16:45:53 +0000988 case ARM::VLDMQIA: {
989 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000990 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +0000991 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000992 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000993
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000994 // Grab the Q register destination.
995 bool DstIsDead = MI.getOperand(OpIdx).isDead();
996 unsigned DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +0000997
998 // Copy the source register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000999 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001000
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001001 // Copy the predicate operands.
1002 MIB.addOperand(MI.getOperand(OpIdx++));
1003 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001004
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001005 // Add the destination operands (D subregs).
1006 unsigned D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1007 unsigned D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
1008 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1009 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001010
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001011 // Add an implicit def for the super-register.
1012 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1013 TransferImpOps(MI, MIB, MIB);
1014 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001015 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001016 }
1017
Owen Anderson848b0c32011-03-29 16:45:53 +00001018 case ARM::VSTMQIA: {
1019 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001020 MachineInstrBuilder MIB =
Bill Wendling73fe34a2010-11-16 01:16:36 +00001021 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001022 unsigned OpIdx = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001023
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001024 // Grab the Q register source.
1025 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
1026 unsigned SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendling73fe34a2010-11-16 01:16:36 +00001027
1028 // Copy the destination register.
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001029 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001030
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001031 // Copy the predicate operands.
1032 MIB.addOperand(MI.getOperand(OpIdx++));
1033 MIB.addOperand(MI.getOperand(OpIdx++));
Bill Wendling73fe34a2010-11-16 01:16:36 +00001034
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001035 // Add the source operands (D subregs).
1036 unsigned D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1037 unsigned D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
1038 MIB.addReg(D0).addReg(D1);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001039
Chris Lattnerd7d030a2011-04-29 05:24:29 +00001040 if (SrcIsKill) // Add an implicit kill for the Q register.
1041 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001042
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001043 TransferImpOps(MI, MIB, MIB);
1044 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001045 return true;
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001046 }
Jim Grosbach65dc3032010-10-06 21:16:16 +00001047 case ARM::VDUPfqf:
1048 case ARM::VDUPfdf:{
Jim Grosbach8b8515c2011-03-11 20:31:17 +00001049 unsigned NewOpc = Opcode == ARM::VDUPfqf ? ARM::VDUPLN32q :
1050 ARM::VDUPLN32d;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001051 MachineInstrBuilder MIB =
1052 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
1053 unsigned OpIdx = 0;
1054 unsigned SrcReg = MI.getOperand(1).getReg();
1055 unsigned Lane = getARMRegisterNumbering(SrcReg) & 1;
1056 unsigned DReg = TRI->getMatchingSuperReg(SrcReg,
Jim Grosbachb181ad32011-03-11 23:00:16 +00001057 Lane & 1 ? ARM::ssub_1 : ARM::ssub_0,
1058 &ARM::DPR_VFP2RegClass);
Jim Grosbach65dc3032010-10-06 21:16:16 +00001059 // The lane is [0,1] for the containing DReg superregister.
1060 // Copy the dst/src register operands.
1061 MIB.addOperand(MI.getOperand(OpIdx++));
1062 MIB.addReg(DReg);
1063 ++OpIdx;
1064 // Add the lane select operand.
1065 MIB.addImm(Lane);
1066 // Add the predicate operands.
1067 MIB.addOperand(MI.getOperand(OpIdx++));
1068 MIB.addOperand(MI.getOperand(OpIdx++));
1069
1070 TransferImpOps(MI, MIB, MIB);
1071 MI.eraseFromParent();
Evan Cheng9fe20092011-01-20 08:34:58 +00001072 return true;
Jim Grosbach65dc3032010-10-06 21:16:16 +00001073 }
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001074
Bob Wilsonffde0802010-09-02 16:00:54 +00001075 case ARM::VLD1q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001076 case ARM::VLD1q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001077 case ARM::VLD1q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001078 case ARM::VLD1q64Pseudo:
Jim Grosbach10b90a92011-10-24 21:45:13 +00001079 case ARM::VLD1q8PseudoWB_register:
1080 case ARM::VLD1q16PseudoWB_register:
1081 case ARM::VLD1q32PseudoWB_register:
1082 case ARM::VLD1q64PseudoWB_register:
1083 case ARM::VLD1q8PseudoWB_fixed:
1084 case ARM::VLD1q16PseudoWB_fixed:
1085 case ARM::VLD1q32PseudoWB_fixed:
1086 case ARM::VLD1q64PseudoWB_fixed:
Bob Wilsonffde0802010-09-02 16:00:54 +00001087 case ARM::VLD2d8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001088 case ARM::VLD2d16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001089 case ARM::VLD2d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001090 case ARM::VLD2q8Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001091 case ARM::VLD2q16Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001092 case ARM::VLD2q32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001093 case ARM::VLD2d8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001094 case ARM::VLD2d16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001095 case ARM::VLD2d32Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001096 case ARM::VLD2q8Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001097 case ARM::VLD2q16Pseudo_UPD:
Bob Wilsonffde0802010-09-02 16:00:54 +00001098 case ARM::VLD2q32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001099 case ARM::VLD3d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001100 case ARM::VLD3d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001101 case ARM::VLD3d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001102 case ARM::VLD1d64TPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001103 case ARM::VLD3d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001104 case ARM::VLD3d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001105 case ARM::VLD3d32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001106 case ARM::VLD3q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001107 case ARM::VLD3q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001108 case ARM::VLD3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001109 case ARM::VLD3q8oddPseudo:
1110 case ARM::VLD3q16oddPseudo:
1111 case ARM::VLD3q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001112 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001113 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001114 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001115 case ARM::VLD4d8Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001116 case ARM::VLD4d16Pseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001117 case ARM::VLD4d32Pseudo:
Bob Wilsonffde0802010-09-02 16:00:54 +00001118 case ARM::VLD1d64QPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001119 case ARM::VLD4d8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001120 case ARM::VLD4d16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001121 case ARM::VLD4d32Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001122 case ARM::VLD4q8Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001123 case ARM::VLD4q16Pseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001124 case ARM::VLD4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001125 case ARM::VLD4q8oddPseudo:
1126 case ARM::VLD4q16oddPseudo:
1127 case ARM::VLD4q32oddPseudo:
Bob Wilsonf5721912010-09-03 18:16:02 +00001128 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001129 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilsonf5721912010-09-03 18:16:02 +00001130 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson2a0e9742010-11-27 06:35:16 +00001131 case ARM::VLD1DUPq8Pseudo:
1132 case ARM::VLD1DUPq16Pseudo:
1133 case ARM::VLD1DUPq32Pseudo:
1134 case ARM::VLD1DUPq8Pseudo_UPD:
1135 case ARM::VLD1DUPq16Pseudo_UPD:
1136 case ARM::VLD1DUPq32Pseudo_UPD:
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001137 case ARM::VLD2DUPd8Pseudo:
1138 case ARM::VLD2DUPd16Pseudo:
1139 case ARM::VLD2DUPd32Pseudo:
1140 case ARM::VLD2DUPd8Pseudo_UPD:
1141 case ARM::VLD2DUPd16Pseudo_UPD:
1142 case ARM::VLD2DUPd32Pseudo_UPD:
Bob Wilson86c6d802010-11-29 19:35:29 +00001143 case ARM::VLD3DUPd8Pseudo:
1144 case ARM::VLD3DUPd16Pseudo:
1145 case ARM::VLD3DUPd32Pseudo:
1146 case ARM::VLD3DUPd8Pseudo_UPD:
1147 case ARM::VLD3DUPd16Pseudo_UPD:
1148 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson6c4c9822010-11-30 00:00:35 +00001149 case ARM::VLD4DUPd8Pseudo:
1150 case ARM::VLD4DUPd16Pseudo:
1151 case ARM::VLD4DUPd32Pseudo:
1152 case ARM::VLD4DUPd8Pseudo_UPD:
1153 case ARM::VLD4DUPd16Pseudo_UPD:
1154 case ARM::VLD4DUPd32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001155 ExpandVLD(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001156 return true;
Bob Wilsonffde0802010-09-02 16:00:54 +00001157
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001158 case ARM::VST1q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001159 case ARM::VST1q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001160 case ARM::VST1q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001161 case ARM::VST1q64Pseudo:
Jim Grosbach4334e032011-10-31 21:50:31 +00001162 case ARM::VST1q8PseudoWB_fixed:
1163 case ARM::VST1q16PseudoWB_fixed:
1164 case ARM::VST1q32PseudoWB_fixed:
1165 case ARM::VST1q64PseudoWB_fixed:
1166 case ARM::VST1q8PseudoWB_register:
1167 case ARM::VST1q16PseudoWB_register:
1168 case ARM::VST1q32PseudoWB_register:
1169 case ARM::VST1q64PseudoWB_register:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001170 case ARM::VST2d8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001171 case ARM::VST2d16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001172 case ARM::VST2d32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001173 case ARM::VST2q8Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001174 case ARM::VST2q16Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001175 case ARM::VST2q32Pseudo:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001176 case ARM::VST2d8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001177 case ARM::VST2d16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001178 case ARM::VST2d32Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001179 case ARM::VST2q8Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001180 case ARM::VST2q16Pseudo_UPD:
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001181 case ARM::VST2q32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001182 case ARM::VST3d8Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001183 case ARM::VST3d16Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001184 case ARM::VST3d32Pseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001185 case ARM::VST1d64TPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001186 case ARM::VST3d8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001187 case ARM::VST3d16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001188 case ARM::VST3d32Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001189 case ARM::VST1d64TPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001190 case ARM::VST3q8Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001191 case ARM::VST3q16Pseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001192 case ARM::VST3q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001193 case ARM::VST3q8oddPseudo:
1194 case ARM::VST3q16oddPseudo:
1195 case ARM::VST3q32oddPseudo:
Bob Wilson01ba4612010-08-26 18:51:29 +00001196 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001197 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson01ba4612010-08-26 18:51:29 +00001198 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001199 case ARM::VST4d8Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001200 case ARM::VST4d16Pseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001201 case ARM::VST4d32Pseudo:
Bob Wilson70e48b22010-08-26 05:33:30 +00001202 case ARM::VST1d64QPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001203 case ARM::VST4d8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001204 case ARM::VST4d16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001205 case ARM::VST4d32Pseudo_UPD:
Bob Wilson70e48b22010-08-26 05:33:30 +00001206 case ARM::VST1d64QPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001207 case ARM::VST4q8Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001208 case ARM::VST4q16Pseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001209 case ARM::VST4q32Pseudo_UPD:
Bob Wilson7de68142011-02-07 17:43:15 +00001210 case ARM::VST4q8oddPseudo:
1211 case ARM::VST4q16oddPseudo:
1212 case ARM::VST4q32oddPseudo:
Bob Wilson709d5922010-08-25 23:27:42 +00001213 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001214 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson709d5922010-08-25 23:27:42 +00001215 case ARM::VST4q32oddPseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001216 ExpandVST(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001217 return true;
Bob Wilson8466fa12010-09-13 23:01:35 +00001218
Bob Wilsonb796bbb2010-11-01 22:04:05 +00001219 case ARM::VLD1LNq8Pseudo:
1220 case ARM::VLD1LNq16Pseudo:
1221 case ARM::VLD1LNq32Pseudo:
1222 case ARM::VLD1LNq8Pseudo_UPD:
1223 case ARM::VLD1LNq16Pseudo_UPD:
1224 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001225 case ARM::VLD2LNd8Pseudo:
1226 case ARM::VLD2LNd16Pseudo:
1227 case ARM::VLD2LNd32Pseudo:
1228 case ARM::VLD2LNq16Pseudo:
1229 case ARM::VLD2LNq32Pseudo:
1230 case ARM::VLD2LNd8Pseudo_UPD:
1231 case ARM::VLD2LNd16Pseudo_UPD:
1232 case ARM::VLD2LNd32Pseudo_UPD:
1233 case ARM::VLD2LNq16Pseudo_UPD:
1234 case ARM::VLD2LNq32Pseudo_UPD:
1235 case ARM::VLD3LNd8Pseudo:
1236 case ARM::VLD3LNd16Pseudo:
1237 case ARM::VLD3LNd32Pseudo:
1238 case ARM::VLD3LNq16Pseudo:
1239 case ARM::VLD3LNq32Pseudo:
1240 case ARM::VLD3LNd8Pseudo_UPD:
1241 case ARM::VLD3LNd16Pseudo_UPD:
1242 case ARM::VLD3LNd32Pseudo_UPD:
1243 case ARM::VLD3LNq16Pseudo_UPD:
1244 case ARM::VLD3LNq32Pseudo_UPD:
1245 case ARM::VLD4LNd8Pseudo:
1246 case ARM::VLD4LNd16Pseudo:
1247 case ARM::VLD4LNd32Pseudo:
1248 case ARM::VLD4LNq16Pseudo:
1249 case ARM::VLD4LNq32Pseudo:
1250 case ARM::VLD4LNd8Pseudo_UPD:
1251 case ARM::VLD4LNd16Pseudo_UPD:
1252 case ARM::VLD4LNd32Pseudo_UPD:
1253 case ARM::VLD4LNq16Pseudo_UPD:
1254 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001255 case ARM::VST1LNq8Pseudo:
1256 case ARM::VST1LNq16Pseudo:
1257 case ARM::VST1LNq32Pseudo:
1258 case ARM::VST1LNq8Pseudo_UPD:
1259 case ARM::VST1LNq16Pseudo_UPD:
1260 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilson8466fa12010-09-13 23:01:35 +00001261 case ARM::VST2LNd8Pseudo:
1262 case ARM::VST2LNd16Pseudo:
1263 case ARM::VST2LNd32Pseudo:
1264 case ARM::VST2LNq16Pseudo:
1265 case ARM::VST2LNq32Pseudo:
1266 case ARM::VST2LNd8Pseudo_UPD:
1267 case ARM::VST2LNd16Pseudo_UPD:
1268 case ARM::VST2LNd32Pseudo_UPD:
1269 case ARM::VST2LNq16Pseudo_UPD:
1270 case ARM::VST2LNq32Pseudo_UPD:
1271 case ARM::VST3LNd8Pseudo:
1272 case ARM::VST3LNd16Pseudo:
1273 case ARM::VST3LNd32Pseudo:
1274 case ARM::VST3LNq16Pseudo:
1275 case ARM::VST3LNq32Pseudo:
1276 case ARM::VST3LNd8Pseudo_UPD:
1277 case ARM::VST3LNd16Pseudo_UPD:
1278 case ARM::VST3LNd32Pseudo_UPD:
1279 case ARM::VST3LNq16Pseudo_UPD:
1280 case ARM::VST3LNq32Pseudo_UPD:
1281 case ARM::VST4LNd8Pseudo:
1282 case ARM::VST4LNd16Pseudo:
1283 case ARM::VST4LNd32Pseudo:
1284 case ARM::VST4LNq16Pseudo:
1285 case ARM::VST4LNq32Pseudo:
1286 case ARM::VST4LNd8Pseudo_UPD:
1287 case ARM::VST4LNd16Pseudo_UPD:
1288 case ARM::VST4LNd32Pseudo_UPD:
1289 case ARM::VST4LNq16Pseudo_UPD:
1290 case ARM::VST4LNq32Pseudo_UPD:
1291 ExpandLaneOp(MBBI);
Evan Cheng9fe20092011-01-20 08:34:58 +00001292 return true;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001293
Evan Cheng9fe20092011-01-20 08:34:58 +00001294 case ARM::VTBL2Pseudo: ExpandVTBL(MBBI, ARM::VTBL2, false, 2); return true;
1295 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false, 3); return true;
1296 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false, 4); return true;
1297 case ARM::VTBX2Pseudo: ExpandVTBL(MBBI, ARM::VTBX2, true, 2); return true;
1298 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true, 3); return true;
1299 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true, 4); return true;
1300 }
Bob Wilson709d5922010-08-25 23:27:42 +00001301
Evan Cheng9fe20092011-01-20 08:34:58 +00001302 return false;
1303}
1304
1305bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1306 bool Modified = false;
1307
1308 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1309 while (MBBI != E) {
1310 MachineBasicBlock::iterator NMBBI = llvm::next(MBBI);
1311 Modified |= ExpandMI(MBB, MBBI);
Evan Chengb9803a82009-11-06 23:52:48 +00001312 MBBI = NMBBI;
1313 }
1314
1315 return Modified;
1316}
1317
1318bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng53519f02011-01-21 18:55:51 +00001319 const TargetMachine &TM = MF.getTarget();
1320 TII = static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo());
1321 TRI = TM.getRegisterInfo();
1322 STI = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng9fe20092011-01-20 08:34:58 +00001323 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chengb9803a82009-11-06 23:52:48 +00001324
1325 bool Modified = false;
1326 for (MachineFunction::iterator MFI = MF.begin(), E = MF.end(); MFI != E;
1327 ++MFI)
1328 Modified |= ExpandMBB(*MFI);
Jakob Stoklund Olesene69438f2011-07-29 00:27:32 +00001329 if (VerifyARMPseudo)
1330 MF.verify(this, "After expanding ARM pseudo instructions.");
Evan Chengb9803a82009-11-06 23:52:48 +00001331 return Modified;
1332}
1333
1334/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1335/// expansion pass.
1336FunctionPass *llvm::createARMExpandPseudoPass() {
1337 return new ARMExpandPseudo();
1338}