| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 1 | //===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===// | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This implements the SelectionDAGISel class. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
|  | 14 | #define DEBUG_TYPE "isel" | 
| Evan Cheng | 381cb07 | 2008-08-08 07:27:28 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/SelectionDAGISel.h" | 
| Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 16 | #include "SelectionDAGBuild.h" | 
| Jim Laskey | c7c3f11 | 2006-10-16 20:52:31 +0000 | [diff] [blame] | 17 | #include "llvm/Analysis/AliasAnalysis.h" | 
| Anton Korobeynikov | 5502bf6 | 2007-04-04 21:14:49 +0000 | [diff] [blame] | 18 | #include "llvm/Constants.h" | 
| Chris Lattner | adf6a96 | 2005-05-13 18:50:42 +0000 | [diff] [blame] | 19 | #include "llvm/CallingConv.h" | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 20 | #include "llvm/DerivedTypes.h" | 
|  | 21 | #include "llvm/Function.h" | 
| Chris Lattner | 36ce691 | 2005-11-29 06:21:05 +0000 | [diff] [blame] | 22 | #include "llvm/GlobalVariable.h" | 
| Chris Lattner | ce7518c | 2006-01-26 22:24:51 +0000 | [diff] [blame] | 23 | #include "llvm/InlineAsm.h" | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 24 | #include "llvm/Instructions.h" | 
|  | 25 | #include "llvm/Intrinsics.h" | 
| Jim Laskey | 43970fe | 2006-03-23 18:06:46 +0000 | [diff] [blame] | 26 | #include "llvm/IntrinsicInst.h" | 
| Dan Gohman | 78eca17 | 2008-08-19 22:33:34 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/FastISel.h" | 
| Gordon Henriksen | 5a29c9e | 2008-08-17 12:56:54 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/GCStrategy.h" | 
| Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/GCMetadata.h" | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineFunction.h" | 
|  | 31 | #include "llvm/CodeGen/MachineFrameInfo.h" | 
|  | 32 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineJumpTableInfo.h" | 
|  | 34 | #include "llvm/CodeGen/MachineModuleInfo.h" | 
|  | 35 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Dan Gohman | 343f0c0 | 2008-11-19 23:18:57 +0000 | [diff] [blame] | 36 | #include "llvm/CodeGen/ScheduleDAGSDNodes.h" | 
| Dan Gohman | fc54c55 | 2009-01-15 22:18:12 +0000 | [diff] [blame] | 37 | #include "llvm/CodeGen/ScheduleHazardRecognizer.h" | 
| Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 38 | #include "llvm/CodeGen/SchedulerRegistry.h" | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 39 | #include "llvm/CodeGen/SelectionDAG.h" | 
| Devang Patel | 6e7a161 | 2009-01-09 19:11:50 +0000 | [diff] [blame] | 40 | #include "llvm/CodeGen/DwarfWriter.h" | 
| Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 41 | #include "llvm/Target/TargetRegisterInfo.h" | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 42 | #include "llvm/Target/TargetData.h" | 
|  | 43 | #include "llvm/Target/TargetFrameInfo.h" | 
|  | 44 | #include "llvm/Target/TargetInstrInfo.h" | 
|  | 45 | #include "llvm/Target/TargetLowering.h" | 
|  | 46 | #include "llvm/Target/TargetMachine.h" | 
| Vladimir Prus | 1247291 | 2006-05-23 13:43:15 +0000 | [diff] [blame] | 47 | #include "llvm/Target/TargetOptions.h" | 
| Chris Lattner | a4f0b3a | 2006-08-27 12:54:02 +0000 | [diff] [blame] | 48 | #include "llvm/Support/Compiler.h" | 
| Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 49 | #include "llvm/Support/Debug.h" | 
|  | 50 | #include "llvm/Support/MathExtras.h" | 
|  | 51 | #include "llvm/Support/Timer.h" | 
| Jeff Cohen | 7e88103 | 2006-02-24 02:52:40 +0000 | [diff] [blame] | 52 | #include <algorithm> | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 53 | using namespace llvm; | 
|  | 54 |  | 
| Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 55 | static cl::opt<bool> | 
| Chris Lattner | 70587ea | 2008-07-10 23:37:50 +0000 | [diff] [blame] | 56 | EnableValueProp("enable-value-prop", cl::Hidden); | 
|  | 57 | static cl::opt<bool> | 
| Duncan Sands | 7cb0787 | 2008-10-27 08:42:46 +0000 | [diff] [blame] | 58 | DisableLegalizeTypes("disable-legalize-types", cl::Hidden); | 
| Dan Gohman | 727809a | 2008-10-28 19:08:46 +0000 | [diff] [blame] | 59 | #ifndef NDEBUG | 
| Dan Gohman | 78eca17 | 2008-08-19 22:33:34 +0000 | [diff] [blame] | 60 | static cl::opt<bool> | 
| Dan Gohman | 293d5f8 | 2008-09-09 22:06:46 +0000 | [diff] [blame] | 61 | EnableFastISelVerbose("fast-isel-verbose", cl::Hidden, | 
| Dan Gohman | d659d50 | 2008-10-20 21:30:12 +0000 | [diff] [blame] | 62 | cl::desc("Enable verbose messages in the \"fast\" " | 
| Dan Gohman | 293d5f8 | 2008-09-09 22:06:46 +0000 | [diff] [blame] | 63 | "instruction selector")); | 
|  | 64 | static cl::opt<bool> | 
| Dan Gohman | 4344a5d | 2008-09-09 23:05:00 +0000 | [diff] [blame] | 65 | EnableFastISelAbort("fast-isel-abort", cl::Hidden, | 
|  | 66 | cl::desc("Enable abort calls when \"fast\" instruction fails")); | 
| Dan Gohman | 2275105 | 2008-10-28 20:35:31 +0000 | [diff] [blame] | 67 | #else | 
|  | 68 | static const bool EnableFastISelVerbose = false, | 
|  | 69 | EnableFastISelAbort = false; | 
| Dan Gohman | 727809a | 2008-10-28 19:08:46 +0000 | [diff] [blame] | 70 | #endif | 
| Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 71 | static cl::opt<bool> | 
|  | 72 | SchedLiveInCopies("schedule-livein-copies", | 
|  | 73 | cl::desc("Schedule copies of livein registers"), | 
|  | 74 | cl::init(false)); | 
| Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 75 |  | 
| Chris Lattner | da8abb0 | 2005-09-01 18:44:10 +0000 | [diff] [blame] | 76 | #ifndef NDEBUG | 
| Chris Lattner | 7944d9d | 2005-01-12 03:41:21 +0000 | [diff] [blame] | 77 | static cl::opt<bool> | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 78 | ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden, | 
|  | 79 | cl::desc("Pop up a window to show dags before the first " | 
|  | 80 | "dag combine pass")); | 
|  | 81 | static cl::opt<bool> | 
|  | 82 | ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden, | 
|  | 83 | cl::desc("Pop up a window to show dags before legalize types")); | 
|  | 84 | static cl::opt<bool> | 
|  | 85 | ViewLegalizeDAGs("view-legalize-dags", cl::Hidden, | 
|  | 86 | cl::desc("Pop up a window to show dags before legalize")); | 
|  | 87 | static cl::opt<bool> | 
|  | 88 | ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden, | 
|  | 89 | cl::desc("Pop up a window to show dags before the second " | 
|  | 90 | "dag combine pass")); | 
|  | 91 | static cl::opt<bool> | 
| Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 92 | ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden, | 
|  | 93 | cl::desc("Pop up a window to show dags before the post legalize types" | 
|  | 94 | " dag combine pass")); | 
|  | 95 | static cl::opt<bool> | 
| Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 96 | ViewISelDAGs("view-isel-dags", cl::Hidden, | 
|  | 97 | cl::desc("Pop up a window to show isel dags as they are selected")); | 
|  | 98 | static cl::opt<bool> | 
|  | 99 | ViewSchedDAGs("view-sched-dags", cl::Hidden, | 
|  | 100 | cl::desc("Pop up a window to show sched dags as they are processed")); | 
| Dan Gohman | 3e1a7ae | 2007-08-28 20:32:58 +0000 | [diff] [blame] | 101 | static cl::opt<bool> | 
|  | 102 | ViewSUnitDAGs("view-sunit-dags", cl::Hidden, | 
| Chris Lattner | 5bab785 | 2008-01-25 17:24:52 +0000 | [diff] [blame] | 103 | cl::desc("Pop up a window to show SUnit dags after they are processed")); | 
| Chris Lattner | 7944d9d | 2005-01-12 03:41:21 +0000 | [diff] [blame] | 104 | #else | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 105 | static const bool ViewDAGCombine1 = false, | 
|  | 106 | ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false, | 
|  | 107 | ViewDAGCombine2 = false, | 
| Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 108 | ViewDAGCombineLT = false, | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 109 | ViewISelDAGs = false, ViewSchedDAGs = false, | 
|  | 110 | ViewSUnitDAGs = false; | 
| Chris Lattner | 7944d9d | 2005-01-12 03:41:21 +0000 | [diff] [blame] | 111 | #endif | 
|  | 112 |  | 
| Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 113 | //===---------------------------------------------------------------------===// | 
|  | 114 | /// | 
|  | 115 | /// RegisterScheduler class - Track the registration of instruction schedulers. | 
|  | 116 | /// | 
|  | 117 | //===---------------------------------------------------------------------===// | 
|  | 118 | MachinePassRegistry RegisterScheduler::Registry; | 
|  | 119 |  | 
|  | 120 | //===---------------------------------------------------------------------===// | 
|  | 121 | /// | 
|  | 122 | /// ISHeuristic command line option for instruction schedulers. | 
|  | 123 | /// | 
|  | 124 | //===---------------------------------------------------------------------===// | 
| Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 125 | static cl::opt<RegisterScheduler::FunctionPassCtor, false, | 
|  | 126 | RegisterPassParser<RegisterScheduler> > | 
|  | 127 | ISHeuristic("pre-RA-sched", | 
|  | 128 | cl::init(&createDefaultScheduler), | 
|  | 129 | cl::desc("Instruction schedulers available (before register" | 
|  | 130 | " allocation):")); | 
| Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 131 |  | 
| Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 132 | static RegisterScheduler | 
| Dan Gohman | b8cab92 | 2008-10-14 20:25:08 +0000 | [diff] [blame] | 133 | defaultListDAGScheduler("default", "Best scheduler for the target", | 
| Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 134 | createDefaultScheduler); | 
| Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 135 |  | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 136 | namespace llvm { | 
|  | 137 | //===--------------------------------------------------------------------===// | 
| Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 138 | /// createDefaultScheduler - This creates an instruction scheduler appropriate | 
|  | 139 | /// for the target. | 
|  | 140 | ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS, | 
| Evan Cheng | 4576f6d | 2008-07-01 18:05:03 +0000 | [diff] [blame] | 141 | bool Fast) { | 
| Dan Gohman | e9530ec | 2009-01-15 16:58:17 +0000 | [diff] [blame] | 142 | const TargetLowering &TLI = IS->getTargetLowering(); | 
|  | 143 |  | 
| Dan Gohman | 9e76fea | 2008-11-20 03:11:19 +0000 | [diff] [blame] | 144 | if (Fast) | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 145 | return createFastDAGScheduler(IS, Fast); | 
| Dan Gohman | 9e76fea | 2008-11-20 03:11:19 +0000 | [diff] [blame] | 146 | if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 147 | return createTDListDAGScheduler(IS, Fast); | 
| Dan Gohman | 9e76fea | 2008-11-20 03:11:19 +0000 | [diff] [blame] | 148 | assert(TLI.getSchedulingPreference() == | 
|  | 149 | TargetLowering::SchedulingForRegPressure && "Unknown sched type!"); | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 150 | return createBURRListDAGScheduler(IS, Fast); | 
| Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 151 | } | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 152 | } | 
|  | 153 |  | 
| Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 154 | // EmitInstrWithCustomInserter - This method should be implemented by targets | 
|  | 155 | // that mark instructions with the 'usesCustomDAGSchedInserter' flag.  These | 
| Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 156 | // instructions are special in various ways, which require special support to | 
|  | 157 | // insert.  The specified MachineInstr is created but not inserted into any | 
|  | 158 | // basic blocks, and the scheduler passes ownership of it to this method. | 
| Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 159 | MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, | 
| Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 160 | MachineBasicBlock *MBB) { | 
| Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 161 | cerr << "If a target marks an instruction with " | 
|  | 162 | << "'usesCustomDAGSchedInserter', it must implement " | 
| Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 163 | << "TargetLowering::EmitInstrWithCustomInserter!\n"; | 
| Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 164 | abort(); | 
|  | 165 | return 0; | 
|  | 166 | } | 
|  | 167 |  | 
| Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 168 | /// EmitLiveInCopy - Emit a copy for a live in physical register. If the | 
|  | 169 | /// physical register has only a single copy use, then coalesced the copy | 
|  | 170 | /// if possible. | 
|  | 171 | static void EmitLiveInCopy(MachineBasicBlock *MBB, | 
|  | 172 | MachineBasicBlock::iterator &InsertPos, | 
|  | 173 | unsigned VirtReg, unsigned PhysReg, | 
|  | 174 | const TargetRegisterClass *RC, | 
|  | 175 | DenseMap<MachineInstr*, unsigned> &CopyRegMap, | 
|  | 176 | const MachineRegisterInfo &MRI, | 
|  | 177 | const TargetRegisterInfo &TRI, | 
|  | 178 | const TargetInstrInfo &TII) { | 
|  | 179 | unsigned NumUses = 0; | 
|  | 180 | MachineInstr *UseMI = NULL; | 
|  | 181 | for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg), | 
|  | 182 | UE = MRI.use_end(); UI != UE; ++UI) { | 
|  | 183 | UseMI = &*UI; | 
|  | 184 | if (++NumUses > 1) | 
|  | 185 | break; | 
|  | 186 | } | 
|  | 187 |  | 
|  | 188 | // If the number of uses is not one, or the use is not a move instruction, | 
|  | 189 | // don't coalesce. Also, only coalesce away a virtual register to virtual | 
|  | 190 | // register copy. | 
|  | 191 | bool Coalesced = false; | 
| Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 192 | unsigned SrcReg, DstReg, SrcSubReg, DstSubReg; | 
| Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 193 | if (NumUses == 1 && | 
| Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 194 | TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) && | 
| Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 195 | TargetRegisterInfo::isVirtualRegister(DstReg)) { | 
|  | 196 | VirtReg = DstReg; | 
|  | 197 | Coalesced = true; | 
|  | 198 | } | 
|  | 199 |  | 
|  | 200 | // Now find an ideal location to insert the copy. | 
|  | 201 | MachineBasicBlock::iterator Pos = InsertPos; | 
|  | 202 | while (Pos != MBB->begin()) { | 
|  | 203 | MachineInstr *PrevMI = prior(Pos); | 
|  | 204 | DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI); | 
|  | 205 | // copyRegToReg might emit multiple instructions to do a copy. | 
|  | 206 | unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second; | 
|  | 207 | if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg)) | 
|  | 208 | // This is what the BB looks like right now: | 
|  | 209 | // r1024 = mov r0 | 
|  | 210 | // ... | 
|  | 211 | // r1    = mov r1024 | 
|  | 212 | // | 
|  | 213 | // We want to insert "r1025 = mov r1". Inserting this copy below the | 
|  | 214 | // move to r1024 makes it impossible for that move to be coalesced. | 
|  | 215 | // | 
|  | 216 | // r1025 = mov r1 | 
|  | 217 | // r1024 = mov r0 | 
|  | 218 | // ... | 
|  | 219 | // r1    = mov 1024 | 
|  | 220 | // r2    = mov 1025 | 
|  | 221 | break; // Woot! Found a good location. | 
|  | 222 | --Pos; | 
|  | 223 | } | 
|  | 224 |  | 
|  | 225 | TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC); | 
|  | 226 | CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg)); | 
|  | 227 | if (Coalesced) { | 
|  | 228 | if (&*InsertPos == UseMI) ++InsertPos; | 
|  | 229 | MBB->erase(UseMI); | 
|  | 230 | } | 
|  | 231 | } | 
|  | 232 |  | 
|  | 233 | /// EmitLiveInCopies - If this is the first basic block in the function, | 
|  | 234 | /// and if it has live ins that need to be copied into vregs, emit the | 
|  | 235 | /// copies into the block. | 
|  | 236 | static void EmitLiveInCopies(MachineBasicBlock *EntryMBB, | 
|  | 237 | const MachineRegisterInfo &MRI, | 
|  | 238 | const TargetRegisterInfo &TRI, | 
|  | 239 | const TargetInstrInfo &TII) { | 
|  | 240 | if (SchedLiveInCopies) { | 
|  | 241 | // Emit the copies at a heuristically-determined location in the block. | 
|  | 242 | DenseMap<MachineInstr*, unsigned> CopyRegMap; | 
|  | 243 | MachineBasicBlock::iterator InsertPos = EntryMBB->begin(); | 
|  | 244 | for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(), | 
|  | 245 | E = MRI.livein_end(); LI != E; ++LI) | 
|  | 246 | if (LI->second) { | 
|  | 247 | const TargetRegisterClass *RC = MRI.getRegClass(LI->second); | 
|  | 248 | EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first, | 
|  | 249 | RC, CopyRegMap, MRI, TRI, TII); | 
|  | 250 | } | 
|  | 251 | } else { | 
|  | 252 | // Emit the copies into the top of the block. | 
|  | 253 | for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(), | 
|  | 254 | E = MRI.livein_end(); LI != E; ++LI) | 
|  | 255 | if (LI->second) { | 
|  | 256 | const TargetRegisterClass *RC = MRI.getRegClass(LI->second); | 
|  | 257 | TII.copyRegToReg(*EntryMBB, EntryMBB->begin(), | 
|  | 258 | LI->second, LI->first, RC, RC); | 
|  | 259 | } | 
|  | 260 | } | 
|  | 261 | } | 
|  | 262 |  | 
| Chris Lattner | 7041ee3 | 2005-01-11 05:56:49 +0000 | [diff] [blame] | 263 | //===----------------------------------------------------------------------===// | 
|  | 264 | // SelectionDAGISel code | 
|  | 265 | //===----------------------------------------------------------------------===// | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 266 |  | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 267 | SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, bool fast) : | 
|  | 268 | FunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()), | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 269 | FuncInfo(new FunctionLoweringInfo(TLI)), | 
|  | 270 | CurDAG(new SelectionDAG(TLI, *FuncInfo)), | 
|  | 271 | SDL(new SelectionDAGLowering(*CurDAG, TLI, *FuncInfo)), | 
|  | 272 | GFI(), | 
|  | 273 | Fast(fast), | 
|  | 274 | DAGSize(0) | 
|  | 275 | {} | 
|  | 276 |  | 
|  | 277 | SelectionDAGISel::~SelectionDAGISel() { | 
|  | 278 | delete SDL; | 
|  | 279 | delete CurDAG; | 
|  | 280 | delete FuncInfo; | 
|  | 281 | } | 
|  | 282 |  | 
| Duncan Sands | 83ec4b6 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 283 | unsigned SelectionDAGISel::MakeReg(MVT VT) { | 
| Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 284 | return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT)); | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 285 | } | 
|  | 286 |  | 
| Chris Lattner | 495a0b5 | 2005-08-17 06:37:43 +0000 | [diff] [blame] | 287 | void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const { | 
| Jim Laskey | c7c3f11 | 2006-10-16 20:52:31 +0000 | [diff] [blame] | 288 | AU.addRequired<AliasAnalysis>(); | 
| Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 289 | AU.addRequired<GCModuleInfo>(); | 
| Devang Patel | 6e7a161 | 2009-01-09 19:11:50 +0000 | [diff] [blame] | 290 | AU.addRequired<DwarfWriter>(); | 
| Chris Lattner | c8d288f | 2007-03-31 04:18:03 +0000 | [diff] [blame] | 291 | AU.setPreservesAll(); | 
| Chris Lattner | 495a0b5 | 2005-08-17 06:37:43 +0000 | [diff] [blame] | 292 | } | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 293 |  | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 294 | bool SelectionDAGISel::runOnFunction(Function &Fn) { | 
| Dan Gohman | 4344a5d | 2008-09-09 23:05:00 +0000 | [diff] [blame] | 295 | // Do some sanity-checking on the command-line options. | 
|  | 296 | assert((!EnableFastISelVerbose || EnableFastISel) && | 
|  | 297 | "-fast-isel-verbose requires -fast-isel"); | 
|  | 298 | assert((!EnableFastISelAbort || EnableFastISel) && | 
|  | 299 | "-fast-isel-abort requires -fast-isel"); | 
|  | 300 |  | 
| Dan Gohman | 5f43f92 | 2007-08-27 16:26:13 +0000 | [diff] [blame] | 301 | // Get alias analysis for load/store combining. | 
|  | 302 | AA = &getAnalysis<AliasAnalysis>(); | 
|  | 303 |  | 
| Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 304 | TargetMachine &TM = TLI.getTargetMachine(); | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 305 | MF = &MachineFunction::construct(&Fn, TM); | 
| Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 306 | const TargetInstrInfo &TII = *TM.getInstrInfo(); | 
|  | 307 | const TargetRegisterInfo &TRI = *TM.getRegisterInfo(); | 
|  | 308 |  | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 309 | if (MF->getFunction()->hasGC()) | 
|  | 310 | GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(*MF->getFunction()); | 
| Gordon Henriksen | ce22477 | 2008-01-07 01:30:38 +0000 | [diff] [blame] | 311 | else | 
| Gordon Henriksen | 5eca075 | 2008-08-17 18:44:35 +0000 | [diff] [blame] | 312 | GFI = 0; | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 313 | RegInfo = &MF->getRegInfo(); | 
| Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 314 | DOUT << "\n\n\n=== " << Fn.getName() << "\n"; | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 315 |  | 
| Duncan Sands | 1465d61 | 2009-01-28 13:14:17 +0000 | [diff] [blame] | 316 | MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>(); | 
|  | 317 | DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>(); | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 318 | CurDAG->init(*MF, MMI, DW); | 
| Devang Patel | b51d40c | 2009-02-03 18:46:32 +0000 | [diff] [blame] | 319 | FuncInfo->set(Fn, *MF, *CurDAG, EnableFastISel); | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 320 | SDL->init(GFI, *AA); | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 321 |  | 
| Dale Johannesen | 1532f3d | 2008-04-02 00:25:04 +0000 | [diff] [blame] | 322 | for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) | 
|  | 323 | if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator())) | 
|  | 324 | // Mark landing pad. | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 325 | FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad(); | 
| Duncan Sands | 9fac0b5 | 2007-06-06 10:05:18 +0000 | [diff] [blame] | 326 |  | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 327 | SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII); | 
| Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 328 |  | 
| Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 329 | // If the first basic block in the function has live ins that need to be | 
|  | 330 | // copied into vregs, emit the copies into the top of the block before | 
|  | 331 | // emitting the code for the block. | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 332 | EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII); | 
| Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 333 |  | 
| Evan Cheng | ad2070c | 2007-02-10 02:43:39 +0000 | [diff] [blame] | 334 | // Add function live-ins to entry block live-in set. | 
| Dan Gohman | 8a11053 | 2008-09-05 22:59:21 +0000 | [diff] [blame] | 335 | for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(), | 
|  | 336 | E = RegInfo->livein_end(); I != E; ++I) | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 337 | MF->begin()->addLiveIn(I->first); | 
| Evan Cheng | ad2070c | 2007-02-10 02:43:39 +0000 | [diff] [blame] | 338 |  | 
| Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 339 | #ifndef NDEBUG | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 340 | assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() && | 
| Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 341 | "Not all catch info was assigned to a landing pad!"); | 
|  | 342 | #endif | 
|  | 343 |  | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 344 | FuncInfo->clear(); | 
|  | 345 |  | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 346 | return true; | 
|  | 347 | } | 
|  | 348 |  | 
| Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 349 | static void copyCatchInfo(BasicBlock *SrcBB, BasicBlock *DestBB, | 
|  | 350 | MachineModuleInfo *MMI, FunctionLoweringInfo &FLI) { | 
| Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 351 | for (BasicBlock::iterator I = SrcBB->begin(), E = --SrcBB->end(); I != E; ++I) | 
| Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 352 | if (EHSelectorInst *EHSel = dyn_cast<EHSelectorInst>(I)) { | 
| Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 353 | // Apply the catch info to DestBB. | 
| Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 354 | AddCatchInfo(*EHSel, MMI, FLI.MBBMap[DestBB]); | 
| Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 355 | #ifndef NDEBUG | 
| Duncan Sands | 560a737 | 2007-11-15 09:54:37 +0000 | [diff] [blame] | 356 | if (!FLI.MBBMap[SrcBB]->isLandingPad()) | 
| Dan Gohman | f0cbcd4 | 2008-09-03 16:12:24 +0000 | [diff] [blame] | 357 | FLI.CatchInfoFound.insert(EHSel); | 
| Duncan Sands | f407082 | 2007-06-15 19:04:19 +0000 | [diff] [blame] | 358 | #endif | 
|  | 359 | } | 
|  | 360 | } | 
|  | 361 |  | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 362 | /// IsFixedFrameObjectWithPosOffset - Check if object is a fixed frame object and | 
|  | 363 | /// whether object offset >= 0. | 
|  | 364 | static bool | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 365 | IsFixedFrameObjectWithPosOffset(MachineFrameInfo *MFI, SDValue Op) { | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 366 | if (!isa<FrameIndexSDNode>(Op)) return false; | 
|  | 367 |  | 
|  | 368 | FrameIndexSDNode * FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op); | 
|  | 369 | int FrameIdx =  FrameIdxNode->getIndex(); | 
|  | 370 | return MFI->isFixedObjectIndex(FrameIdx) && | 
|  | 371 | MFI->getObjectOffset(FrameIdx) >= 0; | 
|  | 372 | } | 
|  | 373 |  | 
|  | 374 | /// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could | 
|  | 375 | /// possibly be overwritten when lowering the outgoing arguments in a tail | 
|  | 376 | /// call. Currently the implementation of this call is very conservative and | 
|  | 377 | /// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with | 
|  | 378 | /// virtual registers would be overwritten by direct lowering. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 379 | static bool IsPossiblyOverwrittenArgumentOfTailCall(SDValue Op, | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 380 | MachineFrameInfo *MFI) { | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 381 | RegisterSDNode * OpReg = NULL; | 
|  | 382 | if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS || | 
|  | 383 | (Op.getOpcode()== ISD::CopyFromReg && | 
|  | 384 | (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) && | 
|  | 385 | (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) || | 
|  | 386 | (Op.getOpcode() == ISD::LOAD && | 
|  | 387 | IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(1))) || | 
|  | 388 | (Op.getOpcode() == ISD::MERGE_VALUES && | 
| Gabor Greif | 99a6cb9 | 2008-08-26 22:36:50 +0000 | [diff] [blame] | 389 | Op.getOperand(Op.getResNo()).getOpcode() == ISD::LOAD && | 
|  | 390 | IsFixedFrameObjectWithPosOffset(MFI, Op.getOperand(Op.getResNo()). | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 391 | getOperand(1)))) | 
|  | 392 | return true; | 
|  | 393 | return false; | 
|  | 394 | } | 
|  | 395 |  | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 396 | /// CheckDAGForTailCallsAndFixThem - This Function looks for CALL nodes in the | 
| Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 397 | /// DAG and fixes their tailcall attribute operand. | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 398 | static void CheckDAGForTailCallsAndFixThem(SelectionDAG &DAG, | 
| Dan Gohman | e9530ec | 2009-01-15 16:58:17 +0000 | [diff] [blame] | 399 | const TargetLowering& TLI) { | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 400 | SDNode * Ret = NULL; | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 401 | SDValue Terminator = DAG.getRoot(); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 402 |  | 
|  | 403 | // Find RET node. | 
|  | 404 | if (Terminator.getOpcode() == ISD::RET) { | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 405 | Ret = Terminator.getNode(); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 406 | } | 
|  | 407 |  | 
|  | 408 | // Fix tail call attribute of CALL nodes. | 
|  | 409 | for (SelectionDAG::allnodes_iterator BE = DAG.allnodes_begin(), | 
| Dan Gohman | 0e5f130 | 2008-07-07 23:02:41 +0000 | [diff] [blame] | 410 | BI = DAG.allnodes_end(); BI != BE; ) { | 
|  | 411 | --BI; | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 412 | if (CallSDNode *TheCall = dyn_cast<CallSDNode>(BI)) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 413 | SDValue OpRet(Ret, 0); | 
|  | 414 | SDValue OpCall(BI, 0); | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 415 | bool isMarkedTailCall = TheCall->isTailCall(); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 416 | // If CALL node has tail call attribute set to true and the call is not | 
|  | 417 | // eligible (no RET or the target rejects) the attribute is fixed to | 
| Arnold Schwaighofer | 48abc5c | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 418 | // false. The TargetLowering::IsEligibleForTailCallOptimization function | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 419 | // must correctly identify tail call optimizable calls. | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 420 | if (!isMarkedTailCall) continue; | 
|  | 421 | if (Ret==NULL || | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 422 | !TLI.IsEligibleForTailCallOptimization(TheCall, OpRet, DAG)) { | 
|  | 423 | // Not eligible. Mark CALL node as non tail call. Note that we | 
|  | 424 | // can modify the call node in place since calls are not CSE'd. | 
|  | 425 | TheCall->setNotTailCall(); | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 426 | } else { | 
|  | 427 | // Look for tail call clobbered arguments. Emit a series of | 
|  | 428 | // copyto/copyfrom virtual register nodes to protect them. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 429 | SmallVector<SDValue, 32> Ops; | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 430 | SDValue Chain = TheCall->getChain(), InFlag; | 
|  | 431 | Ops.push_back(Chain); | 
|  | 432 | Ops.push_back(TheCall->getCallee()); | 
|  | 433 | for (unsigned i = 0, e = TheCall->getNumArgs(); i != e; ++i) { | 
|  | 434 | SDValue Arg = TheCall->getArg(i); | 
|  | 435 | bool isByVal = TheCall->getArgFlags(i).isByVal(); | 
|  | 436 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 437 | MachineFrameInfo *MFI = MF.getFrameInfo(); | 
|  | 438 | if (!isByVal && | 
|  | 439 | IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) { | 
|  | 440 | MVT VT = Arg.getValueType(); | 
|  | 441 | unsigned VReg = MF.getRegInfo(). | 
|  | 442 | createVirtualRegister(TLI.getRegClassFor(VT)); | 
| Dale Johannesen | c460ae9 | 2009-02-04 00:13:36 +0000 | [diff] [blame] | 443 | Chain = DAG.getCopyToReg(Chain, Arg.getNode()->getDebugLoc(), | 
|  | 444 | VReg, Arg, InFlag); | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 445 | InFlag = Chain.getValue(1); | 
| Dale Johannesen | c460ae9 | 2009-02-04 00:13:36 +0000 | [diff] [blame] | 446 | Arg = DAG.getCopyFromReg(Chain, Arg.getNode()->getDebugLoc(), | 
|  | 447 | VReg, VT, InFlag); | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 448 | Chain = Arg.getValue(1); | 
|  | 449 | InFlag = Arg.getValue(2); | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 450 | } | 
|  | 451 | Ops.push_back(Arg); | 
| Dan Gohman | 095cc29 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 452 | Ops.push_back(TheCall->getArgFlagsVal(i)); | 
| Arnold Schwaighofer | 30e62c0 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 453 | } | 
|  | 454 | // Link in chain of CopyTo/CopyFromReg. | 
|  | 455 | Ops[0] = Chain; | 
|  | 456 | DAG.UpdateNodeOperands(OpCall, Ops.begin(), Ops.size()); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 457 | } | 
|  | 458 | } | 
|  | 459 | } | 
|  | 460 | } | 
|  | 461 |  | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 462 | void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, | 
|  | 463 | BasicBlock::iterator Begin, | 
| Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 464 | BasicBlock::iterator End) { | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 465 | SDL->setCurrentBasicBlock(BB); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 466 |  | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 467 | // Lower all of the non-terminator instructions. | 
|  | 468 | for (BasicBlock::iterator I = Begin; I != End; ++I) | 
|  | 469 | if (!isa<TerminatorInst>(I)) | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 470 | SDL->visit(*I); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 471 |  | 
|  | 472 | // Ensure that all instructions which are used outside of their defining | 
|  | 473 | // blocks are available as virtual registers.  Invoke is handled elsewhere. | 
|  | 474 | for (BasicBlock::iterator I = Begin; I != End; ++I) | 
|  | 475 | if (!I->use_empty() && !isa<PHINode>(I) && !isa<InvokeInst>(I)) { | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 476 | DenseMap<const Value*,unsigned>::iterator VMI =FuncInfo->ValueMap.find(I); | 
|  | 477 | if (VMI != FuncInfo->ValueMap.end()) | 
|  | 478 | SDL->CopyValueToVirtualRegister(I, VMI->second); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 479 | } | 
|  | 480 |  | 
|  | 481 | // Handle PHI nodes in successor blocks. | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 482 | if (End == LLVMBB->end()) { | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 483 | HandlePHINodesInSuccessorBlocks(LLVMBB); | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 484 |  | 
|  | 485 | // Lower the terminator after the copies are emitted. | 
|  | 486 | SDL->visit(*LLVMBB->getTerminator()); | 
|  | 487 | } | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 488 |  | 
| Chris Lattner | a651cf6 | 2005-01-17 19:43:36 +0000 | [diff] [blame] | 489 | // Make sure the root of the DAG is up-to-date. | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 490 | CurDAG->setRoot(SDL->getControlRoot()); | 
| Arnold Schwaighofer | c85e171 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 491 |  | 
|  | 492 | // Check whether calls in this block are real tail calls. Fix up CALL nodes | 
|  | 493 | // with correct tailcall attribute so that the target can rely on the tailcall | 
|  | 494 | // attribute indicating whether the call is really eligible for tail call | 
|  | 495 | // optimization. | 
| Dan Gohman | 1937e2f | 2008-09-16 01:42:28 +0000 | [diff] [blame] | 496 | if (PerformTailCallOpt) | 
|  | 497 | CheckDAGForTailCallsAndFixThem(*CurDAG, TLI); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 498 |  | 
|  | 499 | // Final step, emit the lowered DAG as machine code. | 
|  | 500 | CodeGenAndEmitDAG(); | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 501 | SDL->clear(); | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 502 | } | 
|  | 503 |  | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 504 | void SelectionDAGISel::ComputeLiveOutVRegInfo() { | 
| Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 505 | SmallPtrSet<SDNode*, 128> VisitedNodes; | 
|  | 506 | SmallVector<SDNode*, 128> Worklist; | 
|  | 507 |  | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 508 | Worklist.push_back(CurDAG->getRoot().getNode()); | 
| Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 509 |  | 
|  | 510 | APInt Mask; | 
|  | 511 | APInt KnownZero; | 
|  | 512 | APInt KnownOne; | 
|  | 513 |  | 
|  | 514 | while (!Worklist.empty()) { | 
|  | 515 | SDNode *N = Worklist.back(); | 
|  | 516 | Worklist.pop_back(); | 
|  | 517 |  | 
|  | 518 | // If we've already seen this node, ignore it. | 
|  | 519 | if (!VisitedNodes.insert(N)) | 
|  | 520 | continue; | 
|  | 521 |  | 
|  | 522 | // Otherwise, add all chain operands to the worklist. | 
|  | 523 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) | 
|  | 524 | if (N->getOperand(i).getValueType() == MVT::Other) | 
| Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 525 | Worklist.push_back(N->getOperand(i).getNode()); | 
| Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 526 |  | 
|  | 527 | // If this is a CopyToReg with a vreg dest, process it. | 
|  | 528 | if (N->getOpcode() != ISD::CopyToReg) | 
|  | 529 | continue; | 
|  | 530 |  | 
|  | 531 | unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg(); | 
|  | 532 | if (!TargetRegisterInfo::isVirtualRegister(DestReg)) | 
|  | 533 | continue; | 
|  | 534 |  | 
|  | 535 | // Ignore non-scalar or non-integer values. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 536 | SDValue Src = N->getOperand(2); | 
| Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 537 | MVT SrcVT = Src.getValueType(); | 
|  | 538 | if (!SrcVT.isInteger() || SrcVT.isVector()) | 
|  | 539 | continue; | 
|  | 540 |  | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 541 | unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src); | 
| Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 542 | Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits()); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 543 | CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne); | 
| Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 544 |  | 
|  | 545 | // Only install this information if it tells us something. | 
|  | 546 | if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) { | 
|  | 547 | DestReg -= TargetRegisterInfo::FirstVirtualRegister; | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 548 | FunctionLoweringInfo &FLI = CurDAG->getFunctionLoweringInfo(); | 
| Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 549 | if (DestReg >= FLI.LiveOutRegInfo.size()) | 
|  | 550 | FLI.LiveOutRegInfo.resize(DestReg+1); | 
|  | 551 | FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[DestReg]; | 
|  | 552 | LOI.NumSignBits = NumSignBits; | 
|  | 553 | LOI.KnownOne = NumSignBits; | 
|  | 554 | LOI.KnownZero = NumSignBits; | 
|  | 555 | } | 
|  | 556 | } | 
|  | 557 | } | 
|  | 558 |  | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 559 | void SelectionDAGISel::CodeGenAndEmitDAG() { | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 560 | std::string GroupName; | 
|  | 561 | if (TimePassesIsEnabled) | 
|  | 562 | GroupName = "Instruction Selection and Scheduling"; | 
|  | 563 | std::string BlockName; | 
|  | 564 | if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs || | 
| Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 565 | ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs || | 
|  | 566 | ViewSUnitDAGs) | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 567 | BlockName = CurDAG->getMachineFunction().getFunction()->getName() + ':' + | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 568 | BB->getBasicBlock()->getName(); | 
|  | 569 |  | 
|  | 570 | DOUT << "Initial selection DAG:\n"; | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 571 | DEBUG(CurDAG->dump()); | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 572 |  | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 573 | if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName); | 
| Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 574 |  | 
| Chris Lattner | af21d55 | 2005-10-10 16:47:10 +0000 | [diff] [blame] | 575 | // Run the DAG combiner in pre-legalize mode. | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 576 | if (TimePassesIsEnabled) { | 
| Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 577 | NamedRegionTimer T("DAG Combining 1", GroupName); | 
| Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 578 | CurDAG->Combine(Unrestricted, *AA, Fast); | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 579 | } else { | 
| Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 580 | CurDAG->Combine(Unrestricted, *AA, Fast); | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 581 | } | 
| Nate Begeman | 2300f55 | 2005-09-07 00:15:36 +0000 | [diff] [blame] | 582 |  | 
| Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 583 | DOUT << "Optimized lowered selection DAG:\n"; | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 584 | DEBUG(CurDAG->dump()); | 
| Duncan Sands | f00e74f | 2008-07-17 17:06:03 +0000 | [diff] [blame] | 585 |  | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 586 | // Second step, hack on the DAG until it only uses operations and types that | 
|  | 587 | // the target supports. | 
| Duncan Sands | 7cb0787 | 2008-10-27 08:42:46 +0000 | [diff] [blame] | 588 | if (!DisableLegalizeTypes) { | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 589 | if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " + | 
|  | 590 | BlockName); | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 591 |  | 
| Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 592 | bool Changed; | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 593 | if (TimePassesIsEnabled) { | 
|  | 594 | NamedRegionTimer T("Type Legalization", GroupName); | 
| Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 595 | Changed = CurDAG->LegalizeTypes(); | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 596 | } else { | 
| Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 597 | Changed = CurDAG->LegalizeTypes(); | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 598 | } | 
|  | 599 |  | 
|  | 600 | DOUT << "Type-legalized selection DAG:\n"; | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 601 | DEBUG(CurDAG->dump()); | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 602 |  | 
| Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 603 | if (Changed) { | 
|  | 604 | if (ViewDAGCombineLT) | 
|  | 605 | CurDAG->viewGraph("dag-combine-lt input for " + BlockName); | 
|  | 606 |  | 
|  | 607 | // Run the DAG combiner in post-type-legalize mode. | 
|  | 608 | if (TimePassesIsEnabled) { | 
|  | 609 | NamedRegionTimer T("DAG Combining after legalize types", GroupName); | 
|  | 610 | CurDAG->Combine(NoIllegalTypes, *AA, Fast); | 
|  | 611 | } else { | 
|  | 612 | CurDAG->Combine(NoIllegalTypes, *AA, Fast); | 
|  | 613 | } | 
|  | 614 |  | 
|  | 615 | DOUT << "Optimized type-legalized selection DAG:\n"; | 
|  | 616 | DEBUG(CurDAG->dump()); | 
|  | 617 | } | 
| Chris Lattner | 70587ea | 2008-07-10 23:37:50 +0000 | [diff] [blame] | 618 | } | 
| Duncan Sands | f00e74f | 2008-07-17 17:06:03 +0000 | [diff] [blame] | 619 |  | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 620 | if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName); | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 621 |  | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 622 | if (TimePassesIsEnabled) { | 
| Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 623 | NamedRegionTimer T("DAG Legalization", GroupName); | 
| Duncan Sands | b6862bb | 2008-12-14 09:43:15 +0000 | [diff] [blame] | 624 | CurDAG->Legalize(DisableLegalizeTypes); | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 625 | } else { | 
| Duncan Sands | b6862bb | 2008-12-14 09:43:15 +0000 | [diff] [blame] | 626 | CurDAG->Legalize(DisableLegalizeTypes); | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 627 | } | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 628 |  | 
| Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 629 | DOUT << "Legalized selection DAG:\n"; | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 630 | DEBUG(CurDAG->dump()); | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 631 |  | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 632 | if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName); | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 633 |  | 
| Chris Lattner | af21d55 | 2005-10-10 16:47:10 +0000 | [diff] [blame] | 634 | // Run the DAG combiner in post-legalize mode. | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 635 | if (TimePassesIsEnabled) { | 
| Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 636 | NamedRegionTimer T("DAG Combining 2", GroupName); | 
| Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 637 | CurDAG->Combine(NoIllegalOperations, *AA, Fast); | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 638 | } else { | 
| Duncan Sands | 25cf227 | 2008-11-24 14:53:14 +0000 | [diff] [blame] | 639 | CurDAG->Combine(NoIllegalOperations, *AA, Fast); | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 640 | } | 
| Nate Begeman | 2300f55 | 2005-09-07 00:15:36 +0000 | [diff] [blame] | 641 |  | 
| Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 642 | DOUT << "Optimized legalized selection DAG:\n"; | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 643 | DEBUG(CurDAG->dump()); | 
| Dan Gohman | 417e11b | 2007-10-08 15:12:17 +0000 | [diff] [blame] | 644 |  | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 645 | if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName); | 
| Chris Lattner | ead0d88 | 2008-06-17 06:09:18 +0000 | [diff] [blame] | 646 |  | 
| Dan Gohman | 925a7e8 | 2008-08-13 19:47:40 +0000 | [diff] [blame] | 647 | if (!Fast && EnableValueProp) | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 648 | ComputeLiveOutVRegInfo(); | 
| Evan Cheng | 552c4a8 | 2006-04-28 02:09:19 +0000 | [diff] [blame] | 649 |  | 
| Chris Lattner | a33ef48 | 2005-03-30 01:10:47 +0000 | [diff] [blame] | 650 | // Third, instruction select all of the operations to machine code, adding the | 
|  | 651 | // code to the MachineBasicBlock. | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 652 | if (TimePassesIsEnabled) { | 
| Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 653 | NamedRegionTimer T("Instruction Selection", GroupName); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 654 | InstructionSelect(); | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 655 | } else { | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 656 | InstructionSelect(); | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 657 | } | 
| Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 658 |  | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 659 | DOUT << "Selected selection DAG:\n"; | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 660 | DEBUG(CurDAG->dump()); | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 661 |  | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 662 | if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName); | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 663 |  | 
| Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 664 | // Schedule machine code. | 
|  | 665 | ScheduleDAG *Scheduler; | 
|  | 666 | if (TimePassesIsEnabled) { | 
|  | 667 | NamedRegionTimer T("Instruction Scheduling", GroupName); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 668 | Scheduler = Schedule(); | 
| Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 669 | } else { | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 670 | Scheduler = Schedule(); | 
| Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 671 | } | 
|  | 672 |  | 
| Dan Gohman | 462dc7f | 2008-07-21 20:00:07 +0000 | [diff] [blame] | 673 | if (ViewSUnitDAGs) Scheduler->viewGraph(); | 
|  | 674 |  | 
| Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 675 | // Emit machine code to BB.  This can change 'BB' to the last block being | 
|  | 676 | // inserted into. | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 677 | if (TimePassesIsEnabled) { | 
| Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 678 | NamedRegionTimer T("Instruction Creation", GroupName); | 
|  | 679 | BB = Scheduler->EmitSchedule(); | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 680 | } else { | 
| Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 681 | BB = Scheduler->EmitSchedule(); | 
|  | 682 | } | 
|  | 683 |  | 
|  | 684 | // Free the scheduler state. | 
|  | 685 | if (TimePassesIsEnabled) { | 
|  | 686 | NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName); | 
|  | 687 | delete Scheduler; | 
|  | 688 | } else { | 
|  | 689 | delete Scheduler; | 
| Evan Cheng | ebffb66 | 2008-07-01 17:59:20 +0000 | [diff] [blame] | 690 | } | 
| Evan Cheng | db8d56b | 2008-06-30 20:45:06 +0000 | [diff] [blame] | 691 |  | 
| Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 692 | DOUT << "Selected machine code:\n"; | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 693 | DEBUG(BB->dump()); | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 694 | } | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 695 |  | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 696 | void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn, | 
|  | 697 | MachineFunction &MF, | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 698 | MachineModuleInfo *MMI, | 
| Devang Patel | 83489bb | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 699 | DwarfWriter *DW, | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 700 | const TargetInstrInfo &TII) { | 
| Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 701 | // Initialize the Fast-ISel state, if needed. | 
|  | 702 | FastISel *FastIS = 0; | 
|  | 703 | if (EnableFastISel) | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 704 | FastIS = TLI.createFastISel(MF, MMI, DW, | 
| Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 705 | FuncInfo->ValueMap, | 
|  | 706 | FuncInfo->MBBMap, | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 707 | FuncInfo->StaticAllocaMap | 
|  | 708 | #ifndef NDEBUG | 
|  | 709 | , FuncInfo->CatchInfoLost | 
|  | 710 | #endif | 
|  | 711 | ); | 
| Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 712 |  | 
|  | 713 | // Iterate over all basic blocks in the function. | 
| Evan Cheng | 39fd6e8 | 2008-08-07 00:43:25 +0000 | [diff] [blame] | 714 | for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) { | 
|  | 715 | BasicBlock *LLVMBB = &*I; | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 716 | BB = FuncInfo->MBBMap[LLVMBB]; | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 717 |  | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 718 | BasicBlock::iterator const Begin = LLVMBB->begin(); | 
|  | 719 | BasicBlock::iterator const End = LLVMBB->end(); | 
| Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 720 | BasicBlock::iterator BI = Begin; | 
| Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 721 |  | 
|  | 722 | // Lower any arguments needed in this block if this is the entry block. | 
| Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 723 | bool SuppressFastISel = false; | 
|  | 724 | if (LLVMBB == &Fn.getEntryBlock()) { | 
| Dan Gohman | 5edd361 | 2008-08-28 20:28:56 +0000 | [diff] [blame] | 725 | LowerArguments(LLVMBB); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 726 |  | 
| Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 727 | // If any of the arguments has the byval attribute, forgo | 
|  | 728 | // fast-isel in the entry block. | 
| Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 729 | if (FastIS) { | 
| Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 730 | unsigned j = 1; | 
|  | 731 | for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end(); | 
|  | 732 | I != E; ++I, ++j) | 
| Devang Patel | 0598866 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 733 | if (Fn.paramHasAttr(j, Attribute::ByVal)) { | 
| Dan Gohman | 77ca41e | 2008-09-25 17:21:42 +0000 | [diff] [blame] | 734 | if (EnableFastISelVerbose || EnableFastISelAbort) | 
|  | 735 | cerr << "FastISel skips entry block due to byval argument\n"; | 
| Dan Gohman | 33134c4 | 2008-09-25 17:05:24 +0000 | [diff] [blame] | 736 | SuppressFastISel = true; | 
|  | 737 | break; | 
|  | 738 | } | 
|  | 739 | } | 
|  | 740 | } | 
|  | 741 |  | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 742 | if (MMI && BB->isLandingPad()) { | 
|  | 743 | // Add a label to mark the beginning of the landing pad.  Deletion of the | 
|  | 744 | // landing pad can thus be detected via the MachineModuleInfo. | 
|  | 745 | unsigned LabelID = MMI->addLandingPad(BB); | 
|  | 746 |  | 
|  | 747 | const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL); | 
| Bill Wendling | b288487 | 2009-02-03 01:55:42 +0000 | [diff] [blame] | 748 | BuildMI(BB, SDL->getCurDebugLoc(), II).addImm(LabelID); | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 749 |  | 
|  | 750 | // Mark exception register as live in. | 
|  | 751 | unsigned Reg = TLI.getExceptionAddressRegister(); | 
|  | 752 | if (Reg) BB->addLiveIn(Reg); | 
|  | 753 |  | 
|  | 754 | // Mark exception selector register as live in. | 
|  | 755 | Reg = TLI.getExceptionSelectorRegister(); | 
|  | 756 | if (Reg) BB->addLiveIn(Reg); | 
|  | 757 |  | 
|  | 758 | // FIXME: Hack around an exception handling flaw (PR1508): the personality | 
|  | 759 | // function and list of typeids logically belong to the invoke (or, if you | 
|  | 760 | // like, the basic block containing the invoke), and need to be associated | 
|  | 761 | // with it in the dwarf exception handling tables.  Currently however the | 
|  | 762 | // information is provided by an intrinsic (eh.selector) that can be moved | 
|  | 763 | // to unexpected places by the optimizers: if the unwind edge is critical, | 
|  | 764 | // then breaking it can result in the intrinsics being in the successor of | 
|  | 765 | // the landing pad, not the landing pad itself.  This results in exceptions | 
|  | 766 | // not being caught because no typeids are associated with the invoke. | 
|  | 767 | // This may not be the only way things can go wrong, but it is the only way | 
|  | 768 | // we try to work around for the moment. | 
|  | 769 | BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator()); | 
|  | 770 |  | 
|  | 771 | if (Br && Br->isUnconditional()) { // Critical edge? | 
|  | 772 | BasicBlock::iterator I, E; | 
|  | 773 | for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I) | 
|  | 774 | if (isa<EHSelectorInst>(I)) | 
|  | 775 | break; | 
|  | 776 |  | 
|  | 777 | if (I == E) | 
|  | 778 | // No catch info found - try to extract some from the successor. | 
|  | 779 | copyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo); | 
|  | 780 | } | 
|  | 781 | } | 
|  | 782 |  | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 783 | // Before doing SelectionDAG ISel, see if FastISel has been requested. | 
| Dan Gohman | dd5b58a | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 784 | if (FastIS && !SuppressFastISel) { | 
| Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 785 | // Emit code for any incoming arguments. This must happen before | 
|  | 786 | // beginning FastISel on the entry block. | 
|  | 787 | if (LLVMBB == &Fn.getEntryBlock()) { | 
|  | 788 | CurDAG->setRoot(SDL->getControlRoot()); | 
|  | 789 | CodeGenAndEmitDAG(); | 
|  | 790 | SDL->clear(); | 
|  | 791 | } | 
| Dan Gohman | 241f464 | 2008-10-04 00:56:36 +0000 | [diff] [blame] | 792 | FastIS->startNewBlock(BB); | 
| Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 793 | // Do FastISel on as many instructions as possible. | 
|  | 794 | for (; BI != End; ++BI) { | 
|  | 795 | // Just before the terminator instruction, insert instructions to | 
|  | 796 | // feed PHI nodes in successor blocks. | 
|  | 797 | if (isa<TerminatorInst>(BI)) | 
|  | 798 | if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) { | 
| Dan Gohman | 4344a5d | 2008-09-09 23:05:00 +0000 | [diff] [blame] | 799 | if (EnableFastISelVerbose || EnableFastISelAbort) { | 
| Dan Gohman | 293d5f8 | 2008-09-09 22:06:46 +0000 | [diff] [blame] | 800 | cerr << "FastISel miss: "; | 
|  | 801 | BI->dump(); | 
|  | 802 | } | 
| Dan Gohman | 4344a5d | 2008-09-09 23:05:00 +0000 | [diff] [blame] | 803 | if (EnableFastISelAbort) | 
| Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 804 | assert(0 && "FastISel didn't handle a PHI in a successor"); | 
|  | 805 | break; | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 806 | } | 
| Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 807 |  | 
|  | 808 | // First try normal tablegen-generated "fast" selection. | 
|  | 809 | if (FastIS->SelectInstruction(BI)) | 
|  | 810 | continue; | 
|  | 811 |  | 
|  | 812 | // Next, try calling the target to attempt to handle the instruction. | 
|  | 813 | if (FastIS->TargetSelectInstruction(BI)) | 
|  | 814 | continue; | 
|  | 815 |  | 
|  | 816 | // Then handle certain instructions as single-LLVM-Instruction blocks. | 
|  | 817 | if (isa<CallInst>(BI)) { | 
|  | 818 | if (EnableFastISelVerbose || EnableFastISelAbort) { | 
|  | 819 | cerr << "FastISel missed call: "; | 
|  | 820 | BI->dump(); | 
|  | 821 | } | 
|  | 822 |  | 
|  | 823 | if (BI->getType() != Type::VoidTy) { | 
|  | 824 | unsigned &R = FuncInfo->ValueMap[BI]; | 
|  | 825 | if (!R) | 
|  | 826 | R = FuncInfo->CreateRegForValue(BI); | 
|  | 827 | } | 
|  | 828 |  | 
|  | 829 | SelectBasicBlock(LLVMBB, BI, next(BI)); | 
| Dan Gohman | 241f464 | 2008-10-04 00:56:36 +0000 | [diff] [blame] | 830 | // If the instruction was codegen'd with multiple blocks, | 
|  | 831 | // inform the FastISel object where to resume inserting. | 
|  | 832 | FastIS->setCurrentBlock(BB); | 
| Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 833 | continue; | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 834 | } | 
| Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 835 |  | 
|  | 836 | // Otherwise, give up on FastISel for the rest of the block. | 
|  | 837 | // For now, be a little lenient about non-branch terminators. | 
|  | 838 | if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) { | 
|  | 839 | if (EnableFastISelVerbose || EnableFastISelAbort) { | 
|  | 840 | cerr << "FastISel miss: "; | 
|  | 841 | BI->dump(); | 
|  | 842 | } | 
|  | 843 | if (EnableFastISelAbort) | 
|  | 844 | // The "fast" selector couldn't handle something and bailed. | 
|  | 845 | // For the purpose of debugging, just abort. | 
|  | 846 | assert(0 && "FastISel didn't select the entire block"); | 
|  | 847 | } | 
|  | 848 | break; | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 849 | } | 
|  | 850 | } | 
|  | 851 |  | 
| Dan Gohman | d2ff647 | 2008-09-02 20:17:56 +0000 | [diff] [blame] | 852 | // Run SelectionDAG instruction selection on the remainder of the block | 
|  | 853 | // not handled by FastISel. If FastISel is not run, this is the entire | 
| Dan Gohman | 3df24e6 | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 854 | // block. | 
| Evan Cheng | 9f11850 | 2008-09-08 16:01:27 +0000 | [diff] [blame] | 855 | if (BI != End) | 
|  | 856 | SelectBasicBlock(LLVMBB, BI, End); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 857 |  | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 858 | FinishBasicBlock(); | 
| Evan Cheng | 39fd6e8 | 2008-08-07 00:43:25 +0000 | [diff] [blame] | 859 | } | 
| Dan Gohman | a43abd1 | 2008-09-29 21:55:50 +0000 | [diff] [blame] | 860 |  | 
|  | 861 | delete FastIS; | 
| Dan Gohman | 0e5f130 | 2008-07-07 23:02:41 +0000 | [diff] [blame] | 862 | } | 
|  | 863 |  | 
| Dan Gohman | fed90b6 | 2008-07-28 21:51:04 +0000 | [diff] [blame] | 864 | void | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 865 | SelectionDAGISel::FinishBasicBlock() { | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 866 |  | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 867 | DOUT << "Target-post-processed machine code:\n"; | 
|  | 868 | DEBUG(BB->dump()); | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 869 |  | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 870 | DOUT << "Total amount of phi nodes to update: " | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 871 | << SDL->PHINodesToUpdate.size() << "\n"; | 
|  | 872 | DEBUG(for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) | 
|  | 873 | DOUT << "Node " << i << " : (" << SDL->PHINodesToUpdate[i].first | 
|  | 874 | << ", " << SDL->PHINodesToUpdate[i].second << ")\n";); | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 875 |  | 
| Chris Lattner | a33ef48 | 2005-03-30 01:10:47 +0000 | [diff] [blame] | 876 | // Next, now that we know what the last MBB the LLVM BB expanded is, update | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 877 | // PHI nodes in successors. | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 878 | if (SDL->SwitchCases.empty() && | 
|  | 879 | SDL->JTCases.empty() && | 
|  | 880 | SDL->BitTestCases.empty()) { | 
|  | 881 | for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) { | 
|  | 882 | MachineInstr *PHI = SDL->PHINodesToUpdate[i].first; | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 883 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && | 
|  | 884 | "This is not a machine PHI node that we are updating!"); | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 885 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second, | 
| Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 886 | false)); | 
|  | 887 | PHI->addOperand(MachineOperand::CreateMBB(BB)); | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 888 | } | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 889 | SDL->PHINodesToUpdate.clear(); | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 890 | return; | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 891 | } | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 892 |  | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 893 | for (unsigned i = 0, e = SDL->BitTestCases.size(); i != e; ++i) { | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 894 | // Lower header first, if it wasn't already lowered | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 895 | if (!SDL->BitTestCases[i].Emitted) { | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 896 | // Set the current basic block to the mbb we wish to insert the code into | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 897 | BB = SDL->BitTestCases[i].Parent; | 
|  | 898 | SDL->setCurrentBasicBlock(BB); | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 899 | // Emit the code | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 900 | SDL->visitBitTestHeader(SDL->BitTestCases[i]); | 
|  | 901 | CurDAG->setRoot(SDL->getRoot()); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 902 | CodeGenAndEmitDAG(); | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 903 | SDL->clear(); | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 904 | } | 
|  | 905 |  | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 906 | for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); j != ej; ++j) { | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 907 | // Set the current basic block to the mbb we wish to insert the code into | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 908 | BB = SDL->BitTestCases[i].Cases[j].ThisBB; | 
|  | 909 | SDL->setCurrentBasicBlock(BB); | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 910 | // Emit the code | 
|  | 911 | if (j+1 != ej) | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 912 | SDL->visitBitTestCase(SDL->BitTestCases[i].Cases[j+1].ThisBB, | 
|  | 913 | SDL->BitTestCases[i].Reg, | 
|  | 914 | SDL->BitTestCases[i].Cases[j]); | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 915 | else | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 916 | SDL->visitBitTestCase(SDL->BitTestCases[i].Default, | 
|  | 917 | SDL->BitTestCases[i].Reg, | 
|  | 918 | SDL->BitTestCases[i].Cases[j]); | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 919 |  | 
|  | 920 |  | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 921 | CurDAG->setRoot(SDL->getRoot()); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 922 | CodeGenAndEmitDAG(); | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 923 | SDL->clear(); | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 924 | } | 
|  | 925 |  | 
|  | 926 | // Update PHI Nodes | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 927 | for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) { | 
|  | 928 | MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first; | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 929 | MachineBasicBlock *PHIBB = PHI->getParent(); | 
|  | 930 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && | 
|  | 931 | "This is not a machine PHI node that we are updating!"); | 
|  | 932 | // This is "default" BB. We have two jumps to it. From "header" BB and | 
|  | 933 | // from last "case" BB. | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 934 | if (PHIBB == SDL->BitTestCases[i].Default) { | 
|  | 935 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, | 
| Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 936 | false)); | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 937 | PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Parent)); | 
|  | 938 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, | 
| Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 939 | false)); | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 940 | PHI->addOperand(MachineOperand::CreateMBB(SDL->BitTestCases[i].Cases. | 
| Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 941 | back().ThisBB)); | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 942 | } | 
|  | 943 | // One of "cases" BB. | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 944 | for (unsigned j = 0, ej = SDL->BitTestCases[i].Cases.size(); | 
|  | 945 | j != ej; ++j) { | 
|  | 946 | MachineBasicBlock* cBB = SDL->BitTestCases[i].Cases[j].ThisBB; | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 947 | if (cBB->succ_end() != | 
|  | 948 | std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) { | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 949 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, | 
| Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 950 | false)); | 
|  | 951 | PHI->addOperand(MachineOperand::CreateMBB(cBB)); | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 952 | } | 
|  | 953 | } | 
|  | 954 | } | 
|  | 955 | } | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 956 | SDL->BitTestCases.clear(); | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 957 |  | 
| Nate Begeman | 9453eea | 2006-04-23 06:26:20 +0000 | [diff] [blame] | 958 | // If the JumpTable record is filled in, then we need to emit a jump table. | 
|  | 959 | // Updating the PHI nodes is tricky in this case, since we need to determine | 
|  | 960 | // whether the PHI is a successor of the range check MBB or the jump table MBB | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 961 | for (unsigned i = 0, e = SDL->JTCases.size(); i != e; ++i) { | 
| Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 962 | // Lower header first, if it wasn't already lowered | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 963 | if (!SDL->JTCases[i].first.Emitted) { | 
| Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 964 | // Set the current basic block to the mbb we wish to insert the code into | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 965 | BB = SDL->JTCases[i].first.HeaderBB; | 
|  | 966 | SDL->setCurrentBasicBlock(BB); | 
| Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 967 | // Emit the code | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 968 | SDL->visitJumpTableHeader(SDL->JTCases[i].second, SDL->JTCases[i].first); | 
|  | 969 | CurDAG->setRoot(SDL->getRoot()); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 970 | CodeGenAndEmitDAG(); | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 971 | SDL->clear(); | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 972 | } | 
| Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 973 |  | 
| Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 974 | // Set the current basic block to the mbb we wish to insert the code into | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 975 | BB = SDL->JTCases[i].second.MBB; | 
|  | 976 | SDL->setCurrentBasicBlock(BB); | 
| Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 977 | // Emit the code | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 978 | SDL->visitJumpTable(SDL->JTCases[i].second); | 
|  | 979 | CurDAG->setRoot(SDL->getRoot()); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 980 | CodeGenAndEmitDAG(); | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 981 | SDL->clear(); | 
| Anton Korobeynikov | 3a84b9b | 2007-03-25 15:07:15 +0000 | [diff] [blame] | 982 |  | 
| Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 983 | // Update PHI Nodes | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 984 | for (unsigned pi = 0, pe = SDL->PHINodesToUpdate.size(); pi != pe; ++pi) { | 
|  | 985 | MachineInstr *PHI = SDL->PHINodesToUpdate[pi].first; | 
| Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 986 | MachineBasicBlock *PHIBB = PHI->getParent(); | 
|  | 987 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && | 
|  | 988 | "This is not a machine PHI node that we are updating!"); | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 989 | // "default" BB. We can go there only from header BB. | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 990 | if (PHIBB == SDL->JTCases[i].second.Default) { | 
|  | 991 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, | 
| Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 992 | false)); | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 993 | PHI->addOperand(MachineOperand::CreateMBB(SDL->JTCases[i].first.HeaderBB)); | 
| Nate Begeman | f4360a4 | 2006-05-03 03:48:02 +0000 | [diff] [blame] | 994 | } | 
| Anton Korobeynikov | 4198c58 | 2007-04-09 12:31:58 +0000 | [diff] [blame] | 995 | // JT BB. Just iterate over successors here | 
| Nate Begeman | f4360a4 | 2006-05-03 03:48:02 +0000 | [diff] [blame] | 996 | if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) { | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 997 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pi].second, | 
| Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 998 | false)); | 
|  | 999 | PHI->addOperand(MachineOperand::CreateMBB(BB)); | 
| Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1000 | } | 
|  | 1001 | } | 
| Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1002 | } | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1003 | SDL->JTCases.clear(); | 
| Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1004 |  | 
| Chris Lattner | b2e806e | 2006-10-22 23:00:53 +0000 | [diff] [blame] | 1005 | // If the switch block involved a branch to one of the actual successors, we | 
|  | 1006 | // need to update PHI nodes in that block. | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1007 | for (unsigned i = 0, e = SDL->PHINodesToUpdate.size(); i != e; ++i) { | 
|  | 1008 | MachineInstr *PHI = SDL->PHINodesToUpdate[i].first; | 
| Chris Lattner | b2e806e | 2006-10-22 23:00:53 +0000 | [diff] [blame] | 1009 | assert(PHI->getOpcode() == TargetInstrInfo::PHI && | 
|  | 1010 | "This is not a machine PHI node that we are updating!"); | 
|  | 1011 | if (BB->isSuccessor(PHI->getParent())) { | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1012 | PHI->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[i].second, | 
| Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 1013 | false)); | 
|  | 1014 | PHI->addOperand(MachineOperand::CreateMBB(BB)); | 
| Chris Lattner | b2e806e | 2006-10-22 23:00:53 +0000 | [diff] [blame] | 1015 | } | 
|  | 1016 | } | 
|  | 1017 |  | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 1018 | // If we generated any switch lowering information, build and codegen any | 
|  | 1019 | // additional DAGs necessary. | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1020 | for (unsigned i = 0, e = SDL->SwitchCases.size(); i != e; ++i) { | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 1021 | // Set the current basic block to the mbb we wish to insert the code into | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1022 | BB = SDL->SwitchCases[i].ThisBB; | 
|  | 1023 | SDL->setCurrentBasicBlock(BB); | 
| Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1024 |  | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 1025 | // Emit the code | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1026 | SDL->visitSwitchCase(SDL->SwitchCases[i]); | 
|  | 1027 | CurDAG->setRoot(SDL->getRoot()); | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1028 | CodeGenAndEmitDAG(); | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1029 | SDL->clear(); | 
| Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1030 |  | 
|  | 1031 | // Handle any PHI nodes in successors of this chunk, as if we were coming | 
|  | 1032 | // from the original BB before switch expansion.  Note that PHI nodes can | 
|  | 1033 | // occur multiple times in PHINodesToUpdate.  We have to be very careful to | 
|  | 1034 | // handle them the right number of times. | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1035 | while ((BB = SDL->SwitchCases[i].TrueBB)) {  // Handle LHS and RHS. | 
| Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1036 | for (MachineBasicBlock::iterator Phi = BB->begin(); | 
|  | 1037 | Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){ | 
|  | 1038 | // This value for this PHI node is recorded in PHINodesToUpdate, get it. | 
|  | 1039 | for (unsigned pn = 0; ; ++pn) { | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1040 | assert(pn != SDL->PHINodesToUpdate.size() && | 
|  | 1041 | "Didn't find PHI entry!"); | 
|  | 1042 | if (SDL->PHINodesToUpdate[pn].first == Phi) { | 
|  | 1043 | Phi->addOperand(MachineOperand::CreateReg(SDL->PHINodesToUpdate[pn]. | 
| Chris Lattner | 9ce2e9d | 2007-12-30 00:57:42 +0000 | [diff] [blame] | 1044 | second, false)); | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1045 | Phi->addOperand(MachineOperand::CreateMBB(SDL->SwitchCases[i].ThisBB)); | 
| Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1046 | break; | 
|  | 1047 | } | 
|  | 1048 | } | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 1049 | } | 
| Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1050 |  | 
|  | 1051 | // Don't process RHS if same block as LHS. | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1052 | if (BB == SDL->SwitchCases[i].FalseBB) | 
|  | 1053 | SDL->SwitchCases[i].FalseBB = 0; | 
| Chris Lattner | d5e93c0 | 2006-09-07 01:59:34 +0000 | [diff] [blame] | 1054 |  | 
|  | 1055 | // If we haven't handled the RHS, do so now.  Otherwise, we're done. | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1056 | SDL->SwitchCases[i].TrueBB = SDL->SwitchCases[i].FalseBB; | 
|  | 1057 | SDL->SwitchCases[i].FalseBB = 0; | 
| Nate Begeman | f15485a | 2006-03-27 01:32:24 +0000 | [diff] [blame] | 1058 | } | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1059 | assert(SDL->SwitchCases[i].TrueBB == 0 && SDL->SwitchCases[i].FalseBB == 0); | 
| Chris Lattner | a33ef48 | 2005-03-30 01:10:47 +0000 | [diff] [blame] | 1060 | } | 
| Dan Gohman | 7c3234c | 2008-08-27 23:52:12 +0000 | [diff] [blame] | 1061 | SDL->SwitchCases.clear(); | 
|  | 1062 |  | 
|  | 1063 | SDL->PHINodesToUpdate.clear(); | 
| Chris Lattner | 1c08c71 | 2005-01-07 07:47:53 +0000 | [diff] [blame] | 1064 | } | 
| Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1065 |  | 
| Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 1066 |  | 
| Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 1067 | /// Schedule - Pick a safe ordering for instructions for each | 
| Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1068 | /// target node in the graph. | 
| Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 1069 | /// | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1070 | ScheduleDAG *SelectionDAGISel::Schedule() { | 
| Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 1071 | RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault(); | 
| Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 1072 |  | 
|  | 1073 | if (!Ctor) { | 
| Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 1074 | Ctor = ISHeuristic; | 
| Jim Laskey | 9373beb | 2006-08-01 19:14:14 +0000 | [diff] [blame] | 1075 | RegisterScheduler::setDefault(Ctor); | 
| Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 1076 | } | 
| Jim Laskey | 13ec702 | 2006-08-01 14:21:23 +0000 | [diff] [blame] | 1077 |  | 
| Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 1078 | ScheduleDAG *Scheduler = Ctor(this, Fast); | 
| Dan Gohman | f711939 | 2009-01-16 22:10:20 +0000 | [diff] [blame] | 1079 | Scheduler->Run(CurDAG, BB, BB->end(), BB->end()); | 
| Dan Gohman | 3e1a7ae | 2007-08-28 20:32:58 +0000 | [diff] [blame] | 1080 |  | 
| Dan Gohman | 5e84368 | 2008-07-14 18:19:29 +0000 | [diff] [blame] | 1081 | return Scheduler; | 
| Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1082 | } | 
| Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1083 |  | 
| Chris Lattner | 03fc53c | 2006-03-06 00:22:00 +0000 | [diff] [blame] | 1084 |  | 
| Dan Gohman | fc54c55 | 2009-01-15 22:18:12 +0000 | [diff] [blame] | 1085 | ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() { | 
|  | 1086 | return new ScheduleHazardRecognizer(); | 
| Jim Laskey | 9ff542f | 2006-08-01 18:29:48 +0000 | [diff] [blame] | 1087 | } | 
|  | 1088 |  | 
| Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1089 | //===----------------------------------------------------------------------===// | 
|  | 1090 | // Helper functions used by the generated instruction selector. | 
|  | 1091 | //===----------------------------------------------------------------------===// | 
|  | 1092 | // Calls to these methods are generated by tblgen. | 
|  | 1093 |  | 
|  | 1094 | /// CheckAndMask - The isel is trying to match something like (and X, 255).  If | 
|  | 1095 | /// the dag combiner simplified the 255, we still want to match.  RHS is the | 
|  | 1096 | /// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value | 
|  | 1097 | /// specified in the .td file (e.g. 255). | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1098 | bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS, | 
| Dan Gohman | dc9b3d0 | 2007-07-24 23:00:27 +0000 | [diff] [blame] | 1099 | int64_t DesiredMaskS) const { | 
| Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1100 | const APInt &ActualMask = RHS->getAPIntValue(); | 
|  | 1101 | const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); | 
| Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1102 |  | 
|  | 1103 | // If the actual mask exactly matches, success! | 
|  | 1104 | if (ActualMask == DesiredMask) | 
|  | 1105 | return true; | 
|  | 1106 |  | 
|  | 1107 | // If the actual AND mask is allowing unallowed bits, this doesn't match. | 
| Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1108 | if (ActualMask.intersects(~DesiredMask)) | 
| Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1109 | return false; | 
|  | 1110 |  | 
|  | 1111 | // Otherwise, the DAG Combiner may have proven that the value coming in is | 
|  | 1112 | // either already zero or is not demanded.  Check for known zero input bits. | 
| Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1113 | APInt NeededMask = DesiredMask & ~ActualMask; | 
| Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 1114 | if (CurDAG->MaskedValueIsZero(LHS, NeededMask)) | 
| Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1115 | return true; | 
|  | 1116 |  | 
|  | 1117 | // TODO: check to see if missing bits are just not demanded. | 
|  | 1118 |  | 
|  | 1119 | // Otherwise, this pattern doesn't match. | 
|  | 1120 | return false; | 
|  | 1121 | } | 
|  | 1122 |  | 
|  | 1123 | /// CheckOrMask - The isel is trying to match something like (or X, 255).  If | 
|  | 1124 | /// the dag combiner simplified the 255, we still want to match.  RHS is the | 
|  | 1125 | /// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value | 
|  | 1126 | /// specified in the .td file (e.g. 255). | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1127 | bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS, | 
| Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1128 | int64_t DesiredMaskS) const { | 
|  | 1129 | const APInt &ActualMask = RHS->getAPIntValue(); | 
|  | 1130 | const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS); | 
| Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1131 |  | 
|  | 1132 | // If the actual mask exactly matches, success! | 
|  | 1133 | if (ActualMask == DesiredMask) | 
|  | 1134 | return true; | 
|  | 1135 |  | 
|  | 1136 | // If the actual AND mask is allowing unallowed bits, this doesn't match. | 
| Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1137 | if (ActualMask.intersects(~DesiredMask)) | 
| Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1138 | return false; | 
|  | 1139 |  | 
|  | 1140 | // Otherwise, the DAG Combiner may have proven that the value coming in is | 
|  | 1141 | // either already zero or is not demanded.  Check for known zero input bits. | 
| Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1142 | APInt NeededMask = DesiredMask & ~ActualMask; | 
| Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1143 |  | 
| Dan Gohman | 2e68b6f | 2008-02-25 21:11:39 +0000 | [diff] [blame] | 1144 | APInt KnownZero, KnownOne; | 
| Dan Gohman | ea859be | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 1145 | CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne); | 
| Chris Lattner | 7554806 | 2006-10-11 03:58:02 +0000 | [diff] [blame] | 1146 |  | 
|  | 1147 | // If all the missing bits in the or are already known to be set, match! | 
|  | 1148 | if ((NeededMask & KnownOne) == NeededMask) | 
|  | 1149 | return true; | 
|  | 1150 |  | 
|  | 1151 | // TODO: check to see if missing bits are just not demanded. | 
|  | 1152 |  | 
|  | 1153 | // Otherwise, this pattern doesn't match. | 
|  | 1154 | return false; | 
|  | 1155 | } | 
|  | 1156 |  | 
| Jim Laskey | 9ff542f | 2006-08-01 18:29:48 +0000 | [diff] [blame] | 1157 |  | 
| Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1158 | /// SelectInlineAsmMemoryOperands - Calls to this are automatically generated | 
|  | 1159 | /// by tblgen.  Others should not call it. | 
|  | 1160 | void SelectionDAGISel:: | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1161 | SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) { | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1162 | std::vector<SDValue> InOps; | 
| Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1163 | std::swap(InOps, Ops); | 
|  | 1164 |  | 
|  | 1165 | Ops.push_back(InOps[0]);  // input chain. | 
|  | 1166 | Ops.push_back(InOps[1]);  // input asm string. | 
|  | 1167 |  | 
| Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1168 | unsigned i = 2, e = InOps.size(); | 
|  | 1169 | if (InOps[e-1].getValueType() == MVT::Flag) | 
|  | 1170 | --e;  // Don't process a flag operand if it is here. | 
|  | 1171 |  | 
|  | 1172 | while (i != e) { | 
| Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1173 | unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue(); | 
| Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 1174 | if ((Flags & 7) != 4 /*MEM*/) { | 
| Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1175 | // Just skip over this operand, copying the operands verbatim. | 
|  | 1176 | Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1); | 
|  | 1177 | i += (Flags >> 3) + 1; | 
|  | 1178 | } else { | 
|  | 1179 | assert((Flags >> 3) == 1 && "Memory operand with multiple values?"); | 
|  | 1180 | // Otherwise, this is a memory operand.  Ask the target to select it. | 
| Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1181 | std::vector<SDValue> SelOps; | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1182 | if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) { | 
| Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1183 | cerr << "Could not match memory address.  Inline asm failure!\n"; | 
| Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1184 | exit(1); | 
|  | 1185 | } | 
|  | 1186 |  | 
|  | 1187 | // Add this to the output node. | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1188 | MVT IntPtrTy = CurDAG->getTargetLoweringInfo().getPointerTy(); | 
| Dale Johannesen | 86b49f8 | 2008-09-24 01:07:17 +0000 | [diff] [blame] | 1189 | Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3), | 
| Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 1190 | IntPtrTy)); | 
| Chris Lattner | 0e43f2b | 2006-02-24 02:13:54 +0000 | [diff] [blame] | 1191 | Ops.insert(Ops.end(), SelOps.begin(), SelOps.end()); | 
|  | 1192 | i += 2; | 
|  | 1193 | } | 
|  | 1194 | } | 
|  | 1195 |  | 
|  | 1196 | // Add the flag input back if present. | 
|  | 1197 | if (e != InOps.size()) | 
|  | 1198 | Ops.push_back(InOps.back()); | 
|  | 1199 | } | 
| Devang Patel | 794fd75 | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 1200 |  | 
| Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 1201 | char SelectionDAGISel::ID = 0; |