blob: d16e5d44c7872ca4cbd0888ed9aaa84805f2d707 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000018#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000019#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000020#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000021#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000023#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000025#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000026#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000030#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000031#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000032#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000033#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000034#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000035#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000036#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000044
Chris Lattnerf7382302007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner62ed6b92008-01-01 01:12:31 +000049/// AddRegOperandToRegInfo - Add this register operand to the specified
50/// MachineRegisterInfo. If it is null, then the next/prev fields should be
51/// explicitly nulled out.
52void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000053 assert(isReg() && "Can only add reg operand to use lists");
Jim Grosbachee61d672011-08-24 16:44:17 +000054
Chris Lattner62ed6b92008-01-01 01:12:31 +000055 // If the reginfo pointer is null, just explicitly null out or next/prev
56 // pointers, to ensure they are not garbage.
57 if (RegInfo == 0) {
58 Contents.Reg.Prev = 0;
59 Contents.Reg.Next = 0;
60 return;
61 }
Jim Grosbachee61d672011-08-24 16:44:17 +000062
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000064 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner80fe5312008-01-01 21:08:22 +000066 // For SSA values, we prefer to keep the definition at the start of the list.
67 // we do this by skipping over the definition if it is at the head of the
68 // list.
69 if (*Head && (*Head)->isDef())
70 Head = &(*Head)->Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000071
Chris Lattner80fe5312008-01-01 21:08:22 +000072 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000073 if (Contents.Reg.Next) {
74 assert(getReg() == Contents.Reg.Next->getReg() &&
75 "Different regs on the same list!");
76 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
77 }
Jim Grosbachee61d672011-08-24 16:44:17 +000078
Chris Lattner80fe5312008-01-01 21:08:22 +000079 Contents.Reg.Prev = Head;
80 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000081}
82
Dan Gohman3bc1a372009-04-15 01:17:37 +000083/// RemoveRegOperandFromRegInfo - Remove this register operand from the
84/// MachineRegisterInfo it is linked with.
85void MachineOperand::RemoveRegOperandFromRegInfo() {
86 assert(isOnRegUseList() && "Reg operand is not on a use list");
87 // Unlink this from the doubly linked list of operands.
88 MachineOperand *NextOp = Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000089 *Contents.Reg.Prev = NextOp;
Dan Gohman3bc1a372009-04-15 01:17:37 +000090 if (NextOp) {
91 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
92 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
93 }
94 Contents.Reg.Prev = 0;
95 Contents.Reg.Next = 0;
96}
97
Chris Lattner62ed6b92008-01-01 01:12:31 +000098void MachineOperand::setReg(unsigned Reg) {
99 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +0000100
Chris Lattner62ed6b92008-01-01 01:12:31 +0000101 // Otherwise, we have to change the register. If this operand is embedded
102 // into a machine function, we need to update the old and new register's
103 // use/def lists.
104 if (MachineInstr *MI = getParent())
105 if (MachineBasicBlock *MBB = MI->getParent())
106 if (MachineFunction *MF = MBB->getParent()) {
107 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000108 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000109 AddRegOperandToRegInfo(&MF->getRegInfo());
110 return;
111 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000112
Chris Lattner62ed6b92008-01-01 01:12:31 +0000113 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000114 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000115}
116
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000117void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
118 const TargetRegisterInfo &TRI) {
119 assert(TargetRegisterInfo::isVirtualRegister(Reg));
120 if (SubIdx && getSubReg())
121 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
122 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000123 if (SubIdx)
124 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000125}
126
127void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
128 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
129 if (getSubReg()) {
130 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000131 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
132 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000133 setSubReg(0);
134 }
135 setReg(Reg);
136}
137
Chris Lattner62ed6b92008-01-01 01:12:31 +0000138/// ChangeToImmediate - Replace this operand with a new immediate operand of
139/// the specified value. If an operand is known to be an immediate already,
140/// the setImm method should be used.
141void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
142 // If this operand is currently a register operand, and if this is in a
143 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000144 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000145 getParent()->getParent()->getParent())
146 RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000147
Chris Lattner62ed6b92008-01-01 01:12:31 +0000148 OpKind = MO_Immediate;
149 Contents.ImmVal = ImmVal;
150}
151
152/// ChangeToRegister - Replace this operand with a new register operand of
153/// the specified value. If an operand is known to be an register already,
154/// the setReg method should be used.
155void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000156 bool isKill, bool isDead, bool isUndef,
157 bool isDebug) {
Jim Grosbachee61d672011-08-24 16:44:17 +0000158 // If this operand is already a register operand, use setReg to update the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000159 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000160 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000161 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000162 setReg(Reg);
163 } else {
164 // Otherwise, change this to a register and set the reg#.
165 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000166 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000167
168 // If this operand is embedded in a function, add the operand to the
169 // register's use/def list.
170 if (MachineInstr *MI = getParent())
171 if (MachineBasicBlock *MBB = MI->getParent())
172 if (MachineFunction *MF = MBB->getParent())
173 AddRegOperandToRegInfo(&MF->getRegInfo());
174 }
175
176 IsDef = isDef;
177 IsImp = isImp;
178 IsKill = isKill;
179 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000180 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000181 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000182 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000183 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000184 SubReg = 0;
185}
186
Chris Lattnerf7382302007-12-30 21:56:09 +0000187/// isIdenticalTo - Return true if this operand is identical to the specified
188/// operand.
189bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000190 if (getType() != Other.getType() ||
191 getTargetFlags() != Other.getTargetFlags())
192 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000193
Chris Lattnerf7382302007-12-30 21:56:09 +0000194 switch (getType()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000195 default: llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000196 case MachineOperand::MO_Register:
197 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
198 getSubReg() == Other.getSubReg();
199 case MachineOperand::MO_Immediate:
200 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000201 case MachineOperand::MO_CImmediate:
202 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000203 case MachineOperand::MO_FPImmediate:
204 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000205 case MachineOperand::MO_MachineBasicBlock:
206 return getMBB() == Other.getMBB();
207 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000208 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000209 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000210 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000211 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000212 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000213 case MachineOperand::MO_GlobalAddress:
214 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
215 case MachineOperand::MO_ExternalSymbol:
216 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
217 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000218 case MachineOperand::MO_BlockAddress:
219 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000220 case MachineOperand::MO_MCSymbol:
221 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000222 case MachineOperand::MO_Metadata:
223 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000224 }
225}
226
227/// print - Print the specified machine operand.
228///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000229void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000230 // If the instruction is embedded into a basic block, we can find the
231 // target info for the instruction.
232 if (!TM)
233 if (const MachineInstr *MI = getParent())
234 if (const MachineBasicBlock *MBB = MI->getParent())
235 if (const MachineFunction *MF = MBB->getParent())
236 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000237 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000238
Chris Lattnerf7382302007-12-30 21:56:09 +0000239 switch (getType()) {
240 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000241 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000242
Evan Cheng4784f1f2009-06-30 08:49:04 +0000243 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen04003452011-12-07 01:08:22 +0000244 isInternalRead() || isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000245 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000246 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000247 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000248 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000249 if (isEarlyClobber())
250 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000251 if (isImplicit())
252 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000253 OS << "def";
254 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000255 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000256 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000257 NeedComma = true;
258 }
Evan Cheng07897072009-10-14 23:37:31 +0000259
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000260 if (isKill() || isDead() || isUndef() || isInternalRead()) {
Chris Lattner31530612009-06-24 17:54:48 +0000261 if (NeedComma) OS << ',';
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000262 NeedComma = false;
263 if (isKill()) {
264 OS << "kill";
265 NeedComma = true;
266 }
267 if (isDead()) {
268 OS << "dead";
269 NeedComma = true;
270 }
Evan Cheng4784f1f2009-06-30 08:49:04 +0000271 if (isUndef()) {
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000272 if (NeedComma) OS << ',';
Evan Cheng4784f1f2009-06-30 08:49:04 +0000273 OS << "undef";
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000274 NeedComma = true;
275 }
276 if (isInternalRead()) {
277 if (NeedComma) OS << ',';
278 OS << "internal";
279 NeedComma = true;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000280 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000281 }
Chris Lattner31530612009-06-24 17:54:48 +0000282 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000283 }
284 break;
285 case MachineOperand::MO_Immediate:
286 OS << getImm();
287 break;
Devang Patel8594d422011-06-24 20:46:11 +0000288 case MachineOperand::MO_CImmediate:
289 getCImm()->getValue().print(OS, false);
290 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000291 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000292 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000293 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000294 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000295 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000296 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000297 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000298 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000299 break;
300 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000301 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000302 break;
303 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000304 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000305 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000306 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000307 break;
308 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000309 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000310 break;
311 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000312 OS << "<ga:";
313 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000314 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000315 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000316 break;
317 case MachineOperand::MO_ExternalSymbol:
318 OS << "<es:" << getSymbolName();
319 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000320 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000321 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000322 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000323 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000324 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000325 OS << '>';
326 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000327 case MachineOperand::MO_Metadata:
328 OS << '<';
329 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
330 OS << '>';
331 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000332 case MachineOperand::MO_MCSymbol:
333 OS << "<MCSym=" << *getMCSymbol() << '>';
334 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000335 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000336 llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000337 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000338
Chris Lattner31530612009-06-24 17:54:48 +0000339 if (unsigned TF = getTargetFlags())
340 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000341}
342
343//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000344// MachineMemOperand Implementation
345//===----------------------------------------------------------------------===//
346
Chris Lattner40a858f2010-09-21 05:39:30 +0000347/// getAddrSpace - Return the LLVM IR address space number that this pointer
348/// points into.
349unsigned MachinePointerInfo::getAddrSpace() const {
350 if (V == 0) return 0;
351 return cast<PointerType>(V->getType())->getAddressSpace();
352}
353
Chris Lattnere8639032010-09-21 06:22:23 +0000354/// getConstantPool - Return a MachinePointerInfo record that refers to the
355/// constant pool.
356MachinePointerInfo MachinePointerInfo::getConstantPool() {
357 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
358}
359
360/// getFixedStack - Return a MachinePointerInfo record that refers to the
361/// the specified FrameIndex.
362MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
363 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
364}
365
Chris Lattner1daa6f42010-09-21 06:43:24 +0000366MachinePointerInfo MachinePointerInfo::getJumpTable() {
367 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
368}
369
370MachinePointerInfo MachinePointerInfo::getGOT() {
371 return MachinePointerInfo(PseudoSourceValue::getGOT());
372}
Chris Lattner40a858f2010-09-21 05:39:30 +0000373
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000374MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
375 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
376}
377
Chris Lattnerda39c392010-09-21 04:32:08 +0000378MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000379 uint64_t s, unsigned int a,
380 const MDNode *TBAAInfo)
Chris Lattnerda39c392010-09-21 04:32:08 +0000381 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000382 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
383 TBAAInfo(TBAAInfo) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000384 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
385 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000386 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000387 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000388}
389
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000390/// Profile - Gather unique data for the object.
391///
392void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000393 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000394 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000395 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000396 ID.AddInteger(Flags);
397}
398
Dan Gohmanc76909a2009-09-25 20:36:54 +0000399void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
400 // The Value and Offset may differ due to CSE. But the flags and size
401 // should be the same.
402 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
403 assert(MMO->getSize() == getSize() && "Size mismatch!");
404
405 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
406 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000407 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
408 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000409 // Also update the base and offset, because the new alignment may
410 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000411 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000412 }
413}
414
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000415/// getAlignment - Return the minimum known alignment in bytes of the
416/// actual memory reference.
417uint64_t MachineMemOperand::getAlignment() const {
418 return MinAlign(getBaseAlignment(), getOffset());
419}
420
Dan Gohmanc76909a2009-09-25 20:36:54 +0000421raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
422 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000423 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000424
Dan Gohmanc76909a2009-09-25 20:36:54 +0000425 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000426 OS << "Volatile ";
427
Dan Gohmanc76909a2009-09-25 20:36:54 +0000428 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000429 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000430 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000431 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000432 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000433
Dan Gohmancd26ec52009-09-23 01:33:16 +0000434 // Print the address information.
435 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000436 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000437 OS << "<unknown>";
438 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000439 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000440
441 // If the alignment of the memory reference itself differs from the alignment
442 // of the base pointer, print the base alignment explicitly, next to the base
443 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000444 if (MMO.getBaseAlignment() != MMO.getAlignment())
445 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000446
Dan Gohmanc76909a2009-09-25 20:36:54 +0000447 if (MMO.getOffset() != 0)
448 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000449 OS << "]";
450
451 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000452 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
453 MMO.getBaseAlignment() != MMO.getSize())
454 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000455
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000456 // Print TBAA info.
457 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
458 OS << "(tbaa=";
459 if (TBAAInfo->getNumOperands() > 0)
460 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
461 else
462 OS << "<unknown>";
463 OS << ")";
464 }
465
Bill Wendlingd65ba722011-04-29 23:45:22 +0000466 // Print nontemporal info.
467 if (MMO.isNonTemporal())
468 OS << "(nontemporal)";
469
Dan Gohmancd26ec52009-09-23 01:33:16 +0000470 return OS;
471}
472
Dan Gohmance42e402008-07-07 20:32:02 +0000473//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000474// MachineInstr Implementation
475//===----------------------------------------------------------------------===//
476
Evan Chengc0f64ff2006-11-27 23:37:22 +0000477/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000478/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000479MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000480 : MCID(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000481 MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000482 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000483 // Make sure that we get added to a machine basicblock
484 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000485}
486
Evan Cheng67f660c2006-11-30 07:08:44 +0000487void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000488 if (MCID->ImplicitDefs)
489 for (const unsigned *ImpDefs = MCID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000490 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000491 if (MCID->ImplicitUses)
492 for (const unsigned *ImpUses = MCID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000493 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000494}
495
Bob Wilson0855cad2010-04-09 04:34:03 +0000496/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
497/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000498/// the MCInstrDesc.
499MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000500 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000501 MemRefs(0), MemRefsEnd(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000502 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000503 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000504 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
505 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000506 if (!NoImp)
507 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000508 // Make sure that we get added to a machine basicblock
509 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000510}
511
Dale Johannesen06efc022009-01-27 23:20:29 +0000512/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000513MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000514 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000515 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000516 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000517 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000518 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000519 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
520 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000521 if (!NoImp)
522 addImplicitDefUseOperands();
523 // Make sure that we get added to a machine basicblock
524 LeakDetector::addGarbageObject(this);
525}
526
527/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000528/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000529/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000530MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000531 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000532 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000533 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000534 unsigned NumImplicitOps =
535 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000536 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000537 addImplicitDefUseOperands();
538 // Make sure that we get added to a machine basicblock
539 LeakDetector::addGarbageObject(this);
540 MBB->push_back(this); // Add instruction to end of basic block!
541}
542
543/// MachineInstr ctor - As above, but with a DebugLoc.
544///
545MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000546 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000547 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000548 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000549 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000550 unsigned NumImplicitOps =
551 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000552 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000553 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000554 // Make sure that we get added to a machine basicblock
555 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000556 MBB->push_back(this); // Add instruction to end of basic block!
557}
558
Misha Brukmance22e762004-07-09 14:45:17 +0000559/// MachineInstr ctor - Copies MachineInstr arg exactly
560///
Evan Cheng1ed99222008-07-19 00:37:25 +0000561MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000562 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000563 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
564 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000565 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000566
Misha Brukmance22e762004-07-09 14:45:17 +0000567 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000568 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
569 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000570
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000571 // Copy all the flags.
572 Flags = MI.Flags;
573
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000574 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000575 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000576
577 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000578}
579
Misha Brukmance22e762004-07-09 14:45:17 +0000580MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000581 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000582#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000583 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000584 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000585 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000586 "Reg operand def/use list corrupted");
587 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000588#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000589}
590
Chris Lattner62ed6b92008-01-01 01:12:31 +0000591/// getRegInfo - If this instruction is embedded into a MachineFunction,
592/// return the MachineRegisterInfo object for the current function, otherwise
593/// return null.
594MachineRegisterInfo *MachineInstr::getRegInfo() {
595 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000596 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000597 return 0;
598}
599
600/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
601/// this instruction from their respective use lists. This requires that the
602/// operands already be on their use lists.
603void MachineInstr::RemoveRegOperandsFromUseLists() {
604 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000605 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000606 Operands[i].RemoveRegOperandFromRegInfo();
607 }
608}
609
610/// AddRegOperandsToUseLists - Add all of the register operands in
611/// this instruction from their respective use lists. This requires that the
612/// operands not be on their use lists yet.
613void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
614 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000615 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000616 Operands[i].AddRegOperandToRegInfo(&RegInfo);
617 }
618}
619
620
621/// addOperand - Add the specified operand to the instruction. If it is an
622/// implicit operand, it is added to the end of the operand list. If it is
623/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000624/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000625void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000626 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000627 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000628 MachineRegisterInfo *RegInfo = getRegInfo();
629
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000630 // If the Operands backing store is reallocated, all register operands must
631 // be removed and re-added to RegInfo. It is storing pointers to operands.
632 bool Reallocate = RegInfo &&
633 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000634
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000635 // Find the insert location for the new operand. Implicit registers go at
636 // the end, everything goes before the implicit regs.
637 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000638
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000639 // Remove all the implicit operands from RegInfo if they need to be shifted.
640 // FIXME: Allow mixed explicit and implicit operands on inline asm.
641 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
642 // implicit-defs, but they must not be moved around. See the FIXME in
643 // InstrEmitter.cpp.
644 if (!isImpReg && !isInlineAsm()) {
645 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
646 --OpNo;
647 if (RegInfo)
648 Operands[OpNo].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000649 }
650 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000651
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000652 // OpNo now points as the desired insertion point. Unless this is a variadic
653 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
654 assert((isImpReg || MCID->isVariadic() || OpNo < MCID->getNumOperands()) &&
655 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000656
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000657 // All operands from OpNo have been removed from RegInfo. If the Operands
658 // backing store needs to be reallocated, we also need to remove any other
659 // register operands.
660 if (Reallocate)
661 for (unsigned i = 0; i != OpNo; ++i)
662 if (Operands[i].isReg())
663 Operands[i].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000664
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000665 // Insert the new operand at OpNo.
666 Operands.insert(Operands.begin() + OpNo, Op);
667 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000668
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000669 // The Operands backing store has now been reallocated, so we can re-add the
670 // operands before OpNo.
671 if (Reallocate)
672 for (unsigned i = 0; i != OpNo; ++i)
673 if (Operands[i].isReg())
674 Operands[i].AddRegOperandToRegInfo(RegInfo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000675
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000676 // When adding a register operand, tell RegInfo about it.
677 if (Operands[OpNo].isReg()) {
678 // Add the new operand to RegInfo, even when RegInfo is NULL.
679 // This will initialize the linked list pointers.
680 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
681 // If the register operand is flagged as early, mark the operand as such.
682 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
683 Operands[OpNo].setIsEarlyClobber(true);
684 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000685
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000686 // Re-add all the implicit ops.
687 if (RegInfo) {
688 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000689 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000690 Operands[i].AddRegOperandToRegInfo(RegInfo);
691 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000692 }
693}
694
695/// RemoveOperand - Erase an operand from an instruction, leaving it with one
696/// fewer operand than it started with.
697///
698void MachineInstr::RemoveOperand(unsigned OpNo) {
699 assert(OpNo < Operands.size() && "Invalid operand number");
Jim Grosbachee61d672011-08-24 16:44:17 +0000700
Chris Lattner62ed6b92008-01-01 01:12:31 +0000701 // Special case removing the last one.
702 if (OpNo == Operands.size()-1) {
703 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000704 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000705 Operands.back().RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000706
Chris Lattner62ed6b92008-01-01 01:12:31 +0000707 Operands.pop_back();
708 return;
709 }
710
711 // Otherwise, we are removing an interior operand. If we have reginfo to
712 // update, remove all operands that will be shifted down from their reg lists,
713 // move everything down, then re-add them.
714 MachineRegisterInfo *RegInfo = getRegInfo();
715 if (RegInfo) {
716 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000717 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000718 Operands[i].RemoveRegOperandFromRegInfo();
719 }
720 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000721
Chris Lattner62ed6b92008-01-01 01:12:31 +0000722 Operands.erase(Operands.begin()+OpNo);
723
724 if (RegInfo) {
725 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000726 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000727 Operands[i].AddRegOperandToRegInfo(RegInfo);
728 }
729 }
730}
731
Dan Gohmanc76909a2009-09-25 20:36:54 +0000732/// addMemOperand - Add a MachineMemOperand to the machine instruction.
733/// This function should be used only occasionally. The setMemRefs function
734/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000735void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000736 MachineMemOperand *MO) {
737 mmo_iterator OldMemRefs = MemRefs;
738 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000739
Dan Gohmanc76909a2009-09-25 20:36:54 +0000740 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
741 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
742 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000743
Dan Gohmanc76909a2009-09-25 20:36:54 +0000744 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
745 NewMemRefs[NewNum - 1] = MO;
746
747 MemRefs = NewMemRefs;
748 MemRefsEnd = NewMemRefsEnd;
749}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000750
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000751bool
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000752MachineInstr::hasProperty(unsigned MCFlag, QueryType Type) const {
753 if (Type == IgnoreBundle || getOpcode() != TargetOpcode::BUNDLE)
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000754 return getDesc().getFlags() & (1 << MCFlag);
755
756 const MachineBasicBlock *MBB = getParent();
757 MachineBasicBlock::const_insn_iterator MII = *this; ++MII;
758 while (MII != MBB->end() && MII->isInsideBundle()) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000759 if (MII->getDesc().getFlags() & (1 << MCFlag)) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000760 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000761 return true;
762 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000763 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000764 return false;
765 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000766 ++MII;
767 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000768
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000769 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000770}
771
Evan Cheng506049f2010-03-03 01:44:33 +0000772bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
773 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000774 // If opcodes or number of operands are not the same then the two
775 // instructions are obviously not identical.
776 if (Other->getOpcode() != getOpcode() ||
777 Other->getNumOperands() != getNumOperands())
778 return false;
779
780 // Check operands to make sure they match.
781 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
782 const MachineOperand &MO = getOperand(i);
783 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000784 if (!MO.isReg()) {
785 if (!MO.isIdenticalTo(OMO))
786 return false;
787 continue;
788 }
789
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000790 // Clients may or may not want to ignore defs when testing for equality.
791 // For example, machine CSE pass only cares about finding common
792 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000793 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000794 if (Check == IgnoreDefs)
795 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000796 else if (Check == IgnoreVRegDefs) {
797 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
798 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
799 if (MO.getReg() != OMO.getReg())
800 return false;
801 } else {
802 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000803 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000804 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
805 return false;
806 }
807 } else {
808 if (!MO.isIdenticalTo(OMO))
809 return false;
810 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
811 return false;
812 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000813 }
Devang Patel9194c672011-07-07 17:45:33 +0000814 // If DebugLoc does not match then two dbg.values are not identical.
815 if (isDebugValue())
816 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
817 && getDebugLoc() != Other->getDebugLoc())
818 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000819 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000820}
821
Chris Lattner48d7c062006-04-17 21:35:41 +0000822/// removeFromParent - This method unlinks 'this' from the containing basic
823/// block, and returns it, but does not delete it.
824MachineInstr *MachineInstr::removeFromParent() {
825 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000826
827 // If it's a bundle then remove the MIs inside the bundle as well.
828 if (getOpcode() == TargetOpcode::BUNDLE) {
829 MachineBasicBlock *MBB = getParent();
830 MachineBasicBlock::insn_iterator MII = *this; ++MII;
831 while (MII != MBB->end() && MII->isInsideBundle()) {
832 MachineInstr *MI = &*MII;
833 ++MII;
834 MBB->remove(MI);
835 }
836 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000837 getParent()->remove(this);
838 return this;
839}
840
841
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000842/// eraseFromParent - This method unlinks 'this' from the containing basic
843/// block, and deletes it.
844void MachineInstr::eraseFromParent() {
845 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000846 // If it's a bundle then remove the MIs inside the bundle as well.
847 if (getOpcode() == TargetOpcode::BUNDLE) {
848 MachineBasicBlock *MBB = getParent();
849 MachineBasicBlock::insn_iterator MII = *this; ++MII;
850 while (MII != MBB->end() && MII->isInsideBundle()) {
851 MachineInstr *MI = &*MII;
852 ++MII;
853 MBB->erase(MI);
854 }
855 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000856 getParent()->erase(this);
857}
858
859
Evan Cheng19e3f312007-05-15 01:26:09 +0000860/// getNumExplicitOperands - Returns the number of non-implicit operands.
861///
862unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000863 unsigned NumOperands = MCID->getNumOperands();
864 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000865 return NumOperands;
866
Dan Gohman9407cd42009-04-15 17:59:11 +0000867 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
868 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000869 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000870 NumOperands++;
871 }
872 return NumOperands;
873}
874
Evan Chengc36b7062011-01-07 23:50:32 +0000875bool MachineInstr::isStackAligningInlineAsm() const {
876 if (isInlineAsm()) {
877 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
878 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
879 return true;
880 }
881 return false;
882}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000883
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000884int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
885 unsigned *GroupNo) const {
886 assert(isInlineAsm() && "Expected an inline asm instruction");
887 assert(OpIdx < getNumOperands() && "OpIdx out of range");
888
889 // Ignore queries about the initial operands.
890 if (OpIdx < InlineAsm::MIOp_FirstOperand)
891 return -1;
892
893 unsigned Group = 0;
894 unsigned NumOps;
895 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
896 i += NumOps) {
897 const MachineOperand &FlagMO = getOperand(i);
898 // If we reach the implicit register operands, stop looking.
899 if (!FlagMO.isImm())
900 return -1;
901 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
902 if (i + NumOps > OpIdx) {
903 if (GroupNo)
904 *GroupNo = Group;
905 return i;
906 }
907 ++Group;
908 }
909 return -1;
910}
911
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000912const TargetRegisterClass*
913MachineInstr::getRegClassConstraint(unsigned OpIdx,
914 const TargetInstrInfo *TII,
915 const TargetRegisterInfo *TRI) const {
916 // Most opcodes have fixed constraints in their MCInstrDesc.
917 if (!isInlineAsm())
918 return TII->getRegClass(getDesc(), OpIdx, TRI);
919
920 if (!getOperand(OpIdx).isReg())
921 return NULL;
922
923 // For tied uses on inline asm, get the constraint from the def.
924 unsigned DefIdx;
925 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
926 OpIdx = DefIdx;
927
928 // Inline asm stores register class constraints in the flag word.
929 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
930 if (FlagIdx < 0)
931 return NULL;
932
933 unsigned Flag = getOperand(FlagIdx).getImm();
934 unsigned RCID;
935 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
936 return TRI->getRegClass(RCID);
937
938 // Assume that all registers in a memory operand are pointers.
939 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
940 return TRI->getPointerRegClass();
941
942 return NULL;
943}
944
Evan Chengfaa51072007-04-26 19:00:32 +0000945/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000946/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000947/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000948int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
949 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000950 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000951 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000952 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000953 continue;
954 unsigned MOReg = MO.getReg();
955 if (!MOReg)
956 continue;
957 if (MOReg == Reg ||
958 (TRI &&
959 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
960 TargetRegisterInfo::isPhysicalRegister(Reg) &&
961 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000962 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000963 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000964 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000965 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000966}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000967
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000968/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
969/// indicating if this instruction reads or writes Reg. This also considers
970/// partial defines.
971std::pair<bool,bool>
972MachineInstr::readsWritesVirtualRegister(unsigned Reg,
973 SmallVectorImpl<unsigned> *Ops) const {
974 bool PartDef = false; // Partial redefine.
975 bool FullDef = false; // Full define.
976 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000977
978 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
979 const MachineOperand &MO = getOperand(i);
980 if (!MO.isReg() || MO.getReg() != Reg)
981 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000982 if (Ops)
983 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000984 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000985 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +0000986 else if (MO.getSubReg() && !MO.isUndef())
987 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000988 PartDef = true;
989 else
990 FullDef = true;
991 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000992 // A partial redefine uses Reg unless there is also a full define.
993 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000994}
995
Evan Cheng6130f662008-03-05 00:59:57 +0000996/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000997/// the specified register or -1 if it is not found. If isDead is true, defs
998/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
999/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001000int
1001MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1002 const TargetRegisterInfo *TRI) const {
1003 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001004 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001005 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001006 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001007 continue;
1008 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001009 bool Found = (MOReg == Reg);
1010 if (!Found && TRI && isPhys &&
1011 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1012 if (Overlap)
1013 Found = TRI->regsOverlap(MOReg, Reg);
1014 else
1015 Found = TRI->isSubRegister(MOReg, Reg);
1016 }
1017 if (Found && (!isDead || MO.isDead()))
1018 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001019 }
Evan Cheng6130f662008-03-05 00:59:57 +00001020 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001021}
Evan Cheng19e3f312007-05-15 01:26:09 +00001022
Evan Chengf277ee42007-05-29 18:35:22 +00001023/// findFirstPredOperandIdx() - Find the index of the first operand in the
1024/// operand list that is used to represent the predicate. It returns -1 if
1025/// none is found.
1026int MachineInstr::findFirstPredOperandIdx() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001027 assert(getOpcode() != TargetOpcode::BUNDLE &&
1028 "MachineInstr::findFirstPredOperandIdx() can't handle bundles");
1029
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001030 // Don't call MCID.findFirstPredOperandIdx() because this variant
1031 // is sometimes called on an instruction that's not yet complete, and
1032 // so the number of operands is less than the MCID indicates. In
1033 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001034 const MCInstrDesc &MCID = getDesc();
1035 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001036 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001037 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001038 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001039 }
1040
Evan Chengf277ee42007-05-29 18:35:22 +00001041 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001042}
Jim Grosbachee61d672011-08-24 16:44:17 +00001043
Bob Wilsond9df5012009-04-09 17:16:43 +00001044/// isRegTiedToUseOperand - Given the index of a register def operand,
1045/// check if the register def is tied to a source operand, due to either
1046/// two-address elimination or inline assembly constraints. Returns the
1047/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001048bool MachineInstr::
1049isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001050 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001051 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001052 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001053 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001054 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001055 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001056 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001057 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1058 if (FlagIdx < 0)
1059 return false;
1060
1061 // Which part of the group is DefOpIdx?
1062 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1063
Evan Chengc36b7062011-01-07 23:50:32 +00001064 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1065 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001066 const MachineOperand &FMO = getOperand(i);
1067 if (!FMO.isImm())
1068 continue;
1069 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1070 continue;
1071 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001072 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001073 Idx == DefNo) {
1074 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001075 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001076 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001077 }
Evan Chengfb112882009-03-23 08:01:15 +00001078 }
Evan Chengef5d0702009-06-24 02:05:51 +00001079 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001080 }
1081
Bob Wilsond9df5012009-04-09 17:16:43 +00001082 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001083 const MCInstrDesc &MCID = getDesc();
1084 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001085 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001086 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001087 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001088 if (UseOpIdx)
1089 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001090 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001091 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001092 }
1093 return false;
1094}
1095
Evan Chenga24752f2009-03-19 20:30:06 +00001096/// isRegTiedToDefOperand - Return true if the operand of the specified index
1097/// is a register use and it is tied to an def operand. It also returns the def
1098/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001099bool MachineInstr::
1100isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001101 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001102 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001103 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001104 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001105
1106 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001107 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1108 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001109 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001110
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001111 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001112 unsigned DefNo;
1113 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1114 if (!DefOpIdx)
1115 return true;
1116
Evan Chengc36b7062011-01-07 23:50:32 +00001117 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001118 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001119 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001120 while (DefNo) {
1121 const MachineOperand &FMO = getOperand(DefIdx);
1122 assert(FMO.isImm());
1123 // Skip over this def.
1124 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1125 --DefNo;
1126 }
Evan Chengef5d0702009-06-24 02:05:51 +00001127 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001128 return true;
1129 }
1130 return false;
1131 }
1132
Evan Chenge837dea2011-06-28 19:10:37 +00001133 const MCInstrDesc &MCID = getDesc();
1134 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001135 return false;
1136 const MachineOperand &MO = getOperand(UseOpIdx);
1137 if (!MO.isReg() || !MO.isUse())
1138 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001139 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001140 if (DefIdx == -1)
1141 return false;
1142 if (DefOpIdx)
1143 *DefOpIdx = (unsigned)DefIdx;
1144 return true;
1145}
1146
Dan Gohmane6cd7572010-05-13 20:34:42 +00001147/// clearKillInfo - Clears kill flags on all operands.
1148///
1149void MachineInstr::clearKillInfo() {
1150 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1151 MachineOperand &MO = getOperand(i);
1152 if (MO.isReg() && MO.isUse())
1153 MO.setIsKill(false);
1154 }
1155}
1156
Evan Cheng576d1232006-12-06 08:27:42 +00001157/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1158///
1159void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1160 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1161 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001162 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001163 continue;
1164 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1165 MachineOperand &MOp = getOperand(j);
1166 if (!MOp.isIdenticalTo(MO))
1167 continue;
1168 if (MO.isKill())
1169 MOp.setIsKill();
1170 else
1171 MOp.setIsDead();
1172 break;
1173 }
1174 }
1175}
1176
Evan Cheng19e3f312007-05-15 01:26:09 +00001177/// copyPredicates - Copies predicate operand(s) from MI.
1178void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001179 assert(getOpcode() != TargetOpcode::BUNDLE &&
1180 "MachineInstr::copyPredicates() can't handle bundles");
1181
Evan Chenge837dea2011-06-28 19:10:37 +00001182 const MCInstrDesc &MCID = MI->getDesc();
1183 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001184 return;
1185 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001186 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001187 // Predicated operands must be last operands.
1188 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001189 }
1190 }
1191}
1192
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001193void MachineInstr::substituteRegister(unsigned FromReg,
1194 unsigned ToReg,
1195 unsigned SubIdx,
1196 const TargetRegisterInfo &RegInfo) {
1197 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1198 if (SubIdx)
1199 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1200 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1201 MachineOperand &MO = getOperand(i);
1202 if (!MO.isReg() || MO.getReg() != FromReg)
1203 continue;
1204 MO.substPhysReg(ToReg, RegInfo);
1205 }
1206 } else {
1207 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1208 MachineOperand &MO = getOperand(i);
1209 if (!MO.isReg() || MO.getReg() != FromReg)
1210 continue;
1211 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1212 }
1213 }
1214}
1215
Evan Cheng9f1c8312008-07-03 09:09:37 +00001216/// isSafeToMove - Return true if it is safe to move this instruction. If
1217/// SawStore is set to true, it means that there is a store (or call) between
1218/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001219bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001220 AliasAnalysis *AA,
1221 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001222 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001223 if (mayStore() || isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001224 SawStore = true;
1225 return false;
1226 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001227
1228 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001229 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001230 return false;
1231
1232 // See if this instruction does a load. If so, we have to guarantee that the
1233 // loaded value doesn't change between the load and the its intended
1234 // destination. The check for isInvariantLoad gives the targe the chance to
1235 // classify the load as always returning a constant, e.g. a constant pool
1236 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001237 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001238 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001239 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001240 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001241
Evan Chengb27087f2008-03-13 00:44:09 +00001242 return true;
1243}
1244
Evan Chengdf3b9932008-08-27 20:33:50 +00001245/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1246/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001247bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001248 AliasAnalysis *AA,
1249 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001250 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001251 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001252 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001253 return false;
1254 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001255 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001256 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001257 continue;
1258 // FIXME: For now, do not remat any instruction with register operands.
1259 // Later on, we can loosen the restriction is the register operands have
1260 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001261 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001262 // partially).
1263 if (MO.isUse())
1264 return false;
1265 else if (!MO.isDead() && MO.getReg() != DstReg)
1266 return false;
1267 }
1268 return true;
1269}
1270
Dan Gohman3e4fb702008-09-24 00:06:15 +00001271/// hasVolatileMemoryRef - Return true if this instruction may have a
1272/// volatile memory reference, or if the information describing the
1273/// memory reference is not available. Return false if it is known to
1274/// have no volatile memory references.
1275bool MachineInstr::hasVolatileMemoryRef() const {
1276 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001277 if (!mayStore() &&
1278 !mayLoad() &&
1279 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001280 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001281 return false;
1282
1283 // Otherwise, if the instruction has no memory reference information,
1284 // conservatively assume it wasn't preserved.
1285 if (memoperands_empty())
1286 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001287
Dan Gohman3e4fb702008-09-24 00:06:15 +00001288 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001289 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1290 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001291 return true;
1292
1293 return false;
1294}
1295
Dan Gohmane33f44c2009-10-07 17:38:06 +00001296/// isInvariantLoad - Return true if this instruction is loading from a
1297/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001298/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001299/// of a function if it does not change. This should only return true of
1300/// *all* loads the instruction does are invariant (if it does multiple loads).
1301bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1302 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001303 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001304 return false;
1305
1306 // If the instruction has lost its memoperands, conservatively assume that
1307 // it may not be an invariant load.
1308 if (memoperands_empty())
1309 return false;
1310
1311 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1312
1313 for (mmo_iterator I = memoperands_begin(),
1314 E = memoperands_end(); I != E; ++I) {
1315 if ((*I)->isVolatile()) return false;
1316 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001317 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001318
1319 if (const Value *V = (*I)->getValue()) {
1320 // A load from a constant PseudoSourceValue is invariant.
1321 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1322 if (PSV->isConstant(MFI))
1323 continue;
1324 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001325 if (AA && AA->pointsToConstantMemory(
1326 AliasAnalysis::Location(V, (*I)->getSize(),
1327 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001328 continue;
1329 }
1330
1331 // Otherwise assume conservatively.
1332 return false;
1333 }
1334
1335 // Everything checks out.
1336 return true;
1337}
1338
Evan Cheng229694f2009-12-03 02:31:43 +00001339/// isConstantValuePHI - If the specified instruction is a PHI that always
1340/// merges together the same virtual register, return the register, otherwise
1341/// return 0.
1342unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001343 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001344 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001345 assert(getNumOperands() >= 3 &&
1346 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001347
1348 unsigned Reg = getOperand(1).getReg();
1349 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1350 if (getOperand(i).getReg() != Reg)
1351 return 0;
1352 return Reg;
1353}
1354
Evan Chengc36b7062011-01-07 23:50:32 +00001355bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001356 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001357 return true;
1358 if (isInlineAsm()) {
1359 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1360 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1361 return true;
1362 }
1363
1364 return false;
1365}
1366
Evan Chenga57fabe2010-04-08 20:02:37 +00001367/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1368///
1369bool MachineInstr::allDefsAreDead() const {
1370 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1371 const MachineOperand &MO = getOperand(i);
1372 if (!MO.isReg() || MO.isUse())
1373 continue;
1374 if (!MO.isDead())
1375 return false;
1376 }
1377 return true;
1378}
1379
Evan Chengc8f46c42010-10-22 21:49:09 +00001380/// copyImplicitOps - Copy implicit register operands from specified
1381/// instruction to this instruction.
1382void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1383 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1384 i != e; ++i) {
1385 const MachineOperand &MO = MI->getOperand(i);
1386 if (MO.isReg() && MO.isImplicit())
1387 addOperand(MO);
1388 }
1389}
1390
Brian Gaeke21326fc2004-02-13 04:39:32 +00001391void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001392 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001393}
1394
Jim Grosbachee61d672011-08-24 16:44:17 +00001395static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001396 raw_ostream &CommentOS) {
1397 const LLVMContext &Ctx = MF->getFunction()->getContext();
1398 if (!DL.isUnknown()) { // Print source line info.
1399 DIScope Scope(DL.getScope(Ctx));
1400 // Omit the directory, because it's likely to be long and uninteresting.
1401 if (Scope.Verify())
1402 CommentOS << Scope.getFilename();
1403 else
1404 CommentOS << "<unknown>";
1405 CommentOS << ':' << DL.getLine();
1406 if (DL.getCol() != 0)
1407 CommentOS << ':' << DL.getCol();
1408 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1409 if (!InlinedAtDL.isUnknown()) {
1410 CommentOS << " @[ ";
1411 printDebugLoc(InlinedAtDL, MF, CommentOS);
1412 CommentOS << " ]";
1413 }
1414 }
1415}
1416
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001417void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001418 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1419 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001420 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001421 if (const MachineBasicBlock *MBB = getParent()) {
1422 MF = MBB->getParent();
1423 if (!TM && MF)
1424 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001425 if (MF)
1426 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001427 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001428
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001429 // Save a list of virtual registers.
1430 SmallVector<unsigned, 8> VirtRegs;
1431
Dan Gohman0ba90f32009-10-31 20:19:03 +00001432 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001433 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001434 for (; StartOp < e && getOperand(StartOp).isReg() &&
1435 getOperand(StartOp).isDef() &&
1436 !getOperand(StartOp).isImplicit();
1437 ++StartOp) {
1438 if (StartOp != 0) OS << ", ";
1439 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001440 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001441 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001442 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001443 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001444
Dan Gohman0ba90f32009-10-31 20:19:03 +00001445 if (StartOp != 0)
1446 OS << " = ";
1447
1448 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001449 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001450
Dan Gohman0ba90f32009-10-31 20:19:03 +00001451 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001452 bool OmittedAnyCallClobbers = false;
1453 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001454 unsigned AsmDescOp = ~0u;
1455 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001456
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001457 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001458 // Print asm string.
1459 OS << " ";
1460 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1461
1462 // Print HasSideEffects, IsAlignStack
1463 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1464 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1465 OS << " [sideeffect]";
1466 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1467 OS << " [alignstack]";
1468
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001469 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001470 FirstOp = false;
1471 }
1472
1473
Chris Lattner6a592272002-10-30 01:55:38 +00001474 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001475 const MachineOperand &MO = getOperand(i);
1476
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001477 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001478 VirtRegs.push_back(MO.getReg());
1479
Dan Gohman80f6c582009-11-09 19:38:45 +00001480 // Omit call-clobbered registers which aren't used anywhere. This makes
1481 // call instructions much less noisy on targets where calls clobber lots
1482 // of registers. Don't rely on MO.isDead() because we may be called before
1483 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001484 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001485 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1486 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001487 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001488 const MachineRegisterInfo &MRI = MF->getRegInfo();
1489 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1490 bool HasAliasLive = false;
1491 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1492 unsigned AliasReg = *Alias; ++Alias)
1493 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1494 HasAliasLive = true;
1495 break;
1496 }
1497 if (!HasAliasLive) {
1498 OmittedAnyCallClobbers = true;
1499 continue;
1500 }
1501 }
1502 }
1503 }
1504
1505 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001506 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001507 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001508 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1509 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001510 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001511 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001512 OS << "opt:";
1513 }
Evan Cheng59b36552010-04-28 20:03:13 +00001514 if (isDebugValue() && MO.isMetadata()) {
1515 // Pretty print DBG_VALUE instructions.
1516 const MDNode *MD = MO.getMetadata();
1517 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1518 OS << "!\"" << MDS->getString() << '\"';
1519 else
1520 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001521 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1522 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001523 } else if (i == AsmDescOp && MO.isImm()) {
1524 // Pretty print the inline asm operand descriptor.
1525 OS << '$' << AsmOpCount++;
1526 unsigned Flag = MO.getImm();
1527 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001528 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1529 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1530 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1531 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1532 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1533 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1534 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001535 }
1536
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001537 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001538 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001539 if (TM)
1540 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1541 else
1542 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001543 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001544
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001545 unsigned TiedTo = 0;
1546 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001547 OS << " tiedto:$" << TiedTo;
1548
1549 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001550
1551 // Compute the index of the next operand descriptor.
1552 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001553 } else
1554 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001555 }
1556
1557 // Briefly indicate whether any call clobbers were omitted.
1558 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001559 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001560 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001561 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001562
Dan Gohman0ba90f32009-10-31 20:19:03 +00001563 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001564 if (Flags) {
1565 if (!HaveSemi) OS << ";"; HaveSemi = true;
1566 OS << " flags: ";
1567
1568 if (Flags & FrameSetup)
1569 OS << "FrameSetup";
1570 }
1571
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001572 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001573 if (!HaveSemi) OS << ";"; HaveSemi = true;
1574
1575 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001576 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1577 i != e; ++i) {
1578 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001579 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001580 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001581 }
1582 }
1583
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001584 // Print the regclass of any virtual registers encountered.
1585 if (MRI && !VirtRegs.empty()) {
1586 if (!HaveSemi) OS << ";"; HaveSemi = true;
1587 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1588 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001589 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001590 for (unsigned j = i+1; j != VirtRegs.size();) {
1591 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1592 ++j;
1593 continue;
1594 }
1595 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001596 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001597 VirtRegs.erase(VirtRegs.begin()+j);
1598 }
1599 }
1600 }
1601
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001602 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001603 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1604 if (!HaveSemi) OS << ";"; HaveSemi = true;
1605 DIVariable DV(getOperand(e - 1).getMetadata());
1606 OS << " line no:" << DV.getLineNumber();
1607 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1608 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1609 if (!InlinedAtDL.isUnknown()) {
1610 OS << " inlined @[ ";
1611 printDebugLoc(InlinedAtDL, MF, OS);
1612 OS << " ]";
1613 }
1614 }
1615 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001616 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001617 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001618 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001619 }
1620
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001621 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001622}
1623
Owen Andersonb487e722008-01-24 01:10:07 +00001624bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001625 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001626 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001627 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001628 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001629 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001630 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001631 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1632 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001633 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001634 continue;
1635 unsigned Reg = MO.getReg();
1636 if (!Reg)
1637 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001638
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001639 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001640 if (!Found) {
1641 if (MO.isKill())
1642 // The register is already marked kill.
1643 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001644 if (isPhysReg && isRegTiedToDefOperand(i))
1645 // Two-address uses of physregs must not be marked kill.
1646 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001647 MO.setIsKill();
1648 Found = true;
1649 }
1650 } else if (hasAliases && MO.isKill() &&
1651 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001652 // A super-register kill already exists.
1653 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001654 return true;
1655 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001656 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001657 }
1658 }
1659
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001660 // Trim unneeded kill operands.
1661 while (!DeadOps.empty()) {
1662 unsigned OpIdx = DeadOps.back();
1663 if (getOperand(OpIdx).isImplicit())
1664 RemoveOperand(OpIdx);
1665 else
1666 getOperand(OpIdx).setIsKill(false);
1667 DeadOps.pop_back();
1668 }
1669
Bill Wendling4a23d722008-03-03 22:14:33 +00001670 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001671 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001672 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001673 addOperand(MachineOperand::CreateReg(IncomingReg,
1674 false /*IsDef*/,
1675 true /*IsImp*/,
1676 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001677 return true;
1678 }
Dan Gohman3f629402008-09-03 15:56:16 +00001679 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001680}
1681
1682bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001683 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001684 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001685 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001686 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001687 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001688 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001689 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1690 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001691 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001692 continue;
1693 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001694 if (!Reg)
1695 continue;
1696
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001697 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001698 MO.setIsDead();
1699 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001700 } else if (hasAliases && MO.isDead() &&
1701 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001702 // There exists a super-register that's marked dead.
1703 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001704 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001705 if (RegInfo->getSubRegisters(IncomingReg) &&
1706 RegInfo->getSuperRegisters(Reg) &&
1707 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001708 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001709 }
1710 }
1711
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001712 // Trim unneeded dead operands.
1713 while (!DeadOps.empty()) {
1714 unsigned OpIdx = DeadOps.back();
1715 if (getOperand(OpIdx).isImplicit())
1716 RemoveOperand(OpIdx);
1717 else
1718 getOperand(OpIdx).setIsDead(false);
1719 DeadOps.pop_back();
1720 }
1721
Dan Gohman3f629402008-09-03 15:56:16 +00001722 // If not found, this means an alias of one of the operands is dead. Add a
1723 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001724 if (Found || !AddIfNotFound)
1725 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001726
Chris Lattner31530612009-06-24 17:54:48 +00001727 addOperand(MachineOperand::CreateReg(IncomingReg,
1728 true /*IsDef*/,
1729 true /*IsImp*/,
1730 false /*IsKill*/,
1731 true /*IsDead*/));
1732 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001733}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001734
1735void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1736 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001737 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1738 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1739 if (MO)
1740 return;
1741 } else {
1742 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1743 const MachineOperand &MO = getOperand(i);
1744 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1745 MO.getSubReg() == 0)
1746 return;
1747 }
1748 }
1749 addOperand(MachineOperand::CreateReg(IncomingReg,
1750 true /*IsDef*/,
1751 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001752}
Evan Cheng67eaa082010-03-03 23:37:30 +00001753
Dan Gohmandb497122010-06-18 23:28:01 +00001754void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs,
1755 const TargetRegisterInfo &TRI) {
1756 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1757 MachineOperand &MO = getOperand(i);
1758 if (!MO.isReg() || !MO.isDef()) continue;
1759 unsigned Reg = MO.getReg();
1760 if (Reg == 0) continue;
1761 bool Dead = true;
1762 for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(),
1763 E = UsedRegs.end(); I != E; ++I)
1764 if (TRI.regsOverlap(*I, Reg)) {
1765 Dead = false;
1766 break;
1767 }
1768 // If there are no uses, including partial uses, the def is dead.
1769 if (Dead) MO.setIsDead();
1770 }
1771}
1772
Evan Cheng67eaa082010-03-03 23:37:30 +00001773unsigned
1774MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1775 unsigned Hash = MI->getOpcode() * 37;
1776 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1777 const MachineOperand &MO = MI->getOperand(i);
1778 uint64_t Key = (uint64_t)MO.getType() << 32;
1779 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001780 default: break;
1781 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001782 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001783 continue; // Skip virtual register defs.
1784 Key |= MO.getReg();
1785 break;
1786 case MachineOperand::MO_Immediate:
1787 Key |= MO.getImm();
1788 break;
1789 case MachineOperand::MO_FrameIndex:
1790 case MachineOperand::MO_ConstantPoolIndex:
1791 case MachineOperand::MO_JumpTableIndex:
1792 Key |= MO.getIndex();
1793 break;
1794 case MachineOperand::MO_MachineBasicBlock:
1795 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1796 break;
1797 case MachineOperand::MO_GlobalAddress:
1798 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1799 break;
1800 case MachineOperand::MO_BlockAddress:
1801 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1802 break;
1803 case MachineOperand::MO_MCSymbol:
1804 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1805 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001806 }
1807 Key += ~(Key << 32);
1808 Key ^= (Key >> 22);
1809 Key += ~(Key << 13);
1810 Key ^= (Key >> 8);
1811 Key += (Key << 3);
1812 Key ^= (Key >> 15);
1813 Key += ~(Key << 27);
1814 Key ^= (Key >> 31);
1815 Hash = (unsigned)Key + Hash * 37;
1816 }
1817 return Hash;
1818}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001819
1820void MachineInstr::emitError(StringRef Msg) const {
1821 // Find the source location cookie.
1822 unsigned LocCookie = 0;
1823 const MDNode *LocMD = 0;
1824 for (unsigned i = getNumOperands(); i != 0; --i) {
1825 if (getOperand(i-1).isMetadata() &&
1826 (LocMD = getOperand(i-1).getMetadata()) &&
1827 LocMD->getNumOperands() != 0) {
1828 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1829 LocCookie = CI->getZExtValue();
1830 break;
1831 }
1832 }
1833 }
1834
1835 if (const MachineBasicBlock *MBB = getParent())
1836 if (const MachineFunction *MF = MBB->getParent())
1837 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1838 report_fatal_error(Msg);
1839}