blob: 3a92d085b76cfb8f45b63e7d28927a6f9835e47a [file] [log] [blame]
Chris Lattnera5a91b12005-08-17 19:33:03 +00001//===-- PPC32ISelDAGToDAG.cpp - PPC32 pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for 32 bit PowerPC,
11// converting from a legalized dag to a PPC dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "PowerPC.h"
16#include "PPC32TargetMachine.h"
17#include "PPC32ISelLowering.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000021#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/SelectionDAGISel.h"
23#include "llvm/Target/TargetOptions.h"
24#include "llvm/ADT/Statistic.h"
Chris Lattner2fe76e52005-08-25 04:47:18 +000025#include "llvm/Constants.h"
Chris Lattner4416f1a2005-08-19 22:38:53 +000026#include "llvm/GlobalValue.h"
Chris Lattnera5a91b12005-08-17 19:33:03 +000027#include "llvm/Support/Debug.h"
28#include "llvm/Support/MathExtras.h"
29using namespace llvm;
30
31namespace {
Chris Lattnera5a91b12005-08-17 19:33:03 +000032 Statistic<> FusedFP ("ppc-codegen", "Number of fused fp operations");
33 Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed");
34
35 //===--------------------------------------------------------------------===//
36 /// PPC32DAGToDAGISel - PPC32 specific code to select PPC32 machine
37 /// instructions for SelectionDAG operations.
38 ///
39 class PPC32DAGToDAGISel : public SelectionDAGISel {
40 PPC32TargetLowering PPC32Lowering;
Chris Lattner4416f1a2005-08-19 22:38:53 +000041 unsigned GlobalBaseReg;
Chris Lattnera5a91b12005-08-17 19:33:03 +000042 public:
43 PPC32DAGToDAGISel(TargetMachine &TM)
44 : SelectionDAGISel(PPC32Lowering), PPC32Lowering(TM) {}
45
Chris Lattner4416f1a2005-08-19 22:38:53 +000046 virtual bool runOnFunction(Function &Fn) {
47 // Make sure we re-emit a set of the global base reg if necessary
48 GlobalBaseReg = 0;
49 return SelectionDAGISel::runOnFunction(Fn);
50 }
51
Chris Lattnera5a91b12005-08-17 19:33:03 +000052 /// getI32Imm - Return a target constant with the specified value, of type
53 /// i32.
54 inline SDOperand getI32Imm(unsigned Imm) {
55 return CurDAG->getTargetConstant(Imm, MVT::i32);
56 }
Chris Lattner4416f1a2005-08-19 22:38:53 +000057
58 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
59 /// base register. Return the virtual register that holds this value.
Chris Lattner9944b762005-08-21 22:31:09 +000060 SDOperand getGlobalBaseReg();
Chris Lattnera5a91b12005-08-17 19:33:03 +000061
62 // Select - Convert the specified operand from a target-independent to a
63 // target-specific node if it hasn't already been changed.
64 SDOperand Select(SDOperand Op);
65
66 SDNode *SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
67 unsigned OCHi, unsigned OCLo,
68 bool IsArithmetic = false,
69 bool Negate = false);
Nate Begeman02b88a42005-08-19 00:38:14 +000070 SDNode *SelectBitfieldInsert(SDNode *N);
71
Chris Lattner2fbb4572005-08-21 18:50:37 +000072 /// SelectCC - Select a comparison of the specified values with the
73 /// specified condition code, returning the CR# of the expression.
74 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
75
Chris Lattner9944b762005-08-21 22:31:09 +000076 /// SelectAddr - Given the specified address, return the two operands for a
77 /// load/store instruction, and return true if it should be an indexed [r+r]
78 /// operation.
79 bool SelectAddr(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
80
Chris Lattner047b9522005-08-25 22:04:30 +000081 SDOperand BuildSDIVSequence(SDNode *N);
82 SDOperand BuildUDIVSequence(SDNode *N);
83
Chris Lattnera5a91b12005-08-17 19:33:03 +000084 /// InstructionSelectBasicBlock - This callback is invoked by
85 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
86 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
87 DEBUG(BB->dump());
Chris Lattnerd607c122005-08-18 18:46:06 +000088 // Select target instructions for the DAG.
Chris Lattnerefa6abc2005-08-29 01:07:02 +000089 DAG.setRoot(Select(DAG.getRoot()));
Chris Lattner333bd832005-09-27 17:45:33 +000090 CodeGenMap.clear();
Chris Lattnera5a91b12005-08-17 19:33:03 +000091 DAG.RemoveDeadNodes();
Chris Lattnerd607c122005-08-18 18:46:06 +000092
Chris Lattnerd607c122005-08-18 18:46:06 +000093 // Emit machine code to BB.
94 ScheduleAndEmitDAG(DAG);
Chris Lattnera5a91b12005-08-17 19:33:03 +000095 }
96
97 virtual const char *getPassName() const {
98 return "PowerPC DAG->DAG Pattern Instruction Selection";
99 }
Chris Lattneraf165382005-09-13 22:03:06 +0000100
101// Include the pieces autogenerated from the target description.
102#include "PPC32GenDAGISel.inc"
Chris Lattnera5a91b12005-08-17 19:33:03 +0000103 };
104}
105
Chris Lattner6cd40d52005-09-03 01:17:22 +0000106
Chris Lattner4416f1a2005-08-19 22:38:53 +0000107/// getGlobalBaseReg - Output the instructions required to put the
108/// base address to use for accessing globals into a register.
109///
Chris Lattner9944b762005-08-21 22:31:09 +0000110SDOperand PPC32DAGToDAGISel::getGlobalBaseReg() {
Chris Lattner4416f1a2005-08-19 22:38:53 +0000111 if (!GlobalBaseReg) {
112 // Insert the set of GlobalBaseReg into the first MBB of the function
113 MachineBasicBlock &FirstMBB = BB->getParent()->front();
114 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
115 SSARegMap *RegMap = BB->getParent()->getSSARegMap();
116 GlobalBaseReg = RegMap->createVirtualRegister(PPC32::GPRCRegisterClass);
117 BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR);
118 BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg);
119 }
Chris Lattner9944b762005-08-21 22:31:09 +0000120 return CurDAG->getRegister(GlobalBaseReg, MVT::i32);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000121}
122
123
Nate Begeman0f3257a2005-08-18 05:00:13 +0000124// isIntImmediate - This method tests to see if a constant operand.
125// If so Imm will receive the 32 bit value.
126static bool isIntImmediate(SDNode *N, unsigned& Imm) {
127 if (N->getOpcode() == ISD::Constant) {
128 Imm = cast<ConstantSDNode>(N)->getValue();
129 return true;
130 }
131 return false;
132}
133
Nate Begemancffc32b2005-08-18 07:30:46 +0000134// isOprShiftImm - Returns true if the specified operand is a shift opcode with
135// a immediate shift count less than 32.
136static bool isOprShiftImm(SDNode *N, unsigned& Opc, unsigned& SH) {
137 Opc = N->getOpcode();
138 return (Opc == ISD::SHL || Opc == ISD::SRL || Opc == ISD::SRA) &&
139 isIntImmediate(N->getOperand(1).Val, SH) && SH < 32;
140}
141
142// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with
143// any number of 0s on either side. The 1s are allowed to wrap from LSB to
144// MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is
145// not, since all 1s are not contiguous.
146static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) {
147 if (isShiftedMask_32(Val)) {
148 // look for the first non-zero bit
149 MB = CountLeadingZeros_32(Val);
150 // look for the first zero bit after the run of ones
151 ME = CountLeadingZeros_32((Val - 1) ^ Val);
152 return true;
Chris Lattner2fe76e52005-08-25 04:47:18 +0000153 } else {
154 Val = ~Val; // invert mask
155 if (isShiftedMask_32(Val)) {
156 // effectively look for the first zero bit
157 ME = CountLeadingZeros_32(Val) - 1;
158 // effectively look for the first one bit after the run of zeros
159 MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1;
160 return true;
161 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000162 }
163 // no run present
164 return false;
165}
166
167// isRotateAndMask - Returns true if Mask and Shift can be folded in to a rotate
168// and mask opcode and mask operation.
169static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask,
170 unsigned &SH, unsigned &MB, unsigned &ME) {
171 unsigned Shift = 32;
172 unsigned Indeterminant = ~0; // bit mask marking indeterminant results
173 unsigned Opcode = N->getOpcode();
Chris Lattner15055732005-08-30 00:59:16 +0000174 if (N->getNumOperands() != 2 ||
175 !isIntImmediate(N->getOperand(1).Val, Shift) || (Shift > 31))
Nate Begemancffc32b2005-08-18 07:30:46 +0000176 return false;
177
178 if (Opcode == ISD::SHL) {
179 // apply shift left to mask if it comes first
180 if (IsShiftMask) Mask = Mask << Shift;
181 // determine which bits are made indeterminant by shift
182 Indeterminant = ~(0xFFFFFFFFu << Shift);
183 } else if (Opcode == ISD::SRA || Opcode == ISD::SRL) {
184 // apply shift right to mask if it comes first
185 if (IsShiftMask) Mask = Mask >> Shift;
186 // determine which bits are made indeterminant by shift
187 Indeterminant = ~(0xFFFFFFFFu >> Shift);
188 // adjust for the left rotate
189 Shift = 32 - Shift;
190 } else {
191 return false;
192 }
193
194 // if the mask doesn't intersect any Indeterminant bits
195 if (Mask && !(Mask & Indeterminant)) {
196 SH = Shift;
197 // make sure the mask is still a mask (wrap arounds may not be)
198 return isRunOfOnes(Mask, MB, ME);
199 }
200 return false;
201}
202
Nate Begeman0f3257a2005-08-18 05:00:13 +0000203// isOpcWithIntImmediate - This method tests to see if the node is a specific
204// opcode and that it has a immediate integer right operand.
205// If so Imm will receive the 32 bit value.
206static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
207 return N->getOpcode() == Opc && isIntImmediate(N->getOperand(1).Val, Imm);
208}
209
210// isOprNot - Returns true if the specified operand is an xor with immediate -1.
211static bool isOprNot(SDNode *N) {
212 unsigned Imm;
213 return isOpcWithIntImmediate(N, ISD::XOR, Imm) && (signed)Imm == -1;
214}
215
Chris Lattnera5a91b12005-08-17 19:33:03 +0000216// Immediate constant composers.
217// Lo16 - grabs the lo 16 bits from a 32 bit constant.
218// Hi16 - grabs the hi 16 bits from a 32 bit constant.
219// HA16 - computes the hi bits required if the lo bits are add/subtracted in
220// arithmethically.
221static unsigned Lo16(unsigned x) { return x & 0x0000FFFF; }
222static unsigned Hi16(unsigned x) { return Lo16(x >> 16); }
223static unsigned HA16(unsigned x) { return Hi16((signed)x - (signed short)x); }
224
225// isIntImmediate - This method tests to see if a constant operand.
226// If so Imm will receive the 32 bit value.
227static bool isIntImmediate(SDOperand N, unsigned& Imm) {
228 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
229 Imm = (unsigned)CN->getSignExtended();
230 return true;
231 }
232 return false;
233}
234
Nate Begeman02b88a42005-08-19 00:38:14 +0000235/// SelectBitfieldInsert - turn an or of two masked values into
236/// the rotate left word immediate then mask insert (rlwimi) instruction.
237/// Returns true on success, false if the caller still needs to select OR.
238///
239/// Patterns matched:
240/// 1. or shl, and 5. or and, and
241/// 2. or and, shl 6. or shl, shr
242/// 3. or shr, and 7. or shr, shl
243/// 4. or and, shr
244SDNode *PPC32DAGToDAGISel::SelectBitfieldInsert(SDNode *N) {
245 bool IsRotate = false;
246 unsigned TgtMask = 0xFFFFFFFF, InsMask = 0xFFFFFFFF, SH = 0;
247 unsigned Value;
248
249 SDOperand Op0 = N->getOperand(0);
250 SDOperand Op1 = N->getOperand(1);
251
252 unsigned Op0Opc = Op0.getOpcode();
253 unsigned Op1Opc = Op1.getOpcode();
254
255 // Verify that we have the correct opcodes
256 if (ISD::SHL != Op0Opc && ISD::SRL != Op0Opc && ISD::AND != Op0Opc)
257 return false;
258 if (ISD::SHL != Op1Opc && ISD::SRL != Op1Opc && ISD::AND != Op1Opc)
259 return false;
260
261 // Generate Mask value for Target
262 if (isIntImmediate(Op0.getOperand(1), Value)) {
263 switch(Op0Opc) {
Chris Lattner13687212005-08-30 18:37:48 +0000264 case ISD::SHL: TgtMask <<= Value; break;
265 case ISD::SRL: TgtMask >>= Value; break;
266 case ISD::AND: TgtMask &= Value; break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000267 }
268 } else {
269 return 0;
270 }
271
272 // Generate Mask value for Insert
Chris Lattner13687212005-08-30 18:37:48 +0000273 if (!isIntImmediate(Op1.getOperand(1), Value))
Nate Begeman02b88a42005-08-19 00:38:14 +0000274 return 0;
Chris Lattner13687212005-08-30 18:37:48 +0000275
276 switch(Op1Opc) {
277 case ISD::SHL:
278 SH = Value;
279 InsMask <<= SH;
280 if (Op0Opc == ISD::SRL) IsRotate = true;
281 break;
282 case ISD::SRL:
283 SH = Value;
284 InsMask >>= SH;
285 SH = 32-SH;
286 if (Op0Opc == ISD::SHL) IsRotate = true;
287 break;
288 case ISD::AND:
289 InsMask &= Value;
290 break;
Nate Begeman02b88a42005-08-19 00:38:14 +0000291 }
292
293 // If both of the inputs are ANDs and one of them has a logical shift by
294 // constant as its input, make that AND the inserted value so that we can
295 // combine the shift into the rotate part of the rlwimi instruction
296 bool IsAndWithShiftOp = false;
297 if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) {
298 if (Op1.getOperand(0).getOpcode() == ISD::SHL ||
299 Op1.getOperand(0).getOpcode() == ISD::SRL) {
300 if (isIntImmediate(Op1.getOperand(0).getOperand(1), Value)) {
301 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
302 IsAndWithShiftOp = true;
303 }
304 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL ||
305 Op0.getOperand(0).getOpcode() == ISD::SRL) {
306 if (isIntImmediate(Op0.getOperand(0).getOperand(1), Value)) {
307 std::swap(Op0, Op1);
308 std::swap(TgtMask, InsMask);
309 SH = Op1.getOperand(0).getOpcode() == ISD::SHL ? Value : 32 - Value;
310 IsAndWithShiftOp = true;
311 }
312 }
313 }
314
315 // Verify that the Target mask and Insert mask together form a full word mask
316 // and that the Insert mask is a run of set bits (which implies both are runs
317 // of set bits). Given that, Select the arguments and generate the rlwimi
318 // instruction.
319 unsigned MB, ME;
320 if (((TgtMask & InsMask) == 0) && isRunOfOnes(InsMask, MB, ME)) {
321 bool fullMask = (TgtMask ^ InsMask) == 0xFFFFFFFF;
322 bool Op0IsAND = Op0Opc == ISD::AND;
323 // Check for rotlwi / rotrwi here, a special case of bitfield insert
324 // where both bitfield halves are sourced from the same value.
325 if (IsRotate && fullMask &&
326 N->getOperand(0).getOperand(0) == N->getOperand(1).getOperand(0)) {
327 Op0 = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32,
328 Select(N->getOperand(0).getOperand(0)),
329 getI32Imm(SH), getI32Imm(0), getI32Imm(31));
330 return Op0.Val;
331 }
332 SDOperand Tmp1 = (Op0IsAND && fullMask) ? Select(Op0.getOperand(0))
333 : Select(Op0);
334 SDOperand Tmp2 = IsAndWithShiftOp ? Select(Op1.getOperand(0).getOperand(0))
335 : Select(Op1.getOperand(0));
336 Op0 = CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Tmp1, Tmp2,
337 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
338 return Op0.Val;
339 }
340 return 0;
341}
342
Chris Lattnera5a91b12005-08-17 19:33:03 +0000343// SelectIntImmediateExpr - Choose code for integer operations with an immediate
344// operand.
345SDNode *PPC32DAGToDAGISel::SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
346 unsigned OCHi, unsigned OCLo,
347 bool IsArithmetic,
348 bool Negate) {
349 // Check to make sure this is a constant.
350 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(RHS);
351 // Exit if not a constant.
352 if (!CN) return 0;
353 // Extract immediate.
354 unsigned C = (unsigned)CN->getValue();
355 // Negate if required (ISD::SUB).
356 if (Negate) C = -C;
357 // Get the hi and lo portions of constant.
358 unsigned Hi = IsArithmetic ? HA16(C) : Hi16(C);
359 unsigned Lo = Lo16(C);
360
361 // If two instructions are needed and usage indicates it would be better to
362 // load immediate into a register, bail out.
363 if (Hi && Lo && CN->use_size() > 2) return false;
364
365 // Select the first operand.
366 SDOperand Opr0 = Select(LHS);
367
368 if (Lo) // Add in the lo-part.
369 Opr0 = CurDAG->getTargetNode(OCLo, MVT::i32, Opr0, getI32Imm(Lo));
370 if (Hi) // Add in the hi-part.
371 Opr0 = CurDAG->getTargetNode(OCHi, MVT::i32, Opr0, getI32Imm(Hi));
372 return Opr0.Val;
373}
374
Chris Lattner9944b762005-08-21 22:31:09 +0000375/// SelectAddr - Given the specified address, return the two operands for a
376/// load/store instruction, and return true if it should be an indexed [r+r]
377/// operation.
378bool PPC32DAGToDAGISel::SelectAddr(SDOperand Addr, SDOperand &Op1,
379 SDOperand &Op2) {
380 unsigned imm = 0;
381 if (Addr.getOpcode() == ISD::ADD) {
382 if (isIntImmediate(Addr.getOperand(1), imm) && isInt16(imm)) {
383 Op1 = getI32Imm(Lo16(imm));
Chris Lattnere28e40a2005-08-25 00:45:43 +0000384 if (FrameIndexSDNode *FI =
385 dyn_cast<FrameIndexSDNode>(Addr.getOperand(0))) {
Chris Lattner9944b762005-08-21 22:31:09 +0000386 ++FrameOff;
Chris Lattnere28e40a2005-08-25 00:45:43 +0000387 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000388 } else {
389 Op2 = Select(Addr.getOperand(0));
390 }
391 return false;
392 } else {
393 Op1 = Select(Addr.getOperand(0));
394 Op2 = Select(Addr.getOperand(1));
395 return true; // [r+r]
396 }
397 }
398
399 // Now check if we're dealing with a global, and whether or not we should emit
400 // an optimized load or store for statics.
401 if (GlobalAddressSDNode *GN = dyn_cast<GlobalAddressSDNode>(Addr)) {
402 GlobalValue *GV = GN->getGlobal();
403 if (!GV->hasWeakLinkage() && !GV->isExternal()) {
404 Op1 = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
405 if (PICEnabled)
406 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),
407 Op1);
408 else
409 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
410 return false;
411 }
Chris Lattnere28e40a2005-08-25 00:45:43 +0000412 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Addr)) {
Chris Lattner9944b762005-08-21 22:31:09 +0000413 Op1 = getI32Imm(0);
Chris Lattnere28e40a2005-08-25 00:45:43 +0000414 Op2 = CurDAG->getTargetFrameIndex(FI->getIndex(), MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000415 return false;
416 } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Addr)) {
417 Op1 = Addr;
418 if (PICEnabled)
419 Op2 = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),Op1);
420 else
421 Op2 = CurDAG->getTargetNode(PPC::LIS, MVT::i32, Op1);
422 return false;
423 }
424 Op1 = getI32Imm(0);
425 Op2 = Select(Addr);
426 return false;
427}
Chris Lattnera5a91b12005-08-17 19:33:03 +0000428
Chris Lattner2fbb4572005-08-21 18:50:37 +0000429/// SelectCC - Select a comparison of the specified values with the specified
430/// condition code, returning the CR# of the expression.
431SDOperand PPC32DAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS,
432 ISD::CondCode CC) {
433 // Always select the LHS.
434 LHS = Select(LHS);
435
436 // Use U to determine whether the SETCC immediate range is signed or not.
437 if (MVT::isInteger(LHS.getValueType())) {
438 bool U = ISD::isUnsignedIntSetCC(CC);
439 unsigned Imm;
440 if (isIntImmediate(RHS, Imm) &&
441 ((U && isUInt16(Imm)) || (!U && isInt16(Imm))))
442 return CurDAG->getTargetNode(U ? PPC::CMPLWI : PPC::CMPWI, MVT::i32,
443 LHS, getI32Imm(Lo16(Imm)));
444 return CurDAG->getTargetNode(U ? PPC::CMPLW : PPC::CMPW, MVT::i32,
445 LHS, Select(RHS));
Chris Lattner919c0322005-10-01 01:35:02 +0000446 } else if (LHS.getValueType() == MVT::f32) {
447 return CurDAG->getTargetNode(PPC::FCMPUS, MVT::i32, LHS, Select(RHS));
Chris Lattner2fbb4572005-08-21 18:50:37 +0000448 } else {
Chris Lattner919c0322005-10-01 01:35:02 +0000449 return CurDAG->getTargetNode(PPC::FCMPUD, MVT::i32, LHS, Select(RHS));
Chris Lattner2fbb4572005-08-21 18:50:37 +0000450 }
451}
452
453/// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding
454/// to Condition.
455static unsigned getBCCForSetCC(ISD::CondCode CC) {
456 switch (CC) {
457 default: assert(0 && "Unknown condition!"); abort();
458 case ISD::SETEQ: return PPC::BEQ;
459 case ISD::SETNE: return PPC::BNE;
460 case ISD::SETULT:
461 case ISD::SETLT: return PPC::BLT;
462 case ISD::SETULE:
463 case ISD::SETLE: return PPC::BLE;
464 case ISD::SETUGT:
465 case ISD::SETGT: return PPC::BGT;
466 case ISD::SETUGE:
467 case ISD::SETGE: return PPC::BGE;
468 }
469 return 0;
470}
471
Chris Lattner64906a02005-08-25 20:08:18 +0000472/// getCRIdxForSetCC - Return the index of the condition register field
473/// associated with the SetCC condition, and whether or not the field is
474/// treated as inverted. That is, lt = 0; ge = 0 inverted.
475static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) {
476 switch (CC) {
477 default: assert(0 && "Unknown condition!"); abort();
478 case ISD::SETULT:
479 case ISD::SETLT: Inv = false; return 0;
480 case ISD::SETUGE:
481 case ISD::SETGE: Inv = true; return 0;
482 case ISD::SETUGT:
483 case ISD::SETGT: Inv = false; return 1;
484 case ISD::SETULE:
485 case ISD::SETLE: Inv = true; return 1;
486 case ISD::SETEQ: Inv = false; return 2;
487 case ISD::SETNE: Inv = true; return 2;
488 }
489 return 0;
490}
Chris Lattner9944b762005-08-21 22:31:09 +0000491
Chris Lattner047b9522005-08-25 22:04:30 +0000492// Structure used to return the necessary information to codegen an SDIV as
493// a multiply.
494struct ms {
495 int m; // magic number
496 int s; // shift amount
497};
498
499struct mu {
500 unsigned int m; // magic number
501 int a; // add indicator
502 int s; // shift amount
503};
504
505/// magic - calculate the magic numbers required to codegen an integer sdiv as
506/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
507/// or -1.
508static struct ms magic(int d) {
509 int p;
510 unsigned int ad, anc, delta, q1, r1, q2, r2, t;
511 const unsigned int two31 = 0x80000000U;
512 struct ms mag;
513
514 ad = abs(d);
515 t = two31 + ((unsigned int)d >> 31);
516 anc = t - 1 - t%ad; // absolute value of nc
517 p = 31; // initialize p
518 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
519 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
520 q2 = two31/ad; // initialize q2 = 2p/abs(d)
521 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
522 do {
523 p = p + 1;
524 q1 = 2*q1; // update q1 = 2p/abs(nc)
525 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
526 if (r1 >= anc) { // must be unsigned comparison
527 q1 = q1 + 1;
528 r1 = r1 - anc;
529 }
530 q2 = 2*q2; // update q2 = 2p/abs(d)
531 r2 = 2*r2; // update r2 = rem(2p/abs(d))
532 if (r2 >= ad) { // must be unsigned comparison
533 q2 = q2 + 1;
534 r2 = r2 - ad;
535 }
536 delta = ad - r2;
537 } while (q1 < delta || (q1 == delta && r1 == 0));
538
539 mag.m = q2 + 1;
540 if (d < 0) mag.m = -mag.m; // resulting magic number
541 mag.s = p - 32; // resulting shift
542 return mag;
543}
544
545/// magicu - calculate the magic numbers required to codegen an integer udiv as
546/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
547static struct mu magicu(unsigned d)
548{
549 int p;
550 unsigned int nc, delta, q1, r1, q2, r2;
551 struct mu magu;
552 magu.a = 0; // initialize "add" indicator
553 nc = - 1 - (-d)%d;
554 p = 31; // initialize p
555 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
556 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
557 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
558 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
559 do {
560 p = p + 1;
561 if (r1 >= nc - r1 ) {
562 q1 = 2*q1 + 1; // update q1
563 r1 = 2*r1 - nc; // update r1
564 }
565 else {
566 q1 = 2*q1; // update q1
567 r1 = 2*r1; // update r1
568 }
569 if (r2 + 1 >= d - r2) {
570 if (q2 >= 0x7FFFFFFF) magu.a = 1;
571 q2 = 2*q2 + 1; // update q2
572 r2 = 2*r2 + 1 - d; // update r2
573 }
574 else {
575 if (q2 >= 0x80000000) magu.a = 1;
576 q2 = 2*q2; // update q2
577 r2 = 2*r2 + 1; // update r2
578 }
579 delta = d - 1 - r2;
580 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
581 magu.m = q2 + 1; // resulting magic number
582 magu.s = p - 32; // resulting shift
583 return magu;
584}
585
586/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
587/// return a DAG expression to select that will generate the same value by
588/// multiplying by a magic number. See:
589/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
590SDOperand PPC32DAGToDAGISel::BuildSDIVSequence(SDNode *N) {
591 int d = (int)cast<ConstantSDNode>(N->getOperand(1))->getValue();
592 ms magics = magic(d);
593 // Multiply the numerator (operand 0) by the magic value
594 SDOperand Q = CurDAG->getNode(ISD::MULHS, MVT::i32, N->getOperand(0),
595 CurDAG->getConstant(magics.m, MVT::i32));
596 // If d > 0 and m < 0, add the numerator
597 if (d > 0 && magics.m < 0)
598 Q = CurDAG->getNode(ISD::ADD, MVT::i32, Q, N->getOperand(0));
599 // If d < 0 and m > 0, subtract the numerator.
600 if (d < 0 && magics.m > 0)
601 Q = CurDAG->getNode(ISD::SUB, MVT::i32, Q, N->getOperand(0));
602 // Shift right algebraic if shift value is nonzero
603 if (magics.s > 0)
604 Q = CurDAG->getNode(ISD::SRA, MVT::i32, Q,
605 CurDAG->getConstant(magics.s, MVT::i32));
606 // Extract the sign bit and add it to the quotient
607 SDOperand T =
608 CurDAG->getNode(ISD::SRL, MVT::i32, Q, CurDAG->getConstant(31, MVT::i32));
609 return CurDAG->getNode(ISD::ADD, MVT::i32, Q, T);
610}
611
612/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
613/// return a DAG expression to select that will generate the same value by
614/// multiplying by a magic number. See:
615/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
616SDOperand PPC32DAGToDAGISel::BuildUDIVSequence(SDNode *N) {
617 unsigned d = (unsigned)cast<ConstantSDNode>(N->getOperand(1))->getValue();
618 mu magics = magicu(d);
619 // Multiply the numerator (operand 0) by the magic value
620 SDOperand Q = CurDAG->getNode(ISD::MULHU, MVT::i32, N->getOperand(0),
621 CurDAG->getConstant(magics.m, MVT::i32));
622 if (magics.a == 0) {
623 return CurDAG->getNode(ISD::SRL, MVT::i32, Q,
624 CurDAG->getConstant(magics.s, MVT::i32));
625 } else {
626 SDOperand NPQ = CurDAG->getNode(ISD::SUB, MVT::i32, N->getOperand(0), Q);
627 NPQ = CurDAG->getNode(ISD::SRL, MVT::i32, NPQ,
628 CurDAG->getConstant(1, MVT::i32));
629 NPQ = CurDAG->getNode(ISD::ADD, MVT::i32, NPQ, Q);
630 return CurDAG->getNode(ISD::SRL, MVT::i32, NPQ,
631 CurDAG->getConstant(magics.s-1, MVT::i32));
632 }
633}
634
Chris Lattnera5a91b12005-08-17 19:33:03 +0000635// Select - Convert the specified operand from a target-independent to a
636// target-specific node if it hasn't already been changed.
637SDOperand PPC32DAGToDAGISel::Select(SDOperand Op) {
638 SDNode *N = Op.Val;
Chris Lattner0bbea952005-08-26 20:25:03 +0000639 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
640 N->getOpcode() < PPCISD::FIRST_NUMBER)
Chris Lattnera5a91b12005-08-17 19:33:03 +0000641 return Op; // Already selected.
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000642
643 // If this has already been converted, use it.
644 std::map<SDOperand, SDOperand>::iterator CGMI = CodeGenMap.find(Op);
645 if (CGMI != CodeGenMap.end()) return CGMI->second;
Chris Lattnera5a91b12005-08-17 19:33:03 +0000646
647 switch (N->getOpcode()) {
Chris Lattner19c09072005-09-07 23:45:15 +0000648 default: break;
Chris Lattnera5a91b12005-08-17 19:33:03 +0000649 case ISD::TokenFactor: {
650 SDOperand New;
651 if (N->getNumOperands() == 2) {
652 SDOperand Op0 = Select(N->getOperand(0));
653 SDOperand Op1 = Select(N->getOperand(1));
654 New = CurDAG->getNode(ISD::TokenFactor, MVT::Other, Op0, Op1);
655 } else {
656 std::vector<SDOperand> Ops;
657 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
Chris Lattner7e659972005-08-19 21:33:02 +0000658 Ops.push_back(Select(N->getOperand(i)));
Chris Lattnera5a91b12005-08-17 19:33:03 +0000659 New = CurDAG->getNode(ISD::TokenFactor, MVT::Other, Ops);
660 }
661
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000662 if (!N->hasOneUse()) CodeGenMap[Op] = New;
663 return New;
Chris Lattnera5a91b12005-08-17 19:33:03 +0000664 }
665 case ISD::CopyFromReg: {
666 SDOperand Chain = Select(N->getOperand(0));
667 if (Chain == N->getOperand(0)) return Op; // No change
668 SDOperand New = CurDAG->getCopyFromReg(Chain,
669 cast<RegisterSDNode>(N->getOperand(1))->getReg(), N->getValueType(0));
670 return New.getValue(Op.ResNo);
671 }
672 case ISD::CopyToReg: {
673 SDOperand Chain = Select(N->getOperand(0));
674 SDOperand Reg = N->getOperand(1);
675 SDOperand Val = Select(N->getOperand(2));
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000676 SDOperand New = CurDAG->getNode(ISD::CopyToReg, MVT::Other,
677 Chain, Reg, Val);
678 if (!N->hasOneUse()) CodeGenMap[Op] = New;
679 return New;
Chris Lattnera5a91b12005-08-17 19:33:03 +0000680 }
Chris Lattner2b544002005-08-24 23:08:16 +0000681 case ISD::UNDEF:
682 if (N->getValueType(0) == MVT::i32)
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000683 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_GPR, MVT::i32);
Chris Lattner919c0322005-10-01 01:35:02 +0000684 else if (N->getValueType(0) == MVT::f32)
685 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_F4, MVT::f32);
686 else
687 CurDAG->SelectNodeTo(N, PPC::IMPLICIT_DEF_F8, MVT::f64);
Chris Lattner25dae722005-09-03 00:53:47 +0000688 return SDOperand(N, 0);
Chris Lattnere28e40a2005-08-25 00:45:43 +0000689 case ISD::FrameIndex: {
690 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000691 CurDAG->SelectNodeTo(N, PPC::ADDI, MVT::i32,
Chris Lattnere28e40a2005-08-25 00:45:43 +0000692 CurDAG->getTargetFrameIndex(FI, MVT::i32),
693 getI32Imm(0));
Chris Lattner25dae722005-09-03 00:53:47 +0000694 return SDOperand(N, 0);
Chris Lattnere28e40a2005-08-25 00:45:43 +0000695 }
Chris Lattner34e17052005-08-25 05:04:11 +0000696 case ISD::ConstantPool: {
Chris Lattner5839bf22005-08-26 17:15:30 +0000697 Constant *C = cast<ConstantPoolSDNode>(N)->get();
698 SDOperand Tmp, CPI = CurDAG->getTargetConstantPool(C, MVT::i32);
Chris Lattner34e17052005-08-25 05:04:11 +0000699 if (PICEnabled)
700 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(),CPI);
701 else
702 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, CPI);
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000703 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, CPI);
Chris Lattner25dae722005-09-03 00:53:47 +0000704 return SDOperand(N, 0);
Chris Lattner34e17052005-08-25 05:04:11 +0000705 }
Chris Lattner4416f1a2005-08-19 22:38:53 +0000706 case ISD::GlobalAddress: {
707 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
708 SDOperand Tmp;
709 SDOperand GA = CurDAG->getTargetGlobalAddress(GV, MVT::i32);
Chris Lattner9944b762005-08-21 22:31:09 +0000710 if (PICEnabled)
711 Tmp = CurDAG->getTargetNode(PPC::ADDIS, MVT::i32, getGlobalBaseReg(), GA);
712 else
Chris Lattner4416f1a2005-08-19 22:38:53 +0000713 Tmp = CurDAG->getTargetNode(PPC::LIS, MVT::i32, GA);
Chris Lattner9944b762005-08-21 22:31:09 +0000714
Chris Lattner4416f1a2005-08-19 22:38:53 +0000715 if (GV->hasWeakLinkage() || GV->isExternal())
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000716 CurDAG->SelectNodeTo(N, PPC::LWZ, MVT::i32, GA, Tmp);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000717 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000718 CurDAG->SelectNodeTo(N, PPC::LA, MVT::i32, Tmp, GA);
Chris Lattner25dae722005-09-03 00:53:47 +0000719 return SDOperand(N, 0);
Chris Lattner4416f1a2005-08-19 22:38:53 +0000720 }
Chris Lattner9c2dece2005-08-29 23:30:11 +0000721 case ISD::DYNAMIC_STACKALLOC: {
722 // FIXME: We are currently ignoring the requested alignment for handling
723 // greater than the stack alignment. This will need to be revisited at some
724 // point. Align = N.getOperand(2);
725 if (!isa<ConstantSDNode>(N->getOperand(2)) ||
726 cast<ConstantSDNode>(N->getOperand(2))->getValue() != 0) {
727 std::cerr << "Cannot allocate stack object with greater alignment than"
728 << " the stack alignment yet!";
729 abort();
730 }
731 SDOperand Chain = Select(N->getOperand(0));
732 SDOperand Amt = Select(N->getOperand(1));
733
734 SDOperand R1Reg = CurDAG->getRegister(PPC::R1, MVT::i32);
735
Chris Lattner75592e42005-09-01 21:31:30 +0000736 SDOperand R1Val = CurDAG->getCopyFromReg(Chain, PPC::R1, MVT::i32);
737 Chain = R1Val.getValue(1);
738
Chris Lattner9c2dece2005-08-29 23:30:11 +0000739 // Subtract the amount (guaranteed to be a multiple of the stack alignment)
740 // from the stack pointer, giving us the result pointer.
Chris Lattner75592e42005-09-01 21:31:30 +0000741 SDOperand Result = CurDAG->getTargetNode(PPC::SUBF, MVT::i32, Amt, R1Val);
Chris Lattner9c2dece2005-08-29 23:30:11 +0000742
743 // Copy this result back into R1.
744 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R1Reg, Result);
745
746 // Copy this result back out of R1 to make sure we're not using the stack
747 // space without decrementing the stack pointer.
748 Result = CurDAG->getCopyFromReg(Chain, PPC::R1, MVT::i32);
749
750 // Finally, replace the DYNAMIC_STACKALLOC with the copyfromreg.
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000751 CodeGenMap[Op.getValue(0)] = Result;
752 CodeGenMap[Op.getValue(1)] = Result.getValue(1);
Chris Lattner25dae722005-09-03 00:53:47 +0000753 return SDOperand(Result.Val, Op.ResNo);
Chris Lattner9c2dece2005-08-29 23:30:11 +0000754 }
Chris Lattner867940d2005-10-02 06:58:23 +0000755 case PPCISD::FSEL: {
756 unsigned Opc;
757 if (N->getValueType(0) == MVT::f32) {
758 Opc = N->getOperand(0).getValueType() == MVT::f32 ?
759 PPC::FSELSS : PPC::FSELSD;
760 } else {
761 Opc = N->getOperand(0).getValueType() == MVT::f64 ?
762 PPC::FSELDD : PPC::FSELDS;
763 }
764 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0),
765 Select(N->getOperand(0)),
766 Select(N->getOperand(1)),
767 Select(N->getOperand(2)));
Chris Lattner25dae722005-09-03 00:53:47 +0000768 return SDOperand(N, 0);
Chris Lattner867940d2005-10-02 06:58:23 +0000769 }
Nate Begemanc09eeec2005-09-06 22:03:27 +0000770 case PPCISD::FCFID:
771 CurDAG->SelectNodeTo(N, PPC::FCFID, N->getValueType(0),
772 Select(N->getOperand(0)));
773 return SDOperand(N, 0);
774 case PPCISD::FCTIDZ:
775 CurDAG->SelectNodeTo(N, PPC::FCTIDZ, N->getValueType(0),
776 Select(N->getOperand(0)));
777 return SDOperand(N, 0);
Chris Lattnerf7605322005-08-31 21:09:52 +0000778 case PPCISD::FCTIWZ:
779 CurDAG->SelectNodeTo(N, PPC::FCTIWZ, N->getValueType(0),
780 Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +0000781 return SDOperand(N, 0);
Chris Lattner615c2d02005-09-28 22:29:58 +0000782 case ISD::FADD: {
783 MVT::ValueType Ty = N->getValueType(0);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000784 if (!NoExcessFPPrecision) { // Match FMA ops
Chris Lattner615c2d02005-09-28 22:29:58 +0000785 if (N->getOperand(0).getOpcode() == ISD::FMUL &&
Chris Lattnera5a91b12005-08-17 19:33:03 +0000786 N->getOperand(0).Val->hasOneUse()) {
787 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000788 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000789 Select(N->getOperand(0).getOperand(0)),
790 Select(N->getOperand(0).getOperand(1)),
791 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000792 return SDOperand(N, 0);
Chris Lattner615c2d02005-09-28 22:29:58 +0000793 } else if (N->getOperand(1).getOpcode() == ISD::FMUL &&
Chris Lattnera5a91b12005-08-17 19:33:03 +0000794 N->getOperand(1).hasOneUse()) {
795 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000796 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMADD : PPC::FMADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000797 Select(N->getOperand(1).getOperand(0)),
798 Select(N->getOperand(1).getOperand(1)),
799 Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +0000800 return SDOperand(N, 0);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000801 }
802 }
803
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000804 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FADD : PPC::FADDS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000805 Select(N->getOperand(0)), Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000806 return SDOperand(N, 0);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000807 }
Chris Lattner615c2d02005-09-28 22:29:58 +0000808 case ISD::FSUB: {
809 MVT::ValueType Ty = N->getValueType(0);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000810
811 if (!NoExcessFPPrecision) { // Match FMA ops
Chris Lattner615c2d02005-09-28 22:29:58 +0000812 if (N->getOperand(0).getOpcode() == ISD::FMUL &&
Chris Lattnera5a91b12005-08-17 19:33:03 +0000813 N->getOperand(0).Val->hasOneUse()) {
814 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000815 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FMSUB : PPC::FMSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000816 Select(N->getOperand(0).getOperand(0)),
817 Select(N->getOperand(0).getOperand(1)),
818 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000819 return SDOperand(N, 0);
Chris Lattner615c2d02005-09-28 22:29:58 +0000820 } else if (N->getOperand(1).getOpcode() == ISD::FMUL &&
Chris Lattnera5a91b12005-08-17 19:33:03 +0000821 N->getOperand(1).Val->hasOneUse()) {
822 ++FusedFP; // Statistic
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000823 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FNMSUB : PPC::FNMSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000824 Select(N->getOperand(1).getOperand(0)),
825 Select(N->getOperand(1).getOperand(1)),
826 Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +0000827 return SDOperand(N, 0);
Chris Lattnera5a91b12005-08-17 19:33:03 +0000828 }
829 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000830 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSUB : PPC::FSUBS, Ty,
Chris Lattnera5a91b12005-08-17 19:33:03 +0000831 Select(N->getOperand(0)),
832 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000833 return SDOperand(N, 0);
Nate Begeman26653502005-08-17 23:46:35 +0000834 }
Chris Lattner88add102005-09-28 22:50:24 +0000835 case ISD::SDIV: {
Chris Lattner8784a232005-08-25 17:50:06 +0000836 unsigned Imm;
837 if (isIntImmediate(N->getOperand(1), Imm)) {
838 if ((signed)Imm > 0 && isPowerOf2_32(Imm)) {
839 SDOperand Op =
840 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
841 Select(N->getOperand(0)),
842 getI32Imm(Log2_32(Imm)));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000843 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Chris Lattner8784a232005-08-25 17:50:06 +0000844 Op.getValue(0), Op.getValue(1));
Chris Lattner25dae722005-09-03 00:53:47 +0000845 return SDOperand(N, 0);
Chris Lattner8784a232005-08-25 17:50:06 +0000846 } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) {
847 SDOperand Op =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000848 CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag,
Chris Lattner8784a232005-08-25 17:50:06 +0000849 Select(N->getOperand(0)),
850 getI32Imm(Log2_32(-Imm)));
851 SDOperand PT =
Chris Lattner2501d5e2005-08-30 17:13:58 +0000852 CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, Op.getValue(0),
853 Op.getValue(1));
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000854 CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT);
Chris Lattner25dae722005-09-03 00:53:47 +0000855 return SDOperand(N, 0);
Chris Lattner047b9522005-08-25 22:04:30 +0000856 } else if (Imm) {
857 SDOperand Result = Select(BuildSDIVSequence(N));
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000858 CodeGenMap[Op] = Result;
859 return Result;
Chris Lattner8784a232005-08-25 17:50:06 +0000860 }
861 }
Chris Lattner047b9522005-08-25 22:04:30 +0000862
Chris Lattner237733e2005-09-29 23:33:31 +0000863 // Other cases are autogenerated.
864 break;
Chris Lattner047b9522005-08-25 22:04:30 +0000865 }
866 case ISD::UDIV: {
867 // If this is a divide by constant, we can emit code using some magic
868 // constants to implement it as a multiply instead.
869 unsigned Imm;
Chris Lattnera9317ed2005-08-25 23:21:06 +0000870 if (isIntImmediate(N->getOperand(1), Imm) && Imm) {
Chris Lattner047b9522005-08-25 22:04:30 +0000871 SDOperand Result = Select(BuildUDIVSequence(N));
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000872 CodeGenMap[Op] = Result;
873 return Result;
Chris Lattner047b9522005-08-25 22:04:30 +0000874 }
875
Chris Lattner237733e2005-09-29 23:33:31 +0000876 // Other cases are autogenerated.
877 break;
Chris Lattner047b9522005-08-25 22:04:30 +0000878 }
Nate Begemancffc32b2005-08-18 07:30:46 +0000879 case ISD::AND: {
Nate Begemana6940472005-08-18 18:01:39 +0000880 unsigned Imm;
Nate Begemancffc32b2005-08-18 07:30:46 +0000881 // If this is an and of a value rotated between 0 and 31 bits and then and'd
882 // with a mask, emit rlwinm
883 if (isIntImmediate(N->getOperand(1), Imm) && (isShiftedMask_32(Imm) ||
884 isShiftedMask_32(~Imm))) {
885 SDOperand Val;
Nate Begemana6940472005-08-18 18:01:39 +0000886 unsigned SH, MB, ME;
Nate Begemancffc32b2005-08-18 07:30:46 +0000887 if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) {
888 Val = Select(N->getOperand(0).getOperand(0));
889 } else {
890 Val = Select(N->getOperand(0));
891 isRunOfOnes(Imm, MB, ME);
892 SH = 0;
893 }
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000894 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Val, getI32Imm(SH),
Nate Begemancffc32b2005-08-18 07:30:46 +0000895 getI32Imm(MB), getI32Imm(ME));
Chris Lattner25dae722005-09-03 00:53:47 +0000896 return SDOperand(N, 0);
Nate Begemancffc32b2005-08-18 07:30:46 +0000897 }
Chris Lattner237733e2005-09-29 23:33:31 +0000898
899 // Other cases are autogenerated.
900 break;
Nate Begemancffc32b2005-08-18 07:30:46 +0000901 }
Nate Begeman02b88a42005-08-19 00:38:14 +0000902 case ISD::OR:
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000903 if (SDNode *I = SelectBitfieldInsert(N))
904 return CodeGenMap[Op] = SDOperand(I, 0);
905
Nate Begeman02b88a42005-08-19 00:38:14 +0000906 if (SDNode *I = SelectIntImmediateExpr(N->getOperand(0),
907 N->getOperand(1),
Chris Lattnerd3d2cf52005-09-29 00:59:32 +0000908 PPC::ORIS, PPC::ORI))
909 return CodeGenMap[Op] = SDOperand(I, 0);
910
Chris Lattner237733e2005-09-29 23:33:31 +0000911 // Other cases are autogenerated.
912 break;
Nate Begemanc15ed442005-08-18 23:38:00 +0000913 case ISD::SHL: {
914 unsigned Imm, SH, MB, ME;
915 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
916 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000917 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +0000918 Select(N->getOperand(0).getOperand(0)),
919 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
920 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000921 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +0000922 getI32Imm(Imm), getI32Imm(0), getI32Imm(31-Imm));
923 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000924 CurDAG->SelectNodeTo(N, PPC::SLW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +0000925 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000926 return SDOperand(N, 0);
Nate Begemanc15ed442005-08-18 23:38:00 +0000927 }
928 case ISD::SRL: {
929 unsigned Imm, SH, MB, ME;
930 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
931 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000932 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +0000933 Select(N->getOperand(0).getOperand(0)),
Nate Begemanc09eeec2005-09-06 22:03:27 +0000934 getI32Imm(SH & 0x1F), getI32Imm(MB), getI32Imm(ME));
Nate Begemanc15ed442005-08-18 23:38:00 +0000935 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000936 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc09eeec2005-09-06 22:03:27 +0000937 getI32Imm((32-Imm) & 0x1F), getI32Imm(Imm),
938 getI32Imm(31));
Nate Begemanc15ed442005-08-18 23:38:00 +0000939 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000940 CurDAG->SelectNodeTo(N, PPC::SRW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +0000941 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000942 return SDOperand(N, 0);
Nate Begemanc15ed442005-08-18 23:38:00 +0000943 }
944 case ISD::SRA: {
945 unsigned Imm, SH, MB, ME;
946 if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) &&
947 isRotateAndMask(N, Imm, true, SH, MB, ME))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000948 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32,
Nate Begemanc15ed442005-08-18 23:38:00 +0000949 Select(N->getOperand(0).getOperand(0)),
950 getI32Imm(SH), getI32Imm(MB), getI32Imm(ME));
951 else if (isIntImmediate(N->getOperand(1), Imm))
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000952 CurDAG->SelectNodeTo(N, PPC::SRAWI, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +0000953 getI32Imm(Imm));
954 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000955 CurDAG->SelectNodeTo(N, PPC::SRAW, MVT::i32, Select(N->getOperand(0)),
Nate Begemanc15ed442005-08-18 23:38:00 +0000956 Select(N->getOperand(1)));
Chris Lattner25dae722005-09-03 00:53:47 +0000957 return SDOperand(N, 0);
Nate Begemanc15ed442005-08-18 23:38:00 +0000958 }
Chris Lattnerd8ead9e2005-09-28 22:53:16 +0000959 case ISD::FMUL: {
960 unsigned Opc = N->getValueType(0) == MVT::f32 ? PPC::FMULS : PPC::FMUL;
961 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), Select(N->getOperand(0)),
962 Select(N->getOperand(1)));
963 return SDOperand(N, 0);
964 }
965 case ISD::FDIV: {
966 unsigned Opc = N->getValueType(0) == MVT::f32 ? PPC::FDIVS : PPC::FDIV;
967 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), Select(N->getOperand(0)),
968 Select(N->getOperand(1)));
969 return SDOperand(N, 0);
970 }
Nate Begeman305a1c72005-08-18 03:04:18 +0000971 case ISD::FABS:
Chris Lattner919c0322005-10-01 01:35:02 +0000972 if (N->getValueType(0) == MVT::f32)
973 CurDAG->SelectNodeTo(N, PPC::FABSS, MVT::f32, Select(N->getOperand(0)));
974 else
975 CurDAG->SelectNodeTo(N, PPC::FABSD, MVT::f64, Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +0000976 return SDOperand(N, 0);
Chris Lattner8f838722005-08-30 00:30:43 +0000977 case ISD::FP_EXTEND:
Nate Begeman305a1c72005-08-18 03:04:18 +0000978 assert(MVT::f64 == N->getValueType(0) &&
979 MVT::f32 == N->getOperand(0).getValueType() && "Illegal FP_EXTEND");
Chris Lattner8f838722005-08-30 00:30:43 +0000980 // We need to emit an FMR to make sure that the result has the right value
981 // type.
Chris Lattner919c0322005-10-01 01:35:02 +0000982 CurDAG->SelectNodeTo(N, PPC::FMRSD, MVT::f64, Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +0000983 return SDOperand(N, 0);
Nate Begeman305a1c72005-08-18 03:04:18 +0000984 case ISD::FP_ROUND:
985 assert(MVT::f32 == N->getValueType(0) &&
986 MVT::f64 == N->getOperand(0).getValueType() && "Illegal FP_ROUND");
Chris Lattner2bb06cd2005-08-26 16:36:26 +0000987 CurDAG->SelectNodeTo(N, PPC::FRSP, MVT::f32, Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +0000988 return SDOperand(N, 0);
Nate Begeman26653502005-08-17 23:46:35 +0000989 case ISD::FNEG: {
990 SDOperand Val = Select(N->getOperand(0));
991 MVT::ValueType Ty = N->getValueType(0);
992 if (Val.Val->hasOneUse()) {
993 unsigned Opc;
Chris Lattner528f58e2005-08-28 23:39:22 +0000994 switch (Val.isTargetOpcode() ? Val.getTargetOpcode() : 0) {
Nate Begeman26653502005-08-17 23:46:35 +0000995 default: Opc = 0; break;
Chris Lattner919c0322005-10-01 01:35:02 +0000996 case PPC::FABSS: Opc = PPC::FNABSS; break;
997 case PPC::FABSD: Opc = PPC::FNABSD; break;
Nate Begeman26653502005-08-17 23:46:35 +0000998 case PPC::FMADD: Opc = PPC::FNMADD; break;
999 case PPC::FMADDS: Opc = PPC::FNMADDS; break;
1000 case PPC::FMSUB: Opc = PPC::FNMSUB; break;
1001 case PPC::FMSUBS: Opc = PPC::FNMSUBS; break;
1002 }
1003 // If we inverted the opcode, then emit the new instruction with the
1004 // inverted opcode and the original instruction's operands. Otherwise,
1005 // fall through and generate a fneg instruction.
1006 if (Opc) {
Chris Lattner919c0322005-10-01 01:35:02 +00001007 if (Opc == PPC::FNABSS || Opc == PPC::FNABSD)
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001008 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0));
Nate Begeman26653502005-08-17 23:46:35 +00001009 else
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001010 CurDAG->SelectNodeTo(N, Opc, Ty, Val.getOperand(0),
Nate Begeman26653502005-08-17 23:46:35 +00001011 Val.getOperand(1), Val.getOperand(2));
Chris Lattner25dae722005-09-03 00:53:47 +00001012 return SDOperand(N, 0);
Nate Begeman26653502005-08-17 23:46:35 +00001013 }
1014 }
Chris Lattner919c0322005-10-01 01:35:02 +00001015 if (Ty == MVT::f32)
1016 CurDAG->SelectNodeTo(N, PPC::FNEGS, MVT::f32, Val);
1017 else
Chris Lattner2c1760f2005-10-01 02:51:36 +00001018 CurDAG->SelectNodeTo(N, PPC::FNEGD, MVT::f64, Val);
Chris Lattner25dae722005-09-03 00:53:47 +00001019 return SDOperand(N, 0);
Nate Begeman26653502005-08-17 23:46:35 +00001020 }
Nate Begeman6a7d6112005-08-18 00:53:47 +00001021 case ISD::FSQRT: {
1022 MVT::ValueType Ty = N->getValueType(0);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001023 CurDAG->SelectNodeTo(N, Ty == MVT::f64 ? PPC::FSQRT : PPC::FSQRTS, Ty,
Nate Begeman6a7d6112005-08-18 00:53:47 +00001024 Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +00001025 return SDOperand(N, 0);
Nate Begeman6a7d6112005-08-18 00:53:47 +00001026 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001027
1028 case ISD::ADD_PARTS: {
1029 SDOperand LHSL = Select(N->getOperand(0));
1030 SDOperand LHSH = Select(N->getOperand(1));
1031
1032 unsigned Imm;
Chris Lattner95e06822005-08-26 16:38:51 +00001033 bool ME = false, ZE = false;
Chris Lattnera9317ed2005-08-25 23:21:06 +00001034 if (isIntImmediate(N->getOperand(3), Imm)) {
1035 ME = (signed)Imm == -1;
1036 ZE = Imm == 0;
1037 }
1038
1039 std::vector<SDOperand> Result;
1040 SDOperand CarryFromLo;
1041 if (isIntImmediate(N->getOperand(2), Imm) &&
1042 ((signed)Imm >= -32768 || (signed)Imm < 32768)) {
1043 // Codegen the low 32 bits of the add. Interestingly, there is no
1044 // shifted form of add immediate carrying.
1045 CarryFromLo = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1046 LHSL, getI32Imm(Imm));
1047 } else {
1048 CarryFromLo = CurDAG->getTargetNode(PPC::ADDC, MVT::i32, MVT::Flag,
1049 LHSL, Select(N->getOperand(2)));
1050 }
Chris Lattnera9317ed2005-08-25 23:21:06 +00001051 CarryFromLo = CarryFromLo.getValue(1);
1052
1053 // Codegen the high 32 bits, adding zero, minus one, or the full value
1054 // along with the carry flag produced by addc/addic.
1055 SDOperand ResultHi;
1056 if (ZE)
1057 ResultHi = CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, LHSH, CarryFromLo);
1058 else if (ME)
1059 ResultHi = CurDAG->getTargetNode(PPC::ADDME, MVT::i32, LHSH, CarryFromLo);
1060 else
1061 ResultHi = CurDAG->getTargetNode(PPC::ADDE, MVT::i32, LHSH,
1062 Select(N->getOperand(3)), CarryFromLo);
Chris Lattnerb20c3182005-08-25 23:36:49 +00001063 Result.push_back(CarryFromLo.getValue(0));
Chris Lattner14b86c72005-08-30 17:40:13 +00001064 Result.push_back(ResultHi);
Chris Lattnerd3d2cf52005-09-29 00:59:32 +00001065
1066 CodeGenMap[Op.getValue(0)] = Result[0];
1067 CodeGenMap[Op.getValue(1)] = Result[1];
Chris Lattnera9317ed2005-08-25 23:21:06 +00001068 return Result[Op.ResNo];
1069 }
1070 case ISD::SUB_PARTS: {
1071 SDOperand LHSL = Select(N->getOperand(0));
1072 SDOperand LHSH = Select(N->getOperand(1));
1073 SDOperand RHSL = Select(N->getOperand(2));
1074 SDOperand RHSH = Select(N->getOperand(3));
1075
1076 std::vector<SDOperand> Result;
1077 Result.push_back(CurDAG->getTargetNode(PPC::SUBFC, MVT::i32, MVT::Flag,
1078 RHSL, LHSL));
1079 Result.push_back(CurDAG->getTargetNode(PPC::SUBFE, MVT::i32, RHSH, LHSH,
1080 Result[0].getValue(1)));
Chris Lattnerd3d2cf52005-09-29 00:59:32 +00001081 CodeGenMap[Op.getValue(0)] = Result[0];
1082 CodeGenMap[Op.getValue(1)] = Result[1];
Chris Lattnera9317ed2005-08-25 23:21:06 +00001083 return Result[Op.ResNo];
1084 }
1085
Chris Lattner9944b762005-08-21 22:31:09 +00001086 case ISD::LOAD:
1087 case ISD::EXTLOAD:
1088 case ISD::ZEXTLOAD:
1089 case ISD::SEXTLOAD: {
1090 SDOperand Op1, Op2;
1091 bool isIdx = SelectAddr(N->getOperand(1), Op1, Op2);
1092
1093 MVT::ValueType TypeBeingLoaded = (N->getOpcode() == ISD::LOAD) ?
1094 N->getValueType(0) : cast<VTSDNode>(N->getOperand(3))->getVT();
1095 unsigned Opc;
1096 switch (TypeBeingLoaded) {
1097 default: N->dump(); assert(0 && "Cannot load this type!");
1098 case MVT::i1:
1099 case MVT::i8: Opc = isIdx ? PPC::LBZX : PPC::LBZ; break;
1100 case MVT::i16:
1101 if (N->getOpcode() == ISD::SEXTLOAD) { // SEXT load?
1102 Opc = isIdx ? PPC::LHAX : PPC::LHA;
1103 } else {
1104 Opc = isIdx ? PPC::LHZX : PPC::LHZ;
1105 }
1106 break;
1107 case MVT::i32: Opc = isIdx ? PPC::LWZX : PPC::LWZ; break;
1108 case MVT::f32: Opc = isIdx ? PPC::LFSX : PPC::LFS; break;
1109 case MVT::f64: Opc = isIdx ? PPC::LFDX : PPC::LFD; break;
1110 }
1111
Chris Lattner919c0322005-10-01 01:35:02 +00001112 // If this is an f32 -> f64 load, emit the f32 load, then use an 'extending
1113 // copy'.
1114 if (TypeBeingLoaded != MVT::f32 || N->getOpcode() == ISD::LOAD) {
1115 CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), MVT::Other,
1116 Op1, Op2, Select(N->getOperand(0)));
1117 return SDOperand(N, Op.ResNo);
1118 } else {
1119 std::vector<SDOperand> Ops;
1120 Ops.push_back(Op1);
1121 Ops.push_back(Op2);
1122 Ops.push_back(Select(N->getOperand(0)));
1123 SDOperand Res = CurDAG->getTargetNode(Opc, MVT::f32, MVT::Other, Ops);
1124 SDOperand Ext = CurDAG->getTargetNode(PPC::FMRSD, MVT::f64, Res);
1125 CodeGenMap[Op.getValue(0)] = Ext;
1126 CodeGenMap[Op.getValue(1)] = Res.getValue(1);
1127 if (Op.ResNo)
1128 return Res.getValue(1);
1129 else
1130 return Ext;
1131 }
Chris Lattner9944b762005-08-21 22:31:09 +00001132 }
1133
Chris Lattnerf7f22552005-08-22 01:27:59 +00001134 case ISD::TRUNCSTORE:
1135 case ISD::STORE: {
1136 SDOperand AddrOp1, AddrOp2;
1137 bool isIdx = SelectAddr(N->getOperand(2), AddrOp1, AddrOp2);
1138
1139 unsigned Opc;
1140 if (N->getOpcode() == ISD::STORE) {
1141 switch (N->getOperand(1).getValueType()) {
1142 default: assert(0 && "unknown Type in store");
1143 case MVT::i32: Opc = isIdx ? PPC::STWX : PPC::STW; break;
1144 case MVT::f64: Opc = isIdx ? PPC::STFDX : PPC::STFD; break;
1145 case MVT::f32: Opc = isIdx ? PPC::STFSX : PPC::STFS; break;
1146 }
1147 } else { //ISD::TRUNCSTORE
1148 switch(cast<VTSDNode>(N->getOperand(4))->getVT()) {
1149 default: assert(0 && "unknown Type in store");
Chris Lattnerf7f22552005-08-22 01:27:59 +00001150 case MVT::i8: Opc = isIdx ? PPC::STBX : PPC::STB; break;
1151 case MVT::i16: Opc = isIdx ? PPC::STHX : PPC::STH; break;
1152 }
1153 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001154
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001155 CurDAG->SelectNodeTo(N, Opc, MVT::Other, Select(N->getOperand(1)),
Chris Lattnerf7f22552005-08-22 01:27:59 +00001156 AddrOp1, AddrOp2, Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +00001157 return SDOperand(N, 0);
Chris Lattnerf7f22552005-08-22 01:27:59 +00001158 }
Chris Lattner64906a02005-08-25 20:08:18 +00001159
1160 case ISD::SETCC: {
1161 unsigned Imm;
1162 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
1163 if (isIntImmediate(N->getOperand(1), Imm)) {
1164 // We can codegen setcc op, imm very efficiently compared to a brcond.
1165 // Check for those cases here.
1166 // setcc op, 0
1167 if (Imm == 0) {
1168 SDOperand Op = Select(N->getOperand(0));
1169 switch (CC) {
1170 default: assert(0 && "Unhandled SetCC condition"); abort();
1171 case ISD::SETEQ:
1172 Op = CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001173 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(27),
Chris Lattner64906a02005-08-25 20:08:18 +00001174 getI32Imm(5), getI32Imm(31));
1175 break;
1176 case ISD::SETNE: {
1177 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1178 Op, getI32Imm(~0U));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001179 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001180 break;
1181 }
1182 case ISD::SETLT:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001183 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001184 getI32Imm(31), getI32Imm(31));
1185 break;
1186 case ISD::SETGT: {
1187 SDOperand T = CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op);
1188 T = CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op);;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001189 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, T, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001190 getI32Imm(31), getI32Imm(31));
1191 break;
1192 }
1193 }
Chris Lattner25dae722005-09-03 00:53:47 +00001194 return SDOperand(N, 0);
Chris Lattner64906a02005-08-25 20:08:18 +00001195 } else if (Imm == ~0U) { // setcc op, -1
1196 SDOperand Op = Select(N->getOperand(0));
1197 switch (CC) {
1198 default: assert(0 && "Unhandled SetCC condition"); abort();
1199 case ISD::SETEQ:
1200 Op = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1201 Op, getI32Imm(1));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001202 CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32,
Chris Lattner64906a02005-08-25 20:08:18 +00001203 CurDAG->getTargetNode(PPC::LI, MVT::i32,
1204 getI32Imm(0)),
1205 Op.getValue(1));
1206 break;
1207 case ISD::SETNE: {
1208 Op = CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op);
Chris Lattner8bbcc202005-08-29 23:49:25 +00001209 SDOperand AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1210 Op, getI32Imm(~0U));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001211 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, AD.getValue(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001212 break;
1213 }
1214 case ISD::SETLT: {
1215 SDOperand AD = CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op,
1216 getI32Imm(1));
1217 SDOperand AN = CurDAG->getTargetNode(PPC::AND, MVT::i32, AD, Op);
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001218 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, AN, getI32Imm(1),
Chris Lattner64906a02005-08-25 20:08:18 +00001219 getI32Imm(31), getI32Imm(31));
1220 break;
1221 }
1222 case ISD::SETGT:
1223 Op = CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Op, getI32Imm(1),
1224 getI32Imm(31), getI32Imm(31));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001225 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, getI32Imm(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001226 break;
1227 }
Chris Lattner25dae722005-09-03 00:53:47 +00001228 return SDOperand(N, 0);
Chris Lattner64906a02005-08-25 20:08:18 +00001229 }
1230 }
1231
1232 bool Inv;
1233 unsigned Idx = getCRIdxForSetCC(CC, Inv);
Chris Lattner50ff55c2005-09-01 19:20:44 +00001234 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
Chris Lattner64906a02005-08-25 20:08:18 +00001235 SDOperand IntCR;
Chris Lattner957fcfb2005-08-25 21:39:42 +00001236
1237 // Force the ccreg into CR7.
1238 SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32);
1239
1240 std::vector<MVT::ValueType> VTs;
1241 VTs.push_back(MVT::Other);
1242 VTs.push_back(MVT::Flag); // NONSTANDARD CopyToReg node: defines a flag
1243 std::vector<SDOperand> Ops;
1244 Ops.push_back(CurDAG->getEntryNode());
1245 Ops.push_back(CR7Reg);
1246 Ops.push_back(CCReg);
1247 CCReg = CurDAG->getNode(ISD::CopyToReg, VTs, Ops).getValue(1);
1248
1249 if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor())
1250 IntCR = CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg, CCReg);
1251 else
1252 IntCR = CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg);
Chris Lattner64906a02005-08-25 20:08:18 +00001253
1254 if (!Inv) {
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001255 CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, IntCR,
Chris Lattner64906a02005-08-25 20:08:18 +00001256 getI32Imm(32-(3-Idx)), getI32Imm(31), getI32Imm(31));
1257 } else {
1258 SDOperand Tmp =
1259 CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, IntCR,
1260 getI32Imm(32-(3-Idx)), getI32Imm(31),getI32Imm(31));
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001261 CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1));
Chris Lattner64906a02005-08-25 20:08:18 +00001262 }
1263
Chris Lattner25dae722005-09-03 00:53:47 +00001264 return SDOperand(N, 0);
Chris Lattner64906a02005-08-25 20:08:18 +00001265 }
Chris Lattnera2590c52005-08-24 00:47:15 +00001266
Chris Lattner13794f52005-08-26 18:46:49 +00001267 case ISD::SELECT_CC: {
1268 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
1269
1270 // handle the setcc cases here. select_cc lhs, 0, 1, 0, cc
1271 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1272 if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2)))
1273 if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3)))
1274 if (N1C->isNullValue() && N3C->isNullValue() &&
1275 N2C->getValue() == 1ULL && CC == ISD::SETNE) {
1276 SDOperand LHS = Select(N->getOperand(0));
1277 SDOperand Tmp =
1278 CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag,
1279 LHS, getI32Imm(~0U));
1280 CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, Tmp, LHS,
1281 Tmp.getValue(1));
Chris Lattner25dae722005-09-03 00:53:47 +00001282 return SDOperand(N, 0);
Chris Lattner13794f52005-08-26 18:46:49 +00001283 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001284
Chris Lattner50ff55c2005-09-01 19:20:44 +00001285 SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001286 unsigned BROpc = getBCCForSetCC(CC);
1287
1288 bool isFP = MVT::isFloatingPoint(N->getValueType(0));
Chris Lattner919c0322005-10-01 01:35:02 +00001289 unsigned SelectCCOp;
1290 if (MVT::isInteger(N->getValueType(0)))
1291 SelectCCOp = PPC::SELECT_CC_Int;
1292 else if (N->getValueType(0) == MVT::f32)
1293 SelectCCOp = PPC::SELECT_CC_F4;
1294 else
1295 SelectCCOp = PPC::SELECT_CC_F8;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001296 CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), CCReg,
1297 Select(N->getOperand(2)), Select(N->getOperand(3)),
1298 getI32Imm(BROpc));
Chris Lattner25dae722005-09-03 00:53:47 +00001299 return SDOperand(N, 0);
Chris Lattner13794f52005-08-26 18:46:49 +00001300 }
1301
Chris Lattnera2590c52005-08-24 00:47:15 +00001302 case ISD::CALLSEQ_START:
1303 case ISD::CALLSEQ_END: {
1304 unsigned Amt = cast<ConstantSDNode>(N->getOperand(1))->getValue();
1305 unsigned Opc = N->getOpcode() == ISD::CALLSEQ_START ?
1306 PPC::ADJCALLSTACKDOWN : PPC::ADJCALLSTACKUP;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001307 CurDAG->SelectNodeTo(N, Opc, MVT::Other,
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001308 getI32Imm(Amt), Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +00001309 return SDOperand(N, 0);
Chris Lattnera2590c52005-08-24 00:47:15 +00001310 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001311 case ISD::CALL:
1312 case ISD::TAILCALL: {
1313 SDOperand Chain = Select(N->getOperand(0));
1314
1315 unsigned CallOpcode;
1316 std::vector<SDOperand> CallOperands;
1317
1318 if (GlobalAddressSDNode *GASD =
1319 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
1320 CallOpcode = PPC::CALLpcrel;
1321 CallOperands.push_back(CurDAG->getTargetGlobalAddress(GASD->getGlobal(),
1322 MVT::i32));
1323 } else if (ExternalSymbolSDNode *ESSDN =
1324 dyn_cast<ExternalSymbolSDNode>(N->getOperand(1))) {
1325 CallOpcode = PPC::CALLpcrel;
1326 CallOperands.push_back(N->getOperand(1));
1327 } else {
1328 // Copy the callee address into the CTR register.
1329 SDOperand Callee = Select(N->getOperand(1));
1330 Chain = CurDAG->getTargetNode(PPC::MTCTR, MVT::Other, Callee, Chain);
1331
1332 // Copy the callee address into R12 on darwin.
1333 SDOperand R12 = CurDAG->getRegister(PPC::R12, MVT::i32);
Chris Lattner2a06a5e2005-08-29 00:26:57 +00001334 Chain = CurDAG->getNode(ISD::CopyToReg, MVT::Other, Chain, R12, Callee);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001335
1336 CallOperands.push_back(getI32Imm(20)); // Information to encode indcall
1337 CallOperands.push_back(getI32Imm(0)); // Information to encode indcall
1338 CallOperands.push_back(R12);
1339 CallOpcode = PPC::CALLindirect;
1340 }
1341
1342 unsigned GPR_idx = 0, FPR_idx = 0;
1343 static const unsigned GPR[] = {
1344 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1345 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1346 };
1347 static const unsigned FPR[] = {
1348 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1349 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1350 };
1351
Chris Lattner31ce12f2005-08-30 01:57:02 +00001352 SDOperand InFlag; // Null incoming flag value.
1353
Chris Lattner7107c102005-08-29 22:22:57 +00001354 for (unsigned i = 2, e = N->getNumOperands(); i != e; ++i) {
1355 unsigned DestReg = 0;
Chris Lattnereb80fe82005-08-30 22:59:48 +00001356 MVT::ValueType RegTy = N->getOperand(i).getValueType();
1357 if (RegTy == MVT::i32) {
Chris Lattner7107c102005-08-29 22:22:57 +00001358 assert(GPR_idx < 8 && "Too many int args");
1359 DestReg = GPR[GPR_idx++];
Chris Lattner7107c102005-08-29 22:22:57 +00001360 } else {
1361 assert(MVT::isFloatingPoint(N->getOperand(i).getValueType()) &&
1362 "Unpromoted integer arg?");
1363 assert(FPR_idx < 13 && "Too many fp args");
1364 DestReg = FPR[FPR_idx++];
Chris Lattner7107c102005-08-29 22:22:57 +00001365 }
1366
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001367 if (N->getOperand(i).getOpcode() != ISD::UNDEF) {
Chris Lattner2ea0c662005-08-30 21:28:19 +00001368 SDOperand Val = Select(N->getOperand(i));
Chris Lattner2ea0c662005-08-30 21:28:19 +00001369 Chain = CurDAG->getCopyToReg(Chain, DestReg, Val, InFlag);
Chris Lattner31ce12f2005-08-30 01:57:02 +00001370 InFlag = Chain.getValue(1);
1371 CallOperands.push_back(CurDAG->getRegister(DestReg, RegTy));
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001372 }
Chris Lattner7107c102005-08-29 22:22:57 +00001373 }
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001374
1375 // Finally, once everything is in registers to pass to the call, emit the
1376 // call itself.
Chris Lattner31ce12f2005-08-30 01:57:02 +00001377 if (InFlag.Val)
1378 CallOperands.push_back(InFlag); // Strong dep on register copies.
1379 else
1380 CallOperands.push_back(Chain); // Weak dep on whatever occurs before
1381 Chain = CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
1382 CallOperands);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001383
1384 std::vector<SDOperand> CallResults;
1385
1386 // If the call has results, copy the values out of the ret val registers.
1387 switch (N->getValueType(0)) {
1388 default: assert(0 && "Unexpected ret value!");
1389 case MVT::Other: break;
1390 case MVT::i32:
1391 if (N->getValueType(1) == MVT::i32) {
Chris Lattner31ce12f2005-08-30 01:57:02 +00001392 Chain = CurDAG->getCopyFromReg(Chain, PPC::R4, MVT::i32,
1393 Chain.getValue(1)).getValue(1);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001394 CallResults.push_back(Chain.getValue(0));
Chris Lattner31ce12f2005-08-30 01:57:02 +00001395 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
Jim Laskey242f2552005-09-30 23:43:37 +00001396 Chain.getValue(2)).getValue(1);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001397 CallResults.push_back(Chain.getValue(0));
1398 } else {
Chris Lattner31ce12f2005-08-30 01:57:02 +00001399 Chain = CurDAG->getCopyFromReg(Chain, PPC::R3, MVT::i32,
1400 Chain.getValue(1)).getValue(1);
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001401 CallResults.push_back(Chain.getValue(0));
1402 }
1403 break;
1404 case MVT::f32:
1405 case MVT::f64:
Chris Lattnereb80fe82005-08-30 22:59:48 +00001406 Chain = CurDAG->getCopyFromReg(Chain, PPC::F1, N->getValueType(0),
Chris Lattner31ce12f2005-08-30 01:57:02 +00001407 Chain.getValue(1)).getValue(1);
Chris Lattnereb80fe82005-08-30 22:59:48 +00001408 CallResults.push_back(Chain.getValue(0));
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001409 break;
1410 }
1411
1412 CallResults.push_back(Chain);
Chris Lattnerd3d2cf52005-09-29 00:59:32 +00001413 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
1414 CodeGenMap[Op.getValue(i)] = CallResults[i];
Chris Lattnerfb0c9642005-08-24 22:45:17 +00001415 return CallResults[Op.ResNo];
1416 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001417 case ISD::RET: {
1418 SDOperand Chain = Select(N->getOperand(0)); // Token chain.
1419
Chris Lattner7a49fdc2005-08-31 01:34:29 +00001420 if (N->getNumOperands() == 2) {
Chris Lattnera5a91b12005-08-17 19:33:03 +00001421 SDOperand Val = Select(N->getOperand(1));
Chris Lattnereb80fe82005-08-30 22:59:48 +00001422 if (N->getOperand(1).getValueType() == MVT::i32) {
Chris Lattnera5a91b12005-08-17 19:33:03 +00001423 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Val);
Chris Lattnereb80fe82005-08-30 22:59:48 +00001424 } else {
1425 assert(MVT::isFloatingPoint(N->getOperand(1).getValueType()));
1426 Chain = CurDAG->getCopyToReg(Chain, PPC::F1, Val);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001427 }
Chris Lattner7a49fdc2005-08-31 01:34:29 +00001428 } else if (N->getNumOperands() > 1) {
1429 assert(N->getOperand(1).getValueType() == MVT::i32 &&
1430 N->getOperand(2).getValueType() == MVT::i32 &&
1431 N->getNumOperands() == 3 && "Unknown two-register ret value!");
1432 Chain = CurDAG->getCopyToReg(Chain, PPC::R4, Select(N->getOperand(1)));
1433 Chain = CurDAG->getCopyToReg(Chain, PPC::R3, Select(N->getOperand(2)));
Chris Lattnera5a91b12005-08-17 19:33:03 +00001434 }
1435
1436 // Finally, select this to a blr (return) instruction.
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001437 CurDAG->SelectNodeTo(N, PPC::BLR, MVT::Other, Chain);
Chris Lattner25dae722005-09-03 00:53:47 +00001438 return SDOperand(N, 0);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001439 }
Chris Lattner89532c72005-08-25 00:29:58 +00001440 case ISD::BR:
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001441 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, N->getOperand(1),
Chris Lattner89532c72005-08-25 00:29:58 +00001442 Select(N->getOperand(0)));
Chris Lattner25dae722005-09-03 00:53:47 +00001443 return SDOperand(N, 0);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001444 case ISD::BR_CC:
1445 case ISD::BRTWOWAY_CC: {
1446 SDOperand Chain = Select(N->getOperand(0));
1447 MachineBasicBlock *Dest =
1448 cast<BasicBlockSDNode>(N->getOperand(4))->getBasicBlock();
1449 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
1450 SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001451
1452 // If this is a two way branch, then grab the fallthrough basic block
1453 // argument and build a PowerPC branch pseudo-op, suitable for long branch
1454 // conversion if necessary by the branch selection pass. Otherwise, emit a
1455 // standard conditional branch.
1456 if (N->getOpcode() == ISD::BRTWOWAY_CC) {
Chris Lattnerca0a4772005-10-01 23:06:26 +00001457 SDOperand CondTrueBlock = N->getOperand(4);
1458 SDOperand CondFalseBlock = N->getOperand(5);
1459
1460 // If the false case is the current basic block, then this is a self loop.
1461 // We do not want to emit "Loop: ... brcond Out; br Loop", as it adds an
1462 // extra dispatch group to the loop. Instead, invert the condition and
1463 // emit "Loop: ... br!cond Loop; br Out
1464 if (cast<BasicBlockSDNode>(CondFalseBlock)->getBasicBlock() == BB) {
1465 std::swap(CondTrueBlock, CondFalseBlock);
1466 CC = getSetCCInverse(CC,
1467 MVT::isInteger(N->getOperand(2).getValueType()));
1468 }
1469
1470 unsigned Opc = getBCCForSetCC(CC);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001471 SDOperand CB = CurDAG->getTargetNode(PPC::COND_BRANCH, MVT::Other,
1472 CondCode, getI32Imm(Opc),
Chris Lattnerca0a4772005-10-01 23:06:26 +00001473 CondTrueBlock, CondFalseBlock,
Chris Lattner2fbb4572005-08-21 18:50:37 +00001474 Chain);
Chris Lattnerca0a4772005-10-01 23:06:26 +00001475 CurDAG->SelectNodeTo(N, PPC::B, MVT::Other, CondFalseBlock, CB);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001476 } else {
1477 // Iterate to the next basic block
1478 ilist<MachineBasicBlock>::iterator It = BB;
1479 ++It;
1480
1481 // If the fallthrough path is off the end of the function, which would be
1482 // undefined behavior, set it to be the same as the current block because
1483 // we have nothing better to set it to, and leaving it alone will cause
1484 // the PowerPC Branch Selection pass to crash.
1485 if (It == BB->getParent()->end()) It = Dest;
Chris Lattner2bb06cd2005-08-26 16:36:26 +00001486 CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, CondCode,
Chris Lattnerca0a4772005-10-01 23:06:26 +00001487 getI32Imm(getBCCForSetCC(CC)), N->getOperand(4),
Chris Lattner2fbb4572005-08-21 18:50:37 +00001488 CurDAG->getBasicBlock(It), Chain);
1489 }
Chris Lattner25dae722005-09-03 00:53:47 +00001490 return SDOperand(N, 0);
Chris Lattner2fbb4572005-08-21 18:50:37 +00001491 }
Chris Lattnera5a91b12005-08-17 19:33:03 +00001492 }
Chris Lattner25dae722005-09-03 00:53:47 +00001493
Chris Lattner19c09072005-09-07 23:45:15 +00001494 return SelectCode(Op);
Chris Lattnera5a91b12005-08-17 19:33:03 +00001495}
1496
1497
1498/// createPPC32ISelDag - This pass converts a legalized DAG into a
1499/// PowerPC-specific DAG, ready for instruction scheduling.
1500///
1501FunctionPass *llvm::createPPC32ISelDag(TargetMachine &TM) {
1502 return new PPC32DAGToDAGISel(TM);
1503}
1504