blob: aeff03a89ec9bc08a15d0011273c62faafdd061c [file] [log] [blame]
Misha Brukmancd603132003-06-02 03:28:00 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner40ead952002-12-02 21:24:12 +00009//
10// This file contains the pass that transforms the X86 machine instructions into
Chris Lattnere72e4452004-11-20 23:55:15 +000011// relocatable machine code.
Chris Lattner40ead952002-12-02 21:24:12 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "x86-emitter"
Evan Cheng25ab6902006-09-08 06:48:29 +000016#include "X86InstrInfo.h"
Evan Cheng2a3e08b2008-01-05 02:26:58 +000017#include "X86JITInfo.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000018#include "X86Subtarget.h"
Chris Lattner40ead952002-12-02 21:24:12 +000019#include "X86TargetMachine.h"
Chris Lattnere72e4452004-11-20 23:55:15 +000020#include "X86Relocations.h"
Chris Lattnerea1ddab2002-12-03 06:34:06 +000021#include "X86.h"
Chris Lattner19950512009-10-27 17:01:03 +000022#include "llvm/LLVMContext.h"
Chris Lattner40ead952002-12-02 21:24:12 +000023#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000024#include "llvm/CodeGen/JITCodeEmitter.h"
Chris Lattner5ae99fe2002-12-28 20:24:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattner76041ce2002-12-02 21:44:34 +000026#include "llvm/CodeGen/MachineInstr.h"
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner655239c2003-12-20 10:20:19 +000028#include "llvm/CodeGen/Passes.h"
Chris Lattnerc01d1232003-10-20 03:42:58 +000029#include "llvm/Function.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/ADT/Statistic.h"
Daniel Dunbar7168a7d2009-08-27 08:12:55 +000031#include "llvm/MC/MCCodeEmitter.h"
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +000032#include "llvm/MC/MCExpr.h"
Daniel Dunbar7168a7d2009-08-27 08:12:55 +000033#include "llvm/MC/MCInst.h"
Evan Cheng17ed8fa2008-03-14 07:13:42 +000034#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000035#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000036#include "llvm/Support/raw_ostream.h"
Evan Cheng5e8b5552006-02-18 00:57:10 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner65b05ce2003-12-12 07:11:18 +000038using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000039
Chris Lattner95b2c7d2006-12-19 22:59:26 +000040STATISTIC(NumEmitted, "Number of machine instructions emitted");
Chris Lattner04b0b302003-06-01 23:23:50 +000041
Chris Lattner04b0b302003-06-01 23:23:50 +000042namespace {
Chris Lattnerf5af5562009-08-16 02:45:18 +000043 template<class CodeEmitter>
Nick Lewycky6726b6d2009-10-25 06:33:48 +000044 class Emitter : public MachineFunctionPass {
Chris Lattner5ae99fe2002-12-28 20:24:48 +000045 const X86InstrInfo *II;
Evan Cheng25ab6902006-09-08 06:48:29 +000046 const TargetData *TD;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000047 X86TargetMachine &TM;
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +000048 CodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000049 MachineModuleInfo *MMI;
Evan Cheng2a3e08b2008-01-05 02:26:58 +000050 intptr_t PICBaseOffset;
Evan Cheng25ab6902006-09-08 06:48:29 +000051 bool Is64BitMode;
Evan Chengaabe38b2007-12-22 09:40:20 +000052 bool IsPIC;
Chris Lattnerea1ddab2002-12-03 06:34:06 +000053 public:
Devang Patel19974732007-05-03 01:11:54 +000054 static char ID;
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +000055 explicit Emitter(X86TargetMachine &tm, CodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000056 : MachineFunctionPass(ID), II(0), TD(0), TM(tm),
Evan Cheng2a3e08b2008-01-05 02:26:58 +000057 MCE(mce), PICBaseOffset(0), Is64BitMode(false),
Evan Chengbe8c03f2008-01-04 10:46:51 +000058 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +000059 Emitter(X86TargetMachine &tm, CodeEmitter &mce,
Evan Cheng25ab6902006-09-08 06:48:29 +000060 const X86InstrInfo &ii, const TargetData &td, bool is64)
Owen Anderson90c579d2010-08-06 18:33:48 +000061 : MachineFunctionPass(ID), II(&ii), TD(&td), TM(tm),
Evan Cheng2a3e08b2008-01-05 02:26:58 +000062 MCE(mce), PICBaseOffset(0), Is64BitMode(is64),
Evan Chengbe8c03f2008-01-04 10:46:51 +000063 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Chris Lattner40ead952002-12-02 21:24:12 +000064
Chris Lattner5ae99fe2002-12-28 20:24:48 +000065 bool runOnMachineFunction(MachineFunction &MF);
Chris Lattner76041ce2002-12-02 21:44:34 +000066
Chris Lattnerf0eb7be2002-12-15 21:13:40 +000067 virtual const char *getPassName() const {
68 return "X86 Machine Code Emitter";
69 }
70
Evan Chenge837dea2011-06-28 19:10:37 +000071 void emitInstruction(MachineInstr &MI, const MCInstrDesc *Desc);
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +000072
73 void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman675fb652009-07-31 23:44:16 +000074 AU.setPreservesAll();
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +000075 AU.addRequired<MachineModuleInfo>();
76 MachineFunctionPass::getAnalysisUsage(AU);
77 }
Alkis Evlogimenos39c20052004-03-09 03:34:53 +000078
Chris Lattnerea1ddab2002-12-03 06:34:06 +000079 private:
Nate Begeman37efe672006-04-22 18:53:45 +000080 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Dan Gohman46510a72010-04-15 01:51:59 +000081 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Dan Gohmanc9f3cc32008-10-24 01:57:54 +000082 intptr_t Disp = 0, intptr_t PCAdj = 0,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +000083 bool Indirect = false);
Evan Cheng02aabbf2008-01-03 02:56:28 +000084 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Dan Gohmanc9f3cc32008-10-24 01:57:54 +000085 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, intptr_t Disp = 0,
Evan Cheng02aabbf2008-01-03 02:56:28 +000086 intptr_t PCAdj = 0);
Evan Chengaabe38b2007-12-22 09:40:20 +000087 void emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Cheng02aabbf2008-01-03 02:56:28 +000088 intptr_t PCAdj = 0);
Chris Lattner04b0b302003-06-01 23:23:50 +000089
Evan Cheng25ab6902006-09-08 06:48:29 +000090 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +000091 intptr_t Adj = 0, bool IsPCRel = true);
Chris Lattner0e576292006-05-04 00:42:08 +000092
Chris Lattnerea1ddab2002-12-03 06:34:06 +000093 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
Evan Cheng4b299d42008-10-17 17:14:20 +000094 void emitRegModRMByte(unsigned RegOpcodeField);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000095 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 void emitConstant(uint64_t Val, unsigned Size);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000097
98 void emitMemModRMByte(const MachineInstr &MI,
Evan Cheng25ab6902006-09-08 06:48:29 +000099 unsigned Op, unsigned RegOpcodeField,
Evan Chengaabe38b2007-12-22 09:40:20 +0000100 intptr_t PCAdj = 0);
Chris Lattner40ead952002-12-02 21:24:12 +0000101 };
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000102
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000103template<class CodeEmitter>
104 char Emitter<CodeEmitter>::ID = 0;
Chris Lattnerf5af5562009-08-16 02:45:18 +0000105} // end anonymous namespace.
Chris Lattner40ead952002-12-02 21:24:12 +0000106
Chris Lattner81b6ed72005-07-11 05:17:48 +0000107/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000108/// to the specified templated MachineCodeEmitter object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000109FunctionPass *llvm::createX86JITCodeEmitterPass(X86TargetMachine &TM,
110 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000111 return new Emitter<JITCodeEmitter>(TM, JCE);
Chris Lattner40ead952002-12-02 21:24:12 +0000112}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000113
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000114template<class CodeEmitter>
115bool Emitter<CodeEmitter>::runOnMachineFunction(MachineFunction &MF) {
Chris Lattner16112732010-03-14 01:41:15 +0000116 MMI = &getAnalysis<MachineModuleInfo>();
117 MCE.setModuleInfo(MMI);
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +0000118
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000119 II = TM.getInstrInfo();
120 TD = TM.getTargetData();
Evan Chengbe8c03f2008-01-04 10:46:51 +0000121 Is64BitMode = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Chenga125e622008-05-20 01:56:59 +0000122 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +0000123
Chris Lattner43b429b2006-05-02 18:27:26 +0000124 do {
David Greenec719d5f2010-01-05 01:28:53 +0000125 DEBUG(dbgs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000126 << MF.getFunction()->getName() << "'\n");
Chris Lattner43b429b2006-05-02 18:27:26 +0000127 MCE.startFunction(MF);
Chris Lattner93e5c282006-05-03 17:21:32 +0000128 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
129 MBB != E; ++MBB) {
130 MCE.StartMachineBasicBlock(MBB);
Chris Lattner8dae7872010-10-08 23:54:01 +0000131 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Evan Cheng0475ab52008-01-05 00:41:47 +0000132 I != E; ++I) {
Evan Chenge837dea2011-06-28 19:10:37 +0000133 const MCInstrDesc &Desc = I->getDesc();
Chris Lattner749c6f62008-01-07 07:27:27 +0000134 emitInstruction(*I, &Desc);
Evan Cheng0475ab52008-01-05 00:41:47 +0000135 // MOVPC32r is basically a call plus a pop instruction.
Chris Lattner749c6f62008-01-07 07:27:27 +0000136 if (Desc.getOpcode() == X86::MOVPC32r)
Evan Cheng0475ab52008-01-05 00:41:47 +0000137 emitInstruction(*I, &II->get(X86::POP32r));
Dan Gohmanfe601042010-06-22 15:08:57 +0000138 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Cheng0475ab52008-01-05 00:41:47 +0000139 }
Chris Lattner93e5c282006-05-03 17:21:32 +0000140 }
Chris Lattner43b429b2006-05-02 18:27:26 +0000141 } while (MCE.finishFunction(MF));
Chris Lattner04b0b302003-06-01 23:23:50 +0000142
Chris Lattner76041ce2002-12-02 21:44:34 +0000143 return false;
144}
145
Chris Lattner456fdaf2010-07-22 21:05:13 +0000146/// determineREX - Determine if the MachineInstr has to be encoded with a X86-64
147/// REX prefix which specifies 1) 64-bit instructions, 2) non-default operand
148/// size, and 3) use of X86-64 extended registers.
149static unsigned determineREX(const MachineInstr &MI) {
150 unsigned REX = 0;
Evan Chenge837dea2011-06-28 19:10:37 +0000151 const MCInstrDesc &Desc = MI.getDesc();
Chris Lattner456fdaf2010-07-22 21:05:13 +0000152
153 // Pseudo instructions do not need REX prefix byte.
154 if ((Desc.TSFlags & X86II::FormMask) == X86II::Pseudo)
155 return 0;
156 if (Desc.TSFlags & X86II::REX_W)
157 REX |= 1 << 3;
158
159 unsigned NumOps = Desc.getNumOperands();
160 if (NumOps) {
161 bool isTwoAddr = NumOps > 1 &&
Evan Chenge837dea2011-06-28 19:10:37 +0000162 Desc.getOperandConstraint(1, MCOI::TIED_TO) != -1;
Chris Lattner456fdaf2010-07-22 21:05:13 +0000163
164 // If it accesses SPL, BPL, SIL, or DIL, then it requires a 0x40 REX prefix.
165 unsigned i = isTwoAddr ? 1 : 0;
166 for (unsigned e = NumOps; i != e; ++i) {
167 const MachineOperand& MO = MI.getOperand(i);
168 if (MO.isReg()) {
169 unsigned Reg = MO.getReg();
Evan Cheng8c3fee52011-07-25 18:43:53 +0000170 if (X86II::isX86_64NonExtLowByteReg(Reg))
Chris Lattner456fdaf2010-07-22 21:05:13 +0000171 REX |= 0x40;
172 }
173 }
174
175 switch (Desc.TSFlags & X86II::FormMask) {
176 case X86II::MRMInitReg:
177 if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0)))
178 REX |= (1 << 0) | (1 << 2);
179 break;
180 case X86II::MRMSrcReg: {
181 if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0)))
182 REX |= 1 << 2;
183 i = isTwoAddr ? 2 : 1;
184 for (unsigned e = NumOps; i != e; ++i) {
185 const MachineOperand& MO = MI.getOperand(i);
186 if (X86InstrInfo::isX86_64ExtendedReg(MO))
187 REX |= 1 << 0;
188 }
189 break;
190 }
191 case X86II::MRMSrcMem: {
192 if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0)))
193 REX |= 1 << 2;
194 unsigned Bit = 0;
195 i = isTwoAddr ? 2 : 1;
196 for (; i != NumOps; ++i) {
197 const MachineOperand& MO = MI.getOperand(i);
198 if (MO.isReg()) {
199 if (X86InstrInfo::isX86_64ExtendedReg(MO))
200 REX |= 1 << Bit;
201 Bit++;
202 }
203 }
204 break;
205 }
206 case X86II::MRM0m: case X86II::MRM1m:
207 case X86II::MRM2m: case X86II::MRM3m:
208 case X86II::MRM4m: case X86II::MRM5m:
209 case X86II::MRM6m: case X86II::MRM7m:
210 case X86II::MRMDestMem: {
211 unsigned e = (isTwoAddr ? X86::AddrNumOperands+1 : X86::AddrNumOperands);
212 i = isTwoAddr ? 1 : 0;
213 if (NumOps > e && X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(e)))
214 REX |= 1 << 2;
215 unsigned Bit = 0;
216 for (; i != e; ++i) {
217 const MachineOperand& MO = MI.getOperand(i);
218 if (MO.isReg()) {
219 if (X86InstrInfo::isX86_64ExtendedReg(MO))
220 REX |= 1 << Bit;
221 Bit++;
222 }
223 }
224 break;
225 }
226 default: {
227 if (X86InstrInfo::isX86_64ExtendedReg(MI.getOperand(0)))
228 REX |= 1 << 0;
229 i = isTwoAddr ? 2 : 1;
230 for (unsigned e = NumOps; i != e; ++i) {
231 const MachineOperand& MO = MI.getOperand(i);
232 if (X86InstrInfo::isX86_64ExtendedReg(MO))
233 REX |= 1 << 2;
234 }
235 break;
236 }
237 }
238 }
239 return REX;
240}
241
242
Chris Lattnerb4432f32006-05-03 17:10:41 +0000243/// emitPCRelativeBlockAddress - This method keeps track of the information
244/// necessary to resolve the address of this block later and emits a dummy
245/// value.
Chris Lattner04b0b302003-06-01 23:23:50 +0000246///
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000247template<class CodeEmitter>
248void Emitter<CodeEmitter>::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Chris Lattnerb4432f32006-05-03 17:10:41 +0000249 // Remember where this reference was and where it is to so we can
250 // deal with it later.
Evan Chengf141cc42006-07-27 18:21:10 +0000251 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
252 X86::reloc_pcrel_word, MBB));
Chris Lattnerb4432f32006-05-03 17:10:41 +0000253 MCE.emitWordLE(0);
Chris Lattner04b0b302003-06-01 23:23:50 +0000254}
255
Chris Lattner04b0b302003-06-01 23:23:50 +0000256/// emitGlobalAddress - Emit the specified address to the code stream assuming
Evan Cheng25ab6902006-09-08 06:48:29 +0000257/// this is part of a "take the address of a global" instruction.
Chris Lattner04b0b302003-06-01 23:23:50 +0000258///
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000259template<class CodeEmitter>
Dan Gohman46510a72010-04-15 01:51:59 +0000260void Emitter<CodeEmitter>::emitGlobalAddress(const GlobalValue *GV,
261 unsigned Reloc,
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000262 intptr_t Disp /* = 0 */,
263 intptr_t PCAdj /* = 0 */,
Evan Cheng9ed2f802008-11-10 01:08:07 +0000264 bool Indirect /* = false */) {
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000265 intptr_t RelocCST = Disp;
Evan Cheng02aabbf2008-01-03 02:56:28 +0000266 if (Reloc == X86::reloc_picrel_word)
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000267 RelocCST = PICBaseOffset;
Evan Chengbe8c03f2008-01-04 10:46:51 +0000268 else if (Reloc == X86::reloc_pcrel_word)
269 RelocCST = PCAdj;
Evan Cheng9ed2f802008-11-10 01:08:07 +0000270 MachineRelocation MR = Indirect
271 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000272 const_cast<GlobalValue *>(GV),
273 RelocCST, false)
Evan Chengbe8c03f2008-01-04 10:46:51 +0000274 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000275 const_cast<GlobalValue *>(GV), RelocCST, false);
Evan Chengbe8c03f2008-01-04 10:46:51 +0000276 MCE.addRelocation(MR);
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000277 // The relocated value will be added to the displacement
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000278 if (Reloc == X86::reloc_absolute_dword)
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000279 MCE.emitDWordLE(Disp);
280 else
281 MCE.emitWordLE((int32_t)Disp);
Chris Lattner04b0b302003-06-01 23:23:50 +0000282}
283
Chris Lattnere72e4452004-11-20 23:55:15 +0000284/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
285/// be emitted to the current location in the function, and allow it to be PC
286/// relative.
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000287template<class CodeEmitter>
288void Emitter<CodeEmitter>::emitExternalSymbolAddress(const char *ES,
289 unsigned Reloc) {
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000290 intptr_t RelocCST = (Reloc == X86::reloc_picrel_word) ? PICBaseOffset : 0;
Evan Phoenix85bb54f2010-02-04 19:56:59 +0000291
292 // X86 never needs stubs because instruction selection will always pick
293 // an instruction sequence that is large enough to hold any address
294 // to a symbol.
295 // (see X86ISelLowering.cpp, near 2039: X86TargetLowering::LowerCall)
296 bool NeedStub = false;
Chris Lattner5a032de2006-05-03 20:30:20 +0000297 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Phoenix85bb54f2010-02-04 19:56:59 +0000298 Reloc, ES, RelocCST,
299 0, NeedStub));
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000300 if (Reloc == X86::reloc_absolute_dword)
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000301 MCE.emitDWordLE(0);
302 else
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000303 MCE.emitWordLE(0);
Chris Lattnere72e4452004-11-20 23:55:15 +0000304}
Chris Lattner04b0b302003-06-01 23:23:50 +0000305
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000306/// emitConstPoolAddress - Arrange for the address of an constant pool
Evan Cheng25ab6902006-09-08 06:48:29 +0000307/// to be emitted to the current location in the function, and allow it to be PC
308/// relative.
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000309template<class CodeEmitter>
310void Emitter<CodeEmitter>::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000311 intptr_t Disp /* = 0 */,
Evan Cheng02aabbf2008-01-03 02:56:28 +0000312 intptr_t PCAdj /* = 0 */) {
Evan Chengbe8c03f2008-01-04 10:46:51 +0000313 intptr_t RelocCST = 0;
Evan Cheng02aabbf2008-01-03 02:56:28 +0000314 if (Reloc == X86::reloc_picrel_word)
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000315 RelocCST = PICBaseOffset;
Evan Chengbe8c03f2008-01-04 10:46:51 +0000316 else if (Reloc == X86::reloc_pcrel_word)
317 RelocCST = PCAdj;
Evan Cheng25ab6902006-09-08 06:48:29 +0000318 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Chengbe8c03f2008-01-04 10:46:51 +0000319 Reloc, CPI, RelocCST));
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000320 // The relocated value will be added to the displacement
Evan Chengfd00deb2006-12-05 07:29:55 +0000321 if (Reloc == X86::reloc_absolute_dword)
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000322 MCE.emitDWordLE(Disp);
323 else
324 MCE.emitWordLE((int32_t)Disp);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325}
326
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000327/// emitJumpTableAddress - Arrange for the address of a jump table to
Evan Cheng25ab6902006-09-08 06:48:29 +0000328/// be emitted to the current location in the function, and allow it to be PC
329/// relative.
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000330template<class CodeEmitter>
331void Emitter<CodeEmitter>::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Cheng02aabbf2008-01-03 02:56:28 +0000332 intptr_t PCAdj /* = 0 */) {
Evan Chengbe8c03f2008-01-04 10:46:51 +0000333 intptr_t RelocCST = 0;
Evan Cheng02aabbf2008-01-03 02:56:28 +0000334 if (Reloc == X86::reloc_picrel_word)
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000335 RelocCST = PICBaseOffset;
Evan Chengbe8c03f2008-01-04 10:46:51 +0000336 else if (Reloc == X86::reloc_pcrel_word)
337 RelocCST = PCAdj;
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Chengbe8c03f2008-01-04 10:46:51 +0000339 Reloc, JTI, RelocCST));
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000340 // The relocated value will be added to the displacement
Evan Chengfd00deb2006-12-05 07:29:55 +0000341 if (Reloc == X86::reloc_absolute_dword)
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000342 MCE.emitDWordLE(0);
343 else
Evan Chengfd00deb2006-12-05 07:29:55 +0000344 MCE.emitWordLE(0);
Evan Cheng25ab6902006-09-08 06:48:29 +0000345}
346
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000347inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
348 unsigned RM) {
349 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
350 return RM | (RegOpcode << 3) | (Mod << 6);
351}
352
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000353template<class CodeEmitter>
354void Emitter<CodeEmitter>::emitRegModRMByte(unsigned ModRMReg,
355 unsigned RegOpcodeFld){
Evan Cheng0e6a0522011-07-18 20:57:22 +0000356 MCE.emitByte(ModRMByte(3, RegOpcodeFld, X86_MC::getX86RegNum(ModRMReg)));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000357}
358
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000359template<class CodeEmitter>
360void Emitter<CodeEmitter>::emitRegModRMByte(unsigned RegOpcodeFld) {
Evan Cheng4b299d42008-10-17 17:14:20 +0000361 MCE.emitByte(ModRMByte(3, RegOpcodeFld, 0));
362}
363
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000364template<class CodeEmitter>
365void Emitter<CodeEmitter>::emitSIBByte(unsigned SS,
366 unsigned Index,
367 unsigned Base) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000368 // SIB byte is in the same format as the ModRMByte...
369 MCE.emitByte(ModRMByte(SS, Index, Base));
370}
371
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000372template<class CodeEmitter>
373void Emitter<CodeEmitter>::emitConstant(uint64_t Val, unsigned Size) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000374 // Output the constant in little endian byte order...
375 for (unsigned i = 0; i != Size; ++i) {
376 MCE.emitByte(Val & 255);
377 Val >>= 8;
378 }
379}
380
Chris Lattner0e576292006-05-04 00:42:08 +0000381/// isDisp8 - Return true if this signed displacement fits in a 8-bit
382/// sign-extended field.
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000383static bool isDisp8(int Value) {
384 return Value == (signed char)Value;
385}
386
Chris Lattner8a537122009-07-10 05:27:43 +0000387static bool gvNeedsNonLazyPtr(const MachineOperand &GVOp,
388 const TargetMachine &TM) {
Chris Lattner8a537122009-07-10 05:27:43 +0000389 // For Darwin-64, simulate the linktime GOT by using the same non-lazy-pointer
Dale Johannesenec867a22008-08-12 18:23:48 +0000390 // mechanism as 32-bit mode.
Chris Lattner8a537122009-07-10 05:27:43 +0000391 if (TM.getSubtarget<X86Subtarget>().is64Bit() &&
392 !TM.getSubtarget<X86Subtarget>().isTargetDarwin())
393 return false;
394
Chris Lattner07406342009-07-10 06:07:08 +0000395 // Return true if this is a reference to a stub containing the address of the
396 // global, not the global itself.
Chris Lattner3b6b36d2009-07-10 06:29:59 +0000397 return isGlobalStubReference(GVOp.getTargetFlags());
Evan Chengbe8c03f2008-01-04 10:46:51 +0000398}
399
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000400template<class CodeEmitter>
401void Emitter<CodeEmitter>::emitDisplacementField(const MachineOperand *RelocOp,
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000402 int DispVal,
403 intptr_t Adj /* = 0 */,
404 bool IsPCRel /* = true */) {
Chris Lattner0e576292006-05-04 00:42:08 +0000405 // If this is a simple integer displacement that doesn't require a relocation,
406 // emit it now.
407 if (!RelocOp) {
408 emitConstant(DispVal, 4);
409 return;
410 }
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000411
Chris Lattner0e576292006-05-04 00:42:08 +0000412 // Otherwise, this is something that requires a relocation. Emit it as such
413 // now.
Daniel Dunbar0378b722009-09-01 22:07:06 +0000414 unsigned RelocType = Is64BitMode ?
415 (IsPCRel ? X86::reloc_pcrel_word : X86::reloc_absolute_word_sext)
416 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Dan Gohmand735b802008-10-03 15:45:36 +0000417 if (RelocOp->isGlobal()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000418 // In 64-bit static small code model, we could potentially emit absolute.
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000419 // But it's probably not beneficial. If the MCE supports using RIP directly
420 // do it, otherwise fallback to absolute (this is determined by IsPCRel).
Bill Wendling85db3a92008-02-26 10:57:23 +0000421 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
422 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Chris Lattner8a537122009-07-10 05:27:43 +0000423 bool Indirect = gvNeedsNonLazyPtr(*RelocOp, TM);
Daniel Dunbar0378b722009-09-01 22:07:06 +0000424 emitGlobalAddress(RelocOp->getGlobal(), RelocType, RelocOp->getOffset(),
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000425 Adj, Indirect);
Daniel Dunbar4e8d5fe2009-09-01 22:06:53 +0000426 } else if (RelocOp->isSymbol()) {
Daniel Dunbar0378b722009-09-01 22:07:06 +0000427 emitExternalSymbolAddress(RelocOp->getSymbolName(), RelocType);
Dan Gohmand735b802008-10-03 15:45:36 +0000428 } else if (RelocOp->isCPI()) {
Daniel Dunbar0378b722009-09-01 22:07:06 +0000429 emitConstPoolAddress(RelocOp->getIndex(), RelocType,
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000430 RelocOp->getOffset(), Adj);
Chris Lattner0e576292006-05-04 00:42:08 +0000431 } else {
Daniel Dunbar0378b722009-09-01 22:07:06 +0000432 assert(RelocOp->isJTI() && "Unexpected machine operand!");
433 emitJumpTableAddress(RelocOp->getIndex(), RelocType, Adj);
Chris Lattner0e576292006-05-04 00:42:08 +0000434 }
435}
436
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000437template<class CodeEmitter>
438void Emitter<CodeEmitter>::emitMemModRMByte(const MachineInstr &MI,
Chris Lattnerf5af5562009-08-16 02:45:18 +0000439 unsigned Op,unsigned RegOpcodeField,
440 intptr_t PCAdj) {
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000441 const MachineOperand &Op3 = MI.getOperand(Op+3);
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000442 int DispVal = 0;
Chris Lattner0e576292006-05-04 00:42:08 +0000443 const MachineOperand *DispForReloc = 0;
444
445 // Figure out what sort of displacement we have to handle here.
Dan Gohmand735b802008-10-03 15:45:36 +0000446 if (Op3.isGlobal()) {
Chris Lattner0e576292006-05-04 00:42:08 +0000447 DispForReloc = &Op3;
Daniel Dunbar4e8d5fe2009-09-01 22:06:53 +0000448 } else if (Op3.isSymbol()) {
449 DispForReloc = &Op3;
Dan Gohmand735b802008-10-03 15:45:36 +0000450 } else if (Op3.isCPI()) {
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000451 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 DispForReloc = &Op3;
453 } else {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000454 DispVal += MCE.getConstantPoolEntryAddress(Op3.getIndex());
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 DispVal += Op3.getOffset();
456 }
Dan Gohmand735b802008-10-03 15:45:36 +0000457 } else if (Op3.isJTI()) {
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000458 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000459 DispForReloc = &Op3;
460 } else {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000461 DispVal += MCE.getJumpTableEntryAddress(Op3.getIndex());
Evan Cheng25ab6902006-09-08 06:48:29 +0000462 }
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000463 } else {
Chris Lattner0e42d812006-09-05 02:52:35 +0000464 DispVal = Op3.getImm();
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000465 }
466
Chris Lattner07306de2004-10-17 07:49:45 +0000467 const MachineOperand &Base = MI.getOperand(Op);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000468 const MachineOperand &Scale = MI.getOperand(Op+1);
469 const MachineOperand &IndexReg = MI.getOperand(Op+2);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000470
Evan Cheng140a4c42006-02-26 09:12:34 +0000471 unsigned BaseReg = Base.getReg();
Bill Wendlinga040fff2010-04-21 00:34:04 +0000472
473 // Handle %rip relative addressing.
474 if (BaseReg == X86::RIP ||
475 (Is64BitMode && DispForReloc)) { // [disp32+RIP] in X86-64 mode
476 assert(IndexReg.getReg() == 0 && Is64BitMode &&
477 "Invalid rip-relative address");
478 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
479 emitDisplacementField(DispForReloc, DispVal, PCAdj, true);
480 return;
481 }
Chris Lattner07306de2004-10-17 07:49:45 +0000482
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000483 // Indicate that the displacement will use an pcrel or absolute reference
484 // by default. MCEs able to resolve addresses on-the-fly use pcrel by default
485 // while others, unless explicit asked to use RIP, use absolute references.
486 bool IsPCRel = MCE.earlyResolveAddresses() ? true : false;
487
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000488 // Is a SIB byte needed?
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000489 // If no BaseReg, issue a RIP relative instruction only if the MCE can
490 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
491 // 2-7) and absolute references.
Chris Lattnerecfb3c32010-02-11 08:45:56 +0000492 unsigned BaseRegNo = -1U;
493 if (BaseReg != 0 && BaseReg != X86::RIP)
Evan Cheng0e6a0522011-07-18 20:57:22 +0000494 BaseRegNo = X86_MC::getX86RegNum(BaseReg);
Chris Lattner5526b692010-02-11 08:41:21 +0000495
Chris Lattner9e8528f2010-02-09 21:47:19 +0000496 if (// The SIB byte must be used if there is an index register.
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000497 IndexReg.getReg() == 0 &&
Chris Lattner5526b692010-02-11 08:41:21 +0000498 // The SIB byte must be used if the base is ESP/RSP/R12, all of which
499 // encode to an R/M value of 4, which indicates that a SIB byte is
500 // present.
501 BaseRegNo != N86::ESP &&
Chris Lattner9e8528f2010-02-09 21:47:19 +0000502 // If there is no base register and we're in 64-bit mode, we need a SIB
503 // byte to emit an addr that is just 'disp32' (the non-RIP relative form).
504 (!Is64BitMode || BaseReg != 0)) {
505 if (BaseReg == 0 || // [disp32] in X86-32 mode
506 BaseReg == X86::RIP) { // [disp32+RIP] in X86-64 mode
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000507 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000508 emitDisplacementField(DispForReloc, DispVal, PCAdj, true);
Chris Lattner9e8528f2010-02-09 21:47:19 +0000509 return;
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000510 }
Chris Lattner9e8528f2010-02-09 21:47:19 +0000511
Chris Lattner9e8528f2010-02-09 21:47:19 +0000512 // If the base is not EBP/ESP and there is no displacement, use simple
513 // indirect register encoding, this handles addresses like [EAX]. The
514 // encoding for [EBP] with no displacement means [disp32] so we handle it
515 // by emitting a displacement of 0 below.
516 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
517 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
518 return;
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000519 }
Chris Lattner9e8528f2010-02-09 21:47:19 +0000520
521 // Otherwise, if the displacement fits in a byte, encode as [REG+disp8].
522 if (!DispForReloc && isDisp8(DispVal)) {
523 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
Chris Lattner0e576292006-05-04 00:42:08 +0000524 emitConstant(DispVal, 1);
Chris Lattner9e8528f2010-02-09 21:47:19 +0000525 return;
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000526 }
Chris Lattner9e8528f2010-02-09 21:47:19 +0000527
528 // Otherwise, emit the most general non-SIB encoding: [REG+disp32]
529 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
530 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
531 return;
532 }
533
534 // Otherwise we need a SIB byte, so start by outputting the ModR/M byte first.
535 assert(IndexReg.getReg() != X86::ESP &&
536 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
537
538 bool ForceDisp32 = false;
539 bool ForceDisp8 = false;
540 if (BaseReg == 0) {
541 // If there is no base register, we emit the special case SIB byte with
542 // MOD=0, BASE=4, to JUST get the index, scale, and displacement.
543 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
544 ForceDisp32 = true;
545 } else if (DispForReloc) {
546 // Emit the normal disp32 encoding.
547 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
548 ForceDisp32 = true;
Bill Wendlinga040fff2010-04-21 00:34:04 +0000549 } else if (DispVal == 0 && BaseRegNo != N86::EBP) {
Chris Lattner9e8528f2010-02-09 21:47:19 +0000550 // Emit no displacement ModR/M byte
551 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
552 } else if (isDisp8(DispVal)) {
553 // Emit the disp8 encoding...
554 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
555 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
556 } else {
557 // Emit the normal disp32 encoding...
558 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
559 }
560
561 // Calculate what the SS field value should be...
Jeffrey Yasskina44defe2011-07-27 06:22:51 +0000562 static const unsigned SSTable[] = { ~0U, 0, 1, ~0U, 2, ~0U, ~0U, ~0U, 3 };
Chris Lattner9e8528f2010-02-09 21:47:19 +0000563 unsigned SS = SSTable[Scale.getImm()];
564
565 if (BaseReg == 0) {
566 // Handle the SIB byte for the case where there is no base, see Intel
567 // Manual 2A, table 2-7. The displacement has already been output.
568 unsigned IndexRegNo;
569 if (IndexReg.getReg())
Evan Cheng0e6a0522011-07-18 20:57:22 +0000570 IndexRegNo = X86_MC::getX86RegNum(IndexReg.getReg());
Chris Lattner9e8528f2010-02-09 21:47:19 +0000571 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
572 IndexRegNo = 4;
573 emitSIBByte(SS, IndexRegNo, 5);
574 } else {
Evan Cheng0e6a0522011-07-18 20:57:22 +0000575 unsigned BaseRegNo = X86_MC::getX86RegNum(BaseReg);
Chris Lattner9e8528f2010-02-09 21:47:19 +0000576 unsigned IndexRegNo;
577 if (IndexReg.getReg())
Evan Cheng0e6a0522011-07-18 20:57:22 +0000578 IndexRegNo = X86_MC::getX86RegNum(IndexReg.getReg());
Chris Lattner9e8528f2010-02-09 21:47:19 +0000579 else
580 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
581 emitSIBByte(SS, IndexRegNo, BaseRegNo);
582 }
583
584 // Do we need to output a displacement?
585 if (ForceDisp8) {
586 emitConstant(DispVal, 1);
587 } else if (DispVal != 0 || ForceDisp32) {
588 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000589 }
590}
591
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000592template<class CodeEmitter>
Chris Lattner8dae7872010-10-08 23:54:01 +0000593void Emitter<CodeEmitter>::emitInstruction(MachineInstr &MI,
Evan Chenge837dea2011-06-28 19:10:37 +0000594 const MCInstrDesc *Desc) {
David Greenec719d5f2010-01-05 01:28:53 +0000595 DEBUG(dbgs() << MI);
Chris Lattner0d9a0862010-10-08 23:59:27 +0000596
597 // If this is a pseudo instruction, lower it.
598 switch (Desc->getOpcode()) {
599 case X86::ADD16rr_DB: Desc = &II->get(X86::OR16rr); MI.setDesc(*Desc);break;
600 case X86::ADD32rr_DB: Desc = &II->get(X86::OR32rr); MI.setDesc(*Desc);break;
601 case X86::ADD64rr_DB: Desc = &II->get(X86::OR64rr); MI.setDesc(*Desc);break;
602 case X86::ADD16ri_DB: Desc = &II->get(X86::OR16ri); MI.setDesc(*Desc);break;
603 case X86::ADD32ri_DB: Desc = &II->get(X86::OR32ri); MI.setDesc(*Desc);break;
604 case X86::ADD64ri32_DB:Desc = &II->get(X86::OR64ri32);MI.setDesc(*Desc);break;
605 case X86::ADD16ri8_DB: Desc = &II->get(X86::OR16ri8);MI.setDesc(*Desc);break;
606 case X86::ADD32ri8_DB: Desc = &II->get(X86::OR32ri8);MI.setDesc(*Desc);break;
607 case X86::ADD64ri8_DB: Desc = &II->get(X86::OR64ri8);MI.setDesc(*Desc);break;
608 }
609
Evan Cheng17ed8fa2008-03-14 07:13:42 +0000610
Devang Patelaf0e2722009-10-06 02:19:11 +0000611 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin32360a72009-07-16 21:07:26 +0000612
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000613 unsigned Opcode = Desc->Opcode;
Chris Lattner76041ce2002-12-02 21:44:34 +0000614
Andrew Lenharthea7da502008-03-01 13:37:02 +0000615 // Emit the lock opcode prefix as needed.
Chris Lattnerf5af5562009-08-16 02:45:18 +0000616 if (Desc->TSFlags & X86II::LOCK)
617 MCE.emitByte(0xF0);
Andrew Lenharthea7da502008-03-01 13:37:02 +0000618
Duncan Sandsa4bb48a2008-10-11 19:34:24 +0000619 // Emit segment override opcode prefix as needed.
Anton Korobeynikovef93cec2008-10-11 19:09:15 +0000620 switch (Desc->TSFlags & X86II::SegOvrMask) {
621 case X86II::FS:
622 MCE.emitByte(0x64);
623 break;
624 case X86II::GS:
625 MCE.emitByte(0x65);
626 break;
Torok Edwinc23197a2009-07-14 16:55:14 +0000627 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikovd21a6302008-10-12 10:30:11 +0000628 case 0: break; // No segment override!
Anton Korobeynikovef93cec2008-10-11 19:09:15 +0000629 }
630
Chris Lattner915e5e52004-02-12 17:53:22 +0000631 // Emit the repeat opcode prefix as needed.
Chris Lattnerf5af5562009-08-16 02:45:18 +0000632 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP)
633 MCE.emitByte(0xF3);
Chris Lattner915e5e52004-02-12 17:53:22 +0000634
Nate Begemanf63be7d2005-07-06 18:59:04 +0000635 // Emit the operand size opcode prefix as needed.
Chris Lattnerf5af5562009-08-16 02:45:18 +0000636 if (Desc->TSFlags & X86II::OpSize)
637 MCE.emitByte(0x66);
Nate Begemanf63be7d2005-07-06 18:59:04 +0000638
Evan Cheng25ab6902006-09-08 06:48:29 +0000639 // Emit the address size opcode prefix as needed.
Chris Lattnerf5af5562009-08-16 02:45:18 +0000640 if (Desc->TSFlags & X86II::AdSize)
641 MCE.emitByte(0x67);
Evan Cheng25ab6902006-09-08 06:48:29 +0000642
643 bool Need0FPrefix = false;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000644 switch (Desc->TSFlags & X86II::Op0Mask) {
Evan Chengab394bd2008-04-03 08:53:17 +0000645 case X86II::TB: // Two-byte opcode prefix
646 case X86II::T8: // 0F 38
647 case X86II::TA: // 0F 3A
Joerg Sonnenberger4a8ac8d2011-04-04 16:58:13 +0000648 case X86II::A6: // 0F A6
649 case X86II::A7: // 0F A7
Evan Chengab394bd2008-04-03 08:53:17 +0000650 Need0FPrefix = true;
Bill Wendlingbb1ee052007-04-10 22:10:25 +0000651 break;
Eric Christopherb4dc13c2009-08-08 21:55:08 +0000652 case X86II::TF: // F2 0F 38
653 MCE.emitByte(0xF2);
654 Need0FPrefix = true;
655 break;
Evan Chengee50a1a2006-02-14 21:52:51 +0000656 case X86II::REP: break; // already handled.
657 case X86II::XS: // F3 0F
658 MCE.emitByte(0xF3);
Evan Cheng25ab6902006-09-08 06:48:29 +0000659 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000660 break;
661 case X86II::XD: // F2 0F
662 MCE.emitByte(0xF2);
Evan Cheng25ab6902006-09-08 06:48:29 +0000663 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000664 break;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000665 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
666 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
Chris Lattnere831b6b2003-01-13 00:33:59 +0000667 MCE.emitByte(0xD8+
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000668 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000669 >> X86II::Op0Shift));
Chris Lattner5ada8df2002-12-25 05:09:21 +0000670 break; // Two-byte opcode prefix
Torok Edwinc23197a2009-07-14 16:55:14 +0000671 default: llvm_unreachable("Invalid prefix!");
Chris Lattnere831b6b2003-01-13 00:33:59 +0000672 case 0: break; // No prefix!
Chris Lattner5ada8df2002-12-25 05:09:21 +0000673 }
Chris Lattner76041ce2002-12-02 21:44:34 +0000674
Chris Lattnerf5af5562009-08-16 02:45:18 +0000675 // Handle REX prefix.
Evan Cheng25ab6902006-09-08 06:48:29 +0000676 if (Is64BitMode) {
Chris Lattner456fdaf2010-07-22 21:05:13 +0000677 if (unsigned REX = determineREX(MI))
Evan Cheng25ab6902006-09-08 06:48:29 +0000678 MCE.emitByte(0x40 | REX);
679 }
680
681 // 0x0F escape code must be emitted just before the opcode.
682 if (Need0FPrefix)
683 MCE.emitByte(0x0F);
684
Evan Chengab394bd2008-04-03 08:53:17 +0000685 switch (Desc->TSFlags & X86II::Op0Mask) {
Chris Lattnerf5af5562009-08-16 02:45:18 +0000686 case X86II::TF: // F2 0F 38
687 case X86II::T8: // 0F 38
Evan Chengab394bd2008-04-03 08:53:17 +0000688 MCE.emitByte(0x38);
689 break;
690 case X86II::TA: // 0F 3A
691 MCE.emitByte(0x3A);
692 break;
Joerg Sonnenberger4a8ac8d2011-04-04 16:58:13 +0000693 case X86II::A6: // 0F A6
694 MCE.emitByte(0xA6);
695 break;
696 case X86II::A7: // 0F A7
697 MCE.emitByte(0xA7);
698 break;
Evan Chengab394bd2008-04-03 08:53:17 +0000699 }
700
Chris Lattner0e42d812006-09-05 02:52:35 +0000701 // If this is a two-address instruction, skip one of the register operands.
Chris Lattner349c4952008-01-07 03:13:06 +0000702 unsigned NumOps = Desc->getNumOperands();
Chris Lattner0e42d812006-09-05 02:52:35 +0000703 unsigned CurOp = 0;
Evan Chenge837dea2011-06-28 19:10:37 +0000704 if (NumOps > 1 && Desc->getOperandConstraint(1, MCOI::TIED_TO) != -1)
Evan Cheng7e032802008-04-18 20:55:36 +0000705 ++CurOp;
Evan Chenge837dea2011-06-28 19:10:37 +0000706 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1,MCOI::TIED_TO)== 0)
Evan Cheng7e032802008-04-18 20:55:36 +0000707 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
708 --NumOps;
Evan Chengfd00deb2006-12-05 07:29:55 +0000709
Chris Lattner74a21512010-02-05 19:24:13 +0000710 unsigned char BaseOpcode = X86II::getBaseOpcodeFor(Desc->TSFlags);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000711 switch (Desc->TSFlags & X86II::FormMask) {
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000712 default:
713 llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Chris Lattner5ada8df2002-12-25 05:09:21 +0000714 case X86II::Pseudo:
Evan Cheng0475ab52008-01-05 00:41:47 +0000715 // Remember the current PC offset, this is the PIC relocation
716 // base address.
Chris Lattnerdabbc982006-01-28 18:19:37 +0000717 switch (Opcode) {
718 default:
Gabor Greif11bc1652010-08-23 20:30:51 +0000719 llvm_unreachable("pseudo instructions should be removed before code"
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000720 " emission");
Evan Chengb7664c62008-03-05 02:34:36 +0000721 break;
Eric Christopher505656c2010-08-05 20:04:36 +0000722 // Do nothing for Int_MemBarrier - it's just a comment. Add a debug
723 // to make it slightly easier to see.
724 case X86::Int_MemBarrier:
725 DEBUG(dbgs() << "#MEMBARRIER\n");
726 break;
727
Chris Lattner518bb532010-02-09 19:54:29 +0000728 case TargetOpcode::INLINEASM:
Evan Chengeda60a82008-11-19 23:21:11 +0000729 // We allow inline assembler nodes with empty bodies - they can
730 // implicitly define registers, which is ok for JIT.
Chris Lattnerf5e16132009-10-12 04:22:44 +0000731 if (MI.getOperand(0).getSymbolName()[0])
Chris Lattner75361b62010-04-07 22:58:41 +0000732 report_fatal_error("JIT does not support inline asm!");
Evan Chengb7664c62008-03-05 02:34:36 +0000733 break;
Bill Wendling7431bea2010-07-16 22:20:36 +0000734 case TargetOpcode::PROLOG_LABEL:
Chris Lattneraba9bcb2010-03-14 07:27:07 +0000735 case TargetOpcode::GC_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000736 case TargetOpcode::EH_LABEL:
737 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
738 break;
Eric Christopher505656c2010-08-05 20:04:36 +0000739
Chris Lattner518bb532010-02-09 19:54:29 +0000740 case TargetOpcode::IMPLICIT_DEF:
741 case TargetOpcode::KILL:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000742 break;
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000743 case X86::MOVPC32r: {
Evan Cheng0475ab52008-01-05 00:41:47 +0000744 // This emits the "call" portion of this pseudo instruction.
745 MCE.emitByte(BaseOpcode);
Chris Lattner74a21512010-02-05 19:24:13 +0000746 emitConstant(0, X86II::getSizeOfImm(Desc->TSFlags));
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000747 // Remember PIC base.
Evan Cheng5788d1a2008-12-10 02:32:19 +0000748 PICBaseOffset = (intptr_t) MCE.getCurrentPCOffset();
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000749 X86JITInfo *JTI = TM.getJITInfo();
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000750 JTI->setPICBase(MCE.getCurrentPCValue());
Evan Cheng0475ab52008-01-05 00:41:47 +0000751 break;
752 }
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000753 }
Evan Cheng171d09e2006-11-10 01:28:43 +0000754 CurOp = NumOps;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000755 break;
Chris Lattnerf5af5562009-08-16 02:45:18 +0000756 case X86II::RawFrm: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000757 MCE.emitByte(BaseOpcode);
Evan Cheng0475ab52008-01-05 00:41:47 +0000758
Chris Lattnerf5af5562009-08-16 02:45:18 +0000759 if (CurOp == NumOps)
760 break;
761
762 const MachineOperand &MO = MI.getOperand(CurOp++);
Bill Wendling3b32a232008-08-21 08:38:54 +0000763
David Greenec719d5f2010-01-05 01:28:53 +0000764 DEBUG(dbgs() << "RawFrm CurOp " << CurOp << "\n");
765 DEBUG(dbgs() << "isMBB " << MO.isMBB() << "\n");
766 DEBUG(dbgs() << "isGlobal " << MO.isGlobal() << "\n");
767 DEBUG(dbgs() << "isSymbol " << MO.isSymbol() << "\n");
768 DEBUG(dbgs() << "isImm " << MO.isImm() << "\n");
Bill Wendling3b32a232008-08-21 08:38:54 +0000769
Chris Lattnerf5af5562009-08-16 02:45:18 +0000770 if (MO.isMBB()) {
771 emitPCRelativeBlockAddress(MO.getMBB());
772 break;
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000773 }
Chris Lattnerf5af5562009-08-16 02:45:18 +0000774
775 if (MO.isGlobal()) {
Chris Lattnerf5af5562009-08-16 02:45:18 +0000776 emitGlobalAddress(MO.getGlobal(), X86::reloc_pcrel_word,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000777 MO.getOffset(), 0);
Chris Lattnerf5af5562009-08-16 02:45:18 +0000778 break;
779 }
780
781 if (MO.isSymbol()) {
782 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
783 break;
784 }
Daniel Dunbar869fe122010-02-09 23:00:03 +0000785
786 // FIXME: Only used by hackish MCCodeEmitter, remove when dead.
787 if (MO.isJTI()) {
788 emitJumpTableAddress(MO.getIndex(), X86::reloc_pcrel_word);
789 break;
790 }
Chris Lattnerf5af5562009-08-16 02:45:18 +0000791
792 assert(MO.isImm() && "Unknown RawFrm operand!");
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +0000793 if (Opcode == X86::CALLpcrel32 || Opcode == X86::CALL64pcrel32 ||
794 Opcode == X86::WINCALL64pcrel32) {
Chris Lattnerf5af5562009-08-16 02:45:18 +0000795 // Fix up immediate operand for pc relative calls.
796 intptr_t Imm = (intptr_t)MO.getImm();
797 Imm = Imm - MCE.getCurrentPCValue() - 4;
Chris Lattner74a21512010-02-05 19:24:13 +0000798 emitConstant(Imm, X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattnerf5af5562009-08-16 02:45:18 +0000799 } else
Chris Lattner74a21512010-02-05 19:24:13 +0000800 emitConstant(MO.getImm(), X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000801 break;
Chris Lattnerf5af5562009-08-16 02:45:18 +0000802 }
803
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000804 case X86II::AddRegFrm: {
Evan Cheng0e6a0522011-07-18 20:57:22 +0000805 MCE.emitByte(BaseOpcode +
806 X86_MC::getX86RegNum(MI.getOperand(CurOp++).getReg()));
Chris Lattner0e42d812006-09-05 02:52:35 +0000807
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000808 if (CurOp == NumOps)
809 break;
810
811 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +0000812 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000813 if (MO1.isImm()) {
814 emitConstant(MO1.getImm(), Size);
815 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000816 }
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000817
818 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
819 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
820 if (Opcode == X86::MOV64ri64i32)
821 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
822 // This should not occur on Darwin for relocatable objects.
823 if (Opcode == X86::MOV64ri)
824 rt = X86::reloc_absolute_dword; // FIXME: add X86II flag?
825 if (MO1.isGlobal()) {
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000826 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
827 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000828 Indirect);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000829 } else if (MO1.isSymbol())
830 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
831 else if (MO1.isCPI())
832 emitConstPoolAddress(MO1.getIndex(), rt);
833 else if (MO1.isJTI())
834 emitJumpTableAddress(MO1.getIndex(), rt);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000835 break;
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000836 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000837
838 case X86II::MRMDestReg: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000839 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000840 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
Evan Cheng0e6a0522011-07-18 20:57:22 +0000841 X86_MC::getX86RegNum(MI.getOperand(CurOp+1).getReg()));
Chris Lattner0e42d812006-09-05 02:52:35 +0000842 CurOp += 2;
Evan Cheng171d09e2006-11-10 01:28:43 +0000843 if (CurOp != NumOps)
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000844 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattner74a21512010-02-05 19:24:13 +0000845 X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattner9dedbcc2003-05-06 21:31:47 +0000846 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000847 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000848 case X86II::MRMDestMem: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000849 MCE.emitByte(BaseOpcode);
Rafael Espindolab449a682009-03-28 17:03:24 +0000850 emitMemModRMByte(MI, CurOp,
Evan Cheng0e6a0522011-07-18 20:57:22 +0000851 X86_MC::getX86RegNum(MI.getOperand(CurOp + X86::AddrNumOperands)
Rafael Espindolab449a682009-03-28 17:03:24 +0000852 .getReg()));
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000853 CurOp += X86::AddrNumOperands + 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000854 if (CurOp != NumOps)
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000855 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattner74a21512010-02-05 19:24:13 +0000856 X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000857 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000858 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000859
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000860 case X86II::MRMSrcReg:
861 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000862 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
Evan Cheng0e6a0522011-07-18 20:57:22 +0000863 X86_MC::getX86RegNum(MI.getOperand(CurOp).getReg()));
Chris Lattner0e42d812006-09-05 02:52:35 +0000864 CurOp += 2;
Evan Cheng171d09e2006-11-10 01:28:43 +0000865 if (CurOp != NumOps)
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000866 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattner74a21512010-02-05 19:24:13 +0000867 X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000868 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000869
Evan Cheng25ab6902006-09-08 06:48:29 +0000870 case X86II::MRMSrcMem: {
Chris Lattner599b5312010-07-08 23:46:44 +0000871 int AddrOperands = X86::AddrNumOperands;
Rafael Espindola094fad32009-04-08 21:14:34 +0000872
873 intptr_t PCAdj = (CurOp + AddrOperands + 1 != NumOps) ?
Chris Lattner74a21512010-02-05 19:24:13 +0000874 X86II::getSizeOfImm(Desc->TSFlags) : 0;
Evan Cheng25ab6902006-09-08 06:48:29 +0000875
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000876 MCE.emitByte(BaseOpcode);
Evan Cheng0e6a0522011-07-18 20:57:22 +0000877 emitMemModRMByte(MI, CurOp+1,
878 X86_MC::getX86RegNum(MI.getOperand(CurOp).getReg()),PCAdj);
Rafael Espindola094fad32009-04-08 21:14:34 +0000879 CurOp += AddrOperands + 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000880 if (CurOp != NumOps)
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000881 emitConstant(MI.getOperand(CurOp++).getImm(),
Chris Lattner74a21512010-02-05 19:24:13 +0000882 X86II::getSizeOfImm(Desc->TSFlags));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000883 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000884 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000885
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000886 case X86II::MRM0r: case X86II::MRM1r:
887 case X86II::MRM2r: case X86II::MRM3r:
888 case X86II::MRM4r: case X86II::MRM5r:
Evan Cheng4b299d42008-10-17 17:14:20 +0000889 case X86II::MRM6r: case X86II::MRM7r: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000890 MCE.emitByte(BaseOpcode);
Chris Lattnereaca5fa2010-02-12 23:54:57 +0000891 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
892 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000893
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000894 if (CurOp == NumOps)
895 break;
896
897 const MachineOperand &MO1 = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +0000898 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000899 if (MO1.isImm()) {
900 emitConstant(MO1.getImm(), Size);
901 break;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000902 }
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000903
904 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
905 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
906 if (Opcode == X86::MOV64ri32)
907 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
908 if (MO1.isGlobal()) {
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000909 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
910 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000911 Indirect);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000912 } else if (MO1.isSymbol())
913 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
914 else if (MO1.isCPI())
915 emitConstPoolAddress(MO1.getIndex(), rt);
916 else if (MO1.isJTI())
917 emitJumpTableAddress(MO1.getIndex(), rt);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000918 break;
Evan Cheng4b299d42008-10-17 17:14:20 +0000919 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000920
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000921 case X86II::MRM0m: case X86II::MRM1m:
922 case X86II::MRM2m: case X86II::MRM3m:
923 case X86II::MRM4m: case X86II::MRM5m:
Evan Cheng25ab6902006-09-08 06:48:29 +0000924 case X86II::MRM6m: case X86II::MRM7m: {
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000925 intptr_t PCAdj = (CurOp + X86::AddrNumOperands != NumOps) ?
926 (MI.getOperand(CurOp+X86::AddrNumOperands).isImm() ?
Chris Lattner74a21512010-02-05 19:24:13 +0000927 X86II::getSizeOfImm(Desc->TSFlags) : 4) : 0;
Evan Cheng25ab6902006-09-08 06:48:29 +0000928
Chris Lattnere831b6b2003-01-13 00:33:59 +0000929 MCE.emitByte(BaseOpcode);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000930 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
Evan Cheng25ab6902006-09-08 06:48:29 +0000931 PCAdj);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000932 CurOp += X86::AddrNumOperands;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000933
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000934 if (CurOp == NumOps)
935 break;
936
937 const MachineOperand &MO = MI.getOperand(CurOp++);
Chris Lattner74a21512010-02-05 19:24:13 +0000938 unsigned Size = X86II::getSizeOfImm(Desc->TSFlags);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000939 if (MO.isImm()) {
940 emitConstant(MO.getImm(), Size);
941 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000942 }
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000943
944 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
945 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
946 if (Opcode == X86::MOV64mi32)
947 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
948 if (MO.isGlobal()) {
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000949 bool Indirect = gvNeedsNonLazyPtr(MO, TM);
950 emitGlobalAddress(MO.getGlobal(), rt, MO.getOffset(), 0,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000951 Indirect);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000952 } else if (MO.isSymbol())
953 emitExternalSymbolAddress(MO.getSymbolName(), rt);
954 else if (MO.isCPI())
955 emitConstPoolAddress(MO.getIndex(), rt);
956 else if (MO.isJTI())
957 emitJumpTableAddress(MO.getIndex(), rt);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000958 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000959 }
Evan Cheng3c55c542006-02-01 06:13:50 +0000960
961 case X86II::MRMInitReg:
962 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000963 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
964 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
Evan Cheng0e6a0522011-07-18 20:57:22 +0000965 X86_MC::getX86RegNum(MI.getOperand(CurOp).getReg()));
Chris Lattner0e42d812006-09-05 02:52:35 +0000966 ++CurOp;
Evan Cheng3c55c542006-02-01 06:13:50 +0000967 break;
Chris Lattner0d8db8e2010-02-12 02:06:33 +0000968
969 case X86II::MRM_C1:
970 MCE.emitByte(BaseOpcode);
971 MCE.emitByte(0xC1);
972 break;
973 case X86II::MRM_C8:
974 MCE.emitByte(BaseOpcode);
975 MCE.emitByte(0xC8);
976 break;
977 case X86II::MRM_C9:
978 MCE.emitByte(BaseOpcode);
979 MCE.emitByte(0xC9);
980 break;
981 case X86II::MRM_E8:
982 MCE.emitByte(BaseOpcode);
983 MCE.emitByte(0xE8);
984 break;
985 case X86II::MRM_F0:
986 MCE.emitByte(BaseOpcode);
987 MCE.emitByte(0xF0);
988 break;
Chris Lattner76041ce2002-12-02 21:44:34 +0000989 }
Evan Cheng3530baf2006-09-06 20:24:14 +0000990
Evan Cheng0b213902008-03-05 02:08:03 +0000991 if (!Desc->isVariadic() && CurOp != NumOps) {
Torok Edwindac237e2009-07-08 20:53:28 +0000992#ifndef NDEBUG
David Greenec719d5f2010-01-05 01:28:53 +0000993 dbgs() << "Cannot encode all operands of: " << MI << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000994#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000995 llvm_unreachable(0);
Evan Cheng0b213902008-03-05 02:08:03 +0000996 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000997
998 MCE.processDebugLoc(MI.getDebugLoc(), false);
Chris Lattner76041ce2002-12-02 21:44:34 +0000999}