blob: 3cf306a12768a79e64a0610a69fed3581609b2cc [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000020#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000022#include "llvm/Constants.h"
23#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000024#include "llvm/Module.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000025#include "llvm/Support/CommandLine.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000026using namespace llvm;
27
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000028/// AddLiveIn - This helper function adds the specified physical register to the
29/// MachineFunction as a live in value. It also creates a corresponding virtual
30/// register for it.
31static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
32 TargetRegisterClass *RC) {
33 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +000034 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
35 MF.getRegInfo().addLiveIn(PReg, VReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000036 return VReg;
37}
38
39AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
40 // Set up the TargetLowering object.
41 //I am having problems with shr n ubyte 1
42 setShiftAmountType(MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000043 setSetCCResultContents(ZeroOrOneSetCCResult);
44
Chris Lattner111c2fa2006-10-06 22:46:51 +000045 setUsesGlobalOffsetTable(true);
46
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000047 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000048 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
49 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000050
Evan Chengc5484282006-10-04 00:56:09 +000051 setLoadXAction(ISD::EXTLOAD, MVT::i1, Promote);
52 setLoadXAction(ISD::EXTLOAD, MVT::f32, Expand);
53
54 setLoadXAction(ISD::ZEXTLOAD, MVT::i1, Promote);
55 setLoadXAction(ISD::ZEXTLOAD, MVT::i32, Expand);
56
57 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
58 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
59 setLoadXAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000060
Evan Chengc35497f2006-10-30 08:02:39 +000061 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
62 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Nate Begeman750ac1b2006-02-01 07:19:44 +000063 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000064 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000065
Andrew Lenharth7794bd32006-06-27 23:19:14 +000066 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
67
Chris Lattner3e2bafd2005-09-28 22:29:17 +000068 setOperationAction(ISD::FREM, MVT::f32, Expand);
69 setOperationAction(ISD::FREM, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000070
71 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth7f0db912005-11-30 07:19:56 +000072 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000073 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
74 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
75
Andrew Lenharth120ab482005-09-29 22:54:56 +000076 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000077 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
78 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
79 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
80 }
Nate Begemand88fc032006-01-14 03:14:10 +000081 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +000082 setOperationAction(ISD::ROTL , MVT::i64, Expand);
83 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000084
Andrew Lenharth53d89702005-12-25 01:34:27 +000085 setOperationAction(ISD::SREM , MVT::i64, Custom);
86 setOperationAction(ISD::UREM , MVT::i64, Custom);
87 setOperationAction(ISD::SDIV , MVT::i64, Custom);
88 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000089
Dan Gohmanf96e4de2007-10-11 23:21:31 +000090 // We don't support sin/cos/sqrt/pow
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000091 setOperationAction(ISD::FSIN , MVT::f64, Expand);
92 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000093 setOperationAction(ISD::FSIN , MVT::f32, Expand);
94 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +000095
96 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000097 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +000098
99 setOperationAction(ISD::FPOW , MVT::f32, Expand);
100 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner9601a862006-03-05 05:08:37 +0000101
Andrew Lenharthb2156f92005-11-30 17:11:20 +0000102 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000103
Andrew Lenharth3553d862007-01-24 21:09:16 +0000104 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
105
Chris Lattnerf73bae12005-11-29 06:16:21 +0000106 // We don't have line number support yet.
Dan Gohman7f460202008-06-30 20:59:49 +0000107 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000108 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskey1ee29252007-01-26 14:34:52 +0000109 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000110
111 // Not implemented yet.
112 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
113 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000114 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
115
Andrew Lenharth53d89702005-12-25 01:34:27 +0000116 // We want to legalize GlobalAddress and ConstantPool and
117 // ExternalSymbols nodes into the appropriate instructions to
118 // materialize the address.
119 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
120 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
121 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000122 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000123
Andrew Lenharth0e538792006-01-25 21:54:38 +0000124 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Andrew Lenharth677c4f22006-01-25 23:33:32 +0000125 setOperationAction(ISD::VAEND, MVT::Other, Expand);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000126 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
Andrew Lenharth5f8f0e22006-01-25 22:28:07 +0000127 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nate Begeman0aed7842006-01-28 03:14:31 +0000128 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000129
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000130 setOperationAction(ISD::RET, MVT::Other, Custom);
131
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000132 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Andrew Lenharth0607a2f2006-09-24 19:46:56 +0000133 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000134
Andrew Lenharth739027e2006-01-16 21:22:38 +0000135 setStackPointerRegisterToSaveRestore(Alpha::R30);
136
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000137 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000138 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000139 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000140 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000141
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000142 setJumpBufSize(272);
143 setJumpBufAlignment(16);
144
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000145 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000146}
147
Duncan Sands83ec4b62008-06-06 12:08:01 +0000148MVT AlphaTargetLowering::getSetCCResultType(const SDOperand &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000149 return MVT::i64;
150}
151
Andrew Lenharth84a06052006-01-16 19:53:25 +0000152const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
153 switch (Opcode) {
154 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000155 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
156 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
157 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
158 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
159 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
160 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000161 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000162 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000163 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000164 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000165 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
166 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000167 }
168}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000169
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000170static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000171 MVT PtrVT = Op.getValueType();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000172 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
173 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
174 SDOperand Zero = DAG.getConstant(0, PtrVT);
175
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000176 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, JTI,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000177 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000178 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, JTI, Hi);
179 return Lo;
180}
181
Chris Lattnere21492b2006-08-11 17:19:54 +0000182//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
183//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000184
185//For now, just use variable size stack frame format
186
187//In a standard call, the first six items are passed in registers $16
188//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
189//of argument-to-register correspondence.) The remaining items are
190//collected in a memory argument list that is a naturally aligned
191//array of quadwords. In a standard call, this list, if present, must
192//be passed at 0(SP).
193//7 ... n 0(SP) ... (n-7)*8(SP)
194
195// //#define FP $15
196// //#define RA $26
197// //#define PV $27
198// //#define GP $29
199// //#define SP $30
200
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000201static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000202 int &VarArgsBase,
203 int &VarArgsOffset) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000204 MachineFunction &MF = DAG.getMachineFunction();
205 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000206 std::vector<SDOperand> ArgValues;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000207 SDOperand Root = Op.getOperand(0);
208
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000209 AddLiveIn(MF, Alpha::R29, &Alpha::GPRCRegClass); //GP
210 AddLiveIn(MF, Alpha::R26, &Alpha::GPRCRegClass); //RA
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000211
Andrew Lenharthf71df332005-09-04 06:12:19 +0000212 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000213 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000214 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000215 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000216
217 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000218 SDOperand argt;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000219 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000220 SDOperand ArgVal;
221
222 if (ArgNo < 6) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000223 switch (ObjectVT.getSimpleVT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000224 default:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000225 assert(false && "Invalid value type!");
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000226 case MVT::f64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000227 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000228 &Alpha::F8RCRegClass);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000229 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000230 break;
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000231 case MVT::f32:
232 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000233 &Alpha::F4RCRegClass);
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000234 ArgVal = DAG.getCopyFromReg(Root, args_float[ArgNo], ObjectVT);
235 break;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000236 case MVT::i64:
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000237 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000238 &Alpha::GPRCRegClass);
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000239 ArgVal = DAG.getCopyFromReg(Root, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000240 break;
241 }
242 } else { //more args
243 // Create the frame index object for this incoming parameter...
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000244 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000245
246 // Create the SelectionDAG nodes corresponding to a load
247 //from this parameter
248 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng466685d2006-10-09 20:57:25 +0000249 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000250 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000251 ArgValues.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000252 }
253
254 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000255 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
256 if (isVarArg) {
257 VarArgsOffset = (Op.Val->getNumValues()-1) * 8;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000258 std::vector<SDOperand> LS;
259 for (int i = 0; i < 6; ++i) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000260 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000261 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
262 SDOperand argt = DAG.getCopyFromReg(Root, args_int[i], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000263 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
264 if (i == 0) VarArgsBase = FI;
265 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000266 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000267
Dan Gohman6f0d0242008-02-10 18:45:23 +0000268 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000269 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
270 argt = DAG.getCopyFromReg(Root, args_float[i], MVT::f64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000271 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
272 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Evan Cheng8b2794a2006-10-13 21:14:26 +0000273 LS.push_back(DAG.getStore(Root, argt, SDFI, NULL, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000274 }
275
276 //Set up a token factor with all the stack traffic
Chris Lattnere2199452006-08-11 17:38:39 +0000277 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000278 }
279
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000280 ArgValues.push_back(Root);
281
282 // Return the new list of results.
Duncan Sandsf9516202008-06-30 10:19:09 +0000283 return DAG.getMergeValues(Op.Val->getVTList(), &ArgValues[0],
284 ArgValues.size());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000285}
286
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000287static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000288 SDOperand Copy = DAG.getCopyToReg(Op.getOperand(0), Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000289 DAG.getNode(AlphaISD::GlobalRetAddr,
290 MVT::i64),
291 SDOperand());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000292 switch (Op.getNumOperands()) {
293 default:
294 assert(0 && "Do not know how to return this many arguments!");
295 abort();
296 case 1:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000297 break;
298 //return SDOperand(); // ret void is legal
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000299 case 3: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 MVT ArgVT = Op.getOperand(1).getValueType();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000301 unsigned ArgReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 if (ArgVT.isInteger())
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000303 ArgReg = Alpha::R0;
304 else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000305 assert(ArgVT.isFloatingPoint());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000306 ArgReg = Alpha::F0;
307 }
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000308 Copy = DAG.getCopyToReg(Copy, ArgReg, Op.getOperand(1), Copy.getValue(1));
Chris Lattner84bc5422007-12-31 04:13:23 +0000309 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
310 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000311 break;
312 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000313 }
314 return DAG.getNode(AlphaISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000315}
316
317std::pair<SDOperand, SDOperand>
Reid Spencer47857812006-12-31 05:55:36 +0000318AlphaTargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy,
Duncan Sands00fee652008-02-14 17:28:50 +0000319 bool RetSExt, bool RetZExt, bool isVarArg,
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000320 unsigned CallingConv, bool isTailCall,
321 SDOperand Callee, ArgListTy &Args,
322 SelectionDAG &DAG) {
323 int NumBytes = 0;
324 if (Args.size() > 6)
325 NumBytes = (Args.size() - 6) * 8;
326
Chris Lattner94dd2922006-02-13 09:00:43 +0000327 Chain = DAG.getCALLSEQ_START(Chain,
328 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000329 std::vector<SDOperand> args_to_use;
330 for (unsigned i = 0, e = Args.size(); i != e; ++i)
331 {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000332 switch (getValueType(Args[i].Ty).getSimpleVT()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000333 default: assert(0 && "Unexpected ValueType for argument!");
334 case MVT::i1:
335 case MVT::i8:
336 case MVT::i16:
337 case MVT::i32:
338 // Promote the integer to 64 bits. If the input type is signed use a
339 // sign extend, otherwise use a zero extend.
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000340 if (Args[i].isSExt)
Reid Spencer47857812006-12-31 05:55:36 +0000341 Args[i].Node = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].Node);
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000342 else if (Args[i].isZExt)
Reid Spencer47857812006-12-31 05:55:36 +0000343 Args[i].Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].Node);
Anton Korobeynikovd0b82b32007-03-07 16:25:09 +0000344 else
345 Args[i].Node = DAG.getNode(ISD::ANY_EXTEND, MVT::i64, Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000346 break;
347 case MVT::i64:
348 case MVT::f64:
349 case MVT::f32:
350 break;
351 }
Reid Spencer47857812006-12-31 05:55:36 +0000352 args_to_use.push_back(Args[i].Node);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000353 }
354
Duncan Sands83ec4b62008-06-06 12:08:01 +0000355 std::vector<MVT> RetVals;
356 MVT RetTyVT = getValueType(RetTy);
357 MVT ActualRetTyVT = RetTyVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000358 if (RetTyVT.getSimpleVT() >= MVT::i1 && RetTyVT.getSimpleVT() <= MVT::i32)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000359 ActualRetTyVT = MVT::i64;
360
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000361 if (RetTyVT != MVT::isVoid)
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000362 RetVals.push_back(ActualRetTyVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000363 RetVals.push_back(MVT::Other);
364
Chris Lattner2d90bd52006-01-27 23:39:00 +0000365 std::vector<SDOperand> Ops;
366 Ops.push_back(Chain);
367 Ops.push_back(Callee);
368 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
Chris Lattnere21492b2006-08-11 17:19:54 +0000369 SDOperand TheCall = DAG.getNode(AlphaISD::CALL, RetVals, &Ops[0], Ops.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000370 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000371 Chain = DAG.getCALLSEQ_END(Chain,
372 DAG.getConstant(NumBytes, getPointerTy()),
373 DAG.getConstant(0, getPointerTy()),
374 SDOperand());
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000375 SDOperand RetVal = TheCall;
376
377 if (RetTyVT != ActualRetTyVT) {
Duncan Sands00fee652008-02-14 17:28:50 +0000378 ISD::NodeType AssertKind = ISD::DELETED_NODE;
379 if (RetSExt)
380 AssertKind = ISD::AssertSext;
381 else if (RetZExt)
382 AssertKind = ISD::AssertZext;
383
384 if (AssertKind != ISD::DELETED_NODE)
385 RetVal = DAG.getNode(AssertKind, MVT::i64, RetVal,
386 DAG.getValueType(RetTyVT));
387
Andrew Lenharth46a776e2005-09-06 17:00:23 +0000388 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
389 }
390
391 return std::make_pair(RetVal, Chain);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000392}
393
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000394/// LowerOperation - Provide custom lowering hooks for some operations.
395///
396SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
397 switch (Op.getOpcode()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000398 default: assert(0 && "Wasn't expecting to be able to lower this!");
399 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000400 VarArgsBase,
401 VarArgsOffset);
Andrew Lenharthb4eb0922006-10-11 16:24:51 +0000402
403 case ISD::RET: return LowerRET(Op,DAG);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000404 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
405
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000406 case ISD::SINT_TO_FP: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000407 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000408 "Unhandled SINT_TO_FP type in custom expander!");
409 SDOperand LD;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000410 bool isDouble = Op.getValueType() == MVT::f64;
Andrew Lenharth3553d862007-01-24 21:09:16 +0000411 LD = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000412 SDOperand FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_,
413 isDouble?MVT::f64:MVT::f32, LD);
414 return FP;
415 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000416 case ISD::FP_TO_SINT: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000417 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000418 SDOperand src = Op.getOperand(0);
419
420 if (!isDouble) //Promote
421 src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, src);
422
423 src = DAG.getNode(AlphaISD::CVTTQ_, MVT::f64, src);
424
Andrew Lenharth3553d862007-01-24 21:09:16 +0000425 return DAG.getNode(ISD::BIT_CONVERT, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000426 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000427 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000428 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000429 Constant *C = CP->getConstVal();
Evan Chengb8973bd2006-01-31 22:23:14 +0000430 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Andrew Lenharth4e629512005-12-24 05:36:33 +0000431
432 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, CPI,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000433 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000434 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, CPI, Hi);
435 return Lo;
436 }
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000437 case ISD::GlobalTLSAddress:
438 assert(0 && "TLS not implemented for Alpha.");
Andrew Lenharth4e629512005-12-24 05:36:33 +0000439 case ISD::GlobalAddress: {
440 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
441 GlobalValue *GV = GSDN->getGlobal();
442 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
443
Reid Spencer5cbf9852007-01-30 20:08:39 +0000444 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Andrew Lenharth3e2c7452006-04-06 23:18:45 +0000445 if (GV->hasInternalLinkage()) {
Andrew Lenharth4e629512005-12-24 05:36:33 +0000446 SDOperand Hi = DAG.getNode(AlphaISD::GPRelHi, MVT::i64, GA,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000447 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000448 SDOperand Lo = DAG.getNode(AlphaISD::GPRelLo, MVT::i64, GA, Hi);
449 return Lo;
450 } else
Andrew Lenharth82c3d8f2006-10-11 04:29:42 +0000451 return DAG.getNode(AlphaISD::RelLit, MVT::i64, GA,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000452 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000453 }
Andrew Lenharth53d89702005-12-25 01:34:27 +0000454 case ISD::ExternalSymbol: {
455 return DAG.getNode(AlphaISD::RelLit, MVT::i64,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000456 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
457 ->getSymbol(), MVT::i64),
458 DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000459 }
460
Andrew Lenharth53d89702005-12-25 01:34:27 +0000461 case ISD::UREM:
462 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000463 //Expand only on constant case
464 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000465 MVT VT = Op.Val->getValueType(0);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000466 SDOperand Tmp1 = Op.Val->getOpcode() == ISD::UREM ?
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000467 BuildUDIV(Op.Val, DAG, NULL) :
468 BuildSDIV(Op.Val, DAG, NULL);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000469 Tmp1 = DAG.getNode(ISD::MUL, VT, Tmp1, Op.getOperand(1));
470 Tmp1 = DAG.getNode(ISD::SUB, VT, Op.getOperand(0), Tmp1);
471 return Tmp1;
472 }
473 //fall through
474 case ISD::SDIV:
475 case ISD::UDIV:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000476 if (Op.getValueType().isInteger()) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000477 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000478 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.Val, DAG, NULL)
479 : BuildUDIV(Op.Val, DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000480 const char* opstr = 0;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000481 switch (Op.getOpcode()) {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000482 case ISD::UREM: opstr = "__remqu"; break;
483 case ISD::SREM: opstr = "__remq"; break;
484 case ISD::UDIV: opstr = "__divqu"; break;
485 case ISD::SDIV: opstr = "__divq"; break;
486 }
487 SDOperand Tmp1 = Op.getOperand(0),
488 Tmp2 = Op.getOperand(1),
489 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
490 return DAG.getNode(AlphaISD::DivCall, MVT::i64, Addr, Tmp1, Tmp2);
491 }
492 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000493
Nate Begemanacc398c2006-01-25 18:21:52 +0000494 case ISD::VAARG: {
495 SDOperand Chain = Op.getOperand(0);
496 SDOperand VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000497 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000498
Dan Gohman69de1932008-02-06 22:27:42 +0000499 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP, VAListS, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000500 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
501 DAG.getConstant(8, MVT::i64));
502 SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
Evan Cheng466685d2006-10-09 20:57:25 +0000503 Tmp, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000504 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000505 if (Op.getValueType().isFloatingPoint())
Nate Begemanacc398c2006-01-25 18:21:52 +0000506 {
507 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
508 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
509 DAG.getConstant(8*6, MVT::i64));
510 SDOperand CC = DAG.getSetCC(MVT::i64, Offset,
511 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
512 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
513 }
Andrew Lenharth66e49582006-01-23 21:51:33 +0000514
Nate Begemanacc398c2006-01-25 18:21:52 +0000515 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
516 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000517 SDOperand Update = DAG.getTruncStore(Offset.getValue(1), NewOffset,
518 Tmp, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000519
520 SDOperand Result;
521 if (Op.getValueType() == MVT::i32)
522 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Update, DataPtr,
Evan Cheng466685d2006-10-09 20:57:25 +0000523 NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000524 else
Evan Cheng466685d2006-10-09 20:57:25 +0000525 Result = DAG.getLoad(Op.getValueType(), Update, DataPtr, NULL, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000526 return Result;
527 }
528 case ISD::VACOPY: {
529 SDOperand Chain = Op.getOperand(0);
530 SDOperand DestP = Op.getOperand(1);
531 SDOperand SrcP = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +0000532 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
533 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000534
Dan Gohman69de1932008-02-06 22:27:42 +0000535 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP, SrcS, 0);
536 SDOperand Result = DAG.getStore(Val.getValue(1), Val, DestP, DestS, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000537 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
538 DAG.getConstant(8, MVT::i64));
Evan Cheng466685d2006-10-09 20:57:25 +0000539 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP, NULL,0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000540 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
541 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000542 return DAG.getTruncStore(Val.getValue(1), Val, NPD, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 }
544 case ISD::VASTART: {
545 SDOperand Chain = Op.getOperand(0);
546 SDOperand VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000547 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nate Begemanacc398c2006-01-25 18:21:52 +0000548
549 // vastart stores the address of the VarArgsBase and VarArgsOffset
550 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dan Gohman69de1932008-02-06 22:27:42 +0000551 SDOperand S1 = DAG.getStore(Chain, FR, VAListP, VAListS, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000552 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
553 DAG.getConstant(8, MVT::i64));
Evan Cheng8b2794a2006-10-13 21:14:26 +0000554 return DAG.getTruncStore(S1, DAG.getConstant(VarArgsOffset, MVT::i64),
555 SA2, NULL, 0, MVT::i32);
Nate Begemanacc398c2006-01-25 18:21:52 +0000556 }
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000557 case ISD::RETURNADDR:
558 return DAG.getNode(AlphaISD::GlobalRetAddr, MVT::i64);
559 //FIXME: implement
Nate Begemanbcc5f362007-01-29 22:58:52 +0000560 case ISD::FRAMEADDR: break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000561 }
Jim Laskey62819f32007-02-21 22:54:50 +0000562
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000563 return SDOperand();
564}
Nate Begeman0aed7842006-01-28 03:14:31 +0000565
566SDOperand AlphaTargetLowering::CustomPromoteOperation(SDOperand Op,
567 SelectionDAG &DAG) {
568 assert(Op.getValueType() == MVT::i32 &&
569 Op.getOpcode() == ISD::VAARG &&
570 "Unknown node to custom promote!");
571
572 // The code in LowerOperation already handles i32 vaarg
573 return LowerOperation(Op, DAG);
574}
Andrew Lenharth17255992006-06-21 13:37:27 +0000575
576
577//Inline Asm
578
579/// getConstraintType - Given a constraint letter, return the type of
580/// constraint it is for this target.
581AlphaTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +0000582AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
583 if (Constraint.size() == 1) {
584 switch (Constraint[0]) {
585 default: break;
586 case 'f':
587 case 'r':
588 return C_RegisterClass;
589 }
590 }
591 return TargetLowering::getConstraintType(Constraint);
Andrew Lenharth17255992006-06-21 13:37:27 +0000592}
593
594std::vector<unsigned> AlphaTargetLowering::
595getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +0000596 MVT VT) const {
Andrew Lenharth17255992006-06-21 13:37:27 +0000597 if (Constraint.size() == 1) {
598 switch (Constraint[0]) {
599 default: break; // Unknown constriant letter
600 case 'f':
601 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000602 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
603 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
604 Alpha::F9 , Alpha::F10, Alpha::F11,
Andrew Lenharth17255992006-06-21 13:37:27 +0000605 Alpha::F12, Alpha::F13, Alpha::F14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000606 Alpha::F15, Alpha::F16, Alpha::F17,
607 Alpha::F18, Alpha::F19, Alpha::F20,
608 Alpha::F21, Alpha::F22, Alpha::F23,
Andrew Lenharth17255992006-06-21 13:37:27 +0000609 Alpha::F24, Alpha::F25, Alpha::F26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000610 Alpha::F27, Alpha::F28, Alpha::F29,
611 Alpha::F30, Alpha::F31, 0);
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000612 case 'r':
613 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000614 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
615 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
616 Alpha::R9 , Alpha::R10, Alpha::R11,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000617 Alpha::R12, Alpha::R13, Alpha::R14,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000618 Alpha::R15, Alpha::R16, Alpha::R17,
619 Alpha::R18, Alpha::R19, Alpha::R20,
620 Alpha::R21, Alpha::R22, Alpha::R23,
Andrew Lenharthdf97cc62006-06-21 15:42:36 +0000621 Alpha::R24, Alpha::R25, Alpha::R26,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000622 Alpha::R27, Alpha::R28, Alpha::R29,
623 Alpha::R30, Alpha::R31, 0);
Andrew Lenharth17255992006-06-21 13:37:27 +0000624 }
625 }
626
627 return std::vector<unsigned>();
628}
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000629//===----------------------------------------------------------------------===//
630// Other Lowering Code
631//===----------------------------------------------------------------------===//
632
633MachineBasicBlock *
634AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
635 MachineBasicBlock *BB) {
636 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
637 assert((MI->getOpcode() == Alpha::CAS32 ||
638 MI->getOpcode() == Alpha::CAS64 ||
639 MI->getOpcode() == Alpha::LAS32 ||
640 MI->getOpcode() == Alpha::LAS64 ||
641 MI->getOpcode() == Alpha::SWAP32 ||
642 MI->getOpcode() == Alpha::SWAP64) &&
643 "Unexpected instr type to insert");
644
645 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
646 MI->getOpcode() == Alpha::LAS32 ||
647 MI->getOpcode() == Alpha::SWAP32;
648
649 //Load locked store conditional for atomic ops take on the same form
650 //start:
651 //ll
652 //do stuff (maybe branch to exit)
653 //sc
654 //test sc and maybe branck to start
655 //exit:
656 const BasicBlock *LLVM_BB = BB->getBasicBlock();
657 ilist<MachineBasicBlock>::iterator It = BB;
658 ++It;
659
660 MachineBasicBlock *thisMBB = BB;
661 MachineBasicBlock *llscMBB = new MachineBasicBlock(LLVM_BB);
662 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
663
Dan Gohman0011dc42008-06-21 20:21:19 +0000664 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000665
666 MachineFunction *F = BB->getParent();
667 F->getBasicBlockList().insert(It, llscMBB);
668 F->getBasicBlockList().insert(It, sinkMBB);
669
670 BuildMI(thisMBB, TII->get(Alpha::BR)).addMBB(llscMBB);
671
672 unsigned reg_res = MI->getOperand(0).getReg(),
673 reg_ptr = MI->getOperand(1).getReg(),
674 reg_v2 = MI->getOperand(2).getReg(),
675 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
676
677 BuildMI(llscMBB, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
678 reg_res).addImm(0).addReg(reg_ptr);
679 switch (MI->getOpcode()) {
680 case Alpha::CAS32:
681 case Alpha::CAS64: {
682 unsigned reg_cmp
683 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
684 BuildMI(llscMBB, TII->get(Alpha::CMPEQ), reg_cmp)
685 .addReg(reg_v2).addReg(reg_res);
686 BuildMI(llscMBB, TII->get(Alpha::BEQ))
687 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
688 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
689 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
690 break;
691 }
692 case Alpha::LAS32:
693 case Alpha::LAS64: {
694 BuildMI(llscMBB, TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
695 .addReg(reg_res).addReg(reg_v2);
696 break;
697 }
698 case Alpha::SWAP32:
699 case Alpha::SWAP64: {
700 BuildMI(llscMBB, TII->get(Alpha::BISr), reg_store)
701 .addReg(reg_v2).addReg(reg_v2);
702 break;
703 }
704 }
705 BuildMI(llscMBB, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
706 .addReg(reg_store).addImm(0).addReg(reg_ptr);
707 BuildMI(llscMBB, TII->get(Alpha::BEQ))
708 .addImm(0).addReg(reg_store).addMBB(llscMBB);
709 BuildMI(llscMBB, TII->get(Alpha::BR)).addMBB(sinkMBB);
710
711 thisMBB->addSuccessor(llscMBB);
712 llscMBB->addSuccessor(llscMBB);
713 llscMBB->addSuccessor(sinkMBB);
714 delete MI; // The pseudo instruction is gone now.
715
716 return sinkMBB;
717}